blob: a5c1a3e9dd3976ad9569d4de7a78a9e8a3db82f2 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Alex Deucherb27b6372009-12-09 17:44:25 -050091extern int radeon_new_pll;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095
96/*
97 * Copy from radeon_drv.h so we don't have to include both and have conflicting
98 * symbol;
99 */
100#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000101#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100102/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103#define RADEON_IB_POOL_SIZE 16
104#define RADEON_DEBUGFS_MAX_NUM_FILES 32
105#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000106#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108/*
109 * Errata workarounds.
110 */
111enum radeon_pll_errata {
112 CHIP_ERRATA_R300_CG = 0x00000001,
113 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
114 CHIP_ERRATA_PLL_DELAY = 0x00000004
115};
116
117
118struct radeon_device;
119
120
121/*
122 * BIOS.
123 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000124#define ATRM_BIOS_PAGE 4096
125
Dave Airlie8edb3812010-03-01 21:50:01 +1100126#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000127bool radeon_atrm_supported(struct pci_dev *pdev);
128int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100129#else
130static inline bool radeon_atrm_supported(struct pci_dev *pdev)
131{
132 return false;
133}
134
135static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
136 return -EINVAL;
137}
138#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139bool radeon_get_bios(struct radeon_device *rdev);
140
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000141
142/*
143 * Dummy page
144 */
145struct radeon_dummy_page {
146 struct page *page;
147 dma_addr_t addr;
148};
149int radeon_dummy_page_init(struct radeon_device *rdev);
150void radeon_dummy_page_fini(struct radeon_device *rdev);
151
152
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153/*
154 * Clocks
155 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156struct radeon_clock {
157 struct radeon_pll p1pll;
158 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500159 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 struct radeon_pll spll;
161 struct radeon_pll mpll;
162 /* 10 Khz units */
163 uint32_t default_mclk;
164 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500165 uint32_t default_dispclk;
166 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200167};
168
Rafał Miłecki74338742009-11-03 00:53:02 +0100169/*
170 * Power management
171 */
172int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500173void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100174void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400175void radeon_pm_suspend(struct radeon_device *rdev);
176void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500177void radeon_combios_get_power_modes(struct radeon_device *rdev);
178void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400179void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
Alex Deucherf8920342010-06-30 12:02:03 -0400180void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000181
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182/*
183 * Fences.
184 */
185struct radeon_fence_driver {
186 uint32_t scratch_reg;
187 atomic_t seq;
188 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000189 unsigned long last_jiffies;
190 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200191 wait_queue_head_t queue;
192 rwlock_t lock;
193 struct list_head created;
194 struct list_head emited;
195 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100196 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197};
198
199struct radeon_fence {
200 struct radeon_device *rdev;
201 struct kref kref;
202 struct list_head list;
203 /* protected by radeon_fence.lock */
204 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205 bool emited;
206 bool signaled;
207};
208
209int radeon_fence_driver_init(struct radeon_device *rdev);
210void radeon_fence_driver_fini(struct radeon_device *rdev);
211int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
212int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
213void radeon_fence_process(struct radeon_device *rdev);
214bool radeon_fence_signaled(struct radeon_fence *fence);
215int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
216int radeon_fence_wait_next(struct radeon_device *rdev);
217int radeon_fence_wait_last(struct radeon_device *rdev);
218struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
219void radeon_fence_unref(struct radeon_fence **fence);
220
Dave Airliee024e112009-06-24 09:48:08 +1000221/*
222 * Tiling registers
223 */
224struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100225 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000226};
227
228#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229
230/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100231 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100233struct radeon_mman {
234 struct ttm_bo_global_ref bo_global_ref;
235 struct ttm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100236 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100237 bool mem_global_referenced;
238 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100239};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240
Jerome Glisse4c788672009-11-20 14:29:23 +0100241struct radeon_bo {
242 /* Protected by gem.mutex */
243 struct list_head list;
244 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100245 u32 placements[3];
246 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100247 struct ttm_buffer_object tbo;
248 struct ttm_bo_kmap_obj kmap;
249 unsigned pin_count;
250 void *kptr;
251 u32 tiling_flags;
252 u32 pitch;
253 int surface_reg;
254 /* Constant after initialization */
255 struct radeon_device *rdev;
256 struct drm_gem_object *gobj;
257};
258
259struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100261 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 uint64_t gpu_offset;
263 unsigned rdomain;
264 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100265 u32 tiling_flags;
Jerome Glissee8652752010-05-19 16:05:50 +0200266 bool reserved;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267};
268
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269/*
270 * GEM objects.
271 */
272struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100273 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274 struct list_head objects;
275};
276
277int radeon_gem_init(struct radeon_device *rdev);
278void radeon_gem_fini(struct radeon_device *rdev);
279int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100280 int alignment, int initial_domain,
281 bool discardable, bool kernel,
282 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
284 uint64_t *gpu_addr);
285void radeon_gem_object_unpin(struct drm_gem_object *obj);
286
287
288/*
289 * GART structures, functions & helpers
290 */
291struct radeon_mc;
292
293struct radeon_gart_table_ram {
294 volatile uint32_t *ptr;
295};
296
297struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100298 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299 volatile uint32_t *ptr;
300};
301
302union radeon_gart_table {
303 struct radeon_gart_table_ram ram;
304 struct radeon_gart_table_vram vram;
305};
306
Matt Turnera77f1712009-10-14 00:34:41 -0400307#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000308#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400309
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310struct radeon_gart {
311 dma_addr_t table_addr;
312 unsigned num_gpu_pages;
313 unsigned num_cpu_pages;
314 unsigned table_size;
315 union radeon_gart_table table;
316 struct page **pages;
317 dma_addr_t *pages_addr;
318 bool ready;
319};
320
321int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
322void radeon_gart_table_ram_free(struct radeon_device *rdev);
323int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
324void radeon_gart_table_vram_free(struct radeon_device *rdev);
325int radeon_gart_init(struct radeon_device *rdev);
326void radeon_gart_fini(struct radeon_device *rdev);
327void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
328 int pages);
329int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
330 int pages, struct page **pagelist);
331
332
333/*
334 * GPU MC structures, functions & helpers
335 */
336struct radeon_mc {
337 resource_size_t aper_size;
338 resource_size_t aper_base;
339 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000340 /* for some chips with <= 32MB we need to lie
341 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000342 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000343 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000344 u64 gtt_size;
345 u64 gtt_start;
346 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000347 u64 vram_start;
348 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000350 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 int vram_mtrr;
352 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000353 bool igp_sideport_enabled;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354};
355
Alex Deucher06b64762010-01-05 11:27:29 -0500356bool radeon_combios_sideport_present(struct radeon_device *rdev);
357bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358
359/*
360 * GPU scratch registers structures, functions & helpers
361 */
362struct radeon_scratch {
363 unsigned num_reg;
364 bool free[32];
365 uint32_t reg[32];
366};
367
368int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
369void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
370
371
372/*
373 * IRQS.
374 */
375struct radeon_irq {
376 bool installed;
377 bool sw_int;
378 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400379 bool crtc_vblank_int[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100380 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500381 /* FIXME: use defines for max hpd/dacs */
382 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400383 bool gui_idle;
384 bool gui_idle_acked;
385 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200386 /* FIXME: use defines for max HDMI blocks */
387 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000388 spinlock_t sw_lock;
389 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200390};
391
392int radeon_irq_kms_init(struct radeon_device *rdev);
393void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000394void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
395void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396
397/*
398 * CP & ring.
399 */
400struct radeon_ib {
401 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100402 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200403 uint64_t gpu_addr;
404 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100405 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200406 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100407 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408};
409
Dave Airlieecb114a2009-09-15 11:12:56 +1000410/*
411 * locking -
412 * mutex protects scheduled_ibs, ready, alloc_bm
413 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200414struct radeon_ib_pool {
415 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100416 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100417 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200418 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
419 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100420 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200421};
422
423struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100424 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200425 volatile uint32_t *ring;
426 unsigned rptr;
427 unsigned wptr;
428 unsigned wptr_old;
429 unsigned ring_size;
430 unsigned ring_free_dw;
431 int count_dw;
432 uint64_t gpu_addr;
433 uint32_t align_mask;
434 uint32_t ptr_mask;
435 struct mutex mutex;
436 bool ready;
437};
438
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500439/*
440 * R6xx+ IH ring
441 */
442struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100443 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500444 volatile uint32_t *ring;
445 unsigned rptr;
446 unsigned wptr;
447 unsigned wptr_old;
448 unsigned ring_size;
449 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500450 uint32_t ptr_mask;
451 spinlock_t lock;
452 bool enabled;
453};
454
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000455struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100456 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100457 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000458 u64 shader_gpu_addr;
459 u32 vs_offset, ps_offset;
460 u32 state_offset;
461 u32 state_len;
462 u32 vb_used, vb_total;
463 struct radeon_ib *vb_ib;
464};
465
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200466int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
467void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
468int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
469int radeon_ib_pool_init(struct radeon_device *rdev);
470void radeon_ib_pool_fini(struct radeon_device *rdev);
471int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100472extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200473/* Ring access between begin & end cannot sleep */
474void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400475int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200476int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400477void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478void radeon_ring_unlock_commit(struct radeon_device *rdev);
479void radeon_ring_unlock_undo(struct radeon_device *rdev);
480int radeon_ring_test(struct radeon_device *rdev);
481int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
482void radeon_ring_fini(struct radeon_device *rdev);
483
484
485/*
486 * CS.
487 */
488struct radeon_cs_reloc {
489 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100490 struct radeon_bo *robj;
491 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492 uint32_t handle;
493 uint32_t flags;
494};
495
496struct radeon_cs_chunk {
497 uint32_t chunk_id;
498 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000499 int kpage_idx[2];
500 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200501 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000502 void __user *user_ptr;
503 int last_copied_page;
504 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200505};
506
507struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100508 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200509 struct radeon_device *rdev;
510 struct drm_file *filp;
511 /* chunks */
512 unsigned nchunks;
513 struct radeon_cs_chunk *chunks;
514 uint64_t *chunks_array;
515 /* IB */
516 unsigned idx;
517 /* relocations */
518 unsigned nrelocs;
519 struct radeon_cs_reloc *relocs;
520 struct radeon_cs_reloc **relocs_ptr;
521 struct list_head validated;
522 /* indices of various chunks */
523 int chunk_ib_idx;
524 int chunk_relocs_idx;
525 struct radeon_ib *ib;
526 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000527 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000528 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529};
530
Dave Airlie513bcb42009-09-23 16:56:27 +1000531extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
532extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
533
534
535static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
536{
537 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
538 u32 pg_idx, pg_offset;
539 u32 idx_value = 0;
540 int new_page;
541
542 pg_idx = (idx * 4) / PAGE_SIZE;
543 pg_offset = (idx * 4) % PAGE_SIZE;
544
545 if (ibc->kpage_idx[0] == pg_idx)
546 return ibc->kpage[0][pg_offset/4];
547 if (ibc->kpage_idx[1] == pg_idx)
548 return ibc->kpage[1][pg_offset/4];
549
550 new_page = radeon_cs_update_pages(p, pg_idx);
551 if (new_page < 0) {
552 p->parser_error = new_page;
553 return 0;
554 }
555
556 idx_value = ibc->kpage[new_page][pg_offset/4];
557 return idx_value;
558}
559
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200560struct radeon_cs_packet {
561 unsigned idx;
562 unsigned type;
563 unsigned reg;
564 unsigned opcode;
565 int count;
566 unsigned one_reg_wr;
567};
568
569typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
570 struct radeon_cs_packet *pkt,
571 unsigned idx, unsigned reg);
572typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
573 struct radeon_cs_packet *pkt);
574
575
576/*
577 * AGP
578 */
579int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000580void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200581void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582void radeon_agp_fini(struct radeon_device *rdev);
583
584
585/*
586 * Writeback
587 */
588struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100589 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590 volatile uint32_t *wb;
591 uint64_t gpu_addr;
592};
593
Jerome Glissec93bb852009-07-13 21:04:08 +0200594/**
595 * struct radeon_pm - power management datas
596 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
597 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
598 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
599 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
600 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
601 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
602 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
603 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
604 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
605 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
606 * @needed_bandwidth: current bandwidth needs
607 *
608 * It keeps track of various data needed to take powermanagement decision.
609 * Bandwith need is used to determine minimun clock of the GPU and memory.
610 * Equation between gpu/memory clock and available bandwidth is hw dependent
611 * (type of memory, bus size, efficiency, ...)
612 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400613
614enum radeon_pm_method {
615 PM_METHOD_PROFILE,
616 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100617};
Alex Deucherce8f5372010-05-07 15:10:16 -0400618
619enum radeon_dynpm_state {
620 DYNPM_STATE_DISABLED,
621 DYNPM_STATE_MINIMUM,
622 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000623 DYNPM_STATE_ACTIVE,
624 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400625};
626enum radeon_dynpm_action {
627 DYNPM_ACTION_NONE,
628 DYNPM_ACTION_MINIMUM,
629 DYNPM_ACTION_DOWNCLOCK,
630 DYNPM_ACTION_UPCLOCK,
631 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100632};
Alex Deucher56278a82009-12-28 13:58:44 -0500633
634enum radeon_voltage_type {
635 VOLTAGE_NONE = 0,
636 VOLTAGE_GPIO,
637 VOLTAGE_VDDC,
638 VOLTAGE_SW
639};
640
Alex Deucher0ec0e742009-12-23 13:21:58 -0500641enum radeon_pm_state_type {
642 POWER_STATE_TYPE_DEFAULT,
643 POWER_STATE_TYPE_POWERSAVE,
644 POWER_STATE_TYPE_BATTERY,
645 POWER_STATE_TYPE_BALANCED,
646 POWER_STATE_TYPE_PERFORMANCE,
647};
648
Alex Deucherce8f5372010-05-07 15:10:16 -0400649enum radeon_pm_profile_type {
650 PM_PROFILE_DEFAULT,
651 PM_PROFILE_AUTO,
652 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400653 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400654 PM_PROFILE_HIGH,
655};
656
657#define PM_PROFILE_DEFAULT_IDX 0
658#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400659#define PM_PROFILE_MID_SH_IDX 2
660#define PM_PROFILE_HIGH_SH_IDX 3
661#define PM_PROFILE_LOW_MH_IDX 4
662#define PM_PROFILE_MID_MH_IDX 5
663#define PM_PROFILE_HIGH_MH_IDX 6
664#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400665
666struct radeon_pm_profile {
667 int dpms_off_ps_idx;
668 int dpms_on_ps_idx;
669 int dpms_off_cm_idx;
670 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500671};
672
Alex Deucher56278a82009-12-28 13:58:44 -0500673struct radeon_voltage {
674 enum radeon_voltage_type type;
675 /* gpio voltage */
676 struct radeon_gpio_rec gpio;
677 u32 delay; /* delay in usec from voltage drop to sclk change */
678 bool active_high; /* voltage drop is active when bit is high */
679 /* VDDC voltage */
680 u8 vddc_id; /* index into vddc voltage table */
681 u8 vddci_id; /* index into vddci voltage table */
682 bool vddci_enabled;
683 /* r6xx+ sw */
684 u32 voltage;
685};
686
Alex Deucherd7311172010-05-03 01:13:14 -0400687/* clock mode flags */
688#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
689
Alex Deucher56278a82009-12-28 13:58:44 -0500690struct radeon_pm_clock_info {
691 /* memory clock */
692 u32 mclk;
693 /* engine clock */
694 u32 sclk;
695 /* voltage info */
696 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400697 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500698 u32 flags;
699};
700
Alex Deuchera48b9b42010-04-22 14:03:55 -0400701/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400702#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400703
Alex Deucher56278a82009-12-28 13:58:44 -0500704struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500705 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500706 /* XXX: use a define for num clock modes */
707 struct radeon_pm_clock_info clock_info[8];
708 /* number of valid clock modes in this power state */
709 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500710 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400711 /* standardized state flags */
712 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400713 u32 misc; /* vbios specific flags */
714 u32 misc2; /* vbios specific flags */
715 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500716};
717
Rafał Miłecki27459322010-02-11 22:16:36 +0000718/*
719 * Some modes are overclocked by very low value, accept them
720 */
721#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
722
Jerome Glissec93bb852009-07-13 21:04:08 +0200723struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100724 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400725 u32 active_crtcs;
726 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100727 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100728 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400729 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200730 fixed20_12 max_bandwidth;
731 fixed20_12 igp_sideport_mclk;
732 fixed20_12 igp_system_mclk;
733 fixed20_12 igp_ht_link_clk;
734 fixed20_12 igp_ht_link_width;
735 fixed20_12 k8_bandwidth;
736 fixed20_12 sideport_bandwidth;
737 fixed20_12 ht_bandwidth;
738 fixed20_12 core_bandwidth;
739 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400740 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200741 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500742 /* XXX: use a define for num power modes */
743 struct radeon_power_state power_state[8];
744 /* number of valid power states */
745 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400746 int current_power_state_index;
747 int current_clock_mode_index;
748 int requested_power_state_index;
749 int requested_clock_mode_index;
750 int default_power_state_index;
751 u32 current_sclk;
752 u32 current_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -0400753 u32 current_vddc;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500754 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400755 /* selected pm method */
756 enum radeon_pm_method pm_method;
757 /* dynpm power management */
758 struct delayed_work dynpm_idle_work;
759 enum radeon_dynpm_state dynpm_state;
760 enum radeon_dynpm_action dynpm_planned_action;
761 unsigned long dynpm_action_timeout;
762 bool dynpm_can_upclock;
763 bool dynpm_can_downclock;
764 /* profile-based power management */
765 enum radeon_pm_profile_type profile;
766 int profile_index;
767 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Jerome Glissec93bb852009-07-13 21:04:08 +0200768};
769
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200770
771/*
772 * Benchmarking
773 */
774void radeon_benchmark(struct radeon_device *rdev);
775
776
777/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200778 * Testing
779 */
780void radeon_test_moves(struct radeon_device *rdev);
781
782
783/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784 * Debugfs
785 */
786int radeon_debugfs_add_files(struct radeon_device *rdev,
787 struct drm_info_list *files,
788 unsigned nfiles);
789int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200790
791
792/*
793 * ASIC specific functions.
794 */
795struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200796 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000797 void (*fini)(struct radeon_device *rdev);
798 int (*resume)(struct radeon_device *rdev);
799 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000800 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000801 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000802 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200803 void (*gart_tlb_flush)(struct radeon_device *rdev);
804 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
805 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
806 void (*cp_fini)(struct radeon_device *rdev);
807 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000808 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200809 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000810 int (*ring_test)(struct radeon_device *rdev);
811 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812 int (*irq_set)(struct radeon_device *rdev);
813 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200814 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
816 int (*cs_parse)(struct radeon_cs_parser *p);
817 int (*copy_blit)(struct radeon_device *rdev,
818 uint64_t src_offset,
819 uint64_t dst_offset,
820 unsigned num_pages,
821 struct radeon_fence *fence);
822 int (*copy_dma)(struct radeon_device *rdev,
823 uint64_t src_offset,
824 uint64_t dst_offset,
825 unsigned num_pages,
826 struct radeon_fence *fence);
827 int (*copy)(struct radeon_device *rdev,
828 uint64_t src_offset,
829 uint64_t dst_offset,
830 unsigned num_pages,
831 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100832 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200833 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100834 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200835 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500836 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200837 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
838 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000839 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
840 uint32_t tiling_flags, uint32_t pitch,
841 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000842 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200843 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500844 void (*hpd_init)(struct radeon_device *rdev);
845 void (*hpd_fini)(struct radeon_device *rdev);
846 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
847 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100848 /* ioctl hw specific callback. Some hw might want to perform special
849 * operation on specific ioctl. For instance on wait idle some hw
850 * might want to perform and HDP flush through MMIO as it seems that
851 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
852 * through ring.
853 */
854 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400855 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400856 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400857 void (*pm_misc)(struct radeon_device *rdev);
858 void (*pm_prepare)(struct radeon_device *rdev);
859 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400860 void (*pm_init_profile)(struct radeon_device *rdev);
861 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862};
863
Jerome Glisse21f9a432009-09-11 15:55:33 +0200864/*
865 * Asic structures
866 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000867struct r100_gpu_lockup {
868 unsigned long last_jiffies;
869 u32 last_cp_rptr;
870};
871
Dave Airlie551ebd82009-09-01 15:25:57 +1000872struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000873 const unsigned *reg_safe_bm;
874 unsigned reg_safe_bm_size;
875 u32 hdp_cntl;
876 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000877};
878
Jerome Glisse21f9a432009-09-11 15:55:33 +0200879struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000880 const unsigned *reg_safe_bm;
881 unsigned reg_safe_bm_size;
882 u32 resync_scratch;
883 u32 hdp_cntl;
884 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200885};
886
887struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000888 unsigned max_pipes;
889 unsigned max_tile_pipes;
890 unsigned max_simds;
891 unsigned max_backends;
892 unsigned max_gprs;
893 unsigned max_threads;
894 unsigned max_stack_entries;
895 unsigned max_hw_contexts;
896 unsigned max_gs_threads;
897 unsigned sx_max_export_size;
898 unsigned sx_max_export_pos_size;
899 unsigned sx_max_export_smx_size;
900 unsigned sq_num_cf_insts;
901 unsigned tiling_nbanks;
902 unsigned tiling_npipes;
903 unsigned tiling_group_size;
904 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200905};
906
907struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000908 unsigned max_pipes;
909 unsigned max_tile_pipes;
910 unsigned max_simds;
911 unsigned max_backends;
912 unsigned max_gprs;
913 unsigned max_threads;
914 unsigned max_stack_entries;
915 unsigned max_hw_contexts;
916 unsigned max_gs_threads;
917 unsigned sx_max_export_size;
918 unsigned sx_max_export_pos_size;
919 unsigned sx_max_export_smx_size;
920 unsigned sq_num_cf_insts;
921 unsigned sx_num_of_sets;
922 unsigned sc_prim_fifo_size;
923 unsigned sc_hiz_tile_fifo_size;
924 unsigned sc_earlyz_tile_fifo_fize;
925 unsigned tiling_nbanks;
926 unsigned tiling_npipes;
927 unsigned tiling_group_size;
928 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200929};
930
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400931struct evergreen_asic {
932 unsigned num_ses;
933 unsigned max_pipes;
934 unsigned max_tile_pipes;
935 unsigned max_simds;
936 unsigned max_backends;
937 unsigned max_gprs;
938 unsigned max_threads;
939 unsigned max_stack_entries;
940 unsigned max_hw_contexts;
941 unsigned max_gs_threads;
942 unsigned sx_max_export_size;
943 unsigned sx_max_export_pos_size;
944 unsigned sx_max_export_smx_size;
945 unsigned sq_num_cf_insts;
946 unsigned sx_num_of_sets;
947 unsigned sc_prim_fifo_size;
948 unsigned sc_hiz_tile_fifo_size;
949 unsigned sc_earlyz_tile_fifo_size;
950 unsigned tiling_nbanks;
951 unsigned tiling_npipes;
952 unsigned tiling_group_size;
953};
954
Jerome Glisse068a1172009-06-17 13:28:30 +0200955union radeon_asic_config {
956 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000957 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000958 struct r600_asic r600;
959 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400960 struct evergreen_asic evergreen;
Jerome Glisse068a1172009-06-17 13:28:30 +0200961};
962
Daniel Vetter0a10c852010-03-11 21:19:14 +0000963/*
964 * asic initizalization from radeon_asic.c
965 */
966void radeon_agp_disable(struct radeon_device *rdev);
967int radeon_asic_init(struct radeon_device *rdev);
968
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200969
970/*
971 * IOCTL.
972 */
973int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
974 struct drm_file *filp);
975int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
976 struct drm_file *filp);
977int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
978 struct drm_file *file_priv);
979int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
980 struct drm_file *file_priv);
981int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
982 struct drm_file *file_priv);
983int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
984 struct drm_file *file_priv);
985int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
986 struct drm_file *filp);
987int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
988 struct drm_file *filp);
989int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
990 struct drm_file *filp);
991int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *filp);
993int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000994int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
995 struct drm_file *filp);
996int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
997 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200998
999
1000/*
1001 * Core structure, functions and helpers.
1002 */
1003typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1004typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1005
1006struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001007 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001008 struct drm_device *ddev;
1009 struct pci_dev *pdev;
1010 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001011 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001012 enum radeon_family family;
1013 unsigned long flags;
1014 int usec_timeout;
1015 enum radeon_pll_errata pll_errata;
1016 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001017 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001018 int disp_priority;
1019 /* BIOS */
1020 uint8_t *bios;
1021 bool is_atom_bios;
1022 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001023 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001024 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001025 resource_size_t rmmio_base;
1026 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001027 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028 radeon_rreg_t mc_rreg;
1029 radeon_wreg_t mc_wreg;
1030 radeon_rreg_t pll_rreg;
1031 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001032 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001033 radeon_rreg_t pciep_rreg;
1034 radeon_wreg_t pciep_wreg;
1035 struct radeon_clock clock;
1036 struct radeon_mc mc;
1037 struct radeon_gart gart;
1038 struct radeon_mode_info mode_info;
1039 struct radeon_scratch scratch;
1040 struct radeon_mman mman;
1041 struct radeon_fence_driver fence_drv;
1042 struct radeon_cp cp;
1043 struct radeon_ib_pool ib_pool;
1044 struct radeon_irq irq;
1045 struct radeon_asic *asic;
1046 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001047 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001048 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001049 struct mutex cs_mutex;
1050 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001051 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001052 bool gpu_lockup;
1053 bool shutdown;
1054 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001055 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001056 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001057 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001058 const struct firmware *me_fw; /* all family ME firmware */
1059 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001060 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001061 struct r600_blit r600_blit;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001062 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001063 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001064 struct workqueue_struct *wq;
1065 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001066 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001067 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001068 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001069
1070 /* audio stuff */
1071 struct timer_list audio_timer;
1072 int audio_channels;
1073 int audio_rate;
1074 int audio_bits_per_sample;
1075 uint8_t audio_status_bits;
1076 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001077
1078 bool powered_down;
Alex Deucherce8f5372010-05-07 15:10:16 -04001079 struct notifier_block acpi_nb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001080};
1081
1082int radeon_device_init(struct radeon_device *rdev,
1083 struct drm_device *ddev,
1084 struct pci_dev *pdev,
1085 uint32_t flags);
1086void radeon_device_fini(struct radeon_device *rdev);
1087int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1088
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089/* r600 blit */
1090int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1091void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1092void r600_kms_blit_copy(struct radeon_device *rdev,
1093 u64 src_gpu_addr, u64 dst_gpu_addr,
1094 int size_bytes);
1095
Dave Airliede1b2892009-08-12 18:43:14 +10001096static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1097{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001098 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001099 return readl(((void __iomem *)rdev->rmmio) + reg);
1100 else {
1101 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1102 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1103 }
1104}
1105
1106static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1107{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001108 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001109 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1110 else {
1111 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1112 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1113 }
1114}
1115
Jerome Glisse4c788672009-11-20 14:29:23 +01001116/*
1117 * Cast helper
1118 */
1119#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001120
1121/*
1122 * Registers read & write functions.
1123 */
1124#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1125#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001126#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001127#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001128#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001129#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1130#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1131#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1132#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1133#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1134#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001135#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1136#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001137#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1138#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001139#define WREG32_P(reg, val, mask) \
1140 do { \
1141 uint32_t tmp_ = RREG32(reg); \
1142 tmp_ &= (mask); \
1143 tmp_ |= ((val) & ~(mask)); \
1144 WREG32(reg, tmp_); \
1145 } while (0)
1146#define WREG32_PLL_P(reg, val, mask) \
1147 do { \
1148 uint32_t tmp_ = RREG32_PLL(reg); \
1149 tmp_ &= (mask); \
1150 tmp_ |= ((val) & ~(mask)); \
1151 WREG32_PLL(reg, tmp_); \
1152 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001153#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001154
Dave Airliede1b2892009-08-12 18:43:14 +10001155/*
1156 * Indirect registers accessor
1157 */
1158static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1159{
1160 uint32_t r;
1161
1162 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1163 r = RREG32(RADEON_PCIE_DATA);
1164 return r;
1165}
1166
1167static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1168{
1169 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1170 WREG32(RADEON_PCIE_DATA, (v));
1171}
1172
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001173void r100_pll_errata_after_index(struct radeon_device *rdev);
1174
1175
1176/*
1177 * ASICs helpers.
1178 */
Dave Airlieb995e432009-07-14 02:02:32 +10001179#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1180 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001181#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1182 (rdev->family == CHIP_RV200) || \
1183 (rdev->family == CHIP_RS100) || \
1184 (rdev->family == CHIP_RS200) || \
1185 (rdev->family == CHIP_RV250) || \
1186 (rdev->family == CHIP_RV280) || \
1187 (rdev->family == CHIP_RS300))
1188#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1189 (rdev->family == CHIP_RV350) || \
1190 (rdev->family == CHIP_R350) || \
1191 (rdev->family == CHIP_RV380) || \
1192 (rdev->family == CHIP_R420) || \
1193 (rdev->family == CHIP_R423) || \
1194 (rdev->family == CHIP_RV410) || \
1195 (rdev->family == CHIP_RS400) || \
1196 (rdev->family == CHIP_RS480))
1197#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1198#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1199#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001200#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001201
1202/*
1203 * BIOS helpers.
1204 */
1205#define RBIOS8(i) (rdev->bios[i])
1206#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1207#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1208
1209int radeon_combios_init(struct radeon_device *rdev);
1210void radeon_combios_fini(struct radeon_device *rdev);
1211int radeon_atombios_init(struct radeon_device *rdev);
1212void radeon_atombios_fini(struct radeon_device *rdev);
1213
1214
1215/*
1216 * RING helpers.
1217 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001218static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1219{
1220#if DRM_DEBUG_CODE
1221 if (rdev->cp.count_dw <= 0) {
1222 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1223 }
1224#endif
1225 rdev->cp.ring[rdev->cp.wptr++] = v;
1226 rdev->cp.wptr &= rdev->cp.ptr_mask;
1227 rdev->cp.count_dw--;
1228 rdev->cp.ring_free_dw--;
1229}
1230
1231
1232/*
1233 * ASICs macro.
1234 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001235#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001236#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1237#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1238#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001239#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001240#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001241#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001242#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001243#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1244#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001245#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001246#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001247#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1248#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001249#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1250#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001251#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001252#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1253#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1254#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1255#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001256#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001257#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001258#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001259#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001260#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001261#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1262#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001263#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1264#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001265#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001266#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1267#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1268#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1269#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001270#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001271#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1272#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1273#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001274#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1275#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001276
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001277/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001278/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001279extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001280extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001281extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001282extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001283extern int radeon_modeset_init(struct radeon_device *rdev);
1284extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001285extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001286extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001287extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001288extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001289extern int radeon_clocks_init(struct radeon_device *rdev);
1290extern void radeon_clocks_fini(struct radeon_device *rdev);
1291extern void radeon_scratch_init(struct radeon_device *rdev);
1292extern void radeon_surface_init(struct radeon_device *rdev);
1293extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001294extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001295extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001296extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001297extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001298extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1299extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001300extern int radeon_resume_kms(struct drm_device *dev);
1301extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001302
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001303/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001304extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1305extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001306
Jerome Glissed4550902009-10-01 10:12:06 +02001307/* rv200,rv250,rv280 */
1308extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001309
1310/* r300,r350,rv350,rv370,rv380 */
1311extern void r300_set_reg_safe(struct radeon_device *rdev);
1312extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001313extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001314extern void r300_clock_startup(struct radeon_device *rdev);
1315extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001316extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1317extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1318extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001319extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001320
Jerome Glisse905b6822009-09-09 22:24:20 +02001321/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001322extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1323extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001324extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001325extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001326
Jerome Glisse21f9a432009-09-11 15:55:33 +02001327/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001328struct rv515_mc_save {
1329 u32 d1vga_control;
1330 u32 d2vga_control;
1331 u32 vga_render_control;
1332 u32 vga_hdp_control;
1333 u32 d1crtc_control;
1334 u32 d2crtc_control;
1335};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001336extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001337extern void rv515_vga_render_disable(struct radeon_device *rdev);
1338extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001339extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1340extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1341extern void rv515_clock_startup(struct radeon_device *rdev);
1342extern void rv515_debugfs(struct radeon_device *rdev);
1343extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001344
Jerome Glisse3bc68532009-10-01 09:39:24 +02001345/* rs400 */
1346extern int rs400_gart_init(struct radeon_device *rdev);
1347extern int rs400_gart_enable(struct radeon_device *rdev);
1348extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1349extern void rs400_gart_disable(struct radeon_device *rdev);
1350extern void rs400_gart_fini(struct radeon_device *rdev);
1351
1352/* rs600 */
1353extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001354extern int rs600_irq_set(struct radeon_device *rdev);
1355extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001356
Jerome Glisse21f9a432009-09-11 15:55:33 +02001357/* rs690, rs740 */
1358extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1359 struct drm_display_mode *mode1,
1360 struct drm_display_mode *mode2);
1361
1362/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
Jerome Glissed594e462010-02-17 21:54:29 +00001363extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001364extern bool r600_card_posted(struct radeon_device *rdev);
1365extern void r600_cp_stop(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001366extern int r600_cp_start(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001367extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1368extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001369extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001370extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001371extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001372extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001373extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1374extern int r600_ib_test(struct radeon_device *rdev);
1375extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001376extern void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001377extern int r600_wb_enable(struct radeon_device *rdev);
1378extern void r600_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001379extern void r600_scratch_init(struct radeon_device *rdev);
1380extern int r600_blit_init(struct radeon_device *rdev);
1381extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001382extern int r600_init_microcode(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001383extern int r600_asic_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001384/* r600 irq */
1385extern int r600_irq_init(struct radeon_device *rdev);
1386extern void r600_irq_fini(struct radeon_device *rdev);
1387extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1388extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001389extern void r600_irq_suspend(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04001390extern void r600_disable_interrupts(struct radeon_device *rdev);
1391extern void r600_rlc_stop(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001392/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001393extern int r600_audio_init(struct radeon_device *rdev);
1394extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1395extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
Christian König58bd0862010-04-05 22:14:55 +02001396extern int r600_audio_channels(struct radeon_device *rdev);
1397extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1398extern int r600_audio_rate(struct radeon_device *rdev);
1399extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1400extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
Christian Koenigf2594932010-04-10 03:13:16 +02001401extern void r600_audio_schedule_polling(struct radeon_device *rdev);
Christian König58bd0862010-04-05 22:14:55 +02001402extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1403extern void r600_audio_disable_polling(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001404extern void r600_audio_fini(struct radeon_device *rdev);
1405extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001406extern void r600_hdmi_enable(struct drm_encoder *encoder);
1407extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001408extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1409extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
Christian König58bd0862010-04-05 22:14:55 +02001410extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001411
Alex Deucherfe251e22010-03-24 13:36:43 -04001412extern void r700_cp_stop(struct radeon_device *rdev);
1413extern void r700_cp_fini(struct radeon_device *rdev);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001414extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1415extern int evergreen_irq_set(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001416
Alberto Miloned7a29522010-07-06 11:40:24 -04001417/* radeon_acpi.c */
1418#if defined(CONFIG_ACPI)
1419extern int radeon_acpi_init(struct radeon_device *rdev);
1420#else
1421static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1422#endif
1423
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001424/* evergreen */
1425struct evergreen_mc_save {
1426 u32 vga_control[6];
1427 u32 vga_render_control;
1428 u32 vga_hdp_control;
1429 u32 crtc_control[6];
1430};
1431
Jerome Glisse4c788672009-11-20 14:29:23 +01001432#include "radeon_object.h"
1433
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001434#endif