blob: 47e8e2eec26d0e561810dbb35efcc8143f76bc47 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Daniel Vetter2c642b02015-04-14 17:35:26 +0200195static gen8_pde_t gen8_pde_encode(struct drm_device *dev,
196 dma_addr_t addr,
197 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800198{
Michel Thierry07749ef2015-03-16 16:00:54 +0000199 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800200 pde |= addr;
201 if (level != I915_CACHE_NONE)
202 pde |= PPAT_CACHED_PDE_INDEX;
203 else
204 pde |= PPAT_UNCACHED_INDEX;
205 return pde;
206}
207
Michel Thierry07749ef2015-03-16 16:00:54 +0000208static gen6_pte_t snb_pte_encode(dma_addr_t addr,
209 enum i915_cache_level level,
210 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700211{
Michel Thierry07749ef2015-03-16 16:00:54 +0000212 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700214
215 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100216 case I915_CACHE_L3_LLC:
217 case I915_CACHE_LLC:
218 pte |= GEN6_PTE_CACHE_LLC;
219 break;
220 case I915_CACHE_NONE:
221 pte |= GEN6_PTE_UNCACHED;
222 break;
223 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100224 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100225 }
226
227 return pte;
228}
229
Michel Thierry07749ef2015-03-16 16:00:54 +0000230static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
231 enum i915_cache_level level,
232 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100233{
Michel Thierry07749ef2015-03-16 16:00:54 +0000234 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100235 pte |= GEN6_PTE_ADDR_ENCODE(addr);
236
237 switch (level) {
238 case I915_CACHE_L3_LLC:
239 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700240 break;
241 case I915_CACHE_LLC:
242 pte |= GEN6_PTE_CACHE_LLC;
243 break;
244 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700245 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700246 break;
247 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100248 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700249 }
250
Ben Widawsky54d12522012-09-24 16:44:32 -0700251 return pte;
252}
253
Michel Thierry07749ef2015-03-16 16:00:54 +0000254static gen6_pte_t byt_pte_encode(dma_addr_t addr,
255 enum i915_cache_level level,
256 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700257{
Michel Thierry07749ef2015-03-16 16:00:54 +0000258 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700259 pte |= GEN6_PTE_ADDR_ENCODE(addr);
260
Akash Goel24f3a8c2014-06-17 10:59:42 +0530261 if (!(flags & PTE_READ_ONLY))
262 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700263
264 if (level != I915_CACHE_NONE)
265 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
266
267 return pte;
268}
269
Michel Thierry07749ef2015-03-16 16:00:54 +0000270static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
271 enum i915_cache_level level,
272 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700273{
Michel Thierry07749ef2015-03-16 16:00:54 +0000274 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700275 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700276
277 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700278 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700279
280 return pte;
281}
282
Michel Thierry07749ef2015-03-16 16:00:54 +0000283static gen6_pte_t iris_pte_encode(dma_addr_t addr,
284 enum i915_cache_level level,
285 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700286{
Michel Thierry07749ef2015-03-16 16:00:54 +0000287 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700288 pte |= HSW_PTE_ADDR_ENCODE(addr);
289
Chris Wilson651d7942013-08-08 14:41:10 +0100290 switch (level) {
291 case I915_CACHE_NONE:
292 break;
293 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000294 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100295 break;
296 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000297 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100298 break;
299 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700300
301 return pte;
302}
303
Ben Widawsky678d96f2015-03-16 16:00:56 +0000304#define i915_dma_unmap_single(px, dev) \
305 __i915_dma_unmap_single((px)->daddr, dev)
306
Daniel Vetter2c642b02015-04-14 17:35:26 +0200307static void __i915_dma_unmap_single(dma_addr_t daddr,
308 struct drm_device *dev)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000309{
310 struct device *device = &dev->pdev->dev;
311
312 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
313}
314
315/**
316 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
317 * @px: Page table/dir/etc to get a DMA map for
318 * @dev: drm device
319 *
320 * Page table allocations are unified across all gens. They always require a
321 * single 4k allocation, as well as a DMA mapping. If we keep the structs
322 * symmetric here, the simple macro covers us for every page table type.
323 *
324 * Return: 0 if success.
325 */
326#define i915_dma_map_single(px, dev) \
327 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
328
Daniel Vetter2c642b02015-04-14 17:35:26 +0200329static int i915_dma_map_page_single(struct page *page,
330 struct drm_device *dev,
331 dma_addr_t *daddr)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000332{
333 struct device *device = &dev->pdev->dev;
334
335 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000336 if (dma_mapping_error(device, *daddr))
337 return -ENOMEM;
338
339 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000340}
341
Michel Thierryec565b32015-04-08 12:13:23 +0100342static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000343 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000344{
345 if (WARN_ON(!pt->page))
346 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000347
348 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000349 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000350 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000351 kfree(pt);
352}
353
Michel Thierry5a8e9942015-04-08 12:13:25 +0100354static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100355 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100356{
357 gen8_pte_t *pt_vaddr, scratch_pte;
358 int i;
359
360 pt_vaddr = kmap_atomic(pt->page);
361 scratch_pte = gen8_pte_encode(vm->scratch.addr,
362 I915_CACHE_LLC, true);
363
364 for (i = 0; i < GEN8_PTES; i++)
365 pt_vaddr[i] = scratch_pte;
366
367 if (!HAS_LLC(vm->dev))
368 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
369 kunmap_atomic(pt_vaddr);
370}
371
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300372static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000373{
Michel Thierryec565b32015-04-08 12:13:23 +0100374 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000375 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
376 GEN8_PTES : GEN6_PTES;
377 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000378
379 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
380 if (!pt)
381 return ERR_PTR(-ENOMEM);
382
Ben Widawsky678d96f2015-03-16 16:00:56 +0000383 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
384 GFP_KERNEL);
385
386 if (!pt->used_ptes)
387 goto fail_bitmap;
388
Michel Thierry4933d512015-03-24 15:46:22 +0000389 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000390 if (!pt->page)
391 goto fail_page;
392
393 ret = i915_dma_map_single(pt, dev);
394 if (ret)
395 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000396
397 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000398
399fail_dma:
400 __free_page(pt->page);
401fail_page:
402 kfree(pt->used_ptes);
403fail_bitmap:
404 kfree(pt);
405
406 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000407}
408
Michel Thierrye5815a22015-04-08 12:13:32 +0100409static void unmap_and_free_pd(struct i915_page_directory *pd,
410 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000411{
412 if (pd->page) {
Michel Thierrye5815a22015-04-08 12:13:32 +0100413 i915_dma_unmap_single(pd, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000414 __free_page(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100415 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000416 kfree(pd);
417 }
418}
419
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300420static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000421{
Michel Thierryec565b32015-04-08 12:13:23 +0100422 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100423 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000424
425 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
426 if (!pd)
427 return ERR_PTR(-ENOMEM);
428
Michel Thierry33c88192015-04-08 12:13:33 +0100429 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
430 sizeof(*pd->used_pdes), GFP_KERNEL);
431 if (!pd->used_pdes)
432 goto free_pd;
433
Michel Thierry5a8e9942015-04-08 12:13:25 +0100434 pd->page = alloc_page(GFP_KERNEL);
Michel Thierry33c88192015-04-08 12:13:33 +0100435 if (!pd->page)
436 goto free_bitmap;
Ben Widawsky06fda602015-02-24 16:22:36 +0000437
Michel Thierrye5815a22015-04-08 12:13:32 +0100438 ret = i915_dma_map_single(pd, dev);
Michel Thierry33c88192015-04-08 12:13:33 +0100439 if (ret)
440 goto free_page;
Michel Thierrye5815a22015-04-08 12:13:32 +0100441
Ben Widawsky06fda602015-02-24 16:22:36 +0000442 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100443
444free_page:
445 __free_page(pd->page);
446free_bitmap:
447 kfree(pd->used_pdes);
448free_pd:
449 kfree(pd);
450
451 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000452}
453
Ben Widawsky94e409c2013-11-04 22:29:36 -0800454/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100455static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100456 unsigned entry,
457 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800458{
John Harrisone85b26d2015-05-29 17:43:56 +0100459 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800460 int ret;
461
462 BUG_ON(entry >= 4);
463
John Harrison5fb9de12015-05-29 17:44:07 +0100464 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800465 if (ret)
466 return ret;
467
468 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
469 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100470 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800471 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
472 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100473 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800474 intel_ring_advance(ring);
475
476 return 0;
477}
478
Ben Widawskyeeb94882013-12-06 14:11:10 -0800479static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100480 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800481{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800482 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800483
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100484 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300485 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
486
John Harrisone85b26d2015-05-29 17:43:56 +0100487 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800488 if (ret)
489 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800490 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800491
Ben Widawskyeeb94882013-12-06 14:11:10 -0800492 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800493}
494
Ben Widawsky459108b2013-11-02 21:07:23 -0700495static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800496 uint64_t start,
497 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700498 bool use_scratch)
499{
500 struct i915_hw_ppgtt *ppgtt =
501 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000502 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800503 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
504 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
505 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800506 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700507 unsigned last_pte, i;
508
509 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
510 I915_CACHE_LLC, use_scratch);
511
512 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100513 struct i915_page_directory *pd;
514 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000515 struct page *page_table;
516
517 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
518 continue;
519
520 pd = ppgtt->pdp.page_directory[pdpe];
521
522 if (WARN_ON(!pd->page_table[pde]))
523 continue;
524
525 pt = pd->page_table[pde];
526
527 if (WARN_ON(!pt->page))
528 continue;
529
530 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700531
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800532 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000533 if (last_pte > GEN8_PTES)
534 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700535
536 pt_vaddr = kmap_atomic(page_table);
537
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800538 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700539 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800540 num_entries--;
541 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700542
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300543 if (!HAS_LLC(ppgtt->base.dev))
544 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700545 kunmap_atomic(pt_vaddr);
546
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800547 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000548 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800549 pdpe++;
550 pde = 0;
551 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700552 }
553}
554
Ben Widawsky9df15b42013-11-02 21:07:24 -0700555static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
556 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800557 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530558 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700559{
560 struct i915_hw_ppgtt *ppgtt =
561 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000562 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800563 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
564 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
565 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700566 struct sg_page_iter sg_iter;
567
Chris Wilson6f1cc992013-12-31 15:50:31 +0000568 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700569
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800570 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000571 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800572 break;
573
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000574 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100575 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
576 struct i915_page_table *pt = pd->page_table[pde];
Ben Widawsky06fda602015-02-24 16:22:36 +0000577 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000578
579 pt_vaddr = kmap_atomic(page_table);
580 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800581
582 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000583 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
584 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000585 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300586 if (!HAS_LLC(ppgtt->base.dev))
587 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700588 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000589 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000590 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800591 pdpe++;
592 pde = 0;
593 }
594 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700595 }
596 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300597 if (pt_vaddr) {
598 if (!HAS_LLC(ppgtt->base.dev))
599 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000600 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300601 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700602}
603
Michel Thierry69876be2015-04-08 12:13:27 +0100604static void __gen8_do_map_pt(gen8_pde_t * const pde,
605 struct i915_page_table *pt,
606 struct drm_device *dev)
607{
608 gen8_pde_t entry =
609 gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
610 *pde = entry;
611}
612
613static void gen8_initialize_pd(struct i915_address_space *vm,
614 struct i915_page_directory *pd)
615{
616 struct i915_hw_ppgtt *ppgtt =
617 container_of(vm, struct i915_hw_ppgtt, base);
618 gen8_pde_t *page_directory;
619 struct i915_page_table *pt;
620 int i;
621
622 page_directory = kmap_atomic(pd->page);
623 pt = ppgtt->scratch_pt;
624 for (i = 0; i < I915_PDES; i++)
625 /* Map the PDE to the page table */
626 __gen8_do_map_pt(page_directory + i, pt, vm->dev);
627
628 if (!HAS_LLC(vm->dev))
629 drm_clflush_virt_range(page_directory, PAGE_SIZE);
Michel Thierrye5815a22015-04-08 12:13:32 +0100630 kunmap_atomic(page_directory);
631}
632
Michel Thierryec565b32015-04-08 12:13:23 +0100633static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800634{
635 int i;
636
Ben Widawsky06fda602015-02-24 16:22:36 +0000637 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800638 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800639
Michel Thierry33c88192015-04-08 12:13:33 +0100640 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000641 if (WARN_ON(!pd->page_table[i]))
642 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800643
Michel Thierry06dc68d2015-02-24 16:22:37 +0000644 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000645 pd->page_table[i] = NULL;
646 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000647}
648
Daniel Vetter061dd492015-04-14 17:35:13 +0200649static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800650{
Daniel Vetter061dd492015-04-14 17:35:13 +0200651 struct i915_hw_ppgtt *ppgtt =
652 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800653 int i;
654
Michel Thierry33c88192015-04-08 12:13:33 +0100655 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000656 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
657 continue;
658
Michel Thierry06dc68d2015-02-24 16:22:37 +0000659 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +0100660 unmap_and_free_pd(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800661 }
Michel Thierry69876be2015-04-08 12:13:27 +0100662
Michel Thierrye5815a22015-04-08 12:13:32 +0100663 unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100664 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800665}
666
Michel Thierryd7b26332015-04-08 12:13:34 +0100667/**
668 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
669 * @ppgtt: Master ppgtt structure.
670 * @pd: Page directory for this address range.
671 * @start: Starting virtual address to begin allocations.
672 * @length Size of the allocations.
673 * @new_pts: Bitmap set by function with new allocations. Likely used by the
674 * caller to free on error.
675 *
676 * Allocate the required number of page tables. Extremely similar to
677 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
678 * the page directory boundary (instead of the page directory pointer). That
679 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
680 * possible, and likely that the caller will need to use multiple calls of this
681 * function to achieve the appropriate allocation.
682 *
683 * Return: 0 if success; negative error code otherwise.
684 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100685static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
686 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100687 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100688 uint64_t length,
689 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000690{
Michel Thierrye5815a22015-04-08 12:13:32 +0100691 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100692 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100693 uint64_t temp;
694 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000695
Michel Thierryd7b26332015-04-08 12:13:34 +0100696 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
697 /* Don't reallocate page tables */
698 if (pt) {
699 /* Scratch is never allocated this way */
700 WARN_ON(pt == ppgtt->scratch_pt);
701 continue;
702 }
703
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300704 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100705 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000706 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100707
Michel Thierryd7b26332015-04-08 12:13:34 +0100708 gen8_initialize_pt(&ppgtt->base, pt);
709 pd->page_table[pde] = pt;
710 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000711 }
712
713 return 0;
714
715unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100716 for_each_set_bit(pde, new_pts, I915_PDES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100717 unmap_and_free_pt(pd->page_table[pde], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000718
719 return -ENOMEM;
720}
721
Michel Thierryd7b26332015-04-08 12:13:34 +0100722/**
723 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
724 * @ppgtt: Master ppgtt structure.
725 * @pdp: Page directory pointer for this address range.
726 * @start: Starting virtual address to begin allocations.
727 * @length Size of the allocations.
728 * @new_pds Bitmap set by function with new allocations. Likely used by the
729 * caller to free on error.
730 *
731 * Allocate the required number of page directories starting at the pde index of
732 * @start, and ending at the pde index @start + @length. This function will skip
733 * over already allocated page directories within the range, and only allocate
734 * new ones, setting the appropriate pointer within the pdp as well as the
735 * correct position in the bitmap @new_pds.
736 *
737 * The function will only allocate the pages within the range for a give page
738 * directory pointer. In other words, if @start + @length straddles a virtually
739 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
740 * required by the caller, This is not currently possible, and the BUG in the
741 * code will prevent it.
742 *
743 * Return: 0 if success; negative error code otherwise.
744 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100745static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
746 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100747 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100748 uint64_t length,
749 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800750{
Michel Thierrye5815a22015-04-08 12:13:32 +0100751 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100752 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100753 uint64_t temp;
754 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800755
Michel Thierryd7b26332015-04-08 12:13:34 +0100756 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
757
Michel Thierryd7b26332015-04-08 12:13:34 +0100758 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
759 if (pd)
760 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100761
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300762 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100763 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000764 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100765
Michel Thierryd7b26332015-04-08 12:13:34 +0100766 gen8_initialize_pd(&ppgtt->base, pd);
767 pdp->page_directory[pdpe] = pd;
768 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000769 }
770
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800771 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000772
773unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100774 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100775 unmap_and_free_pd(pdp->page_directory[pdpe], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000776
777 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800778}
779
Michel Thierryd7b26332015-04-08 12:13:34 +0100780static void
781free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
782{
783 int i;
784
785 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
786 kfree(new_pts[i]);
787 kfree(new_pts);
788 kfree(new_pds);
789}
790
791/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
792 * of these are based on the number of PDPEs in the system.
793 */
794static
795int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
796 unsigned long ***new_pts)
797{
798 int i;
799 unsigned long *pds;
800 unsigned long **pts;
801
802 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
803 if (!pds)
804 return -ENOMEM;
805
806 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
807 if (!pts) {
808 kfree(pds);
809 return -ENOMEM;
810 }
811
812 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
813 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
814 sizeof(unsigned long), GFP_KERNEL);
815 if (!pts[i])
816 goto err_out;
817 }
818
819 *new_pds = pds;
820 *new_pts = pts;
821
822 return 0;
823
824err_out:
825 free_gen8_temp_bitmaps(pds, pts);
826 return -ENOMEM;
827}
828
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300829/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
830 * the page table structures, we mark them dirty so that
831 * context switching/execlist queuing code takes extra steps
832 * to ensure that tlbs are flushed.
833 */
834static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
835{
836 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
837}
838
Michel Thierrye5815a22015-04-08 12:13:32 +0100839static int gen8_alloc_va_range(struct i915_address_space *vm,
840 uint64_t start,
841 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800842{
Michel Thierrye5815a22015-04-08 12:13:32 +0100843 struct i915_hw_ppgtt *ppgtt =
844 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100845 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100846 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100847 const uint64_t orig_start = start;
848 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100849 uint64_t temp;
850 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800851 int ret;
852
Michel Thierryd7b26332015-04-08 12:13:34 +0100853 /* Wrap is never okay since we can only represent 48b, and we don't
854 * actually use the other side of the canonical address space.
855 */
856 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300857 return -ENODEV;
858
859 if (WARN_ON(start + length > ppgtt->base.total))
860 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +0100861
862 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800863 if (ret)
864 return ret;
865
Michel Thierryd7b26332015-04-08 12:13:34 +0100866 /* Do the allocations first so we can easily bail out */
867 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
868 new_page_dirs);
869 if (ret) {
870 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
871 return ret;
872 }
873
874 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100875 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100876 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
877 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100878 if (ret)
879 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100880 }
881
Michel Thierry33c88192015-04-08 12:13:33 +0100882 start = orig_start;
883 length = orig_length;
884
Michel Thierryd7b26332015-04-08 12:13:34 +0100885 /* Allocations have completed successfully, so set the bitmaps, and do
886 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100887 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100888 gen8_pde_t *const page_directory = kmap_atomic(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100889 struct i915_page_table *pt;
890 uint64_t pd_len = gen8_clamp_pd(start, length);
891 uint64_t pd_start = start;
892 uint32_t pde;
893
Michel Thierryd7b26332015-04-08 12:13:34 +0100894 /* Every pd should be allocated, we just did that above. */
895 WARN_ON(!pd);
896
897 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
898 /* Same reasoning as pd */
899 WARN_ON(!pt);
900 WARN_ON(!pd_len);
901 WARN_ON(!gen8_pte_count(pd_start, pd_len));
902
903 /* Set our used ptes within the page table */
904 bitmap_set(pt->used_ptes,
905 gen8_pte_index(pd_start),
906 gen8_pte_count(pd_start, pd_len));
907
908 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100909 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100910
911 /* Map the PDE to the page table */
912 __gen8_do_map_pt(page_directory + pde, pt, vm->dev);
913
914 /* NB: We haven't yet mapped ptes to pages. At this
915 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100916 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100917
918 if (!HAS_LLC(vm->dev))
919 drm_clflush_virt_range(page_directory, PAGE_SIZE);
920
921 kunmap_atomic(page_directory);
922
Michel Thierry33c88192015-04-08 12:13:33 +0100923 set_bit(pdpe, ppgtt->pdp.used_pdpes);
924 }
925
Michel Thierryd7b26332015-04-08 12:13:34 +0100926 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300927 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000928 return 0;
929
930err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100931 while (pdpe--) {
932 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
933 unmap_and_free_pt(ppgtt->pdp.page_directory[pdpe]->page_table[temp], vm->dev);
934 }
935
936 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
937 unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe], vm->dev);
938
939 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300940 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800941 return ret;
942}
943
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100944/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800945 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
946 * with a net effect resembling a 2-level page table in normal x86 terms. Each
947 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
948 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800949 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800950 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200951static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -0800952{
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300953 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100954 if (IS_ERR(ppgtt->scratch_pt))
955 return PTR_ERR(ppgtt->scratch_pt);
956
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300957 ppgtt->scratch_pd = alloc_pd(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100958 if (IS_ERR(ppgtt->scratch_pd))
959 return PTR_ERR(ppgtt->scratch_pd);
960
Michel Thierry69876be2015-04-08 12:13:27 +0100961 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100962 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100963
Michel Thierryd7b26332015-04-08 12:13:34 +0100964 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200965 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +0100966 if (IS_ENABLED(CONFIG_X86_32))
967 /* While we have a proliferation of size_t variables
968 * we cannot represent the full ppgtt size on 32bit,
969 * so limit it to the same size as the GGTT (currently
970 * 2GiB).
971 */
972 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +0100973 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200974 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100975 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200976 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200977 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
978 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +0100979
980 ppgtt->switch_mm = gen8_mm_switch;
981
982 return 0;
983}
984
Ben Widawsky87d60b62013-12-06 14:11:29 -0800985static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
986{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800987 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100988 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000989 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800990 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100991 uint32_t pte, pde, temp;
992 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800993
Akash Goel24f3a8c2014-06-17 10:59:42 +0530994 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800995
Michel Thierry09942c62015-04-08 12:13:30 +0100996 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800997 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000998 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000999 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Michel Thierry09942c62015-04-08 12:13:30 +01001000 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001001 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1002
1003 if (pd_entry != expected)
1004 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1005 pde,
1006 pd_entry,
1007 expected);
1008 seq_printf(m, "\tPDE: %x\n", pd_entry);
1009
Ben Widawsky06fda602015-02-24 16:22:36 +00001010 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +00001011 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001012 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001013 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001014 (pte * PAGE_SIZE);
1015 int i;
1016 bool found = false;
1017 for (i = 0; i < 4; i++)
1018 if (pt_vaddr[pte + i] != scratch_pte)
1019 found = true;
1020 if (!found)
1021 continue;
1022
1023 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1024 for (i = 0; i < 4; i++) {
1025 if (pt_vaddr[pte + i] != scratch_pte)
1026 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1027 else
1028 seq_puts(m, " SCRATCH ");
1029 }
1030 seq_puts(m, "\n");
1031 }
1032 kunmap_atomic(pt_vaddr);
1033 }
1034}
1035
Ben Widawsky678d96f2015-03-16 16:00:56 +00001036/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001037static void gen6_write_pde(struct i915_page_directory *pd,
1038 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001039{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001040 /* Caller needs to make sure the write completes if necessary */
1041 struct i915_hw_ppgtt *ppgtt =
1042 container_of(pd, struct i915_hw_ppgtt, pd);
1043 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001044
Ben Widawsky678d96f2015-03-16 16:00:56 +00001045 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
1046 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001047
Ben Widawsky678d96f2015-03-16 16:00:56 +00001048 writel(pd_entry, ppgtt->pd_addr + pde);
1049}
Ben Widawsky61973492013-04-08 18:43:54 -07001050
Ben Widawsky678d96f2015-03-16 16:00:56 +00001051/* Write all the page tables found in the ppgtt structure to incrementing page
1052 * directories. */
1053static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001054 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001055 uint32_t start, uint32_t length)
1056{
Michel Thierryec565b32015-04-08 12:13:23 +01001057 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001058 uint32_t pde, temp;
1059
1060 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1061 gen6_write_pde(pd, pde, pt);
1062
1063 /* Make sure write is complete before other code can use this page
1064 * table. Also require for WC mapped PTEs */
1065 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001066}
1067
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001068static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001069{
Ben Widawsky7324cc02015-02-24 16:22:35 +00001070 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001071
Ben Widawsky7324cc02015-02-24 16:22:35 +00001072 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001073}
Ben Widawsky61973492013-04-08 18:43:54 -07001074
Ben Widawsky90252e52013-12-06 14:11:12 -08001075static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001076 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001077{
John Harrisone85b26d2015-05-29 17:43:56 +01001078 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001079 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001080
Ben Widawsky90252e52013-12-06 14:11:12 -08001081 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001082 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001083 if (ret)
1084 return ret;
1085
John Harrison5fb9de12015-05-29 17:44:07 +01001086 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001087 if (ret)
1088 return ret;
1089
1090 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1091 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1092 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1093 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1094 intel_ring_emit(ring, get_pd_offset(ppgtt));
1095 intel_ring_emit(ring, MI_NOOP);
1096 intel_ring_advance(ring);
1097
1098 return 0;
1099}
1100
Yu Zhang71ba2d62015-02-10 19:05:54 +08001101static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001102 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001103{
John Harrisone85b26d2015-05-29 17:43:56 +01001104 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001105 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1106
1107 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1108 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1109 return 0;
1110}
1111
Ben Widawsky48a10382013-12-06 14:11:11 -08001112static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001113 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001114{
John Harrisone85b26d2015-05-29 17:43:56 +01001115 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001116 int ret;
1117
Ben Widawsky48a10382013-12-06 14:11:11 -08001118 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001119 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001120 if (ret)
1121 return ret;
1122
John Harrison5fb9de12015-05-29 17:44:07 +01001123 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001124 if (ret)
1125 return ret;
1126
1127 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1128 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1129 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1130 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1131 intel_ring_emit(ring, get_pd_offset(ppgtt));
1132 intel_ring_emit(ring, MI_NOOP);
1133 intel_ring_advance(ring);
1134
Ben Widawsky90252e52013-12-06 14:11:12 -08001135 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1136 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001137 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001138 if (ret)
1139 return ret;
1140 }
1141
Ben Widawsky48a10382013-12-06 14:11:11 -08001142 return 0;
1143}
1144
Ben Widawskyeeb94882013-12-06 14:11:10 -08001145static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001146 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001147{
John Harrisone85b26d2015-05-29 17:43:56 +01001148 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001149 struct drm_device *dev = ppgtt->base.dev;
1150 struct drm_i915_private *dev_priv = dev->dev_private;
1151
Ben Widawsky48a10382013-12-06 14:11:11 -08001152
Ben Widawskyeeb94882013-12-06 14:11:10 -08001153 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1154 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1155
1156 POSTING_READ(RING_PP_DIR_DCLV(ring));
1157
1158 return 0;
1159}
1160
Daniel Vetter82460d92014-08-06 20:19:53 +02001161static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001162{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001163 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001164 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001165 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001166
1167 for_each_ring(ring, dev_priv, j) {
1168 I915_WRITE(RING_MODE_GEN7(ring),
1169 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001170 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001171}
1172
Daniel Vetter82460d92014-08-06 20:19:53 +02001173static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001174{
Jani Nikula50227e12014-03-31 14:27:21 +03001175 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001176 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001177 uint32_t ecochk, ecobits;
1178 int i;
1179
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001180 ecobits = I915_READ(GAC_ECO_BITS);
1181 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1182
1183 ecochk = I915_READ(GAM_ECOCHK);
1184 if (IS_HASWELL(dev)) {
1185 ecochk |= ECOCHK_PPGTT_WB_HSW;
1186 } else {
1187 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1188 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1189 }
1190 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001191
Ben Widawsky61973492013-04-08 18:43:54 -07001192 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001193 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001194 I915_WRITE(RING_MODE_GEN7(ring),
1195 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001196 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001197}
1198
Daniel Vetter82460d92014-08-06 20:19:53 +02001199static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001200{
Jani Nikula50227e12014-03-31 14:27:21 +03001201 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001202 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001203
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001204 ecobits = I915_READ(GAC_ECO_BITS);
1205 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1206 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001207
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001208 gab_ctl = I915_READ(GAB_CTL);
1209 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001210
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001211 ecochk = I915_READ(GAM_ECOCHK);
1212 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001213
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001214 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001215}
1216
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001217/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001218static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001219 uint64_t start,
1220 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001221 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001222{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001223 struct i915_hw_ppgtt *ppgtt =
1224 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001225 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001226 unsigned first_entry = start >> PAGE_SHIFT;
1227 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001228 unsigned act_pt = first_entry / GEN6_PTES;
1229 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001230 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001231
Akash Goel24f3a8c2014-06-17 10:59:42 +05301232 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001233
Daniel Vetter7bddb012012-02-09 17:15:47 +01001234 while (num_entries) {
1235 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001236 if (last_pte > GEN6_PTES)
1237 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001238
Ben Widawsky06fda602015-02-24 16:22:36 +00001239 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001240
1241 for (i = first_pte; i < last_pte; i++)
1242 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001243
1244 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001245
Daniel Vetter7bddb012012-02-09 17:15:47 +01001246 num_entries -= last_pte - first_pte;
1247 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001248 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001249 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001250}
1251
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001252static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001253 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001254 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301255 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001256{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001257 struct i915_hw_ppgtt *ppgtt =
1258 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001259 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001260 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001261 unsigned act_pt = first_entry / GEN6_PTES;
1262 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001263 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001264
Chris Wilsoncc797142013-12-31 15:50:30 +00001265 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001266 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001267 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001268 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001269
Chris Wilsoncc797142013-12-31 15:50:30 +00001270 pt_vaddr[act_pte] =
1271 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301272 cache_level, true, flags);
1273
Michel Thierry07749ef2015-03-16 16:00:54 +00001274 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001275 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001276 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001277 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001278 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001279 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001280 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001281 if (pt_vaddr)
1282 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001283}
1284
Michel Thierry4933d512015-03-24 15:46:22 +00001285static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001286 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001287{
1288 gen6_pte_t *pt_vaddr, scratch_pte;
1289 int i;
1290
1291 WARN_ON(vm->scratch.addr == 0);
1292
1293 scratch_pte = vm->pte_encode(vm->scratch.addr,
1294 I915_CACHE_LLC, true, 0);
1295
1296 pt_vaddr = kmap_atomic(pt->page);
1297
1298 for (i = 0; i < GEN6_PTES; i++)
1299 pt_vaddr[i] = scratch_pte;
1300
1301 kunmap_atomic(pt_vaddr);
1302}
1303
Ben Widawsky678d96f2015-03-16 16:00:56 +00001304static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001305 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001306{
Michel Thierry4933d512015-03-24 15:46:22 +00001307 DECLARE_BITMAP(new_page_tables, I915_PDES);
1308 struct drm_device *dev = vm->dev;
1309 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001310 struct i915_hw_ppgtt *ppgtt =
1311 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001312 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001313 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001314 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001315 int ret;
1316
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001317 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1318 return -ENODEV;
1319
1320 start = start_save = start_in;
1321 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001322
1323 bitmap_zero(new_page_tables, I915_PDES);
1324
1325 /* The allocation is done in two stages so that we can bail out with
1326 * minimal amount of pain. The first stage finds new page tables that
1327 * need allocation. The second stage marks use ptes within the page
1328 * tables.
1329 */
1330 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1331 if (pt != ppgtt->scratch_pt) {
1332 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1333 continue;
1334 }
1335
1336 /* We've already allocated a page table */
1337 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1338
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001339 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001340 if (IS_ERR(pt)) {
1341 ret = PTR_ERR(pt);
1342 goto unwind_out;
1343 }
1344
1345 gen6_initialize_pt(vm, pt);
1346
1347 ppgtt->pd.page_table[pde] = pt;
1348 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001349 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001350 }
1351
1352 start = start_save;
1353 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001354
1355 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1356 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1357
1358 bitmap_zero(tmp_bitmap, GEN6_PTES);
1359 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1360 gen6_pte_count(start, length));
1361
Michel Thierry4933d512015-03-24 15:46:22 +00001362 if (test_and_clear_bit(pde, new_page_tables))
1363 gen6_write_pde(&ppgtt->pd, pde, pt);
1364
Michel Thierry72744cb2015-03-24 15:46:23 +00001365 trace_i915_page_table_entry_map(vm, pde, pt,
1366 gen6_pte_index(start),
1367 gen6_pte_count(start, length),
1368 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001369 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001370 GEN6_PTES);
1371 }
1372
Michel Thierry4933d512015-03-24 15:46:22 +00001373 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1374
1375 /* Make sure write is complete before other code can use this page
1376 * table. Also require for WC mapped PTEs */
1377 readl(dev_priv->gtt.gsm);
1378
Ben Widawsky563222a2015-03-19 12:53:28 +00001379 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001380 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001381
1382unwind_out:
1383 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001384 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001385
1386 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1387 unmap_and_free_pt(pt, vm->dev);
1388 }
1389
1390 mark_tlbs_dirty(ppgtt);
1391 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001392}
1393
Daniel Vetter061dd492015-04-14 17:35:13 +02001394static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001395{
Daniel Vetter061dd492015-04-14 17:35:13 +02001396 struct i915_hw_ppgtt *ppgtt =
1397 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001398 struct i915_page_table *pt;
1399 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001400
Daniel Vetter061dd492015-04-14 17:35:13 +02001401
1402 drm_mm_remove_node(&ppgtt->node);
1403
Michel Thierry09942c62015-04-08 12:13:30 +01001404 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001405 if (pt != ppgtt->scratch_pt)
Michel Thierry09942c62015-04-08 12:13:30 +01001406 unmap_and_free_pt(pt, ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001407 }
1408
1409 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +01001410 unmap_and_free_pd(&ppgtt->pd, ppgtt->base.dev);
Daniel Vetter3440d262013-01-24 13:49:56 -08001411}
1412
Ben Widawskyb1465202014-02-19 22:05:49 -08001413static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001414{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001415 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001416 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001417 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001418 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001419
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001420 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1421 * allocator works in address space sizes, so it's multiplied by page
1422 * size. We allocate at the top of the GTT to avoid fragmentation.
1423 */
1424 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001425 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001426 if (IS_ERR(ppgtt->scratch_pt))
1427 return PTR_ERR(ppgtt->scratch_pt);
1428
1429 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1430
Ben Widawskye3cc1992013-12-06 14:11:08 -08001431alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001432 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1433 &ppgtt->node, GEN6_PD_SIZE,
1434 GEN6_PD_ALIGN, 0,
1435 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001436 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001437 if (ret == -ENOSPC && !retried) {
1438 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1439 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001440 I915_CACHE_NONE,
1441 0, dev_priv->gtt.base.total,
1442 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001443 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001444 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001445
1446 retried = true;
1447 goto alloc;
1448 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001449
Ben Widawskyc8c26622015-01-22 17:01:25 +00001450 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001451 goto err_out;
1452
Ben Widawskyc8c26622015-01-22 17:01:25 +00001453
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001454 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1455 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001456
Ben Widawskyc8c26622015-01-22 17:01:25 +00001457 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001458
1459err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001460 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001461 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001462}
1463
Ben Widawskyb1465202014-02-19 22:05:49 -08001464static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1465{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001466 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001467}
1468
Michel Thierry4933d512015-03-24 15:46:22 +00001469static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1470 uint64_t start, uint64_t length)
1471{
Michel Thierryec565b32015-04-08 12:13:23 +01001472 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001473 uint32_t pde, temp;
1474
1475 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1476 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1477}
1478
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001479static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001480{
1481 struct drm_device *dev = ppgtt->base.dev;
1482 struct drm_i915_private *dev_priv = dev->dev_private;
1483 int ret;
1484
1485 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001486 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001487 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001488 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001489 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001490 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001491 ppgtt->switch_mm = gen7_mm_switch;
1492 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001493 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001494
Yu Zhang71ba2d62015-02-10 19:05:54 +08001495 if (intel_vgpu_active(dev))
1496 ppgtt->switch_mm = vgpu_mm_switch;
1497
Ben Widawskyb1465202014-02-19 22:05:49 -08001498 ret = gen6_ppgtt_alloc(ppgtt);
1499 if (ret)
1500 return ret;
1501
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001502 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001503 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1504 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001505 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1506 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001507 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001508 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001509 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001510 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001511
Ben Widawsky7324cc02015-02-24 16:22:35 +00001512 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001513 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001514
Ben Widawsky678d96f2015-03-16 16:00:56 +00001515 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1516 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1517
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001518 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001519
Ben Widawsky678d96f2015-03-16 16:00:56 +00001520 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1521
Thierry Reding440fd522015-01-23 09:05:06 +01001522 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001523 ppgtt->node.size >> 20,
1524 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001525
Daniel Vetterfa76da32014-08-06 20:19:54 +02001526 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001527 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001528
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001529 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001530}
1531
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001532static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001533{
1534 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001535
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001536 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001537 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001538
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001539 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001540 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001541 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001542 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001543}
1544int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1545{
1546 struct drm_i915_private *dev_priv = dev->dev_private;
1547 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001548
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001549 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001550 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001551 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001552 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1553 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001554 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001555 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001556
1557 return ret;
1558}
1559
Daniel Vetter82460d92014-08-06 20:19:53 +02001560int i915_ppgtt_init_hw(struct drm_device *dev)
1561{
Thomas Daniel671b50132014-08-20 16:24:50 +01001562 /* In the case of execlists, PPGTT is enabled by the context descriptor
1563 * and the PDPs are contained within the context itself. We don't
1564 * need to do anything here. */
1565 if (i915.enable_execlists)
1566 return 0;
1567
Daniel Vetter82460d92014-08-06 20:19:53 +02001568 if (!USES_PPGTT(dev))
1569 return 0;
1570
1571 if (IS_GEN6(dev))
1572 gen6_ppgtt_enable(dev);
1573 else if (IS_GEN7(dev))
1574 gen7_ppgtt_enable(dev);
1575 else if (INTEL_INFO(dev)->gen >= 8)
1576 gen8_ppgtt_enable(dev);
1577 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001578 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001579
John Harrison4ad2fd82015-06-18 13:11:20 +01001580 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001581}
John Harrison4ad2fd82015-06-18 13:11:20 +01001582
John Harrisonb3dd6b92015-05-29 17:43:40 +01001583int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001584{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001585 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001586 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1587
1588 if (i915.enable_execlists)
1589 return 0;
1590
1591 if (!ppgtt)
1592 return 0;
1593
John Harrisone85b26d2015-05-29 17:43:56 +01001594 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001595}
1596
Daniel Vetter4d884702014-08-06 15:04:47 +02001597struct i915_hw_ppgtt *
1598i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1599{
1600 struct i915_hw_ppgtt *ppgtt;
1601 int ret;
1602
1603 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1604 if (!ppgtt)
1605 return ERR_PTR(-ENOMEM);
1606
1607 ret = i915_ppgtt_init(dev, ppgtt);
1608 if (ret) {
1609 kfree(ppgtt);
1610 return ERR_PTR(ret);
1611 }
1612
1613 ppgtt->file_priv = fpriv;
1614
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001615 trace_i915_ppgtt_create(&ppgtt->base);
1616
Daniel Vetter4d884702014-08-06 15:04:47 +02001617 return ppgtt;
1618}
1619
Daniel Vetteree960be2014-08-06 15:04:45 +02001620void i915_ppgtt_release(struct kref *kref)
1621{
1622 struct i915_hw_ppgtt *ppgtt =
1623 container_of(kref, struct i915_hw_ppgtt, ref);
1624
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001625 trace_i915_ppgtt_release(&ppgtt->base);
1626
Daniel Vetteree960be2014-08-06 15:04:45 +02001627 /* vmas should already be unbound */
1628 WARN_ON(!list_empty(&ppgtt->base.active_list));
1629 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1630
Daniel Vetter19dd1202014-08-06 15:04:55 +02001631 list_del(&ppgtt->base.global_link);
1632 drm_mm_takedown(&ppgtt->base.mm);
1633
Daniel Vetteree960be2014-08-06 15:04:45 +02001634 ppgtt->base.cleanup(&ppgtt->base);
1635 kfree(ppgtt);
1636}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001637
Ben Widawskya81cc002013-01-18 12:30:31 -08001638extern int intel_iommu_gfx_mapped;
1639/* Certain Gen5 chipsets require require idling the GPU before
1640 * unmapping anything from the GTT when VT-d is enabled.
1641 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001642static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001643{
1644#ifdef CONFIG_INTEL_IOMMU
1645 /* Query intel_iommu to see if we need the workaround. Presumably that
1646 * was loaded first.
1647 */
1648 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1649 return true;
1650#endif
1651 return false;
1652}
1653
Ben Widawsky5c042282011-10-17 15:51:55 -07001654static bool do_idling(struct drm_i915_private *dev_priv)
1655{
1656 bool ret = dev_priv->mm.interruptible;
1657
Ben Widawskya81cc002013-01-18 12:30:31 -08001658 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001659 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001660 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001661 DRM_ERROR("Couldn't idle GPU\n");
1662 /* Wait a bit, in hopes it avoids the hang */
1663 udelay(10);
1664 }
1665 }
1666
1667 return ret;
1668}
1669
1670static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1671{
Ben Widawskya81cc002013-01-18 12:30:31 -08001672 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001673 dev_priv->mm.interruptible = interruptible;
1674}
1675
Ben Widawsky828c7902013-10-16 09:21:30 -07001676void i915_check_and_clear_faults(struct drm_device *dev)
1677{
1678 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001679 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001680 int i;
1681
1682 if (INTEL_INFO(dev)->gen < 6)
1683 return;
1684
1685 for_each_ring(ring, dev_priv, i) {
1686 u32 fault_reg;
1687 fault_reg = I915_READ(RING_FAULT_REG(ring));
1688 if (fault_reg & RING_FAULT_VALID) {
1689 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001690 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001691 "\tAddress space: %s\n"
1692 "\tSource ID: %d\n"
1693 "\tType: %d\n",
1694 fault_reg & PAGE_MASK,
1695 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1696 RING_FAULT_SRCID(fault_reg),
1697 RING_FAULT_FAULT_TYPE(fault_reg));
1698 I915_WRITE(RING_FAULT_REG(ring),
1699 fault_reg & ~RING_FAULT_VALID);
1700 }
1701 }
1702 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1703}
1704
Chris Wilson91e56492014-09-25 10:13:12 +01001705static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1706{
1707 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1708 intel_gtt_chipset_flush();
1709 } else {
1710 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1711 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1712 }
1713}
1714
Ben Widawsky828c7902013-10-16 09:21:30 -07001715void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1716{
1717 struct drm_i915_private *dev_priv = dev->dev_private;
1718
1719 /* Don't bother messing with faults pre GEN6 as we have little
1720 * documentation supporting that it's a good idea.
1721 */
1722 if (INTEL_INFO(dev)->gen < 6)
1723 return;
1724
1725 i915_check_and_clear_faults(dev);
1726
1727 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001728 dev_priv->gtt.base.start,
1729 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001730 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001731
1732 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001733}
1734
Daniel Vetter74163902012-02-15 23:50:21 +01001735int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001736{
Chris Wilson9da3da62012-06-01 15:20:22 +01001737 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001738 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001739
1740 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1741 obj->pages->sgl, obj->pages->nents,
1742 PCI_DMA_BIDIRECTIONAL))
1743 return -ENOSPC;
1744
1745 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001746}
1747
Daniel Vetter2c642b02015-04-14 17:35:26 +02001748static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001749{
1750#ifdef writeq
1751 writeq(pte, addr);
1752#else
1753 iowrite32((u32)pte, addr);
1754 iowrite32(pte >> 32, addr + 4);
1755#endif
1756}
1757
1758static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1759 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001760 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301761 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001762{
1763 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001764 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001765 gen8_pte_t __iomem *gtt_entries =
1766 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001767 int i = 0;
1768 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001769 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001770
1771 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1772 addr = sg_dma_address(sg_iter.sg) +
1773 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1774 gen8_set_pte(&gtt_entries[i],
1775 gen8_pte_encode(addr, level, true));
1776 i++;
1777 }
1778
1779 /*
1780 * XXX: This serves as a posting read to make sure that the PTE has
1781 * actually been updated. There is some concern that even though
1782 * registers and PTEs are within the same BAR that they are potentially
1783 * of NUMA access patterns. Therefore, even with the way we assume
1784 * hardware should work, we must keep this posting read for paranoia.
1785 */
1786 if (i != 0)
1787 WARN_ON(readq(&gtt_entries[i-1])
1788 != gen8_pte_encode(addr, level, true));
1789
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001790 /* This next bit makes the above posting read even more important. We
1791 * want to flush the TLBs only after we're certain all the PTE updates
1792 * have finished.
1793 */
1794 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1795 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001796}
1797
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001798/*
1799 * Binds an object into the global gtt with the specified cache level. The object
1800 * will be accessible to the GPU via commands whose operands reference offsets
1801 * within the global GTT as well as accessible by the GPU through the GMADR
1802 * mapped BAR (dev_priv->mm.gtt->gtt).
1803 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001804static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001805 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001806 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301807 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001808{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001809 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001810 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001811 gen6_pte_t __iomem *gtt_entries =
1812 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001813 int i = 0;
1814 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001815 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001816
Imre Deak6e995e22013-02-18 19:28:04 +02001817 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001818 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301819 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001820 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001821 }
1822
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001823 /* XXX: This serves as a posting read to make sure that the PTE has
1824 * actually been updated. There is some concern that even though
1825 * registers and PTEs are within the same BAR that they are potentially
1826 * of NUMA access patterns. Therefore, even with the way we assume
1827 * hardware should work, we must keep this posting read for paranoia.
1828 */
Pavel Machek57007df2014-07-28 13:20:58 +02001829 if (i != 0) {
1830 unsigned long gtt = readl(&gtt_entries[i-1]);
1831 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1832 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001833
1834 /* This next bit makes the above posting read even more important. We
1835 * want to flush the TLBs only after we're certain all the PTE updates
1836 * have finished.
1837 */
1838 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1839 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001840}
1841
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001842static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001843 uint64_t start,
1844 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001845 bool use_scratch)
1846{
1847 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001848 unsigned first_entry = start >> PAGE_SHIFT;
1849 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001850 gen8_pte_t scratch_pte, __iomem *gtt_base =
1851 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001852 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1853 int i;
1854
1855 if (WARN(num_entries > max_entries,
1856 "First entry = %d; Num entries = %d (max=%d)\n",
1857 first_entry, num_entries, max_entries))
1858 num_entries = max_entries;
1859
1860 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1861 I915_CACHE_LLC,
1862 use_scratch);
1863 for (i = 0; i < num_entries; i++)
1864 gen8_set_pte(&gtt_base[i], scratch_pte);
1865 readl(gtt_base);
1866}
1867
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001868static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001869 uint64_t start,
1870 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001871 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001872{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001873 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001874 unsigned first_entry = start >> PAGE_SHIFT;
1875 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001876 gen6_pte_t scratch_pte, __iomem *gtt_base =
1877 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001878 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001879 int i;
1880
1881 if (WARN(num_entries > max_entries,
1882 "First entry = %d; Num entries = %d (max=%d)\n",
1883 first_entry, num_entries, max_entries))
1884 num_entries = max_entries;
1885
Akash Goel24f3a8c2014-06-17 10:59:42 +05301886 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001887
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001888 for (i = 0; i < num_entries; i++)
1889 iowrite32(scratch_pte, &gtt_base[i]);
1890 readl(gtt_base);
1891}
1892
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001893static void i915_ggtt_insert_entries(struct i915_address_space *vm,
1894 struct sg_table *pages,
1895 uint64_t start,
1896 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001897{
1898 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1899 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1900
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001901 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001902
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001903}
1904
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001905static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001906 uint64_t start,
1907 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001908 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001909{
Ben Widawsky782f1492014-02-20 11:50:33 -08001910 unsigned first_entry = start >> PAGE_SHIFT;
1911 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001912 intel_gtt_clear_range(first_entry, num_entries);
1913}
1914
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001915static int ggtt_bind_vma(struct i915_vma *vma,
1916 enum i915_cache_level cache_level,
1917 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001918{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001919 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001920 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001921 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001922 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001923 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001924 int ret;
1925
1926 ret = i915_get_ggtt_vma_pages(vma);
1927 if (ret)
1928 return ret;
1929 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001930
Akash Goel24f3a8c2014-06-17 10:59:42 +05301931 /* Currently applicable only to VLV */
1932 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001933 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301934
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001935
Ben Widawsky6f65e292013-12-06 14:10:56 -08001936 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07001937 vma->vm->insert_entries(vma->vm, pages,
1938 vma->node.start,
1939 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001940 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001941
Daniel Vetter08755462015-04-20 09:04:05 -07001942 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001943 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001944 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001945 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001946 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001947 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001948
1949 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001950}
1951
1952static void ggtt_unbind_vma(struct i915_vma *vma)
1953{
1954 struct drm_device *dev = vma->vm->dev;
1955 struct drm_i915_private *dev_priv = dev->dev_private;
1956 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001957 const uint64_t size = min_t(uint64_t,
1958 obj->base.size,
1959 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001960
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001961 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001962 vma->vm->clear_range(vma->vm,
1963 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001964 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001965 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001966 }
1967
Daniel Vetter08755462015-04-20 09:04:05 -07001968 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001969 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001970
Ben Widawsky6f65e292013-12-06 14:10:56 -08001971 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001972 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001973 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001974 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001975 }
Daniel Vetter74163902012-02-15 23:50:21 +01001976}
1977
1978void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1979{
Ben Widawsky5c042282011-10-17 15:51:55 -07001980 struct drm_device *dev = obj->base.dev;
1981 struct drm_i915_private *dev_priv = dev->dev_private;
1982 bool interruptible;
1983
1984 interruptible = do_idling(dev_priv);
1985
Chris Wilson9da3da62012-06-01 15:20:22 +01001986 if (!obj->has_dma_mapping)
1987 dma_unmap_sg(&dev->pdev->dev,
1988 obj->pages->sgl, obj->pages->nents,
1989 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001990
1991 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001992}
Daniel Vetter644ec022012-03-26 09:45:40 +02001993
Chris Wilson42d6ab42012-07-26 11:49:32 +01001994static void i915_gtt_color_adjust(struct drm_mm_node *node,
1995 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001996 u64 *start,
1997 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001998{
1999 if (node->color != color)
2000 *start += 4096;
2001
2002 if (!list_empty(&node->node_list)) {
2003 node = list_entry(node->node_list.next,
2004 struct drm_mm_node,
2005 node_list);
2006 if (node->allocated && node->color != color)
2007 *end -= 4096;
2008 }
2009}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002010
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002011static int i915_gem_setup_global_gtt(struct drm_device *dev,
2012 unsigned long start,
2013 unsigned long mappable_end,
2014 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002015{
Ben Widawskye78891c2013-01-25 16:41:04 -08002016 /* Let GEM Manage all of the aperture.
2017 *
2018 * However, leave one page at the end still bound to the scratch page.
2019 * There are a number of places where the hardware apparently prefetches
2020 * past the end of the object, and we've seen multiple hangs with the
2021 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2022 * aperture. One page should be enough to keep any prefetching inside
2023 * of the aperture.
2024 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002025 struct drm_i915_private *dev_priv = dev->dev_private;
2026 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002027 struct drm_mm_node *entry;
2028 struct drm_i915_gem_object *obj;
2029 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002030 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002031
Ben Widawsky35451cb2013-01-17 12:45:13 -08002032 BUG_ON(mappable_end > end);
2033
Chris Wilsoned2f3452012-11-15 11:32:19 +00002034 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002035 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002036
2037 dev_priv->gtt.base.start = start;
2038 dev_priv->gtt.base.total = end - start;
2039
2040 if (intel_vgpu_active(dev)) {
2041 ret = intel_vgt_balloon(dev);
2042 if (ret)
2043 return ret;
2044 }
2045
Chris Wilson42d6ab42012-07-26 11:49:32 +01002046 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002047 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002048
Chris Wilsoned2f3452012-11-15 11:32:19 +00002049 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002050 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002051 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002052
Ben Widawskyedd41a82013-07-05 14:41:05 -07002053 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002054 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002055
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002056 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002057 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002058 if (ret) {
2059 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2060 return ret;
2061 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002062 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002063 }
2064
Chris Wilsoned2f3452012-11-15 11:32:19 +00002065 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002066 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002067 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2068 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002069 ggtt_vm->clear_range(ggtt_vm, hole_start,
2070 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002071 }
2072
2073 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002074 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002075
Daniel Vetterfa76da32014-08-06 20:19:54 +02002076 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2077 struct i915_hw_ppgtt *ppgtt;
2078
2079 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2080 if (!ppgtt)
2081 return -ENOMEM;
2082
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002083 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002084 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002085 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002086 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002087 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002088 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002089
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002090 if (ppgtt->base.allocate_va_range)
2091 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2092 ppgtt->base.total);
2093 if (ret) {
2094 ppgtt->base.cleanup(&ppgtt->base);
2095 kfree(ppgtt);
2096 return ret;
2097 }
2098
2099 ppgtt->base.clear_range(&ppgtt->base,
2100 ppgtt->base.start,
2101 ppgtt->base.total,
2102 true);
2103
Daniel Vetterfa76da32014-08-06 20:19:54 +02002104 dev_priv->mm.aliasing_ppgtt = ppgtt;
2105 }
2106
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002107 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002108}
2109
Ben Widawskyd7e50082012-12-18 10:31:25 -08002110void i915_gem_init_global_gtt(struct drm_device *dev)
2111{
2112 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002113 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002114
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002115 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002116 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002117
Ben Widawskye78891c2013-01-25 16:41:04 -08002118 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002119}
2120
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002121void i915_global_gtt_cleanup(struct drm_device *dev)
2122{
2123 struct drm_i915_private *dev_priv = dev->dev_private;
2124 struct i915_address_space *vm = &dev_priv->gtt.base;
2125
Daniel Vetter70e32542014-08-06 15:04:57 +02002126 if (dev_priv->mm.aliasing_ppgtt) {
2127 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2128
2129 ppgtt->base.cleanup(&ppgtt->base);
2130 }
2131
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002132 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002133 if (intel_vgpu_active(dev))
2134 intel_vgt_deballoon();
2135
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002136 drm_mm_takedown(&vm->mm);
2137 list_del(&vm->global_link);
2138 }
2139
2140 vm->cleanup(vm);
2141}
Daniel Vetter70e32542014-08-06 15:04:57 +02002142
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002143static int setup_scratch_page(struct drm_device *dev)
2144{
2145 struct drm_i915_private *dev_priv = dev->dev_private;
2146 struct page *page;
2147 dma_addr_t dma_addr;
2148
2149 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2150 if (page == NULL)
2151 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002152 set_pages_uc(page, 1);
2153
2154#ifdef CONFIG_INTEL_IOMMU
2155 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2156 PCI_DMA_BIDIRECTIONAL);
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002157 if (pci_dma_mapping_error(dev->pdev, dma_addr)) {
2158 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002159 return -EINVAL;
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002160 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002161#else
2162 dma_addr = page_to_phys(page);
2163#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002164 dev_priv->gtt.base.scratch.page = page;
2165 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002166
2167 return 0;
2168}
2169
2170static void teardown_scratch_page(struct drm_device *dev)
2171{
2172 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002173 struct page *page = dev_priv->gtt.base.scratch.page;
2174
2175 set_pages_wb(page, 1);
2176 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002177 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002178 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002179}
2180
Daniel Vetter2c642b02015-04-14 17:35:26 +02002181static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002182{
2183 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2184 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2185 return snb_gmch_ctl << 20;
2186}
2187
Daniel Vetter2c642b02015-04-14 17:35:26 +02002188static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002189{
2190 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2191 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2192 if (bdw_gmch_ctl)
2193 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002194
2195#ifdef CONFIG_X86_32
2196 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2197 if (bdw_gmch_ctl > 4)
2198 bdw_gmch_ctl = 4;
2199#endif
2200
Ben Widawsky9459d252013-11-03 16:53:55 -08002201 return bdw_gmch_ctl << 20;
2202}
2203
Daniel Vetter2c642b02015-04-14 17:35:26 +02002204static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002205{
2206 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2207 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2208
2209 if (gmch_ctrl)
2210 return 1 << (20 + gmch_ctrl);
2211
2212 return 0;
2213}
2214
Daniel Vetter2c642b02015-04-14 17:35:26 +02002215static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002216{
2217 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2218 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2219 return snb_gmch_ctl << 25; /* 32 MB units */
2220}
2221
Daniel Vetter2c642b02015-04-14 17:35:26 +02002222static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002223{
2224 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2225 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2226 return bdw_gmch_ctl << 25; /* 32 MB units */
2227}
2228
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002229static size_t chv_get_stolen_size(u16 gmch_ctrl)
2230{
2231 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2232 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2233
2234 /*
2235 * 0x0 to 0x10: 32MB increments starting at 0MB
2236 * 0x11 to 0x16: 4MB increments starting at 8MB
2237 * 0x17 to 0x1d: 4MB increments start at 36MB
2238 */
2239 if (gmch_ctrl < 0x11)
2240 return gmch_ctrl << 25;
2241 else if (gmch_ctrl < 0x17)
2242 return (gmch_ctrl - 0x11 + 2) << 22;
2243 else
2244 return (gmch_ctrl - 0x17 + 9) << 22;
2245}
2246
Damien Lespiau66375012014-01-09 18:02:46 +00002247static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2248{
2249 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2250 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2251
2252 if (gen9_gmch_ctl < 0xf0)
2253 return gen9_gmch_ctl << 25; /* 32 MB units */
2254 else
2255 /* 4MB increments starting at 0xf0 for 4MB */
2256 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2257}
2258
Ben Widawsky63340132013-11-04 19:32:22 -08002259static int ggtt_probe_common(struct drm_device *dev,
2260 size_t gtt_size)
2261{
2262 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002263 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002264 int ret;
2265
2266 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002267 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002268 (pci_resource_len(dev->pdev, 0) / 2);
2269
Imre Deak2a073f892015-03-27 13:07:33 +02002270 /*
2271 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2272 * dropped. For WC mappings in general we have 64 byte burst writes
2273 * when the WC buffer is flushed, so we can't use it, but have to
2274 * resort to an uncached mapping. The WC issue is easily caught by the
2275 * readback check when writing GTT PTE entries.
2276 */
2277 if (IS_BROXTON(dev))
2278 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2279 else
2280 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002281 if (!dev_priv->gtt.gsm) {
2282 DRM_ERROR("Failed to map the gtt page table\n");
2283 return -ENOMEM;
2284 }
2285
2286 ret = setup_scratch_page(dev);
2287 if (ret) {
2288 DRM_ERROR("Scratch setup failed\n");
2289 /* iounmap will also get called at remove, but meh */
2290 iounmap(dev_priv->gtt.gsm);
2291 }
2292
2293 return ret;
2294}
2295
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002296/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2297 * bits. When using advanced contexts each context stores its own PAT, but
2298 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002299static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002300{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002301 uint64_t pat;
2302
2303 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2304 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2305 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2306 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2307 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2308 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2309 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2310 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2311
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002312 if (!USES_PPGTT(dev_priv->dev))
2313 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2314 * so RTL will always use the value corresponding to
2315 * pat_sel = 000".
2316 * So let's disable cache for GGTT to avoid screen corruptions.
2317 * MOCS still can be used though.
2318 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2319 * before this patch, i.e. the same uncached + snooping access
2320 * like on gen6/7 seems to be in effect.
2321 * - So this just fixes blitter/render access. Again it looks
2322 * like it's not just uncached access, but uncached + snooping.
2323 * So we can still hold onto all our assumptions wrt cpu
2324 * clflushing on LLC machines.
2325 */
2326 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2327
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002328 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2329 * write would work. */
2330 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2331 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2332}
2333
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002334static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2335{
2336 uint64_t pat;
2337
2338 /*
2339 * Map WB on BDW to snooped on CHV.
2340 *
2341 * Only the snoop bit has meaning for CHV, the rest is
2342 * ignored.
2343 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002344 * The hardware will never snoop for certain types of accesses:
2345 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2346 * - PPGTT page tables
2347 * - some other special cycles
2348 *
2349 * As with BDW, we also need to consider the following for GT accesses:
2350 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2351 * so RTL will always use the value corresponding to
2352 * pat_sel = 000".
2353 * Which means we must set the snoop bit in PAT entry 0
2354 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002355 */
2356 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2357 GEN8_PPAT(1, 0) |
2358 GEN8_PPAT(2, 0) |
2359 GEN8_PPAT(3, 0) |
2360 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2361 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2362 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2363 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2364
2365 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2366 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2367}
2368
Ben Widawsky63340132013-11-04 19:32:22 -08002369static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002370 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002371 size_t *stolen,
2372 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002373 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002374{
2375 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002376 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002377 u16 snb_gmch_ctl;
2378 int ret;
2379
2380 /* TODO: We're not aware of mappable constraints on gen8 yet */
2381 *mappable_base = pci_resource_start(dev->pdev, 2);
2382 *mappable_end = pci_resource_len(dev->pdev, 2);
2383
2384 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2385 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2386
2387 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2388
Damien Lespiau66375012014-01-09 18:02:46 +00002389 if (INTEL_INFO(dev)->gen >= 9) {
2390 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2391 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2392 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002393 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2394 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2395 } else {
2396 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2397 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2398 }
Ben Widawsky63340132013-11-04 19:32:22 -08002399
Michel Thierry07749ef2015-03-16 16:00:54 +00002400 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002401
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002402 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002403 chv_setup_private_ppat(dev_priv);
2404 else
2405 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002406
Ben Widawsky63340132013-11-04 19:32:22 -08002407 ret = ggtt_probe_common(dev, gtt_size);
2408
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002409 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2410 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002411 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2412 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002413
2414 return ret;
2415}
2416
Ben Widawskybaa09f52013-01-24 13:49:57 -08002417static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002418 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002419 size_t *stolen,
2420 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002421 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002422{
2423 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002424 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002425 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002426 int ret;
2427
Ben Widawsky41907dd2013-02-08 11:32:47 -08002428 *mappable_base = pci_resource_start(dev->pdev, 2);
2429 *mappable_end = pci_resource_len(dev->pdev, 2);
2430
Ben Widawskybaa09f52013-01-24 13:49:57 -08002431 /* 64/512MB is the current min/max we actually know of, but this is just
2432 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002433 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002434 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002435 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002436 dev_priv->gtt.mappable_end);
2437 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002438 }
2439
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002440 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2441 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002442 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002443
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002444 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002445
Ben Widawsky63340132013-11-04 19:32:22 -08002446 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002447 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002448
Ben Widawsky63340132013-11-04 19:32:22 -08002449 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002450
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002451 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2452 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002453 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2454 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002455
2456 return ret;
2457}
2458
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002459static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002460{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002461
2462 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002463
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002464 iounmap(gtt->gsm);
2465 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002466}
2467
2468static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002469 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002470 size_t *stolen,
2471 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002472 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002473{
2474 struct drm_i915_private *dev_priv = dev->dev_private;
2475 int ret;
2476
Ben Widawskybaa09f52013-01-24 13:49:57 -08002477 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2478 if (!ret) {
2479 DRM_ERROR("failed to set up gmch\n");
2480 return -EIO;
2481 }
2482
Ben Widawsky41907dd2013-02-08 11:32:47 -08002483 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002484
2485 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002486 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002487 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002488 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2489 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002490
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002491 if (unlikely(dev_priv->gtt.do_idle_maps))
2492 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2493
Ben Widawskybaa09f52013-01-24 13:49:57 -08002494 return 0;
2495}
2496
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002497static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002498{
2499 intel_gmch_remove();
2500}
2501
2502int i915_gem_gtt_init(struct drm_device *dev)
2503{
2504 struct drm_i915_private *dev_priv = dev->dev_private;
2505 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002506 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002507
Ben Widawskybaa09f52013-01-24 13:49:57 -08002508 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002509 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002510 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002511 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002512 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002513 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002514 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002515 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002516 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002517 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002518 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002519 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002520 else if (INTEL_INFO(dev)->gen >= 7)
2521 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002522 else
Chris Wilson350ec882013-08-06 13:17:02 +01002523 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002524 } else {
2525 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2526 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002527 }
2528
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002529 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002530 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002531 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002532 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002533
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002534 gtt->base.dev = dev;
2535
Ben Widawskybaa09f52013-01-24 13:49:57 -08002536 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002537 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002538 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002539 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002540 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002541#ifdef CONFIG_INTEL_IOMMU
2542 if (intel_iommu_gfx_mapped)
2543 DRM_INFO("VT-d active for gfx access\n");
2544#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002545 /*
2546 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2547 * user's requested state against the hardware/driver capabilities. We
2548 * do this now so that we can print out any log messages once rather
2549 * than every time we check intel_enable_ppgtt().
2550 */
2551 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2552 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002553
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002554 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002555}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002556
Daniel Vetterfa423312015-04-14 17:35:23 +02002557void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2558{
2559 struct drm_i915_private *dev_priv = dev->dev_private;
2560 struct drm_i915_gem_object *obj;
2561 struct i915_address_space *vm;
2562
2563 i915_check_and_clear_faults(dev);
2564
2565 /* First fill our portion of the GTT with scratch pages */
2566 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2567 dev_priv->gtt.base.start,
2568 dev_priv->gtt.base.total,
2569 true);
2570
2571 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2572 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
2573 &dev_priv->gtt.base);
2574 if (!vma)
2575 continue;
2576
2577 i915_gem_clflush_object(obj, obj->pin_display);
2578 WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
2579 }
2580
2581
2582 if (INTEL_INFO(dev)->gen >= 8) {
2583 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2584 chv_setup_private_ppat(dev_priv);
2585 else
2586 bdw_setup_private_ppat(dev_priv);
2587
2588 return;
2589 }
2590
2591 if (USES_PPGTT(dev)) {
2592 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2593 /* TODO: Perhaps it shouldn't be gen6 specific */
2594
2595 struct i915_hw_ppgtt *ppgtt =
2596 container_of(vm, struct i915_hw_ppgtt,
2597 base);
2598
2599 if (i915_is_ggtt(vm))
2600 ppgtt = dev_priv->mm.aliasing_ppgtt;
2601
2602 gen6_write_page_range(dev_priv, &ppgtt->pd,
2603 0, ppgtt->base.total);
2604 }
2605 }
2606
2607 i915_ggtt_flush(dev_priv);
2608}
2609
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002610static struct i915_vma *
2611__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2612 struct i915_address_space *vm,
2613 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002614{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002615 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002616
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002617 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2618 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002619
2620 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002621 if (vma == NULL)
2622 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002623
Ben Widawsky6f65e292013-12-06 14:10:56 -08002624 INIT_LIST_HEAD(&vma->vma_link);
2625 INIT_LIST_HEAD(&vma->mm_list);
2626 INIT_LIST_HEAD(&vma->exec_list);
2627 vma->vm = vm;
2628 vma->obj = obj;
2629
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002630 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002631 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002632
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002633 list_add_tail(&vma->vma_link, &obj->vma_list);
2634 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002635 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002636
2637 return vma;
2638}
2639
2640struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002641i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2642 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002643{
2644 struct i915_vma *vma;
2645
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002646 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002647 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002648 vma = __i915_gem_vma_create(obj, vm,
2649 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002650
2651 return vma;
2652}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002653
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002654struct i915_vma *
2655i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2656 const struct i915_ggtt_view *view)
2657{
2658 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2659 struct i915_vma *vma;
2660
2661 if (WARN_ON(!view))
2662 return ERR_PTR(-EINVAL);
2663
2664 vma = i915_gem_obj_to_ggtt_view(obj, view);
2665
2666 if (IS_ERR(vma))
2667 return vma;
2668
2669 if (!vma)
2670 vma = __i915_gem_vma_create(obj, ggtt, view);
2671
2672 return vma;
2673
2674}
2675
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002676static void
2677rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2678 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002679{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002680 unsigned int column, row;
2681 unsigned int src_idx;
2682 struct scatterlist *sg = st->sgl;
2683
2684 st->nents = 0;
2685
2686 for (column = 0; column < width; column++) {
2687 src_idx = width * (height - 1) + column;
2688 for (row = 0; row < height; row++) {
2689 st->nents++;
2690 /* We don't need the pages, but need to initialize
2691 * the entries so the sg list can be happily traversed.
2692 * The only thing we need are DMA addresses.
2693 */
2694 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2695 sg_dma_address(sg) = in[src_idx];
2696 sg_dma_len(sg) = PAGE_SIZE;
2697 sg = sg_next(sg);
2698 src_idx -= width;
2699 }
2700 }
2701}
2702
2703static struct sg_table *
2704intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2705 struct drm_i915_gem_object *obj)
2706{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002707 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002708 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002709 struct sg_page_iter sg_iter;
2710 unsigned long i;
2711 dma_addr_t *page_addr_list;
2712 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002713 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002714
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002715 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002716 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2717 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002718 if (!page_addr_list)
2719 return ERR_PTR(ret);
2720
2721 /* Allocate target SG list. */
2722 st = kmalloc(sizeof(*st), GFP_KERNEL);
2723 if (!st)
2724 goto err_st_alloc;
2725
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002726 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002727 if (ret)
2728 goto err_sg_alloc;
2729
2730 /* Populate source page list from the object. */
2731 i = 0;
2732 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2733 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2734 i++;
2735 }
2736
2737 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002738 rotate_pages(page_addr_list,
2739 rot_info->width_pages, rot_info->height_pages,
2740 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002741
2742 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002743 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002744 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002745 rot_info->pixel_format, rot_info->width_pages,
2746 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002747
2748 drm_free_large(page_addr_list);
2749
2750 return st;
2751
2752err_sg_alloc:
2753 kfree(st);
2754err_st_alloc:
2755 drm_free_large(page_addr_list);
2756
2757 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002758 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002759 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002760 rot_info->pixel_format, rot_info->width_pages,
2761 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002762 return ERR_PTR(ret);
2763}
2764
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002765static struct sg_table *
2766intel_partial_pages(const struct i915_ggtt_view *view,
2767 struct drm_i915_gem_object *obj)
2768{
2769 struct sg_table *st;
2770 struct scatterlist *sg;
2771 struct sg_page_iter obj_sg_iter;
2772 int ret = -ENOMEM;
2773
2774 st = kmalloc(sizeof(*st), GFP_KERNEL);
2775 if (!st)
2776 goto err_st_alloc;
2777
2778 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2779 if (ret)
2780 goto err_sg_alloc;
2781
2782 sg = st->sgl;
2783 st->nents = 0;
2784 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2785 view->params.partial.offset)
2786 {
2787 if (st->nents >= view->params.partial.size)
2788 break;
2789
2790 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2791 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2792 sg_dma_len(sg) = PAGE_SIZE;
2793
2794 sg = sg_next(sg);
2795 st->nents++;
2796 }
2797
2798 return st;
2799
2800err_sg_alloc:
2801 kfree(st);
2802err_st_alloc:
2803 return ERR_PTR(ret);
2804}
2805
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002806static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002807i915_get_ggtt_vma_pages(struct i915_vma *vma)
2808{
2809 int ret = 0;
2810
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002811 if (vma->ggtt_view.pages)
2812 return 0;
2813
2814 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2815 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002816 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2817 vma->ggtt_view.pages =
2818 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002819 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2820 vma->ggtt_view.pages =
2821 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002822 else
2823 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2824 vma->ggtt_view.type);
2825
2826 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002827 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002828 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002829 ret = -EINVAL;
2830 } else if (IS_ERR(vma->ggtt_view.pages)) {
2831 ret = PTR_ERR(vma->ggtt_view.pages);
2832 vma->ggtt_view.pages = NULL;
2833 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2834 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002835 }
2836
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002837 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002838}
2839
2840/**
2841 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2842 * @vma: VMA to map
2843 * @cache_level: mapping cache level
2844 * @flags: flags like global or local mapping
2845 *
2846 * DMA addresses are taken from the scatter-gather table of this object (or of
2847 * this VMA in case of non-default GGTT views) and PTE entries set up.
2848 * Note that DMA addresses are also the only part of the SG table we care about.
2849 */
2850int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2851 u32 flags)
2852{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002853 int ret;
2854 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002855
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002856 if (WARN_ON(flags == 0))
2857 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002858
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002859 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002860 if (flags & PIN_GLOBAL)
2861 bind_flags |= GLOBAL_BIND;
2862 if (flags & PIN_USER)
2863 bind_flags |= LOCAL_BIND;
2864
2865 if (flags & PIN_UPDATE)
2866 bind_flags |= vma->bound;
2867 else
2868 bind_flags &= ~vma->bound;
2869
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002870 if (bind_flags == 0)
2871 return 0;
2872
2873 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2874 trace_i915_va_alloc(vma->vm,
2875 vma->node.start,
2876 vma->node.size,
2877 VM_TO_TRACE_NAME(vma->vm));
2878
2879 ret = vma->vm->allocate_va_range(vma->vm,
2880 vma->node.start,
2881 vma->node.size);
2882 if (ret)
2883 return ret;
2884 }
2885
2886 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002887 if (ret)
2888 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002889
2890 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002891
2892 return 0;
2893}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002894
2895/**
2896 * i915_ggtt_view_size - Get the size of a GGTT view.
2897 * @obj: Object the view is of.
2898 * @view: The view in question.
2899 *
2900 * @return The size of the GGTT view in bytes.
2901 */
2902size_t
2903i915_ggtt_view_size(struct drm_i915_gem_object *obj,
2904 const struct i915_ggtt_view *view)
2905{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002906 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002907 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002908 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
2909 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002910 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
2911 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002912 } else {
2913 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
2914 return obj->base.size;
2915 }
2916}