blob: 72ab3032300ad6c0b6b10a2b4274d7f39ec814d5 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson5cdf5882010-09-27 15:51:07 +010061static int
62i915_gem_object_get_pages(struct drm_gem_object *obj,
63 gfp_t gfpmask);
64
65static void
66i915_gem_object_put_pages(struct drm_gem_object *obj);
67
Chris Wilson31169712009-09-14 16:50:28 +010068static LIST_HEAD(shrink_list);
69static DEFINE_SPINLOCK(shrink_list_lock);
70
Chris Wilson73aa8082010-09-30 11:46:12 +010071/* some bookkeeping */
72static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
73 size_t size)
74{
75 dev_priv->mm.object_count++;
76 dev_priv->mm.object_memory += size;
77}
78
79static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
80 size_t size)
81{
82 dev_priv->mm.object_count--;
83 dev_priv->mm.object_memory -= size;
84}
85
86static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
87 size_t size)
88{
89 dev_priv->mm.gtt_count++;
90 dev_priv->mm.gtt_memory += size;
91}
92
93static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
94 size_t size)
95{
96 dev_priv->mm.gtt_count--;
97 dev_priv->mm.gtt_memory -= size;
98}
99
100static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
101 size_t size)
102{
103 dev_priv->mm.pin_count++;
104 dev_priv->mm.pin_memory += size;
105}
106
107static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
108 size_t size)
109{
110 dev_priv->mm.pin_count--;
111 dev_priv->mm.pin_memory -= size;
112}
113
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114int
115i915_gem_check_is_wedged(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct completion *x = &dev_priv->error_completion;
119 unsigned long flags;
120 int ret;
121
122 if (!atomic_read(&dev_priv->mm.wedged))
123 return 0;
124
125 ret = wait_for_completion_interruptible(x);
126 if (ret)
127 return ret;
128
129 /* Success, we reset the GPU! */
130 if (!atomic_read(&dev_priv->mm.wedged))
131 return 0;
132
133 /* GPU is hung, bump the completion count to account for
134 * the token we just consumed so that we never hit zero and
135 * end up waiting upon a subsequent completion event that
136 * will never happen.
137 */
138 spin_lock_irqsave(&x->wait.lock, flags);
139 x->done++;
140 spin_unlock_irqrestore(&x->wait.lock, flags);
141 return -EIO;
142}
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144static int i915_mutex_lock_interruptible(struct drm_device *dev)
145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 int ret;
148
149 ret = i915_gem_check_is_wedged(dev);
150 if (ret)
151 return ret;
152
153 ret = mutex_lock_interruptible(&dev->struct_mutex);
154 if (ret)
155 return ret;
156
157 if (atomic_read(&dev_priv->mm.wedged)) {
158 mutex_unlock(&dev->struct_mutex);
159 return -EAGAIN;
160 }
161
Chris Wilson23bc5982010-09-29 16:10:57 +0100162 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100163 return 0;
164}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100165
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166static inline bool
167i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
168{
169 return obj_priv->gtt_space &&
170 !obj_priv->active &&
171 obj_priv->pin_count == 0;
172}
173
Chris Wilson73aa8082010-09-30 11:46:12 +0100174int i915_gem_do_init(struct drm_device *dev,
175 unsigned long start,
Jesse Barnes79e53942008-11-07 14:24:08 -0800176 unsigned long end)
177{
178 drm_i915_private_t *dev_priv = dev->dev_private;
179
180 if (start >= end ||
181 (start & (PAGE_SIZE - 1)) != 0 ||
182 (end & (PAGE_SIZE - 1)) != 0) {
183 return -EINVAL;
184 }
185
186 drm_mm_init(&dev_priv->mm.gtt_space, start,
187 end - start);
188
Chris Wilson73aa8082010-09-30 11:46:12 +0100189 dev_priv->mm.gtt_total = end - start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190
191 return 0;
192}
Keith Packard6dbe2772008-10-14 21:41:13 -0700193
Eric Anholt673a3942008-07-30 12:06:12 -0700194int
195i915_gem_init_ioctl(struct drm_device *dev, void *data,
196 struct drm_file *file_priv)
197{
Eric Anholt673a3942008-07-30 12:06:12 -0700198 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700200
201 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -0800202 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700203 mutex_unlock(&dev->struct_mutex);
204
Jesse Barnes79e53942008-11-07 14:24:08 -0800205 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700206}
207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208int
209i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
210 struct drm_file *file_priv)
211{
Chris Wilson73aa8082010-09-30 11:46:12 +0100212 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700213 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700214
215 if (!(dev->driver->driver_features & DRIVER_GEM))
216 return -ENODEV;
217
Chris Wilson73aa8082010-09-30 11:46:12 +0100218 mutex_lock(&dev->struct_mutex);
219 args->aper_size = dev_priv->mm.gtt_total;
220 args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
221 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700222
223 return 0;
224}
225
Eric Anholt673a3942008-07-30 12:06:12 -0700226
227/**
228 * Creates a new mm object and returns a handle to it.
229 */
230int
231i915_gem_create_ioctl(struct drm_device *dev, void *data,
232 struct drm_file *file_priv)
233{
234 struct drm_i915_gem_create *args = data;
235 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
239 args->size = roundup(args->size, PAGE_SIZE);
240
241 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000242 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700243 if (obj == NULL)
244 return -ENOMEM;
245
246 ret = drm_gem_handle_create(file_priv, obj, &handle);
Dave Airlie29d08b32010-09-27 16:17:17 +1000247 /* drop reference from allocate - handle holds it now */
248 drm_gem_object_unreference_unlocked(obj);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100249 if (ret) {
Eric Anholt673a3942008-07-30 12:06:12 -0700250 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100251 }
252
Eric Anholt673a3942008-07-30 12:06:12 -0700253 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700254 return 0;
255}
256
Eric Anholt40123c12009-03-09 13:42:30 -0700257static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700258fast_shmem_read(struct page **pages,
259 loff_t page_base, int page_offset,
260 char __user *data,
261 int length)
262{
263 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200264 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700265
266 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
267 if (vaddr == NULL)
268 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200269 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700270 kunmap_atomic(vaddr, KM_USER0);
271
Florian Mickler2bc43b52009-04-06 22:55:41 +0200272 if (unwritten)
273 return -EFAULT;
274
275 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700276}
277
Eric Anholt280b7132009-03-12 16:56:27 -0700278static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
279{
280 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100281 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700282
283 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
284 obj_priv->tiling_mode != I915_TILING_NONE;
285}
286
Chris Wilson99a03df2010-05-27 14:15:34 +0100287static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700288slow_shmem_copy(struct page *dst_page,
289 int dst_offset,
290 struct page *src_page,
291 int src_offset,
292 int length)
293{
294 char *dst_vaddr, *src_vaddr;
295
Chris Wilson99a03df2010-05-27 14:15:34 +0100296 dst_vaddr = kmap(dst_page);
297 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700298
299 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
300
Chris Wilson99a03df2010-05-27 14:15:34 +0100301 kunmap(src_page);
302 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700303}
304
Chris Wilson99a03df2010-05-27 14:15:34 +0100305static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700306slow_shmem_bit17_copy(struct page *gpu_page,
307 int gpu_offset,
308 struct page *cpu_page,
309 int cpu_offset,
310 int length,
311 int is_read)
312{
313 char *gpu_vaddr, *cpu_vaddr;
314
315 /* Use the unswizzled path if this page isn't affected. */
316 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
317 if (is_read)
318 return slow_shmem_copy(cpu_page, cpu_offset,
319 gpu_page, gpu_offset, length);
320 else
321 return slow_shmem_copy(gpu_page, gpu_offset,
322 cpu_page, cpu_offset, length);
323 }
324
Chris Wilson99a03df2010-05-27 14:15:34 +0100325 gpu_vaddr = kmap(gpu_page);
326 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700327
328 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
329 * XORing with the other bits (A9 for Y, A9 and A10 for X)
330 */
331 while (length > 0) {
332 int cacheline_end = ALIGN(gpu_offset + 1, 64);
333 int this_length = min(cacheline_end - gpu_offset, length);
334 int swizzled_gpu_offset = gpu_offset ^ 64;
335
336 if (is_read) {
337 memcpy(cpu_vaddr + cpu_offset,
338 gpu_vaddr + swizzled_gpu_offset,
339 this_length);
340 } else {
341 memcpy(gpu_vaddr + swizzled_gpu_offset,
342 cpu_vaddr + cpu_offset,
343 this_length);
344 }
345 cpu_offset += this_length;
346 gpu_offset += this_length;
347 length -= this_length;
348 }
349
Chris Wilson99a03df2010-05-27 14:15:34 +0100350 kunmap(cpu_page);
351 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700352}
353
Eric Anholt673a3942008-07-30 12:06:12 -0700354/**
Eric Anholteb014592009-03-10 11:44:52 -0700355 * This is the fast shmem pread path, which attempts to copy_from_user directly
356 * from the backing pages of the object to the user's address space. On a
357 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
358 */
359static int
360i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
361 struct drm_i915_gem_pread *args,
362 struct drm_file *file_priv)
363{
Daniel Vetter23010e42010-03-08 13:35:02 +0100364 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700365 ssize_t remain;
366 loff_t offset, page_base;
367 char __user *user_data;
368 int page_offset, page_length;
369 int ret;
370
371 user_data = (char __user *) (uintptr_t) args->data_ptr;
372 remain = args->size;
373
Chris Wilson76c1dec2010-09-25 11:22:51 +0100374 ret = i915_mutex_lock_interruptible(dev);
375 if (ret)
376 return ret;
Eric Anholteb014592009-03-10 11:44:52 -0700377
Chris Wilson4bdadb92010-01-27 13:36:32 +0000378 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700379 if (ret != 0)
380 goto fail_unlock;
381
382 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
383 args->size);
384 if (ret != 0)
385 goto fail_put_pages;
386
Daniel Vetter23010e42010-03-08 13:35:02 +0100387 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700388 offset = args->offset;
389
390 while (remain > 0) {
391 /* Operation in this page
392 *
393 * page_base = page offset within aperture
394 * page_offset = offset within page
395 * page_length = bytes to copy for this page
396 */
397 page_base = (offset & ~(PAGE_SIZE-1));
398 page_offset = offset & (PAGE_SIZE-1);
399 page_length = remain;
400 if ((page_offset + remain) > PAGE_SIZE)
401 page_length = PAGE_SIZE - page_offset;
402
403 ret = fast_shmem_read(obj_priv->pages,
404 page_base, page_offset,
405 user_data, page_length);
406 if (ret)
407 goto fail_put_pages;
408
409 remain -= page_length;
410 user_data += page_length;
411 offset += page_length;
412 }
413
414fail_put_pages:
415 i915_gem_object_put_pages(obj);
416fail_unlock:
417 mutex_unlock(&dev->struct_mutex);
418
419 return ret;
420}
421
Chris Wilson07f73f62009-09-14 16:50:30 +0100422static int
423i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
424{
425 int ret;
426
Chris Wilson4bdadb92010-01-27 13:36:32 +0000427 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100428
429 /* If we've insufficient memory to map in the pages, attempt
430 * to make some space by throwing out some old buffers.
431 */
432 if (ret == -ENOMEM) {
433 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100434
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100435 ret = i915_gem_evict_something(dev, obj->size,
436 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100437 if (ret)
438 return ret;
439
Chris Wilson4bdadb92010-01-27 13:36:32 +0000440 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100441 }
442
443 return ret;
444}
445
Eric Anholteb014592009-03-10 11:44:52 -0700446/**
447 * This is the fallback shmem pread path, which allocates temporary storage
448 * in kernel space to copy_to_user into outside of the struct_mutex, so we
449 * can copy out of the object's backing pages while holding the struct mutex
450 * and not take page faults.
451 */
452static int
453i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
454 struct drm_i915_gem_pread *args,
455 struct drm_file *file_priv)
456{
Daniel Vetter23010e42010-03-08 13:35:02 +0100457 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700458 struct mm_struct *mm = current->mm;
459 struct page **user_pages;
460 ssize_t remain;
461 loff_t offset, pinned_pages, i;
462 loff_t first_data_page, last_data_page, num_pages;
463 int shmem_page_index, shmem_page_offset;
464 int data_page_index, data_page_offset;
465 int page_length;
466 int ret;
467 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700468 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700469
470 remain = args->size;
471
472 /* Pin the user pages containing the data. We can't fault while
473 * holding the struct mutex, yet we want to hold it while
474 * dereferencing the user data.
475 */
476 first_data_page = data_ptr / PAGE_SIZE;
477 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
478 num_pages = last_data_page - first_data_page + 1;
479
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700480 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700481 if (user_pages == NULL)
482 return -ENOMEM;
483
484 down_read(&mm->mmap_sem);
485 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700486 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700487 up_read(&mm->mmap_sem);
488 if (pinned_pages < num_pages) {
489 ret = -EFAULT;
490 goto fail_put_user_pages;
491 }
492
Eric Anholt280b7132009-03-12 16:56:27 -0700493 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
494
Chris Wilson76c1dec2010-09-25 11:22:51 +0100495 ret = i915_mutex_lock_interruptible(dev);
496 if (ret)
497 goto fail_put_user_pages;
Eric Anholteb014592009-03-10 11:44:52 -0700498
Chris Wilson07f73f62009-09-14 16:50:30 +0100499 ret = i915_gem_object_get_pages_or_evict(obj);
500 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700501 goto fail_unlock;
502
503 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
504 args->size);
505 if (ret != 0)
506 goto fail_put_pages;
507
Daniel Vetter23010e42010-03-08 13:35:02 +0100508 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700509 offset = args->offset;
510
511 while (remain > 0) {
512 /* Operation in this page
513 *
514 * shmem_page_index = page number within shmem file
515 * shmem_page_offset = offset within page in shmem file
516 * data_page_index = page number in get_user_pages return
517 * data_page_offset = offset with data_page_index page.
518 * page_length = bytes to copy for this page
519 */
520 shmem_page_index = offset / PAGE_SIZE;
521 shmem_page_offset = offset & ~PAGE_MASK;
522 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
523 data_page_offset = data_ptr & ~PAGE_MASK;
524
525 page_length = remain;
526 if ((shmem_page_offset + page_length) > PAGE_SIZE)
527 page_length = PAGE_SIZE - shmem_page_offset;
528 if ((data_page_offset + page_length) > PAGE_SIZE)
529 page_length = PAGE_SIZE - data_page_offset;
530
Eric Anholt280b7132009-03-12 16:56:27 -0700531 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100532 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700533 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100534 user_pages[data_page_index],
535 data_page_offset,
536 page_length,
537 1);
538 } else {
539 slow_shmem_copy(user_pages[data_page_index],
540 data_page_offset,
541 obj_priv->pages[shmem_page_index],
542 shmem_page_offset,
543 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700544 }
Eric Anholteb014592009-03-10 11:44:52 -0700545
546 remain -= page_length;
547 data_ptr += page_length;
548 offset += page_length;
549 }
550
551fail_put_pages:
552 i915_gem_object_put_pages(obj);
553fail_unlock:
554 mutex_unlock(&dev->struct_mutex);
555fail_put_user_pages:
556 for (i = 0; i < pinned_pages; i++) {
557 SetPageDirty(user_pages[i]);
558 page_cache_release(user_pages[i]);
559 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700560 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700561
562 return ret;
563}
564
Eric Anholt673a3942008-07-30 12:06:12 -0700565/**
566 * Reads data from the object referenced by handle.
567 *
568 * On error, the contents of *data are undefined.
569 */
570int
571i915_gem_pread_ioctl(struct drm_device *dev, void *data,
572 struct drm_file *file_priv)
573{
574 struct drm_i915_gem_pread *args = data;
575 struct drm_gem_object *obj;
576 struct drm_i915_gem_object *obj_priv;
Chris Wilson35b62a82010-09-26 20:23:38 +0100577 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700578
579 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
580 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100581 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100582 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700583
Chris Wilson7dcd2492010-09-26 20:21:44 +0100584 /* Bounds check source. */
585 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100586 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100587 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100588 }
589
Chris Wilson35b62a82010-09-26 20:23:38 +0100590 if (args->size == 0)
591 goto out;
592
Chris Wilsonce9d4192010-09-26 20:50:05 +0100593 if (!access_ok(VERIFY_WRITE,
594 (char __user *)(uintptr_t)args->data_ptr,
595 args->size)) {
596 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +0100597 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -0700598 }
599
Eric Anholt280b7132009-03-12 16:56:27 -0700600 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700601 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700602 } else {
603 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
604 if (ret != 0)
605 ret = i915_gem_shmem_pread_slow(dev, obj, args,
606 file_priv);
607 }
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Chris Wilson35b62a82010-09-26 20:23:38 +0100609out:
Luca Barbieribc9025b2010-02-09 05:49:12 +0000610 drm_gem_object_unreference_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700611 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700612}
613
Keith Packard0839ccb2008-10-30 19:38:48 -0700614/* This is the fast write path which cannot handle
615 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700616 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700617
Keith Packard0839ccb2008-10-30 19:38:48 -0700618static inline int
619fast_user_write(struct io_mapping *mapping,
620 loff_t page_base, int page_offset,
621 char __user *user_data,
622 int length)
623{
624 char *vaddr_atomic;
625 unsigned long unwritten;
626
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100627 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
629 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100630 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700631 if (unwritten)
632 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700633 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700634}
635
636/* Here's the write path which can sleep for
637 * page faults
638 */
639
Chris Wilsonab34c222010-05-27 14:15:35 +0100640static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700641slow_kernel_write(struct io_mapping *mapping,
642 loff_t gtt_base, int gtt_offset,
643 struct page *user_page, int user_offset,
644 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700645{
Chris Wilsonab34c222010-05-27 14:15:35 +0100646 char __iomem *dst_vaddr;
647 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700648
Chris Wilsonab34c222010-05-27 14:15:35 +0100649 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
650 src_vaddr = kmap(user_page);
651
652 memcpy_toio(dst_vaddr + gtt_offset,
653 src_vaddr + user_offset,
654 length);
655
656 kunmap(user_page);
657 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700658}
659
Eric Anholt40123c12009-03-09 13:42:30 -0700660static inline int
661fast_shmem_write(struct page **pages,
662 loff_t page_base, int page_offset,
663 char __user *data,
664 int length)
665{
666 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400667 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700668
669 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
670 if (vaddr == NULL)
671 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400672 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700673 kunmap_atomic(vaddr, KM_USER0);
674
Dave Airlied0088772009-03-28 20:29:48 -0400675 if (unwritten)
676 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700677 return 0;
678}
679
Eric Anholt3de09aa2009-03-09 09:42:23 -0700680/**
681 * This is the fast pwrite path, where we copy the data directly from the
682 * user into the GTT, uncached.
683 */
Eric Anholt673a3942008-07-30 12:06:12 -0700684static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
686 struct drm_i915_gem_pwrite *args,
687 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetter23010e42010-03-08 13:35:02 +0100689 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700690 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700691 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700692 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700693 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700694 int page_offset, page_length;
695 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700696
697 user_data = (char __user *) (uintptr_t) args->data_ptr;
698 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700699
Chris Wilson76c1dec2010-09-25 11:22:51 +0100700 ret = i915_mutex_lock_interruptible(dev);
701 if (ret)
702 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700703
Eric Anholt673a3942008-07-30 12:06:12 -0700704 ret = i915_gem_object_pin(obj, 0);
705 if (ret) {
706 mutex_unlock(&dev->struct_mutex);
707 return ret;
708 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800709 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700710 if (ret)
711 goto fail;
712
Daniel Vetter23010e42010-03-08 13:35:02 +0100713 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700714 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700715
716 while (remain > 0) {
717 /* Operation in this page
718 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700719 * page_base = page offset within aperture
720 * page_offset = offset within page
721 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700722 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700723 page_base = (offset & ~(PAGE_SIZE-1));
724 page_offset = offset & (PAGE_SIZE-1);
725 page_length = remain;
726 if ((page_offset + remain) > PAGE_SIZE)
727 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700728
Keith Packard0839ccb2008-10-30 19:38:48 -0700729 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
730 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700731
Keith Packard0839ccb2008-10-30 19:38:48 -0700732 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700733 * source page isn't available. Return the error and we'll
734 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700735 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700736 if (ret)
737 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700738
Keith Packard0839ccb2008-10-30 19:38:48 -0700739 remain -= page_length;
740 user_data += page_length;
741 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700742 }
Eric Anholt673a3942008-07-30 12:06:12 -0700743
744fail:
745 i915_gem_object_unpin(obj);
746 mutex_unlock(&dev->struct_mutex);
747
748 return ret;
749}
750
Eric Anholt3de09aa2009-03-09 09:42:23 -0700751/**
752 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
753 * the memory and maps it using kmap_atomic for copying.
754 *
755 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
756 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
757 */
Eric Anholt3043c602008-10-02 12:24:47 -0700758static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700759i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
760 struct drm_i915_gem_pwrite *args,
761 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700762{
Daniel Vetter23010e42010-03-08 13:35:02 +0100763 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700764 drm_i915_private_t *dev_priv = dev->dev_private;
765 ssize_t remain;
766 loff_t gtt_page_base, offset;
767 loff_t first_data_page, last_data_page, num_pages;
768 loff_t pinned_pages, i;
769 struct page **user_pages;
770 struct mm_struct *mm = current->mm;
771 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700772 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700773 uint64_t data_ptr = args->data_ptr;
774
775 remain = args->size;
776
777 /* Pin the user pages containing the data. We can't fault while
778 * holding the struct mutex, and all of the pwrite implementations
779 * want to hold it while dereferencing the user data.
780 */
781 first_data_page = data_ptr / PAGE_SIZE;
782 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
783 num_pages = last_data_page - first_data_page + 1;
784
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700785 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700786 if (user_pages == NULL)
787 return -ENOMEM;
788
789 down_read(&mm->mmap_sem);
790 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
791 num_pages, 0, 0, user_pages, NULL);
792 up_read(&mm->mmap_sem);
793 if (pinned_pages < num_pages) {
794 ret = -EFAULT;
795 goto out_unpin_pages;
796 }
797
Chris Wilson76c1dec2010-09-25 11:22:51 +0100798 ret = i915_mutex_lock_interruptible(dev);
799 if (ret)
800 goto out_unpin_pages;
801
Eric Anholt3de09aa2009-03-09 09:42:23 -0700802 ret = i915_gem_object_pin(obj, 0);
803 if (ret)
804 goto out_unlock;
805
806 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
807 if (ret)
808 goto out_unpin_object;
809
Daniel Vetter23010e42010-03-08 13:35:02 +0100810 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811 offset = obj_priv->gtt_offset + args->offset;
812
813 while (remain > 0) {
814 /* Operation in this page
815 *
816 * gtt_page_base = page offset within aperture
817 * gtt_page_offset = offset within page in aperture
818 * data_page_index = page number in get_user_pages return
819 * data_page_offset = offset with data_page_index page.
820 * page_length = bytes to copy for this page
821 */
822 gtt_page_base = offset & PAGE_MASK;
823 gtt_page_offset = offset & ~PAGE_MASK;
824 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
825 data_page_offset = data_ptr & ~PAGE_MASK;
826
827 page_length = remain;
828 if ((gtt_page_offset + page_length) > PAGE_SIZE)
829 page_length = PAGE_SIZE - gtt_page_offset;
830 if ((data_page_offset + page_length) > PAGE_SIZE)
831 page_length = PAGE_SIZE - data_page_offset;
832
Chris Wilsonab34c222010-05-27 14:15:35 +0100833 slow_kernel_write(dev_priv->mm.gtt_mapping,
834 gtt_page_base, gtt_page_offset,
835 user_pages[data_page_index],
836 data_page_offset,
837 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700838
839 remain -= page_length;
840 offset += page_length;
841 data_ptr += page_length;
842 }
843
844out_unpin_object:
845 i915_gem_object_unpin(obj);
846out_unlock:
847 mutex_unlock(&dev->struct_mutex);
848out_unpin_pages:
849 for (i = 0; i < pinned_pages; i++)
850 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700851 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700852
853 return ret;
854}
855
Eric Anholt40123c12009-03-09 13:42:30 -0700856/**
857 * This is the fast shmem pwrite path, which attempts to directly
858 * copy_from_user into the kmapped pages backing the object.
859 */
Eric Anholt673a3942008-07-30 12:06:12 -0700860static int
Eric Anholt40123c12009-03-09 13:42:30 -0700861i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
862 struct drm_i915_gem_pwrite *args,
863 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700864{
Daniel Vetter23010e42010-03-08 13:35:02 +0100865 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700866 ssize_t remain;
867 loff_t offset, page_base;
868 char __user *user_data;
869 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700870 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700871
872 user_data = (char __user *) (uintptr_t) args->data_ptr;
873 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700874
Chris Wilson76c1dec2010-09-25 11:22:51 +0100875 ret = i915_mutex_lock_interruptible(dev);
876 if (ret)
877 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700878
Chris Wilson4bdadb92010-01-27 13:36:32 +0000879 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700880 if (ret != 0)
881 goto fail_unlock;
882
Eric Anholte47c68e2008-11-14 13:35:19 -0800883 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700884 if (ret != 0)
885 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700886
Daniel Vetter23010e42010-03-08 13:35:02 +0100887 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700888 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700889 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700890
Eric Anholt40123c12009-03-09 13:42:30 -0700891 while (remain > 0) {
892 /* Operation in this page
893 *
894 * page_base = page offset within aperture
895 * page_offset = offset within page
896 * page_length = bytes to copy for this page
897 */
898 page_base = (offset & ~(PAGE_SIZE-1));
899 page_offset = offset & (PAGE_SIZE-1);
900 page_length = remain;
901 if ((page_offset + remain) > PAGE_SIZE)
902 page_length = PAGE_SIZE - page_offset;
903
904 ret = fast_shmem_write(obj_priv->pages,
905 page_base, page_offset,
906 user_data, page_length);
907 if (ret)
908 goto fail_put_pages;
909
910 remain -= page_length;
911 user_data += page_length;
912 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700913 }
914
Eric Anholt40123c12009-03-09 13:42:30 -0700915fail_put_pages:
916 i915_gem_object_put_pages(obj);
917fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700918 mutex_unlock(&dev->struct_mutex);
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920 return ret;
921}
922
923/**
924 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
925 * the memory and maps it using kmap_atomic for copying.
926 *
927 * This avoids taking mmap_sem for faulting on the user's address while the
928 * struct_mutex is held.
929 */
930static int
931i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
932 struct drm_i915_gem_pwrite *args,
933 struct drm_file *file_priv)
934{
Daniel Vetter23010e42010-03-08 13:35:02 +0100935 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700936 struct mm_struct *mm = current->mm;
937 struct page **user_pages;
938 ssize_t remain;
939 loff_t offset, pinned_pages, i;
940 loff_t first_data_page, last_data_page, num_pages;
941 int shmem_page_index, shmem_page_offset;
942 int data_page_index, data_page_offset;
943 int page_length;
944 int ret;
945 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700946 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700947
948 remain = args->size;
949
950 /* Pin the user pages containing the data. We can't fault while
951 * holding the struct mutex, and all of the pwrite implementations
952 * want to hold it while dereferencing the user data.
953 */
954 first_data_page = data_ptr / PAGE_SIZE;
955 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
956 num_pages = last_data_page - first_data_page + 1;
957
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700958 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700959 if (user_pages == NULL)
960 return -ENOMEM;
961
962 down_read(&mm->mmap_sem);
963 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
964 num_pages, 0, 0, user_pages, NULL);
965 up_read(&mm->mmap_sem);
966 if (pinned_pages < num_pages) {
967 ret = -EFAULT;
968 goto fail_put_user_pages;
969 }
970
Eric Anholt280b7132009-03-12 16:56:27 -0700971 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
972
Chris Wilson76c1dec2010-09-25 11:22:51 +0100973 ret = i915_mutex_lock_interruptible(dev);
974 if (ret)
975 goto fail_put_user_pages;
Eric Anholt40123c12009-03-09 13:42:30 -0700976
Chris Wilson07f73f62009-09-14 16:50:30 +0100977 ret = i915_gem_object_get_pages_or_evict(obj);
978 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700979 goto fail_unlock;
980
981 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
982 if (ret != 0)
983 goto fail_put_pages;
984
Daniel Vetter23010e42010-03-08 13:35:02 +0100985 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700986 offset = args->offset;
987 obj_priv->dirty = 1;
988
989 while (remain > 0) {
990 /* Operation in this page
991 *
992 * shmem_page_index = page number within shmem file
993 * shmem_page_offset = offset within page in shmem file
994 * data_page_index = page number in get_user_pages return
995 * data_page_offset = offset with data_page_index page.
996 * page_length = bytes to copy for this page
997 */
998 shmem_page_index = offset / PAGE_SIZE;
999 shmem_page_offset = offset & ~PAGE_MASK;
1000 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
1001 data_page_offset = data_ptr & ~PAGE_MASK;
1002
1003 page_length = remain;
1004 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1005 page_length = PAGE_SIZE - shmem_page_offset;
1006 if ((data_page_offset + page_length) > PAGE_SIZE)
1007 page_length = PAGE_SIZE - data_page_offset;
1008
Eric Anholt280b7132009-03-12 16:56:27 -07001009 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +01001010 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -07001011 shmem_page_offset,
1012 user_pages[data_page_index],
1013 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +01001014 page_length,
1015 0);
1016 } else {
1017 slow_shmem_copy(obj_priv->pages[shmem_page_index],
1018 shmem_page_offset,
1019 user_pages[data_page_index],
1020 data_page_offset,
1021 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -07001022 }
Eric Anholt40123c12009-03-09 13:42:30 -07001023
1024 remain -= page_length;
1025 data_ptr += page_length;
1026 offset += page_length;
1027 }
1028
1029fail_put_pages:
1030 i915_gem_object_put_pages(obj);
1031fail_unlock:
1032 mutex_unlock(&dev->struct_mutex);
1033fail_put_user_pages:
1034 for (i = 0; i < pinned_pages; i++)
1035 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001036 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -07001037
1038 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001039}
1040
1041/**
1042 * Writes data to the object referenced by handle.
1043 *
1044 * On error, the contents of the buffer that were to be modified are undefined.
1045 */
1046int
1047i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1048 struct drm_file *file_priv)
1049{
1050 struct drm_i915_gem_pwrite *args = data;
1051 struct drm_gem_object *obj;
1052 struct drm_i915_gem_object *obj_priv;
1053 int ret = 0;
1054
1055 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1056 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001057 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001058 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001059
Chris Wilson7dcd2492010-09-26 20:21:44 +01001060 /* Bounds check destination. */
1061 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001062 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001063 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001064 }
1065
Chris Wilson35b62a82010-09-26 20:23:38 +01001066 if (args->size == 0)
1067 goto out;
1068
Chris Wilsonce9d4192010-09-26 20:50:05 +01001069 if (!access_ok(VERIFY_READ,
1070 (char __user *)(uintptr_t)args->data_ptr,
1071 args->size)) {
1072 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +01001073 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07001074 }
1075
1076 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1077 * it would end up going through the fenced access, and we'll get
1078 * different detiling behavior between reading and writing.
1079 * pread/pwrite currently are reading and writing from the CPU
1080 * perspective, requiring manual detiling by the client.
1081 */
Dave Airlie71acb5e2008-12-30 20:31:46 +10001082 if (obj_priv->phys_obj)
1083 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
1084 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson5cdf5882010-09-27 15:51:07 +01001085 obj_priv->gtt_space &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +01001086 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -07001087 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
1088 if (ret == -EFAULT) {
1089 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
1090 file_priv);
1091 }
Eric Anholt280b7132009-03-12 16:56:27 -07001092 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
1093 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -07001094 } else {
1095 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
1096 if (ret == -EFAULT) {
1097 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
1098 file_priv);
1099 }
1100 }
Eric Anholt673a3942008-07-30 12:06:12 -07001101
1102#if WATCH_PWRITE
1103 if (ret)
1104 DRM_INFO("pwrite failed %d\n", ret);
1105#endif
1106
Chris Wilson35b62a82010-09-26 20:23:38 +01001107out:
Luca Barbieribc9025b2010-02-09 05:49:12 +00001108 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001109 return ret;
1110}
1111
1112/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001113 * Called when user space prepares to use an object with the CPU, either
1114 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001115 */
1116int
1117i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1118 struct drm_file *file_priv)
1119{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001120 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001121 struct drm_i915_gem_set_domain *args = data;
1122 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001123 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001124 uint32_t read_domains = args->read_domains;
1125 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001126 int ret;
1127
1128 if (!(dev->driver->driver_features & DRIVER_GEM))
1129 return -ENODEV;
1130
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001131 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001132 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001133 return -EINVAL;
1134
Chris Wilson21d509e2009-06-06 09:46:02 +01001135 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001136 return -EINVAL;
1137
1138 /* Having something in the write domain implies it's in the read
1139 * domain, and only that read domain. Enforce that in the request.
1140 */
1141 if (write_domain != 0 && read_domains != write_domain)
1142 return -EINVAL;
1143
Eric Anholt673a3942008-07-30 12:06:12 -07001144 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1145 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001146 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001147 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001148
Chris Wilson76c1dec2010-09-25 11:22:51 +01001149 ret = i915_mutex_lock_interruptible(dev);
1150 if (ret) {
1151 drm_gem_object_unreference_unlocked(obj);
1152 return ret;
1153 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001154
1155 intel_mark_busy(dev, obj);
1156
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001157 if (read_domains & I915_GEM_DOMAIN_GTT) {
1158 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001159
Eric Anholta09ba7f2009-08-29 12:49:51 -07001160 /* Update the LRU on the fence for the CPU access that's
1161 * about to occur.
1162 */
1163 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001164 struct drm_i915_fence_reg *reg =
1165 &dev_priv->fence_regs[obj_priv->fence_reg];
1166 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001167 &dev_priv->mm.fence_list);
1168 }
1169
Eric Anholt02354392008-11-26 13:58:13 -08001170 /* Silently promote "you're not bound, there was nothing to do"
1171 * to success, since the client was just asking us to
1172 * make sure everything was done.
1173 */
1174 if (ret == -EINVAL)
1175 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001176 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001177 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001178 }
1179
Chris Wilson7d1c4802010-08-07 21:45:03 +01001180 /* Maintain LRU order of "inactive" objects */
1181 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1182 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1183
Eric Anholt673a3942008-07-30 12:06:12 -07001184 drm_gem_object_unreference(obj);
1185 mutex_unlock(&dev->struct_mutex);
1186 return ret;
1187}
1188
1189/**
1190 * Called when user space has done writes to this buffer
1191 */
1192int
1193i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1194 struct drm_file *file_priv)
1195{
1196 struct drm_i915_gem_sw_finish *args = data;
1197 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001198 int ret = 0;
1199
1200 if (!(dev->driver->driver_features & DRIVER_GEM))
1201 return -ENODEV;
1202
Eric Anholt673a3942008-07-30 12:06:12 -07001203 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson76c1dec2010-09-25 11:22:51 +01001204 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001205 return -ENOENT;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001206
1207 ret = i915_mutex_lock_interruptible(dev);
1208 if (ret) {
1209 drm_gem_object_unreference_unlocked(obj);
1210 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001211 }
1212
Eric Anholt673a3942008-07-30 12:06:12 -07001213 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson3d2a8122010-09-29 11:39:53 +01001214 if (to_intel_bo(obj)->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001215 i915_gem_object_flush_cpu_write_domain(obj);
1216
Eric Anholt673a3942008-07-30 12:06:12 -07001217 drm_gem_object_unreference(obj);
1218 mutex_unlock(&dev->struct_mutex);
1219 return ret;
1220}
1221
1222/**
1223 * Maps the contents of an object, returning the address it is mapped
1224 * into.
1225 *
1226 * While the mapping holds a reference on the contents of the object, it doesn't
1227 * imply a ref on the object itself.
1228 */
1229int
1230i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1231 struct drm_file *file_priv)
1232{
1233 struct drm_i915_gem_mmap *args = data;
1234 struct drm_gem_object *obj;
1235 loff_t offset;
1236 unsigned long addr;
1237
1238 if (!(dev->driver->driver_features & DRIVER_GEM))
1239 return -ENODEV;
1240
1241 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1242 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001243 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001244
1245 offset = args->offset;
1246
1247 down_write(&current->mm->mmap_sem);
1248 addr = do_mmap(obj->filp, 0, args->size,
1249 PROT_READ | PROT_WRITE, MAP_SHARED,
1250 args->offset);
1251 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001252 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001253 if (IS_ERR((void *)addr))
1254 return addr;
1255
1256 args->addr_ptr = (uint64_t) addr;
1257
1258 return 0;
1259}
1260
Jesse Barnesde151cf2008-11-12 10:03:55 -08001261/**
1262 * i915_gem_fault - fault a page into the GTT
1263 * vma: VMA in question
1264 * vmf: fault info
1265 *
1266 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1267 * from userspace. The fault handler takes care of binding the object to
1268 * the GTT (if needed), allocating and programming a fence register (again,
1269 * only if needed based on whether the old reg is still valid or the object
1270 * is tiled) and inserting a new PTE into the faulting process.
1271 *
1272 * Note that the faulting process may involve evicting existing objects
1273 * from the GTT and/or fence registers to make room. So performance may
1274 * suffer if the GTT working set is large or there are few fence registers
1275 * left.
1276 */
1277int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1278{
1279 struct drm_gem_object *obj = vma->vm_private_data;
1280 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001281 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001282 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001283 pgoff_t page_offset;
1284 unsigned long pfn;
1285 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001286 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001287
1288 /* We don't use vmf->pgoff since that has the fake offset */
1289 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1290 PAGE_SHIFT;
1291
1292 /* Now bind it into the GTT if needed */
1293 mutex_lock(&dev->struct_mutex);
1294 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001295 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001296 if (ret)
1297 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001298
Jesse Barnesde151cf2008-11-12 10:03:55 -08001299 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001300 if (ret)
1301 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001302 }
1303
1304 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001305 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001306 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001307 if (ret)
1308 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001309 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001310
Chris Wilson7d1c4802010-08-07 21:45:03 +01001311 if (i915_gem_object_is_inactive(obj_priv))
1312 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1313
Jesse Barnesde151cf2008-11-12 10:03:55 -08001314 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1315 page_offset;
1316
1317 /* Finally, remap it using the new GTT offset */
1318 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001319unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001320 mutex_unlock(&dev->struct_mutex);
1321
1322 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001323 case 0:
1324 case -ERESTARTSYS:
1325 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001326 case -ENOMEM:
1327 case -EAGAIN:
1328 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001329 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001330 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331 }
1332}
1333
1334/**
1335 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1336 * @obj: obj in question
1337 *
1338 * GEM memory mapping works by handing back to userspace a fake mmap offset
1339 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1340 * up the object based on the offset and sets up the various memory mapping
1341 * structures.
1342 *
1343 * This routine allocates and attaches a fake offset for @obj.
1344 */
1345static int
1346i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1347{
1348 struct drm_device *dev = obj->dev;
1349 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001350 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001351 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001352 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001353 int ret = 0;
1354
1355 /* Set the object up for mmap'ing */
1356 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001357 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001358 if (!list->map)
1359 return -ENOMEM;
1360
1361 map = list->map;
1362 map->type = _DRM_GEM;
1363 map->size = obj->size;
1364 map->handle = obj;
1365
1366 /* Get a DRM GEM mmap offset allocated... */
1367 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1368 obj->size / PAGE_SIZE, 0, 0);
1369 if (!list->file_offset_node) {
1370 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001371 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001372 goto out_free_list;
1373 }
1374
1375 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1376 obj->size / PAGE_SIZE, 0);
1377 if (!list->file_offset_node) {
1378 ret = -ENOMEM;
1379 goto out_free_list;
1380 }
1381
1382 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001383 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1384 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001385 DRM_ERROR("failed to add to map hash\n");
1386 goto out_free_mm;
1387 }
1388
1389 /* By now we should be all set, any drm_mmap request on the offset
1390 * below will get to our mmap & fault handler */
1391 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1392
1393 return 0;
1394
1395out_free_mm:
1396 drm_mm_put_block(list->file_offset_node);
1397out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001398 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399
1400 return ret;
1401}
1402
Chris Wilson901782b2009-07-10 08:18:50 +01001403/**
1404 * i915_gem_release_mmap - remove physical page mappings
1405 * @obj: obj in question
1406 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001407 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001408 * relinquish ownership of the pages back to the system.
1409 *
1410 * It is vital that we remove the page mapping if we have mapped a tiled
1411 * object through the GTT and then lose the fence register due to
1412 * resource pressure. Similarly if the object has been moved out of the
1413 * aperture, than pages mapped into userspace must be revoked. Removing the
1414 * mapping will then trigger a page fault on the next user access, allowing
1415 * fixup by i915_gem_fault().
1416 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001417void
Chris Wilson901782b2009-07-10 08:18:50 +01001418i915_gem_release_mmap(struct drm_gem_object *obj)
1419{
1420 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001421 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001422
1423 if (dev->dev_mapping)
1424 unmap_mapping_range(dev->dev_mapping,
1425 obj_priv->mmap_offset, obj->size, 1);
1426}
1427
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001428static void
1429i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1430{
1431 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001432 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001433 struct drm_gem_mm *mm = dev->mm_private;
1434 struct drm_map_list *list;
1435
1436 list = &obj->map_list;
1437 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1438
1439 if (list->file_offset_node) {
1440 drm_mm_put_block(list->file_offset_node);
1441 list->file_offset_node = NULL;
1442 }
1443
1444 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001445 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001446 list->map = NULL;
1447 }
1448
1449 obj_priv->mmap_offset = 0;
1450}
1451
Jesse Barnesde151cf2008-11-12 10:03:55 -08001452/**
1453 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1454 * @obj: object to check
1455 *
1456 * Return the required GTT alignment for an object, taking into account
1457 * potential fence register mapping if needed.
1458 */
1459static uint32_t
1460i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1461{
1462 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001463 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001464 int start, i;
1465
1466 /*
1467 * Minimum alignment is 4k (GTT page size), but might be greater
1468 * if a fence register is needed for the object.
1469 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001470 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 return 4096;
1472
1473 /*
1474 * Previous chips need to be aligned to the size of the smallest
1475 * fence register that can contain the object.
1476 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001477 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001478 start = 1024*1024;
1479 else
1480 start = 512*1024;
1481
1482 for (i = start; i < obj->size; i <<= 1)
1483 ;
1484
1485 return i;
1486}
1487
1488/**
1489 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1490 * @dev: DRM device
1491 * @data: GTT mapping ioctl data
1492 * @file_priv: GEM object info
1493 *
1494 * Simply returns the fake offset to userspace so it can mmap it.
1495 * The mmap call will end up in drm_gem_mmap(), which will set things
1496 * up so we can get faults in the handler above.
1497 *
1498 * The fault handler will take care of binding the object into the GTT
1499 * (since it may have been evicted to make room for something), allocating
1500 * a fence register, and mapping the appropriate aperture address into
1501 * userspace.
1502 */
1503int
1504i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1505 struct drm_file *file_priv)
1506{
1507 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001508 struct drm_gem_object *obj;
1509 struct drm_i915_gem_object *obj_priv;
1510 int ret;
1511
1512 if (!(dev->driver->driver_features & DRIVER_GEM))
1513 return -ENODEV;
1514
1515 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1516 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001517 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001518
Chris Wilson76c1dec2010-09-25 11:22:51 +01001519 ret = i915_mutex_lock_interruptible(dev);
1520 if (ret) {
1521 drm_gem_object_unreference_unlocked(obj);
1522 return ret;
1523 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001524
Daniel Vetter23010e42010-03-08 13:35:02 +01001525 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001526
Chris Wilsonab182822009-09-22 18:46:17 +01001527 if (obj_priv->madv != I915_MADV_WILLNEED) {
1528 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1529 drm_gem_object_unreference(obj);
1530 mutex_unlock(&dev->struct_mutex);
1531 return -EINVAL;
1532 }
1533
1534
Jesse Barnesde151cf2008-11-12 10:03:55 -08001535 if (!obj_priv->mmap_offset) {
1536 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001537 if (ret) {
1538 drm_gem_object_unreference(obj);
1539 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001540 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001541 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001542 }
1543
1544 args->offset = obj_priv->mmap_offset;
1545
Jesse Barnesde151cf2008-11-12 10:03:55 -08001546 /*
1547 * Pull it into the GTT so that we have a page list (makes the
1548 * initial fault faster and any subsequent flushing possible).
1549 */
1550 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001551 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001552 if (ret) {
1553 drm_gem_object_unreference(obj);
1554 mutex_unlock(&dev->struct_mutex);
1555 return ret;
1556 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001557 }
1558
1559 drm_gem_object_unreference(obj);
1560 mutex_unlock(&dev->struct_mutex);
1561
1562 return 0;
1563}
1564
Chris Wilson5cdf5882010-09-27 15:51:07 +01001565static void
Eric Anholt856fa192009-03-19 14:10:50 -07001566i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001567{
Daniel Vetter23010e42010-03-08 13:35:02 +01001568 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001569 int page_count = obj->size / PAGE_SIZE;
1570 int i;
1571
Eric Anholt856fa192009-03-19 14:10:50 -07001572 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001573 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001574
1575 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001576 return;
1577
Eric Anholt280b7132009-03-12 16:56:27 -07001578 if (obj_priv->tiling_mode != I915_TILING_NONE)
1579 i915_gem_object_save_bit_17_swizzle(obj);
1580
Chris Wilson3ef94da2009-09-14 16:50:29 +01001581 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001582 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001583
1584 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001585 if (obj_priv->dirty)
1586 set_page_dirty(obj_priv->pages[i]);
1587
1588 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001589 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001590
1591 page_cache_release(obj_priv->pages[i]);
1592 }
Eric Anholt673a3942008-07-30 12:06:12 -07001593 obj_priv->dirty = 0;
1594
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001595 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001596 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001597}
1598
Chris Wilsona56ba562010-09-28 10:07:56 +01001599static uint32_t
1600i915_gem_next_request_seqno(struct drm_device *dev,
1601 struct intel_ring_buffer *ring)
1602{
1603 drm_i915_private_t *dev_priv = dev->dev_private;
1604
1605 ring->outstanding_lazy_request = true;
1606 return dev_priv->next_seqno;
1607}
1608
Eric Anholt673a3942008-07-30 12:06:12 -07001609static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001610i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001611 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001612{
Chris Wilsona56ba562010-09-28 10:07:56 +01001613 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001614 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsona56ba562010-09-28 10:07:56 +01001615 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001616
Zou Nan hai852835f2010-05-21 09:08:56 +08001617 BUG_ON(ring == NULL);
1618 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001619
1620 /* Add a reference if we're newly entering the active list. */
1621 if (!obj_priv->active) {
1622 drm_gem_object_reference(obj);
1623 obj_priv->active = 1;
1624 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001625
Eric Anholt673a3942008-07-30 12:06:12 -07001626 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001627 list_move_tail(&obj_priv->list, &ring->active_list);
Chris Wilsona56ba562010-09-28 10:07:56 +01001628 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001629}
1630
Eric Anholtce44b0e2008-11-06 16:00:31 -08001631static void
1632i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1633{
1634 struct drm_device *dev = obj->dev;
1635 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001636 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001637
1638 BUG_ON(!obj_priv->active);
1639 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1640 obj_priv->last_rendering_seqno = 0;
1641}
Eric Anholt673a3942008-07-30 12:06:12 -07001642
Chris Wilson963b4832009-09-20 23:03:54 +01001643/* Immediately discard the backing storage */
1644static void
1645i915_gem_object_truncate(struct drm_gem_object *obj)
1646{
Daniel Vetter23010e42010-03-08 13:35:02 +01001647 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001648 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001649
Chris Wilsonae9fed62010-08-07 11:01:30 +01001650 /* Our goal here is to return as much of the memory as
1651 * is possible back to the system as we are called from OOM.
1652 * To do this we must instruct the shmfs to drop all of its
1653 * backing pages, *now*. Here we mirror the actions taken
1654 * when by shmem_delete_inode() to release the backing store.
1655 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001656 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001657 truncate_inode_pages(inode->i_mapping, 0);
1658 if (inode->i_op->truncate_range)
1659 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001660
1661 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001662}
1663
1664static inline int
1665i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1666{
1667 return obj_priv->madv == I915_MADV_DONTNEED;
1668}
1669
Eric Anholt673a3942008-07-30 12:06:12 -07001670static void
1671i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1672{
1673 struct drm_device *dev = obj->dev;
1674 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001675 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001676
Eric Anholt673a3942008-07-30 12:06:12 -07001677 if (obj_priv->pin_count != 0)
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001678 list_move_tail(&obj_priv->list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001679 else
1680 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1681
Daniel Vetter99fcb762010-02-07 16:20:18 +01001682 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1683
Eric Anholtce44b0e2008-11-06 16:00:31 -08001684 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001685 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001686 if (obj_priv->active) {
1687 obj_priv->active = 0;
1688 drm_gem_object_unreference(obj);
1689 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001690 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001691}
1692
Chris Wilson92204342010-09-18 11:02:01 +01001693static void
Daniel Vetter63560392010-02-19 11:51:59 +01001694i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001695 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001696 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001697{
1698 drm_i915_private_t *dev_priv = dev->dev_private;
1699 struct drm_i915_gem_object *obj_priv, *next;
1700
1701 list_for_each_entry_safe(obj_priv, next,
1702 &dev_priv->mm.gpu_write_list,
1703 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001704 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001705
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001706 if (obj->write_domain & flush_domains &&
1707 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001708 uint32_t old_write_domain = obj->write_domain;
1709
1710 obj->write_domain = 0;
1711 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001712 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001713
1714 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001715 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1716 struct drm_i915_fence_reg *reg =
1717 &dev_priv->fence_regs[obj_priv->fence_reg];
1718 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001719 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001720 }
Daniel Vetter63560392010-02-19 11:51:59 +01001721
1722 trace_i915_gem_object_change_domain(obj,
1723 obj->read_domains,
1724 old_write_domain);
1725 }
1726 }
1727}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001728
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001729uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001730i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001731 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001732 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001733 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001734{
1735 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001736 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001737 uint32_t seqno;
1738 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001739
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001740 if (file != NULL)
1741 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001742
Chris Wilson8dc5d142010-08-12 12:36:12 +01001743 if (request == NULL) {
1744 request = kzalloc(sizeof(*request), GFP_KERNEL);
1745 if (request == NULL)
1746 return 0;
1747 }
Eric Anholt673a3942008-07-30 12:06:12 -07001748
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001749 seqno = ring->add_request(dev, ring, 0);
Chris Wilsona56ba562010-09-28 10:07:56 +01001750 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001751
1752 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001753 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001754 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001755 was_empty = list_empty(&ring->request_list);
1756 list_add_tail(&request->list, &ring->request_list);
1757
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001758 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001759 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001760 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001761 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001762 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001763 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001764 }
Eric Anholt673a3942008-07-30 12:06:12 -07001765
Ben Gamarif65d9422009-09-14 17:48:44 -04001766 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001767 mod_timer(&dev_priv->hangcheck_timer,
1768 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001769 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001770 queue_delayed_work(dev_priv->wq,
1771 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001772 }
Eric Anholt673a3942008-07-30 12:06:12 -07001773 return seqno;
1774}
1775
1776/**
1777 * Command execution barrier
1778 *
1779 * Ensures that all commands in the ring are finished
1780 * before signalling the CPU
1781 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001782static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001783i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001784{
Eric Anholt673a3942008-07-30 12:06:12 -07001785 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001786
1787 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001788 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001789 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001790
1791 ring->flush(dev, ring,
1792 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001793}
1794
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001795static inline void
1796i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001797{
Chris Wilson1c255952010-09-26 11:03:27 +01001798 struct drm_i915_file_private *file_priv = request->file_priv;
1799
1800 if (!file_priv)
1801 return;
1802
1803 spin_lock(&file_priv->mm.lock);
1804 list_del(&request->client_list);
1805 request->file_priv = NULL;
1806 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001807}
1808
Chris Wilsondfaae392010-09-22 10:31:52 +01001809static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1810 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001811{
Chris Wilsondfaae392010-09-22 10:31:52 +01001812 while (!list_empty(&ring->request_list)) {
1813 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001814
Chris Wilsondfaae392010-09-22 10:31:52 +01001815 request = list_first_entry(&ring->request_list,
1816 struct drm_i915_gem_request,
1817 list);
1818
1819 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001820 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001821 kfree(request);
1822 }
1823
1824 while (!list_empty(&ring->active_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001825 struct drm_i915_gem_object *obj_priv;
1826
Chris Wilsondfaae392010-09-22 10:31:52 +01001827 obj_priv = list_first_entry(&ring->active_list,
1828 struct drm_i915_gem_object,
1829 list);
1830
1831 obj_priv->base.write_domain = 0;
1832 list_del_init(&obj_priv->gpu_write_list);
1833 i915_gem_object_move_to_inactive(&obj_priv->base);
1834 }
1835}
1836
Chris Wilson069efc12010-09-30 16:53:18 +01001837void i915_gem_reset(struct drm_device *dev)
Chris Wilsondfaae392010-09-22 10:31:52 +01001838{
1839 struct drm_i915_private *dev_priv = dev->dev_private;
1840 struct drm_i915_gem_object *obj_priv;
Chris Wilson069efc12010-09-30 16:53:18 +01001841 int i;
Chris Wilsondfaae392010-09-22 10:31:52 +01001842
1843 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
1844 if (HAS_BSD(dev))
1845 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
1846
1847 /* Remove anything from the flushing lists. The GPU cache is likely
1848 * to be lost on reset along with the data, so simply move the
1849 * lost bo to the inactive list.
1850 */
1851 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001852 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1853 struct drm_i915_gem_object,
1854 list);
1855
1856 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001857 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001858 i915_gem_object_move_to_inactive(&obj_priv->base);
1859 }
Chris Wilson9375e442010-09-19 12:21:28 +01001860
Chris Wilsondfaae392010-09-22 10:31:52 +01001861 /* Move everything out of the GPU domains to ensure we do any
1862 * necessary invalidation upon reuse.
1863 */
Chris Wilson77f01232010-09-19 12:31:36 +01001864 list_for_each_entry(obj_priv,
1865 &dev_priv->mm.inactive_list,
1866 list)
1867 {
1868 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1869 }
Chris Wilson069efc12010-09-30 16:53:18 +01001870
1871 /* The fence registers are invalidated so clear them out */
1872 for (i = 0; i < 16; i++) {
1873 struct drm_i915_fence_reg *reg;
1874
1875 reg = &dev_priv->fence_regs[i];
1876 if (!reg->obj)
1877 continue;
1878
1879 i915_gem_clear_fence_reg(reg->obj);
1880 }
Chris Wilson77f01232010-09-19 12:31:36 +01001881}
1882
Eric Anholt673a3942008-07-30 12:06:12 -07001883/**
1884 * This function clears the request list as sequence numbers are passed.
1885 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001886static void
1887i915_gem_retire_requests_ring(struct drm_device *dev,
1888 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001889{
1890 drm_i915_private_t *dev_priv = dev->dev_private;
1891 uint32_t seqno;
1892
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001893 if (!ring->status_page.page_addr ||
1894 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001895 return;
1896
Chris Wilson23bc5982010-09-29 16:10:57 +01001897 WARN_ON(i915_verify_lists(dev));
1898
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001899 seqno = ring->get_seqno(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001900 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001901 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001902
Zou Nan hai852835f2010-05-21 09:08:56 +08001903 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001904 struct drm_i915_gem_request,
1905 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001906
Chris Wilsondfaae392010-09-22 10:31:52 +01001907 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001908 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001909
1910 trace_i915_gem_request_retire(dev, request->seqno);
1911
1912 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001913 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001914 kfree(request);
1915 }
1916
1917 /* Move any buffers on the active list that are no longer referenced
1918 * by the ringbuffer to the flushing/inactive lists as appropriate.
1919 */
1920 while (!list_empty(&ring->active_list)) {
1921 struct drm_gem_object *obj;
1922 struct drm_i915_gem_object *obj_priv;
1923
1924 obj_priv = list_first_entry(&ring->active_list,
1925 struct drm_i915_gem_object,
1926 list);
1927
Chris Wilsondfaae392010-09-22 10:31:52 +01001928 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001929 break;
1930
1931 obj = &obj_priv->base;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001932 if (obj->write_domain != 0)
1933 i915_gem_object_move_to_flushing(obj);
1934 else
1935 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001936 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001937
1938 if (unlikely (dev_priv->trace_irq_seqno &&
1939 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001940 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001941 dev_priv->trace_irq_seqno = 0;
1942 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001943
1944 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001945}
1946
1947void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001948i915_gem_retire_requests(struct drm_device *dev)
1949{
1950 drm_i915_private_t *dev_priv = dev->dev_private;
1951
Chris Wilsonbe726152010-07-23 23:18:50 +01001952 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1953 struct drm_i915_gem_object *obj_priv, *tmp;
1954
1955 /* We must be careful that during unbind() we do not
1956 * accidentally infinitely recurse into retire requests.
1957 * Currently:
1958 * retire -> free -> unbind -> wait -> retire_ring
1959 */
1960 list_for_each_entry_safe(obj_priv, tmp,
1961 &dev_priv->mm.deferred_free_list,
1962 list)
1963 i915_gem_free_object_tail(&obj_priv->base);
1964 }
1965
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001966 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1967 if (HAS_BSD(dev))
1968 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1969}
1970
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001971static void
Eric Anholt673a3942008-07-30 12:06:12 -07001972i915_gem_retire_work_handler(struct work_struct *work)
1973{
1974 drm_i915_private_t *dev_priv;
1975 struct drm_device *dev;
1976
1977 dev_priv = container_of(work, drm_i915_private_t,
1978 mm.retire_work.work);
1979 dev = dev_priv->dev;
1980
Chris Wilson891b48c2010-09-29 12:26:37 +01001981 /* Come back later if the device is busy... */
1982 if (!mutex_trylock(&dev->struct_mutex)) {
1983 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1984 return;
1985 }
1986
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001987 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001988
Keith Packard6dbe2772008-10-14 21:41:13 -07001989 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001990 (!list_empty(&dev_priv->render_ring.request_list) ||
1991 (HAS_BSD(dev) &&
1992 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001993 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001994 mutex_unlock(&dev->struct_mutex);
1995}
1996
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001997int
Zou Nan hai852835f2010-05-21 09:08:56 +08001998i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001999 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002000{
2001 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002002 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07002003 int ret = 0;
2004
2005 BUG_ON(seqno == 0);
2006
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002007 if (atomic_read(&dev_priv->mm.wedged))
2008 return -EAGAIN;
2009
Chris Wilsona56ba562010-09-28 10:07:56 +01002010 if (ring->outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01002011 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002012 if (seqno == 0)
2013 return -ENOMEM;
2014 }
Chris Wilsona56ba562010-09-28 10:07:56 +01002015 BUG_ON(seqno == dev_priv->next_seqno);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002016
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002017 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07002018 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002019 ier = I915_READ(DEIER) | I915_READ(GTIER);
2020 else
2021 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002022 if (!ier) {
2023 DRM_ERROR("something (likely vbetool) disabled "
2024 "interrupts, re-enabling\n");
2025 i915_driver_irq_preinstall(dev);
2026 i915_driver_irq_postinstall(dev);
2027 }
2028
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002029 trace_i915_gem_request_wait_begin(dev, seqno);
2030
Zou Nan hai852835f2010-05-21 09:08:56 +08002031 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002032 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002033 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08002034 ret = wait_event_interruptible(ring->irq_queue,
2035 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002036 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002037 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002038 else
Zou Nan hai852835f2010-05-21 09:08:56 +08002039 wait_event(ring->irq_queue,
2040 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002041 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002042 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002043
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002044 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002045 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002046
2047 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002048 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002049 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002050 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002051
2052 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002053 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002054 __func__, ret, seqno, ring->get_seqno(dev, ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002055 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002056
2057 /* Directly dispatch request retiring. While we have the work queue
2058 * to handle this, the waiter on a request often wants an associated
2059 * buffer to have made it to the inactive list, and we would need
2060 * a separate wait queue to handle that.
2061 */
2062 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002063 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002064
2065 return ret;
2066}
2067
Daniel Vetter48764bf2009-09-15 22:57:32 +02002068/**
2069 * Waits for a sequence number to be signaled, and cleans up the
2070 * request and object lists appropriately for that event.
2071 */
2072static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002073i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002074 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002075{
Zou Nan hai852835f2010-05-21 09:08:56 +08002076 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002077}
2078
Chris Wilson20f0cd52010-09-23 11:00:38 +01002079static void
Chris Wilson92204342010-09-18 11:02:01 +01002080i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002081 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002082 struct intel_ring_buffer *ring,
2083 uint32_t invalidate_domains,
2084 uint32_t flush_domains)
2085{
2086 ring->flush(dev, ring, invalidate_domains, flush_domains);
2087 i915_gem_process_flushing_list(dev, flush_domains, ring);
2088}
2089
2090static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002091i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002092 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002093 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002094 uint32_t flush_domains,
2095 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002096{
2097 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002098
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002099 if (flush_domains & I915_GEM_DOMAIN_CPU)
2100 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01002101
Chris Wilson92204342010-09-18 11:02:01 +01002102 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2103 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002104 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002105 &dev_priv->render_ring,
2106 invalidate_domains, flush_domains);
2107 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002108 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002109 &dev_priv->bsd_ring,
2110 invalidate_domains, flush_domains);
2111 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002112}
2113
Eric Anholt673a3942008-07-30 12:06:12 -07002114/**
2115 * Ensures that all rendering to the object has completed and the object is
2116 * safe to unbind from the GTT or access from the CPU.
2117 */
2118static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002119i915_gem_object_wait_rendering(struct drm_gem_object *obj,
2120 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002121{
2122 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002123 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002124 int ret;
2125
Eric Anholte47c68e2008-11-14 13:35:19 -08002126 /* This function only exists to support waiting for existing rendering,
2127 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002128 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002129 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002130
2131 /* If there is rendering queued on the buffer being evicted, wait for
2132 * it.
2133 */
2134 if (obj_priv->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002135 ret = i915_do_wait_request(dev,
2136 obj_priv->last_rendering_seqno,
2137 interruptible,
2138 obj_priv->ring);
2139 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002140 return ret;
2141 }
2142
2143 return 0;
2144}
2145
2146/**
2147 * Unbinds an object from the GTT aperture.
2148 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002149int
Eric Anholt673a3942008-07-30 12:06:12 -07002150i915_gem_object_unbind(struct drm_gem_object *obj)
2151{
2152 struct drm_device *dev = obj->dev;
Chris Wilson73aa8082010-09-30 11:46:12 +01002153 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002154 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002155 int ret = 0;
2156
Eric Anholt673a3942008-07-30 12:06:12 -07002157 if (obj_priv->gtt_space == NULL)
2158 return 0;
2159
2160 if (obj_priv->pin_count != 0) {
2161 DRM_ERROR("Attempting to unbind pinned buffer\n");
2162 return -EINVAL;
2163 }
2164
Eric Anholt5323fd02009-09-09 11:50:45 -07002165 /* blow away mappings if mapped through GTT */
2166 i915_gem_release_mmap(obj);
2167
Eric Anholt673a3942008-07-30 12:06:12 -07002168 /* Move the object to the CPU domain to ensure that
2169 * any possible CPU writes while it's not in the GTT
2170 * are flushed when we go to remap it. This will
2171 * also ensure that all pending GPU writes are finished
2172 * before we unbind.
2173 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002174 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002175 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002176 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002177 /* Continue on if we fail due to EIO, the GPU is hung so we
2178 * should be safe and we need to cleanup or else we might
2179 * cause memory corruption through use-after-free.
2180 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002181 if (ret) {
2182 i915_gem_clflush_object(obj);
2183 obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
2184 }
Eric Anholt673a3942008-07-30 12:06:12 -07002185
Daniel Vetter96b47b62009-12-15 17:50:00 +01002186 /* release the fence reg _after_ flushing */
2187 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2188 i915_gem_clear_fence_reg(obj);
2189
Chris Wilson73aa8082010-09-30 11:46:12 +01002190 drm_unbind_agp(obj_priv->agp_mem);
2191 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002192
Eric Anholt856fa192009-03-19 14:10:50 -07002193 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002194 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002195
Chris Wilson73aa8082010-09-30 11:46:12 +01002196 i915_gem_info_remove_gtt(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01002197 list_del_init(&obj_priv->list);
Eric Anholt673a3942008-07-30 12:06:12 -07002198
Chris Wilson73aa8082010-09-30 11:46:12 +01002199 drm_mm_put_block(obj_priv->gtt_space);
2200 obj_priv->gtt_space = NULL;
2201
Chris Wilson963b4832009-09-20 23:03:54 +01002202 if (i915_gem_object_is_purgeable(obj_priv))
2203 i915_gem_object_truncate(obj);
2204
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002205 trace_i915_gem_object_unbind(obj);
2206
Chris Wilson8dc17752010-07-23 23:18:51 +01002207 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002208}
2209
Chris Wilsona56ba562010-09-28 10:07:56 +01002210static int i915_ring_idle(struct drm_device *dev,
2211 struct intel_ring_buffer *ring)
2212{
2213 i915_gem_flush_ring(dev, NULL, ring,
2214 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2215 return i915_wait_request(dev,
2216 i915_gem_next_request_seqno(dev, ring),
2217 ring);
2218}
2219
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002220int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002221i915_gpu_idle(struct drm_device *dev)
2222{
2223 drm_i915_private_t *dev_priv = dev->dev_private;
2224 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002225 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002226
Zou Nan haid1b851f2010-05-21 09:08:57 +08002227 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2228 list_empty(&dev_priv->render_ring.active_list) &&
2229 (!HAS_BSD(dev) ||
2230 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002231 if (lists_empty)
2232 return 0;
2233
2234 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002235 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002236 if (ret)
2237 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002238
2239 if (HAS_BSD(dev)) {
Chris Wilsona56ba562010-09-28 10:07:56 +01002240 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002241 if (ret)
2242 return ret;
2243 }
2244
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002245 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002246}
2247
Chris Wilson5cdf5882010-09-27 15:51:07 +01002248static int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002249i915_gem_object_get_pages(struct drm_gem_object *obj,
2250 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002251{
Daniel Vetter23010e42010-03-08 13:35:02 +01002252 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002253 int page_count, i;
2254 struct address_space *mapping;
2255 struct inode *inode;
2256 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002257
Daniel Vetter778c3542010-05-13 11:49:44 +02002258 BUG_ON(obj_priv->pages_refcount
2259 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2260
Eric Anholt856fa192009-03-19 14:10:50 -07002261 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002262 return 0;
2263
2264 /* Get the list of pages out of our struct file. They'll be pinned
2265 * at this point until we release them.
2266 */
2267 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002268 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002269 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002270 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002271 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002272 return -ENOMEM;
2273 }
2274
2275 inode = obj->filp->f_path.dentry->d_inode;
2276 mapping = inode->i_mapping;
2277 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002278 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002279 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002280 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002281 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002282 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002283 if (IS_ERR(page))
2284 goto err_pages;
2285
Eric Anholt856fa192009-03-19 14:10:50 -07002286 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002287 }
Eric Anholt280b7132009-03-12 16:56:27 -07002288
2289 if (obj_priv->tiling_mode != I915_TILING_NONE)
2290 i915_gem_object_do_bit_17_swizzle(obj);
2291
Eric Anholt673a3942008-07-30 12:06:12 -07002292 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002293
2294err_pages:
2295 while (i--)
2296 page_cache_release(obj_priv->pages[i]);
2297
2298 drm_free_large(obj_priv->pages);
2299 obj_priv->pages = NULL;
2300 obj_priv->pages_refcount--;
2301 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002302}
2303
Eric Anholt4e901fd2009-10-26 16:44:17 -07002304static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2305{
2306 struct drm_gem_object *obj = reg->obj;
2307 struct drm_device *dev = obj->dev;
2308 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002309 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002310 int regnum = obj_priv->fence_reg;
2311 uint64_t val;
2312
2313 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2314 0xfffff000) << 32;
2315 val |= obj_priv->gtt_offset & 0xfffff000;
2316 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2317 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2318
2319 if (obj_priv->tiling_mode == I915_TILING_Y)
2320 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2321 val |= I965_FENCE_REG_VALID;
2322
2323 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2324}
2325
Jesse Barnesde151cf2008-11-12 10:03:55 -08002326static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2327{
2328 struct drm_gem_object *obj = reg->obj;
2329 struct drm_device *dev = obj->dev;
2330 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002331 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002332 int regnum = obj_priv->fence_reg;
2333 uint64_t val;
2334
2335 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2336 0xfffff000) << 32;
2337 val |= obj_priv->gtt_offset & 0xfffff000;
2338 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2339 if (obj_priv->tiling_mode == I915_TILING_Y)
2340 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2341 val |= I965_FENCE_REG_VALID;
2342
2343 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2344}
2345
2346static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2347{
2348 struct drm_gem_object *obj = reg->obj;
2349 struct drm_device *dev = obj->dev;
2350 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002351 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002352 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002353 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002354 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002355 uint32_t pitch_val;
2356
2357 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2358 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002359 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002360 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002361 return;
2362 }
2363
Jesse Barnes0f973f22009-01-26 17:10:45 -08002364 if (obj_priv->tiling_mode == I915_TILING_Y &&
2365 HAS_128_BYTE_Y_TILING(dev))
2366 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002367 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002368 tile_width = 512;
2369
2370 /* Note: pitch better be a power of two tile widths */
2371 pitch_val = obj_priv->stride / tile_width;
2372 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002373
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002374 if (obj_priv->tiling_mode == I915_TILING_Y &&
2375 HAS_128_BYTE_Y_TILING(dev))
2376 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2377 else
2378 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2379
Jesse Barnesde151cf2008-11-12 10:03:55 -08002380 val = obj_priv->gtt_offset;
2381 if (obj_priv->tiling_mode == I915_TILING_Y)
2382 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2383 val |= I915_FENCE_SIZE_BITS(obj->size);
2384 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2385 val |= I830_FENCE_REG_VALID;
2386
Eric Anholtdc529a42009-03-10 22:34:49 -07002387 if (regnum < 8)
2388 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2389 else
2390 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2391 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002392}
2393
2394static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2395{
2396 struct drm_gem_object *obj = reg->obj;
2397 struct drm_device *dev = obj->dev;
2398 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002399 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002400 int regnum = obj_priv->fence_reg;
2401 uint32_t val;
2402 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002403 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002404
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002405 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002406 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002407 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002408 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002409 return;
2410 }
2411
Eric Anholte76a16d2009-05-26 17:44:56 -07002412 pitch_val = obj_priv->stride / 128;
2413 pitch_val = ffs(pitch_val) - 1;
2414 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2415
Jesse Barnesde151cf2008-11-12 10:03:55 -08002416 val = obj_priv->gtt_offset;
2417 if (obj_priv->tiling_mode == I915_TILING_Y)
2418 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002419 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2420 WARN_ON(fence_size_bits & ~0x00000f00);
2421 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002422 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2423 val |= I830_FENCE_REG_VALID;
2424
2425 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002426}
2427
Chris Wilson2cf34d72010-09-14 13:03:28 +01002428static int i915_find_fence_reg(struct drm_device *dev,
2429 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002430{
2431 struct drm_i915_fence_reg *reg = NULL;
2432 struct drm_i915_gem_object *obj_priv = NULL;
2433 struct drm_i915_private *dev_priv = dev->dev_private;
2434 struct drm_gem_object *obj = NULL;
2435 int i, avail, ret;
2436
2437 /* First try to find a free reg */
2438 avail = 0;
2439 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2440 reg = &dev_priv->fence_regs[i];
2441 if (!reg->obj)
2442 return i;
2443
Daniel Vetter23010e42010-03-08 13:35:02 +01002444 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002445 if (!obj_priv->pin_count)
2446 avail++;
2447 }
2448
2449 if (avail == 0)
2450 return -ENOSPC;
2451
2452 /* None available, try to steal one or wait for a user to finish */
2453 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002454 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2455 lru_list) {
2456 obj = reg->obj;
2457 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002458
2459 if (obj_priv->pin_count)
2460 continue;
2461
2462 /* found one! */
2463 i = obj_priv->fence_reg;
2464 break;
2465 }
2466
2467 BUG_ON(i == I915_FENCE_REG_NONE);
2468
2469 /* We only have a reference on obj from the active list. put_fence_reg
2470 * might drop that one, causing a use-after-free in it. So hold a
2471 * private reference to obj like the other callers of put_fence_reg
2472 * (set_tiling ioctl) do. */
2473 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002474 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002475 drm_gem_object_unreference(obj);
2476 if (ret != 0)
2477 return ret;
2478
2479 return i;
2480}
2481
Jesse Barnesde151cf2008-11-12 10:03:55 -08002482/**
2483 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2484 * @obj: object to map through a fence reg
2485 *
2486 * When mapping objects through the GTT, userspace wants to be able to write
2487 * to them without having to worry about swizzling if the object is tiled.
2488 *
2489 * This function walks the fence regs looking for a free one for @obj,
2490 * stealing one if it can't find any.
2491 *
2492 * It then sets up the reg based on the object's properties: address, pitch
2493 * and tiling format.
2494 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002495int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002496i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2497 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002498{
2499 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002500 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002501 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002502 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002503 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002504
Eric Anholta09ba7f2009-08-29 12:49:51 -07002505 /* Just update our place in the LRU if our fence is getting used. */
2506 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002507 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2508 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002509 return 0;
2510 }
2511
Jesse Barnesde151cf2008-11-12 10:03:55 -08002512 switch (obj_priv->tiling_mode) {
2513 case I915_TILING_NONE:
2514 WARN(1, "allocating a fence for non-tiled object?\n");
2515 break;
2516 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002517 if (!obj_priv->stride)
2518 return -EINVAL;
2519 WARN((obj_priv->stride & (512 - 1)),
2520 "object 0x%08x is X tiled but has non-512B pitch\n",
2521 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002522 break;
2523 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002524 if (!obj_priv->stride)
2525 return -EINVAL;
2526 WARN((obj_priv->stride & (128 - 1)),
2527 "object 0x%08x is Y tiled but has non-128B pitch\n",
2528 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002529 break;
2530 }
2531
Chris Wilson2cf34d72010-09-14 13:03:28 +01002532 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002533 if (ret < 0)
2534 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002535
Daniel Vetterae3db242010-02-19 11:51:58 +01002536 obj_priv->fence_reg = ret;
2537 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002538 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002539
Jesse Barnesde151cf2008-11-12 10:03:55 -08002540 reg->obj = obj;
2541
Chris Wilsone259bef2010-09-17 00:32:02 +01002542 switch (INTEL_INFO(dev)->gen) {
2543 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002544 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002545 break;
2546 case 5:
2547 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002548 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002549 break;
2550 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002551 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002552 break;
2553 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002554 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002555 break;
2556 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002557
Daniel Vetterae3db242010-02-19 11:51:58 +01002558 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2559 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002560
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002561 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002562}
2563
2564/**
2565 * i915_gem_clear_fence_reg - clear out fence register info
2566 * @obj: object to clear
2567 *
2568 * Zeroes out the fence register itself and clears out the associated
2569 * data structures in dev_priv and obj_priv.
2570 */
2571static void
2572i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2573{
2574 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002575 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002576 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002577 struct drm_i915_fence_reg *reg =
2578 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002579 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002580
Chris Wilsone259bef2010-09-17 00:32:02 +01002581 switch (INTEL_INFO(dev)->gen) {
2582 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002583 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2584 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002585 break;
2586 case 5:
2587 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002588 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002589 break;
2590 case 3:
Chris Wilson9b74f732010-09-22 19:10:44 +01002591 if (obj_priv->fence_reg >= 8)
Chris Wilsone259bef2010-09-17 00:32:02 +01002592 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002593 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002594 case 2:
2595 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002596
2597 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002598 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002599 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002600
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002601 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002602 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002603 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002604}
2605
Eric Anholt673a3942008-07-30 12:06:12 -07002606/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002607 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2608 * to the buffer to finish, and then resets the fence register.
2609 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002610 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002611 *
2612 * Zeroes out the fence register itself and clears out the associated
2613 * data structures in dev_priv and obj_priv.
2614 */
2615int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002616i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2617 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002618{
2619 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002620 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002621 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002622 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002623
2624 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2625 return 0;
2626
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002627 /* If we've changed tiling, GTT-mappings of the object
2628 * need to re-fault to ensure that the correct fence register
2629 * setup is in place.
2630 */
2631 i915_gem_release_mmap(obj);
2632
Chris Wilson52dc7d32009-06-06 09:46:01 +01002633 /* On the i915, GPU access to tiled buffers is via a fence,
2634 * therefore we must wait for any outstanding access to complete
2635 * before clearing the fence.
2636 */
Chris Wilson53640e12010-09-20 11:40:50 +01002637 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2638 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002639 int ret;
2640
Chris Wilson2cf34d72010-09-14 13:03:28 +01002641 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002642 if (ret)
2643 return ret;
2644
Chris Wilson2cf34d72010-09-14 13:03:28 +01002645 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002646 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002647 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002648
2649 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002650 }
2651
Daniel Vetter4a726612010-02-01 13:59:16 +01002652 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002653 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002654
2655 return 0;
2656}
2657
2658/**
Eric Anholt673a3942008-07-30 12:06:12 -07002659 * Finds free space in the GTT aperture and binds the object there.
2660 */
2661static int
2662i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2663{
2664 struct drm_device *dev = obj->dev;
2665 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002666 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002667 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002668 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002669 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002670
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002671 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002672 DRM_ERROR("Attempting to bind a purgeable object\n");
2673 return -EINVAL;
2674 }
2675
Eric Anholt673a3942008-07-30 12:06:12 -07002676 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002677 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002678 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002679 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2680 return -EINVAL;
2681 }
2682
Chris Wilson654fc602010-05-27 13:18:21 +01002683 /* If the object is bigger than the entire aperture, reject it early
2684 * before evicting everything in a vain attempt to find space.
2685 */
Chris Wilson73aa8082010-09-30 11:46:12 +01002686 if (obj->size > dev_priv->mm.gtt_total) {
Chris Wilson654fc602010-05-27 13:18:21 +01002687 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2688 return -E2BIG;
2689 }
2690
Eric Anholt673a3942008-07-30 12:06:12 -07002691 search_free:
2692 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2693 obj->size, alignment, 0);
2694 if (free_space != NULL) {
2695 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2696 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002697 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002698 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002699 }
2700 if (obj_priv->gtt_space == NULL) {
2701 /* If the gtt is empty and we're still having trouble
2702 * fitting our object in, we're out of memory.
2703 */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002704 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002705 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002706 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002707
Eric Anholt673a3942008-07-30 12:06:12 -07002708 goto search_free;
2709 }
2710
Chris Wilson4bdadb92010-01-27 13:36:32 +00002711 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002712 if (ret) {
2713 drm_mm_put_block(obj_priv->gtt_space);
2714 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002715
2716 if (ret == -ENOMEM) {
2717 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002718 ret = i915_gem_evict_something(dev, obj->size,
2719 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002720 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002721 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002722 if (gfpmask) {
2723 gfpmask = 0;
2724 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002725 }
2726
2727 return ret;
2728 }
2729
2730 goto search_free;
2731 }
2732
Eric Anholt673a3942008-07-30 12:06:12 -07002733 return ret;
2734 }
2735
Eric Anholt673a3942008-07-30 12:06:12 -07002736 /* Create an AGP memory structure pointing at our pages, and bind it
2737 * into the GTT.
2738 */
2739 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002740 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002741 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002742 obj_priv->gtt_offset,
2743 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002744 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002745 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002746 drm_mm_put_block(obj_priv->gtt_space);
2747 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002748
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002749 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002750 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002751 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002752
2753 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002754 }
Eric Anholt673a3942008-07-30 12:06:12 -07002755
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002756 /* keep track of bounds object by adding it to the inactive list */
2757 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01002758 i915_gem_info_add_gtt(dev_priv, obj->size);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002759
Eric Anholt673a3942008-07-30 12:06:12 -07002760 /* Assert that the object is not currently in any GPU domain. As it
2761 * wasn't in the GTT, there shouldn't be any way it could have been in
2762 * a GPU cache
2763 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002764 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2765 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002766
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002767 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2768
Eric Anholt673a3942008-07-30 12:06:12 -07002769 return 0;
2770}
2771
2772void
2773i915_gem_clflush_object(struct drm_gem_object *obj)
2774{
Daniel Vetter23010e42010-03-08 13:35:02 +01002775 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002776
2777 /* If we don't have a page list set up, then we're not pinned
2778 * to GPU, and we can ignore the cache flush because it'll happen
2779 * again at bind time.
2780 */
Eric Anholt856fa192009-03-19 14:10:50 -07002781 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002782 return;
2783
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002784 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002785
Eric Anholt856fa192009-03-19 14:10:50 -07002786 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002787}
2788
Eric Anholte47c68e2008-11-14 13:35:19 -08002789/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002790static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002791i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2792 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002793{
2794 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002795 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002796
2797 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002798 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002799
2800 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002801 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002802 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002803 to_intel_bo(obj)->ring,
2804 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002805 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002806
2807 trace_i915_gem_object_change_domain(obj,
2808 obj->read_domains,
2809 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002810
2811 if (pipelined)
2812 return 0;
2813
Chris Wilson2cf34d72010-09-14 13:03:28 +01002814 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002815}
2816
2817/** Flushes the GTT write domain for the object if it's dirty. */
2818static void
2819i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2820{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002821 uint32_t old_write_domain;
2822
Eric Anholte47c68e2008-11-14 13:35:19 -08002823 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2824 return;
2825
2826 /* No actual flushing is required for the GTT write domain. Writes
2827 * to it immediately go to main memory as far as we know, so there's
2828 * no chipset flush. It also doesn't land in render cache.
2829 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002830 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002831 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002832
2833 trace_i915_gem_object_change_domain(obj,
2834 obj->read_domains,
2835 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002836}
2837
2838/** Flushes the CPU write domain for the object if it's dirty. */
2839static void
2840i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2841{
2842 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002843 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002844
2845 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2846 return;
2847
2848 i915_gem_clflush_object(obj);
2849 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002850 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002851 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002852
2853 trace_i915_gem_object_change_domain(obj,
2854 obj->read_domains,
2855 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002856}
2857
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002858/**
2859 * Moves a single object to the GTT read, and possibly write domain.
2860 *
2861 * This function returns when the move is complete, including waiting on
2862 * flushes to occur.
2863 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002864int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002865i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2866{
Daniel Vetter23010e42010-03-08 13:35:02 +01002867 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002868 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002869 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002870
Eric Anholt02354392008-11-26 13:58:13 -08002871 /* Not valid to be called on unbound objects. */
2872 if (obj_priv->gtt_space == NULL)
2873 return -EINVAL;
2874
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002875 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002876 if (ret != 0)
2877 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002878
Chris Wilson72133422010-09-13 23:56:38 +01002879 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002880
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002881 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002882 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002883 if (ret)
2884 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002885 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002886
Chris Wilson72133422010-09-13 23:56:38 +01002887 old_write_domain = obj->write_domain;
2888 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002889
2890 /* It should now be out of any other write domains, and we can update
2891 * the domain values for our changes.
2892 */
2893 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2894 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002895 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002896 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002897 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002898 obj_priv->dirty = 1;
2899 }
2900
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002901 trace_i915_gem_object_change_domain(obj,
2902 old_read_domains,
2903 old_write_domain);
2904
Eric Anholte47c68e2008-11-14 13:35:19 -08002905 return 0;
2906}
2907
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002908/*
2909 * Prepare buffer for display plane. Use uninterruptible for possible flush
2910 * wait, as in modesetting process we're not supposed to be interrupted.
2911 */
2912int
Chris Wilson48b956c2010-09-14 12:50:34 +01002913i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2914 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002915{
Daniel Vetter23010e42010-03-08 13:35:02 +01002916 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002917 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002918 int ret;
2919
2920 /* Not valid to be called on unbound objects. */
2921 if (obj_priv->gtt_space == NULL)
2922 return -EINVAL;
2923
Chris Wilsonced270f2010-09-26 22:47:46 +01002924 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002925 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002926 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002927
Chris Wilsonced270f2010-09-26 22:47:46 +01002928 /* Currently, we are always called from an non-interruptible context. */
2929 if (!pipelined) {
2930 ret = i915_gem_object_wait_rendering(obj, false);
2931 if (ret)
2932 return ret;
2933 }
2934
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002935 i915_gem_object_flush_cpu_write_domain(obj);
2936
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002937 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002938 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002939
2940 trace_i915_gem_object_change_domain(obj,
2941 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002942 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002943
2944 return 0;
2945}
2946
Eric Anholte47c68e2008-11-14 13:35:19 -08002947/**
2948 * Moves a single object to the CPU read, and possibly write domain.
2949 *
2950 * This function returns when the move is complete, including waiting on
2951 * flushes to occur.
2952 */
2953static int
2954i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2955{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002956 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002957 int ret;
2958
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002959 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002960 if (ret != 0)
2961 return ret;
2962
2963 i915_gem_object_flush_gtt_write_domain(obj);
2964
2965 /* If we have a partially-valid cache of the object in the CPU,
2966 * finish invalidating it and free the per-page flags.
2967 */
2968 i915_gem_object_set_to_full_cpu_read_domain(obj);
2969
Chris Wilson72133422010-09-13 23:56:38 +01002970 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002971 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002972 if (ret)
2973 return ret;
2974 }
2975
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002976 old_write_domain = obj->write_domain;
2977 old_read_domains = obj->read_domains;
2978
Eric Anholte47c68e2008-11-14 13:35:19 -08002979 /* Flush the CPU cache if it's still invalid. */
2980 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2981 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002982
2983 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2984 }
2985
2986 /* It should now be out of any other write domains, and we can update
2987 * the domain values for our changes.
2988 */
2989 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2990
2991 /* If we're writing through the CPU, then the GPU read domains will
2992 * need to be invalidated at next use.
2993 */
2994 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002995 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002996 obj->write_domain = I915_GEM_DOMAIN_CPU;
2997 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002998
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002999 trace_i915_gem_object_change_domain(obj,
3000 old_read_domains,
3001 old_write_domain);
3002
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003003 return 0;
3004}
3005
Eric Anholt673a3942008-07-30 12:06:12 -07003006/*
3007 * Set the next domain for the specified object. This
3008 * may not actually perform the necessary flushing/invaliding though,
3009 * as that may want to be batched with other set_domain operations
3010 *
3011 * This is (we hope) the only really tricky part of gem. The goal
3012 * is fairly simple -- track which caches hold bits of the object
3013 * and make sure they remain coherent. A few concrete examples may
3014 * help to explain how it works. For shorthand, we use the notation
3015 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
3016 * a pair of read and write domain masks.
3017 *
3018 * Case 1: the batch buffer
3019 *
3020 * 1. Allocated
3021 * 2. Written by CPU
3022 * 3. Mapped to GTT
3023 * 4. Read by GPU
3024 * 5. Unmapped from GTT
3025 * 6. Freed
3026 *
3027 * Let's take these a step at a time
3028 *
3029 * 1. Allocated
3030 * Pages allocated from the kernel may still have
3031 * cache contents, so we set them to (CPU, CPU) always.
3032 * 2. Written by CPU (using pwrite)
3033 * The pwrite function calls set_domain (CPU, CPU) and
3034 * this function does nothing (as nothing changes)
3035 * 3. Mapped by GTT
3036 * This function asserts that the object is not
3037 * currently in any GPU-based read or write domains
3038 * 4. Read by GPU
3039 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
3040 * As write_domain is zero, this function adds in the
3041 * current read domains (CPU+COMMAND, 0).
3042 * flush_domains is set to CPU.
3043 * invalidate_domains is set to COMMAND
3044 * clflush is run to get data out of the CPU caches
3045 * then i915_dev_set_domain calls i915_gem_flush to
3046 * emit an MI_FLUSH and drm_agp_chipset_flush
3047 * 5. Unmapped from GTT
3048 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3049 * flush_domains and invalidate_domains end up both zero
3050 * so no flushing/invalidating happens
3051 * 6. Freed
3052 * yay, done
3053 *
3054 * Case 2: The shared render buffer
3055 *
3056 * 1. Allocated
3057 * 2. Mapped to GTT
3058 * 3. Read/written by GPU
3059 * 4. set_domain to (CPU,CPU)
3060 * 5. Read/written by CPU
3061 * 6. Read/written by GPU
3062 *
3063 * 1. Allocated
3064 * Same as last example, (CPU, CPU)
3065 * 2. Mapped to GTT
3066 * Nothing changes (assertions find that it is not in the GPU)
3067 * 3. Read/written by GPU
3068 * execbuffer calls set_domain (RENDER, RENDER)
3069 * flush_domains gets CPU
3070 * invalidate_domains gets GPU
3071 * clflush (obj)
3072 * MI_FLUSH and drm_agp_chipset_flush
3073 * 4. set_domain (CPU, CPU)
3074 * flush_domains gets GPU
3075 * invalidate_domains gets CPU
3076 * wait_rendering (obj) to make sure all drawing is complete.
3077 * This will include an MI_FLUSH to get the data from GPU
3078 * to memory
3079 * clflush (obj) to invalidate the CPU cache
3080 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3081 * 5. Read/written by CPU
3082 * cache lines are loaded and dirtied
3083 * 6. Read written by GPU
3084 * Same as last GPU access
3085 *
3086 * Case 3: The constant buffer
3087 *
3088 * 1. Allocated
3089 * 2. Written by CPU
3090 * 3. Read by GPU
3091 * 4. Updated (written) by CPU again
3092 * 5. Read by GPU
3093 *
3094 * 1. Allocated
3095 * (CPU, CPU)
3096 * 2. Written by CPU
3097 * (CPU, CPU)
3098 * 3. Read by GPU
3099 * (CPU+RENDER, 0)
3100 * flush_domains = CPU
3101 * invalidate_domains = RENDER
3102 * clflush (obj)
3103 * MI_FLUSH
3104 * drm_agp_chipset_flush
3105 * 4. Updated (written) by CPU again
3106 * (CPU, CPU)
3107 * flush_domains = 0 (no previous write domain)
3108 * invalidate_domains = 0 (no new read domains)
3109 * 5. Read by GPU
3110 * (CPU+RENDER, 0)
3111 * flush_domains = CPU
3112 * invalidate_domains = RENDER
3113 * clflush (obj)
3114 * MI_FLUSH
3115 * drm_agp_chipset_flush
3116 */
Keith Packardc0d90822008-11-20 23:11:08 -08003117static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08003118i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003119{
3120 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01003121 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003122 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003123 uint32_t invalidate_domains = 0;
3124 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003125 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003126
Eric Anholt8b0e3782009-02-19 14:40:50 -08003127 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
3128 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07003129
Jesse Barnes652c3932009-08-17 13:31:43 -07003130 intel_mark_busy(dev, obj);
3131
Eric Anholt673a3942008-07-30 12:06:12 -07003132 /*
3133 * If the object isn't moving to a new write domain,
3134 * let the object stay in multiple read domains
3135 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003136 if (obj->pending_write_domain == 0)
3137 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003138 else
3139 obj_priv->dirty = 1;
3140
3141 /*
3142 * Flush the current write domain if
3143 * the new read domains don't match. Invalidate
3144 * any read domains which differ from the old
3145 * write domain
3146 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003147 if (obj->write_domain &&
3148 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003149 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003150 invalidate_domains |=
3151 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003152 }
3153 /*
3154 * Invalidate any read caches which may have
3155 * stale data. That is, any new read domains.
3156 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003157 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003158 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003159 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003160
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003161 old_read_domains = obj->read_domains;
3162
Eric Anholtefbeed92009-02-19 14:54:51 -08003163 /* The actual obj->write_domain will be updated with
3164 * pending_write_domain after we emit the accumulated flush for all
3165 * of our domain changes in execbuffers (which clears objects'
3166 * write_domains). So if we have a current write domain that we
3167 * aren't changing, set pending_write_domain to that.
3168 */
3169 if (flush_domains == 0 && obj->pending_write_domain == 0)
3170 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003171 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003172
3173 dev->invalidate_domains |= invalidate_domains;
3174 dev->flush_domains |= flush_domains;
Chris Wilson92204342010-09-18 11:02:01 +01003175 if (obj_priv->ring)
3176 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003177
3178 trace_i915_gem_object_change_domain(obj,
3179 old_read_domains,
3180 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003181}
3182
3183/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003185 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003186 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3187 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3188 */
3189static void
3190i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3191{
Daniel Vetter23010e42010-03-08 13:35:02 +01003192 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003193
3194 if (!obj_priv->page_cpu_valid)
3195 return;
3196
3197 /* If we're partially in the CPU read domain, finish moving it in.
3198 */
3199 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3200 int i;
3201
3202 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3203 if (obj_priv->page_cpu_valid[i])
3204 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003205 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003206 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003207 }
3208
3209 /* Free the page_cpu_valid mappings which are now stale, whether
3210 * or not we've got I915_GEM_DOMAIN_CPU.
3211 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003212 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003213 obj_priv->page_cpu_valid = NULL;
3214}
3215
3216/**
3217 * Set the CPU read domain on a range of the object.
3218 *
3219 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3220 * not entirely valid. The page_cpu_valid member of the object flags which
3221 * pages have been flushed, and will be respected by
3222 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3223 * of the whole object.
3224 *
3225 * This function returns when the move is complete, including waiting on
3226 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003227 */
3228static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003229i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3230 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003231{
Daniel Vetter23010e42010-03-08 13:35:02 +01003232 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003233 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003234 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003235
Eric Anholte47c68e2008-11-14 13:35:19 -08003236 if (offset == 0 && size == obj->size)
3237 return i915_gem_object_set_to_cpu_domain(obj, 0);
3238
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003239 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003240 if (ret != 0)
3241 return ret;
3242 i915_gem_object_flush_gtt_write_domain(obj);
3243
3244 /* If we're already fully in the CPU read domain, we're done. */
3245 if (obj_priv->page_cpu_valid == NULL &&
3246 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003247 return 0;
3248
Eric Anholte47c68e2008-11-14 13:35:19 -08003249 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3250 * newly adding I915_GEM_DOMAIN_CPU
3251 */
Eric Anholt673a3942008-07-30 12:06:12 -07003252 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003253 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3254 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003255 if (obj_priv->page_cpu_valid == NULL)
3256 return -ENOMEM;
3257 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3258 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003259
3260 /* Flush the cache on any pages that are still invalid from the CPU's
3261 * perspective.
3262 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003263 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3264 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003265 if (obj_priv->page_cpu_valid[i])
3266 continue;
3267
Eric Anholt856fa192009-03-19 14:10:50 -07003268 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003269
3270 obj_priv->page_cpu_valid[i] = 1;
3271 }
3272
Eric Anholte47c68e2008-11-14 13:35:19 -08003273 /* It should now be out of any other write domains, and we can update
3274 * the domain values for our changes.
3275 */
3276 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3277
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003278 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003279 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3280
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003281 trace_i915_gem_object_change_domain(obj,
3282 old_read_domains,
3283 obj->write_domain);
3284
Eric Anholt673a3942008-07-30 12:06:12 -07003285 return 0;
3286}
3287
3288/**
Eric Anholt673a3942008-07-30 12:06:12 -07003289 * Pin an object to the GTT and evaluate the relocations landing in it.
3290 */
3291static int
3292i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3293 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003294 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003295 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003296{
3297 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003298 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003299 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003300 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003301 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003302 bool need_fence;
3303
3304 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3305 obj_priv->tiling_mode != I915_TILING_NONE;
3306
3307 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003308 if (need_fence &&
3309 !i915_gem_object_fence_offset_ok(obj,
3310 obj_priv->tiling_mode)) {
3311 ret = i915_gem_object_unbind(obj);
3312 if (ret)
3313 return ret;
3314 }
Eric Anholt673a3942008-07-30 12:06:12 -07003315
3316 /* Choose the GTT offset for our buffer and put it there. */
3317 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3318 if (ret)
3319 return ret;
3320
Jesse Barnes76446ca2009-12-17 22:05:42 -05003321 /*
3322 * Pre-965 chips need a fence register set up in order to
3323 * properly handle blits to/from tiled surfaces.
3324 */
3325 if (need_fence) {
Chris Wilson53640e12010-09-20 11:40:50 +01003326 ret = i915_gem_object_get_fence_reg(obj, true);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003327 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003328 i915_gem_object_unpin(obj);
3329 return ret;
3330 }
Chris Wilson53640e12010-09-20 11:40:50 +01003331
3332 dev_priv->fence_regs[obj_priv->fence_reg].gpu = true;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003333 }
3334
Eric Anholt673a3942008-07-30 12:06:12 -07003335 entry->offset = obj_priv->gtt_offset;
3336
Eric Anholt673a3942008-07-30 12:06:12 -07003337 /* Apply the relocations, using the GTT aperture to avoid cache
3338 * flushing requirements.
3339 */
3340 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003341 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003342 struct drm_gem_object *target_obj;
3343 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003344 uint32_t reloc_val, reloc_offset;
3345 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003346
Eric Anholt673a3942008-07-30 12:06:12 -07003347 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003348 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003349 if (target_obj == NULL) {
3350 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003351 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003352 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003353 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003354
Chris Wilson8542a0b2009-09-09 21:15:15 +01003355#if WATCH_RELOC
3356 DRM_INFO("%s: obj %p offset %08x target %d "
3357 "read %08x write %08x gtt %08x "
3358 "presumed %08x delta %08x\n",
3359 __func__,
3360 obj,
3361 (int) reloc->offset,
3362 (int) reloc->target_handle,
3363 (int) reloc->read_domains,
3364 (int) reloc->write_domain,
3365 (int) target_obj_priv->gtt_offset,
3366 (int) reloc->presumed_offset,
3367 reloc->delta);
3368#endif
3369
Eric Anholt673a3942008-07-30 12:06:12 -07003370 /* The target buffer should have appeared before us in the
3371 * exec_object list, so it should have a GTT space bound by now.
3372 */
3373 if (target_obj_priv->gtt_space == NULL) {
3374 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003375 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003376 drm_gem_object_unreference(target_obj);
3377 i915_gem_object_unpin(obj);
3378 return -EINVAL;
3379 }
3380
Chris Wilson8542a0b2009-09-09 21:15:15 +01003381 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003382 if (reloc->write_domain & (reloc->write_domain - 1)) {
3383 DRM_ERROR("reloc with multiple write domains: "
3384 "obj %p target %d offset %d "
3385 "read %08x write %08x",
3386 obj, reloc->target_handle,
3387 (int) reloc->offset,
3388 reloc->read_domains,
3389 reloc->write_domain);
Julia Lawall929f49b2010-10-02 15:59:17 +02003390 drm_gem_object_unreference(target_obj);
3391 i915_gem_object_unpin(obj);
Daniel Vetter16edd552010-02-19 11:52:02 +01003392 return -EINVAL;
3393 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003394 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3395 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3396 DRM_ERROR("reloc with read/write CPU domains: "
3397 "obj %p target %d offset %d "
3398 "read %08x write %08x",
3399 obj, reloc->target_handle,
3400 (int) reloc->offset,
3401 reloc->read_domains,
3402 reloc->write_domain);
3403 drm_gem_object_unreference(target_obj);
3404 i915_gem_object_unpin(obj);
3405 return -EINVAL;
3406 }
3407 if (reloc->write_domain && target_obj->pending_write_domain &&
3408 reloc->write_domain != target_obj->pending_write_domain) {
3409 DRM_ERROR("Write domain conflict: "
3410 "obj %p target %d offset %d "
3411 "new %08x old %08x\n",
3412 obj, reloc->target_handle,
3413 (int) reloc->offset,
3414 reloc->write_domain,
3415 target_obj->pending_write_domain);
3416 drm_gem_object_unreference(target_obj);
3417 i915_gem_object_unpin(obj);
3418 return -EINVAL;
3419 }
3420
3421 target_obj->pending_read_domains |= reloc->read_domains;
3422 target_obj->pending_write_domain |= reloc->write_domain;
3423
3424 /* If the relocation already has the right value in it, no
3425 * more work needs to be done.
3426 */
3427 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3428 drm_gem_object_unreference(target_obj);
3429 continue;
3430 }
3431
3432 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003433 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003434 DRM_ERROR("Relocation beyond object bounds: "
3435 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003436 obj, reloc->target_handle,
3437 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003438 drm_gem_object_unreference(target_obj);
3439 i915_gem_object_unpin(obj);
3440 return -EINVAL;
3441 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003442 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003443 DRM_ERROR("Relocation not 4-byte aligned: "
3444 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003445 obj, reloc->target_handle,
3446 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003447 drm_gem_object_unreference(target_obj);
3448 i915_gem_object_unpin(obj);
3449 return -EINVAL;
3450 }
3451
Chris Wilson8542a0b2009-09-09 21:15:15 +01003452 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003453 if (reloc->delta >= target_obj->size) {
3454 DRM_ERROR("Relocation beyond target object bounds: "
3455 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003456 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003457 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003458 drm_gem_object_unreference(target_obj);
3459 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003460 return -EINVAL;
3461 }
3462
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003463 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3464 if (ret != 0) {
3465 drm_gem_object_unreference(target_obj);
3466 i915_gem_object_unpin(obj);
Chris Wilson1cdf7fe2010-10-02 15:12:41 +01003467 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003468 }
3469
3470 /* Map the page containing the relocation we're going to
3471 * perform.
3472 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003473 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003474 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3475 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003476 ~(PAGE_SIZE - 1)),
3477 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003478 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003479 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003480 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003481
Eric Anholt673a3942008-07-30 12:06:12 -07003482 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003483 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003484
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003485 /* The updated presumed offset for this entry will be
3486 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003487 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003488 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003489
3490 drm_gem_object_unreference(target_obj);
3491 }
3492
Eric Anholt673a3942008-07-30 12:06:12 -07003493 return 0;
3494}
3495
Eric Anholt673a3942008-07-30 12:06:12 -07003496/* Throttle our rendering by waiting until the ring has completed our requests
3497 * emitted over 20 msec ago.
3498 *
Eric Anholtb9624422009-06-03 07:27:35 +00003499 * Note that if we were to use the current jiffies each time around the loop,
3500 * we wouldn't escape the function with any frames outstanding if the time to
3501 * render a frame was over 20ms.
3502 *
Eric Anholt673a3942008-07-30 12:06:12 -07003503 * This should get us reasonable parallelism between CPU and GPU but also
3504 * relatively low latency when blocking on a particular request to finish.
3505 */
3506static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003507i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003508{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003509 struct drm_i915_private *dev_priv = dev->dev_private;
3510 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003511 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003512 struct drm_i915_gem_request *request;
3513 struct intel_ring_buffer *ring = NULL;
3514 u32 seqno = 0;
3515 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003516
Chris Wilson1c255952010-09-26 11:03:27 +01003517 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003518 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003519 if (time_after_eq(request->emitted_jiffies, recent_enough))
3520 break;
3521
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003522 ring = request->ring;
3523 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003524 }
Chris Wilson1c255952010-09-26 11:03:27 +01003525 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003526
3527 if (seqno == 0)
3528 return 0;
3529
3530 ret = 0;
3531 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
3532 /* And wait for the seqno passing without holding any locks and
3533 * causing extra latency for others. This is safe as the irq
3534 * generation is designed to be run atomically and so is
3535 * lockless.
3536 */
3537 ring->user_irq_get(dev, ring);
3538 ret = wait_event_interruptible(ring->irq_queue,
3539 i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
3540 || atomic_read(&dev_priv->mm.wedged));
3541 ring->user_irq_put(dev, ring);
3542
3543 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3544 ret = -EIO;
3545 }
3546
3547 if (ret == 0)
3548 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003549
Eric Anholt673a3942008-07-30 12:06:12 -07003550 return ret;
3551}
3552
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003553static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003554i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003555 uint32_t buffer_count,
3556 struct drm_i915_gem_relocation_entry **relocs)
3557{
3558 uint32_t reloc_count = 0, reloc_index = 0, i;
3559 int ret;
3560
3561 *relocs = NULL;
3562 for (i = 0; i < buffer_count; i++) {
3563 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3564 return -EINVAL;
3565 reloc_count += exec_list[i].relocation_count;
3566 }
3567
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003568 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003569 if (*relocs == NULL) {
3570 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003571 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003572 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003573
3574 for (i = 0; i < buffer_count; i++) {
3575 struct drm_i915_gem_relocation_entry __user *user_relocs;
3576
3577 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3578
3579 ret = copy_from_user(&(*relocs)[reloc_index],
3580 user_relocs,
3581 exec_list[i].relocation_count *
3582 sizeof(**relocs));
3583 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003584 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003585 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003586 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003587 }
3588
3589 reloc_index += exec_list[i].relocation_count;
3590 }
3591
Florian Mickler2bc43b52009-04-06 22:55:41 +02003592 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003593}
3594
3595static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003596i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003597 uint32_t buffer_count,
3598 struct drm_i915_gem_relocation_entry *relocs)
3599{
3600 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003601 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003602
Chris Wilson93533c22010-01-31 10:40:48 +00003603 if (relocs == NULL)
3604 return 0;
3605
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003606 for (i = 0; i < buffer_count; i++) {
3607 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003608 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003609
3610 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3611
Florian Mickler2bc43b52009-04-06 22:55:41 +02003612 unwritten = copy_to_user(user_relocs,
3613 &relocs[reloc_count],
3614 exec_list[i].relocation_count *
3615 sizeof(*relocs));
3616
3617 if (unwritten) {
3618 ret = -EFAULT;
3619 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003620 }
3621
3622 reloc_count += exec_list[i].relocation_count;
3623 }
3624
Florian Mickler2bc43b52009-04-06 22:55:41 +02003625err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003626 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003627
3628 return ret;
3629}
3630
Chris Wilson83d60792009-06-06 09:45:57 +01003631static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003632i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003633 uint64_t exec_offset)
3634{
3635 uint32_t exec_start, exec_len;
3636
3637 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3638 exec_len = (uint32_t) exec->batch_len;
3639
3640 if ((exec_start | exec_len) & 0x7)
3641 return -EINVAL;
3642
3643 if (!exec_start)
3644 return -EINVAL;
3645
3646 return 0;
3647}
3648
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003649static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003650i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3651 struct drm_file *file_priv,
3652 struct drm_i915_gem_execbuffer2 *args,
3653 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003654{
3655 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003656 struct drm_gem_object **object_list = NULL;
3657 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003658 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003659 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003660 struct drm_i915_gem_relocation_entry *relocs = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003661 struct drm_i915_gem_request *request = NULL;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003662 int ret, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003663 uint64_t exec_offset;
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003664 uint32_t reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003665 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003666
Zou Nan hai852835f2010-05-21 09:08:56 +08003667 struct intel_ring_buffer *ring = NULL;
3668
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003669 ret = i915_gem_check_is_wedged(dev);
3670 if (ret)
3671 return ret;
3672
Eric Anholt673a3942008-07-30 12:06:12 -07003673#if WATCH_EXEC
3674 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3675 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3676#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003677 if (args->flags & I915_EXEC_BSD) {
3678 if (!HAS_BSD(dev)) {
3679 DRM_ERROR("execbuf with wrong flag\n");
3680 return -EINVAL;
3681 }
3682 ring = &dev_priv->bsd_ring;
3683 } else {
3684 ring = &dev_priv->render_ring;
3685 }
3686
Eric Anholt4f481ed2008-09-10 14:22:49 -07003687 if (args->buffer_count < 1) {
3688 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3689 return -EINVAL;
3690 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003691 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003692 if (object_list == NULL) {
3693 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003694 args->buffer_count);
3695 ret = -ENOMEM;
3696 goto pre_mutex_err;
3697 }
Eric Anholt673a3942008-07-30 12:06:12 -07003698
Eric Anholt201361a2009-03-11 12:30:04 -07003699 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003700 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3701 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003702 if (cliprects == NULL) {
3703 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003704 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003705 }
Eric Anholt201361a2009-03-11 12:30:04 -07003706
3707 ret = copy_from_user(cliprects,
3708 (struct drm_clip_rect __user *)
3709 (uintptr_t) args->cliprects_ptr,
3710 sizeof(*cliprects) * args->num_cliprects);
3711 if (ret != 0) {
3712 DRM_ERROR("copy %d cliprects failed: %d\n",
3713 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003714 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003715 goto pre_mutex_err;
3716 }
3717 }
3718
Chris Wilson8dc5d142010-08-12 12:36:12 +01003719 request = kzalloc(sizeof(*request), GFP_KERNEL);
3720 if (request == NULL) {
3721 ret = -ENOMEM;
3722 goto pre_mutex_err;
3723 }
3724
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003725 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3726 &relocs);
3727 if (ret != 0)
3728 goto pre_mutex_err;
3729
Chris Wilson76c1dec2010-09-25 11:22:51 +01003730 ret = i915_mutex_lock_interruptible(dev);
3731 if (ret)
3732 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003733
Eric Anholt673a3942008-07-30 12:06:12 -07003734 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003735 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003736 ret = -EBUSY;
3737 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003738 }
3739
Keith Packardac94a962008-11-20 23:30:27 -08003740 /* Look up object handles */
Eric Anholt673a3942008-07-30 12:06:12 -07003741 for (i = 0; i < args->buffer_count; i++) {
3742 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3743 exec_list[i].handle);
3744 if (object_list[i] == NULL) {
3745 DRM_ERROR("Invalid object handle %d at index %d\n",
3746 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003747 /* prevent error path from reading uninitialized data */
3748 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003749 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003750 goto err;
3751 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003752
Daniel Vetter23010e42010-03-08 13:35:02 +01003753 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003754 if (obj_priv->in_execbuffer) {
3755 DRM_ERROR("Object %p appears more than once in object list\n",
3756 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003757 /* prevent error path from reading uninitialized data */
3758 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003759 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003760 goto err;
3761 }
3762 obj_priv->in_execbuffer = true;
Keith Packardac94a962008-11-20 23:30:27 -08003763 }
Eric Anholt673a3942008-07-30 12:06:12 -07003764
Keith Packardac94a962008-11-20 23:30:27 -08003765 /* Pin and relocate */
3766 for (pin_tries = 0; ; pin_tries++) {
3767 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003768 reloc_index = 0;
3769
Keith Packardac94a962008-11-20 23:30:27 -08003770 for (i = 0; i < args->buffer_count; i++) {
3771 object_list[i]->pending_read_domains = 0;
3772 object_list[i]->pending_write_domain = 0;
3773 ret = i915_gem_object_pin_and_relocate(object_list[i],
3774 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003775 &exec_list[i],
3776 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003777 if (ret)
3778 break;
3779 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003780 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003781 }
3782 /* success */
3783 if (ret == 0)
3784 break;
3785
3786 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003787 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003788 if (ret != -ERESTARTSYS) {
3789 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003790 int num_fences = 0;
3791 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003792 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003793
Chris Wilson07f73f62009-09-14 16:50:30 +01003794 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003795 num_fences +=
3796 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3797 obj_priv->tiling_mode != I915_TILING_NONE;
3798 }
3799 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003800 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003801 total_size, num_fences,
3802 ret);
Chris Wilson73aa8082010-09-30 11:46:12 +01003803 DRM_ERROR("%u objects [%u pinned, %u GTT], "
3804 "%zu object bytes [%zu pinned], "
3805 "%zu /%zu gtt bytes\n",
3806 dev_priv->mm.object_count,
3807 dev_priv->mm.pin_count,
3808 dev_priv->mm.gtt_count,
3809 dev_priv->mm.object_memory,
3810 dev_priv->mm.pin_memory,
3811 dev_priv->mm.gtt_memory,
3812 dev_priv->mm.gtt_total);
Chris Wilson07f73f62009-09-14 16:50:30 +01003813 }
Eric Anholt673a3942008-07-30 12:06:12 -07003814 goto err;
3815 }
Keith Packardac94a962008-11-20 23:30:27 -08003816
3817 /* unpin all of our buffers */
3818 for (i = 0; i < pinned; i++)
3819 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003820 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003821
3822 /* evict everyone we can from the aperture */
3823 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003824 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003825 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003826 }
3827
3828 /* Set the pending read domains for the batch buffer to COMMAND */
3829 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003830 if (batch_obj->pending_write_domain) {
3831 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3832 ret = -EINVAL;
3833 goto err;
3834 }
3835 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003836
Chris Wilson83d60792009-06-06 09:45:57 +01003837 /* Sanity check the batch buffer, prior to moving objects */
3838 exec_offset = exec_list[args->buffer_count - 1].offset;
3839 ret = i915_gem_check_execbuffer (args, exec_offset);
3840 if (ret != 0) {
3841 DRM_ERROR("execbuf with invalid offset/length\n");
3842 goto err;
3843 }
3844
Keith Packard646f0f62008-11-20 23:23:03 -08003845 /* Zero the global flush/invalidate flags. These
3846 * will be modified as new domains are computed
3847 * for each object
3848 */
3849 dev->invalidate_domains = 0;
3850 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003851 dev_priv->mm.flush_rings = 0;
Keith Packard646f0f62008-11-20 23:23:03 -08003852
Eric Anholt673a3942008-07-30 12:06:12 -07003853 for (i = 0; i < args->buffer_count; i++) {
3854 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003855
Keith Packard646f0f62008-11-20 23:23:03 -08003856 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003857 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003858 }
3859
Keith Packard646f0f62008-11-20 23:23:03 -08003860 if (dev->invalidate_domains | dev->flush_domains) {
3861#if WATCH_EXEC
3862 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3863 __func__,
3864 dev->invalidate_domains,
3865 dev->flush_domains);
3866#endif
Chris Wilsonc78ec302010-09-20 12:50:23 +01003867 i915_gem_flush(dev, file_priv,
Keith Packard646f0f62008-11-20 23:23:03 -08003868 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003869 dev->flush_domains,
3870 dev_priv->mm.flush_rings);
Daniel Vettera6910432010-02-02 17:08:37 +01003871 }
3872
Eric Anholtefbeed92009-02-19 14:54:51 -08003873 for (i = 0; i < args->buffer_count; i++) {
3874 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003875 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003876 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003877
3878 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003879 if (obj->write_domain)
3880 list_move_tail(&obj_priv->gpu_write_list,
3881 &dev_priv->mm.gpu_write_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01003882
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003883 trace_i915_gem_object_change_domain(obj,
3884 obj->read_domains,
3885 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003886 }
3887
Eric Anholt673a3942008-07-30 12:06:12 -07003888#if WATCH_COHERENCY
3889 for (i = 0; i < args->buffer_count; i++) {
3890 i915_gem_object_check_coherency(object_list[i],
3891 exec_list[i].handle);
3892 }
3893#endif
3894
Eric Anholt673a3942008-07-30 12:06:12 -07003895#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003896 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003897 args->batch_len,
3898 __func__,
3899 ~0);
3900#endif
3901
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003902 /* Check for any pending flips. As we only maintain a flip queue depth
3903 * of 1, we can simply insert a WAIT for the next display flip prior
3904 * to executing the batch and avoid stalling the CPU.
3905 */
3906 flips = 0;
3907 for (i = 0; i < args->buffer_count; i++) {
3908 if (object_list[i]->write_domain)
3909 flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip);
3910 }
3911 if (flips) {
3912 int plane, flip_mask;
3913
3914 for (plane = 0; flips >> plane; plane++) {
3915 if (((flips >> plane) & 1) == 0)
3916 continue;
3917
3918 if (plane)
3919 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
3920 else
3921 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
3922
3923 intel_ring_begin(dev, ring, 2);
3924 intel_ring_emit(dev, ring,
3925 MI_WAIT_FOR_EVENT | flip_mask);
3926 intel_ring_emit(dev, ring, MI_NOOP);
3927 intel_ring_advance(dev, ring);
3928 }
3929 }
3930
Eric Anholt673a3942008-07-30 12:06:12 -07003931 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003932 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003933 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003934 if (ret) {
3935 DRM_ERROR("dispatch failed %d\n", ret);
3936 goto err;
3937 }
3938
3939 /*
3940 * Ensure that the commands in the batch buffer are
3941 * finished before the interrupt fires
3942 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003943 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003944
Daniel Vetter617dbe22010-02-11 22:16:02 +01003945 for (i = 0; i < args->buffer_count; i++) {
3946 struct drm_gem_object *obj = object_list[i];
3947 obj_priv = to_intel_bo(obj);
3948
3949 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01003950 }
Chris Wilsona56ba562010-09-28 10:07:56 +01003951
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003952 i915_add_request(dev, file_priv, request, ring);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003953 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003954
Eric Anholt673a3942008-07-30 12:06:12 -07003955err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003956 for (i = 0; i < pinned; i++)
3957 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003958
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003959 for (i = 0; i < args->buffer_count; i++) {
3960 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003961 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003962 obj_priv->in_execbuffer = false;
3963 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003964 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003965 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003966
Eric Anholt673a3942008-07-30 12:06:12 -07003967 mutex_unlock(&dev->struct_mutex);
3968
Chris Wilson93533c22010-01-31 10:40:48 +00003969pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003970 /* Copy the updated relocations out regardless of current error
3971 * state. Failure to update the relocs would mean that the next
3972 * time userland calls execbuf, it would do so with presumed offset
3973 * state that didn't match the actual object state.
3974 */
3975 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3976 relocs);
3977 if (ret2 != 0) {
3978 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3979
3980 if (ret == 0)
3981 ret = ret2;
3982 }
3983
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003984 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003985 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003986 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003987
3988 return ret;
3989}
3990
Jesse Barnes76446ca2009-12-17 22:05:42 -05003991/*
3992 * Legacy execbuffer just creates an exec2 list from the original exec object
3993 * list array and passes it to the real function.
3994 */
3995int
3996i915_gem_execbuffer(struct drm_device *dev, void *data,
3997 struct drm_file *file_priv)
3998{
3999 struct drm_i915_gem_execbuffer *args = data;
4000 struct drm_i915_gem_execbuffer2 exec2;
4001 struct drm_i915_gem_exec_object *exec_list = NULL;
4002 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4003 int ret, i;
4004
4005#if WATCH_EXEC
4006 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4007 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4008#endif
4009
4010 if (args->buffer_count < 1) {
4011 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
4012 return -EINVAL;
4013 }
4014
4015 /* Copy in the exec list from userland */
4016 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
4017 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4018 if (exec_list == NULL || exec2_list == NULL) {
4019 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4020 args->buffer_count);
4021 drm_free_large(exec_list);
4022 drm_free_large(exec2_list);
4023 return -ENOMEM;
4024 }
4025 ret = copy_from_user(exec_list,
4026 (struct drm_i915_relocation_entry __user *)
4027 (uintptr_t) args->buffers_ptr,
4028 sizeof(*exec_list) * args->buffer_count);
4029 if (ret != 0) {
4030 DRM_ERROR("copy %d exec entries failed %d\n",
4031 args->buffer_count, ret);
4032 drm_free_large(exec_list);
4033 drm_free_large(exec2_list);
4034 return -EFAULT;
4035 }
4036
4037 for (i = 0; i < args->buffer_count; i++) {
4038 exec2_list[i].handle = exec_list[i].handle;
4039 exec2_list[i].relocation_count = exec_list[i].relocation_count;
4040 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
4041 exec2_list[i].alignment = exec_list[i].alignment;
4042 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004043 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004044 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
4045 else
4046 exec2_list[i].flags = 0;
4047 }
4048
4049 exec2.buffers_ptr = args->buffers_ptr;
4050 exec2.buffer_count = args->buffer_count;
4051 exec2.batch_start_offset = args->batch_start_offset;
4052 exec2.batch_len = args->batch_len;
4053 exec2.DR1 = args->DR1;
4054 exec2.DR4 = args->DR4;
4055 exec2.num_cliprects = args->num_cliprects;
4056 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08004057 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05004058
4059 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
4060 if (!ret) {
4061 /* Copy the new buffer offsets back to the user's exec list. */
4062 for (i = 0; i < args->buffer_count; i++)
4063 exec_list[i].offset = exec2_list[i].offset;
4064 /* ... and back out to userspace */
4065 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4066 (uintptr_t) args->buffers_ptr,
4067 exec_list,
4068 sizeof(*exec_list) * args->buffer_count);
4069 if (ret) {
4070 ret = -EFAULT;
4071 DRM_ERROR("failed to copy %d exec entries "
4072 "back to user (%d)\n",
4073 args->buffer_count, ret);
4074 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004075 }
4076
4077 drm_free_large(exec_list);
4078 drm_free_large(exec2_list);
4079 return ret;
4080}
4081
4082int
4083i915_gem_execbuffer2(struct drm_device *dev, void *data,
4084 struct drm_file *file_priv)
4085{
4086 struct drm_i915_gem_execbuffer2 *args = data;
4087 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4088 int ret;
4089
4090#if WATCH_EXEC
4091 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4092 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4093#endif
4094
4095 if (args->buffer_count < 1) {
4096 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4097 return -EINVAL;
4098 }
4099
4100 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4101 if (exec2_list == NULL) {
4102 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4103 args->buffer_count);
4104 return -ENOMEM;
4105 }
4106 ret = copy_from_user(exec2_list,
4107 (struct drm_i915_relocation_entry __user *)
4108 (uintptr_t) args->buffers_ptr,
4109 sizeof(*exec2_list) * args->buffer_count);
4110 if (ret != 0) {
4111 DRM_ERROR("copy %d exec entries failed %d\n",
4112 args->buffer_count, ret);
4113 drm_free_large(exec2_list);
4114 return -EFAULT;
4115 }
4116
4117 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4118 if (!ret) {
4119 /* Copy the new buffer offsets back to the user's exec list. */
4120 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4121 (uintptr_t) args->buffers_ptr,
4122 exec2_list,
4123 sizeof(*exec2_list) * args->buffer_count);
4124 if (ret) {
4125 ret = -EFAULT;
4126 DRM_ERROR("failed to copy %d exec entries "
4127 "back to user (%d)\n",
4128 args->buffer_count, ret);
4129 }
4130 }
4131
4132 drm_free_large(exec2_list);
4133 return ret;
4134}
4135
Eric Anholt673a3942008-07-30 12:06:12 -07004136int
4137i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4138{
4139 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004140 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004141 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004142 int ret;
4143
Daniel Vetter778c3542010-05-13 11:49:44 +02004144 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01004145 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004146
4147 if (obj_priv->gtt_space != NULL) {
4148 if (alignment == 0)
4149 alignment = i915_gem_get_gtt_alignment(obj);
4150 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004151 WARN(obj_priv->pin_count,
4152 "bo is already pinned with incorrect alignment:"
4153 " offset=%x, req.alignment=%x\n",
4154 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004155 ret = i915_gem_object_unbind(obj);
4156 if (ret)
4157 return ret;
4158 }
4159 }
4160
Eric Anholt673a3942008-07-30 12:06:12 -07004161 if (obj_priv->gtt_space == NULL) {
4162 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004163 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004164 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004165 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004166
Eric Anholt673a3942008-07-30 12:06:12 -07004167 obj_priv->pin_count++;
4168
4169 /* If the object is not active and not pending a flush,
4170 * remove it from the inactive list
4171 */
4172 if (obj_priv->pin_count == 1) {
Chris Wilson73aa8082010-09-30 11:46:12 +01004173 i915_gem_info_add_pin(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004174 if (!obj_priv->active)
4175 list_move_tail(&obj_priv->list,
4176 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004177 }
Eric Anholt673a3942008-07-30 12:06:12 -07004178
Chris Wilson23bc5982010-09-29 16:10:57 +01004179 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004180 return 0;
4181}
4182
4183void
4184i915_gem_object_unpin(struct drm_gem_object *obj)
4185{
4186 struct drm_device *dev = obj->dev;
4187 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004188 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004189
Chris Wilson23bc5982010-09-29 16:10:57 +01004190 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004191 obj_priv->pin_count--;
4192 BUG_ON(obj_priv->pin_count < 0);
4193 BUG_ON(obj_priv->gtt_space == NULL);
4194
4195 /* If the object is no longer pinned, and is
4196 * neither active nor being flushed, then stick it on
4197 * the inactive list
4198 */
4199 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004200 if (!obj_priv->active)
Eric Anholt673a3942008-07-30 12:06:12 -07004201 list_move_tail(&obj_priv->list,
4202 &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01004203 i915_gem_info_remove_pin(dev_priv, obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07004204 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004205 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004206}
4207
4208int
4209i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4210 struct drm_file *file_priv)
4211{
4212 struct drm_i915_gem_pin *args = data;
4213 struct drm_gem_object *obj;
4214 struct drm_i915_gem_object *obj_priv;
4215 int ret;
4216
Eric Anholt673a3942008-07-30 12:06:12 -07004217 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4218 if (obj == NULL) {
4219 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4220 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004221 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004222 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004223 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004224
Chris Wilson76c1dec2010-09-25 11:22:51 +01004225 ret = i915_mutex_lock_interruptible(dev);
4226 if (ret) {
4227 drm_gem_object_unreference_unlocked(obj);
4228 return ret;
4229 }
4230
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004231 if (obj_priv->madv != I915_MADV_WILLNEED) {
4232 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004233 drm_gem_object_unreference(obj);
4234 mutex_unlock(&dev->struct_mutex);
4235 return -EINVAL;
4236 }
4237
Jesse Barnes79e53942008-11-07 14:24:08 -08004238 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4239 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4240 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004241 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004242 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004243 return -EINVAL;
4244 }
4245
4246 obj_priv->user_pin_count++;
4247 obj_priv->pin_filp = file_priv;
4248 if (obj_priv->user_pin_count == 1) {
4249 ret = i915_gem_object_pin(obj, args->alignment);
4250 if (ret != 0) {
4251 drm_gem_object_unreference(obj);
4252 mutex_unlock(&dev->struct_mutex);
4253 return ret;
4254 }
Eric Anholt673a3942008-07-30 12:06:12 -07004255 }
4256
4257 /* XXX - flush the CPU caches for pinned objects
4258 * as the X server doesn't manage domains yet
4259 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004260 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004261 args->offset = obj_priv->gtt_offset;
4262 drm_gem_object_unreference(obj);
4263 mutex_unlock(&dev->struct_mutex);
4264
4265 return 0;
4266}
4267
4268int
4269i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4270 struct drm_file *file_priv)
4271{
4272 struct drm_i915_gem_pin *args = data;
4273 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004274 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004275 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004276
4277 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4278 if (obj == NULL) {
4279 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4280 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004281 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004282 }
4283
Daniel Vetter23010e42010-03-08 13:35:02 +01004284 obj_priv = to_intel_bo(obj);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004285
4286 ret = i915_mutex_lock_interruptible(dev);
4287 if (ret) {
4288 drm_gem_object_unreference_unlocked(obj);
4289 return ret;
4290 }
4291
Jesse Barnes79e53942008-11-07 14:24:08 -08004292 if (obj_priv->pin_filp != file_priv) {
4293 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4294 args->handle);
4295 drm_gem_object_unreference(obj);
4296 mutex_unlock(&dev->struct_mutex);
4297 return -EINVAL;
4298 }
4299 obj_priv->user_pin_count--;
4300 if (obj_priv->user_pin_count == 0) {
4301 obj_priv->pin_filp = NULL;
4302 i915_gem_object_unpin(obj);
4303 }
Eric Anholt673a3942008-07-30 12:06:12 -07004304
4305 drm_gem_object_unreference(obj);
4306 mutex_unlock(&dev->struct_mutex);
4307 return 0;
4308}
4309
4310int
4311i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4312 struct drm_file *file_priv)
4313{
4314 struct drm_i915_gem_busy *args = data;
4315 struct drm_gem_object *obj;
4316 struct drm_i915_gem_object *obj_priv;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004317 int ret;
4318
Eric Anholt673a3942008-07-30 12:06:12 -07004319 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4320 if (obj == NULL) {
4321 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4322 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004323 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004324 }
4325
Chris Wilson76c1dec2010-09-25 11:22:51 +01004326 ret = i915_mutex_lock_interruptible(dev);
4327 if (ret) {
4328 drm_gem_object_unreference_unlocked(obj);
4329 return ret;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004330 }
4331
Chris Wilson0be555b2010-08-04 15:36:30 +01004332 /* Count all active objects as busy, even if they are currently not used
4333 * by the gpu. Users of this interface expect objects to eventually
4334 * become non-busy without any further actions, therefore emit any
4335 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004336 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004337 obj_priv = to_intel_bo(obj);
4338 args->busy = obj_priv->active;
4339 if (args->busy) {
4340 /* Unconditionally flush objects, even when the gpu still uses this
4341 * object. Userspace calling this function indicates that it wants to
4342 * use this buffer rather sooner than later, so issuing the required
4343 * flush earlier is beneficial.
4344 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004345 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4346 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004347 obj_priv->ring,
4348 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004349
4350 /* Update the active list for the hardware's current position.
4351 * Otherwise this only updates on a delayed timer or when irqs
4352 * are actually unmasked, and our working set ends up being
4353 * larger than required.
4354 */
4355 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4356
4357 args->busy = obj_priv->active;
4358 }
Eric Anholt673a3942008-07-30 12:06:12 -07004359
4360 drm_gem_object_unreference(obj);
4361 mutex_unlock(&dev->struct_mutex);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004362 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004363}
4364
4365int
4366i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4367 struct drm_file *file_priv)
4368{
4369 return i915_gem_ring_throttle(dev, file_priv);
4370}
4371
Chris Wilson3ef94da2009-09-14 16:50:29 +01004372int
4373i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4374 struct drm_file *file_priv)
4375{
4376 struct drm_i915_gem_madvise *args = data;
4377 struct drm_gem_object *obj;
4378 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004379 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004380
4381 switch (args->madv) {
4382 case I915_MADV_DONTNEED:
4383 case I915_MADV_WILLNEED:
4384 break;
4385 default:
4386 return -EINVAL;
4387 }
4388
4389 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4390 if (obj == NULL) {
4391 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4392 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004393 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004394 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004395 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004396
Chris Wilson76c1dec2010-09-25 11:22:51 +01004397 ret = i915_mutex_lock_interruptible(dev);
4398 if (ret) {
4399 drm_gem_object_unreference_unlocked(obj);
4400 return ret;
4401 }
4402
Chris Wilson3ef94da2009-09-14 16:50:29 +01004403 if (obj_priv->pin_count) {
4404 drm_gem_object_unreference(obj);
4405 mutex_unlock(&dev->struct_mutex);
4406
4407 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4408 return -EINVAL;
4409 }
4410
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004411 if (obj_priv->madv != __I915_MADV_PURGED)
4412 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004413
Chris Wilson2d7ef392009-09-20 23:13:10 +01004414 /* if the object is no longer bound, discard its backing storage */
4415 if (i915_gem_object_is_purgeable(obj_priv) &&
4416 obj_priv->gtt_space == NULL)
4417 i915_gem_object_truncate(obj);
4418
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004419 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4420
Chris Wilson3ef94da2009-09-14 16:50:29 +01004421 drm_gem_object_unreference(obj);
4422 mutex_unlock(&dev->struct_mutex);
4423
4424 return 0;
4425}
4426
Daniel Vetterac52bc52010-04-09 19:05:06 +00004427struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4428 size_t size)
4429{
Chris Wilson73aa8082010-09-30 11:46:12 +01004430 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00004431 struct drm_i915_gem_object *obj;
4432
4433 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4434 if (obj == NULL)
4435 return NULL;
4436
4437 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4438 kfree(obj);
4439 return NULL;
4440 }
4441
Chris Wilson73aa8082010-09-30 11:46:12 +01004442 i915_gem_info_add_obj(dev_priv, size);
4443
Daniel Vetterc397b902010-04-09 19:05:07 +00004444 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4445 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4446
4447 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004448 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004449 obj->fence_reg = I915_FENCE_REG_NONE;
4450 INIT_LIST_HEAD(&obj->list);
4451 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004452 obj->madv = I915_MADV_WILLNEED;
4453
4454 trace_i915_gem_object_create(&obj->base);
4455
4456 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004457}
4458
Eric Anholt673a3942008-07-30 12:06:12 -07004459int i915_gem_init_object(struct drm_gem_object *obj)
4460{
Daniel Vetterc397b902010-04-09 19:05:07 +00004461 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004462
Eric Anholt673a3942008-07-30 12:06:12 -07004463 return 0;
4464}
4465
Chris Wilsonbe726152010-07-23 23:18:50 +01004466static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4467{
4468 struct drm_device *dev = obj->dev;
4469 drm_i915_private_t *dev_priv = dev->dev_private;
4470 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4471 int ret;
4472
4473 ret = i915_gem_object_unbind(obj);
4474 if (ret == -ERESTARTSYS) {
4475 list_move(&obj_priv->list,
4476 &dev_priv->mm.deferred_free_list);
4477 return;
4478 }
4479
4480 if (obj_priv->mmap_offset)
4481 i915_gem_free_mmap_offset(obj);
4482
4483 drm_gem_object_release(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +01004484 i915_gem_info_remove_obj(dev_priv, obj->size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004485
4486 kfree(obj_priv->page_cpu_valid);
4487 kfree(obj_priv->bit_17);
4488 kfree(obj_priv);
4489}
4490
Eric Anholt673a3942008-07-30 12:06:12 -07004491void i915_gem_free_object(struct drm_gem_object *obj)
4492{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004493 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004494 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004495
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004496 trace_i915_gem_object_destroy(obj);
4497
Eric Anholt673a3942008-07-30 12:06:12 -07004498 while (obj_priv->pin_count > 0)
4499 i915_gem_object_unpin(obj);
4500
Dave Airlie71acb5e2008-12-30 20:31:46 +10004501 if (obj_priv->phys_obj)
4502 i915_gem_detach_phys_object(dev, obj);
4503
Chris Wilsonbe726152010-07-23 23:18:50 +01004504 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004505}
4506
Jesse Barnes5669fca2009-02-17 15:13:31 -08004507int
Eric Anholt673a3942008-07-30 12:06:12 -07004508i915_gem_idle(struct drm_device *dev)
4509{
4510 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004511 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004512
Keith Packard6dbe2772008-10-14 21:41:13 -07004513 mutex_lock(&dev->struct_mutex);
4514
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004515 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004516 (dev_priv->render_ring.gem_object == NULL) ||
4517 (HAS_BSD(dev) &&
4518 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004519 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004520 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004521 }
Eric Anholt673a3942008-07-30 12:06:12 -07004522
Chris Wilson29105cc2010-01-07 10:39:13 +00004523 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004524 if (ret) {
4525 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004526 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004527 }
Eric Anholt673a3942008-07-30 12:06:12 -07004528
Chris Wilson29105cc2010-01-07 10:39:13 +00004529 /* Under UMS, be paranoid and evict. */
4530 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004531 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004532 if (ret) {
4533 mutex_unlock(&dev->struct_mutex);
4534 return ret;
4535 }
4536 }
4537
4538 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4539 * We need to replace this with a semaphore, or something.
4540 * And not confound mm.suspended!
4541 */
4542 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004543 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004544
4545 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004546 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004547
Keith Packard6dbe2772008-10-14 21:41:13 -07004548 mutex_unlock(&dev->struct_mutex);
4549
Chris Wilson29105cc2010-01-07 10:39:13 +00004550 /* Cancel the retire work handler, which should be idle now. */
4551 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4552
Eric Anholt673a3942008-07-30 12:06:12 -07004553 return 0;
4554}
4555
Jesse Barnese552eb72010-04-21 11:39:23 -07004556/*
4557 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4558 * over cache flushing.
4559 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004560static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004561i915_gem_init_pipe_control(struct drm_device *dev)
4562{
4563 drm_i915_private_t *dev_priv = dev->dev_private;
4564 struct drm_gem_object *obj;
4565 struct drm_i915_gem_object *obj_priv;
4566 int ret;
4567
Eric Anholt34dc4d42010-05-07 14:30:03 -07004568 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004569 if (obj == NULL) {
4570 DRM_ERROR("Failed to allocate seqno page\n");
4571 ret = -ENOMEM;
4572 goto err;
4573 }
4574 obj_priv = to_intel_bo(obj);
4575 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4576
4577 ret = i915_gem_object_pin(obj, 4096);
4578 if (ret)
4579 goto err_unref;
4580
4581 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4582 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4583 if (dev_priv->seqno_page == NULL)
4584 goto err_unpin;
4585
4586 dev_priv->seqno_obj = obj;
4587 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4588
4589 return 0;
4590
4591err_unpin:
4592 i915_gem_object_unpin(obj);
4593err_unref:
4594 drm_gem_object_unreference(obj);
4595err:
4596 return ret;
4597}
4598
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004599
4600static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004601i915_gem_cleanup_pipe_control(struct drm_device *dev)
4602{
4603 drm_i915_private_t *dev_priv = dev->dev_private;
4604 struct drm_gem_object *obj;
4605 struct drm_i915_gem_object *obj_priv;
4606
4607 obj = dev_priv->seqno_obj;
4608 obj_priv = to_intel_bo(obj);
4609 kunmap(obj_priv->pages[0]);
4610 i915_gem_object_unpin(obj);
4611 drm_gem_object_unreference(obj);
4612 dev_priv->seqno_obj = NULL;
4613
4614 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004615}
4616
Eric Anholt673a3942008-07-30 12:06:12 -07004617int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004618i915_gem_init_ringbuffer(struct drm_device *dev)
4619{
4620 drm_i915_private_t *dev_priv = dev->dev_private;
4621 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004622
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004623 if (HAS_PIPE_CONTROL(dev)) {
4624 ret = i915_gem_init_pipe_control(dev);
4625 if (ret)
4626 return ret;
4627 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004628
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004629 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004630 if (ret)
4631 goto cleanup_pipe_control;
4632
4633 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004634 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004635 if (ret)
4636 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004637 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004638
Chris Wilson6f392d5482010-08-07 11:01:22 +01004639 dev_priv->next_seqno = 1;
4640
Chris Wilson68f95ba2010-05-27 13:18:22 +01004641 return 0;
4642
4643cleanup_render_ring:
4644 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4645cleanup_pipe_control:
4646 if (HAS_PIPE_CONTROL(dev))
4647 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004648 return ret;
4649}
4650
4651void
4652i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4653{
4654 drm_i915_private_t *dev_priv = dev->dev_private;
4655
4656 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004657 if (HAS_BSD(dev))
4658 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004659 if (HAS_PIPE_CONTROL(dev))
4660 i915_gem_cleanup_pipe_control(dev);
4661}
4662
4663int
Eric Anholt673a3942008-07-30 12:06:12 -07004664i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4665 struct drm_file *file_priv)
4666{
4667 drm_i915_private_t *dev_priv = dev->dev_private;
4668 int ret;
4669
Jesse Barnes79e53942008-11-07 14:24:08 -08004670 if (drm_core_check_feature(dev, DRIVER_MODESET))
4671 return 0;
4672
Ben Gamariba1234d2009-09-14 17:48:47 -04004673 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004674 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004675 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004676 }
4677
Eric Anholt673a3942008-07-30 12:06:12 -07004678 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004679 dev_priv->mm.suspended = 0;
4680
4681 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004682 if (ret != 0) {
4683 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004684 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004685 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004686
Zou Nan hai852835f2010-05-21 09:08:56 +08004687 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004688 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004689 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4690 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004691 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004692 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004693 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004694
Chris Wilson5f353082010-06-07 14:03:03 +01004695 ret = drm_irq_install(dev);
4696 if (ret)
4697 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004698
Eric Anholt673a3942008-07-30 12:06:12 -07004699 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004700
4701cleanup_ringbuffer:
4702 mutex_lock(&dev->struct_mutex);
4703 i915_gem_cleanup_ringbuffer(dev);
4704 dev_priv->mm.suspended = 1;
4705 mutex_unlock(&dev->struct_mutex);
4706
4707 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004708}
4709
4710int
4711i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4712 struct drm_file *file_priv)
4713{
Jesse Barnes79e53942008-11-07 14:24:08 -08004714 if (drm_core_check_feature(dev, DRIVER_MODESET))
4715 return 0;
4716
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004717 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004718 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004719}
4720
4721void
4722i915_gem_lastclose(struct drm_device *dev)
4723{
4724 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004725
Eric Anholte806b492009-01-22 09:56:58 -08004726 if (drm_core_check_feature(dev, DRIVER_MODESET))
4727 return;
4728
Keith Packard6dbe2772008-10-14 21:41:13 -07004729 ret = i915_gem_idle(dev);
4730 if (ret)
4731 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004732}
4733
4734void
4735i915_gem_load(struct drm_device *dev)
4736{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004737 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004738 drm_i915_private_t *dev_priv = dev->dev_private;
4739
Eric Anholt673a3942008-07-30 12:06:12 -07004740 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004741 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004742 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004743 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004744 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004745 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004746 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4747 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004748 if (HAS_BSD(dev)) {
4749 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4750 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4751 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004752 for (i = 0; i < 16; i++)
4753 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004754 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4755 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004756 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004757 spin_lock(&shrink_list_lock);
4758 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4759 spin_unlock(&shrink_list_lock);
4760
Dave Airlie94400122010-07-20 13:15:31 +10004761 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4762 if (IS_GEN3(dev)) {
4763 u32 tmp = I915_READ(MI_ARB_STATE);
4764 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4765 /* arb state is a masked write, so set bit + bit in mask */
4766 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4767 I915_WRITE(MI_ARB_STATE, tmp);
4768 }
4769 }
4770
Jesse Barnesde151cf2008-11-12 10:03:55 -08004771 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004772 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4773 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004774
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004775 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004776 dev_priv->num_fence_regs = 16;
4777 else
4778 dev_priv->num_fence_regs = 8;
4779
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004780 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004781 switch (INTEL_INFO(dev)->gen) {
4782 case 6:
4783 for (i = 0; i < 16; i++)
4784 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4785 break;
4786 case 5:
4787 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004788 for (i = 0; i < 16; i++)
4789 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004790 break;
4791 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004792 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4793 for (i = 0; i < 8; i++)
4794 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004795 case 2:
4796 for (i = 0; i < 8; i++)
4797 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4798 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004799 }
Eric Anholt673a3942008-07-30 12:06:12 -07004800 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004801 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004802}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004803
4804/*
4805 * Create a physically contiguous memory object for this object
4806 * e.g. for cursor + overlay regs
4807 */
Chris Wilson995b6762010-08-20 13:23:26 +01004808static int i915_gem_init_phys_object(struct drm_device *dev,
4809 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004810{
4811 drm_i915_private_t *dev_priv = dev->dev_private;
4812 struct drm_i915_gem_phys_object *phys_obj;
4813 int ret;
4814
4815 if (dev_priv->mm.phys_objs[id - 1] || !size)
4816 return 0;
4817
Eric Anholt9a298b22009-03-24 12:23:04 -07004818 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004819 if (!phys_obj)
4820 return -ENOMEM;
4821
4822 phys_obj->id = id;
4823
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004824 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004825 if (!phys_obj->handle) {
4826 ret = -ENOMEM;
4827 goto kfree_obj;
4828 }
4829#ifdef CONFIG_X86
4830 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4831#endif
4832
4833 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4834
4835 return 0;
4836kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004837 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004838 return ret;
4839}
4840
Chris Wilson995b6762010-08-20 13:23:26 +01004841static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004842{
4843 drm_i915_private_t *dev_priv = dev->dev_private;
4844 struct drm_i915_gem_phys_object *phys_obj;
4845
4846 if (!dev_priv->mm.phys_objs[id - 1])
4847 return;
4848
4849 phys_obj = dev_priv->mm.phys_objs[id - 1];
4850 if (phys_obj->cur_obj) {
4851 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4852 }
4853
4854#ifdef CONFIG_X86
4855 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4856#endif
4857 drm_pci_free(dev, phys_obj->handle);
4858 kfree(phys_obj);
4859 dev_priv->mm.phys_objs[id - 1] = NULL;
4860}
4861
4862void i915_gem_free_all_phys_object(struct drm_device *dev)
4863{
4864 int i;
4865
Dave Airlie260883c2009-01-22 17:58:49 +10004866 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004867 i915_gem_free_phys_object(dev, i);
4868}
4869
4870void i915_gem_detach_phys_object(struct drm_device *dev,
4871 struct drm_gem_object *obj)
4872{
4873 struct drm_i915_gem_object *obj_priv;
4874 int i;
4875 int ret;
4876 int page_count;
4877
Daniel Vetter23010e42010-03-08 13:35:02 +01004878 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004879 if (!obj_priv->phys_obj)
4880 return;
4881
Chris Wilson4bdadb92010-01-27 13:36:32 +00004882 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004883 if (ret)
4884 goto out;
4885
4886 page_count = obj->size / PAGE_SIZE;
4887
4888 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004889 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004890 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4891
4892 memcpy(dst, src, PAGE_SIZE);
4893 kunmap_atomic(dst, KM_USER0);
4894 }
Eric Anholt856fa192009-03-19 14:10:50 -07004895 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004896 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004897
4898 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004899out:
4900 obj_priv->phys_obj->cur_obj = NULL;
4901 obj_priv->phys_obj = NULL;
4902}
4903
4904int
4905i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004906 struct drm_gem_object *obj,
4907 int id,
4908 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004909{
4910 drm_i915_private_t *dev_priv = dev->dev_private;
4911 struct drm_i915_gem_object *obj_priv;
4912 int ret = 0;
4913 int page_count;
4914 int i;
4915
4916 if (id > I915_MAX_PHYS_OBJECT)
4917 return -EINVAL;
4918
Daniel Vetter23010e42010-03-08 13:35:02 +01004919 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004920
4921 if (obj_priv->phys_obj) {
4922 if (obj_priv->phys_obj->id == id)
4923 return 0;
4924 i915_gem_detach_phys_object(dev, obj);
4925 }
4926
Dave Airlie71acb5e2008-12-30 20:31:46 +10004927 /* create a new object */
4928 if (!dev_priv->mm.phys_objs[id - 1]) {
4929 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004930 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004931 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004932 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004933 goto out;
4934 }
4935 }
4936
4937 /* bind to the object */
4938 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4939 obj_priv->phys_obj->cur_obj = obj;
4940
Chris Wilson4bdadb92010-01-27 13:36:32 +00004941 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004942 if (ret) {
4943 DRM_ERROR("failed to get page list\n");
4944 goto out;
4945 }
4946
4947 page_count = obj->size / PAGE_SIZE;
4948
4949 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004950 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004951 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4952
4953 memcpy(dst, src, PAGE_SIZE);
4954 kunmap_atomic(src, KM_USER0);
4955 }
4956
Chris Wilsond78b47b2009-06-17 21:52:49 +01004957 i915_gem_object_put_pages(obj);
4958
Dave Airlie71acb5e2008-12-30 20:31:46 +10004959 return 0;
4960out:
4961 return ret;
4962}
4963
4964static int
4965i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4966 struct drm_i915_gem_pwrite *args,
4967 struct drm_file *file_priv)
4968{
Daniel Vetter23010e42010-03-08 13:35:02 +01004969 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004970 void *obj_addr;
4971 int ret;
4972 char __user *user_data;
4973
4974 user_data = (char __user *) (uintptr_t) args->data_ptr;
4975 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4976
Zhao Yakui44d98a62009-10-09 11:39:40 +08004977 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004978 ret = copy_from_user(obj_addr, user_data, args->size);
4979 if (ret)
4980 return -EFAULT;
4981
4982 drm_agp_chipset_flush(dev);
4983 return 0;
4984}
Eric Anholtb9624422009-06-03 07:27:35 +00004985
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004986void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004987{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004988 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004989
4990 /* Clean up our request list when the client is going away, so that
4991 * later retire_requests won't dereference our soon-to-be-gone
4992 * file_priv.
4993 */
Chris Wilson1c255952010-09-26 11:03:27 +01004994 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004995 while (!list_empty(&file_priv->mm.request_list)) {
4996 struct drm_i915_gem_request *request;
4997
4998 request = list_first_entry(&file_priv->mm.request_list,
4999 struct drm_i915_gem_request,
5000 client_list);
5001 list_del(&request->client_list);
5002 request->file_priv = NULL;
5003 }
Chris Wilson1c255952010-09-26 11:03:27 +01005004 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005005}
Chris Wilson31169712009-09-14 16:50:28 +01005006
Chris Wilson31169712009-09-14 16:50:28 +01005007static int
Chris Wilson1637ef42010-04-20 17:10:35 +01005008i915_gpu_is_active(struct drm_device *dev)
5009{
5010 drm_i915_private_t *dev_priv = dev->dev_private;
5011 int lists_empty;
5012
Chris Wilson1637ef42010-04-20 17:10:35 +01005013 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08005014 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08005015 if (HAS_BSD(dev))
5016 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01005017
5018 return !lists_empty;
5019}
5020
5021static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10005022i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01005023{
5024 drm_i915_private_t *dev_priv, *next_dev;
5025 struct drm_i915_gem_object *obj_priv, *next_obj;
5026 int cnt = 0;
5027 int would_deadlock = 1;
5028
5029 /* "fast-path" to count number of available objects */
5030 if (nr_to_scan == 0) {
5031 spin_lock(&shrink_list_lock);
5032 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5033 struct drm_device *dev = dev_priv->dev;
5034
5035 if (mutex_trylock(&dev->struct_mutex)) {
5036 list_for_each_entry(obj_priv,
5037 &dev_priv->mm.inactive_list,
5038 list)
5039 cnt++;
5040 mutex_unlock(&dev->struct_mutex);
5041 }
5042 }
5043 spin_unlock(&shrink_list_lock);
5044
5045 return (cnt / 100) * sysctl_vfs_cache_pressure;
5046 }
5047
5048 spin_lock(&shrink_list_lock);
5049
Chris Wilson1637ef42010-04-20 17:10:35 +01005050rescan:
Chris Wilson31169712009-09-14 16:50:28 +01005051 /* first scan for clean buffers */
5052 list_for_each_entry_safe(dev_priv, next_dev,
5053 &shrink_list, mm.shrink_list) {
5054 struct drm_device *dev = dev_priv->dev;
5055
5056 if (! mutex_trylock(&dev->struct_mutex))
5057 continue;
5058
5059 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01005060 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08005061
Chris Wilson31169712009-09-14 16:50:28 +01005062 list_for_each_entry_safe(obj_priv, next_obj,
5063 &dev_priv->mm.inactive_list,
5064 list) {
5065 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005066 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005067 if (--nr_to_scan <= 0)
5068 break;
5069 }
5070 }
5071
5072 spin_lock(&shrink_list_lock);
5073 mutex_unlock(&dev->struct_mutex);
5074
Chris Wilson963b4832009-09-20 23:03:54 +01005075 would_deadlock = 0;
5076
Chris Wilson31169712009-09-14 16:50:28 +01005077 if (nr_to_scan <= 0)
5078 break;
5079 }
5080
5081 /* second pass, evict/count anything still on the inactive list */
5082 list_for_each_entry_safe(dev_priv, next_dev,
5083 &shrink_list, mm.shrink_list) {
5084 struct drm_device *dev = dev_priv->dev;
5085
5086 if (! mutex_trylock(&dev->struct_mutex))
5087 continue;
5088
5089 spin_unlock(&shrink_list_lock);
5090
5091 list_for_each_entry_safe(obj_priv, next_obj,
5092 &dev_priv->mm.inactive_list,
5093 list) {
5094 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005095 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005096 nr_to_scan--;
5097 } else
5098 cnt++;
5099 }
5100
5101 spin_lock(&shrink_list_lock);
5102 mutex_unlock(&dev->struct_mutex);
5103
5104 would_deadlock = 0;
5105 }
5106
Chris Wilson1637ef42010-04-20 17:10:35 +01005107 if (nr_to_scan) {
5108 int active = 0;
5109
5110 /*
5111 * We are desperate for pages, so as a last resort, wait
5112 * for the GPU to finish and discard whatever we can.
5113 * This has a dramatic impact to reduce the number of
5114 * OOM-killer events whilst running the GPU aggressively.
5115 */
5116 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5117 struct drm_device *dev = dev_priv->dev;
5118
5119 if (!mutex_trylock(&dev->struct_mutex))
5120 continue;
5121
5122 spin_unlock(&shrink_list_lock);
5123
5124 if (i915_gpu_is_active(dev)) {
5125 i915_gpu_idle(dev);
5126 active++;
5127 }
5128
5129 spin_lock(&shrink_list_lock);
5130 mutex_unlock(&dev->struct_mutex);
5131 }
5132
5133 if (active)
5134 goto rescan;
5135 }
5136
Chris Wilson31169712009-09-14 16:50:28 +01005137 spin_unlock(&shrink_list_lock);
5138
5139 if (would_deadlock)
5140 return -1;
5141 else if (cnt > 0)
5142 return (cnt / 100) * sysctl_vfs_cache_pressure;
5143 else
5144 return 0;
5145}
5146
5147static struct shrinker shrinker = {
5148 .shrink = i915_gem_shrink,
5149 .seeks = DEFAULT_SEEKS,
5150};
5151
5152__init void
5153i915_gem_shrinker_init(void)
5154{
5155 register_shrinker(&shrinker);
5156}
5157
5158__exit void
5159i915_gem_shrinker_exit(void)
5160{
5161 unregister_shrinker(&shrinker);
5162}