blob: 7d20f629cc3284b6554c01be9335eaf929e3e1a8 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020048#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070049#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090051#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052
Joerg Roedel078e1ee2012-09-26 12:44:43 +020053#include "irq_remapping.h"
54
Fenghua Yu5b6985c2008-10-16 18:02:32 -070055#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000059#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070061#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080070#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071
David Woodhouse2ebe3152009-09-19 07:34:04 -070072#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070080
Robin Murphy1b722502015-01-12 17:51:15 +000081/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
Mark McLoughlinf27be032008-11-20 15:49:43 +000084#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070085#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070086#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
186
187/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000188 * 0: Present
189 * 1-11: Reserved
190 * 12-63: Context Ptr (12 - (haw-1))
191 * 64-127: Reserved
192 */
193struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000194 u64 lo;
195 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196};
197#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000198
Joerg Roedel091d42e2015-06-12 11:56:10 +0200199/*
200 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
201 * if marked present.
202 */
203static phys_addr_t root_entry_lctp(struct root_entry *re)
204{
205 if (!(re->lo & 1))
206 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000207
Joerg Roedel091d42e2015-06-12 11:56:10 +0200208 return re->lo & VTD_PAGE_MASK;
209}
210
211/*
212 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
213 * if marked present.
214 */
215static phys_addr_t root_entry_uctp(struct root_entry *re)
216{
217 if (!(re->hi & 1))
218 return 0;
219
220 return re->hi & VTD_PAGE_MASK;
221}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000222/*
223 * low 64 bits:
224 * 0: present
225 * 1: fault processing disable
226 * 2-3: translation type
227 * 12-63: address space root
228 * high 64 bits:
229 * 0-2: address width
230 * 3-6: aval
231 * 8-23: domain id
232 */
233struct context_entry {
234 u64 lo;
235 u64 hi;
236};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000237
Joerg Roedelcf484d02015-06-12 12:21:46 +0200238static inline void context_clear_pasid_enable(struct context_entry *context)
239{
240 context->lo &= ~(1ULL << 11);
241}
242
243static inline bool context_pasid_enabled(struct context_entry *context)
244{
245 return !!(context->lo & (1ULL << 11));
246}
247
248static inline void context_set_copied(struct context_entry *context)
249{
250 context->hi |= (1ull << 3);
251}
252
253static inline bool context_copied(struct context_entry *context)
254{
255 return !!(context->hi & (1ULL << 3));
256}
257
258static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000259{
260 return (context->lo & 1);
261}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200262
263static inline bool context_present(struct context_entry *context)
264{
265 return context_pasid_enabled(context) ?
266 __context_present(context) :
267 __context_present(context) && !context_copied(context);
268}
269
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000270static inline void context_set_present(struct context_entry *context)
271{
272 context->lo |= 1;
273}
274
275static inline void context_set_fault_enable(struct context_entry *context)
276{
277 context->lo &= (((u64)-1) << 2) | 1;
278}
279
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000280static inline void context_set_translation_type(struct context_entry *context,
281 unsigned long value)
282{
283 context->lo &= (((u64)-1) << 4) | 3;
284 context->lo |= (value & 3) << 2;
285}
286
287static inline void context_set_address_root(struct context_entry *context,
288 unsigned long value)
289{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800290 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000291 context->lo |= value & VTD_PAGE_MASK;
292}
293
294static inline void context_set_address_width(struct context_entry *context,
295 unsigned long value)
296{
297 context->hi |= value & 7;
298}
299
300static inline void context_set_domain_id(struct context_entry *context,
301 unsigned long value)
302{
303 context->hi |= (value & ((1 << 16) - 1)) << 8;
304}
305
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200306static inline int context_domain_id(struct context_entry *c)
307{
308 return((c->hi >> 8) & 0xffff);
309}
310
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000311static inline void context_clear_entry(struct context_entry *context)
312{
313 context->lo = 0;
314 context->hi = 0;
315}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000316
Mark McLoughlin622ba122008-11-20 15:49:46 +0000317/*
318 * 0: readable
319 * 1: writable
320 * 2-6: reserved
321 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800322 * 8-10: available
323 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000324 * 12-63: Host physcial address
325 */
326struct dma_pte {
327 u64 val;
328};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000329
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000330static inline void dma_clear_pte(struct dma_pte *pte)
331{
332 pte->val = 0;
333}
334
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000335static inline u64 dma_pte_addr(struct dma_pte *pte)
336{
David Woodhousec85994e2009-07-01 19:21:24 +0100337#ifdef CONFIG_64BIT
338 return pte->val & VTD_PAGE_MASK;
339#else
340 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100341 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100342#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343}
344
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000345static inline bool dma_pte_present(struct dma_pte *pte)
346{
347 return (pte->val & 3) != 0;
348}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000349
Allen Kay4399c8b2011-10-14 12:32:46 -0700350static inline bool dma_pte_superpage(struct dma_pte *pte)
351{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200352 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700353}
354
David Woodhouse75e6bf92009-07-02 11:21:16 +0100355static inline int first_pte_in_page(struct dma_pte *pte)
356{
357 return !((unsigned long)pte & ~VTD_PAGE_MASK);
358}
359
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700360/*
361 * This domain is a statically identity mapping domain.
362 * 1. This domain creats a static 1:1 mapping to all usable memory.
363 * 2. It maps to each iommu if successful.
364 * 3. Each iommu mapps to this domain if successful.
365 */
David Woodhouse19943b02009-08-04 16:19:20 +0100366static struct dmar_domain *si_domain;
367static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700368
Joerg Roedel28ccce02015-07-21 14:45:31 +0200369/*
370 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800371 * across iommus may be owned in one domain, e.g. kvm guest.
372 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800373#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800374
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800376#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700377
Joerg Roedel29a27712015-07-21 17:17:12 +0200378#define for_each_domain_iommu(idx, domain) \
379 for (idx = 0; idx < g_num_of_iommus; idx++) \
380 if (domain->iommu_refcnt[idx])
381
Mark McLoughlin99126f72008-11-20 15:49:47 +0000382struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700383 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200384
385 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
386 /* Refcount of devices per iommu */
387
Mark McLoughlin99126f72008-11-20 15:49:47 +0000388
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200389 u16 iommu_did[DMAR_UNITS_SUPPORTED];
390 /* Domain ids per IOMMU. Use u16 since
391 * domain ids are 16 bit wide according
392 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393
Omer Peleg0824c592016-04-20 19:03:35 +0300394 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100395 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 struct iova_domain iovad; /* iova's that belong to this domain */
397
398 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000399 int gaw; /* max guest address width */
400
401 /* adjusted guest address width, 0 is level 2 30-bit */
402 int agaw;
403
Weidong Han3b5410e2008-12-08 09:17:15 +0800404 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800405
406 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800407 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800408 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100409 int iommu_superpage;/* Level of superpages supported:
410 0 == 4KiB (no superpages), 1 == 2MiB,
411 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800412 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100413
414 struct iommu_domain domain; /* generic domain data structure for
415 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000416};
417
Mark McLoughlina647dac2008-11-20 15:49:48 +0000418/* PCI domain-device relationship */
419struct device_domain_info {
420 struct list_head link; /* link to domain siblings */
421 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100422 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000423 u8 devfn; /* PCI devfn number */
Jacob Paneada1b22018-06-07 09:56:59 -0700424 u16 pfsid; /* SRIOV physical function source ID */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100425 u8 pasid_supported:3;
426 u8 pasid_enabled:1;
427 u8 pri_supported:1;
428 u8 pri_enabled:1;
429 u8 ats_supported:1;
430 u8 ats_enabled:1;
431 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000432 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800433 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000434 struct dmar_domain *domain; /* pointer to domain */
435};
436
Jiang Liub94e4112014-02-19 14:07:25 +0800437struct dmar_rmrr_unit {
438 struct list_head list; /* list of rmrr units */
439 struct acpi_dmar_header *hdr; /* ACPI header */
440 u64 base_address; /* reserved base address*/
441 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000442 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800443 int devices_cnt; /* target device count */
444};
445
446struct dmar_atsr_unit {
447 struct list_head list; /* list of ATSR units */
448 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000449 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800450 int devices_cnt; /* target device count */
451 u8 include_all:1; /* include all ports */
452};
453
454static LIST_HEAD(dmar_atsr_units);
455static LIST_HEAD(dmar_rmrr_units);
456
457#define for_each_rmrr_units(rmrr) \
458 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
459
mark gross5e0d2a62008-03-04 15:22:08 -0800460static void flush_unmaps_timeout(unsigned long data);
461
Omer Peleg314f1dc2016-04-20 11:32:45 +0300462struct deferred_flush_entry {
Omer Peleg2aac6302016-04-20 11:33:57 +0300463 unsigned long iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +0300464 unsigned long nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +0300465 struct dmar_domain *domain;
466 struct page *freelist;
mark gross80b20dd2008-04-18 13:53:58 -0700467};
468
Omer Peleg314f1dc2016-04-20 11:32:45 +0300469#define HIGH_WATER_MARK 250
470struct deferred_flush_table {
471 int next;
472 struct deferred_flush_entry entries[HIGH_WATER_MARK];
473};
474
Omer Pelegaa473242016-04-20 11:33:02 +0300475struct deferred_flush_data {
476 spinlock_t lock;
477 int timer_on;
478 struct timer_list timer;
479 long size;
480 struct deferred_flush_table *tables;
481};
482
483DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
mark gross80b20dd2008-04-18 13:53:58 -0700484
mark gross5e0d2a62008-03-04 15:22:08 -0800485/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800486static int g_num_of_iommus;
487
Jiang Liu92d03cc2014-02-19 14:07:28 +0800488static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700489static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200490static void dmar_remove_one_dev_info(struct dmar_domain *domain,
491 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200492static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200493static void domain_context_clear(struct intel_iommu *iommu,
494 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800495static int domain_detach_iommu(struct dmar_domain *domain,
496 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700497
Suresh Siddhad3f13812011-08-23 17:05:25 -0700498#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800499int dmar_disabled = 0;
500#else
501int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700502#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800503
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200504int intel_iommu_enabled = 0;
505EXPORT_SYMBOL_GPL(intel_iommu_enabled);
506
David Woodhouse2d9e6672010-06-15 10:57:57 +0100507static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700508static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800509static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100510static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100511static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100512static int intel_iommu_pasid28;
513static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100514
David Woodhouseae853dd2015-09-09 11:58:59 +0100515#define IDENTMAP_ALL 1
516#define IDENTMAP_GFX 2
517#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100518
David Woodhoused42fde72015-10-24 21:33:01 +0200519/* Broadwell and Skylake have broken ECS support — normal so-called "second
520 * level" translation of DMA requests-without-PASID doesn't actually happen
521 * unless you also set the NESTE bit in an extended context-entry. Which of
522 * course means that SVM doesn't work because it's trying to do nested
523 * translation of the physical addresses it finds in the process page tables,
524 * through the IOVA->phys mapping found in the "second level" page tables.
525 *
526 * The VT-d specification was retroactively changed to change the definition
527 * of the capability bits and pretend that Broadwell/Skylake never happened...
528 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
529 * for some reason it was the PASID capability bit which was redefined (from
530 * bit 28 on BDW/SKL to bit 40 in future).
531 *
532 * So our test for ECS needs to eschew those implementations which set the old
533 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
534 * Unless we are working around the 'pasid28' limitations, that is, by putting
535 * the device into passthrough mode for normal DMA and thus masking the bug.
536 */
David Woodhousec83b2f22015-06-12 10:15:49 +0100537#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
David Woodhoused42fde72015-10-24 21:33:01 +0200538 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
539/* PASID support is thus enabled if ECS is enabled and *either* of the old
540 * or new capability bits are set. */
541#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
542 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700543
David Woodhousec0771df2011-10-14 20:59:46 +0100544int intel_iommu_gfx_mapped;
545EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
546
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700547#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
548static DEFINE_SPINLOCK(device_domain_lock);
549static LIST_HEAD(device_domain_list);
550
Thierry Redingb22f6432014-06-27 09:03:12 +0200551static const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100552
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200553static bool translation_pre_enabled(struct intel_iommu *iommu)
554{
555 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
556}
557
Joerg Roedel091d42e2015-06-12 11:56:10 +0200558static void clear_translation_pre_enabled(struct intel_iommu *iommu)
559{
560 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
561}
562
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200563static void init_translation_status(struct intel_iommu *iommu)
564{
565 u32 gsts;
566
567 gsts = readl(iommu->reg + DMAR_GSTS_REG);
568 if (gsts & DMA_GSTS_TES)
569 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
570}
571
Joerg Roedel00a77de2015-03-26 13:43:08 +0100572/* Convert generic 'struct iommu_domain to private struct dmar_domain */
573static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
574{
575 return container_of(dom, struct dmar_domain, domain);
576}
577
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700578static int __init intel_iommu_setup(char *str)
579{
580 if (!str)
581 return -EINVAL;
582 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800583 if (!strncmp(str, "on", 2)) {
584 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200585 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800586 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700587 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200588 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700589 } else if (!strncmp(str, "igfx_off", 8)) {
590 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200591 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700592 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200593 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700594 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800595 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200596 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800597 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100598 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200599 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100600 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100601 } else if (!strncmp(str, "ecs_off", 7)) {
602 printk(KERN_INFO
603 "Intel-IOMMU: disable extended context table support\n");
604 intel_iommu_ecs = 0;
David Woodhouseae853dd2015-09-09 11:58:59 +0100605 } else if (!strncmp(str, "pasid28", 7)) {
606 printk(KERN_INFO
607 "Intel-IOMMU: enable pre-production PASID support\n");
608 intel_iommu_pasid28 = 1;
609 iommu_identity_mapping |= IDENTMAP_GFX;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700610 }
611
612 str += strcspn(str, ",");
613 while (*str == ',')
614 str++;
615 }
616 return 0;
617}
618__setup("intel_iommu=", intel_iommu_setup);
619
620static struct kmem_cache *iommu_domain_cache;
621static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700622
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200623static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
624{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200625 struct dmar_domain **domains;
626 int idx = did >> 8;
627
628 domains = iommu->domains[idx];
629 if (!domains)
630 return NULL;
631
632 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200633}
634
635static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
636 struct dmar_domain *domain)
637{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200638 struct dmar_domain **domains;
639 int idx = did >> 8;
640
641 if (!iommu->domains[idx]) {
642 size_t size = 256 * sizeof(struct dmar_domain *);
643 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
644 }
645
646 domains = iommu->domains[idx];
647 if (WARN_ON(!domains))
648 return;
649 else
650 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200651}
652
Suresh Siddha4c923d42009-10-02 11:01:24 -0700653static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700654{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700655 struct page *page;
656 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700657
Suresh Siddha4c923d42009-10-02 11:01:24 -0700658 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
659 if (page)
660 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700661 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700662}
663
664static inline void free_pgtable_page(void *vaddr)
665{
666 free_page((unsigned long)vaddr);
667}
668
669static inline void *alloc_domain_mem(void)
670{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900671 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700672}
673
Kay, Allen M38717942008-09-09 18:37:29 +0300674static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700675{
676 kmem_cache_free(iommu_domain_cache, vaddr);
677}
678
679static inline void * alloc_devinfo_mem(void)
680{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900681 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700682}
683
684static inline void free_devinfo_mem(void *vaddr)
685{
686 kmem_cache_free(iommu_devinfo_cache, vaddr);
687}
688
Jiang Liuab8dfe22014-07-11 14:19:27 +0800689static inline int domain_type_is_vm(struct dmar_domain *domain)
690{
691 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
692}
693
Joerg Roedel28ccce02015-07-21 14:45:31 +0200694static inline int domain_type_is_si(struct dmar_domain *domain)
695{
696 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
697}
698
Jiang Liuab8dfe22014-07-11 14:19:27 +0800699static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
700{
701 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
702 DOMAIN_FLAG_STATIC_IDENTITY);
703}
Weidong Han1b573682008-12-08 15:34:06 +0800704
Jiang Liu162d1b12014-07-11 14:19:35 +0800705static inline int domain_pfn_supported(struct dmar_domain *domain,
706 unsigned long pfn)
707{
708 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
709
710 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
711}
712
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700713static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800714{
715 unsigned long sagaw;
716 int agaw = -1;
717
718 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700719 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800720 agaw >= 0; agaw--) {
721 if (test_bit(agaw, &sagaw))
722 break;
723 }
724
725 return agaw;
726}
727
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700728/*
729 * Calculate max SAGAW for each iommu.
730 */
731int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
732{
733 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
734}
735
736/*
737 * calculate agaw for each iommu.
738 * "SAGAW" may be different across iommus, use a default agaw, and
739 * get a supported less agaw for iommus that don't support the default agaw.
740 */
741int iommu_calculate_agaw(struct intel_iommu *iommu)
742{
743 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
744}
745
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700746/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800747static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
748{
749 int iommu_id;
750
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700751 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800752 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200753 for_each_domain_iommu(iommu_id, domain)
754 break;
755
Weidong Han8c11e792008-12-08 15:29:22 +0800756 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
757 return NULL;
758
759 return g_iommus[iommu_id];
760}
761
Weidong Han8e6040972008-12-08 15:49:06 +0800762static void domain_update_iommu_coherency(struct dmar_domain *domain)
763{
David Woodhoused0501962014-03-11 17:10:29 -0700764 struct dmar_drhd_unit *drhd;
765 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100766 bool found = false;
767 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800768
David Woodhoused0501962014-03-11 17:10:29 -0700769 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800770
Joerg Roedel29a27712015-07-21 17:17:12 +0200771 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100772 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800773 if (!ecap_coherent(g_iommus[i]->ecap)) {
774 domain->iommu_coherency = 0;
775 break;
776 }
Weidong Han8e6040972008-12-08 15:49:06 +0800777 }
David Woodhoused0501962014-03-11 17:10:29 -0700778 if (found)
779 return;
780
781 /* No hardware attached; use lowest common denominator */
782 rcu_read_lock();
783 for_each_active_iommu(iommu, drhd) {
784 if (!ecap_coherent(iommu->ecap)) {
785 domain->iommu_coherency = 0;
786 break;
787 }
788 }
789 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800790}
791
Jiang Liu161f6932014-07-11 14:19:37 +0800792static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100793{
Allen Kay8140a952011-10-14 12:32:17 -0700794 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800795 struct intel_iommu *iommu;
796 int ret = 1;
797
798 rcu_read_lock();
799 for_each_active_iommu(iommu, drhd) {
800 if (iommu != skip) {
801 if (!ecap_sc_support(iommu->ecap)) {
802 ret = 0;
803 break;
804 }
805 }
806 }
807 rcu_read_unlock();
808
809 return ret;
810}
811
812static int domain_update_iommu_superpage(struct intel_iommu *skip)
813{
814 struct dmar_drhd_unit *drhd;
815 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700816 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100817
818 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800819 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100820 }
821
Allen Kay8140a952011-10-14 12:32:17 -0700822 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800823 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700824 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800825 if (iommu != skip) {
826 mask &= cap_super_page_val(iommu->cap);
827 if (!mask)
828 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100829 }
830 }
Jiang Liu0e242612014-02-19 14:07:34 +0800831 rcu_read_unlock();
832
Jiang Liu161f6932014-07-11 14:19:37 +0800833 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100834}
835
Sheng Yang58c610b2009-03-18 15:33:05 +0800836/* Some capabilities may be different across iommus */
837static void domain_update_iommu_cap(struct dmar_domain *domain)
838{
839 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800840 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
841 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800842}
843
David Woodhouse03ecc322015-02-13 14:35:21 +0000844static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
845 u8 bus, u8 devfn, int alloc)
846{
847 struct root_entry *root = &iommu->root_entry[bus];
848 struct context_entry *context;
849 u64 *entry;
850
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200851 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100852 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000853 if (devfn >= 0x80) {
854 devfn -= 0x80;
855 entry = &root->hi;
856 }
857 devfn *= 2;
858 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000859 if (*entry & 1)
860 context = phys_to_virt(*entry & VTD_PAGE_MASK);
861 else {
862 unsigned long phy_addr;
863 if (!alloc)
864 return NULL;
865
866 context = alloc_pgtable_page(iommu->node);
867 if (!context)
868 return NULL;
869
870 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
871 phy_addr = virt_to_phys((void *)context);
872 *entry = phy_addr | 1;
873 __iommu_flush_cache(iommu, entry, sizeof(*entry));
874 }
875 return &context[devfn];
876}
877
David Woodhouse4ed6a542015-05-11 14:59:20 +0100878static int iommu_dummy(struct device *dev)
879{
880 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
881}
882
David Woodhouse156baca2014-03-09 14:00:57 -0700883static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800884{
885 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800886 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700887 struct device *tmp;
888 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800889 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800890 int i;
891
David Woodhouse4ed6a542015-05-11 14:59:20 +0100892 if (iommu_dummy(dev))
893 return NULL;
894
David Woodhouse156baca2014-03-09 14:00:57 -0700895 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700896 struct pci_dev *pf_pdev;
897
David Woodhouse156baca2014-03-09 14:00:57 -0700898 pdev = to_pci_dev(dev);
Ashok Raj1c387182016-10-21 15:32:05 -0700899 /* VFs aren't listed in scope tables; we need to look up
900 * the PF instead to find the IOMMU. */
901 pf_pdev = pci_physfn(pdev);
902 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700903 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100904 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700905 dev = &ACPI_COMPANION(dev)->dev;
906
Jiang Liu0e242612014-02-19 14:07:34 +0800907 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800908 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700909 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100910 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800911
Jiang Liub683b232014-02-19 14:07:32 +0800912 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700913 drhd->devices_cnt, i, tmp) {
914 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700915 /* For a VF use its original BDF# not that of the PF
916 * which we used for the IOMMU lookup. Strictly speaking
917 * we could do this for all PCI devices; we only need to
918 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen352c0212017-03-01 21:02:50 +0100919 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700920 goto got_pdev;
921
David Woodhouse156baca2014-03-09 14:00:57 -0700922 *bus = drhd->devices[i].bus;
923 *devfn = drhd->devices[i].devfn;
924 goto out;
925 }
926
927 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000928 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700929
930 ptmp = to_pci_dev(tmp);
931 if (ptmp->subordinate &&
932 ptmp->subordinate->number <= pdev->bus->number &&
933 ptmp->subordinate->busn_res.end >= pdev->bus->number)
934 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100935 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800936
David Woodhouse156baca2014-03-09 14:00:57 -0700937 if (pdev && drhd->include_all) {
938 got_pdev:
939 *bus = pdev->bus->number;
940 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800941 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700942 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800943 }
Jiang Liub683b232014-02-19 14:07:32 +0800944 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700945 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800946 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800947
Jiang Liub683b232014-02-19 14:07:32 +0800948 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800949}
950
Weidong Han5331fe62008-12-08 23:00:00 +0800951static void domain_flush_cache(struct dmar_domain *domain,
952 void *addr, int size)
953{
954 if (!domain->iommu_coherency)
955 clflush_cache_range(addr, size);
956}
957
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700958static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
959{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000961 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700962 unsigned long flags;
963
964 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000965 context = iommu_context_addr(iommu, bus, devfn, 0);
966 if (context)
967 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700968 spin_unlock_irqrestore(&iommu->lock, flags);
969 return ret;
970}
971
972static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
973{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700974 struct context_entry *context;
975 unsigned long flags;
976
977 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000978 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700979 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000980 context_clear_entry(context);
981 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700982 }
983 spin_unlock_irqrestore(&iommu->lock, flags);
984}
985
986static void free_context_table(struct intel_iommu *iommu)
987{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700988 int i;
989 unsigned long flags;
990 struct context_entry *context;
991
992 spin_lock_irqsave(&iommu->lock, flags);
993 if (!iommu->root_entry) {
994 goto out;
995 }
996 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000997 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700998 if (context)
999 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +00001000
David Woodhousec83b2f22015-06-12 10:15:49 +01001001 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001002 continue;
1003
1004 context = iommu_context_addr(iommu, i, 0x80, 0);
1005 if (context)
1006 free_pgtable_page(context);
1007
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001008 }
1009 free_pgtable_page(iommu->root_entry);
1010 iommu->root_entry = NULL;
1011out:
1012 spin_unlock_irqrestore(&iommu->lock, flags);
1013}
1014
David Woodhouseb026fd22009-06-28 10:37:25 +01001015static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +00001016 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001017{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001018 struct dma_pte *parent, *pte = NULL;
1019 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -07001020 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001021
1022 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +02001023
Jiang Liu162d1b12014-07-11 14:19:35 +08001024 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +02001025 /* Address beyond IOMMU's addressing capabilities. */
1026 return NULL;
1027
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001028 parent = domain->pgd;
1029
David Woodhouse5cf0a762014-03-19 16:07:49 +00001030 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001031 void *tmp_page;
1032
David Woodhouseb026fd22009-06-28 10:37:25 +01001033 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001034 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001035 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001036 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001037 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001038 break;
1039
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001040 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001041 uint64_t pteval;
1042
Suresh Siddha4c923d42009-10-02 11:01:24 -07001043 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001044
David Woodhouse206a73c12009-07-01 19:30:28 +01001045 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001046 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +01001047
David Woodhousec85994e2009-07-01 19:21:24 +01001048 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001049 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001050 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001051 /* Someone else set it while we were thinking; use theirs. */
1052 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001053 else
David Woodhousec85994e2009-07-01 19:21:24 +01001054 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001055 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001056 if (level == 1)
1057 break;
1058
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001059 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001060 level--;
1061 }
1062
David Woodhouse5cf0a762014-03-19 16:07:49 +00001063 if (!*target_level)
1064 *target_level = level;
1065
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001066 return pte;
1067}
1068
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001069
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001070/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001071static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1072 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001073 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001074{
1075 struct dma_pte *parent, *pte = NULL;
1076 int total = agaw_to_level(domain->agaw);
1077 int offset;
1078
1079 parent = domain->pgd;
1080 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001081 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001082 pte = &parent[offset];
1083 if (level == total)
1084 return pte;
1085
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001086 if (!dma_pte_present(pte)) {
1087 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001088 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001089 }
1090
Yijing Wange16922a2014-05-20 20:37:51 +08001091 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001092 *large_page = total;
1093 return pte;
1094 }
1095
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001096 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001097 total--;
1098 }
1099 return NULL;
1100}
1101
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001103static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +01001104 unsigned long start_pfn,
1105 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001106{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001107 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001108 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001109
Jiang Liu162d1b12014-07-11 14:19:35 +08001110 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1111 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001112 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001113
David Woodhouse04b18e62009-06-27 19:15:01 +01001114 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001115 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001116 large_page = 1;
1117 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001118 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001119 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001120 continue;
1121 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001122 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001123 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001124 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001125 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001126 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1127
David Woodhouse310a5ab2009-06-28 18:52:20 +01001128 domain_flush_cache(domain, first_pte,
1129 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001130
1131 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001132}
1133
Alex Williamson3269ee02013-06-15 10:27:19 -06001134static void dma_pte_free_level(struct dmar_domain *domain, int level,
1135 struct dma_pte *pte, unsigned long pfn,
1136 unsigned long start_pfn, unsigned long last_pfn)
1137{
1138 pfn = max(start_pfn, pfn);
1139 pte = &pte[pfn_level_offset(pfn, level)];
1140
1141 do {
1142 unsigned long level_pfn;
1143 struct dma_pte *level_pte;
1144
1145 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1146 goto next;
1147
David Dillowc19bfc62017-01-30 19:11:11 -08001148 level_pfn = pfn & level_mask(level);
Alex Williamson3269ee02013-06-15 10:27:19 -06001149 level_pte = phys_to_virt(dma_pte_addr(pte));
1150
1151 if (level > 2)
1152 dma_pte_free_level(domain, level - 1, level_pte,
1153 level_pfn, start_pfn, last_pfn);
1154
1155 /* If range covers entire pagetable, free it */
1156 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001157 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001158 dma_clear_pte(pte);
1159 domain_flush_cache(domain, pte, sizeof(*pte));
1160 free_pgtable_page(level_pte);
1161 }
1162next:
1163 pfn += level_size(level);
1164 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1165}
1166
Michael S. Tsirkin3d1a2442016-03-23 20:34:19 +02001167/* clear last level (leaf) ptes and free page table pages. */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001168static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001169 unsigned long start_pfn,
1170 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001171{
Jiang Liu162d1b12014-07-11 14:19:35 +08001172 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1173 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001174 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001175
Jiang Liud41a4ad2014-07-11 14:19:34 +08001176 dma_pte_clear_range(domain, start_pfn, last_pfn);
1177
David Woodhousef3a0a522009-06-30 03:40:07 +01001178 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001179 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1180 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001181
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001182 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001183 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001184 free_pgtable_page(domain->pgd);
1185 domain->pgd = NULL;
1186 }
1187}
1188
David Woodhouseea8ea462014-03-05 17:09:32 +00001189/* When a page at a given level is being unlinked from its parent, we don't
1190 need to *modify* it at all. All we need to do is make a list of all the
1191 pages which can be freed just as soon as we've flushed the IOTLB and we
1192 know the hardware page-walk will no longer touch them.
1193 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1194 be freed. */
1195static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1196 int level, struct dma_pte *pte,
1197 struct page *freelist)
1198{
1199 struct page *pg;
1200
1201 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1202 pg->freelist = freelist;
1203 freelist = pg;
1204
1205 if (level == 1)
1206 return freelist;
1207
Jiang Liuadeb2592014-04-09 10:20:39 +08001208 pte = page_address(pg);
1209 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001210 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1211 freelist = dma_pte_list_pagetables(domain, level - 1,
1212 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001213 pte++;
1214 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001215
1216 return freelist;
1217}
1218
1219static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1220 struct dma_pte *pte, unsigned long pfn,
1221 unsigned long start_pfn,
1222 unsigned long last_pfn,
1223 struct page *freelist)
1224{
1225 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1226
1227 pfn = max(start_pfn, pfn);
1228 pte = &pte[pfn_level_offset(pfn, level)];
1229
1230 do {
1231 unsigned long level_pfn;
1232
1233 if (!dma_pte_present(pte))
1234 goto next;
1235
1236 level_pfn = pfn & level_mask(level);
1237
1238 /* If range covers entire pagetable, free it */
1239 if (start_pfn <= level_pfn &&
1240 last_pfn >= level_pfn + level_size(level) - 1) {
1241 /* These suborbinate page tables are going away entirely. Don't
1242 bother to clear them; we're just going to *free* them. */
1243 if (level > 1 && !dma_pte_superpage(pte))
1244 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1245
1246 dma_clear_pte(pte);
1247 if (!first_pte)
1248 first_pte = pte;
1249 last_pte = pte;
1250 } else if (level > 1) {
1251 /* Recurse down into a level that isn't *entirely* obsolete */
1252 freelist = dma_pte_clear_level(domain, level - 1,
1253 phys_to_virt(dma_pte_addr(pte)),
1254 level_pfn, start_pfn, last_pfn,
1255 freelist);
1256 }
1257next:
1258 pfn += level_size(level);
1259 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1260
1261 if (first_pte)
1262 domain_flush_cache(domain, first_pte,
1263 (void *)++last_pte - (void *)first_pte);
1264
1265 return freelist;
1266}
1267
1268/* We can't just free the pages because the IOMMU may still be walking
1269 the page tables, and may have cached the intermediate levels. The
1270 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001271static struct page *domain_unmap(struct dmar_domain *domain,
1272 unsigned long start_pfn,
1273 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001274{
David Woodhouseea8ea462014-03-05 17:09:32 +00001275 struct page *freelist = NULL;
1276
Jiang Liu162d1b12014-07-11 14:19:35 +08001277 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1278 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001279 BUG_ON(start_pfn > last_pfn);
1280
1281 /* we don't need lock here; nobody else touches the iova range */
1282 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1283 domain->pgd, 0, start_pfn, last_pfn, NULL);
1284
1285 /* free pgd */
1286 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1287 struct page *pgd_page = virt_to_page(domain->pgd);
1288 pgd_page->freelist = freelist;
1289 freelist = pgd_page;
1290
1291 domain->pgd = NULL;
1292 }
1293
1294 return freelist;
1295}
1296
Joerg Roedelb6904202015-08-13 11:32:18 +02001297static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001298{
1299 struct page *pg;
1300
1301 while ((pg = freelist)) {
1302 freelist = pg->freelist;
1303 free_pgtable_page(page_address(pg));
1304 }
1305}
1306
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001307/* iommu handling */
1308static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1309{
1310 struct root_entry *root;
1311 unsigned long flags;
1312
Suresh Siddha4c923d42009-10-02 11:01:24 -07001313 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001314 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001315 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001316 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001317 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001318 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001319
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001320 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001321
1322 spin_lock_irqsave(&iommu->lock, flags);
1323 iommu->root_entry = root;
1324 spin_unlock_irqrestore(&iommu->lock, flags);
1325
1326 return 0;
1327}
1328
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001329static void iommu_set_root_entry(struct intel_iommu *iommu)
1330{
David Woodhouse03ecc322015-02-13 14:35:21 +00001331 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001332 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001333 unsigned long flag;
1334
David Woodhouse03ecc322015-02-13 14:35:21 +00001335 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001336 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001337 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001338
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001339 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001340 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001341
David Woodhousec416daa2009-05-10 20:30:58 +01001342 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001343
1344 /* Make sure hardware complete it */
1345 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001346 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001347
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001348 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001349}
1350
1351static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1352{
1353 u32 val;
1354 unsigned long flag;
1355
David Woodhouse9af88142009-02-13 23:18:03 +00001356 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001357 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001358
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001359 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001360 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001361
1362 /* Make sure hardware complete it */
1363 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001364 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001365
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001366 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001367}
1368
1369/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001370static void __iommu_flush_context(struct intel_iommu *iommu,
1371 u16 did, u16 source_id, u8 function_mask,
1372 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001373{
1374 u64 val = 0;
1375 unsigned long flag;
1376
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001377 switch (type) {
1378 case DMA_CCMD_GLOBAL_INVL:
1379 val = DMA_CCMD_GLOBAL_INVL;
1380 break;
1381 case DMA_CCMD_DOMAIN_INVL:
1382 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1383 break;
1384 case DMA_CCMD_DEVICE_INVL:
1385 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1386 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1387 break;
1388 default:
1389 BUG();
1390 }
1391 val |= DMA_CCMD_ICC;
1392
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001393 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001394 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1395
1396 /* Make sure hardware complete it */
1397 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1398 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1399
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001400 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001401}
1402
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001403/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001404static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1405 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001406{
1407 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1408 u64 val = 0, val_iva = 0;
1409 unsigned long flag;
1410
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001411 switch (type) {
1412 case DMA_TLB_GLOBAL_FLUSH:
1413 /* global flush doesn't need set IVA_REG */
1414 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1415 break;
1416 case DMA_TLB_DSI_FLUSH:
1417 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1418 break;
1419 case DMA_TLB_PSI_FLUSH:
1420 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001421 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001422 val_iva = size_order | addr;
1423 break;
1424 default:
1425 BUG();
1426 }
1427 /* Note: set drain read/write */
1428#if 0
1429 /*
1430 * This is probably to be super secure.. Looks like we can
1431 * ignore it without any impact.
1432 */
1433 if (cap_read_drain(iommu->cap))
1434 val |= DMA_TLB_READ_DRAIN;
1435#endif
1436 if (cap_write_drain(iommu->cap))
1437 val |= DMA_TLB_WRITE_DRAIN;
1438
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001439 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001440 /* Note: Only uses first TLB reg currently */
1441 if (val_iva)
1442 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1443 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1444
1445 /* Make sure hardware complete it */
1446 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1447 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1448
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001449 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001450
1451 /* check IOTLB invalidation granularity */
1452 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001453 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001454 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001455 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001456 (unsigned long long)DMA_TLB_IIRG(type),
1457 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001458}
1459
David Woodhouse64ae8922014-03-09 12:52:30 -07001460static struct device_domain_info *
1461iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1462 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001463{
Yu Zhao93a23a72009-05-18 13:51:37 +08001464 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001465
Joerg Roedel55d94042015-07-22 16:50:40 +02001466 assert_spin_locked(&device_domain_lock);
1467
Yu Zhao93a23a72009-05-18 13:51:37 +08001468 if (!iommu->qi)
1469 return NULL;
1470
Yu Zhao93a23a72009-05-18 13:51:37 +08001471 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001472 if (info->iommu == iommu && info->bus == bus &&
1473 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001474 if (info->ats_supported && info->dev)
1475 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001476 break;
1477 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001478
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001479 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001480}
1481
Omer Peleg0824c592016-04-20 19:03:35 +03001482static void domain_update_iotlb(struct dmar_domain *domain)
1483{
1484 struct device_domain_info *info;
1485 bool has_iotlb_device = false;
1486
1487 assert_spin_locked(&device_domain_lock);
1488
1489 list_for_each_entry(info, &domain->devices, link) {
1490 struct pci_dev *pdev;
1491
1492 if (!info->dev || !dev_is_pci(info->dev))
1493 continue;
1494
1495 pdev = to_pci_dev(info->dev);
1496 if (pdev->ats_enabled) {
1497 has_iotlb_device = true;
1498 break;
1499 }
1500 }
1501
1502 domain->has_iotlb_device = has_iotlb_device;
1503}
1504
Yu Zhao93a23a72009-05-18 13:51:37 +08001505static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1506{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001507 struct pci_dev *pdev;
1508
Omer Peleg0824c592016-04-20 19:03:35 +03001509 assert_spin_locked(&device_domain_lock);
1510
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001511 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001512 return;
1513
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001514 pdev = to_pci_dev(info->dev);
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001515
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001516#ifdef CONFIG_INTEL_IOMMU_SVM
1517 /* The PCIe spec, in its wisdom, declares that the behaviour of
1518 the device if you enable PASID support after ATS support is
1519 undefined. So always enable PASID support on devices which
1520 have it, even if we can't yet know if we're ever going to
1521 use it. */
1522 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1523 info->pasid_enabled = 1;
1524
1525 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1526 info->pri_enabled = 1;
1527#endif
1528 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1529 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001530 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001531 info->ats_qdep = pci_ats_queue_depth(pdev);
1532 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001533}
1534
1535static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1536{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001537 struct pci_dev *pdev;
1538
Omer Peleg0824c592016-04-20 19:03:35 +03001539 assert_spin_locked(&device_domain_lock);
1540
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001541 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001542 return;
1543
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001544 pdev = to_pci_dev(info->dev);
1545
1546 if (info->ats_enabled) {
1547 pci_disable_ats(pdev);
1548 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001549 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001550 }
1551#ifdef CONFIG_INTEL_IOMMU_SVM
1552 if (info->pri_enabled) {
1553 pci_disable_pri(pdev);
1554 info->pri_enabled = 0;
1555 }
1556 if (info->pasid_enabled) {
1557 pci_disable_pasid(pdev);
1558 info->pasid_enabled = 0;
1559 }
1560#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001561}
1562
1563static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1564 u64 addr, unsigned mask)
1565{
1566 u16 sid, qdep;
1567 unsigned long flags;
1568 struct device_domain_info *info;
1569
Omer Peleg0824c592016-04-20 19:03:35 +03001570 if (!domain->has_iotlb_device)
1571 return;
1572
Yu Zhao93a23a72009-05-18 13:51:37 +08001573 spin_lock_irqsave(&device_domain_lock, flags);
1574 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001575 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001576 continue;
1577
1578 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001579 qdep = info->ats_qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001580 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1581 }
1582 spin_unlock_irqrestore(&device_domain_lock, flags);
1583}
1584
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001585static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1586 struct dmar_domain *domain,
1587 unsigned long pfn, unsigned int pages,
1588 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001589{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001590 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001591 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001592 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001593
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001594 BUG_ON(pages == 0);
1595
David Woodhouseea8ea462014-03-05 17:09:32 +00001596 if (ih)
1597 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001598 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001599 * Fallback to domain selective flush if no PSI support or the size is
1600 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001601 * PSI requires page size to be 2 ^ x, and the base address is naturally
1602 * aligned to the size
1603 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001604 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1605 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001606 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001607 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001608 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001609 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001610
1611 /*
Nadav Amit82653632010-04-01 13:24:40 +03001612 * In caching mode, changes of pages from non-present to present require
1613 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001614 */
Nadav Amit82653632010-04-01 13:24:40 +03001615 if (!cap_caching_mode(iommu->cap) || !map)
Peter Xub5c2e602018-01-10 13:51:37 +08001616 iommu_flush_dev_iotlb(domain, addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001617}
1618
mark grossf8bab732008-02-08 04:18:38 -08001619static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1620{
1621 u32 pmen;
1622 unsigned long flags;
1623
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001624 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001625 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1626 pmen &= ~DMA_PMEN_EPM;
1627 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1628
1629 /* wait for the protected region status bit to clear */
1630 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1631 readl, !(pmen & DMA_PMEN_PRS), pmen);
1632
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001633 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001634}
1635
Jiang Liu2a41cce2014-07-11 14:19:33 +08001636static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001637{
1638 u32 sts;
1639 unsigned long flags;
1640
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001641 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001642 iommu->gcmd |= DMA_GCMD_TE;
1643 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001644
1645 /* Make sure hardware complete it */
1646 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001647 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001648
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001649 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001650}
1651
Jiang Liu2a41cce2014-07-11 14:19:33 +08001652static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653{
1654 u32 sts;
1655 unsigned long flag;
1656
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001657 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001658 iommu->gcmd &= ~DMA_GCMD_TE;
1659 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1660
1661 /* Make sure hardware complete it */
1662 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001663 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001664
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001665 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001666}
1667
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001668
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001669static int iommu_init_domains(struct intel_iommu *iommu)
1670{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001671 u32 ndomains, nlongs;
1672 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001673
1674 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001675 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001676 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001677 nlongs = BITS_TO_LONGS(ndomains);
1678
Donald Dutile94a91b52009-08-20 16:51:34 -04001679 spin_lock_init(&iommu->lock);
1680
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001681 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1682 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001683 pr_err("%s: Allocating domain id array failed\n",
1684 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685 return -ENOMEM;
1686 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001687
Wei Yang86f004c2016-05-21 02:41:51 +00001688 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001689 iommu->domains = kzalloc(size, GFP_KERNEL);
1690
1691 if (iommu->domains) {
1692 size = 256 * sizeof(struct dmar_domain *);
1693 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1694 }
1695
1696 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001697 pr_err("%s: Allocating domain array failed\n",
1698 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001699 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001700 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001701 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001702 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001703 return -ENOMEM;
1704 }
1705
Joerg Roedel8bf47812015-07-21 10:41:21 +02001706
1707
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001708 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001709 * If Caching mode is set, then invalid translations are tagged
1710 * with domain-id 0, hence we need to pre-allocate it. We also
1711 * use domain-id 0 as a marker for non-allocated domain-id, so
1712 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001713 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001714 set_bit(0, iommu->domain_ids);
1715
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001716 return 0;
1717}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001718
Jiang Liuffebeb42014-11-09 22:48:02 +08001719static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001720{
Joerg Roedel29a27712015-07-21 17:17:12 +02001721 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001722 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001723
Joerg Roedel29a27712015-07-21 17:17:12 +02001724 if (!iommu->domains || !iommu->domain_ids)
1725 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001726
Joerg Roedelbea64032016-11-08 15:08:26 +01001727again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001728 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001729 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1730 struct dmar_domain *domain;
1731
1732 if (info->iommu != iommu)
1733 continue;
1734
1735 if (!info->dev || !info->domain)
1736 continue;
1737
1738 domain = info->domain;
1739
Joerg Roedelbea64032016-11-08 15:08:26 +01001740 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001741
Joerg Roedelbea64032016-11-08 15:08:26 +01001742 if (!domain_type_is_vm_or_si(domain)) {
1743 /*
1744 * The domain_exit() function can't be called under
1745 * device_domain_lock, as it takes this lock itself.
1746 * So release the lock here and re-run the loop
1747 * afterwards.
1748 */
1749 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001750 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001751 goto again;
1752 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001753 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001754 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001755
1756 if (iommu->gcmd & DMA_GCMD_TE)
1757 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001758}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001759
Jiang Liuffebeb42014-11-09 22:48:02 +08001760static void free_dmar_iommu(struct intel_iommu *iommu)
1761{
1762 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001763 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001764 int i;
1765
1766 for (i = 0; i < elems; i++)
1767 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001768 kfree(iommu->domains);
1769 kfree(iommu->domain_ids);
1770 iommu->domains = NULL;
1771 iommu->domain_ids = NULL;
1772 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001773
Weidong Hand9630fe2008-12-08 11:06:32 +08001774 g_iommus[iommu->seq_id] = NULL;
1775
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001776 /* free context mapping */
1777 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001778
1779#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001780 if (pasid_enabled(iommu)) {
1781 if (ecap_prs(iommu->ecap))
1782 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001783 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001784 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001785#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001786}
1787
Jiang Liuab8dfe22014-07-11 14:19:27 +08001788static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001789{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001790 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001791
1792 domain = alloc_domain_mem();
1793 if (!domain)
1794 return NULL;
1795
Jiang Liuab8dfe22014-07-11 14:19:27 +08001796 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001797 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001798 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001799 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001800 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001801
1802 return domain;
1803}
1804
Joerg Roedeld160aca2015-07-22 11:52:53 +02001805/* Must be called with iommu->lock */
1806static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001807 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001808{
Jiang Liu44bde612014-07-11 14:19:29 +08001809 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001810 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001811
Joerg Roedel55d94042015-07-22 16:50:40 +02001812 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001813 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001814
Joerg Roedel29a27712015-07-21 17:17:12 +02001815 domain->iommu_refcnt[iommu->seq_id] += 1;
1816 domain->iommu_count += 1;
1817 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001818 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001819 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1820
1821 if (num >= ndomains) {
1822 pr_err("%s: No free domain ids\n", iommu->name);
1823 domain->iommu_refcnt[iommu->seq_id] -= 1;
1824 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001825 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001826 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001827
Joerg Roedeld160aca2015-07-22 11:52:53 +02001828 set_bit(num, iommu->domain_ids);
1829 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001830
Joerg Roedeld160aca2015-07-22 11:52:53 +02001831 domain->iommu_did[iommu->seq_id] = num;
1832 domain->nid = iommu->node;
1833
Jiang Liufb170fb2014-07-11 14:19:28 +08001834 domain_update_iommu_cap(domain);
1835 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001836
Joerg Roedel55d94042015-07-22 16:50:40 +02001837 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001838}
1839
1840static int domain_detach_iommu(struct dmar_domain *domain,
1841 struct intel_iommu *iommu)
1842{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001843 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001844
Joerg Roedel55d94042015-07-22 16:50:40 +02001845 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001846 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001847
Joerg Roedel29a27712015-07-21 17:17:12 +02001848 domain->iommu_refcnt[iommu->seq_id] -= 1;
1849 count = --domain->iommu_count;
1850 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001851 num = domain->iommu_did[iommu->seq_id];
1852 clear_bit(num, iommu->domain_ids);
1853 set_iommu_domain(iommu, num, NULL);
1854
Jiang Liufb170fb2014-07-11 14:19:28 +08001855 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001856 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001857 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001858
1859 return count;
1860}
1861
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001862static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001863static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001864
Joseph Cihula51a63e62011-03-21 11:04:24 -07001865static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001866{
1867 struct pci_dev *pdev = NULL;
1868 struct iova *iova;
1869 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001870
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001871 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1872 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001873
Mark Gross8a443df2008-03-04 14:59:31 -08001874 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1875 &reserved_rbtree_key);
1876
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001877 /* IOAPIC ranges shouldn't be accessed by DMA */
1878 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1879 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001880 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001881 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001882 return -ENODEV;
1883 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001884
1885 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1886 for_each_pci_dev(pdev) {
1887 struct resource *r;
1888
1889 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1890 r = &pdev->resource[i];
1891 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1892 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001893 iova = reserve_iova(&reserved_iova_list,
1894 IOVA_PFN(r->start),
1895 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001896 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001897 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001898 return -ENODEV;
1899 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001900 }
1901 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001902 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903}
1904
1905static void domain_reserve_special_ranges(struct dmar_domain *domain)
1906{
1907 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1908}
1909
1910static inline int guestwidth_to_adjustwidth(int gaw)
1911{
1912 int agaw;
1913 int r = (gaw - 12) % 9;
1914
1915 if (r == 0)
1916 agaw = gaw;
1917 else
1918 agaw = gaw + 9 - r;
1919 if (agaw > 64)
1920 agaw = 64;
1921 return agaw;
1922}
1923
Joerg Roedeldc534b22015-07-22 12:44:02 +02001924static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1925 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001926{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001927 int adjust_width, agaw;
1928 unsigned long sagaw;
1929
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001930 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1931 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001932 domain_reserve_special_ranges(domain);
1933
1934 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001935 if (guest_width > cap_mgaw(iommu->cap))
1936 guest_width = cap_mgaw(iommu->cap);
1937 domain->gaw = guest_width;
1938 adjust_width = guestwidth_to_adjustwidth(guest_width);
1939 agaw = width_to_agaw(adjust_width);
1940 sagaw = cap_sagaw(iommu->cap);
1941 if (!test_bit(agaw, &sagaw)) {
1942 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001943 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001944 agaw = find_next_bit(&sagaw, 5, agaw);
1945 if (agaw >= 5)
1946 return -ENODEV;
1947 }
1948 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001949
Weidong Han8e6040972008-12-08 15:49:06 +08001950 if (ecap_coherent(iommu->ecap))
1951 domain->iommu_coherency = 1;
1952 else
1953 domain->iommu_coherency = 0;
1954
Sheng Yang58c610b2009-03-18 15:33:05 +08001955 if (ecap_sc_support(iommu->ecap))
1956 domain->iommu_snooping = 1;
1957 else
1958 domain->iommu_snooping = 0;
1959
David Woodhouse214e39a2014-03-19 10:38:49 +00001960 if (intel_iommu_superpage)
1961 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1962 else
1963 domain->iommu_superpage = 0;
1964
Suresh Siddha4c923d42009-10-02 11:01:24 -07001965 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001966
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001967 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001968 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001969 if (!domain->pgd)
1970 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001971 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001972 return 0;
1973}
1974
1975static void domain_exit(struct dmar_domain *domain)
1976{
David Woodhouseea8ea462014-03-05 17:09:32 +00001977 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001978
1979 /* Domain 0 is reserved, so dont process it */
1980 if (!domain)
1981 return;
1982
Alex Williamson7b668352011-05-24 12:02:41 +01001983 /* Flush any lazy unmaps that may reference this domain */
Omer Pelegaa473242016-04-20 11:33:02 +03001984 if (!intel_iommu_strict) {
1985 int cpu;
1986
1987 for_each_possible_cpu(cpu)
1988 flush_unmaps_timeout(cpu);
1989 }
Alex Williamson7b668352011-05-24 12:02:41 +01001990
Joerg Roedeld160aca2015-07-22 11:52:53 +02001991 /* Remove associated devices and clear attached or cached domains */
1992 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001993 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001994 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08001995
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001996 /* destroy iovas */
1997 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001998
David Woodhouseea8ea462014-03-05 17:09:32 +00001999 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002000
David Woodhouseea8ea462014-03-05 17:09:32 +00002001 dma_free_pagelist(freelist);
2002
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002003 free_domain_mem(domain);
2004}
2005
David Woodhouse64ae8922014-03-09 12:52:30 -07002006static int domain_context_mapping_one(struct dmar_domain *domain,
2007 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002008 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002009{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002010 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02002011 int translation = CONTEXT_TT_MULTI_LEVEL;
2012 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002013 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002014 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08002015 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02002016 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02002017
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002018 WARN_ON(did == 0);
2019
Joerg Roedel28ccce02015-07-21 14:45:31 +02002020 if (hw_pass_through && domain_type_is_si(domain))
2021 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002022
2023 pr_debug("Set context mapping for %02x:%02x.%d\n",
2024 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002025
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002026 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002027
Joerg Roedel55d94042015-07-22 16:50:40 +02002028 spin_lock_irqsave(&device_domain_lock, flags);
2029 spin_lock(&iommu->lock);
2030
2031 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002032 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002033 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002034 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002035
Joerg Roedel55d94042015-07-22 16:50:40 +02002036 ret = 0;
2037 if (context_present(context))
2038 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002039
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002040 /*
2041 * For kdump cases, old valid entries may be cached due to the
2042 * in-flight DMA and copied pgtable, but there is no unmapping
2043 * behaviour for them, thus we need an explicit cache flush for
2044 * the newly-mapped device. For kdump, at this point, the device
2045 * is supposed to finish reset at its driver probe stage, so no
2046 * in-flight DMA will exist, and we don't need to worry anymore
2047 * hereafter.
2048 */
2049 if (context_copied(context)) {
2050 u16 did_old = context_domain_id(context);
2051
KarimAllah Ahmed21f29502017-05-05 11:39:59 -07002052 if (did_old >= 0 && did_old < cap_ndoms(iommu->cap)) {
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002053 iommu->flush.flush_context(iommu, did_old,
2054 (((u16)bus) << 8) | devfn,
2055 DMA_CCMD_MASK_NOBIT,
2056 DMA_CCMD_DEVICE_INVL);
KarimAllah Ahmed21f29502017-05-05 11:39:59 -07002057 iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
2058 DMA_TLB_DSI_FLUSH);
2059 }
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002060 }
2061
Weidong Hanea6606b2008-12-08 23:08:15 +08002062 pgd = domain->pgd;
2063
Joerg Roedelde24e552015-07-21 14:53:04 +02002064 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002065 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002066
Joerg Roedelde24e552015-07-21 14:53:04 +02002067 /*
2068 * Skip top levels of page tables for iommu which has less agaw
2069 * than default. Unnecessary for PT mode.
2070 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002071 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002072 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002073 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002074 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002075 if (!dma_pte_present(pgd))
2076 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002077 }
2078
David Woodhouse64ae8922014-03-09 12:52:30 -07002079 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002080 if (info && info->ats_supported)
2081 translation = CONTEXT_TT_DEV_IOTLB;
2082 else
2083 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002084
Yu Zhao93a23a72009-05-18 13:51:37 +08002085 context_set_address_root(context, virt_to_phys(pgd));
2086 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002087 } else {
2088 /*
2089 * In pass through mode, AW must be programmed to
2090 * indicate the largest AGAW value supported by
2091 * hardware. And ASR is ignored by hardware.
2092 */
2093 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002094 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002095
2096 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002097 context_set_fault_enable(context);
2098 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002099 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002100
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002101 /*
2102 * It's a non-present to present mapping. If hardware doesn't cache
2103 * non-present entry we only need to flush the write-buffer. If the
2104 * _does_ cache non-present entries, then it does so in the special
2105 * domain #0, which we have to flush:
2106 */
2107 if (cap_caching_mode(iommu->cap)) {
2108 iommu->flush.flush_context(iommu, 0,
2109 (((u16)bus) << 8) | devfn,
2110 DMA_CCMD_MASK_NOBIT,
2111 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002112 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002113 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002114 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002115 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002116 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002117
Joerg Roedel55d94042015-07-22 16:50:40 +02002118 ret = 0;
2119
2120out_unlock:
2121 spin_unlock(&iommu->lock);
2122 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002123
Wei Yang5c365d12016-07-13 13:53:21 +00002124 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002125}
2126
Alex Williamson579305f2014-07-03 09:51:43 -06002127struct domain_context_mapping_data {
2128 struct dmar_domain *domain;
2129 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002130};
2131
2132static int domain_context_mapping_cb(struct pci_dev *pdev,
2133 u16 alias, void *opaque)
2134{
2135 struct domain_context_mapping_data *data = opaque;
2136
2137 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002138 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002139}
2140
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002141static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002142domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002143{
David Woodhouse64ae8922014-03-09 12:52:30 -07002144 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002145 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002146 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002147
David Woodhousee1f167f2014-03-09 15:24:46 -07002148 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002149 if (!iommu)
2150 return -ENODEV;
2151
Alex Williamson579305f2014-07-03 09:51:43 -06002152 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002153 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002154
2155 data.domain = domain;
2156 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002157
2158 return pci_for_each_dma_alias(to_pci_dev(dev),
2159 &domain_context_mapping_cb, &data);
2160}
2161
2162static int domain_context_mapped_cb(struct pci_dev *pdev,
2163 u16 alias, void *opaque)
2164{
2165 struct intel_iommu *iommu = opaque;
2166
2167 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002168}
2169
David Woodhousee1f167f2014-03-09 15:24:46 -07002170static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002171{
Weidong Han5331fe62008-12-08 23:00:00 +08002172 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002173 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002174
David Woodhousee1f167f2014-03-09 15:24:46 -07002175 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002176 if (!iommu)
2177 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002178
Alex Williamson579305f2014-07-03 09:51:43 -06002179 if (!dev_is_pci(dev))
2180 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002181
Alex Williamson579305f2014-07-03 09:51:43 -06002182 return !pci_for_each_dma_alias(to_pci_dev(dev),
2183 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002184}
2185
Fenghua Yuf5329592009-08-04 15:09:37 -07002186/* Returns a number of VTD pages, but aligned to MM page size */
2187static inline unsigned long aligned_nrpages(unsigned long host_addr,
2188 size_t size)
2189{
2190 host_addr &= ~PAGE_MASK;
2191 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2192}
2193
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002194/* Return largest possible superpage level for a given mapping */
2195static inline int hardware_largepage_caps(struct dmar_domain *domain,
2196 unsigned long iov_pfn,
2197 unsigned long phy_pfn,
2198 unsigned long pages)
2199{
2200 int support, level = 1;
2201 unsigned long pfnmerge;
2202
2203 support = domain->iommu_superpage;
2204
2205 /* To use a large page, the virtual *and* physical addresses
2206 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2207 of them will mean we have to use smaller pages. So just
2208 merge them and check both at once. */
2209 pfnmerge = iov_pfn | phy_pfn;
2210
2211 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2212 pages >>= VTD_STRIDE_SHIFT;
2213 if (!pages)
2214 break;
2215 pfnmerge >>= VTD_STRIDE_SHIFT;
2216 level++;
2217 support--;
2218 }
2219 return level;
2220}
2221
David Woodhouse9051aa02009-06-29 12:30:54 +01002222static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2223 struct scatterlist *sg, unsigned long phys_pfn,
2224 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002225{
2226 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002227 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002228 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002229 unsigned int largepage_lvl = 0;
2230 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002231
Jiang Liu162d1b12014-07-11 14:19:35 +08002232 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002233
2234 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2235 return -EINVAL;
2236
2237 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2238
Jiang Liucc4f14a2014-11-26 09:42:10 +08002239 if (!sg) {
2240 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002241 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2242 }
2243
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002244 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002245 uint64_t tmp;
2246
David Woodhousee1605492009-06-29 11:17:38 +01002247 if (!sg_res) {
Robin Murphye17f2b52017-09-28 15:14:01 +01002248 unsigned int pgoff = sg->offset & ~PAGE_MASK;
2249
Fenghua Yuf5329592009-08-04 15:09:37 -07002250 sg_res = aligned_nrpages(sg->offset, sg->length);
Robin Murphye17f2b52017-09-28 15:14:01 +01002251 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + pgoff;
David Woodhousee1605492009-06-29 11:17:38 +01002252 sg->dma_length = sg->length;
Robin Murphye17f2b52017-09-28 15:14:01 +01002253 pteval = (sg_phys(sg) - pgoff) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002254 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002255 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002256
David Woodhousee1605492009-06-29 11:17:38 +01002257 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002258 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2259
David Woodhouse5cf0a762014-03-19 16:07:49 +00002260 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002261 if (!pte)
2262 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002263 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002264 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002265 unsigned long nr_superpages, end_pfn;
2266
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002267 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002268 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002269
2270 nr_superpages = sg_res / lvl_pages;
2271 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2272
Jiang Liud41a4ad2014-07-11 14:19:34 +08002273 /*
2274 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002275 * removed to make room for superpage(s).
Jiang Liud41a4ad2014-07-11 14:19:34 +08002276 */
Christian Zanderba2374f2015-06-10 09:41:45 -07002277 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002278 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002279 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002280 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002281
David Woodhousee1605492009-06-29 11:17:38 +01002282 }
2283 /* We don't need lock here, nobody else
2284 * touches the iova range
2285 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002286 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002287 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002288 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002289 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2290 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002291 if (dumps) {
2292 dumps--;
2293 debug_dma_dump_mappings(NULL);
2294 }
2295 WARN_ON(1);
2296 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002297
2298 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2299
2300 BUG_ON(nr_pages < lvl_pages);
2301 BUG_ON(sg_res < lvl_pages);
2302
2303 nr_pages -= lvl_pages;
2304 iov_pfn += lvl_pages;
2305 phys_pfn += lvl_pages;
2306 pteval += lvl_pages * VTD_PAGE_SIZE;
2307 sg_res -= lvl_pages;
2308
2309 /* If the next PTE would be the first in a new page, then we
2310 need to flush the cache on the entries we've just written.
2311 And then we'll need to recalculate 'pte', so clear it and
2312 let it get set again in the if (!pte) block above.
2313
2314 If we're done (!nr_pages) we need to flush the cache too.
2315
2316 Also if we've been setting superpages, we may need to
2317 recalculate 'pte' and switch back to smaller pages for the
2318 end of the mapping, if the trailing size is not enough to
2319 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002320 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002321 if (!nr_pages || first_pte_in_page(pte) ||
2322 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002323 domain_flush_cache(domain, first_pte,
2324 (void *)pte - (void *)first_pte);
2325 pte = NULL;
2326 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002327
2328 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002329 sg = sg_next(sg);
2330 }
2331 return 0;
2332}
2333
David Woodhouse9051aa02009-06-29 12:30:54 +01002334static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2335 struct scatterlist *sg, unsigned long nr_pages,
2336 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002337{
David Woodhouse9051aa02009-06-29 12:30:54 +01002338 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2339}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002340
David Woodhouse9051aa02009-06-29 12:30:54 +01002341static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2342 unsigned long phys_pfn, unsigned long nr_pages,
2343 int prot)
2344{
2345 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002346}
2347
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002348static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002349{
Weidong Hanc7151a82008-12-08 22:51:37 +08002350 if (!iommu)
2351 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002352
2353 clear_context_table(iommu, bus, devfn);
2354 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002355 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002356 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002357}
2358
David Woodhouse109b9b02012-05-25 17:43:02 +01002359static inline void unlink_domain_info(struct device_domain_info *info)
2360{
2361 assert_spin_locked(&device_domain_lock);
2362 list_del(&info->link);
2363 list_del(&info->global);
2364 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002365 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002366}
2367
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002368static void domain_remove_dev_info(struct dmar_domain *domain)
2369{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002370 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002371 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002372
2373 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002374 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002375 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002376 spin_unlock_irqrestore(&device_domain_lock, flags);
2377}
2378
2379/*
2380 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002381 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002382 */
David Woodhouse1525a292014-03-06 16:19:30 +00002383static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002384{
2385 struct device_domain_info *info;
2386
2387 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002388 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002389 if (info)
2390 return info->domain;
2391 return NULL;
2392}
2393
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002394static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002395dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2396{
2397 struct device_domain_info *info;
2398
2399 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002400 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002401 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002402 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002403
2404 return NULL;
2405}
2406
Joerg Roedel5db31562015-07-22 12:40:43 +02002407static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2408 int bus, int devfn,
2409 struct device *dev,
2410 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002411{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002412 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002413 struct device_domain_info *info;
2414 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002415 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002416
2417 info = alloc_devinfo_mem();
2418 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002419 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002420
Jiang Liu745f2582014-02-19 14:07:26 +08002421 info->bus = bus;
2422 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002423 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2424 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2425 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002426 info->dev = dev;
2427 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002428 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002429
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002430 if (dev && dev_is_pci(dev)) {
2431 struct pci_dev *pdev = to_pci_dev(info->dev);
2432
2433 if (ecap_dev_iotlb_support(iommu->ecap) &&
2434 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2435 dmar_find_matched_atsr_unit(pdev))
2436 info->ats_supported = 1;
2437
2438 if (ecs_enabled(iommu)) {
2439 if (pasid_enabled(iommu)) {
2440 int features = pci_pasid_features(pdev);
2441 if (features >= 0)
2442 info->pasid_supported = features | 1;
2443 }
2444
2445 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2446 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2447 info->pri_supported = 1;
2448 }
2449 }
2450
Jiang Liu745f2582014-02-19 14:07:26 +08002451 spin_lock_irqsave(&device_domain_lock, flags);
2452 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002453 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002454
2455 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002456 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002457 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002458 if (info2) {
2459 found = info2->domain;
2460 info2->dev = dev;
2461 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002462 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002463
Jiang Liu745f2582014-02-19 14:07:26 +08002464 if (found) {
2465 spin_unlock_irqrestore(&device_domain_lock, flags);
2466 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002467 /* Caller must free the original domain */
2468 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002469 }
2470
Joerg Roedeld160aca2015-07-22 11:52:53 +02002471 spin_lock(&iommu->lock);
2472 ret = domain_attach_iommu(domain, iommu);
2473 spin_unlock(&iommu->lock);
2474
2475 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002476 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302477 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002478 return NULL;
2479 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002480
David Woodhouseb718cd32014-03-09 13:11:33 -07002481 list_add(&info->link, &domain->devices);
2482 list_add(&info->global, &device_domain_list);
2483 if (dev)
2484 dev->archdata.iommu = info;
2485 spin_unlock_irqrestore(&device_domain_lock, flags);
2486
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002487 if (dev && domain_context_mapping(domain, dev)) {
2488 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002489 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002490 return NULL;
2491 }
2492
David Woodhouseb718cd32014-03-09 13:11:33 -07002493 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002494}
2495
Alex Williamson579305f2014-07-03 09:51:43 -06002496static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2497{
2498 *(u16 *)opaque = alias;
2499 return 0;
2500}
2501
Joerg Roedel76208352016-08-25 14:25:12 +02002502static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002503{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002504 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002505 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002506 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002507 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002508 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002509 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002510
David Woodhouse146922e2014-03-09 15:44:17 -07002511 iommu = device_to_iommu(dev, &bus, &devfn);
2512 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002513 return NULL;
2514
Joerg Roedel08a7f452015-07-23 18:09:11 +02002515 req_id = ((u16)bus << 8) | devfn;
2516
Alex Williamson579305f2014-07-03 09:51:43 -06002517 if (dev_is_pci(dev)) {
2518 struct pci_dev *pdev = to_pci_dev(dev);
2519
2520 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2521
2522 spin_lock_irqsave(&device_domain_lock, flags);
2523 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2524 PCI_BUS_NUM(dma_alias),
2525 dma_alias & 0xff);
2526 if (info) {
2527 iommu = info->iommu;
2528 domain = info->domain;
2529 }
2530 spin_unlock_irqrestore(&device_domain_lock, flags);
2531
Joerg Roedel76208352016-08-25 14:25:12 +02002532 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002533 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002534 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002535 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002536
David Woodhouse146922e2014-03-09 15:44:17 -07002537 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002538 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002539 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002540 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002541 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002542 domain_exit(domain);
2543 return NULL;
2544 }
2545
Joerg Roedel76208352016-08-25 14:25:12 +02002546out:
Alex Williamson579305f2014-07-03 09:51:43 -06002547
Joerg Roedel76208352016-08-25 14:25:12 +02002548 return domain;
2549}
2550
2551static struct dmar_domain *set_domain_for_dev(struct device *dev,
2552 struct dmar_domain *domain)
2553{
2554 struct intel_iommu *iommu;
2555 struct dmar_domain *tmp;
2556 u16 req_id, dma_alias;
2557 u8 bus, devfn;
2558
2559 iommu = device_to_iommu(dev, &bus, &devfn);
2560 if (!iommu)
2561 return NULL;
2562
2563 req_id = ((u16)bus << 8) | devfn;
2564
2565 if (dev_is_pci(dev)) {
2566 struct pci_dev *pdev = to_pci_dev(dev);
2567
2568 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2569
2570 /* register PCI DMA alias device */
2571 if (req_id != dma_alias) {
2572 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2573 dma_alias & 0xff, NULL, domain);
2574
2575 if (!tmp || tmp != domain)
2576 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002577 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002578 }
2579
Joerg Roedel5db31562015-07-22 12:40:43 +02002580 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002581 if (!tmp || tmp != domain)
2582 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002583
Joerg Roedel76208352016-08-25 14:25:12 +02002584 return domain;
2585}
2586
2587static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2588{
2589 struct dmar_domain *domain, *tmp;
2590
2591 domain = find_domain(dev);
2592 if (domain)
2593 goto out;
2594
2595 domain = find_or_alloc_domain(dev, gaw);
2596 if (!domain)
2597 goto out;
2598
2599 tmp = set_domain_for_dev(dev, domain);
2600 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002601 domain_exit(domain);
2602 domain = tmp;
2603 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002604
Joerg Roedel76208352016-08-25 14:25:12 +02002605out:
2606
David Woodhouseb718cd32014-03-09 13:11:33 -07002607 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002608}
2609
David Woodhouseb2132032009-06-26 18:50:28 +01002610static int iommu_domain_identity_map(struct dmar_domain *domain,
2611 unsigned long long start,
2612 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002613{
David Woodhousec5395d52009-06-28 16:35:56 +01002614 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2615 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002616
David Woodhousec5395d52009-06-28 16:35:56 +01002617 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2618 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002619 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002620 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002621 }
2622
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002623 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002624 /*
2625 * RMRR range might have overlap with physical memory range,
2626 * clear it first
2627 */
David Woodhousec5395d52009-06-28 16:35:56 +01002628 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002629
David Woodhousec5395d52009-06-28 16:35:56 +01002630 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2631 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002632 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002633}
2634
Joerg Roedeld66ce542015-09-23 19:00:10 +02002635static int domain_prepare_identity_map(struct device *dev,
2636 struct dmar_domain *domain,
2637 unsigned long long start,
2638 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002639{
David Woodhouse19943b02009-08-04 16:19:20 +01002640 /* For _hardware_ passthrough, don't bother. But for software
2641 passthrough, we do it anyway -- it may indicate a memory
2642 range which is reserved in E820, so which didn't get set
2643 up to start with in si_domain */
2644 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002645 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2646 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002647 return 0;
2648 }
2649
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002650 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2651 dev_name(dev), start, end);
2652
David Woodhouse5595b522009-12-02 09:21:55 +00002653 if (end < start) {
2654 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2655 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2656 dmi_get_system_info(DMI_BIOS_VENDOR),
2657 dmi_get_system_info(DMI_BIOS_VERSION),
2658 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002659 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002660 }
2661
David Woodhouse2ff729f2009-08-26 14:25:41 +01002662 if (end >> agaw_to_width(domain->agaw)) {
2663 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2664 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2665 agaw_to_width(domain->agaw),
2666 dmi_get_system_info(DMI_BIOS_VENDOR),
2667 dmi_get_system_info(DMI_BIOS_VERSION),
2668 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002669 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002670 }
David Woodhouse19943b02009-08-04 16:19:20 +01002671
Joerg Roedeld66ce542015-09-23 19:00:10 +02002672 return iommu_domain_identity_map(domain, start, end);
2673}
2674
2675static int iommu_prepare_identity_map(struct device *dev,
2676 unsigned long long start,
2677 unsigned long long end)
2678{
2679 struct dmar_domain *domain;
2680 int ret;
2681
2682 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2683 if (!domain)
2684 return -ENOMEM;
2685
2686 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002687 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002688 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002689
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002690 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002691}
2692
2693static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002694 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002695{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002696 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002697 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002698 return iommu_prepare_identity_map(dev, rmrr->base_address,
2699 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002700}
2701
Suresh Siddhad3f13812011-08-23 17:05:25 -07002702#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002703static inline void iommu_prepare_isa(void)
2704{
2705 struct pci_dev *pdev;
2706 int ret;
2707
2708 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2709 if (!pdev)
2710 return;
2711
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002712 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002713 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002714
2715 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002716 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002717
Yijing Wang9b27e822014-05-20 20:37:52 +08002718 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002719}
2720#else
2721static inline void iommu_prepare_isa(void)
2722{
2723 return;
2724}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002725#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002726
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002727static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002728
Matt Kraai071e1372009-08-23 22:30:22 -07002729static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002730{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002731 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002732
Jiang Liuab8dfe22014-07-11 14:19:27 +08002733 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002734 if (!si_domain)
2735 return -EFAULT;
2736
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002737 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2738 domain_exit(si_domain);
2739 return -EFAULT;
2740 }
2741
Joerg Roedel0dc79712015-07-21 15:40:06 +02002742 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002743
David Woodhouse19943b02009-08-04 16:19:20 +01002744 if (hw)
2745 return 0;
2746
David Woodhousec7ab48d2009-06-26 19:10:36 +01002747 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002748 unsigned long start_pfn, end_pfn;
2749 int i;
2750
2751 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2752 ret = iommu_domain_identity_map(si_domain,
2753 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2754 if (ret)
2755 return ret;
2756 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002757 }
2758
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002759 return 0;
2760}
2761
David Woodhouse9b226622014-03-09 14:03:28 -07002762static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002763{
2764 struct device_domain_info *info;
2765
2766 if (likely(!iommu_identity_mapping))
2767 return 0;
2768
David Woodhouse9b226622014-03-09 14:03:28 -07002769 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002770 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2771 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002772
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002773 return 0;
2774}
2775
Joerg Roedel28ccce02015-07-21 14:45:31 +02002776static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002777{
David Woodhouse0ac72662014-03-09 13:19:22 -07002778 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002779 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002780 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002781
David Woodhouse5913c9b2014-03-09 16:27:31 -07002782 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002783 if (!iommu)
2784 return -ENODEV;
2785
Joerg Roedel5db31562015-07-22 12:40:43 +02002786 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002787 if (ndomain != domain)
2788 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002789
2790 return 0;
2791}
2792
David Woodhouse0b9d9752014-03-09 15:48:15 -07002793static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002794{
2795 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002796 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002797 int i;
2798
Jiang Liu0e242612014-02-19 14:07:34 +08002799 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002800 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002801 /*
2802 * Return TRUE if this RMRR contains the device that
2803 * is passed in.
2804 */
2805 for_each_active_dev_scope(rmrr->devices,
2806 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002807 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002808 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002809 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002810 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002811 }
Jiang Liu0e242612014-02-19 14:07:34 +08002812 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002813 return false;
2814}
2815
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002816/*
2817 * There are a couple cases where we need to restrict the functionality of
2818 * devices associated with RMRRs. The first is when evaluating a device for
2819 * identity mapping because problems exist when devices are moved in and out
2820 * of domains and their respective RMRR information is lost. This means that
2821 * a device with associated RMRRs will never be in a "passthrough" domain.
2822 * The second is use of the device through the IOMMU API. This interface
2823 * expects to have full control of the IOVA space for the device. We cannot
2824 * satisfy both the requirement that RMRR access is maintained and have an
2825 * unencumbered IOVA space. We also have no ability to quiesce the device's
2826 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2827 * We therefore prevent devices associated with an RMRR from participating in
2828 * the IOMMU API, which eliminates them from device assignment.
2829 *
2830 * In both cases we assume that PCI USB devices with RMRRs have them largely
2831 * for historical reasons and that the RMRR space is not actively used post
2832 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002833 *
2834 * The same exception is made for graphics devices, with the requirement that
2835 * any use of the RMRR regions will be torn down before assigning the device
2836 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002837 */
2838static bool device_is_rmrr_locked(struct device *dev)
2839{
2840 if (!device_has_rmrr(dev))
2841 return false;
2842
2843 if (dev_is_pci(dev)) {
2844 struct pci_dev *pdev = to_pci_dev(dev);
2845
David Woodhouse18436af2015-03-25 15:05:47 +00002846 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002847 return false;
2848 }
2849
2850 return true;
2851}
2852
David Woodhouse3bdb2592014-03-09 16:03:08 -07002853static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002854{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002855
David Woodhouse3bdb2592014-03-09 16:03:08 -07002856 if (dev_is_pci(dev)) {
2857 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002858
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002859 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002860 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002861
David Woodhouse3bdb2592014-03-09 16:03:08 -07002862 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2863 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002864
David Woodhouse3bdb2592014-03-09 16:03:08 -07002865 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2866 return 1;
2867
2868 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2869 return 0;
2870
2871 /*
2872 * We want to start off with all devices in the 1:1 domain, and
2873 * take them out later if we find they can't access all of memory.
2874 *
2875 * However, we can't do this for PCI devices behind bridges,
2876 * because all PCI devices behind the same bridge will end up
2877 * with the same source-id on their transactions.
2878 *
2879 * Practically speaking, we can't change things around for these
2880 * devices at run-time, because we can't be sure there'll be no
2881 * DMA transactions in flight for any of their siblings.
2882 *
2883 * So PCI devices (unless they're on the root bus) as well as
2884 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2885 * the 1:1 domain, just in _case_ one of their siblings turns out
2886 * not to be able to map all of memory.
2887 */
2888 if (!pci_is_pcie(pdev)) {
2889 if (!pci_is_root_bus(pdev->bus))
2890 return 0;
2891 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2892 return 0;
2893 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2894 return 0;
2895 } else {
2896 if (device_has_rmrr(dev))
2897 return 0;
2898 }
David Woodhouse6941af22009-07-04 18:24:27 +01002899
David Woodhouse3dfc8132009-07-04 19:11:08 +01002900 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002901 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002902 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002903 * take them out of the 1:1 domain later.
2904 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002905 if (!startup) {
2906 /*
2907 * If the device's dma_mask is less than the system's memory
2908 * size then this is not a candidate for identity mapping.
2909 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002910 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002911
David Woodhouse3bdb2592014-03-09 16:03:08 -07002912 if (dev->coherent_dma_mask &&
2913 dev->coherent_dma_mask < dma_mask)
2914 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002915
David Woodhouse3bdb2592014-03-09 16:03:08 -07002916 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002917 }
David Woodhouse6941af22009-07-04 18:24:27 +01002918
2919 return 1;
2920}
2921
David Woodhousecf04eee2014-03-21 16:49:04 +00002922static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2923{
2924 int ret;
2925
2926 if (!iommu_should_identity_map(dev, 1))
2927 return 0;
2928
Joerg Roedel28ccce02015-07-21 14:45:31 +02002929 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002930 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002931 pr_info("%s identity mapping for device %s\n",
2932 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002933 else if (ret == -ENODEV)
2934 /* device not associated with an iommu */
2935 ret = 0;
2936
2937 return ret;
2938}
2939
2940
Matt Kraai071e1372009-08-23 22:30:22 -07002941static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002942{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002943 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002944 struct dmar_drhd_unit *drhd;
2945 struct intel_iommu *iommu;
2946 struct device *dev;
2947 int i;
2948 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002949
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002950 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002951 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2952 if (ret)
2953 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002954 }
2955
David Woodhousecf04eee2014-03-21 16:49:04 +00002956 for_each_active_iommu(iommu, drhd)
2957 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2958 struct acpi_device_physical_node *pn;
2959 struct acpi_device *adev;
2960
2961 if (dev->bus != &acpi_bus_type)
2962 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002963
David Woodhousecf04eee2014-03-21 16:49:04 +00002964 adev= to_acpi_device(dev);
2965 mutex_lock(&adev->physical_node_lock);
2966 list_for_each_entry(pn, &adev->physical_node_list, node) {
2967 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2968 if (ret)
2969 break;
2970 }
2971 mutex_unlock(&adev->physical_node_lock);
2972 if (ret)
2973 return ret;
2974 }
2975
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002976 return 0;
2977}
2978
Jiang Liuffebeb42014-11-09 22:48:02 +08002979static void intel_iommu_init_qi(struct intel_iommu *iommu)
2980{
2981 /*
2982 * Start from the sane iommu hardware state.
2983 * If the queued invalidation is already initialized by us
2984 * (for example, while enabling interrupt-remapping) then
2985 * we got the things already rolling from a sane state.
2986 */
2987 if (!iommu->qi) {
2988 /*
2989 * Clear any previous faults.
2990 */
2991 dmar_fault(-1, iommu);
2992 /*
2993 * Disable queued invalidation if supported and already enabled
2994 * before OS handover.
2995 */
2996 dmar_disable_qi(iommu);
2997 }
2998
2999 if (dmar_enable_qi(iommu)) {
3000 /*
3001 * Queued Invalidate not enabled, use Register Based Invalidate
3002 */
3003 iommu->flush.flush_context = __iommu_flush_context;
3004 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003005 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003006 iommu->name);
3007 } else {
3008 iommu->flush.flush_context = qi_flush_context;
3009 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003010 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003011 }
3012}
3013
Joerg Roedel091d42e2015-06-12 11:56:10 +02003014static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04003015 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003016 struct context_entry **tbl,
3017 int bus, bool ext)
3018{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003019 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003020 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04003021 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003022 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003023 phys_addr_t old_ce_phys;
3024
3025 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04003026 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003027
3028 for (devfn = 0; devfn < 256; devfn++) {
3029 /* First calculate the correct index */
3030 idx = (ext ? devfn * 2 : devfn) % 256;
3031
3032 if (idx == 0) {
3033 /* First save what we may have and clean up */
3034 if (new_ce) {
3035 tbl[tbl_idx] = new_ce;
3036 __iommu_flush_cache(iommu, new_ce,
3037 VTD_PAGE_SIZE);
3038 pos = 1;
3039 }
3040
3041 if (old_ce)
3042 iounmap(old_ce);
3043
3044 ret = 0;
3045 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003046 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003047 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003048 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003049
3050 if (!old_ce_phys) {
3051 if (ext && devfn == 0) {
3052 /* No LCTP, try UCTP */
3053 devfn = 0x7f;
3054 continue;
3055 } else {
3056 goto out;
3057 }
3058 }
3059
3060 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003061 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3062 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003063 if (!old_ce)
3064 goto out;
3065
3066 new_ce = alloc_pgtable_page(iommu->node);
3067 if (!new_ce)
3068 goto out_unmap;
3069
3070 ret = 0;
3071 }
3072
3073 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003074 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003075
Joerg Roedelcf484d02015-06-12 12:21:46 +02003076 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003077 continue;
3078
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003079 did = context_domain_id(&ce);
3080 if (did >= 0 && did < cap_ndoms(iommu->cap))
3081 set_bit(did, iommu->domain_ids);
3082
Joerg Roedelcf484d02015-06-12 12:21:46 +02003083 /*
3084 * We need a marker for copied context entries. This
3085 * marker needs to work for the old format as well as
3086 * for extended context entries.
3087 *
3088 * Bit 67 of the context entry is used. In the old
3089 * format this bit is available to software, in the
3090 * extended format it is the PGE bit, but PGE is ignored
3091 * by HW if PASIDs are disabled (and thus still
3092 * available).
3093 *
3094 * So disable PASIDs first and then mark the entry
3095 * copied. This means that we don't copy PASID
3096 * translations from the old kernel, but this is fine as
3097 * faults there are not fatal.
3098 */
3099 context_clear_pasid_enable(&ce);
3100 context_set_copied(&ce);
3101
Joerg Roedel091d42e2015-06-12 11:56:10 +02003102 new_ce[idx] = ce;
3103 }
3104
3105 tbl[tbl_idx + pos] = new_ce;
3106
3107 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3108
3109out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003110 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003111
3112out:
3113 return ret;
3114}
3115
3116static int copy_translation_tables(struct intel_iommu *iommu)
3117{
3118 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003119 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003120 phys_addr_t old_rt_phys;
3121 int ctxt_table_entries;
3122 unsigned long flags;
3123 u64 rtaddr_reg;
3124 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003125 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003126
3127 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3128 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003129 new_ext = !!ecap_ecs(iommu->ecap);
3130
3131 /*
3132 * The RTT bit can only be changed when translation is disabled,
3133 * but disabling translation means to open a window for data
3134 * corruption. So bail out and don't copy anything if we would
3135 * have to change the bit.
3136 */
3137 if (new_ext != ext)
3138 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003139
3140 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3141 if (!old_rt_phys)
3142 return -EINVAL;
3143
Dan Williamsdfddb962015-10-09 18:16:46 -04003144 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003145 if (!old_rt)
3146 return -ENOMEM;
3147
3148 /* This is too big for the stack - allocate it from slab */
3149 ctxt_table_entries = ext ? 512 : 256;
3150 ret = -ENOMEM;
3151 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3152 if (!ctxt_tbls)
3153 goto out_unmap;
3154
3155 for (bus = 0; bus < 256; bus++) {
3156 ret = copy_context_table(iommu, &old_rt[bus],
3157 ctxt_tbls, bus, ext);
3158 if (ret) {
3159 pr_err("%s: Failed to copy context table for bus %d\n",
3160 iommu->name, bus);
3161 continue;
3162 }
3163 }
3164
3165 spin_lock_irqsave(&iommu->lock, flags);
3166
3167 /* Context tables are copied, now write them to the root_entry table */
3168 for (bus = 0; bus < 256; bus++) {
3169 int idx = ext ? bus * 2 : bus;
3170 u64 val;
3171
3172 if (ctxt_tbls[idx]) {
3173 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3174 iommu->root_entry[bus].lo = val;
3175 }
3176
3177 if (!ext || !ctxt_tbls[idx + 1])
3178 continue;
3179
3180 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3181 iommu->root_entry[bus].hi = val;
3182 }
3183
3184 spin_unlock_irqrestore(&iommu->lock, flags);
3185
3186 kfree(ctxt_tbls);
3187
3188 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3189
3190 ret = 0;
3191
3192out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003193 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003194
3195 return ret;
3196}
3197
Joseph Cihulab7792602011-05-03 00:08:37 -07003198static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003199{
3200 struct dmar_drhd_unit *drhd;
3201 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003202 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003203 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003204 struct intel_iommu *iommu;
Omer Pelegaa473242016-04-20 11:33:02 +03003205 int i, ret, cpu;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003206
3207 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003208 * for each drhd
3209 * allocate root
3210 * initialize and program root entry to not present
3211 * endfor
3212 */
3213 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003214 /*
3215 * lock not needed as this is only incremented in the single
3216 * threaded kernel __init code path all other access are read
3217 * only
3218 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003219 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003220 g_num_of_iommus++;
3221 continue;
3222 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003223 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003224 }
3225
Jiang Liuffebeb42014-11-09 22:48:02 +08003226 /* Preallocate enough resources for IOMMU hot-addition */
3227 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3228 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3229
Weidong Hand9630fe2008-12-08 11:06:32 +08003230 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3231 GFP_KERNEL);
3232 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003233 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003234 ret = -ENOMEM;
3235 goto error;
3236 }
3237
Omer Pelegaa473242016-04-20 11:33:02 +03003238 for_each_possible_cpu(cpu) {
3239 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3240 cpu);
3241
3242 dfd->tables = kzalloc(g_num_of_iommus *
3243 sizeof(struct deferred_flush_table),
3244 GFP_KERNEL);
3245 if (!dfd->tables) {
3246 ret = -ENOMEM;
3247 goto free_g_iommus;
3248 }
3249
3250 spin_lock_init(&dfd->lock);
3251 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
mark gross5e0d2a62008-03-04 15:22:08 -08003252 }
3253
Jiang Liu7c919772014-01-06 14:18:18 +08003254 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003255 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003256
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003257 intel_iommu_init_qi(iommu);
3258
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003259 ret = iommu_init_domains(iommu);
3260 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003261 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003262
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003263 init_translation_status(iommu);
3264
Joerg Roedel091d42e2015-06-12 11:56:10 +02003265 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3266 iommu_disable_translation(iommu);
3267 clear_translation_pre_enabled(iommu);
3268 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3269 iommu->name);
3270 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003271
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003272 /*
3273 * TBD:
3274 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003275 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003276 */
3277 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003278 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003279 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003280
Joerg Roedel091d42e2015-06-12 11:56:10 +02003281 if (translation_pre_enabled(iommu)) {
3282 pr_info("Translation already enabled - trying to copy translation structures\n");
3283
3284 ret = copy_translation_tables(iommu);
3285 if (ret) {
3286 /*
3287 * We found the IOMMU with translation
3288 * enabled - but failed to copy over the
3289 * old root-entry table. Try to proceed
3290 * by disabling translation now and
3291 * allocating a clean root-entry table.
3292 * This might cause DMAR faults, but
3293 * probably the dump will still succeed.
3294 */
3295 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3296 iommu->name);
3297 iommu_disable_translation(iommu);
3298 clear_translation_pre_enabled(iommu);
3299 } else {
3300 pr_info("Copied translation tables from previous kernel for %s\n",
3301 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003302 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003303 }
3304 }
3305
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003306 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003307 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003308#ifdef CONFIG_INTEL_IOMMU_SVM
3309 if (pasid_enabled(iommu))
3310 intel_svm_alloc_pasid_tables(iommu);
3311#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003312 }
3313
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003314 /*
3315 * Now that qi is enabled on all iommus, set the root entry and flush
3316 * caches. This is required on some Intel X58 chipsets, otherwise the
3317 * flush_context function will loop forever and the boot hangs.
3318 */
3319 for_each_active_iommu(iommu, drhd) {
3320 iommu_flush_write_buffer(iommu);
3321 iommu_set_root_entry(iommu);
3322 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3323 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3324 }
3325
David Woodhouse19943b02009-08-04 16:19:20 +01003326 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003327 iommu_identity_mapping |= IDENTMAP_ALL;
3328
Suresh Siddhad3f13812011-08-23 17:05:25 -07003329#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003330 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003331#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003332
Ashok Raj24427cd2017-01-30 09:39:53 -08003333 check_tylersburg_isoch();
3334
Joerg Roedel86080cc2015-06-12 12:27:16 +02003335 if (iommu_identity_mapping) {
3336 ret = si_domain_init(hw_pass_through);
3337 if (ret)
3338 goto free_iommu;
3339 }
3340
David Woodhousee0fc7e02009-09-30 09:12:17 -07003341
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003342 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003343 * If we copied translations from a previous kernel in the kdump
3344 * case, we can not assign the devices to domains now, as that
3345 * would eliminate the old mappings. So skip this part and defer
3346 * the assignment to device driver initialization time.
3347 */
3348 if (copied_tables)
3349 goto domains_done;
3350
3351 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003352 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003353 * identity mappings for rmrr, gfx, and isa and may fall back to static
3354 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003355 */
David Woodhouse19943b02009-08-04 16:19:20 +01003356 if (iommu_identity_mapping) {
3357 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3358 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003359 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003360 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003361 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003362 }
David Woodhouse19943b02009-08-04 16:19:20 +01003363 /*
3364 * For each rmrr
3365 * for each dev attached to rmrr
3366 * do
3367 * locate drhd for dev, alloc domain for dev
3368 * allocate free domain
3369 * allocate page table entries for rmrr
3370 * if context not allocated for bus
3371 * allocate and init context
3372 * set present in root table for this bus
3373 * init context with domain, translation etc
3374 * endfor
3375 * endfor
3376 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003377 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003378 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003379 /* some BIOS lists non-exist devices in DMAR table. */
3380 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003381 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003382 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003383 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003384 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003385 }
3386 }
3387
3388 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003389
Joerg Roedela87f4912015-06-12 12:32:54 +02003390domains_done:
3391
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003392 /*
3393 * for each drhd
3394 * enable fault log
3395 * global invalidate context cache
3396 * global invalidate iotlb
3397 * enable translation
3398 */
Jiang Liu7c919772014-01-06 14:18:18 +08003399 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003400 if (drhd->ignored) {
3401 /*
3402 * we always have to disable PMRs or DMA may fail on
3403 * this device
3404 */
3405 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003406 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003407 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003408 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003409
3410 iommu_flush_write_buffer(iommu);
3411
David Woodhousea222a7f2015-10-07 23:35:18 +01003412#ifdef CONFIG_INTEL_IOMMU_SVM
3413 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3414 ret = intel_svm_enable_prq(iommu);
3415 if (ret)
3416 goto free_iommu;
3417 }
3418#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003419 ret = dmar_set_interrupt(iommu);
3420 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003421 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003422
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003423 if (!translation_pre_enabled(iommu))
3424 iommu_enable_translation(iommu);
3425
David Woodhouseb94996c2009-09-19 15:28:12 -07003426 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003427 }
3428
3429 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003430
3431free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003432 for_each_active_iommu(iommu, drhd) {
3433 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003434 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003435 }
Jiang Liu989d51f2014-02-19 14:07:21 +08003436free_g_iommus:
Omer Pelegaa473242016-04-20 11:33:02 +03003437 for_each_possible_cpu(cpu)
3438 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
Weidong Hand9630fe2008-12-08 11:06:32 +08003439 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003440error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003441 return ret;
3442}
3443
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003444/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003445static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003446 struct dmar_domain *domain,
3447 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003448{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003449 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003450
David Woodhouse875764d2009-06-28 21:20:51 +01003451 /* Restrict dma_mask to the width that the iommu can handle */
3452 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003453 /* Ensure we reserve the whole size-aligned region */
3454 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003455
3456 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003457 /*
3458 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003459 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003460 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003461 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003462 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3463 IOVA_PFN(DMA_BIT_MASK(32)));
3464 if (iova_pfn)
3465 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003466 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003467 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
3468 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003469 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003470 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003471 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003472 }
3473
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003474 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003475}
3476
David Woodhoused4b709f2014-03-09 16:07:40 -07003477static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003478{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003479 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003480 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003481 struct device *i_dev;
3482 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003483
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003484 domain = find_domain(dev);
3485 if (domain)
3486 goto out;
3487
3488 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3489 if (!domain)
3490 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003491
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003492 /* We have a new domain - setup possible RMRRs for the device */
3493 rcu_read_lock();
3494 for_each_rmrr_units(rmrr) {
3495 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3496 i, i_dev) {
3497 if (i_dev != dev)
3498 continue;
3499
3500 ret = domain_prepare_identity_map(dev, domain,
3501 rmrr->base_address,
3502 rmrr->end_address);
3503 if (ret)
3504 dev_err(dev, "Mapping reserved region failed\n");
3505 }
3506 }
3507 rcu_read_unlock();
3508
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003509 tmp = set_domain_for_dev(dev, domain);
3510 if (!tmp || domain != tmp) {
3511 domain_exit(domain);
3512 domain = tmp;
3513 }
3514
3515out:
3516
3517 if (!domain)
3518 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3519
3520
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003521 return domain;
3522}
3523
David Woodhoused4b709f2014-03-09 16:07:40 -07003524static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003525{
3526 struct device_domain_info *info;
3527
3528 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003529 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003530 if (likely(info))
3531 return info->domain;
3532
3533 return __get_valid_domain_for_dev(dev);
3534}
3535
David Woodhouseecb509e2014-03-09 16:29:55 -07003536/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003537static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003538{
3539 int found;
3540
David Woodhouse3d891942014-03-06 15:59:26 +00003541 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003542 return 1;
3543
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003544 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003545 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003546
David Woodhouse9b226622014-03-09 14:03:28 -07003547 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003548 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003549 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003550 return 1;
3551 else {
3552 /*
3553 * 32 bit DMA is removed from si_domain and fall back
3554 * to non-identity mapping.
3555 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003556 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003557 pr_info("32bit %s uses non-identity mapping\n",
3558 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003559 return 0;
3560 }
3561 } else {
3562 /*
3563 * In case of a detached 64 bit DMA device from vm, the device
3564 * is put into si_domain for identity mapping.
3565 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003566 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003567 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003568 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003569 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003570 pr_info("64bit %s uses identity mapping\n",
3571 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003572 return 1;
3573 }
3574 }
3575 }
3576
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003577 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003578}
3579
David Woodhouse5040a912014-03-09 16:14:00 -07003580static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003581 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003582{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003583 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003584 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003585 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003586 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003587 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003588 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003589 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003590
3591 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003592
David Woodhouse5040a912014-03-09 16:14:00 -07003593 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003594 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003595
David Woodhouse5040a912014-03-09 16:14:00 -07003596 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003597 if (!domain)
3598 return 0;
3599
Weidong Han8c11e792008-12-08 15:29:22 +08003600 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003601 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003602
Omer Peleg2aac6302016-04-20 11:33:57 +03003603 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3604 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003605 goto error;
3606
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003607 /*
3608 * Check if DMAR supports zero-length reads on write only
3609 * mappings..
3610 */
3611 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003612 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003613 prot |= DMA_PTE_READ;
3614 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3615 prot |= DMA_PTE_WRITE;
3616 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003617 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003618 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003619 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003620 * is not a big problem
3621 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003622 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003623 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003624 if (ret)
3625 goto error;
3626
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003627 /* it's a non-present to present mapping. Only flush if caching mode */
3628 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003629 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003630 mm_to_dma_pfn(iova_pfn),
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003631 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003632 else
Weidong Han8c11e792008-12-08 15:29:22 +08003633 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003634
Omer Peleg2aac6302016-04-20 11:33:57 +03003635 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003636 start_paddr += paddr & ~PAGE_MASK;
3637 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003638
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003639error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003640 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003641 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003642 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003643 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003644 return 0;
3645}
3646
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003647static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3648 unsigned long offset, size_t size,
3649 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003650 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003651{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003652 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003653 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003654}
3655
Omer Pelegaa473242016-04-20 11:33:02 +03003656static void flush_unmaps(struct deferred_flush_data *flush_data)
mark gross5e0d2a62008-03-04 15:22:08 -08003657{
mark gross80b20dd2008-04-18 13:53:58 -07003658 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003659
Omer Pelegaa473242016-04-20 11:33:02 +03003660 flush_data->timer_on = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003661
3662 /* just flush them all */
3663 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003664 struct intel_iommu *iommu = g_iommus[i];
Omer Pelegaa473242016-04-20 11:33:02 +03003665 struct deferred_flush_table *flush_table =
3666 &flush_data->tables[i];
Weidong Hana2bb8452008-12-08 11:24:12 +08003667 if (!iommu)
3668 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003669
Omer Pelegaa473242016-04-20 11:33:02 +03003670 if (!flush_table->next)
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003671 continue;
3672
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003673 /* In caching mode, global flushes turn emulation expensive */
3674 if (!cap_caching_mode(iommu->cap))
3675 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003676 DMA_TLB_GLOBAL_FLUSH);
Omer Pelegaa473242016-04-20 11:33:02 +03003677 for (j = 0; j < flush_table->next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003678 unsigned long mask;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003679 struct deferred_flush_entry *entry =
Omer Pelegaa473242016-04-20 11:33:02 +03003680 &flush_table->entries[j];
Omer Peleg2aac6302016-04-20 11:33:57 +03003681 unsigned long iova_pfn = entry->iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003682 unsigned long nrpages = entry->nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003683 struct dmar_domain *domain = entry->domain;
3684 struct page *freelist = entry->freelist;
Yu Zhao93a23a72009-05-18 13:51:37 +08003685
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003686 /* On real hardware multiple invalidations are expensive */
3687 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003688 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003689 mm_to_dma_pfn(iova_pfn),
Omer Peleg769530e2016-04-20 11:33:25 +03003690 nrpages, !freelist, 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003691 else {
Omer Peleg769530e2016-04-20 11:33:25 +03003692 mask = ilog2(nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003693 iommu_flush_dev_iotlb(domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003694 (uint64_t)iova_pfn << PAGE_SHIFT, mask);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003695 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003696 free_iova_fast(&domain->iovad, iova_pfn, nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003697 if (freelist)
3698 dma_free_pagelist(freelist);
mark gross80b20dd2008-04-18 13:53:58 -07003699 }
Omer Pelegaa473242016-04-20 11:33:02 +03003700 flush_table->next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003701 }
3702
Omer Pelegaa473242016-04-20 11:33:02 +03003703 flush_data->size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003704}
3705
Omer Pelegaa473242016-04-20 11:33:02 +03003706static void flush_unmaps_timeout(unsigned long cpuid)
mark gross5e0d2a62008-03-04 15:22:08 -08003707{
Omer Pelegaa473242016-04-20 11:33:02 +03003708 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
mark gross80b20dd2008-04-18 13:53:58 -07003709 unsigned long flags;
3710
Omer Pelegaa473242016-04-20 11:33:02 +03003711 spin_lock_irqsave(&flush_data->lock, flags);
3712 flush_unmaps(flush_data);
3713 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003714}
3715
Omer Peleg2aac6302016-04-20 11:33:57 +03003716static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003717 unsigned long nrpages, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003718{
3719 unsigned long flags;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003720 int entry_id, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003721 struct intel_iommu *iommu;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003722 struct deferred_flush_entry *entry;
Omer Pelegaa473242016-04-20 11:33:02 +03003723 struct deferred_flush_data *flush_data;
3724 unsigned int cpuid;
mark gross5e0d2a62008-03-04 15:22:08 -08003725
Omer Pelegaa473242016-04-20 11:33:02 +03003726 cpuid = get_cpu();
3727 flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3728
3729 /* Flush all CPUs' entries to avoid deferring too much. If
3730 * this becomes a bottleneck, can just flush us, and rely on
3731 * flush timer for the rest.
3732 */
3733 if (flush_data->size == HIGH_WATER_MARK) {
3734 int cpu;
3735
3736 for_each_online_cpu(cpu)
3737 flush_unmaps_timeout(cpu);
3738 }
3739
3740 spin_lock_irqsave(&flush_data->lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003741
Weidong Han8c11e792008-12-08 15:29:22 +08003742 iommu = domain_get_iommu(dom);
3743 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003744
Omer Pelegaa473242016-04-20 11:33:02 +03003745 entry_id = flush_data->tables[iommu_id].next;
3746 ++(flush_data->tables[iommu_id].next);
mark gross5e0d2a62008-03-04 15:22:08 -08003747
Omer Pelegaa473242016-04-20 11:33:02 +03003748 entry = &flush_data->tables[iommu_id].entries[entry_id];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003749 entry->domain = dom;
Omer Peleg2aac6302016-04-20 11:33:57 +03003750 entry->iova_pfn = iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003751 entry->nrpages = nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003752 entry->freelist = freelist;
mark gross5e0d2a62008-03-04 15:22:08 -08003753
Omer Pelegaa473242016-04-20 11:33:02 +03003754 if (!flush_data->timer_on) {
3755 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3756 flush_data->timer_on = 1;
mark gross5e0d2a62008-03-04 15:22:08 -08003757 }
Omer Pelegaa473242016-04-20 11:33:02 +03003758 flush_data->size++;
3759 spin_unlock_irqrestore(&flush_data->lock, flags);
3760
3761 put_cpu();
mark gross5e0d2a62008-03-04 15:22:08 -08003762}
3763
Omer Peleg769530e2016-04-20 11:33:25 +03003764static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003765{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003766 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003767 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003768 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003769 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003770 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003771 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003772
David Woodhouse73676832009-07-04 14:08:36 +01003773 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003774 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003775
David Woodhouse1525a292014-03-06 16:19:30 +00003776 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003777 BUG_ON(!domain);
3778
Weidong Han8c11e792008-12-08 15:29:22 +08003779 iommu = domain_get_iommu(domain);
3780
Omer Peleg2aac6302016-04-20 11:33:57 +03003781 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003782
Omer Peleg769530e2016-04-20 11:33:25 +03003783 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003784 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003785 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003786
David Woodhoused794dc92009-06-28 00:27:49 +01003787 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003788 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003789
David Woodhouseea8ea462014-03-05 17:09:32 +00003790 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003791
mark gross5e0d2a62008-03-04 15:22:08 -08003792 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003793 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003794 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003795 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003796 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003797 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003798 } else {
Omer Peleg2aac6302016-04-20 11:33:57 +03003799 add_unmap(domain, iova_pfn, nrpages, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003800 /*
3801 * queue up the release of the unmap to save the 1/6th of the
3802 * cpu used up by the iotlb flush operation...
3803 */
mark gross5e0d2a62008-03-04 15:22:08 -08003804 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003805}
3806
Jiang Liud41a4ad2014-07-11 14:19:34 +08003807static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3808 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003809 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003810{
Omer Peleg769530e2016-04-20 11:33:25 +03003811 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003812}
3813
David Woodhouse5040a912014-03-09 16:14:00 -07003814static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003815 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003816 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003817{
Akinobu Mita36746432014-06-04 16:06:51 -07003818 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003819 int order;
3820
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003821 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003822 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003823
David Woodhouse5040a912014-03-09 16:14:00 -07003824 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003825 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003826 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3827 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003828 flags |= GFP_DMA;
3829 else
3830 flags |= GFP_DMA32;
3831 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003832
Mel Gormand0164ad2015-11-06 16:28:21 -08003833 if (gfpflags_allow_blocking(flags)) {
Akinobu Mita36746432014-06-04 16:06:51 -07003834 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003835
Akinobu Mita36746432014-06-04 16:06:51 -07003836 page = dma_alloc_from_contiguous(dev, count, order);
3837 if (page && iommu_no_mapping(dev) &&
3838 page_to_phys(page) + size > dev->coherent_dma_mask) {
3839 dma_release_from_contiguous(dev, page, count);
3840 page = NULL;
3841 }
3842 }
3843
3844 if (!page)
3845 page = alloc_pages(flags, order);
3846 if (!page)
3847 return NULL;
3848 memset(page_address(page), 0, size);
3849
3850 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003851 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003852 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003853 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003854 return page_address(page);
3855 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3856 __free_pages(page, order);
3857
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003858 return NULL;
3859}
3860
David Woodhouse5040a912014-03-09 16:14:00 -07003861static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003862 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003863{
3864 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003865 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003866
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003867 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003868 order = get_order(size);
3869
Omer Peleg769530e2016-04-20 11:33:25 +03003870 intel_unmap(dev, dma_handle, size);
Akinobu Mita36746432014-06-04 16:06:51 -07003871 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3872 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003873}
3874
David Woodhouse5040a912014-03-09 16:14:00 -07003875static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003876 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003877 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003878{
Omer Peleg769530e2016-04-20 11:33:25 +03003879 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3880 unsigned long nrpages = 0;
3881 struct scatterlist *sg;
3882 int i;
3883
3884 for_each_sg(sglist, sg, nelems, i) {
3885 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3886 }
3887
3888 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003889}
3890
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003891static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003892 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003893{
3894 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003895 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003896
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003897 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003898 BUG_ON(!sg_page(sg));
Robin Murphye17f2b52017-09-28 15:14:01 +01003899 sg->dma_address = sg_phys(sg);
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003900 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003901 }
3902 return nelems;
3903}
3904
David Woodhouse5040a912014-03-09 16:14:00 -07003905static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003906 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003907{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003908 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003909 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003910 size_t size = 0;
3911 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003912 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003913 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003914 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003915 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003916 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003917
3918 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003919 if (iommu_no_mapping(dev))
3920 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003921
David Woodhouse5040a912014-03-09 16:14:00 -07003922 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003923 if (!domain)
3924 return 0;
3925
Weidong Han8c11e792008-12-08 15:29:22 +08003926 iommu = domain_get_iommu(domain);
3927
David Woodhouseb536d242009-06-28 14:49:31 +01003928 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003929 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003930
Omer Peleg2aac6302016-04-20 11:33:57 +03003931 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003932 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003933 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003934 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003935 return 0;
3936 }
3937
3938 /*
3939 * Check if DMAR supports zero-length reads on write only
3940 * mappings..
3941 */
3942 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003943 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003944 prot |= DMA_PTE_READ;
3945 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3946 prot |= DMA_PTE_WRITE;
3947
Omer Peleg2aac6302016-04-20 11:33:57 +03003948 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003949
Fenghua Yuf5329592009-08-04 15:09:37 -07003950 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003951 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003952 dma_pte_free_pagetable(domain, start_vpfn,
3953 start_vpfn + size - 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003954 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003955 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003956 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003957
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003958 /* it's a non-present to present mapping. Only flush if caching mode */
3959 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003960 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003961 else
Weidong Han8c11e792008-12-08 15:29:22 +08003962 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003963
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003964 return nelems;
3965}
3966
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003967static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3968{
3969 return !dma_addr;
3970}
3971
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003972struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003973 .alloc = intel_alloc_coherent,
3974 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003975 .map_sg = intel_map_sg,
3976 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003977 .map_page = intel_map_page,
3978 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003979 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003980};
3981
3982static inline int iommu_domain_cache_init(void)
3983{
3984 int ret = 0;
3985
3986 iommu_domain_cache = kmem_cache_create("iommu_domain",
3987 sizeof(struct dmar_domain),
3988 0,
3989 SLAB_HWCACHE_ALIGN,
3990
3991 NULL);
3992 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003993 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003994 ret = -ENOMEM;
3995 }
3996
3997 return ret;
3998}
3999
4000static inline int iommu_devinfo_cache_init(void)
4001{
4002 int ret = 0;
4003
4004 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
4005 sizeof(struct device_domain_info),
4006 0,
4007 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004008 NULL);
4009 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004010 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004011 ret = -ENOMEM;
4012 }
4013
4014 return ret;
4015}
4016
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004017static int __init iommu_init_mempool(void)
4018{
4019 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004020 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004021 if (ret)
4022 return ret;
4023
4024 ret = iommu_domain_cache_init();
4025 if (ret)
4026 goto domain_error;
4027
4028 ret = iommu_devinfo_cache_init();
4029 if (!ret)
4030 return ret;
4031
4032 kmem_cache_destroy(iommu_domain_cache);
4033domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004034 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004035
4036 return -ENOMEM;
4037}
4038
4039static void __init iommu_exit_mempool(void)
4040{
4041 kmem_cache_destroy(iommu_devinfo_cache);
4042 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004043 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004044}
4045
Dan Williams556ab452010-07-23 15:47:56 -07004046static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
4047{
4048 struct dmar_drhd_unit *drhd;
4049 u32 vtbar;
4050 int rc;
4051
4052 /* We know that this device on this chipset has its own IOMMU.
4053 * If we find it under a different IOMMU, then the BIOS is lying
4054 * to us. Hope that the IOMMU for this device is actually
4055 * disabled, and it needs no translation...
4056 */
4057 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4058 if (rc) {
4059 /* "can't" happen */
4060 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4061 return;
4062 }
4063 vtbar &= 0xffff0000;
4064
4065 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4066 drhd = dmar_find_matched_drhd_unit(pdev);
4067 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4068 TAINT_FIRMWARE_WORKAROUND,
4069 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4070 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4071}
4072DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4073
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004074static void __init init_no_remapping_devices(void)
4075{
4076 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004077 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004078 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004079
4080 for_each_drhd_unit(drhd) {
4081 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004082 for_each_active_dev_scope(drhd->devices,
4083 drhd->devices_cnt, i, dev)
4084 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004085 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004086 if (i == drhd->devices_cnt)
4087 drhd->ignored = 1;
4088 }
4089 }
4090
Jiang Liu7c919772014-01-06 14:18:18 +08004091 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004092 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004093 continue;
4094
Jiang Liub683b232014-02-19 14:07:32 +08004095 for_each_active_dev_scope(drhd->devices,
4096 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004097 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004098 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004099 if (i < drhd->devices_cnt)
4100 continue;
4101
David Woodhousec0771df2011-10-14 20:59:46 +01004102 /* This IOMMU has *only* gfx devices. Either bypass it or
4103 set the gfx_mapped flag, as appropriate */
4104 if (dmar_map_gfx) {
4105 intel_iommu_gfx_mapped = 1;
4106 } else {
4107 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004108 for_each_active_dev_scope(drhd->devices,
4109 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004110 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004111 }
4112 }
4113}
4114
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004115#ifdef CONFIG_SUSPEND
4116static int init_iommu_hw(void)
4117{
4118 struct dmar_drhd_unit *drhd;
4119 struct intel_iommu *iommu = NULL;
4120
4121 for_each_active_iommu(iommu, drhd)
4122 if (iommu->qi)
4123 dmar_reenable_qi(iommu);
4124
Joseph Cihulab7792602011-05-03 00:08:37 -07004125 for_each_iommu(iommu, drhd) {
4126 if (drhd->ignored) {
4127 /*
4128 * we always have to disable PMRs or DMA may fail on
4129 * this device
4130 */
4131 if (force_on)
4132 iommu_disable_protect_mem_regions(iommu);
4133 continue;
4134 }
4135
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004136 iommu_flush_write_buffer(iommu);
4137
4138 iommu_set_root_entry(iommu);
4139
4140 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004141 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004142 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4143 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004144 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004145 }
4146
4147 return 0;
4148}
4149
4150static void iommu_flush_all(void)
4151{
4152 struct dmar_drhd_unit *drhd;
4153 struct intel_iommu *iommu;
4154
4155 for_each_active_iommu(iommu, drhd) {
4156 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004157 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004158 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004159 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004160 }
4161}
4162
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004163static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004164{
4165 struct dmar_drhd_unit *drhd;
4166 struct intel_iommu *iommu = NULL;
4167 unsigned long flag;
4168
4169 for_each_active_iommu(iommu, drhd) {
4170 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4171 GFP_ATOMIC);
4172 if (!iommu->iommu_state)
4173 goto nomem;
4174 }
4175
4176 iommu_flush_all();
4177
4178 for_each_active_iommu(iommu, drhd) {
4179 iommu_disable_translation(iommu);
4180
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004181 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004182
4183 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4184 readl(iommu->reg + DMAR_FECTL_REG);
4185 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4186 readl(iommu->reg + DMAR_FEDATA_REG);
4187 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4188 readl(iommu->reg + DMAR_FEADDR_REG);
4189 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4190 readl(iommu->reg + DMAR_FEUADDR_REG);
4191
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004192 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004193 }
4194 return 0;
4195
4196nomem:
4197 for_each_active_iommu(iommu, drhd)
4198 kfree(iommu->iommu_state);
4199
4200 return -ENOMEM;
4201}
4202
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004203static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004204{
4205 struct dmar_drhd_unit *drhd;
4206 struct intel_iommu *iommu = NULL;
4207 unsigned long flag;
4208
4209 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004210 if (force_on)
4211 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4212 else
4213 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004214 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004215 }
4216
4217 for_each_active_iommu(iommu, drhd) {
4218
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004219 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004220
4221 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4222 iommu->reg + DMAR_FECTL_REG);
4223 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4224 iommu->reg + DMAR_FEDATA_REG);
4225 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4226 iommu->reg + DMAR_FEADDR_REG);
4227 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4228 iommu->reg + DMAR_FEUADDR_REG);
4229
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004230 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004231 }
4232
4233 for_each_active_iommu(iommu, drhd)
4234 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004235}
4236
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004237static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004238 .resume = iommu_resume,
4239 .suspend = iommu_suspend,
4240};
4241
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004242static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004243{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004244 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004245}
4246
4247#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004248static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004249#endif /* CONFIG_PM */
4250
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004251
Jiang Liuc2a0b532014-11-09 22:47:56 +08004252int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004253{
4254 struct acpi_dmar_reserved_memory *rmrr;
4255 struct dmar_rmrr_unit *rmrru;
4256
4257 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4258 if (!rmrru)
4259 return -ENOMEM;
4260
4261 rmrru->hdr = header;
4262 rmrr = (struct acpi_dmar_reserved_memory *)header;
4263 rmrru->base_address = rmrr->base_address;
4264 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08004265 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4266 ((void *)rmrr) + rmrr->header.length,
4267 &rmrru->devices_cnt);
4268 if (rmrru->devices_cnt && rmrru->devices == NULL) {
4269 kfree(rmrru);
4270 return -ENOMEM;
4271 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004272
Jiang Liu2e455282014-02-19 14:07:36 +08004273 list_add(&rmrru->list, &dmar_rmrr_units);
4274
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004275 return 0;
4276}
4277
Jiang Liu6b197242014-11-09 22:47:58 +08004278static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4279{
4280 struct dmar_atsr_unit *atsru;
4281 struct acpi_dmar_atsr *tmp;
4282
4283 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4284 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4285 if (atsr->segment != tmp->segment)
4286 continue;
4287 if (atsr->header.length != tmp->header.length)
4288 continue;
4289 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4290 return atsru;
4291 }
4292
4293 return NULL;
4294}
4295
4296int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004297{
4298 struct acpi_dmar_atsr *atsr;
4299 struct dmar_atsr_unit *atsru;
4300
Jiang Liu6b197242014-11-09 22:47:58 +08004301 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4302 return 0;
4303
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004304 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004305 atsru = dmar_find_atsr(atsr);
4306 if (atsru)
4307 return 0;
4308
4309 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004310 if (!atsru)
4311 return -ENOMEM;
4312
Jiang Liu6b197242014-11-09 22:47:58 +08004313 /*
4314 * If memory is allocated from slab by ACPI _DSM method, we need to
4315 * copy the memory content because the memory buffer will be freed
4316 * on return.
4317 */
4318 atsru->hdr = (void *)(atsru + 1);
4319 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004320 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004321 if (!atsru->include_all) {
4322 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4323 (void *)atsr + atsr->header.length,
4324 &atsru->devices_cnt);
4325 if (atsru->devices_cnt && atsru->devices == NULL) {
4326 kfree(atsru);
4327 return -ENOMEM;
4328 }
4329 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004330
Jiang Liu0e242612014-02-19 14:07:34 +08004331 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004332
4333 return 0;
4334}
4335
Jiang Liu9bdc5312014-01-06 14:18:27 +08004336static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4337{
4338 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4339 kfree(atsru);
4340}
4341
Jiang Liu6b197242014-11-09 22:47:58 +08004342int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4343{
4344 struct acpi_dmar_atsr *atsr;
4345 struct dmar_atsr_unit *atsru;
4346
4347 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4348 atsru = dmar_find_atsr(atsr);
4349 if (atsru) {
4350 list_del_rcu(&atsru->list);
4351 synchronize_rcu();
4352 intel_iommu_free_atsr(atsru);
4353 }
4354
4355 return 0;
4356}
4357
4358int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4359{
4360 int i;
4361 struct device *dev;
4362 struct acpi_dmar_atsr *atsr;
4363 struct dmar_atsr_unit *atsru;
4364
4365 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4366 atsru = dmar_find_atsr(atsr);
4367 if (!atsru)
4368 return 0;
4369
Linus Torvalds194dc872016-07-27 20:03:31 -07004370 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004371 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4372 i, dev)
4373 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004374 }
Jiang Liu6b197242014-11-09 22:47:58 +08004375
4376 return 0;
4377}
4378
Jiang Liuffebeb42014-11-09 22:48:02 +08004379static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4380{
4381 int sp, ret = 0;
4382 struct intel_iommu *iommu = dmaru->iommu;
4383
4384 if (g_iommus[iommu->seq_id])
4385 return 0;
4386
4387 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004388 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004389 iommu->name);
4390 return -ENXIO;
4391 }
4392 if (!ecap_sc_support(iommu->ecap) &&
4393 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004394 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004395 iommu->name);
4396 return -ENXIO;
4397 }
4398 sp = domain_update_iommu_superpage(iommu) - 1;
4399 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004400 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004401 iommu->name);
4402 return -ENXIO;
4403 }
4404
4405 /*
4406 * Disable translation if already enabled prior to OS handover.
4407 */
4408 if (iommu->gcmd & DMA_GCMD_TE)
4409 iommu_disable_translation(iommu);
4410
4411 g_iommus[iommu->seq_id] = iommu;
4412 ret = iommu_init_domains(iommu);
4413 if (ret == 0)
4414 ret = iommu_alloc_root_entry(iommu);
4415 if (ret)
4416 goto out;
4417
David Woodhouse8a94ade2015-03-24 14:54:56 +00004418#ifdef CONFIG_INTEL_IOMMU_SVM
4419 if (pasid_enabled(iommu))
4420 intel_svm_alloc_pasid_tables(iommu);
4421#endif
4422
Jiang Liuffebeb42014-11-09 22:48:02 +08004423 if (dmaru->ignored) {
4424 /*
4425 * we always have to disable PMRs or DMA may fail on this device
4426 */
4427 if (force_on)
4428 iommu_disable_protect_mem_regions(iommu);
4429 return 0;
4430 }
4431
4432 intel_iommu_init_qi(iommu);
4433 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004434
4435#ifdef CONFIG_INTEL_IOMMU_SVM
4436 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4437 ret = intel_svm_enable_prq(iommu);
4438 if (ret)
4439 goto disable_iommu;
4440 }
4441#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004442 ret = dmar_set_interrupt(iommu);
4443 if (ret)
4444 goto disable_iommu;
4445
4446 iommu_set_root_entry(iommu);
4447 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4448 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4449 iommu_enable_translation(iommu);
4450
Jiang Liuffebeb42014-11-09 22:48:02 +08004451 iommu_disable_protect_mem_regions(iommu);
4452 return 0;
4453
4454disable_iommu:
4455 disable_dmar_iommu(iommu);
4456out:
4457 free_dmar_iommu(iommu);
4458 return ret;
4459}
4460
Jiang Liu6b197242014-11-09 22:47:58 +08004461int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4462{
Jiang Liuffebeb42014-11-09 22:48:02 +08004463 int ret = 0;
4464 struct intel_iommu *iommu = dmaru->iommu;
4465
4466 if (!intel_iommu_enabled)
4467 return 0;
4468 if (iommu == NULL)
4469 return -EINVAL;
4470
4471 if (insert) {
4472 ret = intel_iommu_add(dmaru);
4473 } else {
4474 disable_dmar_iommu(iommu);
4475 free_dmar_iommu(iommu);
4476 }
4477
4478 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004479}
4480
Jiang Liu9bdc5312014-01-06 14:18:27 +08004481static void intel_iommu_free_dmars(void)
4482{
4483 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4484 struct dmar_atsr_unit *atsru, *atsr_n;
4485
4486 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4487 list_del(&rmrru->list);
4488 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4489 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004490 }
4491
Jiang Liu9bdc5312014-01-06 14:18:27 +08004492 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4493 list_del(&atsru->list);
4494 intel_iommu_free_atsr(atsru);
4495 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004496}
4497
4498int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4499{
Jiang Liub683b232014-02-19 14:07:32 +08004500 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004501 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004502 struct pci_dev *bridge = NULL;
4503 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004504 struct acpi_dmar_atsr *atsr;
4505 struct dmar_atsr_unit *atsru;
4506
4507 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004508 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004509 bridge = bus->self;
David Woodhoused14053b2015-10-15 09:28:06 +01004510 /* If it's an integrated device, allow ATS */
4511 if (!bridge)
4512 return 1;
4513 /* Connected via non-PCIe: no ATS */
4514 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004515 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004516 return 0;
David Woodhoused14053b2015-10-15 09:28:06 +01004517 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004518 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004519 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004520 }
4521
Jiang Liu0e242612014-02-19 14:07:34 +08004522 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004523 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4524 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4525 if (atsr->segment != pci_domain_nr(dev->bus))
4526 continue;
4527
Jiang Liub683b232014-02-19 14:07:32 +08004528 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004529 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004530 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004531
4532 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004533 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004534 }
Jiang Liub683b232014-02-19 14:07:32 +08004535 ret = 0;
4536out:
Jiang Liu0e242612014-02-19 14:07:34 +08004537 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004538
Jiang Liub683b232014-02-19 14:07:32 +08004539 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004540}
4541
Jiang Liu59ce0512014-02-19 14:07:35 +08004542int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4543{
4544 int ret = 0;
4545 struct dmar_rmrr_unit *rmrru;
4546 struct dmar_atsr_unit *atsru;
4547 struct acpi_dmar_atsr *atsr;
4548 struct acpi_dmar_reserved_memory *rmrr;
4549
4550 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4551 return 0;
4552
4553 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4554 rmrr = container_of(rmrru->hdr,
4555 struct acpi_dmar_reserved_memory, header);
4556 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4557 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4558 ((void *)rmrr) + rmrr->header.length,
4559 rmrr->segment, rmrru->devices,
4560 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004561 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004562 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004563 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004564 dmar_remove_dev_scope(info, rmrr->segment,
4565 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004566 }
4567 }
4568
4569 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4570 if (atsru->include_all)
4571 continue;
4572
4573 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4574 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4575 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4576 (void *)atsr + atsr->header.length,
4577 atsr->segment, atsru->devices,
4578 atsru->devices_cnt);
4579 if (ret > 0)
4580 break;
4581 else if(ret < 0)
4582 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004583 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004584 if (dmar_remove_dev_scope(info, atsr->segment,
4585 atsru->devices, atsru->devices_cnt))
4586 break;
4587 }
4588 }
4589
4590 return 0;
4591}
4592
Fenghua Yu99dcade2009-11-11 07:23:06 -08004593/*
4594 * Here we only respond to action of unbound device from driver.
4595 *
4596 * Added device is not attached to its DMAR domain here yet. That will happen
4597 * when mapping the device to iova.
4598 */
4599static int device_notifier(struct notifier_block *nb,
4600 unsigned long action, void *data)
4601{
4602 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004603 struct dmar_domain *domain;
4604
David Woodhouse3d891942014-03-06 15:59:26 +00004605 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004606 return 0;
4607
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004608 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004609 return 0;
4610
David Woodhouse1525a292014-03-06 16:19:30 +00004611 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004612 if (!domain)
4613 return 0;
4614
Joerg Roedele6de0f82015-07-22 16:30:36 +02004615 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004616 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004617 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004618
Fenghua Yu99dcade2009-11-11 07:23:06 -08004619 return 0;
4620}
4621
4622static struct notifier_block device_nb = {
4623 .notifier_call = device_notifier,
4624};
4625
Jiang Liu75f05562014-02-19 14:07:37 +08004626static int intel_iommu_memory_notifier(struct notifier_block *nb,
4627 unsigned long val, void *v)
4628{
4629 struct memory_notify *mhp = v;
4630 unsigned long long start, end;
4631 unsigned long start_vpfn, last_vpfn;
4632
4633 switch (val) {
4634 case MEM_GOING_ONLINE:
4635 start = mhp->start_pfn << PAGE_SHIFT;
4636 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4637 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004638 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004639 start, end);
4640 return NOTIFY_BAD;
4641 }
4642 break;
4643
4644 case MEM_OFFLINE:
4645 case MEM_CANCEL_ONLINE:
4646 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4647 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4648 while (start_vpfn <= last_vpfn) {
4649 struct iova *iova;
4650 struct dmar_drhd_unit *drhd;
4651 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004652 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004653
4654 iova = find_iova(&si_domain->iovad, start_vpfn);
4655 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004656 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004657 start_vpfn);
4658 break;
4659 }
4660
4661 iova = split_and_remove_iova(&si_domain->iovad, iova,
4662 start_vpfn, last_vpfn);
4663 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004664 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004665 start_vpfn, last_vpfn);
4666 return NOTIFY_BAD;
4667 }
4668
David Woodhouseea8ea462014-03-05 17:09:32 +00004669 freelist = domain_unmap(si_domain, iova->pfn_lo,
4670 iova->pfn_hi);
4671
Jiang Liu75f05562014-02-19 14:07:37 +08004672 rcu_read_lock();
4673 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004674 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004675 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004676 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004677 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004678 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004679
4680 start_vpfn = iova->pfn_hi + 1;
4681 free_iova_mem(iova);
4682 }
4683 break;
4684 }
4685
4686 return NOTIFY_OK;
4687}
4688
4689static struct notifier_block intel_iommu_memory_nb = {
4690 .notifier_call = intel_iommu_memory_notifier,
4691 .priority = 0
4692};
4693
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004694static void free_all_cpu_cached_iovas(unsigned int cpu)
4695{
4696 int i;
4697
4698 for (i = 0; i < g_num_of_iommus; i++) {
4699 struct intel_iommu *iommu = g_iommus[i];
4700 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004701 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004702
4703 if (!iommu)
4704 continue;
4705
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004706 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004707 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004708
4709 if (!domain)
4710 continue;
4711 free_cpu_cached_iovas(cpu, &domain->iovad);
4712 }
4713 }
4714}
4715
Omer Pelegaa473242016-04-20 11:33:02 +03004716static int intel_iommu_cpu_notifier(struct notifier_block *nfb,
4717 unsigned long action, void *v)
4718{
4719 unsigned int cpu = (unsigned long)v;
4720
4721 switch (action) {
4722 case CPU_DEAD:
4723 case CPU_DEAD_FROZEN:
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004724 free_all_cpu_cached_iovas(cpu);
Omer Pelegaa473242016-04-20 11:33:02 +03004725 flush_unmaps_timeout(cpu);
4726 break;
4727 }
4728 return NOTIFY_OK;
4729}
4730
4731static struct notifier_block intel_iommu_cpu_nb = {
4732 .notifier_call = intel_iommu_cpu_notifier,
4733};
Alex Williamsona5459cf2014-06-12 16:12:31 -06004734
4735static ssize_t intel_iommu_show_version(struct device *dev,
4736 struct device_attribute *attr,
4737 char *buf)
4738{
4739 struct intel_iommu *iommu = dev_get_drvdata(dev);
4740 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4741 return sprintf(buf, "%d:%d\n",
4742 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4743}
4744static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4745
4746static ssize_t intel_iommu_show_address(struct device *dev,
4747 struct device_attribute *attr,
4748 char *buf)
4749{
4750 struct intel_iommu *iommu = dev_get_drvdata(dev);
4751 return sprintf(buf, "%llx\n", iommu->reg_phys);
4752}
4753static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4754
4755static ssize_t intel_iommu_show_cap(struct device *dev,
4756 struct device_attribute *attr,
4757 char *buf)
4758{
4759 struct intel_iommu *iommu = dev_get_drvdata(dev);
4760 return sprintf(buf, "%llx\n", iommu->cap);
4761}
4762static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4763
4764static ssize_t intel_iommu_show_ecap(struct device *dev,
4765 struct device_attribute *attr,
4766 char *buf)
4767{
4768 struct intel_iommu *iommu = dev_get_drvdata(dev);
4769 return sprintf(buf, "%llx\n", iommu->ecap);
4770}
4771static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4772
Alex Williamson2238c082015-07-14 15:24:53 -06004773static ssize_t intel_iommu_show_ndoms(struct device *dev,
4774 struct device_attribute *attr,
4775 char *buf)
4776{
4777 struct intel_iommu *iommu = dev_get_drvdata(dev);
4778 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4779}
4780static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4781
4782static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4783 struct device_attribute *attr,
4784 char *buf)
4785{
4786 struct intel_iommu *iommu = dev_get_drvdata(dev);
4787 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4788 cap_ndoms(iommu->cap)));
4789}
4790static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4791
Alex Williamsona5459cf2014-06-12 16:12:31 -06004792static struct attribute *intel_iommu_attrs[] = {
4793 &dev_attr_version.attr,
4794 &dev_attr_address.attr,
4795 &dev_attr_cap.attr,
4796 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004797 &dev_attr_domains_supported.attr,
4798 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004799 NULL,
4800};
4801
4802static struct attribute_group intel_iommu_group = {
4803 .name = "intel-iommu",
4804 .attrs = intel_iommu_attrs,
4805};
4806
4807const struct attribute_group *intel_iommu_groups[] = {
4808 &intel_iommu_group,
4809 NULL,
4810};
4811
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004812int __init intel_iommu_init(void)
4813{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004814 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004815 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004816 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004817
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004818 /* VT-d is required for a TXT/tboot launch, so enforce that */
4819 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004820
Jiang Liu3a5670e2014-02-19 14:07:33 +08004821 if (iommu_init_mempool()) {
4822 if (force_on)
4823 panic("tboot: Failed to initialize iommu memory\n");
4824 return -ENOMEM;
4825 }
4826
4827 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004828 if (dmar_table_init()) {
4829 if (force_on)
4830 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004831 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004832 }
4833
Suresh Siddhac2c72862011-08-23 17:05:19 -07004834 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004835 if (force_on)
4836 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004837 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004838 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004839
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004840 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08004841 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07004842
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004843 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004844 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004845
4846 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004847 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004848
Joseph Cihula51a63e62011-03-21 11:04:24 -07004849 if (dmar_init_reserved_ranges()) {
4850 if (force_on)
4851 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004852 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004853 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004854
4855 init_no_remapping_devices();
4856
Joseph Cihulab7792602011-05-03 00:08:37 -07004857 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004858 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004859 if (force_on)
4860 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004861 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004862 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004863 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004864 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004865 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004866
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004867#ifdef CONFIG_SWIOTLB
4868 swiotlb = 0;
4869#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004870 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004871
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004872 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004873
Alex Williamsona5459cf2014-06-12 16:12:31 -06004874 for_each_active_iommu(iommu, drhd)
4875 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4876 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07004877 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004878
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004879 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004880 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004881 if (si_domain && !hw_pass_through)
4882 register_memory_notifier(&intel_iommu_memory_nb);
Omer Pelegaa473242016-04-20 11:33:02 +03004883 register_hotcpu_notifier(&intel_iommu_cpu_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004884
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004885 intel_iommu_enabled = 1;
4886
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004887 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004888
4889out_free_reserved_range:
4890 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004891out_free_dmar:
4892 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004893 up_write(&dmar_global_lock);
4894 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004895 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004896}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004897
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004898static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004899{
4900 struct intel_iommu *iommu = opaque;
4901
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004902 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004903 return 0;
4904}
4905
4906/*
4907 * NB - intel-iommu lacks any sort of reference counting for the users of
4908 * dependent devices. If multiple endpoints have intersecting dependent
4909 * devices, unbinding the driver from any one of them will possibly leave
4910 * the others unable to operate.
4911 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004912static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004913{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004914 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004915 return;
4916
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004917 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004918}
4919
Joerg Roedel127c7612015-07-23 17:44:46 +02004920static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004921{
Weidong Hanc7151a82008-12-08 22:51:37 +08004922 struct intel_iommu *iommu;
4923 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004924
Joerg Roedel55d94042015-07-22 16:50:40 +02004925 assert_spin_locked(&device_domain_lock);
4926
Joerg Roedelb608ac32015-07-21 18:19:08 +02004927 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004928 return;
4929
Joerg Roedel127c7612015-07-23 17:44:46 +02004930 iommu = info->iommu;
4931
4932 if (info->dev) {
4933 iommu_disable_dev_iotlb(info);
4934 domain_context_clear(iommu, info->dev);
4935 }
4936
Joerg Roedelb608ac32015-07-21 18:19:08 +02004937 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004938
Joerg Roedeld160aca2015-07-22 11:52:53 +02004939 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004940 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004941 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004942
4943 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004944}
4945
Joerg Roedel55d94042015-07-22 16:50:40 +02004946static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4947 struct device *dev)
4948{
Joerg Roedel127c7612015-07-23 17:44:46 +02004949 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004950 unsigned long flags;
4951
Weidong Hanc7151a82008-12-08 22:51:37 +08004952 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004953 info = dev->archdata.iommu;
4954 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004955 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004956}
4957
4958static int md_domain_init(struct dmar_domain *domain, int guest_width)
4959{
4960 int adjust_width;
4961
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004962 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4963 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004964 domain_reserve_special_ranges(domain);
4965
4966 /* calculate AGAW */
4967 domain->gaw = guest_width;
4968 adjust_width = guestwidth_to_adjustwidth(guest_width);
4969 domain->agaw = width_to_agaw(adjust_width);
4970
Weidong Han5e98c4b2008-12-08 23:03:27 +08004971 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004972 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004973 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004974 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004975
4976 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004977 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004978 if (!domain->pgd)
4979 return -ENOMEM;
4980 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4981 return 0;
4982}
4983
Joerg Roedel00a77de2015-03-26 13:43:08 +01004984static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004985{
Joerg Roedel5d450802008-12-03 14:52:32 +01004986 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004987 struct iommu_domain *domain;
4988
4989 if (type != IOMMU_DOMAIN_UNMANAGED)
4990 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004991
Jiang Liuab8dfe22014-07-11 14:19:27 +08004992 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004993 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004994 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004995 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004996 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004997 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004998 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004999 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01005000 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005001 }
Allen Kay8140a952011-10-14 12:32:17 -07005002 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005003
Joerg Roedel00a77de2015-03-26 13:43:08 +01005004 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01005005 domain->geometry.aperture_start = 0;
5006 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
5007 domain->geometry.force_aperture = true;
5008
Joerg Roedel00a77de2015-03-26 13:43:08 +01005009 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03005010}
Kay, Allen M38717942008-09-09 18:37:29 +03005011
Joerg Roedel00a77de2015-03-26 13:43:08 +01005012static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03005013{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005014 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03005015}
Kay, Allen M38717942008-09-09 18:37:29 +03005016
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005017static int intel_iommu_attach_device(struct iommu_domain *domain,
5018 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005019{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005020 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005021 struct intel_iommu *iommu;
5022 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07005023 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03005024
Alex Williamsonc875d2c2014-07-03 09:57:02 -06005025 if (device_is_rmrr_locked(dev)) {
5026 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5027 return -EPERM;
5028 }
5029
David Woodhouse7207d8f2014-03-09 16:31:06 -07005030 /* normally dev is not mapped */
5031 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005032 struct dmar_domain *old_domain;
5033
David Woodhouse1525a292014-03-06 16:19:30 +00005034 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005035 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005036 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02005037 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005038 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005039
5040 if (!domain_type_is_vm_or_si(old_domain) &&
5041 list_empty(&old_domain->devices))
5042 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005043 }
5044 }
5045
David Woodhouse156baca2014-03-09 14:00:57 -07005046 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005047 if (!iommu)
5048 return -ENODEV;
5049
5050 /* check if this iommu agaw is sufficient for max mapped address */
5051 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005052 if (addr_width > cap_mgaw(iommu->cap))
5053 addr_width = cap_mgaw(iommu->cap);
5054
5055 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005056 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005057 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01005058 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005059 return -EFAULT;
5060 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005061 dmar_domain->gaw = addr_width;
5062
5063 /*
5064 * Knock out extra levels of page tables if necessary
5065 */
5066 while (iommu->agaw < dmar_domain->agaw) {
5067 struct dma_pte *pte;
5068
5069 pte = dmar_domain->pgd;
5070 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005071 dmar_domain->pgd = (struct dma_pte *)
5072 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005073 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005074 }
5075 dmar_domain->agaw--;
5076 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005077
Joerg Roedel28ccce02015-07-21 14:45:31 +02005078 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005079}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005080
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005081static void intel_iommu_detach_device(struct iommu_domain *domain,
5082 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005083{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005084 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005085}
Kay, Allen M38717942008-09-09 18:37:29 +03005086
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005087static int intel_iommu_map(struct iommu_domain *domain,
5088 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005089 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005090{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005091 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005092 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005093 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005094 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005095
Joerg Roedeldde57a22008-12-03 15:04:09 +01005096 if (iommu_prot & IOMMU_READ)
5097 prot |= DMA_PTE_READ;
5098 if (iommu_prot & IOMMU_WRITE)
5099 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08005100 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5101 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005102
David Woodhouse163cc522009-06-28 00:51:17 +01005103 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005104 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005105 u64 end;
5106
5107 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005108 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005109 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005110 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005111 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005112 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005113 return -EFAULT;
5114 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005115 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005116 }
David Woodhousead051222009-06-28 14:22:28 +01005117 /* Round up size to next multiple of PAGE_SIZE, if it and
5118 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005119 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005120 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5121 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005122 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005123}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005124
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005125static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005126 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005127{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005128 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005129 struct page *freelist = NULL;
5130 struct intel_iommu *iommu;
5131 unsigned long start_pfn, last_pfn;
5132 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005133 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005134
David Woodhouse5cf0a762014-03-19 16:07:49 +00005135 /* Cope with horrid API which requires us to unmap more than the
5136 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005137 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005138
5139 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5140 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5141
David Woodhouseea8ea462014-03-05 17:09:32 +00005142 start_pfn = iova >> VTD_PAGE_SHIFT;
5143 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5144
5145 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5146
5147 npages = last_pfn - start_pfn + 1;
5148
Joerg Roedel29a27712015-07-21 17:17:12 +02005149 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02005150 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00005151
Joerg Roedel42e8c182015-07-21 15:50:02 +02005152 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5153 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005154 }
5155
5156 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005157
David Woodhouse163cc522009-06-28 00:51:17 +01005158 if (dmar_domain->max_addr == iova + size)
5159 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005160
David Woodhouse5cf0a762014-03-19 16:07:49 +00005161 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005162}
Kay, Allen M38717942008-09-09 18:37:29 +03005163
Joerg Roedeld14d6572008-12-03 15:06:57 +01005164static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05305165 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005166{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005167 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005168 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005169 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005170 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005171
David Woodhouse5cf0a762014-03-19 16:07:49 +00005172 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005173 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005174 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005175
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005176 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005177}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005178
Joerg Roedel5d587b82014-09-05 10:50:45 +02005179static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005180{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005181 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005182 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005183 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005184 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005185
Joerg Roedel5d587b82014-09-05 10:50:45 +02005186 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005187}
5188
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005189static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005190{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005191 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005192 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005193 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005194
Alex Williamsona5459cf2014-06-12 16:12:31 -06005195 iommu = device_to_iommu(dev, &bus, &devfn);
5196 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005197 return -ENODEV;
5198
Alex Williamsona5459cf2014-06-12 16:12:31 -06005199 iommu_device_link(iommu->iommu_dev, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005200
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005201 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005202
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005203 if (IS_ERR(group))
5204 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005205
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005206 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005207 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005208}
5209
5210static void intel_iommu_remove_device(struct device *dev)
5211{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005212 struct intel_iommu *iommu;
5213 u8 bus, devfn;
5214
5215 iommu = device_to_iommu(dev, &bus, &devfn);
5216 if (!iommu)
5217 return;
5218
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005219 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005220
5221 iommu_device_unlink(iommu->iommu_dev, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005222}
5223
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005224#ifdef CONFIG_INTEL_IOMMU_SVM
Jacob Panef414592016-12-06 10:14:23 -08005225#define MAX_NR_PASID_BITS (20)
5226static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
5227{
5228 /*
5229 * Convert ecap_pss to extend context entry pts encoding, also
5230 * respect the soft pasid_max value set by the iommu.
5231 * - number of PASID bits = ecap_pss + 1
5232 * - number of PASID table entries = 2^(pts + 5)
5233 * Therefore, pts = ecap_pss - 4
5234 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
5235 */
5236 if (ecap_pss(iommu->ecap) < 5)
5237 return 0;
5238
5239 /* pasid_max is encoded as actual number of entries not the bits */
5240 return find_first_bit((unsigned long *)&iommu->pasid_max,
5241 MAX_NR_PASID_BITS) - 5;
5242}
5243
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005244int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5245{
5246 struct device_domain_info *info;
5247 struct context_entry *context;
5248 struct dmar_domain *domain;
5249 unsigned long flags;
5250 u64 ctx_lo;
5251 int ret;
5252
5253 domain = get_valid_domain_for_dev(sdev->dev);
5254 if (!domain)
5255 return -EINVAL;
5256
5257 spin_lock_irqsave(&device_domain_lock, flags);
5258 spin_lock(&iommu->lock);
5259
5260 ret = -EINVAL;
5261 info = sdev->dev->archdata.iommu;
5262 if (!info || !info->pasid_supported)
5263 goto out;
5264
5265 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5266 if (WARN_ON(!context))
5267 goto out;
5268
5269 ctx_lo = context[0].lo;
5270
5271 sdev->did = domain->iommu_did[iommu->seq_id];
5272 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5273
5274 if (!(ctx_lo & CONTEXT_PASIDE)) {
5275 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
Jacob Panef414592016-12-06 10:14:23 -08005276 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
5277 intel_iommu_get_pts(iommu);
5278
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005279 wmb();
5280 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5281 * extended to permit requests-with-PASID if the PASIDE bit
5282 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5283 * however, the PASIDE bit is ignored and requests-with-PASID
5284 * are unconditionally blocked. Which makes less sense.
5285 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5286 * "guest mode" translation types depending on whether ATS
5287 * is available or not. Annoyingly, we can't use the new
5288 * modes *unless* PASIDE is set. */
5289 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5290 ctx_lo &= ~CONTEXT_TT_MASK;
5291 if (info->ats_supported)
5292 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5293 else
5294 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5295 }
5296 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005297 if (iommu->pasid_state_table)
5298 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005299 if (info->pri_supported)
5300 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005301 context[0].lo = ctx_lo;
5302 wmb();
5303 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5304 DMA_CCMD_MASK_NOBIT,
5305 DMA_CCMD_DEVICE_INVL);
5306 }
5307
5308 /* Enable PASID support in the device, if it wasn't already */
5309 if (!info->pasid_enabled)
5310 iommu_enable_dev_iotlb(info);
5311
5312 if (info->ats_enabled) {
5313 sdev->dev_iotlb = 1;
5314 sdev->qdep = info->ats_qdep;
5315 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5316 sdev->qdep = 0;
5317 }
5318 ret = 0;
5319
5320 out:
5321 spin_unlock(&iommu->lock);
5322 spin_unlock_irqrestore(&device_domain_lock, flags);
5323
5324 return ret;
5325}
5326
5327struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5328{
5329 struct intel_iommu *iommu;
5330 u8 bus, devfn;
5331
5332 if (iommu_dummy(dev)) {
5333 dev_warn(dev,
5334 "No IOMMU translation for device; cannot enable SVM\n");
5335 return NULL;
5336 }
5337
5338 iommu = device_to_iommu(dev, &bus, &devfn);
5339 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005340 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005341 return NULL;
5342 }
5343
5344 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005345 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005346 return NULL;
5347 }
5348
5349 return iommu;
5350}
5351#endif /* CONFIG_INTEL_IOMMU_SVM */
5352
Thierry Redingb22f6432014-06-27 09:03:12 +02005353static const struct iommu_ops intel_iommu_ops = {
Joerg Roedel5d587b82014-09-05 10:50:45 +02005354 .capable = intel_iommu_capable,
Joerg Roedel00a77de2015-03-26 13:43:08 +01005355 .domain_alloc = intel_iommu_domain_alloc,
5356 .domain_free = intel_iommu_domain_free,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005357 .attach_dev = intel_iommu_attach_device,
5358 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005359 .map = intel_iommu_map,
5360 .unmap = intel_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07005361 .map_sg = default_iommu_map_sg,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005362 .iova_to_phys = intel_iommu_iova_to_phys,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005363 .add_device = intel_iommu_add_device,
5364 .remove_device = intel_iommu_remove_device,
Joerg Roedela960fad2015-10-21 23:51:39 +02005365 .device_group = pci_device_group,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02005366 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005367};
David Woodhouse9af88142009-02-13 23:18:03 +00005368
Daniel Vetter94526182013-01-20 23:50:13 +01005369static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5370{
5371 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005372 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005373 dmar_map_gfx = 0;
5374}
5375
5376DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5377DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5379DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5380DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5381DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5382DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5383
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005384static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005385{
5386 /*
5387 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005388 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005389 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005390 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005391 rwbf_quirk = 1;
5392}
5393
5394DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005395DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5396DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5397DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5398DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5399DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5400DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005401
Adam Jacksoneecfd572010-08-25 21:17:34 +01005402#define GGC 0x52
5403#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5404#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5405#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5406#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5407#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5408#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5409#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5410#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5411
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005412static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005413{
5414 unsigned short ggc;
5415
Adam Jacksoneecfd572010-08-25 21:17:34 +01005416 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005417 return;
5418
Adam Jacksoneecfd572010-08-25 21:17:34 +01005419 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005420 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005421 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005422 } else if (dmar_map_gfx) {
5423 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005424 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005425 intel_iommu_strict = 1;
5426 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005427}
5428DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5429DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5430DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5431DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5432
David Woodhousee0fc7e02009-09-30 09:12:17 -07005433/* On Tylersburg chipsets, some BIOSes have been known to enable the
5434 ISOCH DMAR unit for the Azalia sound device, but not give it any
5435 TLB entries, which causes it to deadlock. Check for that. We do
5436 this in a function called from init_dmars(), instead of in a PCI
5437 quirk, because we don't want to print the obnoxious "BIOS broken"
5438 message if VT-d is actually disabled.
5439*/
5440static void __init check_tylersburg_isoch(void)
5441{
5442 struct pci_dev *pdev;
5443 uint32_t vtisochctrl;
5444
5445 /* If there's no Azalia in the system anyway, forget it. */
5446 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5447 if (!pdev)
5448 return;
5449 pci_dev_put(pdev);
5450
5451 /* System Management Registers. Might be hidden, in which case
5452 we can't do the sanity check. But that's OK, because the
5453 known-broken BIOSes _don't_ actually hide it, so far. */
5454 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5455 if (!pdev)
5456 return;
5457
5458 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5459 pci_dev_put(pdev);
5460 return;
5461 }
5462
5463 pci_dev_put(pdev);
5464
5465 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5466 if (vtisochctrl & 1)
5467 return;
5468
5469 /* Drop all bits other than the number of TLB entries */
5470 vtisochctrl &= 0x1c;
5471
5472 /* If we have the recommended number of TLB entries (16), fine. */
5473 if (vtisochctrl == 0x10)
5474 return;
5475
5476 /* Zero TLB entries? You get to ride the short bus to school. */
5477 if (!vtisochctrl) {
5478 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5479 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5480 dmi_get_system_info(DMI_BIOS_VENDOR),
5481 dmi_get_system_info(DMI_BIOS_VERSION),
5482 dmi_get_system_info(DMI_PRODUCT_VERSION));
5483 iommu_identity_mapping |= IDENTMAP_AZALIA;
5484 return;
5485 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005486
5487 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005488 vtisochctrl);
5489}