blob: 430d430bce29e8f3f6f03a37753579c140ff2e8e [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanfeebb332008-01-21 17:07:29 -08003 * Copyright (c) 2004-2008 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070029#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080030#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080038#include <linux/if_vlan.h>
David S. Miller08013fa2008-08-15 19:46:01 -070039#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080040#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chanfba9fe92006-06-12 22:21:25 -070049#include <linux/zlib.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080051
Michael Chanb6016b72005-05-26 13:03:09 -070052#include "bnx2.h"
53#include "bnx2_fw.h"
Michael Chand43584c2006-11-19 14:14:35 -080054#include "bnx2_fw2.h"
Michael Chanb6016b72005-05-26 13:03:09 -070055
Michael Chan110d0ef2007-12-12 11:18:34 -080056#define FW_BUF_SIZE 0x10000
Denys Vlasenkob3448b02007-09-30 17:55:51 -070057
Michael Chanb6016b72005-05-26 13:03:09 -070058#define DRV_MODULE_NAME "bnx2"
59#define PFX DRV_MODULE_NAME ": "
Michael Chanec7e6fa2008-10-09 12:27:06 -070060#define DRV_MODULE_VERSION "1.8.1"
61#define DRV_MODULE_RELDATE "Oct 7, 2008"
Michael Chanb6016b72005-05-26 13:03:09 -070062
63#define RUN_AT(x) (jiffies + (x))
64
65/* Time in jiffies before concluding the transmitter is hung. */
66#define TX_TIMEOUT (5*HZ)
67
Andrew Mortonfefa8642008-02-09 23:17:15 -080068static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070069 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
70
71MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070072MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_MODULE_VERSION);
75
76static int disable_msi = 0;
77
78module_param(disable_msi, int, 0);
79MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
80
81typedef enum {
82 BCM5706 = 0,
83 NC370T,
84 NC370I,
85 BCM5706S,
86 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080087 BCM5708,
88 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080089 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -070090 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -070091 BCM5716,
Michael Chanb6016b72005-05-26 13:03:09 -070092} board_t;
93
94/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -080095static struct {
Michael Chanb6016b72005-05-26 13:03:09 -070096 char *name;
97} board_info[] __devinitdata = {
98 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
99 { "HP NC370T Multifunction Gigabit Server Adapter" },
100 { "HP NC370i Multifunction Gigabit Server Adapter" },
101 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
102 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800103 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
104 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800105 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700106 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700107 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chanb6016b72005-05-26 13:03:09 -0700108 };
109
Michael Chan7bb0a042008-07-14 22:37:47 -0700110static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700111 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
112 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
113 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
114 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
115 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
116 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
120 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
121 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
122 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
124 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
126 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700129 { PCI_VENDOR_ID_BROADCOM, 0x163b,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chanb6016b72005-05-26 13:03:09 -0700131 { 0, }
132};
133
134static struct flash_spec flash_table[] =
135{
Michael Chane30372c2007-07-16 18:26:23 -0700136#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
137#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700138 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800139 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700140 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700141 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
142 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800143 /* Expansion entry 0001 */
144 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700145 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800146 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
147 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700148 /* Saifun SA25F010 (non-buffered flash) */
149 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800150 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700151 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700152 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
153 "Non-buffered flash (128kB)"},
154 /* Saifun SA25F020 (non-buffered flash) */
155 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800156 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700157 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700158 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
159 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800160 /* Expansion entry 0100 */
161 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700162 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800163 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
164 "Entry 0100"},
165 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400166 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700167 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800168 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
169 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
170 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
171 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800173 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
174 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
175 /* Saifun SA25F005 (non-buffered flash) */
176 /* strap, cfg1, & write1 need updates */
177 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700178 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800179 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
180 "Non-buffered flash (64kB)"},
181 /* Fast EEPROM */
182 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700183 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800184 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
185 "EEPROM - fast"},
186 /* Expansion entry 1001 */
187 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700188 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800189 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
190 "Entry 1001"},
191 /* Expansion entry 1010 */
192 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
195 "Entry 1010"},
196 /* ATMEL AT45DB011B (buffered flash) */
197 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
200 "Buffered flash (128kB)"},
201 /* Expansion entry 1100 */
202 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1100"},
206 /* Expansion entry 1101 */
207 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1101"},
211 /* Ateml Expansion entry 1110 */
212 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
215 "Entry 1110 (Atmel)"},
216 /* ATMEL AT45DB021B (buffered flash) */
217 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700218 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
220 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700221};
222
Michael Chane30372c2007-07-16 18:26:23 -0700223static struct flash_spec flash_5709 = {
224 .flags = BNX2_NV_BUFFERED,
225 .page_bits = BCM5709_FLASH_PAGE_BITS,
226 .page_size = BCM5709_FLASH_PAGE_SIZE,
227 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
228 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
229 .name = "5709 Buffered flash (256kB)",
230};
231
Michael Chanb6016b72005-05-26 13:03:09 -0700232MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
233
Michael Chan35e90102008-06-19 16:37:42 -0700234static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700235{
Michael Chan2f8af122006-08-15 01:39:10 -0700236 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700237
Michael Chan2f8af122006-08-15 01:39:10 -0700238 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800239
240 /* The ring uses 256 indices for 255 entries, one of them
241 * needs to be skipped.
242 */
Michael Chan35e90102008-06-19 16:37:42 -0700243 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800244 if (unlikely(diff >= TX_DESC_CNT)) {
245 diff &= 0xffff;
246 if (diff == TX_DESC_CNT)
247 diff = MAX_TX_DESC_CNT;
248 }
Michael Chane89bbf12005-08-25 15:36:58 -0700249 return (bp->tx_ring_size - diff);
250}
251
Michael Chanb6016b72005-05-26 13:03:09 -0700252static u32
253bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
254{
Michael Chan1b8227c2007-05-03 13:24:05 -0700255 u32 val;
256
257 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700258 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700259 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
260 spin_unlock_bh(&bp->indirect_lock);
261 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700262}
263
264static void
265bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
266{
Michael Chan1b8227c2007-05-03 13:24:05 -0700267 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700268 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
269 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700270 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700271}
272
273static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800274bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
275{
276 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
277}
278
279static u32
280bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
281{
282 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
283}
284
285static void
Michael Chanb6016b72005-05-26 13:03:09 -0700286bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
287{
288 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700289 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800290 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
291 int i;
292
293 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
294 REG_WR(bp, BNX2_CTX_CTX_CTRL,
295 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
296 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800297 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
298 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
299 break;
300 udelay(5);
301 }
302 } else {
303 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
304 REG_WR(bp, BNX2_CTX_DATA, val);
305 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700306 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700307}
308
309static int
310bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
311{
312 u32 val1;
313 int i, ret;
314
Michael Chan583c28e2008-01-21 19:51:35 -0800315 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700316 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
317 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
318
319 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
320 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
321
322 udelay(40);
323 }
324
325 val1 = (bp->phy_addr << 21) | (reg << 16) |
326 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
327 BNX2_EMAC_MDIO_COMM_START_BUSY;
328 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
329
330 for (i = 0; i < 50; i++) {
331 udelay(10);
332
333 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
334 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
335 udelay(5);
336
337 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
338 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
339
340 break;
341 }
342 }
343
344 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
345 *val = 0x0;
346 ret = -EBUSY;
347 }
348 else {
349 *val = val1;
350 ret = 0;
351 }
352
Michael Chan583c28e2008-01-21 19:51:35 -0800353 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700354 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
355 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
356
357 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
358 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
359
360 udelay(40);
361 }
362
363 return ret;
364}
365
366static int
367bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
368{
369 u32 val1;
370 int i, ret;
371
Michael Chan583c28e2008-01-21 19:51:35 -0800372 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700373 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
374 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
375
376 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
377 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
378
379 udelay(40);
380 }
381
382 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
383 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
384 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
385 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400386
Michael Chanb6016b72005-05-26 13:03:09 -0700387 for (i = 0; i < 50; i++) {
388 udelay(10);
389
390 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
391 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
392 udelay(5);
393 break;
394 }
395 }
396
397 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
398 ret = -EBUSY;
399 else
400 ret = 0;
401
Michael Chan583c28e2008-01-21 19:51:35 -0800402 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700403 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
404 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
405
406 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
407 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
408
409 udelay(40);
410 }
411
412 return ret;
413}
414
415static void
416bnx2_disable_int(struct bnx2 *bp)
417{
Michael Chanb4b36042007-12-20 19:59:30 -0800418 int i;
419 struct bnx2_napi *bnapi;
420
421 for (i = 0; i < bp->irq_nvecs; i++) {
422 bnapi = &bp->bnx2_napi[i];
423 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
424 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
425 }
Michael Chanb6016b72005-05-26 13:03:09 -0700426 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
427}
428
429static void
430bnx2_enable_int(struct bnx2 *bp)
431{
Michael Chanb4b36042007-12-20 19:59:30 -0800432 int i;
433 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800434
Michael Chanb4b36042007-12-20 19:59:30 -0800435 for (i = 0; i < bp->irq_nvecs; i++) {
436 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800437
Michael Chanb4b36042007-12-20 19:59:30 -0800438 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
439 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
440 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
441 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700442
Michael Chanb4b36042007-12-20 19:59:30 -0800443 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
444 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
445 bnapi->last_status_idx);
446 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800447 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700448}
449
450static void
451bnx2_disable_int_sync(struct bnx2 *bp)
452{
Michael Chanb4b36042007-12-20 19:59:30 -0800453 int i;
454
Michael Chanb6016b72005-05-26 13:03:09 -0700455 atomic_inc(&bp->intr_sem);
456 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800457 for (i = 0; i < bp->irq_nvecs; i++)
458 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700459}
460
461static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800462bnx2_napi_disable(struct bnx2 *bp)
463{
Michael Chanb4b36042007-12-20 19:59:30 -0800464 int i;
465
466 for (i = 0; i < bp->irq_nvecs; i++)
467 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800468}
469
470static void
471bnx2_napi_enable(struct bnx2 *bp)
472{
Michael Chanb4b36042007-12-20 19:59:30 -0800473 int i;
474
475 for (i = 0; i < bp->irq_nvecs; i++)
476 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800477}
478
479static void
Michael Chanb6016b72005-05-26 13:03:09 -0700480bnx2_netif_stop(struct bnx2 *bp)
481{
482 bnx2_disable_int_sync(bp);
483 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800484 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700485 netif_tx_disable(bp->dev);
486 bp->dev->trans_start = jiffies; /* prevent tx timeout */
487 }
488}
489
490static void
491bnx2_netif_start(struct bnx2 *bp)
492{
493 if (atomic_dec_and_test(&bp->intr_sem)) {
494 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700495 netif_tx_wake_all_queues(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800496 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700497 bnx2_enable_int(bp);
498 }
499 }
500}
501
502static void
Michael Chan35e90102008-06-19 16:37:42 -0700503bnx2_free_tx_mem(struct bnx2 *bp)
504{
505 int i;
506
507 for (i = 0; i < bp->num_tx_rings; i++) {
508 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
509 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
510
511 if (txr->tx_desc_ring) {
512 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
513 txr->tx_desc_ring,
514 txr->tx_desc_mapping);
515 txr->tx_desc_ring = NULL;
516 }
517 kfree(txr->tx_buf_ring);
518 txr->tx_buf_ring = NULL;
519 }
520}
521
Michael Chanbb4f98a2008-06-19 16:38:19 -0700522static void
523bnx2_free_rx_mem(struct bnx2 *bp)
524{
525 int i;
526
527 for (i = 0; i < bp->num_rx_rings; i++) {
528 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
529 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
530 int j;
531
532 for (j = 0; j < bp->rx_max_ring; j++) {
533 if (rxr->rx_desc_ring[j])
534 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
535 rxr->rx_desc_ring[j],
536 rxr->rx_desc_mapping[j]);
537 rxr->rx_desc_ring[j] = NULL;
538 }
539 if (rxr->rx_buf_ring)
540 vfree(rxr->rx_buf_ring);
541 rxr->rx_buf_ring = NULL;
542
543 for (j = 0; j < bp->rx_max_pg_ring; j++) {
544 if (rxr->rx_pg_desc_ring[j])
545 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
546 rxr->rx_pg_desc_ring[i],
547 rxr->rx_pg_desc_mapping[i]);
548 rxr->rx_pg_desc_ring[i] = NULL;
549 }
550 if (rxr->rx_pg_ring)
551 vfree(rxr->rx_pg_ring);
552 rxr->rx_pg_ring = NULL;
553 }
554}
555
Michael Chan35e90102008-06-19 16:37:42 -0700556static int
557bnx2_alloc_tx_mem(struct bnx2 *bp)
558{
559 int i;
560
561 for (i = 0; i < bp->num_tx_rings; i++) {
562 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
563 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
564
565 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
566 if (txr->tx_buf_ring == NULL)
567 return -ENOMEM;
568
569 txr->tx_desc_ring =
570 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
571 &txr->tx_desc_mapping);
572 if (txr->tx_desc_ring == NULL)
573 return -ENOMEM;
574 }
575 return 0;
576}
577
Michael Chanbb4f98a2008-06-19 16:38:19 -0700578static int
579bnx2_alloc_rx_mem(struct bnx2 *bp)
580{
581 int i;
582
583 for (i = 0; i < bp->num_rx_rings; i++) {
584 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
585 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
586 int j;
587
588 rxr->rx_buf_ring =
589 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
590 if (rxr->rx_buf_ring == NULL)
591 return -ENOMEM;
592
593 memset(rxr->rx_buf_ring, 0,
594 SW_RXBD_RING_SIZE * bp->rx_max_ring);
595
596 for (j = 0; j < bp->rx_max_ring; j++) {
597 rxr->rx_desc_ring[j] =
598 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
599 &rxr->rx_desc_mapping[j]);
600 if (rxr->rx_desc_ring[j] == NULL)
601 return -ENOMEM;
602
603 }
604
605 if (bp->rx_pg_ring_size) {
606 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
607 bp->rx_max_pg_ring);
608 if (rxr->rx_pg_ring == NULL)
609 return -ENOMEM;
610
611 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
612 bp->rx_max_pg_ring);
613 }
614
615 for (j = 0; j < bp->rx_max_pg_ring; j++) {
616 rxr->rx_pg_desc_ring[j] =
617 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
618 &rxr->rx_pg_desc_mapping[j]);
619 if (rxr->rx_pg_desc_ring[j] == NULL)
620 return -ENOMEM;
621
622 }
623 }
624 return 0;
625}
626
Michael Chan35e90102008-06-19 16:37:42 -0700627static void
Michael Chanb6016b72005-05-26 13:03:09 -0700628bnx2_free_mem(struct bnx2 *bp)
629{
Michael Chan13daffa2006-03-20 17:49:20 -0800630 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700631 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800632
Michael Chan35e90102008-06-19 16:37:42 -0700633 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700634 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700635
Michael Chan59b47d82006-11-19 14:10:45 -0800636 for (i = 0; i < bp->ctx_pages; i++) {
637 if (bp->ctx_blk[i]) {
638 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
639 bp->ctx_blk[i],
640 bp->ctx_blk_mapping[i]);
641 bp->ctx_blk[i] = NULL;
642 }
643 }
Michael Chan43e80b82008-06-19 16:41:08 -0700644 if (bnapi->status_blk.msi) {
Michael Chan0f31f992006-03-23 01:12:38 -0800645 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chan43e80b82008-06-19 16:41:08 -0700646 bnapi->status_blk.msi,
647 bp->status_blk_mapping);
648 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800649 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700650 }
Michael Chanb6016b72005-05-26 13:03:09 -0700651}
652
653static int
654bnx2_alloc_mem(struct bnx2 *bp)
655{
Michael Chan35e90102008-06-19 16:37:42 -0700656 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700657 struct bnx2_napi *bnapi;
658 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700659
Michael Chan0f31f992006-03-23 01:12:38 -0800660 /* Combine status and statistics blocks into one allocation. */
661 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800662 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800663 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
664 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800665 bp->status_stats_size = status_blk_size +
666 sizeof(struct statistics_block);
667
Michael Chan43e80b82008-06-19 16:41:08 -0700668 status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
669 &bp->status_blk_mapping);
670 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700671 goto alloc_mem_err;
672
Michael Chan43e80b82008-06-19 16:41:08 -0700673 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700674
Michael Chan43e80b82008-06-19 16:41:08 -0700675 bnapi = &bp->bnx2_napi[0];
676 bnapi->status_blk.msi = status_blk;
677 bnapi->hw_tx_cons_ptr =
678 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
679 bnapi->hw_rx_cons_ptr =
680 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800681 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800682 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700683 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800684
Michael Chan43e80b82008-06-19 16:41:08 -0700685 bnapi = &bp->bnx2_napi[i];
686
687 sblk = (void *) (status_blk +
688 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
689 bnapi->status_blk.msix = sblk;
690 bnapi->hw_tx_cons_ptr =
691 &sblk->status_tx_quick_consumer_index;
692 bnapi->hw_rx_cons_ptr =
693 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800694 bnapi->int_num = i << 24;
695 }
696 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800697
Michael Chan43e80b82008-06-19 16:41:08 -0700698 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700699
Michael Chan0f31f992006-03-23 01:12:38 -0800700 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700701
Michael Chan59b47d82006-11-19 14:10:45 -0800702 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
703 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
704 if (bp->ctx_pages == 0)
705 bp->ctx_pages = 1;
706 for (i = 0; i < bp->ctx_pages; i++) {
707 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
708 BCM_PAGE_SIZE,
709 &bp->ctx_blk_mapping[i]);
710 if (bp->ctx_blk[i] == NULL)
711 goto alloc_mem_err;
712 }
713 }
Michael Chan35e90102008-06-19 16:37:42 -0700714
Michael Chanbb4f98a2008-06-19 16:38:19 -0700715 err = bnx2_alloc_rx_mem(bp);
716 if (err)
717 goto alloc_mem_err;
718
Michael Chan35e90102008-06-19 16:37:42 -0700719 err = bnx2_alloc_tx_mem(bp);
720 if (err)
721 goto alloc_mem_err;
722
Michael Chanb6016b72005-05-26 13:03:09 -0700723 return 0;
724
725alloc_mem_err:
726 bnx2_free_mem(bp);
727 return -ENOMEM;
728}
729
730static void
Michael Chane3648b32005-11-04 08:51:21 -0800731bnx2_report_fw_link(struct bnx2 *bp)
732{
733 u32 fw_link_status = 0;
734
Michael Chan583c28e2008-01-21 19:51:35 -0800735 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700736 return;
737
Michael Chane3648b32005-11-04 08:51:21 -0800738 if (bp->link_up) {
739 u32 bmsr;
740
741 switch (bp->line_speed) {
742 case SPEED_10:
743 if (bp->duplex == DUPLEX_HALF)
744 fw_link_status = BNX2_LINK_STATUS_10HALF;
745 else
746 fw_link_status = BNX2_LINK_STATUS_10FULL;
747 break;
748 case SPEED_100:
749 if (bp->duplex == DUPLEX_HALF)
750 fw_link_status = BNX2_LINK_STATUS_100HALF;
751 else
752 fw_link_status = BNX2_LINK_STATUS_100FULL;
753 break;
754 case SPEED_1000:
755 if (bp->duplex == DUPLEX_HALF)
756 fw_link_status = BNX2_LINK_STATUS_1000HALF;
757 else
758 fw_link_status = BNX2_LINK_STATUS_1000FULL;
759 break;
760 case SPEED_2500:
761 if (bp->duplex == DUPLEX_HALF)
762 fw_link_status = BNX2_LINK_STATUS_2500HALF;
763 else
764 fw_link_status = BNX2_LINK_STATUS_2500FULL;
765 break;
766 }
767
768 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
769
770 if (bp->autoneg) {
771 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
772
Michael Chanca58c3a2007-05-03 13:22:52 -0700773 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
774 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800775
776 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800777 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800778 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
779 else
780 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
781 }
782 }
783 else
784 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
785
Michael Chan2726d6e2008-01-29 21:35:05 -0800786 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800787}
788
Michael Chan9b1084b2007-07-07 22:50:37 -0700789static char *
790bnx2_xceiver_str(struct bnx2 *bp)
791{
792 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800793 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700794 "Copper"));
795}
796
Michael Chane3648b32005-11-04 08:51:21 -0800797static void
Michael Chanb6016b72005-05-26 13:03:09 -0700798bnx2_report_link(struct bnx2 *bp)
799{
800 if (bp->link_up) {
801 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700802 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
803 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700804
805 printk("%d Mbps ", bp->line_speed);
806
807 if (bp->duplex == DUPLEX_FULL)
808 printk("full duplex");
809 else
810 printk("half duplex");
811
812 if (bp->flow_ctrl) {
813 if (bp->flow_ctrl & FLOW_CTRL_RX) {
814 printk(", receive ");
815 if (bp->flow_ctrl & FLOW_CTRL_TX)
816 printk("& transmit ");
817 }
818 else {
819 printk(", transmit ");
820 }
821 printk("flow control ON");
822 }
823 printk("\n");
824 }
825 else {
826 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700827 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
828 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700829 }
Michael Chane3648b32005-11-04 08:51:21 -0800830
831 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700832}
833
834static void
835bnx2_resolve_flow_ctrl(struct bnx2 *bp)
836{
837 u32 local_adv, remote_adv;
838
839 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400840 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -0700841 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
842
843 if (bp->duplex == DUPLEX_FULL) {
844 bp->flow_ctrl = bp->req_flow_ctrl;
845 }
846 return;
847 }
848
849 if (bp->duplex != DUPLEX_FULL) {
850 return;
851 }
852
Michael Chan583c28e2008-01-21 19:51:35 -0800853 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -0800854 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
855 u32 val;
856
857 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
858 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
859 bp->flow_ctrl |= FLOW_CTRL_TX;
860 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
861 bp->flow_ctrl |= FLOW_CTRL_RX;
862 return;
863 }
864
Michael Chanca58c3a2007-05-03 13:22:52 -0700865 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
866 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700867
Michael Chan583c28e2008-01-21 19:51:35 -0800868 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -0700869 u32 new_local_adv = 0;
870 u32 new_remote_adv = 0;
871
872 if (local_adv & ADVERTISE_1000XPAUSE)
873 new_local_adv |= ADVERTISE_PAUSE_CAP;
874 if (local_adv & ADVERTISE_1000XPSE_ASYM)
875 new_local_adv |= ADVERTISE_PAUSE_ASYM;
876 if (remote_adv & ADVERTISE_1000XPAUSE)
877 new_remote_adv |= ADVERTISE_PAUSE_CAP;
878 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
879 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
880
881 local_adv = new_local_adv;
882 remote_adv = new_remote_adv;
883 }
884
885 /* See Table 28B-3 of 802.3ab-1999 spec. */
886 if (local_adv & ADVERTISE_PAUSE_CAP) {
887 if(local_adv & ADVERTISE_PAUSE_ASYM) {
888 if (remote_adv & ADVERTISE_PAUSE_CAP) {
889 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
890 }
891 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
892 bp->flow_ctrl = FLOW_CTRL_RX;
893 }
894 }
895 else {
896 if (remote_adv & ADVERTISE_PAUSE_CAP) {
897 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
898 }
899 }
900 }
901 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
902 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
903 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
904
905 bp->flow_ctrl = FLOW_CTRL_TX;
906 }
907 }
908}
909
910static int
Michael Chan27a005b2007-05-03 13:23:41 -0700911bnx2_5709s_linkup(struct bnx2 *bp)
912{
913 u32 val, speed;
914
915 bp->link_up = 1;
916
917 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
918 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
919 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
920
921 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
922 bp->line_speed = bp->req_line_speed;
923 bp->duplex = bp->req_duplex;
924 return 0;
925 }
926 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
927 switch (speed) {
928 case MII_BNX2_GP_TOP_AN_SPEED_10:
929 bp->line_speed = SPEED_10;
930 break;
931 case MII_BNX2_GP_TOP_AN_SPEED_100:
932 bp->line_speed = SPEED_100;
933 break;
934 case MII_BNX2_GP_TOP_AN_SPEED_1G:
935 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
936 bp->line_speed = SPEED_1000;
937 break;
938 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
939 bp->line_speed = SPEED_2500;
940 break;
941 }
942 if (val & MII_BNX2_GP_TOP_AN_FD)
943 bp->duplex = DUPLEX_FULL;
944 else
945 bp->duplex = DUPLEX_HALF;
946 return 0;
947}
948
949static int
Michael Chan5b0c76a2005-11-04 08:45:49 -0800950bnx2_5708s_linkup(struct bnx2 *bp)
951{
952 u32 val;
953
954 bp->link_up = 1;
955 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
956 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
957 case BCM5708S_1000X_STAT1_SPEED_10:
958 bp->line_speed = SPEED_10;
959 break;
960 case BCM5708S_1000X_STAT1_SPEED_100:
961 bp->line_speed = SPEED_100;
962 break;
963 case BCM5708S_1000X_STAT1_SPEED_1G:
964 bp->line_speed = SPEED_1000;
965 break;
966 case BCM5708S_1000X_STAT1_SPEED_2G5:
967 bp->line_speed = SPEED_2500;
968 break;
969 }
970 if (val & BCM5708S_1000X_STAT1_FD)
971 bp->duplex = DUPLEX_FULL;
972 else
973 bp->duplex = DUPLEX_HALF;
974
975 return 0;
976}
977
978static int
979bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -0700980{
981 u32 bmcr, local_adv, remote_adv, common;
982
983 bp->link_up = 1;
984 bp->line_speed = SPEED_1000;
985
Michael Chanca58c3a2007-05-03 13:22:52 -0700986 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700987 if (bmcr & BMCR_FULLDPLX) {
988 bp->duplex = DUPLEX_FULL;
989 }
990 else {
991 bp->duplex = DUPLEX_HALF;
992 }
993
994 if (!(bmcr & BMCR_ANENABLE)) {
995 return 0;
996 }
997
Michael Chanca58c3a2007-05-03 13:22:52 -0700998 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
999 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001000
1001 common = local_adv & remote_adv;
1002 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1003
1004 if (common & ADVERTISE_1000XFULL) {
1005 bp->duplex = DUPLEX_FULL;
1006 }
1007 else {
1008 bp->duplex = DUPLEX_HALF;
1009 }
1010 }
1011
1012 return 0;
1013}
1014
1015static int
1016bnx2_copper_linkup(struct bnx2 *bp)
1017{
1018 u32 bmcr;
1019
Michael Chanca58c3a2007-05-03 13:22:52 -07001020 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001021 if (bmcr & BMCR_ANENABLE) {
1022 u32 local_adv, remote_adv, common;
1023
1024 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1025 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1026
1027 common = local_adv & (remote_adv >> 2);
1028 if (common & ADVERTISE_1000FULL) {
1029 bp->line_speed = SPEED_1000;
1030 bp->duplex = DUPLEX_FULL;
1031 }
1032 else if (common & ADVERTISE_1000HALF) {
1033 bp->line_speed = SPEED_1000;
1034 bp->duplex = DUPLEX_HALF;
1035 }
1036 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001037 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1038 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001039
1040 common = local_adv & remote_adv;
1041 if (common & ADVERTISE_100FULL) {
1042 bp->line_speed = SPEED_100;
1043 bp->duplex = DUPLEX_FULL;
1044 }
1045 else if (common & ADVERTISE_100HALF) {
1046 bp->line_speed = SPEED_100;
1047 bp->duplex = DUPLEX_HALF;
1048 }
1049 else if (common & ADVERTISE_10FULL) {
1050 bp->line_speed = SPEED_10;
1051 bp->duplex = DUPLEX_FULL;
1052 }
1053 else if (common & ADVERTISE_10HALF) {
1054 bp->line_speed = SPEED_10;
1055 bp->duplex = DUPLEX_HALF;
1056 }
1057 else {
1058 bp->line_speed = 0;
1059 bp->link_up = 0;
1060 }
1061 }
1062 }
1063 else {
1064 if (bmcr & BMCR_SPEED100) {
1065 bp->line_speed = SPEED_100;
1066 }
1067 else {
1068 bp->line_speed = SPEED_10;
1069 }
1070 if (bmcr & BMCR_FULLDPLX) {
1071 bp->duplex = DUPLEX_FULL;
1072 }
1073 else {
1074 bp->duplex = DUPLEX_HALF;
1075 }
1076 }
1077
1078 return 0;
1079}
1080
Michael Chan83e3fc82008-01-29 21:37:17 -08001081static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001082bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001083{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001084 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001085
1086 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1087 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1088 val |= 0x02 << 8;
1089
1090 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1091 u32 lo_water, hi_water;
1092
1093 if (bp->flow_ctrl & FLOW_CTRL_TX)
1094 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1095 else
1096 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1097 if (lo_water >= bp->rx_ring_size)
1098 lo_water = 0;
1099
1100 hi_water = bp->rx_ring_size / 4;
1101
1102 if (hi_water <= lo_water)
1103 lo_water = 0;
1104
1105 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1106 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1107
1108 if (hi_water > 0xf)
1109 hi_water = 0xf;
1110 else if (hi_water == 0)
1111 lo_water = 0;
1112 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1113 }
1114 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1115}
1116
Michael Chanbb4f98a2008-06-19 16:38:19 -07001117static void
1118bnx2_init_all_rx_contexts(struct bnx2 *bp)
1119{
1120 int i;
1121 u32 cid;
1122
1123 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1124 if (i == 1)
1125 cid = RX_RSS_CID;
1126 bnx2_init_rx_context(bp, cid);
1127 }
1128}
1129
Benjamin Li344478d2008-09-18 16:38:24 -07001130static void
Michael Chanb6016b72005-05-26 13:03:09 -07001131bnx2_set_mac_link(struct bnx2 *bp)
1132{
1133 u32 val;
1134
1135 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1136 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1137 (bp->duplex == DUPLEX_HALF)) {
1138 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1139 }
1140
1141 /* Configure the EMAC mode register. */
1142 val = REG_RD(bp, BNX2_EMAC_MODE);
1143
1144 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001145 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001146 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001147
1148 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001149 switch (bp->line_speed) {
1150 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001151 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1152 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001153 break;
1154 }
1155 /* fall through */
1156 case SPEED_100:
1157 val |= BNX2_EMAC_MODE_PORT_MII;
1158 break;
1159 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001160 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001161 /* fall through */
1162 case SPEED_1000:
1163 val |= BNX2_EMAC_MODE_PORT_GMII;
1164 break;
1165 }
Michael Chanb6016b72005-05-26 13:03:09 -07001166 }
1167 else {
1168 val |= BNX2_EMAC_MODE_PORT_GMII;
1169 }
1170
1171 /* Set the MAC to operate in the appropriate duplex mode. */
1172 if (bp->duplex == DUPLEX_HALF)
1173 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1174 REG_WR(bp, BNX2_EMAC_MODE, val);
1175
1176 /* Enable/disable rx PAUSE. */
1177 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1178
1179 if (bp->flow_ctrl & FLOW_CTRL_RX)
1180 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1181 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1182
1183 /* Enable/disable tx PAUSE. */
1184 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1185 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1186
1187 if (bp->flow_ctrl & FLOW_CTRL_TX)
1188 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1189 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1190
1191 /* Acknowledge the interrupt. */
1192 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1193
Michael Chan83e3fc82008-01-29 21:37:17 -08001194 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001195 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001196}
1197
Michael Chan27a005b2007-05-03 13:23:41 -07001198static void
1199bnx2_enable_bmsr1(struct bnx2 *bp)
1200{
Michael Chan583c28e2008-01-21 19:51:35 -08001201 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001202 (CHIP_NUM(bp) == CHIP_NUM_5709))
1203 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1204 MII_BNX2_BLK_ADDR_GP_STATUS);
1205}
1206
1207static void
1208bnx2_disable_bmsr1(struct bnx2 *bp)
1209{
Michael Chan583c28e2008-01-21 19:51:35 -08001210 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001211 (CHIP_NUM(bp) == CHIP_NUM_5709))
1212 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1213 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1214}
1215
Michael Chanb6016b72005-05-26 13:03:09 -07001216static int
Michael Chan605a9e22007-05-03 13:23:13 -07001217bnx2_test_and_enable_2g5(struct bnx2 *bp)
1218{
1219 u32 up1;
1220 int ret = 1;
1221
Michael Chan583c28e2008-01-21 19:51:35 -08001222 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001223 return 0;
1224
1225 if (bp->autoneg & AUTONEG_SPEED)
1226 bp->advertising |= ADVERTISED_2500baseX_Full;
1227
Michael Chan27a005b2007-05-03 13:23:41 -07001228 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1229 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1230
Michael Chan605a9e22007-05-03 13:23:13 -07001231 bnx2_read_phy(bp, bp->mii_up1, &up1);
1232 if (!(up1 & BCM5708S_UP1_2G5)) {
1233 up1 |= BCM5708S_UP1_2G5;
1234 bnx2_write_phy(bp, bp->mii_up1, up1);
1235 ret = 0;
1236 }
1237
Michael Chan27a005b2007-05-03 13:23:41 -07001238 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1239 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1240 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1241
Michael Chan605a9e22007-05-03 13:23:13 -07001242 return ret;
1243}
1244
1245static int
1246bnx2_test_and_disable_2g5(struct bnx2 *bp)
1247{
1248 u32 up1;
1249 int ret = 0;
1250
Michael Chan583c28e2008-01-21 19:51:35 -08001251 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001252 return 0;
1253
Michael Chan27a005b2007-05-03 13:23:41 -07001254 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1255 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1256
Michael Chan605a9e22007-05-03 13:23:13 -07001257 bnx2_read_phy(bp, bp->mii_up1, &up1);
1258 if (up1 & BCM5708S_UP1_2G5) {
1259 up1 &= ~BCM5708S_UP1_2G5;
1260 bnx2_write_phy(bp, bp->mii_up1, up1);
1261 ret = 1;
1262 }
1263
Michael Chan27a005b2007-05-03 13:23:41 -07001264 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1265 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1266 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1267
Michael Chan605a9e22007-05-03 13:23:13 -07001268 return ret;
1269}
1270
1271static void
1272bnx2_enable_forced_2g5(struct bnx2 *bp)
1273{
1274 u32 bmcr;
1275
Michael Chan583c28e2008-01-21 19:51:35 -08001276 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001277 return;
1278
Michael Chan27a005b2007-05-03 13:23:41 -07001279 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1280 u32 val;
1281
1282 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1283 MII_BNX2_BLK_ADDR_SERDES_DIG);
1284 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1285 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1286 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1287 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1288
1289 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1290 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1291 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1292
1293 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001294 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1295 bmcr |= BCM5708S_BMCR_FORCE_2500;
1296 }
1297
1298 if (bp->autoneg & AUTONEG_SPEED) {
1299 bmcr &= ~BMCR_ANENABLE;
1300 if (bp->req_duplex == DUPLEX_FULL)
1301 bmcr |= BMCR_FULLDPLX;
1302 }
1303 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1304}
1305
1306static void
1307bnx2_disable_forced_2g5(struct bnx2 *bp)
1308{
1309 u32 bmcr;
1310
Michael Chan583c28e2008-01-21 19:51:35 -08001311 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001312 return;
1313
Michael Chan27a005b2007-05-03 13:23:41 -07001314 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1315 u32 val;
1316
1317 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1318 MII_BNX2_BLK_ADDR_SERDES_DIG);
1319 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1320 val &= ~MII_BNX2_SD_MISC1_FORCE;
1321 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1322
1323 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1324 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1325 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1326
1327 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001328 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1329 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1330 }
1331
1332 if (bp->autoneg & AUTONEG_SPEED)
1333 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1334 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1335}
1336
Michael Chanb2fadea2008-01-21 17:07:06 -08001337static void
1338bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1339{
1340 u32 val;
1341
1342 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1343 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1344 if (start)
1345 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1346 else
1347 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1348}
1349
Michael Chan605a9e22007-05-03 13:23:13 -07001350static int
Michael Chanb6016b72005-05-26 13:03:09 -07001351bnx2_set_link(struct bnx2 *bp)
1352{
1353 u32 bmsr;
1354 u8 link_up;
1355
Michael Chan80be4432006-11-19 14:07:28 -08001356 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001357 bp->link_up = 1;
1358 return 0;
1359 }
1360
Michael Chan583c28e2008-01-21 19:51:35 -08001361 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001362 return 0;
1363
Michael Chanb6016b72005-05-26 13:03:09 -07001364 link_up = bp->link_up;
1365
Michael Chan27a005b2007-05-03 13:23:41 -07001366 bnx2_enable_bmsr1(bp);
1367 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1368 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1369 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001370
Michael Chan583c28e2008-01-21 19:51:35 -08001371 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001372 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001373 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001374
Michael Chan583c28e2008-01-21 19:51:35 -08001375 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001376 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001377 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001378 }
Michael Chanb6016b72005-05-26 13:03:09 -07001379 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001380
1381 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1382 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1383 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1384
1385 if ((val & BNX2_EMAC_STATUS_LINK) &&
1386 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001387 bmsr |= BMSR_LSTATUS;
1388 else
1389 bmsr &= ~BMSR_LSTATUS;
1390 }
1391
1392 if (bmsr & BMSR_LSTATUS) {
1393 bp->link_up = 1;
1394
Michael Chan583c28e2008-01-21 19:51:35 -08001395 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001396 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1397 bnx2_5706s_linkup(bp);
1398 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1399 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001400 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1401 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001402 }
1403 else {
1404 bnx2_copper_linkup(bp);
1405 }
1406 bnx2_resolve_flow_ctrl(bp);
1407 }
1408 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001409 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001410 (bp->autoneg & AUTONEG_SPEED))
1411 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001412
Michael Chan583c28e2008-01-21 19:51:35 -08001413 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001414 u32 bmcr;
1415
1416 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1417 bmcr |= BMCR_ANENABLE;
1418 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1419
Michael Chan583c28e2008-01-21 19:51:35 -08001420 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001421 }
Michael Chanb6016b72005-05-26 13:03:09 -07001422 bp->link_up = 0;
1423 }
1424
1425 if (bp->link_up != link_up) {
1426 bnx2_report_link(bp);
1427 }
1428
1429 bnx2_set_mac_link(bp);
1430
1431 return 0;
1432}
1433
1434static int
1435bnx2_reset_phy(struct bnx2 *bp)
1436{
1437 int i;
1438 u32 reg;
1439
Michael Chanca58c3a2007-05-03 13:22:52 -07001440 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001441
1442#define PHY_RESET_MAX_WAIT 100
1443 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1444 udelay(10);
1445
Michael Chanca58c3a2007-05-03 13:22:52 -07001446 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001447 if (!(reg & BMCR_RESET)) {
1448 udelay(20);
1449 break;
1450 }
1451 }
1452 if (i == PHY_RESET_MAX_WAIT) {
1453 return -EBUSY;
1454 }
1455 return 0;
1456}
1457
1458static u32
1459bnx2_phy_get_pause_adv(struct bnx2 *bp)
1460{
1461 u32 adv = 0;
1462
1463 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1464 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1465
Michael Chan583c28e2008-01-21 19:51:35 -08001466 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001467 adv = ADVERTISE_1000XPAUSE;
1468 }
1469 else {
1470 adv = ADVERTISE_PAUSE_CAP;
1471 }
1472 }
1473 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001474 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001475 adv = ADVERTISE_1000XPSE_ASYM;
1476 }
1477 else {
1478 adv = ADVERTISE_PAUSE_ASYM;
1479 }
1480 }
1481 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001482 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001483 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1484 }
1485 else {
1486 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1487 }
1488 }
1489 return adv;
1490}
1491
Michael Chana2f13892008-07-14 22:38:23 -07001492static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001493
Michael Chanb6016b72005-05-26 13:03:09 -07001494static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001495bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1496{
1497 u32 speed_arg = 0, pause_adv;
1498
1499 pause_adv = bnx2_phy_get_pause_adv(bp);
1500
1501 if (bp->autoneg & AUTONEG_SPEED) {
1502 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1503 if (bp->advertising & ADVERTISED_10baseT_Half)
1504 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1505 if (bp->advertising & ADVERTISED_10baseT_Full)
1506 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1507 if (bp->advertising & ADVERTISED_100baseT_Half)
1508 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1509 if (bp->advertising & ADVERTISED_100baseT_Full)
1510 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1511 if (bp->advertising & ADVERTISED_1000baseT_Full)
1512 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1513 if (bp->advertising & ADVERTISED_2500baseX_Full)
1514 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1515 } else {
1516 if (bp->req_line_speed == SPEED_2500)
1517 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1518 else if (bp->req_line_speed == SPEED_1000)
1519 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1520 else if (bp->req_line_speed == SPEED_100) {
1521 if (bp->req_duplex == DUPLEX_FULL)
1522 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1523 else
1524 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1525 } else if (bp->req_line_speed == SPEED_10) {
1526 if (bp->req_duplex == DUPLEX_FULL)
1527 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1528 else
1529 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1530 }
1531 }
1532
1533 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1534 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001535 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001536 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1537
1538 if (port == PORT_TP)
1539 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1540 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1541
Michael Chan2726d6e2008-01-29 21:35:05 -08001542 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001543
1544 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001545 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001546 spin_lock_bh(&bp->phy_lock);
1547
1548 return 0;
1549}
1550
1551static int
1552bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001553{
Michael Chan605a9e22007-05-03 13:23:13 -07001554 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001555 u32 new_adv = 0;
1556
Michael Chan583c28e2008-01-21 19:51:35 -08001557 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001558 return (bnx2_setup_remote_phy(bp, port));
1559
Michael Chanb6016b72005-05-26 13:03:09 -07001560 if (!(bp->autoneg & AUTONEG_SPEED)) {
1561 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001562 int force_link_down = 0;
1563
Michael Chan605a9e22007-05-03 13:23:13 -07001564 if (bp->req_line_speed == SPEED_2500) {
1565 if (!bnx2_test_and_enable_2g5(bp))
1566 force_link_down = 1;
1567 } else if (bp->req_line_speed == SPEED_1000) {
1568 if (bnx2_test_and_disable_2g5(bp))
1569 force_link_down = 1;
1570 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001571 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001572 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1573
Michael Chanca58c3a2007-05-03 13:22:52 -07001574 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001575 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001576 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001577
Michael Chan27a005b2007-05-03 13:23:41 -07001578 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1579 if (bp->req_line_speed == SPEED_2500)
1580 bnx2_enable_forced_2g5(bp);
1581 else if (bp->req_line_speed == SPEED_1000) {
1582 bnx2_disable_forced_2g5(bp);
1583 new_bmcr &= ~0x2000;
1584 }
1585
1586 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001587 if (bp->req_line_speed == SPEED_2500)
1588 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1589 else
1590 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001591 }
1592
Michael Chanb6016b72005-05-26 13:03:09 -07001593 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001594 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001595 new_bmcr |= BMCR_FULLDPLX;
1596 }
1597 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001598 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001599 new_bmcr &= ~BMCR_FULLDPLX;
1600 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001601 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001602 /* Force a link down visible on the other side */
1603 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001604 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001605 ~(ADVERTISE_1000XFULL |
1606 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001607 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001608 BMCR_ANRESTART | BMCR_ANENABLE);
1609
1610 bp->link_up = 0;
1611 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001612 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001613 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001614 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001615 bnx2_write_phy(bp, bp->mii_adv, adv);
1616 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001617 } else {
1618 bnx2_resolve_flow_ctrl(bp);
1619 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001620 }
1621 return 0;
1622 }
1623
Michael Chan605a9e22007-05-03 13:23:13 -07001624 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001625
Michael Chanb6016b72005-05-26 13:03:09 -07001626 if (bp->advertising & ADVERTISED_1000baseT_Full)
1627 new_adv |= ADVERTISE_1000XFULL;
1628
1629 new_adv |= bnx2_phy_get_pause_adv(bp);
1630
Michael Chanca58c3a2007-05-03 13:22:52 -07001631 bnx2_read_phy(bp, bp->mii_adv, &adv);
1632 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001633
1634 bp->serdes_an_pending = 0;
1635 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1636 /* Force a link down visible on the other side */
1637 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001638 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001639 spin_unlock_bh(&bp->phy_lock);
1640 msleep(20);
1641 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001642 }
1643
Michael Chanca58c3a2007-05-03 13:22:52 -07001644 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1645 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001646 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001647 /* Speed up link-up time when the link partner
1648 * does not autonegotiate which is very common
1649 * in blade servers. Some blade servers use
1650 * IPMI for kerboard input and it's important
1651 * to minimize link disruptions. Autoneg. involves
1652 * exchanging base pages plus 3 next pages and
1653 * normally completes in about 120 msec.
1654 */
1655 bp->current_interval = SERDES_AN_TIMEOUT;
1656 bp->serdes_an_pending = 1;
1657 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001658 } else {
1659 bnx2_resolve_flow_ctrl(bp);
1660 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001661 }
1662
1663 return 0;
1664}
1665
1666#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001667 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001668 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1669 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001670
1671#define ETHTOOL_ALL_COPPER_SPEED \
1672 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1673 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1674 ADVERTISED_1000baseT_Full)
1675
1676#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1677 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001678
Michael Chanb6016b72005-05-26 13:03:09 -07001679#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1680
Michael Chandeaf3912007-07-07 22:48:00 -07001681static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001682bnx2_set_default_remote_link(struct bnx2 *bp)
1683{
1684 u32 link;
1685
1686 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001687 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001688 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001689 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001690
1691 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1692 bp->req_line_speed = 0;
1693 bp->autoneg |= AUTONEG_SPEED;
1694 bp->advertising = ADVERTISED_Autoneg;
1695 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1696 bp->advertising |= ADVERTISED_10baseT_Half;
1697 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1698 bp->advertising |= ADVERTISED_10baseT_Full;
1699 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1700 bp->advertising |= ADVERTISED_100baseT_Half;
1701 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1702 bp->advertising |= ADVERTISED_100baseT_Full;
1703 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1704 bp->advertising |= ADVERTISED_1000baseT_Full;
1705 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1706 bp->advertising |= ADVERTISED_2500baseX_Full;
1707 } else {
1708 bp->autoneg = 0;
1709 bp->advertising = 0;
1710 bp->req_duplex = DUPLEX_FULL;
1711 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1712 bp->req_line_speed = SPEED_10;
1713 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1714 bp->req_duplex = DUPLEX_HALF;
1715 }
1716 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1717 bp->req_line_speed = SPEED_100;
1718 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1719 bp->req_duplex = DUPLEX_HALF;
1720 }
1721 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1722 bp->req_line_speed = SPEED_1000;
1723 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1724 bp->req_line_speed = SPEED_2500;
1725 }
1726}
1727
1728static void
Michael Chandeaf3912007-07-07 22:48:00 -07001729bnx2_set_default_link(struct bnx2 *bp)
1730{
Harvey Harrisonab598592008-05-01 02:47:38 -07001731 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1732 bnx2_set_default_remote_link(bp);
1733 return;
1734 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001735
Michael Chandeaf3912007-07-07 22:48:00 -07001736 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1737 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001738 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001739 u32 reg;
1740
1741 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1742
Michael Chan2726d6e2008-01-29 21:35:05 -08001743 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001744 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1745 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1746 bp->autoneg = 0;
1747 bp->req_line_speed = bp->line_speed = SPEED_1000;
1748 bp->req_duplex = DUPLEX_FULL;
1749 }
1750 } else
1751 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1752}
1753
Michael Chan0d8a6572007-07-07 22:49:43 -07001754static void
Michael Chandf149d72007-07-07 22:51:36 -07001755bnx2_send_heart_beat(struct bnx2 *bp)
1756{
1757 u32 msg;
1758 u32 addr;
1759
1760 spin_lock(&bp->indirect_lock);
1761 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1762 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1763 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1764 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1765 spin_unlock(&bp->indirect_lock);
1766}
1767
1768static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001769bnx2_remote_phy_event(struct bnx2 *bp)
1770{
1771 u32 msg;
1772 u8 link_up = bp->link_up;
1773 u8 old_port;
1774
Michael Chan2726d6e2008-01-29 21:35:05 -08001775 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001776
Michael Chandf149d72007-07-07 22:51:36 -07001777 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1778 bnx2_send_heart_beat(bp);
1779
1780 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1781
Michael Chan0d8a6572007-07-07 22:49:43 -07001782 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1783 bp->link_up = 0;
1784 else {
1785 u32 speed;
1786
1787 bp->link_up = 1;
1788 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1789 bp->duplex = DUPLEX_FULL;
1790 switch (speed) {
1791 case BNX2_LINK_STATUS_10HALF:
1792 bp->duplex = DUPLEX_HALF;
1793 case BNX2_LINK_STATUS_10FULL:
1794 bp->line_speed = SPEED_10;
1795 break;
1796 case BNX2_LINK_STATUS_100HALF:
1797 bp->duplex = DUPLEX_HALF;
1798 case BNX2_LINK_STATUS_100BASE_T4:
1799 case BNX2_LINK_STATUS_100FULL:
1800 bp->line_speed = SPEED_100;
1801 break;
1802 case BNX2_LINK_STATUS_1000HALF:
1803 bp->duplex = DUPLEX_HALF;
1804 case BNX2_LINK_STATUS_1000FULL:
1805 bp->line_speed = SPEED_1000;
1806 break;
1807 case BNX2_LINK_STATUS_2500HALF:
1808 bp->duplex = DUPLEX_HALF;
1809 case BNX2_LINK_STATUS_2500FULL:
1810 bp->line_speed = SPEED_2500;
1811 break;
1812 default:
1813 bp->line_speed = 0;
1814 break;
1815 }
1816
Michael Chan0d8a6572007-07-07 22:49:43 -07001817 bp->flow_ctrl = 0;
1818 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1819 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1820 if (bp->duplex == DUPLEX_FULL)
1821 bp->flow_ctrl = bp->req_flow_ctrl;
1822 } else {
1823 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1824 bp->flow_ctrl |= FLOW_CTRL_TX;
1825 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1826 bp->flow_ctrl |= FLOW_CTRL_RX;
1827 }
1828
1829 old_port = bp->phy_port;
1830 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1831 bp->phy_port = PORT_FIBRE;
1832 else
1833 bp->phy_port = PORT_TP;
1834
1835 if (old_port != bp->phy_port)
1836 bnx2_set_default_link(bp);
1837
Michael Chan0d8a6572007-07-07 22:49:43 -07001838 }
1839 if (bp->link_up != link_up)
1840 bnx2_report_link(bp);
1841
1842 bnx2_set_mac_link(bp);
1843}
1844
1845static int
1846bnx2_set_remote_link(struct bnx2 *bp)
1847{
1848 u32 evt_code;
1849
Michael Chan2726d6e2008-01-29 21:35:05 -08001850 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07001851 switch (evt_code) {
1852 case BNX2_FW_EVT_CODE_LINK_EVENT:
1853 bnx2_remote_phy_event(bp);
1854 break;
1855 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1856 default:
Michael Chandf149d72007-07-07 22:51:36 -07001857 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07001858 break;
1859 }
1860 return 0;
1861}
1862
Michael Chanb6016b72005-05-26 13:03:09 -07001863static int
1864bnx2_setup_copper_phy(struct bnx2 *bp)
1865{
1866 u32 bmcr;
1867 u32 new_bmcr;
1868
Michael Chanca58c3a2007-05-03 13:22:52 -07001869 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001870
1871 if (bp->autoneg & AUTONEG_SPEED) {
1872 u32 adv_reg, adv1000_reg;
1873 u32 new_adv_reg = 0;
1874 u32 new_adv1000_reg = 0;
1875
Michael Chanca58c3a2007-05-03 13:22:52 -07001876 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001877 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1878 ADVERTISE_PAUSE_ASYM);
1879
1880 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1881 adv1000_reg &= PHY_ALL_1000_SPEED;
1882
1883 if (bp->advertising & ADVERTISED_10baseT_Half)
1884 new_adv_reg |= ADVERTISE_10HALF;
1885 if (bp->advertising & ADVERTISED_10baseT_Full)
1886 new_adv_reg |= ADVERTISE_10FULL;
1887 if (bp->advertising & ADVERTISED_100baseT_Half)
1888 new_adv_reg |= ADVERTISE_100HALF;
1889 if (bp->advertising & ADVERTISED_100baseT_Full)
1890 new_adv_reg |= ADVERTISE_100FULL;
1891 if (bp->advertising & ADVERTISED_1000baseT_Full)
1892 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001893
Michael Chanb6016b72005-05-26 13:03:09 -07001894 new_adv_reg |= ADVERTISE_CSMA;
1895
1896 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1897
1898 if ((adv1000_reg != new_adv1000_reg) ||
1899 (adv_reg != new_adv_reg) ||
1900 ((bmcr & BMCR_ANENABLE) == 0)) {
1901
Michael Chanca58c3a2007-05-03 13:22:52 -07001902 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001903 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07001904 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001905 BMCR_ANENABLE);
1906 }
1907 else if (bp->link_up) {
1908 /* Flow ctrl may have changed from auto to forced */
1909 /* or vice-versa. */
1910
1911 bnx2_resolve_flow_ctrl(bp);
1912 bnx2_set_mac_link(bp);
1913 }
1914 return 0;
1915 }
1916
1917 new_bmcr = 0;
1918 if (bp->req_line_speed == SPEED_100) {
1919 new_bmcr |= BMCR_SPEED100;
1920 }
1921 if (bp->req_duplex == DUPLEX_FULL) {
1922 new_bmcr |= BMCR_FULLDPLX;
1923 }
1924 if (new_bmcr != bmcr) {
1925 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07001926
Michael Chanca58c3a2007-05-03 13:22:52 -07001927 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1928 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001929
Michael Chanb6016b72005-05-26 13:03:09 -07001930 if (bmsr & BMSR_LSTATUS) {
1931 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07001932 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08001933 spin_unlock_bh(&bp->phy_lock);
1934 msleep(50);
1935 spin_lock_bh(&bp->phy_lock);
1936
Michael Chanca58c3a2007-05-03 13:22:52 -07001937 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1938 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07001939 }
1940
Michael Chanca58c3a2007-05-03 13:22:52 -07001941 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001942
1943 /* Normally, the new speed is setup after the link has
1944 * gone down and up again. In some cases, link will not go
1945 * down so we need to set up the new speed here.
1946 */
1947 if (bmsr & BMSR_LSTATUS) {
1948 bp->line_speed = bp->req_line_speed;
1949 bp->duplex = bp->req_duplex;
1950 bnx2_resolve_flow_ctrl(bp);
1951 bnx2_set_mac_link(bp);
1952 }
Michael Chan27a005b2007-05-03 13:23:41 -07001953 } else {
1954 bnx2_resolve_flow_ctrl(bp);
1955 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001956 }
1957 return 0;
1958}
1959
1960static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001961bnx2_setup_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001962{
1963 if (bp->loopback == MAC_LOOPBACK)
1964 return 0;
1965
Michael Chan583c28e2008-01-21 19:51:35 -08001966 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07001967 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07001968 }
1969 else {
1970 return (bnx2_setup_copper_phy(bp));
1971 }
1972}
1973
1974static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001975bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07001976{
1977 u32 val;
1978
1979 bp->mii_bmcr = MII_BMCR + 0x10;
1980 bp->mii_bmsr = MII_BMSR + 0x10;
1981 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1982 bp->mii_adv = MII_ADVERTISE + 0x10;
1983 bp->mii_lpa = MII_LPA + 0x10;
1984 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1985
1986 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1987 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1988
1989 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07001990 if (reset_phy)
1991 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001992
1993 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1994
1995 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
1996 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
1997 val |= MII_BNX2_SD_1000XCTL1_FIBER;
1998 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
1999
2000 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2001 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002002 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002003 val |= BCM5708S_UP1_2G5;
2004 else
2005 val &= ~BCM5708S_UP1_2G5;
2006 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2007
2008 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2009 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2010 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2011 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2012
2013 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2014
2015 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2016 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2017 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2018
2019 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2020
2021 return 0;
2022}
2023
2024static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002025bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002026{
2027 u32 val;
2028
Michael Chan9a120bc2008-05-16 22:17:45 -07002029 if (reset_phy)
2030 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002031
2032 bp->mii_up1 = BCM5708S_UP1;
2033
Michael Chan5b0c76a2005-11-04 08:45:49 -08002034 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2035 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2036 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2037
2038 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2039 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2040 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2041
2042 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2043 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2044 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2045
Michael Chan583c28e2008-01-21 19:51:35 -08002046 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002047 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2048 val |= BCM5708S_UP1_2G5;
2049 bnx2_write_phy(bp, BCM5708S_UP1, val);
2050 }
2051
2052 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002053 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2054 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002055 /* increase tx signal amplitude */
2056 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2057 BCM5708S_BLK_ADDR_TX_MISC);
2058 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2059 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2060 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2061 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2062 }
2063
Michael Chan2726d6e2008-01-29 21:35:05 -08002064 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002065 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2066
2067 if (val) {
2068 u32 is_backplane;
2069
Michael Chan2726d6e2008-01-29 21:35:05 -08002070 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002071 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2072 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2073 BCM5708S_BLK_ADDR_TX_MISC);
2074 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2075 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2076 BCM5708S_BLK_ADDR_DIG);
2077 }
2078 }
2079 return 0;
2080}
2081
2082static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002083bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002084{
Michael Chan9a120bc2008-05-16 22:17:45 -07002085 if (reset_phy)
2086 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002087
Michael Chan583c28e2008-01-21 19:51:35 -08002088 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002089
Michael Chan59b47d82006-11-19 14:10:45 -08002090 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2091 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002092
2093 if (bp->dev->mtu > 1500) {
2094 u32 val;
2095
2096 /* Set extended packet length bit */
2097 bnx2_write_phy(bp, 0x18, 0x7);
2098 bnx2_read_phy(bp, 0x18, &val);
2099 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2100
2101 bnx2_write_phy(bp, 0x1c, 0x6c00);
2102 bnx2_read_phy(bp, 0x1c, &val);
2103 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2104 }
2105 else {
2106 u32 val;
2107
2108 bnx2_write_phy(bp, 0x18, 0x7);
2109 bnx2_read_phy(bp, 0x18, &val);
2110 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2111
2112 bnx2_write_phy(bp, 0x1c, 0x6c00);
2113 bnx2_read_phy(bp, 0x1c, &val);
2114 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2115 }
2116
2117 return 0;
2118}
2119
2120static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002121bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002122{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002123 u32 val;
2124
Michael Chan9a120bc2008-05-16 22:17:45 -07002125 if (reset_phy)
2126 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002127
Michael Chan583c28e2008-01-21 19:51:35 -08002128 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002129 bnx2_write_phy(bp, 0x18, 0x0c00);
2130 bnx2_write_phy(bp, 0x17, 0x000a);
2131 bnx2_write_phy(bp, 0x15, 0x310b);
2132 bnx2_write_phy(bp, 0x17, 0x201f);
2133 bnx2_write_phy(bp, 0x15, 0x9506);
2134 bnx2_write_phy(bp, 0x17, 0x401f);
2135 bnx2_write_phy(bp, 0x15, 0x14e2);
2136 bnx2_write_phy(bp, 0x18, 0x0400);
2137 }
2138
Michael Chan583c28e2008-01-21 19:51:35 -08002139 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002140 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2141 MII_BNX2_DSP_EXPAND_REG | 0x8);
2142 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2143 val &= ~(1 << 8);
2144 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2145 }
2146
Michael Chanb6016b72005-05-26 13:03:09 -07002147 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002148 /* Set extended packet length bit */
2149 bnx2_write_phy(bp, 0x18, 0x7);
2150 bnx2_read_phy(bp, 0x18, &val);
2151 bnx2_write_phy(bp, 0x18, val | 0x4000);
2152
2153 bnx2_read_phy(bp, 0x10, &val);
2154 bnx2_write_phy(bp, 0x10, val | 0x1);
2155 }
2156 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002157 bnx2_write_phy(bp, 0x18, 0x7);
2158 bnx2_read_phy(bp, 0x18, &val);
2159 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2160
2161 bnx2_read_phy(bp, 0x10, &val);
2162 bnx2_write_phy(bp, 0x10, val & ~0x1);
2163 }
2164
Michael Chan5b0c76a2005-11-04 08:45:49 -08002165 /* ethernet@wirespeed */
2166 bnx2_write_phy(bp, 0x18, 0x7007);
2167 bnx2_read_phy(bp, 0x18, &val);
2168 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002169 return 0;
2170}
2171
2172
2173static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002174bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002175{
2176 u32 val;
2177 int rc = 0;
2178
Michael Chan583c28e2008-01-21 19:51:35 -08002179 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2180 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002181
Michael Chanca58c3a2007-05-03 13:22:52 -07002182 bp->mii_bmcr = MII_BMCR;
2183 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002184 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002185 bp->mii_adv = MII_ADVERTISE;
2186 bp->mii_lpa = MII_LPA;
2187
Michael Chanb6016b72005-05-26 13:03:09 -07002188 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2189
Michael Chan583c28e2008-01-21 19:51:35 -08002190 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002191 goto setup_phy;
2192
Michael Chanb6016b72005-05-26 13:03:09 -07002193 bnx2_read_phy(bp, MII_PHYSID1, &val);
2194 bp->phy_id = val << 16;
2195 bnx2_read_phy(bp, MII_PHYSID2, &val);
2196 bp->phy_id |= val & 0xffff;
2197
Michael Chan583c28e2008-01-21 19:51:35 -08002198 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002199 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002200 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002201 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002202 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002203 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002204 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002205 }
2206 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002207 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002208 }
2209
Michael Chan0d8a6572007-07-07 22:49:43 -07002210setup_phy:
2211 if (!rc)
2212 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002213
2214 return rc;
2215}
2216
2217static int
2218bnx2_set_mac_loopback(struct bnx2 *bp)
2219{
2220 u32 mac_mode;
2221
2222 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2223 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2224 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2225 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2226 bp->link_up = 1;
2227 return 0;
2228}
2229
Michael Chanbc5a0692006-01-23 16:13:22 -08002230static int bnx2_test_link(struct bnx2 *);
2231
2232static int
2233bnx2_set_phy_loopback(struct bnx2 *bp)
2234{
2235 u32 mac_mode;
2236 int rc, i;
2237
2238 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002239 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002240 BMCR_SPEED1000);
2241 spin_unlock_bh(&bp->phy_lock);
2242 if (rc)
2243 return rc;
2244
2245 for (i = 0; i < 10; i++) {
2246 if (bnx2_test_link(bp) == 0)
2247 break;
Michael Chan80be4432006-11-19 14:07:28 -08002248 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002249 }
2250
2251 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2252 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2253 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002254 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002255
2256 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2257 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2258 bp->link_up = 1;
2259 return 0;
2260}
2261
Michael Chanb6016b72005-05-26 13:03:09 -07002262static int
Michael Chana2f13892008-07-14 22:38:23 -07002263bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002264{
2265 int i;
2266 u32 val;
2267
Michael Chanb6016b72005-05-26 13:03:09 -07002268 bp->fw_wr_seq++;
2269 msg_data |= bp->fw_wr_seq;
2270
Michael Chan2726d6e2008-01-29 21:35:05 -08002271 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002272
Michael Chana2f13892008-07-14 22:38:23 -07002273 if (!ack)
2274 return 0;
2275
Michael Chanb6016b72005-05-26 13:03:09 -07002276 /* wait for an acknowledgement. */
Michael Chanb090ae22006-01-23 16:07:10 -08002277 for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
2278 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002279
Michael Chan2726d6e2008-01-29 21:35:05 -08002280 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002281
2282 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2283 break;
2284 }
Michael Chanb090ae22006-01-23 16:07:10 -08002285 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2286 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002287
2288 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002289 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2290 if (!silent)
2291 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2292 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002293
2294 msg_data &= ~BNX2_DRV_MSG_CODE;
2295 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2296
Michael Chan2726d6e2008-01-29 21:35:05 -08002297 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002298
Michael Chanb6016b72005-05-26 13:03:09 -07002299 return -EBUSY;
2300 }
2301
Michael Chanb090ae22006-01-23 16:07:10 -08002302 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2303 return -EIO;
2304
Michael Chanb6016b72005-05-26 13:03:09 -07002305 return 0;
2306}
2307
Michael Chan59b47d82006-11-19 14:10:45 -08002308static int
2309bnx2_init_5709_context(struct bnx2 *bp)
2310{
2311 int i, ret = 0;
2312 u32 val;
2313
2314 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2315 val |= (BCM_PAGE_BITS - 8) << 16;
2316 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002317 for (i = 0; i < 10; i++) {
2318 val = REG_RD(bp, BNX2_CTX_COMMAND);
2319 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2320 break;
2321 udelay(2);
2322 }
2323 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2324 return -EBUSY;
2325
Michael Chan59b47d82006-11-19 14:10:45 -08002326 for (i = 0; i < bp->ctx_pages; i++) {
2327 int j;
2328
Michael Chan352f7682008-05-02 16:57:26 -07002329 if (bp->ctx_blk[i])
2330 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2331 else
2332 return -ENOMEM;
2333
Michael Chan59b47d82006-11-19 14:10:45 -08002334 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2335 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2336 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2337 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2338 (u64) bp->ctx_blk_mapping[i] >> 32);
2339 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2340 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2341 for (j = 0; j < 10; j++) {
2342
2343 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2344 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2345 break;
2346 udelay(5);
2347 }
2348 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2349 ret = -EBUSY;
2350 break;
2351 }
2352 }
2353 return ret;
2354}
2355
Michael Chanb6016b72005-05-26 13:03:09 -07002356static void
2357bnx2_init_context(struct bnx2 *bp)
2358{
2359 u32 vcid;
2360
2361 vcid = 96;
2362 while (vcid) {
2363 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002364 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002365
2366 vcid--;
2367
2368 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2369 u32 new_vcid;
2370
2371 vcid_addr = GET_PCID_ADDR(vcid);
2372 if (vcid & 0x8) {
2373 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2374 }
2375 else {
2376 new_vcid = vcid;
2377 }
2378 pcid_addr = GET_PCID_ADDR(new_vcid);
2379 }
2380 else {
2381 vcid_addr = GET_CID_ADDR(vcid);
2382 pcid_addr = vcid_addr;
2383 }
2384
Michael Chan7947b202007-06-04 21:17:10 -07002385 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2386 vcid_addr += (i << PHY_CTX_SHIFT);
2387 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002388
Michael Chan5d5d0012007-12-12 11:17:43 -08002389 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002390 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2391
2392 /* Zero out the context. */
2393 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002394 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002395 }
Michael Chanb6016b72005-05-26 13:03:09 -07002396 }
2397}
2398
2399static int
2400bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2401{
2402 u16 *good_mbuf;
2403 u32 good_mbuf_cnt;
2404 u32 val;
2405
2406 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2407 if (good_mbuf == NULL) {
2408 printk(KERN_ERR PFX "Failed to allocate memory in "
2409 "bnx2_alloc_bad_rbuf\n");
2410 return -ENOMEM;
2411 }
2412
2413 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2414 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2415
2416 good_mbuf_cnt = 0;
2417
2418 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002419 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002420 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002421 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2422 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002423
Michael Chan2726d6e2008-01-29 21:35:05 -08002424 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002425
2426 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2427
2428 /* The addresses with Bit 9 set are bad memory blocks. */
2429 if (!(val & (1 << 9))) {
2430 good_mbuf[good_mbuf_cnt] = (u16) val;
2431 good_mbuf_cnt++;
2432 }
2433
Michael Chan2726d6e2008-01-29 21:35:05 -08002434 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002435 }
2436
2437 /* Free the good ones back to the mbuf pool thus discarding
2438 * all the bad ones. */
2439 while (good_mbuf_cnt) {
2440 good_mbuf_cnt--;
2441
2442 val = good_mbuf[good_mbuf_cnt];
2443 val = (val << 9) | val | 1;
2444
Michael Chan2726d6e2008-01-29 21:35:05 -08002445 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002446 }
2447 kfree(good_mbuf);
2448 return 0;
2449}
2450
2451static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002452bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002453{
2454 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002455
2456 val = (mac_addr[0] << 8) | mac_addr[1];
2457
Benjamin Li5fcaed02008-07-14 22:39:52 -07002458 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002459
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002460 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002461 (mac_addr[4] << 8) | mac_addr[5];
2462
Benjamin Li5fcaed02008-07-14 22:39:52 -07002463 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002464}
2465
2466static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002467bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002468{
2469 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002470 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002471 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002472 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chan47bf4242007-12-12 11:19:12 -08002473 struct page *page = alloc_page(GFP_ATOMIC);
2474
2475 if (!page)
2476 return -ENOMEM;
2477 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2478 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002479 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2480 __free_page(page);
2481 return -EIO;
2482 }
2483
Michael Chan47bf4242007-12-12 11:19:12 -08002484 rx_pg->page = page;
2485 pci_unmap_addr_set(rx_pg, mapping, mapping);
2486 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2487 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2488 return 0;
2489}
2490
2491static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002492bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002493{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002494 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002495 struct page *page = rx_pg->page;
2496
2497 if (!page)
2498 return;
2499
2500 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2501 PCI_DMA_FROMDEVICE);
2502
2503 __free_page(page);
2504 rx_pg->page = NULL;
2505}
2506
2507static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002508bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002509{
2510 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002511 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002512 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002513 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002514 unsigned long align;
2515
Michael Chan932f3772006-08-15 01:39:36 -07002516 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002517 if (skb == NULL) {
2518 return -ENOMEM;
2519 }
2520
Michael Chan59b47d82006-11-19 14:10:45 -08002521 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2522 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002523
Michael Chanb6016b72005-05-26 13:03:09 -07002524 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2525 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002526 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2527 dev_kfree_skb(skb);
2528 return -EIO;
2529 }
Michael Chanb6016b72005-05-26 13:03:09 -07002530
2531 rx_buf->skb = skb;
2532 pci_unmap_addr_set(rx_buf, mapping, mapping);
2533
2534 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2535 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2536
Michael Chanbb4f98a2008-06-19 16:38:19 -07002537 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002538
2539 return 0;
2540}
2541
Michael Chanda3e4fb2007-05-03 13:24:23 -07002542static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002543bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002544{
Michael Chan43e80b82008-06-19 16:41:08 -07002545 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002546 u32 new_link_state, old_link_state;
2547 int is_set = 1;
2548
2549 new_link_state = sblk->status_attn_bits & event;
2550 old_link_state = sblk->status_attn_bits_ack & event;
2551 if (new_link_state != old_link_state) {
2552 if (new_link_state)
2553 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2554 else
2555 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2556 } else
2557 is_set = 0;
2558
2559 return is_set;
2560}
2561
Michael Chanb6016b72005-05-26 13:03:09 -07002562static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002563bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002564{
Michael Chan74ecc622008-05-02 16:56:16 -07002565 spin_lock(&bp->phy_lock);
2566
2567 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002568 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002569 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002570 bnx2_set_remote_link(bp);
2571
Michael Chan74ecc622008-05-02 16:56:16 -07002572 spin_unlock(&bp->phy_lock);
2573
Michael Chanb6016b72005-05-26 13:03:09 -07002574}
2575
Michael Chanead72702007-12-20 19:55:39 -08002576static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002577bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002578{
2579 u16 cons;
2580
Michael Chan43e80b82008-06-19 16:41:08 -07002581 /* Tell compiler that status block fields can change. */
2582 barrier();
2583 cons = *bnapi->hw_tx_cons_ptr;
Michael Chanead72702007-12-20 19:55:39 -08002584 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2585 cons++;
2586 return cons;
2587}
2588
Michael Chan57851d82007-12-20 20:01:44 -08002589static int
2590bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002591{
Michael Chan35e90102008-06-19 16:37:42 -07002592 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002593 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002594 int tx_pkt = 0, index;
2595 struct netdev_queue *txq;
2596
2597 index = (bnapi - bp->bnx2_napi);
2598 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002599
Michael Chan35efa7c2007-12-20 19:56:37 -08002600 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002601 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002602
2603 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002604 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002605 struct sk_buff *skb;
2606 int i, last;
2607
2608 sw_ring_cons = TX_RING_IDX(sw_cons);
2609
Michael Chan35e90102008-06-19 16:37:42 -07002610 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002611 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002612
Michael Chanb6016b72005-05-26 13:03:09 -07002613 /* partial BD completions possible with TSO packets */
Herbert Xu89114af2006-07-08 13:34:32 -07002614 if (skb_is_gso(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002615 u16 last_idx, last_ring_idx;
2616
2617 last_idx = sw_cons +
2618 skb_shinfo(skb)->nr_frags + 1;
2619 last_ring_idx = sw_ring_cons +
2620 skb_shinfo(skb)->nr_frags + 1;
2621 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2622 last_idx++;
2623 }
2624 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2625 break;
2626 }
2627 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002628
Benjamin Li3d16af82008-10-09 12:26:41 -07002629 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002630
2631 tx_buf->skb = NULL;
2632 last = skb_shinfo(skb)->nr_frags;
2633
2634 for (i = 0; i < last; i++) {
2635 sw_cons = NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002636 }
2637
2638 sw_cons = NEXT_TX_BD(sw_cons);
2639
Michael Chan745720e2006-06-29 12:37:41 -07002640 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002641 tx_pkt++;
2642 if (tx_pkt == budget)
2643 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002644
Michael Chan35efa7c2007-12-20 19:56:37 -08002645 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002646 }
2647
Michael Chan35e90102008-06-19 16:37:42 -07002648 txr->hw_tx_cons = hw_cons;
2649 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002650
Michael Chan2f8af122006-08-15 01:39:10 -07002651 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002652 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002653 * memory barrier, there is a small possibility that bnx2_start_xmit()
2654 * will miss it and cause the queue to be stopped forever.
2655 */
2656 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002657
Benjamin Li706bf242008-07-18 17:55:11 -07002658 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002659 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002660 __netif_tx_lock(txq, smp_processor_id());
2661 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002662 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002663 netif_tx_wake_queue(txq);
2664 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002665 }
Benjamin Li706bf242008-07-18 17:55:11 -07002666
Michael Chan57851d82007-12-20 20:01:44 -08002667 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002668}
2669
Michael Chan1db82f22007-12-12 11:19:35 -08002670static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002671bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002672 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002673{
2674 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2675 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002676 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002677 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002678 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002679
Benjamin Li3d16af82008-10-09 12:26:41 -07002680 cons_rx_pg = &rxr->rx_pg_ring[cons];
2681
2682 /* The caller was unable to allocate a new page to replace the
2683 * last one in the frags array, so we need to recycle that page
2684 * and then free the skb.
2685 */
2686 if (skb) {
2687 struct page *page;
2688 struct skb_shared_info *shinfo;
2689
2690 shinfo = skb_shinfo(skb);
2691 shinfo->nr_frags--;
2692 page = shinfo->frags[shinfo->nr_frags].page;
2693 shinfo->frags[shinfo->nr_frags].page = NULL;
2694
2695 cons_rx_pg->page = page;
2696 dev_kfree_skb(skb);
2697 }
2698
2699 hw_prod = rxr->rx_pg_prod;
2700
Michael Chan1db82f22007-12-12 11:19:35 -08002701 for (i = 0; i < count; i++) {
2702 prod = RX_PG_RING_IDX(hw_prod);
2703
Michael Chanbb4f98a2008-06-19 16:38:19 -07002704 prod_rx_pg = &rxr->rx_pg_ring[prod];
2705 cons_rx_pg = &rxr->rx_pg_ring[cons];
2706 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2707 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002708
Michael Chan1db82f22007-12-12 11:19:35 -08002709 if (prod != cons) {
2710 prod_rx_pg->page = cons_rx_pg->page;
2711 cons_rx_pg->page = NULL;
2712 pci_unmap_addr_set(prod_rx_pg, mapping,
2713 pci_unmap_addr(cons_rx_pg, mapping));
2714
2715 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2716 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2717
2718 }
2719 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2720 hw_prod = NEXT_RX_BD(hw_prod);
2721 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002722 rxr->rx_pg_prod = hw_prod;
2723 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002724}
2725
Michael Chanb6016b72005-05-26 13:03:09 -07002726static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002727bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2728 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002729{
Michael Chan236b6392006-03-20 17:49:02 -08002730 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2731 struct rx_bd *cons_bd, *prod_bd;
2732
Michael Chanbb4f98a2008-06-19 16:38:19 -07002733 cons_rx_buf = &rxr->rx_buf_ring[cons];
2734 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002735
2736 pci_dma_sync_single_for_device(bp->pdev,
2737 pci_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002738 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002739
Michael Chanbb4f98a2008-06-19 16:38:19 -07002740 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002741
2742 prod_rx_buf->skb = skb;
2743
2744 if (cons == prod)
2745 return;
2746
Michael Chanb6016b72005-05-26 13:03:09 -07002747 pci_unmap_addr_set(prod_rx_buf, mapping,
2748 pci_unmap_addr(cons_rx_buf, mapping));
2749
Michael Chanbb4f98a2008-06-19 16:38:19 -07002750 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2751 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002752 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2753 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002754}
2755
Michael Chan85833c62007-12-12 11:17:01 -08002756static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002757bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002758 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2759 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002760{
2761 int err;
2762 u16 prod = ring_idx & 0xffff;
2763
Michael Chanbb4f98a2008-06-19 16:38:19 -07002764 err = bnx2_alloc_rx_skb(bp, rxr, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002765 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002766 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002767 if (hdr_len) {
2768 unsigned int raw_len = len + 4;
2769 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2770
Michael Chanbb4f98a2008-06-19 16:38:19 -07002771 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002772 }
Michael Chan85833c62007-12-12 11:17:01 -08002773 return err;
2774 }
2775
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002776 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002777 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2778 PCI_DMA_FROMDEVICE);
2779
Michael Chan1db82f22007-12-12 11:19:35 -08002780 if (hdr_len == 0) {
2781 skb_put(skb, len);
2782 return 0;
2783 } else {
2784 unsigned int i, frag_len, frag_size, pages;
2785 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002786 u16 pg_cons = rxr->rx_pg_cons;
2787 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002788
2789 frag_size = len + 4 - hdr_len;
2790 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2791 skb_put(skb, hdr_len);
2792
2793 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002794 dma_addr_t mapping_old;
2795
Michael Chan1db82f22007-12-12 11:19:35 -08002796 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2797 if (unlikely(frag_len <= 4)) {
2798 unsigned int tail = 4 - frag_len;
2799
Michael Chanbb4f98a2008-06-19 16:38:19 -07002800 rxr->rx_pg_cons = pg_cons;
2801 rxr->rx_pg_prod = pg_prod;
2802 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08002803 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002804 skb->len -= tail;
2805 if (i == 0) {
2806 skb->tail -= tail;
2807 } else {
2808 skb_frag_t *frag =
2809 &skb_shinfo(skb)->frags[i - 1];
2810 frag->size -= tail;
2811 skb->data_len -= tail;
2812 skb->truesize -= tail;
2813 }
2814 return 0;
2815 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002816 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08002817
Benjamin Li3d16af82008-10-09 12:26:41 -07002818 /* Don't unmap yet. If we're unable to allocate a new
2819 * page, we need to recycle the page and the DMA addr.
2820 */
2821 mapping_old = pci_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08002822 if (i == pages - 1)
2823 frag_len -= 4;
2824
2825 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
2826 rx_pg->page = NULL;
2827
Michael Chanbb4f98a2008-06-19 16:38:19 -07002828 err = bnx2_alloc_rx_page(bp, rxr,
2829 RX_PG_RING_IDX(pg_prod));
Michael Chan1db82f22007-12-12 11:19:35 -08002830 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002831 rxr->rx_pg_cons = pg_cons;
2832 rxr->rx_pg_prod = pg_prod;
2833 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08002834 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002835 return err;
2836 }
2837
Benjamin Li3d16af82008-10-09 12:26:41 -07002838 pci_unmap_page(bp->pdev, mapping_old,
2839 PAGE_SIZE, PCI_DMA_FROMDEVICE);
2840
Michael Chan1db82f22007-12-12 11:19:35 -08002841 frag_size -= frag_len;
2842 skb->data_len += frag_len;
2843 skb->truesize += frag_len;
2844 skb->len += frag_len;
2845
2846 pg_prod = NEXT_RX_BD(pg_prod);
2847 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
2848 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002849 rxr->rx_pg_prod = pg_prod;
2850 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002851 }
Michael Chan85833c62007-12-12 11:17:01 -08002852 return 0;
2853}
2854
Michael Chanc09c2622007-12-10 17:18:37 -08002855static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002856bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08002857{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002858 u16 cons;
2859
Michael Chan43e80b82008-06-19 16:41:08 -07002860 /* Tell compiler that status block fields can change. */
2861 barrier();
2862 cons = *bnapi->hw_rx_cons_ptr;
Michael Chanc09c2622007-12-10 17:18:37 -08002863 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
2864 cons++;
2865 return cons;
2866}
2867
Michael Chanb6016b72005-05-26 13:03:09 -07002868static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002869bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002870{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002871 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002872 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2873 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08002874 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002875
Michael Chan35efa7c2007-12-20 19:56:37 -08002876 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07002877 sw_cons = rxr->rx_cons;
2878 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002879
2880 /* Memory barrier necessary as speculative reads of the rx
2881 * buffer can be ahead of the index in the status block
2882 */
2883 rmb();
2884 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08002885 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08002886 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07002887 struct sw_bd *rx_buf;
2888 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08002889 dma_addr_t dma_addr;
Michael Chanf22828e2008-08-14 15:30:14 -07002890 u16 vtag = 0;
2891 int hw_vlan __maybe_unused = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002892
2893 sw_ring_cons = RX_RING_IDX(sw_cons);
2894 sw_ring_prod = RX_RING_IDX(sw_prod);
2895
Michael Chanbb4f98a2008-06-19 16:38:19 -07002896 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002897 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08002898
2899 rx_buf->skb = NULL;
2900
2901 dma_addr = pci_unmap_addr(rx_buf, mapping);
2902
2903 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07002904 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
2905 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002906
2907 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08002908 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chanb6016b72005-05-26 13:03:09 -07002909
Michael Chanade2bfe2006-01-23 16:09:51 -08002910 if ((status = rx_hdr->l2_fhdr_status) &
Michael Chanb6016b72005-05-26 13:03:09 -07002911 (L2_FHDR_ERRORS_BAD_CRC |
2912 L2_FHDR_ERRORS_PHY_DECODE |
2913 L2_FHDR_ERRORS_ALIGNMENT |
2914 L2_FHDR_ERRORS_TOO_SHORT |
2915 L2_FHDR_ERRORS_GIANT_FRAME)) {
2916
Michael Chanbb4f98a2008-06-19 16:38:19 -07002917 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chana1f60192007-12-20 19:57:19 -08002918 sw_ring_prod);
Michael Chan85833c62007-12-12 11:17:01 -08002919 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002920 }
Michael Chan1db82f22007-12-12 11:19:35 -08002921 hdr_len = 0;
2922 if (status & L2_FHDR_STATUS_SPLIT) {
2923 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
2924 pg_ring_used = 1;
2925 } else if (len > bp->rx_jumbo_thresh) {
2926 hdr_len = bp->rx_jumbo_thresh;
2927 pg_ring_used = 1;
2928 }
2929
2930 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07002931
Michael Chan5d5d0012007-12-12 11:17:43 -08002932 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07002933 struct sk_buff *new_skb;
2934
Michael Chanf22828e2008-08-14 15:30:14 -07002935 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08002936 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002937 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08002938 sw_ring_prod);
2939 goto next_rx;
2940 }
Michael Chanb6016b72005-05-26 13:03:09 -07002941
2942 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002943 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07002944 BNX2_RX_OFFSET - 6,
2945 new_skb->data, len + 6);
2946 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07002947 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07002948
Michael Chanbb4f98a2008-06-19 16:38:19 -07002949 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002950 sw_ring_cons, sw_ring_prod);
2951
2952 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002953 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08002954 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07002955 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002956
Michael Chanf22828e2008-08-14 15:30:14 -07002957 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
2958 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
2959 vtag = rx_hdr->l2_fhdr_vlan_tag;
2960#ifdef BCM_VLAN
2961 if (bp->vlgrp)
2962 hw_vlan = 1;
2963 else
2964#endif
2965 {
2966 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
2967 __skb_push(skb, 4);
2968
2969 memmove(ve, skb->data + 4, ETH_ALEN * 2);
2970 ve->h_vlan_proto = htons(ETH_P_8021Q);
2971 ve->h_vlan_TCI = htons(vtag);
2972 len += 4;
2973 }
2974 }
2975
Michael Chanb6016b72005-05-26 13:03:09 -07002976 skb->protocol = eth_type_trans(skb, bp->dev);
2977
2978 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07002979 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002980
Michael Chan745720e2006-06-29 12:37:41 -07002981 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002982 goto next_rx;
2983
2984 }
2985
Michael Chanb6016b72005-05-26 13:03:09 -07002986 skb->ip_summed = CHECKSUM_NONE;
2987 if (bp->rx_csum &&
2988 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2989 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2990
Michael Chanade2bfe2006-01-23 16:09:51 -08002991 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2992 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07002993 skb->ip_summed = CHECKSUM_UNNECESSARY;
2994 }
2995
2996#ifdef BCM_VLAN
Michael Chanf22828e2008-08-14 15:30:14 -07002997 if (hw_vlan)
2998 vlan_hwaccel_receive_skb(skb, bp->vlgrp, vtag);
Michael Chanb6016b72005-05-26 13:03:09 -07002999 else
3000#endif
3001 netif_receive_skb(skb);
3002
3003 bp->dev->last_rx = jiffies;
3004 rx_pkt++;
3005
3006next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003007 sw_cons = NEXT_RX_BD(sw_cons);
3008 sw_prod = NEXT_RX_BD(sw_prod);
3009
3010 if ((rx_pkt == budget))
3011 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003012
3013 /* Refresh hw_cons to see if there is new work */
3014 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003015 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003016 rmb();
3017 }
Michael Chanb6016b72005-05-26 13:03:09 -07003018 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003019 rxr->rx_cons = sw_cons;
3020 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003021
Michael Chan1db82f22007-12-12 11:19:35 -08003022 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003023 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003024
Michael Chanbb4f98a2008-06-19 16:38:19 -07003025 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003026
Michael Chanbb4f98a2008-06-19 16:38:19 -07003027 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003028
3029 mmiowb();
3030
3031 return rx_pkt;
3032
3033}
3034
3035/* MSI ISR - The only difference between this and the INTx ISR
3036 * is that the MSI interrupt is always serviced.
3037 */
3038static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003039bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003040{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003041 struct bnx2_napi *bnapi = dev_instance;
3042 struct bnx2 *bp = bnapi->bp;
3043 struct net_device *dev = bp->dev;
Michael Chanb6016b72005-05-26 13:03:09 -07003044
Michael Chan43e80b82008-06-19 16:41:08 -07003045 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003046 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3047 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3048 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3049
3050 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003051 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3052 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003053
Michael Chan35efa7c2007-12-20 19:56:37 -08003054 netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003055
Michael Chan73eef4c2005-08-25 15:39:15 -07003056 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003057}
3058
3059static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003060bnx2_msi_1shot(int irq, void *dev_instance)
3061{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003062 struct bnx2_napi *bnapi = dev_instance;
3063 struct bnx2 *bp = bnapi->bp;
3064 struct net_device *dev = bp->dev;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003065
Michael Chan43e80b82008-06-19 16:41:08 -07003066 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003067
3068 /* Return here if interrupt is disabled. */
3069 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3070 return IRQ_HANDLED;
3071
Michael Chan35efa7c2007-12-20 19:56:37 -08003072 netif_rx_schedule(dev, &bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003073
3074 return IRQ_HANDLED;
3075}
3076
3077static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003078bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003079{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003080 struct bnx2_napi *bnapi = dev_instance;
3081 struct bnx2 *bp = bnapi->bp;
3082 struct net_device *dev = bp->dev;
Michael Chan43e80b82008-06-19 16:41:08 -07003083 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003084
3085 /* When using INTx, it is possible for the interrupt to arrive
3086 * at the CPU before the status block posted prior to the
3087 * interrupt. Reading a register will flush the status block.
3088 * When using MSI, the MSI message will always complete after
3089 * the status block write.
3090 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003091 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003092 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3093 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003094 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003095
3096 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3097 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3098 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3099
Michael Chanb8a7ce72007-07-07 22:51:03 -07003100 /* Read back to deassert IRQ immediately to avoid too many
3101 * spurious interrupts.
3102 */
3103 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3104
Michael Chanb6016b72005-05-26 13:03:09 -07003105 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003106 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3107 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003108
Michael Chan35efa7c2007-12-20 19:56:37 -08003109 if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
3110 bnapi->last_status_idx = sblk->status_idx;
3111 __netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003112 }
Michael Chanb6016b72005-05-26 13:03:09 -07003113
Michael Chan73eef4c2005-08-25 15:39:15 -07003114 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003115}
3116
Michael Chan43e80b82008-06-19 16:41:08 -07003117static inline int
3118bnx2_has_fast_work(struct bnx2_napi *bnapi)
3119{
3120 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3121 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3122
3123 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3124 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3125 return 1;
3126 return 0;
3127}
3128
Michael Chan0d8a6572007-07-07 22:49:43 -07003129#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3130 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003131
Michael Chanf4e418f2005-11-04 08:53:48 -08003132static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003133bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003134{
Michael Chan43e80b82008-06-19 16:41:08 -07003135 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003136
Michael Chan43e80b82008-06-19 16:41:08 -07003137 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003138 return 1;
3139
Michael Chanda3e4fb2007-05-03 13:24:23 -07003140 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3141 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003142 return 1;
3143
3144 return 0;
3145}
3146
Michael Chan43e80b82008-06-19 16:41:08 -07003147static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003148{
Michael Chan43e80b82008-06-19 16:41:08 -07003149 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003150 u32 status_attn_bits = sblk->status_attn_bits;
3151 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003152
Michael Chanda3e4fb2007-05-03 13:24:23 -07003153 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3154 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003155
Michael Chan35efa7c2007-12-20 19:56:37 -08003156 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003157
3158 /* This is needed to take care of transient status
3159 * during link changes.
3160 */
3161 REG_WR(bp, BNX2_HC_COMMAND,
3162 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3163 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003164 }
Michael Chan43e80b82008-06-19 16:41:08 -07003165}
3166
3167static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3168 int work_done, int budget)
3169{
3170 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3171 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003172
Michael Chan35e90102008-06-19 16:37:42 -07003173 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003174 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003175
Michael Chanbb4f98a2008-06-19 16:38:19 -07003176 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003177 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003178
David S. Miller6f535762007-10-11 18:08:29 -07003179 return work_done;
3180}
Michael Chanf4e418f2005-11-04 08:53:48 -08003181
Michael Chanf0ea2e62008-06-19 16:41:57 -07003182static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3183{
3184 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3185 struct bnx2 *bp = bnapi->bp;
3186 int work_done = 0;
3187 struct status_block_msix *sblk = bnapi->status_blk.msix;
3188
3189 while (1) {
3190 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3191 if (unlikely(work_done >= budget))
3192 break;
3193
3194 bnapi->last_status_idx = sblk->status_idx;
3195 /* status idx must be read before checking for more work. */
3196 rmb();
3197 if (likely(!bnx2_has_fast_work(bnapi))) {
3198
3199 netif_rx_complete(bp->dev, napi);
3200 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3201 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3202 bnapi->last_status_idx);
3203 break;
3204 }
3205 }
3206 return work_done;
3207}
3208
David S. Miller6f535762007-10-11 18:08:29 -07003209static int bnx2_poll(struct napi_struct *napi, int budget)
3210{
Michael Chan35efa7c2007-12-20 19:56:37 -08003211 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3212 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003213 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003214 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003215
3216 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003217 bnx2_poll_link(bp, bnapi);
3218
Michael Chan35efa7c2007-12-20 19:56:37 -08003219 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003220
3221 if (unlikely(work_done >= budget))
3222 break;
3223
Michael Chan35efa7c2007-12-20 19:56:37 -08003224 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003225 * much work has been processed, so we must read it before
3226 * checking for more work.
3227 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003228 bnapi->last_status_idx = sblk->status_idx;
Michael Chan6dee6422007-10-12 01:40:38 -07003229 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003230 if (likely(!bnx2_has_work(bnapi))) {
David S. Miller6f535762007-10-11 18:08:29 -07003231 netif_rx_complete(bp->dev, napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003232 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003233 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3234 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003235 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003236 break;
David S. Miller6f535762007-10-11 18:08:29 -07003237 }
3238 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3239 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3240 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003241 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003242
Michael Chan1269a8a2006-01-23 16:11:03 -08003243 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3244 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003245 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003246 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003247 }
Michael Chanb6016b72005-05-26 13:03:09 -07003248 }
3249
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003250 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003251}
3252
Herbert Xu932ff272006-06-09 12:20:56 -07003253/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003254 * from set_multicast.
3255 */
3256static void
3257bnx2_set_rx_mode(struct net_device *dev)
3258{
Michael Chan972ec0d2006-01-23 16:12:43 -08003259 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003260 u32 rx_mode, sort_mode;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003261 struct dev_addr_list *uc_ptr;
Michael Chanb6016b72005-05-26 13:03:09 -07003262 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003263
Michael Chan9f52b562008-10-09 12:21:46 -07003264 if (!netif_running(dev))
3265 return;
3266
Michael Chanc770a652005-08-25 15:38:39 -07003267 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003268
3269 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3270 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3271 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3272#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003273 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003274 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003275#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003276 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003277 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003278#endif
3279 if (dev->flags & IFF_PROMISC) {
3280 /* Promiscuous mode. */
3281 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003282 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3283 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003284 }
3285 else if (dev->flags & IFF_ALLMULTI) {
3286 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3287 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3288 0xffffffff);
3289 }
3290 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3291 }
3292 else {
3293 /* Accept one or more multicast(s). */
3294 struct dev_mc_list *mclist;
3295 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3296 u32 regidx;
3297 u32 bit;
3298 u32 crc;
3299
3300 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3301
3302 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3303 i++, mclist = mclist->next) {
3304
3305 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3306 bit = crc & 0xff;
3307 regidx = (bit & 0xe0) >> 5;
3308 bit &= 0x1f;
3309 mc_filter[regidx] |= (1 << bit);
3310 }
3311
3312 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3313 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3314 mc_filter[i]);
3315 }
3316
3317 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3318 }
3319
Benjamin Li5fcaed02008-07-14 22:39:52 -07003320 uc_ptr = NULL;
3321 if (dev->uc_count > BNX2_MAX_UNICAST_ADDRESSES) {
3322 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3323 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3324 BNX2_RPM_SORT_USER0_PROM_VLAN;
3325 } else if (!(dev->flags & IFF_PROMISC)) {
3326 uc_ptr = dev->uc_list;
3327
3328 /* Add all entries into to the match filter list */
3329 for (i = 0; i < dev->uc_count; i++) {
3330 bnx2_set_mac_addr(bp, uc_ptr->da_addr,
3331 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3332 sort_mode |= (1 <<
3333 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
3334 uc_ptr = uc_ptr->next;
3335 }
3336
3337 }
3338
Michael Chanb6016b72005-05-26 13:03:09 -07003339 if (rx_mode != bp->rx_mode) {
3340 bp->rx_mode = rx_mode;
3341 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3342 }
3343
3344 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3345 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3346 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3347
Michael Chanc770a652005-08-25 15:38:39 -07003348 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003349}
3350
3351static void
Al Virob491edd2007-12-22 19:44:51 +00003352load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
Michael Chanb6016b72005-05-26 13:03:09 -07003353 u32 rv2p_proc)
3354{
3355 int i;
3356 u32 val;
3357
Michael Chand25be1d2008-05-02 16:57:59 -07003358 if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
3359 val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
3360 val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
3361 val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
3362 rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
3363 }
Michael Chanb6016b72005-05-26 13:03:09 -07003364
3365 for (i = 0; i < rv2p_code_len; i += 8) {
Al Virob491edd2007-12-22 19:44:51 +00003366 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003367 rv2p_code++;
Al Virob491edd2007-12-22 19:44:51 +00003368 REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003369 rv2p_code++;
3370
3371 if (rv2p_proc == RV2P_PROC1) {
3372 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3373 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
3374 }
3375 else {
3376 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3377 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
3378 }
3379 }
3380
3381 /* Reset the processor, un-stall is done later. */
3382 if (rv2p_proc == RV2P_PROC1) {
3383 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3384 }
3385 else {
3386 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3387 }
3388}
3389
Michael Chanaf3ee512006-11-19 14:09:25 -08003390static int
Benjamin Li10343cc2008-05-16 22:20:27 -07003391load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg, struct fw_info *fw)
Michael Chanb6016b72005-05-26 13:03:09 -07003392{
3393 u32 offset;
3394 u32 val;
Michael Chanaf3ee512006-11-19 14:09:25 -08003395 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003396
3397 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003398 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003399 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003400 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3401 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003402
3403 /* Load the Text area. */
3404 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
Michael Chanaf3ee512006-11-19 14:09:25 -08003405 if (fw->gz_text) {
Michael Chanb6016b72005-05-26 13:03:09 -07003406 int j;
3407
Michael Chanea1f8d52007-10-02 16:27:35 -07003408 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
3409 fw->gz_text_len);
3410 if (rc < 0)
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003411 return rc;
Michael Chanea1f8d52007-10-02 16:27:35 -07003412
Michael Chanb6016b72005-05-26 13:03:09 -07003413 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003414 bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003415 }
3416 }
3417
3418 /* Load the Data area. */
3419 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
3420 if (fw->data) {
3421 int j;
3422
3423 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003424 bnx2_reg_wr_ind(bp, offset, fw->data[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003425 }
3426 }
3427
3428 /* Load the SBSS area. */
3429 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003430 if (fw->sbss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003431 int j;
3432
3433 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003434 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003435 }
3436 }
3437
3438 /* Load the BSS area. */
3439 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003440 if (fw->bss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003441 int j;
3442
3443 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003444 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003445 }
3446 }
3447
3448 /* Load the Read-Only area. */
3449 offset = cpu_reg->spad_base +
3450 (fw->rodata_addr - cpu_reg->mips_view_base);
3451 if (fw->rodata) {
3452 int j;
3453
3454 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003455 bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003456 }
3457 }
3458
3459 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003460 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
3461 bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003462
3463 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003464 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003465 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003466 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3467 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003468
3469 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003470}
3471
Michael Chanfba9fe92006-06-12 22:21:25 -07003472static int
Michael Chanb6016b72005-05-26 13:03:09 -07003473bnx2_init_cpus(struct bnx2 *bp)
3474{
Michael Chanaf3ee512006-11-19 14:09:25 -08003475 struct fw_info *fw;
Michael Chan110d0ef2007-12-12 11:18:34 -08003476 int rc, rv2p_len;
3477 void *text, *rv2p;
Michael Chanb6016b72005-05-26 13:03:09 -07003478
3479 /* Initialize the RV2P processor. */
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003480 text = vmalloc(FW_BUF_SIZE);
3481 if (!text)
3482 return -ENOMEM;
Michael Chan110d0ef2007-12-12 11:18:34 -08003483 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3484 rv2p = bnx2_xi_rv2p_proc1;
3485 rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
3486 } else {
3487 rv2p = bnx2_rv2p_proc1;
3488 rv2p_len = sizeof(bnx2_rv2p_proc1);
3489 }
3490 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003491 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003492 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003493
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003494 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
Michael Chanfba9fe92006-06-12 22:21:25 -07003495
Michael Chan110d0ef2007-12-12 11:18:34 -08003496 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3497 rv2p = bnx2_xi_rv2p_proc2;
3498 rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
3499 } else {
3500 rv2p = bnx2_rv2p_proc2;
3501 rv2p_len = sizeof(bnx2_rv2p_proc2);
3502 }
3503 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003504 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003505 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003506
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003507 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
Michael Chanb6016b72005-05-26 13:03:09 -07003508
3509 /* Initialize the RX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003510 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3511 fw = &bnx2_rxp_fw_09;
3512 else
3513 fw = &bnx2_rxp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003514
Michael Chanea1f8d52007-10-02 16:27:35 -07003515 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003516 rc = load_cpu_fw(bp, &cpu_reg_rxp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003517 if (rc)
3518 goto init_cpu_err;
3519
Michael Chanb6016b72005-05-26 13:03:09 -07003520 /* Initialize the TX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003521 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3522 fw = &bnx2_txp_fw_09;
3523 else
3524 fw = &bnx2_txp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003525
Michael Chanea1f8d52007-10-02 16:27:35 -07003526 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003527 rc = load_cpu_fw(bp, &cpu_reg_txp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003528 if (rc)
3529 goto init_cpu_err;
3530
Michael Chanb6016b72005-05-26 13:03:09 -07003531 /* Initialize the TX Patch-up Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003532 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3533 fw = &bnx2_tpat_fw_09;
3534 else
3535 fw = &bnx2_tpat_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003536
Michael Chanea1f8d52007-10-02 16:27:35 -07003537 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003538 rc = load_cpu_fw(bp, &cpu_reg_tpat, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003539 if (rc)
3540 goto init_cpu_err;
3541
Michael Chanb6016b72005-05-26 13:03:09 -07003542 /* Initialize the Completion Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003543 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3544 fw = &bnx2_com_fw_09;
3545 else
3546 fw = &bnx2_com_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003547
Michael Chanea1f8d52007-10-02 16:27:35 -07003548 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003549 rc = load_cpu_fw(bp, &cpu_reg_com, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003550 if (rc)
3551 goto init_cpu_err;
3552
Michael Chand43584c2006-11-19 14:14:35 -08003553 /* Initialize the Command Processor. */
Michael Chan110d0ef2007-12-12 11:18:34 -08003554 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chand43584c2006-11-19 14:14:35 -08003555 fw = &bnx2_cp_fw_09;
Michael Chan110d0ef2007-12-12 11:18:34 -08003556 else
3557 fw = &bnx2_cp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003558
Michael Chan110d0ef2007-12-12 11:18:34 -08003559 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003560 rc = load_cpu_fw(bp, &cpu_reg_cp, fw);
Michael Chan110d0ef2007-12-12 11:18:34 -08003561
Michael Chanfba9fe92006-06-12 22:21:25 -07003562init_cpu_err:
Michael Chanea1f8d52007-10-02 16:27:35 -07003563 vfree(text);
Michael Chanfba9fe92006-06-12 22:21:25 -07003564 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003565}
3566
3567static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003568bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003569{
3570 u16 pmcsr;
3571
3572 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3573
3574 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003575 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003576 u32 val;
3577
3578 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3579 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3580 PCI_PM_CTRL_PME_STATUS);
3581
3582 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3583 /* delay required during transition out of D3hot */
3584 msleep(20);
3585
3586 val = REG_RD(bp, BNX2_EMAC_MODE);
3587 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3588 val &= ~BNX2_EMAC_MODE_MPKT;
3589 REG_WR(bp, BNX2_EMAC_MODE, val);
3590
3591 val = REG_RD(bp, BNX2_RPM_CONFIG);
3592 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3593 REG_WR(bp, BNX2_RPM_CONFIG, val);
3594 break;
3595 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003596 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003597 int i;
3598 u32 val, wol_msg;
3599
3600 if (bp->wol) {
3601 u32 advertising;
3602 u8 autoneg;
3603
3604 autoneg = bp->autoneg;
3605 advertising = bp->advertising;
3606
Michael Chan239cd342007-10-17 19:26:15 -07003607 if (bp->phy_port == PORT_TP) {
3608 bp->autoneg = AUTONEG_SPEED;
3609 bp->advertising = ADVERTISED_10baseT_Half |
3610 ADVERTISED_10baseT_Full |
3611 ADVERTISED_100baseT_Half |
3612 ADVERTISED_100baseT_Full |
3613 ADVERTISED_Autoneg;
3614 }
Michael Chanb6016b72005-05-26 13:03:09 -07003615
Michael Chan239cd342007-10-17 19:26:15 -07003616 spin_lock_bh(&bp->phy_lock);
3617 bnx2_setup_phy(bp, bp->phy_port);
3618 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003619
3620 bp->autoneg = autoneg;
3621 bp->advertising = advertising;
3622
Benjamin Li5fcaed02008-07-14 22:39:52 -07003623 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003624
3625 val = REG_RD(bp, BNX2_EMAC_MODE);
3626
3627 /* Enable port mode. */
3628 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003629 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003630 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003631 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003632 if (bp->phy_port == PORT_TP)
3633 val |= BNX2_EMAC_MODE_PORT_MII;
3634 else {
3635 val |= BNX2_EMAC_MODE_PORT_GMII;
3636 if (bp->line_speed == SPEED_2500)
3637 val |= BNX2_EMAC_MODE_25G_MODE;
3638 }
Michael Chanb6016b72005-05-26 13:03:09 -07003639
3640 REG_WR(bp, BNX2_EMAC_MODE, val);
3641
3642 /* receive all multicast */
3643 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3644 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3645 0xffffffff);
3646 }
3647 REG_WR(bp, BNX2_EMAC_RX_MODE,
3648 BNX2_EMAC_RX_MODE_SORT_MODE);
3649
3650 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3651 BNX2_RPM_SORT_USER0_MC_EN;
3652 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3653 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3654 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3655 BNX2_RPM_SORT_USER0_ENA);
3656
3657 /* Need to enable EMAC and RPM for WOL. */
3658 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3659 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3660 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3661 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3662
3663 val = REG_RD(bp, BNX2_RPM_CONFIG);
3664 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3665 REG_WR(bp, BNX2_RPM_CONFIG, val);
3666
3667 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3668 }
3669 else {
3670 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3671 }
3672
David S. Millerf86e82f2008-01-21 17:15:40 -08003673 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07003674 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3675 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003676
3677 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3678 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3679 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3680
3681 if (bp->wol)
3682 pmcsr |= 3;
3683 }
3684 else {
3685 pmcsr |= 3;
3686 }
3687 if (bp->wol) {
3688 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3689 }
3690 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3691 pmcsr);
3692
3693 /* No more memory access after this point until
3694 * device is brought back to D0.
3695 */
3696 udelay(50);
3697 break;
3698 }
3699 default:
3700 return -EINVAL;
3701 }
3702 return 0;
3703}
3704
3705static int
3706bnx2_acquire_nvram_lock(struct bnx2 *bp)
3707{
3708 u32 val;
3709 int j;
3710
3711 /* Request access to the flash interface. */
3712 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3713 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3714 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3715 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3716 break;
3717
3718 udelay(5);
3719 }
3720
3721 if (j >= NVRAM_TIMEOUT_COUNT)
3722 return -EBUSY;
3723
3724 return 0;
3725}
3726
3727static int
3728bnx2_release_nvram_lock(struct bnx2 *bp)
3729{
3730 int j;
3731 u32 val;
3732
3733 /* Relinquish nvram interface. */
3734 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3735
3736 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3737 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3738 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3739 break;
3740
3741 udelay(5);
3742 }
3743
3744 if (j >= NVRAM_TIMEOUT_COUNT)
3745 return -EBUSY;
3746
3747 return 0;
3748}
3749
3750
3751static int
3752bnx2_enable_nvram_write(struct bnx2 *bp)
3753{
3754 u32 val;
3755
3756 val = REG_RD(bp, BNX2_MISC_CFG);
3757 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3758
Michael Chane30372c2007-07-16 18:26:23 -07003759 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07003760 int j;
3761
3762 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3763 REG_WR(bp, BNX2_NVM_COMMAND,
3764 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3765
3766 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3767 udelay(5);
3768
3769 val = REG_RD(bp, BNX2_NVM_COMMAND);
3770 if (val & BNX2_NVM_COMMAND_DONE)
3771 break;
3772 }
3773
3774 if (j >= NVRAM_TIMEOUT_COUNT)
3775 return -EBUSY;
3776 }
3777 return 0;
3778}
3779
3780static void
3781bnx2_disable_nvram_write(struct bnx2 *bp)
3782{
3783 u32 val;
3784
3785 val = REG_RD(bp, BNX2_MISC_CFG);
3786 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3787}
3788
3789
3790static void
3791bnx2_enable_nvram_access(struct bnx2 *bp)
3792{
3793 u32 val;
3794
3795 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3796 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003797 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003798 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3799}
3800
3801static void
3802bnx2_disable_nvram_access(struct bnx2 *bp)
3803{
3804 u32 val;
3805
3806 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3807 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003808 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003809 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3810 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3811}
3812
3813static int
3814bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3815{
3816 u32 cmd;
3817 int j;
3818
Michael Chane30372c2007-07-16 18:26:23 -07003819 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07003820 /* Buffered flash, no erase needed */
3821 return 0;
3822
3823 /* Build an erase command */
3824 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3825 BNX2_NVM_COMMAND_DOIT;
3826
3827 /* Need to clear DONE bit separately. */
3828 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3829
3830 /* Address of the NVRAM to read from. */
3831 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3832
3833 /* Issue an erase command. */
3834 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3835
3836 /* Wait for completion. */
3837 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3838 u32 val;
3839
3840 udelay(5);
3841
3842 val = REG_RD(bp, BNX2_NVM_COMMAND);
3843 if (val & BNX2_NVM_COMMAND_DONE)
3844 break;
3845 }
3846
3847 if (j >= NVRAM_TIMEOUT_COUNT)
3848 return -EBUSY;
3849
3850 return 0;
3851}
3852
3853static int
3854bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3855{
3856 u32 cmd;
3857 int j;
3858
3859 /* Build the command word. */
3860 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3861
Michael Chane30372c2007-07-16 18:26:23 -07003862 /* Calculate an offset of a buffered flash, not needed for 5709. */
3863 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003864 offset = ((offset / bp->flash_info->page_size) <<
3865 bp->flash_info->page_bits) +
3866 (offset % bp->flash_info->page_size);
3867 }
3868
3869 /* Need to clear DONE bit separately. */
3870 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3871
3872 /* Address of the NVRAM to read from. */
3873 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3874
3875 /* Issue a read command. */
3876 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3877
3878 /* Wait for completion. */
3879 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3880 u32 val;
3881
3882 udelay(5);
3883
3884 val = REG_RD(bp, BNX2_NVM_COMMAND);
3885 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00003886 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
3887 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003888 break;
3889 }
3890 }
3891 if (j >= NVRAM_TIMEOUT_COUNT)
3892 return -EBUSY;
3893
3894 return 0;
3895}
3896
3897
3898static int
3899bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3900{
Al Virob491edd2007-12-22 19:44:51 +00003901 u32 cmd;
3902 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07003903 int j;
3904
3905 /* Build the command word. */
3906 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3907
Michael Chane30372c2007-07-16 18:26:23 -07003908 /* Calculate an offset of a buffered flash, not needed for 5709. */
3909 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003910 offset = ((offset / bp->flash_info->page_size) <<
3911 bp->flash_info->page_bits) +
3912 (offset % bp->flash_info->page_size);
3913 }
3914
3915 /* Need to clear DONE bit separately. */
3916 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3917
3918 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003919
3920 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00003921 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07003922
3923 /* Address of the NVRAM to write to. */
3924 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3925
3926 /* Issue the write command. */
3927 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3928
3929 /* Wait for completion. */
3930 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3931 udelay(5);
3932
3933 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3934 break;
3935 }
3936 if (j >= NVRAM_TIMEOUT_COUNT)
3937 return -EBUSY;
3938
3939 return 0;
3940}
3941
3942static int
3943bnx2_init_nvram(struct bnx2 *bp)
3944{
3945 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07003946 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003947 struct flash_spec *flash;
3948
Michael Chane30372c2007-07-16 18:26:23 -07003949 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3950 bp->flash_info = &flash_5709;
3951 goto get_flash_size;
3952 }
3953
Michael Chanb6016b72005-05-26 13:03:09 -07003954 /* Determine the selected interface. */
3955 val = REG_RD(bp, BNX2_NVM_CFG1);
3956
Denis Chengff8ac602007-09-02 18:30:18 +08003957 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07003958
Michael Chanb6016b72005-05-26 13:03:09 -07003959 if (val & 0x40000000) {
3960
3961 /* Flash interface has been reconfigured */
3962 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08003963 j++, flash++) {
3964 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3965 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003966 bp->flash_info = flash;
3967 break;
3968 }
3969 }
3970 }
3971 else {
Michael Chan37137702005-11-04 08:49:17 -08003972 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07003973 /* Not yet been reconfigured */
3974
Michael Chan37137702005-11-04 08:49:17 -08003975 if (val & (1 << 23))
3976 mask = FLASH_BACKUP_STRAP_MASK;
3977 else
3978 mask = FLASH_STRAP_MASK;
3979
Michael Chanb6016b72005-05-26 13:03:09 -07003980 for (j = 0, flash = &flash_table[0]; j < entry_count;
3981 j++, flash++) {
3982
Michael Chan37137702005-11-04 08:49:17 -08003983 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003984 bp->flash_info = flash;
3985
3986 /* Request access to the flash interface. */
3987 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3988 return rc;
3989
3990 /* Enable access to flash interface */
3991 bnx2_enable_nvram_access(bp);
3992
3993 /* Reconfigure the flash interface */
3994 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
3995 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
3996 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
3997 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
3998
3999 /* Disable access to flash interface */
4000 bnx2_disable_nvram_access(bp);
4001 bnx2_release_nvram_lock(bp);
4002
4003 break;
4004 }
4005 }
4006 } /* if (val & 0x40000000) */
4007
4008 if (j == entry_count) {
4009 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08004010 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08004011 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004012 }
4013
Michael Chane30372c2007-07-16 18:26:23 -07004014get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004015 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004016 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4017 if (val)
4018 bp->flash_size = val;
4019 else
4020 bp->flash_size = bp->flash_info->total_size;
4021
Michael Chanb6016b72005-05-26 13:03:09 -07004022 return rc;
4023}
4024
4025static int
4026bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4027 int buf_size)
4028{
4029 int rc = 0;
4030 u32 cmd_flags, offset32, len32, extra;
4031
4032 if (buf_size == 0)
4033 return 0;
4034
4035 /* Request access to the flash interface. */
4036 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4037 return rc;
4038
4039 /* Enable access to flash interface */
4040 bnx2_enable_nvram_access(bp);
4041
4042 len32 = buf_size;
4043 offset32 = offset;
4044 extra = 0;
4045
4046 cmd_flags = 0;
4047
4048 if (offset32 & 3) {
4049 u8 buf[4];
4050 u32 pre_len;
4051
4052 offset32 &= ~3;
4053 pre_len = 4 - (offset & 3);
4054
4055 if (pre_len >= len32) {
4056 pre_len = len32;
4057 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4058 BNX2_NVM_COMMAND_LAST;
4059 }
4060 else {
4061 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4062 }
4063
4064 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4065
4066 if (rc)
4067 return rc;
4068
4069 memcpy(ret_buf, buf + (offset & 3), pre_len);
4070
4071 offset32 += 4;
4072 ret_buf += pre_len;
4073 len32 -= pre_len;
4074 }
4075 if (len32 & 3) {
4076 extra = 4 - (len32 & 3);
4077 len32 = (len32 + 4) & ~3;
4078 }
4079
4080 if (len32 == 4) {
4081 u8 buf[4];
4082
4083 if (cmd_flags)
4084 cmd_flags = BNX2_NVM_COMMAND_LAST;
4085 else
4086 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4087 BNX2_NVM_COMMAND_LAST;
4088
4089 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4090
4091 memcpy(ret_buf, buf, 4 - extra);
4092 }
4093 else if (len32 > 0) {
4094 u8 buf[4];
4095
4096 /* Read the first word. */
4097 if (cmd_flags)
4098 cmd_flags = 0;
4099 else
4100 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4101
4102 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4103
4104 /* Advance to the next dword. */
4105 offset32 += 4;
4106 ret_buf += 4;
4107 len32 -= 4;
4108
4109 while (len32 > 4 && rc == 0) {
4110 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4111
4112 /* Advance to the next dword. */
4113 offset32 += 4;
4114 ret_buf += 4;
4115 len32 -= 4;
4116 }
4117
4118 if (rc)
4119 return rc;
4120
4121 cmd_flags = BNX2_NVM_COMMAND_LAST;
4122 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4123
4124 memcpy(ret_buf, buf, 4 - extra);
4125 }
4126
4127 /* Disable access to flash interface */
4128 bnx2_disable_nvram_access(bp);
4129
4130 bnx2_release_nvram_lock(bp);
4131
4132 return rc;
4133}
4134
4135static int
4136bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4137 int buf_size)
4138{
4139 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004140 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004141 int rc = 0;
4142 int align_start, align_end;
4143
4144 buf = data_buf;
4145 offset32 = offset;
4146 len32 = buf_size;
4147 align_start = align_end = 0;
4148
4149 if ((align_start = (offset32 & 3))) {
4150 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004151 len32 += align_start;
4152 if (len32 < 4)
4153 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004154 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4155 return rc;
4156 }
4157
4158 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004159 align_end = 4 - (len32 & 3);
4160 len32 += align_end;
4161 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4162 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004163 }
4164
4165 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004166 align_buf = kmalloc(len32, GFP_KERNEL);
4167 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004168 return -ENOMEM;
4169 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004170 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004171 }
4172 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004173 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004174 }
Michael Chane6be7632007-01-08 19:56:13 -08004175 memcpy(align_buf + align_start, data_buf, buf_size);
4176 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004177 }
4178
Michael Chane30372c2007-07-16 18:26:23 -07004179 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004180 flash_buffer = kmalloc(264, GFP_KERNEL);
4181 if (flash_buffer == NULL) {
4182 rc = -ENOMEM;
4183 goto nvram_write_end;
4184 }
4185 }
4186
Michael Chanb6016b72005-05-26 13:03:09 -07004187 written = 0;
4188 while ((written < len32) && (rc == 0)) {
4189 u32 page_start, page_end, data_start, data_end;
4190 u32 addr, cmd_flags;
4191 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004192
4193 /* Find the page_start addr */
4194 page_start = offset32 + written;
4195 page_start -= (page_start % bp->flash_info->page_size);
4196 /* Find the page_end addr */
4197 page_end = page_start + bp->flash_info->page_size;
4198 /* Find the data_start addr */
4199 data_start = (written == 0) ? offset32 : page_start;
4200 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004201 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004202 (offset32 + len32) : page_end;
4203
4204 /* Request access to the flash interface. */
4205 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4206 goto nvram_write_end;
4207
4208 /* Enable access to flash interface */
4209 bnx2_enable_nvram_access(bp);
4210
4211 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004212 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004213 int j;
4214
4215 /* Read the whole page into the buffer
4216 * (non-buffer flash only) */
4217 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4218 if (j == (bp->flash_info->page_size - 4)) {
4219 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4220 }
4221 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004222 page_start + j,
4223 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004224 cmd_flags);
4225
4226 if (rc)
4227 goto nvram_write_end;
4228
4229 cmd_flags = 0;
4230 }
4231 }
4232
4233 /* Enable writes to flash interface (unlock write-protect) */
4234 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4235 goto nvram_write_end;
4236
Michael Chanb6016b72005-05-26 13:03:09 -07004237 /* Loop to write back the buffer data from page_start to
4238 * data_start */
4239 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004240 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004241 /* Erase the page */
4242 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4243 goto nvram_write_end;
4244
4245 /* Re-enable the write again for the actual write */
4246 bnx2_enable_nvram_write(bp);
4247
Michael Chanb6016b72005-05-26 13:03:09 -07004248 for (addr = page_start; addr < data_start;
4249 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004250
Michael Chanb6016b72005-05-26 13:03:09 -07004251 rc = bnx2_nvram_write_dword(bp, addr,
4252 &flash_buffer[i], cmd_flags);
4253
4254 if (rc != 0)
4255 goto nvram_write_end;
4256
4257 cmd_flags = 0;
4258 }
4259 }
4260
4261 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004262 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004263 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004264 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004265 (addr == data_end - 4))) {
4266
4267 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4268 }
4269 rc = bnx2_nvram_write_dword(bp, addr, buf,
4270 cmd_flags);
4271
4272 if (rc != 0)
4273 goto nvram_write_end;
4274
4275 cmd_flags = 0;
4276 buf += 4;
4277 }
4278
4279 /* Loop to write back the buffer data from data_end
4280 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004281 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004282 for (addr = data_end; addr < page_end;
4283 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004284
Michael Chanb6016b72005-05-26 13:03:09 -07004285 if (addr == page_end-4) {
4286 cmd_flags = BNX2_NVM_COMMAND_LAST;
4287 }
4288 rc = bnx2_nvram_write_dword(bp, addr,
4289 &flash_buffer[i], cmd_flags);
4290
4291 if (rc != 0)
4292 goto nvram_write_end;
4293
4294 cmd_flags = 0;
4295 }
4296 }
4297
4298 /* Disable writes to flash interface (lock write-protect) */
4299 bnx2_disable_nvram_write(bp);
4300
4301 /* Disable access to flash interface */
4302 bnx2_disable_nvram_access(bp);
4303 bnx2_release_nvram_lock(bp);
4304
4305 /* Increment written */
4306 written += data_end - data_start;
4307 }
4308
4309nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004310 kfree(flash_buffer);
4311 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004312 return rc;
4313}
4314
Michael Chan0d8a6572007-07-07 22:49:43 -07004315static void
Michael Chan7c62e832008-07-14 22:39:03 -07004316bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004317{
Michael Chan7c62e832008-07-14 22:39:03 -07004318 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004319
Michael Chan583c28e2008-01-21 19:51:35 -08004320 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004321 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4322
4323 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4324 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004325
Michael Chan2726d6e2008-01-29 21:35:05 -08004326 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004327 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4328 return;
4329
Michael Chan7c62e832008-07-14 22:39:03 -07004330 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4331 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4332 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4333 }
4334
4335 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4336 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4337 u32 link;
4338
Michael Chan583c28e2008-01-21 19:51:35 -08004339 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004340
Michael Chan7c62e832008-07-14 22:39:03 -07004341 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4342 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004343 bp->phy_port = PORT_FIBRE;
4344 else
4345 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004346
Michael Chan7c62e832008-07-14 22:39:03 -07004347 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4348 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004349 }
Michael Chan7c62e832008-07-14 22:39:03 -07004350
4351 if (netif_running(bp->dev) && sig)
4352 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004353}
4354
Michael Chanb4b36042007-12-20 19:59:30 -08004355static void
4356bnx2_setup_msix_tbl(struct bnx2 *bp)
4357{
4358 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4359
4360 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4361 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4362}
4363
Michael Chanb6016b72005-05-26 13:03:09 -07004364static int
4365bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4366{
4367 u32 val;
4368 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004369 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004370
4371 /* Wait for the current PCI transaction to complete before
4372 * issuing a reset. */
4373 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4374 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4375 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4376 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4377 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4378 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4379 udelay(5);
4380
Michael Chanb090ae22006-01-23 16:07:10 -08004381 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004382 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004383
Michael Chanb6016b72005-05-26 13:03:09 -07004384 /* Deposit a driver reset signature so the firmware knows that
4385 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004386 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4387 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004388
Michael Chanb6016b72005-05-26 13:03:09 -07004389 /* Do a dummy read to force the chip to complete all current transaction
4390 * before we issue a reset. */
4391 val = REG_RD(bp, BNX2_MISC_ID);
4392
Michael Chan234754d2006-11-19 14:11:41 -08004393 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4394 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4395 REG_RD(bp, BNX2_MISC_COMMAND);
4396 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004397
Michael Chan234754d2006-11-19 14:11:41 -08004398 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4399 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004400
Michael Chan234754d2006-11-19 14:11:41 -08004401 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004402
Michael Chan234754d2006-11-19 14:11:41 -08004403 } else {
4404 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4405 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4406 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4407
4408 /* Chip reset. */
4409 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4410
Michael Chan594a9df2007-08-28 15:39:42 -07004411 /* Reading back any register after chip reset will hang the
4412 * bus on 5706 A0 and A1. The msleep below provides plenty
4413 * of margin for write posting.
4414 */
Michael Chan234754d2006-11-19 14:11:41 -08004415 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004416 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4417 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004418
Michael Chan234754d2006-11-19 14:11:41 -08004419 /* Reset takes approximate 30 usec */
4420 for (i = 0; i < 10; i++) {
4421 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4422 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4423 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4424 break;
4425 udelay(10);
4426 }
4427
4428 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4429 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4430 printk(KERN_ERR PFX "Chip reset did not complete\n");
4431 return -EBUSY;
4432 }
Michael Chanb6016b72005-05-26 13:03:09 -07004433 }
4434
4435 /* Make sure byte swapping is properly configured. */
4436 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4437 if (val != 0x01020304) {
4438 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4439 return -ENODEV;
4440 }
4441
Michael Chanb6016b72005-05-26 13:03:09 -07004442 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004443 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004444 if (rc)
4445 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004446
Michael Chan0d8a6572007-07-07 22:49:43 -07004447 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004448 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004449 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004450 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4451 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004452 bnx2_set_default_remote_link(bp);
4453 spin_unlock_bh(&bp->phy_lock);
4454
Michael Chanb6016b72005-05-26 13:03:09 -07004455 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4456 /* Adjust the voltage regular to two steps lower. The default
4457 * of this register is 0x0000000e. */
4458 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4459
4460 /* Remove bad rbuf memory from the free pool. */
4461 rc = bnx2_alloc_bad_rbuf(bp);
4462 }
4463
David S. Millerf86e82f2008-01-21 17:15:40 -08004464 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004465 bnx2_setup_msix_tbl(bp);
4466
Michael Chanb6016b72005-05-26 13:03:09 -07004467 return rc;
4468}
4469
4470static int
4471bnx2_init_chip(struct bnx2 *bp)
4472{
4473 u32 val;
Michael Chanb4b36042007-12-20 19:59:30 -08004474 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004475
4476 /* Make sure the interrupt is not active. */
4477 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4478
4479 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4480 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4481#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004482 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004483#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004484 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004485 DMA_READ_CHANS << 12 |
4486 DMA_WRITE_CHANS << 16;
4487
4488 val |= (0x2 << 20) | (1 << 11);
4489
David S. Millerf86e82f2008-01-21 17:15:40 -08004490 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004491 val |= (1 << 23);
4492
4493 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004494 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004495 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4496
4497 REG_WR(bp, BNX2_DMA_CONFIG, val);
4498
4499 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4500 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4501 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4502 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4503 }
4504
David S. Millerf86e82f2008-01-21 17:15:40 -08004505 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004506 u16 val16;
4507
4508 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4509 &val16);
4510 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4511 val16 & ~PCI_X_CMD_ERO);
4512 }
4513
4514 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4515 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4516 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4517 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4518
4519 /* Initialize context mapping and zero out the quick contexts. The
4520 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004521 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4522 rc = bnx2_init_5709_context(bp);
4523 if (rc)
4524 return rc;
4525 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004526 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004527
Michael Chanfba9fe92006-06-12 22:21:25 -07004528 if ((rc = bnx2_init_cpus(bp)) != 0)
4529 return rc;
4530
Michael Chanb6016b72005-05-26 13:03:09 -07004531 bnx2_init_nvram(bp);
4532
Benjamin Li5fcaed02008-07-14 22:39:52 -07004533 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004534
4535 val = REG_RD(bp, BNX2_MQ_CONFIG);
4536 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4537 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan68c9f752007-04-24 15:35:53 -07004538 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
4539 val |= BNX2_MQ_CONFIG_HALT_DIS;
4540
Michael Chanb6016b72005-05-26 13:03:09 -07004541 REG_WR(bp, BNX2_MQ_CONFIG, val);
4542
4543 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4544 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4545 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4546
4547 val = (BCM_PAGE_BITS - 8) << 24;
4548 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4549
4550 /* Configure page size. */
4551 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4552 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4553 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4554 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4555
4556 val = bp->mac_addr[0] +
4557 (bp->mac_addr[1] << 8) +
4558 (bp->mac_addr[2] << 16) +
4559 bp->mac_addr[3] +
4560 (bp->mac_addr[4] << 8) +
4561 (bp->mac_addr[5] << 16);
4562 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4563
4564 /* Program the MTU. Also include 4 bytes for CRC32. */
4565 val = bp->dev->mtu + ETH_HLEN + 4;
4566 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4567 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4568 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4569
Michael Chanb4b36042007-12-20 19:59:30 -08004570 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4571 bp->bnx2_napi[i].last_status_idx = 0;
4572
Michael Chanb6016b72005-05-26 13:03:09 -07004573 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4574
4575 /* Set up how to generate a link change interrupt. */
4576 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4577
4578 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4579 (u64) bp->status_blk_mapping & 0xffffffff);
4580 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4581
4582 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4583 (u64) bp->stats_blk_mapping & 0xffffffff);
4584 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4585 (u64) bp->stats_blk_mapping >> 32);
4586
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004587 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004588 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4589
4590 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4591 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4592
4593 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4594 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4595
4596 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4597
4598 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4599
4600 REG_WR(bp, BNX2_HC_COM_TICKS,
4601 (bp->com_ticks_int << 16) | bp->com_ticks);
4602
4603 REG_WR(bp, BNX2_HC_CMD_TICKS,
4604 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4605
Michael Chan02537b062007-06-04 21:24:07 -07004606 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4607 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4608 else
Michael Chan7ea69202007-07-16 18:27:10 -07004609 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004610 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4611
4612 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004613 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004614 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004615 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4616 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004617 }
4618
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004619 if (bp->irq_nvecs > 1) {
Michael Chanc76c0472007-12-20 20:01:19 -08004620 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4621 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4622
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004623 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4624 }
4625
4626 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
4627 val |= BNX2_HC_CONFIG_ONE_SHOT;
4628
4629 REG_WR(bp, BNX2_HC_CONFIG, val);
4630
4631 for (i = 1; i < bp->irq_nvecs; i++) {
4632 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4633 BNX2_HC_SB_CONFIG_1;
4634
Michael Chan6f743ca2008-01-29 21:34:08 -08004635 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004636 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004637 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004638 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4639
Michael Chan6f743ca2008-01-29 21:34:08 -08004640 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004641 (bp->tx_quick_cons_trip_int << 16) |
4642 bp->tx_quick_cons_trip);
4643
Michael Chan6f743ca2008-01-29 21:34:08 -08004644 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004645 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4646
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004647 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4648 (bp->rx_quick_cons_trip_int << 16) |
4649 bp->rx_quick_cons_trip);
4650
4651 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4652 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004653 }
4654
Michael Chanb6016b72005-05-26 13:03:09 -07004655 /* Clear internal stats counters. */
4656 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4657
Michael Chanda3e4fb2007-05-03 13:24:23 -07004658 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004659
4660 /* Initialize the receive filter. */
4661 bnx2_set_rx_mode(bp->dev);
4662
Michael Chan0aa38df2007-06-04 21:23:06 -07004663 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4664 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4665 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4666 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4667 }
Michael Chanb090ae22006-01-23 16:07:10 -08004668 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07004669 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004670
Michael Chandf149d72007-07-07 22:51:36 -07004671 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004672 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4673
4674 udelay(20);
4675
Michael Chanbf5295b2006-03-23 01:11:56 -08004676 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4677
Michael Chanb090ae22006-01-23 16:07:10 -08004678 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004679}
4680
Michael Chan59b47d82006-11-19 14:10:45 -08004681static void
Michael Chanc76c0472007-12-20 20:01:19 -08004682bnx2_clear_ring_states(struct bnx2 *bp)
4683{
4684 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004685 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004686 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08004687 int i;
4688
4689 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4690 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07004691 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004692 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08004693
Michael Chan35e90102008-06-19 16:37:42 -07004694 txr->tx_cons = 0;
4695 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004696 rxr->rx_prod_bseq = 0;
4697 rxr->rx_prod = 0;
4698 rxr->rx_cons = 0;
4699 rxr->rx_pg_prod = 0;
4700 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08004701 }
4702}
4703
4704static void
Michael Chan35e90102008-06-19 16:37:42 -07004705bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08004706{
4707 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08004708 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08004709
4710 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4711 offset0 = BNX2_L2CTX_TYPE_XI;
4712 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4713 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4714 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4715 } else {
4716 offset0 = BNX2_L2CTX_TYPE;
4717 offset1 = BNX2_L2CTX_CMD_TYPE;
4718 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4719 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4720 }
4721 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08004722 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004723
4724 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08004725 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004726
Michael Chan35e90102008-06-19 16:37:42 -07004727 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004728 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004729
Michael Chan35e90102008-06-19 16:37:42 -07004730 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004731 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004732}
Michael Chanb6016b72005-05-26 13:03:09 -07004733
4734static void
Michael Chan35e90102008-06-19 16:37:42 -07004735bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07004736{
4737 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08004738 u32 cid = TX_CID;
4739 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004740 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08004741
Michael Chan35e90102008-06-19 16:37:42 -07004742 bnapi = &bp->bnx2_napi[ring_num];
4743 txr = &bnapi->tx_ring;
4744
4745 if (ring_num == 0)
4746 cid = TX_CID;
4747 else
4748 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07004749
Michael Chan2f8af122006-08-15 01:39:10 -07004750 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4751
Michael Chan35e90102008-06-19 16:37:42 -07004752 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004753
Michael Chan35e90102008-06-19 16:37:42 -07004754 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
4755 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07004756
Michael Chan35e90102008-06-19 16:37:42 -07004757 txr->tx_prod = 0;
4758 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004759
Michael Chan35e90102008-06-19 16:37:42 -07004760 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4761 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07004762
Michael Chan35e90102008-06-19 16:37:42 -07004763 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07004764}
4765
4766static void
Michael Chan5d5d0012007-12-12 11:17:43 -08004767bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
4768 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07004769{
Michael Chanb6016b72005-05-26 13:03:09 -07004770 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08004771 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07004772
Michael Chan5d5d0012007-12-12 11:17:43 -08004773 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08004774 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004775
Michael Chan5d5d0012007-12-12 11:17:43 -08004776 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08004777 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08004778 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004779 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4780 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004781 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08004782 j = 0;
4783 else
4784 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08004785 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
4786 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08004787 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004788}
4789
4790static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07004791bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08004792{
4793 int i;
4794 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004795 u32 cid, rx_cid_addr, val;
4796 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
4797 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08004798
Michael Chanbb4f98a2008-06-19 16:38:19 -07004799 if (ring_num == 0)
4800 cid = RX_CID;
4801 else
4802 cid = RX_RSS_CID + ring_num - 1;
4803
4804 rx_cid_addr = GET_CID_ADDR(cid);
4805
4806 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08004807 bp->rx_buf_use_size, bp->rx_max_ring);
4808
Michael Chanbb4f98a2008-06-19 16:38:19 -07004809 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08004810
4811 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4812 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
4813 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
4814 }
4815
Michael Chan62a83132008-01-29 21:35:40 -08004816 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08004817 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004818 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
4819 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08004820 PAGE_SIZE, bp->rx_max_pg_ring);
4821 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08004822 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
4823 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004824 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08004825
Michael Chanbb4f98a2008-06-19 16:38:19 -07004826 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004827 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004828
Michael Chanbb4f98a2008-06-19 16:38:19 -07004829 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004830 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004831
4832 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4833 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
4834 }
Michael Chanb6016b72005-05-26 13:03:09 -07004835
Michael Chanbb4f98a2008-06-19 16:38:19 -07004836 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004837 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004838
Michael Chanbb4f98a2008-06-19 16:38:19 -07004839 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004840 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004841
Michael Chanbb4f98a2008-06-19 16:38:19 -07004842 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004843 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004844 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0)
Michael Chan47bf4242007-12-12 11:19:12 -08004845 break;
4846 prod = NEXT_RX_BD(prod);
4847 ring_prod = RX_PG_RING_IDX(prod);
4848 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004849 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004850
Michael Chanbb4f98a2008-06-19 16:38:19 -07004851 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08004852 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004853 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0)
Michael Chanb6016b72005-05-26 13:03:09 -07004854 break;
Michael Chanb6016b72005-05-26 13:03:09 -07004855 prod = NEXT_RX_BD(prod);
4856 ring_prod = RX_RING_IDX(prod);
4857 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004858 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07004859
Michael Chanbb4f98a2008-06-19 16:38:19 -07004860 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
4861 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
4862 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07004863
Michael Chanbb4f98a2008-06-19 16:38:19 -07004864 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
4865 REG_WR16(bp, rxr->rx_bidx_addr, prod);
4866
4867 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07004868}
4869
Michael Chan35e90102008-06-19 16:37:42 -07004870static void
4871bnx2_init_all_rings(struct bnx2 *bp)
4872{
4873 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004874 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07004875
4876 bnx2_clear_ring_states(bp);
4877
4878 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
4879 for (i = 0; i < bp->num_tx_rings; i++)
4880 bnx2_init_tx_ring(bp, i);
4881
4882 if (bp->num_tx_rings > 1)
4883 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
4884 (TX_TSS_CID << 7));
4885
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004886 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
4887 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
4888
Michael Chanbb4f98a2008-06-19 16:38:19 -07004889 for (i = 0; i < bp->num_rx_rings; i++)
4890 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004891
4892 if (bp->num_rx_rings > 1) {
4893 u32 tbl_32;
4894 u8 *tbl = (u8 *) &tbl_32;
4895
4896 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
4897 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
4898
4899 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
4900 tbl[i % 4] = i % (bp->num_rx_rings - 1);
4901 if ((i % 4) == 3)
4902 bnx2_reg_wr_ind(bp,
4903 BNX2_RXP_SCRATCH_RSS_TBL + i,
4904 cpu_to_be32(tbl_32));
4905 }
4906
4907 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
4908 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
4909
4910 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
4911
4912 }
Michael Chan35e90102008-06-19 16:37:42 -07004913}
4914
Michael Chan5d5d0012007-12-12 11:17:43 -08004915static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08004916{
Michael Chan5d5d0012007-12-12 11:17:43 -08004917 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08004918
Michael Chan5d5d0012007-12-12 11:17:43 -08004919 while (ring_size > MAX_RX_DESC_CNT) {
4920 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08004921 num_rings++;
4922 }
4923 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08004924 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004925 while ((max & num_rings) == 0)
4926 max >>= 1;
4927
4928 if (num_rings != max)
4929 max <<= 1;
4930
Michael Chan5d5d0012007-12-12 11:17:43 -08004931 return max;
4932}
4933
4934static void
4935bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4936{
Michael Chan84eaa182007-12-12 11:19:57 -08004937 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08004938
4939 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004940 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08004941
Michael Chan84eaa182007-12-12 11:19:57 -08004942 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
4943 sizeof(struct skb_shared_info);
4944
Benjamin Li601d3d12008-05-16 22:19:35 -07004945 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08004946 bp->rx_pg_ring_size = 0;
4947 bp->rx_max_pg_ring = 0;
4948 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004949 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08004950 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4951
4952 jumbo_size = size * pages;
4953 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
4954 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
4955
4956 bp->rx_pg_ring_size = jumbo_size;
4957 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
4958 MAX_RX_PG_RINGS);
4959 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07004960 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08004961 bp->rx_copy_thresh = 0;
4962 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004963
4964 bp->rx_buf_use_size = rx_size;
4965 /* hw alignment */
4966 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004967 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08004968 bp->rx_ring_size = size;
4969 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08004970 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
4971}
4972
4973static void
Michael Chanb6016b72005-05-26 13:03:09 -07004974bnx2_free_tx_skbs(struct bnx2 *bp)
4975{
4976 int i;
4977
Michael Chan35e90102008-06-19 16:37:42 -07004978 for (i = 0; i < bp->num_tx_rings; i++) {
4979 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
4980 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
4981 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004982
Michael Chan35e90102008-06-19 16:37:42 -07004983 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004984 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07004985
Michael Chan35e90102008-06-19 16:37:42 -07004986 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07004987 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07004988 struct sk_buff *skb = tx_buf->skb;
Michael Chan35e90102008-06-19 16:37:42 -07004989
4990 if (skb == NULL) {
4991 j++;
4992 continue;
4993 }
4994
Benjamin Li3d16af82008-10-09 12:26:41 -07004995 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07004996
Michael Chan35e90102008-06-19 16:37:42 -07004997 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004998
Benjamin Li3d16af82008-10-09 12:26:41 -07004999 j += skb_shinfo(skb)->nr_frags + 1;
Michael Chan35e90102008-06-19 16:37:42 -07005000 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005001 }
Michael Chanb6016b72005-05-26 13:03:09 -07005002 }
Michael Chanb6016b72005-05-26 13:03:09 -07005003}
5004
5005static void
5006bnx2_free_rx_skbs(struct bnx2 *bp)
5007{
5008 int i;
5009
Michael Chanbb4f98a2008-06-19 16:38:19 -07005010 for (i = 0; i < bp->num_rx_rings; i++) {
5011 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5012 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5013 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005014
Michael Chanbb4f98a2008-06-19 16:38:19 -07005015 if (rxr->rx_buf_ring == NULL)
5016 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005017
Michael Chanbb4f98a2008-06-19 16:38:19 -07005018 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5019 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5020 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005021
Michael Chanbb4f98a2008-06-19 16:38:19 -07005022 if (skb == NULL)
5023 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005024
Michael Chanbb4f98a2008-06-19 16:38:19 -07005025 pci_unmap_single(bp->pdev,
5026 pci_unmap_addr(rx_buf, mapping),
5027 bp->rx_buf_use_size,
5028 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005029
Michael Chanbb4f98a2008-06-19 16:38:19 -07005030 rx_buf->skb = NULL;
5031
5032 dev_kfree_skb(skb);
5033 }
5034 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5035 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005036 }
5037}
5038
5039static void
5040bnx2_free_skbs(struct bnx2 *bp)
5041{
5042 bnx2_free_tx_skbs(bp);
5043 bnx2_free_rx_skbs(bp);
5044}
5045
5046static int
5047bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5048{
5049 int rc;
5050
5051 rc = bnx2_reset_chip(bp, reset_code);
5052 bnx2_free_skbs(bp);
5053 if (rc)
5054 return rc;
5055
Michael Chanfba9fe92006-06-12 22:21:25 -07005056 if ((rc = bnx2_init_chip(bp)) != 0)
5057 return rc;
5058
Michael Chan35e90102008-06-19 16:37:42 -07005059 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005060 return 0;
5061}
5062
5063static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005064bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005065{
5066 int rc;
5067
5068 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5069 return rc;
5070
Michael Chan80be4432006-11-19 14:07:28 -08005071 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005072 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005073 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005074 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5075 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005076 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005077 return 0;
5078}
5079
5080static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005081bnx2_shutdown_chip(struct bnx2 *bp)
5082{
5083 u32 reset_code;
5084
5085 if (bp->flags & BNX2_FLAG_NO_WOL)
5086 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5087 else if (bp->wol)
5088 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5089 else
5090 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5091
5092 return bnx2_reset_chip(bp, reset_code);
5093}
5094
5095static int
Michael Chanb6016b72005-05-26 13:03:09 -07005096bnx2_test_registers(struct bnx2 *bp)
5097{
5098 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005099 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005100 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005101 u16 offset;
5102 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005103#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005104 u32 rw_mask;
5105 u32 ro_mask;
5106 } reg_tbl[] = {
5107 { 0x006c, 0, 0x00000000, 0x0000003f },
5108 { 0x0090, 0, 0xffffffff, 0x00000000 },
5109 { 0x0094, 0, 0x00000000, 0x00000000 },
5110
Michael Chan5bae30c2007-05-03 13:18:46 -07005111 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5112 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5113 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5114 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5115 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5116 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5117 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5118 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5119 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005120
Michael Chan5bae30c2007-05-03 13:18:46 -07005121 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5122 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5123 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5124 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5125 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5126 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005127
Michael Chan5bae30c2007-05-03 13:18:46 -07005128 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5129 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5130 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005131
5132 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005133 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005134
5135 { 0x1408, 0, 0x01c00800, 0x00000000 },
5136 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5137 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005138 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005139 { 0x14b0, 0, 0x00000002, 0x00000001 },
5140 { 0x14b8, 0, 0x00000000, 0x00000000 },
5141 { 0x14c0, 0, 0x00000000, 0x00000009 },
5142 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5143 { 0x14cc, 0, 0x00000000, 0x00000001 },
5144 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005145
5146 { 0x1800, 0, 0x00000000, 0x00000001 },
5147 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005148
5149 { 0x2800, 0, 0x00000000, 0x00000001 },
5150 { 0x2804, 0, 0x00000000, 0x00003f01 },
5151 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5152 { 0x2810, 0, 0xffff0000, 0x00000000 },
5153 { 0x2814, 0, 0xffff0000, 0x00000000 },
5154 { 0x2818, 0, 0xffff0000, 0x00000000 },
5155 { 0x281c, 0, 0xffff0000, 0x00000000 },
5156 { 0x2834, 0, 0xffffffff, 0x00000000 },
5157 { 0x2840, 0, 0x00000000, 0xffffffff },
5158 { 0x2844, 0, 0x00000000, 0xffffffff },
5159 { 0x2848, 0, 0xffffffff, 0x00000000 },
5160 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5161
5162 { 0x2c00, 0, 0x00000000, 0x00000011 },
5163 { 0x2c04, 0, 0x00000000, 0x00030007 },
5164
Michael Chanb6016b72005-05-26 13:03:09 -07005165 { 0x3c00, 0, 0x00000000, 0x00000001 },
5166 { 0x3c04, 0, 0x00000000, 0x00070000 },
5167 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5168 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5169 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5170 { 0x3c14, 0, 0x00000000, 0xffffffff },
5171 { 0x3c18, 0, 0x00000000, 0xffffffff },
5172 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5173 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005174
5175 { 0x5004, 0, 0x00000000, 0x0000007f },
5176 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005177
Michael Chanb6016b72005-05-26 13:03:09 -07005178 { 0x5c00, 0, 0x00000000, 0x00000001 },
5179 { 0x5c04, 0, 0x00000000, 0x0003000f },
5180 { 0x5c08, 0, 0x00000003, 0x00000000 },
5181 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5182 { 0x5c10, 0, 0x00000000, 0xffffffff },
5183 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5184 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5185 { 0x5c88, 0, 0x00000000, 0x00077373 },
5186 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5187
5188 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5189 { 0x680c, 0, 0xffffffff, 0x00000000 },
5190 { 0x6810, 0, 0xffffffff, 0x00000000 },
5191 { 0x6814, 0, 0xffffffff, 0x00000000 },
5192 { 0x6818, 0, 0xffffffff, 0x00000000 },
5193 { 0x681c, 0, 0xffffffff, 0x00000000 },
5194 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5195 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5196 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5197 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5198 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5199 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5200 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5201 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5202 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5203 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5204 { 0x684c, 0, 0xffffffff, 0x00000000 },
5205 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5206 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5207 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5208 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5209 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5210 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5211
5212 { 0xffff, 0, 0x00000000, 0x00000000 },
5213 };
5214
5215 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005216 is_5709 = 0;
5217 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5218 is_5709 = 1;
5219
Michael Chanb6016b72005-05-26 13:03:09 -07005220 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5221 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005222 u16 flags = reg_tbl[i].flags;
5223
5224 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5225 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005226
5227 offset = (u32) reg_tbl[i].offset;
5228 rw_mask = reg_tbl[i].rw_mask;
5229 ro_mask = reg_tbl[i].ro_mask;
5230
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005231 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005232
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005233 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005234
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005235 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005236 if ((val & rw_mask) != 0) {
5237 goto reg_test_err;
5238 }
5239
5240 if ((val & ro_mask) != (save_val & ro_mask)) {
5241 goto reg_test_err;
5242 }
5243
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005244 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005245
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005246 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005247 if ((val & rw_mask) != rw_mask) {
5248 goto reg_test_err;
5249 }
5250
5251 if ((val & ro_mask) != (save_val & ro_mask)) {
5252 goto reg_test_err;
5253 }
5254
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005255 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005256 continue;
5257
5258reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005259 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005260 ret = -ENODEV;
5261 break;
5262 }
5263 return ret;
5264}
5265
5266static int
5267bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5268{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005269 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005270 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5271 int i;
5272
5273 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5274 u32 offset;
5275
5276 for (offset = 0; offset < size; offset += 4) {
5277
Michael Chan2726d6e2008-01-29 21:35:05 -08005278 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005279
Michael Chan2726d6e2008-01-29 21:35:05 -08005280 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005281 test_pattern[i]) {
5282 return -ENODEV;
5283 }
5284 }
5285 }
5286 return 0;
5287}
5288
5289static int
5290bnx2_test_memory(struct bnx2 *bp)
5291{
5292 int ret = 0;
5293 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005294 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005295 u32 offset;
5296 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005297 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005298 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005299 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005300 { 0xe0000, 0x4000 },
5301 { 0x120000, 0x4000 },
5302 { 0x1a0000, 0x4000 },
5303 { 0x160000, 0x4000 },
5304 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005305 },
5306 mem_tbl_5709[] = {
5307 { 0x60000, 0x4000 },
5308 { 0xa0000, 0x3000 },
5309 { 0xe0000, 0x4000 },
5310 { 0x120000, 0x4000 },
5311 { 0x1a0000, 0x4000 },
5312 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005313 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005314 struct mem_entry *mem_tbl;
5315
5316 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5317 mem_tbl = mem_tbl_5709;
5318 else
5319 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005320
5321 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5322 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5323 mem_tbl[i].len)) != 0) {
5324 return ret;
5325 }
5326 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005327
Michael Chanb6016b72005-05-26 13:03:09 -07005328 return ret;
5329}
5330
Michael Chanbc5a0692006-01-23 16:13:22 -08005331#define BNX2_MAC_LOOPBACK 0
5332#define BNX2_PHY_LOOPBACK 1
5333
Michael Chanb6016b72005-05-26 13:03:09 -07005334static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005335bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005336{
5337 unsigned int pkt_size, num_pkts, i;
5338 struct sk_buff *skb, *rx_skb;
5339 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005340 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005341 dma_addr_t map;
5342 struct tx_bd *txbd;
5343 struct sw_bd *rx_buf;
5344 struct l2_fhdr *rx_hdr;
5345 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005346 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005347 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005348 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005349
5350 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005351
Michael Chan35e90102008-06-19 16:37:42 -07005352 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005353 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005354 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5355 bp->loopback = MAC_LOOPBACK;
5356 bnx2_set_mac_loopback(bp);
5357 }
5358 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005359 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005360 return 0;
5361
Michael Chan80be4432006-11-19 14:07:28 -08005362 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005363 bnx2_set_phy_loopback(bp);
5364 }
5365 else
5366 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005367
Michael Chan84eaa182007-12-12 11:19:57 -08005368 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005369 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005370 if (!skb)
5371 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005372 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005373 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005374 memset(packet + 6, 0x0, 8);
5375 for (i = 14; i < pkt_size; i++)
5376 packet[i] = (unsigned char) (i & 0xff);
5377
Benjamin Li3d16af82008-10-09 12:26:41 -07005378 if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
5379 dev_kfree_skb(skb);
5380 return -EIO;
5381 }
5382 map = skb_shinfo(skb)->dma_maps[0];
Michael Chanb6016b72005-05-26 13:03:09 -07005383
Michael Chanbf5295b2006-03-23 01:11:56 -08005384 REG_WR(bp, BNX2_HC_COMMAND,
5385 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5386
Michael Chanb6016b72005-05-26 13:03:09 -07005387 REG_RD(bp, BNX2_HC_COMMAND);
5388
5389 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005390 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005391
Michael Chanb6016b72005-05-26 13:03:09 -07005392 num_pkts = 0;
5393
Michael Chan35e90102008-06-19 16:37:42 -07005394 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005395
5396 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5397 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5398 txbd->tx_bd_mss_nbytes = pkt_size;
5399 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5400
5401 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005402 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5403 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005404
Michael Chan35e90102008-06-19 16:37:42 -07005405 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5406 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005407
5408 udelay(100);
5409
Michael Chanbf5295b2006-03-23 01:11:56 -08005410 REG_WR(bp, BNX2_HC_COMMAND,
5411 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5412
Michael Chanb6016b72005-05-26 13:03:09 -07005413 REG_RD(bp, BNX2_HC_COMMAND);
5414
5415 udelay(5);
5416
Benjamin Li3d16af82008-10-09 12:26:41 -07005417 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005418 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005419
Michael Chan35e90102008-06-19 16:37:42 -07005420 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005421 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005422
Michael Chan35efa7c2007-12-20 19:56:37 -08005423 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005424 if (rx_idx != rx_start_idx + num_pkts) {
5425 goto loopback_test_done;
5426 }
5427
Michael Chanbb4f98a2008-06-19 16:38:19 -07005428 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005429 rx_skb = rx_buf->skb;
5430
5431 rx_hdr = (struct l2_fhdr *) rx_skb->data;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005432 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005433
5434 pci_dma_sync_single_for_cpu(bp->pdev,
5435 pci_unmap_addr(rx_buf, mapping),
5436 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5437
Michael Chanade2bfe2006-01-23 16:09:51 -08005438 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005439 (L2_FHDR_ERRORS_BAD_CRC |
5440 L2_FHDR_ERRORS_PHY_DECODE |
5441 L2_FHDR_ERRORS_ALIGNMENT |
5442 L2_FHDR_ERRORS_TOO_SHORT |
5443 L2_FHDR_ERRORS_GIANT_FRAME)) {
5444
5445 goto loopback_test_done;
5446 }
5447
5448 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5449 goto loopback_test_done;
5450 }
5451
5452 for (i = 14; i < pkt_size; i++) {
5453 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5454 goto loopback_test_done;
5455 }
5456 }
5457
5458 ret = 0;
5459
5460loopback_test_done:
5461 bp->loopback = 0;
5462 return ret;
5463}
5464
Michael Chanbc5a0692006-01-23 16:13:22 -08005465#define BNX2_MAC_LOOPBACK_FAILED 1
5466#define BNX2_PHY_LOOPBACK_FAILED 2
5467#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5468 BNX2_PHY_LOOPBACK_FAILED)
5469
5470static int
5471bnx2_test_loopback(struct bnx2 *bp)
5472{
5473 int rc = 0;
5474
5475 if (!netif_running(bp->dev))
5476 return BNX2_LOOPBACK_FAILED;
5477
5478 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5479 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005480 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005481 spin_unlock_bh(&bp->phy_lock);
5482 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5483 rc |= BNX2_MAC_LOOPBACK_FAILED;
5484 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5485 rc |= BNX2_PHY_LOOPBACK_FAILED;
5486 return rc;
5487}
5488
Michael Chanb6016b72005-05-26 13:03:09 -07005489#define NVRAM_SIZE 0x200
5490#define CRC32_RESIDUAL 0xdebb20e3
5491
5492static int
5493bnx2_test_nvram(struct bnx2 *bp)
5494{
Al Virob491edd2007-12-22 19:44:51 +00005495 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005496 u8 *data = (u8 *) buf;
5497 int rc = 0;
5498 u32 magic, csum;
5499
5500 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5501 goto test_nvram_done;
5502
5503 magic = be32_to_cpu(buf[0]);
5504 if (magic != 0x669955aa) {
5505 rc = -ENODEV;
5506 goto test_nvram_done;
5507 }
5508
5509 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5510 goto test_nvram_done;
5511
5512 csum = ether_crc_le(0x100, data);
5513 if (csum != CRC32_RESIDUAL) {
5514 rc = -ENODEV;
5515 goto test_nvram_done;
5516 }
5517
5518 csum = ether_crc_le(0x100, data + 0x100);
5519 if (csum != CRC32_RESIDUAL) {
5520 rc = -ENODEV;
5521 }
5522
5523test_nvram_done:
5524 return rc;
5525}
5526
5527static int
5528bnx2_test_link(struct bnx2 *bp)
5529{
5530 u32 bmsr;
5531
Michael Chan9f52b562008-10-09 12:21:46 -07005532 if (!netif_running(bp->dev))
5533 return -ENODEV;
5534
Michael Chan583c28e2008-01-21 19:51:35 -08005535 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005536 if (bp->link_up)
5537 return 0;
5538 return -ENODEV;
5539 }
Michael Chanc770a652005-08-25 15:38:39 -07005540 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005541 bnx2_enable_bmsr1(bp);
5542 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5543 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5544 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005545 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005546
Michael Chanb6016b72005-05-26 13:03:09 -07005547 if (bmsr & BMSR_LSTATUS) {
5548 return 0;
5549 }
5550 return -ENODEV;
5551}
5552
5553static int
5554bnx2_test_intr(struct bnx2 *bp)
5555{
5556 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005557 u16 status_idx;
5558
5559 if (!netif_running(bp->dev))
5560 return -ENODEV;
5561
5562 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5563
5564 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005565 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005566 REG_RD(bp, BNX2_HC_COMMAND);
5567
5568 for (i = 0; i < 10; i++) {
5569 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5570 status_idx) {
5571
5572 break;
5573 }
5574
5575 msleep_interruptible(10);
5576 }
5577 if (i < 10)
5578 return 0;
5579
5580 return -ENODEV;
5581}
5582
Michael Chan38ea3682008-02-23 19:48:57 -08005583/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005584static int
5585bnx2_5706_serdes_has_link(struct bnx2 *bp)
5586{
5587 u32 mode_ctl, an_dbg, exp;
5588
Michael Chan38ea3682008-02-23 19:48:57 -08005589 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5590 return 0;
5591
Michael Chanb2fadea2008-01-21 17:07:06 -08005592 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5593 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5594
5595 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5596 return 0;
5597
5598 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5599 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5600 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5601
Michael Chanf3014c02008-01-29 21:33:03 -08005602 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005603 return 0;
5604
5605 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5606 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5607 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5608
5609 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5610 return 0;
5611
5612 return 1;
5613}
5614
Michael Chanb6016b72005-05-26 13:03:09 -07005615static void
Michael Chan48b01e22006-11-19 14:08:00 -08005616bnx2_5706_serdes_timer(struct bnx2 *bp)
5617{
Michael Chanb2fadea2008-01-21 17:07:06 -08005618 int check_link = 1;
5619
Michael Chan48b01e22006-11-19 14:08:00 -08005620 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005621 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005622 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005623 check_link = 0;
5624 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005625 u32 bmcr;
5626
Benjamin Liac392ab2008-09-18 16:40:49 -07005627 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005628
Michael Chanca58c3a2007-05-03 13:22:52 -07005629 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005630
5631 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005632 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005633 bmcr &= ~BMCR_ANENABLE;
5634 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005635 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005636 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005637 }
5638 }
5639 }
5640 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005641 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005642 u32 phy2;
5643
5644 bnx2_write_phy(bp, 0x17, 0x0f01);
5645 bnx2_read_phy(bp, 0x15, &phy2);
5646 if (phy2 & 0x20) {
5647 u32 bmcr;
5648
Michael Chanca58c3a2007-05-03 13:22:52 -07005649 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005650 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005651 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005652
Michael Chan583c28e2008-01-21 19:51:35 -08005653 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005654 }
5655 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07005656 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005657
Michael Chana2724e22008-02-23 19:47:44 -08005658 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005659 u32 val;
5660
5661 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5662 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5663 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5664
Michael Chana2724e22008-02-23 19:47:44 -08005665 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5666 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5667 bnx2_5706s_force_link_dn(bp, 1);
5668 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5669 } else
5670 bnx2_set_link(bp);
5671 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5672 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08005673 }
Michael Chan48b01e22006-11-19 14:08:00 -08005674 spin_unlock(&bp->phy_lock);
5675}
5676
5677static void
Michael Chanf8dd0642006-11-19 14:08:29 -08005678bnx2_5708_serdes_timer(struct bnx2 *bp)
5679{
Michael Chan583c28e2008-01-21 19:51:35 -08005680 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07005681 return;
5682
Michael Chan583c28e2008-01-21 19:51:35 -08005683 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005684 bp->serdes_an_pending = 0;
5685 return;
5686 }
5687
5688 spin_lock(&bp->phy_lock);
5689 if (bp->serdes_an_pending)
5690 bp->serdes_an_pending--;
5691 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5692 u32 bmcr;
5693
Michael Chanca58c3a2007-05-03 13:22:52 -07005694 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08005695 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07005696 bnx2_enable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005697 bp->current_interval = SERDES_FORCED_TIMEOUT;
5698 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07005699 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005700 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07005701 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08005702 }
5703
5704 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07005705 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08005706
5707 spin_unlock(&bp->phy_lock);
5708}
5709
5710static void
Michael Chanb6016b72005-05-26 13:03:09 -07005711bnx2_timer(unsigned long data)
5712{
5713 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07005714
Michael Chancd339a02005-08-25 15:35:24 -07005715 if (!netif_running(bp->dev))
5716 return;
5717
Michael Chanb6016b72005-05-26 13:03:09 -07005718 if (atomic_read(&bp->intr_sem) != 0)
5719 goto bnx2_restart_timer;
5720
Michael Chandf149d72007-07-07 22:51:36 -07005721 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005722
Michael Chan2726d6e2008-01-29 21:35:05 -08005723 bp->stats_blk->stat_FwRxDrop =
5724 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07005725
Michael Chan02537b062007-06-04 21:24:07 -07005726 /* workaround occasional corrupted counters */
5727 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
5728 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
5729 BNX2_HC_COMMAND_STATS_NOW);
5730
Michael Chan583c28e2008-01-21 19:51:35 -08005731 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005732 if (CHIP_NUM(bp) == CHIP_NUM_5706)
5733 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07005734 else
Michael Chanf8dd0642006-11-19 14:08:29 -08005735 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005736 }
5737
5738bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07005739 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005740}
5741
Michael Chan8e6a72c2007-05-03 13:24:48 -07005742static int
5743bnx2_request_irq(struct bnx2 *bp)
5744{
Michael Chan6d866ff2007-12-20 19:56:09 -08005745 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08005746 struct bnx2_irq *irq;
5747 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005748
David S. Millerf86e82f2008-01-21 17:15:40 -08005749 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08005750 flags = 0;
5751 else
5752 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08005753
5754 for (i = 0; i < bp->irq_nvecs; i++) {
5755 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08005756 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07005757 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08005758 if (rc)
5759 break;
5760 irq->requested = 1;
5761 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005762 return rc;
5763}
5764
5765static void
5766bnx2_free_irq(struct bnx2 *bp)
5767{
Michael Chanb4b36042007-12-20 19:59:30 -08005768 struct bnx2_irq *irq;
5769 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005770
Michael Chanb4b36042007-12-20 19:59:30 -08005771 for (i = 0; i < bp->irq_nvecs; i++) {
5772 irq = &bp->irq_tbl[i];
5773 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07005774 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08005775 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08005776 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005777 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08005778 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08005779 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08005780 pci_disable_msix(bp->pdev);
5781
David S. Millerf86e82f2008-01-21 17:15:40 -08005782 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08005783}
5784
5785static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005786bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08005787{
Michael Chan57851d82007-12-20 20:01:44 -08005788 int i, rc;
5789 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
5790
Michael Chanb4b36042007-12-20 19:59:30 -08005791 bnx2_setup_msix_tbl(bp);
5792 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
5793 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
5794 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08005795
5796 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5797 msix_ent[i].entry = i;
5798 msix_ent[i].vector = 0;
Michael Chan35e90102008-06-19 16:37:42 -07005799
5800 strcpy(bp->irq_tbl[i].name, bp->dev->name);
Michael Chanf0ea2e62008-06-19 16:41:57 -07005801 bp->irq_tbl[i].handler = bnx2_msi_1shot;
Michael Chan57851d82007-12-20 20:01:44 -08005802 }
5803
5804 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
5805 if (rc != 0)
5806 return;
5807
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005808 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08005809 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan57851d82007-12-20 20:01:44 -08005810 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5811 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan6d866ff2007-12-20 19:56:09 -08005812}
5813
5814static void
5815bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
5816{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005817 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07005818 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005819
Michael Chan6d866ff2007-12-20 19:56:09 -08005820 bp->irq_tbl[0].handler = bnx2_interrupt;
5821 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08005822 bp->irq_nvecs = 1;
5823 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005824
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005825 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi && cpus > 1)
5826 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08005827
David S. Millerf86e82f2008-01-21 17:15:40 -08005828 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
5829 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08005830 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005831 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005832 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005833 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005834 bp->irq_tbl[0].handler = bnx2_msi_1shot;
5835 } else
5836 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08005837
5838 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005839 }
5840 }
Benjamin Li706bf242008-07-18 17:55:11 -07005841
5842 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
5843 bp->dev->real_num_tx_queues = bp->num_tx_rings;
5844
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005845 bp->num_rx_rings = bp->irq_nvecs;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005846}
5847
Michael Chanb6016b72005-05-26 13:03:09 -07005848/* Called with rtnl_lock */
5849static int
5850bnx2_open(struct net_device *dev)
5851{
Michael Chan972ec0d2006-01-23 16:12:43 -08005852 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005853 int rc;
5854
Michael Chan1b2f9222007-05-03 13:20:19 -07005855 netif_carrier_off(dev);
5856
Pavel Machek829ca9a2005-09-03 15:56:56 -07005857 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07005858 bnx2_disable_int(bp);
5859
Michael Chan6d866ff2007-12-20 19:56:09 -08005860 bnx2_setup_int_mode(bp, disable_msi);
Michael Chan35efa7c2007-12-20 19:56:37 -08005861 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07005862 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07005863 if (rc)
5864 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07005865
Michael Chan8e6a72c2007-05-03 13:24:48 -07005866 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07005867 if (rc)
5868 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07005869
Michael Chan9a120bc2008-05-16 22:17:45 -07005870 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07005871 if (rc)
5872 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005873
Michael Chancd339a02005-08-25 15:35:24 -07005874 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005875
5876 atomic_set(&bp->intr_sem, 0);
5877
5878 bnx2_enable_int(bp);
5879
David S. Millerf86e82f2008-01-21 17:15:40 -08005880 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07005881 /* Test MSI to make sure it is working
5882 * If MSI test fails, go back to INTx mode
5883 */
5884 if (bnx2_test_intr(bp) != 0) {
5885 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5886 " using MSI, switching to INTx mode. Please"
5887 " report this failure to the PCI maintainer"
5888 " and include system chipset information.\n",
5889 bp->dev->name);
5890
5891 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005892 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005893
Michael Chan6d866ff2007-12-20 19:56:09 -08005894 bnx2_setup_int_mode(bp, 1);
5895
Michael Chan9a120bc2008-05-16 22:17:45 -07005896 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005897
Michael Chan8e6a72c2007-05-03 13:24:48 -07005898 if (!rc)
5899 rc = bnx2_request_irq(bp);
5900
Michael Chanb6016b72005-05-26 13:03:09 -07005901 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07005902 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07005903 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07005904 }
5905 bnx2_enable_int(bp);
5906 }
5907 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005908 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb6016b72005-05-26 13:03:09 -07005909 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
David S. Millerf86e82f2008-01-21 17:15:40 -08005910 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chan57851d82007-12-20 20:01:44 -08005911 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
Michael Chanb6016b72005-05-26 13:03:09 -07005912
Benjamin Li706bf242008-07-18 17:55:11 -07005913 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005914
5915 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07005916
5917open_err:
5918 bnx2_napi_disable(bp);
5919 bnx2_free_skbs(bp);
5920 bnx2_free_irq(bp);
5921 bnx2_free_mem(bp);
5922 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005923}
5924
5925static void
David Howellsc4028952006-11-22 14:57:56 +00005926bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07005927{
David Howellsc4028952006-11-22 14:57:56 +00005928 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07005929
Michael Chanafdc08b2005-08-25 15:34:29 -07005930 if (!netif_running(bp->dev))
5931 return;
5932
Michael Chanb6016b72005-05-26 13:03:09 -07005933 bnx2_netif_stop(bp);
5934
Michael Chan9a120bc2008-05-16 22:17:45 -07005935 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005936
5937 atomic_set(&bp->intr_sem, 1);
5938 bnx2_netif_start(bp);
5939}
5940
5941static void
5942bnx2_tx_timeout(struct net_device *dev)
5943{
Michael Chan972ec0d2006-01-23 16:12:43 -08005944 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005945
5946 /* This allows the netif to be shutdown gracefully before resetting */
5947 schedule_work(&bp->reset_task);
5948}
5949
5950#ifdef BCM_VLAN
5951/* Called with rtnl_lock */
5952static void
5953bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5954{
Michael Chan972ec0d2006-01-23 16:12:43 -08005955 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005956
5957 bnx2_netif_stop(bp);
5958
5959 bp->vlgrp = vlgrp;
5960 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07005961 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
5962 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005963
5964 bnx2_netif_start(bp);
5965}
Michael Chanb6016b72005-05-26 13:03:09 -07005966#endif
5967
Herbert Xu932ff272006-06-09 12:20:56 -07005968/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07005969 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
5970 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07005971 */
5972static int
5973bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
5974{
Michael Chan972ec0d2006-01-23 16:12:43 -08005975 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005976 dma_addr_t mapping;
5977 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07005978 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07005979 u32 len, vlan_tag_flags, last_frag, mss;
5980 u16 prod, ring_prod;
5981 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07005982 struct bnx2_napi *bnapi;
5983 struct bnx2_tx_ring_info *txr;
5984 struct netdev_queue *txq;
Benjamin Li3d16af82008-10-09 12:26:41 -07005985 struct skb_shared_info *sp;
Benjamin Li706bf242008-07-18 17:55:11 -07005986
5987 /* Determine which tx ring we will be placed on */
5988 i = skb_get_queue_mapping(skb);
5989 bnapi = &bp->bnx2_napi[i];
5990 txr = &bnapi->tx_ring;
5991 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07005992
Michael Chan35e90102008-06-19 16:37:42 -07005993 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08005994 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07005995 netif_tx_stop_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07005996 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
5997 dev->name);
5998
5999 return NETDEV_TX_BUSY;
6000 }
6001 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006002 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006003 ring_prod = TX_RING_IDX(prod);
6004
6005 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006006 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006007 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6008 }
6009
Michael Chan729b85c2008-08-14 15:29:39 -07006010#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08006011 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006012 vlan_tag_flags |=
6013 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6014 }
Michael Chan729b85c2008-08-14 15:29:39 -07006015#endif
Michael Chanfde82052007-05-03 17:23:35 -07006016 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006017 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006018 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006019
Michael Chanb6016b72005-05-26 13:03:09 -07006020 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6021
Michael Chan4666f872007-05-03 13:22:28 -07006022 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006023
Michael Chan4666f872007-05-03 13:22:28 -07006024 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6025 u32 tcp_off = skb_transport_offset(skb) -
6026 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006027
Michael Chan4666f872007-05-03 13:22:28 -07006028 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6029 TX_BD_FLAGS_SW_FLAGS;
6030 if (likely(tcp_off == 0))
6031 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6032 else {
6033 tcp_off >>= 3;
6034 vlan_tag_flags |= ((tcp_off & 0x3) <<
6035 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6036 ((tcp_off & 0x10) <<
6037 TX_BD_FLAGS_TCP6_OFF4_SHL);
6038 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6039 }
6040 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006041 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006042 if (tcp_opt_len || (iph->ihl > 5)) {
6043 vlan_tag_flags |= ((iph->ihl - 5) +
6044 (tcp_opt_len >> 2)) << 8;
6045 }
Michael Chanb6016b72005-05-26 13:03:09 -07006046 }
Michael Chan4666f872007-05-03 13:22:28 -07006047 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006048 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006049
Benjamin Li3d16af82008-10-09 12:26:41 -07006050 if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
6051 dev_kfree_skb(skb);
6052 return NETDEV_TX_OK;
6053 }
6054
6055 sp = skb_shinfo(skb);
6056 mapping = sp->dma_maps[0];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006057
Michael Chan35e90102008-06-19 16:37:42 -07006058 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006059 tx_buf->skb = skb;
Michael Chanb6016b72005-05-26 13:03:09 -07006060
Michael Chan35e90102008-06-19 16:37:42 -07006061 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006062
6063 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6064 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6065 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6066 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6067
6068 last_frag = skb_shinfo(skb)->nr_frags;
6069
6070 for (i = 0; i < last_frag; i++) {
6071 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6072
6073 prod = NEXT_TX_BD(prod);
6074 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006075 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006076
6077 len = frag->size;
Benjamin Li3d16af82008-10-09 12:26:41 -07006078 mapping = sp->dma_maps[i + 1];
Michael Chanb6016b72005-05-26 13:03:09 -07006079
6080 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6081 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6082 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6083 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6084
6085 }
6086 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6087
6088 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006089 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006090
Michael Chan35e90102008-06-19 16:37:42 -07006091 REG_WR16(bp, txr->tx_bidx_addr, prod);
6092 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006093
6094 mmiowb();
6095
Michael Chan35e90102008-06-19 16:37:42 -07006096 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006097 dev->trans_start = jiffies;
6098
Michael Chan35e90102008-06-19 16:37:42 -07006099 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006100 netif_tx_stop_queue(txq);
Michael Chan35e90102008-06-19 16:37:42 -07006101 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006102 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006103 }
6104
6105 return NETDEV_TX_OK;
6106}
6107
6108/* Called with rtnl_lock */
6109static int
6110bnx2_close(struct net_device *dev)
6111{
Michael Chan972ec0d2006-01-23 16:12:43 -08006112 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006113
David S. Miller4bb073c2008-06-12 02:22:02 -07006114 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006115
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006116 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006117 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006118 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006119 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006120 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006121 bnx2_free_skbs(bp);
6122 bnx2_free_mem(bp);
6123 bp->link_up = 0;
6124 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006125 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006126 return 0;
6127}
6128
6129#define GET_NET_STATS64(ctr) \
6130 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6131 (unsigned long) (ctr##_lo)
6132
6133#define GET_NET_STATS32(ctr) \
6134 (ctr##_lo)
6135
6136#if (BITS_PER_LONG == 64)
6137#define GET_NET_STATS GET_NET_STATS64
6138#else
6139#define GET_NET_STATS GET_NET_STATS32
6140#endif
6141
6142static struct net_device_stats *
6143bnx2_get_stats(struct net_device *dev)
6144{
Michael Chan972ec0d2006-01-23 16:12:43 -08006145 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006146 struct statistics_block *stats_blk = bp->stats_blk;
6147 struct net_device_stats *net_stats = &bp->net_stats;
6148
6149 if (bp->stats_blk == NULL) {
6150 return net_stats;
6151 }
6152 net_stats->rx_packets =
6153 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
6154 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
6155 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
6156
6157 net_stats->tx_packets =
6158 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
6159 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
6160 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
6161
6162 net_stats->rx_bytes =
6163 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
6164
6165 net_stats->tx_bytes =
6166 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
6167
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006168 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07006169 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
6170
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006171 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07006172 (unsigned long) stats_blk->stat_EtherStatsCollisions;
6173
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006174 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006175 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
6176 stats_blk->stat_EtherStatsOverrsizePkts);
6177
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006178 net_stats->rx_over_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006179 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
6180
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006181 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006182 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
6183
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006184 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006185 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
6186
6187 net_stats->rx_errors = net_stats->rx_length_errors +
6188 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6189 net_stats->rx_crc_errors;
6190
6191 net_stats->tx_aborted_errors =
6192 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
6193 stats_blk->stat_Dot3StatsLateCollisions);
6194
Michael Chan5b0c76a2005-11-04 08:45:49 -08006195 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6196 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006197 net_stats->tx_carrier_errors = 0;
6198 else {
6199 net_stats->tx_carrier_errors =
6200 (unsigned long)
6201 stats_blk->stat_Dot3StatsCarrierSenseErrors;
6202 }
6203
6204 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006205 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07006206 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
6207 +
6208 net_stats->tx_aborted_errors +
6209 net_stats->tx_carrier_errors;
6210
Michael Chancea94db2006-06-12 22:16:13 -07006211 net_stats->rx_missed_errors =
6212 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
6213 stats_blk->stat_FwRxDrop);
6214
Michael Chanb6016b72005-05-26 13:03:09 -07006215 return net_stats;
6216}
6217
6218/* All ethtool functions called with rtnl_lock */
6219
6220static int
6221bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6222{
Michael Chan972ec0d2006-01-23 16:12:43 -08006223 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006224 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006225
6226 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006227 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006228 support_serdes = 1;
6229 support_copper = 1;
6230 } else if (bp->phy_port == PORT_FIBRE)
6231 support_serdes = 1;
6232 else
6233 support_copper = 1;
6234
6235 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006236 cmd->supported |= SUPPORTED_1000baseT_Full |
6237 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006238 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006239 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006240
Michael Chanb6016b72005-05-26 13:03:09 -07006241 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006242 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006243 cmd->supported |= SUPPORTED_10baseT_Half |
6244 SUPPORTED_10baseT_Full |
6245 SUPPORTED_100baseT_Half |
6246 SUPPORTED_100baseT_Full |
6247 SUPPORTED_1000baseT_Full |
6248 SUPPORTED_TP;
6249
Michael Chanb6016b72005-05-26 13:03:09 -07006250 }
6251
Michael Chan7b6b8342007-07-07 22:50:15 -07006252 spin_lock_bh(&bp->phy_lock);
6253 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006254 cmd->advertising = bp->advertising;
6255
6256 if (bp->autoneg & AUTONEG_SPEED) {
6257 cmd->autoneg = AUTONEG_ENABLE;
6258 }
6259 else {
6260 cmd->autoneg = AUTONEG_DISABLE;
6261 }
6262
6263 if (netif_carrier_ok(dev)) {
6264 cmd->speed = bp->line_speed;
6265 cmd->duplex = bp->duplex;
6266 }
6267 else {
6268 cmd->speed = -1;
6269 cmd->duplex = -1;
6270 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006271 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006272
6273 cmd->transceiver = XCVR_INTERNAL;
6274 cmd->phy_address = bp->phy_addr;
6275
6276 return 0;
6277}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006278
Michael Chanb6016b72005-05-26 13:03:09 -07006279static int
6280bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6281{
Michael Chan972ec0d2006-01-23 16:12:43 -08006282 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006283 u8 autoneg = bp->autoneg;
6284 u8 req_duplex = bp->req_duplex;
6285 u16 req_line_speed = bp->req_line_speed;
6286 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006287 int err = -EINVAL;
6288
6289 spin_lock_bh(&bp->phy_lock);
6290
6291 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6292 goto err_out_unlock;
6293
Michael Chan583c28e2008-01-21 19:51:35 -08006294 if (cmd->port != bp->phy_port &&
6295 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006296 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006297
Michael Chand6b14482008-07-14 22:37:21 -07006298 /* If device is down, we can store the settings only if the user
6299 * is setting the currently active port.
6300 */
6301 if (!netif_running(dev) && cmd->port != bp->phy_port)
6302 goto err_out_unlock;
6303
Michael Chanb6016b72005-05-26 13:03:09 -07006304 if (cmd->autoneg == AUTONEG_ENABLE) {
6305 autoneg |= AUTONEG_SPEED;
6306
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006307 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006308
6309 /* allow advertising 1 speed */
6310 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6311 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6312 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6313 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6314
Michael Chan7b6b8342007-07-07 22:50:15 -07006315 if (cmd->port == PORT_FIBRE)
6316 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006317
6318 advertising = cmd->advertising;
6319
Michael Chan27a005b2007-05-03 13:23:41 -07006320 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan583c28e2008-01-21 19:51:35 -08006321 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
Michael Chan7b6b8342007-07-07 22:50:15 -07006322 (cmd->port == PORT_TP))
6323 goto err_out_unlock;
6324 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07006325 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006326 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6327 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006328 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006329 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07006330 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07006331 else
Michael Chanb6016b72005-05-26 13:03:09 -07006332 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006333 }
6334 advertising |= ADVERTISED_Autoneg;
6335 }
6336 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006337 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006338 if ((cmd->speed != SPEED_1000 &&
6339 cmd->speed != SPEED_2500) ||
6340 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006341 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006342
6343 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006344 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006345 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006346 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006347 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6348 goto err_out_unlock;
6349
Michael Chanb6016b72005-05-26 13:03:09 -07006350 autoneg &= ~AUTONEG_SPEED;
6351 req_line_speed = cmd->speed;
6352 req_duplex = cmd->duplex;
6353 advertising = 0;
6354 }
6355
6356 bp->autoneg = autoneg;
6357 bp->advertising = advertising;
6358 bp->req_line_speed = req_line_speed;
6359 bp->req_duplex = req_duplex;
6360
Michael Chand6b14482008-07-14 22:37:21 -07006361 err = 0;
6362 /* If device is down, the new settings will be picked up when it is
6363 * brought up.
6364 */
6365 if (netif_running(dev))
6366 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006367
Michael Chan7b6b8342007-07-07 22:50:15 -07006368err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006369 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006370
Michael Chan7b6b8342007-07-07 22:50:15 -07006371 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006372}
6373
6374static void
6375bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6376{
Michael Chan972ec0d2006-01-23 16:12:43 -08006377 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006378
6379 strcpy(info->driver, DRV_MODULE_NAME);
6380 strcpy(info->version, DRV_MODULE_VERSION);
6381 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006382 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006383}
6384
Michael Chan244ac4f2006-03-20 17:48:46 -08006385#define BNX2_REGDUMP_LEN (32 * 1024)
6386
6387static int
6388bnx2_get_regs_len(struct net_device *dev)
6389{
6390 return BNX2_REGDUMP_LEN;
6391}
6392
6393static void
6394bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6395{
6396 u32 *p = _p, i, offset;
6397 u8 *orig_p = _p;
6398 struct bnx2 *bp = netdev_priv(dev);
6399 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6400 0x0800, 0x0880, 0x0c00, 0x0c10,
6401 0x0c30, 0x0d08, 0x1000, 0x101c,
6402 0x1040, 0x1048, 0x1080, 0x10a4,
6403 0x1400, 0x1490, 0x1498, 0x14f0,
6404 0x1500, 0x155c, 0x1580, 0x15dc,
6405 0x1600, 0x1658, 0x1680, 0x16d8,
6406 0x1800, 0x1820, 0x1840, 0x1854,
6407 0x1880, 0x1894, 0x1900, 0x1984,
6408 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6409 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6410 0x2000, 0x2030, 0x23c0, 0x2400,
6411 0x2800, 0x2820, 0x2830, 0x2850,
6412 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6413 0x3c00, 0x3c94, 0x4000, 0x4010,
6414 0x4080, 0x4090, 0x43c0, 0x4458,
6415 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6416 0x4fc0, 0x5010, 0x53c0, 0x5444,
6417 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6418 0x5fc0, 0x6000, 0x6400, 0x6428,
6419 0x6800, 0x6848, 0x684c, 0x6860,
6420 0x6888, 0x6910, 0x8000 };
6421
6422 regs->version = 0;
6423
6424 memset(p, 0, BNX2_REGDUMP_LEN);
6425
6426 if (!netif_running(bp->dev))
6427 return;
6428
6429 i = 0;
6430 offset = reg_boundaries[0];
6431 p += offset;
6432 while (offset < BNX2_REGDUMP_LEN) {
6433 *p++ = REG_RD(bp, offset);
6434 offset += 4;
6435 if (offset == reg_boundaries[i + 1]) {
6436 offset = reg_boundaries[i + 2];
6437 p = (u32 *) (orig_p + offset);
6438 i += 2;
6439 }
6440 }
6441}
6442
Michael Chanb6016b72005-05-26 13:03:09 -07006443static void
6444bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6445{
Michael Chan972ec0d2006-01-23 16:12:43 -08006446 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006447
David S. Millerf86e82f2008-01-21 17:15:40 -08006448 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006449 wol->supported = 0;
6450 wol->wolopts = 0;
6451 }
6452 else {
6453 wol->supported = WAKE_MAGIC;
6454 if (bp->wol)
6455 wol->wolopts = WAKE_MAGIC;
6456 else
6457 wol->wolopts = 0;
6458 }
6459 memset(&wol->sopass, 0, sizeof(wol->sopass));
6460}
6461
6462static int
6463bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6464{
Michael Chan972ec0d2006-01-23 16:12:43 -08006465 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006466
6467 if (wol->wolopts & ~WAKE_MAGIC)
6468 return -EINVAL;
6469
6470 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006471 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006472 return -EINVAL;
6473
6474 bp->wol = 1;
6475 }
6476 else {
6477 bp->wol = 0;
6478 }
6479 return 0;
6480}
6481
6482static int
6483bnx2_nway_reset(struct net_device *dev)
6484{
Michael Chan972ec0d2006-01-23 16:12:43 -08006485 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006486 u32 bmcr;
6487
Michael Chan9f52b562008-10-09 12:21:46 -07006488 if (!netif_running(dev))
6489 return -EAGAIN;
6490
Michael Chanb6016b72005-05-26 13:03:09 -07006491 if (!(bp->autoneg & AUTONEG_SPEED)) {
6492 return -EINVAL;
6493 }
6494
Michael Chanc770a652005-08-25 15:38:39 -07006495 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006496
Michael Chan583c28e2008-01-21 19:51:35 -08006497 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006498 int rc;
6499
6500 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6501 spin_unlock_bh(&bp->phy_lock);
6502 return rc;
6503 }
6504
Michael Chanb6016b72005-05-26 13:03:09 -07006505 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006506 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006507 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006508 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006509
6510 msleep(20);
6511
Michael Chanc770a652005-08-25 15:38:39 -07006512 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006513
6514 bp->current_interval = SERDES_AN_TIMEOUT;
6515 bp->serdes_an_pending = 1;
6516 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006517 }
6518
Michael Chanca58c3a2007-05-03 13:22:52 -07006519 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006520 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006521 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006522
Michael Chanc770a652005-08-25 15:38:39 -07006523 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006524
6525 return 0;
6526}
6527
6528static int
6529bnx2_get_eeprom_len(struct net_device *dev)
6530{
Michael Chan972ec0d2006-01-23 16:12:43 -08006531 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006532
Michael Chan1122db72006-01-23 16:11:42 -08006533 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006534 return 0;
6535
Michael Chan1122db72006-01-23 16:11:42 -08006536 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006537}
6538
6539static int
6540bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6541 u8 *eebuf)
6542{
Michael Chan972ec0d2006-01-23 16:12:43 -08006543 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006544 int rc;
6545
Michael Chan9f52b562008-10-09 12:21:46 -07006546 if (!netif_running(dev))
6547 return -EAGAIN;
6548
John W. Linville1064e942005-11-10 12:58:24 -08006549 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006550
6551 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6552
6553 return rc;
6554}
6555
6556static int
6557bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6558 u8 *eebuf)
6559{
Michael Chan972ec0d2006-01-23 16:12:43 -08006560 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006561 int rc;
6562
Michael Chan9f52b562008-10-09 12:21:46 -07006563 if (!netif_running(dev))
6564 return -EAGAIN;
6565
John W. Linville1064e942005-11-10 12:58:24 -08006566 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006567
6568 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6569
6570 return rc;
6571}
6572
6573static int
6574bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6575{
Michael Chan972ec0d2006-01-23 16:12:43 -08006576 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006577
6578 memset(coal, 0, sizeof(struct ethtool_coalesce));
6579
6580 coal->rx_coalesce_usecs = bp->rx_ticks;
6581 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6582 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6583 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6584
6585 coal->tx_coalesce_usecs = bp->tx_ticks;
6586 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6587 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6588 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6589
6590 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6591
6592 return 0;
6593}
6594
6595static int
6596bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6597{
Michael Chan972ec0d2006-01-23 16:12:43 -08006598 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006599
6600 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6601 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6602
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006603 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07006604 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6605
6606 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6607 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6608
6609 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6610 if (bp->rx_quick_cons_trip_int > 0xff)
6611 bp->rx_quick_cons_trip_int = 0xff;
6612
6613 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6614 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6615
6616 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6617 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6618
6619 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6620 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6621
6622 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6623 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6624 0xff;
6625
6626 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan02537b062007-06-04 21:24:07 -07006627 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
6628 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6629 bp->stats_ticks = USEC_PER_SEC;
6630 }
Michael Chan7ea69202007-07-16 18:27:10 -07006631 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6632 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6633 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006634
6635 if (netif_running(bp->dev)) {
6636 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07006637 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006638 bnx2_netif_start(bp);
6639 }
6640
6641 return 0;
6642}
6643
6644static void
6645bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6646{
Michael Chan972ec0d2006-01-23 16:12:43 -08006647 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006648
Michael Chan13daffa2006-03-20 17:49:20 -08006649 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006650 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006651 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006652
6653 ering->rx_pending = bp->rx_ring_size;
6654 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006655 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006656
6657 ering->tx_max_pending = MAX_TX_DESC_CNT;
6658 ering->tx_pending = bp->tx_ring_size;
6659}
6660
6661static int
Michael Chan5d5d0012007-12-12 11:17:43 -08006662bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07006663{
Michael Chan13daffa2006-03-20 17:49:20 -08006664 if (netif_running(bp->dev)) {
6665 bnx2_netif_stop(bp);
6666 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6667 bnx2_free_skbs(bp);
6668 bnx2_free_mem(bp);
6669 }
6670
Michael Chan5d5d0012007-12-12 11:17:43 -08006671 bnx2_set_rx_ring_size(bp, rx);
6672 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07006673
6674 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08006675 int rc;
6676
6677 rc = bnx2_alloc_mem(bp);
6678 if (rc)
6679 return rc;
Michael Chan9a120bc2008-05-16 22:17:45 -07006680 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006681 bnx2_netif_start(bp);
6682 }
Michael Chanb6016b72005-05-26 13:03:09 -07006683 return 0;
6684}
6685
Michael Chan5d5d0012007-12-12 11:17:43 -08006686static int
6687bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6688{
6689 struct bnx2 *bp = netdev_priv(dev);
6690 int rc;
6691
6692 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
6693 (ering->tx_pending > MAX_TX_DESC_CNT) ||
6694 (ering->tx_pending <= MAX_SKB_FRAGS)) {
6695
6696 return -EINVAL;
6697 }
6698 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
6699 return rc;
6700}
6701
Michael Chanb6016b72005-05-26 13:03:09 -07006702static void
6703bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6704{
Michael Chan972ec0d2006-01-23 16:12:43 -08006705 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006706
6707 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
6708 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
6709 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
6710}
6711
6712static int
6713bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6714{
Michael Chan972ec0d2006-01-23 16:12:43 -08006715 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006716
6717 bp->req_flow_ctrl = 0;
6718 if (epause->rx_pause)
6719 bp->req_flow_ctrl |= FLOW_CTRL_RX;
6720 if (epause->tx_pause)
6721 bp->req_flow_ctrl |= FLOW_CTRL_TX;
6722
6723 if (epause->autoneg) {
6724 bp->autoneg |= AUTONEG_FLOW_CTRL;
6725 }
6726 else {
6727 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
6728 }
6729
Michael Chan9f52b562008-10-09 12:21:46 -07006730 if (netif_running(dev)) {
6731 spin_lock_bh(&bp->phy_lock);
6732 bnx2_setup_phy(bp, bp->phy_port);
6733 spin_unlock_bh(&bp->phy_lock);
6734 }
Michael Chanb6016b72005-05-26 13:03:09 -07006735
6736 return 0;
6737}
6738
6739static u32
6740bnx2_get_rx_csum(struct net_device *dev)
6741{
Michael Chan972ec0d2006-01-23 16:12:43 -08006742 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006743
6744 return bp->rx_csum;
6745}
6746
6747static int
6748bnx2_set_rx_csum(struct net_device *dev, u32 data)
6749{
Michael Chan972ec0d2006-01-23 16:12:43 -08006750 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006751
6752 bp->rx_csum = data;
6753 return 0;
6754}
6755
Michael Chanb11d6212006-06-29 12:31:21 -07006756static int
6757bnx2_set_tso(struct net_device *dev, u32 data)
6758{
Michael Chan4666f872007-05-03 13:22:28 -07006759 struct bnx2 *bp = netdev_priv(dev);
6760
6761 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07006762 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07006763 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6764 dev->features |= NETIF_F_TSO6;
6765 } else
6766 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
6767 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07006768 return 0;
6769}
6770
Michael Chancea94db2006-06-12 22:16:13 -07006771#define BNX2_NUM_STATS 46
Michael Chanb6016b72005-05-26 13:03:09 -07006772
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006773static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006774 char string[ETH_GSTRING_LEN];
6775} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
6776 { "rx_bytes" },
6777 { "rx_error_bytes" },
6778 { "tx_bytes" },
6779 { "tx_error_bytes" },
6780 { "rx_ucast_packets" },
6781 { "rx_mcast_packets" },
6782 { "rx_bcast_packets" },
6783 { "tx_ucast_packets" },
6784 { "tx_mcast_packets" },
6785 { "tx_bcast_packets" },
6786 { "tx_mac_errors" },
6787 { "tx_carrier_errors" },
6788 { "rx_crc_errors" },
6789 { "rx_align_errors" },
6790 { "tx_single_collisions" },
6791 { "tx_multi_collisions" },
6792 { "tx_deferred" },
6793 { "tx_excess_collisions" },
6794 { "tx_late_collisions" },
6795 { "tx_total_collisions" },
6796 { "rx_fragments" },
6797 { "rx_jabbers" },
6798 { "rx_undersize_packets" },
6799 { "rx_oversize_packets" },
6800 { "rx_64_byte_packets" },
6801 { "rx_65_to_127_byte_packets" },
6802 { "rx_128_to_255_byte_packets" },
6803 { "rx_256_to_511_byte_packets" },
6804 { "rx_512_to_1023_byte_packets" },
6805 { "rx_1024_to_1522_byte_packets" },
6806 { "rx_1523_to_9022_byte_packets" },
6807 { "tx_64_byte_packets" },
6808 { "tx_65_to_127_byte_packets" },
6809 { "tx_128_to_255_byte_packets" },
6810 { "tx_256_to_511_byte_packets" },
6811 { "tx_512_to_1023_byte_packets" },
6812 { "tx_1024_to_1522_byte_packets" },
6813 { "tx_1523_to_9022_byte_packets" },
6814 { "rx_xon_frames" },
6815 { "rx_xoff_frames" },
6816 { "tx_xon_frames" },
6817 { "tx_xoff_frames" },
6818 { "rx_mac_ctrl_frames" },
6819 { "rx_filtered_packets" },
6820 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07006821 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07006822};
6823
6824#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
6825
Arjan van de Venf71e1302006-03-03 21:33:57 -05006826static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006827 STATS_OFFSET32(stat_IfHCInOctets_hi),
6828 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
6829 STATS_OFFSET32(stat_IfHCOutOctets_hi),
6830 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
6831 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
6832 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
6833 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
6834 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
6835 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
6836 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
6837 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006838 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
6839 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
6840 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
6841 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
6842 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
6843 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
6844 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
6845 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
6846 STATS_OFFSET32(stat_EtherStatsCollisions),
6847 STATS_OFFSET32(stat_EtherStatsFragments),
6848 STATS_OFFSET32(stat_EtherStatsJabbers),
6849 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
6850 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
6851 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
6852 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
6853 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
6854 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
6855 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
6856 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
6857 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
6858 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
6859 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
6860 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
6861 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
6862 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
6863 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
6864 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
6865 STATS_OFFSET32(stat_XonPauseFramesReceived),
6866 STATS_OFFSET32(stat_XoffPauseFramesReceived),
6867 STATS_OFFSET32(stat_OutXonSent),
6868 STATS_OFFSET32(stat_OutXoffSent),
6869 STATS_OFFSET32(stat_MacControlFramesReceived),
6870 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
6871 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07006872 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07006873};
6874
6875/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
6876 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006877 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006878static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006879 8,0,8,8,8,8,8,8,8,8,
6880 4,0,4,4,4,4,4,4,4,4,
6881 4,4,4,4,4,4,4,4,4,4,
6882 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006883 4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07006884};
6885
Michael Chan5b0c76a2005-11-04 08:45:49 -08006886static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
6887 8,0,8,8,8,8,8,8,8,8,
6888 4,4,4,4,4,4,4,4,4,4,
6889 4,4,4,4,4,4,4,4,4,4,
6890 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006891 4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08006892};
6893
Michael Chanb6016b72005-05-26 13:03:09 -07006894#define BNX2_NUM_TESTS 6
6895
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006896static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006897 char string[ETH_GSTRING_LEN];
6898} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
6899 { "register_test (offline)" },
6900 { "memory_test (offline)" },
6901 { "loopback_test (offline)" },
6902 { "nvram_test (online)" },
6903 { "interrupt_test (online)" },
6904 { "link_test (online)" },
6905};
6906
6907static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006908bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07006909{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006910 switch (sset) {
6911 case ETH_SS_TEST:
6912 return BNX2_NUM_TESTS;
6913 case ETH_SS_STATS:
6914 return BNX2_NUM_STATS;
6915 default:
6916 return -EOPNOTSUPP;
6917 }
Michael Chanb6016b72005-05-26 13:03:09 -07006918}
6919
6920static void
6921bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6922{
Michael Chan972ec0d2006-01-23 16:12:43 -08006923 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006924
Michael Chan9f52b562008-10-09 12:21:46 -07006925 bnx2_set_power_state(bp, PCI_D0);
6926
Michael Chanb6016b72005-05-26 13:03:09 -07006927 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6928 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08006929 int i;
6930
Michael Chanb6016b72005-05-26 13:03:09 -07006931 bnx2_netif_stop(bp);
6932 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6933 bnx2_free_skbs(bp);
6934
6935 if (bnx2_test_registers(bp) != 0) {
6936 buf[0] = 1;
6937 etest->flags |= ETH_TEST_FL_FAILED;
6938 }
6939 if (bnx2_test_memory(bp) != 0) {
6940 buf[1] = 1;
6941 etest->flags |= ETH_TEST_FL_FAILED;
6942 }
Michael Chanbc5a0692006-01-23 16:13:22 -08006943 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07006944 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07006945
Michael Chan9f52b562008-10-09 12:21:46 -07006946 if (!netif_running(bp->dev))
6947 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006948 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07006949 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006950 bnx2_netif_start(bp);
6951 }
6952
6953 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08006954 for (i = 0; i < 7; i++) {
6955 if (bp->link_up)
6956 break;
6957 msleep_interruptible(1000);
6958 }
Michael Chanb6016b72005-05-26 13:03:09 -07006959 }
6960
6961 if (bnx2_test_nvram(bp) != 0) {
6962 buf[3] = 1;
6963 etest->flags |= ETH_TEST_FL_FAILED;
6964 }
6965 if (bnx2_test_intr(bp) != 0) {
6966 buf[4] = 1;
6967 etest->flags |= ETH_TEST_FL_FAILED;
6968 }
6969
6970 if (bnx2_test_link(bp) != 0) {
6971 buf[5] = 1;
6972 etest->flags |= ETH_TEST_FL_FAILED;
6973
6974 }
Michael Chan9f52b562008-10-09 12:21:46 -07006975 if (!netif_running(bp->dev))
6976 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006977}
6978
6979static void
6980bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
6981{
6982 switch (stringset) {
6983 case ETH_SS_STATS:
6984 memcpy(buf, bnx2_stats_str_arr,
6985 sizeof(bnx2_stats_str_arr));
6986 break;
6987 case ETH_SS_TEST:
6988 memcpy(buf, bnx2_tests_str_arr,
6989 sizeof(bnx2_tests_str_arr));
6990 break;
6991 }
6992}
6993
Michael Chanb6016b72005-05-26 13:03:09 -07006994static void
6995bnx2_get_ethtool_stats(struct net_device *dev,
6996 struct ethtool_stats *stats, u64 *buf)
6997{
Michael Chan972ec0d2006-01-23 16:12:43 -08006998 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006999 int i;
7000 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007001 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007002
7003 if (hw_stats == NULL) {
7004 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7005 return;
7006 }
7007
Michael Chan5b0c76a2005-11-04 08:45:49 -08007008 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7009 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7010 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7011 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007012 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007013 else
7014 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007015
7016 for (i = 0; i < BNX2_NUM_STATS; i++) {
7017 if (stats_len_arr[i] == 0) {
7018 /* skip this counter */
7019 buf[i] = 0;
7020 continue;
7021 }
7022 if (stats_len_arr[i] == 4) {
7023 /* 4-byte counter */
7024 buf[i] = (u64)
7025 *(hw_stats + bnx2_stats_offset_arr[i]);
7026 continue;
7027 }
7028 /* 8-byte counter */
7029 buf[i] = (((u64) *(hw_stats +
7030 bnx2_stats_offset_arr[i])) << 32) +
7031 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
7032 }
7033}
7034
7035static int
7036bnx2_phys_id(struct net_device *dev, u32 data)
7037{
Michael Chan972ec0d2006-01-23 16:12:43 -08007038 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007039 int i;
7040 u32 save;
7041
Michael Chan9f52b562008-10-09 12:21:46 -07007042 bnx2_set_power_state(bp, PCI_D0);
7043
Michael Chanb6016b72005-05-26 13:03:09 -07007044 if (data == 0)
7045 data = 2;
7046
7047 save = REG_RD(bp, BNX2_MISC_CFG);
7048 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7049
7050 for (i = 0; i < (data * 2); i++) {
7051 if ((i % 2) == 0) {
7052 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7053 }
7054 else {
7055 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7056 BNX2_EMAC_LED_1000MB_OVERRIDE |
7057 BNX2_EMAC_LED_100MB_OVERRIDE |
7058 BNX2_EMAC_LED_10MB_OVERRIDE |
7059 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7060 BNX2_EMAC_LED_TRAFFIC);
7061 }
7062 msleep_interruptible(500);
7063 if (signal_pending(current))
7064 break;
7065 }
7066 REG_WR(bp, BNX2_EMAC_LED, 0);
7067 REG_WR(bp, BNX2_MISC_CFG, save);
Michael Chan9f52b562008-10-09 12:21:46 -07007068
7069 if (!netif_running(dev))
7070 bnx2_set_power_state(bp, PCI_D3hot);
7071
Michael Chanb6016b72005-05-26 13:03:09 -07007072 return 0;
7073}
7074
Michael Chan4666f872007-05-03 13:22:28 -07007075static int
7076bnx2_set_tx_csum(struct net_device *dev, u32 data)
7077{
7078 struct bnx2 *bp = netdev_priv(dev);
7079
7080 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07007081 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07007082 else
7083 return (ethtool_op_set_tx_csum(dev, data));
7084}
7085
Jeff Garzik7282d492006-09-13 14:30:00 -04007086static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007087 .get_settings = bnx2_get_settings,
7088 .set_settings = bnx2_set_settings,
7089 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007090 .get_regs_len = bnx2_get_regs_len,
7091 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007092 .get_wol = bnx2_get_wol,
7093 .set_wol = bnx2_set_wol,
7094 .nway_reset = bnx2_nway_reset,
7095 .get_link = ethtool_op_get_link,
7096 .get_eeprom_len = bnx2_get_eeprom_len,
7097 .get_eeprom = bnx2_get_eeprom,
7098 .set_eeprom = bnx2_set_eeprom,
7099 .get_coalesce = bnx2_get_coalesce,
7100 .set_coalesce = bnx2_set_coalesce,
7101 .get_ringparam = bnx2_get_ringparam,
7102 .set_ringparam = bnx2_set_ringparam,
7103 .get_pauseparam = bnx2_get_pauseparam,
7104 .set_pauseparam = bnx2_set_pauseparam,
7105 .get_rx_csum = bnx2_get_rx_csum,
7106 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007107 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007108 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007109 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007110 .self_test = bnx2_self_test,
7111 .get_strings = bnx2_get_strings,
7112 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007113 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007114 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07007115};
7116
7117/* Called with rtnl_lock */
7118static int
7119bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7120{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007121 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007122 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007123 int err;
7124
7125 switch(cmd) {
7126 case SIOCGMIIPHY:
7127 data->phy_id = bp->phy_addr;
7128
7129 /* fallthru */
7130 case SIOCGMIIREG: {
7131 u32 mii_regval;
7132
Michael Chan583c28e2008-01-21 19:51:35 -08007133 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007134 return -EOPNOTSUPP;
7135
Michael Chandad3e452007-05-03 13:18:03 -07007136 if (!netif_running(dev))
7137 return -EAGAIN;
7138
Michael Chanc770a652005-08-25 15:38:39 -07007139 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007140 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007141 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007142
7143 data->val_out = mii_regval;
7144
7145 return err;
7146 }
7147
7148 case SIOCSMIIREG:
7149 if (!capable(CAP_NET_ADMIN))
7150 return -EPERM;
7151
Michael Chan583c28e2008-01-21 19:51:35 -08007152 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007153 return -EOPNOTSUPP;
7154
Michael Chandad3e452007-05-03 13:18:03 -07007155 if (!netif_running(dev))
7156 return -EAGAIN;
7157
Michael Chanc770a652005-08-25 15:38:39 -07007158 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007159 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007160 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007161
7162 return err;
7163
7164 default:
7165 /* do nothing */
7166 break;
7167 }
7168 return -EOPNOTSUPP;
7169}
7170
7171/* Called with rtnl_lock */
7172static int
7173bnx2_change_mac_addr(struct net_device *dev, void *p)
7174{
7175 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007176 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007177
Michael Chan73eef4c2005-08-25 15:39:15 -07007178 if (!is_valid_ether_addr(addr->sa_data))
7179 return -EINVAL;
7180
Michael Chanb6016b72005-05-26 13:03:09 -07007181 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7182 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007183 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007184
7185 return 0;
7186}
7187
7188/* Called with rtnl_lock */
7189static int
7190bnx2_change_mtu(struct net_device *dev, int new_mtu)
7191{
Michael Chan972ec0d2006-01-23 16:12:43 -08007192 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007193
7194 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7195 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7196 return -EINVAL;
7197
7198 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007199 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007200}
7201
7202#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7203static void
7204poll_bnx2(struct net_device *dev)
7205{
Michael Chan972ec0d2006-01-23 16:12:43 -08007206 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007207
7208 disable_irq(bp->pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01007209 bnx2_interrupt(bp->pdev->irq, dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007210 enable_irq(bp->pdev->irq);
7211}
7212#endif
7213
Michael Chan253c8b72007-01-08 19:56:01 -08007214static void __devinit
7215bnx2_get_5709_media(struct bnx2 *bp)
7216{
7217 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7218 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7219 u32 strap;
7220
7221 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7222 return;
7223 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007224 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007225 return;
7226 }
7227
7228 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7229 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7230 else
7231 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7232
7233 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7234 switch (strap) {
7235 case 0x4:
7236 case 0x5:
7237 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007238 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007239 return;
7240 }
7241 } else {
7242 switch (strap) {
7243 case 0x1:
7244 case 0x2:
7245 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007246 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007247 return;
7248 }
7249 }
7250}
7251
Michael Chan883e5152007-05-03 13:25:11 -07007252static void __devinit
7253bnx2_get_pci_speed(struct bnx2 *bp)
7254{
7255 u32 reg;
7256
7257 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7258 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7259 u32 clkreg;
7260
David S. Millerf86e82f2008-01-21 17:15:40 -08007261 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007262
7263 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7264
7265 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7266 switch (clkreg) {
7267 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7268 bp->bus_speed_mhz = 133;
7269 break;
7270
7271 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7272 bp->bus_speed_mhz = 100;
7273 break;
7274
7275 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7276 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7277 bp->bus_speed_mhz = 66;
7278 break;
7279
7280 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7281 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7282 bp->bus_speed_mhz = 50;
7283 break;
7284
7285 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7286 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7287 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7288 bp->bus_speed_mhz = 33;
7289 break;
7290 }
7291 }
7292 else {
7293 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7294 bp->bus_speed_mhz = 66;
7295 else
7296 bp->bus_speed_mhz = 33;
7297 }
7298
7299 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007300 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007301
7302}
7303
Michael Chanb6016b72005-05-26 13:03:09 -07007304static int __devinit
7305bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7306{
7307 struct bnx2 *bp;
7308 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007309 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007310 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007311 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007312
Michael Chanb6016b72005-05-26 13:03:09 -07007313 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007314 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007315
7316 bp->flags = 0;
7317 bp->phy_flags = 0;
7318
7319 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7320 rc = pci_enable_device(pdev);
7321 if (rc) {
Joe Perches898eb712007-10-18 03:06:30 -07007322 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007323 goto err_out;
7324 }
7325
7326 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007327 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007328 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007329 rc = -ENODEV;
7330 goto err_out_disable;
7331 }
7332
7333 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7334 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007335 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007336 goto err_out_disable;
7337 }
7338
7339 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007340 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007341
7342 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7343 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007344 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007345 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007346 rc = -EIO;
7347 goto err_out_release;
7348 }
7349
Michael Chanb6016b72005-05-26 13:03:09 -07007350 bp->dev = dev;
7351 bp->pdev = pdev;
7352
7353 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007354 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00007355 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007356
7357 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Benjamin Li706bf242008-07-18 17:55:11 -07007358 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07007359 dev->mem_end = dev->mem_start + mem_len;
7360 dev->irq = pdev->irq;
7361
7362 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7363
7364 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007365 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007366 rc = -ENOMEM;
7367 goto err_out_release;
7368 }
7369
7370 /* Configure byte swap and enable write to the reg_window registers.
7371 * Rely on CPU to do target byte swapping on big endian systems
7372 * The chip's target access swapping will not swap all accesses
7373 */
7374 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7375 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7376 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7377
Pavel Machek829ca9a2005-09-03 15:56:56 -07007378 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007379
7380 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7381
Michael Chan883e5152007-05-03 13:25:11 -07007382 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7383 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7384 dev_err(&pdev->dev,
7385 "Cannot find PCIE capability, aborting.\n");
7386 rc = -EIO;
7387 goto err_out_unmap;
7388 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007389 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007390 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007391 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007392 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007393 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7394 if (bp->pcix_cap == 0) {
7395 dev_err(&pdev->dev,
7396 "Cannot find PCIX capability, aborting.\n");
7397 rc = -EIO;
7398 goto err_out_unmap;
7399 }
7400 }
7401
Michael Chanb4b36042007-12-20 19:59:30 -08007402 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7403 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007404 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007405 }
7406
Michael Chan8e6a72c2007-05-03 13:24:48 -07007407 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7408 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007409 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007410 }
7411
Michael Chan40453c82007-05-03 13:19:18 -07007412 /* 5708 cannot support DMA addresses > 40-bit. */
7413 if (CHIP_NUM(bp) == CHIP_NUM_5708)
7414 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
7415 else
7416 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
7417
7418 /* Configure DMA attributes. */
7419 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7420 dev->features |= NETIF_F_HIGHDMA;
7421 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7422 if (rc) {
7423 dev_err(&pdev->dev,
7424 "pci_set_consistent_dma_mask failed, aborting.\n");
7425 goto err_out_unmap;
7426 }
7427 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
7428 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7429 goto err_out_unmap;
7430 }
7431
David S. Millerf86e82f2008-01-21 17:15:40 -08007432 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007433 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007434
7435 /* 5706A0 may falsely detect SERR and PERR. */
7436 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7437 reg = REG_RD(bp, PCI_COMMAND);
7438 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7439 REG_WR(bp, PCI_COMMAND, reg);
7440 }
7441 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007442 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007443
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007444 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007445 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007446 goto err_out_unmap;
7447 }
7448
7449 bnx2_init_nvram(bp);
7450
Michael Chan2726d6e2008-01-29 21:35:05 -08007451 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007452
7453 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007454 BNX2_SHM_HDR_SIGNATURE_SIG) {
7455 u32 off = PCI_FUNC(pdev->devfn) << 2;
7456
Michael Chan2726d6e2008-01-29 21:35:05 -08007457 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007458 } else
Michael Chane3648b32005-11-04 08:51:21 -08007459 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7460
Michael Chanb6016b72005-05-26 13:03:09 -07007461 /* Get the permanent MAC address. First we need to make sure the
7462 * firmware is actually running.
7463 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007464 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007465
7466 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7467 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007468 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007469 rc = -ENODEV;
7470 goto err_out_unmap;
7471 }
7472
Michael Chan2726d6e2008-01-29 21:35:05 -08007473 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007474 for (i = 0, j = 0; i < 3; i++) {
7475 u8 num, k, skip0;
7476
7477 num = (u8) (reg >> (24 - (i * 8)));
7478 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7479 if (num >= k || !skip0 || k == 1) {
7480 bp->fw_version[j++] = (num / k) + '0';
7481 skip0 = 0;
7482 }
7483 }
7484 if (i != 2)
7485 bp->fw_version[j++] = '.';
7486 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007487 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07007488 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7489 bp->wol = 1;
7490
7491 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007492 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07007493
7494 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007495 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07007496 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7497 break;
7498 msleep(10);
7499 }
7500 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007501 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007502 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7503 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7504 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007505 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007506
7507 bp->fw_version[j++] = ' ';
7508 for (i = 0; i < 3; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007509 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007510 reg = swab32(reg);
7511 memcpy(&bp->fw_version[j], &reg, 4);
7512 j += 4;
7513 }
7514 }
Michael Chanb6016b72005-05-26 13:03:09 -07007515
Michael Chan2726d6e2008-01-29 21:35:05 -08007516 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07007517 bp->mac_addr[0] = (u8) (reg >> 8);
7518 bp->mac_addr[1] = (u8) reg;
7519
Michael Chan2726d6e2008-01-29 21:35:05 -08007520 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07007521 bp->mac_addr[2] = (u8) (reg >> 24);
7522 bp->mac_addr[3] = (u8) (reg >> 16);
7523 bp->mac_addr[4] = (u8) (reg >> 8);
7524 bp->mac_addr[5] = (u8) reg;
7525
7526 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07007527 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07007528
7529 bp->rx_csum = 1;
7530
Michael Chanb6016b72005-05-26 13:03:09 -07007531 bp->tx_quick_cons_trip_int = 20;
7532 bp->tx_quick_cons_trip = 20;
7533 bp->tx_ticks_int = 80;
7534 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007535
Michael Chanb6016b72005-05-26 13:03:09 -07007536 bp->rx_quick_cons_trip_int = 6;
7537 bp->rx_quick_cons_trip = 6;
7538 bp->rx_ticks_int = 18;
7539 bp->rx_ticks = 18;
7540
Michael Chan7ea69202007-07-16 18:27:10 -07007541 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007542
Benjamin Liac392ab2008-09-18 16:40:49 -07007543 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07007544
Michael Chan5b0c76a2005-11-04 08:45:49 -08007545 bp->phy_addr = 1;
7546
Michael Chanb6016b72005-05-26 13:03:09 -07007547 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08007548 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7549 bnx2_get_5709_media(bp);
7550 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08007551 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08007552
Michael Chan0d8a6572007-07-07 22:49:43 -07007553 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08007554 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07007555 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08007556 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07007557 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007558 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007559 bp->wol = 0;
7560 }
Michael Chan38ea3682008-02-23 19:48:57 -08007561 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7562 /* Don't do parallel detect on this board because of
7563 * some board problems. The link will not go down
7564 * if we do parallel detect.
7565 */
7566 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7567 pdev->subsystem_device == 0x310c)
7568 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7569 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08007570 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007571 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08007572 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007573 }
Michael Chan261dd5c2007-01-08 19:55:46 -08007574 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7575 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08007576 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08007577 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7578 (CHIP_REV(bp) == CHIP_REV_Ax ||
7579 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08007580 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07007581
Michael Chan7c62e832008-07-14 22:39:03 -07007582 bnx2_init_fw_cap(bp);
7583
Michael Chan16088272006-06-12 22:16:43 -07007584 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7585 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan846f5c62007-10-10 16:16:51 -07007586 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007587 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007588 bp->wol = 0;
7589 }
Michael Chandda1e392006-01-23 16:08:14 -08007590
Michael Chanb6016b72005-05-26 13:03:09 -07007591 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7592 bp->tx_quick_cons_trip_int =
7593 bp->tx_quick_cons_trip;
7594 bp->tx_ticks_int = bp->tx_ticks;
7595 bp->rx_quick_cons_trip_int =
7596 bp->rx_quick_cons_trip;
7597 bp->rx_ticks_int = bp->rx_ticks;
7598 bp->comp_prod_trip_int = bp->comp_prod_trip;
7599 bp->com_ticks_int = bp->com_ticks;
7600 bp->cmd_ticks_int = bp->cmd_ticks;
7601 }
7602
Michael Chanf9317a42006-09-29 17:06:23 -07007603 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7604 *
7605 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7606 * with byte enables disabled on the unused 32-bit word. This is legal
7607 * but causes problems on the AMD 8132 which will eventually stop
7608 * responding after a while.
7609 *
7610 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11007611 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07007612 */
7613 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7614 struct pci_dev *amd_8132 = NULL;
7615
7616 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7617 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7618 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07007619
Auke Kok44c10132007-06-08 15:46:36 -07007620 if (amd_8132->revision >= 0x10 &&
7621 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07007622 disable_msi = 1;
7623 pci_dev_put(amd_8132);
7624 break;
7625 }
7626 }
7627 }
7628
Michael Chandeaf3912007-07-07 22:48:00 -07007629 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007630 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7631
Michael Chancd339a02005-08-25 15:35:24 -07007632 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07007633 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07007634 bp->timer.data = (unsigned long) bp;
7635 bp->timer.function = bnx2_timer;
7636
Michael Chanb6016b72005-05-26 13:03:09 -07007637 return 0;
7638
7639err_out_unmap:
7640 if (bp->regview) {
7641 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07007642 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007643 }
7644
7645err_out_release:
7646 pci_release_regions(pdev);
7647
7648err_out_disable:
7649 pci_disable_device(pdev);
7650 pci_set_drvdata(pdev, NULL);
7651
7652err_out:
7653 return rc;
7654}
7655
Michael Chan883e5152007-05-03 13:25:11 -07007656static char * __devinit
7657bnx2_bus_string(struct bnx2 *bp, char *str)
7658{
7659 char *s = str;
7660
David S. Millerf86e82f2008-01-21 17:15:40 -08007661 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07007662 s += sprintf(s, "PCI Express");
7663 } else {
7664 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08007665 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07007666 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08007667 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07007668 s += sprintf(s, " 32-bit");
7669 else
7670 s += sprintf(s, " 64-bit");
7671 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
7672 }
7673 return str;
7674}
7675
Michael Chan2ba582b2007-12-21 15:04:49 -08007676static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08007677bnx2_init_napi(struct bnx2 *bp)
7678{
Michael Chanb4b36042007-12-20 19:59:30 -08007679 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08007680
Michael Chanb4b36042007-12-20 19:59:30 -08007681 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07007682 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
7683 int (*poll)(struct napi_struct *, int);
7684
7685 if (i == 0)
7686 poll = bnx2_poll;
7687 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07007688 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07007689
7690 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08007691 bnapi->bp = bp;
7692 }
Michael Chan35efa7c2007-12-20 19:56:37 -08007693}
7694
7695static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07007696bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7697{
7698 static int version_printed = 0;
7699 struct net_device *dev = NULL;
7700 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07007701 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07007702 char str[40];
Joe Perches0795af52007-10-03 17:59:30 -07007703 DECLARE_MAC_BUF(mac);
Michael Chanb6016b72005-05-26 13:03:09 -07007704
7705 if (version_printed++ == 0)
7706 printk(KERN_INFO "%s", version);
7707
7708 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07007709 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07007710
7711 if (!dev)
7712 return -ENOMEM;
7713
7714 rc = bnx2_init_board(pdev, dev);
7715 if (rc < 0) {
7716 free_netdev(dev);
7717 return rc;
7718 }
7719
7720 dev->open = bnx2_open;
7721 dev->hard_start_xmit = bnx2_start_xmit;
7722 dev->stop = bnx2_close;
7723 dev->get_stats = bnx2_get_stats;
Benjamin Li5fcaed02008-07-14 22:39:52 -07007724 dev->set_rx_mode = bnx2_set_rx_mode;
Michael Chanb6016b72005-05-26 13:03:09 -07007725 dev->do_ioctl = bnx2_ioctl;
7726 dev->set_mac_address = bnx2_change_mac_addr;
7727 dev->change_mtu = bnx2_change_mtu;
7728 dev->tx_timeout = bnx2_tx_timeout;
7729 dev->watchdog_timeo = TX_TIMEOUT;
7730#ifdef BCM_VLAN
7731 dev->vlan_rx_register = bnx2_vlan_rx_register;
Michael Chanb6016b72005-05-26 13:03:09 -07007732#endif
Michael Chanb6016b72005-05-26 13:03:09 -07007733 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07007734
Michael Chan972ec0d2006-01-23 16:12:43 -08007735 bp = netdev_priv(dev);
Michael Chan35efa7c2007-12-20 19:56:37 -08007736 bnx2_init_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007737
7738#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7739 dev->poll_controller = poll_bnx2;
7740#endif
7741
Michael Chan1b2f9222007-05-03 13:20:19 -07007742 pci_set_drvdata(pdev, dev);
7743
7744 memcpy(dev->dev_addr, bp->mac_addr, 6);
7745 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07007746
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007747 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Michael Chan4666f872007-05-03 13:22:28 -07007748 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007749 dev->features |= NETIF_F_IPV6_CSUM;
7750
Michael Chan1b2f9222007-05-03 13:20:19 -07007751#ifdef BCM_VLAN
7752 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7753#endif
7754 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007755 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7756 dev->features |= NETIF_F_TSO6;
Michael Chan1b2f9222007-05-03 13:20:19 -07007757
Michael Chanb6016b72005-05-26 13:03:09 -07007758 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007759 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007760 if (bp->regview)
7761 iounmap(bp->regview);
7762 pci_release_regions(pdev);
7763 pci_disable_device(pdev);
7764 pci_set_drvdata(pdev, NULL);
7765 free_netdev(dev);
7766 return rc;
7767 }
7768
Michael Chan883e5152007-05-03 13:25:11 -07007769 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Joe Perches0795af52007-10-03 17:59:30 -07007770 "IRQ %d, node addr %s\n",
Michael Chanb6016b72005-05-26 13:03:09 -07007771 dev->name,
Benjamin Lifbbf68b2008-09-18 16:40:03 -07007772 board_info[ent->driver_data].name,
Michael Chanb6016b72005-05-26 13:03:09 -07007773 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
7774 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07007775 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07007776 dev->base_addr,
Joe Perches0795af52007-10-03 17:59:30 -07007777 bp->pdev->irq, print_mac(mac, dev->dev_addr));
Michael Chanb6016b72005-05-26 13:03:09 -07007778
Michael Chanb6016b72005-05-26 13:03:09 -07007779 return 0;
7780}
7781
7782static void __devexit
7783bnx2_remove_one(struct pci_dev *pdev)
7784{
7785 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007786 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007787
Michael Chanafdc08b2005-08-25 15:34:29 -07007788 flush_scheduled_work();
7789
Michael Chanb6016b72005-05-26 13:03:09 -07007790 unregister_netdev(dev);
7791
7792 if (bp->regview)
7793 iounmap(bp->regview);
7794
7795 free_netdev(dev);
7796 pci_release_regions(pdev);
7797 pci_disable_device(pdev);
7798 pci_set_drvdata(pdev, NULL);
7799}
7800
7801static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07007802bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07007803{
7804 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007805 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007806
Michael Chan6caebb02007-08-03 20:57:25 -07007807 /* PCI register 4 needs to be saved whether netif_running() or not.
7808 * MSI address and data need to be saved if using MSI and
7809 * netif_running().
7810 */
7811 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007812 if (!netif_running(dev))
7813 return 0;
7814
Michael Chan1d60290f2006-03-20 17:50:08 -08007815 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07007816 bnx2_netif_stop(bp);
7817 netif_device_detach(dev);
7818 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07007819 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007820 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07007821 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07007822 return 0;
7823}
7824
7825static int
7826bnx2_resume(struct pci_dev *pdev)
7827{
7828 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007829 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007830
Michael Chan6caebb02007-08-03 20:57:25 -07007831 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007832 if (!netif_running(dev))
7833 return 0;
7834
Pavel Machek829ca9a2005-09-03 15:56:56 -07007835 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007836 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07007837 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007838 bnx2_netif_start(bp);
7839 return 0;
7840}
7841
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007842/**
7843 * bnx2_io_error_detected - called when PCI error is detected
7844 * @pdev: Pointer to PCI device
7845 * @state: The current pci connection state
7846 *
7847 * This function is called after a PCI bus error affecting
7848 * this device has been detected.
7849 */
7850static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
7851 pci_channel_state_t state)
7852{
7853 struct net_device *dev = pci_get_drvdata(pdev);
7854 struct bnx2 *bp = netdev_priv(dev);
7855
7856 rtnl_lock();
7857 netif_device_detach(dev);
7858
7859 if (netif_running(dev)) {
7860 bnx2_netif_stop(bp);
7861 del_timer_sync(&bp->timer);
7862 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
7863 }
7864
7865 pci_disable_device(pdev);
7866 rtnl_unlock();
7867
7868 /* Request a slot slot reset. */
7869 return PCI_ERS_RESULT_NEED_RESET;
7870}
7871
7872/**
7873 * bnx2_io_slot_reset - called after the pci bus has been reset.
7874 * @pdev: Pointer to PCI device
7875 *
7876 * Restart the card from scratch, as if from a cold-boot.
7877 */
7878static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
7879{
7880 struct net_device *dev = pci_get_drvdata(pdev);
7881 struct bnx2 *bp = netdev_priv(dev);
7882
7883 rtnl_lock();
7884 if (pci_enable_device(pdev)) {
7885 dev_err(&pdev->dev,
7886 "Cannot re-enable PCI device after reset.\n");
7887 rtnl_unlock();
7888 return PCI_ERS_RESULT_DISCONNECT;
7889 }
7890 pci_set_master(pdev);
7891 pci_restore_state(pdev);
7892
7893 if (netif_running(dev)) {
7894 bnx2_set_power_state(bp, PCI_D0);
7895 bnx2_init_nic(bp, 1);
7896 }
7897
7898 rtnl_unlock();
7899 return PCI_ERS_RESULT_RECOVERED;
7900}
7901
7902/**
7903 * bnx2_io_resume - called when traffic can start flowing again.
7904 * @pdev: Pointer to PCI device
7905 *
7906 * This callback is called when the error recovery driver tells us that
7907 * its OK to resume normal operation.
7908 */
7909static void bnx2_io_resume(struct pci_dev *pdev)
7910{
7911 struct net_device *dev = pci_get_drvdata(pdev);
7912 struct bnx2 *bp = netdev_priv(dev);
7913
7914 rtnl_lock();
7915 if (netif_running(dev))
7916 bnx2_netif_start(bp);
7917
7918 netif_device_attach(dev);
7919 rtnl_unlock();
7920}
7921
7922static struct pci_error_handlers bnx2_err_handler = {
7923 .error_detected = bnx2_io_error_detected,
7924 .slot_reset = bnx2_io_slot_reset,
7925 .resume = bnx2_io_resume,
7926};
7927
Michael Chanb6016b72005-05-26 13:03:09 -07007928static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007929 .name = DRV_MODULE_NAME,
7930 .id_table = bnx2_pci_tbl,
7931 .probe = bnx2_init_one,
7932 .remove = __devexit_p(bnx2_remove_one),
7933 .suspend = bnx2_suspend,
7934 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007935 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07007936};
7937
7938static int __init bnx2_init(void)
7939{
Jeff Garzik29917622006-08-19 17:48:59 -04007940 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07007941}
7942
7943static void __exit bnx2_cleanup(void)
7944{
7945 pci_unregister_driver(&bnx2_pci_driver);
7946}
7947
7948module_init(bnx2_init);
7949module_exit(bnx2_cleanup);
7950
7951
7952