Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | * |
| 3 | * Intel Ethernet Controller XL710 Family Linux Driver |
Anjali Singhai Jain | ecc6a23 | 2016-01-13 16:51:43 -0800 | [diff] [blame] | 4 | * Copyright(c) 2013 - 2016 Intel Corporation. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms and conditions of the GNU General Public License, |
| 8 | * version 2, as published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
Greg Rose | dc641b7 | 2013-12-18 13:45:51 +0000 | [diff] [blame] | 15 | * You should have received a copy of the GNU General Public License along |
| 16 | * with this program. If not, see <http://www.gnu.org/licenses/>. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in |
| 19 | * the file called "COPYING". |
| 20 | * |
| 21 | * Contact Information: |
| 22 | * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 23 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 24 | * |
| 25 | ******************************************************************************/ |
| 26 | |
Mitch Williams | 1c112a6 | 2014-04-04 04:43:06 +0000 | [diff] [blame] | 27 | #include <linux/prefetch.h> |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 28 | #include <net/busy_poll.h> |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 29 | #include <linux/bpf_trace.h> |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 30 | #include <net/xdp.h> |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 31 | #include "i40e.h" |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 32 | #include "i40e_trace.h" |
Jesse Brandeburg | 206812b | 2014-02-12 01:45:33 +0000 | [diff] [blame] | 33 | #include "i40e_prototype.h" |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 34 | |
| 35 | static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size, |
| 36 | u32 td_tag) |
| 37 | { |
| 38 | return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA | |
| 39 | ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) | |
| 40 | ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) | |
| 41 | ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) | |
| 42 | ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT)); |
| 43 | } |
| 44 | |
Jesse Brandeburg | eaefbd0 | 2013-09-28 07:13:54 +0000 | [diff] [blame] | 45 | #define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS) |
Alexander Duyck | 5e02f28 | 2016-09-12 14:18:41 -0700 | [diff] [blame] | 46 | /** |
| 47 | * i40e_fdir - Generate a Flow Director descriptor based on fdata |
| 48 | * @tx_ring: Tx ring to send buffer on |
| 49 | * @fdata: Flow director filter data |
| 50 | * @add: Indicate if we are adding a rule or deleting one |
| 51 | * |
| 52 | **/ |
| 53 | static void i40e_fdir(struct i40e_ring *tx_ring, |
| 54 | struct i40e_fdir_filter *fdata, bool add) |
| 55 | { |
| 56 | struct i40e_filter_program_desc *fdir_desc; |
| 57 | struct i40e_pf *pf = tx_ring->vsi->back; |
| 58 | u32 flex_ptype, dtype_cmd; |
| 59 | u16 i; |
| 60 | |
| 61 | /* grab the next descriptor */ |
| 62 | i = tx_ring->next_to_use; |
| 63 | fdir_desc = I40E_TX_FDIRDESC(tx_ring, i); |
| 64 | |
| 65 | i++; |
| 66 | tx_ring->next_to_use = (i < tx_ring->count) ? i : 0; |
| 67 | |
| 68 | flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK & |
| 69 | (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT); |
| 70 | |
| 71 | flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK & |
| 72 | (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT); |
| 73 | |
| 74 | flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK & |
| 75 | (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT); |
| 76 | |
Jacob Keller | 0e588de | 2017-02-06 14:38:50 -0800 | [diff] [blame] | 77 | flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK & |
| 78 | (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT); |
| 79 | |
Alexander Duyck | 5e02f28 | 2016-09-12 14:18:41 -0700 | [diff] [blame] | 80 | /* Use LAN VSI Id if not programmed by user */ |
| 81 | flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK & |
| 82 | ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) << |
| 83 | I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT); |
| 84 | |
| 85 | dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG; |
| 86 | |
| 87 | dtype_cmd |= add ? |
| 88 | I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE << |
| 89 | I40E_TXD_FLTR_QW1_PCMD_SHIFT : |
| 90 | I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE << |
| 91 | I40E_TXD_FLTR_QW1_PCMD_SHIFT; |
| 92 | |
| 93 | dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK & |
| 94 | (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT); |
| 95 | |
| 96 | dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK & |
| 97 | (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT); |
| 98 | |
| 99 | if (fdata->cnt_index) { |
| 100 | dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK; |
| 101 | dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK & |
| 102 | ((u32)fdata->cnt_index << |
| 103 | I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT); |
| 104 | } |
| 105 | |
| 106 | fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype); |
| 107 | fdir_desc->rsvd = cpu_to_le32(0); |
| 108 | fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd); |
| 109 | fdir_desc->fd_id = cpu_to_le32(fdata->fd_id); |
| 110 | } |
| 111 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 112 | #define I40E_FD_CLEAN_DELAY 10 |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 113 | /** |
| 114 | * i40e_program_fdir_filter - Program a Flow Director filter |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 115 | * @fdir_data: Packet data that will be filter parameters |
| 116 | * @raw_packet: the pre-allocated packet buffer for FDir |
Jeff Kirsher | b40c82e6 | 2015-02-27 09:18:34 +0000 | [diff] [blame] | 117 | * @pf: The PF pointer |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 118 | * @add: True for add/update, False for remove |
| 119 | **/ |
Alexander Duyck | 1eb846a | 2016-09-12 14:18:42 -0700 | [diff] [blame] | 120 | static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, |
| 121 | u8 *raw_packet, struct i40e_pf *pf, |
| 122 | bool add) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 123 | { |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 124 | struct i40e_tx_buffer *tx_buf, *first; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 125 | struct i40e_tx_desc *tx_desc; |
| 126 | struct i40e_ring *tx_ring; |
| 127 | struct i40e_vsi *vsi; |
| 128 | struct device *dev; |
| 129 | dma_addr_t dma; |
| 130 | u32 td_cmd = 0; |
| 131 | u16 i; |
| 132 | |
| 133 | /* find existing FDIR VSI */ |
Alexander Duyck | 4b81644 | 2016-10-11 15:26:53 -0700 | [diff] [blame] | 134 | vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 135 | if (!vsi) |
| 136 | return -ENOENT; |
| 137 | |
Alexander Duyck | 9f65e15 | 2013-09-28 06:00:58 +0000 | [diff] [blame] | 138 | tx_ring = vsi->tx_rings[0]; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 139 | dev = tx_ring->dev; |
| 140 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 141 | /* we need two descriptors to add/del a filter and we can wait */ |
Alexander Duyck | ed24540 | 2016-09-14 16:24:32 -0700 | [diff] [blame] | 142 | for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) { |
| 143 | if (!i) |
| 144 | return -EAGAIN; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 145 | msleep_interruptible(1); |
Alexander Duyck | ed24540 | 2016-09-14 16:24:32 -0700 | [diff] [blame] | 146 | } |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 147 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 148 | dma = dma_map_single(dev, raw_packet, |
| 149 | I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 150 | if (dma_mapping_error(dev, dma)) |
| 151 | goto dma_fail; |
| 152 | |
| 153 | /* grab the next descriptor */ |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 154 | i = tx_ring->next_to_use; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 155 | first = &tx_ring->tx_bi[i]; |
Alexander Duyck | 5e02f28 | 2016-09-12 14:18:41 -0700 | [diff] [blame] | 156 | i40e_fdir(tx_ring, fdir_data, add); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 157 | |
| 158 | /* Now program a dummy descriptor */ |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 159 | i = tx_ring->next_to_use; |
| 160 | tx_desc = I40E_TX_DESC(tx_ring, i); |
Anjali Singhai Jain | 298deef | 2013-11-28 06:39:33 +0000 | [diff] [blame] | 161 | tx_buf = &tx_ring->tx_bi[i]; |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 162 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 163 | tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0; |
| 164 | |
| 165 | memset(tx_buf, 0, sizeof(struct i40e_tx_buffer)); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 166 | |
Anjali Singhai Jain | 298deef | 2013-11-28 06:39:33 +0000 | [diff] [blame] | 167 | /* record length, and DMA address */ |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 168 | dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE); |
Anjali Singhai Jain | 298deef | 2013-11-28 06:39:33 +0000 | [diff] [blame] | 169 | dma_unmap_addr_set(tx_buf, dma, dma); |
| 170 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 171 | tx_desc->buffer_addr = cpu_to_le64(dma); |
Jesse Brandeburg | eaefbd0 | 2013-09-28 07:13:54 +0000 | [diff] [blame] | 172 | td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 173 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 174 | tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB; |
| 175 | tx_buf->raw_buf = (void *)raw_packet; |
| 176 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 177 | tx_desc->cmd_type_offset_bsz = |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 178 | build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 179 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 180 | /* Force memory writes to complete before letting h/w |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 181 | * know there are new descriptors to fetch. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 182 | */ |
| 183 | wmb(); |
| 184 | |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 185 | /* Mark the data descriptor to be watched */ |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 186 | first->next_to_watch = tx_desc; |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 187 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 188 | writel(tx_ring->next_to_use, tx_ring->tail); |
| 189 | return 0; |
| 190 | |
| 191 | dma_fail: |
| 192 | return -1; |
| 193 | } |
| 194 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 195 | #define IP_HEADER_OFFSET 14 |
| 196 | #define I40E_UDPIP_DUMMY_PACKET_LEN 42 |
| 197 | /** |
| 198 | * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters |
| 199 | * @vsi: pointer to the targeted VSI |
| 200 | * @fd_data: the flow director data required for the FDir descriptor |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 201 | * @add: true adds a filter, false removes it |
| 202 | * |
| 203 | * Returns 0 if the filters were successfully added or removed |
| 204 | **/ |
| 205 | static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi, |
| 206 | struct i40e_fdir_filter *fd_data, |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 207 | bool add) |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 208 | { |
| 209 | struct i40e_pf *pf = vsi->back; |
| 210 | struct udphdr *udp; |
| 211 | struct iphdr *ip; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 212 | u8 *raw_packet; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 213 | int ret; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 214 | static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0, |
| 215 | 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0, |
| 216 | 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}; |
| 217 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 218 | raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL); |
| 219 | if (!raw_packet) |
| 220 | return -ENOMEM; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 221 | memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN); |
| 222 | |
| 223 | ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET); |
| 224 | udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET |
| 225 | + sizeof(struct iphdr)); |
| 226 | |
Jacob Keller | 8ce43dc | 2017-02-06 14:38:39 -0800 | [diff] [blame] | 227 | ip->daddr = fd_data->dst_ip; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 228 | udp->dest = fd_data->dst_port; |
Jacob Keller | 8ce43dc | 2017-02-06 14:38:39 -0800 | [diff] [blame] | 229 | ip->saddr = fd_data->src_ip; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 230 | udp->source = fd_data->src_port; |
| 231 | |
Jacob Keller | 0e588de | 2017-02-06 14:38:50 -0800 | [diff] [blame] | 232 | if (fd_data->flex_filter) { |
| 233 | u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN; |
| 234 | __be16 pattern = fd_data->flex_word; |
| 235 | u16 off = fd_data->flex_offset; |
| 236 | |
| 237 | *((__force __be16 *)(payload + off)) = pattern; |
| 238 | } |
| 239 | |
Kevin Scott | b2d36c0 | 2014-04-09 05:58:59 +0000 | [diff] [blame] | 240 | fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP; |
| 241 | ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add); |
| 242 | if (ret) { |
| 243 | dev_info(&pf->pdev->dev, |
Carolyn Wyborny | e99bdd3 | 2014-07-09 07:46:12 +0000 | [diff] [blame] | 244 | "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n", |
| 245 | fd_data->pctype, fd_data->fd_id, ret); |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 246 | /* Free the packet buffer since it wasn't added to the ring */ |
| 247 | kfree(raw_packet); |
| 248 | return -EOPNOTSUPP; |
Anjali Singhai Jain | 4205d37 | 2015-02-27 09:15:27 +0000 | [diff] [blame] | 249 | } else if (I40E_DEBUG_FD & pf->hw.debug_mask) { |
Anjali Singhai Jain | f7233c5 | 2014-07-09 07:46:16 +0000 | [diff] [blame] | 250 | if (add) |
| 251 | dev_info(&pf->pdev->dev, |
| 252 | "Filter OK for PCTYPE %d loc = %d\n", |
| 253 | fd_data->pctype, fd_data->fd_id); |
| 254 | else |
| 255 | dev_info(&pf->pdev->dev, |
| 256 | "Filter deleted for PCTYPE %d loc = %d\n", |
| 257 | fd_data->pctype, fd_data->fd_id); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 258 | } |
Kiran Patil | a42e7a3 | 2015-11-06 15:26:03 -0800 | [diff] [blame] | 259 | |
Jacob Keller | 097dbf5 | 2017-02-06 14:38:46 -0800 | [diff] [blame] | 260 | if (add) |
| 261 | pf->fd_udp4_filter_cnt++; |
| 262 | else |
| 263 | pf->fd_udp4_filter_cnt--; |
| 264 | |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 265 | return 0; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | #define I40E_TCPIP_DUMMY_PACKET_LEN 54 |
| 269 | /** |
| 270 | * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters |
| 271 | * @vsi: pointer to the targeted VSI |
| 272 | * @fd_data: the flow director data required for the FDir descriptor |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 273 | * @add: true adds a filter, false removes it |
| 274 | * |
| 275 | * Returns 0 if the filters were successfully added or removed |
| 276 | **/ |
| 277 | static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi, |
| 278 | struct i40e_fdir_filter *fd_data, |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 279 | bool add) |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 280 | { |
| 281 | struct i40e_pf *pf = vsi->back; |
| 282 | struct tcphdr *tcp; |
| 283 | struct iphdr *ip; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 284 | u8 *raw_packet; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 285 | int ret; |
| 286 | /* Dummy packet */ |
| 287 | static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0, |
| 288 | 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0, |
| 289 | 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11, |
| 290 | 0x0, 0x72, 0, 0, 0, 0}; |
| 291 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 292 | raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL); |
| 293 | if (!raw_packet) |
| 294 | return -ENOMEM; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 295 | memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN); |
| 296 | |
| 297 | ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET); |
| 298 | tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET |
| 299 | + sizeof(struct iphdr)); |
| 300 | |
Jacob Keller | 8ce43dc | 2017-02-06 14:38:39 -0800 | [diff] [blame] | 301 | ip->daddr = fd_data->dst_ip; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 302 | tcp->dest = fd_data->dst_port; |
Jacob Keller | 8ce43dc | 2017-02-06 14:38:39 -0800 | [diff] [blame] | 303 | ip->saddr = fd_data->src_ip; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 304 | tcp->source = fd_data->src_port; |
| 305 | |
Jacob Keller | 0e588de | 2017-02-06 14:38:50 -0800 | [diff] [blame] | 306 | if (fd_data->flex_filter) { |
| 307 | u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN; |
| 308 | __be16 pattern = fd_data->flex_word; |
| 309 | u16 off = fd_data->flex_offset; |
| 310 | |
| 311 | *((__force __be16 *)(payload + off)) = pattern; |
| 312 | } |
| 313 | |
Kevin Scott | b2d36c0 | 2014-04-09 05:58:59 +0000 | [diff] [blame] | 314 | fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 315 | ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 316 | if (ret) { |
| 317 | dev_info(&pf->pdev->dev, |
Carolyn Wyborny | e99bdd3 | 2014-07-09 07:46:12 +0000 | [diff] [blame] | 318 | "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n", |
| 319 | fd_data->pctype, fd_data->fd_id, ret); |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 320 | /* Free the packet buffer since it wasn't added to the ring */ |
| 321 | kfree(raw_packet); |
| 322 | return -EOPNOTSUPP; |
Anjali Singhai Jain | 4205d37 | 2015-02-27 09:15:27 +0000 | [diff] [blame] | 323 | } else if (I40E_DEBUG_FD & pf->hw.debug_mask) { |
Anjali Singhai Jain | f7233c5 | 2014-07-09 07:46:16 +0000 | [diff] [blame] | 324 | if (add) |
| 325 | dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n", |
| 326 | fd_data->pctype, fd_data->fd_id); |
| 327 | else |
| 328 | dev_info(&pf->pdev->dev, |
| 329 | "Filter deleted for PCTYPE %d loc = %d\n", |
| 330 | fd_data->pctype, fd_data->fd_id); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 331 | } |
| 332 | |
Jacob Keller | 377cc24 | 2017-02-06 14:38:42 -0800 | [diff] [blame] | 333 | if (add) { |
Jacob Keller | 097dbf5 | 2017-02-06 14:38:46 -0800 | [diff] [blame] | 334 | pf->fd_tcp4_filter_cnt++; |
Jacob Keller | 377cc24 | 2017-02-06 14:38:42 -0800 | [diff] [blame] | 335 | if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) && |
| 336 | I40E_DEBUG_FD & pf->hw.debug_mask) |
| 337 | dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n"); |
Jacob Keller | 47994c1 | 2017-04-19 09:25:57 -0400 | [diff] [blame] | 338 | pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED; |
Jacob Keller | 377cc24 | 2017-02-06 14:38:42 -0800 | [diff] [blame] | 339 | } else { |
Jacob Keller | 097dbf5 | 2017-02-06 14:38:46 -0800 | [diff] [blame] | 340 | pf->fd_tcp4_filter_cnt--; |
Jacob Keller | 377cc24 | 2017-02-06 14:38:42 -0800 | [diff] [blame] | 341 | } |
| 342 | |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 343 | return 0; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 344 | } |
| 345 | |
Jacob Keller | f223c87 | 2017-02-06 14:38:51 -0800 | [diff] [blame] | 346 | #define I40E_SCTPIP_DUMMY_PACKET_LEN 46 |
| 347 | /** |
| 348 | * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for |
| 349 | * a specific flow spec |
| 350 | * @vsi: pointer to the targeted VSI |
| 351 | * @fd_data: the flow director data required for the FDir descriptor |
| 352 | * @add: true adds a filter, false removes it |
| 353 | * |
| 354 | * Returns 0 if the filters were successfully added or removed |
| 355 | **/ |
| 356 | static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi, |
| 357 | struct i40e_fdir_filter *fd_data, |
| 358 | bool add) |
| 359 | { |
| 360 | struct i40e_pf *pf = vsi->back; |
| 361 | struct sctphdr *sctp; |
| 362 | struct iphdr *ip; |
| 363 | u8 *raw_packet; |
| 364 | int ret; |
| 365 | /* Dummy packet */ |
| 366 | static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0, |
| 367 | 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0, |
| 368 | 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}; |
| 369 | |
| 370 | raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL); |
| 371 | if (!raw_packet) |
| 372 | return -ENOMEM; |
| 373 | memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN); |
| 374 | |
| 375 | ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET); |
| 376 | sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET |
| 377 | + sizeof(struct iphdr)); |
| 378 | |
| 379 | ip->daddr = fd_data->dst_ip; |
| 380 | sctp->dest = fd_data->dst_port; |
| 381 | ip->saddr = fd_data->src_ip; |
| 382 | sctp->source = fd_data->src_port; |
| 383 | |
| 384 | if (fd_data->flex_filter) { |
| 385 | u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN; |
| 386 | __be16 pattern = fd_data->flex_word; |
| 387 | u16 off = fd_data->flex_offset; |
| 388 | |
| 389 | *((__force __be16 *)(payload + off)) = pattern; |
| 390 | } |
| 391 | |
| 392 | fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP; |
| 393 | ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add); |
| 394 | if (ret) { |
| 395 | dev_info(&pf->pdev->dev, |
| 396 | "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n", |
| 397 | fd_data->pctype, fd_data->fd_id, ret); |
| 398 | /* Free the packet buffer since it wasn't added to the ring */ |
| 399 | kfree(raw_packet); |
| 400 | return -EOPNOTSUPP; |
| 401 | } else if (I40E_DEBUG_FD & pf->hw.debug_mask) { |
| 402 | if (add) |
| 403 | dev_info(&pf->pdev->dev, |
| 404 | "Filter OK for PCTYPE %d loc = %d\n", |
| 405 | fd_data->pctype, fd_data->fd_id); |
| 406 | else |
| 407 | dev_info(&pf->pdev->dev, |
| 408 | "Filter deleted for PCTYPE %d loc = %d\n", |
| 409 | fd_data->pctype, fd_data->fd_id); |
| 410 | } |
| 411 | |
| 412 | if (add) |
| 413 | pf->fd_sctp4_filter_cnt++; |
| 414 | else |
| 415 | pf->fd_sctp4_filter_cnt--; |
| 416 | |
| 417 | return 0; |
| 418 | } |
| 419 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 420 | #define I40E_IP_DUMMY_PACKET_LEN 34 |
| 421 | /** |
| 422 | * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for |
| 423 | * a specific flow spec |
| 424 | * @vsi: pointer to the targeted VSI |
| 425 | * @fd_data: the flow director data required for the FDir descriptor |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 426 | * @add: true adds a filter, false removes it |
| 427 | * |
| 428 | * Returns 0 if the filters were successfully added or removed |
| 429 | **/ |
| 430 | static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi, |
| 431 | struct i40e_fdir_filter *fd_data, |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 432 | bool add) |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 433 | { |
| 434 | struct i40e_pf *pf = vsi->back; |
| 435 | struct iphdr *ip; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 436 | u8 *raw_packet; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 437 | int ret; |
| 438 | int i; |
| 439 | static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0, |
| 440 | 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0, |
| 441 | 0, 0, 0, 0}; |
| 442 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 443 | for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER; |
| 444 | i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) { |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 445 | raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL); |
| 446 | if (!raw_packet) |
| 447 | return -ENOMEM; |
| 448 | memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN); |
| 449 | ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET); |
| 450 | |
Jacob Keller | 8ce43dc | 2017-02-06 14:38:39 -0800 | [diff] [blame] | 451 | ip->saddr = fd_data->src_ip; |
| 452 | ip->daddr = fd_data->dst_ip; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 453 | ip->protocol = 0; |
| 454 | |
Jacob Keller | 0e588de | 2017-02-06 14:38:50 -0800 | [diff] [blame] | 455 | if (fd_data->flex_filter) { |
| 456 | u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN; |
| 457 | __be16 pattern = fd_data->flex_word; |
| 458 | u16 off = fd_data->flex_offset; |
| 459 | |
| 460 | *((__force __be16 *)(payload + off)) = pattern; |
| 461 | } |
| 462 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 463 | fd_data->pctype = i; |
| 464 | ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 465 | if (ret) { |
| 466 | dev_info(&pf->pdev->dev, |
Carolyn Wyborny | e99bdd3 | 2014-07-09 07:46:12 +0000 | [diff] [blame] | 467 | "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n", |
| 468 | fd_data->pctype, fd_data->fd_id, ret); |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 469 | /* The packet buffer wasn't added to the ring so we |
| 470 | * need to free it now. |
| 471 | */ |
| 472 | kfree(raw_packet); |
| 473 | return -EOPNOTSUPP; |
Anjali Singhai Jain | 4205d37 | 2015-02-27 09:15:27 +0000 | [diff] [blame] | 474 | } else if (I40E_DEBUG_FD & pf->hw.debug_mask) { |
Anjali Singhai Jain | f7233c5 | 2014-07-09 07:46:16 +0000 | [diff] [blame] | 475 | if (add) |
| 476 | dev_info(&pf->pdev->dev, |
| 477 | "Filter OK for PCTYPE %d loc = %d\n", |
| 478 | fd_data->pctype, fd_data->fd_id); |
| 479 | else |
| 480 | dev_info(&pf->pdev->dev, |
| 481 | "Filter deleted for PCTYPE %d loc = %d\n", |
| 482 | fd_data->pctype, fd_data->fd_id); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 483 | } |
| 484 | } |
| 485 | |
Jacob Keller | 097dbf5 | 2017-02-06 14:38:46 -0800 | [diff] [blame] | 486 | if (add) |
| 487 | pf->fd_ip4_filter_cnt++; |
| 488 | else |
| 489 | pf->fd_ip4_filter_cnt--; |
| 490 | |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 491 | return 0; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 492 | } |
| 493 | |
| 494 | /** |
| 495 | * i40e_add_del_fdir - Build raw packets to add/del fdir filter |
| 496 | * @vsi: pointer to the targeted VSI |
| 497 | * @cmd: command to get or set RX flow classification rules |
| 498 | * @add: true adds a filter, false removes it |
| 499 | * |
| 500 | **/ |
| 501 | int i40e_add_del_fdir(struct i40e_vsi *vsi, |
| 502 | struct i40e_fdir_filter *input, bool add) |
| 503 | { |
| 504 | struct i40e_pf *pf = vsi->back; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 505 | int ret; |
| 506 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 507 | switch (input->flow_type & ~FLOW_EXT) { |
| 508 | case TCP_V4_FLOW: |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 509 | ret = i40e_add_del_fdir_tcpv4(vsi, input, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 510 | break; |
| 511 | case UDP_V4_FLOW: |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 512 | ret = i40e_add_del_fdir_udpv4(vsi, input, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 513 | break; |
Jacob Keller | f223c87 | 2017-02-06 14:38:51 -0800 | [diff] [blame] | 514 | case SCTP_V4_FLOW: |
| 515 | ret = i40e_add_del_fdir_sctpv4(vsi, input, add); |
| 516 | break; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 517 | case IP_USER_FLOW: |
| 518 | switch (input->ip4_proto) { |
| 519 | case IPPROTO_TCP: |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 520 | ret = i40e_add_del_fdir_tcpv4(vsi, input, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 521 | break; |
| 522 | case IPPROTO_UDP: |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 523 | ret = i40e_add_del_fdir_udpv4(vsi, input, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 524 | break; |
Jacob Keller | f223c87 | 2017-02-06 14:38:51 -0800 | [diff] [blame] | 525 | case IPPROTO_SCTP: |
| 526 | ret = i40e_add_del_fdir_sctpv4(vsi, input, add); |
| 527 | break; |
Alexander Duyck | e1da71c | 2016-09-14 16:24:35 -0700 | [diff] [blame] | 528 | case IPPROTO_IP: |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 529 | ret = i40e_add_del_fdir_ipv4(vsi, input, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 530 | break; |
Alexander Duyck | e1da71c | 2016-09-14 16:24:35 -0700 | [diff] [blame] | 531 | default: |
| 532 | /* We cannot support masking based on protocol */ |
Jacob Keller | a346fb8 | 2017-04-05 07:50:53 -0400 | [diff] [blame] | 533 | dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n", |
| 534 | input->ip4_proto); |
| 535 | return -EINVAL; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 536 | } |
| 537 | break; |
| 538 | default: |
Jacob Keller | a346fb8 | 2017-04-05 07:50:53 -0400 | [diff] [blame] | 539 | dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n", |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 540 | input->flow_type); |
Jacob Keller | a346fb8 | 2017-04-05 07:50:53 -0400 | [diff] [blame] | 541 | return -EINVAL; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 542 | } |
| 543 | |
Jacob Keller | a158aea | 2017-02-09 23:44:27 -0800 | [diff] [blame] | 544 | /* The buffer allocated here will be normally be freed by |
| 545 | * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit |
| 546 | * completion. In the event of an error adding the buffer to the FDIR |
| 547 | * ring, it will immediately be freed. It may also be freed by |
| 548 | * i40e_clean_tx_ring() when closing the VSI. |
| 549 | */ |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 550 | return ret; |
| 551 | } |
| 552 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 553 | /** |
| 554 | * i40e_fd_handle_status - check the Programming Status for FD |
| 555 | * @rx_ring: the Rx ring for this descriptor |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 556 | * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 557 | * @prog_id: the id originally used for programming |
| 558 | * |
| 559 | * This is used to verify if the FD programming or invalidation |
| 560 | * requested by SW to the HW is successful or not and take actions accordingly. |
| 561 | **/ |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 562 | static void i40e_fd_handle_status(struct i40e_ring *rx_ring, |
| 563 | union i40e_rx_desc *rx_desc, u8 prog_id) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 564 | { |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 565 | struct i40e_pf *pf = rx_ring->vsi->back; |
| 566 | struct pci_dev *pdev = pf->pdev; |
| 567 | u32 fcnt_prog, fcnt_avail; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 568 | u32 error; |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 569 | u64 qw; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 570 | |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 571 | qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 572 | error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >> |
| 573 | I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT; |
| 574 | |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 575 | if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) { |
Carolyn Wyborny | 3487b6c | 2015-08-27 11:42:38 -0400 | [diff] [blame] | 576 | pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id); |
Anjali Singhai Jain | f7233c5 | 2014-07-09 07:46:16 +0000 | [diff] [blame] | 577 | if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) || |
| 578 | (I40E_DEBUG_FD & pf->hw.debug_mask)) |
| 579 | dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n", |
Carolyn Wyborny | 3487b6c | 2015-08-27 11:42:38 -0400 | [diff] [blame] | 580 | pf->fd_inv); |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 581 | |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 582 | /* Check if the programming error is for ATR. |
| 583 | * If so, auto disable ATR and set a state for |
| 584 | * flush in progress. Next time we come here if flush is in |
| 585 | * progress do nothing, once flush is complete the state will |
| 586 | * be cleared. |
| 587 | */ |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 588 | if (test_bit(__I40E_FD_FLUSH_REQUESTED, pf->state)) |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 589 | return; |
| 590 | |
Anjali Singhai Jain | 1e1be8f | 2014-07-10 08:03:26 +0000 | [diff] [blame] | 591 | pf->fd_add_err++; |
| 592 | /* store the current atr filter count */ |
| 593 | pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf); |
| 594 | |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 595 | if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) && |
Jacob Keller | 47994c1 | 2017-04-19 09:25:57 -0400 | [diff] [blame] | 596 | pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED) { |
| 597 | pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED; |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 598 | set_bit(__I40E_FD_FLUSH_REQUESTED, pf->state); |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 599 | } |
| 600 | |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 601 | /* filter programming failed most likely due to table full */ |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 602 | fcnt_prog = i40e_get_global_fd_count(pf); |
Anjali Singhai Jain | 1295738 | 2014-06-04 04:22:47 +0000 | [diff] [blame] | 603 | fcnt_avail = pf->fdir_pf_filter_count; |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 604 | /* If ATR is running fcnt_prog can quickly change, |
| 605 | * if we are very close to full, it makes sense to disable |
| 606 | * FD ATR/SB and then re-enable it when there is room. |
| 607 | */ |
| 608 | if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) { |
Anjali Singhai Jain | 1e1be8f | 2014-07-10 08:03:26 +0000 | [diff] [blame] | 609 | if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) && |
Jacob Keller | 47994c1 | 2017-04-19 09:25:57 -0400 | [diff] [blame] | 610 | !(pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED)) { |
| 611 | pf->flags |= I40E_FLAG_FD_SB_AUTO_DISABLED; |
Anjali Singhai Jain | 2e4875e | 2015-04-16 20:06:06 -0400 | [diff] [blame] | 612 | if (I40E_DEBUG_FD & pf->hw.debug_mask) |
| 613 | dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n"); |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 614 | } |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 615 | } |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 616 | } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) { |
Anjali Singhai Jain | 13c2884 | 2014-03-06 09:00:04 +0000 | [diff] [blame] | 617 | if (I40E_DEBUG_FD & pf->hw.debug_mask) |
Carolyn Wyborny | e99bdd3 | 2014-07-09 07:46:12 +0000 | [diff] [blame] | 618 | dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n", |
Anjali Singhai Jain | 13c2884 | 2014-03-06 09:00:04 +0000 | [diff] [blame] | 619 | rx_desc->wb.qword0.hi_dword.fd_id); |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 620 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 621 | } |
| 622 | |
| 623 | /** |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 624 | * i40e_unmap_and_free_tx_resource - Release a Tx buffer |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 625 | * @ring: the ring that owns the buffer |
| 626 | * @tx_buffer: the buffer to free |
| 627 | **/ |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 628 | static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring, |
| 629 | struct i40e_tx_buffer *tx_buffer) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 630 | { |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 631 | if (tx_buffer->skb) { |
Alexander Duyck | 64bfd68 | 2016-09-12 14:18:39 -0700 | [diff] [blame] | 632 | if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB) |
| 633 | kfree(tx_buffer->raw_buf); |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 634 | else if (ring_is_xdp(ring)) |
| 635 | page_frag_free(tx_buffer->raw_buf); |
Alexander Duyck | 64bfd68 | 2016-09-12 14:18:39 -0700 | [diff] [blame] | 636 | else |
| 637 | dev_kfree_skb_any(tx_buffer->skb); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 638 | if (dma_unmap_len(tx_buffer, len)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 639 | dma_unmap_single(ring->dev, |
Alexander Duyck | 35a1e2a | 2013-09-28 06:00:17 +0000 | [diff] [blame] | 640 | dma_unmap_addr(tx_buffer, dma), |
| 641 | dma_unmap_len(tx_buffer, len), |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 642 | DMA_TO_DEVICE); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 643 | } else if (dma_unmap_len(tx_buffer, len)) { |
| 644 | dma_unmap_page(ring->dev, |
| 645 | dma_unmap_addr(tx_buffer, dma), |
| 646 | dma_unmap_len(tx_buffer, len), |
| 647 | DMA_TO_DEVICE); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 648 | } |
Kiran Patil | a42e7a3 | 2015-11-06 15:26:03 -0800 | [diff] [blame] | 649 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 650 | tx_buffer->next_to_watch = NULL; |
| 651 | tx_buffer->skb = NULL; |
Alexander Duyck | 35a1e2a | 2013-09-28 06:00:17 +0000 | [diff] [blame] | 652 | dma_unmap_len_set(tx_buffer, len, 0); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 653 | /* tx_buffer must be completely set up in the transmit path */ |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 654 | } |
| 655 | |
| 656 | /** |
| 657 | * i40e_clean_tx_ring - Free any empty Tx buffers |
| 658 | * @tx_ring: ring to be cleaned |
| 659 | **/ |
| 660 | void i40e_clean_tx_ring(struct i40e_ring *tx_ring) |
| 661 | { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 662 | unsigned long bi_size; |
| 663 | u16 i; |
| 664 | |
| 665 | /* ring already cleared, nothing to do */ |
| 666 | if (!tx_ring->tx_bi) |
| 667 | return; |
| 668 | |
| 669 | /* Free all the Tx ring sk_buffs */ |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 670 | for (i = 0; i < tx_ring->count; i++) |
| 671 | i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 672 | |
| 673 | bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count; |
| 674 | memset(tx_ring->tx_bi, 0, bi_size); |
| 675 | |
| 676 | /* Zero out the descriptor ring */ |
| 677 | memset(tx_ring->desc, 0, tx_ring->size); |
| 678 | |
| 679 | tx_ring->next_to_use = 0; |
| 680 | tx_ring->next_to_clean = 0; |
Alexander Duyck | 7070ce0 | 2013-09-28 06:00:37 +0000 | [diff] [blame] | 681 | |
| 682 | if (!tx_ring->netdev) |
| 683 | return; |
| 684 | |
| 685 | /* cleanup Tx queue statistics */ |
Alexander Duyck | e486bdf | 2016-09-12 14:18:40 -0700 | [diff] [blame] | 686 | netdev_tx_reset_queue(txring_txq(tx_ring)); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 687 | } |
| 688 | |
| 689 | /** |
| 690 | * i40e_free_tx_resources - Free Tx resources per queue |
| 691 | * @tx_ring: Tx descriptor ring for a specific queue |
| 692 | * |
| 693 | * Free all transmit software resources |
| 694 | **/ |
| 695 | void i40e_free_tx_resources(struct i40e_ring *tx_ring) |
| 696 | { |
| 697 | i40e_clean_tx_ring(tx_ring); |
| 698 | kfree(tx_ring->tx_bi); |
| 699 | tx_ring->tx_bi = NULL; |
| 700 | |
| 701 | if (tx_ring->desc) { |
| 702 | dma_free_coherent(tx_ring->dev, tx_ring->size, |
| 703 | tx_ring->desc, tx_ring->dma); |
| 704 | tx_ring->desc = NULL; |
| 705 | } |
| 706 | } |
| 707 | |
Jesse Brandeburg | a68de58 | 2015-02-24 05:26:03 +0000 | [diff] [blame] | 708 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 709 | * i40e_get_tx_pending - how many tx descriptors not processed |
| 710 | * @tx_ring: the ring of descriptors |
Alan Brady | 04d41051 | 2018-02-12 09:16:59 -0500 | [diff] [blame^] | 711 | * @in_sw: use SW variables |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 712 | * |
| 713 | * Since there is no access to the ring head register |
| 714 | * in XL710, we need to use our local copies |
| 715 | **/ |
Alan Brady | 04d41051 | 2018-02-12 09:16:59 -0500 | [diff] [blame^] | 716 | u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 717 | { |
Jesse Brandeburg | a68de58 | 2015-02-24 05:26:03 +0000 | [diff] [blame] | 718 | u32 head, tail; |
| 719 | |
Alan Brady | 04d41051 | 2018-02-12 09:16:59 -0500 | [diff] [blame^] | 720 | if (!in_sw) { |
| 721 | head = i40e_get_head(ring); |
| 722 | tail = readl(ring->tail); |
| 723 | } else { |
| 724 | head = ring->next_to_clean; |
| 725 | tail = ring->next_to_use; |
| 726 | } |
Jesse Brandeburg | a68de58 | 2015-02-24 05:26:03 +0000 | [diff] [blame] | 727 | |
| 728 | if (head != tail) |
| 729 | return (head < tail) ? |
| 730 | tail - head : (tail + ring->count - head); |
| 731 | |
| 732 | return 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 733 | } |
| 734 | |
Sudheer Mogilappagari | 07d4419 | 2017-12-18 05:17:25 -0500 | [diff] [blame] | 735 | /** |
| 736 | * i40e_detect_recover_hung - Function to detect and recover hung_queues |
| 737 | * @vsi: pointer to vsi struct with tx queues |
| 738 | * |
| 739 | * VSI has netdev and netdev has TX queues. This function is to check each of |
| 740 | * those TX queues if they are hung, trigger recovery by issuing SW interrupt. |
| 741 | **/ |
| 742 | void i40e_detect_recover_hung(struct i40e_vsi *vsi) |
| 743 | { |
| 744 | struct i40e_ring *tx_ring = NULL; |
| 745 | struct net_device *netdev; |
| 746 | unsigned int i; |
| 747 | int packets; |
| 748 | |
| 749 | if (!vsi) |
| 750 | return; |
| 751 | |
| 752 | if (test_bit(__I40E_VSI_DOWN, vsi->state)) |
| 753 | return; |
| 754 | |
| 755 | netdev = vsi->netdev; |
| 756 | if (!netdev) |
| 757 | return; |
| 758 | |
| 759 | if (!netif_carrier_ok(netdev)) |
| 760 | return; |
| 761 | |
| 762 | for (i = 0; i < vsi->num_queue_pairs; i++) { |
| 763 | tx_ring = vsi->tx_rings[i]; |
| 764 | if (tx_ring && tx_ring->desc) { |
| 765 | /* If packet counter has not changed the queue is |
| 766 | * likely stalled, so force an interrupt for this |
| 767 | * queue. |
| 768 | * |
| 769 | * prev_pkt_ctr would be negative if there was no |
| 770 | * pending work. |
| 771 | */ |
| 772 | packets = tx_ring->stats.packets & INT_MAX; |
| 773 | if (tx_ring->tx_stats.prev_pkt_ctr == packets) { |
| 774 | i40e_force_wb(vsi, tx_ring->q_vector); |
| 775 | continue; |
| 776 | } |
| 777 | |
| 778 | /* Memory barrier between read of packet count and call |
| 779 | * to i40e_get_tx_pending() |
| 780 | */ |
| 781 | smp_rmb(); |
| 782 | tx_ring->tx_stats.prev_pkt_ctr = |
Alan Brady | 04d41051 | 2018-02-12 09:16:59 -0500 | [diff] [blame^] | 783 | i40e_get_tx_pending(tx_ring, true) ? packets : -1; |
Sudheer Mogilappagari | 07d4419 | 2017-12-18 05:17:25 -0500 | [diff] [blame] | 784 | } |
| 785 | } |
| 786 | } |
| 787 | |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 788 | #define WB_STRIDE 4 |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 789 | |
Jesse Brandeburg | 1943d8b | 2014-02-14 02:14:40 +0000 | [diff] [blame] | 790 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 791 | * i40e_clean_tx_irq - Reclaim resources after transmit completes |
Alexander Duyck | a619afe | 2016-03-07 09:30:03 -0800 | [diff] [blame] | 792 | * @vsi: the VSI we care about |
| 793 | * @tx_ring: Tx ring to clean |
| 794 | * @napi_budget: Used to determine if we are in netpoll |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 795 | * |
| 796 | * Returns true if there's any budget left (e.g. the clean is finished) |
| 797 | **/ |
Alexander Duyck | a619afe | 2016-03-07 09:30:03 -0800 | [diff] [blame] | 798 | static bool i40e_clean_tx_irq(struct i40e_vsi *vsi, |
| 799 | struct i40e_ring *tx_ring, int napi_budget) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 800 | { |
| 801 | u16 i = tx_ring->next_to_clean; |
| 802 | struct i40e_tx_buffer *tx_buf; |
Jesse Brandeburg | 1943d8b | 2014-02-14 02:14:40 +0000 | [diff] [blame] | 803 | struct i40e_tx_desc *tx_head; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 804 | struct i40e_tx_desc *tx_desc; |
Alexander Duyck | a619afe | 2016-03-07 09:30:03 -0800 | [diff] [blame] | 805 | unsigned int total_bytes = 0, total_packets = 0; |
| 806 | unsigned int budget = vsi->work_limit; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 807 | |
| 808 | tx_buf = &tx_ring->tx_bi[i]; |
| 809 | tx_desc = I40E_TX_DESC(tx_ring, i); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 810 | i -= tx_ring->count; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 811 | |
Jesse Brandeburg | 1943d8b | 2014-02-14 02:14:40 +0000 | [diff] [blame] | 812 | tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring)); |
| 813 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 814 | do { |
| 815 | struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 816 | |
| 817 | /* if next_to_watch is not set then there is no work pending */ |
| 818 | if (!eop_desc) |
| 819 | break; |
| 820 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 821 | /* prevent any other reads prior to eop_desc */ |
Brian King | 52c6912 | 2017-11-17 11:05:44 -0600 | [diff] [blame] | 822 | smp_rmb(); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 823 | |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 824 | i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf); |
Jesse Brandeburg | 1943d8b | 2014-02-14 02:14:40 +0000 | [diff] [blame] | 825 | /* we have caught up to head, no work left to do */ |
| 826 | if (tx_head == tx_desc) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 827 | break; |
| 828 | |
Alexander Duyck | c304fda | 2013-09-28 06:00:12 +0000 | [diff] [blame] | 829 | /* clear next_to_watch to prevent false hangs */ |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 830 | tx_buf->next_to_watch = NULL; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 831 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 832 | /* update the statistics for this packet */ |
| 833 | total_bytes += tx_buf->bytecount; |
| 834 | total_packets += tx_buf->gso_segs; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 835 | |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 836 | /* free the skb/XDP data */ |
| 837 | if (ring_is_xdp(tx_ring)) |
| 838 | page_frag_free(tx_buf->raw_buf); |
| 839 | else |
| 840 | napi_consume_skb(tx_buf->skb, napi_budget); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 841 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 842 | /* unmap skb header data */ |
| 843 | dma_unmap_single(tx_ring->dev, |
| 844 | dma_unmap_addr(tx_buf, dma), |
| 845 | dma_unmap_len(tx_buf, len), |
| 846 | DMA_TO_DEVICE); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 847 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 848 | /* clear tx_buffer data */ |
| 849 | tx_buf->skb = NULL; |
| 850 | dma_unmap_len_set(tx_buf, len, 0); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 851 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 852 | /* unmap remaining buffers */ |
| 853 | while (tx_desc != eop_desc) { |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 854 | i40e_trace(clean_tx_irq_unmap, |
| 855 | tx_ring, tx_desc, tx_buf); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 856 | |
| 857 | tx_buf++; |
| 858 | tx_desc++; |
| 859 | i++; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 860 | if (unlikely(!i)) { |
| 861 | i -= tx_ring->count; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 862 | tx_buf = tx_ring->tx_bi; |
| 863 | tx_desc = I40E_TX_DESC(tx_ring, 0); |
| 864 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 865 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 866 | /* unmap any remaining paged data */ |
| 867 | if (dma_unmap_len(tx_buf, len)) { |
| 868 | dma_unmap_page(tx_ring->dev, |
| 869 | dma_unmap_addr(tx_buf, dma), |
| 870 | dma_unmap_len(tx_buf, len), |
| 871 | DMA_TO_DEVICE); |
| 872 | dma_unmap_len_set(tx_buf, len, 0); |
| 873 | } |
| 874 | } |
| 875 | |
| 876 | /* move us one more past the eop_desc for start of next pkt */ |
| 877 | tx_buf++; |
| 878 | tx_desc++; |
| 879 | i++; |
| 880 | if (unlikely(!i)) { |
| 881 | i -= tx_ring->count; |
| 882 | tx_buf = tx_ring->tx_bi; |
| 883 | tx_desc = I40E_TX_DESC(tx_ring, 0); |
| 884 | } |
| 885 | |
Jesse Brandeburg | 016890b | 2015-02-27 09:15:31 +0000 | [diff] [blame] | 886 | prefetch(tx_desc); |
| 887 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 888 | /* update budget accounting */ |
| 889 | budget--; |
| 890 | } while (likely(budget)); |
| 891 | |
| 892 | i += tx_ring->count; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 893 | tx_ring->next_to_clean = i; |
Alexander Duyck | 980e9b1 | 2013-09-28 06:01:03 +0000 | [diff] [blame] | 894 | u64_stats_update_begin(&tx_ring->syncp); |
Alexander Duyck | a114d0a | 2013-09-28 06:00:43 +0000 | [diff] [blame] | 895 | tx_ring->stats.bytes += total_bytes; |
| 896 | tx_ring->stats.packets += total_packets; |
Alexander Duyck | 980e9b1 | 2013-09-28 06:01:03 +0000 | [diff] [blame] | 897 | u64_stats_update_end(&tx_ring->syncp); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 898 | tx_ring->q_vector->tx.total_bytes += total_bytes; |
| 899 | tx_ring->q_vector->tx.total_packets += total_packets; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 900 | |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 901 | if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) { |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 902 | /* check to see if there are < 4 descriptors |
| 903 | * waiting to be written back, then kick the hardware to force |
| 904 | * them to be written back in case we stay in NAPI. |
| 905 | * In this mode on X722 we do not enable Interrupt. |
| 906 | */ |
Alan Brady | 04d41051 | 2018-02-12 09:16:59 -0500 | [diff] [blame^] | 907 | unsigned int j = i40e_get_tx_pending(tx_ring, false); |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 908 | |
| 909 | if (budget && |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 910 | ((j / WB_STRIDE) == 0) && (j > 0) && |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 911 | !test_bit(__I40E_VSI_DOWN, vsi->state) && |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 912 | (I40E_DESC_UNUSED(tx_ring) != tx_ring->count)) |
| 913 | tx_ring->arm_wb = true; |
| 914 | } |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 915 | |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 916 | if (ring_is_xdp(tx_ring)) |
| 917 | return !!budget; |
| 918 | |
Alexander Duyck | e486bdf | 2016-09-12 14:18:40 -0700 | [diff] [blame] | 919 | /* notify netdev of completed buffers */ |
| 920 | netdev_tx_completed_queue(txring_txq(tx_ring), |
Alexander Duyck | 7070ce0 | 2013-09-28 06:00:37 +0000 | [diff] [blame] | 921 | total_packets, total_bytes); |
| 922 | |
Jesse Brandeburg | b85c94b | 2017-06-20 15:16:59 -0700 | [diff] [blame] | 923 | #define TX_WAKE_THRESHOLD ((s16)(DESC_NEEDED * 2)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 924 | if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) && |
| 925 | (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) { |
| 926 | /* Make sure that anybody stopping the queue after this |
| 927 | * sees the new next_to_clean. |
| 928 | */ |
| 929 | smp_mb(); |
| 930 | if (__netif_subqueue_stopped(tx_ring->netdev, |
| 931 | tx_ring->queue_index) && |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 932 | !test_bit(__I40E_VSI_DOWN, vsi->state)) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 933 | netif_wake_subqueue(tx_ring->netdev, |
| 934 | tx_ring->queue_index); |
| 935 | ++tx_ring->tx_stats.restart_queue; |
| 936 | } |
| 937 | } |
| 938 | |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 939 | return !!budget; |
| 940 | } |
| 941 | |
| 942 | /** |
Anjali Singhai Jain | ecc6a23 | 2016-01-13 16:51:43 -0800 | [diff] [blame] | 943 | * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled |
| 944 | * @vsi: the VSI we care about |
| 945 | * @q_vector: the vector on which to enable writeback |
| 946 | * |
| 947 | **/ |
| 948 | static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi, |
| 949 | struct i40e_q_vector *q_vector) |
| 950 | { |
| 951 | u16 flags = q_vector->tx.ring[0].flags; |
| 952 | u32 val; |
| 953 | |
| 954 | if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR)) |
| 955 | return; |
| 956 | |
| 957 | if (q_vector->arm_wb_state) |
| 958 | return; |
| 959 | |
| 960 | if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) { |
| 961 | val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK | |
| 962 | I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */ |
| 963 | |
| 964 | wr32(&vsi->back->hw, |
Alexander Duyck | a3f9fb5 | 2017-12-29 08:48:53 -0500 | [diff] [blame] | 965 | I40E_PFINT_DYN_CTLN(q_vector->reg_idx), |
Anjali Singhai Jain | ecc6a23 | 2016-01-13 16:51:43 -0800 | [diff] [blame] | 966 | val); |
| 967 | } else { |
| 968 | val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK | |
| 969 | I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */ |
| 970 | |
| 971 | wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val); |
| 972 | } |
| 973 | q_vector->arm_wb_state = true; |
| 974 | } |
| 975 | |
| 976 | /** |
| 977 | * i40e_force_wb - Issue SW Interrupt so HW does a wb |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 978 | * @vsi: the VSI we care about |
| 979 | * @q_vector: the vector on which to force writeback |
| 980 | * |
| 981 | **/ |
Kiran Patil | b03a8c1 | 2015-09-24 18:13:15 -0400 | [diff] [blame] | 982 | void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector) |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 983 | { |
Anjali Singhai Jain | ecc6a23 | 2016-01-13 16:51:43 -0800 | [diff] [blame] | 984 | if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) { |
Anjali Singhai Jain | 8e0764b | 2015-06-05 12:20:30 -0400 | [diff] [blame] | 985 | u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK | |
| 986 | I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */ |
| 987 | I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK | |
| 988 | I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK; |
| 989 | /* allow 00 to be written to the index */ |
| 990 | |
| 991 | wr32(&vsi->back->hw, |
Alexander Duyck | a3f9fb5 | 2017-12-29 08:48:53 -0500 | [diff] [blame] | 992 | I40E_PFINT_DYN_CTLN(q_vector->reg_idx), val); |
Anjali Singhai Jain | 8e0764b | 2015-06-05 12:20:30 -0400 | [diff] [blame] | 993 | } else { |
| 994 | u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK | |
| 995 | I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */ |
| 996 | I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK | |
| 997 | I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK; |
| 998 | /* allow 00 to be written to the index */ |
| 999 | |
| 1000 | wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val); |
| 1001 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1002 | } |
| 1003 | |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1004 | static inline bool i40e_container_is_rx(struct i40e_q_vector *q_vector, |
| 1005 | struct i40e_ring_container *rc) |
| 1006 | { |
| 1007 | return &q_vector->rx == rc; |
| 1008 | } |
| 1009 | |
| 1010 | static inline unsigned int i40e_itr_divisor(struct i40e_q_vector *q_vector) |
| 1011 | { |
| 1012 | unsigned int divisor; |
| 1013 | |
| 1014 | switch (q_vector->vsi->back->hw.phy.link_info.link_speed) { |
| 1015 | case I40E_LINK_SPEED_40GB: |
| 1016 | divisor = I40E_ITR_ADAPTIVE_MIN_INC * 1024; |
| 1017 | break; |
| 1018 | case I40E_LINK_SPEED_25GB: |
| 1019 | case I40E_LINK_SPEED_20GB: |
| 1020 | divisor = I40E_ITR_ADAPTIVE_MIN_INC * 512; |
| 1021 | break; |
| 1022 | default: |
| 1023 | case I40E_LINK_SPEED_10GB: |
| 1024 | divisor = I40E_ITR_ADAPTIVE_MIN_INC * 256; |
| 1025 | break; |
| 1026 | case I40E_LINK_SPEED_1GB: |
| 1027 | case I40E_LINK_SPEED_100MB: |
| 1028 | divisor = I40E_ITR_ADAPTIVE_MIN_INC * 32; |
| 1029 | break; |
| 1030 | } |
| 1031 | |
| 1032 | return divisor; |
| 1033 | } |
| 1034 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1035 | /** |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1036 | * i40e_update_itr - update the dynamic ITR value based on statistics |
| 1037 | * @q_vector: structure containing interrupt and ring information |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1038 | * @rc: structure containing ring performance data |
| 1039 | * |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1040 | * Stores a new ITR value based on packets and byte |
| 1041 | * counts during the last interrupt. The advantage of per interrupt |
| 1042 | * computation is faster updates and more accurate ITR for the current |
| 1043 | * traffic pattern. Constants in this function were computed |
| 1044 | * based on theoretical maximum wire speed and thresholds were set based |
| 1045 | * on testing data as well as attempting to minimize response time |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1046 | * while increasing bulk throughput. |
| 1047 | **/ |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1048 | static void i40e_update_itr(struct i40e_q_vector *q_vector, |
| 1049 | struct i40e_ring_container *rc) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1050 | { |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1051 | unsigned int avg_wire_size, packets, bytes, itr; |
| 1052 | unsigned long next_update = jiffies; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1053 | |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1054 | /* If we don't have any rings just leave ourselves set for maximum |
| 1055 | * possible latency so we take ourselves out of the equation. |
| 1056 | */ |
Alexander Duyck | 71dc371 | 2017-12-29 08:49:53 -0500 | [diff] [blame] | 1057 | if (!rc->ring || !ITR_IS_DYNAMIC(rc->ring->itr_setting)) |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1058 | return; |
Alexander Duyck | 71dc371 | 2017-12-29 08:49:53 -0500 | [diff] [blame] | 1059 | |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1060 | /* For Rx we want to push the delay up and default to low latency. |
| 1061 | * for Tx we want to pull the delay down and default to high latency. |
Jacob Keller | 742c987 | 2017-07-14 09:10:13 -0400 | [diff] [blame] | 1062 | */ |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1063 | itr = i40e_container_is_rx(q_vector, rc) ? |
| 1064 | I40E_ITR_ADAPTIVE_MIN_USECS | I40E_ITR_ADAPTIVE_LATENCY : |
| 1065 | I40E_ITR_ADAPTIVE_MAX_USECS | I40E_ITR_ADAPTIVE_LATENCY; |
| 1066 | |
| 1067 | /* If we didn't update within up to 1 - 2 jiffies we can assume |
| 1068 | * that either packets are coming in so slow there hasn't been |
| 1069 | * any work, or that there is so much work that NAPI is dealing |
| 1070 | * with interrupt moderation and we don't need to do anything. |
| 1071 | */ |
| 1072 | if (time_after(next_update, rc->next_update)) |
| 1073 | goto clear_counts; |
| 1074 | |
| 1075 | /* If itr_countdown is set it means we programmed an ITR within |
| 1076 | * the last 4 interrupt cycles. This has a side effect of us |
| 1077 | * potentially firing an early interrupt. In order to work around |
| 1078 | * this we need to throw out any data received for a few |
| 1079 | * interrupts following the update. |
| 1080 | */ |
| 1081 | if (q_vector->itr_countdown) { |
| 1082 | itr = rc->target_itr; |
| 1083 | goto clear_counts; |
Jacob Keller | 742c987 | 2017-07-14 09:10:13 -0400 | [diff] [blame] | 1084 | } |
| 1085 | |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1086 | packets = rc->total_packets; |
| 1087 | bytes = rc->total_bytes; |
| 1088 | |
| 1089 | if (i40e_container_is_rx(q_vector, rc)) { |
| 1090 | /* If Rx there are 1 to 4 packets and bytes are less than |
| 1091 | * 9000 assume insufficient data to use bulk rate limiting |
| 1092 | * approach unless Tx is already in bulk rate limiting. We |
| 1093 | * are likely latency driven. |
| 1094 | */ |
| 1095 | if (packets && packets < 4 && bytes < 9000 && |
| 1096 | (q_vector->tx.target_itr & I40E_ITR_ADAPTIVE_LATENCY)) { |
| 1097 | itr = I40E_ITR_ADAPTIVE_LATENCY; |
| 1098 | goto adjust_by_size; |
| 1099 | } |
| 1100 | } else if (packets < 4) { |
| 1101 | /* If we have Tx and Rx ITR maxed and Tx ITR is running in |
| 1102 | * bulk mode and we are receiving 4 or fewer packets just |
| 1103 | * reset the ITR_ADAPTIVE_LATENCY bit for latency mode so |
| 1104 | * that the Rx can relax. |
| 1105 | */ |
| 1106 | if (rc->target_itr == I40E_ITR_ADAPTIVE_MAX_USECS && |
| 1107 | (q_vector->rx.target_itr & I40E_ITR_MASK) == |
| 1108 | I40E_ITR_ADAPTIVE_MAX_USECS) |
| 1109 | goto clear_counts; |
| 1110 | } else if (packets > 32) { |
| 1111 | /* If we have processed over 32 packets in a single interrupt |
| 1112 | * for Tx assume we need to switch over to "bulk" mode. |
| 1113 | */ |
| 1114 | rc->target_itr &= ~I40E_ITR_ADAPTIVE_LATENCY; |
| 1115 | } |
| 1116 | |
| 1117 | /* We have no packets to actually measure against. This means |
| 1118 | * either one of the other queues on this vector is active or |
| 1119 | * we are a Tx queue doing TSO with too high of an interrupt rate. |
Jesse Brandeburg | 51cc6d9 | 2015-09-28 14:16:52 -0400 | [diff] [blame] | 1120 | * |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1121 | * Between 4 and 56 we can assume that our current interrupt delay |
| 1122 | * is only slightly too low. As such we should increase it by a small |
| 1123 | * fixed amount. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1124 | */ |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1125 | if (packets < 56) { |
| 1126 | itr = rc->target_itr + I40E_ITR_ADAPTIVE_MIN_INC; |
| 1127 | if ((itr & I40E_ITR_MASK) > I40E_ITR_ADAPTIVE_MAX_USECS) { |
| 1128 | itr &= I40E_ITR_ADAPTIVE_LATENCY; |
| 1129 | itr += I40E_ITR_ADAPTIVE_MAX_USECS; |
| 1130 | } |
| 1131 | goto clear_counts; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1132 | } |
Jesse Brandeburg | c56625d | 2015-09-28 14:16:53 -0400 | [diff] [blame] | 1133 | |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1134 | if (packets <= 256) { |
| 1135 | itr = min(q_vector->tx.current_itr, q_vector->rx.current_itr); |
| 1136 | itr &= I40E_ITR_MASK; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1137 | |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1138 | /* Between 56 and 112 is our "goldilocks" zone where we are |
| 1139 | * working out "just right". Just report that our current |
| 1140 | * ITR is good for us. |
| 1141 | */ |
| 1142 | if (packets <= 112) |
| 1143 | goto clear_counts; |
| 1144 | |
| 1145 | /* If packet count is 128 or greater we are likely looking |
| 1146 | * at a slight overrun of the delay we want. Try halving |
| 1147 | * our delay to see if that will cut the number of packets |
| 1148 | * in half per interrupt. |
| 1149 | */ |
| 1150 | itr /= 2; |
| 1151 | itr &= I40E_ITR_MASK; |
| 1152 | if (itr < I40E_ITR_ADAPTIVE_MIN_USECS) |
| 1153 | itr = I40E_ITR_ADAPTIVE_MIN_USECS; |
| 1154 | |
| 1155 | goto clear_counts; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1156 | } |
| 1157 | |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 1158 | /* The paths below assume we are dealing with a bulk ITR since |
| 1159 | * number of packets is greater than 256. We are just going to have |
| 1160 | * to compute a value and try to bring the count under control, |
| 1161 | * though for smaller packet sizes there isn't much we can do as |
| 1162 | * NAPI polling will likely be kicking in sooner rather than later. |
| 1163 | */ |
| 1164 | itr = I40E_ITR_ADAPTIVE_BULK; |
| 1165 | |
| 1166 | adjust_by_size: |
| 1167 | /* If packet counts are 256 or greater we can assume we have a gross |
| 1168 | * overestimation of what the rate should be. Instead of trying to fine |
| 1169 | * tune it just use the formula below to try and dial in an exact value |
| 1170 | * give the current packet size of the frame. |
| 1171 | */ |
| 1172 | avg_wire_size = bytes / packets; |
| 1173 | |
| 1174 | /* The following is a crude approximation of: |
| 1175 | * wmem_default / (size + overhead) = desired_pkts_per_int |
| 1176 | * rate / bits_per_byte / (size + ethernet overhead) = pkt_rate |
| 1177 | * (desired_pkt_rate / pkt_rate) * usecs_per_sec = ITR value |
| 1178 | * |
| 1179 | * Assuming wmem_default is 212992 and overhead is 640 bytes per |
| 1180 | * packet, (256 skb, 64 headroom, 320 shared info), we can reduce the |
| 1181 | * formula down to |
| 1182 | * |
| 1183 | * (170 * (size + 24)) / (size + 640) = ITR |
| 1184 | * |
| 1185 | * We first do some math on the packet size and then finally bitshift |
| 1186 | * by 8 after rounding up. We also have to account for PCIe link speed |
| 1187 | * difference as ITR scales based on this. |
| 1188 | */ |
| 1189 | if (avg_wire_size <= 60) { |
| 1190 | /* Start at 250k ints/sec */ |
| 1191 | avg_wire_size = 4096; |
| 1192 | } else if (avg_wire_size <= 380) { |
| 1193 | /* 250K ints/sec to 60K ints/sec */ |
| 1194 | avg_wire_size *= 40; |
| 1195 | avg_wire_size += 1696; |
| 1196 | } else if (avg_wire_size <= 1084) { |
| 1197 | /* 60K ints/sec to 36K ints/sec */ |
| 1198 | avg_wire_size *= 15; |
| 1199 | avg_wire_size += 11452; |
| 1200 | } else if (avg_wire_size <= 1980) { |
| 1201 | /* 36K ints/sec to 30K ints/sec */ |
| 1202 | avg_wire_size *= 5; |
| 1203 | avg_wire_size += 22420; |
| 1204 | } else { |
| 1205 | /* plateau at a limit of 30K ints/sec */ |
| 1206 | avg_wire_size = 32256; |
| 1207 | } |
| 1208 | |
| 1209 | /* If we are in low latency mode halve our delay which doubles the |
| 1210 | * rate to somewhere between 100K to 16K ints/sec |
| 1211 | */ |
| 1212 | if (itr & I40E_ITR_ADAPTIVE_LATENCY) |
| 1213 | avg_wire_size /= 2; |
| 1214 | |
| 1215 | /* Resultant value is 256 times larger than it needs to be. This |
| 1216 | * gives us room to adjust the value as needed to either increase |
| 1217 | * or decrease the value based on link speeds of 10G, 2.5G, 1G, etc. |
| 1218 | * |
| 1219 | * Use addition as we have already recorded the new latency flag |
| 1220 | * for the ITR value. |
| 1221 | */ |
| 1222 | itr += DIV_ROUND_UP(avg_wire_size, i40e_itr_divisor(q_vector)) * |
| 1223 | I40E_ITR_ADAPTIVE_MIN_INC; |
| 1224 | |
| 1225 | if ((itr & I40E_ITR_MASK) > I40E_ITR_ADAPTIVE_MAX_USECS) { |
| 1226 | itr &= I40E_ITR_ADAPTIVE_LATENCY; |
| 1227 | itr += I40E_ITR_ADAPTIVE_MAX_USECS; |
| 1228 | } |
| 1229 | |
| 1230 | clear_counts: |
| 1231 | /* write back value */ |
| 1232 | rc->target_itr = itr; |
| 1233 | |
| 1234 | /* next update should occur within next jiffy */ |
| 1235 | rc->next_update = next_update + 1; |
| 1236 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1237 | rc->total_bytes = 0; |
| 1238 | rc->total_packets = 0; |
| 1239 | } |
| 1240 | |
| 1241 | /** |
Alexander Duyck | 2b9478f | 2017-10-04 08:44:43 -0700 | [diff] [blame] | 1242 | * i40e_reuse_rx_page - page flip buffer and store it back on the ring |
| 1243 | * @rx_ring: rx descriptor ring to store buffers on |
| 1244 | * @old_buff: donor buffer to have page reused |
| 1245 | * |
| 1246 | * Synchronizes page for reuse by the adapter |
| 1247 | **/ |
| 1248 | static void i40e_reuse_rx_page(struct i40e_ring *rx_ring, |
| 1249 | struct i40e_rx_buffer *old_buff) |
| 1250 | { |
| 1251 | struct i40e_rx_buffer *new_buff; |
| 1252 | u16 nta = rx_ring->next_to_alloc; |
| 1253 | |
| 1254 | new_buff = &rx_ring->rx_bi[nta]; |
| 1255 | |
| 1256 | /* update, and store next to alloc */ |
| 1257 | nta++; |
| 1258 | rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0; |
| 1259 | |
| 1260 | /* transfer page from old buffer to new buffer */ |
| 1261 | new_buff->dma = old_buff->dma; |
| 1262 | new_buff->page = old_buff->page; |
| 1263 | new_buff->page_offset = old_buff->page_offset; |
| 1264 | new_buff->pagecnt_bias = old_buff->pagecnt_bias; |
| 1265 | } |
| 1266 | |
| 1267 | /** |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 1268 | * i40e_rx_is_programming_status - check for programming status descriptor |
| 1269 | * @qw: qword representing status_error_len in CPU ordering |
| 1270 | * |
| 1271 | * The value of in the descriptor length field indicate if this |
| 1272 | * is a programming status descriptor for flow director or FCoE |
| 1273 | * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise |
| 1274 | * it is a packet descriptor. |
| 1275 | **/ |
| 1276 | static inline bool i40e_rx_is_programming_status(u64 qw) |
| 1277 | { |
| 1278 | /* The Rx filter programming status and SPH bit occupy the same |
| 1279 | * spot in the descriptor. Since we don't support packet split we |
| 1280 | * can just reuse the bit as an indication that this is a |
| 1281 | * programming status descriptor. |
| 1282 | */ |
| 1283 | return qw & I40E_RXD_QW1_LENGTH_SPH_MASK; |
| 1284 | } |
| 1285 | |
| 1286 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1287 | * i40e_clean_programming_status - clean the programming status descriptor |
| 1288 | * @rx_ring: the rx ring that has this descriptor |
| 1289 | * @rx_desc: the rx descriptor written back by HW |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 1290 | * @qw: qword representing status_error_len in CPU ordering |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1291 | * |
| 1292 | * Flow director should handle FD_FILTER_STATUS to check its filter programming |
| 1293 | * status being successful or not and take actions accordingly. FCoE should |
| 1294 | * handle its context/filter programming/invalidation status and take actions. |
| 1295 | * |
| 1296 | **/ |
| 1297 | static void i40e_clean_programming_status(struct i40e_ring *rx_ring, |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 1298 | union i40e_rx_desc *rx_desc, |
| 1299 | u64 qw) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1300 | { |
Alexander Duyck | 2b9478f | 2017-10-04 08:44:43 -0700 | [diff] [blame] | 1301 | struct i40e_rx_buffer *rx_buffer; |
| 1302 | u32 ntc = rx_ring->next_to_clean; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1303 | u8 id; |
| 1304 | |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 1305 | /* fetch, update, and store next to clean */ |
Alexander Duyck | 2b9478f | 2017-10-04 08:44:43 -0700 | [diff] [blame] | 1306 | rx_buffer = &rx_ring->rx_bi[ntc++]; |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 1307 | ntc = (ntc < rx_ring->count) ? ntc : 0; |
| 1308 | rx_ring->next_to_clean = ntc; |
| 1309 | |
| 1310 | prefetch(I40E_RX_DESC(rx_ring, ntc)); |
| 1311 | |
Alexander Duyck | 2b9478f | 2017-10-04 08:44:43 -0700 | [diff] [blame] | 1312 | /* place unused page back on the ring */ |
| 1313 | i40e_reuse_rx_page(rx_ring, rx_buffer); |
| 1314 | rx_ring->rx_stats.page_reuse_count++; |
| 1315 | |
| 1316 | /* clear contents of buffer_info */ |
| 1317 | rx_buffer->page = NULL; |
| 1318 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1319 | id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >> |
| 1320 | I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT; |
| 1321 | |
| 1322 | if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS) |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 1323 | i40e_fd_handle_status(rx_ring, rx_desc, id); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1324 | } |
| 1325 | |
| 1326 | /** |
| 1327 | * i40e_setup_tx_descriptors - Allocate the Tx descriptors |
| 1328 | * @tx_ring: the tx ring to set up |
| 1329 | * |
| 1330 | * Return 0 on success, negative on error |
| 1331 | **/ |
| 1332 | int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring) |
| 1333 | { |
| 1334 | struct device *dev = tx_ring->dev; |
| 1335 | int bi_size; |
| 1336 | |
| 1337 | if (!dev) |
| 1338 | return -ENOMEM; |
| 1339 | |
Jesse Brandeburg | e908f81 | 2015-07-23 16:54:42 -0400 | [diff] [blame] | 1340 | /* warn if we are about to overwrite the pointer */ |
| 1341 | WARN_ON(tx_ring->tx_bi); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1342 | bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count; |
| 1343 | tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL); |
| 1344 | if (!tx_ring->tx_bi) |
| 1345 | goto err; |
| 1346 | |
Florian Fainelli | 7d6d067 | 2017-08-01 12:11:07 -0700 | [diff] [blame] | 1347 | u64_stats_init(&tx_ring->syncp); |
| 1348 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1349 | /* round up to nearest 4K */ |
| 1350 | tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc); |
Jesse Brandeburg | 1943d8b | 2014-02-14 02:14:40 +0000 | [diff] [blame] | 1351 | /* add u32 for head writeback, align after this takes care of |
| 1352 | * guaranteeing this is at least one cache line in size |
| 1353 | */ |
| 1354 | tx_ring->size += sizeof(u32); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1355 | tx_ring->size = ALIGN(tx_ring->size, 4096); |
| 1356 | tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size, |
| 1357 | &tx_ring->dma, GFP_KERNEL); |
| 1358 | if (!tx_ring->desc) { |
| 1359 | dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n", |
| 1360 | tx_ring->size); |
| 1361 | goto err; |
| 1362 | } |
| 1363 | |
| 1364 | tx_ring->next_to_use = 0; |
| 1365 | tx_ring->next_to_clean = 0; |
Sudheer Mogilappagari | 07d4419 | 2017-12-18 05:17:25 -0500 | [diff] [blame] | 1366 | tx_ring->tx_stats.prev_pkt_ctr = -1; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1367 | return 0; |
| 1368 | |
| 1369 | err: |
| 1370 | kfree(tx_ring->tx_bi); |
| 1371 | tx_ring->tx_bi = NULL; |
| 1372 | return -ENOMEM; |
| 1373 | } |
| 1374 | |
| 1375 | /** |
| 1376 | * i40e_clean_rx_ring - Free Rx buffers |
| 1377 | * @rx_ring: ring to be cleaned |
| 1378 | **/ |
| 1379 | void i40e_clean_rx_ring(struct i40e_ring *rx_ring) |
| 1380 | { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1381 | unsigned long bi_size; |
| 1382 | u16 i; |
| 1383 | |
| 1384 | /* ring already cleared, nothing to do */ |
| 1385 | if (!rx_ring->rx_bi) |
| 1386 | return; |
| 1387 | |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 1388 | if (rx_ring->skb) { |
| 1389 | dev_kfree_skb(rx_ring->skb); |
| 1390 | rx_ring->skb = NULL; |
| 1391 | } |
| 1392 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1393 | /* Free all the Rx ring sk_buffs */ |
| 1394 | for (i = 0; i < rx_ring->count; i++) { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1395 | struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i]; |
| 1396 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1397 | if (!rx_bi->page) |
| 1398 | continue; |
| 1399 | |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1400 | /* Invalidate cache lines that may have been written to by |
| 1401 | * device so that we avoid corrupting memory. |
| 1402 | */ |
| 1403 | dma_sync_single_range_for_cpu(rx_ring->dev, |
| 1404 | rx_bi->dma, |
| 1405 | rx_bi->page_offset, |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1406 | rx_ring->rx_buf_len, |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1407 | DMA_FROM_DEVICE); |
| 1408 | |
| 1409 | /* free resources associated with mapping */ |
| 1410 | dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma, |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1411 | i40e_rx_pg_size(rx_ring), |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1412 | DMA_FROM_DEVICE, |
| 1413 | I40E_RX_DMA_ATTR); |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1414 | |
Alexander Duyck | 1793668 | 2017-02-21 15:55:39 -0800 | [diff] [blame] | 1415 | __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1416 | |
| 1417 | rx_bi->page = NULL; |
| 1418 | rx_bi->page_offset = 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1419 | } |
| 1420 | |
| 1421 | bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count; |
| 1422 | memset(rx_ring->rx_bi, 0, bi_size); |
| 1423 | |
| 1424 | /* Zero out the descriptor ring */ |
| 1425 | memset(rx_ring->desc, 0, rx_ring->size); |
| 1426 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1427 | rx_ring->next_to_alloc = 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1428 | rx_ring->next_to_clean = 0; |
| 1429 | rx_ring->next_to_use = 0; |
| 1430 | } |
| 1431 | |
| 1432 | /** |
| 1433 | * i40e_free_rx_resources - Free Rx resources |
| 1434 | * @rx_ring: ring to clean the resources from |
| 1435 | * |
| 1436 | * Free all receive software resources |
| 1437 | **/ |
| 1438 | void i40e_free_rx_resources(struct i40e_ring *rx_ring) |
| 1439 | { |
| 1440 | i40e_clean_rx_ring(rx_ring); |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 1441 | if (rx_ring->vsi->type == I40E_VSI_MAIN) |
| 1442 | xdp_rxq_info_unreg(&rx_ring->xdp_rxq); |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1443 | rx_ring->xdp_prog = NULL; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1444 | kfree(rx_ring->rx_bi); |
| 1445 | rx_ring->rx_bi = NULL; |
| 1446 | |
| 1447 | if (rx_ring->desc) { |
| 1448 | dma_free_coherent(rx_ring->dev, rx_ring->size, |
| 1449 | rx_ring->desc, rx_ring->dma); |
| 1450 | rx_ring->desc = NULL; |
| 1451 | } |
| 1452 | } |
| 1453 | |
| 1454 | /** |
| 1455 | * i40e_setup_rx_descriptors - Allocate Rx descriptors |
| 1456 | * @rx_ring: Rx descriptor ring (for a specific queue) to setup |
| 1457 | * |
| 1458 | * Returns 0 on success, negative on failure |
| 1459 | **/ |
| 1460 | int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring) |
| 1461 | { |
| 1462 | struct device *dev = rx_ring->dev; |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 1463 | int err = -ENOMEM; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1464 | int bi_size; |
| 1465 | |
Jesse Brandeburg | e908f81 | 2015-07-23 16:54:42 -0400 | [diff] [blame] | 1466 | /* warn if we are about to overwrite the pointer */ |
| 1467 | WARN_ON(rx_ring->rx_bi); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1468 | bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count; |
| 1469 | rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL); |
| 1470 | if (!rx_ring->rx_bi) |
| 1471 | goto err; |
| 1472 | |
Carolyn Wyborny | f217d6c | 2015-02-09 17:42:31 -0800 | [diff] [blame] | 1473 | u64_stats_init(&rx_ring->syncp); |
Carolyn Wyborny | 638702b | 2015-01-24 09:58:32 +0000 | [diff] [blame] | 1474 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1475 | /* Round up to nearest 4K */ |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1476 | rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1477 | rx_ring->size = ALIGN(rx_ring->size, 4096); |
| 1478 | rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size, |
| 1479 | &rx_ring->dma, GFP_KERNEL); |
| 1480 | |
| 1481 | if (!rx_ring->desc) { |
| 1482 | dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n", |
| 1483 | rx_ring->size); |
| 1484 | goto err; |
| 1485 | } |
| 1486 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1487 | rx_ring->next_to_alloc = 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1488 | rx_ring->next_to_clean = 0; |
| 1489 | rx_ring->next_to_use = 0; |
| 1490 | |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 1491 | /* XDP RX-queue info only needed for RX rings exposed to XDP */ |
| 1492 | if (rx_ring->vsi->type == I40E_VSI_MAIN) { |
| 1493 | err = xdp_rxq_info_reg(&rx_ring->xdp_rxq, rx_ring->netdev, |
| 1494 | rx_ring->queue_index); |
| 1495 | if (err < 0) |
| 1496 | goto err; |
| 1497 | } |
| 1498 | |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1499 | rx_ring->xdp_prog = rx_ring->vsi->xdp_prog; |
| 1500 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1501 | return 0; |
| 1502 | err: |
| 1503 | kfree(rx_ring->rx_bi); |
| 1504 | rx_ring->rx_bi = NULL; |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 1505 | return err; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1506 | } |
| 1507 | |
| 1508 | /** |
| 1509 | * i40e_release_rx_desc - Store the new tail and head values |
| 1510 | * @rx_ring: ring to bump |
| 1511 | * @val: new head index |
| 1512 | **/ |
| 1513 | static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val) |
| 1514 | { |
| 1515 | rx_ring->next_to_use = val; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1516 | |
| 1517 | /* update next to alloc since we have filled the ring */ |
| 1518 | rx_ring->next_to_alloc = val; |
| 1519 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1520 | /* Force memory writes to complete before letting h/w |
| 1521 | * know there are new descriptors to fetch. (Only |
| 1522 | * applicable for weak-ordered memory model archs, |
| 1523 | * such as IA-64). |
| 1524 | */ |
| 1525 | wmb(); |
| 1526 | writel(val, rx_ring->tail); |
| 1527 | } |
| 1528 | |
| 1529 | /** |
Alexander Duyck | ca9ec08 | 2017-04-05 07:51:02 -0400 | [diff] [blame] | 1530 | * i40e_rx_offset - Return expected offset into page to access data |
| 1531 | * @rx_ring: Ring we are requesting offset of |
| 1532 | * |
| 1533 | * Returns the offset value for ring into the data buffer. |
| 1534 | */ |
| 1535 | static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring) |
| 1536 | { |
| 1537 | return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0; |
| 1538 | } |
| 1539 | |
| 1540 | /** |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1541 | * i40e_alloc_mapped_page - recycle or make a new page |
| 1542 | * @rx_ring: ring to use |
| 1543 | * @bi: rx_buffer struct to modify |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 1544 | * |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1545 | * Returns true if the page was successfully allocated or |
| 1546 | * reused. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1547 | **/ |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1548 | static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring, |
| 1549 | struct i40e_rx_buffer *bi) |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 1550 | { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1551 | struct page *page = bi->page; |
| 1552 | dma_addr_t dma; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 1553 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1554 | /* since we are recycling buffers we should seldom need to alloc */ |
| 1555 | if (likely(page)) { |
| 1556 | rx_ring->rx_stats.page_reuse_count++; |
| 1557 | return true; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 1558 | } |
| 1559 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1560 | /* alloc new page for storage */ |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1561 | page = dev_alloc_pages(i40e_rx_pg_order(rx_ring)); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1562 | if (unlikely(!page)) { |
| 1563 | rx_ring->rx_stats.alloc_page_failed++; |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 1564 | return false; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1565 | } |
| 1566 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1567 | /* map page for use */ |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1568 | dma = dma_map_page_attrs(rx_ring->dev, page, 0, |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1569 | i40e_rx_pg_size(rx_ring), |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1570 | DMA_FROM_DEVICE, |
| 1571 | I40E_RX_DMA_ATTR); |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 1572 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1573 | /* if mapping failed free memory back to system since |
| 1574 | * there isn't much point in holding memory we can't use |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 1575 | */ |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1576 | if (dma_mapping_error(rx_ring->dev, dma)) { |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1577 | __free_pages(page, i40e_rx_pg_order(rx_ring)); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1578 | rx_ring->rx_stats.alloc_page_failed++; |
| 1579 | return false; |
| 1580 | } |
| 1581 | |
| 1582 | bi->dma = dma; |
| 1583 | bi->page = page; |
Alexander Duyck | ca9ec08 | 2017-04-05 07:51:02 -0400 | [diff] [blame] | 1584 | bi->page_offset = i40e_rx_offset(rx_ring); |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1585 | |
| 1586 | /* initialize pagecnt_bias to 1 representing we fully own page */ |
Alexander Duyck | 1793668 | 2017-02-21 15:55:39 -0800 | [diff] [blame] | 1587 | bi->pagecnt_bias = 1; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1588 | |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 1589 | return true; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1590 | } |
| 1591 | |
| 1592 | /** |
| 1593 | * i40e_receive_skb - Send a completed packet up the stack |
| 1594 | * @rx_ring: rx ring in play |
| 1595 | * @skb: packet to send up |
| 1596 | * @vlan_tag: vlan tag for packet |
| 1597 | **/ |
| 1598 | static void i40e_receive_skb(struct i40e_ring *rx_ring, |
| 1599 | struct sk_buff *skb, u16 vlan_tag) |
| 1600 | { |
| 1601 | struct i40e_q_vector *q_vector = rx_ring->q_vector; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1602 | |
Jesse Brandeburg | a149f2c | 2016-04-12 08:30:49 -0700 | [diff] [blame] | 1603 | if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) && |
| 1604 | (vlan_tag & VLAN_VID_MASK)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1605 | __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag); |
| 1606 | |
Alexander Duyck | 8b65035 | 2015-09-24 09:04:32 -0700 | [diff] [blame] | 1607 | napi_gro_receive(&q_vector->napi, skb); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1608 | } |
| 1609 | |
| 1610 | /** |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1611 | * i40e_alloc_rx_buffers - Replace used receive buffers |
| 1612 | * @rx_ring: ring to place buffers on |
| 1613 | * @cleaned_count: number of buffers to replace |
| 1614 | * |
| 1615 | * Returns false if all allocations were successful, true if any fail |
| 1616 | **/ |
| 1617 | bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count) |
| 1618 | { |
| 1619 | u16 ntu = rx_ring->next_to_use; |
| 1620 | union i40e_rx_desc *rx_desc; |
| 1621 | struct i40e_rx_buffer *bi; |
| 1622 | |
| 1623 | /* do nothing if no valid netdev defined */ |
| 1624 | if (!rx_ring->netdev || !cleaned_count) |
| 1625 | return false; |
| 1626 | |
| 1627 | rx_desc = I40E_RX_DESC(rx_ring, ntu); |
| 1628 | bi = &rx_ring->rx_bi[ntu]; |
| 1629 | |
| 1630 | do { |
| 1631 | if (!i40e_alloc_mapped_page(rx_ring, bi)) |
| 1632 | goto no_buffers; |
| 1633 | |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1634 | /* sync the buffer for use by the device */ |
| 1635 | dma_sync_single_range_for_device(rx_ring->dev, bi->dma, |
| 1636 | bi->page_offset, |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1637 | rx_ring->rx_buf_len, |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1638 | DMA_FROM_DEVICE); |
| 1639 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1640 | /* Refresh the desc even if buffer_addrs didn't change |
| 1641 | * because each write-back erases this info. |
| 1642 | */ |
| 1643 | rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1644 | |
| 1645 | rx_desc++; |
| 1646 | bi++; |
| 1647 | ntu++; |
| 1648 | if (unlikely(ntu == rx_ring->count)) { |
| 1649 | rx_desc = I40E_RX_DESC(rx_ring, 0); |
| 1650 | bi = rx_ring->rx_bi; |
| 1651 | ntu = 0; |
| 1652 | } |
| 1653 | |
| 1654 | /* clear the status bits for the next_to_use descriptor */ |
| 1655 | rx_desc->wb.qword1.status_error_len = 0; |
| 1656 | |
| 1657 | cleaned_count--; |
| 1658 | } while (cleaned_count); |
| 1659 | |
| 1660 | if (rx_ring->next_to_use != ntu) |
| 1661 | i40e_release_rx_desc(rx_ring, ntu); |
| 1662 | |
| 1663 | return false; |
| 1664 | |
| 1665 | no_buffers: |
| 1666 | if (rx_ring->next_to_use != ntu) |
| 1667 | i40e_release_rx_desc(rx_ring, ntu); |
| 1668 | |
| 1669 | /* make sure to come back via polling to try again after |
| 1670 | * allocation failure |
| 1671 | */ |
| 1672 | return true; |
| 1673 | } |
| 1674 | |
| 1675 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1676 | * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum |
| 1677 | * @vsi: the VSI we care about |
| 1678 | * @skb: skb currently being received and modified |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1679 | * @rx_desc: the receive descriptor |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1680 | **/ |
| 1681 | static inline void i40e_rx_checksum(struct i40e_vsi *vsi, |
| 1682 | struct sk_buff *skb, |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1683 | union i40e_rx_desc *rx_desc) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1684 | { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1685 | struct i40e_rx_ptype_decoded decoded; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1686 | u32 rx_error, rx_status; |
Alexander Duyck | 858296c8 | 2016-06-14 15:45:42 -0700 | [diff] [blame] | 1687 | bool ipv4, ipv6; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1688 | u8 ptype; |
| 1689 | u64 qword; |
| 1690 | |
| 1691 | qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len); |
| 1692 | ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT; |
| 1693 | rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >> |
| 1694 | I40E_RXD_QW1_ERROR_SHIFT; |
| 1695 | rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >> |
| 1696 | I40E_RXD_QW1_STATUS_SHIFT; |
| 1697 | decoded = decode_rx_desc_ptype(ptype); |
Joseph Gasparakis | 8144f0f | 2013-12-28 05:27:57 +0000 | [diff] [blame] | 1698 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1699 | skb->ip_summed = CHECKSUM_NONE; |
| 1700 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1701 | skb_checksum_none_assert(skb); |
| 1702 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1703 | /* Rx csum enabled and ip headers found? */ |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1704 | if (!(vsi->netdev->features & NETIF_F_RXCSUM)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1705 | return; |
| 1706 | |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1707 | /* did the hardware decode the packet and checksum? */ |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 1708 | if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT))) |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1709 | return; |
| 1710 | |
| 1711 | /* both known and outer_ip must be set for the below code to work */ |
| 1712 | if (!(decoded.known && decoded.outer_ip)) |
| 1713 | return; |
| 1714 | |
Alexander Duyck | fad5733 | 2016-01-24 21:17:22 -0800 | [diff] [blame] | 1715 | ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) && |
| 1716 | (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4); |
| 1717 | ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) && |
| 1718 | (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6); |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1719 | |
| 1720 | if (ipv4 && |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 1721 | (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) | |
| 1722 | BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT)))) |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1723 | goto checksum_fail; |
| 1724 | |
Jesse Brandeburg | ddf1d0d | 2014-02-13 03:48:39 -0800 | [diff] [blame] | 1725 | /* likely incorrect csum if alternate IP extension headers found */ |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1726 | if (ipv6 && |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 1727 | rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT)) |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1728 | /* don't increment checksum err here, non-fatal err */ |
Shannon Nelson | 8ee75a8 | 2013-12-21 05:44:46 +0000 | [diff] [blame] | 1729 | return; |
| 1730 | |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1731 | /* there was some L4 error, count error and punt packet to the stack */ |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 1732 | if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT)) |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1733 | goto checksum_fail; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1734 | |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1735 | /* handle packets that were not able to be checksummed due |
| 1736 | * to arrival speed, in this case the stack can compute |
| 1737 | * the csum. |
| 1738 | */ |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 1739 | if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT)) |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1740 | return; |
| 1741 | |
Alexander Duyck | 858296c8 | 2016-06-14 15:45:42 -0700 | [diff] [blame] | 1742 | /* If there is an outer header present that might contain a checksum |
| 1743 | * we need to bump the checksum level by 1 to reflect the fact that |
| 1744 | * we are indicating we validated the inner checksum. |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1745 | */ |
Alexander Duyck | 858296c8 | 2016-06-14 15:45:42 -0700 | [diff] [blame] | 1746 | if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT) |
| 1747 | skb->csum_level = 1; |
Alexander Duyck | fad5733 | 2016-01-24 21:17:22 -0800 | [diff] [blame] | 1748 | |
Alexander Duyck | 858296c8 | 2016-06-14 15:45:42 -0700 | [diff] [blame] | 1749 | /* Only report checksum unnecessary for TCP, UDP, or SCTP */ |
| 1750 | switch (decoded.inner_prot) { |
| 1751 | case I40E_RX_PTYPE_INNER_PROT_TCP: |
| 1752 | case I40E_RX_PTYPE_INNER_PROT_UDP: |
| 1753 | case I40E_RX_PTYPE_INNER_PROT_SCTP: |
| 1754 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
| 1755 | /* fall though */ |
| 1756 | default: |
| 1757 | break; |
| 1758 | } |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1759 | |
| 1760 | return; |
| 1761 | |
| 1762 | checksum_fail: |
| 1763 | vsi->back->hw_csum_rx_error++; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1764 | } |
| 1765 | |
| 1766 | /** |
Anjali Singhai Jain | 857942f | 2015-12-09 15:50:21 -0800 | [diff] [blame] | 1767 | * i40e_ptype_to_htype - get a hash type |
Jesse Brandeburg | 206812b | 2014-02-12 01:45:33 +0000 | [diff] [blame] | 1768 | * @ptype: the ptype value from the descriptor |
| 1769 | * |
| 1770 | * Returns a hash type to be used by skb_set_hash |
| 1771 | **/ |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1772 | static inline int i40e_ptype_to_htype(u8 ptype) |
Jesse Brandeburg | 206812b | 2014-02-12 01:45:33 +0000 | [diff] [blame] | 1773 | { |
| 1774 | struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype); |
| 1775 | |
| 1776 | if (!decoded.known) |
| 1777 | return PKT_HASH_TYPE_NONE; |
| 1778 | |
| 1779 | if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP && |
| 1780 | decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4) |
| 1781 | return PKT_HASH_TYPE_L4; |
| 1782 | else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP && |
| 1783 | decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3) |
| 1784 | return PKT_HASH_TYPE_L3; |
| 1785 | else |
| 1786 | return PKT_HASH_TYPE_L2; |
| 1787 | } |
| 1788 | |
| 1789 | /** |
Anjali Singhai Jain | 857942f | 2015-12-09 15:50:21 -0800 | [diff] [blame] | 1790 | * i40e_rx_hash - set the hash value in the skb |
| 1791 | * @ring: descriptor ring |
| 1792 | * @rx_desc: specific descriptor |
| 1793 | **/ |
| 1794 | static inline void i40e_rx_hash(struct i40e_ring *ring, |
| 1795 | union i40e_rx_desc *rx_desc, |
| 1796 | struct sk_buff *skb, |
| 1797 | u8 rx_ptype) |
| 1798 | { |
| 1799 | u32 hash; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1800 | const __le64 rss_mask = |
Anjali Singhai Jain | 857942f | 2015-12-09 15:50:21 -0800 | [diff] [blame] | 1801 | cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH << |
| 1802 | I40E_RX_DESC_STATUS_FLTSTAT_SHIFT); |
| 1803 | |
Mitch Williams | a876c3b | 2016-05-03 15:13:18 -0700 | [diff] [blame] | 1804 | if (!(ring->netdev->features & NETIF_F_RXHASH)) |
Anjali Singhai Jain | 857942f | 2015-12-09 15:50:21 -0800 | [diff] [blame] | 1805 | return; |
| 1806 | |
| 1807 | if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) { |
| 1808 | hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss); |
| 1809 | skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype)); |
| 1810 | } |
| 1811 | } |
| 1812 | |
| 1813 | /** |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1814 | * i40e_process_skb_fields - Populate skb header fields from Rx descriptor |
| 1815 | * @rx_ring: rx descriptor ring packet is being transacted on |
| 1816 | * @rx_desc: pointer to the EOP Rx descriptor |
| 1817 | * @skb: pointer to current skb being populated |
| 1818 | * @rx_ptype: the packet type decoded by hardware |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 1819 | * |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1820 | * This function checks the ring, descriptor, and packet information in |
| 1821 | * order to populate the hash, checksum, VLAN, protocol, and |
| 1822 | * other fields within the skb. |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 1823 | **/ |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1824 | static inline |
| 1825 | void i40e_process_skb_fields(struct i40e_ring *rx_ring, |
| 1826 | union i40e_rx_desc *rx_desc, struct sk_buff *skb, |
| 1827 | u8 rx_ptype) |
| 1828 | { |
| 1829 | u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len); |
| 1830 | u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >> |
| 1831 | I40E_RXD_QW1_STATUS_SHIFT; |
Jacob Keller | 144ed17 | 2016-10-05 09:30:42 -0700 | [diff] [blame] | 1832 | u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK; |
| 1833 | u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >> |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1834 | I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT; |
| 1835 | |
Jacob Keller | 1249050 | 2016-10-05 09:30:44 -0700 | [diff] [blame] | 1836 | if (unlikely(tsynvalid)) |
Jacob Keller | 144ed17 | 2016-10-05 09:30:42 -0700 | [diff] [blame] | 1837 | i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1838 | |
| 1839 | i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype); |
| 1840 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1841 | i40e_rx_checksum(rx_ring->vsi, skb, rx_desc); |
| 1842 | |
| 1843 | skb_record_rx_queue(skb, rx_ring->queue_index); |
Alexander Duyck | a5b268e | 2017-02-21 15:55:46 -0800 | [diff] [blame] | 1844 | |
| 1845 | /* modifies the skb - consumes the enet header */ |
| 1846 | skb->protocol = eth_type_trans(skb, rx_ring->netdev); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1847 | } |
| 1848 | |
| 1849 | /** |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1850 | * i40e_cleanup_headers - Correct empty headers |
| 1851 | * @rx_ring: rx descriptor ring packet is being transacted on |
| 1852 | * @skb: pointer to current skb being fixed |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1853 | * @rx_desc: pointer to the EOP Rx descriptor |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1854 | * |
| 1855 | * Also address the case where we are pulling data in on pages only |
| 1856 | * and as such no data is present in the skb header. |
| 1857 | * |
| 1858 | * In addition if skb is not at least 60 bytes we need to pad it so that |
| 1859 | * it is large enough to qualify as a valid Ethernet frame. |
| 1860 | * |
| 1861 | * Returns true if an error was encountered and skb was freed. |
| 1862 | **/ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1863 | static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb, |
| 1864 | union i40e_rx_desc *rx_desc) |
| 1865 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1866 | { |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1867 | /* XDP packets use error pointer so abort at this point */ |
| 1868 | if (IS_ERR(skb)) |
| 1869 | return true; |
| 1870 | |
| 1871 | /* ERR_MASK will only have valid bits if EOP set, and |
| 1872 | * what we are doing here is actually checking |
| 1873 | * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in |
| 1874 | * the error field |
| 1875 | */ |
| 1876 | if (unlikely(i40e_test_staterr(rx_desc, |
| 1877 | BIT(I40E_RXD_QW1_ERROR_SHIFT)))) { |
| 1878 | dev_kfree_skb_any(skb); |
| 1879 | return true; |
| 1880 | } |
| 1881 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1882 | /* if eth_skb_pad returns an error the skb was freed */ |
| 1883 | if (eth_skb_pad(skb)) |
| 1884 | return true; |
| 1885 | |
| 1886 | return false; |
| 1887 | } |
| 1888 | |
| 1889 | /** |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1890 | * i40e_page_is_reusable - check if any reuse is possible |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1891 | * @page: page struct to check |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1892 | * |
| 1893 | * A page is not reusable if it was allocated under low memory |
| 1894 | * conditions, or it's not in the same NUMA node as this CPU. |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1895 | */ |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1896 | static inline bool i40e_page_is_reusable(struct page *page) |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1897 | { |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1898 | return (page_to_nid(page) == numa_mem_id()) && |
| 1899 | !page_is_pfmemalloc(page); |
| 1900 | } |
| 1901 | |
| 1902 | /** |
| 1903 | * i40e_can_reuse_rx_page - Determine if this page can be reused by |
| 1904 | * the adapter for another receive |
| 1905 | * |
| 1906 | * @rx_buffer: buffer containing the page |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1907 | * |
| 1908 | * If page is reusable, rx_buffer->page_offset is adjusted to point to |
| 1909 | * an unused region in the page. |
| 1910 | * |
| 1911 | * For small pages, @truesize will be a constant value, half the size |
| 1912 | * of the memory at page. We'll attempt to alternate between high and |
| 1913 | * low halves of the page, with one half ready for use by the hardware |
| 1914 | * and the other half being consumed by the stack. We use the page |
| 1915 | * ref count to determine whether the stack has finished consuming the |
| 1916 | * portion of this page that was passed up with a previous packet. If |
| 1917 | * the page ref count is >1, we'll assume the "other" half page is |
| 1918 | * still busy, and this page cannot be reused. |
| 1919 | * |
| 1920 | * For larger pages, @truesize will be the actual space used by the |
| 1921 | * received packet (adjusted upward to an even multiple of the cache |
| 1922 | * line size). This will advance through the page by the amount |
| 1923 | * actually consumed by the received packets while there is still |
| 1924 | * space for a buffer. Each region of larger pages will be used at |
| 1925 | * most once, after which the page will not be reused. |
| 1926 | * |
| 1927 | * In either case, if the page is reusable its refcount is increased. |
| 1928 | **/ |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1929 | static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer) |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1930 | { |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1931 | unsigned int pagecnt_bias = rx_buffer->pagecnt_bias; |
| 1932 | struct page *page = rx_buffer->page; |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1933 | |
| 1934 | /* Is any reuse possible? */ |
| 1935 | if (unlikely(!i40e_page_is_reusable(page))) |
| 1936 | return false; |
| 1937 | |
| 1938 | #if (PAGE_SIZE < 8192) |
| 1939 | /* if we are only owner of page we can reuse it */ |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1940 | if (unlikely((page_count(page) - pagecnt_bias) > 1)) |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1941 | return false; |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1942 | #else |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1943 | #define I40E_LAST_OFFSET \ |
| 1944 | (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048) |
| 1945 | if (rx_buffer->page_offset > I40E_LAST_OFFSET) |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1946 | return false; |
| 1947 | #endif |
| 1948 | |
Alexander Duyck | 1793668 | 2017-02-21 15:55:39 -0800 | [diff] [blame] | 1949 | /* If we have drained the page fragment pool we need to update |
| 1950 | * the pagecnt_bias and page count so that we fully restock the |
| 1951 | * number of references the driver holds. |
| 1952 | */ |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1953 | if (unlikely(!pagecnt_bias)) { |
Alexander Duyck | 1793668 | 2017-02-21 15:55:39 -0800 | [diff] [blame] | 1954 | page_ref_add(page, USHRT_MAX); |
| 1955 | rx_buffer->pagecnt_bias = USHRT_MAX; |
| 1956 | } |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1957 | |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1958 | return true; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1959 | } |
| 1960 | |
| 1961 | /** |
| 1962 | * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff |
| 1963 | * @rx_ring: rx descriptor ring to transact packets on |
| 1964 | * @rx_buffer: buffer containing page to add |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1965 | * @skb: sk_buff to place the data into |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1966 | * @size: packet length from rx_desc |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1967 | * |
| 1968 | * This function will add the data contained in rx_buffer->page to the skb. |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1969 | * It will just attach the page as a frag to the skb. |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1970 | * |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1971 | * The function will then update the page offset. |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1972 | **/ |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1973 | static void i40e_add_rx_frag(struct i40e_ring *rx_ring, |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1974 | struct i40e_rx_buffer *rx_buffer, |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1975 | struct sk_buff *skb, |
| 1976 | unsigned int size) |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1977 | { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1978 | #if (PAGE_SIZE < 8192) |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1979 | unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1980 | #else |
Alexander Duyck | ca9ec08 | 2017-04-05 07:51:02 -0400 | [diff] [blame] | 1981 | unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring)); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1982 | #endif |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1983 | |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1984 | skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page, |
| 1985 | rx_buffer->page_offset, size, truesize); |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1986 | |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1987 | /* page is being used so we must update the page offset */ |
| 1988 | #if (PAGE_SIZE < 8192) |
| 1989 | rx_buffer->page_offset ^= truesize; |
| 1990 | #else |
| 1991 | rx_buffer->page_offset += truesize; |
| 1992 | #endif |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1993 | } |
| 1994 | |
| 1995 | /** |
Alexander Duyck | 9a06412 | 2017-03-14 10:15:23 -0700 | [diff] [blame] | 1996 | * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use |
| 1997 | * @rx_ring: rx descriptor ring to transact packets on |
| 1998 | * @size: size of buffer to add to skb |
| 1999 | * |
| 2000 | * This function will pull an Rx buffer from the ring and synchronize it |
| 2001 | * for use by the CPU. |
| 2002 | */ |
| 2003 | static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring, |
| 2004 | const unsigned int size) |
| 2005 | { |
| 2006 | struct i40e_rx_buffer *rx_buffer; |
| 2007 | |
| 2008 | rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean]; |
| 2009 | prefetchw(rx_buffer->page); |
| 2010 | |
| 2011 | /* we are reusing so sync this buffer for CPU use */ |
| 2012 | dma_sync_single_range_for_cpu(rx_ring->dev, |
| 2013 | rx_buffer->dma, |
| 2014 | rx_buffer->page_offset, |
| 2015 | size, |
| 2016 | DMA_FROM_DEVICE); |
| 2017 | |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 2018 | /* We have pulled a buffer for use, so decrement pagecnt_bias */ |
| 2019 | rx_buffer->pagecnt_bias--; |
| 2020 | |
Alexander Duyck | 9a06412 | 2017-03-14 10:15:23 -0700 | [diff] [blame] | 2021 | return rx_buffer; |
| 2022 | } |
| 2023 | |
| 2024 | /** |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2025 | * i40e_construct_skb - Allocate skb and populate it |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2026 | * @rx_ring: rx descriptor ring to transact packets on |
Alexander Duyck | 9a06412 | 2017-03-14 10:15:23 -0700 | [diff] [blame] | 2027 | * @rx_buffer: rx buffer to pull data from |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2028 | * @xdp: xdp_buff pointing to the data |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2029 | * |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2030 | * This function allocates an skb. It then populates it with the page |
| 2031 | * data from the current receive descriptor, taking care to set up the |
| 2032 | * skb correctly. |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2033 | */ |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2034 | static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring, |
| 2035 | struct i40e_rx_buffer *rx_buffer, |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2036 | struct xdp_buff *xdp) |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2037 | { |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2038 | unsigned int size = xdp->data_end - xdp->data; |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2039 | #if (PAGE_SIZE < 8192) |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 2040 | unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2; |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2041 | #else |
| 2042 | unsigned int truesize = SKB_DATA_ALIGN(size); |
| 2043 | #endif |
| 2044 | unsigned int headlen; |
| 2045 | struct sk_buff *skb; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2046 | |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2047 | /* prefetch first cache line of first page */ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2048 | prefetch(xdp->data); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2049 | #if L1_CACHE_BYTES < 128 |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2050 | prefetch(xdp->data + L1_CACHE_BYTES); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2051 | #endif |
| 2052 | |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2053 | /* allocate a skb to store the frags */ |
| 2054 | skb = __napi_alloc_skb(&rx_ring->q_vector->napi, |
| 2055 | I40E_RX_HDR_SIZE, |
| 2056 | GFP_ATOMIC | __GFP_NOWARN); |
| 2057 | if (unlikely(!skb)) |
| 2058 | return NULL; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2059 | |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2060 | /* Determine available headroom for copy */ |
| 2061 | headlen = size; |
| 2062 | if (headlen > I40E_RX_HDR_SIZE) |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2063 | headlen = eth_get_headlen(xdp->data, I40E_RX_HDR_SIZE); |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2064 | |
| 2065 | /* align pull length to size of long to optimize memcpy performance */ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2066 | memcpy(__skb_put(skb, headlen), xdp->data, |
| 2067 | ALIGN(headlen, sizeof(long))); |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2068 | |
| 2069 | /* update all of the pointers */ |
| 2070 | size -= headlen; |
| 2071 | if (size) { |
| 2072 | skb_add_rx_frag(skb, 0, rx_buffer->page, |
| 2073 | rx_buffer->page_offset + headlen, |
| 2074 | size, truesize); |
| 2075 | |
| 2076 | /* buffer is used by skb, update page_offset */ |
| 2077 | #if (PAGE_SIZE < 8192) |
| 2078 | rx_buffer->page_offset ^= truesize; |
| 2079 | #else |
| 2080 | rx_buffer->page_offset += truesize; |
| 2081 | #endif |
| 2082 | } else { |
| 2083 | /* buffer is unused, reset bias back to rx_buffer */ |
| 2084 | rx_buffer->pagecnt_bias++; |
| 2085 | } |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 2086 | |
| 2087 | return skb; |
| 2088 | } |
| 2089 | |
| 2090 | /** |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 2091 | * i40e_build_skb - Build skb around an existing buffer |
| 2092 | * @rx_ring: Rx descriptor ring to transact packets on |
| 2093 | * @rx_buffer: Rx buffer to pull data from |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2094 | * @xdp: xdp_buff pointing to the data |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 2095 | * |
| 2096 | * This function builds an skb around an existing Rx buffer, taking care |
| 2097 | * to set up the skb correctly and avoid any memcpy overhead. |
| 2098 | */ |
| 2099 | static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring, |
| 2100 | struct i40e_rx_buffer *rx_buffer, |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2101 | struct xdp_buff *xdp) |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 2102 | { |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2103 | unsigned int size = xdp->data_end - xdp->data; |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 2104 | #if (PAGE_SIZE < 8192) |
| 2105 | unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2; |
| 2106 | #else |
Björn Töpel | 2aae918 | 2017-05-15 06:52:00 +0200 | [diff] [blame] | 2107 | unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) + |
| 2108 | SKB_DATA_ALIGN(I40E_SKB_PAD + size); |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 2109 | #endif |
| 2110 | struct sk_buff *skb; |
| 2111 | |
| 2112 | /* prefetch first cache line of first page */ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2113 | prefetch(xdp->data); |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 2114 | #if L1_CACHE_BYTES < 128 |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2115 | prefetch(xdp->data + L1_CACHE_BYTES); |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 2116 | #endif |
| 2117 | /* build an skb around the page buffer */ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2118 | skb = build_skb(xdp->data_hard_start, truesize); |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 2119 | if (unlikely(!skb)) |
| 2120 | return NULL; |
| 2121 | |
| 2122 | /* update pointers within the skb to store the data */ |
| 2123 | skb_reserve(skb, I40E_SKB_PAD); |
| 2124 | __skb_put(skb, size); |
| 2125 | |
| 2126 | /* buffer is used by skb, update page_offset */ |
| 2127 | #if (PAGE_SIZE < 8192) |
| 2128 | rx_buffer->page_offset ^= truesize; |
| 2129 | #else |
| 2130 | rx_buffer->page_offset += truesize; |
| 2131 | #endif |
| 2132 | |
| 2133 | return skb; |
| 2134 | } |
| 2135 | |
| 2136 | /** |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 2137 | * i40e_put_rx_buffer - Clean up used buffer and either recycle or free |
| 2138 | * @rx_ring: rx descriptor ring to transact packets on |
| 2139 | * @rx_buffer: rx buffer to pull data from |
| 2140 | * |
| 2141 | * This function will clean up the contents of the rx_buffer. It will |
Alan Brady | 11a350c | 2017-12-29 08:48:33 -0500 | [diff] [blame] | 2142 | * either recycle the buffer or unmap it and free the associated resources. |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 2143 | */ |
| 2144 | static void i40e_put_rx_buffer(struct i40e_ring *rx_ring, |
| 2145 | struct i40e_rx_buffer *rx_buffer) |
| 2146 | { |
| 2147 | if (i40e_can_reuse_rx_page(rx_buffer)) { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2148 | /* hand second half of page back to the ring */ |
| 2149 | i40e_reuse_rx_page(rx_ring, rx_buffer); |
| 2150 | rx_ring->rx_stats.page_reuse_count++; |
| 2151 | } else { |
| 2152 | /* we are not reusing the buffer so unmap it */ |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 2153 | dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma, |
| 2154 | i40e_rx_pg_size(rx_ring), |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 2155 | DMA_FROM_DEVICE, I40E_RX_DMA_ATTR); |
Alexander Duyck | 1793668 | 2017-02-21 15:55:39 -0800 | [diff] [blame] | 2156 | __page_frag_cache_drain(rx_buffer->page, |
| 2157 | rx_buffer->pagecnt_bias); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2158 | } |
| 2159 | |
| 2160 | /* clear contents of buffer_info */ |
| 2161 | rx_buffer->page = NULL; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2162 | } |
| 2163 | |
| 2164 | /** |
| 2165 | * i40e_is_non_eop - process handling of non-EOP buffers |
| 2166 | * @rx_ring: Rx ring being processed |
| 2167 | * @rx_desc: Rx descriptor for current buffer |
| 2168 | * @skb: Current socket buffer containing buffer in progress |
| 2169 | * |
| 2170 | * This function updates next to clean. If the buffer is an EOP buffer |
| 2171 | * this function exits returning false, otherwise it will place the |
| 2172 | * sk_buff in the next buffer to be chained and return true indicating |
| 2173 | * that this is in fact a non-EOP buffer. |
| 2174 | **/ |
| 2175 | static bool i40e_is_non_eop(struct i40e_ring *rx_ring, |
| 2176 | union i40e_rx_desc *rx_desc, |
| 2177 | struct sk_buff *skb) |
| 2178 | { |
| 2179 | u32 ntc = rx_ring->next_to_clean + 1; |
| 2180 | |
| 2181 | /* fetch, update, and store next to clean */ |
| 2182 | ntc = (ntc < rx_ring->count) ? ntc : 0; |
| 2183 | rx_ring->next_to_clean = ntc; |
| 2184 | |
| 2185 | prefetch(I40E_RX_DESC(rx_ring, ntc)); |
| 2186 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2187 | /* if we are the last buffer then there is nothing else to do */ |
| 2188 | #define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT) |
| 2189 | if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF))) |
| 2190 | return false; |
| 2191 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2192 | rx_ring->rx_stats.non_eop_descs++; |
| 2193 | |
| 2194 | return true; |
| 2195 | } |
| 2196 | |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2197 | #define I40E_XDP_PASS 0 |
| 2198 | #define I40E_XDP_CONSUMED 1 |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2199 | #define I40E_XDP_TX 2 |
| 2200 | |
| 2201 | static int i40e_xmit_xdp_ring(struct xdp_buff *xdp, |
| 2202 | struct i40e_ring *xdp_ring); |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2203 | |
| 2204 | /** |
| 2205 | * i40e_run_xdp - run an XDP program |
| 2206 | * @rx_ring: Rx ring being processed |
| 2207 | * @xdp: XDP buffer containing the frame |
| 2208 | **/ |
| 2209 | static struct sk_buff *i40e_run_xdp(struct i40e_ring *rx_ring, |
| 2210 | struct xdp_buff *xdp) |
| 2211 | { |
| 2212 | int result = I40E_XDP_PASS; |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2213 | struct i40e_ring *xdp_ring; |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2214 | struct bpf_prog *xdp_prog; |
| 2215 | u32 act; |
| 2216 | |
| 2217 | rcu_read_lock(); |
| 2218 | xdp_prog = READ_ONCE(rx_ring->xdp_prog); |
| 2219 | |
| 2220 | if (!xdp_prog) |
| 2221 | goto xdp_out; |
| 2222 | |
| 2223 | act = bpf_prog_run_xdp(xdp_prog, xdp); |
| 2224 | switch (act) { |
| 2225 | case XDP_PASS: |
| 2226 | break; |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2227 | case XDP_TX: |
| 2228 | xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index]; |
| 2229 | result = i40e_xmit_xdp_ring(xdp, xdp_ring); |
| 2230 | break; |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2231 | default: |
| 2232 | bpf_warn_invalid_xdp_action(act); |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2233 | case XDP_ABORTED: |
| 2234 | trace_xdp_exception(rx_ring->netdev, xdp_prog, act); |
| 2235 | /* fallthrough -- handle aborts by dropping packet */ |
| 2236 | case XDP_DROP: |
| 2237 | result = I40E_XDP_CONSUMED; |
| 2238 | break; |
| 2239 | } |
| 2240 | xdp_out: |
| 2241 | rcu_read_unlock(); |
| 2242 | return ERR_PTR(-result); |
| 2243 | } |
| 2244 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2245 | /** |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2246 | * i40e_rx_buffer_flip - adjusted rx_buffer to point to an unused region |
| 2247 | * @rx_ring: Rx ring |
| 2248 | * @rx_buffer: Rx buffer to adjust |
| 2249 | * @size: Size of adjustment |
| 2250 | **/ |
| 2251 | static void i40e_rx_buffer_flip(struct i40e_ring *rx_ring, |
| 2252 | struct i40e_rx_buffer *rx_buffer, |
| 2253 | unsigned int size) |
| 2254 | { |
| 2255 | #if (PAGE_SIZE < 8192) |
| 2256 | unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2; |
| 2257 | |
| 2258 | rx_buffer->page_offset ^= truesize; |
| 2259 | #else |
| 2260 | unsigned int truesize = SKB_DATA_ALIGN(i40e_rx_offset(rx_ring) + size); |
| 2261 | |
| 2262 | rx_buffer->page_offset += truesize; |
| 2263 | #endif |
| 2264 | } |
| 2265 | |
| 2266 | /** |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2267 | * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf |
| 2268 | * @rx_ring: rx descriptor ring to transact packets on |
| 2269 | * @budget: Total limit on number of packets to process |
| 2270 | * |
| 2271 | * This function provides a "bounce buffer" approach to Rx interrupt |
| 2272 | * processing. The advantage to this is that on systems that have |
| 2273 | * expensive overhead for IOMMU access this provides a means of avoiding |
| 2274 | * it by maintaining the mapping of the page to the system. |
| 2275 | * |
| 2276 | * Returns amount of work completed |
| 2277 | **/ |
| 2278 | static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget) |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2279 | { |
| 2280 | unsigned int total_rx_bytes = 0, total_rx_packets = 0; |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 2281 | struct sk_buff *skb = rx_ring->skb; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2282 | u16 cleaned_count = I40E_DESC_UNUSED(rx_ring); |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2283 | bool failure = false, xdp_xmit = false; |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 2284 | struct xdp_buff xdp; |
| 2285 | |
| 2286 | xdp.rxq = &rx_ring->xdp_rxq; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2287 | |
Jesse Brandeburg | b85c94b | 2017-06-20 15:16:59 -0700 | [diff] [blame] | 2288 | while (likely(total_rx_packets < (unsigned int)budget)) { |
Alexander Duyck | 9a06412 | 2017-03-14 10:15:23 -0700 | [diff] [blame] | 2289 | struct i40e_rx_buffer *rx_buffer; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2290 | union i40e_rx_desc *rx_desc; |
Alexander Duyck | d57c0e0 | 2017-03-14 10:15:22 -0700 | [diff] [blame] | 2291 | unsigned int size; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2292 | u16 vlan_tag; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2293 | u8 rx_ptype; |
| 2294 | u64 qword; |
| 2295 | |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2296 | /* return some buffers to hardware, one at a time is too slow */ |
| 2297 | if (cleaned_count >= I40E_RX_BUFFER_WRITE) { |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 2298 | failure = failure || |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2299 | i40e_alloc_rx_buffers(rx_ring, cleaned_count); |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2300 | cleaned_count = 0; |
| 2301 | } |
| 2302 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2303 | rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean); |
| 2304 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2305 | /* status_error_len will always be zero for unused descriptors |
| 2306 | * because it's cleared in cleanup, and overlaps with hdr_addr |
| 2307 | * which is always zero because packet split isn't used, if the |
Alexander Duyck | d57c0e0 | 2017-03-14 10:15:22 -0700 | [diff] [blame] | 2308 | * hardware wrote DD then the length will be non-zero |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2309 | */ |
Alexander Duyck | d57c0e0 | 2017-03-14 10:15:22 -0700 | [diff] [blame] | 2310 | qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2311 | |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2312 | /* This memory barrier is needed to keep us from reading |
Alexander Duyck | d57c0e0 | 2017-03-14 10:15:22 -0700 | [diff] [blame] | 2313 | * any other fields out of the rx_desc until we have |
| 2314 | * verified the descriptor has been written back. |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2315 | */ |
Alexander Duyck | 6731716 | 2015-04-08 18:49:43 -0700 | [diff] [blame] | 2316 | dma_rmb(); |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2317 | |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 2318 | if (unlikely(i40e_rx_is_programming_status(qword))) { |
| 2319 | i40e_clean_programming_status(rx_ring, rx_desc, qword); |
Alexander Duyck | 62b4c66 | 2017-10-21 18:12:29 -0700 | [diff] [blame] | 2320 | cleaned_count++; |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 2321 | continue; |
| 2322 | } |
| 2323 | size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >> |
| 2324 | I40E_RXD_QW1_LENGTH_PBUF_SHIFT; |
| 2325 | if (!size) |
| 2326 | break; |
| 2327 | |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 2328 | i40e_trace(clean_rx_irq, rx_ring, rx_desc, skb); |
Alexander Duyck | 9a06412 | 2017-03-14 10:15:23 -0700 | [diff] [blame] | 2329 | rx_buffer = i40e_get_rx_buffer(rx_ring, size); |
| 2330 | |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2331 | /* retrieve a buffer from the ring */ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2332 | if (!skb) { |
| 2333 | xdp.data = page_address(rx_buffer->page) + |
| 2334 | rx_buffer->page_offset; |
Daniel Borkmann | de8f3a8 | 2017-09-25 02:25:51 +0200 | [diff] [blame] | 2335 | xdp_set_data_meta_invalid(&xdp); |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2336 | xdp.data_hard_start = xdp.data - |
| 2337 | i40e_rx_offset(rx_ring); |
| 2338 | xdp.data_end = xdp.data + size; |
| 2339 | |
| 2340 | skb = i40e_run_xdp(rx_ring, &xdp); |
| 2341 | } |
| 2342 | |
| 2343 | if (IS_ERR(skb)) { |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2344 | if (PTR_ERR(skb) == -I40E_XDP_TX) { |
| 2345 | xdp_xmit = true; |
| 2346 | i40e_rx_buffer_flip(rx_ring, rx_buffer, size); |
| 2347 | } else { |
| 2348 | rx_buffer->pagecnt_bias++; |
| 2349 | } |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2350 | total_rx_bytes += size; |
| 2351 | total_rx_packets++; |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2352 | } else if (skb) { |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2353 | i40e_add_rx_frag(rx_ring, rx_buffer, skb, size); |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2354 | } else if (ring_uses_build_skb(rx_ring)) { |
| 2355 | skb = i40e_build_skb(rx_ring, rx_buffer, &xdp); |
| 2356 | } else { |
| 2357 | skb = i40e_construct_skb(rx_ring, rx_buffer, &xdp); |
| 2358 | } |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2359 | |
| 2360 | /* exit if we failed to retrieve a buffer */ |
| 2361 | if (!skb) { |
| 2362 | rx_ring->rx_stats.alloc_buff_failed++; |
| 2363 | rx_buffer->pagecnt_bias++; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2364 | break; |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2365 | } |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2366 | |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 2367 | i40e_put_rx_buffer(rx_ring, rx_buffer); |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2368 | cleaned_count++; |
| 2369 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2370 | if (i40e_is_non_eop(rx_ring, rx_desc, skb)) |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2371 | continue; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2372 | |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2373 | if (i40e_cleanup_headers(rx_ring, skb, rx_desc)) { |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 2374 | skb = NULL; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2375 | continue; |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 2376 | } |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2377 | |
| 2378 | /* probably a little skewed due to removing CRC */ |
| 2379 | total_rx_bytes += skb->len; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2380 | |
Alexander Duyck | 99dad8b | 2016-09-27 11:28:50 -0700 | [diff] [blame] | 2381 | qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len); |
| 2382 | rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> |
| 2383 | I40E_RXD_QW1_PTYPE_SHIFT; |
| 2384 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2385 | /* populate checksum, VLAN, and protocol */ |
| 2386 | i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype); |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2387 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2388 | vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ? |
| 2389 | le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0; |
| 2390 | |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 2391 | i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, skb); |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2392 | i40e_receive_skb(rx_ring, skb, vlan_tag); |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 2393 | skb = NULL; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2394 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2395 | /* update budget accounting */ |
| 2396 | total_rx_packets++; |
| 2397 | } |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2398 | |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2399 | if (xdp_xmit) { |
| 2400 | struct i40e_ring *xdp_ring; |
| 2401 | |
| 2402 | xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index]; |
| 2403 | |
| 2404 | /* Force memory writes to complete before letting h/w |
| 2405 | * know there are new descriptors to fetch. |
| 2406 | */ |
| 2407 | wmb(); |
| 2408 | |
| 2409 | writel(xdp_ring->next_to_use, xdp_ring->tail); |
| 2410 | } |
| 2411 | |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 2412 | rx_ring->skb = skb; |
| 2413 | |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2414 | u64_stats_update_begin(&rx_ring->syncp); |
| 2415 | rx_ring->stats.packets += total_rx_packets; |
| 2416 | rx_ring->stats.bytes += total_rx_bytes; |
| 2417 | u64_stats_update_end(&rx_ring->syncp); |
| 2418 | rx_ring->q_vector->rx.total_packets += total_rx_packets; |
| 2419 | rx_ring->q_vector->rx.total_bytes += total_rx_bytes; |
| 2420 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2421 | /* guarantee a trip back through this routine if there was a failure */ |
Jesse Brandeburg | b85c94b | 2017-06-20 15:16:59 -0700 | [diff] [blame] | 2422 | return failure ? budget : (int)total_rx_packets; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2423 | } |
| 2424 | |
Alexander Duyck | 92418fb | 2017-12-29 08:51:08 -0500 | [diff] [blame] | 2425 | static inline u32 i40e_buildreg_itr(const int type, u16 itr) |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2426 | { |
| 2427 | u32 val; |
| 2428 | |
Alexander Duyck | 4ff1792 | 2017-12-29 08:50:55 -0500 | [diff] [blame] | 2429 | /* We don't bother with setting the CLEARPBA bit as the data sheet |
| 2430 | * points out doing so is "meaningless since it was already |
| 2431 | * auto-cleared". The auto-clearing happens when the interrupt is |
| 2432 | * asserted. |
| 2433 | * |
| 2434 | * Hardware errata 28 for also indicates that writing to a |
| 2435 | * xxINT_DYN_CTLx CSR with INTENA_MSK (bit 31) set to 0 will clear |
| 2436 | * an event in the PBA anyway so we need to rely on the automask |
| 2437 | * to hold pending events for us until the interrupt is re-enabled |
Alexander Duyck | 92418fb | 2017-12-29 08:51:08 -0500 | [diff] [blame] | 2438 | * |
| 2439 | * The itr value is reported in microseconds, and the register |
| 2440 | * value is recorded in 2 microsecond units. For this reason we |
| 2441 | * only need to shift by the interval shift - 1 instead of the |
| 2442 | * full value. |
Alexander Duyck | 4ff1792 | 2017-12-29 08:50:55 -0500 | [diff] [blame] | 2443 | */ |
Alexander Duyck | 92418fb | 2017-12-29 08:51:08 -0500 | [diff] [blame] | 2444 | itr &= I40E_ITR_MASK; |
| 2445 | |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2446 | val = I40E_PFINT_DYN_CTLN_INTENA_MASK | |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2447 | (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) | |
Alexander Duyck | 92418fb | 2017-12-29 08:51:08 -0500 | [diff] [blame] | 2448 | (itr << (I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT - 1)); |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2449 | |
| 2450 | return val; |
| 2451 | } |
| 2452 | |
| 2453 | /* a small macro to shorten up some long lines */ |
| 2454 | #define INTREG I40E_PFINT_DYN_CTLN |
| 2455 | |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 2456 | /* The act of updating the ITR will cause it to immediately trigger. In order |
| 2457 | * to prevent this from throwing off adaptive update statistics we defer the |
| 2458 | * update so that it can only happen so often. So after either Tx or Rx are |
| 2459 | * updated we make the adaptive scheme wait until either the ITR completely |
| 2460 | * expires via the next_update expiration or we have been through at least |
| 2461 | * 3 interrupts. |
| 2462 | */ |
| 2463 | #define ITR_COUNTDOWN_START 3 |
| 2464 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2465 | /** |
Carolyn Wyborny | de32e3e | 2015-06-10 13:42:07 -0400 | [diff] [blame] | 2466 | * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt |
| 2467 | * @vsi: the VSI we care about |
| 2468 | * @q_vector: q_vector for which itr is being updated and interrupt enabled |
| 2469 | * |
| 2470 | **/ |
| 2471 | static inline void i40e_update_enable_itr(struct i40e_vsi *vsi, |
| 2472 | struct i40e_q_vector *q_vector) |
| 2473 | { |
| 2474 | struct i40e_hw *hw = &vsi->back->hw; |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame] | 2475 | u32 intval; |
Carolyn Wyborny | de32e3e | 2015-06-10 13:42:07 -0400 | [diff] [blame] | 2476 | |
Jacob Keller | 9254c0e | 2017-07-14 09:10:09 -0400 | [diff] [blame] | 2477 | /* If we don't have MSIX, then we only need to re-enable icr0 */ |
| 2478 | if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED)) { |
Jacob Keller | dbadbbe | 2017-09-07 08:05:49 -0400 | [diff] [blame] | 2479 | i40e_irq_dynamic_enable_icr0(vsi->back); |
Jacob Keller | 9254c0e | 2017-07-14 09:10:09 -0400 | [diff] [blame] | 2480 | return; |
| 2481 | } |
| 2482 | |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 2483 | /* These will do nothing if dynamic updates are not enabled */ |
| 2484 | i40e_update_itr(q_vector, &q_vector->tx); |
| 2485 | i40e_update_itr(q_vector, &q_vector->rx); |
Jesse Brandeburg | ee2319c | 2015-09-28 14:16:54 -0400 | [diff] [blame] | 2486 | |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 2487 | /* This block of logic allows us to get away with only updating |
| 2488 | * one ITR value with each interrupt. The idea is to perform a |
| 2489 | * pseudo-lazy update with the following criteria. |
| 2490 | * |
| 2491 | * 1. Rx is given higher priority than Tx if both are in same state |
| 2492 | * 2. If we must reduce an ITR that is given highest priority. |
| 2493 | * 3. We then give priority to increasing ITR based on amount. |
| 2494 | */ |
| 2495 | if (q_vector->rx.target_itr < q_vector->rx.current_itr) { |
| 2496 | /* Rx ITR needs to be reduced, this is highest priority */ |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame] | 2497 | intval = i40e_buildreg_itr(I40E_RX_ITR, |
| 2498 | q_vector->rx.target_itr); |
| 2499 | q_vector->rx.current_itr = q_vector->rx.target_itr; |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 2500 | q_vector->itr_countdown = ITR_COUNTDOWN_START; |
| 2501 | } else if ((q_vector->tx.target_itr < q_vector->tx.current_itr) || |
| 2502 | ((q_vector->rx.target_itr - q_vector->rx.current_itr) < |
| 2503 | (q_vector->tx.target_itr - q_vector->tx.current_itr))) { |
| 2504 | /* Tx ITR needs to be reduced, this is second priority |
| 2505 | * Tx ITR needs to be increased more than Rx, fourth priority |
| 2506 | */ |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame] | 2507 | intval = i40e_buildreg_itr(I40E_TX_ITR, |
| 2508 | q_vector->tx.target_itr); |
| 2509 | q_vector->tx.current_itr = q_vector->tx.target_itr; |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 2510 | q_vector->itr_countdown = ITR_COUNTDOWN_START; |
| 2511 | } else if (q_vector->rx.current_itr != q_vector->rx.target_itr) { |
| 2512 | /* Rx ITR needs to be increased, third priority */ |
| 2513 | intval = i40e_buildreg_itr(I40E_RX_ITR, |
| 2514 | q_vector->rx.target_itr); |
| 2515 | q_vector->rx.current_itr = q_vector->rx.target_itr; |
| 2516 | q_vector->itr_countdown = ITR_COUNTDOWN_START; |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame] | 2517 | } else { |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 2518 | /* No ITR update, lowest priority */ |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame] | 2519 | intval = i40e_buildreg_itr(I40E_ITR_NONE, 0); |
Alexander Duyck | a0073a4 | 2017-12-29 08:52:19 -0500 | [diff] [blame] | 2520 | if (q_vector->itr_countdown) |
| 2521 | q_vector->itr_countdown--; |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame] | 2522 | } |
| 2523 | |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 2524 | if (!test_bit(__I40E_VSI_DOWN, vsi->state)) |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame] | 2525 | wr32(hw, INTREG(q_vector->reg_idx), intval); |
Carolyn Wyborny | de32e3e | 2015-06-10 13:42:07 -0400 | [diff] [blame] | 2526 | } |
| 2527 | |
| 2528 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2529 | * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine |
| 2530 | * @napi: napi struct with our devices info in it |
| 2531 | * @budget: amount of work driver is allowed to do this pass, in packets |
| 2532 | * |
| 2533 | * This function will clean all queues associated with a q_vector. |
| 2534 | * |
| 2535 | * Returns the amount of work done |
| 2536 | **/ |
| 2537 | int i40e_napi_poll(struct napi_struct *napi, int budget) |
| 2538 | { |
| 2539 | struct i40e_q_vector *q_vector = |
| 2540 | container_of(napi, struct i40e_q_vector, napi); |
| 2541 | struct i40e_vsi *vsi = q_vector->vsi; |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 2542 | struct i40e_ring *ring; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2543 | bool clean_complete = true; |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 2544 | bool arm_wb = false; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2545 | int budget_per_ring; |
Jesse Brandeburg | 32b3e08 | 2015-09-24 16:35:47 -0700 | [diff] [blame] | 2546 | int work_done = 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2547 | |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 2548 | if (test_bit(__I40E_VSI_DOWN, vsi->state)) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2549 | napi_complete(napi); |
| 2550 | return 0; |
| 2551 | } |
| 2552 | |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 2553 | /* Since the actual Tx work is minimal, we can give the Tx a larger |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2554 | * budget and be more aggressive about cleaning up the Tx descriptors. |
| 2555 | */ |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 2556 | i40e_for_each_ring(ring, q_vector->tx) { |
Alexander Duyck | a619afe | 2016-03-07 09:30:03 -0800 | [diff] [blame] | 2557 | if (!i40e_clean_tx_irq(vsi, ring, budget)) { |
Alexander Duyck | f2edaaa | 2016-03-07 09:29:57 -0800 | [diff] [blame] | 2558 | clean_complete = false; |
| 2559 | continue; |
| 2560 | } |
| 2561 | arm_wb |= ring->arm_wb; |
Jesse Brandeburg | 0deda86 | 2015-07-23 16:54:34 -0400 | [diff] [blame] | 2562 | ring->arm_wb = false; |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 2563 | } |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 2564 | |
Alexander Duyck | c67cace | 2015-09-24 09:04:26 -0700 | [diff] [blame] | 2565 | /* Handle case where we are called by netpoll with a budget of 0 */ |
| 2566 | if (budget <= 0) |
| 2567 | goto tx_only; |
| 2568 | |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 2569 | /* We attempt to distribute budget to each Rx queue fairly, but don't |
| 2570 | * allow the budget to go below 1 because that would exit polling early. |
| 2571 | */ |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2572 | budget_per_ring = max(budget/q_vector->num_ringpairs, 1); |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 2573 | |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2574 | i40e_for_each_ring(ring, q_vector->rx) { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2575 | int cleaned = i40e_clean_rx_irq(ring, budget_per_ring); |
Jesse Brandeburg | 32b3e08 | 2015-09-24 16:35:47 -0700 | [diff] [blame] | 2576 | |
| 2577 | work_done += cleaned; |
Alexander Duyck | f2edaaa | 2016-03-07 09:29:57 -0800 | [diff] [blame] | 2578 | /* if we clean as many as budgeted, we must not be done */ |
| 2579 | if (cleaned >= budget_per_ring) |
| 2580 | clean_complete = false; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2581 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2582 | |
| 2583 | /* If work not completed, return budget and polling will return */ |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 2584 | if (!clean_complete) { |
Alan Brady | 96db776 | 2016-09-14 16:24:38 -0700 | [diff] [blame] | 2585 | int cpu_id = smp_processor_id(); |
| 2586 | |
| 2587 | /* It is possible that the interrupt affinity has changed but, |
| 2588 | * if the cpu is pegged at 100%, polling will never exit while |
| 2589 | * traffic continues and the interrupt will be stuck on this |
| 2590 | * cpu. We check to make sure affinity is correct before we |
| 2591 | * continue to poll, otherwise we must stop polling so the |
| 2592 | * interrupt can move to the correct cpu. |
| 2593 | */ |
Jacob Keller | 6d97772 | 2017-07-14 09:10:11 -0400 | [diff] [blame] | 2594 | if (!cpumask_test_cpu(cpu_id, &q_vector->affinity_mask)) { |
| 2595 | /* Tell napi that we are done polling */ |
| 2596 | napi_complete_done(napi, work_done); |
| 2597 | |
| 2598 | /* Force an interrupt */ |
| 2599 | i40e_force_wb(vsi, q_vector); |
| 2600 | |
| 2601 | /* Return budget-1 so that polling stops */ |
| 2602 | return budget - 1; |
Anjali Singhai Jain | 164c9f5 | 2015-10-21 19:47:08 -0400 | [diff] [blame] | 2603 | } |
Jacob Keller | 6d97772 | 2017-07-14 09:10:11 -0400 | [diff] [blame] | 2604 | tx_only: |
| 2605 | if (arm_wb) { |
| 2606 | q_vector->tx.ring[0].tx_stats.tx_force_wb++; |
| 2607 | i40e_enable_wb_on_itr(vsi, q_vector); |
| 2608 | } |
| 2609 | return budget; |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 2610 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2611 | |
Anjali Singhai Jain | 8e0764b | 2015-06-05 12:20:30 -0400 | [diff] [blame] | 2612 | if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR) |
| 2613 | q_vector->arm_wb_state = false; |
| 2614 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2615 | /* Work is done so exit the polling mode and re-enable the interrupt */ |
Jesse Brandeburg | 32b3e08 | 2015-09-24 16:35:47 -0700 | [diff] [blame] | 2616 | napi_complete_done(napi, work_done); |
Alan Brady | 96db776 | 2016-09-14 16:24:38 -0700 | [diff] [blame] | 2617 | |
Jacob Keller | 6d97772 | 2017-07-14 09:10:11 -0400 | [diff] [blame] | 2618 | i40e_update_enable_itr(vsi, q_vector); |
Alan Brady | 96db776 | 2016-09-14 16:24:38 -0700 | [diff] [blame] | 2619 | |
Alexander Duyck | 6beb84a | 2016-11-08 13:05:16 -0800 | [diff] [blame] | 2620 | return min(work_done, budget - 1); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2621 | } |
| 2622 | |
| 2623 | /** |
| 2624 | * i40e_atr - Add a Flow Director ATR filter |
| 2625 | * @tx_ring: ring to add programming descriptor to |
| 2626 | * @skb: send buffer |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2627 | * @tx_flags: send tx flags |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2628 | **/ |
| 2629 | static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb, |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 2630 | u32 tx_flags) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2631 | { |
| 2632 | struct i40e_filter_program_desc *fdir_desc; |
| 2633 | struct i40e_pf *pf = tx_ring->vsi->back; |
| 2634 | union { |
| 2635 | unsigned char *network; |
| 2636 | struct iphdr *ipv4; |
| 2637 | struct ipv6hdr *ipv6; |
| 2638 | } hdr; |
| 2639 | struct tcphdr *th; |
| 2640 | unsigned int hlen; |
| 2641 | u32 flex_ptype, dtype_cmd; |
Alexander Duyck | ffcc55c | 2016-01-25 19:32:54 -0800 | [diff] [blame] | 2642 | int l4_proto; |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 2643 | u16 i; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2644 | |
| 2645 | /* make sure ATR is enabled */ |
Jesse Brandeburg | 60ea5f8 | 2014-01-17 15:36:34 -0800 | [diff] [blame] | 2646 | if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2647 | return; |
| 2648 | |
Jacob Keller | 47994c1 | 2017-04-19 09:25:57 -0400 | [diff] [blame] | 2649 | if (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED) |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 2650 | return; |
| 2651 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2652 | /* if sampling is disabled do nothing */ |
| 2653 | if (!tx_ring->atr_sample_rate) |
| 2654 | return; |
| 2655 | |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 2656 | /* Currently only IPv4/IPv6 with TCP is supported */ |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2657 | if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6))) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2658 | return; |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2659 | |
Alexander Duyck | ffcc55c | 2016-01-25 19:32:54 -0800 | [diff] [blame] | 2660 | /* snag network header to get L4 type and address */ |
| 2661 | hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ? |
| 2662 | skb_inner_network_header(skb) : skb_network_header(skb); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2663 | |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 2664 | /* Note: tx_flags gets modified to reflect inner protocols in |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2665 | * tx_enable_csum function if encap is enabled. |
| 2666 | */ |
Alexander Duyck | ffcc55c | 2016-01-25 19:32:54 -0800 | [diff] [blame] | 2667 | if (tx_flags & I40E_TX_FLAGS_IPV4) { |
| 2668 | /* access ihl as u8 to avoid unaligned access on ia64 */ |
| 2669 | hlen = (hdr.network[0] & 0x0F) << 2; |
| 2670 | l4_proto = hdr.ipv4->protocol; |
| 2671 | } else { |
Jesse Brandeburg | 601a2e7 | 2017-06-20 15:16:58 -0700 | [diff] [blame] | 2672 | /* find the start of the innermost ipv6 header */ |
| 2673 | unsigned int inner_hlen = hdr.network - skb->data; |
| 2674 | unsigned int h_offset = inner_hlen; |
| 2675 | |
| 2676 | /* this function updates h_offset to the end of the header */ |
| 2677 | l4_proto = |
| 2678 | ipv6_find_hdr(skb, &h_offset, IPPROTO_TCP, NULL, NULL); |
| 2679 | /* hlen will contain our best estimate of the tcp header */ |
| 2680 | hlen = h_offset - inner_hlen; |
Alexander Duyck | ffcc55c | 2016-01-25 19:32:54 -0800 | [diff] [blame] | 2681 | } |
| 2682 | |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 2683 | if (l4_proto != IPPROTO_TCP) |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2684 | return; |
| 2685 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2686 | th = (struct tcphdr *)(hdr.network + hlen); |
| 2687 | |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 2688 | /* Due to lack of space, no more new filters can be programmed */ |
Jacob Keller | 47994c1 | 2017-04-19 09:25:57 -0400 | [diff] [blame] | 2689 | if (th->syn && (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED)) |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 2690 | return; |
Jacob Keller | 6964e53 | 2017-06-12 15:38:36 -0700 | [diff] [blame] | 2691 | if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED) { |
Anjali Singhai Jain | 52eb95e | 2015-06-05 12:20:33 -0400 | [diff] [blame] | 2692 | /* HW ATR eviction will take care of removing filters on FIN |
| 2693 | * and RST packets. |
| 2694 | */ |
| 2695 | if (th->fin || th->rst) |
| 2696 | return; |
| 2697 | } |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 2698 | |
| 2699 | tx_ring->atr_count++; |
| 2700 | |
Anjali Singhai Jain | ce80678 | 2014-03-06 08:59:54 +0000 | [diff] [blame] | 2701 | /* sample on all syn/fin/rst packets or once every atr sample rate */ |
| 2702 | if (!th->fin && |
| 2703 | !th->syn && |
| 2704 | !th->rst && |
| 2705 | (tx_ring->atr_count < tx_ring->atr_sample_rate)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2706 | return; |
| 2707 | |
| 2708 | tx_ring->atr_count = 0; |
| 2709 | |
| 2710 | /* grab the next descriptor */ |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 2711 | i = tx_ring->next_to_use; |
| 2712 | fdir_desc = I40E_TX_FDIRDESC(tx_ring, i); |
| 2713 | |
| 2714 | i++; |
| 2715 | tx_ring->next_to_use = (i < tx_ring->count) ? i : 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2716 | |
| 2717 | flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) & |
| 2718 | I40E_TXD_FLTR_QW0_QINDEX_MASK; |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 2719 | flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ? |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2720 | (I40E_FILTER_PCTYPE_NONF_IPV4_TCP << |
| 2721 | I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) : |
| 2722 | (I40E_FILTER_PCTYPE_NONF_IPV6_TCP << |
| 2723 | I40E_TXD_FLTR_QW0_PCTYPE_SHIFT); |
| 2724 | |
| 2725 | flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT; |
| 2726 | |
| 2727 | dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG; |
| 2728 | |
Anjali Singhai Jain | ce80678 | 2014-03-06 08:59:54 +0000 | [diff] [blame] | 2729 | dtype_cmd |= (th->fin || th->rst) ? |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2730 | (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE << |
| 2731 | I40E_TXD_FLTR_QW1_PCMD_SHIFT) : |
| 2732 | (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE << |
| 2733 | I40E_TXD_FLTR_QW1_PCMD_SHIFT); |
| 2734 | |
| 2735 | dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX << |
| 2736 | I40E_TXD_FLTR_QW1_DEST_SHIFT; |
| 2737 | |
| 2738 | dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID << |
| 2739 | I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT; |
| 2740 | |
Anjali Singhai Jain | 433c47d | 2014-05-22 06:32:17 +0000 | [diff] [blame] | 2741 | dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK; |
Singhai, Anjali | 6a89902 | 2015-12-14 12:21:18 -0800 | [diff] [blame] | 2742 | if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL)) |
Anjali Singhai Jain | 60ccd45 | 2015-04-16 20:06:01 -0400 | [diff] [blame] | 2743 | dtype_cmd |= |
| 2744 | ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) << |
| 2745 | I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) & |
| 2746 | I40E_TXD_FLTR_QW1_CNTINDEX_MASK; |
| 2747 | else |
| 2748 | dtype_cmd |= |
| 2749 | ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) << |
| 2750 | I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) & |
| 2751 | I40E_TXD_FLTR_QW1_CNTINDEX_MASK; |
Anjali Singhai Jain | 433c47d | 2014-05-22 06:32:17 +0000 | [diff] [blame] | 2752 | |
Jacob Keller | 6964e53 | 2017-06-12 15:38:36 -0700 | [diff] [blame] | 2753 | if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED) |
Anjali Singhai Jain | 52eb95e | 2015-06-05 12:20:33 -0400 | [diff] [blame] | 2754 | dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK; |
| 2755 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2756 | fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype); |
Jesse Brandeburg | 99753ea | 2014-06-04 04:22:49 +0000 | [diff] [blame] | 2757 | fdir_desc->rsvd = cpu_to_le32(0); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2758 | fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd); |
Jesse Brandeburg | 99753ea | 2014-06-04 04:22:49 +0000 | [diff] [blame] | 2759 | fdir_desc->fd_id = cpu_to_le32(0); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2760 | } |
| 2761 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2762 | /** |
| 2763 | * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW |
| 2764 | * @skb: send buffer |
| 2765 | * @tx_ring: ring to send buffer on |
| 2766 | * @flags: the tx flags to be set |
| 2767 | * |
| 2768 | * Checks the skb and set up correspondingly several generic transmit flags |
| 2769 | * related to VLAN tagging for the HW, such as VLAN, DCB, etc. |
| 2770 | * |
| 2771 | * Returns error code indicate the frame should be dropped upon error and the |
| 2772 | * otherwise returns 0 to indicate the flags has been set properly. |
| 2773 | **/ |
Jesse Brandeburg | 3e587cf | 2015-04-16 20:06:10 -0400 | [diff] [blame] | 2774 | static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb, |
| 2775 | struct i40e_ring *tx_ring, |
| 2776 | u32 *flags) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2777 | { |
| 2778 | __be16 protocol = skb->protocol; |
| 2779 | u32 tx_flags = 0; |
| 2780 | |
Greg Rose | 31eaacc | 2015-03-31 00:45:03 -0700 | [diff] [blame] | 2781 | if (protocol == htons(ETH_P_8021Q) && |
| 2782 | !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) { |
| 2783 | /* When HW VLAN acceleration is turned off by the user the |
| 2784 | * stack sets the protocol to 8021q so that the driver |
| 2785 | * can take any steps required to support the SW only |
| 2786 | * VLAN handling. In our case the driver doesn't need |
| 2787 | * to take any further steps so just set the protocol |
| 2788 | * to the encapsulated ethertype. |
| 2789 | */ |
| 2790 | skb->protocol = vlan_get_protocol(skb); |
| 2791 | goto out; |
| 2792 | } |
| 2793 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2794 | /* if we have a HW VLAN tag being added, default to the HW one */ |
Jiri Pirko | df8a39d | 2015-01-13 17:13:44 +0100 | [diff] [blame] | 2795 | if (skb_vlan_tag_present(skb)) { |
| 2796 | tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2797 | tx_flags |= I40E_TX_FLAGS_HW_VLAN; |
| 2798 | /* else if it is a SW VLAN, check the next protocol and store the tag */ |
Jesse Brandeburg | 0e2fe46c | 2013-11-28 06:39:29 +0000 | [diff] [blame] | 2799 | } else if (protocol == htons(ETH_P_8021Q)) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2800 | struct vlan_hdr *vhdr, _vhdr; |
Jesse Brandeburg | 6995b36 | 2015-08-28 17:55:54 -0400 | [diff] [blame] | 2801 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2802 | vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr); |
| 2803 | if (!vhdr) |
| 2804 | return -EINVAL; |
| 2805 | |
| 2806 | protocol = vhdr->h_vlan_encapsulated_proto; |
| 2807 | tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT; |
| 2808 | tx_flags |= I40E_TX_FLAGS_SW_VLAN; |
| 2809 | } |
| 2810 | |
Neerav Parikh | d40d00b | 2015-02-24 06:58:40 +0000 | [diff] [blame] | 2811 | if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED)) |
| 2812 | goto out; |
| 2813 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2814 | /* Insert 802.1p priority into VLAN header */ |
Vasu Dev | 38e0043 | 2014-08-01 13:27:03 -0700 | [diff] [blame] | 2815 | if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) || |
| 2816 | (skb->priority != TC_PRIO_CONTROL)) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2817 | tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK; |
| 2818 | tx_flags |= (skb->priority & 0x7) << |
| 2819 | I40E_TX_FLAGS_VLAN_PRIO_SHIFT; |
| 2820 | if (tx_flags & I40E_TX_FLAGS_SW_VLAN) { |
| 2821 | struct vlan_ethhdr *vhdr; |
Francois Romieu | dd225bc | 2014-03-30 03:14:48 +0000 | [diff] [blame] | 2822 | int rc; |
| 2823 | |
| 2824 | rc = skb_cow_head(skb, 0); |
| 2825 | if (rc < 0) |
| 2826 | return rc; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2827 | vhdr = (struct vlan_ethhdr *)skb->data; |
| 2828 | vhdr->h_vlan_TCI = htons(tx_flags >> |
| 2829 | I40E_TX_FLAGS_VLAN_SHIFT); |
| 2830 | } else { |
| 2831 | tx_flags |= I40E_TX_FLAGS_HW_VLAN; |
| 2832 | } |
| 2833 | } |
Neerav Parikh | d40d00b | 2015-02-24 06:58:40 +0000 | [diff] [blame] | 2834 | |
| 2835 | out: |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2836 | *flags = tx_flags; |
| 2837 | return 0; |
| 2838 | } |
| 2839 | |
| 2840 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2841 | * i40e_tso - set up the tso context descriptor |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2842 | * @first: pointer to first Tx buffer for xmit |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2843 | * @hdr_len: ptr to the size of the packet header |
Shannon Nelson | 9c883bd | 2015-10-21 19:47:02 -0400 | [diff] [blame] | 2844 | * @cd_type_cmd_tso_mss: Quad Word 1 |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2845 | * |
| 2846 | * Returns 0 if no TSO can happen, 1 if tso is going, or error |
| 2847 | **/ |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2848 | static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len, |
| 2849 | u64 *cd_type_cmd_tso_mss) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2850 | { |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2851 | struct sk_buff *skb = first->skb; |
Alexander Duyck | 03f9d6a | 2016-01-24 21:16:20 -0800 | [diff] [blame] | 2852 | u64 cd_cmd, cd_tso_len, cd_mss; |
Alexander Duyck | c777019 | 2016-01-24 21:16:35 -0800 | [diff] [blame] | 2853 | union { |
| 2854 | struct iphdr *v4; |
| 2855 | struct ipv6hdr *v6; |
| 2856 | unsigned char *hdr; |
| 2857 | } ip; |
Alexander Duyck | c49a7bc | 2016-01-24 21:16:28 -0800 | [diff] [blame] | 2858 | union { |
| 2859 | struct tcphdr *tcp; |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 2860 | struct udphdr *udp; |
Alexander Duyck | c49a7bc | 2016-01-24 21:16:28 -0800 | [diff] [blame] | 2861 | unsigned char *hdr; |
| 2862 | } l4; |
| 2863 | u32 paylen, l4_offset; |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2864 | u16 gso_segs, gso_size; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2865 | int err; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2866 | |
Shannon Nelson | e9f6563 | 2016-01-04 10:33:04 -0800 | [diff] [blame] | 2867 | if (skb->ip_summed != CHECKSUM_PARTIAL) |
| 2868 | return 0; |
| 2869 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2870 | if (!skb_is_gso(skb)) |
| 2871 | return 0; |
| 2872 | |
Francois Romieu | dd225bc | 2014-03-30 03:14:48 +0000 | [diff] [blame] | 2873 | err = skb_cow_head(skb, 0); |
| 2874 | if (err < 0) |
| 2875 | return err; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2876 | |
Alexander Duyck | c777019 | 2016-01-24 21:16:35 -0800 | [diff] [blame] | 2877 | ip.hdr = skb_network_header(skb); |
| 2878 | l4.hdr = skb_transport_header(skb); |
Anjali Singhai | df23075 | 2014-12-19 02:58:16 +0000 | [diff] [blame] | 2879 | |
Alexander Duyck | c777019 | 2016-01-24 21:16:35 -0800 | [diff] [blame] | 2880 | /* initialize outer IP header fields */ |
| 2881 | if (ip.v4->version == 4) { |
| 2882 | ip.v4->tot_len = 0; |
| 2883 | ip.v4->check = 0; |
Alexander Duyck | c49a7bc | 2016-01-24 21:16:28 -0800 | [diff] [blame] | 2884 | } else { |
Alexander Duyck | c777019 | 2016-01-24 21:16:35 -0800 | [diff] [blame] | 2885 | ip.v6->payload_len = 0; |
| 2886 | } |
| 2887 | |
Alexander Duyck | 577389a | 2016-04-02 00:06:56 -0700 | [diff] [blame] | 2888 | if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE | |
Alexander Duyck | 1c7b4a2 | 2016-04-14 17:19:25 -0400 | [diff] [blame] | 2889 | SKB_GSO_GRE_CSUM | |
Tom Herbert | 7e13318 | 2016-05-18 09:06:10 -0700 | [diff] [blame] | 2890 | SKB_GSO_IPXIP4 | |
Alexander Duyck | bf2d1df | 2016-05-18 10:44:53 -0700 | [diff] [blame] | 2891 | SKB_GSO_IPXIP6 | |
Alexander Duyck | 577389a | 2016-04-02 00:06:56 -0700 | [diff] [blame] | 2892 | SKB_GSO_UDP_TUNNEL | |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 2893 | SKB_GSO_UDP_TUNNEL_CSUM)) { |
Alexander Duyck | 1c7b4a2 | 2016-04-14 17:19:25 -0400 | [diff] [blame] | 2894 | if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) && |
| 2895 | (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) { |
| 2896 | l4.udp->len = 0; |
| 2897 | |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 2898 | /* determine offset of outer transport header */ |
| 2899 | l4_offset = l4.hdr - skb->data; |
| 2900 | |
| 2901 | /* remove payload length from outer checksum */ |
Alexander Duyck | 24d41e5 | 2016-03-18 16:06:47 -0700 | [diff] [blame] | 2902 | paylen = skb->len - l4_offset; |
Jacob Keller | b9c015d | 2016-12-12 15:44:17 -0800 | [diff] [blame] | 2903 | csum_replace_by_diff(&l4.udp->check, |
| 2904 | (__force __wsum)htonl(paylen)); |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 2905 | } |
| 2906 | |
Alexander Duyck | c777019 | 2016-01-24 21:16:35 -0800 | [diff] [blame] | 2907 | /* reset pointers to inner headers */ |
| 2908 | ip.hdr = skb_inner_network_header(skb); |
| 2909 | l4.hdr = skb_inner_transport_header(skb); |
| 2910 | |
| 2911 | /* initialize inner IP header fields */ |
| 2912 | if (ip.v4->version == 4) { |
| 2913 | ip.v4->tot_len = 0; |
| 2914 | ip.v4->check = 0; |
| 2915 | } else { |
| 2916 | ip.v6->payload_len = 0; |
| 2917 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2918 | } |
| 2919 | |
Alexander Duyck | c49a7bc | 2016-01-24 21:16:28 -0800 | [diff] [blame] | 2920 | /* determine offset of inner transport header */ |
| 2921 | l4_offset = l4.hdr - skb->data; |
| 2922 | |
| 2923 | /* remove payload length from inner checksum */ |
Alexander Duyck | 24d41e5 | 2016-03-18 16:06:47 -0700 | [diff] [blame] | 2924 | paylen = skb->len - l4_offset; |
Jacob Keller | b9c015d | 2016-12-12 15:44:17 -0800 | [diff] [blame] | 2925 | csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen)); |
Alexander Duyck | c49a7bc | 2016-01-24 21:16:28 -0800 | [diff] [blame] | 2926 | |
| 2927 | /* compute length of segmentation header */ |
| 2928 | *hdr_len = (l4.tcp->doff * 4) + l4_offset; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2929 | |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2930 | /* pull values out of skb_shinfo */ |
| 2931 | gso_size = skb_shinfo(skb)->gso_size; |
| 2932 | gso_segs = skb_shinfo(skb)->gso_segs; |
| 2933 | |
| 2934 | /* update GSO size and bytecount with header size */ |
| 2935 | first->gso_segs = gso_segs; |
| 2936 | first->bytecount += (first->gso_segs - 1) * *hdr_len; |
| 2937 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2938 | /* find the field values */ |
| 2939 | cd_cmd = I40E_TX_CTX_DESC_TSO; |
| 2940 | cd_tso_len = skb->len - *hdr_len; |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2941 | cd_mss = gso_size; |
Alexander Duyck | 03f9d6a | 2016-01-24 21:16:20 -0800 | [diff] [blame] | 2942 | *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) | |
| 2943 | (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) | |
| 2944 | (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2945 | return 1; |
| 2946 | } |
| 2947 | |
| 2948 | /** |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2949 | * i40e_tsyn - set up the tsyn context descriptor |
| 2950 | * @tx_ring: ptr to the ring to send |
| 2951 | * @skb: ptr to the skb we're sending |
| 2952 | * @tx_flags: the collected send information |
Shannon Nelson | 9c883bd | 2015-10-21 19:47:02 -0400 | [diff] [blame] | 2953 | * @cd_type_cmd_tso_mss: Quad Word 1 |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2954 | * |
| 2955 | * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen |
| 2956 | **/ |
| 2957 | static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb, |
| 2958 | u32 tx_flags, u64 *cd_type_cmd_tso_mss) |
| 2959 | { |
| 2960 | struct i40e_pf *pf; |
| 2961 | |
| 2962 | if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP))) |
| 2963 | return 0; |
| 2964 | |
| 2965 | /* Tx timestamps cannot be sampled when doing TSO */ |
| 2966 | if (tx_flags & I40E_TX_FLAGS_TSO) |
| 2967 | return 0; |
| 2968 | |
| 2969 | /* only timestamp the outbound packet if the user has requested it and |
| 2970 | * we are not already transmitting a packet to be timestamped |
| 2971 | */ |
| 2972 | pf = i40e_netdev_to_pf(tx_ring->netdev); |
Jacob Keller | 22b4777 | 2014-12-14 01:55:09 +0000 | [diff] [blame] | 2973 | if (!(pf->flags & I40E_FLAG_PTP)) |
| 2974 | return 0; |
| 2975 | |
Jakub Kicinski | 9ce34f0 | 2014-03-15 14:55:42 +0000 | [diff] [blame] | 2976 | if (pf->ptp_tx && |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 2977 | !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, pf->state)) { |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2978 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
Jacob Keller | 0bc0706 | 2017-05-03 10:29:02 -0700 | [diff] [blame] | 2979 | pf->ptp_tx_start = jiffies; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2980 | pf->ptp_tx_skb = skb_get(skb); |
| 2981 | } else { |
Jacob Keller | 2955fac | 2017-05-03 10:28:58 -0700 | [diff] [blame] | 2982 | pf->tx_hwtstamp_skipped++; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2983 | return 0; |
| 2984 | } |
| 2985 | |
| 2986 | *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN << |
| 2987 | I40E_TXD_CTX_QW1_CMD_SHIFT; |
| 2988 | |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2989 | return 1; |
| 2990 | } |
| 2991 | |
| 2992 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2993 | * i40e_tx_enable_csum - Enable Tx checksum offloads |
| 2994 | * @skb: send buffer |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2995 | * @tx_flags: pointer to Tx flags currently set |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2996 | * @td_cmd: Tx descriptor command bits to set |
| 2997 | * @td_offset: Tx descriptor header offsets to set |
Jean Sacren | 554f454 | 2015-10-13 01:06:28 -0600 | [diff] [blame] | 2998 | * @tx_ring: Tx descriptor ring |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2999 | * @cd_tunneling: ptr to context desc bits |
| 3000 | **/ |
Alexander Duyck | 529f1f6 | 2016-01-24 21:17:10 -0800 | [diff] [blame] | 3001 | static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags, |
| 3002 | u32 *td_cmd, u32 *td_offset, |
| 3003 | struct i40e_ring *tx_ring, |
| 3004 | u32 *cd_tunneling) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3005 | { |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 3006 | union { |
| 3007 | struct iphdr *v4; |
| 3008 | struct ipv6hdr *v6; |
| 3009 | unsigned char *hdr; |
| 3010 | } ip; |
| 3011 | union { |
| 3012 | struct tcphdr *tcp; |
| 3013 | struct udphdr *udp; |
| 3014 | unsigned char *hdr; |
| 3015 | } l4; |
Alexander Duyck | a3fd9d8 | 2016-01-24 21:16:54 -0800 | [diff] [blame] | 3016 | unsigned char *exthdr; |
Jesse Brandeburg | d1bd743 | 2016-04-01 03:56:04 -0700 | [diff] [blame] | 3017 | u32 offset, cmd = 0; |
Alexander Duyck | a3fd9d8 | 2016-01-24 21:16:54 -0800 | [diff] [blame] | 3018 | __be16 frag_off; |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 3019 | u8 l4_proto = 0; |
| 3020 | |
Alexander Duyck | 529f1f6 | 2016-01-24 21:17:10 -0800 | [diff] [blame] | 3021 | if (skb->ip_summed != CHECKSUM_PARTIAL) |
| 3022 | return 0; |
| 3023 | |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 3024 | ip.hdr = skb_network_header(skb); |
| 3025 | l4.hdr = skb_transport_header(skb); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3026 | |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3027 | /* compute outer L2 header size */ |
| 3028 | offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT; |
| 3029 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3030 | if (skb->encapsulation) { |
Jesse Brandeburg | d1bd743 | 2016-04-01 03:56:04 -0700 | [diff] [blame] | 3031 | u32 tunnel = 0; |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 3032 | /* define outer network header type */ |
| 3033 | if (*tx_flags & I40E_TX_FLAGS_IPV4) { |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3034 | tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ? |
| 3035 | I40E_TX_CTX_EXT_IP_IPV4 : |
| 3036 | I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM; |
| 3037 | |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 3038 | l4_proto = ip.v4->protocol; |
| 3039 | } else if (*tx_flags & I40E_TX_FLAGS_IPV6) { |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3040 | tunnel |= I40E_TX_CTX_EXT_IP_IPV6; |
Alexander Duyck | a3fd9d8 | 2016-01-24 21:16:54 -0800 | [diff] [blame] | 3041 | |
| 3042 | exthdr = ip.hdr + sizeof(*ip.v6); |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 3043 | l4_proto = ip.v6->nexthdr; |
Alexander Duyck | a3fd9d8 | 2016-01-24 21:16:54 -0800 | [diff] [blame] | 3044 | if (l4.hdr != exthdr) |
| 3045 | ipv6_skip_exthdr(skb, exthdr - skb->data, |
| 3046 | &l4_proto, &frag_off); |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 3047 | } |
| 3048 | |
| 3049 | /* define outer transport */ |
| 3050 | switch (l4_proto) { |
Anjali Singhai Jain | 4599120 | 2015-02-27 09:15:29 +0000 | [diff] [blame] | 3051 | case IPPROTO_UDP: |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3052 | tunnel |= I40E_TXD_CTX_UDP_TUNNELING; |
Singhai, Anjali | 6a89902 | 2015-12-14 12:21:18 -0800 | [diff] [blame] | 3053 | *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL; |
Anjali Singhai Jain | 4599120 | 2015-02-27 09:15:29 +0000 | [diff] [blame] | 3054 | break; |
Shannon Nelson | c1d1791 | 2015-09-25 19:26:04 +0000 | [diff] [blame] | 3055 | case IPPROTO_GRE: |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3056 | tunnel |= I40E_TXD_CTX_GRE_TUNNELING; |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 3057 | *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL; |
Shannon Nelson | c1d1791 | 2015-09-25 19:26:04 +0000 | [diff] [blame] | 3058 | break; |
Alexander Duyck | 577389a | 2016-04-02 00:06:56 -0700 | [diff] [blame] | 3059 | case IPPROTO_IPIP: |
| 3060 | case IPPROTO_IPV6: |
| 3061 | *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL; |
| 3062 | l4.hdr = skb_inner_network_header(skb); |
| 3063 | break; |
Anjali Singhai Jain | 4599120 | 2015-02-27 09:15:29 +0000 | [diff] [blame] | 3064 | default: |
Alexander Duyck | 529f1f6 | 2016-01-24 21:17:10 -0800 | [diff] [blame] | 3065 | if (*tx_flags & I40E_TX_FLAGS_TSO) |
| 3066 | return -1; |
| 3067 | |
| 3068 | skb_checksum_help(skb); |
| 3069 | return 0; |
Anjali Singhai Jain | 4599120 | 2015-02-27 09:15:29 +0000 | [diff] [blame] | 3070 | } |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 3071 | |
Alexander Duyck | 577389a | 2016-04-02 00:06:56 -0700 | [diff] [blame] | 3072 | /* compute outer L3 header size */ |
| 3073 | tunnel |= ((l4.hdr - ip.hdr) / 4) << |
| 3074 | I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT; |
| 3075 | |
| 3076 | /* switch IP header pointer from outer to inner header */ |
| 3077 | ip.hdr = skb_inner_network_header(skb); |
| 3078 | |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3079 | /* compute tunnel header size */ |
| 3080 | tunnel |= ((ip.hdr - l4.hdr) / 2) << |
| 3081 | I40E_TXD_CTX_QW0_NATLEN_SHIFT; |
| 3082 | |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 3083 | /* indicate if we need to offload outer UDP header */ |
| 3084 | if ((*tx_flags & I40E_TX_FLAGS_TSO) && |
Alexander Duyck | 1c7b4a2 | 2016-04-14 17:19:25 -0400 | [diff] [blame] | 3085 | !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) && |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 3086 | (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) |
| 3087 | tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK; |
| 3088 | |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3089 | /* record tunnel offload values */ |
| 3090 | *cd_tunneling |= tunnel; |
| 3091 | |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 3092 | /* switch L4 header pointer from outer to inner */ |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 3093 | l4.hdr = skb_inner_transport_header(skb); |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 3094 | l4_proto = 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3095 | |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 3096 | /* reset type as we transition from outer to inner headers */ |
| 3097 | *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6); |
| 3098 | if (ip.v4->version == 4) |
| 3099 | *tx_flags |= I40E_TX_FLAGS_IPV4; |
| 3100 | if (ip.v6->version == 6) |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 3101 | *tx_flags |= I40E_TX_FLAGS_IPV6; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3102 | } |
| 3103 | |
| 3104 | /* Enable IP checksum offloads */ |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 3105 | if (*tx_flags & I40E_TX_FLAGS_IPV4) { |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 3106 | l4_proto = ip.v4->protocol; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3107 | /* the stack computes the IP header already, the only time we |
| 3108 | * need the hardware to recompute it is in the case of TSO. |
| 3109 | */ |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3110 | cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ? |
| 3111 | I40E_TX_DESC_CMD_IIPT_IPV4_CSUM : |
| 3112 | I40E_TX_DESC_CMD_IIPT_IPV4; |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 3113 | } else if (*tx_flags & I40E_TX_FLAGS_IPV6) { |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3114 | cmd |= I40E_TX_DESC_CMD_IIPT_IPV6; |
Alexander Duyck | a3fd9d8 | 2016-01-24 21:16:54 -0800 | [diff] [blame] | 3115 | |
| 3116 | exthdr = ip.hdr + sizeof(*ip.v6); |
| 3117 | l4_proto = ip.v6->nexthdr; |
| 3118 | if (l4.hdr != exthdr) |
| 3119 | ipv6_skip_exthdr(skb, exthdr - skb->data, |
| 3120 | &l4_proto, &frag_off); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3121 | } |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 3122 | |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3123 | /* compute inner L3 header size */ |
| 3124 | offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3125 | |
| 3126 | /* Enable L4 checksum offloads */ |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 3127 | switch (l4_proto) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3128 | case IPPROTO_TCP: |
| 3129 | /* enable checksum offloads */ |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3130 | cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP; |
| 3131 | offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3132 | break; |
| 3133 | case IPPROTO_SCTP: |
| 3134 | /* enable SCTP checksum offload */ |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3135 | cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP; |
| 3136 | offset |= (sizeof(struct sctphdr) >> 2) << |
| 3137 | I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3138 | break; |
| 3139 | case IPPROTO_UDP: |
| 3140 | /* enable UDP checksum offload */ |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3141 | cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP; |
| 3142 | offset |= (sizeof(struct udphdr) >> 2) << |
| 3143 | I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3144 | break; |
| 3145 | default: |
Alexander Duyck | 529f1f6 | 2016-01-24 21:17:10 -0800 | [diff] [blame] | 3146 | if (*tx_flags & I40E_TX_FLAGS_TSO) |
| 3147 | return -1; |
| 3148 | skb_checksum_help(skb); |
| 3149 | return 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3150 | } |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3151 | |
| 3152 | *td_cmd |= cmd; |
| 3153 | *td_offset |= offset; |
Alexander Duyck | 529f1f6 | 2016-01-24 21:17:10 -0800 | [diff] [blame] | 3154 | |
| 3155 | return 1; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3156 | } |
| 3157 | |
| 3158 | /** |
| 3159 | * i40e_create_tx_ctx Build the Tx context descriptor |
| 3160 | * @tx_ring: ring to create the descriptor on |
| 3161 | * @cd_type_cmd_tso_mss: Quad Word 1 |
| 3162 | * @cd_tunneling: Quad Word 0 - bits 0-31 |
| 3163 | * @cd_l2tag2: Quad Word 0 - bits 32-63 |
| 3164 | **/ |
| 3165 | static void i40e_create_tx_ctx(struct i40e_ring *tx_ring, |
| 3166 | const u64 cd_type_cmd_tso_mss, |
| 3167 | const u32 cd_tunneling, const u32 cd_l2tag2) |
| 3168 | { |
| 3169 | struct i40e_tx_context_desc *context_desc; |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 3170 | int i = tx_ring->next_to_use; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3171 | |
Jesse Brandeburg | ff40dd5 | 2014-02-14 02:14:41 +0000 | [diff] [blame] | 3172 | if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) && |
| 3173 | !cd_tunneling && !cd_l2tag2) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3174 | return; |
| 3175 | |
| 3176 | /* grab the next descriptor */ |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 3177 | context_desc = I40E_TX_CTXTDESC(tx_ring, i); |
| 3178 | |
| 3179 | i++; |
| 3180 | tx_ring->next_to_use = (i < tx_ring->count) ? i : 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3181 | |
| 3182 | /* cpu_to_le32 and assign to struct fields */ |
| 3183 | context_desc->tunneling_params = cpu_to_le32(cd_tunneling); |
| 3184 | context_desc->l2tag2 = cpu_to_le16(cd_l2tag2); |
Jesse Brandeburg | 3efbbb2 | 2014-06-04 20:41:54 +0000 | [diff] [blame] | 3185 | context_desc->rsvd = cpu_to_le16(0); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3186 | context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss); |
| 3187 | } |
| 3188 | |
| 3189 | /** |
Eric Dumazet | 4567dc1 | 2014-10-07 13:30:23 -0700 | [diff] [blame] | 3190 | * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions |
| 3191 | * @tx_ring: the ring to be checked |
| 3192 | * @size: the size buffer we want to assure is available |
| 3193 | * |
| 3194 | * Returns -EBUSY if a stop is needed, else 0 |
| 3195 | **/ |
Alexander Duyck | 4ec441d | 2016-02-17 11:02:43 -0800 | [diff] [blame] | 3196 | int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size) |
Eric Dumazet | 4567dc1 | 2014-10-07 13:30:23 -0700 | [diff] [blame] | 3197 | { |
| 3198 | netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index); |
| 3199 | /* Memory barrier before checking head and tail */ |
| 3200 | smp_mb(); |
| 3201 | |
| 3202 | /* Check again in a case another CPU has just made room available. */ |
| 3203 | if (likely(I40E_DESC_UNUSED(tx_ring) < size)) |
| 3204 | return -EBUSY; |
| 3205 | |
| 3206 | /* A reprieve! - use start_queue because it doesn't call schedule */ |
| 3207 | netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index); |
| 3208 | ++tx_ring->tx_stats.restart_queue; |
| 3209 | return 0; |
| 3210 | } |
| 3211 | |
| 3212 | /** |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3213 | * __i40e_chk_linearize - Check if there are more than 8 buffers per packet |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3214 | * @skb: send buffer |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3215 | * |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3216 | * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire |
| 3217 | * and so we need to figure out the cases where we need to linearize the skb. |
| 3218 | * |
| 3219 | * For TSO we need to count the TSO header and segment payload separately. |
| 3220 | * As such we need to check cases where we have 7 fragments or more as we |
| 3221 | * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for |
| 3222 | * the segment payload in the first descriptor, and another 7 for the |
| 3223 | * fragments. |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3224 | **/ |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3225 | bool __i40e_chk_linearize(struct sk_buff *skb) |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3226 | { |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3227 | const struct skb_frag_struct *frag, *stale; |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3228 | int nr_frags, sum; |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3229 | |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3230 | /* no need to check if number of frags is less than 7 */ |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3231 | nr_frags = skb_shinfo(skb)->nr_frags; |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3232 | if (nr_frags < (I40E_MAX_BUFFER_TXD - 1)) |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3233 | return false; |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3234 | |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3235 | /* We need to walk through the list and validate that each group |
Alexander Duyck | 841493a | 2016-09-06 18:05:04 -0700 | [diff] [blame] | 3236 | * of 6 fragments totals at least gso_size. |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3237 | */ |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3238 | nr_frags -= I40E_MAX_BUFFER_TXD - 2; |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3239 | frag = &skb_shinfo(skb)->frags[0]; |
| 3240 | |
| 3241 | /* Initialize size to the negative value of gso_size minus 1. We |
| 3242 | * use this as the worst case scenerio in which the frag ahead |
| 3243 | * of us only provides one byte which is why we are limited to 6 |
| 3244 | * descriptors for a single transmit as the header and previous |
| 3245 | * fragment are already consuming 2 descriptors. |
| 3246 | */ |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3247 | sum = 1 - skb_shinfo(skb)->gso_size; |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3248 | |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3249 | /* Add size of frags 0 through 4 to create our initial sum */ |
| 3250 | sum += skb_frag_size(frag++); |
| 3251 | sum += skb_frag_size(frag++); |
| 3252 | sum += skb_frag_size(frag++); |
| 3253 | sum += skb_frag_size(frag++); |
| 3254 | sum += skb_frag_size(frag++); |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3255 | |
| 3256 | /* Walk through fragments adding latest fragment, testing it, and |
| 3257 | * then removing stale fragments from the sum. |
| 3258 | */ |
Alexander Duyck | 248de22 | 2017-12-08 10:55:04 -0800 | [diff] [blame] | 3259 | for (stale = &skb_shinfo(skb)->frags[0];; stale++) { |
| 3260 | int stale_size = skb_frag_size(stale); |
| 3261 | |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3262 | sum += skb_frag_size(frag++); |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3263 | |
Alexander Duyck | 248de22 | 2017-12-08 10:55:04 -0800 | [diff] [blame] | 3264 | /* The stale fragment may present us with a smaller |
| 3265 | * descriptor than the actual fragment size. To account |
| 3266 | * for that we need to remove all the data on the front and |
| 3267 | * figure out what the remainder would be in the last |
| 3268 | * descriptor associated with the fragment. |
| 3269 | */ |
| 3270 | if (stale_size > I40E_MAX_DATA_PER_TXD) { |
| 3271 | int align_pad = -(stale->page_offset) & |
| 3272 | (I40E_MAX_READ_REQ_SIZE - 1); |
| 3273 | |
| 3274 | sum -= align_pad; |
| 3275 | stale_size -= align_pad; |
| 3276 | |
| 3277 | do { |
| 3278 | sum -= I40E_MAX_DATA_PER_TXD_ALIGNED; |
| 3279 | stale_size -= I40E_MAX_DATA_PER_TXD_ALIGNED; |
| 3280 | } while (stale_size > I40E_MAX_DATA_PER_TXD); |
| 3281 | } |
| 3282 | |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3283 | /* if sum is negative we failed to make sufficient progress */ |
| 3284 | if (sum < 0) |
| 3285 | return true; |
| 3286 | |
Alexander Duyck | 841493a | 2016-09-06 18:05:04 -0700 | [diff] [blame] | 3287 | if (!nr_frags--) |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3288 | break; |
| 3289 | |
Alexander Duyck | 248de22 | 2017-12-08 10:55:04 -0800 | [diff] [blame] | 3290 | sum -= stale_size; |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3291 | } |
| 3292 | |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3293 | return false; |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3294 | } |
| 3295 | |
| 3296 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3297 | * i40e_tx_map - Build the Tx descriptor |
| 3298 | * @tx_ring: ring to send buffer on |
| 3299 | * @skb: send buffer |
| 3300 | * @first: first buffer info buffer to use |
| 3301 | * @tx_flags: collected send information |
| 3302 | * @hdr_len: size of the packet header |
| 3303 | * @td_cmd: the command field in the descriptor |
| 3304 | * @td_offset: offset for checksum or crc |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3305 | * |
| 3306 | * Returns 0 on success, -1 on failure to DMA |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3307 | **/ |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3308 | static inline int i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb, |
| 3309 | struct i40e_tx_buffer *first, u32 tx_flags, |
| 3310 | const u8 hdr_len, u32 td_cmd, u32 td_offset) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3311 | { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3312 | unsigned int data_len = skb->data_len; |
| 3313 | unsigned int size = skb_headlen(skb); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3314 | struct skb_frag_struct *frag; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3315 | struct i40e_tx_buffer *tx_bi; |
| 3316 | struct i40e_tx_desc *tx_desc; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3317 | u16 i = tx_ring->next_to_use; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3318 | u32 td_tag = 0; |
| 3319 | dma_addr_t dma; |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3320 | u16 desc_count = 1; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3321 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3322 | if (tx_flags & I40E_TX_FLAGS_HW_VLAN) { |
| 3323 | td_cmd |= I40E_TX_DESC_CMD_IL2TAG1; |
| 3324 | td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >> |
| 3325 | I40E_TX_FLAGS_VLAN_SHIFT; |
| 3326 | } |
| 3327 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3328 | first->tx_flags = tx_flags; |
| 3329 | |
| 3330 | dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE); |
| 3331 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3332 | tx_desc = I40E_TX_DESC(tx_ring, i); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3333 | tx_bi = first; |
| 3334 | |
| 3335 | for (frag = &skb_shinfo(skb)->frags[0];; frag++) { |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3336 | unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED; |
| 3337 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3338 | if (dma_mapping_error(tx_ring->dev, dma)) |
| 3339 | goto dma_error; |
| 3340 | |
| 3341 | /* record length, and DMA address */ |
| 3342 | dma_unmap_len_set(tx_bi, len, size); |
| 3343 | dma_unmap_addr_set(tx_bi, dma, dma); |
| 3344 | |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3345 | /* align size to end of page */ |
| 3346 | max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3347 | tx_desc->buffer_addr = cpu_to_le64(dma); |
| 3348 | |
| 3349 | while (unlikely(size > I40E_MAX_DATA_PER_TXD)) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3350 | tx_desc->cmd_type_offset_bsz = |
| 3351 | build_ctob(td_cmd, td_offset, |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3352 | max_data, td_tag); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3353 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3354 | tx_desc++; |
| 3355 | i++; |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3356 | desc_count++; |
| 3357 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3358 | if (i == tx_ring->count) { |
| 3359 | tx_desc = I40E_TX_DESC(tx_ring, 0); |
| 3360 | i = 0; |
| 3361 | } |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3362 | |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3363 | dma += max_data; |
| 3364 | size -= max_data; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3365 | |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3366 | max_data = I40E_MAX_DATA_PER_TXD_ALIGNED; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3367 | tx_desc->buffer_addr = cpu_to_le64(dma); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3368 | } |
| 3369 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3370 | if (likely(!data_len)) |
| 3371 | break; |
| 3372 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3373 | tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset, |
| 3374 | size, td_tag); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3375 | |
| 3376 | tx_desc++; |
| 3377 | i++; |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3378 | desc_count++; |
| 3379 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3380 | if (i == tx_ring->count) { |
| 3381 | tx_desc = I40E_TX_DESC(tx_ring, 0); |
| 3382 | i = 0; |
| 3383 | } |
| 3384 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3385 | size = skb_frag_size(frag); |
| 3386 | data_len -= size; |
| 3387 | |
| 3388 | dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size, |
| 3389 | DMA_TO_DEVICE); |
| 3390 | |
| 3391 | tx_bi = &tx_ring->tx_bi[i]; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3392 | } |
| 3393 | |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3394 | netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3395 | |
| 3396 | i++; |
| 3397 | if (i == tx_ring->count) |
| 3398 | i = 0; |
| 3399 | |
| 3400 | tx_ring->next_to_use = i; |
| 3401 | |
Eric Dumazet | 4567dc1 | 2014-10-07 13:30:23 -0700 | [diff] [blame] | 3402 | i40e_maybe_stop_tx(tx_ring, DESC_NEEDED); |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3403 | |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3404 | /* write last descriptor with EOP bit */ |
| 3405 | td_cmd |= I40E_TX_DESC_CMD_EOP; |
| 3406 | |
Jacob Keller | a5340d9 | 2017-08-29 05:32:42 -0400 | [diff] [blame] | 3407 | /* We OR these values together to check both against 4 (WB_STRIDE) |
| 3408 | * below. This is safe since we don't re-use desc_count afterwards. |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3409 | */ |
| 3410 | desc_count |= ++tx_ring->packet_stride; |
| 3411 | |
Jacob Keller | a5340d9 | 2017-08-29 05:32:42 -0400 | [diff] [blame] | 3412 | if (desc_count >= WB_STRIDE) { |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3413 | /* write last descriptor with RS bit set */ |
| 3414 | td_cmd |= I40E_TX_DESC_CMD_RS; |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3415 | tx_ring->packet_stride = 0; |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3416 | } |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3417 | |
| 3418 | tx_desc->cmd_type_offset_bsz = |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3419 | build_ctob(td_cmd, td_offset, size, td_tag); |
| 3420 | |
| 3421 | /* Force memory writes to complete before letting h/w know there |
| 3422 | * are new descriptors to fetch. |
| 3423 | * |
| 3424 | * We also use this memory barrier to make certain all of the |
| 3425 | * status bits have been updated before next_to_watch is written. |
| 3426 | */ |
| 3427 | wmb(); |
| 3428 | |
| 3429 | /* set next_to_watch value indicating a packet is present */ |
| 3430 | first->next_to_watch = tx_desc; |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3431 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3432 | /* notify HW of packet */ |
Jacob Keller | a5340d9 | 2017-08-29 05:32:42 -0400 | [diff] [blame] | 3433 | if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) { |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3434 | writel(i, tx_ring->tail); |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3435 | |
| 3436 | /* we need this if more than one processor can write to our tail |
| 3437 | * at a time, it synchronizes IO on IA64/Altix systems |
| 3438 | */ |
| 3439 | mmiowb(); |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3440 | } |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3441 | |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3442 | return 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3443 | |
| 3444 | dma_error: |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3445 | dev_info(tx_ring->dev, "TX DMA map failed\n"); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3446 | |
| 3447 | /* clear dma mappings for failed tx_bi map */ |
| 3448 | for (;;) { |
| 3449 | tx_bi = &tx_ring->tx_bi[i]; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3450 | i40e_unmap_and_free_tx_resource(tx_ring, tx_bi); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3451 | if (tx_bi == first) |
| 3452 | break; |
| 3453 | if (i == 0) |
| 3454 | i = tx_ring->count; |
| 3455 | i--; |
| 3456 | } |
| 3457 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3458 | tx_ring->next_to_use = i; |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3459 | |
| 3460 | return -1; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3461 | } |
| 3462 | |
| 3463 | /** |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 3464 | * i40e_xmit_xdp_ring - transmits an XDP buffer to an XDP Tx ring |
| 3465 | * @xdp: data to transmit |
| 3466 | * @xdp_ring: XDP Tx ring |
| 3467 | **/ |
| 3468 | static int i40e_xmit_xdp_ring(struct xdp_buff *xdp, |
| 3469 | struct i40e_ring *xdp_ring) |
| 3470 | { |
| 3471 | u32 size = xdp->data_end - xdp->data; |
| 3472 | u16 i = xdp_ring->next_to_use; |
| 3473 | struct i40e_tx_buffer *tx_bi; |
| 3474 | struct i40e_tx_desc *tx_desc; |
| 3475 | dma_addr_t dma; |
| 3476 | |
| 3477 | if (!unlikely(I40E_DESC_UNUSED(xdp_ring))) { |
| 3478 | xdp_ring->tx_stats.tx_busy++; |
| 3479 | return I40E_XDP_CONSUMED; |
| 3480 | } |
| 3481 | |
| 3482 | dma = dma_map_single(xdp_ring->dev, xdp->data, size, DMA_TO_DEVICE); |
| 3483 | if (dma_mapping_error(xdp_ring->dev, dma)) |
| 3484 | return I40E_XDP_CONSUMED; |
| 3485 | |
| 3486 | tx_bi = &xdp_ring->tx_bi[i]; |
| 3487 | tx_bi->bytecount = size; |
| 3488 | tx_bi->gso_segs = 1; |
| 3489 | tx_bi->raw_buf = xdp->data; |
| 3490 | |
| 3491 | /* record length, and DMA address */ |
| 3492 | dma_unmap_len_set(tx_bi, len, size); |
| 3493 | dma_unmap_addr_set(tx_bi, dma, dma); |
| 3494 | |
| 3495 | tx_desc = I40E_TX_DESC(xdp_ring, i); |
| 3496 | tx_desc->buffer_addr = cpu_to_le64(dma); |
| 3497 | tx_desc->cmd_type_offset_bsz = build_ctob(I40E_TX_DESC_CMD_ICRC |
| 3498 | | I40E_TXD_CMD, |
| 3499 | 0, size, 0); |
| 3500 | |
| 3501 | /* Make certain all of the status bits have been updated |
| 3502 | * before next_to_watch is written. |
| 3503 | */ |
| 3504 | smp_wmb(); |
| 3505 | |
| 3506 | i++; |
| 3507 | if (i == xdp_ring->count) |
| 3508 | i = 0; |
| 3509 | |
| 3510 | tx_bi->next_to_watch = tx_desc; |
| 3511 | xdp_ring->next_to_use = i; |
| 3512 | |
| 3513 | return I40E_XDP_TX; |
| 3514 | } |
| 3515 | |
| 3516 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3517 | * i40e_xmit_frame_ring - Sends buffer on Tx ring |
| 3518 | * @skb: send buffer |
| 3519 | * @tx_ring: ring to send buffer on |
| 3520 | * |
| 3521 | * Returns NETDEV_TX_OK if sent, else an error code |
| 3522 | **/ |
| 3523 | static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb, |
| 3524 | struct i40e_ring *tx_ring) |
| 3525 | { |
| 3526 | u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT; |
| 3527 | u32 cd_tunneling = 0, cd_l2tag2 = 0; |
| 3528 | struct i40e_tx_buffer *first; |
| 3529 | u32 td_offset = 0; |
| 3530 | u32 tx_flags = 0; |
| 3531 | __be16 protocol; |
| 3532 | u32 td_cmd = 0; |
| 3533 | u8 hdr_len = 0; |
Alexander Duyck | 4ec441d | 2016-02-17 11:02:43 -0800 | [diff] [blame] | 3534 | int tso, count; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 3535 | int tsyn; |
Jesse Brandeburg | 6995b36 | 2015-08-28 17:55:54 -0400 | [diff] [blame] | 3536 | |
Jesse Brandeburg | b74118f | 2015-10-26 19:44:30 -0400 | [diff] [blame] | 3537 | /* prefetch the data, we'll need it later */ |
| 3538 | prefetch(skb->data); |
| 3539 | |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 3540 | i40e_trace(xmit_frame_ring, skb, tx_ring); |
| 3541 | |
Alexander Duyck | 4ec441d | 2016-02-17 11:02:43 -0800 | [diff] [blame] | 3542 | count = i40e_xmit_descriptor_count(skb); |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3543 | if (i40e_chk_linearize(skb, count)) { |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 3544 | if (__skb_linearize(skb)) { |
| 3545 | dev_kfree_skb_any(skb); |
| 3546 | return NETDEV_TX_OK; |
| 3547 | } |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3548 | count = i40e_txd_use_count(skb->len); |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3549 | tx_ring->tx_stats.tx_linearize++; |
| 3550 | } |
Alexander Duyck | 4ec441d | 2016-02-17 11:02:43 -0800 | [diff] [blame] | 3551 | |
| 3552 | /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD, |
| 3553 | * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD, |
| 3554 | * + 4 desc gap to avoid the cache line where head is, |
| 3555 | * + 1 desc for context descriptor, |
| 3556 | * otherwise try next time |
| 3557 | */ |
| 3558 | if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) { |
| 3559 | tx_ring->tx_stats.tx_busy++; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3560 | return NETDEV_TX_BUSY; |
Alexander Duyck | 4ec441d | 2016-02-17 11:02:43 -0800 | [diff] [blame] | 3561 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3562 | |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 3563 | /* record the location of the first descriptor for this packet */ |
| 3564 | first = &tx_ring->tx_bi[tx_ring->next_to_use]; |
| 3565 | first->skb = skb; |
| 3566 | first->bytecount = skb->len; |
| 3567 | first->gso_segs = 1; |
| 3568 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3569 | /* prepare the xmit flags */ |
| 3570 | if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags)) |
| 3571 | goto out_drop; |
| 3572 | |
| 3573 | /* obtain protocol of skb */ |
Vlad Yasevich | 3d34dd0 | 2014-08-25 10:34:52 -0400 | [diff] [blame] | 3574 | protocol = vlan_get_protocol(skb); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3575 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3576 | /* setup IPv4/IPv6 offloads */ |
Jesse Brandeburg | 0e2fe46c | 2013-11-28 06:39:29 +0000 | [diff] [blame] | 3577 | if (protocol == htons(ETH_P_IP)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3578 | tx_flags |= I40E_TX_FLAGS_IPV4; |
Jesse Brandeburg | 0e2fe46c | 2013-11-28 06:39:29 +0000 | [diff] [blame] | 3579 | else if (protocol == htons(ETH_P_IPV6)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3580 | tx_flags |= I40E_TX_FLAGS_IPV6; |
| 3581 | |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 3582 | tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3583 | |
| 3584 | if (tso < 0) |
| 3585 | goto out_drop; |
| 3586 | else if (tso) |
| 3587 | tx_flags |= I40E_TX_FLAGS_TSO; |
| 3588 | |
Alexander Duyck | 3bc6797 | 2016-02-17 11:02:56 -0800 | [diff] [blame] | 3589 | /* Always offload the checksum, since it's in the data descriptor */ |
| 3590 | tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset, |
| 3591 | tx_ring, &cd_tunneling); |
| 3592 | if (tso < 0) |
| 3593 | goto out_drop; |
| 3594 | |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 3595 | tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss); |
| 3596 | |
| 3597 | if (tsyn) |
| 3598 | tx_flags |= I40E_TX_FLAGS_TSYN; |
| 3599 | |
Jakub Kicinski | 259afec | 2014-03-15 14:55:37 +0000 | [diff] [blame] | 3600 | skb_tx_timestamp(skb); |
| 3601 | |
Alexander Duyck | b194130 | 2013-09-28 06:00:32 +0000 | [diff] [blame] | 3602 | /* always enable CRC insertion offload */ |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3603 | td_cmd |= I40E_TX_DESC_CMD_ICRC; |
| 3604 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3605 | i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss, |
| 3606 | cd_tunneling, cd_l2tag2); |
| 3607 | |
| 3608 | /* Add Flow Director ATR if it's enabled. |
| 3609 | * |
| 3610 | * NOTE: this must always be directly before the data descriptor. |
| 3611 | */ |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 3612 | i40e_atr(tx_ring, skb, tx_flags); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3613 | |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3614 | if (i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len, |
| 3615 | td_cmd, td_offset)) |
| 3616 | goto cleanup_tx_tstamp; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3617 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3618 | return NETDEV_TX_OK; |
| 3619 | |
| 3620 | out_drop: |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 3621 | i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring); |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 3622 | dev_kfree_skb_any(first->skb); |
| 3623 | first->skb = NULL; |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3624 | cleanup_tx_tstamp: |
| 3625 | if (unlikely(tx_flags & I40E_TX_FLAGS_TSYN)) { |
| 3626 | struct i40e_pf *pf = i40e_netdev_to_pf(tx_ring->netdev); |
| 3627 | |
| 3628 | dev_kfree_skb_any(pf->ptp_tx_skb); |
| 3629 | pf->ptp_tx_skb = NULL; |
| 3630 | clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state); |
| 3631 | } |
| 3632 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3633 | return NETDEV_TX_OK; |
| 3634 | } |
| 3635 | |
| 3636 | /** |
| 3637 | * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer |
| 3638 | * @skb: send buffer |
| 3639 | * @netdev: network interface device structure |
| 3640 | * |
| 3641 | * Returns NETDEV_TX_OK if sent, else an error code |
| 3642 | **/ |
| 3643 | netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev) |
| 3644 | { |
| 3645 | struct i40e_netdev_priv *np = netdev_priv(netdev); |
| 3646 | struct i40e_vsi *vsi = np->vsi; |
Alexander Duyck | 9f65e15 | 2013-09-28 06:00:58 +0000 | [diff] [blame] | 3647 | struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping]; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3648 | |
| 3649 | /* hardware can't handle really short frames, hardware padding works |
| 3650 | * beyond this point |
| 3651 | */ |
Alexander Duyck | a94d9e2 | 2014-12-03 08:17:39 -0800 | [diff] [blame] | 3652 | if (skb_put_padto(skb, I40E_MIN_TX_LEN)) |
| 3653 | return NETDEV_TX_OK; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3654 | |
| 3655 | return i40e_xmit_frame_ring(skb, tx_ring); |
| 3656 | } |