blob: 7f0975b61c53d9d2ef9ab47ec0c062fe35142f0a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020018#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020022#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/ip.h>
24#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000025#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000027#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000028#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
françois romieubca03d52011-01-03 15:07:31 +000035#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
36#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000037#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
38#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080039#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080040#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
41#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080042#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080043#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080044#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080045#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080046#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000047#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000048#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000049#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080050#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
51#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
52#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
53#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000054
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020055#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070056 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020057
Julien Ducourthial477206a2012-05-09 00:00:06 +020058#define TX_SLOTS_AVAIL(tp) \
59 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
60
61/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
62#define TX_FRAGS_READY_FOR(tp,nr_frags) \
63 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Linus Torvalds1da177e2005-04-16 15:20:36 -070065/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
66 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050067static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Michal Schmidtaee77e42012-09-09 13:55:26 +000069#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
71
72#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020073#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000075#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
77#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
78
79#define RTL8169_TX_TIMEOUT (6*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020082#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
83#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
84#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
85#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
86#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
87#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020090 RTL_GIGA_MAC_VER_01 = 0,
91 RTL_GIGA_MAC_VER_02,
92 RTL_GIGA_MAC_VER_03,
93 RTL_GIGA_MAC_VER_04,
94 RTL_GIGA_MAC_VER_05,
95 RTL_GIGA_MAC_VER_06,
96 RTL_GIGA_MAC_VER_07,
97 RTL_GIGA_MAC_VER_08,
98 RTL_GIGA_MAC_VER_09,
99 RTL_GIGA_MAC_VER_10,
100 RTL_GIGA_MAC_VER_11,
101 RTL_GIGA_MAC_VER_12,
102 RTL_GIGA_MAC_VER_13,
103 RTL_GIGA_MAC_VER_14,
104 RTL_GIGA_MAC_VER_15,
105 RTL_GIGA_MAC_VER_16,
106 RTL_GIGA_MAC_VER_17,
107 RTL_GIGA_MAC_VER_18,
108 RTL_GIGA_MAC_VER_19,
109 RTL_GIGA_MAC_VER_20,
110 RTL_GIGA_MAC_VER_21,
111 RTL_GIGA_MAC_VER_22,
112 RTL_GIGA_MAC_VER_23,
113 RTL_GIGA_MAC_VER_24,
114 RTL_GIGA_MAC_VER_25,
115 RTL_GIGA_MAC_VER_26,
116 RTL_GIGA_MAC_VER_27,
117 RTL_GIGA_MAC_VER_28,
118 RTL_GIGA_MAC_VER_29,
119 RTL_GIGA_MAC_VER_30,
120 RTL_GIGA_MAC_VER_31,
121 RTL_GIGA_MAC_VER_32,
122 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800123 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800124 RTL_GIGA_MAC_VER_35,
125 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800126 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800127 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800128 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800129 RTL_GIGA_MAC_VER_40,
130 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000131 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000132 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800133 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800134 RTL_GIGA_MAC_VER_45,
135 RTL_GIGA_MAC_VER_46,
136 RTL_GIGA_MAC_VER_47,
137 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800138 RTL_GIGA_MAC_VER_49,
139 RTL_GIGA_MAC_VER_50,
140 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200141 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142};
143
Francois Romieu2b7b4312011-04-18 22:53:24 -0700144enum rtl_tx_desc_version {
145 RTL_TD_0 = 0,
146 RTL_TD_1 = 1,
147};
148
Francois Romieud58d46b2011-05-03 16:38:29 +0200149#define JUMBO_1K ETH_DATA_LEN
150#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
151#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
152#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
153#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
154
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200155#define _R(NAME,TD,FW,SZ) { \
Francois Romieud58d46b2011-05-03 16:38:29 +0200156 .name = NAME, \
157 .txd_version = TD, \
158 .fw_name = FW, \
159 .jumbo_max = SZ, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200160}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800162static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700164 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200165 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200166 u16 jumbo_max;
Francois Romieu85bffe62011-04-27 08:22:39 +0200167} rtl_chip_infos[] = {
168 /* PCI devices. */
169 [RTL_GIGA_MAC_VER_01] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200170 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200171 [RTL_GIGA_MAC_VER_02] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200172 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200173 [RTL_GIGA_MAC_VER_03] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200174 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200175 [RTL_GIGA_MAC_VER_04] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200176 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200177 [RTL_GIGA_MAC_VER_05] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200178 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200179 [RTL_GIGA_MAC_VER_06] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200180 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200181 /* PCI-E devices. */
182 [RTL_GIGA_MAC_VER_07] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200183 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200184 [RTL_GIGA_MAC_VER_08] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200185 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200186 [RTL_GIGA_MAC_VER_09] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200187 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200188 [RTL_GIGA_MAC_VER_10] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200189 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200190 [RTL_GIGA_MAC_VER_11] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200191 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_12] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200193 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_13] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200195 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_14] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200197 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_15] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200199 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 [RTL_GIGA_MAC_VER_16] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200201 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200202 [RTL_GIGA_MAC_VER_17] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200203 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200204 [RTL_GIGA_MAC_VER_18] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200205 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200206 [RTL_GIGA_MAC_VER_19] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200207 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200208 [RTL_GIGA_MAC_VER_20] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200209 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200210 [RTL_GIGA_MAC_VER_21] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200211 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200212 [RTL_GIGA_MAC_VER_22] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200213 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200214 [RTL_GIGA_MAC_VER_23] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200215 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200216 [RTL_GIGA_MAC_VER_24] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200217 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200218 [RTL_GIGA_MAC_VER_25] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200219 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200220 [RTL_GIGA_MAC_VER_26] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200221 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200222 [RTL_GIGA_MAC_VER_27] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200223 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200224 [RTL_GIGA_MAC_VER_28] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200225 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200226 [RTL_GIGA_MAC_VER_29] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200227 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200228 [RTL_GIGA_MAC_VER_30] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200229 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200230 [RTL_GIGA_MAC_VER_31] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200231 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200232 [RTL_GIGA_MAC_VER_32] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200233 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200234 [RTL_GIGA_MAC_VER_33] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200235 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
Hayes Wang70090422011-07-06 15:58:06 +0800236 [RTL_GIGA_MAC_VER_34] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200237 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800238 [RTL_GIGA_MAC_VER_35] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200239 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800240 [RTL_GIGA_MAC_VER_36] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200241 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800242 [RTL_GIGA_MAC_VER_37] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200243 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1, JUMBO_1K),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800244 [RTL_GIGA_MAC_VER_38] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200245 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1, JUMBO_9K),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800246 [RTL_GIGA_MAC_VER_39] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200247 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
Hayes Wangc5583862012-07-02 17:23:22 +0800248 [RTL_GIGA_MAC_VER_40] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200249 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
Hayes Wangc5583862012-07-02 17:23:22 +0800250 [RTL_GIGA_MAC_VER_41] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200251 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K),
hayeswang57538c42013-04-01 22:23:40 +0000252 [RTL_GIGA_MAC_VER_42] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200253 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
hayeswang58152cd2013-04-01 22:23:42 +0000254 [RTL_GIGA_MAC_VER_43] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200255 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
hayeswang45dd95c2013-07-08 17:09:01 +0800256 [RTL_GIGA_MAC_VER_44] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200257 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800258 [RTL_GIGA_MAC_VER_45] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200259 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800260 [RTL_GIGA_MAC_VER_46] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200261 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800262 [RTL_GIGA_MAC_VER_47] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200263 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800264 [RTL_GIGA_MAC_VER_48] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200265 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800266 [RTL_GIGA_MAC_VER_49] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200267 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800268 [RTL_GIGA_MAC_VER_50] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200269 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800270 [RTL_GIGA_MAC_VER_51] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200271 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272};
273#undef _R
274
Francois Romieubcf0bf92006-07-26 23:14:13 +0200275enum cfg_version {
276 RTL_CFG_0 = 0x00,
277 RTL_CFG_1,
278 RTL_CFG_2
279};
280
Benoit Taine9baa3c32014-08-08 15:56:03 +0200281static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200282 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200283 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800284 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200285 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100286 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200287 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200288 { PCI_VENDOR_ID_DLINK, 0x4300,
289 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200290 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000291 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200292 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200293 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
294 { PCI_VENDOR_ID_LINKSYS, 0x1032,
295 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100296 { 0x0001, 0x8168,
297 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 {0,},
299};
300
301MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
302
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200303static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200304static struct {
305 u32 msg_enable;
306} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Francois Romieu07d3f512007-02-21 22:40:46 +0100308enum rtl_registers {
309 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100310 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100311 MAR0 = 8, /* Multicast filter. */
312 CounterAddrLow = 0x10,
313 CounterAddrHigh = 0x14,
314 TxDescStartAddrLow = 0x20,
315 TxDescStartAddrHigh = 0x24,
316 TxHDescStartAddrLow = 0x28,
317 TxHDescStartAddrHigh = 0x2c,
318 FLASH = 0x30,
319 ERSR = 0x36,
320 ChipCmd = 0x37,
321 TxPoll = 0x38,
322 IntrMask = 0x3c,
323 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700324
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800325 TxConfig = 0x40,
326#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
327#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
328
329 RxConfig = 0x44,
330#define RX128_INT_EN (1 << 15) /* 8111c and later */
331#define RX_MULTI_EN (1 << 14) /* 8111c only */
332#define RXCFG_FIFO_SHIFT 13
333 /* No threshold before first PCI xfer */
334#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000335#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800336#define RXCFG_DMA_SHIFT 8
337 /* Unlimited maximum PCI burst. */
338#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700339
Francois Romieu07d3f512007-02-21 22:40:46 +0100340 RxMissed = 0x4c,
341 Cfg9346 = 0x50,
342 Config0 = 0x51,
343 Config1 = 0x52,
344 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200345#define PME_SIGNAL (1 << 5) /* 8168c and later */
346
Francois Romieu07d3f512007-02-21 22:40:46 +0100347 Config3 = 0x54,
348 Config4 = 0x55,
349 Config5 = 0x56,
350 MultiIntr = 0x5c,
351 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100352 PHYstatus = 0x6c,
353 RxMaxSize = 0xda,
354 CPlusCmd = 0xe0,
355 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300356
357#define RTL_COALESCE_MASK 0x0f
358#define RTL_COALESCE_SHIFT 4
359#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
360#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
361
Francois Romieu07d3f512007-02-21 22:40:46 +0100362 RxDescAddrLow = 0xe4,
363 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000364 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
365
366#define NoEarlyTx 0x3f /* Max value : no early transmit. */
367
368 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
369
370#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800371#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000372
Francois Romieu07d3f512007-02-21 22:40:46 +0100373 FuncEvent = 0xf0,
374 FuncEventMask = 0xf4,
375 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800376 IBCR0 = 0xf8,
377 IBCR2 = 0xf9,
378 IBIMR0 = 0xfa,
379 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100380 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381};
382
Francois Romieuf162a5d2008-06-01 22:37:49 +0200383enum rtl8168_8101_registers {
384 CSIDR = 0x64,
385 CSIAR = 0x68,
386#define CSIAR_FLAG 0x80000000
387#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200388#define CSIAR_BYTE_ENABLE 0x0000f000
389#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000390 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200391 EPHYAR = 0x80,
392#define EPHYAR_FLAG 0x80000000
393#define EPHYAR_WRITE_CMD 0x80000000
394#define EPHYAR_REG_MASK 0x1f
395#define EPHYAR_REG_SHIFT 16
396#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800397 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800398#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800399#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200400 DBG_REG = 0xd1,
401#define FIX_NAK_1 (1 << 4)
402#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800403 TWSI = 0xd2,
404 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800405#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800406#define TX_EMPTY (1 << 5)
407#define RX_EMPTY (1 << 4)
408#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800409#define EN_NDP (1 << 3)
410#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800411#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000412 EFUSEAR = 0xdc,
413#define EFUSEAR_FLAG 0x80000000
414#define EFUSEAR_WRITE_CMD 0x80000000
415#define EFUSEAR_READ_CMD 0x00000000
416#define EFUSEAR_REG_MASK 0x03ff
417#define EFUSEAR_REG_SHIFT 8
418#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800419 MISC_1 = 0xf2,
420#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200421};
422
françois romieuc0e45c12011-01-03 15:08:04 +0000423enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800424 LED_FREQ = 0x1a,
425 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000426 ERIDR = 0x70,
427 ERIAR = 0x74,
428#define ERIAR_FLAG 0x80000000
429#define ERIAR_WRITE_CMD 0x80000000
430#define ERIAR_READ_CMD 0x00000000
431#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000432#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800433#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
434#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
435#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800436#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800437#define ERIAR_MASK_SHIFT 12
438#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
439#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800440#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800441#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800442#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000443 EPHY_RXER_NUM = 0x7c,
444 OCPDR = 0xb0, /* OCP GPHY access */
445#define OCPDR_WRITE_CMD 0x80000000
446#define OCPDR_READ_CMD 0x00000000
447#define OCPDR_REG_MASK 0x7f
448#define OCPDR_GPHY_REG_SHIFT 16
449#define OCPDR_DATA_MASK 0xffff
450 OCPAR = 0xb4,
451#define OCPAR_FLAG 0x80000000
452#define OCPAR_GPHY_WRITE_CMD 0x8000f060
453#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800454 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000455 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
456 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200457#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800458#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800459#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800460#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800461#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000462};
463
Francois Romieu07d3f512007-02-21 22:40:46 +0100464enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100466 SYSErr = 0x8000,
467 PCSTimeout = 0x4000,
468 SWInt = 0x0100,
469 TxDescUnavail = 0x0080,
470 RxFIFOOver = 0x0040,
471 LinkChg = 0x0020,
472 RxOverflow = 0x0010,
473 TxErr = 0x0008,
474 TxOK = 0x0004,
475 RxErr = 0x0002,
476 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400479 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200480 RxFOVF = (1 << 23),
481 RxRWT = (1 << 22),
482 RxRES = (1 << 21),
483 RxRUNT = (1 << 20),
484 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
486 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800487 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100488 CmdReset = 0x10,
489 CmdRxEnb = 0x08,
490 CmdTxEnb = 0x04,
491 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
Francois Romieu275391a2007-02-23 23:50:28 +0100493 /* TXPoll register p.5 */
494 HPQ = 0x80, /* Poll cmd on the high prio queue */
495 NPQ = 0x40, /* Poll cmd on the low prio queue */
496 FSWInt = 0x01, /* Forced software interrupt */
497
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100499 Cfg9346_Lock = 0x00,
500 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
502 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100503 AcceptErr = 0x20,
504 AcceptRunt = 0x10,
505 AcceptBroadcast = 0x08,
506 AcceptMulticast = 0x04,
507 AcceptMyPhys = 0x02,
508 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200509#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 /* TxConfigBits */
512 TxInterFrameGapShift = 24,
513 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
514
Francois Romieu5d06a992006-02-23 00:47:58 +0100515 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200516 LEDS1 = (1 << 7),
517 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200518 Speed_down = (1 << 4),
519 MEMMAP = (1 << 3),
520 IOMAP = (1 << 2),
521 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100522 PMEnable = (1 << 0), /* Power Management Enable */
523
Francois Romieu6dccd162007-02-13 23:38:05 +0100524 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000525 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000526 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100527 PCI_Clock_66MHz = 0x01,
528 PCI_Clock_33MHz = 0x00,
529
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100530 /* Config3 register p.25 */
531 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
532 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200533 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800534 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200535 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100536
Francois Romieud58d46b2011-05-03 16:38:29 +0200537 /* Config4 register */
538 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
539
Francois Romieu5d06a992006-02-23 00:47:58 +0100540 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100541 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
542 MWF = (1 << 5), /* Accept Multicast wakeup frame */
543 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200544 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100545 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100546 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000547 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100548
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200550 EnableBist = (1 << 15), // 8168 8101
551 Mac_dbgo_oe = (1 << 14), // 8168 8101
552 Normal_mode = (1 << 13), // unused
553 Force_half_dup = (1 << 12), // 8168 8101
554 Force_rxflow_en = (1 << 11), // 8168 8101
555 Force_txflow_en = (1 << 10), // 8168 8101
556 Cxpl_dbg_sel = (1 << 9), // 8168 8101
557 ASF = (1 << 8), // 8168 8101
558 PktCntrDisable = (1 << 7), // 8168 8101
559 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 RxVlan = (1 << 6),
561 RxChkSum = (1 << 5),
562 PCIDAC = (1 << 4),
563 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200564#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100565 INTT_0 = 0x0000, // 8168
566 INTT_1 = 0x0001, // 8168
567 INTT_2 = 0x0002, // 8168
568 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
570 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100571 TBI_Enable = 0x80,
572 TxFlowCtrl = 0x40,
573 RxFlowCtrl = 0x20,
574 _1000bpsF = 0x10,
575 _100bps = 0x08,
576 _10bps = 0x04,
577 LinkStatus = 0x02,
578 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100581 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200582
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200583 /* ResetCounterCommand */
584 CounterReset = 0x1,
585
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200586 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100587 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800588
589 /* magic enable v2 */
590 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591};
592
Francois Romieu2b7b4312011-04-18 22:53:24 -0700593enum rtl_desc_bit {
594 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
596 RingEnd = (1 << 30), /* End of descriptor ring */
597 FirstFrag = (1 << 29), /* First segment of a packet */
598 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700599};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
Francois Romieu2b7b4312011-04-18 22:53:24 -0700601/* Generic case. */
602enum rtl_tx_desc_bit {
603 /* First doubleword. */
604 TD_LSO = (1 << 27), /* Large Send Offload */
605#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Francois Romieu2b7b4312011-04-18 22:53:24 -0700607 /* Second doubleword. */
608 TxVlanTag = (1 << 17), /* Add VLAN tag */
609};
610
611/* 8169, 8168b and 810x except 8102e. */
612enum rtl_tx_desc_bit_0 {
613 /* First doubleword. */
614#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
615 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
616 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
617 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
618};
619
620/* 8102e, 8168c and beyond. */
621enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800622 /* First doubleword. */
623 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800624 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800625#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800626#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800627
Francois Romieu2b7b4312011-04-18 22:53:24 -0700628 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800629#define TCPHO_SHIFT 18
630#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700631#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800632 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
633 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700634 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
635 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
636};
637
Francois Romieu2b7b4312011-04-18 22:53:24 -0700638enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 /* Rx private */
640 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500641 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
643#define RxProtoUDP (PID1)
644#define RxProtoTCP (PID0)
645#define RxProtoIP (PID1 | PID0)
646#define RxProtoMask RxProtoIP
647
648 IPFail = (1 << 16), /* IP checksum failed */
649 UDPFail = (1 << 15), /* UDP/IP checksum failed */
650 TCPFail = (1 << 14), /* TCP/IP checksum failed */
651 RxVlanTag = (1 << 16), /* VLAN tag available */
652};
653
654#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200655#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
657struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200658 __le32 opts1;
659 __le32 opts2;
660 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661};
662
663struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200664 __le32 opts1;
665 __le32 opts2;
666 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667};
668
669struct ring_info {
670 struct sk_buff *skb;
671 u32 len;
672 u8 __pad[sizeof(void *) - sizeof(u32)];
673};
674
Ivan Vecera355423d2009-02-06 21:49:57 -0800675struct rtl8169_counters {
676 __le64 tx_packets;
677 __le64 rx_packets;
678 __le64 tx_errors;
679 __le32 rx_errors;
680 __le16 rx_missed;
681 __le16 align_errors;
682 __le32 tx_one_collision;
683 __le32 tx_multi_collision;
684 __le64 rx_unicast;
685 __le64 rx_broadcast;
686 __le32 rx_multicast;
687 __le16 tx_aborted;
688 __le16 tx_underun;
689};
690
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200691struct rtl8169_tc_offsets {
692 bool inited;
693 __le64 tx_errors;
694 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200695 __le16 tx_aborted;
696};
697
Francois Romieuda78dbf2012-01-26 14:18:23 +0100698enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100699 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100700 RTL_FLAG_TASK_SLOW_PENDING,
701 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100702 RTL_FLAG_MAX
703};
704
Junchang Wang8027aa22012-03-04 23:30:32 +0100705struct rtl8169_stats {
706 u64 packets;
707 u64 bytes;
708 struct u64_stats_sync syncp;
709};
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711struct rtl8169_private {
712 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200713 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000714 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700715 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200716 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700717 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
719 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100721 struct rtl8169_stats rx_stats;
722 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
724 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
725 dma_addr_t TxPhyAddr;
726 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000727 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100730
731 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300732 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000733
734 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200735 void (*write)(struct rtl8169_private *, int, int);
736 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000737 } mdio_ops;
738
Francois Romieud58d46b2011-05-03 16:38:29 +0200739 struct jumbo_ops {
740 void (*enable)(struct rtl8169_private *);
741 void (*disable)(struct rtl8169_private *);
742 } jumbo_ops;
743
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200744 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800745 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100746
747 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100748 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
749 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100750 struct work_struct work;
751 } wk;
752
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200753 unsigned supports_gmii:1;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200754 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200755 dma_addr_t counters_phys_addr;
756 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200757 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000758 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000759
Francois Romieub6ffd972011-06-17 17:00:05 +0200760 struct rtl_fw {
761 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200762
763#define RTL_VER_SIZE 32
764
765 char version[RTL_VER_SIZE];
766
767 struct rtl_fw_phy_action {
768 __le32 *code;
769 size_t size;
770 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200771 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300772#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800773
774 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775};
776
Ralf Baechle979b6c12005-06-13 14:30:40 -0700777MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700780MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200781module_param_named(debug, debug.msg_enable, int, 0);
782MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000784MODULE_FIRMWARE(FIRMWARE_8168D_1);
785MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000786MODULE_FIRMWARE(FIRMWARE_8168E_1);
787MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400788MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800789MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800790MODULE_FIRMWARE(FIRMWARE_8168F_1);
791MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800792MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800793MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800794MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800795MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000796MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000797MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000798MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800799MODULE_FIRMWARE(FIRMWARE_8168H_1);
800MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200801MODULE_FIRMWARE(FIRMWARE_8107E_1);
802MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100804static inline struct device *tp_to_dev(struct rtl8169_private *tp)
805{
806 return &tp->pci_dev->dev;
807}
808
Francois Romieuda78dbf2012-01-26 14:18:23 +0100809static void rtl_lock_work(struct rtl8169_private *tp)
810{
811 mutex_lock(&tp->wk.mutex);
812}
813
814static void rtl_unlock_work(struct rtl8169_private *tp)
815{
816 mutex_unlock(&tp->wk.mutex);
817}
818
Heiner Kallweitcb732002018-03-20 07:45:35 +0100819static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200820{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100821 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800822 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200823}
824
Francois Romieuffc46952012-07-06 14:19:23 +0200825struct rtl_cond {
826 bool (*check)(struct rtl8169_private *);
827 const char *msg;
828};
829
830static void rtl_udelay(unsigned int d)
831{
832 udelay(d);
833}
834
835static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
836 void (*delay)(unsigned int), unsigned int d, int n,
837 bool high)
838{
839 int i;
840
841 for (i = 0; i < n; i++) {
842 delay(d);
843 if (c->check(tp) == high)
844 return true;
845 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200846 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
847 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200848 return false;
849}
850
851static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
852 const struct rtl_cond *c,
853 unsigned int d, int n)
854{
855 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
856}
857
858static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
859 const struct rtl_cond *c,
860 unsigned int d, int n)
861{
862 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
863}
864
865static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
866 const struct rtl_cond *c,
867 unsigned int d, int n)
868{
869 return rtl_loop_wait(tp, c, msleep, d, n, true);
870}
871
872static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
873 const struct rtl_cond *c,
874 unsigned int d, int n)
875{
876 return rtl_loop_wait(tp, c, msleep, d, n, false);
877}
878
879#define DECLARE_RTL_COND(name) \
880static bool name ## _check(struct rtl8169_private *); \
881 \
882static const struct rtl_cond name = { \
883 .check = name ## _check, \
884 .msg = #name \
885}; \
886 \
887static bool name ## _check(struct rtl8169_private *tp)
888
Hayes Wangc5583862012-07-02 17:23:22 +0800889static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
890{
891 if (reg & 0xffff0001) {
892 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
893 return true;
894 }
895 return false;
896}
897
898DECLARE_RTL_COND(rtl_ocp_gphy_cond)
899{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200900 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800901}
902
903static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
904{
Hayes Wangc5583862012-07-02 17:23:22 +0800905 if (rtl_ocp_reg_failure(tp, reg))
906 return;
907
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200908 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800909
910 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
911}
912
913static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
914{
Hayes Wangc5583862012-07-02 17:23:22 +0800915 if (rtl_ocp_reg_failure(tp, reg))
916 return 0;
917
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200918 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800919
920 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200921 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800922}
923
Hayes Wangc5583862012-07-02 17:23:22 +0800924static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
925{
Hayes Wangc5583862012-07-02 17:23:22 +0800926 if (rtl_ocp_reg_failure(tp, reg))
927 return;
928
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200929 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800930}
931
932static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
933{
Hayes Wangc5583862012-07-02 17:23:22 +0800934 if (rtl_ocp_reg_failure(tp, reg))
935 return 0;
936
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200937 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800938
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200939 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800940}
941
942#define OCP_STD_PHY_BASE 0xa400
943
944static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
945{
946 if (reg == 0x1f) {
947 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
948 return;
949 }
950
951 if (tp->ocp_base != OCP_STD_PHY_BASE)
952 reg -= 0x10;
953
954 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
955}
956
957static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
958{
959 if (tp->ocp_base != OCP_STD_PHY_BASE)
960 reg -= 0x10;
961
962 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
963}
964
hayeswangeee37862013-04-01 22:23:38 +0000965static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
966{
967 if (reg == 0x1f) {
968 tp->ocp_base = value << 4;
969 return;
970 }
971
972 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
973}
974
975static int mac_mcu_read(struct rtl8169_private *tp, int reg)
976{
977 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
978}
979
Francois Romieuffc46952012-07-06 14:19:23 +0200980DECLARE_RTL_COND(rtl_phyar_cond)
981{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200982 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200983}
984
Francois Romieu24192212012-07-06 20:19:42 +0200985static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200987 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Francois Romieuffc46952012-07-06 14:19:23 +0200989 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700990 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700991 * According to hardware specs a 20us delay is required after write
992 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700993 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700994 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995}
996
Francois Romieu24192212012-07-06 20:19:42 +0200997static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998{
Francois Romieuffc46952012-07-06 14:19:23 +0200999 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001001 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
Francois Romieuffc46952012-07-06 14:19:23 +02001003 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001004 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001005
Timo Teräs81a95f02010-06-09 17:31:48 -07001006 /*
1007 * According to hardware specs a 20us delay is required after read
1008 * complete indication, but before sending next command.
1009 */
1010 udelay(20);
1011
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 return value;
1013}
1014
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001015DECLARE_RTL_COND(rtl_ocpar_cond)
1016{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001017 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001018}
1019
Francois Romieu24192212012-07-06 20:19:42 +02001020static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001021{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001022 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1023 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1024 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001025
Francois Romieuffc46952012-07-06 14:19:23 +02001026 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001027}
1028
Francois Romieu24192212012-07-06 20:19:42 +02001029static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001030{
Francois Romieu24192212012-07-06 20:19:42 +02001031 r8168dp_1_mdio_access(tp, reg,
1032 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001033}
1034
Francois Romieu24192212012-07-06 20:19:42 +02001035static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001036{
Francois Romieu24192212012-07-06 20:19:42 +02001037 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001038
1039 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001040 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1041 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001042
Francois Romieuffc46952012-07-06 14:19:23 +02001043 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001044 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001045}
1046
françois romieue6de30d2011-01-03 15:08:37 +00001047#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1048
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001049static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001050{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001051 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001052}
1053
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001054static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001055{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001056 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001057}
1058
Francois Romieu24192212012-07-06 20:19:42 +02001059static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001060{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001061 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001062
Francois Romieu24192212012-07-06 20:19:42 +02001063 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001064
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001065 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001066}
1067
Francois Romieu24192212012-07-06 20:19:42 +02001068static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001069{
1070 int value;
1071
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001072 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001073
Francois Romieu24192212012-07-06 20:19:42 +02001074 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001075
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001076 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001077
1078 return value;
1079}
1080
françois romieu4da19632011-01-03 15:07:55 +00001081static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001082{
Francois Romieu24192212012-07-06 20:19:42 +02001083 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001084}
1085
françois romieu4da19632011-01-03 15:07:55 +00001086static int rtl_readphy(struct rtl8169_private *tp, int location)
1087{
Francois Romieu24192212012-07-06 20:19:42 +02001088 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001089}
1090
1091static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1092{
1093 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1094}
1095
Chun-Hao Lin76564422014-10-01 23:17:17 +08001096static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001097{
1098 int val;
1099
françois romieu4da19632011-01-03 15:07:55 +00001100 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001101 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001102}
1103
Francois Romieuffc46952012-07-06 14:19:23 +02001104DECLARE_RTL_COND(rtl_ephyar_cond)
1105{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001106 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001107}
1108
Francois Romieufdf6fc02012-07-06 22:40:38 +02001109static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001110{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001111 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001112 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1113
Francois Romieuffc46952012-07-06 14:19:23 +02001114 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1115
1116 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001117}
1118
Francois Romieufdf6fc02012-07-06 22:40:38 +02001119static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001120{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001121 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001122
Francois Romieuffc46952012-07-06 14:19:23 +02001123 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001124 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001125}
1126
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001127DECLARE_RTL_COND(rtl_eriar_cond)
1128{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001129 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001130}
1131
Francois Romieufdf6fc02012-07-06 22:40:38 +02001132static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1133 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001134{
Hayes Wang133ac402011-07-06 15:58:05 +08001135 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001136 RTL_W32(tp, ERIDR, val);
1137 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001138
Francois Romieuffc46952012-07-06 14:19:23 +02001139 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001140}
1141
Francois Romieufdf6fc02012-07-06 22:40:38 +02001142static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001143{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001144 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001145
Francois Romieuffc46952012-07-06 14:19:23 +02001146 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001147 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001148}
1149
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001150static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001151 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001152{
1153 u32 val;
1154
Francois Romieufdf6fc02012-07-06 22:40:38 +02001155 val = rtl_eri_read(tp, addr, type);
1156 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001157}
1158
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001159static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1160{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001161 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001162 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001163 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001164}
1165
1166static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1167{
1168 return rtl_eri_read(tp, reg, ERIAR_OOB);
1169}
1170
1171static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1172{
1173 switch (tp->mac_version) {
1174 case RTL_GIGA_MAC_VER_27:
1175 case RTL_GIGA_MAC_VER_28:
1176 case RTL_GIGA_MAC_VER_31:
1177 return r8168dp_ocp_read(tp, mask, reg);
1178 case RTL_GIGA_MAC_VER_49:
1179 case RTL_GIGA_MAC_VER_50:
1180 case RTL_GIGA_MAC_VER_51:
1181 return r8168ep_ocp_read(tp, mask, reg);
1182 default:
1183 BUG();
1184 return ~0;
1185 }
1186}
1187
1188static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1189 u32 data)
1190{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001191 RTL_W32(tp, OCPDR, data);
1192 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001193 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1194}
1195
1196static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1197 u32 data)
1198{
1199 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1200 data, ERIAR_OOB);
1201}
1202
1203static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1204{
1205 switch (tp->mac_version) {
1206 case RTL_GIGA_MAC_VER_27:
1207 case RTL_GIGA_MAC_VER_28:
1208 case RTL_GIGA_MAC_VER_31:
1209 r8168dp_ocp_write(tp, mask, reg, data);
1210 break;
1211 case RTL_GIGA_MAC_VER_49:
1212 case RTL_GIGA_MAC_VER_50:
1213 case RTL_GIGA_MAC_VER_51:
1214 r8168ep_ocp_write(tp, mask, reg, data);
1215 break;
1216 default:
1217 BUG();
1218 break;
1219 }
1220}
1221
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001222static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1223{
1224 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1225
1226 ocp_write(tp, 0x1, 0x30, 0x00000001);
1227}
1228
1229#define OOB_CMD_RESET 0x00
1230#define OOB_CMD_DRIVER_START 0x05
1231#define OOB_CMD_DRIVER_STOP 0x06
1232
1233static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1234{
1235 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1236}
1237
1238DECLARE_RTL_COND(rtl_ocp_read_cond)
1239{
1240 u16 reg;
1241
1242 reg = rtl8168_get_ocp_reg(tp);
1243
1244 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1245}
1246
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001247DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1248{
1249 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1250}
1251
1252DECLARE_RTL_COND(rtl_ocp_tx_cond)
1253{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001254 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001255}
1256
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001257static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1258{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001259 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001260 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001261 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1262 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001263}
1264
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001265static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001266{
1267 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001268 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1269}
1270
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001271static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1272{
1273 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1274 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1275 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1276}
1277
1278static void rtl8168_driver_start(struct rtl8169_private *tp)
1279{
1280 switch (tp->mac_version) {
1281 case RTL_GIGA_MAC_VER_27:
1282 case RTL_GIGA_MAC_VER_28:
1283 case RTL_GIGA_MAC_VER_31:
1284 rtl8168dp_driver_start(tp);
1285 break;
1286 case RTL_GIGA_MAC_VER_49:
1287 case RTL_GIGA_MAC_VER_50:
1288 case RTL_GIGA_MAC_VER_51:
1289 rtl8168ep_driver_start(tp);
1290 break;
1291 default:
1292 BUG();
1293 break;
1294 }
1295}
1296
1297static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1298{
1299 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1300 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1301}
1302
1303static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1304{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001305 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001306 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1307 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1308 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1309}
1310
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001311static void rtl8168_driver_stop(struct rtl8169_private *tp)
1312{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001313 switch (tp->mac_version) {
1314 case RTL_GIGA_MAC_VER_27:
1315 case RTL_GIGA_MAC_VER_28:
1316 case RTL_GIGA_MAC_VER_31:
1317 rtl8168dp_driver_stop(tp);
1318 break;
1319 case RTL_GIGA_MAC_VER_49:
1320 case RTL_GIGA_MAC_VER_50:
1321 case RTL_GIGA_MAC_VER_51:
1322 rtl8168ep_driver_stop(tp);
1323 break;
1324 default:
1325 BUG();
1326 break;
1327 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001328}
1329
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001330static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001331{
1332 u16 reg = rtl8168_get_ocp_reg(tp);
1333
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001334 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001335}
1336
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001337static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001338{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001339 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001340}
1341
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001342static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001343{
1344 switch (tp->mac_version) {
1345 case RTL_GIGA_MAC_VER_27:
1346 case RTL_GIGA_MAC_VER_28:
1347 case RTL_GIGA_MAC_VER_31:
1348 return r8168dp_check_dash(tp);
1349 case RTL_GIGA_MAC_VER_49:
1350 case RTL_GIGA_MAC_VER_50:
1351 case RTL_GIGA_MAC_VER_51:
1352 return r8168ep_check_dash(tp);
1353 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001354 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001355 }
1356}
1357
françois romieuc28aa382011-08-02 03:53:43 +00001358struct exgmac_reg {
1359 u16 addr;
1360 u16 mask;
1361 u32 val;
1362};
1363
Francois Romieufdf6fc02012-07-06 22:40:38 +02001364static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001365 const struct exgmac_reg *r, int len)
1366{
1367 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001368 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001369 r++;
1370 }
1371}
1372
Francois Romieuffc46952012-07-06 14:19:23 +02001373DECLARE_RTL_COND(rtl_efusear_cond)
1374{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001375 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001376}
1377
Francois Romieufdf6fc02012-07-06 22:40:38 +02001378static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001379{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001380 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001381
Francois Romieuffc46952012-07-06 14:19:23 +02001382 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001383 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001384}
1385
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001386static u16 rtl_get_events(struct rtl8169_private *tp)
1387{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001388 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001389}
1390
1391static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1392{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001393 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001394 mmiowb();
1395}
1396
1397static void rtl_irq_disable(struct rtl8169_private *tp)
1398{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001399 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001400 mmiowb();
1401}
1402
Francois Romieu3e990ff2012-01-26 12:50:01 +01001403static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1404{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001405 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001406}
1407
Francois Romieuda78dbf2012-01-26 14:18:23 +01001408#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1409#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1410#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1411
1412static void rtl_irq_enable_all(struct rtl8169_private *tp)
1413{
1414 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1415}
1416
françois romieu811fd302011-12-04 20:30:45 +00001417static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001419 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001420 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001421 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422}
1423
Hayes Wang70090422011-07-06 15:58:06 +08001424static void rtl_link_chg_patch(struct rtl8169_private *tp)
1425{
Hayes Wang70090422011-07-06 15:58:06 +08001426 struct net_device *dev = tp->dev;
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001427 struct phy_device *phydev = dev->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001428
1429 if (!netif_running(dev))
1430 return;
1431
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001432 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1433 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001434 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001435 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1436 ERIAR_EXGMAC);
1437 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1438 ERIAR_EXGMAC);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001439 } else if (phydev->speed == SPEED_100) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001440 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1441 ERIAR_EXGMAC);
1442 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1443 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001444 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001445 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1446 ERIAR_EXGMAC);
1447 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1448 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001449 }
1450 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001451 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001452 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001453 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001454 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001455 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1456 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001457 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001458 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1459 ERIAR_EXGMAC);
1460 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1461 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001462 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001463 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1464 ERIAR_EXGMAC);
1465 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1466 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001467 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001468 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001469 if (phydev->speed == SPEED_10) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001470 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1471 ERIAR_EXGMAC);
1472 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1473 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001474 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001475 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1476 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001477 }
Hayes Wang70090422011-07-06 15:58:06 +08001478 }
1479}
1480
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001481#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1482
1483static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1484{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001485 u8 options;
1486 u32 wolopts = 0;
1487
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001488 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001489 if (!(options & PMEnable))
1490 return 0;
1491
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001492 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001493 if (options & LinkUp)
1494 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001495 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001496 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1497 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001498 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1499 wolopts |= WAKE_MAGIC;
1500 break;
1501 default:
1502 if (options & MagicPacket)
1503 wolopts |= WAKE_MAGIC;
1504 break;
1505 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001506
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001507 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001508 if (options & UWF)
1509 wolopts |= WAKE_UCAST;
1510 if (options & BWF)
1511 wolopts |= WAKE_BCAST;
1512 if (options & MWF)
1513 wolopts |= WAKE_MCAST;
1514
1515 return wolopts;
1516}
1517
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001518static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1519{
1520 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001521
Francois Romieuda78dbf2012-01-26 14:18:23 +01001522 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001523 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001524 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001525 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001526}
1527
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001528static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001529{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001530 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001531 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001532 u32 opt;
1533 u16 reg;
1534 u8 mask;
1535 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001536 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001537 { WAKE_UCAST, Config5, UWF },
1538 { WAKE_BCAST, Config5, BWF },
1539 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001540 { WAKE_ANY, Config5, LanWake },
1541 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001542 };
Francois Romieu851e6022012-04-17 11:10:11 +02001543 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001544
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001545 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001546
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001547 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001548 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1549 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001550 tmp = ARRAY_SIZE(cfg) - 1;
1551 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001552 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001553 0x0dc,
1554 ERIAR_MASK_0100,
1555 MagicPacket_v2,
1556 0x0000,
1557 ERIAR_EXGMAC);
1558 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001559 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001560 0x0dc,
1561 ERIAR_MASK_0100,
1562 0x0000,
1563 MagicPacket_v2,
1564 ERIAR_EXGMAC);
1565 break;
1566 default:
1567 tmp = ARRAY_SIZE(cfg);
1568 break;
1569 }
1570
1571 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001572 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001573 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001574 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001575 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001576 }
1577
Francois Romieu851e6022012-04-17 11:10:11 +02001578 switch (tp->mac_version) {
1579 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001580 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001581 if (wolopts)
1582 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001583 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001584 break;
1585 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001586 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001587 if (wolopts)
1588 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001589 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001590 break;
1591 }
1592
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001593 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001594}
1595
1596static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1597{
1598 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001599 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001600
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001601 if (wol->wolopts & ~WAKE_ANY)
1602 return -EINVAL;
1603
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001604 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001605
Francois Romieuda78dbf2012-01-26 14:18:23 +01001606 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001607
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001608 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001609
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001610 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001611 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001612
1613 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001614
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001615 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001616
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001617 pm_runtime_put_noidle(d);
1618
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001619 return 0;
1620}
1621
Francois Romieu31bd2042011-04-26 18:58:59 +02001622static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1623{
Francois Romieu85bffe62011-04-27 08:22:39 +02001624 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001625}
1626
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627static void rtl8169_get_drvinfo(struct net_device *dev,
1628 struct ethtool_drvinfo *info)
1629{
1630 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001631 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632
Rick Jones68aad782011-11-07 13:29:27 +00001633 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001634 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001635 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001636 if (!IS_ERR_OR_NULL(rtl_fw))
1637 strlcpy(info->fw_version, rtl_fw->version,
1638 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639}
1640
1641static int rtl8169_get_regs_len(struct net_device *dev)
1642{
1643 return R8169_REGS_SIZE;
1644}
1645
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001646static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1647 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648{
Francois Romieud58d46b2011-05-03 16:38:29 +02001649 struct rtl8169_private *tp = netdev_priv(dev);
1650
Francois Romieu2b7b4312011-04-18 22:53:24 -07001651 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001652 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
Francois Romieud58d46b2011-05-03 16:38:29 +02001654 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001655 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001656 features &= ~NETIF_F_IP_CSUM;
1657
Michał Mirosław350fb322011-04-08 06:35:56 +00001658 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659}
1660
Heiner Kallweita3984572018-04-28 22:19:15 +02001661static int rtl8169_set_features(struct net_device *dev,
1662 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663{
1664 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001665 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666
Heiner Kallweita3984572018-04-28 22:19:15 +02001667 rtl_lock_work(tp);
1668
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001669 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001670 if (features & NETIF_F_RXALL)
1671 rx_config |= (AcceptErr | AcceptRunt);
1672 else
1673 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001675 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001676
hayeswang929a0312014-09-16 11:40:47 +08001677 if (features & NETIF_F_RXCSUM)
1678 tp->cp_cmd |= RxChkSum;
1679 else
1680 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001681
hayeswang929a0312014-09-16 11:40:47 +08001682 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1683 tp->cp_cmd |= RxVlan;
1684 else
1685 tp->cp_cmd &= ~RxVlan;
1686
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001687 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1688 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
Francois Romieuda78dbf2012-01-26 14:18:23 +01001690 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691
1692 return 0;
1693}
1694
Kirill Smelkov810f4892012-11-10 21:11:02 +04001695static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001697 return (skb_vlan_tag_present(skb)) ?
1698 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699}
1700
Francois Romieu7a8fc772011-03-01 17:18:33 +01001701static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702{
1703 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
Francois Romieu7a8fc772011-03-01 17:18:33 +01001705 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001706 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707}
1708
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1710 void *p)
1711{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001712 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001713 u32 __iomem *data = tp->mmio_addr;
1714 u32 *dw = p;
1715 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716
Francois Romieuda78dbf2012-01-26 14:18:23 +01001717 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001718 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1719 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001720 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721}
1722
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001723static u32 rtl8169_get_msglevel(struct net_device *dev)
1724{
1725 struct rtl8169_private *tp = netdev_priv(dev);
1726
1727 return tp->msg_enable;
1728}
1729
1730static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1731{
1732 struct rtl8169_private *tp = netdev_priv(dev);
1733
1734 tp->msg_enable = value;
1735}
1736
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001737static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1738 "tx_packets",
1739 "rx_packets",
1740 "tx_errors",
1741 "rx_errors",
1742 "rx_missed",
1743 "align_errors",
1744 "tx_single_collisions",
1745 "tx_multi_collisions",
1746 "unicast",
1747 "broadcast",
1748 "multicast",
1749 "tx_aborted",
1750 "tx_underrun",
1751};
1752
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001753static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001754{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001755 switch (sset) {
1756 case ETH_SS_STATS:
1757 return ARRAY_SIZE(rtl8169_gstrings);
1758 default:
1759 return -EOPNOTSUPP;
1760 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001761}
1762
Corinna Vinschen42020322015-09-10 10:47:35 +02001763DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001764{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001765 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001766}
1767
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001768static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001769{
Corinna Vinschen42020322015-09-10 10:47:35 +02001770 dma_addr_t paddr = tp->counters_phys_addr;
1771 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001772
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001773 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1774 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001775 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001776 RTL_W32(tp, CounterAddrLow, cmd);
1777 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001778
Francois Romieua78e9362018-01-26 01:53:26 +01001779 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001780}
1781
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001782static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001783{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001784 /*
1785 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1786 * tally counters.
1787 */
1788 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1789 return true;
1790
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001791 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001792}
1793
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001794static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001795{
Ivan Vecera355423d2009-02-06 21:49:57 -08001796 /*
1797 * Some chips are unable to dump tally counters when the receiver
1798 * is disabled.
1799 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001800 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001801 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001802
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001803 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001804}
1805
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001806static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001807{
Corinna Vinschen42020322015-09-10 10:47:35 +02001808 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001809 bool ret = false;
1810
1811 /*
1812 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1813 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1814 * reset by a power cycle, while the counter values collected by the
1815 * driver are reset at every driver unload/load cycle.
1816 *
1817 * To make sure the HW values returned by @get_stats64 match the SW
1818 * values, we collect the initial values at first open(*) and use them
1819 * as offsets to normalize the values returned by @get_stats64.
1820 *
1821 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1822 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1823 * set at open time by rtl_hw_start.
1824 */
1825
1826 if (tp->tc_offset.inited)
1827 return true;
1828
1829 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001830 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001831 ret = true;
1832
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001833 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001834 ret = true;
1835
Corinna Vinschen42020322015-09-10 10:47:35 +02001836 tp->tc_offset.tx_errors = counters->tx_errors;
1837 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1838 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001839 tp->tc_offset.inited = true;
1840
1841 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001842}
1843
Ivan Vecera355423d2009-02-06 21:49:57 -08001844static void rtl8169_get_ethtool_stats(struct net_device *dev,
1845 struct ethtool_stats *stats, u64 *data)
1846{
1847 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001848 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001849 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001850
1851 ASSERT_RTNL();
1852
Chun-Hao Line0636232016-07-29 16:37:55 +08001853 pm_runtime_get_noresume(d);
1854
1855 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001856 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001857
1858 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001859
Corinna Vinschen42020322015-09-10 10:47:35 +02001860 data[0] = le64_to_cpu(counters->tx_packets);
1861 data[1] = le64_to_cpu(counters->rx_packets);
1862 data[2] = le64_to_cpu(counters->tx_errors);
1863 data[3] = le32_to_cpu(counters->rx_errors);
1864 data[4] = le16_to_cpu(counters->rx_missed);
1865 data[5] = le16_to_cpu(counters->align_errors);
1866 data[6] = le32_to_cpu(counters->tx_one_collision);
1867 data[7] = le32_to_cpu(counters->tx_multi_collision);
1868 data[8] = le64_to_cpu(counters->rx_unicast);
1869 data[9] = le64_to_cpu(counters->rx_broadcast);
1870 data[10] = le32_to_cpu(counters->rx_multicast);
1871 data[11] = le16_to_cpu(counters->tx_aborted);
1872 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001873}
1874
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001875static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1876{
1877 switch(stringset) {
1878 case ETH_SS_STATS:
1879 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1880 break;
1881 }
1882}
1883
Francois Romieu50970832017-10-27 13:24:49 +03001884/*
1885 * Interrupt coalescing
1886 *
1887 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1888 * > 8169, 8168 and 810x line of chipsets
1889 *
1890 * 8169, 8168, and 8136(810x) serial chipsets support it.
1891 *
1892 * > 2 - the Tx timer unit at gigabit speed
1893 *
1894 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1895 * (0xe0) bit 1 and bit 0.
1896 *
1897 * For 8169
1898 * bit[1:0] \ speed 1000M 100M 10M
1899 * 0 0 320ns 2.56us 40.96us
1900 * 0 1 2.56us 20.48us 327.7us
1901 * 1 0 5.12us 40.96us 655.4us
1902 * 1 1 10.24us 81.92us 1.31ms
1903 *
1904 * For the other
1905 * bit[1:0] \ speed 1000M 100M 10M
1906 * 0 0 5us 2.56us 40.96us
1907 * 0 1 40us 20.48us 327.7us
1908 * 1 0 80us 40.96us 655.4us
1909 * 1 1 160us 81.92us 1.31ms
1910 */
1911
1912/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1913struct rtl_coalesce_scale {
1914 /* Rx / Tx */
1915 u32 nsecs[2];
1916};
1917
1918/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1919struct rtl_coalesce_info {
1920 u32 speed;
1921 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1922};
1923
1924/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1925#define rxtx_x1822(r, t) { \
1926 {{(r), (t)}}, \
1927 {{(r)*8, (t)*8}}, \
1928 {{(r)*8*2, (t)*8*2}}, \
1929 {{(r)*8*2*2, (t)*8*2*2}}, \
1930}
1931static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1932 /* speed delays: rx00 tx00 */
1933 { SPEED_10, rxtx_x1822(40960, 40960) },
1934 { SPEED_100, rxtx_x1822( 2560, 2560) },
1935 { SPEED_1000, rxtx_x1822( 320, 320) },
1936 { 0 },
1937};
1938
1939static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1940 /* speed delays: rx00 tx00 */
1941 { SPEED_10, rxtx_x1822(40960, 40960) },
1942 { SPEED_100, rxtx_x1822( 2560, 2560) },
1943 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1944 { 0 },
1945};
1946#undef rxtx_x1822
1947
1948/* get rx/tx scale vector corresponding to current speed */
1949static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1950{
1951 struct rtl8169_private *tp = netdev_priv(dev);
1952 struct ethtool_link_ksettings ecmd;
1953 const struct rtl_coalesce_info *ci;
1954 int rc;
1955
Heiner Kallweit45772432018-07-17 22:51:44 +02001956 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001957 if (rc < 0)
1958 return ERR_PTR(rc);
1959
1960 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1961 if (ecmd.base.speed == ci->speed) {
1962 return ci;
1963 }
1964 }
1965
1966 return ERR_PTR(-ELNRNG);
1967}
1968
1969static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1970{
1971 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001972 const struct rtl_coalesce_info *ci;
1973 const struct rtl_coalesce_scale *scale;
1974 struct {
1975 u32 *max_frames;
1976 u32 *usecs;
1977 } coal_settings [] = {
1978 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1979 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1980 }, *p = coal_settings;
1981 int i;
1982 u16 w;
1983
1984 memset(ec, 0, sizeof(*ec));
1985
1986 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1987 ci = rtl_coalesce_info(dev);
1988 if (IS_ERR(ci))
1989 return PTR_ERR(ci);
1990
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001991 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001992
1993 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001994 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001995 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1996 w >>= RTL_COALESCE_SHIFT;
1997 *p->usecs = w & RTL_COALESCE_MASK;
1998 }
1999
2000 for (i = 0; i < 2; i++) {
2001 p = coal_settings + i;
2002 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2003
2004 /*
2005 * ethtool_coalesce says it is illegal to set both usecs and
2006 * max_frames to 0.
2007 */
2008 if (!*p->usecs && !*p->max_frames)
2009 *p->max_frames = 1;
2010 }
2011
2012 return 0;
2013}
2014
2015/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2016static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2017 struct net_device *dev, u32 nsec, u16 *cp01)
2018{
2019 const struct rtl_coalesce_info *ci;
2020 u16 i;
2021
2022 ci = rtl_coalesce_info(dev);
2023 if (IS_ERR(ci))
2024 return ERR_CAST(ci);
2025
2026 for (i = 0; i < 4; i++) {
2027 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2028 ci->scalev[i].nsecs[1]);
2029 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2030 *cp01 = i;
2031 return &ci->scalev[i];
2032 }
2033 }
2034
2035 return ERR_PTR(-EINVAL);
2036}
2037
2038static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2039{
2040 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002041 const struct rtl_coalesce_scale *scale;
2042 struct {
2043 u32 frames;
2044 u32 usecs;
2045 } coal_settings [] = {
2046 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2047 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2048 }, *p = coal_settings;
2049 u16 w = 0, cp01;
2050 int i;
2051
2052 scale = rtl_coalesce_choose_scale(dev,
2053 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2054 if (IS_ERR(scale))
2055 return PTR_ERR(scale);
2056
2057 for (i = 0; i < 2; i++, p++) {
2058 u32 units;
2059
2060 /*
2061 * accept max_frames=1 we returned in rtl_get_coalesce.
2062 * accept it not only when usecs=0 because of e.g. the following scenario:
2063 *
2064 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2065 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2066 * - then user does `ethtool -C eth0 rx-usecs 100`
2067 *
2068 * since ethtool sends to kernel whole ethtool_coalesce
2069 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2070 * we'll reject it below in `frames % 4 != 0`.
2071 */
2072 if (p->frames == 1) {
2073 p->frames = 0;
2074 }
2075
2076 units = p->usecs * 1000 / scale->nsecs[i];
2077 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2078 return -EINVAL;
2079
2080 w <<= RTL_COALESCE_SHIFT;
2081 w |= units;
2082 w <<= RTL_COALESCE_SHIFT;
2083 w |= p->frames >> 2;
2084 }
2085
2086 rtl_lock_work(tp);
2087
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002088 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002089
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002090 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002091 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2092 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002093
2094 rtl_unlock_work(tp);
2095
2096 return 0;
2097}
2098
Jeff Garzik7282d492006-09-13 14:30:00 -04002099static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 .get_drvinfo = rtl8169_get_drvinfo,
2101 .get_regs_len = rtl8169_get_regs_len,
2102 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002103 .get_coalesce = rtl_get_coalesce,
2104 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002105 .get_msglevel = rtl8169_get_msglevel,
2106 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002108 .get_wol = rtl8169_get_wol,
2109 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002110 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002111 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002112 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002113 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002114 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002115 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2116 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117};
2118
Francois Romieu07d3f512007-02-21 22:40:46 +01002119static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002120 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121{
Francois Romieu0e485152007-02-20 00:00:26 +01002122 /*
2123 * The driver currently handles the 8168Bf and the 8168Be identically
2124 * but they can be identified more specifically through the test below
2125 * if needed:
2126 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002127 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002128 *
2129 * Same thing for the 8101Eb and the 8101Ec:
2130 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002131 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002132 */
Francois Romieu37441002011-06-17 22:58:54 +02002133 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002135 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 int mac_version;
2137 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002138 /* 8168EP family. */
2139 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2140 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2141 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2142
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002143 /* 8168H family. */
2144 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2145 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2146
Hayes Wangc5583862012-07-02 17:23:22 +08002147 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002148 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002149 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002150 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2151 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2152
Hayes Wangc2218922011-09-06 16:55:18 +08002153 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002154 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002155 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2156 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2157
hayeswang01dc7fe2011-03-21 01:50:28 +00002158 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002159 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002160 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2161 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2162
Francois Romieu5b538df2008-07-20 16:22:45 +02002163 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002164 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002165 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002166
françois romieue6de30d2011-01-03 15:08:37 +00002167 /* 8168DP family. */
2168 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2169 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002170 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002171
Francois Romieuef808d52008-06-29 13:10:54 +02002172 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002173 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002174 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002175 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002176 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2177 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002178 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002179 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002180
2181 /* 8168B family. */
2182 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002183 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2184 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2185
2186 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002187 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002188 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002189 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2190 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002191 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2192 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2193 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2194 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002195 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002196 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002197 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002198 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2199 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002200 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2201 /* FIXME: where did these entries come from ? -- FR */
2202 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2203 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2204
2205 /* 8110 family. */
2206 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2207 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2208 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2209 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2210 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2211 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2212
Jean Delvaref21b75e2009-05-26 20:54:48 -07002213 /* Catch-all */
2214 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002215 };
2216 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 u32 reg;
2218
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002219 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002220 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 p++;
2222 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002223
2224 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002225 dev_notice(tp_to_dev(tp),
2226 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002227 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002228 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002229 tp->mac_version = tp->supports_gmii ?
hayeswang58152cd2013-04-01 22:23:42 +00002230 RTL_GIGA_MAC_VER_42 :
2231 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002232 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002233 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002234 RTL_GIGA_MAC_VER_45 :
2235 RTL_GIGA_MAC_VER_47;
2236 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002237 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002238 RTL_GIGA_MAC_VER_46 :
2239 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002240 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241}
2242
2243static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2244{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002245 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246}
2247
Francois Romieu867763c2007-08-17 18:21:58 +02002248struct phy_reg {
2249 u16 reg;
2250 u16 val;
2251};
2252
françois romieu4da19632011-01-03 15:07:55 +00002253static void rtl_writephy_batch(struct rtl8169_private *tp,
2254 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002255{
2256 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002257 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002258 regs++;
2259 }
2260}
2261
françois romieubca03d52011-01-03 15:07:31 +00002262#define PHY_READ 0x00000000
2263#define PHY_DATA_OR 0x10000000
2264#define PHY_DATA_AND 0x20000000
2265#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002266#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002267#define PHY_CLEAR_READCOUNT 0x70000000
2268#define PHY_WRITE 0x80000000
2269#define PHY_READCOUNT_EQ_SKIP 0x90000000
2270#define PHY_COMP_EQ_SKIPN 0xa0000000
2271#define PHY_COMP_NEQ_SKIPN 0xb0000000
2272#define PHY_WRITE_PREVIOUS 0xc0000000
2273#define PHY_SKIPN 0xd0000000
2274#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002275
Hayes Wang960aee62011-06-18 11:37:48 +02002276struct fw_info {
2277 u32 magic;
2278 char version[RTL_VER_SIZE];
2279 __le32 fw_start;
2280 __le32 fw_len;
2281 u8 chksum;
2282} __packed;
2283
Francois Romieu1c361ef2011-06-17 17:16:24 +02002284#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2285
2286static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002287{
Francois Romieub6ffd972011-06-17 17:00:05 +02002288 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002289 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002290 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2291 char *version = rtl_fw->version;
2292 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002293
Francois Romieu1c361ef2011-06-17 17:16:24 +02002294 if (fw->size < FW_OPCODE_SIZE)
2295 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002296
2297 if (!fw_info->magic) {
2298 size_t i, size, start;
2299 u8 checksum = 0;
2300
2301 if (fw->size < sizeof(*fw_info))
2302 goto out;
2303
2304 for (i = 0; i < fw->size; i++)
2305 checksum += fw->data[i];
2306 if (checksum != 0)
2307 goto out;
2308
2309 start = le32_to_cpu(fw_info->fw_start);
2310 if (start > fw->size)
2311 goto out;
2312
2313 size = le32_to_cpu(fw_info->fw_len);
2314 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2315 goto out;
2316
2317 memcpy(version, fw_info->version, RTL_VER_SIZE);
2318
2319 pa->code = (__le32 *)(fw->data + start);
2320 pa->size = size;
2321 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002322 if (fw->size % FW_OPCODE_SIZE)
2323 goto out;
2324
2325 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2326
2327 pa->code = (__le32 *)fw->data;
2328 pa->size = fw->size / FW_OPCODE_SIZE;
2329 }
2330 version[RTL_VER_SIZE - 1] = 0;
2331
2332 rc = true;
2333out:
2334 return rc;
2335}
2336
Francois Romieufd112f22011-06-18 00:10:29 +02002337static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2338 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002339{
Francois Romieufd112f22011-06-18 00:10:29 +02002340 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002341 size_t index;
2342
Francois Romieu1c361ef2011-06-17 17:16:24 +02002343 for (index = 0; index < pa->size; index++) {
2344 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002345 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002346
hayeswang42b82dc2011-01-10 02:07:25 +00002347 switch(action & 0xf0000000) {
2348 case PHY_READ:
2349 case PHY_DATA_OR:
2350 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002351 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002352 case PHY_CLEAR_READCOUNT:
2353 case PHY_WRITE:
2354 case PHY_WRITE_PREVIOUS:
2355 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002356 break;
2357
hayeswang42b82dc2011-01-10 02:07:25 +00002358 case PHY_BJMPN:
2359 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002360 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002361 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002362 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002363 }
2364 break;
2365 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002366 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002367 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002368 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002369 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002370 }
2371 break;
2372 case PHY_COMP_EQ_SKIPN:
2373 case PHY_COMP_NEQ_SKIPN:
2374 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002375 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002376 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002377 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002378 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002379 }
2380 break;
2381
hayeswang42b82dc2011-01-10 02:07:25 +00002382 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002383 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002384 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002385 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002386 }
2387 }
Francois Romieufd112f22011-06-18 00:10:29 +02002388 rc = true;
2389out:
2390 return rc;
2391}
françois romieubca03d52011-01-03 15:07:31 +00002392
Francois Romieufd112f22011-06-18 00:10:29 +02002393static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2394{
2395 struct net_device *dev = tp->dev;
2396 int rc = -EINVAL;
2397
2398 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002399 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002400 goto out;
2401 }
2402
2403 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2404 rc = 0;
2405out:
2406 return rc;
2407}
2408
2409static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2410{
2411 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002412 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002413 u32 predata, count;
2414 size_t index;
2415
2416 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002417 org.write = ops->write;
2418 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002419
Francois Romieu1c361ef2011-06-17 17:16:24 +02002420 for (index = 0; index < pa->size; ) {
2421 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002422 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002423 u32 regno = (action & 0x0fff0000) >> 16;
2424
2425 if (!action)
2426 break;
françois romieubca03d52011-01-03 15:07:31 +00002427
2428 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002429 case PHY_READ:
2430 predata = rtl_readphy(tp, regno);
2431 count++;
2432 index++;
françois romieubca03d52011-01-03 15:07:31 +00002433 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002434 case PHY_DATA_OR:
2435 predata |= data;
2436 index++;
2437 break;
2438 case PHY_DATA_AND:
2439 predata &= data;
2440 index++;
2441 break;
2442 case PHY_BJMPN:
2443 index -= regno;
2444 break;
hayeswangeee37862013-04-01 22:23:38 +00002445 case PHY_MDIO_CHG:
2446 if (data == 0) {
2447 ops->write = org.write;
2448 ops->read = org.read;
2449 } else if (data == 1) {
2450 ops->write = mac_mcu_write;
2451 ops->read = mac_mcu_read;
2452 }
2453
hayeswang42b82dc2011-01-10 02:07:25 +00002454 index++;
2455 break;
2456 case PHY_CLEAR_READCOUNT:
2457 count = 0;
2458 index++;
2459 break;
2460 case PHY_WRITE:
2461 rtl_writephy(tp, regno, data);
2462 index++;
2463 break;
2464 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002465 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002466 break;
2467 case PHY_COMP_EQ_SKIPN:
2468 if (predata == data)
2469 index += regno;
2470 index++;
2471 break;
2472 case PHY_COMP_NEQ_SKIPN:
2473 if (predata != data)
2474 index += regno;
2475 index++;
2476 break;
2477 case PHY_WRITE_PREVIOUS:
2478 rtl_writephy(tp, regno, predata);
2479 index++;
2480 break;
2481 case PHY_SKIPN:
2482 index += regno + 1;
2483 break;
2484 case PHY_DELAY_MS:
2485 mdelay(data);
2486 index++;
2487 break;
2488
françois romieubca03d52011-01-03 15:07:31 +00002489 default:
2490 BUG();
2491 }
2492 }
hayeswangeee37862013-04-01 22:23:38 +00002493
2494 ops->write = org.write;
2495 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002496}
2497
françois romieuf1e02ed2011-01-13 13:07:53 +00002498static void rtl_release_firmware(struct rtl8169_private *tp)
2499{
Francois Romieub6ffd972011-06-17 17:00:05 +02002500 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2501 release_firmware(tp->rtl_fw->fw);
2502 kfree(tp->rtl_fw);
2503 }
2504 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002505}
2506
François Romieu953a12c2011-04-24 17:38:48 +02002507static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002508{
Francois Romieub6ffd972011-06-17 17:00:05 +02002509 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002510
2511 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002512 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002513 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002514}
2515
2516static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2517{
2518 if (rtl_readphy(tp, reg) != val)
2519 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2520 else
2521 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002522}
2523
françois romieu4da19632011-01-03 15:07:55 +00002524static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002526 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002527 { 0x1f, 0x0001 },
2528 { 0x06, 0x006e },
2529 { 0x08, 0x0708 },
2530 { 0x15, 0x4000 },
2531 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532
françois romieu0b9b5712009-08-10 19:44:56 +00002533 { 0x1f, 0x0001 },
2534 { 0x03, 0x00a1 },
2535 { 0x02, 0x0008 },
2536 { 0x01, 0x0120 },
2537 { 0x00, 0x1000 },
2538 { 0x04, 0x0800 },
2539 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540
françois romieu0b9b5712009-08-10 19:44:56 +00002541 { 0x03, 0xff41 },
2542 { 0x02, 0xdf60 },
2543 { 0x01, 0x0140 },
2544 { 0x00, 0x0077 },
2545 { 0x04, 0x7800 },
2546 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547
françois romieu0b9b5712009-08-10 19:44:56 +00002548 { 0x03, 0x802f },
2549 { 0x02, 0x4f02 },
2550 { 0x01, 0x0409 },
2551 { 0x00, 0xf0f9 },
2552 { 0x04, 0x9800 },
2553 { 0x04, 0x9000 },
2554
2555 { 0x03, 0xdf01 },
2556 { 0x02, 0xdf20 },
2557 { 0x01, 0xff95 },
2558 { 0x00, 0xba00 },
2559 { 0x04, 0xa800 },
2560 { 0x04, 0xa000 },
2561
2562 { 0x03, 0xff41 },
2563 { 0x02, 0xdf20 },
2564 { 0x01, 0x0140 },
2565 { 0x00, 0x00bb },
2566 { 0x04, 0xb800 },
2567 { 0x04, 0xb000 },
2568
2569 { 0x03, 0xdf41 },
2570 { 0x02, 0xdc60 },
2571 { 0x01, 0x6340 },
2572 { 0x00, 0x007d },
2573 { 0x04, 0xd800 },
2574 { 0x04, 0xd000 },
2575
2576 { 0x03, 0xdf01 },
2577 { 0x02, 0xdf20 },
2578 { 0x01, 0x100a },
2579 { 0x00, 0xa0ff },
2580 { 0x04, 0xf800 },
2581 { 0x04, 0xf000 },
2582
2583 { 0x1f, 0x0000 },
2584 { 0x0b, 0x0000 },
2585 { 0x00, 0x9200 }
2586 };
2587
françois romieu4da19632011-01-03 15:07:55 +00002588 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589}
2590
françois romieu4da19632011-01-03 15:07:55 +00002591static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002592{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002593 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002594 { 0x1f, 0x0002 },
2595 { 0x01, 0x90d0 },
2596 { 0x1f, 0x0000 }
2597 };
2598
françois romieu4da19632011-01-03 15:07:55 +00002599 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002600}
2601
françois romieu4da19632011-01-03 15:07:55 +00002602static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002603{
2604 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002605
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002606 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2607 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002608 return;
2609
françois romieu4da19632011-01-03 15:07:55 +00002610 rtl_writephy(tp, 0x1f, 0x0001);
2611 rtl_writephy(tp, 0x10, 0xf01b);
2612 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002613}
2614
françois romieu4da19632011-01-03 15:07:55 +00002615static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002616{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002617 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002618 { 0x1f, 0x0001 },
2619 { 0x04, 0x0000 },
2620 { 0x03, 0x00a1 },
2621 { 0x02, 0x0008 },
2622 { 0x01, 0x0120 },
2623 { 0x00, 0x1000 },
2624 { 0x04, 0x0800 },
2625 { 0x04, 0x9000 },
2626 { 0x03, 0x802f },
2627 { 0x02, 0x4f02 },
2628 { 0x01, 0x0409 },
2629 { 0x00, 0xf099 },
2630 { 0x04, 0x9800 },
2631 { 0x04, 0xa000 },
2632 { 0x03, 0xdf01 },
2633 { 0x02, 0xdf20 },
2634 { 0x01, 0xff95 },
2635 { 0x00, 0xba00 },
2636 { 0x04, 0xa800 },
2637 { 0x04, 0xf000 },
2638 { 0x03, 0xdf01 },
2639 { 0x02, 0xdf20 },
2640 { 0x01, 0x101a },
2641 { 0x00, 0xa0ff },
2642 { 0x04, 0xf800 },
2643 { 0x04, 0x0000 },
2644 { 0x1f, 0x0000 },
2645
2646 { 0x1f, 0x0001 },
2647 { 0x10, 0xf41b },
2648 { 0x14, 0xfb54 },
2649 { 0x18, 0xf5c7 },
2650 { 0x1f, 0x0000 },
2651
2652 { 0x1f, 0x0001 },
2653 { 0x17, 0x0cc0 },
2654 { 0x1f, 0x0000 }
2655 };
2656
françois romieu4da19632011-01-03 15:07:55 +00002657 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002658
françois romieu4da19632011-01-03 15:07:55 +00002659 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002660}
2661
françois romieu4da19632011-01-03 15:07:55 +00002662static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002663{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002664 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002665 { 0x1f, 0x0001 },
2666 { 0x04, 0x0000 },
2667 { 0x03, 0x00a1 },
2668 { 0x02, 0x0008 },
2669 { 0x01, 0x0120 },
2670 { 0x00, 0x1000 },
2671 { 0x04, 0x0800 },
2672 { 0x04, 0x9000 },
2673 { 0x03, 0x802f },
2674 { 0x02, 0x4f02 },
2675 { 0x01, 0x0409 },
2676 { 0x00, 0xf099 },
2677 { 0x04, 0x9800 },
2678 { 0x04, 0xa000 },
2679 { 0x03, 0xdf01 },
2680 { 0x02, 0xdf20 },
2681 { 0x01, 0xff95 },
2682 { 0x00, 0xba00 },
2683 { 0x04, 0xa800 },
2684 { 0x04, 0xf000 },
2685 { 0x03, 0xdf01 },
2686 { 0x02, 0xdf20 },
2687 { 0x01, 0x101a },
2688 { 0x00, 0xa0ff },
2689 { 0x04, 0xf800 },
2690 { 0x04, 0x0000 },
2691 { 0x1f, 0x0000 },
2692
2693 { 0x1f, 0x0001 },
2694 { 0x0b, 0x8480 },
2695 { 0x1f, 0x0000 },
2696
2697 { 0x1f, 0x0001 },
2698 { 0x18, 0x67c7 },
2699 { 0x04, 0x2000 },
2700 { 0x03, 0x002f },
2701 { 0x02, 0x4360 },
2702 { 0x01, 0x0109 },
2703 { 0x00, 0x3022 },
2704 { 0x04, 0x2800 },
2705 { 0x1f, 0x0000 },
2706
2707 { 0x1f, 0x0001 },
2708 { 0x17, 0x0cc0 },
2709 { 0x1f, 0x0000 }
2710 };
2711
françois romieu4da19632011-01-03 15:07:55 +00002712 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002713}
2714
françois romieu4da19632011-01-03 15:07:55 +00002715static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002716{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002717 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002718 { 0x10, 0xf41b },
2719 { 0x1f, 0x0000 }
2720 };
2721
françois romieu4da19632011-01-03 15:07:55 +00002722 rtl_writephy(tp, 0x1f, 0x0001);
2723 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002724
françois romieu4da19632011-01-03 15:07:55 +00002725 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002726}
2727
françois romieu4da19632011-01-03 15:07:55 +00002728static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002729{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002730 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002731 { 0x1f, 0x0001 },
2732 { 0x10, 0xf41b },
2733 { 0x1f, 0x0000 }
2734 };
2735
françois romieu4da19632011-01-03 15:07:55 +00002736 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002737}
2738
françois romieu4da19632011-01-03 15:07:55 +00002739static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002740{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002741 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002742 { 0x1f, 0x0000 },
2743 { 0x1d, 0x0f00 },
2744 { 0x1f, 0x0002 },
2745 { 0x0c, 0x1ec8 },
2746 { 0x1f, 0x0000 }
2747 };
2748
françois romieu4da19632011-01-03 15:07:55 +00002749 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002750}
2751
françois romieu4da19632011-01-03 15:07:55 +00002752static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002753{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002754 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002755 { 0x1f, 0x0001 },
2756 { 0x1d, 0x3d98 },
2757 { 0x1f, 0x0000 }
2758 };
2759
françois romieu4da19632011-01-03 15:07:55 +00002760 rtl_writephy(tp, 0x1f, 0x0000);
2761 rtl_patchphy(tp, 0x14, 1 << 5);
2762 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002763
françois romieu4da19632011-01-03 15:07:55 +00002764 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002765}
2766
françois romieu4da19632011-01-03 15:07:55 +00002767static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002768{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002769 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002770 { 0x1f, 0x0001 },
2771 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002772 { 0x1f, 0x0002 },
2773 { 0x00, 0x88d4 },
2774 { 0x01, 0x82b1 },
2775 { 0x03, 0x7002 },
2776 { 0x08, 0x9e30 },
2777 { 0x09, 0x01f0 },
2778 { 0x0a, 0x5500 },
2779 { 0x0c, 0x00c8 },
2780 { 0x1f, 0x0003 },
2781 { 0x12, 0xc096 },
2782 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002783 { 0x1f, 0x0000 },
2784 { 0x1f, 0x0000 },
2785 { 0x09, 0x2000 },
2786 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002787 };
2788
françois romieu4da19632011-01-03 15:07:55 +00002789 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002790
françois romieu4da19632011-01-03 15:07:55 +00002791 rtl_patchphy(tp, 0x14, 1 << 5);
2792 rtl_patchphy(tp, 0x0d, 1 << 5);
2793 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002794}
2795
françois romieu4da19632011-01-03 15:07:55 +00002796static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002797{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002798 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002799 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002800 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002801 { 0x03, 0x802f },
2802 { 0x02, 0x4f02 },
2803 { 0x01, 0x0409 },
2804 { 0x00, 0xf099 },
2805 { 0x04, 0x9800 },
2806 { 0x04, 0x9000 },
2807 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002808 { 0x1f, 0x0002 },
2809 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002810 { 0x06, 0x0761 },
2811 { 0x1f, 0x0003 },
2812 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002813 { 0x1f, 0x0000 }
2814 };
2815
françois romieu4da19632011-01-03 15:07:55 +00002816 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002817
françois romieu4da19632011-01-03 15:07:55 +00002818 rtl_patchphy(tp, 0x16, 1 << 0);
2819 rtl_patchphy(tp, 0x14, 1 << 5);
2820 rtl_patchphy(tp, 0x0d, 1 << 5);
2821 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002822}
2823
françois romieu4da19632011-01-03 15:07:55 +00002824static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002825{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002826 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002827 { 0x1f, 0x0001 },
2828 { 0x12, 0x2300 },
2829 { 0x1d, 0x3d98 },
2830 { 0x1f, 0x0002 },
2831 { 0x0c, 0x7eb8 },
2832 { 0x06, 0x5461 },
2833 { 0x1f, 0x0003 },
2834 { 0x16, 0x0f0a },
2835 { 0x1f, 0x0000 }
2836 };
2837
françois romieu4da19632011-01-03 15:07:55 +00002838 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002839
françois romieu4da19632011-01-03 15:07:55 +00002840 rtl_patchphy(tp, 0x16, 1 << 0);
2841 rtl_patchphy(tp, 0x14, 1 << 5);
2842 rtl_patchphy(tp, 0x0d, 1 << 5);
2843 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002844}
2845
françois romieu4da19632011-01-03 15:07:55 +00002846static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002847{
françois romieu4da19632011-01-03 15:07:55 +00002848 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002849}
2850
françois romieubca03d52011-01-03 15:07:31 +00002851static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002852{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002853 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002854 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002855 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002856 { 0x06, 0x4064 },
2857 { 0x07, 0x2863 },
2858 { 0x08, 0x059c },
2859 { 0x09, 0x26b4 },
2860 { 0x0a, 0x6a19 },
2861 { 0x0b, 0xdcc8 },
2862 { 0x10, 0xf06d },
2863 { 0x14, 0x7f68 },
2864 { 0x18, 0x7fd9 },
2865 { 0x1c, 0xf0ff },
2866 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002867 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002868 { 0x12, 0xf49f },
2869 { 0x13, 0x070b },
2870 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002871 { 0x14, 0x94c0 },
2872
2873 /*
2874 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002875 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002876 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002877 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002878 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002879 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002880 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002881 { 0x06, 0x5561 },
2882
2883 /*
2884 * Can not link to 1Gbps with bad cable
2885 * Decrease SNR threshold form 21.07dB to 19.04dB
2886 */
2887 { 0x1f, 0x0001 },
2888 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002889
2890 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002891 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002892 };
2893
françois romieu4da19632011-01-03 15:07:55 +00002894 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002895
françois romieubca03d52011-01-03 15:07:31 +00002896 /*
2897 * Rx Error Issue
2898 * Fine Tune Switching regulator parameter
2899 */
françois romieu4da19632011-01-03 15:07:55 +00002900 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002901 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2902 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002903
Francois Romieufdf6fc02012-07-06 22:40:38 +02002904 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002905 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002906 { 0x1f, 0x0002 },
2907 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002908 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002909 { 0x05, 0x8330 },
2910 { 0x06, 0x669a },
2911 { 0x1f, 0x0002 }
2912 };
2913 int val;
2914
françois romieu4da19632011-01-03 15:07:55 +00002915 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002916
françois romieu4da19632011-01-03 15:07:55 +00002917 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002918
2919 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002920 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002921 0x0065, 0x0066, 0x0067, 0x0068,
2922 0x0069, 0x006a, 0x006b, 0x006c
2923 };
2924 int i;
2925
françois romieu4da19632011-01-03 15:07:55 +00002926 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002927
2928 val &= 0xff00;
2929 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002930 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002931 }
2932 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002933 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002934 { 0x1f, 0x0002 },
2935 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002936 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002937 { 0x05, 0x8330 },
2938 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002939 };
2940
françois romieu4da19632011-01-03 15:07:55 +00002941 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002942 }
2943
françois romieubca03d52011-01-03 15:07:31 +00002944 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002945 rtl_writephy(tp, 0x1f, 0x0002);
2946 rtl_patchphy(tp, 0x0d, 0x0300);
2947 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002948
françois romieubca03d52011-01-03 15:07:31 +00002949 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002950 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002951 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2952 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002953
françois romieu4da19632011-01-03 15:07:55 +00002954 rtl_writephy(tp, 0x1f, 0x0005);
2955 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002956
2957 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002958
françois romieu4da19632011-01-03 15:07:55 +00002959 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002960}
2961
françois romieubca03d52011-01-03 15:07:31 +00002962static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002963{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002964 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002965 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002966 { 0x1f, 0x0001 },
2967 { 0x06, 0x4064 },
2968 { 0x07, 0x2863 },
2969 { 0x08, 0x059c },
2970 { 0x09, 0x26b4 },
2971 { 0x0a, 0x6a19 },
2972 { 0x0b, 0xdcc8 },
2973 { 0x10, 0xf06d },
2974 { 0x14, 0x7f68 },
2975 { 0x18, 0x7fd9 },
2976 { 0x1c, 0xf0ff },
2977 { 0x1d, 0x3d9c },
2978 { 0x1f, 0x0003 },
2979 { 0x12, 0xf49f },
2980 { 0x13, 0x070b },
2981 { 0x1a, 0x05ad },
2982 { 0x14, 0x94c0 },
2983
françois romieubca03d52011-01-03 15:07:31 +00002984 /*
2985 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002986 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002987 */
françois romieudaf9df62009-10-07 12:44:20 +00002988 { 0x1f, 0x0002 },
2989 { 0x06, 0x5561 },
2990 { 0x1f, 0x0005 },
2991 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002992 { 0x06, 0x5561 },
2993
2994 /*
2995 * Can not link to 1Gbps with bad cable
2996 * Decrease SNR threshold form 21.07dB to 19.04dB
2997 */
2998 { 0x1f, 0x0001 },
2999 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003000
3001 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003002 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003003 };
3004
françois romieu4da19632011-01-03 15:07:55 +00003005 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003006
Francois Romieufdf6fc02012-07-06 22:40:38 +02003007 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003008 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003009 { 0x1f, 0x0002 },
3010 { 0x05, 0x669a },
3011 { 0x1f, 0x0005 },
3012 { 0x05, 0x8330 },
3013 { 0x06, 0x669a },
3014
3015 { 0x1f, 0x0002 }
3016 };
3017 int val;
3018
françois romieu4da19632011-01-03 15:07:55 +00003019 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003020
françois romieu4da19632011-01-03 15:07:55 +00003021 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003022 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003023 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003024 0x0065, 0x0066, 0x0067, 0x0068,
3025 0x0069, 0x006a, 0x006b, 0x006c
3026 };
3027 int i;
3028
françois romieu4da19632011-01-03 15:07:55 +00003029 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003030
3031 val &= 0xff00;
3032 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003033 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003034 }
3035 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003036 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003037 { 0x1f, 0x0002 },
3038 { 0x05, 0x2642 },
3039 { 0x1f, 0x0005 },
3040 { 0x05, 0x8330 },
3041 { 0x06, 0x2642 }
3042 };
3043
françois romieu4da19632011-01-03 15:07:55 +00003044 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003045 }
3046
françois romieubca03d52011-01-03 15:07:31 +00003047 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003048 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003049 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3050 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003051
françois romieubca03d52011-01-03 15:07:31 +00003052 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003053 rtl_writephy(tp, 0x1f, 0x0002);
3054 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003055
françois romieu4da19632011-01-03 15:07:55 +00003056 rtl_writephy(tp, 0x1f, 0x0005);
3057 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003058
3059 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003060
françois romieu4da19632011-01-03 15:07:55 +00003061 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003062}
3063
françois romieu4da19632011-01-03 15:07:55 +00003064static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003065{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003066 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003067 { 0x1f, 0x0002 },
3068 { 0x10, 0x0008 },
3069 { 0x0d, 0x006c },
3070
3071 { 0x1f, 0x0000 },
3072 { 0x0d, 0xf880 },
3073
3074 { 0x1f, 0x0001 },
3075 { 0x17, 0x0cc0 },
3076
3077 { 0x1f, 0x0001 },
3078 { 0x0b, 0xa4d8 },
3079 { 0x09, 0x281c },
3080 { 0x07, 0x2883 },
3081 { 0x0a, 0x6b35 },
3082 { 0x1d, 0x3da4 },
3083 { 0x1c, 0xeffd },
3084 { 0x14, 0x7f52 },
3085 { 0x18, 0x7fc6 },
3086 { 0x08, 0x0601 },
3087 { 0x06, 0x4063 },
3088 { 0x10, 0xf074 },
3089 { 0x1f, 0x0003 },
3090 { 0x13, 0x0789 },
3091 { 0x12, 0xf4bd },
3092 { 0x1a, 0x04fd },
3093 { 0x14, 0x84b0 },
3094 { 0x1f, 0x0000 },
3095 { 0x00, 0x9200 },
3096
3097 { 0x1f, 0x0005 },
3098 { 0x01, 0x0340 },
3099 { 0x1f, 0x0001 },
3100 { 0x04, 0x4000 },
3101 { 0x03, 0x1d21 },
3102 { 0x02, 0x0c32 },
3103 { 0x01, 0x0200 },
3104 { 0x00, 0x5554 },
3105 { 0x04, 0x4800 },
3106 { 0x04, 0x4000 },
3107 { 0x04, 0xf000 },
3108 { 0x03, 0xdf01 },
3109 { 0x02, 0xdf20 },
3110 { 0x01, 0x101a },
3111 { 0x00, 0xa0ff },
3112 { 0x04, 0xf800 },
3113 { 0x04, 0xf000 },
3114 { 0x1f, 0x0000 },
3115
3116 { 0x1f, 0x0007 },
3117 { 0x1e, 0x0023 },
3118 { 0x16, 0x0000 },
3119 { 0x1f, 0x0000 }
3120 };
3121
françois romieu4da19632011-01-03 15:07:55 +00003122 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003123}
3124
françois romieue6de30d2011-01-03 15:08:37 +00003125static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3126{
3127 static const struct phy_reg phy_reg_init[] = {
3128 { 0x1f, 0x0001 },
3129 { 0x17, 0x0cc0 },
3130
3131 { 0x1f, 0x0007 },
3132 { 0x1e, 0x002d },
3133 { 0x18, 0x0040 },
3134 { 0x1f, 0x0000 }
3135 };
3136
3137 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3138 rtl_patchphy(tp, 0x0d, 1 << 5);
3139}
3140
Hayes Wang70090422011-07-06 15:58:06 +08003141static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003142{
3143 static const struct phy_reg phy_reg_init[] = {
3144 /* Enable Delay cap */
3145 { 0x1f, 0x0005 },
3146 { 0x05, 0x8b80 },
3147 { 0x06, 0xc896 },
3148 { 0x1f, 0x0000 },
3149
3150 /* Channel estimation fine tune */
3151 { 0x1f, 0x0001 },
3152 { 0x0b, 0x6c20 },
3153 { 0x07, 0x2872 },
3154 { 0x1c, 0xefff },
3155 { 0x1f, 0x0003 },
3156 { 0x14, 0x6420 },
3157 { 0x1f, 0x0000 },
3158
3159 /* Update PFM & 10M TX idle timer */
3160 { 0x1f, 0x0007 },
3161 { 0x1e, 0x002f },
3162 { 0x15, 0x1919 },
3163 { 0x1f, 0x0000 },
3164
3165 { 0x1f, 0x0007 },
3166 { 0x1e, 0x00ac },
3167 { 0x18, 0x0006 },
3168 { 0x1f, 0x0000 }
3169 };
3170
Francois Romieu15ecd032011-04-27 13:52:22 -07003171 rtl_apply_firmware(tp);
3172
hayeswang01dc7fe2011-03-21 01:50:28 +00003173 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3174
3175 /* DCO enable for 10M IDLE Power */
3176 rtl_writephy(tp, 0x1f, 0x0007);
3177 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003178 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003179 rtl_writephy(tp, 0x1f, 0x0000);
3180
3181 /* For impedance matching */
3182 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003183 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003184 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003185
3186 /* PHY auto speed down */
3187 rtl_writephy(tp, 0x1f, 0x0007);
3188 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003189 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003190 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003191 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003192
3193 rtl_writephy(tp, 0x1f, 0x0005);
3194 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003195 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003196 rtl_writephy(tp, 0x1f, 0x0000);
3197
3198 rtl_writephy(tp, 0x1f, 0x0005);
3199 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003200 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003201 rtl_writephy(tp, 0x1f, 0x0007);
3202 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003203 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003204 rtl_writephy(tp, 0x1f, 0x0006);
3205 rtl_writephy(tp, 0x00, 0x5a00);
3206 rtl_writephy(tp, 0x1f, 0x0000);
3207 rtl_writephy(tp, 0x0d, 0x0007);
3208 rtl_writephy(tp, 0x0e, 0x003c);
3209 rtl_writephy(tp, 0x0d, 0x4007);
3210 rtl_writephy(tp, 0x0e, 0x0000);
3211 rtl_writephy(tp, 0x0d, 0x0000);
3212}
3213
françois romieu9ecb9aa2012-12-07 11:20:21 +00003214static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3215{
3216 const u16 w[] = {
3217 addr[0] | (addr[1] << 8),
3218 addr[2] | (addr[3] << 8),
3219 addr[4] | (addr[5] << 8)
3220 };
3221 const struct exgmac_reg e[] = {
3222 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3223 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3224 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3225 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3226 };
3227
3228 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3229}
3230
Hayes Wang70090422011-07-06 15:58:06 +08003231static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3232{
3233 static const struct phy_reg phy_reg_init[] = {
3234 /* Enable Delay cap */
3235 { 0x1f, 0x0004 },
3236 { 0x1f, 0x0007 },
3237 { 0x1e, 0x00ac },
3238 { 0x18, 0x0006 },
3239 { 0x1f, 0x0002 },
3240 { 0x1f, 0x0000 },
3241 { 0x1f, 0x0000 },
3242
3243 /* Channel estimation fine tune */
3244 { 0x1f, 0x0003 },
3245 { 0x09, 0xa20f },
3246 { 0x1f, 0x0000 },
3247 { 0x1f, 0x0000 },
3248
3249 /* Green Setting */
3250 { 0x1f, 0x0005 },
3251 { 0x05, 0x8b5b },
3252 { 0x06, 0x9222 },
3253 { 0x05, 0x8b6d },
3254 { 0x06, 0x8000 },
3255 { 0x05, 0x8b76 },
3256 { 0x06, 0x8000 },
3257 { 0x1f, 0x0000 }
3258 };
3259
3260 rtl_apply_firmware(tp);
3261
3262 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3263
3264 /* For 4-corner performance improve */
3265 rtl_writephy(tp, 0x1f, 0x0005);
3266 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003267 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003268 rtl_writephy(tp, 0x1f, 0x0000);
3269
3270 /* PHY auto speed down */
3271 rtl_writephy(tp, 0x1f, 0x0004);
3272 rtl_writephy(tp, 0x1f, 0x0007);
3273 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003274 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003275 rtl_writephy(tp, 0x1f, 0x0002);
3276 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003277 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003278
3279 /* improve 10M EEE waveform */
3280 rtl_writephy(tp, 0x1f, 0x0005);
3281 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003282 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003283 rtl_writephy(tp, 0x1f, 0x0000);
3284
3285 /* Improve 2-pair detection performance */
3286 rtl_writephy(tp, 0x1f, 0x0005);
3287 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003288 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003289 rtl_writephy(tp, 0x1f, 0x0000);
3290
3291 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003292 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003293 rtl_writephy(tp, 0x1f, 0x0005);
3294 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003295 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003296 rtl_writephy(tp, 0x1f, 0x0004);
3297 rtl_writephy(tp, 0x1f, 0x0007);
3298 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003299 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003300 rtl_writephy(tp, 0x1f, 0x0002);
3301 rtl_writephy(tp, 0x1f, 0x0000);
3302 rtl_writephy(tp, 0x0d, 0x0007);
3303 rtl_writephy(tp, 0x0e, 0x003c);
3304 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003305 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003306 rtl_writephy(tp, 0x0d, 0x0000);
3307
3308 /* Green feature */
3309 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003310 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3311 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003312 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003313 rtl_writephy(tp, 0x1f, 0x0005);
3314 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3315 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003316
françois romieu9ecb9aa2012-12-07 11:20:21 +00003317 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3318 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003319}
3320
Hayes Wang5f886e02012-03-30 14:33:03 +08003321static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3322{
3323 /* For 4-corner performance improve */
3324 rtl_writephy(tp, 0x1f, 0x0005);
3325 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003326 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003327 rtl_writephy(tp, 0x1f, 0x0000);
3328
3329 /* PHY auto speed down */
3330 rtl_writephy(tp, 0x1f, 0x0007);
3331 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003332 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003333 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003334 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003335
3336 /* Improve 10M EEE waveform */
3337 rtl_writephy(tp, 0x1f, 0x0005);
3338 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003339 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003340 rtl_writephy(tp, 0x1f, 0x0000);
3341}
3342
Hayes Wangc2218922011-09-06 16:55:18 +08003343static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3344{
3345 static const struct phy_reg phy_reg_init[] = {
3346 /* Channel estimation fine tune */
3347 { 0x1f, 0x0003 },
3348 { 0x09, 0xa20f },
3349 { 0x1f, 0x0000 },
3350
3351 /* Modify green table for giga & fnet */
3352 { 0x1f, 0x0005 },
3353 { 0x05, 0x8b55 },
3354 { 0x06, 0x0000 },
3355 { 0x05, 0x8b5e },
3356 { 0x06, 0x0000 },
3357 { 0x05, 0x8b67 },
3358 { 0x06, 0x0000 },
3359 { 0x05, 0x8b70 },
3360 { 0x06, 0x0000 },
3361 { 0x1f, 0x0000 },
3362 { 0x1f, 0x0007 },
3363 { 0x1e, 0x0078 },
3364 { 0x17, 0x0000 },
3365 { 0x19, 0x00fb },
3366 { 0x1f, 0x0000 },
3367
3368 /* Modify green table for 10M */
3369 { 0x1f, 0x0005 },
3370 { 0x05, 0x8b79 },
3371 { 0x06, 0xaa00 },
3372 { 0x1f, 0x0000 },
3373
3374 /* Disable hiimpedance detection (RTCT) */
3375 { 0x1f, 0x0003 },
3376 { 0x01, 0x328a },
3377 { 0x1f, 0x0000 }
3378 };
3379
3380 rtl_apply_firmware(tp);
3381
3382 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3383
Hayes Wang5f886e02012-03-30 14:33:03 +08003384 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003385
3386 /* Improve 2-pair detection performance */
3387 rtl_writephy(tp, 0x1f, 0x0005);
3388 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003389 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003390 rtl_writephy(tp, 0x1f, 0x0000);
3391}
3392
3393static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3394{
3395 rtl_apply_firmware(tp);
3396
Hayes Wang5f886e02012-03-30 14:33:03 +08003397 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003398}
3399
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003400static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3401{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003402 static const struct phy_reg phy_reg_init[] = {
3403 /* Channel estimation fine tune */
3404 { 0x1f, 0x0003 },
3405 { 0x09, 0xa20f },
3406 { 0x1f, 0x0000 },
3407
3408 /* Modify green table for giga & fnet */
3409 { 0x1f, 0x0005 },
3410 { 0x05, 0x8b55 },
3411 { 0x06, 0x0000 },
3412 { 0x05, 0x8b5e },
3413 { 0x06, 0x0000 },
3414 { 0x05, 0x8b67 },
3415 { 0x06, 0x0000 },
3416 { 0x05, 0x8b70 },
3417 { 0x06, 0x0000 },
3418 { 0x1f, 0x0000 },
3419 { 0x1f, 0x0007 },
3420 { 0x1e, 0x0078 },
3421 { 0x17, 0x0000 },
3422 { 0x19, 0x00aa },
3423 { 0x1f, 0x0000 },
3424
3425 /* Modify green table for 10M */
3426 { 0x1f, 0x0005 },
3427 { 0x05, 0x8b79 },
3428 { 0x06, 0xaa00 },
3429 { 0x1f, 0x0000 },
3430
3431 /* Disable hiimpedance detection (RTCT) */
3432 { 0x1f, 0x0003 },
3433 { 0x01, 0x328a },
3434 { 0x1f, 0x0000 }
3435 };
3436
3437
3438 rtl_apply_firmware(tp);
3439
3440 rtl8168f_hw_phy_config(tp);
3441
3442 /* Improve 2-pair detection performance */
3443 rtl_writephy(tp, 0x1f, 0x0005);
3444 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003445 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003446 rtl_writephy(tp, 0x1f, 0x0000);
3447
3448 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3449
3450 /* Modify green table for giga */
3451 rtl_writephy(tp, 0x1f, 0x0005);
3452 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003453 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003454 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003455 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003456 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003457 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003458 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003459 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003460 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003461 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003462 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003463 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003464 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003465 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003466 rtl_writephy(tp, 0x1f, 0x0000);
3467
3468 /* uc same-seed solution */
3469 rtl_writephy(tp, 0x1f, 0x0005);
3470 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003471 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003472 rtl_writephy(tp, 0x1f, 0x0000);
3473
3474 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003475 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003476 rtl_writephy(tp, 0x1f, 0x0005);
3477 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003478 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003479 rtl_writephy(tp, 0x1f, 0x0004);
3480 rtl_writephy(tp, 0x1f, 0x0007);
3481 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003482 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003483 rtl_writephy(tp, 0x1f, 0x0000);
3484 rtl_writephy(tp, 0x0d, 0x0007);
3485 rtl_writephy(tp, 0x0e, 0x003c);
3486 rtl_writephy(tp, 0x0d, 0x4007);
3487 rtl_writephy(tp, 0x0e, 0x0000);
3488 rtl_writephy(tp, 0x0d, 0x0000);
3489
3490 /* Green feature */
3491 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003492 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3493 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003494 rtl_writephy(tp, 0x1f, 0x0000);
3495}
3496
Hayes Wangc5583862012-07-02 17:23:22 +08003497static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3498{
Hayes Wangc5583862012-07-02 17:23:22 +08003499 rtl_apply_firmware(tp);
3500
hayeswang41f44d12013-04-01 22:23:36 +00003501 rtl_writephy(tp, 0x1f, 0x0a46);
3502 if (rtl_readphy(tp, 0x10) & 0x0100) {
3503 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003504 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003505 } else {
3506 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003507 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003508 }
Hayes Wangc5583862012-07-02 17:23:22 +08003509
hayeswang41f44d12013-04-01 22:23:36 +00003510 rtl_writephy(tp, 0x1f, 0x0a46);
3511 if (rtl_readphy(tp, 0x13) & 0x0100) {
3512 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003513 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003514 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003515 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003516 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003517 }
Hayes Wangc5583862012-07-02 17:23:22 +08003518
hayeswang41f44d12013-04-01 22:23:36 +00003519 /* Enable PHY auto speed down */
3520 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003521 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003522
hayeswangfe7524c2013-04-01 22:23:37 +00003523 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003524 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003525 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003526 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003527 rtl_writephy(tp, 0x1f, 0x0a43);
3528 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003529 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3530 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003531
hayeswang41f44d12013-04-01 22:23:36 +00003532 /* EEE auto-fallback function */
3533 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003534 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003535
hayeswang41f44d12013-04-01 22:23:36 +00003536 /* Enable UC LPF tune function */
3537 rtl_writephy(tp, 0x1f, 0x0a43);
3538 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003539 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003540
3541 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003542 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003543
hayeswangfe7524c2013-04-01 22:23:37 +00003544 /* Improve SWR Efficiency */
3545 rtl_writephy(tp, 0x1f, 0x0bcd);
3546 rtl_writephy(tp, 0x14, 0x5065);
3547 rtl_writephy(tp, 0x14, 0xd065);
3548 rtl_writephy(tp, 0x1f, 0x0bc8);
3549 rtl_writephy(tp, 0x11, 0x5655);
3550 rtl_writephy(tp, 0x1f, 0x0bcd);
3551 rtl_writephy(tp, 0x14, 0x1065);
3552 rtl_writephy(tp, 0x14, 0x9065);
3553 rtl_writephy(tp, 0x14, 0x1065);
3554
David Chang1bac1072013-11-27 15:48:36 +08003555 /* Check ALDPS bit, disable it if enabled */
3556 rtl_writephy(tp, 0x1f, 0x0a43);
3557 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003558 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003559
hayeswang41f44d12013-04-01 22:23:36 +00003560 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003561}
3562
hayeswang57538c42013-04-01 22:23:40 +00003563static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3564{
3565 rtl_apply_firmware(tp);
3566}
3567
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003568static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3569{
3570 u16 dout_tapbin;
3571 u32 data;
3572
3573 rtl_apply_firmware(tp);
3574
3575 /* CHN EST parameters adjust - giga master */
3576 rtl_writephy(tp, 0x1f, 0x0a43);
3577 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003578 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003579 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003580 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003581 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003582 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003583 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003584 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003585 rtl_writephy(tp, 0x1f, 0x0000);
3586
3587 /* CHN EST parameters adjust - giga slave */
3588 rtl_writephy(tp, 0x1f, 0x0a43);
3589 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003590 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003591 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003592 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003593 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003594 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003595 rtl_writephy(tp, 0x1f, 0x0000);
3596
3597 /* CHN EST parameters adjust - fnet */
3598 rtl_writephy(tp, 0x1f, 0x0a43);
3599 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003600 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003601 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003602 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003603 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003604 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003605 rtl_writephy(tp, 0x1f, 0x0000);
3606
3607 /* enable R-tune & PGA-retune function */
3608 dout_tapbin = 0;
3609 rtl_writephy(tp, 0x1f, 0x0a46);
3610 data = rtl_readphy(tp, 0x13);
3611 data &= 3;
3612 data <<= 2;
3613 dout_tapbin |= data;
3614 data = rtl_readphy(tp, 0x12);
3615 data &= 0xc000;
3616 data >>= 14;
3617 dout_tapbin |= data;
3618 dout_tapbin = ~(dout_tapbin^0x08);
3619 dout_tapbin <<= 12;
3620 dout_tapbin &= 0xf000;
3621 rtl_writephy(tp, 0x1f, 0x0a43);
3622 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003623 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003624 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003625 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003626 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003627 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003628 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003629 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003630
3631 rtl_writephy(tp, 0x1f, 0x0a43);
3632 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003633 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003634 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003635 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003636 rtl_writephy(tp, 0x1f, 0x0000);
3637
3638 /* enable GPHY 10M */
3639 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003640 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003641 rtl_writephy(tp, 0x1f, 0x0000);
3642
3643 /* SAR ADC performance */
3644 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003645 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003646 rtl_writephy(tp, 0x1f, 0x0000);
3647
3648 rtl_writephy(tp, 0x1f, 0x0a43);
3649 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003650 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003651 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003652 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003653 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003654 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003655 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003656 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003657 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003658 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003659 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003660 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003661 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003662 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003663 rtl_writephy(tp, 0x1f, 0x0000);
3664
3665 /* disable phy pfm mode */
3666 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003667 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003668 rtl_writephy(tp, 0x1f, 0x0000);
3669
3670 /* Check ALDPS bit, disable it if enabled */
3671 rtl_writephy(tp, 0x1f, 0x0a43);
3672 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003673 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003674
3675 rtl_writephy(tp, 0x1f, 0x0000);
3676}
3677
3678static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3679{
3680 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3681 u16 rlen;
3682 u32 data;
3683
3684 rtl_apply_firmware(tp);
3685
3686 /* CHIN EST parameter update */
3687 rtl_writephy(tp, 0x1f, 0x0a43);
3688 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003689 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003690 rtl_writephy(tp, 0x1f, 0x0000);
3691
3692 /* enable R-tune & PGA-retune function */
3693 rtl_writephy(tp, 0x1f, 0x0a43);
3694 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003695 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003696 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003697 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003698 rtl_writephy(tp, 0x1f, 0x0000);
3699
3700 /* enable GPHY 10M */
3701 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003702 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003703 rtl_writephy(tp, 0x1f, 0x0000);
3704
3705 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3706 data = r8168_mac_ocp_read(tp, 0xdd02);
3707 ioffset_p3 = ((data & 0x80)>>7);
3708 ioffset_p3 <<= 3;
3709
3710 data = r8168_mac_ocp_read(tp, 0xdd00);
3711 ioffset_p3 |= ((data & (0xe000))>>13);
3712 ioffset_p2 = ((data & (0x1e00))>>9);
3713 ioffset_p1 = ((data & (0x01e0))>>5);
3714 ioffset_p0 = ((data & 0x0010)>>4);
3715 ioffset_p0 <<= 3;
3716 ioffset_p0 |= (data & (0x07));
3717 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3718
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003719 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003720 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003721 rtl_writephy(tp, 0x1f, 0x0bcf);
3722 rtl_writephy(tp, 0x16, data);
3723 rtl_writephy(tp, 0x1f, 0x0000);
3724 }
3725
3726 /* Modify rlen (TX LPF corner frequency) level */
3727 rtl_writephy(tp, 0x1f, 0x0bcd);
3728 data = rtl_readphy(tp, 0x16);
3729 data &= 0x000f;
3730 rlen = 0;
3731 if (data > 3)
3732 rlen = data - 3;
3733 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3734 rtl_writephy(tp, 0x17, data);
3735 rtl_writephy(tp, 0x1f, 0x0bcd);
3736 rtl_writephy(tp, 0x1f, 0x0000);
3737
3738 /* disable phy pfm mode */
3739 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003740 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003741 rtl_writephy(tp, 0x1f, 0x0000);
3742
3743 /* Check ALDPS bit, disable it if enabled */
3744 rtl_writephy(tp, 0x1f, 0x0a43);
3745 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003746 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003747
3748 rtl_writephy(tp, 0x1f, 0x0000);
3749}
3750
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003751static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3752{
3753 /* Enable PHY auto speed down */
3754 rtl_writephy(tp, 0x1f, 0x0a44);
3755 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3756 rtl_writephy(tp, 0x1f, 0x0000);
3757
3758 /* patch 10M & ALDPS */
3759 rtl_writephy(tp, 0x1f, 0x0bcc);
3760 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3761 rtl_writephy(tp, 0x1f, 0x0a44);
3762 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3763 rtl_writephy(tp, 0x1f, 0x0a43);
3764 rtl_writephy(tp, 0x13, 0x8084);
3765 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3766 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3767 rtl_writephy(tp, 0x1f, 0x0000);
3768
3769 /* Enable EEE auto-fallback function */
3770 rtl_writephy(tp, 0x1f, 0x0a4b);
3771 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3772 rtl_writephy(tp, 0x1f, 0x0000);
3773
3774 /* Enable UC LPF tune function */
3775 rtl_writephy(tp, 0x1f, 0x0a43);
3776 rtl_writephy(tp, 0x13, 0x8012);
3777 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3778 rtl_writephy(tp, 0x1f, 0x0000);
3779
3780 /* set rg_sel_sdm_rate */
3781 rtl_writephy(tp, 0x1f, 0x0c42);
3782 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3783 rtl_writephy(tp, 0x1f, 0x0000);
3784
3785 /* Check ALDPS bit, disable it if enabled */
3786 rtl_writephy(tp, 0x1f, 0x0a43);
3787 if (rtl_readphy(tp, 0x10) & 0x0004)
3788 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3789
3790 rtl_writephy(tp, 0x1f, 0x0000);
3791}
3792
3793static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3794{
3795 /* patch 10M & ALDPS */
3796 rtl_writephy(tp, 0x1f, 0x0bcc);
3797 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3798 rtl_writephy(tp, 0x1f, 0x0a44);
3799 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3800 rtl_writephy(tp, 0x1f, 0x0a43);
3801 rtl_writephy(tp, 0x13, 0x8084);
3802 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3803 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3804 rtl_writephy(tp, 0x1f, 0x0000);
3805
3806 /* Enable UC LPF tune function */
3807 rtl_writephy(tp, 0x1f, 0x0a43);
3808 rtl_writephy(tp, 0x13, 0x8012);
3809 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3810 rtl_writephy(tp, 0x1f, 0x0000);
3811
3812 /* Set rg_sel_sdm_rate */
3813 rtl_writephy(tp, 0x1f, 0x0c42);
3814 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3815 rtl_writephy(tp, 0x1f, 0x0000);
3816
3817 /* Channel estimation parameters */
3818 rtl_writephy(tp, 0x1f, 0x0a43);
3819 rtl_writephy(tp, 0x13, 0x80f3);
3820 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3821 rtl_writephy(tp, 0x13, 0x80f0);
3822 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3823 rtl_writephy(tp, 0x13, 0x80ef);
3824 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3825 rtl_writephy(tp, 0x13, 0x80f6);
3826 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3827 rtl_writephy(tp, 0x13, 0x80ec);
3828 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3829 rtl_writephy(tp, 0x13, 0x80ed);
3830 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3831 rtl_writephy(tp, 0x13, 0x80f2);
3832 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3833 rtl_writephy(tp, 0x13, 0x80f4);
3834 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3835 rtl_writephy(tp, 0x1f, 0x0a43);
3836 rtl_writephy(tp, 0x13, 0x8110);
3837 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3838 rtl_writephy(tp, 0x13, 0x810f);
3839 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3840 rtl_writephy(tp, 0x13, 0x8111);
3841 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3842 rtl_writephy(tp, 0x13, 0x8113);
3843 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3844 rtl_writephy(tp, 0x13, 0x8115);
3845 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3846 rtl_writephy(tp, 0x13, 0x810e);
3847 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3848 rtl_writephy(tp, 0x13, 0x810c);
3849 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3850 rtl_writephy(tp, 0x13, 0x810b);
3851 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3852 rtl_writephy(tp, 0x1f, 0x0a43);
3853 rtl_writephy(tp, 0x13, 0x80d1);
3854 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3855 rtl_writephy(tp, 0x13, 0x80cd);
3856 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3857 rtl_writephy(tp, 0x13, 0x80d3);
3858 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3859 rtl_writephy(tp, 0x13, 0x80d5);
3860 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3861 rtl_writephy(tp, 0x13, 0x80d7);
3862 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3863
3864 /* Force PWM-mode */
3865 rtl_writephy(tp, 0x1f, 0x0bcd);
3866 rtl_writephy(tp, 0x14, 0x5065);
3867 rtl_writephy(tp, 0x14, 0xd065);
3868 rtl_writephy(tp, 0x1f, 0x0bc8);
3869 rtl_writephy(tp, 0x12, 0x00ed);
3870 rtl_writephy(tp, 0x1f, 0x0bcd);
3871 rtl_writephy(tp, 0x14, 0x1065);
3872 rtl_writephy(tp, 0x14, 0x9065);
3873 rtl_writephy(tp, 0x14, 0x1065);
3874 rtl_writephy(tp, 0x1f, 0x0000);
3875
3876 /* Check ALDPS bit, disable it if enabled */
3877 rtl_writephy(tp, 0x1f, 0x0a43);
3878 if (rtl_readphy(tp, 0x10) & 0x0004)
3879 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3880
3881 rtl_writephy(tp, 0x1f, 0x0000);
3882}
3883
françois romieu4da19632011-01-03 15:07:55 +00003884static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003885{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003886 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003887 { 0x1f, 0x0003 },
3888 { 0x08, 0x441d },
3889 { 0x01, 0x9100 },
3890 { 0x1f, 0x0000 }
3891 };
3892
françois romieu4da19632011-01-03 15:07:55 +00003893 rtl_writephy(tp, 0x1f, 0x0000);
3894 rtl_patchphy(tp, 0x11, 1 << 12);
3895 rtl_patchphy(tp, 0x19, 1 << 13);
3896 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003897
françois romieu4da19632011-01-03 15:07:55 +00003898 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003899}
3900
Hayes Wang5a5e4442011-02-22 17:26:21 +08003901static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3902{
3903 static const struct phy_reg phy_reg_init[] = {
3904 { 0x1f, 0x0005 },
3905 { 0x1a, 0x0000 },
3906 { 0x1f, 0x0000 },
3907
3908 { 0x1f, 0x0004 },
3909 { 0x1c, 0x0000 },
3910 { 0x1f, 0x0000 },
3911
3912 { 0x1f, 0x0001 },
3913 { 0x15, 0x7701 },
3914 { 0x1f, 0x0000 }
3915 };
3916
3917 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003918 rtl_writephy(tp, 0x1f, 0x0000);
3919 rtl_writephy(tp, 0x18, 0x0310);
3920 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003921
François Romieu953a12c2011-04-24 17:38:48 +02003922 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003923
3924 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3925}
3926
Hayes Wang7e18dca2012-03-30 14:33:02 +08003927static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3928{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003929 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003930 rtl_writephy(tp, 0x1f, 0x0000);
3931 rtl_writephy(tp, 0x18, 0x0310);
3932 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003933
3934 rtl_apply_firmware(tp);
3935
3936 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003937 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003938 rtl_writephy(tp, 0x1f, 0x0004);
3939 rtl_writephy(tp, 0x10, 0x401f);
3940 rtl_writephy(tp, 0x19, 0x7030);
3941 rtl_writephy(tp, 0x1f, 0x0000);
3942}
3943
Hayes Wang5598bfe2012-07-02 17:23:21 +08003944static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3945{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003946 static const struct phy_reg phy_reg_init[] = {
3947 { 0x1f, 0x0004 },
3948 { 0x10, 0xc07f },
3949 { 0x19, 0x7030 },
3950 { 0x1f, 0x0000 }
3951 };
3952
3953 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003954 rtl_writephy(tp, 0x1f, 0x0000);
3955 rtl_writephy(tp, 0x18, 0x0310);
3956 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003957
3958 rtl_apply_firmware(tp);
3959
Francois Romieufdf6fc02012-07-06 22:40:38 +02003960 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003961 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3962
Francois Romieufdf6fc02012-07-06 22:40:38 +02003963 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003964}
3965
Francois Romieu5615d9f2007-08-17 17:50:46 +02003966static void rtl_hw_phy_config(struct net_device *dev)
3967{
3968 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003969
3970 rtl8169_print_mac_version(tp);
3971
3972 switch (tp->mac_version) {
3973 case RTL_GIGA_MAC_VER_01:
3974 break;
3975 case RTL_GIGA_MAC_VER_02:
3976 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003977 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003978 break;
3979 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003980 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003981 break;
françois romieu2e9558562009-08-10 19:44:19 +00003982 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003983 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003984 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003985 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003986 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003987 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003988 case RTL_GIGA_MAC_VER_07:
3989 case RTL_GIGA_MAC_VER_08:
3990 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003991 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003992 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003993 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003994 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003995 break;
3996 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00003997 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003998 break;
3999 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004000 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004001 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004002 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004003 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004004 break;
4005 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004006 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004007 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004008 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004009 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004010 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004011 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004012 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004013 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004014 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004015 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004016 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004017 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004018 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004019 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004020 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004021 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004022 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004023 break;
4024 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004025 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004026 break;
4027 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004028 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004029 break;
françois romieue6de30d2011-01-03 15:08:37 +00004030 case RTL_GIGA_MAC_VER_28:
4031 rtl8168d_4_hw_phy_config(tp);
4032 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004033 case RTL_GIGA_MAC_VER_29:
4034 case RTL_GIGA_MAC_VER_30:
4035 rtl8105e_hw_phy_config(tp);
4036 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004037 case RTL_GIGA_MAC_VER_31:
4038 /* None. */
4039 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004040 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004041 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004042 rtl8168e_1_hw_phy_config(tp);
4043 break;
4044 case RTL_GIGA_MAC_VER_34:
4045 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004046 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004047 case RTL_GIGA_MAC_VER_35:
4048 rtl8168f_1_hw_phy_config(tp);
4049 break;
4050 case RTL_GIGA_MAC_VER_36:
4051 rtl8168f_2_hw_phy_config(tp);
4052 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004053
Hayes Wang7e18dca2012-03-30 14:33:02 +08004054 case RTL_GIGA_MAC_VER_37:
4055 rtl8402_hw_phy_config(tp);
4056 break;
4057
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004058 case RTL_GIGA_MAC_VER_38:
4059 rtl8411_hw_phy_config(tp);
4060 break;
4061
Hayes Wang5598bfe2012-07-02 17:23:21 +08004062 case RTL_GIGA_MAC_VER_39:
4063 rtl8106e_hw_phy_config(tp);
4064 break;
4065
Hayes Wangc5583862012-07-02 17:23:22 +08004066 case RTL_GIGA_MAC_VER_40:
4067 rtl8168g_1_hw_phy_config(tp);
4068 break;
hayeswang57538c42013-04-01 22:23:40 +00004069 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004070 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004071 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004072 rtl8168g_2_hw_phy_config(tp);
4073 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004074 case RTL_GIGA_MAC_VER_45:
4075 case RTL_GIGA_MAC_VER_47:
4076 rtl8168h_1_hw_phy_config(tp);
4077 break;
4078 case RTL_GIGA_MAC_VER_46:
4079 case RTL_GIGA_MAC_VER_48:
4080 rtl8168h_2_hw_phy_config(tp);
4081 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004082
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004083 case RTL_GIGA_MAC_VER_49:
4084 rtl8168ep_1_hw_phy_config(tp);
4085 break;
4086 case RTL_GIGA_MAC_VER_50:
4087 case RTL_GIGA_MAC_VER_51:
4088 rtl8168ep_2_hw_phy_config(tp);
4089 break;
4090
Hayes Wangc5583862012-07-02 17:23:22 +08004091 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004092 default:
4093 break;
4094 }
4095}
4096
Francois Romieuda78dbf2012-01-26 14:18:23 +01004097static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4098{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004099 if (!test_and_set_bit(flag, tp->wk.flags))
4100 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004101}
4102
David S. Miller8decf862011-09-22 03:23:13 -04004103static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4104{
David S. Miller8decf862011-09-22 03:23:13 -04004105 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004106 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004107}
4108
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004109static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004110{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004111 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004112
Marcus Sundberg773328942008-07-10 21:28:08 +02004113 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004114 netif_dbg(tp, drv, dev,
4115 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004116 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004117 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004118
Francois Romieu6dccd162007-02-13 23:38:05 +01004119 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4120
4121 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4122 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004123
Francois Romieubcf0bf92006-07-26 23:14:13 +02004124 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004125 netif_dbg(tp, drv, dev,
4126 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004127 RTL_W8(tp, 0x82, 0x01);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004128 netif_dbg(tp, drv, dev,
4129 "Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004130 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004131 }
4132
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004133 /* We may have called phy_speed_down before */
4134 phy_speed_up(dev->phydev);
4135
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004136 genphy_soft_reset(dev->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004137}
4138
Francois Romieu773d2022007-01-31 23:47:43 +01004139static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4140{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004141 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004142
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004143 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004144
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004145 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4146 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004147
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004148 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4149 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004150
françois romieu9ecb9aa2012-12-07 11:20:21 +00004151 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4152 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004153
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004154 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004155
Francois Romieuda78dbf2012-01-26 14:18:23 +01004156 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004157}
4158
4159static int rtl_set_mac_address(struct net_device *dev, void *p)
4160{
4161 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004162 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004163 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004164
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004165 ret = eth_mac_addr(dev, p);
4166 if (ret)
4167 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004168
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004169 pm_runtime_get_noresume(d);
4170
4171 if (pm_runtime_active(d))
4172 rtl_rar_set(tp, dev->dev_addr);
4173
4174 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004175
4176 return 0;
4177}
4178
Heiner Kallweite3972862018-06-29 08:07:04 +02004179static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004180{
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004181 if (!netif_running(dev))
4182 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004183
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004184 return phy_mii_ioctl(dev->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004185}
4186
Bill Pembertonbaf63292012-12-03 09:23:28 -05004187static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004188{
4189 struct mdio_ops *ops = &tp->mdio_ops;
4190
4191 switch (tp->mac_version) {
4192 case RTL_GIGA_MAC_VER_27:
4193 ops->write = r8168dp_1_mdio_write;
4194 ops->read = r8168dp_1_mdio_read;
4195 break;
françois romieue6de30d2011-01-03 15:08:37 +00004196 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004197 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004198 ops->write = r8168dp_2_mdio_write;
4199 ops->read = r8168dp_2_mdio_read;
4200 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004201 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004202 ops->write = r8168g_mdio_write;
4203 ops->read = r8168g_mdio_read;
4204 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004205 default:
4206 ops->write = r8169_mdio_write;
4207 ops->read = r8169_mdio_read;
4208 break;
4209 }
4210}
4211
David S. Miller1805b2f2011-10-24 18:18:09 -04004212static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4213{
David S. Miller1805b2f2011-10-24 18:18:09 -04004214 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004215 case RTL_GIGA_MAC_VER_25:
4216 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004217 case RTL_GIGA_MAC_VER_29:
4218 case RTL_GIGA_MAC_VER_30:
4219 case RTL_GIGA_MAC_VER_32:
4220 case RTL_GIGA_MAC_VER_33:
4221 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004222 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004223 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004224 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4225 break;
4226 default:
4227 break;
4228 }
4229}
4230
4231static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4232{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004233 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004234 return false;
4235
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004236 phy_speed_down(tp->dev->phydev, false);
David S. Miller1805b2f2011-10-24 18:18:09 -04004237 rtl_wol_suspend_quirk(tp);
4238
4239 return true;
4240}
4241
françois romieu065c27c2011-01-03 15:08:12 +00004242static void r8168_pll_power_down(struct rtl8169_private *tp)
4243{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004244 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004245 return;
4246
hayeswang01dc7fe2011-03-21 01:50:28 +00004247 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4248 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004249 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004250
David S. Miller1805b2f2011-10-24 18:18:09 -04004251 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004252 return;
françois romieu065c27c2011-01-03 15:08:12 +00004253
françois romieu065c27c2011-01-03 15:08:12 +00004254 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004255 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004256 case RTL_GIGA_MAC_VER_37:
4257 case RTL_GIGA_MAC_VER_39:
4258 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004259 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004260 case RTL_GIGA_MAC_VER_45:
4261 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004262 case RTL_GIGA_MAC_VER_47:
4263 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004264 case RTL_GIGA_MAC_VER_50:
4265 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004266 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004267 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004268 case RTL_GIGA_MAC_VER_40:
4269 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004270 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004271 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004272 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004273 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004274 break;
françois romieu065c27c2011-01-03 15:08:12 +00004275 }
4276}
4277
4278static void r8168_pll_power_up(struct rtl8169_private *tp)
4279{
françois romieu065c27c2011-01-03 15:08:12 +00004280 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004281 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004282 case RTL_GIGA_MAC_VER_37:
4283 case RTL_GIGA_MAC_VER_39:
4284 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004285 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004286 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004287 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004288 case RTL_GIGA_MAC_VER_45:
4289 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004290 case RTL_GIGA_MAC_VER_47:
4291 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004292 case RTL_GIGA_MAC_VER_50:
4293 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004294 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004295 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004296 case RTL_GIGA_MAC_VER_40:
4297 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004298 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004299 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004300 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004301 0x00000000, ERIAR_EXGMAC);
4302 break;
françois romieu065c27c2011-01-03 15:08:12 +00004303 }
4304
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004305 phy_resume(tp->dev->phydev);
4306 /* give MAC/PHY some time to resume */
4307 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004308}
4309
françois romieu065c27c2011-01-03 15:08:12 +00004310static void rtl_pll_power_down(struct rtl8169_private *tp)
4311{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004312 switch (tp->mac_version) {
4313 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4314 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4315 break;
4316 default:
4317 r8168_pll_power_down(tp);
4318 }
françois romieu065c27c2011-01-03 15:08:12 +00004319}
4320
4321static void rtl_pll_power_up(struct rtl8169_private *tp)
4322{
françois romieu065c27c2011-01-03 15:08:12 +00004323 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004324 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4325 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004326 break;
françois romieu065c27c2011-01-03 15:08:12 +00004327 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004328 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004329 }
4330}
4331
Hayes Wange542a222011-07-06 15:58:04 +08004332static void rtl_init_rxcfg(struct rtl8169_private *tp)
4333{
Hayes Wange542a222011-07-06 15:58:04 +08004334 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004335 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4336 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004337 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004338 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004339 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004340 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004341 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004342 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004343 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004344 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004345 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004346 break;
Hayes Wange542a222011-07-06 15:58:04 +08004347 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004348 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004349 break;
4350 }
4351}
4352
Hayes Wang92fc43b2011-07-06 15:58:03 +08004353static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4354{
Timo Teräs9fba0812013-01-15 21:01:24 +00004355 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004356}
4357
Francois Romieud58d46b2011-05-03 16:38:29 +02004358static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4359{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004360 if (tp->jumbo_ops.enable) {
4361 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4362 tp->jumbo_ops.enable(tp);
4363 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4364 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004365}
4366
4367static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4368{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004369 if (tp->jumbo_ops.disable) {
4370 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4371 tp->jumbo_ops.disable(tp);
4372 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4373 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004374}
4375
4376static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4377{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004378 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4379 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004380 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004381}
4382
4383static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4384{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004385 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4386 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004387 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004388}
4389
4390static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4391{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004392 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004393}
4394
4395static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4396{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004397 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004398}
4399
4400static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4401{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004402 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4403 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4404 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004405 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004406}
4407
4408static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4409{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004410 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4411 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4412 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004413 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004414}
4415
4416static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4417{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004418 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004419 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004420}
4421
4422static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4423{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004424 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004425 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004426}
4427
4428static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4429{
Francois Romieud58d46b2011-05-03 16:38:29 +02004430 r8168b_0_hw_jumbo_enable(tp);
4431
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004432 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004433}
4434
4435static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4436{
Francois Romieud58d46b2011-05-03 16:38:29 +02004437 r8168b_0_hw_jumbo_disable(tp);
4438
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004439 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004440}
4441
Bill Pembertonbaf63292012-12-03 09:23:28 -05004442static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004443{
4444 struct jumbo_ops *ops = &tp->jumbo_ops;
4445
4446 switch (tp->mac_version) {
4447 case RTL_GIGA_MAC_VER_11:
4448 ops->disable = r8168b_0_hw_jumbo_disable;
4449 ops->enable = r8168b_0_hw_jumbo_enable;
4450 break;
4451 case RTL_GIGA_MAC_VER_12:
4452 case RTL_GIGA_MAC_VER_17:
4453 ops->disable = r8168b_1_hw_jumbo_disable;
4454 ops->enable = r8168b_1_hw_jumbo_enable;
4455 break;
4456 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4457 case RTL_GIGA_MAC_VER_19:
4458 case RTL_GIGA_MAC_VER_20:
4459 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4460 case RTL_GIGA_MAC_VER_22:
4461 case RTL_GIGA_MAC_VER_23:
4462 case RTL_GIGA_MAC_VER_24:
4463 case RTL_GIGA_MAC_VER_25:
4464 case RTL_GIGA_MAC_VER_26:
4465 ops->disable = r8168c_hw_jumbo_disable;
4466 ops->enable = r8168c_hw_jumbo_enable;
4467 break;
4468 case RTL_GIGA_MAC_VER_27:
4469 case RTL_GIGA_MAC_VER_28:
4470 ops->disable = r8168dp_hw_jumbo_disable;
4471 ops->enable = r8168dp_hw_jumbo_enable;
4472 break;
4473 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4474 case RTL_GIGA_MAC_VER_32:
4475 case RTL_GIGA_MAC_VER_33:
4476 case RTL_GIGA_MAC_VER_34:
4477 ops->disable = r8168e_hw_jumbo_disable;
4478 ops->enable = r8168e_hw_jumbo_enable;
4479 break;
4480
4481 /*
4482 * No action needed for jumbo frames with 8169.
4483 * No jumbo for 810x at all.
4484 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004485 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004486 default:
4487 ops->disable = NULL;
4488 ops->enable = NULL;
4489 break;
4490 }
4491}
4492
Francois Romieuffc46952012-07-06 14:19:23 +02004493DECLARE_RTL_COND(rtl_chipcmd_cond)
4494{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004495 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004496}
4497
Francois Romieu6f43adc2011-04-29 15:05:51 +02004498static void rtl_hw_reset(struct rtl8169_private *tp)
4499{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004500 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004501
Francois Romieuffc46952012-07-06 14:19:23 +02004502 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004503}
4504
Francois Romieub6ffd972011-06-17 17:00:05 +02004505static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4506{
4507 struct rtl_fw *rtl_fw;
4508 const char *name;
4509 int rc = -ENOMEM;
4510
4511 name = rtl_lookup_firmware_name(tp);
4512 if (!name)
4513 goto out_no_firmware;
4514
4515 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4516 if (!rtl_fw)
4517 goto err_warn;
4518
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004519 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004520 if (rc < 0)
4521 goto err_free;
4522
Francois Romieufd112f22011-06-18 00:10:29 +02004523 rc = rtl_check_firmware(tp, rtl_fw);
4524 if (rc < 0)
4525 goto err_release_firmware;
4526
Francois Romieub6ffd972011-06-17 17:00:05 +02004527 tp->rtl_fw = rtl_fw;
4528out:
4529 return;
4530
Francois Romieufd112f22011-06-18 00:10:29 +02004531err_release_firmware:
4532 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004533err_free:
4534 kfree(rtl_fw);
4535err_warn:
4536 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4537 name, rc);
4538out_no_firmware:
4539 tp->rtl_fw = NULL;
4540 goto out;
4541}
4542
François Romieu953a12c2011-04-24 17:38:48 +02004543static void rtl_request_firmware(struct rtl8169_private *tp)
4544{
Francois Romieub6ffd972011-06-17 17:00:05 +02004545 if (IS_ERR(tp->rtl_fw))
4546 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004547}
4548
Hayes Wang92fc43b2011-07-06 15:58:03 +08004549static void rtl_rx_close(struct rtl8169_private *tp)
4550{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004551 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004552}
4553
Francois Romieuffc46952012-07-06 14:19:23 +02004554DECLARE_RTL_COND(rtl_npq_cond)
4555{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004556 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004557}
4558
4559DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4560{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004561 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004562}
4563
françois romieue6de30d2011-01-03 15:08:37 +00004564static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004565{
4566 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004567 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004568
Hayes Wang92fc43b2011-07-06 15:58:03 +08004569 rtl_rx_close(tp);
4570
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004571 switch (tp->mac_version) {
4572 case RTL_GIGA_MAC_VER_27:
4573 case RTL_GIGA_MAC_VER_28:
4574 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004575 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004576 break;
4577 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4578 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004579 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004580 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004581 break;
4582 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004583 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004584 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004585 break;
françois romieue6de30d2011-01-03 15:08:37 +00004586 }
4587
Hayes Wang92fc43b2011-07-06 15:58:03 +08004588 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004589}
4590
Francois Romieu7f796d832007-06-11 23:04:41 +02004591static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004592{
Francois Romieu9cb427b2006-11-02 00:10:16 +01004593 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004594 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01004595 (InterFrameGap << TxInterFrameGapShift));
4596}
4597
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004598static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004599{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004600 /* Low hurts. Let's disable the filtering. */
4601 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004602}
4603
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004604static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004605{
4606 /*
4607 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4608 * register to be written before TxDescAddrLow to work.
4609 * Switching from MMIO to I/O access fixes the issue as well.
4610 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004611 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4612 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4613 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4614 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004615}
4616
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004617static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004618{
Francois Romieu37441002011-06-17 22:58:54 +02004619 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004620 u32 mac_version;
4621 u32 clk;
4622 u32 val;
4623 } cfg2_info [] = {
4624 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4625 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4626 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4627 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004628 };
4629 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004630 unsigned int i;
4631 u32 clk;
4632
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004633 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004634 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004635 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004636 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004637 break;
4638 }
4639 }
4640}
4641
Francois Romieue6b763e2012-03-08 09:35:39 +01004642static void rtl_set_rx_mode(struct net_device *dev)
4643{
4644 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004645 u32 mc_filter[2]; /* Multicast hash filter */
4646 int rx_mode;
4647 u32 tmp = 0;
4648
4649 if (dev->flags & IFF_PROMISC) {
4650 /* Unconditionally log net taps. */
4651 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4652 rx_mode =
4653 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4654 AcceptAllPhys;
4655 mc_filter[1] = mc_filter[0] = 0xffffffff;
4656 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4657 (dev->flags & IFF_ALLMULTI)) {
4658 /* Too many to filter perfectly -- accept all multicasts. */
4659 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4660 mc_filter[1] = mc_filter[0] = 0xffffffff;
4661 } else {
4662 struct netdev_hw_addr *ha;
4663
4664 rx_mode = AcceptBroadcast | AcceptMyPhys;
4665 mc_filter[1] = mc_filter[0] = 0;
4666 netdev_for_each_mc_addr(ha, dev) {
4667 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4668 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4669 rx_mode |= AcceptMulticast;
4670 }
4671 }
4672
4673 if (dev->features & NETIF_F_RXALL)
4674 rx_mode |= (AcceptErr | AcceptRunt);
4675
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004676 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004677
4678 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4679 u32 data = mc_filter[0];
4680
4681 mc_filter[0] = swab32(mc_filter[1]);
4682 mc_filter[1] = swab32(data);
4683 }
4684
Nathan Walp04817762012-11-01 12:08:47 +00004685 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4686 mc_filter[1] = mc_filter[0] = 0xffffffff;
4687
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004688 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4689 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004690
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004691 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004692}
4693
Heiner Kallweit52f85602018-05-19 10:29:33 +02004694static void rtl_hw_start(struct rtl8169_private *tp)
4695{
4696 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4697
4698 tp->hw_start(tp);
4699
4700 rtl_set_rx_max_size(tp);
4701 rtl_set_rx_tx_desc_registers(tp);
4702 rtl_set_rx_tx_config_registers(tp);
4703 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4704
4705 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4706 RTL_R8(tp, IntrMask);
4707 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4708 rtl_set_rx_mode(tp->dev);
4709 /* no early-rx interrupts */
4710 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4711 rtl_irq_enable_all(tp);
4712}
4713
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004714static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004715{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004716 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004717 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004718
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004719 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004720
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004721 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004722
Francois Romieucecb5fd2011-04-01 10:21:07 +02004723 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4724 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004725 netif_dbg(tp, drv, tp->dev,
4726 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004727 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004728 }
4729
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004730 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004731
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004732 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004733
Linus Torvalds1da177e2005-04-16 15:20:36 -07004734 /*
4735 * Undocumented corner. Supposedly:
4736 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4737 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004738 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004739
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004740 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004741}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004742
Francois Romieuffc46952012-07-06 14:19:23 +02004743DECLARE_RTL_COND(rtl_csiar_cond)
4744{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004745 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004746}
4747
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004748static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004749{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004750 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4751
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004752 RTL_W32(tp, CSIDR, value);
4753 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004754 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004755
Francois Romieuffc46952012-07-06 14:19:23 +02004756 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004757}
4758
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004759static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004760{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004761 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4762
4763 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4764 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004765
Francois Romieuffc46952012-07-06 14:19:23 +02004766 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004767 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004768}
4769
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004770static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004771{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004772 struct pci_dev *pdev = tp->pci_dev;
4773 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004774
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004775 /* According to Realtek the value at config space address 0x070f
4776 * controls the L0s/L1 entrance latency. We try standard ECAM access
4777 * first and if it fails fall back to CSI.
4778 */
4779 if (pdev->cfg_size > 0x070f &&
4780 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4781 return;
4782
4783 netdev_notice_once(tp->dev,
4784 "No native access to PCI extended config space, falling back to CSI\n");
4785 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4786 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004787}
4788
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004789static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004790{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004791 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004792}
4793
4794struct ephy_info {
4795 unsigned int offset;
4796 u16 mask;
4797 u16 bits;
4798};
4799
Francois Romieufdf6fc02012-07-06 22:40:38 +02004800static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4801 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004802{
4803 u16 w;
4804
4805 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004806 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4807 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004808 e++;
4809 }
4810}
4811
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004812static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004813{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004814 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004815 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004816}
4817
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004818static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004819{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004820 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004821 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004822}
4823
hayeswangb51ecea2014-07-09 14:52:51 +08004824static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4825{
hayeswangb51ecea2014-07-09 14:52:51 +08004826 u8 data;
4827
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004828 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004829
4830 if (enable)
4831 data |= Rdy_to_L23;
4832 else
4833 data &= ~Rdy_to_L23;
4834
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004835 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004836}
4837
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004838static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4839{
4840 if (enable) {
4841 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
4842 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4843 } else {
4844 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4845 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4846 }
4847}
4848
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004849static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004850{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004851 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004852
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004853 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004854 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004855
françois romieufaf1e782013-02-27 13:01:57 +00004856 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004857 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004858 PCI_EXP_DEVCTL_NOSNOOP_EN);
4859 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004860}
4861
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004862static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004863{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004864 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004865
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004866 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004867
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004868 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004869}
4870
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004871static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004872{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004873 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004874
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004875 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004876
françois romieufaf1e782013-02-27 13:01:57 +00004877 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004878 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004879
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004880 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004881
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004882 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004883 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004884}
4885
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004886static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004887{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004888 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004889 { 0x01, 0, 0x0001 },
4890 { 0x02, 0x0800, 0x1000 },
4891 { 0x03, 0, 0x0042 },
4892 { 0x06, 0x0080, 0x0000 },
4893 { 0x07, 0, 0x2000 }
4894 };
4895
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004896 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004897
Francois Romieufdf6fc02012-07-06 22:40:38 +02004898 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004899
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004900 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004901}
4902
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004903static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004904{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004905 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004906
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004907 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004908
françois romieufaf1e782013-02-27 13:01:57 +00004909 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004910 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004911
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004912 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004913 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004914}
4915
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004916static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004917{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004918 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004919
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004920 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004921
4922 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004923 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004924
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004925 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004926
françois romieufaf1e782013-02-27 13:01:57 +00004927 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004928 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004929
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004930 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004931 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004932}
4933
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004934static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004935{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004936 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004937 { 0x02, 0x0800, 0x1000 },
4938 { 0x03, 0, 0x0002 },
4939 { 0x06, 0x0080, 0x0000 }
4940 };
4941
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004942 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004943
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004944 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004945
Francois Romieufdf6fc02012-07-06 22:40:38 +02004946 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004947
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004948 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004949}
4950
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004951static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004952{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004953 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004954 { 0x01, 0, 0x0001 },
4955 { 0x03, 0x0400, 0x0220 }
4956 };
4957
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004958 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004959
Francois Romieufdf6fc02012-07-06 22:40:38 +02004960 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004961
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004962 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004963}
4964
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004965static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004966{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004967 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004968}
4969
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004970static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004971{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004972 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004973
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004974 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004975}
4976
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004977static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004978{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004979 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004980
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004981 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004982
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004983 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004984
françois romieufaf1e782013-02-27 13:01:57 +00004985 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004986 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004987
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004988 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004989 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004990}
4991
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004992static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004993{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004994 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004995
françois romieufaf1e782013-02-27 13:01:57 +00004996 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004997 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004998
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004999 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005000
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005001 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005002}
5003
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005004static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005005{
5006 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005007 { 0x0b, 0x0000, 0x0048 },
5008 { 0x19, 0x0020, 0x0050 },
5009 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005010 };
françois romieue6de30d2011-01-03 15:08:37 +00005011
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005012 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005013
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005014 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005015
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005016 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005017
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005018 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005019
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005020 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005021}
5022
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005023static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005024{
Hayes Wang70090422011-07-06 15:58:06 +08005025 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005026 { 0x00, 0x0200, 0x0100 },
5027 { 0x00, 0x0000, 0x0004 },
5028 { 0x06, 0x0002, 0x0001 },
5029 { 0x06, 0x0000, 0x0030 },
5030 { 0x07, 0x0000, 0x2000 },
5031 { 0x00, 0x0000, 0x0020 },
5032 { 0x03, 0x5800, 0x2000 },
5033 { 0x03, 0x0000, 0x0001 },
5034 { 0x01, 0x0800, 0x1000 },
5035 { 0x07, 0x0000, 0x4000 },
5036 { 0x1e, 0x0000, 0x2000 },
5037 { 0x19, 0xffff, 0xfe6c },
5038 { 0x0a, 0x0000, 0x0040 }
5039 };
5040
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005041 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005042
Francois Romieufdf6fc02012-07-06 22:40:38 +02005043 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005044
françois romieufaf1e782013-02-27 13:01:57 +00005045 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005046 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005047
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005048 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005049
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005050 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005051
5052 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005053 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5054 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005055
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005056 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005057}
5058
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005059static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005060{
5061 static const struct ephy_info e_info_8168e_2[] = {
5062 { 0x09, 0x0000, 0x0080 },
5063 { 0x19, 0x0000, 0x0224 }
5064 };
5065
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005066 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005067
Francois Romieufdf6fc02012-07-06 22:40:38 +02005068 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005069
françois romieufaf1e782013-02-27 13:01:57 +00005070 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005071 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005072
Francois Romieufdf6fc02012-07-06 22:40:38 +02005073 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5074 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5075 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5076 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5077 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5078 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005079 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5080 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005081
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005082 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005083
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005084 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005085
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005086 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5087 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005088
5089 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005090 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005091
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005092 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5093 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5094 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005095
5096 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005097}
5098
Hayes Wang5f886e02012-03-30 14:33:03 +08005099static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005100{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005101 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005102
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005103 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005104
Francois Romieufdf6fc02012-07-06 22:40:38 +02005105 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5106 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5107 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5108 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005109 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5110 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5111 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5112 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005113 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5114 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005115
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005116 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005117
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005118 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005119
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005120 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5121 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5122 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5123 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5124 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005125}
5126
Hayes Wang5f886e02012-03-30 14:33:03 +08005127static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5128{
Hayes Wang5f886e02012-03-30 14:33:03 +08005129 static const struct ephy_info e_info_8168f_1[] = {
5130 { 0x06, 0x00c0, 0x0020 },
5131 { 0x08, 0x0001, 0x0002 },
5132 { 0x09, 0x0000, 0x0080 },
5133 { 0x19, 0x0000, 0x0224 }
5134 };
5135
5136 rtl_hw_start_8168f(tp);
5137
Francois Romieufdf6fc02012-07-06 22:40:38 +02005138 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005139
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005140 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005141
5142 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005143 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005144}
5145
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005146static void rtl_hw_start_8411(struct rtl8169_private *tp)
5147{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005148 static const struct ephy_info e_info_8168f_1[] = {
5149 { 0x06, 0x00c0, 0x0020 },
5150 { 0x0f, 0xffff, 0x5200 },
5151 { 0x1e, 0x0000, 0x4000 },
5152 { 0x19, 0x0000, 0x0224 }
5153 };
5154
5155 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005156 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005157
Francois Romieufdf6fc02012-07-06 22:40:38 +02005158 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005159
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005160 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005161}
5162
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005163static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005164{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005165 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005166
Hayes Wangc5583862012-07-02 17:23:22 +08005167 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5168 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5169 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5170 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5171
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005172 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005173
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005174 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005175
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005176 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5177 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005178 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005179
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005180 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5181 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005182
5183 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5184 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5185
5186 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005187 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005188
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005189 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5190 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005191
5192 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005193}
5194
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005195static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5196{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005197 static const struct ephy_info e_info_8168g_1[] = {
5198 { 0x00, 0x0000, 0x0008 },
5199 { 0x0c, 0x37d0, 0x0820 },
5200 { 0x1e, 0x0000, 0x0001 },
5201 { 0x19, 0x8000, 0x0000 }
5202 };
5203
5204 rtl_hw_start_8168g(tp);
5205
5206 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005207 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005208 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005209 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005210}
5211
hayeswang57538c42013-04-01 22:23:40 +00005212static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5213{
hayeswang57538c42013-04-01 22:23:40 +00005214 static const struct ephy_info e_info_8168g_2[] = {
5215 { 0x00, 0x0000, 0x0008 },
5216 { 0x0c, 0x3df0, 0x0200 },
5217 { 0x19, 0xffff, 0xfc00 },
5218 { 0x1e, 0xffff, 0x20eb }
5219 };
5220
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005221 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005222
5223 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005224 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5225 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005226 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5227}
5228
hayeswang45dd95c2013-07-08 17:09:01 +08005229static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5230{
hayeswang45dd95c2013-07-08 17:09:01 +08005231 static const struct ephy_info e_info_8411_2[] = {
5232 { 0x00, 0x0000, 0x0008 },
5233 { 0x0c, 0x3df0, 0x0200 },
5234 { 0x0f, 0xffff, 0x5200 },
5235 { 0x19, 0x0020, 0x0000 },
5236 { 0x1e, 0x0000, 0x2000 }
5237 };
5238
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005239 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005240
5241 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005242 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005243 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005244 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005245}
5246
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005247static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5248{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005249 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005250 u32 data;
5251 static const struct ephy_info e_info_8168h_1[] = {
5252 { 0x1e, 0x0800, 0x0001 },
5253 { 0x1d, 0x0000, 0x0800 },
5254 { 0x05, 0xffff, 0x2089 },
5255 { 0x06, 0xffff, 0x5881 },
5256 { 0x04, 0xffff, 0x154a },
5257 { 0x01, 0xffff, 0x068b }
5258 };
5259
5260 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005261 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005262 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5263
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005264 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005265
5266 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5267 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5268 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5269 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5270
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005271 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005272
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005273 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005274
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005275 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5276 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005277
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005278 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005279
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005280 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005281
5282 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5283
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005284 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5285 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005286
5287 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5288 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5289
5290 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005291 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005292
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005293 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5294 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005295
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005296 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005297
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005298 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005299
5300 rtl_pcie_state_l2l3_enable(tp, false);
5301
5302 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005303 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005304 rtl_writephy(tp, 0x1f, 0x0000);
5305 if (rg_saw_cnt > 0) {
5306 u16 sw_cnt_1ms_ini;
5307
5308 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5309 sw_cnt_1ms_ini &= 0x0fff;
5310 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005311 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005312 data |= sw_cnt_1ms_ini;
5313 r8168_mac_ocp_write(tp, 0xd412, data);
5314 }
5315
5316 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005317 data &= ~0xf0;
5318 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005319 r8168_mac_ocp_write(tp, 0xe056, data);
5320
5321 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005322 data &= ~0x6000;
5323 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005324 r8168_mac_ocp_write(tp, 0xe052, data);
5325
5326 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005327 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005328 data |= 0x017f;
5329 r8168_mac_ocp_write(tp, 0xe0d6, data);
5330
5331 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005332 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005333 data |= 0x047f;
5334 r8168_mac_ocp_write(tp, 0xd420, data);
5335
5336 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5337 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5338 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5339 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005340
5341 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005342}
5343
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005344static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5345{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005346 rtl8168ep_stop_cmac(tp);
5347
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005348 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005349
5350 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5351 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5352 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5353 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5354
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005355 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005356
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005357 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005358
5359 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5360 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5361
5362 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5363
5364 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5365
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005366 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5367 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005368
5369 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5370 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5371
5372 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005373 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005374
5375 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5376
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005377 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005378
5379 rtl_pcie_state_l2l3_enable(tp, false);
5380}
5381
5382static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5383{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005384 static const struct ephy_info e_info_8168ep_1[] = {
5385 { 0x00, 0xffff, 0x10ab },
5386 { 0x06, 0xffff, 0xf030 },
5387 { 0x08, 0xffff, 0x2006 },
5388 { 0x0d, 0xffff, 0x1666 },
5389 { 0x0c, 0x3ff0, 0x0000 }
5390 };
5391
5392 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005393 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005394 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5395
5396 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005397
5398 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005399}
5400
5401static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5402{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005403 static const struct ephy_info e_info_8168ep_2[] = {
5404 { 0x00, 0xffff, 0x10a3 },
5405 { 0x19, 0xffff, 0xfc00 },
5406 { 0x1e, 0xffff, 0x20ea }
5407 };
5408
5409 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005410 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005411 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5412
5413 rtl_hw_start_8168ep(tp);
5414
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005415 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5416 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005417
5418 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005419}
5420
5421static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5422{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005423 u32 data;
5424 static const struct ephy_info e_info_8168ep_3[] = {
5425 { 0x00, 0xffff, 0x10a3 },
5426 { 0x19, 0xffff, 0x7c00 },
5427 { 0x1e, 0xffff, 0x20eb },
5428 { 0x0d, 0xffff, 0x1666 }
5429 };
5430
5431 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005432 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005433 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5434
5435 rtl_hw_start_8168ep(tp);
5436
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005437 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5438 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005439
5440 data = r8168_mac_ocp_read(tp, 0xd3e2);
5441 data &= 0xf000;
5442 data |= 0x0271;
5443 r8168_mac_ocp_write(tp, 0xd3e2, data);
5444
5445 data = r8168_mac_ocp_read(tp, 0xd3e4);
5446 data &= 0xff00;
5447 r8168_mac_ocp_write(tp, 0xd3e4, data);
5448
5449 data = r8168_mac_ocp_read(tp, 0xe860);
5450 data |= 0x0080;
5451 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005452
5453 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005454}
5455
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005456static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005457{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005458 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005459
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005460 tp->cp_cmd &= ~INTT_MASK;
5461 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005462 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005463
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005464 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005465
5466 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005467 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005468 tp->event_slow |= RxFIFOOver | PCSTimeout;
5469 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005470 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005471
Francois Romieu219a1e92008-06-28 11:58:39 +02005472 switch (tp->mac_version) {
5473 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005474 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005475 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005476
5477 case RTL_GIGA_MAC_VER_12:
5478 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005479 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005480 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005481
5482 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005483 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005484 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005485
5486 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005487 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005488 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005489
5490 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005491 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005492 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005493
Francois Romieu197ff762008-06-28 13:16:02 +02005494 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005495 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005496 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005497
Francois Romieu6fb07052008-06-29 11:54:28 +02005498 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005499 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005500 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005501
Francois Romieuef3386f2008-06-29 12:24:30 +02005502 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005503 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005504 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005505
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005506 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005507 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005508 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005509
Francois Romieu5b538df2008-07-20 16:22:45 +02005510 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005511 case RTL_GIGA_MAC_VER_26:
5512 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005513 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005514 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005515
françois romieue6de30d2011-01-03 15:08:37 +00005516 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005517 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005518 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005519
hayeswang4804b3b2011-03-21 01:50:29 +00005520 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005521 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005522 break;
5523
hayeswang01dc7fe2011-03-21 01:50:28 +00005524 case RTL_GIGA_MAC_VER_32:
5525 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005526 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005527 break;
5528 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005529 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005530 break;
françois romieue6de30d2011-01-03 15:08:37 +00005531
Hayes Wangc2218922011-09-06 16:55:18 +08005532 case RTL_GIGA_MAC_VER_35:
5533 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005534 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005535 break;
5536
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005537 case RTL_GIGA_MAC_VER_38:
5538 rtl_hw_start_8411(tp);
5539 break;
5540
Hayes Wangc5583862012-07-02 17:23:22 +08005541 case RTL_GIGA_MAC_VER_40:
5542 case RTL_GIGA_MAC_VER_41:
5543 rtl_hw_start_8168g_1(tp);
5544 break;
hayeswang57538c42013-04-01 22:23:40 +00005545 case RTL_GIGA_MAC_VER_42:
5546 rtl_hw_start_8168g_2(tp);
5547 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005548
hayeswang45dd95c2013-07-08 17:09:01 +08005549 case RTL_GIGA_MAC_VER_44:
5550 rtl_hw_start_8411_2(tp);
5551 break;
5552
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005553 case RTL_GIGA_MAC_VER_45:
5554 case RTL_GIGA_MAC_VER_46:
5555 rtl_hw_start_8168h_1(tp);
5556 break;
5557
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005558 case RTL_GIGA_MAC_VER_49:
5559 rtl_hw_start_8168ep_1(tp);
5560 break;
5561
5562 case RTL_GIGA_MAC_VER_50:
5563 rtl_hw_start_8168ep_2(tp);
5564 break;
5565
5566 case RTL_GIGA_MAC_VER_51:
5567 rtl_hw_start_8168ep_3(tp);
5568 break;
5569
Francois Romieu219a1e92008-06-28 11:58:39 +02005570 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005571 netif_err(tp, drv, tp->dev,
5572 "unknown chipset (mac_version = %d)\n",
5573 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005574 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005575 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005576}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005577
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005578static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005579{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005580 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005581 { 0x01, 0, 0x6e65 },
5582 { 0x02, 0, 0x091f },
5583 { 0x03, 0, 0xc2f9 },
5584 { 0x06, 0, 0xafb5 },
5585 { 0x07, 0, 0x0e00 },
5586 { 0x19, 0, 0xec80 },
5587 { 0x01, 0, 0x2e65 },
5588 { 0x01, 0, 0x6e65 }
5589 };
5590 u8 cfg1;
5591
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005592 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005593
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005594 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005595
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005596 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005597
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005598 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005599 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005600 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005601
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005602 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005603 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005604 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005605
Francois Romieufdf6fc02012-07-06 22:40:38 +02005606 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005607}
5608
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005609static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005610{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005611 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005612
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005613 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005614
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005615 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5616 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005617}
5618
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005619static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005620{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005621 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005622
Francois Romieufdf6fc02012-07-06 22:40:38 +02005623 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005624}
5625
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005626static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005627{
5628 static const struct ephy_info e_info_8105e_1[] = {
5629 { 0x07, 0, 0x4000 },
5630 { 0x19, 0, 0x0200 },
5631 { 0x19, 0, 0x0020 },
5632 { 0x1e, 0, 0x2000 },
5633 { 0x03, 0, 0x0001 },
5634 { 0x19, 0, 0x0100 },
5635 { 0x19, 0, 0x0004 },
5636 { 0x0a, 0, 0x0020 }
5637 };
5638
Francois Romieucecb5fd2011-04-01 10:21:07 +02005639 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005640 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005641
Francois Romieucecb5fd2011-04-01 10:21:07 +02005642 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005643 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005644
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005645 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5646 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005647
Francois Romieufdf6fc02012-07-06 22:40:38 +02005648 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005649
5650 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005651}
5652
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005653static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005654{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005655 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005656 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005657}
5658
Hayes Wang7e18dca2012-03-30 14:33:02 +08005659static void rtl_hw_start_8402(struct rtl8169_private *tp)
5660{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005661 static const struct ephy_info e_info_8402[] = {
5662 { 0x19, 0xffff, 0xff64 },
5663 { 0x1e, 0, 0x4000 }
5664 };
5665
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005666 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005667
5668 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005669 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005670
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005671 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5672 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005673
Francois Romieufdf6fc02012-07-06 22:40:38 +02005674 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005675
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005676 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005677
Francois Romieufdf6fc02012-07-06 22:40:38 +02005678 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5679 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005680 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5681 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005682 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5683 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005684 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005685
5686 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005687}
5688
Hayes Wang5598bfe2012-07-02 17:23:21 +08005689static void rtl_hw_start_8106(struct rtl8169_private *tp)
5690{
Hayes Wang5598bfe2012-07-02 17:23:21 +08005691 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005692 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005693
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005694 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5695 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5696 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005697
5698 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005699}
5700
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005701static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005702{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005703 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5704 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005705
Francois Romieucecb5fd2011-04-01 10:21:07 +02005706 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005707 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005708 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005709 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005710
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005711 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005712
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005713 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005714 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005715
Francois Romieu2857ffb2008-08-02 21:08:49 +02005716 switch (tp->mac_version) {
5717 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005718 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005719 break;
5720
5721 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005722 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005723 break;
5724
5725 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005726 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005727 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005728
5729 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005730 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005731 break;
5732 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005733 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005734 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005735
5736 case RTL_GIGA_MAC_VER_37:
5737 rtl_hw_start_8402(tp);
5738 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005739
5740 case RTL_GIGA_MAC_VER_39:
5741 rtl_hw_start_8106(tp);
5742 break;
hayeswang58152cd2013-04-01 22:23:42 +00005743 case RTL_GIGA_MAC_VER_43:
5744 rtl_hw_start_8168g_2(tp);
5745 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005746 case RTL_GIGA_MAC_VER_47:
5747 case RTL_GIGA_MAC_VER_48:
5748 rtl_hw_start_8168h_1(tp);
5749 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005750 }
5751
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005752 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005753}
5754
5755static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5756{
Francois Romieud58d46b2011-05-03 16:38:29 +02005757 struct rtl8169_private *tp = netdev_priv(dev);
5758
Francois Romieud58d46b2011-05-03 16:38:29 +02005759 if (new_mtu > ETH_DATA_LEN)
5760 rtl_hw_jumbo_enable(tp);
5761 else
5762 rtl_hw_jumbo_disable(tp);
5763
Linus Torvalds1da177e2005-04-16 15:20:36 -07005764 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005765 netdev_update_features(dev);
5766
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005767 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005768}
5769
5770static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5771{
Al Viro95e09182007-12-22 18:55:39 +00005772 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005773 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5774}
5775
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005776static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5777 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005778{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005779 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5780 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005781
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005782 kfree(*data_buff);
5783 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005784 rtl8169_make_unusable_by_asic(desc);
5785}
5786
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005787static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005788{
5789 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5790
Alexander Duycka0750132014-12-11 15:02:17 -08005791 /* Force memory writes to complete before releasing descriptor */
5792 dma_wmb();
5793
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005794 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005795}
5796
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005797static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005798{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005799 return (void *)ALIGN((long)data, 16);
5800}
5801
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005802static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5803 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005804{
5805 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005806 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005807 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005808 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005809
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005810 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005811 if (!data)
5812 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005813
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005814 if (rtl8169_align(data) != data) {
5815 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005816 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005817 if (!data)
5818 return NULL;
5819 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005820
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005821 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005822 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005823 if (unlikely(dma_mapping_error(d, mapping))) {
5824 if (net_ratelimit())
5825 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005826 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005827 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005828
Heiner Kallweitd731af72018-04-17 23:26:41 +02005829 desc->addr = cpu_to_le64(mapping);
5830 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005831 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005832
5833err_out:
5834 kfree(data);
5835 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005836}
5837
5838static void rtl8169_rx_clear(struct rtl8169_private *tp)
5839{
Francois Romieu07d3f512007-02-21 22:40:46 +01005840 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005841
5842 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005843 if (tp->Rx_databuff[i]) {
5844 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005845 tp->RxDescArray + i);
5846 }
5847 }
5848}
5849
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005850static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005851{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005852 desc->opts1 |= cpu_to_le32(RingEnd);
5853}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005854
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005855static int rtl8169_rx_fill(struct rtl8169_private *tp)
5856{
5857 unsigned int i;
5858
5859 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005860 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005861
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005862 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005863 if (!data) {
5864 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005865 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005866 }
5867 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005868 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005869
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005870 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5871 return 0;
5872
5873err_out:
5874 rtl8169_rx_clear(tp);
5875 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005876}
5877
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005878static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005879{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005880 rtl8169_init_ring_indexes(tp);
5881
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005882 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5883 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005885 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005886}
5887
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005888static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005889 struct TxDesc *desc)
5890{
5891 unsigned int len = tx_skb->len;
5892
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005893 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5894
Linus Torvalds1da177e2005-04-16 15:20:36 -07005895 desc->opts1 = 0x00;
5896 desc->opts2 = 0x00;
5897 desc->addr = 0x00;
5898 tx_skb->len = 0;
5899}
5900
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005901static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5902 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005903{
5904 unsigned int i;
5905
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005906 for (i = 0; i < n; i++) {
5907 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005908 struct ring_info *tx_skb = tp->tx_skb + entry;
5909 unsigned int len = tx_skb->len;
5910
5911 if (len) {
5912 struct sk_buff *skb = tx_skb->skb;
5913
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005914 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005915 tp->TxDescArray + entry);
5916 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005917 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005918 tx_skb->skb = NULL;
5919 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920 }
5921 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005922}
5923
5924static void rtl8169_tx_clear(struct rtl8169_private *tp)
5925{
5926 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005927 tp->cur_tx = tp->dirty_tx = 0;
5928}
5929
Francois Romieu4422bcd2012-01-26 11:23:32 +01005930static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005931{
David Howellsc4028952006-11-22 14:57:56 +00005932 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005933 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005934
Francois Romieuda78dbf2012-01-26 14:18:23 +01005935 napi_disable(&tp->napi);
5936 netif_stop_queue(dev);
5937 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005938
françois romieuc7c2c392011-12-04 20:30:52 +00005939 rtl8169_hw_reset(tp);
5940
Francois Romieu56de4142011-03-15 17:29:31 +01005941 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005942 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005943
Linus Torvalds1da177e2005-04-16 15:20:36 -07005944 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005945 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005946
Francois Romieuda78dbf2012-01-26 14:18:23 +01005947 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005948 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005949 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005950}
5951
5952static void rtl8169_tx_timeout(struct net_device *dev)
5953{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005954 struct rtl8169_private *tp = netdev_priv(dev);
5955
5956 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005957}
5958
5959static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005960 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005961{
5962 struct skb_shared_info *info = skb_shinfo(skb);
5963 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005964 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005965 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005966
5967 entry = tp->cur_tx;
5968 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005969 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005970 dma_addr_t mapping;
5971 u32 status, len;
5972 void *addr;
5973
5974 entry = (entry + 1) % NUM_TX_DESC;
5975
5976 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005977 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005978 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005979 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005980 if (unlikely(dma_mapping_error(d, mapping))) {
5981 if (net_ratelimit())
5982 netif_err(tp, drv, tp->dev,
5983 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005984 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005985 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005986
Francois Romieucecb5fd2011-04-01 10:21:07 +02005987 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005988 status = opts[0] | len |
5989 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005990
5991 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005992 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005993 txd->addr = cpu_to_le64(mapping);
5994
5995 tp->tx_skb[entry].len = len;
5996 }
5997
5998 if (cur_frag) {
5999 tp->tx_skb[entry].skb = skb;
6000 txd->opts1 |= cpu_to_le32(LastFrag);
6001 }
6002
6003 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006004
6005err_out:
6006 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6007 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006008}
6009
françois romieub423e9a2013-05-18 01:24:46 +00006010static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6011{
6012 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6013}
6014
hayeswange9746042014-07-11 16:25:58 +08006015static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6016 struct net_device *dev);
6017/* r8169_csum_workaround()
6018 * The hw limites the value the transport offset. When the offset is out of the
6019 * range, calculate the checksum by sw.
6020 */
6021static void r8169_csum_workaround(struct rtl8169_private *tp,
6022 struct sk_buff *skb)
6023{
6024 if (skb_shinfo(skb)->gso_size) {
6025 netdev_features_t features = tp->dev->features;
6026 struct sk_buff *segs, *nskb;
6027
6028 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6029 segs = skb_gso_segment(skb, features);
6030 if (IS_ERR(segs) || !segs)
6031 goto drop;
6032
6033 do {
6034 nskb = segs;
6035 segs = segs->next;
6036 nskb->next = NULL;
6037 rtl8169_start_xmit(nskb, tp->dev);
6038 } while (segs);
6039
Alexander Duyckeb781392015-05-01 10:34:44 -07006040 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006041 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6042 if (skb_checksum_help(skb) < 0)
6043 goto drop;
6044
6045 rtl8169_start_xmit(skb, tp->dev);
6046 } else {
6047 struct net_device_stats *stats;
6048
6049drop:
6050 stats = &tp->dev->stats;
6051 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006052 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006053 }
6054}
6055
6056/* msdn_giant_send_check()
6057 * According to the document of microsoft, the TCP Pseudo Header excludes the
6058 * packet length for IPv6 TCP large packets.
6059 */
6060static int msdn_giant_send_check(struct sk_buff *skb)
6061{
6062 const struct ipv6hdr *ipv6h;
6063 struct tcphdr *th;
6064 int ret;
6065
6066 ret = skb_cow_head(skb, 0);
6067 if (ret)
6068 return ret;
6069
6070 ipv6h = ipv6_hdr(skb);
6071 th = tcp_hdr(skb);
6072
6073 th->check = 0;
6074 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6075
6076 return ret;
6077}
6078
hayeswang5888d3f2014-07-11 16:25:56 +08006079static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6080 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006081{
Michał Mirosław350fb322011-04-08 06:35:56 +00006082 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006083
Francois Romieu2b7b4312011-04-18 22:53:24 -07006084 if (mss) {
6085 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006086 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6087 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6088 const struct iphdr *ip = ip_hdr(skb);
6089
6090 if (ip->protocol == IPPROTO_TCP)
6091 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6092 else if (ip->protocol == IPPROTO_UDP)
6093 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6094 else
6095 WARN_ON_ONCE(1);
6096 }
6097
6098 return true;
6099}
6100
6101static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6102 struct sk_buff *skb, u32 *opts)
6103{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006104 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006105 u32 mss = skb_shinfo(skb)->gso_size;
6106
6107 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006108 if (transport_offset > GTTCPHO_MAX) {
6109 netif_warn(tp, tx_err, tp->dev,
6110 "Invalid transport offset 0x%x for TSO\n",
6111 transport_offset);
6112 return false;
6113 }
6114
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006115 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006116 case htons(ETH_P_IP):
6117 opts[0] |= TD1_GTSENV4;
6118 break;
6119
6120 case htons(ETH_P_IPV6):
6121 if (msdn_giant_send_check(skb))
6122 return false;
6123
6124 opts[0] |= TD1_GTSENV6;
6125 break;
6126
6127 default:
6128 WARN_ON_ONCE(1);
6129 break;
6130 }
6131
hayeswangbdfa4ed2014-07-11 16:25:57 +08006132 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006133 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006134 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006135 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006136
françois romieub423e9a2013-05-18 01:24:46 +00006137 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006138 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006139
hayeswange9746042014-07-11 16:25:58 +08006140 if (transport_offset > TCPHO_MAX) {
6141 netif_warn(tp, tx_err, tp->dev,
6142 "Invalid transport offset 0x%x\n",
6143 transport_offset);
6144 return false;
6145 }
6146
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006147 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006148 case htons(ETH_P_IP):
6149 opts[1] |= TD1_IPv4_CS;
6150 ip_protocol = ip_hdr(skb)->protocol;
6151 break;
6152
6153 case htons(ETH_P_IPV6):
6154 opts[1] |= TD1_IPv6_CS;
6155 ip_protocol = ipv6_hdr(skb)->nexthdr;
6156 break;
6157
6158 default:
6159 ip_protocol = IPPROTO_RAW;
6160 break;
6161 }
6162
6163 if (ip_protocol == IPPROTO_TCP)
6164 opts[1] |= TD1_TCP_CS;
6165 else if (ip_protocol == IPPROTO_UDP)
6166 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006167 else
6168 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006169
6170 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006171 } else {
6172 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006173 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006174 }
hayeswang5888d3f2014-07-11 16:25:56 +08006175
françois romieub423e9a2013-05-18 01:24:46 +00006176 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006177}
6178
Stephen Hemminger613573252009-08-31 19:50:58 +00006179static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6180 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006181{
6182 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006183 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006184 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006185 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006186 dma_addr_t mapping;
6187 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006188 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006189 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006190
Julien Ducourthial477206a2012-05-09 00:00:06 +02006191 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006192 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006193 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006194 }
6195
6196 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006197 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006198
françois romieub423e9a2013-05-18 01:24:46 +00006199 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6200 opts[0] = DescOwn;
6201
hayeswange9746042014-07-11 16:25:58 +08006202 if (!tp->tso_csum(tp, skb, opts)) {
6203 r8169_csum_workaround(tp, skb);
6204 return NETDEV_TX_OK;
6205 }
françois romieub423e9a2013-05-18 01:24:46 +00006206
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006207 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006208 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006209 if (unlikely(dma_mapping_error(d, mapping))) {
6210 if (net_ratelimit())
6211 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006212 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006213 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006214
6215 tp->tx_skb[entry].len = len;
6216 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006217
Francois Romieu2b7b4312011-04-18 22:53:24 -07006218 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006219 if (frags < 0)
6220 goto err_dma_1;
6221 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006222 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006223 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006224 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006225 tp->tx_skb[entry].skb = skb;
6226 }
6227
Francois Romieu2b7b4312011-04-18 22:53:24 -07006228 txd->opts2 = cpu_to_le32(opts[1]);
6229
Richard Cochran5047fb52012-03-10 07:29:42 +00006230 skb_tx_timestamp(skb);
6231
Alexander Duycka0750132014-12-11 15:02:17 -08006232 /* Force memory writes to complete before releasing descriptor */
6233 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006234
Francois Romieucecb5fd2011-04-01 10:21:07 +02006235 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006236 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006237 txd->opts1 = cpu_to_le32(status);
6238
Alexander Duycka0750132014-12-11 15:02:17 -08006239 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006240 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006241
Alexander Duycka0750132014-12-11 15:02:17 -08006242 tp->cur_tx += frags + 1;
6243
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006244 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006245
David S. Miller87cda7c2015-02-22 15:54:29 -05006246 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006247
David S. Miller87cda7c2015-02-22 15:54:29 -05006248 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006249 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6250 * not miss a ring update when it notices a stopped queue.
6251 */
6252 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006253 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006254 /* Sync with rtl_tx:
6255 * - publish queue status and cur_tx ring index (write barrier)
6256 * - refresh dirty_tx ring index (read barrier).
6257 * May the current thread have a pessimistic view of the ring
6258 * status and forget to wake up queue, a racing rtl_tx thread
6259 * can't.
6260 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006261 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006262 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006263 netif_wake_queue(dev);
6264 }
6265
Stephen Hemminger613573252009-08-31 19:50:58 +00006266 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006267
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006268err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006269 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006270err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006271 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006272 dev->stats.tx_dropped++;
6273 return NETDEV_TX_OK;
6274
6275err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006276 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006277 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006278 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006279}
6280
6281static void rtl8169_pcierr_interrupt(struct net_device *dev)
6282{
6283 struct rtl8169_private *tp = netdev_priv(dev);
6284 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006285 u16 pci_status, pci_cmd;
6286
6287 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6288 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6289
Joe Perchesbf82c182010-02-09 11:49:50 +00006290 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6291 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006292
6293 /*
6294 * The recovery sequence below admits a very elaborated explanation:
6295 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006296 * - I did not see what else could be done;
6297 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006298 *
6299 * Feel free to adjust to your needs.
6300 */
Francois Romieua27993f2006-12-18 00:04:19 +01006301 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006302 pci_cmd &= ~PCI_COMMAND_PARITY;
6303 else
6304 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6305
6306 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006307
6308 pci_write_config_word(pdev, PCI_STATUS,
6309 pci_status & (PCI_STATUS_DETECTED_PARITY |
6310 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6311 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6312
6313 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006314 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006315 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006316 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006317 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006318 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006319 }
6320
françois romieue6de30d2011-01-03 15:08:37 +00006321 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006322
Francois Romieu98ddf982012-01-31 10:47:34 +01006323 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006324}
6325
Francois Romieuda78dbf2012-01-26 14:18:23 +01006326static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006327{
6328 unsigned int dirty_tx, tx_left;
6329
Linus Torvalds1da177e2005-04-16 15:20:36 -07006330 dirty_tx = tp->dirty_tx;
6331 smp_rmb();
6332 tx_left = tp->cur_tx - dirty_tx;
6333
6334 while (tx_left > 0) {
6335 unsigned int entry = dirty_tx % NUM_TX_DESC;
6336 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006337 u32 status;
6338
Linus Torvalds1da177e2005-04-16 15:20:36 -07006339 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6340 if (status & DescOwn)
6341 break;
6342
Alexander Duycka0750132014-12-11 15:02:17 -08006343 /* This barrier is needed to keep us from reading
6344 * any other fields out of the Tx descriptor until
6345 * we know the status of DescOwn
6346 */
6347 dma_rmb();
6348
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006349 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006350 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006351 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006352 u64_stats_update_begin(&tp->tx_stats.syncp);
6353 tp->tx_stats.packets++;
6354 tp->tx_stats.bytes += tx_skb->skb->len;
6355 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006356 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006357 tx_skb->skb = NULL;
6358 }
6359 dirty_tx++;
6360 tx_left--;
6361 }
6362
6363 if (tp->dirty_tx != dirty_tx) {
6364 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006365 /* Sync with rtl8169_start_xmit:
6366 * - publish dirty_tx ring index (write barrier)
6367 * - refresh cur_tx ring index and queue status (read barrier)
6368 * May the current thread miss the stopped queue condition,
6369 * a racing xmit thread can only have a right view of the
6370 * ring status.
6371 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006372 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006373 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006374 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006375 netif_wake_queue(dev);
6376 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006377 /*
6378 * 8168 hack: TxPoll requests are lost when the Tx packets are
6379 * too close. Let's kick an extra TxPoll request when a burst
6380 * of start_xmit activity is detected (if it is not detected,
6381 * it is slow enough). -- FR
6382 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006383 if (tp->cur_tx != dirty_tx)
6384 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006385 }
6386}
6387
Francois Romieu126fa4b2005-05-12 20:09:17 -04006388static inline int rtl8169_fragmented_frame(u32 status)
6389{
6390 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6391}
6392
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006393static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006394{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006395 u32 status = opts1 & RxProtoMask;
6396
6397 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006398 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006399 skb->ip_summed = CHECKSUM_UNNECESSARY;
6400 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006401 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006402}
6403
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006404static struct sk_buff *rtl8169_try_rx_copy(void *data,
6405 struct rtl8169_private *tp,
6406 int pkt_size,
6407 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006408{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006409 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006410 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006411
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006412 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006413 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006414 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006415 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006416 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006417 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006418 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6419
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006420 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006421}
6422
Francois Romieuda78dbf2012-01-26 14:18:23 +01006423static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006424{
6425 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006426 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006427
Linus Torvalds1da177e2005-04-16 15:20:36 -07006428 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006429
Timo Teräs9fba0812013-01-15 21:01:24 +00006430 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006431 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006432 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006433 u32 status;
6434
Heiner Kallweit62028062018-04-17 23:30:29 +02006435 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006436 if (status & DescOwn)
6437 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006438
6439 /* This barrier is needed to keep us from reading
6440 * any other fields out of the Rx descriptor until
6441 * we know the status of DescOwn
6442 */
6443 dma_rmb();
6444
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006445 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006446 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6447 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006448 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006449 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006450 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006451 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006452 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006453 /* RxFOVF is a reserved bit on later chip versions */
6454 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6455 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006456 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006457 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006458 } else if (status & (RxRUNT | RxCRC) &&
6459 !(status & RxRWT) &&
6460 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006461 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006462 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006463 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006464 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006465 dma_addr_t addr;
6466 int pkt_size;
6467
6468process_pkt:
6469 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006470 if (likely(!(dev->features & NETIF_F_RXFCS)))
6471 pkt_size = (status & 0x00003fff) - 4;
6472 else
6473 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006474
Francois Romieu126fa4b2005-05-12 20:09:17 -04006475 /*
6476 * The driver does not support incoming fragmented
6477 * frames. They are seen as a symptom of over-mtu
6478 * sized frames.
6479 */
6480 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006481 dev->stats.rx_dropped++;
6482 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006483 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006484 }
6485
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006486 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6487 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006488 if (!skb) {
6489 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006490 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006491 }
6492
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006493 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006494 skb_put(skb, pkt_size);
6495 skb->protocol = eth_type_trans(skb, dev);
6496
Francois Romieu7a8fc772011-03-01 17:18:33 +01006497 rtl8169_rx_vlan_tag(desc, skb);
6498
françois romieu39174292015-11-11 23:35:18 +01006499 if (skb->pkt_type == PACKET_MULTICAST)
6500 dev->stats.multicast++;
6501
Francois Romieu56de4142011-03-15 17:29:31 +01006502 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006503
Junchang Wang8027aa22012-03-04 23:30:32 +01006504 u64_stats_update_begin(&tp->rx_stats.syncp);
6505 tp->rx_stats.packets++;
6506 tp->rx_stats.bytes += pkt_size;
6507 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006508 }
françois romieuce11ff52013-01-24 13:30:06 +00006509release_descriptor:
6510 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006511 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006512 }
6513
6514 count = cur_rx - tp->cur_rx;
6515 tp->cur_rx = cur_rx;
6516
Linus Torvalds1da177e2005-04-16 15:20:36 -07006517 return count;
6518}
6519
Francois Romieu07d3f512007-02-21 22:40:46 +01006520static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006521{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006522 struct rtl8169_private *tp = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006523 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006524 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006525
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006526 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006527 if (status && status != 0xffff) {
6528 status &= RTL_EVENT_NAPI | tp->event_slow;
6529 if (status) {
6530 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006531
Francois Romieuda78dbf2012-01-26 14:18:23 +01006532 rtl_irq_disable(tp);
Heiner Kallweit9a899a32018-04-17 23:21:01 +02006533 napi_schedule_irqoff(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006534 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006535 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006536 return IRQ_RETVAL(handled);
6537}
6538
Francois Romieuda78dbf2012-01-26 14:18:23 +01006539/*
6540 * Workqueue context.
6541 */
6542static void rtl_slow_event_work(struct rtl8169_private *tp)
6543{
6544 struct net_device *dev = tp->dev;
6545 u16 status;
6546
6547 status = rtl_get_events(tp) & tp->event_slow;
6548 rtl_ack_events(tp, status);
6549
6550 if (unlikely(status & RxFIFOOver)) {
6551 switch (tp->mac_version) {
6552 /* Work around for rx fifo overflow */
6553 case RTL_GIGA_MAC_VER_11:
6554 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006555 /* XXX - Hack alert. See rtl_task(). */
6556 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006557 default:
6558 break;
6559 }
6560 }
6561
6562 if (unlikely(status & SYSErr))
6563 rtl8169_pcierr_interrupt(dev);
6564
6565 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006566 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006567
françois romieu7dbb4912012-06-09 10:53:16 +00006568 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006569}
6570
Francois Romieu4422bcd2012-01-26 11:23:32 +01006571static void rtl_task(struct work_struct *work)
6572{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006573 static const struct {
6574 int bitnr;
6575 void (*action)(struct rtl8169_private *);
6576 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006577 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006578 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6579 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006580 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006581 struct rtl8169_private *tp =
6582 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006583 struct net_device *dev = tp->dev;
6584 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006585
Francois Romieuda78dbf2012-01-26 14:18:23 +01006586 rtl_lock_work(tp);
6587
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006588 if (!netif_running(dev) ||
6589 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006590 goto out_unlock;
6591
6592 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6593 bool pending;
6594
Francois Romieuda78dbf2012-01-26 14:18:23 +01006595 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006596 if (pending)
6597 rtl_work[i].action(tp);
6598 }
6599
6600out_unlock:
6601 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006602}
6603
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006604static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006605{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006606 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6607 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006608 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6609 int work_done= 0;
6610 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006611
Francois Romieuda78dbf2012-01-26 14:18:23 +01006612 status = rtl_get_events(tp);
6613 rtl_ack_events(tp, status & ~tp->event_slow);
6614
6615 if (status & RTL_EVENT_NAPI_RX)
6616 work_done = rtl_rx(dev, tp, (u32) budget);
6617
6618 if (status & RTL_EVENT_NAPI_TX)
6619 rtl_tx(dev, tp);
6620
6621 if (status & tp->event_slow) {
6622 enable_mask &= ~tp->event_slow;
6623
6624 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6625 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006626
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006627 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006628 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006629
Francois Romieuda78dbf2012-01-26 14:18:23 +01006630 rtl_irq_enable(tp, enable_mask);
6631 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006632 }
6633
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006634 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006635}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006636
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006637static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006638{
6639 struct rtl8169_private *tp = netdev_priv(dev);
6640
6641 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6642 return;
6643
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006644 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6645 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006646}
6647
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006648static void r8169_phylink_handler(struct net_device *ndev)
6649{
6650 struct rtl8169_private *tp = netdev_priv(ndev);
6651
6652 if (netif_carrier_ok(ndev)) {
6653 rtl_link_chg_patch(tp);
6654 pm_request_resume(&tp->pci_dev->dev);
6655 } else {
6656 pm_runtime_idle(&tp->pci_dev->dev);
6657 }
6658
6659 if (net_ratelimit())
6660 phy_print_status(ndev->phydev);
6661}
6662
6663static int r8169_phy_connect(struct rtl8169_private *tp)
6664{
6665 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6666 phy_interface_t phy_mode;
6667 int ret;
6668
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006669 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006670 PHY_INTERFACE_MODE_MII;
6671
6672 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6673 phy_mode);
6674 if (ret)
6675 return ret;
6676
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006677 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006678 phy_set_max_speed(phydev, SPEED_100);
6679
6680 /* Ensure to advertise everything, incl. pause */
6681 phydev->advertising = phydev->supported;
6682
6683 phy_attached_info(phydev);
6684
6685 return 0;
6686}
6687
Linus Torvalds1da177e2005-04-16 15:20:36 -07006688static void rtl8169_down(struct net_device *dev)
6689{
6690 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006691
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006692 phy_stop(dev->phydev);
6693
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006694 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006695 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006696
Hayes Wang92fc43b2011-07-06 15:58:03 +08006697 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006698 /*
6699 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006700 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6701 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006702 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006703 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006704
Linus Torvalds1da177e2005-04-16 15:20:36 -07006705 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006706 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006707
Linus Torvalds1da177e2005-04-16 15:20:36 -07006708 rtl8169_tx_clear(tp);
6709
6710 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006711
6712 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006713}
6714
6715static int rtl8169_close(struct net_device *dev)
6716{
6717 struct rtl8169_private *tp = netdev_priv(dev);
6718 struct pci_dev *pdev = tp->pci_dev;
6719
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006720 pm_runtime_get_sync(&pdev->dev);
6721
Francois Romieucecb5fd2011-04-01 10:21:07 +02006722 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006723 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006724
Francois Romieuda78dbf2012-01-26 14:18:23 +01006725 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006726 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006727
Linus Torvalds1da177e2005-04-16 15:20:36 -07006728 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006729 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006730
Lekensteyn4ea72442013-07-22 09:53:30 +02006731 cancel_work_sync(&tp->wk.work);
6732
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006733 phy_disconnect(dev->phydev);
6734
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006735 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006736
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006737 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6738 tp->RxPhyAddr);
6739 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6740 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006741 tp->TxDescArray = NULL;
6742 tp->RxDescArray = NULL;
6743
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006744 pm_runtime_put_sync(&pdev->dev);
6745
Linus Torvalds1da177e2005-04-16 15:20:36 -07006746 return 0;
6747}
6748
Francois Romieudc1c00c2012-03-08 10:06:18 +01006749#ifdef CONFIG_NET_POLL_CONTROLLER
6750static void rtl8169_netpoll(struct net_device *dev)
6751{
6752 struct rtl8169_private *tp = netdev_priv(dev);
6753
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006754 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006755}
6756#endif
6757
Francois Romieudf43ac72012-03-08 09:48:40 +01006758static int rtl_open(struct net_device *dev)
6759{
6760 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006761 struct pci_dev *pdev = tp->pci_dev;
6762 int retval = -ENOMEM;
6763
6764 pm_runtime_get_sync(&pdev->dev);
6765
6766 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006767 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006768 * dma_alloc_coherent provides more.
6769 */
6770 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6771 &tp->TxPhyAddr, GFP_KERNEL);
6772 if (!tp->TxDescArray)
6773 goto err_pm_runtime_put;
6774
6775 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6776 &tp->RxPhyAddr, GFP_KERNEL);
6777 if (!tp->RxDescArray)
6778 goto err_free_tx_0;
6779
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006780 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006781 if (retval < 0)
6782 goto err_free_rx_1;
6783
6784 INIT_WORK(&tp->wk.work, rtl_task);
6785
6786 smp_mb();
6787
6788 rtl_request_firmware(tp);
6789
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006790 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006791 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006792 if (retval < 0)
6793 goto err_release_fw_2;
6794
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006795 retval = r8169_phy_connect(tp);
6796 if (retval)
6797 goto err_free_irq;
6798
Francois Romieudf43ac72012-03-08 09:48:40 +01006799 rtl_lock_work(tp);
6800
6801 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6802
6803 napi_enable(&tp->napi);
6804
6805 rtl8169_init_phy(dev, tp);
6806
Francois Romieudf43ac72012-03-08 09:48:40 +01006807 rtl_pll_power_up(tp);
6808
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006809 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006810
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006811 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006812 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6813
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006814 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006815 netif_start_queue(dev);
6816
6817 rtl_unlock_work(tp);
6818
Heiner Kallweita92a0842018-01-08 21:39:13 +01006819 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006820out:
6821 return retval;
6822
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006823err_free_irq:
6824 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006825err_release_fw_2:
6826 rtl_release_firmware(tp);
6827 rtl8169_rx_clear(tp);
6828err_free_rx_1:
6829 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6830 tp->RxPhyAddr);
6831 tp->RxDescArray = NULL;
6832err_free_tx_0:
6833 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6834 tp->TxPhyAddr);
6835 tp->TxDescArray = NULL;
6836err_pm_runtime_put:
6837 pm_runtime_put_noidle(&pdev->dev);
6838 goto out;
6839}
6840
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006841static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006842rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006843{
6844 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006845 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006846 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006847 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006848
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006849 pm_runtime_get_noresume(&pdev->dev);
6850
6851 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006852 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006853
Junchang Wang8027aa22012-03-04 23:30:32 +01006854 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006855 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006856 stats->rx_packets = tp->rx_stats.packets;
6857 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006858 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006859
Junchang Wang8027aa22012-03-04 23:30:32 +01006860 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006861 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006862 stats->tx_packets = tp->tx_stats.packets;
6863 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006864 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006865
6866 stats->rx_dropped = dev->stats.rx_dropped;
6867 stats->tx_dropped = dev->stats.tx_dropped;
6868 stats->rx_length_errors = dev->stats.rx_length_errors;
6869 stats->rx_errors = dev->stats.rx_errors;
6870 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6871 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6872 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006873 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006874
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006875 /*
6876 * Fetch additonal counter values missing in stats collected by driver
6877 * from tally counters.
6878 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006879 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006880 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006881
6882 /*
6883 * Subtract values fetched during initalization.
6884 * See rtl8169_init_counter_offsets for a description why we do that.
6885 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006886 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006887 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006888 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006889 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006890 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006891 le16_to_cpu(tp->tc_offset.tx_aborted);
6892
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006893 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006894}
6895
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006896static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006897{
françois romieu065c27c2011-01-03 15:08:12 +00006898 struct rtl8169_private *tp = netdev_priv(dev);
6899
Francois Romieu5d06a992006-02-23 00:47:58 +01006900 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006901 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006902
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006903 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006904 netif_device_detach(dev);
6905 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006906
6907 rtl_lock_work(tp);
6908 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006909 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006910 rtl_unlock_work(tp);
6911
6912 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006913}
Francois Romieu5d06a992006-02-23 00:47:58 +01006914
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006915#ifdef CONFIG_PM
6916
6917static int rtl8169_suspend(struct device *device)
6918{
6919 struct pci_dev *pdev = to_pci_dev(device);
6920 struct net_device *dev = pci_get_drvdata(pdev);
6921
6922 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006923
Francois Romieu5d06a992006-02-23 00:47:58 +01006924 return 0;
6925}
6926
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006927static void __rtl8169_resume(struct net_device *dev)
6928{
françois romieu065c27c2011-01-03 15:08:12 +00006929 struct rtl8169_private *tp = netdev_priv(dev);
6930
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006931 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006932
6933 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006934 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006935
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006936 phy_start(tp->dev->phydev);
6937
Artem Savkovcff4c162012-04-03 10:29:11 +00006938 rtl_lock_work(tp);
6939 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006940 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006941 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006942
Francois Romieu98ddf982012-01-31 10:47:34 +01006943 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006944}
6945
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006946static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006947{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006948 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006949 struct net_device *dev = pci_get_drvdata(pdev);
6950
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006951 if (netif_running(dev))
6952 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006953
Francois Romieu5d06a992006-02-23 00:47:58 +01006954 return 0;
6955}
6956
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006957static int rtl8169_runtime_suspend(struct device *device)
6958{
6959 struct pci_dev *pdev = to_pci_dev(device);
6960 struct net_device *dev = pci_get_drvdata(pdev);
6961 struct rtl8169_private *tp = netdev_priv(dev);
6962
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006963 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006964 return 0;
6965
Francois Romieuda78dbf2012-01-26 14:18:23 +01006966 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006967 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006968 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006969
6970 rtl8169_net_suspend(dev);
6971
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006972 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006973 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006974 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006975
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006976 return 0;
6977}
6978
6979static int rtl8169_runtime_resume(struct device *device)
6980{
6981 struct pci_dev *pdev = to_pci_dev(device);
6982 struct net_device *dev = pci_get_drvdata(pdev);
6983 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006984 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006985
6986 if (!tp->TxDescArray)
6987 return 0;
6988
Francois Romieuda78dbf2012-01-26 14:18:23 +01006989 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006990 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006991 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006992
6993 __rtl8169_resume(dev);
6994
6995 return 0;
6996}
6997
6998static int rtl8169_runtime_idle(struct device *device)
6999{
7000 struct pci_dev *pdev = to_pci_dev(device);
7001 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007002
Heiner Kallweita92a0842018-01-08 21:39:13 +01007003 if (!netif_running(dev) || !netif_carrier_ok(dev))
7004 pm_schedule_suspend(device, 10000);
7005
7006 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007007}
7008
Alexey Dobriyan47145212009-12-14 18:00:08 -08007009static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007010 .suspend = rtl8169_suspend,
7011 .resume = rtl8169_resume,
7012 .freeze = rtl8169_suspend,
7013 .thaw = rtl8169_resume,
7014 .poweroff = rtl8169_suspend,
7015 .restore = rtl8169_resume,
7016 .runtime_suspend = rtl8169_runtime_suspend,
7017 .runtime_resume = rtl8169_runtime_resume,
7018 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007019};
7020
7021#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7022
7023#else /* !CONFIG_PM */
7024
7025#define RTL8169_PM_OPS NULL
7026
7027#endif /* !CONFIG_PM */
7028
David S. Miller1805b2f2011-10-24 18:18:09 -04007029static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7030{
David S. Miller1805b2f2011-10-24 18:18:09 -04007031 /* WoL fails with 8168b when the receiver is disabled. */
7032 switch (tp->mac_version) {
7033 case RTL_GIGA_MAC_VER_11:
7034 case RTL_GIGA_MAC_VER_12:
7035 case RTL_GIGA_MAC_VER_17:
7036 pci_clear_master(tp->pci_dev);
7037
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007038 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007039 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007040 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007041 break;
7042 default:
7043 break;
7044 }
7045}
7046
Francois Romieu1765f952008-09-13 17:21:40 +02007047static void rtl_shutdown(struct pci_dev *pdev)
7048{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007049 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007050 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007051
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007052 rtl8169_net_suspend(dev);
7053
Francois Romieucecb5fd2011-04-01 10:21:07 +02007054 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007055 rtl_rar_set(tp, dev->perm_addr);
7056
Hayes Wang92fc43b2011-07-06 15:58:03 +08007057 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007058
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007059 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007060 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007061 rtl_wol_suspend_quirk(tp);
7062 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007063 }
7064
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007065 pci_wake_from_d3(pdev, true);
7066 pci_set_power_state(pdev, PCI_D3hot);
7067 }
7068}
Francois Romieu5d06a992006-02-23 00:47:58 +01007069
Bill Pembertonbaf63292012-12-03 09:23:28 -05007070static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007071{
7072 struct net_device *dev = pci_get_drvdata(pdev);
7073 struct rtl8169_private *tp = netdev_priv(dev);
7074
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007075 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007076 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007077
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007078 netif_napi_del(&tp->napi);
7079
Francois Romieue27566e2012-03-08 09:54:01 +01007080 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007081 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007082
7083 rtl_release_firmware(tp);
7084
7085 if (pci_dev_run_wake(pdev))
7086 pm_runtime_get_noresume(&pdev->dev);
7087
7088 /* restore original MAC address */
7089 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007090}
7091
Francois Romieufa9c3852012-03-08 10:01:50 +01007092static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007093 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007094 .ndo_stop = rtl8169_close,
7095 .ndo_get_stats64 = rtl8169_get_stats64,
7096 .ndo_start_xmit = rtl8169_start_xmit,
7097 .ndo_tx_timeout = rtl8169_tx_timeout,
7098 .ndo_validate_addr = eth_validate_addr,
7099 .ndo_change_mtu = rtl8169_change_mtu,
7100 .ndo_fix_features = rtl8169_fix_features,
7101 .ndo_set_features = rtl8169_set_features,
7102 .ndo_set_mac_address = rtl_set_mac_address,
7103 .ndo_do_ioctl = rtl8169_ioctl,
7104 .ndo_set_rx_mode = rtl_set_rx_mode,
7105#ifdef CONFIG_NET_POLL_CONTROLLER
7106 .ndo_poll_controller = rtl8169_netpoll,
7107#endif
7108
7109};
7110
Francois Romieu31fa8b12012-03-08 10:09:40 +01007111static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007112 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007113 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007114 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007115 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007116 u8 default_ver;
7117} rtl_cfg_infos [] = {
7118 [RTL_CFG_0] = {
7119 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007120 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007121 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007122 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007123 .default_ver = RTL_GIGA_MAC_VER_01,
7124 },
7125 [RTL_CFG_1] = {
7126 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007127 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007128 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007129 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007130 .default_ver = RTL_GIGA_MAC_VER_11,
7131 },
7132 [RTL_CFG_2] = {
7133 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007134 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7135 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007136 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007137 .default_ver = RTL_GIGA_MAC_VER_13,
7138 }
7139};
7140
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007141static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007142{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007143 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007144
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007145 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007146 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7147 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7148 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007149 flags = PCI_IRQ_LEGACY;
7150 } else {
7151 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007152 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007153
7154 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007155}
7156
Hayes Wangc5583862012-07-02 17:23:22 +08007157DECLARE_RTL_COND(rtl_link_list_ready_cond)
7158{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007159 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007160}
7161
7162DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7163{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007164 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007165}
7166
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007167static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7168{
7169 struct rtl8169_private *tp = mii_bus->priv;
7170
7171 if (phyaddr > 0)
7172 return -ENODEV;
7173
7174 return rtl_readphy(tp, phyreg);
7175}
7176
7177static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7178 int phyreg, u16 val)
7179{
7180 struct rtl8169_private *tp = mii_bus->priv;
7181
7182 if (phyaddr > 0)
7183 return -ENODEV;
7184
7185 rtl_writephy(tp, phyreg, val);
7186
7187 return 0;
7188}
7189
7190static int r8169_mdio_register(struct rtl8169_private *tp)
7191{
7192 struct pci_dev *pdev = tp->pci_dev;
7193 struct phy_device *phydev;
7194 struct mii_bus *new_bus;
7195 int ret;
7196
7197 new_bus = devm_mdiobus_alloc(&pdev->dev);
7198 if (!new_bus)
7199 return -ENOMEM;
7200
7201 new_bus->name = "r8169";
7202 new_bus->priv = tp;
7203 new_bus->parent = &pdev->dev;
7204 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7205 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7206 PCI_DEVID(pdev->bus->number, pdev->devfn));
7207
7208 new_bus->read = r8169_mdio_read_reg;
7209 new_bus->write = r8169_mdio_write_reg;
7210
7211 ret = mdiobus_register(new_bus);
7212 if (ret)
7213 return ret;
7214
7215 phydev = mdiobus_get_phy(new_bus, 0);
7216 if (!phydev) {
7217 mdiobus_unregister(new_bus);
7218 return -ENODEV;
7219 }
7220
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007221 /* PHY will be woken up in rtl_open() */
7222 phy_suspend(phydev);
7223
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007224 tp->mii_bus = new_bus;
7225
7226 return 0;
7227}
7228
Bill Pembertonbaf63292012-12-03 09:23:28 -05007229static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007230{
Hayes Wangc5583862012-07-02 17:23:22 +08007231 u32 data;
7232
7233 tp->ocp_base = OCP_STD_PHY_BASE;
7234
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007235 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007236
7237 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7238 return;
7239
7240 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7241 return;
7242
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007243 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007244 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007245 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007246
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007247 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007248 data &= ~(1 << 14);
7249 r8168_mac_ocp_write(tp, 0xe8de, data);
7250
7251 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7252 return;
7253
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007254 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007255 data |= (1 << 15);
7256 r8168_mac_ocp_write(tp, 0xe8de, data);
7257
7258 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7259 return;
7260}
7261
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007262static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7263{
7264 rtl8168ep_stop_cmac(tp);
7265 rtl_hw_init_8168g(tp);
7266}
7267
Bill Pembertonbaf63292012-12-03 09:23:28 -05007268static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007269{
7270 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007271 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007272 rtl_hw_init_8168g(tp);
7273 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007274 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007275 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007276 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007277 default:
7278 break;
7279 }
7280}
7281
hayeswang929a0312014-09-16 11:40:47 +08007282static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007283{
7284 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007285 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007286 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007287 int chipset, region, i;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007288 int rc;
7289
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007290 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7291 if (!dev)
7292 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007293
7294 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007295 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007296 tp = netdev_priv(dev);
7297 tp->dev = dev;
7298 tp->pci_dev = pdev;
7299 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007300 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007301
Francois Romieu3b6cf252012-03-08 09:59:04 +01007302 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007303 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007304 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007305 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007306 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007307 }
7308
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007309 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007310 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007311
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007312 /* use first MMIO region */
7313 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7314 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007315 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007316 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007317 }
7318
7319 /* check for weird/broken PCI region reporting */
7320 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007321 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007322 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007323 }
7324
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007325 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007326 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007327 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007328 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007329 }
7330
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007331 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007332
7333 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007334 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007335
7336 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007337 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007338
Heiner Kallweite3972862018-06-29 08:07:04 +02007339 if (rtl_tbi_enabled(tp)) {
7340 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7341 return -ENODEV;
7342 }
7343
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007344 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007345
7346 if ((sizeof(dma_addr_t) > 4) &&
7347 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
7348 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01007349 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
7350 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007351
7352 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7353 if (!pci_is_pcie(pdev))
7354 tp->cp_cmd |= PCIDAC;
7355 dev->features |= NETIF_F_HIGHDMA;
7356 } else {
7357 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7358 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007359 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007360 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007361 }
7362 }
7363
Francois Romieu3b6cf252012-03-08 09:59:04 +01007364 rtl_init_rxcfg(tp);
7365
7366 rtl_irq_disable(tp);
7367
Hayes Wangc5583862012-07-02 17:23:22 +08007368 rtl_hw_initialize(tp);
7369
Francois Romieu3b6cf252012-03-08 09:59:04 +01007370 rtl_hw_reset(tp);
7371
7372 rtl_ack_events(tp, 0xffff);
7373
7374 pci_set_master(pdev);
7375
Francois Romieu3b6cf252012-03-08 09:59:04 +01007376 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007377 rtl_init_jumbo_ops(tp);
7378
7379 rtl8169_print_mac_version(tp);
7380
7381 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007382
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007383 rc = rtl_alloc_irq(tp);
7384 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007385 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007386 return rc;
7387 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007388
Heiner Kallweit18041b52018-07-24 22:21:04 +02007389 tp->saved_wolopts = __rtl8169_get_wol(tp);
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007390
Francois Romieu3b6cf252012-03-08 09:59:04 +01007391 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007392 u64_stats_init(&tp->rx_stats.syncp);
7393 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007394
7395 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007396 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007397 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007398 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7399 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007400 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007401 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007402
Heiner Kallweit353af852018-05-02 21:39:59 +02007403 if (is_valid_ether_addr(mac_addr))
7404 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007405 break;
7406 default:
7407 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007408 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007409 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007410 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007411
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007412 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007413 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007414
Heiner Kallweit37621492018-04-17 23:20:03 +02007415 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007416
7417 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7418 * properly for all devices */
7419 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007420 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007421
7422 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007423 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7424 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007425 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7426 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007427 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007428
hayeswang929a0312014-09-16 11:40:47 +08007429 tp->cp_cmd |= RxChkSum | RxVlan;
7430
7431 /*
7432 * Pretend we are using VLANs; This bypasses a nasty bug where
7433 * Interrupts stop flowing on high load on 8110SCd controllers.
7434 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007435 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007436 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007437 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007438
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007439 switch (rtl_chip_infos[chipset].txd_version) {
7440 case RTL_TD_0:
hayeswang5888d3f2014-07-11 16:25:56 +08007441 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007442 break;
7443 case RTL_TD_1:
hayeswang5888d3f2014-07-11 16:25:56 +08007444 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007445 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007446 break;
7447 default:
hayeswang5888d3f2014-07-11 16:25:56 +08007448 WARN_ON_ONCE(1);
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007449 }
hayeswang5888d3f2014-07-11 16:25:56 +08007450
Francois Romieu3b6cf252012-03-08 09:59:04 +01007451 dev->hw_features |= NETIF_F_RXALL;
7452 dev->hw_features |= NETIF_F_RXFCS;
7453
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007454 /* MTU range: 60 - hw-specific max */
7455 dev->min_mtu = ETH_ZLEN;
7456 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
7457
Francois Romieu3b6cf252012-03-08 09:59:04 +01007458 tp->hw_start = cfg->hw_start;
7459 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007460 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007461
Francois Romieu3b6cf252012-03-08 09:59:04 +01007462 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7463
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007464 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7465 &tp->counters_phys_addr,
7466 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007467 if (!tp->counters)
7468 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007469
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007470 pci_set_drvdata(pdev, dev);
7471
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007472 rc = r8169_mdio_register(tp);
7473 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007474 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007475
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007476 /* chip gets powered up in rtl_open() */
7477 rtl_pll_power_down(tp);
7478
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007479 rc = register_netdev(dev);
7480 if (rc)
7481 goto err_mdio_unregister;
7482
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007483 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7484 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007485 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007486 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01007487 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7488 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7489 "tx checksumming: %s]\n",
7490 rtl_chip_infos[chipset].jumbo_max,
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02007491 tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007492 }
7493
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007494 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007495 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007496
Heiner Kallweita92a0842018-01-08 21:39:13 +01007497 if (pci_dev_run_wake(pdev))
7498 pm_runtime_put_sync(&pdev->dev);
7499
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007500 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007501
7502err_mdio_unregister:
7503 mdiobus_unregister(tp->mii_bus);
7504 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007505}
7506
Linus Torvalds1da177e2005-04-16 15:20:36 -07007507static struct pci_driver rtl8169_pci_driver = {
7508 .name = MODULENAME,
7509 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007510 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007511 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007512 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007513 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007514};
7515
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007516module_pci_driver(rtl8169_pci_driver);