blob: 72973cc7ecbeb7f75ec5962eae9a654ef17ce7e3 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020030#include <linux/aer.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020031#include <linux/init.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/dma-mapping.h>
36#include <linux/bitops.h>
37#include <linux/irq.h>
38#include <linux/delay.h>
39#include <asm/byteorder.h>
40#include <linux/time.h>
41#include <linux/ethtool.h>
42#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080043#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020044#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030045#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <net/tcp.h>
47#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/workqueue.h>
50#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070051#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020052#include <linux/prefetch.h>
53#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000055#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000056#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070057#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059#include "bnx2x.h"
60#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000062#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000063#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000064#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000065#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070067#include <linux/firmware.h>
68#include "bnx2x_fw_file_hdr.h"
69/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000070#define FW_FILE_VERSION \
71 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
72 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
73 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
74 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000075#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
76#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000077#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070078
Eilon Greenstein34f80b02008-06-23 20:33:01 -070079/* Time in jiffies before concluding the transmitter is hung */
80#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081
Bill Pemberton0329aba2012-12-03 09:24:24 -050082static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030083 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
85
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070086MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000087MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030088 "BCM57710/57711/57711E/"
89 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
90 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091MODULE_LICENSE("GPL");
92MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000093MODULE_FIRMWARE(FW_FILE_NAME_E1);
94MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000095MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020096
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000097int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000098module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000099MODULE_PARM_DESC(num_queues,
100 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000101
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700103module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000104MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000105
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000106int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300108MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000109 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000110
Eilon Greensteina18f5122009-08-12 08:23:26 +0000111static int dropless_fc;
112module_param(dropless_fc, int, 0);
113MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
114
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000115static int mrrs = -1;
116module_param(mrrs, int, 0);
117MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
118
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200120module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000121MODULE_PARM_DESC(debug, " Default debug msglevel");
122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300123struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000124
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000125struct bnx2x_mac_vals {
126 u32 xmac_addr;
127 u32 xmac_val;
128 u32 emac_addr;
129 u32 emac_val;
130 u32 umac_addr;
131 u32 umac_val;
132 u32 bmac_addr;
133 u32 bmac_val[2];
134};
135
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136enum bnx2x_board_type {
137 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300138 BCM57711,
139 BCM57711E,
140 BCM57712,
141 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000142 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300143 BCM57800,
144 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000145 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300146 BCM57810,
147 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000148 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300149 BCM57840_4_10,
150 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000151 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000152 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000153 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000154 BCM57811_MF,
155 BCM57840_O,
156 BCM57840_MFO,
157 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158};
159
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700160/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800161static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500163} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000164 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
165 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
166 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
167 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
168 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
169 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
170 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
171 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
172 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
173 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
174 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
175 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
176 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
177 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
178 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
179 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
180 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
181 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
182 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
183 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
184 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200185};
186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300187#ifndef PCI_DEVICE_ID_NX2_57710
188#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
189#endif
190#ifndef PCI_DEVICE_ID_NX2_57711
191#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57711E
194#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
195#endif
196#ifndef PCI_DEVICE_ID_NX2_57712
197#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57712_MF
200#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
201#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000202#ifndef PCI_DEVICE_ID_NX2_57712_VF
203#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
204#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300205#ifndef PCI_DEVICE_ID_NX2_57800
206#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
207#endif
208#ifndef PCI_DEVICE_ID_NX2_57800_MF
209#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
210#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000211#ifndef PCI_DEVICE_ID_NX2_57800_VF
212#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
213#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300214#ifndef PCI_DEVICE_ID_NX2_57810
215#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
216#endif
217#ifndef PCI_DEVICE_ID_NX2_57810_MF
218#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
219#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300220#ifndef PCI_DEVICE_ID_NX2_57840_O
221#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
222#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000223#ifndef PCI_DEVICE_ID_NX2_57810_VF
224#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
225#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300226#ifndef PCI_DEVICE_ID_NX2_57840_4_10
227#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
228#endif
229#ifndef PCI_DEVICE_ID_NX2_57840_2_20
230#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
231#endif
232#ifndef PCI_DEVICE_ID_NX2_57840_MFO
233#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300234#endif
235#ifndef PCI_DEVICE_ID_NX2_57840_MF
236#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
237#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000238#ifndef PCI_DEVICE_ID_NX2_57840_VF
239#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
240#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000241#ifndef PCI_DEVICE_ID_NX2_57811
242#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
243#endif
244#ifndef PCI_DEVICE_ID_NX2_57811_MF
245#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
246#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000247#ifndef PCI_DEVICE_ID_NX2_57811_VF
248#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
249#endif
250
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000251static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200273 { 0 }
274};
275
276MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
277
Yuval Mintz452427b2012-03-26 20:47:07 +0000278/* Global resources for unloading a previously loaded device */
279#define BNX2X_PREV_WAIT_NEEDED 1
280static DEFINE_SEMAPHORE(bnx2x_prev_sem);
281static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200282/****************************************************************************
283* General service functions
284****************************************************************************/
285
Eric Dumazet1191cb82012-04-27 21:39:21 +0000286static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300287 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000288{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300289 REG_WR(bp, addr, U64_LO(mapping));
290 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000291}
292
Eric Dumazet1191cb82012-04-27 21:39:21 +0000293static void storm_memset_spq_addr(struct bnx2x *bp,
294 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300295{
296 u32 addr = XSEM_REG_FAST_MEMORY +
297 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
298
299 __storm_memset_dma_mapping(bp, addr, mapping);
300}
301
Eric Dumazet1191cb82012-04-27 21:39:21 +0000302static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
303 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300304{
305 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
306 pf_id);
307 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
308 pf_id);
309 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
310 pf_id);
311 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
312 pf_id);
313}
314
Eric Dumazet1191cb82012-04-27 21:39:21 +0000315static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
316 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300317{
318 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
319 enable);
320 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
321 enable);
322 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
323 enable);
324 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
325 enable);
326}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000327
Eric Dumazet1191cb82012-04-27 21:39:21 +0000328static void storm_memset_eq_data(struct bnx2x *bp,
329 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000330 u16 pfid)
331{
332 size_t size = sizeof(struct event_ring_data);
333
334 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
335
336 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
337}
338
Eric Dumazet1191cb82012-04-27 21:39:21 +0000339static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
340 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000341{
342 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
343 REG_WR16(bp, addr, eq_prod);
344}
345
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200346/* used only at init
347 * locking is done by mcp
348 */
stephen hemminger8d962862010-10-21 07:50:56 +0000349static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200350{
351 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
352 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
353 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
354 PCICFG_VENDOR_ID_OFFSET);
355}
356
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200357static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
358{
359 u32 val;
360
361 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
362 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
363 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
364 PCICFG_VENDOR_ID_OFFSET);
365
366 return val;
367}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200368
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000369#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
370#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
371#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
372#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
373#define DMAE_DP_DST_NONE "dst_addr [none]"
374
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000375static void bnx2x_dp_dmae(struct bnx2x *bp,
376 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000377{
378 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000379 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000380
381 switch (dmae->opcode & DMAE_COMMAND_DST) {
382 case DMAE_CMD_DST_PCI:
383 if (src_type == DMAE_CMD_SRC_PCI)
384 DP(msglvl, "DMAE: opcode 0x%08x\n"
385 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
386 "comp_addr [%x:%08x], comp_val 0x%08x\n",
387 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
388 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
389 dmae->comp_addr_hi, dmae->comp_addr_lo,
390 dmae->comp_val);
391 else
392 DP(msglvl, "DMAE: opcode 0x%08x\n"
393 "src [%08x], len [%d*4], dst [%x:%08x]\n"
394 "comp_addr [%x:%08x], comp_val 0x%08x\n",
395 dmae->opcode, dmae->src_addr_lo >> 2,
396 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
397 dmae->comp_addr_hi, dmae->comp_addr_lo,
398 dmae->comp_val);
399 break;
400 case DMAE_CMD_DST_GRC:
401 if (src_type == DMAE_CMD_SRC_PCI)
402 DP(msglvl, "DMAE: opcode 0x%08x\n"
403 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
404 "comp_addr [%x:%08x], comp_val 0x%08x\n",
405 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
406 dmae->len, dmae->dst_addr_lo >> 2,
407 dmae->comp_addr_hi, dmae->comp_addr_lo,
408 dmae->comp_val);
409 else
410 DP(msglvl, "DMAE: opcode 0x%08x\n"
411 "src [%08x], len [%d*4], dst [%08x]\n"
412 "comp_addr [%x:%08x], comp_val 0x%08x\n",
413 dmae->opcode, dmae->src_addr_lo >> 2,
414 dmae->len, dmae->dst_addr_lo >> 2,
415 dmae->comp_addr_hi, dmae->comp_addr_lo,
416 dmae->comp_val);
417 break;
418 default:
419 if (src_type == DMAE_CMD_SRC_PCI)
420 DP(msglvl, "DMAE: opcode 0x%08x\n"
421 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
422 "comp_addr [%x:%08x] comp_val 0x%08x\n",
423 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
424 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
425 dmae->comp_val);
426 else
427 DP(msglvl, "DMAE: opcode 0x%08x\n"
428 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
429 "comp_addr [%x:%08x] comp_val 0x%08x\n",
430 dmae->opcode, dmae->src_addr_lo >> 2,
431 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
432 dmae->comp_val);
433 break;
434 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000435
436 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
437 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
438 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000439}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000440
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200441/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000442void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200443{
444 u32 cmd_offset;
445 int i;
446
447 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
448 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
449 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200450 }
451 REG_WR(bp, dmae_reg_go_c[idx], 1);
452}
453
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000454u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
455{
456 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
457 DMAE_CMD_C_ENABLE);
458}
459
460u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
461{
462 return opcode & ~DMAE_CMD_SRC_RESET;
463}
464
465u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
466 bool with_comp, u8 comp_type)
467{
468 u32 opcode = 0;
469
470 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
471 (dst_type << DMAE_COMMAND_DST_SHIFT));
472
473 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
474
475 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400476 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
477 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000478 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
479
480#ifdef __BIG_ENDIAN
481 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
482#else
483 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
484#endif
485 if (with_comp)
486 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
487 return opcode;
488}
489
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000490void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000491 struct dmae_command *dmae,
492 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000493{
494 memset(dmae, 0, sizeof(struct dmae_command));
495
496 /* set the opcode */
497 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
498 true, DMAE_COMP_PCI);
499
500 /* fill in the completion parameters */
501 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
502 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
503 dmae->comp_val = DMAE_COMP_VAL;
504}
505
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000506/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200507int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
508 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000509{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000510 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000511 int rc = 0;
512
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000513 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
514
515 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300516 * as long as this code is called both from syscall context and
517 * from ndo_set_rx_mode() flow that may be called from BH.
518 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800519 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000520
521 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200522 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000523
524 /* post the command on the channel used for initializations */
525 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
526
527 /* wait for completion */
528 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200529 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000530
Ariel Elior95c6c6162012-01-26 06:01:52 +0000531 if (!cnt ||
532 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
533 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000534 BNX2X_ERR("DMAE timeout!\n");
535 rc = DMAE_TIMEOUT;
536 goto unlock;
537 }
538 cnt--;
539 udelay(50);
540 }
Ariel Elior32316a42013-10-20 16:51:32 +0200541 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000542 BNX2X_ERR("DMAE PCI error!\n");
543 rc = DMAE_PCI_ERROR;
544 }
545
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000546unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800547 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000548 return rc;
549}
550
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700551void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
552 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200553{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000554 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000555 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700556
557 if (!bp->dmae_ready) {
558 u32 *data = bnx2x_sp(bp, wb_data[0]);
559
Ariel Elior127a4252012-01-26 06:01:46 +0000560 if (CHIP_IS_E1(bp))
561 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
562 else
563 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700564 return;
565 }
566
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000567 /* set opcode and fixed command fields */
568 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200569
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000570 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000571 dmae.src_addr_lo = U64_LO(dma_addr);
572 dmae.src_addr_hi = U64_HI(dma_addr);
573 dmae.dst_addr_lo = dst_addr >> 2;
574 dmae.dst_addr_hi = 0;
575 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200576
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000577 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200578 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000579 if (rc) {
580 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200581#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000582 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200583#endif
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000584 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200585}
586
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700587void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000589 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000590 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700591
592 if (!bp->dmae_ready) {
593 u32 *data = bnx2x_sp(bp, wb_data[0]);
594 int i;
595
Merav Sicron51c1a582012-03-18 10:33:38 +0000596 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000597 for (i = 0; i < len32; i++)
598 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000599 else
Ariel Elior127a4252012-01-26 06:01:46 +0000600 for (i = 0; i < len32; i++)
601 data[i] = REG_RD(bp, src_addr + i*4);
602
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700603 return;
604 }
605
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000606 /* set opcode and fixed command fields */
607 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000609 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000610 dmae.src_addr_lo = src_addr >> 2;
611 dmae.src_addr_hi = 0;
612 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
613 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
614 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200615
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000616 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200617 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000618 if (rc) {
619 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200620#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000621 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200622#endif
Yuval Mintzc957d092013-06-25 08:50:11 +0300623 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200624}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200625
stephen hemminger8d962862010-10-21 07:50:56 +0000626static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
627 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000628{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000629 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000630 int offset = 0;
631
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000632 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000633 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000634 addr + offset, dmae_wr_max);
635 offset += dmae_wr_max * 4;
636 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000637 }
638
639 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
640}
641
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200642static int bnx2x_mc_assert(struct bnx2x *bp)
643{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200644 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700645 int i, rc = 0;
646 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200647
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700648 /* XSTORM */
649 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
650 XSTORM_ASSERT_LIST_INDEX_OFFSET);
651 if (last_idx)
652 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700654 /* print the asserts */
655 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200656
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700657 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
658 XSTORM_ASSERT_LIST_OFFSET(i));
659 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
660 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
661 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
662 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
663 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
664 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700666 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000667 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700668 i, row3, row2, row1, row0);
669 rc++;
670 } else {
671 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200672 }
673 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700674
675 /* TSTORM */
676 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
677 TSTORM_ASSERT_LIST_INDEX_OFFSET);
678 if (last_idx)
679 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
680
681 /* print the asserts */
682 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
683
684 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
685 TSTORM_ASSERT_LIST_OFFSET(i));
686 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
687 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
688 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
689 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
690 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
691 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
692
693 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000694 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700695 i, row3, row2, row1, row0);
696 rc++;
697 } else {
698 break;
699 }
700 }
701
702 /* CSTORM */
703 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
704 CSTORM_ASSERT_LIST_INDEX_OFFSET);
705 if (last_idx)
706 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
707
708 /* print the asserts */
709 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
710
711 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
712 CSTORM_ASSERT_LIST_OFFSET(i));
713 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
714 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
715 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
716 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
717 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
718 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
719
720 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000721 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700722 i, row3, row2, row1, row0);
723 rc++;
724 } else {
725 break;
726 }
727 }
728
729 /* USTORM */
730 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
731 USTORM_ASSERT_LIST_INDEX_OFFSET);
732 if (last_idx)
733 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
734
735 /* print the asserts */
736 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
737
738 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
739 USTORM_ASSERT_LIST_OFFSET(i));
740 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
741 USTORM_ASSERT_LIST_OFFSET(i) + 4);
742 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
743 USTORM_ASSERT_LIST_OFFSET(i) + 8);
744 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
745 USTORM_ASSERT_LIST_OFFSET(i) + 12);
746
747 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000748 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700749 i, row3, row2, row1, row0);
750 rc++;
751 } else {
752 break;
753 }
754 }
755
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200756 return rc;
757}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800758
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200759#define MCPR_TRACE_BUFFER_SIZE (0x800)
760#define SCRATCH_BUFFER_SIZE(bp) \
761 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
762
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000763void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200764{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000765 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200766 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000767 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200768 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000769 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000770 if (BP_NOMCP(bp)) {
771 BNX2X_ERR("NO MCP - can not dump\n");
772 return;
773 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000774 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
775 (bp->common.bc_ver & 0xff0000) >> 16,
776 (bp->common.bc_ver & 0xff00) >> 8,
777 (bp->common.bc_ver & 0xff));
778
779 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
780 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000781 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000782
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000783 if (BP_PATH(bp) == 0)
784 trace_shmem_base = bp->common.shmem_base;
785 else
786 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200787
788 /* sanity */
789 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
790 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
791 SCRATCH_BUFFER_SIZE(bp)) {
792 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
793 trace_shmem_base);
794 return;
795 }
796
797 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000798
799 /* validate TRCB signature */
800 mark = REG_RD(bp, addr);
801 if (mark != MFW_TRACE_SIGNATURE) {
802 BNX2X_ERR("Trace buffer signature is missing.");
803 return ;
804 }
805
806 /* read cyclic buffer pointer */
807 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000808 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200809 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
810 if (mark >= trace_shmem_base || mark < addr + 4) {
811 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
812 return;
813 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000814 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200815
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000816 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000817
818 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200819 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200820 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000821 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200822 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000823 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200824 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000825
826 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000827 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200828 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000829 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200830 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000831 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200832 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000833 printk("%s" "end of fw dump\n", lvl);
834}
835
Eric Dumazet1191cb82012-04-27 21:39:21 +0000836static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000837{
838 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839}
840
Yuval Mintz823e1d92013-01-14 05:11:47 +0000841static void bnx2x_hc_int_disable(struct bnx2x *bp)
842{
843 int port = BP_PORT(bp);
844 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
845 u32 val = REG_RD(bp, addr);
846
847 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000848 * MSI/MSIX capability
849 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000850 */
851 if (CHIP_IS_E1(bp)) {
852 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
853 * Use mask register to prevent from HC sending interrupts
854 * after we exit the function
855 */
856 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
857
858 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
859 HC_CONFIG_0_REG_INT_LINE_EN_0 |
860 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
861 } else
862 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
863 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
864 HC_CONFIG_0_REG_INT_LINE_EN_0 |
865 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
866
867 DP(NETIF_MSG_IFDOWN,
868 "write %x to HC %d (addr 0x%x)\n",
869 val, port, addr);
870
871 /* flush all outstanding writes */
872 mmiowb();
873
874 REG_WR(bp, addr, val);
875 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000876 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000877}
878
879static void bnx2x_igu_int_disable(struct bnx2x *bp)
880{
881 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
882
883 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
884 IGU_PF_CONF_INT_LINE_EN |
885 IGU_PF_CONF_ATTN_BIT_EN);
886
887 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
888
889 /* flush all outstanding writes */
890 mmiowb();
891
892 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
893 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000894 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000895}
896
897static void bnx2x_int_disable(struct bnx2x *bp)
898{
899 if (bp->common.int_block == INT_BLOCK_HC)
900 bnx2x_hc_int_disable(bp);
901 else
902 bnx2x_igu_int_disable(bp);
903}
904
905void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200906{
907 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000908 u16 j;
909 struct hc_sp_status_block_data sp_sb_data;
910 int func = BP_FUNC(bp);
911#ifdef BNX2X_STOP_ON_ERROR
912 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000913 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000914#endif
Yuval Mintz823e1d92013-01-14 05:11:47 +0000915 if (disable_int)
916 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200917
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700918 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000919 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700920 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
921
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200922 BNX2X_ERR("begin crash dump -----------------\n");
923
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000924 /* Indices */
925 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000926 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300927 bp->def_idx, bp->def_att_idx, bp->attn_state,
928 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000929 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
930 bp->def_status_blk->atten_status_block.attn_bits,
931 bp->def_status_blk->atten_status_block.attn_bits_ack,
932 bp->def_status_blk->atten_status_block.status_block_id,
933 bp->def_status_blk->atten_status_block.attn_bits_index);
934 BNX2X_ERR(" def (");
935 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
936 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000937 bp->def_status_blk->sp_sb.index_values[i],
938 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000939
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000940 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
941 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
942 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
943 i*sizeof(u32));
944
Joe Perchesf1deab52011-08-14 12:16:21 +0000945 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000946 sp_sb_data.igu_sb_id,
947 sp_sb_data.igu_seg_id,
948 sp_sb_data.p_func.pf_id,
949 sp_sb_data.p_func.vnic_id,
950 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300951 sp_sb_data.p_func.vf_valid,
952 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000953
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000954 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000955 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000956 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000957 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000958 struct hc_status_block_data_e1x sb_data_e1x;
959 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300960 CHIP_IS_E1x(bp) ?
961 sb_data_e1x.common.state_machine :
962 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000963 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300964 CHIP_IS_E1x(bp) ?
965 sb_data_e1x.index_data :
966 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000967 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000968 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000969 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000970
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000971 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000972 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000973 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000974 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000975 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000976 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000977 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000978 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000979
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000980 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000981 for_each_cos_in_tx_queue(fp, cos)
982 {
Merav Sicron65565882012-06-19 07:48:26 +0000983 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000984 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000985 i, txdata.tx_pkt_prod,
986 txdata.tx_pkt_cons, txdata.tx_bd_prod,
987 txdata.tx_bd_cons,
988 le16_to_cpu(*txdata.tx_cons_sb));
989 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000990
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300991 loop = CHIP_IS_E1x(bp) ?
992 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000993
994 /* host sb data */
995
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000996 if (IS_FCOE_FP(fp))
997 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000998
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000999 BNX2X_ERR(" run indexes (");
1000 for (j = 0; j < HC_SB_MAX_SM; j++)
1001 pr_cont("0x%x%s",
1002 fp->sb_running_index[j],
1003 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1004
1005 BNX2X_ERR(" indexes (");
1006 for (j = 0; j < loop; j++)
1007 pr_cont("0x%x%s",
1008 fp->sb_index_values[j],
1009 (j == loop - 1) ? ")" : " ");
1010 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001011 data_size = CHIP_IS_E1x(bp) ?
1012 sizeof(struct hc_status_block_data_e1x) :
1013 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001014 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001015 sb_data_p = CHIP_IS_E1x(bp) ?
1016 (u32 *)&sb_data_e1x :
1017 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001018 /* copy sb data in here */
1019 for (j = 0; j < data_size; j++)
1020 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1021 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1022 j * sizeof(u32));
1023
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001024 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001025 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001026 sb_data_e2.common.p_func.pf_id,
1027 sb_data_e2.common.p_func.vf_id,
1028 sb_data_e2.common.p_func.vf_valid,
1029 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001030 sb_data_e2.common.same_igu_sb_1b,
1031 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001032 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001033 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001034 sb_data_e1x.common.p_func.pf_id,
1035 sb_data_e1x.common.p_func.vf_id,
1036 sb_data_e1x.common.p_func.vf_valid,
1037 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001038 sb_data_e1x.common.same_igu_sb_1b,
1039 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001040 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001041
1042 /* SB_SMs data */
1043 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001044 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1045 j, hc_sm_p[j].__flags,
1046 hc_sm_p[j].igu_sb_id,
1047 hc_sm_p[j].igu_seg_id,
1048 hc_sm_p[j].time_to_expire,
1049 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001050 }
1051
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001052 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001053 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001054 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001055 hc_index_p[j].flags,
1056 hc_index_p[j].timeout);
1057 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001058 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001059
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001060#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz04c46732013-01-23 03:21:46 +00001061
1062 /* event queue */
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001063 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
Yuval Mintz04c46732013-01-23 03:21:46 +00001064 for (i = 0; i < NUM_EQ_DESC; i++) {
1065 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
1066
1067 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1068 i, bp->eq_ring[i].message.opcode,
1069 bp->eq_ring[i].message.error);
1070 BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
1071 }
1072
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001073 /* Rings */
1074 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001075 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001076 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001077
1078 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1079 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001080 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001081 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1082 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1083
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001084 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001085 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001086 }
1087
Eilon Greenstein3196a882008-08-13 15:58:49 -07001088 start = RX_SGE(fp->rx_sge_prod);
1089 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001090 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001091 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1092 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1093
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001094 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1095 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001096 }
1097
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001098 start = RCQ_BD(fp->rx_comp_cons - 10);
1099 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001100 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001101 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1102
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001103 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1104 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001105 }
1106 }
1107
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001108 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001109 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001110 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001111 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001112 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001113
Ariel Elior6383c0b2011-07-14 08:31:57 +00001114 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1115 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1116 for (j = start; j != end; j = TX_BD(j + 1)) {
1117 struct sw_tx_bd *sw_bd =
1118 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001119
Merav Sicron51c1a582012-03-18 10:33:38 +00001120 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001121 i, cos, j, sw_bd->skb,
1122 sw_bd->first_bd);
1123 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001124
Ariel Elior6383c0b2011-07-14 08:31:57 +00001125 start = TX_BD(txdata->tx_bd_cons - 10);
1126 end = TX_BD(txdata->tx_bd_cons + 254);
1127 for (j = start; j != end; j = TX_BD(j + 1)) {
1128 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001129
Merav Sicron51c1a582012-03-18 10:33:38 +00001130 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001131 i, cos, j, tx_bd[0], tx_bd[1],
1132 tx_bd[2], tx_bd[3]);
1133 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001134 }
1135 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001136#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001137 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001138 bnx2x_mc_assert(bp);
1139 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001140}
1141
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001142/*
1143 * FLR Support for E2
1144 *
1145 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1146 * initialization.
1147 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001148#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001149#define FLR_WAIT_INTERVAL 50 /* usec */
1150#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001151
1152struct pbf_pN_buf_regs {
1153 int pN;
1154 u32 init_crd;
1155 u32 crd;
1156 u32 crd_freed;
1157};
1158
1159struct pbf_pN_cmd_regs {
1160 int pN;
1161 u32 lines_occup;
1162 u32 lines_freed;
1163};
1164
1165static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1166 struct pbf_pN_buf_regs *regs,
1167 u32 poll_count)
1168{
1169 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1170 u32 cur_cnt = poll_count;
1171
1172 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1173 crd = crd_start = REG_RD(bp, regs->crd);
1174 init_crd = REG_RD(bp, regs->init_crd);
1175
1176 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1177 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1178 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1179
1180 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1181 (init_crd - crd_start))) {
1182 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001183 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001184 crd = REG_RD(bp, regs->crd);
1185 crd_freed = REG_RD(bp, regs->crd_freed);
1186 } else {
1187 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1188 regs->pN);
1189 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1190 regs->pN, crd);
1191 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1192 regs->pN, crd_freed);
1193 break;
1194 }
1195 }
1196 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001197 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001198}
1199
1200static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1201 struct pbf_pN_cmd_regs *regs,
1202 u32 poll_count)
1203{
1204 u32 occup, to_free, freed, freed_start;
1205 u32 cur_cnt = poll_count;
1206
1207 occup = to_free = REG_RD(bp, regs->lines_occup);
1208 freed = freed_start = REG_RD(bp, regs->lines_freed);
1209
1210 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1211 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1212
1213 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1214 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001215 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001216 occup = REG_RD(bp, regs->lines_occup);
1217 freed = REG_RD(bp, regs->lines_freed);
1218 } else {
1219 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1220 regs->pN);
1221 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1222 regs->pN, occup);
1223 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1224 regs->pN, freed);
1225 break;
1226 }
1227 }
1228 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001229 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001230}
1231
Eric Dumazet1191cb82012-04-27 21:39:21 +00001232static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1233 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001234{
1235 u32 cur_cnt = poll_count;
1236 u32 val;
1237
1238 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001239 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001240
1241 return val;
1242}
1243
Ariel Eliord16132c2013-01-01 05:22:42 +00001244int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1245 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001246{
1247 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1248 if (val != 0) {
1249 BNX2X_ERR("%s usage count=%d\n", msg, val);
1250 return 1;
1251 }
1252 return 0;
1253}
1254
Ariel Eliord16132c2013-01-01 05:22:42 +00001255/* Common routines with VF FLR cleanup */
1256u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001257{
1258 /* adjust polling timeout */
1259 if (CHIP_REV_IS_EMUL(bp))
1260 return FLR_POLL_CNT * 2000;
1261
1262 if (CHIP_REV_IS_FPGA(bp))
1263 return FLR_POLL_CNT * 120;
1264
1265 return FLR_POLL_CNT;
1266}
1267
Ariel Eliord16132c2013-01-01 05:22:42 +00001268void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001269{
1270 struct pbf_pN_cmd_regs cmd_regs[] = {
1271 {0, (CHIP_IS_E3B0(bp)) ?
1272 PBF_REG_TQ_OCCUPANCY_Q0 :
1273 PBF_REG_P0_TQ_OCCUPANCY,
1274 (CHIP_IS_E3B0(bp)) ?
1275 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1276 PBF_REG_P0_TQ_LINES_FREED_CNT},
1277 {1, (CHIP_IS_E3B0(bp)) ?
1278 PBF_REG_TQ_OCCUPANCY_Q1 :
1279 PBF_REG_P1_TQ_OCCUPANCY,
1280 (CHIP_IS_E3B0(bp)) ?
1281 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1282 PBF_REG_P1_TQ_LINES_FREED_CNT},
1283 {4, (CHIP_IS_E3B0(bp)) ?
1284 PBF_REG_TQ_OCCUPANCY_LB_Q :
1285 PBF_REG_P4_TQ_OCCUPANCY,
1286 (CHIP_IS_E3B0(bp)) ?
1287 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1288 PBF_REG_P4_TQ_LINES_FREED_CNT}
1289 };
1290
1291 struct pbf_pN_buf_regs buf_regs[] = {
1292 {0, (CHIP_IS_E3B0(bp)) ?
1293 PBF_REG_INIT_CRD_Q0 :
1294 PBF_REG_P0_INIT_CRD ,
1295 (CHIP_IS_E3B0(bp)) ?
1296 PBF_REG_CREDIT_Q0 :
1297 PBF_REG_P0_CREDIT,
1298 (CHIP_IS_E3B0(bp)) ?
1299 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1300 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1301 {1, (CHIP_IS_E3B0(bp)) ?
1302 PBF_REG_INIT_CRD_Q1 :
1303 PBF_REG_P1_INIT_CRD,
1304 (CHIP_IS_E3B0(bp)) ?
1305 PBF_REG_CREDIT_Q1 :
1306 PBF_REG_P1_CREDIT,
1307 (CHIP_IS_E3B0(bp)) ?
1308 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1309 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1310 {4, (CHIP_IS_E3B0(bp)) ?
1311 PBF_REG_INIT_CRD_LB_Q :
1312 PBF_REG_P4_INIT_CRD,
1313 (CHIP_IS_E3B0(bp)) ?
1314 PBF_REG_CREDIT_LB_Q :
1315 PBF_REG_P4_CREDIT,
1316 (CHIP_IS_E3B0(bp)) ?
1317 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1318 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1319 };
1320
1321 int i;
1322
1323 /* Verify the command queues are flushed P0, P1, P4 */
1324 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1325 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1326
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001327 /* Verify the transmission buffers are flushed P0, P1, P4 */
1328 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1329 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1330}
1331
1332#define OP_GEN_PARAM(param) \
1333 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1334
1335#define OP_GEN_TYPE(type) \
1336 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1337
1338#define OP_GEN_AGG_VECT(index) \
1339 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1340
Ariel Eliord16132c2013-01-01 05:22:42 +00001341int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001342{
Yuval Mintz86564c32013-01-23 03:21:50 +00001343 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001344 u32 comp_addr = BAR_CSTRORM_INTMEM +
1345 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1346 int ret = 0;
1347
1348 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001349 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001350 return 1;
1351 }
1352
Yuval Mintz86564c32013-01-23 03:21:50 +00001353 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1354 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1355 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1356 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001357
Ariel Elior89db4ad2012-01-26 06:01:48 +00001358 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001359 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001360
1361 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1362 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001363 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1364 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001365 bnx2x_panic();
1366 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001367 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001368 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001369 REG_WR(bp, comp_addr, 0);
1370
1371 return ret;
1372}
1373
Ariel Eliorb56e9672013-01-01 05:22:32 +00001374u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001375{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001376 u16 status;
1377
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001378 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001379 return status & PCI_EXP_DEVSTA_TRPND;
1380}
1381
1382/* PF FLR specific routines
1383*/
1384static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1385{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001386 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1387 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1388 CFC_REG_NUM_LCIDS_INSIDE_PF,
1389 "CFC PF usage counter timed out",
1390 poll_cnt))
1391 return 1;
1392
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001393 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1394 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1395 DORQ_REG_PF_USAGE_CNT,
1396 "DQ PF usage counter timed out",
1397 poll_cnt))
1398 return 1;
1399
1400 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1401 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1402 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1403 "QM PF usage counter timed out",
1404 poll_cnt))
1405 return 1;
1406
1407 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1408 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1409 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1410 "Timers VNIC usage counter timed out",
1411 poll_cnt))
1412 return 1;
1413 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1414 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1415 "Timers NUM_SCANS usage counter timed out",
1416 poll_cnt))
1417 return 1;
1418
1419 /* Wait DMAE PF usage counter to zero */
1420 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1421 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001422 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001423 poll_cnt))
1424 return 1;
1425
1426 return 0;
1427}
1428
1429static void bnx2x_hw_enable_status(struct bnx2x *bp)
1430{
1431 u32 val;
1432
1433 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1434 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1435
1436 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1437 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1438
1439 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1440 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1441
1442 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1443 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1444
1445 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1446 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1447
1448 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1449 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1450
1451 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1452 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1453
1454 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1455 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1456 val);
1457}
1458
1459static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1460{
1461 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1462
1463 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1464
1465 /* Re-enable PF target read access */
1466 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1467
1468 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001469 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001470 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1471 return -EBUSY;
1472
1473 /* Zero the igu 'trailing edge' and 'leading edge' */
1474
1475 /* Send the FW cleanup command */
1476 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1477 return -EBUSY;
1478
1479 /* ATC cleanup */
1480
1481 /* Verify TX hw is flushed */
1482 bnx2x_tx_hw_flushed(bp, poll_cnt);
1483
1484 /* Wait 100ms (not adjusted according to platform) */
1485 msleep(100);
1486
1487 /* Verify no pending pci transactions */
1488 if (bnx2x_is_pcie_pending(bp->pdev))
1489 BNX2X_ERR("PCIE Transactions still pending\n");
1490
1491 /* Debug */
1492 bnx2x_hw_enable_status(bp);
1493
1494 /*
1495 * Master enable - Due to WB DMAE writes performed before this
1496 * register is re-initialized as part of the regular function init
1497 */
1498 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1499
1500 return 0;
1501}
1502
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001503static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001504{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001505 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001506 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1507 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001508 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1509 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1510 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001511
1512 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001513 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1514 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001515 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1516 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001517 if (single_msix)
1518 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001519 } else if (msi) {
1520 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1521 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1522 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1523 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001524 } else {
1525 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001526 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001527 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1528 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001529
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001530 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001531 DP(NETIF_MSG_IFUP,
1532 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001533
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001534 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001535
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001536 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1537 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001538 }
1539
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001540 if (CHIP_IS_E1(bp))
1541 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1542
Merav Sicron51c1a582012-03-18 10:33:38 +00001543 DP(NETIF_MSG_IFUP,
1544 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1545 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001546
1547 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001548 /*
1549 * Ensure that HC_CONFIG is written before leading/trailing edge config
1550 */
1551 mmiowb();
1552 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001553
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001554 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001555 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001556 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001557 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001558 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001559 /* enable nig and gpio3 attention */
1560 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001561 } else
1562 val = 0xffff;
1563
1564 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1565 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1566 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001567
1568 /* Make sure that interrupts are indeed enabled from here on */
1569 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001570}
1571
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001572static void bnx2x_igu_int_enable(struct bnx2x *bp)
1573{
1574 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001575 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1576 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1577 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001578
1579 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1580
1581 if (msix) {
1582 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1583 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001584 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001585 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001586
1587 if (single_msix)
1588 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001589 } else if (msi) {
1590 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001591 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001592 IGU_PF_CONF_ATTN_BIT_EN |
1593 IGU_PF_CONF_SINGLE_ISR_EN);
1594 } else {
1595 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001596 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001597 IGU_PF_CONF_ATTN_BIT_EN |
1598 IGU_PF_CONF_SINGLE_ISR_EN);
1599 }
1600
Yuval Mintzebe61d82013-01-14 05:11:48 +00001601 /* Clean previous status - need to configure igu prior to ack*/
1602 if ((!msix) || single_msix) {
1603 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1604 bnx2x_ack_int(bp);
1605 }
1606
1607 val |= IGU_PF_CONF_FUNC_EN;
1608
Merav Sicron51c1a582012-03-18 10:33:38 +00001609 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001610 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1611
1612 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1613
Yuval Mintz79a85572012-04-03 18:41:25 +00001614 if (val & IGU_PF_CONF_INT_LINE_EN)
1615 pci_intx(bp->pdev, true);
1616
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001617 barrier();
1618
1619 /* init leading/trailing edge */
1620 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001621 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001622 if (bp->port.pmf)
1623 /* enable nig and gpio3 attention */
1624 val |= 0x1100;
1625 } else
1626 val = 0xffff;
1627
1628 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1629 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1630
1631 /* Make sure that interrupts are indeed enabled from here on */
1632 mmiowb();
1633}
1634
1635void bnx2x_int_enable(struct bnx2x *bp)
1636{
1637 if (bp->common.int_block == INT_BLOCK_HC)
1638 bnx2x_hc_int_enable(bp);
1639 else
1640 bnx2x_igu_int_enable(bp);
1641}
1642
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001643void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001644{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001645 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001646 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001647
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001648 if (disable_hw)
1649 /* prevent the HW from sending interrupts */
1650 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001651
1652 /* make sure all ISRs are done */
1653 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001654 synchronize_irq(bp->msix_table[0].vector);
1655 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001656 if (CNIC_SUPPORT(bp))
1657 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001658 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001659 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001660 } else
1661 synchronize_irq(bp->pdev->irq);
1662
1663 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001664 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001665 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001666 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001667}
1668
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001669/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001670
1671/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001672 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001673 */
1674
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001675/* Return true if succeeded to acquire the lock */
1676static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1677{
1678 u32 lock_status;
1679 u32 resource_bit = (1 << resource);
1680 int func = BP_FUNC(bp);
1681 u32 hw_lock_control_reg;
1682
Merav Sicron51c1a582012-03-18 10:33:38 +00001683 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1684 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001685
1686 /* Validating that the resource is within range */
1687 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001688 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001689 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1690 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001691 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001692 }
1693
1694 if (func <= 5)
1695 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1696 else
1697 hw_lock_control_reg =
1698 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1699
1700 /* Try to acquire the lock */
1701 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1702 lock_status = REG_RD(bp, hw_lock_control_reg);
1703 if (lock_status & resource_bit)
1704 return true;
1705
Merav Sicron51c1a582012-03-18 10:33:38 +00001706 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1707 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001708 return false;
1709}
1710
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001711/**
1712 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1713 *
1714 * @bp: driver handle
1715 *
1716 * Returns the recovery leader resource id according to the engine this function
1717 * belongs to. Currently only only 2 engines is supported.
1718 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001719static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001720{
1721 if (BP_PATH(bp))
1722 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1723 else
1724 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1725}
1726
1727/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001728 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001729 *
1730 * @bp: driver handle
1731 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001732 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001733 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001734static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001735{
1736 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1737}
1738
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001739static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001740
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001741/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1742static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1743{
1744 /* Set the interrupt occurred bit for the sp-task to recognize it
1745 * must ack the interrupt and transition according to the IGU
1746 * state machine.
1747 */
1748 atomic_set(&bp->interrupt_occurred, 1);
1749
1750 /* The sp_task must execute only after this bit
1751 * is set, otherwise we will get out of sync and miss all
1752 * further interrupts. Hence, the barrier.
1753 */
1754 smp_wmb();
1755
1756 /* schedule sp_task to workqueue */
1757 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1758}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001759
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001760void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001761{
1762 struct bnx2x *bp = fp->bp;
1763 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1764 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001765 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001766 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001767
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001768 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001769 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001770 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001771 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001772
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001773 /* If cid is within VF range, replace the slowpath object with the
1774 * one corresponding to this VF
1775 */
1776 if (cid >= BNX2X_FIRST_VF_CID &&
1777 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1778 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1779
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001780 switch (command) {
1781 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001782 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001783 drv_cmd = BNX2X_Q_CMD_UPDATE;
1784 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001785
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001786 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001787 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001788 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001789 break;
1790
Ariel Elior6383c0b2011-07-14 08:31:57 +00001791 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001792 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001793 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1794 break;
1795
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001796 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001797 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001798 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001799 break;
1800
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001801 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001802 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001803 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1804 break;
1805
1806 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001807 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001808 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001809 break;
1810
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001811 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001812 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1813 command, fp->index);
1814 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001815 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001816
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001817 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1818 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1819 /* q_obj->complete_cmd() failure means that this was
1820 * an unexpected completion.
1821 *
1822 * In this case we don't want to increase the bp->spq_left
1823 * because apparently we haven't sent this command the first
1824 * place.
1825 */
1826#ifdef BNX2X_STOP_ON_ERROR
1827 bnx2x_panic();
1828#else
1829 return;
1830#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001831 /* SRIOV: reschedule any 'in_progress' operations */
1832 bnx2x_iov_sp_event(bp, cid, true);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001833
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001834 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001835 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001836 /* push the change in bp->spq_left and towards the memory */
1837 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001838
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001839 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1840
Barak Witkowskia3348722012-04-23 03:04:46 +00001841 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1842 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1843 /* if Q update ramrod is completed for last Q in AFEX vif set
1844 * flow, then ACK MCP at the end
1845 *
1846 * mark pending ACK to MCP bit.
1847 * prevent case that both bits are cleared.
1848 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001849 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001850 * races
1851 */
1852 smp_mb__before_clear_bit();
1853 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1854 wmb();
1855 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1856 smp_mb__after_clear_bit();
1857
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001858 /* schedule the sp task as mcp ack is required */
1859 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001860 }
1861
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001862 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001863}
1864
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001865irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001866{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001867 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001868 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001869 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001870 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001871 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001872
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001873 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001874 if (unlikely(status == 0)) {
1875 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1876 return IRQ_NONE;
1877 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001878 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001879
Eilon Greenstein3196a882008-08-13 15:58:49 -07001880#ifdef BNX2X_STOP_ON_ERROR
1881 if (unlikely(bp->panic))
1882 return IRQ_HANDLED;
1883#endif
1884
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001885 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001886 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001887
Merav Sicron55c11942012-11-07 00:45:48 +00001888 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001889 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001890 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001891 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001892 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001893 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001894 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001895 status &= ~mask;
1896 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001897 }
1898
Merav Sicron55c11942012-11-07 00:45:48 +00001899 if (CNIC_SUPPORT(bp)) {
1900 mask = 0x2;
1901 if (status & (mask | 0x1)) {
1902 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001903
Michael Chanad9b4352013-01-23 03:21:52 +00001904 rcu_read_lock();
1905 c_ops = rcu_dereference(bp->cnic_ops);
1906 if (c_ops && (bp->cnic_eth_dev.drv_state &
1907 CNIC_DRV_STATE_HANDLES_IRQ))
1908 c_ops->cnic_handler(bp->cnic_data, NULL);
1909 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001910
1911 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001912 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001913 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001914
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001915 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001916
1917 /* schedule sp task to perform default status block work, ack
1918 * attentions and enable interrupts.
1919 */
1920 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001921
1922 status &= ~0x1;
1923 if (!status)
1924 return IRQ_HANDLED;
1925 }
1926
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001927 if (unlikely(status))
1928 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001929 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001930
1931 return IRQ_HANDLED;
1932}
1933
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001934/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001935
1936/*
1937 * General service functions
1938 */
1939
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001940int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001941{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001942 u32 lock_status;
1943 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001944 int func = BP_FUNC(bp);
1945 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001946 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001947
1948 /* Validating that the resource is within range */
1949 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001950 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001951 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1952 return -EINVAL;
1953 }
1954
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001955 if (func <= 5) {
1956 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1957 } else {
1958 hw_lock_control_reg =
1959 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1960 }
1961
Eliezer Tamirf1410642008-02-28 11:51:50 -08001962 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001963 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001964 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001965 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001966 lock_status, resource_bit);
1967 return -EEXIST;
1968 }
1969
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001970 /* Try for 5 second every 5ms */
1971 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001972 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001973 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1974 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001975 if (lock_status & resource_bit)
1976 return 0;
1977
Yuval Mintz639d65b2013-06-02 00:06:21 +00001978 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001979 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001980 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001981 return -EAGAIN;
1982}
1983
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001984int bnx2x_release_leader_lock(struct bnx2x *bp)
1985{
1986 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1987}
1988
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001989int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001990{
1991 u32 lock_status;
1992 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001993 int func = BP_FUNC(bp);
1994 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001995
1996 /* Validating that the resource is within range */
1997 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001998 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001999 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2000 return -EINVAL;
2001 }
2002
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002003 if (func <= 5) {
2004 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2005 } else {
2006 hw_lock_control_reg =
2007 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2008 }
2009
Eliezer Tamirf1410642008-02-28 11:51:50 -08002010 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002011 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002012 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002013 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2014 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002015 return -EFAULT;
2016 }
2017
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002018 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002019 return 0;
2020}
2021
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002022int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2023{
2024 /* The GPIO should be swapped if swap register is set and active */
2025 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2026 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2027 int gpio_shift = gpio_num +
2028 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2029 u32 gpio_mask = (1 << gpio_shift);
2030 u32 gpio_reg;
2031 int value;
2032
2033 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2034 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2035 return -EINVAL;
2036 }
2037
2038 /* read GPIO value */
2039 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2040
2041 /* get the requested pin value */
2042 if ((gpio_reg & gpio_mask) == gpio_mask)
2043 value = 1;
2044 else
2045 value = 0;
2046
2047 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2048
2049 return value;
2050}
2051
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002052int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002053{
2054 /* The GPIO should be swapped if swap register is set and active */
2055 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002056 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002057 int gpio_shift = gpio_num +
2058 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2059 u32 gpio_mask = (1 << gpio_shift);
2060 u32 gpio_reg;
2061
2062 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2063 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2064 return -EINVAL;
2065 }
2066
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002067 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002068 /* read GPIO and mask except the float bits */
2069 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2070
2071 switch (mode) {
2072 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002073 DP(NETIF_MSG_LINK,
2074 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002075 gpio_num, gpio_shift);
2076 /* clear FLOAT and set CLR */
2077 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2078 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2079 break;
2080
2081 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002082 DP(NETIF_MSG_LINK,
2083 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002084 gpio_num, gpio_shift);
2085 /* clear FLOAT and set SET */
2086 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2087 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2088 break;
2089
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002090 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002091 DP(NETIF_MSG_LINK,
2092 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002093 gpio_num, gpio_shift);
2094 /* set FLOAT */
2095 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2096 break;
2097
2098 default:
2099 break;
2100 }
2101
2102 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002103 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002104
2105 return 0;
2106}
2107
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002108int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2109{
2110 u32 gpio_reg = 0;
2111 int rc = 0;
2112
2113 /* Any port swapping should be handled by caller. */
2114
2115 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2116 /* read GPIO and mask except the float bits */
2117 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2118 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2119 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2120 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2121
2122 switch (mode) {
2123 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2124 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2125 /* set CLR */
2126 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2127 break;
2128
2129 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2130 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2131 /* set SET */
2132 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2133 break;
2134
2135 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2136 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2137 /* set FLOAT */
2138 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2139 break;
2140
2141 default:
2142 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2143 rc = -EINVAL;
2144 break;
2145 }
2146
2147 if (rc == 0)
2148 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2149
2150 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2151
2152 return rc;
2153}
2154
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002155int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2156{
2157 /* The GPIO should be swapped if swap register is set and active */
2158 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2159 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2160 int gpio_shift = gpio_num +
2161 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2162 u32 gpio_mask = (1 << gpio_shift);
2163 u32 gpio_reg;
2164
2165 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2166 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2167 return -EINVAL;
2168 }
2169
2170 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2171 /* read GPIO int */
2172 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2173
2174 switch (mode) {
2175 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002176 DP(NETIF_MSG_LINK,
2177 "Clear GPIO INT %d (shift %d) -> output low\n",
2178 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002179 /* clear SET and set CLR */
2180 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2181 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2182 break;
2183
2184 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002185 DP(NETIF_MSG_LINK,
2186 "Set GPIO INT %d (shift %d) -> output high\n",
2187 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002188 /* clear CLR and set SET */
2189 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2190 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2191 break;
2192
2193 default:
2194 break;
2195 }
2196
2197 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2198 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2199
2200 return 0;
2201}
2202
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002203static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002204{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002205 u32 spio_reg;
2206
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002207 /* Only 2 SPIOs are configurable */
2208 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2209 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002210 return -EINVAL;
2211 }
2212
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002213 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002214 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002215 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002216
2217 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002218 case MISC_SPIO_OUTPUT_LOW:
2219 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002220 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002221 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2222 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002223 break;
2224
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002225 case MISC_SPIO_OUTPUT_HIGH:
2226 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002227 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002228 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2229 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002230 break;
2231
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002232 case MISC_SPIO_INPUT_HI_Z:
2233 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002234 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002235 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002236 break;
2237
2238 default:
2239 break;
2240 }
2241
2242 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002243 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002244
2245 return 0;
2246}
2247
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002248void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002249{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002250 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002251 switch (bp->link_vars.ieee_fc &
2252 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002253 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002254 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002255 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002256 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002257
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002258 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002259 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002260 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002261 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002262
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002263 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002264 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002265 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002266
Eliezer Tamirf1410642008-02-28 11:51:50 -08002267 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002268 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002269 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002270 break;
2271 }
2272}
2273
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002274static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002275{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002276 /* Initialize link parameters structure variables
2277 * It is recommended to turn off RX FC for jumbo frames
2278 * for better performance
2279 */
2280 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2281 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2282 else
2283 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2284}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002285
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002286static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2287{
2288 u32 pause_enabled = 0;
2289
2290 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2291 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2292 pause_enabled = 1;
2293
2294 REG_WR(bp, BAR_USTRORM_INTMEM +
2295 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2296 pause_enabled);
2297 }
2298
2299 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2300 pause_enabled ? "enabled" : "disabled");
2301}
2302
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002303int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2304{
2305 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2306 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2307
2308 if (!BP_NOMCP(bp)) {
2309 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002310 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002311
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002312 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002313 struct link_params *lp = &bp->link_params;
2314 lp->loopback_mode = LOOPBACK_XGXS;
2315 /* do PHY loopback at 10G speed, if possible */
2316 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2317 if (lp->speed_cap_mask[cfx_idx] &
2318 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2319 lp->req_line_speed[cfx_idx] =
2320 SPEED_10000;
2321 else
2322 lp->req_line_speed[cfx_idx] =
2323 SPEED_1000;
2324 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002325 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002326
Merav Sicron8970b2e2012-06-19 07:48:22 +00002327 if (load_mode == LOAD_LOOPBACK_EXT) {
2328 struct link_params *lp = &bp->link_params;
2329 lp->loopback_mode = LOOPBACK_EXT;
2330 }
2331
Eilon Greenstein19680c42008-08-13 15:47:33 -07002332 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002333
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002334 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002335
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002336 bnx2x_init_dropless_fc(bp);
2337
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002338 bnx2x_calc_fc_adv(bp);
2339
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002340 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002341 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002342 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002343 }
2344 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002345 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002346 return rc;
2347 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002348 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002349 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002350}
2351
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002352void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002353{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002354 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002355 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002356 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002357 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002358
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002359 bnx2x_init_dropless_fc(bp);
2360
Eilon Greenstein19680c42008-08-13 15:47:33 -07002361 bnx2x_calc_fc_adv(bp);
2362 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002363 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002364}
2365
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002366static void bnx2x__link_reset(struct bnx2x *bp)
2367{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002368 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002369 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002370 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002371 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002372 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002373 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002374}
2375
Yuval Mintz5d07d862012-09-13 02:56:21 +00002376void bnx2x_force_link_reset(struct bnx2x *bp)
2377{
2378 bnx2x_acquire_phy_lock(bp);
2379 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2380 bnx2x_release_phy_lock(bp);
2381}
2382
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002383u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002384{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002385 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002386
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002387 if (!BP_NOMCP(bp)) {
2388 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002389 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2390 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002391 bnx2x_release_phy_lock(bp);
2392 } else
2393 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002394
2395 return rc;
2396}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002397
Eilon Greenstein2691d512009-08-12 08:22:08 +00002398/* Calculates the sum of vn_min_rates.
2399 It's needed for further normalizing of the min_rates.
2400 Returns:
2401 sum of vn_min_rates.
2402 or
2403 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002404 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002405 If not all min_rates are zero then those that are zeroes will be set to 1.
2406 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002407static void bnx2x_calc_vn_min(struct bnx2x *bp,
2408 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002409{
2410 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002411 int vn;
2412
David S. Miller8decf862011-09-22 03:23:13 -04002413 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002414 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002415 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2416 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2417
2418 /* Skip hidden vns */
2419 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002420 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002421 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002422 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002423 vn_min_rate = DEF_MIN_RATE;
2424 else
2425 all_zero = 0;
2426
Yuval Mintzb475d782012-04-03 18:41:29 +00002427 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002428 }
2429
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002430 /* if ETS or all min rates are zeros - disable fairness */
2431 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002432 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002433 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2434 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2435 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002436 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002437 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002438 DP(NETIF_MSG_IFUP,
2439 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002440 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002441 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002442 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002443}
2444
Yuval Mintzb475d782012-04-03 18:41:29 +00002445static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2446 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002447{
Yuval Mintzb475d782012-04-03 18:41:29 +00002448 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002449 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002450
Yuval Mintzb475d782012-04-03 18:41:29 +00002451 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002452 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002453 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002454 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2455
Yuval Mintzb475d782012-04-03 18:41:29 +00002456 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002457 /* maxCfg in percents of linkspeed */
2458 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002459 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002460 /* maxCfg is absolute in 100Mb units */
2461 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002462 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002463
Yuval Mintzb475d782012-04-03 18:41:29 +00002464 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002465
Yuval Mintzb475d782012-04-03 18:41:29 +00002466 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002467}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002468
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002469static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2470{
2471 if (CHIP_REV_IS_SLOW(bp))
2472 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002473 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002474 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002475
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002476 return CMNG_FNS_NONE;
2477}
2478
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002479void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002480{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002481 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002482
2483 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002484 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002485
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002486 /* For 2 port configuration the absolute function number formula
2487 * is:
2488 * abs_func = 2 * vn + BP_PORT + BP_PATH
2489 *
2490 * and there are 4 functions per port
2491 *
2492 * For 4 port configuration it is
2493 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2494 *
2495 * and there are 2 functions per port
2496 */
David S. Miller8decf862011-09-22 03:23:13 -04002497 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002498 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2499
2500 if (func >= E1H_FUNC_MAX)
2501 break;
2502
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002503 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002504 MF_CFG_RD(bp, func_mf_config[func].config);
2505 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002506 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2507 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2508 bp->flags |= MF_FUNC_DIS;
2509 } else {
2510 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2511 bp->flags &= ~MF_FUNC_DIS;
2512 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002513}
2514
2515static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2516{
Yuval Mintzb475d782012-04-03 18:41:29 +00002517 struct cmng_init_input input;
2518 memset(&input, 0, sizeof(struct cmng_init_input));
2519
2520 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002521
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002522 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002523 int vn;
2524
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002525 /* read mf conf from shmem */
2526 if (read_cfg)
2527 bnx2x_read_mf_cfg(bp);
2528
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002529 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002530 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002531
2532 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002533 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002534 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002535 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002536
2537 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002538 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002539 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002540
2541 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002542 return;
2543 }
2544
2545 /* rate shaping and fairness are disabled */
2546 DP(NETIF_MSG_IFUP,
2547 "rate shaping and fairness are disabled\n");
2548}
2549
Eric Dumazet1191cb82012-04-27 21:39:21 +00002550static void storm_memset_cmng(struct bnx2x *bp,
2551 struct cmng_init *cmng,
2552 u8 port)
2553{
2554 int vn;
2555 size_t size = sizeof(struct cmng_struct_per_port);
2556
2557 u32 addr = BAR_XSTRORM_INTMEM +
2558 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2559
2560 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2561
2562 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2563 int func = func_by_vn(bp, vn);
2564
2565 addr = BAR_XSTRORM_INTMEM +
2566 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2567 size = sizeof(struct rate_shaping_vars_per_vn);
2568 __storm_memset_struct(bp, addr, size,
2569 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2570
2571 addr = BAR_XSTRORM_INTMEM +
2572 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2573 size = sizeof(struct fairness_vars_per_vn);
2574 __storm_memset_struct(bp, addr, size,
2575 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2576 }
2577}
2578
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002579/* init cmng mode in HW according to local configuration */
2580void bnx2x_set_local_cmng(struct bnx2x *bp)
2581{
2582 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2583
2584 if (cmng_fns != CMNG_FNS_NONE) {
2585 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2586 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2587 } else {
2588 /* rate shaping and fairness are disabled */
2589 DP(NETIF_MSG_IFUP,
2590 "single function mode without fairness\n");
2591 }
2592}
2593
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002594/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002595static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002596{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002597 /* Make sure that we are synced with the current statistics */
2598 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2599
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002600 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002601
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002602 bnx2x_init_dropless_fc(bp);
2603
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002604 if (bp->link_vars.link_up) {
2605
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002606 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002607 struct host_port_stats *pstats;
2608
2609 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002610 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002611 memset(&(pstats->mac_stx[0]), 0,
2612 sizeof(struct mac_stx));
2613 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002614 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002615 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2616 }
2617
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002618 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2619 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002620
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002621 __bnx2x_link_report(bp);
2622
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002623 if (IS_MF(bp))
2624 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002625}
2626
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002627void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002628{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002629 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002630 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002631
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002632 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002633 if (IS_PF(bp)) {
2634 bnx2x_dcbx_pmf_update(bp);
2635 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2636 if (bp->link_vars.link_up)
2637 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2638 else
2639 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2640 /* indicate link status */
2641 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002642
Ariel Eliorad5afc82013-01-01 05:22:26 +00002643 } else { /* VF */
2644 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2645 SUPPORTED_10baseT_Full |
2646 SUPPORTED_100baseT_Half |
2647 SUPPORTED_100baseT_Full |
2648 SUPPORTED_1000baseT_Full |
2649 SUPPORTED_2500baseX_Full |
2650 SUPPORTED_10000baseT_Full |
2651 SUPPORTED_TP |
2652 SUPPORTED_FIBRE |
2653 SUPPORTED_Autoneg |
2654 SUPPORTED_Pause |
2655 SUPPORTED_Asym_Pause);
2656 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002657
Ariel Eliorad5afc82013-01-01 05:22:26 +00002658 bp->link_params.bp = bp;
2659 bp->link_params.port = BP_PORT(bp);
2660 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2661 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2662 bp->link_params.req_line_speed[0] = SPEED_10000;
2663 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2664 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2665 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2666 bp->link_vars.line_speed = SPEED_10000;
2667 bp->link_vars.link_status =
2668 (LINK_STATUS_LINK_UP |
2669 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2670 bp->link_vars.link_up = 1;
2671 bp->link_vars.duplex = DUPLEX_FULL;
2672 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2673 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002674 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002675 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002676}
2677
Barak Witkowskia3348722012-04-23 03:04:46 +00002678static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2679 u16 vlan_val, u8 allowed_prio)
2680{
Yuval Mintz86564c32013-01-23 03:21:50 +00002681 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002682 struct bnx2x_func_afex_update_params *f_update_params =
2683 &func_params.params.afex_update;
2684
2685 func_params.f_obj = &bp->func_obj;
2686 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2687
2688 /* no need to wait for RAMROD completion, so don't
2689 * set RAMROD_COMP_WAIT flag
2690 */
2691
2692 f_update_params->vif_id = vifid;
2693 f_update_params->afex_default_vlan = vlan_val;
2694 f_update_params->allowed_priorities = allowed_prio;
2695
2696 /* if ramrod can not be sent, response to MCP immediately */
2697 if (bnx2x_func_state_change(bp, &func_params) < 0)
2698 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2699
2700 return 0;
2701}
2702
2703static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2704 u16 vif_index, u8 func_bit_map)
2705{
Yuval Mintz86564c32013-01-23 03:21:50 +00002706 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002707 struct bnx2x_func_afex_viflists_params *update_params =
2708 &func_params.params.afex_viflists;
2709 int rc;
2710 u32 drv_msg_code;
2711
2712 /* validate only LIST_SET and LIST_GET are received from switch */
2713 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2714 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2715 cmd_type);
2716
2717 func_params.f_obj = &bp->func_obj;
2718 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2719
2720 /* set parameters according to cmd_type */
2721 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002722 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002723 update_params->func_bit_map =
2724 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2725 update_params->func_to_clear = 0;
2726 drv_msg_code =
2727 (cmd_type == VIF_LIST_RULE_GET) ?
2728 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2729 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2730
2731 /* if ramrod can not be sent, respond to MCP immediately for
2732 * SET and GET requests (other are not triggered from MCP)
2733 */
2734 rc = bnx2x_func_state_change(bp, &func_params);
2735 if (rc < 0)
2736 bnx2x_fw_command(bp, drv_msg_code, 0);
2737
2738 return 0;
2739}
2740
2741static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2742{
2743 struct afex_stats afex_stats;
2744 u32 func = BP_ABS_FUNC(bp);
2745 u32 mf_config;
2746 u16 vlan_val;
2747 u32 vlan_prio;
2748 u16 vif_id;
2749 u8 allowed_prio;
2750 u8 vlan_mode;
2751 u32 addr_to_write, vifid, addrs, stats_type, i;
2752
2753 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2754 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2755 DP(BNX2X_MSG_MCP,
2756 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2757 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2758 }
2759
2760 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2761 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2762 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2763 DP(BNX2X_MSG_MCP,
2764 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2765 vifid, addrs);
2766 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2767 addrs);
2768 }
2769
2770 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2771 addr_to_write = SHMEM2_RD(bp,
2772 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2773 stats_type = SHMEM2_RD(bp,
2774 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2775
2776 DP(BNX2X_MSG_MCP,
2777 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2778 addr_to_write);
2779
2780 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2781
2782 /* write response to scratchpad, for MCP */
2783 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2784 REG_WR(bp, addr_to_write + i*sizeof(u32),
2785 *(((u32 *)(&afex_stats))+i));
2786
2787 /* send ack message to MCP */
2788 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2789 }
2790
2791 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2792 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2793 bp->mf_config[BP_VN(bp)] = mf_config;
2794 DP(BNX2X_MSG_MCP,
2795 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2796 mf_config);
2797
2798 /* if VIF_SET is "enabled" */
2799 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2800 /* set rate limit directly to internal RAM */
2801 struct cmng_init_input cmng_input;
2802 struct rate_shaping_vars_per_vn m_rs_vn;
2803 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2804 u32 addr = BAR_XSTRORM_INTMEM +
2805 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2806
2807 bp->mf_config[BP_VN(bp)] = mf_config;
2808
2809 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2810 m_rs_vn.vn_counter.rate =
2811 cmng_input.vnic_max_rate[BP_VN(bp)];
2812 m_rs_vn.vn_counter.quota =
2813 (m_rs_vn.vn_counter.rate *
2814 RS_PERIODIC_TIMEOUT_USEC) / 8;
2815
2816 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2817
2818 /* read relevant values from mf_cfg struct in shmem */
2819 vif_id =
2820 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2821 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2822 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2823 vlan_val =
2824 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2825 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2826 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2827 vlan_prio = (mf_config &
2828 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2829 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2830 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2831 vlan_mode =
2832 (MF_CFG_RD(bp,
2833 func_mf_config[func].afex_config) &
2834 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2835 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2836 allowed_prio =
2837 (MF_CFG_RD(bp,
2838 func_mf_config[func].afex_config) &
2839 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2840 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2841
2842 /* send ramrod to FW, return in case of failure */
2843 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2844 allowed_prio))
2845 return;
2846
2847 bp->afex_def_vlan_tag = vlan_val;
2848 bp->afex_vlan_mode = vlan_mode;
2849 } else {
2850 /* notify link down because BP->flags is disabled */
2851 bnx2x_link_report(bp);
2852
2853 /* send INVALID VIF ramrod to FW */
2854 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2855
2856 /* Reset the default afex VLAN */
2857 bp->afex_def_vlan_tag = -1;
2858 }
2859 }
2860}
2861
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002862static void bnx2x_pmf_update(struct bnx2x *bp)
2863{
2864 int port = BP_PORT(bp);
2865 u32 val;
2866
2867 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002868 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002869
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002870 /*
2871 * We need the mb() to ensure the ordering between the writing to
2872 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2873 */
2874 smp_mb();
2875
2876 /* queue a periodic task */
2877 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2878
Dmitry Kravkovef018542011-06-14 01:33:57 +00002879 bnx2x_dcbx_pmf_update(bp);
2880
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002881 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002882 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002883 if (bp->common.int_block == INT_BLOCK_HC) {
2884 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2885 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002886 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002887 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2888 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2889 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002890
2891 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002892}
2893
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002894/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002895
2896/* slow path */
2897
2898/*
2899 * General service functions
2900 */
2901
Eilon Greenstein2691d512009-08-12 08:22:08 +00002902/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002903u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002904{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002905 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002906 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002907 u32 rc = 0;
2908 u32 cnt = 1;
2909 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2910
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002911 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002912 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002913 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2914 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2915
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002916 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2917 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002918
2919 do {
2920 /* let the FW do it's magic ... */
2921 msleep(delay);
2922
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002923 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002924
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002925 /* Give the FW up to 5 second (500*10ms) */
2926 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002927
2928 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2929 cnt*delay, rc, seq);
2930
2931 /* is this a reply to our command? */
2932 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2933 rc &= FW_MSG_CODE_MASK;
2934 else {
2935 /* FW BUG! */
2936 BNX2X_ERR("FW failed to respond!\n");
2937 bnx2x_fw_dump(bp);
2938 rc = 0;
2939 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002940 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002941
2942 return rc;
2943}
2944
Eric Dumazet1191cb82012-04-27 21:39:21 +00002945static void storm_memset_func_cfg(struct bnx2x *bp,
2946 struct tstorm_eth_function_common_config *tcfg,
2947 u16 abs_fid)
2948{
2949 size_t size = sizeof(struct tstorm_eth_function_common_config);
2950
2951 u32 addr = BAR_TSTRORM_INTMEM +
2952 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2953
2954 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2955}
2956
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002957void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002958{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002959 if (CHIP_IS_E1x(bp)) {
2960 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002961
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002962 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2963 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002964
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002965 /* Enable the function in the FW */
2966 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2967 storm_memset_func_en(bp, p->func_id, 1);
2968
2969 /* spq */
2970 if (p->func_flgs & FUNC_FLG_SPQ) {
2971 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2972 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2973 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2974 }
2975}
2976
Ariel Elior6383c0b2011-07-14 08:31:57 +00002977/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002978 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00002979 *
2980 * @bp device handle
2981 * @fp queue handle
2982 * @zero_stats TRUE if statistics zeroing is needed
2983 *
2984 * Return the flags that are common for the Tx-only and not normal connections.
2985 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002986static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2987 struct bnx2x_fastpath *fp,
2988 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002989{
2990 unsigned long flags = 0;
2991
2992 /* PF driver will always initialize the Queue to an ACTIVE state */
2993 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2994
Ariel Elior6383c0b2011-07-14 08:31:57 +00002995 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00002996 * parent connection). The statistics are zeroed when the parent
2997 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00002998 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002999
3000 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3001 if (zero_stats)
3002 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3003
Dmitry Kravkov91226792013-03-11 05:17:52 +00003004 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003005 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003006
Yuval Mintz823e1d92013-01-14 05:11:47 +00003007#ifdef BNX2X_STOP_ON_ERROR
3008 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3009#endif
3010
Ariel Elior6383c0b2011-07-14 08:31:57 +00003011 return flags;
3012}
3013
Eric Dumazet1191cb82012-04-27 21:39:21 +00003014static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3015 struct bnx2x_fastpath *fp,
3016 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003017{
3018 unsigned long flags = 0;
3019
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003020 /* calculate other queue flags */
3021 if (IS_MF_SD(bp))
3022 __set_bit(BNX2X_Q_FLG_OV, &flags);
3023
Barak Witkowskia3348722012-04-23 03:04:46 +00003024 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003025 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003026 /* For FCoE - force usage of default priority (for afex) */
3027 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3028 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003029
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003030 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003031 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003032 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003033 if (fp->mode == TPA_MODE_GRO)
3034 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003035 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003036
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003037 if (leading) {
3038 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3039 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3040 }
3041
3042 /* Always set HW VLAN stripping */
3043 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003044
Barak Witkowskia3348722012-04-23 03:04:46 +00003045 /* configure silent vlan removal */
3046 if (IS_MF_AFEX(bp))
3047 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3048
Ariel Elior6383c0b2011-07-14 08:31:57 +00003049 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003050}
3051
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003052static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003053 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3054 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003055{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003056 gen_init->stat_id = bnx2x_stats_id(fp);
3057 gen_init->spcl_id = fp->cl_id;
3058
3059 /* Always use mini-jumbo MTU for FCoE L2 ring */
3060 if (IS_FCOE_FP(fp))
3061 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3062 else
3063 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003064
3065 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003066}
3067
3068static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3069 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3070 struct bnx2x_rxq_setup_params *rxq_init)
3071{
3072 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003073 u16 sge_sz = 0;
3074 u16 tpa_agg_size = 0;
3075
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003076 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003077 pause->sge_th_lo = SGE_TH_LO(bp);
3078 pause->sge_th_hi = SGE_TH_HI(bp);
3079
3080 /* validate SGE ring has enough to cross high threshold */
3081 WARN_ON(bp->dropless_fc &&
3082 pause->sge_th_hi + FW_PREFETCH_CNT >
3083 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3084
Yuval Mintz924d75a2013-01-23 03:21:44 +00003085 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003086 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3087 SGE_PAGE_SHIFT;
3088 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3089 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003090 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003091 }
3092
3093 /* pause - not for e1 */
3094 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003095 pause->bd_th_lo = BD_TH_LO(bp);
3096 pause->bd_th_hi = BD_TH_HI(bp);
3097
3098 pause->rcq_th_lo = RCQ_TH_LO(bp);
3099 pause->rcq_th_hi = RCQ_TH_HI(bp);
3100 /*
3101 * validate that rings have enough entries to cross
3102 * high thresholds
3103 */
3104 WARN_ON(bp->dropless_fc &&
3105 pause->bd_th_hi + FW_PREFETCH_CNT >
3106 bp->rx_ring_size);
3107 WARN_ON(bp->dropless_fc &&
3108 pause->rcq_th_hi + FW_PREFETCH_CNT >
3109 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003110
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003111 pause->pri_map = 1;
3112 }
3113
3114 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003115 rxq_init->dscr_map = fp->rx_desc_mapping;
3116 rxq_init->sge_map = fp->rx_sge_mapping;
3117 rxq_init->rcq_map = fp->rx_comp_mapping;
3118 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003119
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003120 /* This should be a maximum number of data bytes that may be
3121 * placed on the BD (not including paddings).
3122 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003123 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003124 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003125
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003126 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003127 rxq_init->tpa_agg_sz = tpa_agg_size;
3128 rxq_init->sge_buf_sz = sge_sz;
3129 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003130 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003131 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003132
3133 /* Maximum number or simultaneous TPA aggregation for this Queue.
3134 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003135 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003136 * VF driver(s) may want to define it to a smaller value.
3137 */
David S. Miller8decf862011-09-22 03:23:13 -04003138 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003139
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003140 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3141 rxq_init->fw_sb_id = fp->fw_sb_id;
3142
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003143 if (IS_FCOE_FP(fp))
3144 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3145 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003146 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003147 /* configure silent vlan removal
3148 * if multi function mode is afex, then mask default vlan
3149 */
3150 if (IS_MF_AFEX(bp)) {
3151 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3152 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3153 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003154}
3155
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003156static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003157 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3158 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003159{
Merav Sicron65565882012-06-19 07:48:26 +00003160 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003161 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003162 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3163 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003164
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003165 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003166 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003167 * leading RSS client id
3168 */
3169 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3170
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003171 if (IS_FCOE_FP(fp)) {
3172 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3173 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3174 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003175}
3176
stephen hemminger8d962862010-10-21 07:50:56 +00003177static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003178{
3179 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003180 struct event_ring_data eq_data = { {0} };
3181 u16 flags;
3182
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003183 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003184 /* reset IGU PF statistics: MSIX + ATTN */
3185 /* PF */
3186 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3187 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3188 (CHIP_MODE_IS_4_PORT(bp) ?
3189 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3190 /* ATTN */
3191 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3192 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3193 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3194 (CHIP_MODE_IS_4_PORT(bp) ?
3195 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3196 }
3197
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003198 /* function setup flags */
3199 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3200
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003201 /* This flag is relevant for E1x only.
3202 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003203 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003204 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003205
3206 func_init.func_flgs = flags;
3207 func_init.pf_id = BP_FUNC(bp);
3208 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003209 func_init.spq_map = bp->spq_mapping;
3210 func_init.spq_prod = bp->spq_prod_idx;
3211
3212 bnx2x_func_init(bp, &func_init);
3213
3214 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3215
3216 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003217 * Congestion management values depend on the link rate
3218 * There is no active link so initial link rate is set to 10 Gbps.
3219 * When the link comes up The congestion management values are
3220 * re-calculated according to the actual link rate.
3221 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003222 bp->link_vars.line_speed = SPEED_10000;
3223 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3224
3225 /* Only the PMF sets the HW */
3226 if (bp->port.pmf)
3227 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3228
Yuval Mintz86564c32013-01-23 03:21:50 +00003229 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003230 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3231 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3232 eq_data.producer = bp->eq_prod;
3233 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3234 eq_data.sb_id = DEF_SB_ID;
3235 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3236}
3237
Eilon Greenstein2691d512009-08-12 08:22:08 +00003238static void bnx2x_e1h_disable(struct bnx2x *bp)
3239{
3240 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003241
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003242 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003243
3244 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003245}
3246
3247static void bnx2x_e1h_enable(struct bnx2x *bp)
3248{
3249 int port = BP_PORT(bp);
3250
3251 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3252
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003253 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003254 netif_tx_wake_all_queues(bp->dev);
3255
Eilon Greenstein061bc702009-10-15 00:18:47 -07003256 /*
3257 * Should not call netif_carrier_on since it will be called if the link
3258 * is up when checking for link state
3259 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003260}
3261
Barak Witkowski1d187b32011-12-05 22:41:50 +00003262#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3263
3264static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3265{
3266 struct eth_stats_info *ether_stat =
3267 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003268 struct bnx2x_vlan_mac_obj *mac_obj =
3269 &bp->sp_objs->mac_obj;
3270 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003271
Dan Carpenter786fdf02012-10-02 01:47:46 +00003272 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3273 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003274
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003275 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3276 * mac_local field in ether_stat struct. The base address is offset by 2
3277 * bytes to account for the field being 8 bytes but a mac address is
3278 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3279 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3280 * allocated by the ether_stat struct, so the macs will land in their
3281 * proper positions.
3282 */
3283 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3284 memset(ether_stat->mac_local + i, 0,
3285 sizeof(ether_stat->mac_local[0]));
3286 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3287 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3288 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3289 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003290 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003291 if (bp->dev->features & NETIF_F_RXCSUM)
3292 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3293 if (bp->dev->features & NETIF_F_TSO)
3294 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3295 ether_stat->feature_flags |= bp->common.boot_mode;
3296
3297 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3298
3299 ether_stat->txq_size = bp->tx_ring_size;
3300 ether_stat->rxq_size = bp->rx_ring_size;
3301}
3302
3303static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3304{
3305 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3306 struct fcoe_stats_info *fcoe_stat =
3307 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3308
Merav Sicron55c11942012-11-07 00:45:48 +00003309 if (!CNIC_LOADED(bp))
3310 return;
3311
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003312 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003313
3314 fcoe_stat->qos_priority =
3315 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3316
3317 /* insert FCoE stats from ramrod response */
3318 if (!NO_FCOE(bp)) {
3319 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003320 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003321 tstorm_queue_statistics;
3322
3323 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003324 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003325 xstorm_queue_statistics;
3326
3327 struct fcoe_statistics_params *fw_fcoe_stat =
3328 &bp->fw_stats_data->fcoe;
3329
Yuval Mintz86564c32013-01-23 03:21:50 +00003330 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3331 fcoe_stat->rx_bytes_lo,
3332 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003333
Yuval Mintz86564c32013-01-23 03:21:50 +00003334 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3335 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3336 fcoe_stat->rx_bytes_lo,
3337 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003338
Yuval Mintz86564c32013-01-23 03:21:50 +00003339 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3340 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3341 fcoe_stat->rx_bytes_lo,
3342 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003343
Yuval Mintz86564c32013-01-23 03:21:50 +00003344 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3345 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3346 fcoe_stat->rx_bytes_lo,
3347 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003348
Yuval Mintz86564c32013-01-23 03:21:50 +00003349 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3350 fcoe_stat->rx_frames_lo,
3351 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003352
Yuval Mintz86564c32013-01-23 03:21:50 +00003353 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3354 fcoe_stat->rx_frames_lo,
3355 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003356
Yuval Mintz86564c32013-01-23 03:21:50 +00003357 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3358 fcoe_stat->rx_frames_lo,
3359 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003360
Yuval Mintz86564c32013-01-23 03:21:50 +00003361 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3362 fcoe_stat->rx_frames_lo,
3363 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003364
Yuval Mintz86564c32013-01-23 03:21:50 +00003365 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3366 fcoe_stat->tx_bytes_lo,
3367 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003368
Yuval Mintz86564c32013-01-23 03:21:50 +00003369 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3370 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3371 fcoe_stat->tx_bytes_lo,
3372 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003373
Yuval Mintz86564c32013-01-23 03:21:50 +00003374 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3375 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3376 fcoe_stat->tx_bytes_lo,
3377 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003378
Yuval Mintz86564c32013-01-23 03:21:50 +00003379 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3380 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3381 fcoe_stat->tx_bytes_lo,
3382 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003383
Yuval Mintz86564c32013-01-23 03:21:50 +00003384 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3385 fcoe_stat->tx_frames_lo,
3386 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003387
Yuval Mintz86564c32013-01-23 03:21:50 +00003388 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3389 fcoe_stat->tx_frames_lo,
3390 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003391
Yuval Mintz86564c32013-01-23 03:21:50 +00003392 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3393 fcoe_stat->tx_frames_lo,
3394 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003395
Yuval Mintz86564c32013-01-23 03:21:50 +00003396 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3397 fcoe_stat->tx_frames_lo,
3398 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003399 }
3400
Barak Witkowski1d187b32011-12-05 22:41:50 +00003401 /* ask L5 driver to add data to the struct */
3402 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003403}
3404
3405static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3406{
3407 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3408 struct iscsi_stats_info *iscsi_stat =
3409 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3410
Merav Sicron55c11942012-11-07 00:45:48 +00003411 if (!CNIC_LOADED(bp))
3412 return;
3413
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003414 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3415 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003416
3417 iscsi_stat->qos_priority =
3418 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3419
Barak Witkowski1d187b32011-12-05 22:41:50 +00003420 /* ask L5 driver to add data to the struct */
3421 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003422}
3423
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003424/* called due to MCP event (on pmf):
3425 * reread new bandwidth configuration
3426 * configure FW
3427 * notify others function about the change
3428 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003429static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003430{
3431 if (bp->link_vars.link_up) {
3432 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3433 bnx2x_link_sync_notify(bp);
3434 }
3435 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3436}
3437
Eric Dumazet1191cb82012-04-27 21:39:21 +00003438static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003439{
3440 bnx2x_config_mf_bw(bp);
3441 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3442}
3443
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003444static void bnx2x_handle_eee_event(struct bnx2x *bp)
3445{
3446 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3447 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3448}
3449
Barak Witkowski1d187b32011-12-05 22:41:50 +00003450static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3451{
3452 enum drv_info_opcode op_code;
3453 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3454
3455 /* if drv_info version supported by MFW doesn't match - send NACK */
3456 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3457 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3458 return;
3459 }
3460
3461 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3462 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3463
3464 memset(&bp->slowpath->drv_info_to_mcp, 0,
3465 sizeof(union drv_info_to_mcp));
3466
3467 switch (op_code) {
3468 case ETH_STATS_OPCODE:
3469 bnx2x_drv_info_ether_stat(bp);
3470 break;
3471 case FCOE_STATS_OPCODE:
3472 bnx2x_drv_info_fcoe_stat(bp);
3473 break;
3474 case ISCSI_STATS_OPCODE:
3475 bnx2x_drv_info_iscsi_stat(bp);
3476 break;
3477 default:
3478 /* if op code isn't supported - send NACK */
3479 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3480 return;
3481 }
3482
3483 /* if we got drv_info attn from MFW then these fields are defined in
3484 * shmem2 for sure
3485 */
3486 SHMEM2_WR(bp, drv_info_host_addr_lo,
3487 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3488 SHMEM2_WR(bp, drv_info_host_addr_hi,
3489 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3490
3491 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3492}
3493
Eilon Greenstein2691d512009-08-12 08:22:08 +00003494static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3495{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003496 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003497
3498 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3499
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003500 /*
3501 * This is the only place besides the function initialization
3502 * where the bp->flags can change so it is done without any
3503 * locks
3504 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003505 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003506 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003507 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003508
3509 bnx2x_e1h_disable(bp);
3510 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003511 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003512 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003513
3514 bnx2x_e1h_enable(bp);
3515 }
3516 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3517 }
3518 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003519 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003520 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3521 }
3522
3523 /* Report results to MCP */
3524 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003525 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003526 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003527 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003528}
3529
Michael Chan289129022009-10-10 13:46:53 +00003530/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003531static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003532{
3533 struct eth_spe *next_spe = bp->spq_prod_bd;
3534
3535 if (bp->spq_prod_bd == bp->spq_last_bd) {
3536 bp->spq_prod_bd = bp->spq;
3537 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003538 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003539 } else {
3540 bp->spq_prod_bd++;
3541 bp->spq_prod_idx++;
3542 }
3543 return next_spe;
3544}
3545
3546/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003547static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003548{
3549 int func = BP_FUNC(bp);
3550
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003551 /*
3552 * Make sure that BD data is updated before writing the producer:
3553 * BD data is written to the memory, the producer is read from the
3554 * memory, thus we need a full memory barrier to ensure the ordering.
3555 */
3556 mb();
Michael Chan289129022009-10-10 13:46:53 +00003557
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003558 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003559 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003560 mmiowb();
3561}
3562
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003563/**
3564 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3565 *
3566 * @cmd: command to check
3567 * @cmd_type: command type
3568 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003569static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003570{
3571 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003572 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003573 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3574 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3575 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3576 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3577 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3578 return true;
3579 else
3580 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003581}
3582
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003583/**
3584 * bnx2x_sp_post - place a single command on an SP ring
3585 *
3586 * @bp: driver handle
3587 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3588 * @cid: SW CID the command is related to
3589 * @data_hi: command private data address (high 32 bits)
3590 * @data_lo: command private data address (low 32 bits)
3591 * @cmd_type: command type (e.g. NONE, ETH)
3592 *
3593 * SP data is handled as if it's always an address pair, thus data fields are
3594 * not swapped to little endian in upper functions. Instead this function swaps
3595 * data as if it's two u32 fields.
3596 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003597int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003598 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003599{
Michael Chan289129022009-10-10 13:46:53 +00003600 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003601 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003602 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003603
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003604#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003605 if (unlikely(bp->panic)) {
3606 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003607 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003608 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003609#endif
3610
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003611 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003612
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003613 if (common) {
3614 if (!atomic_read(&bp->eq_spq_left)) {
3615 BNX2X_ERR("BUG! EQ ring full!\n");
3616 spin_unlock_bh(&bp->spq_lock);
3617 bnx2x_panic();
3618 return -EBUSY;
3619 }
3620 } else if (!atomic_read(&bp->cq_spq_left)) {
3621 BNX2X_ERR("BUG! SPQ ring full!\n");
3622 spin_unlock_bh(&bp->spq_lock);
3623 bnx2x_panic();
3624 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003625 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003626
Michael Chan289129022009-10-10 13:46:53 +00003627 spe = bnx2x_sp_get_next(bp);
3628
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003629 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003630 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003631 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3632 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003633
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003634 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003635
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003636 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3637 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003638
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003639 spe->hdr.type = cpu_to_le16(type);
3640
3641 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3642 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3643
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003644 /*
3645 * It's ok if the actual decrement is issued towards the memory
3646 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003647 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003648 */
3649 if (common)
3650 atomic_dec(&bp->eq_spq_left);
3651 else
3652 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003653
Merav Sicron51c1a582012-03-18 10:33:38 +00003654 DP(BNX2X_MSG_SP,
3655 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003656 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3657 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003658 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003659 HW_CID(bp, cid), data_hi, data_lo, type,
3660 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003661
Michael Chan289129022009-10-10 13:46:53 +00003662 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003663 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003664 return 0;
3665}
3666
3667/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003668static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003669{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003670 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003671 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003672
3673 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003674 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003675 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3676 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3677 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003678 break;
3679
Yuval Mintz639d65b2013-06-02 00:06:21 +00003680 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003681 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003682 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003683 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003684 rc = -EBUSY;
3685 }
3686
3687 return rc;
3688}
3689
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003690/* release split MCP access lock register */
3691static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003692{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003693 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003694}
3695
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003696#define BNX2X_DEF_SB_ATT_IDX 0x0001
3697#define BNX2X_DEF_SB_IDX 0x0002
3698
Eric Dumazet1191cb82012-04-27 21:39:21 +00003699static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003700{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003701 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003702 u16 rc = 0;
3703
3704 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003705 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3706 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003707 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003708 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003709
3710 if (bp->def_idx != def_sb->sp_sb.running_index) {
3711 bp->def_idx = def_sb->sp_sb.running_index;
3712 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003713 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003714
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003715 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003716 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003717 return rc;
3718}
3719
3720/*
3721 * slow path service functions
3722 */
3723
3724static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3725{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003726 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003727 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3728 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003729 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3730 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003731 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003732 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003733 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003734
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003735 if (bp->attn_state & asserted)
3736 BNX2X_ERR("IGU ERROR\n");
3737
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003738 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3739 aeu_mask = REG_RD(bp, aeu_addr);
3740
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003741 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003742 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003743 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003744 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003745
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003746 REG_WR(bp, aeu_addr, aeu_mask);
3747 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003748
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003749 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003750 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003751 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003752
3753 if (asserted & ATTN_HARD_WIRED_MASK) {
3754 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003755
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003756 bnx2x_acquire_phy_lock(bp);
3757
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003758 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003759 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003760
Yaniv Rosner361c3912011-06-14 01:33:19 +00003761 /* If nig_mask is not set, no need to call the update
3762 * function.
3763 */
3764 if (nig_mask) {
3765 REG_WR(bp, nig_int_mask_addr, 0);
3766
3767 bnx2x_link_attn(bp);
3768 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003769
3770 /* handle unicore attn? */
3771 }
3772 if (asserted & ATTN_SW_TIMER_4_FUNC)
3773 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3774
3775 if (asserted & GPIO_2_FUNC)
3776 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3777
3778 if (asserted & GPIO_3_FUNC)
3779 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3780
3781 if (asserted & GPIO_4_FUNC)
3782 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3783
3784 if (port == 0) {
3785 if (asserted & ATTN_GENERAL_ATTN_1) {
3786 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3787 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3788 }
3789 if (asserted & ATTN_GENERAL_ATTN_2) {
3790 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3791 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3792 }
3793 if (asserted & ATTN_GENERAL_ATTN_3) {
3794 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3795 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3796 }
3797 } else {
3798 if (asserted & ATTN_GENERAL_ATTN_4) {
3799 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3800 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3801 }
3802 if (asserted & ATTN_GENERAL_ATTN_5) {
3803 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3804 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3805 }
3806 if (asserted & ATTN_GENERAL_ATTN_6) {
3807 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3808 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3809 }
3810 }
3811
3812 } /* if hardwired */
3813
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003814 if (bp->common.int_block == INT_BLOCK_HC)
3815 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3816 COMMAND_REG_ATTN_BITS_SET);
3817 else
3818 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3819
3820 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3821 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3822 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003823
3824 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003825 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003826 /* Verify that IGU ack through BAR was written before restoring
3827 * NIG mask. This loop should exit after 2-3 iterations max.
3828 */
3829 if (bp->common.int_block != INT_BLOCK_HC) {
3830 u32 cnt = 0, igu_acked;
3831 do {
3832 igu_acked = REG_RD(bp,
3833 IGU_REG_ATTENTION_ACK_BITS);
3834 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3835 (++cnt < MAX_IGU_ATTN_ACK_TO));
3836 if (!igu_acked)
3837 DP(NETIF_MSG_HW,
3838 "Failed to verify IGU ack on time\n");
3839 barrier();
3840 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003841 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003842 bnx2x_release_phy_lock(bp);
3843 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003844}
3845
Eric Dumazet1191cb82012-04-27 21:39:21 +00003846static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003847{
3848 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003849 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003850 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003851 ext_phy_config =
3852 SHMEM_RD(bp,
3853 dev_info.port_hw_config[port].external_phy_config);
3854
3855 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3856 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003857 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003858 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003859
3860 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003861 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3862 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003863
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003864 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00003865 * This is due to some boards consuming sufficient power when driver is
3866 * up to overheat if fan fails.
3867 */
3868 smp_mb__before_clear_bit();
3869 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3870 smp_mb__after_clear_bit();
3871 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003872}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003873
Eric Dumazet1191cb82012-04-27 21:39:21 +00003874static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003875{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003876 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003877 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003878 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003879
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003880 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3881 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003882
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003883 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003884
3885 val = REG_RD(bp, reg_offset);
3886 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3887 REG_WR(bp, reg_offset, val);
3888
3889 BNX2X_ERR("SPIO5 hw attention\n");
3890
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003891 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003892 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003893 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003894 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003895
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003896 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003897 bnx2x_acquire_phy_lock(bp);
3898 bnx2x_handle_module_detect_int(&bp->link_params);
3899 bnx2x_release_phy_lock(bp);
3900 }
3901
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003902 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3903
3904 val = REG_RD(bp, reg_offset);
3905 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3906 REG_WR(bp, reg_offset, val);
3907
3908 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003909 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003910 bnx2x_panic();
3911 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003912}
3913
Eric Dumazet1191cb82012-04-27 21:39:21 +00003914static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003915{
3916 u32 val;
3917
Eilon Greenstein0626b892009-02-12 08:38:14 +00003918 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003919
3920 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3921 BNX2X_ERR("DB hw attention 0x%x\n", val);
3922 /* DORQ discard attention */
3923 if (val & 0x2)
3924 BNX2X_ERR("FATAL error from DORQ\n");
3925 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003926
3927 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3928
3929 int port = BP_PORT(bp);
3930 int reg_offset;
3931
3932 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3933 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3934
3935 val = REG_RD(bp, reg_offset);
3936 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3937 REG_WR(bp, reg_offset, val);
3938
3939 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003940 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003941 bnx2x_panic();
3942 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003943}
3944
Eric Dumazet1191cb82012-04-27 21:39:21 +00003945static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003946{
3947 u32 val;
3948
3949 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3950
3951 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3952 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3953 /* CFC error attention */
3954 if (val & 0x2)
3955 BNX2X_ERR("FATAL error from CFC\n");
3956 }
3957
3958 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003959 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003960 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003961 /* RQ_USDMDP_FIFO_OVERFLOW */
3962 if (val & 0x18000)
3963 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003964
3965 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003966 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3967 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3968 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003969 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003970
3971 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3972
3973 int port = BP_PORT(bp);
3974 int reg_offset;
3975
3976 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3977 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3978
3979 val = REG_RD(bp, reg_offset);
3980 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3981 REG_WR(bp, reg_offset, val);
3982
3983 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003984 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003985 bnx2x_panic();
3986 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003987}
3988
Eric Dumazet1191cb82012-04-27 21:39:21 +00003989static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003990{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003991 u32 val;
3992
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003993 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3994
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003995 if (attn & BNX2X_PMF_LINK_ASSERT) {
3996 int func = BP_FUNC(bp);
3997
3998 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003999 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004000 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4001 func_mf_config[BP_ABS_FUNC(bp)].config);
4002 val = SHMEM_RD(bp,
4003 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00004004 if (val & DRV_STATUS_DCC_EVENT_MASK)
4005 bnx2x_dcc_event(bp,
4006 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004007
4008 if (val & DRV_STATUS_SET_MF_BW)
4009 bnx2x_set_mf_bw(bp);
4010
Barak Witkowski1d187b32011-12-05 22:41:50 +00004011 if (val & DRV_STATUS_DRV_INFO_REQ)
4012 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004013
4014 if (val & DRV_STATUS_VF_DISABLED)
4015 bnx2x_vf_handle_flr_event(bp);
4016
Eilon Greenstein2691d512009-08-12 08:22:08 +00004017 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004018 bnx2x_pmf_update(bp);
4019
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004020 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004021 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4022 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004023 /* start dcbx state machine */
4024 bnx2x_dcbx_set_params(bp,
4025 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004026 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4027 bnx2x_handle_afex_cmd(bp,
4028 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004029 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4030 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004031 if (bp->link_vars.periodic_flags &
4032 PERIODIC_FLAGS_LINK_EVENT) {
4033 /* sync with link */
4034 bnx2x_acquire_phy_lock(bp);
4035 bp->link_vars.periodic_flags &=
4036 ~PERIODIC_FLAGS_LINK_EVENT;
4037 bnx2x_release_phy_lock(bp);
4038 if (IS_MF(bp))
4039 bnx2x_link_sync_notify(bp);
4040 bnx2x_link_report(bp);
4041 }
4042 /* Always call it here: bnx2x_link_report() will
4043 * prevent the link indication duplication.
4044 */
4045 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004046 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004047
4048 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004049 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004050 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4051 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4052 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4053 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4054 bnx2x_panic();
4055
4056 } else if (attn & BNX2X_MCP_ASSERT) {
4057
4058 BNX2X_ERR("MCP assert!\n");
4059 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004060 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004061
4062 } else
4063 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4064 }
4065
4066 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004067 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4068 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004069 val = CHIP_IS_E1(bp) ? 0 :
4070 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004071 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4072 }
4073 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004074 val = CHIP_IS_E1(bp) ? 0 :
4075 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004076 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4077 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004078 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004079 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004080}
4081
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004082/*
4083 * Bits map:
4084 * 0-7 - Engine0 load counter.
4085 * 8-15 - Engine1 load counter.
4086 * 16 - Engine0 RESET_IN_PROGRESS bit.
4087 * 17 - Engine1 RESET_IN_PROGRESS bit.
4088 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4089 * on the engine
4090 * 19 - Engine1 ONE_IS_LOADED.
4091 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4092 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4093 * just the one belonging to its engine).
4094 *
4095 */
4096#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4097
4098#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4099#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4100#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4101#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4102#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4103#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4104#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004105
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004106/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004107 * Set the GLOBAL_RESET bit.
4108 *
4109 * Should be run under rtnl lock
4110 */
4111void bnx2x_set_reset_global(struct bnx2x *bp)
4112{
Ariel Eliorf16da432012-01-26 06:01:50 +00004113 u32 val;
4114 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4115 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004116 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004117 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004118}
4119
4120/*
4121 * Clear the GLOBAL_RESET bit.
4122 *
4123 * Should be run under rtnl lock
4124 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004125static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004126{
Ariel Eliorf16da432012-01-26 06:01:50 +00004127 u32 val;
4128 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4129 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004130 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004131 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004132}
4133
4134/*
4135 * Checks the GLOBAL_RESET bit.
4136 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004137 * should be run under rtnl lock
4138 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004139static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004140{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004141 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004142
4143 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4144 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4145}
4146
4147/*
4148 * Clear RESET_IN_PROGRESS bit for the current engine.
4149 *
4150 * Should be run under rtnl lock
4151 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004152static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004153{
Ariel Eliorf16da432012-01-26 06:01:50 +00004154 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004155 u32 bit = BP_PATH(bp) ?
4156 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004157 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4158 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004159
4160 /* Clear the bit */
4161 val &= ~bit;
4162 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004163
4164 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004165}
4166
4167/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004168 * Set RESET_IN_PROGRESS for the current engine.
4169 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004170 * should be run under rtnl lock
4171 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004172void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004173{
Ariel Eliorf16da432012-01-26 06:01:50 +00004174 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004175 u32 bit = BP_PATH(bp) ?
4176 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004177 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4178 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004179
4180 /* Set the bit */
4181 val |= bit;
4182 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004183 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004184}
4185
4186/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004187 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004188 * should be run under rtnl lock
4189 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004190bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004191{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004192 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004193 u32 bit = engine ?
4194 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4195
4196 /* return false if bit is set */
4197 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004198}
4199
4200/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004201 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004202 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004203 * should be run under rtnl lock
4204 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004205void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004206{
Ariel Eliorf16da432012-01-26 06:01:50 +00004207 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004208 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4209 BNX2X_PATH0_LOAD_CNT_MASK;
4210 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4211 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004212
Ariel Eliorf16da432012-01-26 06:01:50 +00004213 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4214 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4215
Merav Sicron51c1a582012-03-18 10:33:38 +00004216 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004217
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004218 /* get the current counter value */
4219 val1 = (val & mask) >> shift;
4220
Ariel Elior889b9af2012-01-26 06:01:51 +00004221 /* set bit of that PF */
4222 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004223
4224 /* clear the old value */
4225 val &= ~mask;
4226
4227 /* set the new one */
4228 val |= ((val1 << shift) & mask);
4229
4230 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004231 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004232}
4233
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004234/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004235 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004236 *
4237 * @bp: driver handle
4238 *
4239 * Should be run under rtnl lock.
4240 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004241 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004242 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004243bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004244{
Ariel Eliorf16da432012-01-26 06:01:50 +00004245 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004246 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4247 BNX2X_PATH0_LOAD_CNT_MASK;
4248 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4249 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004250
Ariel Eliorf16da432012-01-26 06:01:50 +00004251 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4252 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004253 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004254
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004255 /* get the current counter value */
4256 val1 = (val & mask) >> shift;
4257
Ariel Elior889b9af2012-01-26 06:01:51 +00004258 /* clear bit of that PF */
4259 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004260
4261 /* clear the old value */
4262 val &= ~mask;
4263
4264 /* set the new one */
4265 val |= ((val1 << shift) & mask);
4266
4267 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004268 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4269 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004270}
4271
4272/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004273 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004274 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004275 * should be run under rtnl lock
4276 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004277static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004278{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004279 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4280 BNX2X_PATH0_LOAD_CNT_MASK);
4281 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4282 BNX2X_PATH0_LOAD_CNT_SHIFT);
4283 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4284
Merav Sicron51c1a582012-03-18 10:33:38 +00004285 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004286
4287 val = (val & mask) >> shift;
4288
Merav Sicron51c1a582012-03-18 10:33:38 +00004289 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4290 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004291
Ariel Elior889b9af2012-01-26 06:01:51 +00004292 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004293}
4294
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004295static void _print_parity(struct bnx2x *bp, u32 reg)
4296{
4297 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4298}
4299
Eric Dumazet1191cb82012-04-27 21:39:21 +00004300static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004301{
Joe Perchesf1deab52011-08-14 12:16:21 +00004302 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004303}
4304
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004305static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4306 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004307{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004308 u32 cur_bit;
4309 bool res;
4310 int i;
4311
4312 res = false;
4313
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004314 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004315 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004316 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004317 res |= true; /* Each bit is real error! */
4318
4319 if (print) {
4320 switch (cur_bit) {
4321 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4322 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004323 _print_parity(bp,
4324 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004325 break;
4326 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4327 _print_next_block((*par_num)++,
4328 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004329 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004330 break;
4331 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4332 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004333 _print_parity(bp,
4334 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004335 break;
4336 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4337 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004338 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004339 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004340 break;
4341 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4342 _print_next_block((*par_num)++, "TCM");
4343 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4344 break;
4345 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4346 _print_next_block((*par_num)++,
4347 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004348 _print_parity(bp,
4349 TSEM_REG_TSEM_PRTY_STS_0);
4350 _print_parity(bp,
4351 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004352 break;
4353 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4354 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004355 _print_parity(bp, GRCBASE_XPB +
4356 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004357 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004358 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004359 }
4360
4361 /* Clear the bit */
4362 sig &= ~cur_bit;
4363 }
4364 }
4365
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004366 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004367}
4368
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004369static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4370 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004371 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004372{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004373 u32 cur_bit;
4374 bool res;
4375 int i;
4376
4377 res = false;
4378
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004379 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004380 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004381 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004382 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004383 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004384 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004385 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004386 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004387 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4388 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004389 break;
4390 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004391 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004392 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004393 _print_parity(bp, QM_REG_QM_PRTY_STS);
4394 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004395 break;
4396 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004397 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004398 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004399 _print_parity(bp, TM_REG_TM_PRTY_STS);
4400 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004401 break;
4402 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004403 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004404 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004405 _print_parity(bp,
4406 XSDM_REG_XSDM_PRTY_STS);
4407 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004408 break;
4409 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004410 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004411 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004412 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4413 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004414 break;
4415 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004416 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004417 _print_next_block((*par_num)++,
4418 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004419 _print_parity(bp,
4420 XSEM_REG_XSEM_PRTY_STS_0);
4421 _print_parity(bp,
4422 XSEM_REG_XSEM_PRTY_STS_1);
4423 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004424 break;
4425 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004426 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004427 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004428 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004429 _print_parity(bp,
4430 DORQ_REG_DORQ_PRTY_STS);
4431 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004432 break;
4433 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004434 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004435 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004436 if (CHIP_IS_E1x(bp)) {
4437 _print_parity(bp,
4438 NIG_REG_NIG_PRTY_STS);
4439 } else {
4440 _print_parity(bp,
4441 NIG_REG_NIG_PRTY_STS_0);
4442 _print_parity(bp,
4443 NIG_REG_NIG_PRTY_STS_1);
4444 }
4445 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004446 break;
4447 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004448 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004449 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004450 "VAUX PCI CORE");
4451 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004452 break;
4453 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004454 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004455 _print_next_block((*par_num)++,
4456 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004457 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4458 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004459 break;
4460 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004461 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004462 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004463 _print_parity(bp,
4464 USDM_REG_USDM_PRTY_STS);
4465 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004466 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004467 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004468 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004469 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004470 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4471 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004472 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004473 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004474 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004475 _print_next_block((*par_num)++,
4476 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004477 _print_parity(bp,
4478 USEM_REG_USEM_PRTY_STS_0);
4479 _print_parity(bp,
4480 USEM_REG_USEM_PRTY_STS_1);
4481 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004482 break;
4483 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004484 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004485 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004486 _print_parity(bp, GRCBASE_UPB +
4487 PB_REG_PB_PRTY_STS);
4488 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004489 break;
4490 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004491 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004492 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004493 _print_parity(bp,
4494 CSDM_REG_CSDM_PRTY_STS);
4495 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004496 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004497 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004498 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004499 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004500 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4501 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004502 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004503 }
4504
4505 /* Clear the bit */
4506 sig &= ~cur_bit;
4507 }
4508 }
4509
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004510 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004511}
4512
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004513static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4514 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004515{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004516 u32 cur_bit;
4517 bool res;
4518 int i;
4519
4520 res = false;
4521
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004522 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004523 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004524 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004525 res |= true; /* Each bit is real error! */
4526 if (print) {
4527 switch (cur_bit) {
4528 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4529 _print_next_block((*par_num)++,
4530 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004531 _print_parity(bp,
4532 CSEM_REG_CSEM_PRTY_STS_0);
4533 _print_parity(bp,
4534 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004535 break;
4536 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4537 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004538 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4539 _print_parity(bp,
4540 PXP2_REG_PXP2_PRTY_STS_0);
4541 _print_parity(bp,
4542 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004543 break;
4544 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4545 _print_next_block((*par_num)++,
4546 "PXPPCICLOCKCLIENT");
4547 break;
4548 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4549 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004550 _print_parity(bp,
4551 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004552 break;
4553 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4554 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004555 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004556 break;
4557 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4558 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004559 _print_parity(bp,
4560 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004561 break;
4562 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4563 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004564 if (CHIP_IS_E1x(bp))
4565 _print_parity(bp,
4566 HC_REG_HC_PRTY_STS);
4567 else
4568 _print_parity(bp,
4569 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004570 break;
4571 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4572 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004573 _print_parity(bp,
4574 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004575 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004576 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004577 }
4578
4579 /* Clear the bit */
4580 sig &= ~cur_bit;
4581 }
4582 }
4583
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004584 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004585}
4586
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004587static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4588 int *par_num, bool *global,
4589 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004590{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004591 bool res = false;
4592 u32 cur_bit;
4593 int i;
4594
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004595 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004596 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004597 if (sig & cur_bit) {
4598 switch (cur_bit) {
4599 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004600 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004601 _print_next_block((*par_num)++,
4602 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004603 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004604 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004605 break;
4606 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004607 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004608 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004609 "MCP UMP RX");
4610 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004611 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004612 break;
4613 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004614 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004615 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004616 "MCP UMP TX");
4617 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004618 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004619 break;
4620 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004621 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004622 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004623 "MCP SCPAD");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004624 /* clear latched SCPAD PATIRY from MCP */
4625 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4626 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004627 break;
4628 }
4629
4630 /* Clear the bit */
4631 sig &= ~cur_bit;
4632 }
4633 }
4634
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004635 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004636}
4637
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004638static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4639 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004640{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004641 u32 cur_bit;
4642 bool res;
4643 int i;
4644
4645 res = false;
4646
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004647 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004648 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004649 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004650 res |= true; /* Each bit is real error! */
4651 if (print) {
4652 switch (cur_bit) {
4653 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4654 _print_next_block((*par_num)++,
4655 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004656 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004657 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4658 break;
4659 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4660 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004661 _print_parity(bp,
4662 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004663 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004664 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004665 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004666 /* Clear the bit */
4667 sig &= ~cur_bit;
4668 }
4669 }
4670
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004671 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004672}
4673
Eric Dumazet1191cb82012-04-27 21:39:21 +00004674static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4675 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004676{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004677 bool res = false;
4678
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004679 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4680 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4681 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4682 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4683 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004684 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004685 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4686 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004687 sig[0] & HW_PRTY_ASSERT_SET_0,
4688 sig[1] & HW_PRTY_ASSERT_SET_1,
4689 sig[2] & HW_PRTY_ASSERT_SET_2,
4690 sig[3] & HW_PRTY_ASSERT_SET_3,
4691 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004692 if (print)
4693 netdev_err(bp->dev,
4694 "Parity errors detected in blocks: ");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004695 res |= bnx2x_check_blocks_with_parity0(bp,
4696 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4697 res |= bnx2x_check_blocks_with_parity1(bp,
4698 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4699 res |= bnx2x_check_blocks_with_parity2(bp,
4700 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4701 res |= bnx2x_check_blocks_with_parity3(bp,
4702 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4703 res |= bnx2x_check_blocks_with_parity4(bp,
4704 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004705
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004706 if (print)
4707 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004708 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004709
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004710 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004711}
4712
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004713/**
4714 * bnx2x_chk_parity_attn - checks for parity attentions.
4715 *
4716 * @bp: driver handle
4717 * @global: true if there was a global attention
4718 * @print: show parity attention in syslog
4719 */
4720bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004721{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004722 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004723 int port = BP_PORT(bp);
4724
4725 attn.sig[0] = REG_RD(bp,
4726 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4727 port*4);
4728 attn.sig[1] = REG_RD(bp,
4729 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4730 port*4);
4731 attn.sig[2] = REG_RD(bp,
4732 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4733 port*4);
4734 attn.sig[3] = REG_RD(bp,
4735 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4736 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03004737 /* Since MCP attentions can't be disabled inside the block, we need to
4738 * read AEU registers to see whether they're currently disabled
4739 */
4740 attn.sig[3] &= ((REG_RD(bp,
4741 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
4742 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
4743 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
4744 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004745
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004746 if (!CHIP_IS_E1x(bp))
4747 attn.sig[4] = REG_RD(bp,
4748 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4749 port*4);
4750
4751 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004752}
4753
Eric Dumazet1191cb82012-04-27 21:39:21 +00004754static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004755{
4756 u32 val;
4757 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4758
4759 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4760 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4761 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004762 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004763 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004764 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004765 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004766 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004767 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004768 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004769 if (val &
4770 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004771 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004772 if (val &
4773 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004774 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004775 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004776 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004777 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004778 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004779 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004780 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004781 }
4782 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4783 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4784 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4785 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4786 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4787 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004788 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004789 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004790 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004791 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004792 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004793 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4794 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4795 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004796 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004797 }
4798
4799 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4800 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4801 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4802 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4803 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4804 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004805}
4806
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004807static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4808{
4809 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004810 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004811 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004812 u32 reg_addr;
4813 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004814 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004815 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004816
4817 /* need to take HW lock because MCP or other port might also
4818 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004819 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004820
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004821 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4822#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004823 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004824 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004825 /* Disable HW interrupts */
4826 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004827 /* In case of parity errors don't handle attentions so that
4828 * other function would "see" parity errors.
4829 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004830#else
4831 bnx2x_panic();
4832#endif
4833 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004834 return;
4835 }
4836
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004837 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4838 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4839 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4840 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004841 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004842 attn.sig[4] =
4843 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4844 else
4845 attn.sig[4] = 0;
4846
4847 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4848 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004849
4850 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4851 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004852 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004853
Merav Sicron51c1a582012-03-18 10:33:38 +00004854 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004855 index,
4856 group_mask->sig[0], group_mask->sig[1],
4857 group_mask->sig[2], group_mask->sig[3],
4858 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004859
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004860 bnx2x_attn_int_deasserted4(bp,
4861 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004862 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004863 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004864 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004865 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004866 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004867 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004868 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004869 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004870 }
4871 }
4872
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004873 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004874
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004875 if (bp->common.int_block == INT_BLOCK_HC)
4876 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4877 COMMAND_REG_ATTN_BITS_CLR);
4878 else
4879 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004880
4881 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004882 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4883 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004884 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004885
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004886 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004887 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004888
4889 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4890 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4891
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004892 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4893 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004894
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004895 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4896 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004897 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004898 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4899
4900 REG_WR(bp, reg_addr, aeu_mask);
4901 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004902
4903 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4904 bp->attn_state &= ~deasserted;
4905 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4906}
4907
4908static void bnx2x_attn_int(struct bnx2x *bp)
4909{
4910 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004911 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4912 attn_bits);
4913 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4914 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004915 u32 attn_state = bp->attn_state;
4916
4917 /* look for changed bits */
4918 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4919 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4920
4921 DP(NETIF_MSG_HW,
4922 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4923 attn_bits, attn_ack, asserted, deasserted);
4924
4925 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004926 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004927
4928 /* handle bits that were raised */
4929 if (asserted)
4930 bnx2x_attn_int_asserted(bp, asserted);
4931
4932 if (deasserted)
4933 bnx2x_attn_int_deasserted(bp, deasserted);
4934}
4935
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004936void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4937 u16 index, u8 op, u8 update)
4938{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004939 u32 igu_addr = bp->igu_base_addr;
4940 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004941 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4942 igu_addr);
4943}
4944
Eric Dumazet1191cb82012-04-27 21:39:21 +00004945static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004946{
4947 /* No memory barriers */
4948 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4949 mmiowb(); /* keep prod updates ordered */
4950}
4951
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004952static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4953 union event_ring_elem *elem)
4954{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004955 u8 err = elem->message.error;
4956
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004957 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004958 (cid < bp->cnic_eth_dev.starting_cid &&
4959 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004960 return 1;
4961
4962 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4963
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004964 if (unlikely(err)) {
4965
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004966 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4967 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00004968 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004969 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004970 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004971 return 0;
4972}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004973
Eric Dumazet1191cb82012-04-27 21:39:21 +00004974static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004975{
4976 struct bnx2x_mcast_ramrod_params rparam;
4977 int rc;
4978
4979 memset(&rparam, 0, sizeof(rparam));
4980
4981 rparam.mcast_obj = &bp->mcast_obj;
4982
4983 netif_addr_lock_bh(bp->dev);
4984
4985 /* Clear pending state for the last command */
4986 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4987
4988 /* If there are pending mcast commands - send them */
4989 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4990 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4991 if (rc < 0)
4992 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4993 rc);
4994 }
4995
4996 netif_addr_unlock_bh(bp->dev);
4997}
4998
Eric Dumazet1191cb82012-04-27 21:39:21 +00004999static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5000 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005001{
5002 unsigned long ramrod_flags = 0;
5003 int rc = 0;
5004 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5005 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5006
5007 /* Always push next commands out, don't wait here */
5008 __set_bit(RAMROD_CONT, &ramrod_flags);
5009
Yuval Mintz86564c32013-01-23 03:21:50 +00005010 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5011 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005012 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005013 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005014 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005015 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5016 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005017 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005018
5019 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005020 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005021 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005022 /* This is only relevant for 57710 where multicast MACs are
5023 * configured as unicast MACs using the same ramrod.
5024 */
5025 bnx2x_handle_mcast_eqe(bp);
5026 return;
5027 default:
5028 BNX2X_ERR("Unsupported classification command: %d\n",
5029 elem->message.data.eth_event.echo);
5030 return;
5031 }
5032
5033 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5034
5035 if (rc < 0)
5036 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5037 else if (rc > 0)
5038 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005039}
5040
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005041static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005042
Eric Dumazet1191cb82012-04-27 21:39:21 +00005043static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005044{
5045 netif_addr_lock_bh(bp->dev);
5046
5047 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5048
5049 /* Send rx_mode command again if was requested */
5050 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5051 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005052 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5053 &bp->sp_state))
5054 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5055 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5056 &bp->sp_state))
5057 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005058
5059 netif_addr_unlock_bh(bp->dev);
5060}
5061
Eric Dumazet1191cb82012-04-27 21:39:21 +00005062static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005063 union event_ring_elem *elem)
5064{
5065 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5066 DP(BNX2X_MSG_SP,
5067 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5068 elem->message.data.vif_list_event.func_bit_map);
5069 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5070 elem->message.data.vif_list_event.func_bit_map);
5071 } else if (elem->message.data.vif_list_event.echo ==
5072 VIF_LIST_RULE_SET) {
5073 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5074 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5075 }
5076}
5077
5078/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005079static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005080{
5081 int q, rc;
5082 struct bnx2x_fastpath *fp;
5083 struct bnx2x_queue_state_params queue_params = {NULL};
5084 struct bnx2x_queue_update_params *q_update_params =
5085 &queue_params.params.update;
5086
Yuval Mintz2de67432013-01-23 03:21:43 +00005087 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005088 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5089
5090 /* set silent vlan removal values according to vlan mode */
5091 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5092 &q_update_params->update_flags);
5093 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5094 &q_update_params->update_flags);
5095 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5096
5097 /* in access mode mark mask and value are 0 to strip all vlans */
5098 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5099 q_update_params->silent_removal_value = 0;
5100 q_update_params->silent_removal_mask = 0;
5101 } else {
5102 q_update_params->silent_removal_value =
5103 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5104 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5105 }
5106
5107 for_each_eth_queue(bp, q) {
5108 /* Set the appropriate Queue object */
5109 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005110 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005111
5112 /* send the ramrod */
5113 rc = bnx2x_queue_state_change(bp, &queue_params);
5114 if (rc < 0)
5115 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5116 q);
5117 }
5118
Yuval Mintzfea75642013-04-10 13:34:39 +03005119 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005120 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005121 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005122
5123 /* clear pending completion bit */
5124 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5125
5126 /* mark latest Q bit */
5127 smp_mb__before_clear_bit();
5128 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
5129 smp_mb__after_clear_bit();
5130
5131 /* send Q update ramrod for FCoE Q */
5132 rc = bnx2x_queue_state_change(bp, &queue_params);
5133 if (rc < 0)
5134 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5135 q);
5136 } else {
5137 /* If no FCoE ring - ACK MCP now */
5138 bnx2x_link_report(bp);
5139 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5140 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005141}
5142
Eric Dumazet1191cb82012-04-27 21:39:21 +00005143static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005144 struct bnx2x *bp, u32 cid)
5145{
Joe Perches94f05b02011-08-14 12:16:20 +00005146 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005147
5148 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005149 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005150 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005151 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005152}
5153
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005154static void bnx2x_eq_int(struct bnx2x *bp)
5155{
5156 u16 hw_cons, sw_cons, sw_prod;
5157 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005158 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005159 u32 cid;
5160 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005161 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005162 struct bnx2x_queue_sp_obj *q_obj;
5163 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5164 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005165
5166 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5167
5168 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005169 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005170 * condition below will be met. The next element is the size of a
5171 * regular element and hence incrementing by 1
5172 */
5173 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5174 hw_cons++;
5175
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005176 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005177 * specific bp, thus there is no need in "paired" read memory
5178 * barrier here.
5179 */
5180 sw_cons = bp->eq_cons;
5181 sw_prod = bp->eq_prod;
5182
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005183 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005184 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005185
5186 for (; sw_cons != hw_cons;
5187 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5188
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005189 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5190
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005191 rc = bnx2x_iov_eq_sp_event(bp, elem);
5192 if (!rc) {
5193 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5194 rc);
5195 goto next_spqe;
5196 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005197
Yuval Mintz86564c32013-01-23 03:21:50 +00005198 /* elem CID originates from FW; actually LE */
5199 cid = SW_CID((__force __le32)
5200 elem->message.data.cfc_del_event.cid);
5201 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005202
5203 /* handle eq element */
5204 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005205 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
5206 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
5207 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
5208 continue;
5209
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005210 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00005211 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5212 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005213 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005214 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005215 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005216
5217 case EVENT_RING_OPCODE_CFC_DEL:
5218 /* handle according to cid range */
5219 /*
5220 * we may want to verify here that the bp state is
5221 * HALTING
5222 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005223 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005224 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005225
5226 if (CNIC_LOADED(bp) &&
5227 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005228 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005230 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5231
5232 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5233 break;
5234
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005235 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005236
5237 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005238 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005239 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005240 if (f_obj->complete_cmd(bp, f_obj,
5241 BNX2X_F_CMD_TX_STOP))
5242 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005243 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005244
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005245 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005246 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005247 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005248 if (f_obj->complete_cmd(bp, f_obj,
5249 BNX2X_F_CMD_TX_START))
5250 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005251 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005252
Barak Witkowskia3348722012-04-23 03:04:46 +00005253 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005254 echo = elem->message.data.function_update_event.echo;
5255 if (echo == SWITCH_UPDATE) {
5256 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5257 "got FUNC_SWITCH_UPDATE ramrod\n");
5258 if (f_obj->complete_cmd(
5259 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5260 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005261
Merav Sicron55c11942012-11-07 00:45:48 +00005262 } else {
5263 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5264 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5265 f_obj->complete_cmd(bp, f_obj,
5266 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005267
Merav Sicron55c11942012-11-07 00:45:48 +00005268 /* We will perform the Queues update from
5269 * sp_rtnl task as all Queue SP operations
5270 * should run under rtnl_lock.
5271 */
5272 smp_mb__before_clear_bit();
5273 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5274 &bp->sp_rtnl_state);
5275 smp_mb__after_clear_bit();
5276
5277 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5278 }
5279
Barak Witkowskia3348722012-04-23 03:04:46 +00005280 goto next_spqe;
5281
5282 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5283 f_obj->complete_cmd(bp, f_obj,
5284 BNX2X_F_CMD_AFEX_VIFLISTS);
5285 bnx2x_after_afex_vif_lists(bp, elem);
5286 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005287 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005288 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5289 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005290 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5291 break;
5292
5293 goto next_spqe;
5294
5295 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005296 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5297 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005298 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5299 break;
5300
5301 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005302 }
5303
5304 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005305 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5306 BNX2X_STATE_OPEN):
5307 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005308 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005309 cid = elem->message.data.eth_event.echo &
5310 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005311 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005312 cid);
5313 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005314 break;
5315
5316 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5317 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005318 case (EVENT_RING_OPCODE_SET_MAC |
5319 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005320 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5321 BNX2X_STATE_OPEN):
5322 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5323 BNX2X_STATE_DIAG):
5324 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5325 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005326 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005327 bnx2x_handle_classification_eqe(bp, elem);
5328 break;
5329
5330 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5331 BNX2X_STATE_OPEN):
5332 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5333 BNX2X_STATE_DIAG):
5334 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5335 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005336 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005337 bnx2x_handle_mcast_eqe(bp);
5338 break;
5339
5340 case (EVENT_RING_OPCODE_FILTERS_RULES |
5341 BNX2X_STATE_OPEN):
5342 case (EVENT_RING_OPCODE_FILTERS_RULES |
5343 BNX2X_STATE_DIAG):
5344 case (EVENT_RING_OPCODE_FILTERS_RULES |
5345 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005346 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005347 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005348 break;
5349 default:
5350 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005351 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5352 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005353 }
5354next_spqe:
5355 spqe_cnt++;
5356 } /* for */
5357
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005358 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005359 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005360
5361 bp->eq_cons = sw_cons;
5362 bp->eq_prod = sw_prod;
5363 /* Make sure that above mem writes were issued towards the memory */
5364 smp_wmb();
5365
5366 /* update producer */
5367 bnx2x_update_eq_prod(bp, bp->eq_prod);
5368}
5369
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005370static void bnx2x_sp_task(struct work_struct *work)
5371{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005372 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005373
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005374 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005375
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005376 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005377 smp_rmb();
5378 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005379
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005380 /* what work needs to be performed? */
5381 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005382
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005383 DP(BNX2X_MSG_SP, "status %x\n", status);
5384 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5385 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005386
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005387 /* HW attentions */
5388 if (status & BNX2X_DEF_SB_ATT_IDX) {
5389 bnx2x_attn_int(bp);
5390 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005391 }
Merav Sicron55c11942012-11-07 00:45:48 +00005392
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005393 /* SP events: STAT_QUERY and others */
5394 if (status & BNX2X_DEF_SB_IDX) {
5395 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005396
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005397 if (FCOE_INIT(bp) &&
5398 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5399 /* Prevent local bottom-halves from running as
5400 * we are going to change the local NAPI list.
5401 */
5402 local_bh_disable();
5403 napi_schedule(&bnx2x_fcoe(bp, napi));
5404 local_bh_enable();
5405 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005406
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005407 /* Handle EQ completions */
5408 bnx2x_eq_int(bp);
5409 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5410 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5411
5412 status &= ~BNX2X_DEF_SB_IDX;
5413 }
5414
5415 /* if status is non zero then perhaps something went wrong */
5416 if (unlikely(status))
5417 DP(BNX2X_MSG_SP,
5418 "got an unknown interrupt! (status 0x%x)\n", status);
5419
5420 /* ack status block only if something was actually handled */
5421 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5422 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005423 }
5424
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005425 /* must be called after the EQ processing (since eq leads to sriov
5426 * ramrod completion flows).
5427 * This flow may have been scheduled by the arrival of a ramrod
5428 * completion, or by the sriov code rescheduling itself.
5429 */
5430 bnx2x_iov_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00005431
5432 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5433 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5434 &bp->sp_state)) {
5435 bnx2x_link_report(bp);
5436 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5437 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005438}
5439
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005440irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005441{
5442 struct net_device *dev = dev_instance;
5443 struct bnx2x *bp = netdev_priv(dev);
5444
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005445 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5446 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005447
5448#ifdef BNX2X_STOP_ON_ERROR
5449 if (unlikely(bp->panic))
5450 return IRQ_HANDLED;
5451#endif
5452
Merav Sicron55c11942012-11-07 00:45:48 +00005453 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005454 struct cnic_ops *c_ops;
5455
5456 rcu_read_lock();
5457 c_ops = rcu_dereference(bp->cnic_ops);
5458 if (c_ops)
5459 c_ops->cnic_handler(bp->cnic_data, NULL);
5460 rcu_read_unlock();
5461 }
Merav Sicron55c11942012-11-07 00:45:48 +00005462
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005463 /* schedule sp task to perform default status block work, ack
5464 * attentions and enable interrupts.
5465 */
5466 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005467
5468 return IRQ_HANDLED;
5469}
5470
5471/* end of slow path */
5472
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005473void bnx2x_drv_pulse(struct bnx2x *bp)
5474{
5475 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5476 bp->fw_drv_pulse_wr_seq);
5477}
5478
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005479static void bnx2x_timer(unsigned long data)
5480{
5481 struct bnx2x *bp = (struct bnx2x *) data;
5482
5483 if (!netif_running(bp->dev))
5484 return;
5485
Ariel Elior67c431a2013-01-01 05:22:36 +00005486 if (IS_PF(bp) &&
5487 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005488 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005489 u16 drv_pulse;
5490 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005491
5492 ++bp->fw_drv_pulse_wr_seq;
5493 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005494 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005495 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005496
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005497 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005498 MCP_PULSE_SEQ_MASK);
5499 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005500 * should not get too big. If the MFW is more than 5 pulses
5501 * behind, we should worry about it enough to generate an error
5502 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005503 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005504 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5505 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005506 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005507 }
5508
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005509 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005510 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005511
Ariel Eliorabc5a022013-01-01 05:22:43 +00005512 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005513 if (IS_VF(bp))
5514 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005515
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005516 mod_timer(&bp->timer, jiffies + bp->current_interval);
5517}
5518
5519/* end of Statistics */
5520
5521/* nic init */
5522
5523/*
5524 * nic init service functions
5525 */
5526
Eric Dumazet1191cb82012-04-27 21:39:21 +00005527static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005528{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005529 u32 i;
5530 if (!(len%4) && !(addr%4))
5531 for (i = 0; i < len; i += 4)
5532 REG_WR(bp, addr + i, fill);
5533 else
5534 for (i = 0; i < len; i++)
5535 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005536}
5537
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005538/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005539static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5540 int fw_sb_id,
5541 u32 *sb_data_p,
5542 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005543{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005544 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005545 for (index = 0; index < data_size; index++)
5546 REG_WR(bp, BAR_CSTRORM_INTMEM +
5547 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5548 sizeof(u32)*index,
5549 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005550}
5551
Eric Dumazet1191cb82012-04-27 21:39:21 +00005552static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005553{
5554 u32 *sb_data_p;
5555 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005556 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005557 struct hc_status_block_data_e1x sb_data_e1x;
5558
5559 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005560 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005561 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005562 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005563 sb_data_e2.common.p_func.vf_valid = false;
5564 sb_data_p = (u32 *)&sb_data_e2;
5565 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5566 } else {
5567 memset(&sb_data_e1x, 0,
5568 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005569 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005570 sb_data_e1x.common.p_func.vf_valid = false;
5571 sb_data_p = (u32 *)&sb_data_e1x;
5572 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5573 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005574 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5575
5576 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5577 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5578 CSTORM_STATUS_BLOCK_SIZE);
5579 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5580 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5581 CSTORM_SYNC_BLOCK_SIZE);
5582}
5583
5584/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005585static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005586 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005587{
5588 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005589 int i;
5590 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5591 REG_WR(bp, BAR_CSTRORM_INTMEM +
5592 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5593 i*sizeof(u32),
5594 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005595}
5596
Eric Dumazet1191cb82012-04-27 21:39:21 +00005597static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005598{
5599 int func = BP_FUNC(bp);
5600 struct hc_sp_status_block_data sp_sb_data;
5601 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5602
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005603 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005604 sp_sb_data.p_func.vf_valid = false;
5605
5606 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5607
5608 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5609 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5610 CSTORM_SP_STATUS_BLOCK_SIZE);
5611 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5612 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5613 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005614}
5615
Eric Dumazet1191cb82012-04-27 21:39:21 +00005616static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005617 int igu_sb_id, int igu_seg_id)
5618{
5619 hc_sm->igu_sb_id = igu_sb_id;
5620 hc_sm->igu_seg_id = igu_seg_id;
5621 hc_sm->timer_value = 0xFF;
5622 hc_sm->time_to_expire = 0xFFFFFFFF;
5623}
5624
David S. Miller8decf862011-09-22 03:23:13 -04005625/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005626static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005627{
5628 /* zero out state machine indices */
5629 /* rx indices */
5630 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5631
5632 /* tx indices */
5633 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5634 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5635 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5636 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5637
5638 /* map indices */
5639 /* rx indices */
5640 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5641 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5642
5643 /* tx indices */
5644 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5645 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5646 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5647 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5648 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5649 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5650 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5651 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5652}
5653
Ariel Eliorb93288d2013-01-01 05:22:35 +00005654void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005655 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5656{
5657 int igu_seg_id;
5658
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005659 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005660 struct hc_status_block_data_e1x sb_data_e1x;
5661 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005662 int data_size;
5663 u32 *sb_data_p;
5664
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005665 if (CHIP_INT_MODE_IS_BC(bp))
5666 igu_seg_id = HC_SEG_ACCESS_NORM;
5667 else
5668 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005669
5670 bnx2x_zero_fp_sb(bp, fw_sb_id);
5671
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005672 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005673 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005674 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005675 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5676 sb_data_e2.common.p_func.vf_id = vfid;
5677 sb_data_e2.common.p_func.vf_valid = vf_valid;
5678 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5679 sb_data_e2.common.same_igu_sb_1b = true;
5680 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5681 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5682 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005683 sb_data_p = (u32 *)&sb_data_e2;
5684 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005685 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005686 } else {
5687 memset(&sb_data_e1x, 0,
5688 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005689 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005690 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5691 sb_data_e1x.common.p_func.vf_id = 0xff;
5692 sb_data_e1x.common.p_func.vf_valid = false;
5693 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5694 sb_data_e1x.common.same_igu_sb_1b = true;
5695 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5696 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5697 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005698 sb_data_p = (u32 *)&sb_data_e1x;
5699 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005700 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005701 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005702
5703 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5704 igu_sb_id, igu_seg_id);
5705 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5706 igu_sb_id, igu_seg_id);
5707
Merav Sicron51c1a582012-03-18 10:33:38 +00005708 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005709
Yuval Mintz86564c32013-01-23 03:21:50 +00005710 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005711 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5712}
5713
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005714static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005715 u16 tx_usec, u16 rx_usec)
5716{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005717 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005718 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005719 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5720 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5721 tx_usec);
5722 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5723 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5724 tx_usec);
5725 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5726 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5727 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005728}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005729
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005730static void bnx2x_init_def_sb(struct bnx2x *bp)
5731{
5732 struct host_sp_status_block *def_sb = bp->def_status_blk;
5733 dma_addr_t mapping = bp->def_status_blk_mapping;
5734 int igu_sp_sb_index;
5735 int igu_seg_id;
5736 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005737 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005738 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005739 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005740 int index;
5741 struct hc_sp_status_block_data sp_sb_data;
5742 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5743
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005744 if (CHIP_INT_MODE_IS_BC(bp)) {
5745 igu_sp_sb_index = DEF_SB_IGU_ID;
5746 igu_seg_id = HC_SEG_ACCESS_DEF;
5747 } else {
5748 igu_sp_sb_index = bp->igu_dsb_id;
5749 igu_seg_id = IGU_SEG_ACCESS_DEF;
5750 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005751
5752 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005753 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005754 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005755 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005756
Eliezer Tamir49d66772008-02-28 11:53:13 -08005757 bp->attn_state = 0;
5758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005759 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5760 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005761 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5762 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005763 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005764 int sindex;
5765 /* take care of sig[0]..sig[4] */
5766 for (sindex = 0; sindex < 4; sindex++)
5767 bp->attn_group[index].sig[sindex] =
5768 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005769
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005770 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005771 /*
5772 * enable5 is separate from the rest of the registers,
5773 * and therefore the address skip is 4
5774 * and not 16 between the different groups
5775 */
5776 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005777 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005778 else
5779 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005780 }
5781
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005782 if (bp->common.int_block == INT_BLOCK_HC) {
5783 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5784 HC_REG_ATTN_MSG0_ADDR_L);
5785
5786 REG_WR(bp, reg_offset, U64_LO(section));
5787 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005788 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005789 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5790 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5791 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005792
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005793 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5794 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005795
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005796 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005797
Yuval Mintz86564c32013-01-23 03:21:50 +00005798 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005799 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005800 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5801 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5802 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5803 sp_sb_data.igu_seg_id = igu_seg_id;
5804 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005805 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005806 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005807
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005808 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005809
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005810 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005811}
5812
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005813void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005814{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005815 int i;
5816
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005817 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005818 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005819 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005820}
5821
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005822static void bnx2x_init_sp_ring(struct bnx2x *bp)
5823{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005824 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005825 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005826
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005827 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005828 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5829 bp->spq_prod_bd = bp->spq;
5830 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005831}
5832
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005833static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005834{
5835 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005836 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5837 union event_ring_elem *elem =
5838 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005839
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005840 elem->next_page.addr.hi =
5841 cpu_to_le32(U64_HI(bp->eq_mapping +
5842 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5843 elem->next_page.addr.lo =
5844 cpu_to_le32(U64_LO(bp->eq_mapping +
5845 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005846 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005847 bp->eq_cons = 0;
5848 bp->eq_prod = NUM_EQ_DESC;
5849 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005850 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005851 atomic_set(&bp->eq_spq_left,
5852 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005853}
5854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005855/* called with netif_addr_lock_bh() */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005856int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5857 unsigned long rx_mode_flags,
5858 unsigned long rx_accept_flags,
5859 unsigned long tx_accept_flags,
5860 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005861{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005862 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5863 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005864
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005865 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005866
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005867 /* Prepare ramrod parameters */
5868 ramrod_param.cid = 0;
5869 ramrod_param.cl_id = cl_id;
5870 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5871 ramrod_param.func_id = BP_FUNC(bp);
5872
5873 ramrod_param.pstate = &bp->sp_state;
5874 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5875
5876 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5877 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5878
5879 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5880
5881 ramrod_param.ramrod_flags = ramrod_flags;
5882 ramrod_param.rx_mode_flags = rx_mode_flags;
5883
5884 ramrod_param.rx_accept_flags = rx_accept_flags;
5885 ramrod_param.tx_accept_flags = tx_accept_flags;
5886
5887 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5888 if (rc < 0) {
5889 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00005890 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005891 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00005892
5893 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005894}
5895
Yuval Mintz86564c32013-01-23 03:21:50 +00005896static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
5897 unsigned long *rx_accept_flags,
5898 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005899{
Yuval Mintz924d75a2013-01-23 03:21:44 +00005900 /* Clear the flags first */
5901 *rx_accept_flags = 0;
5902 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005903
Yuval Mintz924d75a2013-01-23 03:21:44 +00005904 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005905 case BNX2X_RX_MODE_NONE:
5906 /*
5907 * 'drop all' supersedes any accept flags that may have been
5908 * passed to the function.
5909 */
5910 break;
5911 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005912 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5913 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
5914 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005915
5916 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005917 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5918 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
5919 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005920
5921 break;
5922 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005923 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5924 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5925 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005926
5927 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005928 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5929 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5930 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005931
5932 break;
5933 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005934 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005935 * should receive matched and unmatched (in resolution of port)
5936 * unicast packets.
5937 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005938 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
5939 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5940 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5941 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005942
5943 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005944 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5945 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005946
5947 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00005948 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005949 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00005950 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005951
5952 break;
5953 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005954 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
5955 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005956 }
5957
Yuval Mintz924d75a2013-01-23 03:21:44 +00005958 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005959 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00005960 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
5961 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005962 }
5963
Yuval Mintz924d75a2013-01-23 03:21:44 +00005964 return 0;
5965}
5966
5967/* called with netif_addr_lock_bh() */
5968int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5969{
5970 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5971 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5972 int rc;
5973
5974 if (!NO_FCOE(bp))
5975 /* Configure rx_mode of FCoE Queue */
5976 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5977
5978 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
5979 &tx_accept_flags);
5980 if (rc)
5981 return rc;
5982
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005983 __set_bit(RAMROD_RX, &ramrod_flags);
5984 __set_bit(RAMROD_TX, &ramrod_flags);
5985
Yuval Mintz924d75a2013-01-23 03:21:44 +00005986 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
5987 rx_accept_flags, tx_accept_flags,
5988 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005989}
5990
Eilon Greenstein471de712008-08-13 15:49:35 -07005991static void bnx2x_init_internal_common(struct bnx2x *bp)
5992{
5993 int i;
5994
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005995 if (IS_MF_SI(bp))
5996 /*
5997 * In switch independent mode, the TSTORM needs to accept
5998 * packets that failed classification, since approximate match
5999 * mac addresses aren't written to NIG LLH
6000 */
6001 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6002 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006003 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
6004 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6005 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006006
Eilon Greenstein471de712008-08-13 15:49:35 -07006007 /* Zero this manually as its initialization is
6008 currently missing in the initTool */
6009 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6010 REG_WR(bp, BAR_USTRORM_INTMEM +
6011 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006012 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006013 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6014 CHIP_INT_MODE_IS_BC(bp) ?
6015 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6016 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006017}
6018
Eilon Greenstein471de712008-08-13 15:49:35 -07006019static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6020{
6021 switch (load_code) {
6022 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006023 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006024 bnx2x_init_internal_common(bp);
6025 /* no break */
6026
6027 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006028 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006029 /* no break */
6030
6031 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006032 /* internal memory per function is
6033 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006034 break;
6035
6036 default:
6037 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6038 break;
6039 }
6040}
6041
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006042static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6043{
Merav Sicron55c11942012-11-07 00:45:48 +00006044 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006045}
6046
6047static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6048{
Merav Sicron55c11942012-11-07 00:45:48 +00006049 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006050}
6051
Eric Dumazet1191cb82012-04-27 21:39:21 +00006052static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006053{
6054 if (CHIP_IS_E1x(fp->bp))
6055 return BP_L_ID(fp->bp) + fp->index;
6056 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6057 return bnx2x_fp_igu_sb_id(fp);
6058}
6059
Ariel Elior6383c0b2011-07-14 08:31:57 +00006060static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006061{
6062 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006063 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006064 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006065 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006066 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006067 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006068 fp->cl_id = bnx2x_fp_cl_id(fp);
6069 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6070 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006071 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006072 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6073
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006074 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006075 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006076
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006077 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006078 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006079
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006080 /* Configure Queue State object */
6081 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6082 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006083
6084 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6085
6086 /* init tx data */
6087 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006088 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6089 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6090 FP_COS_TO_TXQ(fp, cos, bp),
6091 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6092 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006093 }
6094
Ariel Eliorad5afc82013-01-01 05:22:26 +00006095 /* nothing more for vf to do here */
6096 if (IS_VF(bp))
6097 return;
6098
6099 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6100 fp->fw_sb_id, fp->igu_sb_id);
6101 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006102 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6103 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006104 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006105
6106 /**
6107 * Configure classification DBs: Always enable Tx switching
6108 */
6109 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6110
Ariel Eliorad5afc82013-01-01 05:22:26 +00006111 DP(NETIF_MSG_IFUP,
6112 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6113 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6114 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006115}
6116
Eric Dumazet1191cb82012-04-27 21:39:21 +00006117static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6118{
6119 int i;
6120
6121 for (i = 1; i <= NUM_TX_RINGS; i++) {
6122 struct eth_tx_next_bd *tx_next_bd =
6123 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6124
6125 tx_next_bd->addr_hi =
6126 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6127 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6128 tx_next_bd->addr_lo =
6129 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6130 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6131 }
6132
Yuval Mintz639d65b2013-06-02 00:06:21 +00006133 *txdata->tx_cons_sb = cpu_to_le16(0);
6134
Eric Dumazet1191cb82012-04-27 21:39:21 +00006135 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6136 txdata->tx_db.data.zero_fill1 = 0;
6137 txdata->tx_db.data.prod = 0;
6138
6139 txdata->tx_pkt_prod = 0;
6140 txdata->tx_pkt_cons = 0;
6141 txdata->tx_bd_prod = 0;
6142 txdata->tx_bd_cons = 0;
6143 txdata->tx_pkt = 0;
6144}
6145
Merav Sicron55c11942012-11-07 00:45:48 +00006146static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6147{
6148 int i;
6149
6150 for_each_tx_queue_cnic(bp, i)
6151 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6152}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006153
Eric Dumazet1191cb82012-04-27 21:39:21 +00006154static void bnx2x_init_tx_rings(struct bnx2x *bp)
6155{
6156 int i;
6157 u8 cos;
6158
Merav Sicron55c11942012-11-07 00:45:48 +00006159 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006160 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006161 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006162}
6163
Merav Sicron55c11942012-11-07 00:45:48 +00006164void bnx2x_nic_init_cnic(struct bnx2x *bp)
6165{
6166 if (!NO_FCOE(bp))
6167 bnx2x_init_fcoe_fp(bp);
6168
6169 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6170 BNX2X_VF_ID_INVALID, false,
6171 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6172
6173 /* ensure status block indices were read */
6174 rmb();
6175 bnx2x_init_rx_rings_cnic(bp);
6176 bnx2x_init_tx_rings_cnic(bp);
6177
6178 /* flush all */
6179 mb();
6180 mmiowb();
6181}
6182
Yuval Mintzecf01c22013-04-22 02:53:03 +00006183void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006184{
6185 int i;
6186
Yuval Mintzecf01c22013-04-22 02:53:03 +00006187 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006188 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006189 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006190
6191 /* ensure status block indices were read */
6192 rmb();
6193 bnx2x_init_rx_rings(bp);
6194 bnx2x_init_tx_rings(bp);
6195
Yuval Mintzecf01c22013-04-22 02:53:03 +00006196 if (IS_PF(bp)) {
6197 /* Initialize MOD_ABS interrupts */
6198 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6199 bp->common.shmem_base,
6200 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006201
Yuval Mintzecf01c22013-04-22 02:53:03 +00006202 /* initialize the default status block and sp ring */
6203 bnx2x_init_def_sb(bp);
6204 bnx2x_update_dsb_idx(bp);
6205 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006206 } else {
6207 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006208 }
6209}
Eilon Greenstein16119782009-03-02 07:59:27 +00006210
Yuval Mintzecf01c22013-04-22 02:53:03 +00006211void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6212{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006213 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006214 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006215 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006216 bnx2x_stats_init(bp);
6217
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006218 /* flush all before enabling interrupts */
6219 mb();
6220 mmiowb();
6221
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006222 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006223
6224 /* Check for SPIO5 */
6225 bnx2x_attn_int_deasserted0(bp,
6226 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6227 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006228}
6229
Yuval Mintzecf01c22013-04-22 02:53:03 +00006230/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006231static int bnx2x_gunzip_init(struct bnx2x *bp)
6232{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006233 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6234 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006235 if (bp->gunzip_buf == NULL)
6236 goto gunzip_nomem1;
6237
6238 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6239 if (bp->strm == NULL)
6240 goto gunzip_nomem2;
6241
David S. Miller7ab24bf2011-06-29 05:48:41 -07006242 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006243 if (bp->strm->workspace == NULL)
6244 goto gunzip_nomem3;
6245
6246 return 0;
6247
6248gunzip_nomem3:
6249 kfree(bp->strm);
6250 bp->strm = NULL;
6251
6252gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006253 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6254 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006255 bp->gunzip_buf = NULL;
6256
6257gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006258 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006259 return -ENOMEM;
6260}
6261
6262static void bnx2x_gunzip_end(struct bnx2x *bp)
6263{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006264 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006265 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006266 kfree(bp->strm);
6267 bp->strm = NULL;
6268 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006269
6270 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006271 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6272 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006273 bp->gunzip_buf = NULL;
6274 }
6275}
6276
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006277static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006278{
6279 int n, rc;
6280
6281 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006282 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6283 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006284 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006285 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006286
6287 n = 10;
6288
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006289#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006290
6291 if (zbuf[3] & FNAME)
6292 while ((zbuf[n++] != 0) && (n < len));
6293
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006294 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006295 bp->strm->avail_in = len - n;
6296 bp->strm->next_out = bp->gunzip_buf;
6297 bp->strm->avail_out = FW_BUF_SIZE;
6298
6299 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6300 if (rc != Z_OK)
6301 return rc;
6302
6303 rc = zlib_inflate(bp->strm, Z_FINISH);
6304 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006305 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6306 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006307
6308 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6309 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006310 netdev_err(bp->dev,
6311 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006312 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006313 bp->gunzip_outlen >>= 2;
6314
6315 zlib_inflateEnd(bp->strm);
6316
6317 if (rc == Z_STREAM_END)
6318 return 0;
6319
6320 return rc;
6321}
6322
6323/* nic load/unload */
6324
6325/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006326 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006327 */
6328
6329/* send a NIG loopback debug packet */
6330static void bnx2x_lb_pckt(struct bnx2x *bp)
6331{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006332 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006333
6334 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006335 wb_write[0] = 0x55555555;
6336 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006337 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006338 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006339
6340 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006341 wb_write[0] = 0x09000000;
6342 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006343 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006344 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006345}
6346
6347/* some of the internal memories
6348 * are not directly readable from the driver
6349 * to test them we send debug packets
6350 */
6351static int bnx2x_int_mem_test(struct bnx2x *bp)
6352{
6353 int factor;
6354 int count, i;
6355 u32 val = 0;
6356
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006357 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006358 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006359 else if (CHIP_REV_IS_EMUL(bp))
6360 factor = 200;
6361 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006362 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006363
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006364 /* Disable inputs of parser neighbor blocks */
6365 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6366 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6367 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006368 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006369
6370 /* Write 0 to parser credits for CFC search request */
6371 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6372
6373 /* send Ethernet packet */
6374 bnx2x_lb_pckt(bp);
6375
6376 /* TODO do i reset NIG statistic? */
6377 /* Wait until NIG register shows 1 packet of size 0x10 */
6378 count = 1000 * factor;
6379 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006380
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006381 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6382 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006383 if (val == 0x10)
6384 break;
6385
Yuval Mintz639d65b2013-06-02 00:06:21 +00006386 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006387 count--;
6388 }
6389 if (val != 0x10) {
6390 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6391 return -1;
6392 }
6393
6394 /* Wait until PRS register shows 1 packet */
6395 count = 1000 * factor;
6396 while (count) {
6397 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006398 if (val == 1)
6399 break;
6400
Yuval Mintz639d65b2013-06-02 00:06:21 +00006401 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006402 count--;
6403 }
6404 if (val != 0x1) {
6405 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6406 return -2;
6407 }
6408
6409 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006410 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006411 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006412 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006413 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006414 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6415 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006416
6417 DP(NETIF_MSG_HW, "part2\n");
6418
6419 /* Disable inputs of parser neighbor blocks */
6420 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6421 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6422 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006423 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006424
6425 /* Write 0 to parser credits for CFC search request */
6426 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6427
6428 /* send 10 Ethernet packets */
6429 for (i = 0; i < 10; i++)
6430 bnx2x_lb_pckt(bp);
6431
6432 /* Wait until NIG register shows 10 + 1
6433 packets of size 11*0x10 = 0xb0 */
6434 count = 1000 * factor;
6435 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006436
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006437 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6438 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006439 if (val == 0xb0)
6440 break;
6441
Yuval Mintz639d65b2013-06-02 00:06:21 +00006442 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006443 count--;
6444 }
6445 if (val != 0xb0) {
6446 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6447 return -3;
6448 }
6449
6450 /* Wait until PRS register shows 2 packets */
6451 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6452 if (val != 2)
6453 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6454
6455 /* Write 1 to parser credits for CFC search request */
6456 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6457
6458 /* Wait until PRS register shows 3 packets */
6459 msleep(10 * factor);
6460 /* Wait until NIG register shows 1 packet of size 0x10 */
6461 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6462 if (val != 3)
6463 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6464
6465 /* clear NIG EOP FIFO */
6466 for (i = 0; i < 11; i++)
6467 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6468 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6469 if (val != 1) {
6470 BNX2X_ERR("clear of NIG failed\n");
6471 return -4;
6472 }
6473
6474 /* Reset and init BRB, PRS, NIG */
6475 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6476 msleep(50);
6477 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6478 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006479 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6480 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006481 if (!CNIC_SUPPORT(bp))
6482 /* set NIC mode */
6483 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006484
6485 /* Enable inputs of parser neighbor blocks */
6486 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6487 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6488 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006489 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006490
6491 DP(NETIF_MSG_HW, "done\n");
6492
6493 return 0; /* OK */
6494}
6495
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006496static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006497{
Yuval Mintzb343d002012-12-02 04:05:53 +00006498 u32 val;
6499
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006500 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006501 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006502 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6503 else
6504 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006505 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6506 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006507 /*
6508 * mask read length error interrupts in brb for parser
6509 * (parsing unit and 'checksum and crc' unit)
6510 * these errors are legal (PU reads fixed length and CAC can cause
6511 * read length error on truncated packets)
6512 */
6513 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006514 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6515 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6516 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6517 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6518 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006519/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6520/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006521 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6522 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6523 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006524/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6525/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006526 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6527 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6528 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6529 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006530/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6531/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006532
Yuval Mintzb343d002012-12-02 04:05:53 +00006533 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6534 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6535 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6536 if (!CHIP_IS_E1x(bp))
6537 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6538 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6539 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6540
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006541 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6542 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6543 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006544/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006545
6546 if (!CHIP_IS_E1x(bp))
6547 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6548 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6549
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006550 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6551 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006552/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006553 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006554}
6555
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006556static void bnx2x_reset_common(struct bnx2x *bp)
6557{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006558 u32 val = 0x1400;
6559
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006560 /* reset_common */
6561 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6562 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006563
6564 if (CHIP_IS_E3(bp)) {
6565 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6566 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6567 }
6568
6569 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6570}
6571
6572static void bnx2x_setup_dmae(struct bnx2x *bp)
6573{
6574 bp->dmae_ready = 0;
6575 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006576}
6577
Eilon Greenstein573f2032009-08-12 08:24:14 +00006578static void bnx2x_init_pxp(struct bnx2x *bp)
6579{
6580 u16 devctl;
6581 int r_order, w_order;
6582
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006583 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006584 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6585 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6586 if (bp->mrrs == -1)
6587 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6588 else {
6589 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6590 r_order = bp->mrrs;
6591 }
6592
6593 bnx2x_init_pxp_arb(bp, r_order, w_order);
6594}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006595
6596static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6597{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006598 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006599 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006600 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006601
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006602 if (BP_NOMCP(bp))
6603 return;
6604
6605 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006606 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6607 SHARED_HW_CFG_FAN_FAILURE_MASK;
6608
6609 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6610 is_required = 1;
6611
6612 /*
6613 * The fan failure mechanism is usually related to the PHY type since
6614 * the power consumption of the board is affected by the PHY. Currently,
6615 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6616 */
6617 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6618 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006619 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006620 bnx2x_fan_failure_det_req(
6621 bp,
6622 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006623 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006624 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006625 }
6626
6627 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6628
6629 if (is_required == 0)
6630 return;
6631
6632 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006633 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006634
6635 /* set to active low mode */
6636 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006637 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006638 REG_WR(bp, MISC_REG_SPIO_INT, val);
6639
6640 /* enable interrupt to signal the IGU */
6641 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006642 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006643 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6644}
6645
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006646void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006647{
6648 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6649 val &= ~IGU_PF_CONF_FUNC_EN;
6650
6651 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6652 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6653 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6654}
6655
Eric Dumazet1191cb82012-04-27 21:39:21 +00006656static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006657{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006658 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006659 /* Avoid common init in case MFW supports LFA */
6660 if (SHMEM2_RD(bp, size) >
6661 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6662 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006663 shmem_base[0] = bp->common.shmem_base;
6664 shmem2_base[0] = bp->common.shmem2_base;
6665 if (!CHIP_IS_E1x(bp)) {
6666 shmem_base[1] =
6667 SHMEM2_RD(bp, other_shmem_base_addr);
6668 shmem2_base[1] =
6669 SHMEM2_RD(bp, other_shmem2_base_addr);
6670 }
6671 bnx2x_acquire_phy_lock(bp);
6672 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6673 bp->common.chip_id);
6674 bnx2x_release_phy_lock(bp);
6675}
6676
6677/**
6678 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6679 *
6680 * @bp: driver handle
6681 */
6682static int bnx2x_init_hw_common(struct bnx2x *bp)
6683{
6684 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006685
Merav Sicron51c1a582012-03-18 10:33:38 +00006686 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006687
David S. Miller823dcd22011-08-20 10:39:12 -07006688 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006689 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006690 * registers while we're resetting the chip
6691 */
David S. Miller8decf862011-09-22 03:23:13 -04006692 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006693
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006694 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006695 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006696
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006697 val = 0xfffc;
6698 if (CHIP_IS_E3(bp)) {
6699 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6700 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6701 }
6702 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006703
David S. Miller8decf862011-09-22 03:23:13 -04006704 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006705
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006706 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6707
6708 if (!CHIP_IS_E1x(bp)) {
6709 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006710
6711 /**
6712 * 4-port mode or 2-port mode we need to turn of master-enable
6713 * for everyone, after that, turn it back on for self.
6714 * so, we disregard multi-function or not, and always disable
6715 * for all functions on the given path, this means 0,2,4,6 for
6716 * path 0 and 1,3,5,7 for path 1
6717 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006718 for (abs_func_id = BP_PATH(bp);
6719 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6720 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006721 REG_WR(bp,
6722 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6723 1);
6724 continue;
6725 }
6726
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006727 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006728 /* clear pf enable */
6729 bnx2x_pf_disable(bp);
6730 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6731 }
6732 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006733
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006734 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006735 if (CHIP_IS_E1(bp)) {
6736 /* enable HW interrupt from PXP on USDM overflow
6737 bit 16 on INT_MASK_0 */
6738 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006739 }
6740
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006741 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006742 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006743
6744#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006745 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6746 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6747 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6748 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6749 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006750 /* make sure this value is 0 */
6751 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006752
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006753/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6754 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6755 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6756 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6757 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006758#endif
6759
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006760 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006762 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6763 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006764
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006765 /* let the HW do it's magic ... */
6766 msleep(100);
6767 /* finish PXP init */
6768 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6769 if (val != 1) {
6770 BNX2X_ERR("PXP2 CFG failed\n");
6771 return -EBUSY;
6772 }
6773 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6774 if (val != 1) {
6775 BNX2X_ERR("PXP2 RD_INIT failed\n");
6776 return -EBUSY;
6777 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006778
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006779 /* Timers bug workaround E2 only. We need to set the entire ILT to
6780 * have entries with value "0" and valid bit on.
6781 * This needs to be done by the first PF that is loaded in a path
6782 * (i.e. common phase)
6783 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006784 if (!CHIP_IS_E1x(bp)) {
6785/* In E2 there is a bug in the timers block that can cause function 6 / 7
6786 * (i.e. vnic3) to start even if it is marked as "scan-off".
6787 * This occurs when a different function (func2,3) is being marked
6788 * as "scan-off". Real-life scenario for example: if a driver is being
6789 * load-unloaded while func6,7 are down. This will cause the timer to access
6790 * the ilt, translate to a logical address and send a request to read/write.
6791 * Since the ilt for the function that is down is not valid, this will cause
6792 * a translation error which is unrecoverable.
6793 * The Workaround is intended to make sure that when this happens nothing fatal
6794 * will occur. The workaround:
6795 * 1. First PF driver which loads on a path will:
6796 * a. After taking the chip out of reset, by using pretend,
6797 * it will write "0" to the following registers of
6798 * the other vnics.
6799 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6800 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6801 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6802 * And for itself it will write '1' to
6803 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6804 * dmae-operations (writing to pram for example.)
6805 * note: can be done for only function 6,7 but cleaner this
6806 * way.
6807 * b. Write zero+valid to the entire ILT.
6808 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6809 * VNIC3 (of that port). The range allocated will be the
6810 * entire ILT. This is needed to prevent ILT range error.
6811 * 2. Any PF driver load flow:
6812 * a. ILT update with the physical addresses of the allocated
6813 * logical pages.
6814 * b. Wait 20msec. - note that this timeout is needed to make
6815 * sure there are no requests in one of the PXP internal
6816 * queues with "old" ILT addresses.
6817 * c. PF enable in the PGLC.
6818 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00006819 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006820 * e. PF enable in the CFC (WEAK + STRONG)
6821 * f. Timers scan enable
6822 * 3. PF driver unload flow:
6823 * a. Clear the Timers scan_en.
6824 * b. Polling for scan_on=0 for that PF.
6825 * c. Clear the PF enable bit in the PXP.
6826 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6827 * e. Write zero+valid to all ILT entries (The valid bit must
6828 * stay set)
6829 * f. If this is VNIC 3 of a port then also init
6830 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006831 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006832 *
6833 * Notes:
6834 * Currently the PF error in the PGLC is non recoverable.
6835 * In the future the there will be a recovery routine for this error.
6836 * Currently attention is masked.
6837 * Having an MCP lock on the load/unload process does not guarantee that
6838 * there is no Timer disable during Func6/7 enable. This is because the
6839 * Timers scan is currently being cleared by the MCP on FLR.
6840 * Step 2.d can be done only for PF6/7 and the driver can also check if
6841 * there is error before clearing it. But the flow above is simpler and
6842 * more general.
6843 * All ILT entries are written by zero+valid and not just PF6/7
6844 * ILT entries since in the future the ILT entries allocation for
6845 * PF-s might be dynamic.
6846 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006847 struct ilt_client_info ilt_cli;
6848 struct bnx2x_ilt ilt;
6849 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6850 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6851
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006852 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006853 ilt_cli.start = 0;
6854 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6855 ilt_cli.client_num = ILT_CLIENT_TM;
6856
6857 /* Step 1: set zeroes to all ilt page entries with valid bit on
6858 * Step 2: set the timers first/last ilt entry to point
6859 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00006860 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006861 *
6862 * both steps performed by call to bnx2x_ilt_client_init_op()
6863 * with dummy TM client
6864 *
6865 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6866 * and his brother are split registers
6867 */
6868 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6869 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6870 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6871
6872 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6873 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6874 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6875 }
6876
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006877 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6878 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006879
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006880 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006881 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6882 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006883 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006884
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006885 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006886
6887 /* let the HW do it's magic ... */
6888 do {
6889 msleep(200);
6890 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6891 } while (factor-- && (val != 1));
6892
6893 if (val != 1) {
6894 BNX2X_ERR("ATC_INIT failed\n");
6895 return -EBUSY;
6896 }
6897 }
6898
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006899 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006900
Ariel Eliorb56e9672013-01-01 05:22:32 +00006901 bnx2x_iov_init_dmae(bp);
6902
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006903 /* clean the DMAE memory */
6904 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006905 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006906
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006907 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6908
6909 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6910
6911 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6912
6913 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006914
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006915 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6916 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6917 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6918 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6919
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006920 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006921
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006922 /* QM queues pointers table */
6923 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006924
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006925 /* soft reset pulse */
6926 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6927 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006928
Merav Sicron55c11942012-11-07 00:45:48 +00006929 if (CNIC_SUPPORT(bp))
6930 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006931
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006932 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03006933
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006934 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006935 /* enable hw interrupt from doorbell Q */
6936 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006937
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006938 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006940 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006941 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006942
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006943 if (!CHIP_IS_E1(bp))
6944 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6945
Barak Witkowskia3348722012-04-23 03:04:46 +00006946 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6947 if (IS_MF_AFEX(bp)) {
6948 /* configure that VNTag and VLAN headers must be
6949 * received in afex mode
6950 */
6951 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6952 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6953 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6954 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6955 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6956 } else {
6957 /* Bit-map indicating which L2 hdrs may appear
6958 * after the basic Ethernet header
6959 */
6960 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6961 bp->path_has_ovlan ? 7 : 6);
6962 }
6963 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006964
6965 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6966 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6967 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6968 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6969
6970 if (!CHIP_IS_E1x(bp)) {
6971 /* reset VFC memories */
6972 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6973 VFC_MEMORIES_RST_REG_CAM_RST |
6974 VFC_MEMORIES_RST_REG_RAM_RST);
6975 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6976 VFC_MEMORIES_RST_REG_CAM_RST |
6977 VFC_MEMORIES_RST_REG_RAM_RST);
6978
6979 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006980 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006981
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006982 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6983 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6984 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6985 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006986
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006987 /* sync semi rtc */
6988 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6989 0x80000000);
6990 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6991 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006992
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006993 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6994 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6995 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006996
Barak Witkowskia3348722012-04-23 03:04:46 +00006997 if (!CHIP_IS_E1x(bp)) {
6998 if (IS_MF_AFEX(bp)) {
6999 /* configure that VNTag and VLAN headers must be
7000 * sent in afex mode
7001 */
7002 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7003 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7004 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7005 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7006 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7007 } else {
7008 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7009 bp->path_has_ovlan ? 7 : 6);
7010 }
7011 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007012
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007013 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007014
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007015 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7016
Merav Sicron55c11942012-11-07 00:45:48 +00007017 if (CNIC_SUPPORT(bp)) {
7018 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7019 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7020 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7021 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7022 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7023 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7024 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7025 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7026 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7027 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7028 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007029 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007030
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007031 if (sizeof(union cdu_context) != 1024)
7032 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007033 dev_alert(&bp->pdev->dev,
7034 "please adjust the size of cdu_context(%ld)\n",
7035 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007036
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007037 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007038 val = (4 << 24) + (0 << 12) + 1024;
7039 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007040
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007041 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007042 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007043 /* enable context validation interrupt from CFC */
7044 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7045
7046 /* set the thresholds to prevent CFC/CDU race */
7047 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007048
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007049 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007050
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007051 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007052 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7053
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007054 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7055 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007056
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007057 /* Reset PCIE errors for debug */
7058 REG_WR(bp, 0x2814, 0xffffffff);
7059 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007060
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007061 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007062 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7063 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7064 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7065 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7066 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7067 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7068 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7069 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7070 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7071 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7072 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7073 }
7074
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007075 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007076 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007077 /* in E3 this done in per-port section */
7078 if (!CHIP_IS_E3(bp))
7079 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7080 }
7081 if (CHIP_IS_E1H(bp))
7082 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007083 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007084
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007085 if (CHIP_REV_IS_SLOW(bp))
7086 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007087
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007088 /* finish CFC init */
7089 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7090 if (val != 1) {
7091 BNX2X_ERR("CFC LL_INIT failed\n");
7092 return -EBUSY;
7093 }
7094 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7095 if (val != 1) {
7096 BNX2X_ERR("CFC AC_INIT failed\n");
7097 return -EBUSY;
7098 }
7099 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7100 if (val != 1) {
7101 BNX2X_ERR("CFC CAM_INIT failed\n");
7102 return -EBUSY;
7103 }
7104 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007105
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007106 if (CHIP_IS_E1(bp)) {
7107 /* read NIG statistic
7108 to see if this is our first up since powerup */
7109 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7110 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007111
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007112 /* do internal memory self test */
7113 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7114 BNX2X_ERR("internal mem self test failed\n");
7115 return -EBUSY;
7116 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007117 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007118
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007119 bnx2x_setup_fan_failure_detection(bp);
7120
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007121 /* clear PXP2 attentions */
7122 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007123
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007124 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007125 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007126
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007127 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007128 if (CHIP_IS_E1x(bp))
7129 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007130 } else
7131 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7132
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007133 return 0;
7134}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007135
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007136/**
7137 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7138 *
7139 * @bp: driver handle
7140 */
7141static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7142{
7143 int rc = bnx2x_init_hw_common(bp);
7144
7145 if (rc)
7146 return rc;
7147
7148 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7149 if (!BP_NOMCP(bp))
7150 bnx2x__common_init_phy(bp);
7151
7152 return 0;
7153}
7154
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007155static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007156{
7157 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007158 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007159 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007160 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007161
Merav Sicron51c1a582012-03-18 10:33:38 +00007162 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007163
7164 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007165
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007166 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7167 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7168 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007169
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007170 /* Timers bug workaround: disables the pf_master bit in pglue at
7171 * common phase, we need to enable it here before any dmae access are
7172 * attempted. Therefore we manually added the enable-master to the
7173 * port phase (it also happens in the function phase)
7174 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007175 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007176 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7177
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007178 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7179 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7180 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7181 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7182
7183 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7184 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7185 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7186 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007187
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007188 /* QM cid (connection) count */
7189 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007190
Merav Sicron55c11942012-11-07 00:45:48 +00007191 if (CNIC_SUPPORT(bp)) {
7192 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7193 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7194 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7195 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007196
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007197 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007198
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007199 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7200
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007201 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007202
7203 if (IS_MF(bp))
7204 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7205 else if (bp->dev->mtu > 4096) {
7206 if (bp->flags & ONE_PORT_FLAG)
7207 low = 160;
7208 else {
7209 val = bp->dev->mtu;
7210 /* (24*1024 + val*4)/256 */
7211 low = 96 + (val/64) +
7212 ((val % 64) ? 1 : 0);
7213 }
7214 } else
7215 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7216 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007217 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7218 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7219 }
7220
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007221 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007222 REG_WR(bp, (BP_PORT(bp) ?
7223 BRB1_REG_MAC_GUARANTIED_1 :
7224 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007225
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007226 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007227 if (CHIP_IS_E3B0(bp)) {
7228 if (IS_MF_AFEX(bp)) {
7229 /* configure headers for AFEX mode */
7230 REG_WR(bp, BP_PORT(bp) ?
7231 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7232 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7233 REG_WR(bp, BP_PORT(bp) ?
7234 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7235 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7236 REG_WR(bp, BP_PORT(bp) ?
7237 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7238 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7239 } else {
7240 /* Ovlan exists only if we are in multi-function +
7241 * switch-dependent mode, in switch-independent there
7242 * is no ovlan headers
7243 */
7244 REG_WR(bp, BP_PORT(bp) ?
7245 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7246 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7247 (bp->path_has_ovlan ? 7 : 6));
7248 }
7249 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007250
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007251 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7252 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7253 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7254 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7255
7256 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7257 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7258 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7259 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7260
7261 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7262 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7263
7264 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7265
7266 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007267 /* configure PBF to work without PAUSE mtu 9000 */
7268 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007269
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007270 /* update threshold */
7271 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7272 /* update init credit */
7273 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007274
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007275 /* probe changes */
7276 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7277 udelay(50);
7278 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7279 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007280
Merav Sicron55c11942012-11-07 00:45:48 +00007281 if (CNIC_SUPPORT(bp))
7282 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7283
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007284 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7285 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007286
7287 if (CHIP_IS_E1(bp)) {
7288 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7289 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7290 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007291 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007292
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007293 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007294
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007295 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007296 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007297 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7298 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007299 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007300 val = IS_MF(bp) ? 0xF7 : 0x7;
7301 /* Enable DCBX attention for all but E1 */
7302 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7303 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007304
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007305 /* SCPAD_PARITY should NOT trigger close the gates */
7306 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7307 REG_WR(bp, reg,
7308 REG_RD(bp, reg) &
7309 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7310
7311 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7312 REG_WR(bp, reg,
7313 REG_RD(bp, reg) &
7314 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7315
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007316 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007317
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007318 if (!CHIP_IS_E1x(bp)) {
7319 /* Bit-map indicating which L2 hdrs may appear after the
7320 * basic Ethernet header
7321 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007322 if (IS_MF_AFEX(bp))
7323 REG_WR(bp, BP_PORT(bp) ?
7324 NIG_REG_P1_HDRS_AFTER_BASIC :
7325 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7326 else
7327 REG_WR(bp, BP_PORT(bp) ?
7328 NIG_REG_P1_HDRS_AFTER_BASIC :
7329 NIG_REG_P0_HDRS_AFTER_BASIC,
7330 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007331
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007332 if (CHIP_IS_E3(bp))
7333 REG_WR(bp, BP_PORT(bp) ?
7334 NIG_REG_LLH1_MF_MODE :
7335 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7336 }
7337 if (!CHIP_IS_E3(bp))
7338 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007339
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007340 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007341 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007342 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007343 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007344
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007345 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007346 val = 0;
7347 switch (bp->mf_mode) {
7348 case MULTI_FUNCTION_SD:
7349 val = 1;
7350 break;
7351 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007352 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007353 val = 2;
7354 break;
7355 }
7356
7357 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7358 NIG_REG_LLH0_CLS_TYPE), val);
7359 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007360 {
7361 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7362 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7363 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7364 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007365 }
7366
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007367 /* If SPIO5 is set to generate interrupts, enable it for this port */
7368 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007369 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007370 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7371 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7372 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007373 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007374 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007375 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007376
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007377 return 0;
7378}
7379
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007380static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7381{
7382 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007383 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007384
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007385 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007386 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007387 else
7388 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007389
Yuval Mintz32d68de2012-04-03 18:41:24 +00007390 wb_write[0] = ONCHIP_ADDR1(addr);
7391 wb_write[1] = ONCHIP_ADDR2(addr);
7392 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007393}
7394
Ariel Eliorb56e9672013-01-01 05:22:32 +00007395void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007396{
7397 u32 data, ctl, cnt = 100;
7398 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7399 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7400 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7401 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007402 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007403 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7404
7405 /* Not supported in BC mode */
7406 if (CHIP_INT_MODE_IS_BC(bp))
7407 return;
7408
7409 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7410 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7411 IGU_REGULAR_CLEANUP_SET |
7412 IGU_REGULAR_BCLEANUP;
7413
7414 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7415 func_encode << IGU_CTRL_REG_FID_SHIFT |
7416 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7417
7418 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7419 data, igu_addr_data);
7420 REG_WR(bp, igu_addr_data, data);
7421 mmiowb();
7422 barrier();
7423 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7424 ctl, igu_addr_ctl);
7425 REG_WR(bp, igu_addr_ctl, ctl);
7426 mmiowb();
7427 barrier();
7428
7429 /* wait for clean up to finish */
7430 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7431 msleep(20);
7432
Eric Dumazet1191cb82012-04-27 21:39:21 +00007433 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7434 DP(NETIF_MSG_HW,
7435 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7436 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7437 }
7438}
7439
7440static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007441{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007442 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007443}
7444
Eric Dumazet1191cb82012-04-27 21:39:21 +00007445static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007446{
7447 u32 i, base = FUNC_ILT_BASE(func);
7448 for (i = base; i < base + ILT_PER_FUNC; i++)
7449 bnx2x_ilt_wr(bp, i, 0);
7450}
7451
Merav Sicron910cc722012-11-11 03:56:08 +00007452static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007453{
7454 int port = BP_PORT(bp);
7455 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7456 /* T1 hash bits value determines the T1 number of entries */
7457 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7458}
7459
7460static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7461{
7462 int rc;
7463 struct bnx2x_func_state_params func_params = {NULL};
7464 struct bnx2x_func_switch_update_params *switch_update_params =
7465 &func_params.params.switch_update;
7466
7467 /* Prepare parameters for function state transitions */
7468 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7469 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7470
7471 func_params.f_obj = &bp->func_obj;
7472 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7473
7474 /* Function parameters */
7475 switch_update_params->suspend = suspend;
7476
7477 rc = bnx2x_func_state_change(bp, &func_params);
7478
7479 return rc;
7480}
7481
Merav Sicron910cc722012-11-11 03:56:08 +00007482static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007483{
7484 int rc, i, port = BP_PORT(bp);
7485 int vlan_en = 0, mac_en[NUM_MACS];
7486
Merav Sicron55c11942012-11-07 00:45:48 +00007487 /* Close input from network */
7488 if (bp->mf_mode == SINGLE_FUNCTION) {
7489 bnx2x_set_rx_filter(&bp->link_params, 0);
7490 } else {
7491 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7492 NIG_REG_LLH0_FUNC_EN);
7493 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7494 NIG_REG_LLH0_FUNC_EN, 0);
7495 for (i = 0; i < NUM_MACS; i++) {
7496 mac_en[i] = REG_RD(bp, port ?
7497 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7498 4 * i) :
7499 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7500 4 * i));
7501 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7502 4 * i) :
7503 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7504 }
7505 }
7506
7507 /* Close BMC to host */
7508 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7509 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7510
7511 /* Suspend Tx switching to the PF. Completion of this ramrod
7512 * further guarantees that all the packets of that PF / child
7513 * VFs in BRB were processed by the Parser, so it is safe to
7514 * change the NIC_MODE register.
7515 */
7516 rc = bnx2x_func_switch_update(bp, 1);
7517 if (rc) {
7518 BNX2X_ERR("Can't suspend tx-switching!\n");
7519 return rc;
7520 }
7521
7522 /* Change NIC_MODE register */
7523 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7524
7525 /* Open input from network */
7526 if (bp->mf_mode == SINGLE_FUNCTION) {
7527 bnx2x_set_rx_filter(&bp->link_params, 1);
7528 } else {
7529 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7530 NIG_REG_LLH0_FUNC_EN, vlan_en);
7531 for (i = 0; i < NUM_MACS; i++) {
7532 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7533 4 * i) :
7534 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7535 mac_en[i]);
7536 }
7537 }
7538
7539 /* Enable BMC to host */
7540 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7541 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7542
7543 /* Resume Tx switching to the PF */
7544 rc = bnx2x_func_switch_update(bp, 0);
7545 if (rc) {
7546 BNX2X_ERR("Can't resume tx-switching!\n");
7547 return rc;
7548 }
7549
7550 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7551 return 0;
7552}
7553
7554int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7555{
7556 int rc;
7557
7558 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7559
7560 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007561 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007562 bnx2x_init_searcher(bp);
7563
7564 /* Reset NIC mode */
7565 rc = bnx2x_reset_nic_mode(bp);
7566 if (rc)
7567 BNX2X_ERR("Can't change NIC mode!\n");
7568 return rc;
7569 }
7570
7571 return 0;
7572}
7573
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007574static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007575{
7576 int port = BP_PORT(bp);
7577 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007578 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007579 struct bnx2x_ilt *ilt = BP_ILT(bp);
7580 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007581 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007582 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007583 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007584
Merav Sicron51c1a582012-03-18 10:33:38 +00007585 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007587 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007588 if (!CHIP_IS_E1x(bp)) {
7589 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007590 if (rc) {
7591 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007592 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007593 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007594 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007595
Eilon Greenstein8badd272009-02-12 08:36:15 +00007596 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007597 if (bp->common.int_block == INT_BLOCK_HC) {
7598 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7599 val = REG_RD(bp, addr);
7600 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7601 REG_WR(bp, addr, val);
7602 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007603
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007604 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7605 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7606
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007607 ilt = BP_ILT(bp);
7608 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007609
Ariel Elior290ca2b2013-01-01 05:22:31 +00007610 if (IS_SRIOV(bp))
7611 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7612 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7613
7614 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7615 * those of the VFs, so start line should be reset
7616 */
7617 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007618 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007619 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007620 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007621 bp->context[i].cxt_mapping;
7622 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007623 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007624
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007625 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007626
Merav Sicron55c11942012-11-07 00:45:48 +00007627 if (!CONFIGURE_NIC_MODE(bp)) {
7628 bnx2x_init_searcher(bp);
7629 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7630 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7631 } else {
7632 /* Set NIC mode */
7633 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007634 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007635 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007636
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007637 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007638 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7639
7640 /* Turn on a single ISR mode in IGU if driver is going to use
7641 * INT#x or MSI
7642 */
7643 if (!(bp->flags & USING_MSIX_FLAG))
7644 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7645 /*
7646 * Timers workaround bug: function init part.
7647 * Need to wait 20msec after initializing ILT,
7648 * needed to make sure there are no requests in
7649 * one of the PXP internal queues with "old" ILT addresses
7650 */
7651 msleep(20);
7652 /*
7653 * Master enable - Due to WB DMAE writes performed before this
7654 * register is re-initialized as part of the regular function
7655 * init
7656 */
7657 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7658 /* Enable the function in IGU */
7659 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7660 }
7661
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007662 bp->dmae_ready = 1;
7663
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007664 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007665
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007666 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007667 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7668
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007669 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7670 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7671 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7672 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7673 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7674 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7675 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7676 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7677 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7678 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7679 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7680 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7681 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007682
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007683 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007684 REG_WR(bp, QM_REG_PF_EN, 1);
7685
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007686 if (!CHIP_IS_E1x(bp)) {
7687 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7688 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7689 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7690 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7691 }
7692 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007693
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007694 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7695 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03007696 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00007697
7698 bnx2x_iov_init_dq(bp);
7699
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007700 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7701 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7702 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7703 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7704 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7705 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7706 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7707 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7708 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7709 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007710 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7711
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007712 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007713
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007714 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007715
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007716 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007717 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7718
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007719 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007720 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007721 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007722 }
7723
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007724 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007725
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007726 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007727 if (bp->common.int_block == INT_BLOCK_HC) {
7728 if (CHIP_IS_E1H(bp)) {
7729 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7730
7731 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7732 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7733 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007734 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007735
7736 } else {
7737 int num_segs, sb_idx, prod_offset;
7738
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007739 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7740
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007741 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007742 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7743 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7744 }
7745
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007746 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007747
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007748 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007749 int dsb_idx = 0;
7750 /**
7751 * Producer memory:
7752 * E2 mode: address 0-135 match to the mapping memory;
7753 * 136 - PF0 default prod; 137 - PF1 default prod;
7754 * 138 - PF2 default prod; 139 - PF3 default prod;
7755 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7756 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7757 * 144-147 reserved.
7758 *
7759 * E1.5 mode - In backward compatible mode;
7760 * for non default SB; each even line in the memory
7761 * holds the U producer and each odd line hold
7762 * the C producer. The first 128 producers are for
7763 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7764 * producers are for the DSB for each PF.
7765 * Each PF has five segments: (the order inside each
7766 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7767 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7768 * 144-147 attn prods;
7769 */
7770 /* non-default-status-blocks */
7771 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7772 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7773 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7774 prod_offset = (bp->igu_base_sb + sb_idx) *
7775 num_segs;
7776
7777 for (i = 0; i < num_segs; i++) {
7778 addr = IGU_REG_PROD_CONS_MEMORY +
7779 (prod_offset + i) * 4;
7780 REG_WR(bp, addr, 0);
7781 }
7782 /* send consumer update with value 0 */
7783 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7784 USTORM_ID, 0, IGU_INT_NOP, 1);
7785 bnx2x_igu_clear_sb(bp,
7786 bp->igu_base_sb + sb_idx);
7787 }
7788
7789 /* default-status-blocks */
7790 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7791 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7792
7793 if (CHIP_MODE_IS_4_PORT(bp))
7794 dsb_idx = BP_FUNC(bp);
7795 else
David S. Miller8decf862011-09-22 03:23:13 -04007796 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007797
7798 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7799 IGU_BC_BASE_DSB_PROD + dsb_idx :
7800 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7801
David S. Miller8decf862011-09-22 03:23:13 -04007802 /*
7803 * igu prods come in chunks of E1HVN_MAX (4) -
7804 * does not matters what is the current chip mode
7805 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007806 for (i = 0; i < (num_segs * E1HVN_MAX);
7807 i += E1HVN_MAX) {
7808 addr = IGU_REG_PROD_CONS_MEMORY +
7809 (prod_offset + i)*4;
7810 REG_WR(bp, addr, 0);
7811 }
7812 /* send consumer update with 0 */
7813 if (CHIP_INT_MODE_IS_BC(bp)) {
7814 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7815 USTORM_ID, 0, IGU_INT_NOP, 1);
7816 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7817 CSTORM_ID, 0, IGU_INT_NOP, 1);
7818 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7819 XSTORM_ID, 0, IGU_INT_NOP, 1);
7820 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7821 TSTORM_ID, 0, IGU_INT_NOP, 1);
7822 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7823 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7824 } else {
7825 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7826 USTORM_ID, 0, IGU_INT_NOP, 1);
7827 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7828 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7829 }
7830 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7831
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007832 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007833 rf-tool supports split-68 const */
7834 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7835 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7836 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7837 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7838 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7839 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7840 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007841 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007842
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007843 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007844 REG_WR(bp, 0x2114, 0xffffffff);
7845 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007846
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007847 if (CHIP_IS_E1x(bp)) {
7848 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7849 main_mem_base = HC_REG_MAIN_MEMORY +
7850 BP_PORT(bp) * (main_mem_size * 4);
7851 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7852 main_mem_width = 8;
7853
7854 val = REG_RD(bp, main_mem_prty_clr);
7855 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007856 DP(NETIF_MSG_HW,
7857 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7858 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007859
7860 /* Clear "false" parity errors in MSI-X table */
7861 for (i = main_mem_base;
7862 i < main_mem_base + main_mem_size * 4;
7863 i += main_mem_width) {
7864 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7865 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7866 i, main_mem_width / 4);
7867 }
7868 /* Clear HC parity attention */
7869 REG_RD(bp, main_mem_prty_clr);
7870 }
7871
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007872#ifdef BNX2X_STOP_ON_ERROR
7873 /* Enable STORMs SP logging */
7874 REG_WR8(bp, BAR_USTRORM_INTMEM +
7875 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7876 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7877 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7878 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7879 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7880 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7881 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7882#endif
7883
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007884 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007885
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007886 return 0;
7887}
7888
Merav Sicron55c11942012-11-07 00:45:48 +00007889void bnx2x_free_mem_cnic(struct bnx2x *bp)
7890{
7891 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7892
7893 if (!CHIP_IS_E1x(bp))
7894 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7895 sizeof(struct host_hc_status_block_e2));
7896 else
7897 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7898 sizeof(struct host_hc_status_block_e1x));
7899
7900 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7901}
7902
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007903void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007904{
Merav Sicrona0529972012-06-19 07:48:25 +00007905 int i;
7906
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007907 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7908 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7909
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03007910 if (IS_VF(bp))
7911 return;
7912
7913 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
7914 sizeof(struct host_sp_status_block));
7915
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007916 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007917 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007918
Merav Sicrona0529972012-06-19 07:48:25 +00007919 for (i = 0; i < L2_ILT_LINES(bp); i++)
7920 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7921 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007922 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7923
7924 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007925
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007926 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007927
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007928 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7929 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00007930
Yuval Mintz05952242013-05-01 04:27:58 +00007931 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7932
Yuval Mintz580d9d02013-01-23 03:21:51 +00007933 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007934}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007935
Merav Sicron55c11942012-11-07 00:45:48 +00007936int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007937{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007938 if (!CHIP_IS_E1x(bp))
7939 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007940 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7941 sizeof(struct host_hc_status_block_e2));
7942 else
Merav Sicron55c11942012-11-07 00:45:48 +00007943 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7944 &bp->cnic_sb_mapping,
7945 sizeof(struct
7946 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007947
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007948 if (CONFIGURE_NIC_MODE(bp) && !bp->t2)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007949 /* allocate searcher T2 table, as it wasn't allocated before */
Merav Sicron55c11942012-11-07 00:45:48 +00007950 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007951
Merav Sicron55c11942012-11-07 00:45:48 +00007952 /* write address to which L5 should insert its values */
7953 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7954 &bp->slowpath->drv_info_to_mcp;
7955
7956 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7957 goto alloc_mem_err;
7958
7959 return 0;
7960
7961alloc_mem_err:
7962 bnx2x_free_mem_cnic(bp);
7963 BNX2X_ERR("Can't allocate memory\n");
7964 return -ENOMEM;
7965}
7966
7967int bnx2x_alloc_mem(struct bnx2x *bp)
7968{
7969 int i, allocated, context_size;
7970
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007971 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2)
Merav Sicron55c11942012-11-07 00:45:48 +00007972 /* allocate searcher T2 table */
7973 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007974
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007975 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007976 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007977
7978 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7979 sizeof(struct bnx2x_slowpath));
7980
Merav Sicrona0529972012-06-19 07:48:25 +00007981 /* Allocate memory for CDU context:
7982 * This memory is allocated separately and not in the generic ILT
7983 * functions because CDU differs in few aspects:
7984 * 1. There are multiple entities allocating memory for context -
7985 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7986 * its own ILT lines.
7987 * 2. Since CDU page-size is not a single 4KB page (which is the case
7988 * for the other ILT clients), to be efficient we want to support
7989 * allocation of sub-page-size in the last entry.
7990 * 3. Context pointers are used by the driver to pass to FW / update
7991 * the context (for the other ILT clients the pointers are used just to
7992 * free the memory during unload).
7993 */
7994 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007995
Merav Sicrona0529972012-06-19 07:48:25 +00007996 for (i = 0, allocated = 0; allocated < context_size; i++) {
7997 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7998 (context_size - allocated));
7999 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
8000 &bp->context[i].cxt_mapping,
8001 bp->context[i].size);
8002 allocated += bp->context[i].size;
8003 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008004 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008005
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008006 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8007 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008008
Ariel Elior67c431a2013-01-01 05:22:36 +00008009 if (bnx2x_iov_alloc_mem(bp))
8010 goto alloc_mem_err;
8011
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008012 /* Slow path ring */
8013 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
8014
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008015 /* EQ */
8016 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
8017 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00008018
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008019 return 0;
8020
8021alloc_mem_err:
8022 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008023 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008024 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008025}
8026
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008027/*
8028 * Init service functions
8029 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008030
8031int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8032 struct bnx2x_vlan_mac_obj *obj, bool set,
8033 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008034{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008035 int rc;
8036 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008037
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008038 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008039
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008040 /* Fill general parameters */
8041 ramrod_param.vlan_mac_obj = obj;
8042 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008043
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008044 /* Fill a user request section if needed */
8045 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8046 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008047
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008048 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008049
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008050 /* Set the command: ADD or DEL */
8051 if (set)
8052 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8053 else
8054 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008055 }
8056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008057 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008058
8059 if (rc == -EEXIST) {
8060 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8061 /* do not treat adding same MAC as error */
8062 rc = 0;
8063 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008064 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008065
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008066 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008067}
8068
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008069int bnx2x_del_all_macs(struct bnx2x *bp,
8070 struct bnx2x_vlan_mac_obj *mac_obj,
8071 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008072{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008073 int rc;
8074 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8075
8076 /* Wait for completion of requested */
8077 if (wait_for_comp)
8078 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8079
8080 /* Set the mac type of addresses we want to clear */
8081 __set_bit(mac_type, &vlan_mac_flags);
8082
8083 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8084 if (rc < 0)
8085 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8086
8087 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008088}
8089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008090int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008091{
Barak Witkowskia3348722012-04-23 03:04:46 +00008092 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8093 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008094 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8095 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008096 return 0;
8097 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008098
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008099 if (IS_PF(bp)) {
8100 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008101
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008102 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8103 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8104 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8105 &bp->sp_objs->mac_obj, set,
8106 BNX2X_ETH_MAC, &ramrod_flags);
8107 } else { /* vf */
8108 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8109 bp->fp->index, true);
8110 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008111}
8112
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008113int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008114{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008115 if (IS_PF(bp))
8116 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8117 else /* VF */
8118 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008119}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008120
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008121/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008122 * bnx2x_set_int_mode - configure interrupt mode
8123 *
8124 * @bp: driver handle
8125 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008126 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008127 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008128int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008129{
Ariel Elior1ab44342013-01-01 05:22:23 +00008130 int rc = 0;
8131
Ariel Elior60cad4e2013-09-04 14:09:22 +03008132 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8133 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008134 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008135 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008136
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008137 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008138 case BNX2X_INT_MODE_MSIX:
8139 /* attempt to enable msix */
8140 rc = bnx2x_enable_msix(bp);
8141
8142 /* msix attained */
8143 if (!rc)
8144 return 0;
8145
8146 /* vfs use only msix */
8147 if (rc && IS_VF(bp))
8148 return rc;
8149
8150 /* failed to enable multiple MSI-X */
8151 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8152 bp->num_queues,
8153 1 + bp->num_cnic_queues);
8154
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008155 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008156 case BNX2X_INT_MODE_MSI:
8157 bnx2x_enable_msi(bp);
8158
8159 /* falling through... */
8160 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008161 bp->num_ethernet_queues = 1;
8162 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008163 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008164 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008165 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008166 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8167 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008168 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008169 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008170}
8171
Ariel Elior1ab44342013-01-01 05:22:23 +00008172/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008173static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8174{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008175 if (IS_SRIOV(bp))
8176 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008177 return L2_ILT_LINES(bp);
8178}
8179
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008180void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008181{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008182 struct ilt_client_info *ilt_client;
8183 struct bnx2x_ilt *ilt = BP_ILT(bp);
8184 u16 line = 0;
8185
8186 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8187 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8188
8189 /* CDU */
8190 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8191 ilt_client->client_num = ILT_CLIENT_CDU;
8192 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8193 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8194 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008195 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008196
8197 if (CNIC_SUPPORT(bp))
8198 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008199 ilt_client->end = line - 1;
8200
Merav Sicron51c1a582012-03-18 10:33:38 +00008201 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008202 ilt_client->start,
8203 ilt_client->end,
8204 ilt_client->page_size,
8205 ilt_client->flags,
8206 ilog2(ilt_client->page_size >> 12));
8207
8208 /* QM */
8209 if (QM_INIT(bp->qm_cid_count)) {
8210 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8211 ilt_client->client_num = ILT_CLIENT_QM;
8212 ilt_client->page_size = QM_ILT_PAGE_SZ;
8213 ilt_client->flags = 0;
8214 ilt_client->start = line;
8215
8216 /* 4 bytes for each cid */
8217 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8218 QM_ILT_PAGE_SZ);
8219
8220 ilt_client->end = line - 1;
8221
Merav Sicron51c1a582012-03-18 10:33:38 +00008222 DP(NETIF_MSG_IFUP,
8223 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008224 ilt_client->start,
8225 ilt_client->end,
8226 ilt_client->page_size,
8227 ilt_client->flags,
8228 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008229 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008230
Merav Sicron55c11942012-11-07 00:45:48 +00008231 if (CNIC_SUPPORT(bp)) {
8232 /* SRC */
8233 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8234 ilt_client->client_num = ILT_CLIENT_SRC;
8235 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8236 ilt_client->flags = 0;
8237 ilt_client->start = line;
8238 line += SRC_ILT_LINES;
8239 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008240
Merav Sicron55c11942012-11-07 00:45:48 +00008241 DP(NETIF_MSG_IFUP,
8242 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8243 ilt_client->start,
8244 ilt_client->end,
8245 ilt_client->page_size,
8246 ilt_client->flags,
8247 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008248
Merav Sicron55c11942012-11-07 00:45:48 +00008249 /* TM */
8250 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8251 ilt_client->client_num = ILT_CLIENT_TM;
8252 ilt_client->page_size = TM_ILT_PAGE_SZ;
8253 ilt_client->flags = 0;
8254 ilt_client->start = line;
8255 line += TM_ILT_LINES;
8256 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008257
Merav Sicron55c11942012-11-07 00:45:48 +00008258 DP(NETIF_MSG_IFUP,
8259 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8260 ilt_client->start,
8261 ilt_client->end,
8262 ilt_client->page_size,
8263 ilt_client->flags,
8264 ilog2(ilt_client->page_size >> 12));
8265 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008266
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008267 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008268}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008269
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008270/**
8271 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8272 *
8273 * @bp: driver handle
8274 * @fp: pointer to fastpath
8275 * @init_params: pointer to parameters structure
8276 *
8277 * parameters configured:
8278 * - HC configuration
8279 * - Queue's CDU context
8280 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008281static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008282 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008283{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008284 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008285 int cxt_index, cxt_offset;
8286
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008287 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8288 if (!IS_FCOE_FP(fp)) {
8289 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8290 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8291
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008292 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008293 * to INIT state.
8294 */
8295 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8296 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8297
8298 /* HC rate */
8299 init_params->rx.hc_rate = bp->rx_ticks ?
8300 (1000000 / bp->rx_ticks) : 0;
8301 init_params->tx.hc_rate = bp->tx_ticks ?
8302 (1000000 / bp->tx_ticks) : 0;
8303
8304 /* FW SB ID */
8305 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8306 fp->fw_sb_id;
8307
8308 /*
8309 * CQ index among the SB indices: FCoE clients uses the default
8310 * SB, therefore it's different.
8311 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008312 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8313 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008314 }
8315
Ariel Elior6383c0b2011-07-14 08:31:57 +00008316 /* set maximum number of COSs supported by this queue */
8317 init_params->max_cos = fp->max_cos;
8318
Merav Sicron51c1a582012-03-18 10:33:38 +00008319 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008320 fp->index, init_params->max_cos);
8321
8322 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008323 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008324 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8325 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008326 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008327 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008328 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8329 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008330}
8331
Merav Sicron910cc722012-11-11 03:56:08 +00008332static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008333 struct bnx2x_queue_state_params *q_params,
8334 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8335 int tx_index, bool leading)
8336{
8337 memset(tx_only_params, 0, sizeof(*tx_only_params));
8338
8339 /* Set the command */
8340 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8341
8342 /* Set tx-only QUEUE flags: don't zero statistics */
8343 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8344
8345 /* choose the index of the cid to send the slow path on */
8346 tx_only_params->cid_index = tx_index;
8347
8348 /* Set general TX_ONLY_SETUP parameters */
8349 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8350
8351 /* Set Tx TX_ONLY_SETUP parameters */
8352 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8353
Merav Sicron51c1a582012-03-18 10:33:38 +00008354 DP(NETIF_MSG_IFUP,
8355 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008356 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8357 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8358 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8359
8360 /* send the ramrod */
8361 return bnx2x_queue_state_change(bp, q_params);
8362}
8363
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008364/**
8365 * bnx2x_setup_queue - setup queue
8366 *
8367 * @bp: driver handle
8368 * @fp: pointer to fastpath
8369 * @leading: is leading
8370 *
8371 * This function performs 2 steps in a Queue state machine
8372 * actually: 1) RESET->INIT 2) INIT->SETUP
8373 */
8374
8375int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8376 bool leading)
8377{
Yuval Mintz3b603062012-03-18 10:33:39 +00008378 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008379 struct bnx2x_queue_setup_params *setup_params =
8380 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008381 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8382 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008383 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008384 u8 tx_index;
8385
Merav Sicron51c1a582012-03-18 10:33:38 +00008386 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008387
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008388 /* reset IGU state skip FCoE L2 queue */
8389 if (!IS_FCOE_FP(fp))
8390 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008391 IGU_INT_ENABLE, 0);
8392
Barak Witkowski15192a82012-06-19 07:48:28 +00008393 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008394 /* We want to wait for completion in this context */
8395 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008396
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008397 /* Prepare the INIT parameters */
8398 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008399
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008400 /* Set the command */
8401 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008402
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008403 /* Change the state to INIT */
8404 rc = bnx2x_queue_state_change(bp, &q_params);
8405 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008406 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008407 return rc;
8408 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008409
Merav Sicron51c1a582012-03-18 10:33:38 +00008410 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008411
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008412 /* Now move the Queue to the SETUP state... */
8413 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008414
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008415 /* Set QUEUE flags */
8416 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008417
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008418 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008419 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8420 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008421
Ariel Elior6383c0b2011-07-14 08:31:57 +00008422 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008423 &setup_params->rxq_params);
8424
Ariel Elior6383c0b2011-07-14 08:31:57 +00008425 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8426 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008427
8428 /* Set the command */
8429 q_params.cmd = BNX2X_Q_CMD_SETUP;
8430
Merav Sicron55c11942012-11-07 00:45:48 +00008431 if (IS_FCOE_FP(fp))
8432 bp->fcoe_init = true;
8433
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008434 /* Change the state to SETUP */
8435 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008436 if (rc) {
8437 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8438 return rc;
8439 }
8440
8441 /* loop through the relevant tx-only indices */
8442 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8443 tx_index < fp->max_cos;
8444 tx_index++) {
8445
8446 /* prepare and send tx-only ramrod*/
8447 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8448 tx_only_params, tx_index, leading);
8449 if (rc) {
8450 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8451 fp->index, tx_index);
8452 return rc;
8453 }
8454 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008455
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008456 return rc;
8457}
8458
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008459static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008460{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008461 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008462 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008463 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008464 int rc, tx_index;
8465
Merav Sicron51c1a582012-03-18 10:33:38 +00008466 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008467
Barak Witkowski15192a82012-06-19 07:48:28 +00008468 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008469 /* We want to wait for completion in this context */
8470 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008471
Ariel Elior6383c0b2011-07-14 08:31:57 +00008472 /* close tx-only connections */
8473 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8474 tx_index < fp->max_cos;
8475 tx_index++){
8476
8477 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008478 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008479
Merav Sicron51c1a582012-03-18 10:33:38 +00008480 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008481 txdata->txq_index);
8482
8483 /* send halt terminate on tx-only connection */
8484 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8485 memset(&q_params.params.terminate, 0,
8486 sizeof(q_params.params.terminate));
8487 q_params.params.terminate.cid_index = tx_index;
8488
8489 rc = bnx2x_queue_state_change(bp, &q_params);
8490 if (rc)
8491 return rc;
8492
8493 /* send halt terminate on tx-only connection */
8494 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8495 memset(&q_params.params.cfc_del, 0,
8496 sizeof(q_params.params.cfc_del));
8497 q_params.params.cfc_del.cid_index = tx_index;
8498 rc = bnx2x_queue_state_change(bp, &q_params);
8499 if (rc)
8500 return rc;
8501 }
8502 /* Stop the primary connection: */
8503 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008504 q_params.cmd = BNX2X_Q_CMD_HALT;
8505 rc = bnx2x_queue_state_change(bp, &q_params);
8506 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008507 return rc;
8508
Ariel Elior6383c0b2011-07-14 08:31:57 +00008509 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008510 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008511 memset(&q_params.params.terminate, 0,
8512 sizeof(q_params.params.terminate));
8513 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008514 rc = bnx2x_queue_state_change(bp, &q_params);
8515 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008516 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008517 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008518 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008519 memset(&q_params.params.cfc_del, 0,
8520 sizeof(q_params.params.cfc_del));
8521 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008522 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008523}
8524
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008525static void bnx2x_reset_func(struct bnx2x *bp)
8526{
8527 int port = BP_PORT(bp);
8528 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008529 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008530
8531 /* Disable the function in the FW */
8532 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8533 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8534 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8535 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8536
8537 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008538 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008539 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008540 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008541 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8542 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008543 }
8544
Merav Sicron55c11942012-11-07 00:45:48 +00008545 if (CNIC_LOADED(bp))
8546 /* CNIC SB */
8547 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8548 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8549 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8550
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008551 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008552 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008553 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8554 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008555
8556 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8557 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8558 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008559
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008560 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008561 if (bp->common.int_block == INT_BLOCK_HC) {
8562 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8563 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8564 } else {
8565 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8566 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8567 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008568
Merav Sicron55c11942012-11-07 00:45:48 +00008569 if (CNIC_LOADED(bp)) {
8570 /* Disable Timer scan */
8571 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8572 /*
8573 * Wait for at least 10ms and up to 2 second for the timers
8574 * scan to complete
8575 */
8576 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008577 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008578 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8579 break;
8580 }
Michael Chan37b091b2009-10-10 13:46:55 +00008581 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008582 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008583 bnx2x_clear_func_ilt(bp, func);
8584
8585 /* Timers workaround bug for E2: if this is vnic-3,
8586 * we need to set the entire ilt range for this timers.
8587 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008588 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008589 struct ilt_client_info ilt_cli;
8590 /* use dummy TM client */
8591 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8592 ilt_cli.start = 0;
8593 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8594 ilt_cli.client_num = ILT_CLIENT_TM;
8595
8596 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8597 }
8598
8599 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008600 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008601 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008602
8603 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008604}
8605
8606static void bnx2x_reset_port(struct bnx2x *bp)
8607{
8608 int port = BP_PORT(bp);
8609 u32 val;
8610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008611 /* Reset physical Link */
8612 bnx2x__link_reset(bp);
8613
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008614 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8615
8616 /* Do not rcv packets to BRB */
8617 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8618 /* Do not direct rcv packets that are not for MCP to the BRB */
8619 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8620 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8621
8622 /* Configure AEU */
8623 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8624
8625 msleep(100);
8626 /* Check for BRB port occupancy */
8627 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8628 if (val)
8629 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008630 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008631
8632 /* TODO: Close Doorbell port? */
8633}
8634
Eric Dumazet1191cb82012-04-27 21:39:21 +00008635static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008636{
Yuval Mintz3b603062012-03-18 10:33:39 +00008637 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008638
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008639 /* Prepare parameters for function state transitions */
8640 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008641
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008642 func_params.f_obj = &bp->func_obj;
8643 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008644
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008645 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008646
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008647 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008648}
8649
Eric Dumazet1191cb82012-04-27 21:39:21 +00008650static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008651{
Yuval Mintz3b603062012-03-18 10:33:39 +00008652 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008653 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008654
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008655 /* Prepare parameters for function state transitions */
8656 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8657 func_params.f_obj = &bp->func_obj;
8658 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008659
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008660 /*
8661 * Try to stop the function the 'good way'. If fails (in case
8662 * of a parity error during bnx2x_chip_cleanup()) and we are
8663 * not in a debug mode, perform a state transaction in order to
8664 * enable further HW_RESET transaction.
8665 */
8666 rc = bnx2x_func_state_change(bp, &func_params);
8667 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008668#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008669 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008670#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008671 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008672 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8673 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008674#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008675 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008676
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008677 return 0;
8678}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008679
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008680/**
8681 * bnx2x_send_unload_req - request unload mode from the MCP.
8682 *
8683 * @bp: driver handle
8684 * @unload_mode: requested function's unload mode
8685 *
8686 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8687 */
8688u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8689{
8690 u32 reset_code = 0;
8691 int port = BP_PORT(bp);
8692
8693 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008694 if (unload_mode == UNLOAD_NORMAL)
8695 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008696
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008697 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008698 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008699
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008700 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008701 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008702 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07008703 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008704 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008705 u16 pmc;
8706
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008707 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008708 * preserve entry 0 which is used by the PMF
8709 */
David S. Miller8decf862011-09-22 03:23:13 -04008710 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008711
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008712 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008713 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008714
8715 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8716 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008717 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008718
David S. Miller88c51002011-10-07 13:38:43 -04008719 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07008720 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008721 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07008722 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008723
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008724 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008725
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008726 } else
8727 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8728
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008729 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008730 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008731 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008732 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008733 int path = BP_PATH(bp);
8734
Merav Sicron51c1a582012-03-18 10:33:38 +00008735 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008736 path, load_count[path][0], load_count[path][1],
8737 load_count[path][2]);
8738 load_count[path][0]--;
8739 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008740 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008741 path, load_count[path][0], load_count[path][1],
8742 load_count[path][2]);
8743 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008744 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008745 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008746 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8747 else
8748 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8749 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008750
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008751 return reset_code;
8752}
8753
8754/**
8755 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8756 *
8757 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008758 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008759 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008760void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008761{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008762 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8763
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008764 /* Report UNLOAD_DONE to MCP */
8765 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008766 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008767}
8768
Eric Dumazet1191cb82012-04-27 21:39:21 +00008769static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008770{
8771 int tout = 50;
8772 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8773
8774 if (!bp->port.pmf)
8775 return 0;
8776
8777 /*
8778 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008779 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008780 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008781 * 2. Sync SP queue - this guarantees us that attention handling started
8782 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008783 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008784 * 1+2 guarantee that if DCBx attention was scheduled it already changed
8785 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
8786 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008787 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8788 * transaction.
8789 */
8790
8791 /* make sure default SB ISR is done */
8792 if (msix)
8793 synchronize_irq(bp->msix_table[0].vector);
8794 else
8795 synchronize_irq(bp->pdev->irq);
8796
8797 flush_workqueue(bnx2x_wq);
8798
8799 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8800 BNX2X_F_STATE_STARTED && tout--)
8801 msleep(20);
8802
8803 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8804 BNX2X_F_STATE_STARTED) {
8805#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008806 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008807 return -EBUSY;
8808#else
8809 /*
8810 * Failed to complete the transaction in a "good way"
8811 * Force both transactions with CLR bit
8812 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008813 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008814
Merav Sicron51c1a582012-03-18 10:33:38 +00008815 DP(NETIF_MSG_IFDOWN,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00008816 "Hmmm... Unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008817
8818 func_params.f_obj = &bp->func_obj;
8819 __set_bit(RAMROD_DRV_CLR_ONLY,
8820 &func_params.ramrod_flags);
8821
8822 /* STARTED-->TX_ST0PPED */
8823 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8824 bnx2x_func_state_change(bp, &func_params);
8825
8826 /* TX_ST0PPED-->STARTED */
8827 func_params.cmd = BNX2X_F_CMD_TX_START;
8828 return bnx2x_func_state_change(bp, &func_params);
8829#endif
8830 }
8831
8832 return 0;
8833}
8834
Yuval Mintz5d07d862012-09-13 02:56:21 +00008835void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008836{
8837 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008838 int i, rc = 0;
8839 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008840 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008841 u32 reset_code;
8842
8843 /* Wait until tx fastpath tasks complete */
8844 for_each_tx_queue(bp, i) {
8845 struct bnx2x_fastpath *fp = &bp->fp[i];
8846
Ariel Elior6383c0b2011-07-14 08:31:57 +00008847 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008848 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008849#ifdef BNX2X_STOP_ON_ERROR
8850 if (rc)
8851 return;
8852#endif
8853 }
8854
8855 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00008856 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008857
8858 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008859 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8860 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008861 if (rc < 0)
8862 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8863
8864 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008865 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008866 true);
8867 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008868 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8869 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008870
8871 /* Disable LLH */
8872 if (!CHIP_IS_E1(bp))
8873 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8874
8875 /* Set "drop all" (stop Rx).
8876 * We need to take a netif_addr_lock() here in order to prevent
8877 * a race between the completion code and this code.
8878 */
8879 netif_addr_lock_bh(bp->dev);
8880 /* Schedule the rx_mode command */
8881 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8882 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8883 else
8884 bnx2x_set_storm_rx_mode(bp);
8885
8886 /* Cleanup multicast configuration */
8887 rparam.mcast_obj = &bp->mcast_obj;
8888 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8889 if (rc < 0)
8890 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8891
8892 netif_addr_unlock_bh(bp->dev);
8893
Ariel Eliorf1929b02013-01-01 05:22:41 +00008894 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008895
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008896 /*
8897 * Send the UNLOAD_REQUEST to the MCP. This will return if
8898 * this function should perform FUNC, PORT or COMMON HW
8899 * reset.
8900 */
8901 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8902
8903 /*
8904 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008905 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008906 */
8907 rc = bnx2x_func_wait_started(bp);
8908 if (rc) {
8909 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8910#ifdef BNX2X_STOP_ON_ERROR
8911 return;
8912#endif
8913 }
8914
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008915 /* Close multi and leading connections
8916 * Completions for ramrods are collected in a synchronous way
8917 */
Merav Sicron55c11942012-11-07 00:45:48 +00008918 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008919 if (bnx2x_stop_queue(bp, i))
8920#ifdef BNX2X_STOP_ON_ERROR
8921 return;
8922#else
8923 goto unload_error;
8924#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008925
8926 if (CNIC_LOADED(bp)) {
8927 for_each_cnic_queue(bp, i)
8928 if (bnx2x_stop_queue(bp, i))
8929#ifdef BNX2X_STOP_ON_ERROR
8930 return;
8931#else
8932 goto unload_error;
8933#endif
8934 }
8935
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008936 /* If SP settings didn't get completed so far - something
8937 * very wrong has happen.
8938 */
8939 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8940 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8941
8942#ifndef BNX2X_STOP_ON_ERROR
8943unload_error:
8944#endif
8945 rc = bnx2x_func_stop(bp);
8946 if (rc) {
8947 BNX2X_ERR("Function stop failed!\n");
8948#ifdef BNX2X_STOP_ON_ERROR
8949 return;
8950#endif
8951 }
8952
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008953 /* Disable HW interrupts, NAPI */
8954 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008955 /* Delete all NAPI objects */
8956 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008957 if (CNIC_LOADED(bp))
8958 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008959
8960 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008961 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008962
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008963 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008964 rc = bnx2x_reset_hw(bp, reset_code);
8965 if (rc)
8966 BNX2X_ERR("HW_RESET failed\n");
8967
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008968 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008969 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008970}
8971
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008972void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008973{
8974 u32 val;
8975
Merav Sicron51c1a582012-03-18 10:33:38 +00008976 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008977
8978 if (CHIP_IS_E1(bp)) {
8979 int port = BP_PORT(bp);
8980 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8981 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8982
8983 val = REG_RD(bp, addr);
8984 val &= ~(0x300);
8985 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008986 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008987 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8988 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8989 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8990 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8991 }
8992}
8993
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008994/* Close gates #2, #3 and #4: */
8995static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8996{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008997 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008998
8999 /* Gates #2 and #4a are closed/opened for "not E1" only */
9000 if (!CHIP_IS_E1(bp)) {
9001 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009002 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009003 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009004 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009005 }
9006
9007 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009008 if (CHIP_IS_E1x(bp)) {
9009 /* Prevent interrupts from HC on both ports */
9010 val = REG_RD(bp, HC_REG_CONFIG_1);
9011 REG_WR(bp, HC_REG_CONFIG_1,
9012 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9013 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9014
9015 val = REG_RD(bp, HC_REG_CONFIG_0);
9016 REG_WR(bp, HC_REG_CONFIG_0,
9017 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9018 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9019 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009020 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009021 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9022
9023 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9024 (!close) ?
9025 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9026 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9027 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009028
Merav Sicron51c1a582012-03-18 10:33:38 +00009029 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009030 close ? "closing" : "opening");
9031 mmiowb();
9032}
9033
9034#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9035
9036static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9037{
9038 /* Do some magic... */
9039 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9040 *magic_val = val & SHARED_MF_CLP_MAGIC;
9041 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9042}
9043
Dmitry Kravkove8920672011-05-04 23:52:40 +00009044/**
9045 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009046 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009047 * @bp: driver handle
9048 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009049 */
9050static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9051{
9052 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009053 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9054 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9055 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9056}
9057
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009058/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009059 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009060 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009061 * @bp: driver handle
9062 * @magic_val: old value of 'magic' bit.
9063 *
9064 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009065 */
9066static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9067{
9068 u32 shmem;
9069 u32 validity_offset;
9070
Merav Sicron51c1a582012-03-18 10:33:38 +00009071 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009072
9073 /* Set `magic' bit in order to save MF config */
9074 if (!CHIP_IS_E1(bp))
9075 bnx2x_clp_reset_prep(bp, magic_val);
9076
9077 /* Get shmem offset */
9078 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009079 validity_offset =
9080 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009081
9082 /* Clear validity map flags */
9083 if (shmem > 0)
9084 REG_WR(bp, shmem + validity_offset, 0);
9085}
9086
9087#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9088#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9089
Dmitry Kravkove8920672011-05-04 23:52:40 +00009090/**
9091 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009092 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009093 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009094 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009095static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009096{
9097 /* special handling for emulation and FPGA,
9098 wait 10 times longer */
9099 if (CHIP_REV_IS_SLOW(bp))
9100 msleep(MCP_ONE_TIMEOUT*10);
9101 else
9102 msleep(MCP_ONE_TIMEOUT);
9103}
9104
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009105/*
9106 * initializes bp->common.shmem_base and waits for validity signature to appear
9107 */
9108static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009109{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009110 int cnt = 0;
9111 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009112
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009113 do {
9114 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9115 if (bp->common.shmem_base) {
9116 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9117 if (val & SHR_MEM_VALIDITY_MB)
9118 return 0;
9119 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009120
9121 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009122
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009123 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009124
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009125 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009126
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009127 return -ENODEV;
9128}
9129
9130static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9131{
9132 int rc = bnx2x_init_shmem(bp);
9133
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009134 /* Restore the `magic' bit value */
9135 if (!CHIP_IS_E1(bp))
9136 bnx2x_clp_reset_done(bp, magic_val);
9137
9138 return rc;
9139}
9140
9141static void bnx2x_pxp_prep(struct bnx2x *bp)
9142{
9143 if (!CHIP_IS_E1(bp)) {
9144 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9145 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009146 mmiowb();
9147 }
9148}
9149
9150/*
9151 * Reset the whole chip except for:
9152 * - PCIE core
9153 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9154 * one reset bit)
9155 * - IGU
9156 * - MISC (including AEU)
9157 * - GRC
9158 * - RBCN, RBCP
9159 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009160static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009161{
9162 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009163 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009164
9165 /*
9166 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9167 * (per chip) blocks.
9168 */
9169 global_bits2 =
9170 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9171 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009172
Barak Witkowskic55e7712012-12-02 04:05:46 +00009173 /* Don't reset the following blocks.
9174 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9175 * reset, as in 4 port device they might still be owned
9176 * by the MCP (there is only one leader per path).
9177 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009178 not_reset_mask1 =
9179 MISC_REGISTERS_RESET_REG_1_RST_HC |
9180 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9181 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9182
9183 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009184 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009185 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9186 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9187 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9188 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9189 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9190 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009191 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9192 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009193 MISC_REGISTERS_RESET_REG_2_PGLC |
9194 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9195 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9196 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9197 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9198 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9199 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009200
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009201 /*
9202 * Keep the following blocks in reset:
9203 * - all xxMACs are handled by the bnx2x_link code.
9204 */
9205 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009206 MISC_REGISTERS_RESET_REG_2_XMAC |
9207 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9208
9209 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009210 reset_mask1 = 0xffffffff;
9211
9212 if (CHIP_IS_E1(bp))
9213 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009214 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009215 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009216 else if (CHIP_IS_E2(bp))
9217 reset_mask2 = 0xfffff;
9218 else /* CHIP_IS_E3 */
9219 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009220
9221 /* Don't reset global blocks unless we need to */
9222 if (!global)
9223 reset_mask2 &= ~global_bits2;
9224
9225 /*
9226 * In case of attention in the QM, we need to reset PXP
9227 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9228 * because otherwise QM reset would release 'close the gates' shortly
9229 * before resetting the PXP, then the PSWRQ would send a write
9230 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9231 * read the payload data from PSWWR, but PSWWR would not
9232 * respond. The write queue in PGLUE would stuck, dmae commands
9233 * would not return. Therefore it's important to reset the second
9234 * reset register (containing the
9235 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9236 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9237 * bit).
9238 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009239 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9240 reset_mask2 & (~not_reset_mask2));
9241
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009242 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9243 reset_mask1 & (~not_reset_mask1));
9244
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009245 barrier();
9246 mmiowb();
9247
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009248 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9249 reset_mask2 & (~stay_reset2));
9250
9251 barrier();
9252 mmiowb();
9253
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009254 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009255 mmiowb();
9256}
9257
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009258/**
9259 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9260 * It should get cleared in no more than 1s.
9261 *
9262 * @bp: driver handle
9263 *
9264 * It should get cleared in no more than 1s. Returns 0 if
9265 * pending writes bit gets cleared.
9266 */
9267static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9268{
9269 u32 cnt = 1000;
9270 u32 pend_bits = 0;
9271
9272 do {
9273 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9274
9275 if (pend_bits == 0)
9276 break;
9277
Yuval Mintz0926d492013-01-23 03:21:45 +00009278 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009279 } while (cnt-- > 0);
9280
9281 if (cnt <= 0) {
9282 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9283 pend_bits);
9284 return -EBUSY;
9285 }
9286
9287 return 0;
9288}
9289
9290static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009291{
9292 int cnt = 1000;
9293 u32 val = 0;
9294 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009295 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009296
9297 /* Empty the Tetris buffer, wait for 1s */
9298 do {
9299 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9300 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9301 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9302 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9303 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009304 if (CHIP_IS_E3(bp))
9305 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9306
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009307 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9308 ((port_is_idle_0 & 0x1) == 0x1) &&
9309 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009310 (pgl_exp_rom2 == 0xffffffff) &&
9311 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009312 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009313 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009314 } while (cnt-- > 0);
9315
9316 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009317 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9318 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009319 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9320 pgl_exp_rom2);
9321 return -EAGAIN;
9322 }
9323
9324 barrier();
9325
9326 /* Close gates #2, #3 and #4 */
9327 bnx2x_set_234_gates(bp, true);
9328
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009329 /* Poll for IGU VQs for 57712 and newer chips */
9330 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9331 return -EAGAIN;
9332
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009333 /* TBD: Indicate that "process kill" is in progress to MCP */
9334
9335 /* Clear "unprepared" bit */
9336 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9337 barrier();
9338
9339 /* Make sure all is written to the chip before the reset */
9340 mmiowb();
9341
9342 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9343 * PSWHST, GRC and PSWRD Tetris buffer.
9344 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009345 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009346
9347 /* Prepare to chip reset: */
9348 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009349 if (global)
9350 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009351
9352 /* PXP */
9353 bnx2x_pxp_prep(bp);
9354 barrier();
9355
9356 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009357 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009358 barrier();
9359
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +02009360 /* clear errors in PGB */
9361 if (!CHIP_IS_E1x(bp))
9362 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9363
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009364 /* Recover after reset: */
9365 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009366 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009367 return -EAGAIN;
9368
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009369 /* TBD: Add resetting the NO_MCP mode DB here */
9370
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009371 /* Open the gates #2, #3 and #4 */
9372 bnx2x_set_234_gates(bp, false);
9373
9374 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9375 * reset state, re-enable attentions. */
9376
9377 return 0;
9378}
9379
Merav Sicron910cc722012-11-11 03:56:08 +00009380static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009381{
9382 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009383 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009384 u32 load_code;
9385
9386 /* if not going to reset MCP - load "fake" driver to reset HW while
9387 * driver is owner of the HW
9388 */
9389 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009390 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9391 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009392 if (!load_code) {
9393 BNX2X_ERR("MCP response failure, aborting\n");
9394 rc = -EAGAIN;
9395 goto exit_leader_reset;
9396 }
9397 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9398 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9399 BNX2X_ERR("MCP unexpected resp, aborting\n");
9400 rc = -EAGAIN;
9401 goto exit_leader_reset2;
9402 }
9403 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9404 if (!load_code) {
9405 BNX2X_ERR("MCP response failure, aborting\n");
9406 rc = -EAGAIN;
9407 goto exit_leader_reset2;
9408 }
9409 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009410
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009411 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009412 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009413 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9414 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009415 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009416 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009417 }
9418
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009419 /*
9420 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9421 * state.
9422 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009423 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009424 if (global)
9425 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009426
Ariel Elior95c6c6162012-01-26 06:01:52 +00009427exit_leader_reset2:
9428 /* unload "fake driver" if it was loaded */
9429 if (!global && !BP_NOMCP(bp)) {
9430 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9431 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9432 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009433exit_leader_reset:
9434 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009435 bnx2x_release_leader_lock(bp);
9436 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009437 return rc;
9438}
9439
Eric Dumazet1191cb82012-04-27 21:39:21 +00009440static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009441{
9442 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9443
9444 /* Disconnect this device */
9445 netif_device_detach(bp->dev);
9446
9447 /*
9448 * Block ifup for all function on this engine until "process kill"
9449 * or power cycle.
9450 */
9451 bnx2x_set_reset_in_progress(bp);
9452
9453 /* Shut down the power */
9454 bnx2x_set_power_state(bp, PCI_D3hot);
9455
9456 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9457
9458 smp_mb();
9459}
9460
9461/*
9462 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009463 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009464 * will never be called when netif_running(bp->dev) is false.
9465 */
9466static void bnx2x_parity_recover(struct bnx2x *bp)
9467{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009468 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009469 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009470 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009471
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009472 DP(NETIF_MSG_HW, "Handling parity\n");
9473 while (1) {
9474 switch (bp->recovery_state) {
9475 case BNX2X_RECOVERY_INIT:
9476 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009477 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9478 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009479
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009480 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009481 if (bnx2x_trylock_leader_lock(bp)) {
9482 bnx2x_set_reset_in_progress(bp);
9483 /*
9484 * Check if there is a global attention and if
9485 * there was a global attention, set the global
9486 * reset bit.
9487 */
9488
9489 if (global)
9490 bnx2x_set_reset_global(bp);
9491
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009492 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009493 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009494
9495 /* Stop the driver */
9496 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009497 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009498 return;
9499
9500 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009501
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009502 /* Ensure "is_leader", MCP command sequence and
9503 * "recovery_state" update values are seen on other
9504 * CPUs.
9505 */
9506 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009507 break;
9508
9509 case BNX2X_RECOVERY_WAIT:
9510 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9511 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009512 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009513 bool other_load_status =
9514 bnx2x_get_load_status(bp, other_engine);
9515 bool load_status =
9516 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009517 global = bnx2x_reset_is_global(bp);
9518
9519 /*
9520 * In case of a parity in a global block, let
9521 * the first leader that performs a
9522 * leader_reset() reset the global blocks in
9523 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009524 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009525 * engine.
9526 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009527 if (load_status ||
9528 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009529 /* Wait until all other functions get
9530 * down.
9531 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009532 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009533 HZ/10);
9534 return;
9535 } else {
9536 /* If all other functions got down -
9537 * try to bring the chip back to
9538 * normal. In any case it's an exit
9539 * point for a leader.
9540 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009541 if (bnx2x_leader_reset(bp)) {
9542 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009543 return;
9544 }
9545
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009546 /* If we are here, means that the
9547 * leader has succeeded and doesn't
9548 * want to be a leader any more. Try
9549 * to continue as a none-leader.
9550 */
9551 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009552 }
9553 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009554 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009555 /* Try to get a LEADER_LOCK HW lock as
9556 * long as a former leader may have
9557 * been unloaded by the user or
9558 * released a leadership by another
9559 * reason.
9560 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009561 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009562 /* I'm a leader now! Restart a
9563 * switch case.
9564 */
9565 bp->is_leader = 1;
9566 break;
9567 }
9568
Ariel Elior7be08a72011-07-14 08:31:19 +00009569 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009570 HZ/10);
9571 return;
9572
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009573 } else {
9574 /*
9575 * If there was a global attention, wait
9576 * for it to be cleared.
9577 */
9578 if (bnx2x_reset_is_global(bp)) {
9579 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009580 &bp->sp_rtnl_task,
9581 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009582 return;
9583 }
9584
Ariel Elior7a752992012-01-26 06:01:53 +00009585 error_recovered =
9586 bp->eth_stats.recoverable_error;
9587 error_unrecovered =
9588 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009589 bp->recovery_state =
9590 BNX2X_RECOVERY_NIC_LOADING;
9591 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009592 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009593 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009594 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009595 /* Disconnect this device */
9596 netif_device_detach(bp->dev);
9597 /* Shut down the power */
9598 bnx2x_set_power_state(
9599 bp, PCI_D3hot);
9600 smp_mb();
9601 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009602 bp->recovery_state =
9603 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009604 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009605 smp_mb();
9606 }
Ariel Elior7a752992012-01-26 06:01:53 +00009607 bp->eth_stats.recoverable_error =
9608 error_recovered;
9609 bp->eth_stats.unrecoverable_error =
9610 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009611
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009612 return;
9613 }
9614 }
9615 default:
9616 return;
9617 }
9618 }
9619}
9620
Michal Schmidt56ad3152012-02-16 02:38:48 +00009621static int bnx2x_close(struct net_device *dev);
9622
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009623/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9624 * scheduled on a general queue in order to prevent a dead lock.
9625 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009626static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009627{
Ariel Elior7be08a72011-07-14 08:31:19 +00009628 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009629
9630 rtnl_lock();
9631
Ariel Elior8395be52013-01-01 05:22:44 +00009632 if (!netif_running(bp->dev)) {
9633 rtnl_unlock();
9634 return;
9635 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009636
Ariel Elior7be08a72011-07-14 08:31:19 +00009637 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009638#ifdef BNX2X_STOP_ON_ERROR
9639 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9640 "you will need to reboot when done\n");
9641 goto sp_rtnl_not_reset;
9642#endif
Ariel Elior7be08a72011-07-14 08:31:19 +00009643 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009644 * Clear all pending SP commands as we are going to reset the
9645 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009646 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009647 bp->sp_rtnl_state = 0;
9648 smp_mb();
9649
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009650 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009651
Ariel Elior8395be52013-01-01 05:22:44 +00009652 rtnl_unlock();
9653 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009654 }
9655
9656 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009657#ifdef BNX2X_STOP_ON_ERROR
9658 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9659 "you will need to reboot when done\n");
9660 goto sp_rtnl_not_reset;
9661#endif
9662
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009663 /*
9664 * Clear all pending SP commands as we are going to reset the
9665 * function anyway.
9666 */
9667 bp->sp_rtnl_state = 0;
9668 smp_mb();
9669
Yuval Mintz5d07d862012-09-13 02:56:21 +00009670 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009671 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009672
Ariel Elior8395be52013-01-01 05:22:44 +00009673 rtnl_unlock();
9674 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009675 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009676#ifdef BNX2X_STOP_ON_ERROR
9677sp_rtnl_not_reset:
9678#endif
9679 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9680 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009681 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9682 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009683 /*
9684 * in case of fan failure we need to reset id if the "stop on error"
9685 * debug flag is set, since we trying to prevent permanent overheating
9686 * damage
9687 */
9688 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009689 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009690 netif_device_detach(bp->dev);
9691 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009692 rtnl_unlock();
9693 return;
Ariel Elior83048592011-11-13 04:34:29 +00009694 }
9695
Ariel Elior381ac162013-01-01 05:22:29 +00009696 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9697 DP(BNX2X_MSG_SP,
9698 "sending set mcast vf pf channel message from rtnl sp-task\n");
9699 bnx2x_vfpf_set_mcast(bp->dev);
9700 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +03009701 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9702 &bp->sp_rtnl_state)){
9703 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9704 bnx2x_tx_disable(bp);
9705 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9706 }
9707 }
Ariel Elior381ac162013-01-01 05:22:29 +00009708
Yuval Mintz8b09be52013-08-01 17:30:59 +03009709 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9710 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
9711 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +00009712 }
9713
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009714 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9715 &bp->sp_rtnl_state))
9716 bnx2x_pf_set_vfs_vlan(bp);
9717
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009718 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009719 bnx2x_dcbx_stop_hw_tx(bp);
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009720 bnx2x_dcbx_resume_hw_tx(bp);
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009721 }
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009722
Ariel Elior8395be52013-01-01 05:22:44 +00009723 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9724 * can be called from other contexts as well)
9725 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009726 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009727
Ariel Elior64112802013-01-07 00:50:23 +00009728 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009729 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +00009730 &bp->sp_rtnl_state)) {
9731 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +00009732 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +00009733 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009734}
9735
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009736static void bnx2x_period_task(struct work_struct *work)
9737{
9738 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9739
9740 if (!netif_running(bp->dev))
9741 goto period_task_exit;
9742
9743 if (CHIP_REV_IS_SLOW(bp)) {
9744 BNX2X_ERR("period task called on emulation, ignoring\n");
9745 goto period_task_exit;
9746 }
9747
9748 bnx2x_acquire_phy_lock(bp);
9749 /*
9750 * The barrier is needed to ensure the ordering between the writing to
9751 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9752 * the reading here.
9753 */
9754 smp_mb();
9755 if (bp->port.pmf) {
9756 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9757
9758 /* Re-queue task in 1 sec */
9759 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9760 }
9761
9762 bnx2x_release_phy_lock(bp);
9763period_task_exit:
9764 return;
9765}
9766
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009767/*
9768 * Init service functions
9769 */
9770
Ariel Eliorb56e9672013-01-01 05:22:32 +00009771u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009772{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009773 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9774 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9775 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009776}
9777
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009778static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9779 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009780{
Yuval Mintz452427b2012-03-26 20:47:07 +00009781 u32 val, base_addr, offset, mask, reset_reg;
9782 bool mac_stopped = false;
9783 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009784
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009785 /* reset addresses as they also mark which values were changed */
9786 vals->bmac_addr = 0;
9787 vals->umac_addr = 0;
9788 vals->xmac_addr = 0;
9789 vals->emac_addr = 0;
9790
Yuval Mintz452427b2012-03-26 20:47:07 +00009791 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009792
Yuval Mintz452427b2012-03-26 20:47:07 +00009793 if (!CHIP_IS_E3(bp)) {
9794 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9795 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9796 if ((mask & reset_reg) && val) {
9797 u32 wb_data[2];
9798 BNX2X_DEV_INFO("Disable bmac Rx\n");
9799 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9800 : NIG_REG_INGRESS_BMAC0_MEM;
9801 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9802 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009803
Yuval Mintz452427b2012-03-26 20:47:07 +00009804 /*
9805 * use rd/wr since we cannot use dmae. This is safe
9806 * since MCP won't access the bus due to the request
9807 * to unload, and no function on the path can be
9808 * loaded at this time.
9809 */
9810 wb_data[0] = REG_RD(bp, base_addr + offset);
9811 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009812 vals->bmac_addr = base_addr + offset;
9813 vals->bmac_val[0] = wb_data[0];
9814 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +00009815 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009816 REG_WR(bp, vals->bmac_addr, wb_data[0]);
9817 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +00009818 }
9819 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009820 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
9821 vals->emac_val = REG_RD(bp, vals->emac_addr);
9822 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009823 mac_stopped = true;
9824 } else {
9825 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9826 BNX2X_DEV_INFO("Disable xmac Rx\n");
9827 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9828 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9829 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9830 val & ~(1 << 1));
9831 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9832 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009833 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
9834 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
9835 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009836 mac_stopped = true;
9837 }
9838 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9839 if (mask & reset_reg) {
9840 BNX2X_DEV_INFO("Disable umac Rx\n");
9841 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009842 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
9843 vals->umac_val = REG_RD(bp, vals->umac_addr);
9844 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009845 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009846 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009847 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009848
Yuval Mintz452427b2012-03-26 20:47:07 +00009849 if (mac_stopped)
9850 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +00009851}
9852
9853#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9854#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9855#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9856#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9857
Yuval Mintz91ebb922013-12-26 09:57:07 +02009858#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
9859#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
9860#define BCM_5710_UNDI_FW_MF_VERS (0x05)
9861#define BNX2X_PREV_UNDI_MF_PORT(p) (0x1a150c + ((p) << 4))
9862#define BNX2X_PREV_UNDI_MF_FUNC(f) (0x1a184c + ((f) << 4))
9863static bool bnx2x_prev_unload_undi_fw_supports_mf(struct bnx2x *bp)
9864{
9865 u8 major, minor, version;
9866 u32 fw;
9867
9868 /* Must check that FW is loaded */
9869 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
9870 MISC_REGISTERS_RESET_REG_1_RST_XSEM)) {
9871 BNX2X_DEV_INFO("XSEM is reset - UNDI MF FW is not loaded\n");
9872 return false;
9873 }
9874
9875 /* Read Currently loaded FW version */
9876 fw = REG_RD(bp, XSEM_REG_PRAM);
9877 major = fw & 0xff;
9878 minor = (fw >> 0x8) & 0xff;
9879 version = (fw >> 0x10) & 0xff;
9880 BNX2X_DEV_INFO("Loaded FW: 0x%08x: Major 0x%02x Minor 0x%02x Version 0x%02x\n",
9881 fw, major, minor, version);
9882
9883 if (major > BCM_5710_UNDI_FW_MF_MAJOR)
9884 return true;
9885
9886 if ((major == BCM_5710_UNDI_FW_MF_MAJOR) &&
9887 (minor > BCM_5710_UNDI_FW_MF_MINOR))
9888 return true;
9889
9890 if ((major == BCM_5710_UNDI_FW_MF_MAJOR) &&
9891 (minor == BCM_5710_UNDI_FW_MF_MINOR) &&
9892 (version >= BCM_5710_UNDI_FW_MF_VERS))
9893 return true;
9894
9895 return false;
9896}
9897
9898static void bnx2x_prev_unload_undi_mf(struct bnx2x *bp)
9899{
9900 int i;
9901
9902 /* Due to legacy (FW) code, the first function on each engine has a
9903 * different offset macro from the rest of the functions.
9904 * Setting this for all 8 functions is harmless regardless of whether
9905 * this is actually a multi-function device.
9906 */
9907 for (i = 0; i < 2; i++)
9908 REG_WR(bp, BNX2X_PREV_UNDI_MF_PORT(i), 1);
9909
9910 for (i = 2; i < 8; i++)
9911 REG_WR(bp, BNX2X_PREV_UNDI_MF_FUNC(i - 2), 1);
9912
9913 BNX2X_DEV_INFO("UNDI FW (MF) set to discard\n");
9914}
9915
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009916static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009917{
9918 u16 rcq, bd;
9919 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9920
9921 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9922 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9923
9924 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9925 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9926
9927 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9928 port, bd, rcq);
9929}
9930
Bill Pemberton0329aba2012-12-03 09:24:24 -05009931static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009932{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009933 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9934 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009935 if (!rc) {
9936 BNX2X_ERR("MCP response failure, aborting\n");
9937 return -EBUSY;
9938 }
9939
9940 return 0;
9941}
9942
Barak Witkowskic63da992012-12-05 23:04:03 +00009943static struct bnx2x_prev_path_list *
9944 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9945{
9946 struct bnx2x_prev_path_list *tmp_list;
9947
9948 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9949 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9950 bp->pdev->bus->number == tmp_list->bus &&
9951 BP_PATH(bp) == tmp_list->path)
9952 return tmp_list;
9953
9954 return NULL;
9955}
9956
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009957static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
9958{
9959 struct bnx2x_prev_path_list *tmp_list;
9960 int rc;
9961
9962 rc = down_interruptible(&bnx2x_prev_sem);
9963 if (rc) {
9964 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9965 return rc;
9966 }
9967
9968 tmp_list = bnx2x_prev_path_get_entry(bp);
9969 if (tmp_list) {
9970 tmp_list->aer = 1;
9971 rc = 0;
9972 } else {
9973 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
9974 BP_PATH(bp));
9975 }
9976
9977 up(&bnx2x_prev_sem);
9978
9979 return rc;
9980}
9981
Bill Pemberton0329aba2012-12-03 09:24:24 -05009982static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009983{
9984 struct bnx2x_prev_path_list *tmp_list;
Peter Senna Tschudinb85d7172013-10-02 14:19:49 +02009985 bool rc = false;
Yuval Mintz452427b2012-03-26 20:47:07 +00009986
9987 if (down_trylock(&bnx2x_prev_sem))
9988 return false;
9989
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009990 tmp_list = bnx2x_prev_path_get_entry(bp);
9991 if (tmp_list) {
9992 if (tmp_list->aer) {
9993 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
9994 BP_PATH(bp));
9995 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +00009996 rc = true;
9997 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9998 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +00009999 }
10000 }
10001
10002 up(&bnx2x_prev_sem);
10003
10004 return rc;
10005}
10006
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010007bool bnx2x_port_after_undi(struct bnx2x *bp)
10008{
10009 struct bnx2x_prev_path_list *entry;
10010 bool val;
10011
10012 down(&bnx2x_prev_sem);
10013
10014 entry = bnx2x_prev_path_get_entry(bp);
10015 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10016
10017 up(&bnx2x_prev_sem);
10018
10019 return val;
10020}
10021
Barak Witkowskic63da992012-12-05 23:04:03 +000010022static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +000010023{
10024 struct bnx2x_prev_path_list *tmp_list;
10025 int rc;
10026
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010027 rc = down_interruptible(&bnx2x_prev_sem);
10028 if (rc) {
10029 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10030 return rc;
10031 }
10032
10033 /* Check whether the entry for this path already exists */
10034 tmp_list = bnx2x_prev_path_get_entry(bp);
10035 if (tmp_list) {
10036 if (!tmp_list->aer) {
10037 BNX2X_ERR("Re-Marking the path.\n");
10038 } else {
10039 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10040 BP_PATH(bp));
10041 tmp_list->aer = 0;
10042 }
10043 up(&bnx2x_prev_sem);
10044 return 0;
10045 }
10046 up(&bnx2x_prev_sem);
10047
10048 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +000010049 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +000010050 if (!tmp_list) {
10051 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10052 return -ENOMEM;
10053 }
10054
10055 tmp_list->bus = bp->pdev->bus->number;
10056 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10057 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010058 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +000010059 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010060
10061 rc = down_interruptible(&bnx2x_prev_sem);
10062 if (rc) {
10063 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10064 kfree(tmp_list);
10065 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010066 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10067 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010068 list_add(&tmp_list->list, &bnx2x_prev_list);
10069 up(&bnx2x_prev_sem);
10070 }
10071
10072 return rc;
10073}
10074
Bill Pemberton0329aba2012-12-03 09:24:24 -050010075static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010076{
Yuval Mintz452427b2012-03-26 20:47:07 +000010077 struct pci_dev *dev = bp->pdev;
10078
Yuval Mintz8eee6942012-08-09 04:37:25 +000010079 if (CHIP_IS_E1x(bp)) {
10080 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10081 return -EINVAL;
10082 }
10083
10084 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10085 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10086 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10087 bp->common.bc_ver);
10088 return -EINVAL;
10089 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010090
Casey Leedom8903b9e2013-08-06 15:48:38 +053010091 if (!pci_wait_for_pending_transaction(dev))
10092 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010093
Yuval Mintz8eee6942012-08-09 04:37:25 +000010094 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010095 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10096
10097 return 0;
10098}
10099
Bill Pemberton0329aba2012-12-03 09:24:24 -050010100static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010101{
10102 int rc;
10103
10104 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10105
10106 /* Test if previous unload process was already finished for this path */
10107 if (bnx2x_prev_is_path_marked(bp))
10108 return bnx2x_prev_mcp_done(bp);
10109
Yuval Mintz04c46732013-01-23 03:21:46 +000010110 BNX2X_DEV_INFO("Path is unmarked\n");
10111
Yuval Mintz452427b2012-03-26 20:47:07 +000010112 /* If function has FLR capabilities, and existing FW version matches
10113 * the one required, then FLR will be sufficient to clean any residue
10114 * left by previous driver
10115 */
Yuval Mintz91ebb922013-12-26 09:57:07 +020010116 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010117
10118 if (!rc) {
10119 /* fw version is good */
10120 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10121 rc = bnx2x_do_flr(bp);
10122 }
10123
10124 if (!rc) {
10125 /* FLR was performed */
10126 BNX2X_DEV_INFO("FLR successful\n");
10127 return 0;
10128 }
10129
10130 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010131
10132 /* Close the MCP request, return failure*/
10133 rc = bnx2x_prev_mcp_done(bp);
10134 if (!rc)
10135 rc = BNX2X_PREV_WAIT_NEEDED;
10136
10137 return rc;
10138}
10139
Bill Pemberton0329aba2012-12-03 09:24:24 -050010140static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010141{
10142 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010143 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010144 struct bnx2x_mac_vals mac_vals;
10145
Yuval Mintz452427b2012-03-26 20:47:07 +000010146 /* It is possible a previous function received 'common' answer,
10147 * but hasn't loaded yet, therefore creating a scenario of
10148 * multiple functions receiving 'common' on the same path.
10149 */
10150 BNX2X_DEV_INFO("Common unload Flow\n");
10151
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010152 memset(&mac_vals, 0, sizeof(mac_vals));
10153
Yuval Mintz452427b2012-03-26 20:47:07 +000010154 if (bnx2x_prev_is_path_marked(bp))
10155 return bnx2x_prev_mcp_done(bp);
10156
10157 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10158
10159 /* Reset should be performed after BRB is emptied */
10160 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10161 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +000010162
10163 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010164 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10165
10166 /* close LLH filters towards the BRB */
10167 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010168
10169 /* Check if the UNDI driver was previously loaded
10170 * UNDI driver initializes CID offset for normal bell to 0x7
10171 */
Yuval Mintz452427b2012-03-26 20:47:07 +000010172 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
10173 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
10174 if (tmp_reg == 0x7) {
10175 BNX2X_DEV_INFO("UNDI previously loaded\n");
10176 prev_undi = true;
10177 /* clear the UNDI indication */
10178 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
Yuval Mintza74801c2013-01-14 05:11:41 +000010179 /* clear possible idle check errors */
10180 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010181 }
10182 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010183 if (!CHIP_IS_E1x(bp))
10184 /* block FW from writing to host */
10185 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10186
Yuval Mintz452427b2012-03-26 20:47:07 +000010187 /* wait until BRB is empty */
10188 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10189 while (timer_count) {
10190 u32 prev_brb = tmp_reg;
10191
10192 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10193 if (!tmp_reg)
10194 break;
10195
10196 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10197
10198 /* reset timer as long as BRB actually gets emptied */
10199 if (prev_brb > tmp_reg)
10200 timer_count = 1000;
10201 else
10202 timer_count--;
10203
Yuval Mintz91ebb922013-12-26 09:57:07 +020010204 /* New UNDI FW supports MF and contains better
10205 * cleaning methods - might be redundant but harmless.
10206 */
10207 if (bnx2x_prev_unload_undi_fw_supports_mf(bp)) {
10208 bnx2x_prev_unload_undi_mf(bp);
10209 } else if (prev_undi) {
10210 /* If UNDI resides in memory,
10211 * manually increment it
10212 */
Yuval Mintz452427b2012-03-26 20:47:07 +000010213 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
Yuval Mintz91ebb922013-12-26 09:57:07 +020010214 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010215 udelay(10);
10216 }
10217
10218 if (!timer_count)
10219 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010220 }
10221
10222 /* No packets are in the pipeline, path is ready for reset */
10223 bnx2x_reset_common(bp);
10224
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010225 if (mac_vals.xmac_addr)
10226 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10227 if (mac_vals.umac_addr)
10228 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10229 if (mac_vals.emac_addr)
10230 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10231 if (mac_vals.bmac_addr) {
10232 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10233 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10234 }
10235
Barak Witkowskic63da992012-12-05 23:04:03 +000010236 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010237 if (rc) {
10238 bnx2x_prev_mcp_done(bp);
10239 return rc;
10240 }
10241
10242 return bnx2x_prev_mcp_done(bp);
10243}
10244
Ariel Elior24f06712012-05-06 07:05:57 +000010245/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10246 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10247 * the addresses of the transaction, resulting in was-error bit set in the pci
10248 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10249 * to clear the interrupt which detected this from the pglueb and the was done
10250 * bit
10251 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010252static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010253{
Ariel Elior4a254172012-11-22 07:16:17 +000010254 if (!CHIP_IS_E1x(bp)) {
10255 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10256 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010257 DP(BNX2X_MSG_SP,
10258 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010259 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10260 1 << BP_FUNC(bp));
10261 }
Ariel Elior24f06712012-05-06 07:05:57 +000010262 }
10263}
10264
Bill Pemberton0329aba2012-12-03 09:24:24 -050010265static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010266{
10267 int time_counter = 10;
10268 u32 rc, fw, hw_lock_reg, hw_lock_val;
10269 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10270
Ariel Elior24f06712012-05-06 07:05:57 +000010271 /* clear hw from errors which may have resulted from an interrupted
10272 * dmae transaction.
10273 */
10274 bnx2x_prev_interrupted_dmae(bp);
10275
10276 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010277 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10278 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10279 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10280
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010281 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010282 if (hw_lock_val) {
10283 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10284 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10285 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10286 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10287 }
10288
10289 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10290 REG_WR(bp, hw_lock_reg, 0xffffffff);
10291 } else
10292 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10293
10294 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10295 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010296 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010297 }
10298
Yuval Mintz452427b2012-03-26 20:47:07 +000010299 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010300 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010301 /* Lock MCP using an unload request */
10302 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10303 if (!fw) {
10304 BNX2X_ERR("MCP response failure, aborting\n");
10305 rc = -EBUSY;
10306 break;
10307 }
10308
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010309 rc = down_interruptible(&bnx2x_prev_sem);
10310 if (rc) {
10311 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10312 rc);
10313 } else {
10314 /* If Path is marked by EEH, ignore unload status */
10315 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10316 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010317 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010318 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010319
10320 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010321 rc = bnx2x_prev_unload_common(bp);
10322 break;
10323 }
10324
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010325 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010326 rc = bnx2x_prev_unload_uncommon(bp);
10327 if (rc != BNX2X_PREV_WAIT_NEEDED)
10328 break;
10329
10330 msleep(20);
10331 } while (--time_counter);
10332
10333 if (!time_counter || rc) {
Yuval Mintz91ebb922013-12-26 09:57:07 +020010334 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10335 rc = -EPROBE_DEFER;
Yuval Mintz452427b2012-03-26 20:47:07 +000010336 }
10337
Barak Witkowskic63da992012-12-05 23:04:03 +000010338 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010339 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010340 bp->link_params.feature_config_flags |=
10341 FEATURE_CONFIG_BOOT_FROM_SAN;
10342
Yuval Mintz452427b2012-03-26 20:47:07 +000010343 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10344
10345 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010346}
10347
Bill Pemberton0329aba2012-12-03 09:24:24 -050010348static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010349{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010350 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010351 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010352
10353 /* Get the chip revision id and number. */
10354 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10355 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10356 id = ((val & 0xffff) << 16);
10357 val = REG_RD(bp, MISC_REG_CHIP_REV);
10358 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010359
10360 /* Metal is read from PCI regs, but we can't access >=0x400 from
10361 * the configuration space (so we need to reg_rd)
10362 */
10363 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10364 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010365 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010366 id |= (val & 0xf);
10367 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010368
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010369 /* force 57811 according to MISC register */
10370 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10371 if (CHIP_IS_57810(bp))
10372 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10373 (bp->common.chip_id & 0x0000FFFF);
10374 else if (CHIP_IS_57810_MF(bp))
10375 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10376 (bp->common.chip_id & 0x0000FFFF);
10377 bp->common.chip_id |= 0x1;
10378 }
10379
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010380 /* Set doorbell size */
10381 bp->db_size = (1 << BNX2X_DB_SHIFT);
10382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010383 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010384 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10385 if ((val & 1) == 0)
10386 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10387 else
10388 val = (val >> 1) & 1;
10389 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10390 "2_PORT_MODE");
10391 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10392 CHIP_2_PORT_MODE;
10393
10394 if (CHIP_MODE_IS_4_PORT(bp))
10395 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10396 else
10397 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10398 } else {
10399 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10400 bp->pfid = bp->pf_num; /* 0..7 */
10401 }
10402
Merav Sicron51c1a582012-03-18 10:33:38 +000010403 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10404
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010405 bp->link_params.chip_id = bp->common.chip_id;
10406 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010407
Eilon Greenstein1c063282009-02-12 08:36:43 +000010408 val = (REG_RD(bp, 0x2874) & 0x55);
10409 if ((bp->common.chip_id & 0x1) ||
10410 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10411 bp->flags |= ONE_PORT_FLAG;
10412 BNX2X_DEV_INFO("single port device\n");
10413 }
10414
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010415 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010416 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010417 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10418 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10419 bp->common.flash_size, bp->common.flash_size);
10420
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010421 bnx2x_init_shmem(bp);
10422
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010423 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10424 MISC_REG_GENERIC_CR_1 :
10425 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010426
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010427 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010428 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010429 if (SHMEM2_RD(bp, size) >
10430 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10431 bp->link_params.lfa_base =
10432 REG_RD(bp, bp->common.shmem2_base +
10433 (u32)offsetof(struct shmem2_region,
10434 lfa_host_addr[BP_PORT(bp)]));
10435 else
10436 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010437 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10438 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010439
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010440 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010441 BNX2X_DEV_INFO("MCP not active\n");
10442 bp->flags |= NO_MCP_FLAG;
10443 return;
10444 }
10445
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010446 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010447 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010448
10449 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10450 SHARED_HW_CFG_LED_MODE_MASK) >>
10451 SHARED_HW_CFG_LED_MODE_SHIFT);
10452
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010453 bp->link_params.feature_config_flags = 0;
10454 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10455 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10456 bp->link_params.feature_config_flags |=
10457 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10458 else
10459 bp->link_params.feature_config_flags &=
10460 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10461
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010462 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10463 bp->common.bc_ver = val;
10464 BNX2X_DEV_INFO("bc_ver %X\n", val);
10465 if (val < BNX2X_BC_VER) {
10466 /* for now only warn
10467 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010468 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10469 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010470 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010471 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010472 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010473 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10474
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010475 bp->link_params.feature_config_flags |=
10476 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10477 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010478 bp->link_params.feature_config_flags |=
10479 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10480 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010481 bp->link_params.feature_config_flags |=
10482 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10483 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010484
10485 bp->link_params.feature_config_flags |=
10486 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10487 FEATURE_CONFIG_MT_SUPPORT : 0;
10488
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010489 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10490 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010491
Barak Witkowski2e499d32012-06-26 01:31:19 +000010492 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10493 BC_SUPPORTS_FCOE_FEATURES : 0;
10494
Barak Witkowski98768792012-06-19 07:48:31 +000010495 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10496 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010497
10498 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10499 BC_SUPPORTS_RMMOD_CMD : 0;
10500
Barak Witkowski1d187b32011-12-05 22:41:50 +000010501 boot_mode = SHMEM_RD(bp,
10502 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10503 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10504 switch (boot_mode) {
10505 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10506 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10507 break;
10508 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10509 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10510 break;
10511 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10512 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10513 break;
10514 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10515 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10516 break;
10517 }
10518
Jon Mason29ed74c2013-09-11 11:22:39 -070010519 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010520 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10521
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010522 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010523 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010524
10525 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10526 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10527 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10528 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10529
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010530 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10531 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010532}
10533
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010534#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10535#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10536
Bill Pemberton0329aba2012-12-03 09:24:24 -050010537static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010538{
10539 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010540 int igu_sb_id;
10541 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010542 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010543
10544 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010545 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010546 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010547 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010548 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10549 FP_SB_MAX_E1x;
10550
10551 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10552 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10553
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010554 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010555 }
10556
10557 /* IGU in normal mode - read CAM */
10558 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10559 igu_sb_id++) {
10560 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10561 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10562 continue;
10563 fid = IGU_FID(val);
10564 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10565 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10566 continue;
10567 if (IGU_VEC(val) == 0)
10568 /* default status block */
10569 bp->igu_dsb_id = igu_sb_id;
10570 else {
10571 if (bp->igu_base_sb == 0xff)
10572 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010573 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010574 }
10575 }
10576 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010577
Ariel Elior6383c0b2011-07-14 08:31:57 +000010578#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010579 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10580 * optional that number of CAM entries will not be equal to the value
10581 * advertised in PCI.
10582 * Driver should use the minimal value of both as the actual status
10583 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010584 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010585 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010586#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010587
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010588 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010589 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010590 return -EINVAL;
10591 }
10592
10593 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010594}
10595
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010596static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010597{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010598 int cfg_size = 0, idx, port = BP_PORT(bp);
10599
10600 /* Aggregation of supported attributes of all external phys */
10601 bp->port.supported[0] = 0;
10602 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010603 switch (bp->link_params.num_phys) {
10604 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010605 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10606 cfg_size = 1;
10607 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010608 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010609 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10610 cfg_size = 1;
10611 break;
10612 case 3:
10613 if (bp->link_params.multi_phy_config &
10614 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10615 bp->port.supported[1] =
10616 bp->link_params.phy[EXT_PHY1].supported;
10617 bp->port.supported[0] =
10618 bp->link_params.phy[EXT_PHY2].supported;
10619 } else {
10620 bp->port.supported[0] =
10621 bp->link_params.phy[EXT_PHY1].supported;
10622 bp->port.supported[1] =
10623 bp->link_params.phy[EXT_PHY2].supported;
10624 }
10625 cfg_size = 2;
10626 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010627 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010628
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010629 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010630 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010631 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010632 dev_info.port_hw_config[port].external_phy_config),
10633 SHMEM_RD(bp,
10634 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010635 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010636 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010637
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010638 if (CHIP_IS_E3(bp))
10639 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10640 else {
10641 switch (switch_cfg) {
10642 case SWITCH_CFG_1G:
10643 bp->port.phy_addr = REG_RD(
10644 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10645 break;
10646 case SWITCH_CFG_10G:
10647 bp->port.phy_addr = REG_RD(
10648 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10649 break;
10650 default:
10651 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10652 bp->port.link_config[0]);
10653 return;
10654 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010655 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010656 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010657 /* mask what we support according to speed_cap_mask per configuration */
10658 for (idx = 0; idx < cfg_size; idx++) {
10659 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010660 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010661 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010662
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010663 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010664 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010665 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010666
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010667 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010668 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010669 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010670
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010671 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010672 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010673 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010674
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010675 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010676 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010677 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010678 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010679
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010680 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010681 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010682 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010683
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010684 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010685 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010686 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030010687
10688 if (!(bp->link_params.speed_cap_mask[idx] &
10689 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
10690 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010691 }
10692
10693 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10694 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010695}
10696
Bill Pemberton0329aba2012-12-03 09:24:24 -050010697static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010698{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010699 u32 link_config, idx, cfg_size = 0;
10700 bp->port.advertising[0] = 0;
10701 bp->port.advertising[1] = 0;
10702 switch (bp->link_params.num_phys) {
10703 case 1:
10704 case 2:
10705 cfg_size = 1;
10706 break;
10707 case 3:
10708 cfg_size = 2;
10709 break;
10710 }
10711 for (idx = 0; idx < cfg_size; idx++) {
10712 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10713 link_config = bp->port.link_config[idx];
10714 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010715 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010716 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10717 bp->link_params.req_line_speed[idx] =
10718 SPEED_AUTO_NEG;
10719 bp->port.advertising[idx] |=
10720 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010721 if (bp->link_params.phy[EXT_PHY1].type ==
10722 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10723 bp->port.advertising[idx] |=
10724 (SUPPORTED_100baseT_Half |
10725 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010726 } else {
10727 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010728 bp->link_params.req_line_speed[idx] =
10729 SPEED_10000;
10730 bp->port.advertising[idx] |=
10731 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010732 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010733 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010734 }
10735 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010736
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010737 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010738 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10739 bp->link_params.req_line_speed[idx] =
10740 SPEED_10;
10741 bp->port.advertising[idx] |=
10742 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010743 ADVERTISED_TP);
10744 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010745 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010746 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010747 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010748 return;
10749 }
10750 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010751
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010752 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010753 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10754 bp->link_params.req_line_speed[idx] =
10755 SPEED_10;
10756 bp->link_params.req_duplex[idx] =
10757 DUPLEX_HALF;
10758 bp->port.advertising[idx] |=
10759 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010760 ADVERTISED_TP);
10761 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010762 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010763 link_config,
10764 bp->link_params.speed_cap_mask[idx]);
10765 return;
10766 }
10767 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010768
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010769 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10770 if (bp->port.supported[idx] &
10771 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010772 bp->link_params.req_line_speed[idx] =
10773 SPEED_100;
10774 bp->port.advertising[idx] |=
10775 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010776 ADVERTISED_TP);
10777 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010778 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010779 link_config,
10780 bp->link_params.speed_cap_mask[idx]);
10781 return;
10782 }
10783 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010784
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010785 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10786 if (bp->port.supported[idx] &
10787 SUPPORTED_100baseT_Half) {
10788 bp->link_params.req_line_speed[idx] =
10789 SPEED_100;
10790 bp->link_params.req_duplex[idx] =
10791 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010792 bp->port.advertising[idx] |=
10793 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010794 ADVERTISED_TP);
10795 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010796 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010797 link_config,
10798 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010799 return;
10800 }
10801 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010802
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010803 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010804 if (bp->port.supported[idx] &
10805 SUPPORTED_1000baseT_Full) {
10806 bp->link_params.req_line_speed[idx] =
10807 SPEED_1000;
10808 bp->port.advertising[idx] |=
10809 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010810 ADVERTISED_TP);
10811 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010812 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010813 link_config,
10814 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010815 return;
10816 }
10817 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010818
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010819 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010820 if (bp->port.supported[idx] &
10821 SUPPORTED_2500baseX_Full) {
10822 bp->link_params.req_line_speed[idx] =
10823 SPEED_2500;
10824 bp->port.advertising[idx] |=
10825 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010826 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010827 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010828 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010829 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010830 bp->link_params.speed_cap_mask[idx]);
10831 return;
10832 }
10833 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010834
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010835 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010836 if (bp->port.supported[idx] &
10837 SUPPORTED_10000baseT_Full) {
10838 bp->link_params.req_line_speed[idx] =
10839 SPEED_10000;
10840 bp->port.advertising[idx] |=
10841 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010842 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010843 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010844 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010845 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010846 bp->link_params.speed_cap_mask[idx]);
10847 return;
10848 }
10849 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010850 case PORT_FEATURE_LINK_SPEED_20G:
10851 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010852
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010853 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010854 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010855 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010856 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010857 bp->link_params.req_line_speed[idx] =
10858 SPEED_AUTO_NEG;
10859 bp->port.advertising[idx] =
10860 bp->port.supported[idx];
10861 break;
10862 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010863
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010864 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010865 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010866 if (bp->link_params.req_flow_ctrl[idx] ==
10867 BNX2X_FLOW_CTRL_AUTO) {
10868 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10869 bp->link_params.req_flow_ctrl[idx] =
10870 BNX2X_FLOW_CTRL_NONE;
10871 else
10872 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010873 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010874
Merav Sicron51c1a582012-03-18 10:33:38 +000010875 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010876 bp->link_params.req_line_speed[idx],
10877 bp->link_params.req_duplex[idx],
10878 bp->link_params.req_flow_ctrl[idx],
10879 bp->port.advertising[idx]);
10880 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010881}
10882
Bill Pemberton0329aba2012-12-03 09:24:24 -050010883static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010884{
Yuval Mintz86564c32013-01-23 03:21:50 +000010885 __be16 mac_hi_be = cpu_to_be16(mac_hi);
10886 __be32 mac_lo_be = cpu_to_be32(mac_lo);
10887 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
10888 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000010889}
10890
Bill Pemberton0329aba2012-12-03 09:24:24 -050010891static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010892{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010893 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010894 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010895 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010896
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010897 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010898 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010899
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010900 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010901 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010902
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010903 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010904 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010905 dev_info.port_hw_config[port].speed_capability_mask) &
10906 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010907 bp->link_params.speed_cap_mask[1] =
10908 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010909 dev_info.port_hw_config[port].speed_capability_mask2) &
10910 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010911 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010912 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10913
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010914 bp->port.link_config[1] =
10915 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010916
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010917 bp->link_params.multi_phy_config =
10918 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010919 /* If the device is capable of WoL, set the default state according
10920 * to the HW
10921 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010922 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010923 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10924 (config & PORT_FEATURE_WOL_ENABLED));
10925
Yuval Mintz4ba76992013-01-14 05:11:45 +000010926 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10927 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
10928 bp->flags |= NO_ISCSI_FLAG;
10929 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10930 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
10931 bp->flags |= NO_FCOE_FLAG;
10932
Merav Sicron51c1a582012-03-18 10:33:38 +000010933 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010934 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010935 bp->link_params.speed_cap_mask[0],
10936 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010937
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010938 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010939 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010940 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010941 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010942
10943 bnx2x_link_settings_requested(bp);
10944
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010945 /*
10946 * If connected directly, work with the internal PHY, otherwise, work
10947 * with the external PHY
10948 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010949 ext_phy_config =
10950 SHMEM_RD(bp,
10951 dev_info.port_hw_config[port].external_phy_config);
10952 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010953 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010954 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010955
10956 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10957 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10958 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010959 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010960
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010961 /* Configure link feature according to nvram value */
10962 eee_mode = (((SHMEM_RD(bp, dev_info.
10963 port_feature_config[port].eee_power_mode)) &
10964 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10965 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10966 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10967 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10968 EEE_MODE_ENABLE_LPI |
10969 EEE_MODE_OUTPUT_TIME;
10970 } else {
10971 bp->link_params.eee_mode = 0;
10972 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010973}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010974
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010975void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010976{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010977 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010978 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010979 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010980 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010981
Merav Sicron55c11942012-11-07 00:45:48 +000010982 if (!CNIC_SUPPORT(bp)) {
10983 bp->flags |= no_flags;
10984 return;
10985 }
10986
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010987 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010988 bp->cnic_eth_dev.max_iscsi_conn =
10989 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10990 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10991
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010992 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10993 bp->cnic_eth_dev.max_iscsi_conn);
10994
10995 /*
10996 * If maximum allowed number of connections is zero -
10997 * disable the feature.
10998 */
10999 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011000 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011001}
11002
Bill Pemberton0329aba2012-12-03 09:24:24 -050011003static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011004{
11005 /* Port info */
11006 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11007 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11008 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11009 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11010
11011 /* Node info */
11012 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11013 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11014 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11015 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11016}
Dmitry Kravkov86800192013-05-27 04:08:29 +000011017
11018static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11019{
11020 u8 count = 0;
11021
11022 if (IS_MF(bp)) {
11023 u8 fid;
11024
11025 /* iterate over absolute function ids for this path: */
11026 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11027 if (IS_MF_SD(bp)) {
11028 u32 cfg = MF_CFG_RD(bp,
11029 func_mf_config[fid].config);
11030
11031 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11032 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11033 FUNC_MF_CFG_PROTOCOL_FCOE))
11034 count++;
11035 } else {
11036 u32 cfg = MF_CFG_RD(bp,
11037 func_ext_config[fid].
11038 func_cfg);
11039
11040 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11041 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11042 count++;
11043 }
11044 }
11045 } else { /* SF */
11046 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11047
11048 for (port = 0; port < port_cnt; port++) {
11049 u32 lic = SHMEM_RD(bp,
11050 drv_lic_key[port].max_fcoe_conn) ^
11051 FW_ENCODE_32BIT_PATTERN;
11052 if (lic)
11053 count++;
11054 }
11055 }
11056
11057 return count;
11058}
11059
Bill Pemberton0329aba2012-12-03 09:24:24 -050011060static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011061{
11062 int port = BP_PORT(bp);
11063 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011064 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11065 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000011066 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011067
Merav Sicron55c11942012-11-07 00:45:48 +000011068 if (!CNIC_SUPPORT(bp)) {
11069 bp->flags |= NO_FCOE_FLAG;
11070 return;
11071 }
11072
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011073 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011074 bp->cnic_eth_dev.max_fcoe_conn =
11075 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11076 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11077
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011078 /* Calculate the number of maximum allowed FCoE tasks */
11079 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011080
11081 /* check if FCoE resources must be shared between different functions */
11082 if (num_fcoe_func)
11083 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011084
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011085 /* Read the WWN: */
11086 if (!IS_MF(bp)) {
11087 /* Port info */
11088 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11089 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011090 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011091 fcoe_wwn_port_name_upper);
11092 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11093 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011094 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011095 fcoe_wwn_port_name_lower);
11096
11097 /* Node info */
11098 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11099 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011100 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011101 fcoe_wwn_node_name_upper);
11102 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11103 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011104 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011105 fcoe_wwn_node_name_lower);
11106 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011107 /*
11108 * Read the WWN info only if the FCoE feature is enabled for
11109 * this function.
11110 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011111 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011112 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011113
Yuval Mintz382e5132012-12-02 04:05:51 +000011114 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011115 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011116 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011117
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011118 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011119
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011120 /*
11121 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011122 * disable the feature.
11123 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011124 if (!bp->cnic_eth_dev.max_fcoe_conn)
11125 bp->flags |= NO_FCOE_FLAG;
11126}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011127
Bill Pemberton0329aba2012-12-03 09:24:24 -050011128static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011129{
11130 /*
11131 * iSCSI may be dynamically disabled but reading
11132 * info here we will decrease memory usage by driver
11133 * if the feature is disabled for good
11134 */
11135 bnx2x_get_iscsi_info(bp);
11136 bnx2x_get_fcoe_info(bp);
11137}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011138
Bill Pemberton0329aba2012-12-03 09:24:24 -050011139static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011140{
11141 u32 val, val2;
11142 int func = BP_ABS_FUNC(bp);
11143 int port = BP_PORT(bp);
11144 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11145 u8 *fip_mac = bp->fip_mac;
11146
11147 if (IS_MF(bp)) {
11148 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11149 * FCoE MAC then the appropriate feature should be disabled.
11150 * In non SD mode features configuration comes from struct
11151 * func_ext_config.
11152 */
11153 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
11154 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11155 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11156 val2 = MF_CFG_RD(bp, func_ext_config[func].
11157 iscsi_mac_addr_upper);
11158 val = MF_CFG_RD(bp, func_ext_config[func].
11159 iscsi_mac_addr_lower);
11160 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11161 BNX2X_DEV_INFO
11162 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11163 } else {
11164 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11165 }
11166
11167 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11168 val2 = MF_CFG_RD(bp, func_ext_config[func].
11169 fcoe_mac_addr_upper);
11170 val = MF_CFG_RD(bp, func_ext_config[func].
11171 fcoe_mac_addr_lower);
11172 bnx2x_set_mac_buf(fip_mac, val, val2);
11173 BNX2X_DEV_INFO
11174 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11175 } else {
11176 bp->flags |= NO_FCOE_FLAG;
11177 }
11178
11179 bp->mf_ext_config = cfg;
11180
11181 } else { /* SD MODE */
11182 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11183 /* use primary mac as iscsi mac */
11184 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11185
11186 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11187 BNX2X_DEV_INFO
11188 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11189 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11190 /* use primary mac as fip mac */
11191 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11192 BNX2X_DEV_INFO("SD FCoE MODE\n");
11193 BNX2X_DEV_INFO
11194 ("Read FIP MAC: %pM\n", fip_mac);
11195 }
11196 }
11197
Yuval Mintz82594f82013-03-11 05:17:51 +000011198 /* If this is a storage-only interface, use SAN mac as
11199 * primary MAC. Notice that for SD this is already the case,
11200 * as the SAN mac was copied from the primary MAC.
11201 */
11202 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011203 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011204 } else {
11205 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11206 iscsi_mac_upper);
11207 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11208 iscsi_mac_lower);
11209 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11210
11211 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11212 fcoe_fip_mac_upper);
11213 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11214 fcoe_fip_mac_lower);
11215 bnx2x_set_mac_buf(fip_mac, val, val2);
11216 }
11217
11218 /* Disable iSCSI OOO if MAC configuration is invalid. */
11219 if (!is_valid_ether_addr(iscsi_mac)) {
11220 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11221 memset(iscsi_mac, 0, ETH_ALEN);
11222 }
11223
11224 /* Disable FCoE if MAC configuration is invalid. */
11225 if (!is_valid_ether_addr(fip_mac)) {
11226 bp->flags |= NO_FCOE_FLAG;
11227 memset(bp->fip_mac, 0, ETH_ALEN);
11228 }
11229}
11230
Bill Pemberton0329aba2012-12-03 09:24:24 -050011231static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011232{
11233 u32 val, val2;
11234 int func = BP_ABS_FUNC(bp);
11235 int port = BP_PORT(bp);
11236
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011237 /* Zero primary MAC configuration */
11238 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11239
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011240 if (BP_NOMCP(bp)) {
11241 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011242 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011243 } else if (IS_MF(bp)) {
11244 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11245 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11246 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11247 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11248 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11249
Merav Sicron55c11942012-11-07 00:45:48 +000011250 if (CNIC_SUPPORT(bp))
11251 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011252 } else {
11253 /* in SF read MACs from port configuration */
11254 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11255 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11256 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11257
Merav Sicron55c11942012-11-07 00:45:48 +000011258 if (CNIC_SUPPORT(bp))
11259 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011260 }
11261
Yuval Mintz3d7d5622013-10-09 16:06:28 +020011262 if (!BP_NOMCP(bp)) {
11263 /* Read physical port identifier from shmem */
11264 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11265 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11266 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11267 bp->flags |= HAS_PHYS_PORT_ID;
11268 }
11269
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011270 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011271
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011272 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011273 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011274 "bad Ethernet MAC address configuration: %pM\n"
11275 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011276 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011277}
Merav Sicron51c1a582012-03-18 10:33:38 +000011278
Bill Pemberton0329aba2012-12-03 09:24:24 -050011279static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011280{
11281 int tmp;
11282 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011283
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011284 if (IS_VF(bp))
11285 return 0;
11286
Yuval Mintz79642112012-12-02 04:05:50 +000011287 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11288 /* Take function: tmp = func */
11289 tmp = BP_ABS_FUNC(bp);
11290 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11291 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11292 } else {
11293 /* Take port: tmp = port */
11294 tmp = BP_PORT(bp);
11295 cfg = SHMEM_RD(bp,
11296 dev_info.port_hw_config[tmp].generic_features);
11297 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11298 }
11299 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011300}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011301
Bill Pemberton0329aba2012-12-03 09:24:24 -050011302static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011303{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011304 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011305 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011306 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011307 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011308
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011309 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011310
Ariel Elior6383c0b2011-07-14 08:31:57 +000011311 /*
11312 * initialize IGU parameters
11313 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011314 if (CHIP_IS_E1x(bp)) {
11315 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011316
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011317 bp->igu_dsb_id = DEF_SB_IGU_ID;
11318 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011319 } else {
11320 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011321
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011322 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011323 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11324
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011325 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011326
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011327 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011328 int tout = 5000;
11329
11330 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11331
11332 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11333 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11334 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11335
11336 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11337 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011338 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011339 }
11340
11341 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11342 dev_err(&bp->pdev->dev,
11343 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011344 bnx2x_release_hw_lock(bp,
11345 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011346 return -EPERM;
11347 }
11348 }
11349
11350 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11351 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011352 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11353 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011354 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011355
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011356 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011357 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011358 if (rc)
11359 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011360 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011361
11362 /*
11363 * set base FW non-default (fast path) status block id, this value is
11364 * used to initialize the fw_sb_id saved on the fp/queue structure to
11365 * determine the id used by the FW.
11366 */
11367 if (CHIP_IS_E1x(bp))
11368 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11369 else /*
11370 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11371 * the same queue are indicated on the same IGU SB). So we prefer
11372 * FW and IGU SBs to be the same value.
11373 */
11374 bp->base_fw_ndsb = bp->igu_base_sb;
11375
11376 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11377 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11378 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011379
11380 /*
11381 * Initialize MF configuration
11382 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011383
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011384 bp->mf_ov = 0;
11385 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011386 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011387
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011388 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011389 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11390 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11391 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11392
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011393 if (SHMEM2_HAS(bp, mf_cfg_addr))
11394 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11395 else
11396 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011397 offsetof(struct shmem_region, func_mb) +
11398 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011399 /*
11400 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011401 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011402 * 2. MAC address must be legal (check only upper bytes)
11403 * for Switch-Independent mode;
11404 * OVLAN must be legal for Switch-Dependent mode
11405 * 3. SF_MODE configures specific MF mode
11406 */
11407 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11408 /* get mf configuration */
11409 val = SHMEM_RD(bp,
11410 dev_info.shared_feature_config.config);
11411 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011412
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011413 switch (val) {
11414 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11415 val = MF_CFG_RD(bp, func_mf_config[func].
11416 mac_upper);
11417 /* check for legal mac (upper bytes)*/
11418 if (val != 0xffff) {
11419 bp->mf_mode = MULTI_FUNCTION_SI;
11420 bp->mf_config[vn] = MF_CFG_RD(bp,
11421 func_mf_config[func].config);
11422 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011423 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011424 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011425 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11426 if ((!CHIP_IS_E1x(bp)) &&
11427 (MF_CFG_RD(bp, func_mf_config[func].
11428 mac_upper) != 0xffff) &&
11429 (SHMEM2_HAS(bp,
11430 afex_driver_support))) {
11431 bp->mf_mode = MULTI_FUNCTION_AFEX;
11432 bp->mf_config[vn] = MF_CFG_RD(bp,
11433 func_mf_config[func].config);
11434 } else {
11435 BNX2X_DEV_INFO("can not configure afex mode\n");
11436 }
11437 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011438 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11439 /* get OV configuration */
11440 val = MF_CFG_RD(bp,
11441 func_mf_config[FUNC_0].e1hov_tag);
11442 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11443
11444 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11445 bp->mf_mode = MULTI_FUNCTION_SD;
11446 bp->mf_config[vn] = MF_CFG_RD(bp,
11447 func_mf_config[func].config);
11448 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011449 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011450 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011451 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11452 bp->mf_config[vn] = 0;
11453 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011454 default:
11455 /* Unknown configuration: reset mf_config */
11456 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011457 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011458 }
11459 }
11460
Eilon Greenstein2691d512009-08-12 08:22:08 +000011461 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011462 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011463
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011464 switch (bp->mf_mode) {
11465 case MULTI_FUNCTION_SD:
11466 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11467 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011468 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011469 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011470 bp->path_has_ovlan = true;
11471
Merav Sicron51c1a582012-03-18 10:33:38 +000011472 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11473 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011474 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011475 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011476 "No valid MF OV for func %d, aborting\n",
11477 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011478 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011479 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011480 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011481 case MULTI_FUNCTION_AFEX:
11482 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11483 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011484 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011485 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11486 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011487 break;
11488 default:
11489 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011490 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011491 "VN %d is in a single function mode, aborting\n",
11492 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011493 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011494 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011495 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011496 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011497
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011498 /* check if other port on the path needs ovlan:
11499 * Since MF configuration is shared between ports
11500 * Possible mixed modes are only
11501 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11502 */
11503 if (CHIP_MODE_IS_4_PORT(bp) &&
11504 !bp->path_has_ovlan &&
11505 !IS_MF(bp) &&
11506 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11507 u8 other_port = !BP_PORT(bp);
11508 u8 other_func = BP_PATH(bp) + 2*other_port;
11509 val = MF_CFG_RD(bp,
11510 func_mf_config[other_func].e1hov_tag);
11511 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11512 bp->path_has_ovlan = true;
11513 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011514 }
11515
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011516 /* adjust igu_sb_cnt to MF for E1x */
11517 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011518 bp->igu_sb_cnt /= E1HVN_MAX;
11519
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011520 /* port info */
11521 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011522
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011523 /* Get MAC addresses */
11524 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011525
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011526 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011527
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011528 return rc;
11529}
11530
Bill Pemberton0329aba2012-12-03 09:24:24 -050011531static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011532{
11533 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011534 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011535 char str_id_reg[VENDOR_ID_LEN+1];
11536 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011537 char *vpd_data;
11538 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011539 u8 len;
11540
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011541 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011542 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11543
11544 if (cnt < BNX2X_VPD_LEN)
11545 goto out_not_found;
11546
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011547 /* VPD RO tag should be first tag after identifier string, hence
11548 * we should be able to find it in first BNX2X_VPD_LEN chars
11549 */
11550 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011551 PCI_VPD_LRDT_RO_DATA);
11552 if (i < 0)
11553 goto out_not_found;
11554
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011555 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011556 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011557
11558 i += PCI_VPD_LRDT_TAG_SIZE;
11559
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011560 if (block_end > BNX2X_VPD_LEN) {
11561 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11562 if (vpd_extended_data == NULL)
11563 goto out_not_found;
11564
11565 /* read rest of vpd image into vpd_extended_data */
11566 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11567 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11568 block_end - BNX2X_VPD_LEN,
11569 vpd_extended_data + BNX2X_VPD_LEN);
11570 if (cnt < (block_end - BNX2X_VPD_LEN))
11571 goto out_not_found;
11572 vpd_data = vpd_extended_data;
11573 } else
11574 vpd_data = vpd_start;
11575
11576 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011577
11578 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11579 PCI_VPD_RO_KEYWORD_MFR_ID);
11580 if (rodi < 0)
11581 goto out_not_found;
11582
11583 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11584
11585 if (len != VENDOR_ID_LEN)
11586 goto out_not_found;
11587
11588 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11589
11590 /* vendor specific info */
11591 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11592 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11593 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11594 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11595
11596 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11597 PCI_VPD_RO_KEYWORD_VENDOR0);
11598 if (rodi >= 0) {
11599 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11600
11601 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11602
11603 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11604 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11605 bp->fw_ver[len] = ' ';
11606 }
11607 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011608 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011609 return;
11610 }
11611out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011612 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011613 return;
11614}
11615
Bill Pemberton0329aba2012-12-03 09:24:24 -050011616static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011617{
11618 u32 flags = 0;
11619
11620 if (CHIP_REV_IS_FPGA(bp))
11621 SET_FLAGS(flags, MODE_FPGA);
11622 else if (CHIP_REV_IS_EMUL(bp))
11623 SET_FLAGS(flags, MODE_EMUL);
11624 else
11625 SET_FLAGS(flags, MODE_ASIC);
11626
11627 if (CHIP_MODE_IS_4_PORT(bp))
11628 SET_FLAGS(flags, MODE_PORT4);
11629 else
11630 SET_FLAGS(flags, MODE_PORT2);
11631
11632 if (CHIP_IS_E2(bp))
11633 SET_FLAGS(flags, MODE_E2);
11634 else if (CHIP_IS_E3(bp)) {
11635 SET_FLAGS(flags, MODE_E3);
11636 if (CHIP_REV(bp) == CHIP_REV_Ax)
11637 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011638 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11639 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011640 }
11641
11642 if (IS_MF(bp)) {
11643 SET_FLAGS(flags, MODE_MF);
11644 switch (bp->mf_mode) {
11645 case MULTI_FUNCTION_SD:
11646 SET_FLAGS(flags, MODE_MF_SD);
11647 break;
11648 case MULTI_FUNCTION_SI:
11649 SET_FLAGS(flags, MODE_MF_SI);
11650 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011651 case MULTI_FUNCTION_AFEX:
11652 SET_FLAGS(flags, MODE_MF_AFEX);
11653 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011654 }
11655 } else
11656 SET_FLAGS(flags, MODE_SF);
11657
11658#if defined(__LITTLE_ENDIAN)
11659 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11660#else /*(__BIG_ENDIAN)*/
11661 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11662#endif
11663 INIT_MODE_FLAGS(bp) = flags;
11664}
11665
Bill Pemberton0329aba2012-12-03 09:24:24 -050011666static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011667{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011668 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011669 int rc;
11670
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011671 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011672 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011673 spin_lock_init(&bp->stats_lock);
Dmitry Kravkov507393e2013-08-13 02:24:59 +030011674 sema_init(&bp->stats_sema, 1);
Merav Sicron55c11942012-11-07 00:45:48 +000011675
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011676 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011677 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011678 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011679 if (IS_PF(bp)) {
11680 rc = bnx2x_get_hwinfo(bp);
11681 if (rc)
11682 return rc;
11683 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000011684 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000011685 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011686
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011687 bnx2x_set_modes_bitmap(bp);
11688
11689 rc = bnx2x_alloc_mem_bp(bp);
11690 if (rc)
11691 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011692
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011693 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011694
11695 func = BP_FUNC(bp);
11696
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011697 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011698 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011699 /* init fw_seq */
11700 bp->fw_seq =
11701 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11702 DRV_MSG_SEQ_NUMBER_MASK;
11703 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11704
Yuval Mintz91ebb922013-12-26 09:57:07 +020011705 rc = bnx2x_prev_unload(bp);
11706 if (rc) {
11707 bnx2x_free_mem_bp(bp);
11708 return rc;
11709 }
Yuval Mintz452427b2012-03-26 20:47:07 +000011710 }
11711
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011712 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011713 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011714
11715 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011716 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011717
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011718 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011719 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011720
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011721 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011722 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011723 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011724 bp->dev->features &= ~NETIF_F_LRO;
11725 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011726 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011727 bp->dev->features |= NETIF_F_LRO;
11728 }
11729
Eilon Greensteina18f5122009-08-12 08:23:26 +000011730 if (CHIP_IS_E1(bp))
11731 bp->dropless_fc = 0;
11732 else
Yuval Mintz79642112012-12-02 04:05:50 +000011733 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011734
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011735 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011736
Barak Witkowskia3348722012-04-23 03:04:46 +000011737 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011738 if (IS_VF(bp))
11739 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011740
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011741 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011742 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11743 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011744
Michal Schmidtfc543632012-02-14 09:05:46 +000011745 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011746
11747 init_timer(&bp->timer);
11748 bp->timer.expires = jiffies + bp->current_interval;
11749 bp->timer.data = (unsigned long) bp;
11750 bp->timer.function = bnx2x_timer;
11751
Barak Witkowski0370cf92012-12-02 04:05:55 +000011752 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11753 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11754 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11755 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11756 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11757 bnx2x_dcbx_init_params(bp);
11758 } else {
11759 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11760 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011761
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011762 if (CHIP_IS_E1x(bp))
11763 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11764 else
11765 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011766
Ariel Elior6383c0b2011-07-14 08:31:57 +000011767 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011768 if (IS_VF(bp))
11769 bp->max_cos = 1;
11770 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011771 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011772 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011773 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011774 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011775 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011776 else
11777 BNX2X_ERR("unknown chip %x revision %x\n",
11778 CHIP_NUM(bp), CHIP_REV(bp));
11779 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011780
Merav Sicron55c11942012-11-07 00:45:48 +000011781 /* We need at least one default status block for slow-path events,
11782 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011783 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000011784 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030011785 if (IS_VF(bp))
11786 bp->min_msix_vec_cnt = 1;
11787 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011788 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030011789 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000011790 bp->min_msix_vec_cnt = 2;
11791 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11792
Michal Schmidt5bb680d2013-07-01 17:23:06 +020011793 bp->dump_preset_idx = 1;
11794
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011795 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011796}
11797
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011798/****************************************************************************
11799* General service functions
11800****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011801
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011802/*
11803 * net_device service functions
11804 */
11805
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011806/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011807static int bnx2x_open(struct net_device *dev)
11808{
11809 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000011810 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011811
Mintz Yuval1355b702012-02-15 02:10:22 +000011812 bp->stats_init = true;
11813
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011814 netif_carrier_off(dev);
11815
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011816 bnx2x_set_power_state(bp, PCI_D0);
11817
Ariel Eliorad5afc82013-01-01 05:22:26 +000011818 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011819 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11820 * want the first function loaded on the current engine to
11821 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011822 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011823 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011824 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020011825 int other_engine = BP_PATH(bp) ? 0 : 1;
11826 bool other_load_status, load_status;
11827 bool global = false;
11828
Ariel Eliorad5afc82013-01-01 05:22:26 +000011829 other_load_status = bnx2x_get_load_status(bp, other_engine);
11830 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11831 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11832 bnx2x_chk_parity_attn(bp, &global, true)) {
11833 do {
11834 /* If there are attentions and they are in a
11835 * global blocks, set the GLOBAL_RESET bit
11836 * regardless whether it will be this function
11837 * that will complete the recovery or not.
11838 */
11839 if (global)
11840 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011841
Ariel Eliorad5afc82013-01-01 05:22:26 +000011842 /* Only the first function on the current
11843 * engine should try to recover in open. In case
11844 * of attentions in global blocks only the first
11845 * in the chip should try to recover.
11846 */
11847 if ((!load_status &&
11848 (!global || !other_load_status)) &&
11849 bnx2x_trylock_leader_lock(bp) &&
11850 !bnx2x_leader_reset(bp)) {
11851 netdev_info(bp->dev,
11852 "Recovered in open\n");
11853 break;
11854 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011855
Ariel Eliorad5afc82013-01-01 05:22:26 +000011856 /* recovery has failed... */
11857 bnx2x_set_power_state(bp, PCI_D3hot);
11858 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011859
Ariel Eliorad5afc82013-01-01 05:22:26 +000011860 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11861 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011862
Ariel Eliorad5afc82013-01-01 05:22:26 +000011863 return -EAGAIN;
11864 } while (0);
11865 }
11866 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011867
11868 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000011869 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11870 if (rc)
11871 return rc;
Ariel Elior9a8130b2013-09-28 08:46:09 +030011872 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011873}
11874
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011875/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011876static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011877{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011878 struct bnx2x *bp = netdev_priv(dev);
11879
11880 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011881 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011882
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011883 return 0;
11884}
11885
Eric Dumazet1191cb82012-04-27 21:39:21 +000011886static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11887 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011888{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011889 int mc_count = netdev_mc_count(bp->dev);
11890 struct bnx2x_mcast_list_elem *mc_mac =
11891 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011892 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011893
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011894 if (!mc_mac)
11895 return -ENOMEM;
11896
11897 INIT_LIST_HEAD(&p->mcast_list);
11898
11899 netdev_for_each_mc_addr(ha, bp->dev) {
11900 mc_mac->mac = bnx2x_mc_addr(ha);
11901 list_add_tail(&mc_mac->link, &p->mcast_list);
11902 mc_mac++;
11903 }
11904
11905 p->mcast_list_len = mc_count;
11906
11907 return 0;
11908}
11909
Eric Dumazet1191cb82012-04-27 21:39:21 +000011910static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011911 struct bnx2x_mcast_ramrod_params *p)
11912{
11913 struct bnx2x_mcast_list_elem *mc_mac =
11914 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11915 link);
11916
11917 WARN_ON(!mc_mac);
11918 kfree(mc_mac);
11919}
11920
11921/**
11922 * bnx2x_set_uc_list - configure a new unicast MACs list.
11923 *
11924 * @bp: driver handle
11925 *
11926 * We will use zero (0) as a MAC type for these MACs.
11927 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011928static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011929{
11930 int rc;
11931 struct net_device *dev = bp->dev;
11932 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011933 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011934 unsigned long ramrod_flags = 0;
11935
11936 /* First schedule a cleanup up of old configuration */
11937 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11938 if (rc < 0) {
11939 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11940 return rc;
11941 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011942
11943 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011944 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11945 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011946 if (rc == -EEXIST) {
11947 DP(BNX2X_MSG_SP,
11948 "Failed to schedule ADD operations: %d\n", rc);
11949 /* do not treat adding same MAC as error */
11950 rc = 0;
11951
11952 } else if (rc < 0) {
11953
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011954 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11955 rc);
11956 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011957 }
11958 }
11959
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011960 /* Execute the pending commands */
11961 __set_bit(RAMROD_CONT, &ramrod_flags);
11962 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11963 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011964}
11965
Eric Dumazet1191cb82012-04-27 21:39:21 +000011966static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011967{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011968 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011969 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011970 int rc = 0;
11971
11972 rparam.mcast_obj = &bp->mcast_obj;
11973
11974 /* first, clear all configured multicast MACs */
11975 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11976 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011977 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011978 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011979 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011980
11981 /* then, configure a new MACs list */
11982 if (netdev_mc_count(dev)) {
11983 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11984 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011985 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11986 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011987 return rc;
11988 }
11989
11990 /* Now add the new MACs */
11991 rc = bnx2x_config_mcast(bp, &rparam,
11992 BNX2X_MCAST_CMD_ADD);
11993 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011994 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11995 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011996
11997 bnx2x_free_mcast_macs_list(&rparam);
11998 }
11999
12000 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012001}
12002
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012003/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012004void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012005{
12006 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012007
12008 if (bp->state != BNX2X_STATE_OPEN) {
12009 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12010 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012011 } else {
12012 /* Schedule an SP task to handle rest of change */
12013 DP(NETIF_MSG_IFUP, "Scheduling an Rx mode change\n");
12014 smp_mb__before_clear_bit();
12015 set_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state);
12016 smp_mb__after_clear_bit();
12017 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012018 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030012019}
12020
12021void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12022{
12023 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012024
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012025 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012026
Yuval Mintz8b09be52013-08-01 17:30:59 +030012027 netif_addr_lock_bh(bp->dev);
12028
12029 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012030 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012031 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12032 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12033 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012034 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012035 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000012036 if (IS_PF(bp)) {
12037 /* some multicasts */
12038 if (bnx2x_set_mc_list(bp) < 0)
12039 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012040
Yuval Mintz8b09be52013-08-01 17:30:59 +030012041 /* release bh lock, as bnx2x_set_uc_list might sleep */
12042 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012043 if (bnx2x_set_uc_list(bp) < 0)
12044 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012045 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012046 } else {
12047 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030012048 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000012049 */
12050 smp_mb__before_clear_bit();
12051 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
12052 &bp->sp_rtnl_state);
12053 smp_mb__after_clear_bit();
12054 schedule_delayed_work(&bp->sp_rtnl_task, 0);
12055 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012056 }
12057
12058 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012059 /* handle ISCSI SD mode */
12060 if (IS_MF_ISCSI_SD(bp))
12061 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012062
12063 /* Schedule the rx_mode command */
12064 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12065 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012066 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012067 return;
12068 }
12069
Ariel Elior381ac162013-01-01 05:22:29 +000012070 if (IS_PF(bp)) {
12071 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012072 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012073 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030012074 /* VF will need to request the PF to make this change, and so
12075 * the VF needs to release the bottom-half lock prior to the
12076 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000012077 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030012078 netif_addr_unlock_bh(bp->dev);
12079 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000012080 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012081}
12082
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012083/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012084static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12085 int devad, u16 addr)
12086{
12087 struct bnx2x *bp = netdev_priv(netdev);
12088 u16 value;
12089 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012090
12091 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12092 prtad, devad, addr);
12093
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012094 /* The HW expects different devad if CL22 is used */
12095 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12096
12097 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012098 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012099 bnx2x_release_phy_lock(bp);
12100 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12101
12102 if (!rc)
12103 rc = value;
12104 return rc;
12105}
12106
12107/* called with rtnl_lock */
12108static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12109 u16 addr, u16 value)
12110{
12111 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012112 int rc;
12113
Merav Sicron51c1a582012-03-18 10:33:38 +000012114 DP(NETIF_MSG_LINK,
12115 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12116 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012117
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012118 /* The HW expects different devad if CL22 is used */
12119 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12120
12121 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012122 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012123 bnx2x_release_phy_lock(bp);
12124 return rc;
12125}
12126
12127/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012128static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12129{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012130 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012131 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012132
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012133 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12134 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012135
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012136 if (!netif_running(dev))
12137 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012138
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012139 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012140}
12141
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012142#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012143static void poll_bnx2x(struct net_device *dev)
12144{
12145 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012146 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012147
Merav Sicron14a15d62012-08-27 03:26:20 +000012148 for_each_eth_queue(bp, i) {
12149 struct bnx2x_fastpath *fp = &bp->fp[i];
12150 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12151 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012152}
12153#endif
12154
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012155static int bnx2x_validate_addr(struct net_device *dev)
12156{
12157 struct bnx2x *bp = netdev_priv(dev);
12158
Ariel Eliore09b74d2013-05-27 04:08:26 +000012159 /* query the bulletin board for mac address configured by the PF */
12160 if (IS_VF(bp))
12161 bnx2x_sample_bulletin(bp);
12162
Merav Sicron51c1a582012-03-18 10:33:38 +000012163 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12164 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012165 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012166 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012167 return 0;
12168}
12169
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012170static int bnx2x_get_phys_port_id(struct net_device *netdev,
12171 struct netdev_phys_port_id *ppid)
12172{
12173 struct bnx2x *bp = netdev_priv(netdev);
12174
12175 if (!(bp->flags & HAS_PHYS_PORT_ID))
12176 return -EOPNOTSUPP;
12177
12178 ppid->id_len = sizeof(bp->phys_port_id);
12179 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12180
12181 return 0;
12182}
12183
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012184static const struct net_device_ops bnx2x_netdev_ops = {
12185 .ndo_open = bnx2x_open,
12186 .ndo_stop = bnx2x_close,
12187 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012188 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012189 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012190 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012191 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012192 .ndo_do_ioctl = bnx2x_ioctl,
12193 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012194 .ndo_fix_features = bnx2x_fix_features,
12195 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012196 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012197#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012198 .ndo_poll_controller = poll_bnx2x,
12199#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012200 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012201#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012202 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012203 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012204 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012205#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012206#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012207 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12208#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012209
Cong Wange0d10952013-08-01 11:10:25 +080012210#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012211 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012212#endif
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012213 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012214};
12215
Eric Dumazet1191cb82012-04-27 21:39:21 +000012216static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012217{
12218 struct device *dev = &bp->pdev->dev;
12219
Linus Torvalds8ceafbf2013-11-14 07:55:21 +090012220 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
12221 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012222 dev_err(dev, "System does not support DMA, aborting\n");
12223 return -EIO;
12224 }
12225
12226 return 0;
12227}
12228
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012229static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
12230{
12231 if (bp->flags & AER_ENABLED) {
12232 pci_disable_pcie_error_reporting(bp->pdev);
12233 bp->flags &= ~AER_ENABLED;
12234 }
12235}
12236
Ariel Elior1ab44342013-01-01 05:22:23 +000012237static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12238 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012239{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012240 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012241 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012242 bool chip_is_e1x = (board_type == BCM57710 ||
12243 board_type == BCM57711 ||
12244 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012245
12246 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012247
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012248 bp->dev = dev;
12249 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012250
12251 rc = pci_enable_device(pdev);
12252 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012253 dev_err(&bp->pdev->dev,
12254 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012255 goto err_out;
12256 }
12257
12258 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012259 dev_err(&bp->pdev->dev,
12260 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012261 rc = -ENODEV;
12262 goto err_out_disable;
12263 }
12264
Ariel Elior1ab44342013-01-01 05:22:23 +000012265 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12266 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012267 rc = -ENODEV;
12268 goto err_out_disable;
12269 }
12270
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000012271 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12272 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12273 PCICFG_REVESION_ID_ERROR_VAL) {
12274 pr_err("PCI device error, probably due to fan failure, aborting\n");
12275 rc = -ENODEV;
12276 goto err_out_disable;
12277 }
12278
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012279 if (atomic_read(&pdev->enable_cnt) == 1) {
12280 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12281 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012282 dev_err(&bp->pdev->dev,
12283 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012284 goto err_out_disable;
12285 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012286
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012287 pci_set_master(pdev);
12288 pci_save_state(pdev);
12289 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012290
Ariel Elior1ab44342013-01-01 05:22:23 +000012291 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012292 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012293 dev_err(&bp->pdev->dev,
12294 "Cannot find power management capability, aborting\n");
12295 rc = -EIO;
12296 goto err_out_release;
12297 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012298 }
12299
Jon Mason77c98e62011-06-27 07:45:12 +000012300 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012301 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012302 rc = -EIO;
12303 goto err_out_release;
12304 }
12305
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012306 rc = bnx2x_set_coherency_mask(bp);
12307 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012308 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012309
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012310 dev->mem_start = pci_resource_start(pdev, 0);
12311 dev->base_addr = dev->mem_start;
12312 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012313
12314 dev->irq = pdev->irq;
12315
Arjan van de Ven275f1652008-10-20 21:42:39 -070012316 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012317 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012318 dev_err(&bp->pdev->dev,
12319 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012320 rc = -ENOMEM;
12321 goto err_out_release;
12322 }
12323
Ariel Eliorc22610d02012-01-26 06:01:47 +000012324 /* In E1/E1H use pci device function given by kernel.
12325 * In E2/E3 read physical function from ME register since these chips
12326 * support Physical Device Assignment where kernel BDF maybe arbitrary
12327 * (depending on hypervisor).
12328 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012329 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012330 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012331 } else {
12332 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012333 pci_read_config_dword(bp->pdev,
12334 PCICFG_ME_REGISTER, &pci_cfg_dword);
12335 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012336 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012337 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012338 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012339
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012340 /* clean indirect addresses */
12341 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12342 PCICFG_VENDOR_ID_OFFSET);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012343
12344 /* AER (Advanced Error reporting) configuration */
12345 rc = pci_enable_pcie_error_reporting(pdev);
12346 if (!rc)
12347 bp->flags |= AER_ENABLED;
12348 else
12349 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
12350
David S. Miller8decf862011-09-22 03:23:13 -040012351 /*
12352 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012353 * is not used by the driver.
12354 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012355 if (IS_PF(bp)) {
12356 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12357 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12358 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12359 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012360
Ariel Elior1ab44342013-01-01 05:22:23 +000012361 if (chip_is_e1x) {
12362 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12363 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12364 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12365 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12366 }
12367
12368 /* Enable internal target-read (in case we are probed after PF
12369 * FLR). Must be done prior to any BAR read access. Only for
12370 * 57712 and up
12371 */
12372 if (!chip_is_e1x)
12373 REG_WR(bp,
12374 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012375 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012376
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012377 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012378
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012379 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012380 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012381
Jiri Pirko01789342011-08-16 06:29:00 +000012382 dev->priv_flags |= IFF_UNICAST_FLT;
12383
Michał Mirosław66371c42011-04-12 09:38:23 +000012384 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012385 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12386 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012387 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012388 if (!CHIP_IS_E1x(bp)) {
Eric Dumazet117401e2013-10-19 11:42:58 -070012389 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012390 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012391 dev->hw_enc_features =
12392 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12393 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Eric Dumazet117401e2013-10-19 11:42:58 -070012394 NETIF_F_GSO_IPIP |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012395 NETIF_F_GSO_SIT |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012396 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012397 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012398
12399 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12400 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12401
Patrick McHardyf6469682013-04-19 02:04:27 +000012402 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012403 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012404
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012405 /* Add Loopback capability to the device */
12406 dev->hw_features |= NETIF_F_LOOPBACK;
12407
Shmulik Ravid98507672011-02-28 12:19:55 -080012408#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012409 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12410#endif
12411
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012412 /* get_port_hwinfo() will set prtad and mmds properly */
12413 bp->mdio.prtad = MDIO_PRTAD_NONE;
12414 bp->mdio.mmds = 0;
12415 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12416 bp->mdio.dev = dev;
12417 bp->mdio.mdio_read = bnx2x_mdio_read;
12418 bp->mdio.mdio_write = bnx2x_mdio_write;
12419
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012420 return 0;
12421
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012422err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012423 if (atomic_read(&pdev->enable_cnt) == 1)
12424 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012425
12426err_out_disable:
12427 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012428
12429err_out:
12430 return rc;
12431}
12432
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012433static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012434{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012435 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012436 struct bnx2x_fw_file_hdr *fw_hdr;
12437 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012438 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012439 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012440 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012441 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012442
Merav Sicron51c1a582012-03-18 10:33:38 +000012443 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12444 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012445 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012446 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012447
12448 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12449 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12450
12451 /* Make sure none of the offsets and sizes make us read beyond
12452 * the end of the firmware data */
12453 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12454 offset = be32_to_cpu(sections[i].offset);
12455 len = be32_to_cpu(sections[i].len);
12456 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012457 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012458 return -EINVAL;
12459 }
12460 }
12461
12462 /* Likewise for the init_ops offsets */
12463 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012464 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012465 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12466
12467 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12468 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012469 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012470 return -EINVAL;
12471 }
12472 }
12473
12474 /* Check FW version */
12475 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12476 fw_ver = firmware->data + offset;
12477 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12478 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12479 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12480 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012481 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12482 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12483 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012484 BCM_5710_FW_MINOR_VERSION,
12485 BCM_5710_FW_REVISION_VERSION,
12486 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012487 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012488 }
12489
12490 return 0;
12491}
12492
Eric Dumazet1191cb82012-04-27 21:39:21 +000012493static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012494{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012495 const __be32 *source = (const __be32 *)_source;
12496 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012497 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012498
12499 for (i = 0; i < n/4; i++)
12500 target[i] = be32_to_cpu(source[i]);
12501}
12502
12503/*
12504 Ops array is stored in the following format:
12505 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12506 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012507static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012508{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012509 const __be32 *source = (const __be32 *)_source;
12510 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012511 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012512
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012513 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012514 tmp = be32_to_cpu(source[j]);
12515 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012516 target[i].offset = tmp & 0xffffff;
12517 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012518 }
12519}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012520
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012521/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012522 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12523 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012524static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012525{
12526 const __be32 *source = (const __be32 *)_source;
12527 struct iro *target = (struct iro *)_target;
12528 u32 i, j, tmp;
12529
12530 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12531 target[i].base = be32_to_cpu(source[j]);
12532 j++;
12533 tmp = be32_to_cpu(source[j]);
12534 target[i].m1 = (tmp >> 16) & 0xffff;
12535 target[i].m2 = tmp & 0xffff;
12536 j++;
12537 tmp = be32_to_cpu(source[j]);
12538 target[i].m3 = (tmp >> 16) & 0xffff;
12539 target[i].size = tmp & 0xffff;
12540 j++;
12541 }
12542}
12543
Eric Dumazet1191cb82012-04-27 21:39:21 +000012544static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012545{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012546 const __be16 *source = (const __be16 *)_source;
12547 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012548 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012549
12550 for (i = 0; i < n/2; i++)
12551 target[i] = be16_to_cpu(source[i]);
12552}
12553
Joe Perches7995c642010-02-17 15:01:52 +000012554#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12555do { \
12556 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12557 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012558 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012559 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012560 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12561 (u8 *)bp->arr, len); \
12562} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012563
Yuval Mintz3b603062012-03-18 10:33:39 +000012564static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012565{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012566 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012567 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012568 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012569
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012570 if (bp->firmware)
12571 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012572
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012573 if (CHIP_IS_E1(bp))
12574 fw_file_name = FW_FILE_NAME_E1;
12575 else if (CHIP_IS_E1H(bp))
12576 fw_file_name = FW_FILE_NAME_E1H;
12577 else if (!CHIP_IS_E1x(bp))
12578 fw_file_name = FW_FILE_NAME_E2;
12579 else {
12580 BNX2X_ERR("Unsupported chip revision\n");
12581 return -EINVAL;
12582 }
12583 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012584
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012585 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12586 if (rc) {
12587 BNX2X_ERR("Can't load firmware file %s\n",
12588 fw_file_name);
12589 goto request_firmware_exit;
12590 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012591
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012592 rc = bnx2x_check_firmware(bp);
12593 if (rc) {
12594 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12595 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012596 }
12597
12598 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12599
12600 /* Initialize the pointers to the init arrays */
12601 /* Blob */
12602 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12603
12604 /* Opcodes */
12605 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12606
12607 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012608 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12609 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012610
12611 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012612 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12613 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12614 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12615 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12616 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12617 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12618 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12619 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12620 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12621 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12622 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12623 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12624 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12625 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12626 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12627 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012628 /* IRO */
12629 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012630
12631 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012632
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012633iro_alloc_err:
12634 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012635init_offsets_alloc_err:
12636 kfree(bp->init_ops);
12637init_ops_alloc_err:
12638 kfree(bp->init_data);
12639request_firmware_exit:
12640 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012641 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012642
12643 return rc;
12644}
12645
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012646static void bnx2x_release_firmware(struct bnx2x *bp)
12647{
12648 kfree(bp->init_ops_offsets);
12649 kfree(bp->init_ops);
12650 kfree(bp->init_data);
12651 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012652 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012653}
12654
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012655static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12656 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12657 .init_hw_cmn = bnx2x_init_hw_common,
12658 .init_hw_port = bnx2x_init_hw_port,
12659 .init_hw_func = bnx2x_init_hw_func,
12660
12661 .reset_hw_cmn = bnx2x_reset_common,
12662 .reset_hw_port = bnx2x_reset_port,
12663 .reset_hw_func = bnx2x_reset_func,
12664
12665 .gunzip_init = bnx2x_gunzip_init,
12666 .gunzip_end = bnx2x_gunzip_end,
12667
12668 .init_fw = bnx2x_init_firmware,
12669 .release_fw = bnx2x_release_firmware,
12670};
12671
12672void bnx2x__init_func_obj(struct bnx2x *bp)
12673{
12674 /* Prepare DMAE related driver resources */
12675 bnx2x_setup_dmae(bp);
12676
12677 bnx2x_init_func_obj(bp, &bp->func_obj,
12678 bnx2x_sp(bp, func_rdata),
12679 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012680 bnx2x_sp(bp, func_afex_rdata),
12681 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012682 &bnx2x_func_sp_drv);
12683}
12684
12685/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012686static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012687{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012688 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012689
Ariel Elior290ca2b2013-01-01 05:22:31 +000012690 if (IS_SRIOV(bp))
12691 cid_count += BNX2X_VF_CIDS;
12692
Merav Sicron55c11942012-11-07 00:45:48 +000012693 if (CNIC_SUPPORT(bp))
12694 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012695
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012696 return roundup(cid_count, QM_CID_ROUND);
12697}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012698
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012699/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012700 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012701 *
12702 * @dev: pci device
12703 *
12704 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012705static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012706{
Yijing Wangae2104b2013-08-08 21:02:36 +080012707 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000012708 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012709
Ariel Elior6383c0b2011-07-14 08:31:57 +000012710 /*
12711 * If MSI-X is not supported - return number of SBs needed to support
12712 * one fast path queue: one FP queue + SB for CNIC
12713 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012714 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012715 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012716 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012717 }
12718 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012719
12720 /*
12721 * The value in the PCI configuration space is the index of the last
12722 * entry, namely one less than the actual size of the table, which is
12723 * exactly what we want to return from this function: number of all SBs
12724 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012725 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012726 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012727 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012728
12729 index = control & PCI_MSIX_FLAGS_QSIZE;
12730
Ariel Elior60cad4e2013-09-04 14:09:22 +030012731 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012732}
12733
Ariel Elior1ab44342013-01-01 05:22:23 +000012734static int set_max_cos_est(int chip_id)
12735{
12736 switch (chip_id) {
12737 case BCM57710:
12738 case BCM57711:
12739 case BCM57711E:
12740 return BNX2X_MULTI_TX_COS_E1X;
12741 case BCM57712:
12742 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012743 return BNX2X_MULTI_TX_COS_E2_E3A0;
12744 case BCM57800:
12745 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012746 case BCM57810:
12747 case BCM57810_MF:
12748 case BCM57840_4_10:
12749 case BCM57840_2_20:
12750 case BCM57840_O:
12751 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000012752 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012753 case BCM57811:
12754 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012755 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020012756 case BCM57712_VF:
12757 case BCM57800_VF:
12758 case BCM57810_VF:
12759 case BCM57840_VF:
12760 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012761 return 1;
12762 default:
12763 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12764 return -ENODEV;
12765 }
12766}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012767
Ariel Elior1ab44342013-01-01 05:22:23 +000012768static int set_is_vf(int chip_id)
12769{
12770 switch (chip_id) {
12771 case BCM57712_VF:
12772 case BCM57800_VF:
12773 case BCM57810_VF:
12774 case BCM57840_VF:
12775 case BCM57811_VF:
12776 return true;
12777 default:
12778 return false;
12779 }
12780}
12781
12782struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12783
12784static int bnx2x_init_one(struct pci_dev *pdev,
12785 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012786{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012787 struct net_device *dev = NULL;
12788 struct bnx2x *bp;
Yuval Mintzb91e1a12013-09-28 08:46:12 +030012789 enum pcie_link_width pcie_width;
12790 enum pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012791 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012792 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012793 int max_cos_est;
12794 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012795 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012796
12797 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012798 * version.
12799 * We will try to roughly estimate the maximum number of CoSes this chip
12800 * may support in order to minimize the memory allocated for Tx
12801 * netdev_queue's. This number will be accurately calculated during the
12802 * initialization of bp->max_cos based on the chip versions AND chip
12803 * revision in the bnx2x_init_bp().
12804 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012805 max_cos_est = set_max_cos_est(ent->driver_data);
12806 if (max_cos_est < 0)
12807 return max_cos_est;
12808 is_vf = set_is_vf(ent->driver_data);
12809 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012810
Ariel Elior60cad4e2013-09-04 14:09:22 +030012811 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
12812
12813 /* add another SB for VF as it has no default SB */
12814 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012815
12816 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012817 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012818
12819 if (rss_count < 1)
12820 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012821
12822 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012823 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012824
Ariel Elior1ab44342013-01-01 05:22:23 +000012825 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012826 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012827 */
Merav Sicron55c11942012-11-07 00:45:48 +000012828 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012829
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012830 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012831 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012832 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012833 return -ENOMEM;
12834
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012835 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012836
Ariel Elior1ab44342013-01-01 05:22:23 +000012837 bp->flags = 0;
12838 if (is_vf)
12839 bp->flags |= IS_VF_FLAG;
12840
Ariel Elior6383c0b2011-07-14 08:31:57 +000012841 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012842 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012843 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012844 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012845 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012846
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012847 pci_set_drvdata(pdev, dev);
12848
Ariel Elior1ab44342013-01-01 05:22:23 +000012849 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012850 if (rc < 0) {
12851 free_netdev(dev);
12852 return rc;
12853 }
12854
Ariel Elior1ab44342013-01-01 05:22:23 +000012855 BNX2X_DEV_INFO("This is a %s function\n",
12856 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012857 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012858 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012859 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000012860 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000012861
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012862 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012863 if (rc)
12864 goto init_one_exit;
12865
Ariel Elior1ab44342013-01-01 05:22:23 +000012866 /* Map doorbells here as we need the real value of bp->max_cos which
12867 * is initialized in bnx2x_init_bp() to determine the number of
12868 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012869 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012870 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000012871 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000012872 rc = bnx2x_vf_pci_alloc(bp);
12873 if (rc)
12874 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000012875 } else {
12876 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12877 if (doorbell_size > pci_resource_len(pdev, 2)) {
12878 dev_err(&bp->pdev->dev,
12879 "Cannot map doorbells, bar size too small, aborting\n");
12880 rc = -ENOMEM;
12881 goto init_one_exit;
12882 }
12883 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12884 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012885 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012886 if (!bp->doorbells) {
12887 dev_err(&bp->pdev->dev,
12888 "Cannot map doorbell space, aborting\n");
12889 rc = -ENOMEM;
12890 goto init_one_exit;
12891 }
12892
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012893 if (IS_VF(bp)) {
12894 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12895 if (rc)
12896 goto init_one_exit;
12897 }
12898
Ariel Elior3c76fef2013-03-11 05:17:46 +000012899 /* Enable SRIOV if capability found in configuration space */
12900 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012901 if (rc)
12902 goto init_one_exit;
12903
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012904 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012905 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012906 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012907
Merav Sicron55c11942012-11-07 00:45:48 +000012908 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012909 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012910 bp->flags |= NO_FCOE_FLAG;
12911
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012912 /* Set bp->num_queues for MSI-X mode*/
12913 bnx2x_set_num_queues(bp);
12914
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012915 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012916 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012917 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012918 rc = bnx2x_set_int_mode(bp);
12919 if (rc) {
12920 dev_err(&pdev->dev, "Cannot set interrupts\n");
12921 goto init_one_exit;
12922 }
Yuval Mintz04c46732013-01-23 03:21:46 +000012923 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012924
Ariel Elior1ab44342013-01-01 05:22:23 +000012925 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012926 rc = register_netdev(dev);
12927 if (rc) {
12928 dev_err(&pdev->dev, "Cannot register net device\n");
12929 goto init_one_exit;
12930 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012931 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012932
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012933 if (!NO_FCOE(bp)) {
12934 /* Add storage MAC address */
12935 rtnl_lock();
12936 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12937 rtnl_unlock();
12938 }
Yuval Mintzb91e1a12013-09-28 08:46:12 +030012939 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
12940 pcie_speed == PCI_SPEED_UNKNOWN ||
12941 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
12942 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
12943 else
12944 BNX2X_DEV_INFO(
12945 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012946 board_info[ent->driver_data].name,
12947 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12948 pcie_width,
Yuval Mintzb91e1a12013-09-28 08:46:12 +030012949 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
12950 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
12951 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012952 "Unknown",
12953 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012954
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012955 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012956
12957init_one_exit:
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012958 bnx2x_disable_pcie_error_reporting(bp);
12959
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012960 if (bp->regview)
12961 iounmap(bp->regview);
12962
Ariel Elior1ab44342013-01-01 05:22:23 +000012963 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012964 iounmap(bp->doorbells);
12965
12966 free_netdev(dev);
12967
12968 if (atomic_read(&pdev->enable_cnt) == 1)
12969 pci_release_regions(pdev);
12970
12971 pci_disable_device(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012972
12973 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012974}
12975
Yuval Mintzb030ed22013-05-27 04:08:30 +000012976static void __bnx2x_remove(struct pci_dev *pdev,
12977 struct net_device *dev,
12978 struct bnx2x *bp,
12979 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012980{
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012981 /* Delete storage MAC address */
12982 if (!NO_FCOE(bp)) {
12983 rtnl_lock();
12984 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12985 rtnl_unlock();
12986 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012987
Shmulik Ravid98507672011-02-28 12:19:55 -080012988#ifdef BCM_DCBNL
12989 /* Delete app tlvs from dcbnl */
12990 bnx2x_dcbnl_update_applist(bp, true);
12991#endif
12992
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030012993 if (IS_PF(bp) &&
12994 !BP_NOMCP(bp) &&
12995 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
12996 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
12997
Yuval Mintzb030ed22013-05-27 04:08:30 +000012998 /* Close the interface - either directly or implicitly */
12999 if (remove_netdev) {
13000 unregister_netdev(dev);
13001 } else {
13002 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030013003 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000013004 rtnl_unlock();
13005 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013006
Ariel Elior78c3bcc2013-06-20 17:39:08 +030013007 bnx2x_iov_remove_one(bp);
13008
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013009 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013010 if (IS_PF(bp))
13011 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013012
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013013 /* Disable MSI/MSI-X */
13014 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013015
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013016 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000013017 if (IS_PF(bp))
13018 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013019
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013020 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000013021 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013022
Ariel Elior4513f922013-01-01 05:22:25 +000013023 /* send message via vfpf channel to release the resources of this vf */
13024 if (IS_VF(bp))
13025 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013026
Yuval Mintzb030ed22013-05-27 04:08:30 +000013027 /* Assumes no further PCIe PM changes will occur */
13028 if (system_state == SYSTEM_POWER_OFF) {
13029 pci_wake_from_d3(pdev, bp->wol);
13030 pci_set_power_state(pdev, PCI_D3hot);
13031 }
13032
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013033 bnx2x_disable_pcie_error_reporting(bp);
13034
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013035 if (bp->regview)
13036 iounmap(bp->regview);
13037
Ariel Elior1ab44342013-01-01 05:22:23 +000013038 /* for vf doorbells are part of the regview and were unmapped along with
13039 * it. FW is only loaded by PF.
13040 */
13041 if (IS_PF(bp)) {
13042 if (bp->doorbells)
13043 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013044
Ariel Elior1ab44342013-01-01 05:22:23 +000013045 bnx2x_release_firmware(bp);
13046 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013047 bnx2x_free_mem_bp(bp);
13048
Yuval Mintzb030ed22013-05-27 04:08:30 +000013049 if (remove_netdev)
13050 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013051
13052 if (atomic_read(&pdev->enable_cnt) == 1)
13053 pci_release_regions(pdev);
13054
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013055 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013056}
13057
Yuval Mintzb030ed22013-05-27 04:08:30 +000013058static void bnx2x_remove_one(struct pci_dev *pdev)
13059{
13060 struct net_device *dev = pci_get_drvdata(pdev);
13061 struct bnx2x *bp;
13062
13063 if (!dev) {
13064 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
13065 return;
13066 }
13067 bp = netdev_priv(dev);
13068
13069 __bnx2x_remove(pdev, dev, bp, true);
13070}
13071
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013072static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13073{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013074 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013075
13076 bp->rx_mode = BNX2X_RX_MODE_NONE;
13077
Merav Sicron55c11942012-11-07 00:45:48 +000013078 if (CNIC_LOADED(bp))
13079 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
13080
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013081 /* Stop Tx */
13082 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000013083 /* Delete all NAPI objects */
13084 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000013085 if (CNIC_LOADED(bp))
13086 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013087 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013088
13089 del_timer_sync(&bp->timer);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013090 cancel_delayed_work(&bp->sp_task);
13091 cancel_delayed_work(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013092
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013093 spin_lock_bh(&bp->stats_lock);
13094 bp->stats_state = STATS_STATE_DISABLED;
13095 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013096
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013097 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013098
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013099 netif_carrier_off(bp->dev);
13100
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013101 return 0;
13102}
13103
Wendy Xiong493adb12008-06-23 20:36:22 -070013104/**
13105 * bnx2x_io_error_detected - called when PCI error is detected
13106 * @pdev: Pointer to PCI device
13107 * @state: The current pci connection state
13108 *
13109 * This function is called after a PCI bus error affecting
13110 * this device has been detected.
13111 */
13112static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13113 pci_channel_state_t state)
13114{
13115 struct net_device *dev = pci_get_drvdata(pdev);
13116 struct bnx2x *bp = netdev_priv(dev);
13117
13118 rtnl_lock();
13119
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013120 BNX2X_ERR("IO error detected\n");
13121
Wendy Xiong493adb12008-06-23 20:36:22 -070013122 netif_device_detach(dev);
13123
Dean Nelson07ce50e42009-07-31 09:13:25 +000013124 if (state == pci_channel_io_perm_failure) {
13125 rtnl_unlock();
13126 return PCI_ERS_RESULT_DISCONNECT;
13127 }
13128
Wendy Xiong493adb12008-06-23 20:36:22 -070013129 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013130 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013131
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013132 bnx2x_prev_path_mark_eeh(bp);
13133
Wendy Xiong493adb12008-06-23 20:36:22 -070013134 pci_disable_device(pdev);
13135
13136 rtnl_unlock();
13137
13138 /* Request a slot reset */
13139 return PCI_ERS_RESULT_NEED_RESET;
13140}
13141
13142/**
13143 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13144 * @pdev: Pointer to PCI device
13145 *
13146 * Restart the card from scratch, as if from a cold-boot.
13147 */
13148static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13149{
13150 struct net_device *dev = pci_get_drvdata(pdev);
13151 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013152 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013153
13154 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013155 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013156 if (pci_enable_device(pdev)) {
13157 dev_err(&pdev->dev,
13158 "Cannot re-enable PCI device after reset\n");
13159 rtnl_unlock();
13160 return PCI_ERS_RESULT_DISCONNECT;
13161 }
13162
13163 pci_set_master(pdev);
13164 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013165 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013166
13167 if (netif_running(dev))
13168 bnx2x_set_power_state(bp, PCI_D0);
13169
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013170 if (netif_running(dev)) {
13171 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013172
13173 /* MCP should have been reset; Need to wait for validity */
13174 bnx2x_init_shmem(bp);
13175
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013176 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13177 u32 v;
13178
13179 v = SHMEM2_RD(bp,
13180 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13181 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13182 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13183 }
13184 bnx2x_drain_tx_queues(bp);
13185 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13186 bnx2x_netif_stop(bp, 1);
13187 bnx2x_free_irq(bp);
13188
13189 /* Report UNLOAD_DONE to MCP */
13190 bnx2x_send_unload_done(bp, true);
13191
13192 bp->sp_state = 0;
13193 bp->port.pmf = 0;
13194
13195 bnx2x_prev_unload(bp);
13196
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013197 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013198 * assume the FW will no longer write to the bnx2x driver.
13199 */
13200 bnx2x_squeeze_objects(bp);
13201 bnx2x_free_skbs(bp);
13202 for_each_rx_queue(bp, i)
13203 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13204 bnx2x_free_fp_mem(bp);
13205 bnx2x_free_mem(bp);
13206
13207 bp->state = BNX2X_STATE_CLOSED;
13208 }
13209
Wendy Xiong493adb12008-06-23 20:36:22 -070013210 rtnl_unlock();
13211
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013212 /* If AER, perform cleanup of the PCIe registers */
13213 if (bp->flags & AER_ENABLED) {
13214 if (pci_cleanup_aer_uncorrect_error_status(pdev))
13215 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
13216 else
13217 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
13218 }
13219
Wendy Xiong493adb12008-06-23 20:36:22 -070013220 return PCI_ERS_RESULT_RECOVERED;
13221}
13222
13223/**
13224 * bnx2x_io_resume - called when traffic can start flowing again
13225 * @pdev: Pointer to PCI device
13226 *
13227 * This callback is called when the error recovery driver tells us that
13228 * its OK to resume normal operation.
13229 */
13230static void bnx2x_io_resume(struct pci_dev *pdev)
13231{
13232 struct net_device *dev = pci_get_drvdata(pdev);
13233 struct bnx2x *bp = netdev_priv(dev);
13234
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013235 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013236 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013237 return;
13238 }
13239
Wendy Xiong493adb12008-06-23 20:36:22 -070013240 rtnl_lock();
13241
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013242 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13243 DRV_MSG_SEQ_NUMBER_MASK;
13244
Wendy Xiong493adb12008-06-23 20:36:22 -070013245 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013246 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013247
13248 netif_device_attach(dev);
13249
13250 rtnl_unlock();
13251}
13252
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013253static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013254 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013255 .slot_reset = bnx2x_io_slot_reset,
13256 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013257};
13258
Yuval Mintzb030ed22013-05-27 04:08:30 +000013259static void bnx2x_shutdown(struct pci_dev *pdev)
13260{
13261 struct net_device *dev = pci_get_drvdata(pdev);
13262 struct bnx2x *bp;
13263
13264 if (!dev)
13265 return;
13266
13267 bp = netdev_priv(dev);
13268 if (!bp)
13269 return;
13270
13271 rtnl_lock();
13272 netif_device_detach(dev);
13273 rtnl_unlock();
13274
13275 /* Don't remove the netdevice, as there are scenarios which will cause
13276 * the kernel to hang, e.g., when trying to remove bnx2i while the
13277 * rootfs is mounted from SAN.
13278 */
13279 __bnx2x_remove(pdev, dev, bp, false);
13280}
13281
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013282static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013283 .name = DRV_MODULE_NAME,
13284 .id_table = bnx2x_pci_tbl,
13285 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013286 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013287 .suspend = bnx2x_suspend,
13288 .resume = bnx2x_resume,
13289 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013290#ifdef CONFIG_BNX2X_SRIOV
13291 .sriov_configure = bnx2x_sriov_configure,
13292#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013293 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013294};
13295
13296static int __init bnx2x_init(void)
13297{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013298 int ret;
13299
Joe Perches7995c642010-02-17 15:01:52 +000013300 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013301
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013302 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13303 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013304 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013305 return -ENOMEM;
13306 }
13307
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013308 ret = pci_register_driver(&bnx2x_pci_driver);
13309 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013310 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013311 destroy_workqueue(bnx2x_wq);
13312 }
13313 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013314}
13315
13316static void __exit bnx2x_cleanup(void)
13317{
Yuval Mintz452427b2012-03-26 20:47:07 +000013318 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013319
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013320 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013321
13322 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013323
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013324 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013325 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13326 struct bnx2x_prev_path_list *tmp =
13327 list_entry(pos, struct bnx2x_prev_path_list, list);
13328 list_del(pos);
13329 kfree(tmp);
13330 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013331}
13332
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013333void bnx2x_notify_link_changed(struct bnx2x *bp)
13334{
13335 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13336}
13337
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013338module_init(bnx2x_init);
13339module_exit(bnx2x_cleanup);
13340
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013341/**
13342 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13343 *
13344 * @bp: driver handle
13345 * @set: set or clear the CAM entry
13346 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013347 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013348 * Return 0 if success, -ENODEV if ramrod doesn't return.
13349 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013350static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013351{
13352 unsigned long ramrod_flags = 0;
13353
13354 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13355 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13356 &bp->iscsi_l2_mac_obj, true,
13357 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13358}
Michael Chan993ac7b2009-10-10 13:46:56 +000013359
13360/* count denotes the number of new completions we have seen */
13361static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13362{
13363 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013364 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013365
13366#ifdef BNX2X_STOP_ON_ERROR
13367 if (unlikely(bp->panic))
13368 return;
13369#endif
13370
13371 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013372 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013373 bp->cnic_spq_pending -= count;
13374
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013375 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13376 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13377 & SPE_HDR_CONN_TYPE) >>
13378 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013379 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13380 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013381
13382 /* Set validation for iSCSI L2 client before sending SETUP
13383 * ramrod
13384 */
13385 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013386 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013387 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013388 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013389 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013390 (cxt_index * ILT_PAGE_CIDS);
13391 bnx2x_set_ctx_validation(bp,
13392 &bp->context[cxt_index].
13393 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013394 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013395 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013396 }
13397
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013398 /*
13399 * There may be not more than 8 L2, not more than 8 L5 SPEs
13400 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013401 * COMMON ramrods is not more than the EQ and SPQ can
13402 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013403 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013404 if (type == ETH_CONNECTION_TYPE) {
13405 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013406 break;
13407 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013408 atomic_dec(&bp->cq_spq_left);
13409 } else if (type == NONE_CONNECTION_TYPE) {
13410 if (!atomic_read(&bp->eq_spq_left))
13411 break;
13412 else
13413 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013414 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13415 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013416 if (bp->cnic_spq_pending >=
13417 bp->cnic_eth_dev.max_kwqe_pending)
13418 break;
13419 else
13420 bp->cnic_spq_pending++;
13421 } else {
13422 BNX2X_ERR("Unknown SPE type: %d\n", type);
13423 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013424 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013425 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013426
13427 spe = bnx2x_sp_get_next(bp);
13428 *spe = *bp->cnic_kwq_cons;
13429
Merav Sicron51c1a582012-03-18 10:33:38 +000013430 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013431 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13432
13433 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13434 bp->cnic_kwq_cons = bp->cnic_kwq;
13435 else
13436 bp->cnic_kwq_cons++;
13437 }
13438 bnx2x_sp_prod_update(bp);
13439 spin_unlock_bh(&bp->spq_lock);
13440}
13441
13442static int bnx2x_cnic_sp_queue(struct net_device *dev,
13443 struct kwqe_16 *kwqes[], u32 count)
13444{
13445 struct bnx2x *bp = netdev_priv(dev);
13446 int i;
13447
13448#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013449 if (unlikely(bp->panic)) {
13450 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013451 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013452 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013453#endif
13454
Ariel Elior95c6c6162012-01-26 06:01:52 +000013455 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13456 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013457 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013458 return -EAGAIN;
13459 }
13460
Michael Chan993ac7b2009-10-10 13:46:56 +000013461 spin_lock_bh(&bp->spq_lock);
13462
13463 for (i = 0; i < count; i++) {
13464 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13465
13466 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13467 break;
13468
13469 *bp->cnic_kwq_prod = *spe;
13470
13471 bp->cnic_kwq_pending++;
13472
Merav Sicron51c1a582012-03-18 10:33:38 +000013473 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013474 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013475 spe->data.update_data_addr.hi,
13476 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013477 bp->cnic_kwq_pending);
13478
13479 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13480 bp->cnic_kwq_prod = bp->cnic_kwq;
13481 else
13482 bp->cnic_kwq_prod++;
13483 }
13484
13485 spin_unlock_bh(&bp->spq_lock);
13486
13487 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13488 bnx2x_cnic_sp_post(bp, 0);
13489
13490 return i;
13491}
13492
13493static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13494{
13495 struct cnic_ops *c_ops;
13496 int rc = 0;
13497
13498 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013499 c_ops = rcu_dereference_protected(bp->cnic_ops,
13500 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013501 if (c_ops)
13502 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13503 mutex_unlock(&bp->cnic_mutex);
13504
13505 return rc;
13506}
13507
13508static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13509{
13510 struct cnic_ops *c_ops;
13511 int rc = 0;
13512
13513 rcu_read_lock();
13514 c_ops = rcu_dereference(bp->cnic_ops);
13515 if (c_ops)
13516 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13517 rcu_read_unlock();
13518
13519 return rc;
13520}
13521
13522/*
13523 * for commands that have no data
13524 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013525int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013526{
13527 struct cnic_ctl_info ctl = {0};
13528
13529 ctl.cmd = cmd;
13530
13531 return bnx2x_cnic_ctl_send(bp, &ctl);
13532}
13533
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013534static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013535{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013536 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013537
13538 /* first we tell CNIC and only then we count this as a completion */
13539 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13540 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013541 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013542
13543 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013544 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013545}
13546
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013547/* Called with netif_addr_lock_bh() taken.
13548 * Sets an rx_mode config for an iSCSI ETH client.
13549 * Doesn't block.
13550 * Completion should be checked outside.
13551 */
13552static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13553{
13554 unsigned long accept_flags = 0, ramrod_flags = 0;
13555 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13556 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13557
13558 if (start) {
13559 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13560 * because it's the only way for UIO Queue to accept
13561 * multicasts (in non-promiscuous mode only one Queue per
13562 * function will receive multicast packets (leading in our
13563 * case).
13564 */
13565 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13566 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13567 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13568 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13569
13570 /* Clear STOP_PENDING bit if START is requested */
13571 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13572
13573 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13574 } else
13575 /* Clear START_PENDING bit if STOP is requested */
13576 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13577
13578 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13579 set_bit(sched_state, &bp->sp_state);
13580 else {
13581 __set_bit(RAMROD_RX, &ramrod_flags);
13582 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13583 ramrod_flags);
13584 }
13585}
13586
Michael Chan993ac7b2009-10-10 13:46:56 +000013587static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13588{
13589 struct bnx2x *bp = netdev_priv(dev);
13590 int rc = 0;
13591
13592 switch (ctl->cmd) {
13593 case DRV_CTL_CTXTBL_WR_CMD: {
13594 u32 index = ctl->data.io.offset;
13595 dma_addr_t addr = ctl->data.io.dma_addr;
13596
13597 bnx2x_ilt_wr(bp, index, addr);
13598 break;
13599 }
13600
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013601 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13602 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013603
13604 bnx2x_cnic_sp_post(bp, count);
13605 break;
13606 }
13607
13608 /* rtnl_lock is held. */
13609 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013610 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13611 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013612
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013613 /* Configure the iSCSI classification object */
13614 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13615 cp->iscsi_l2_client_id,
13616 cp->iscsi_l2_cid, BP_FUNC(bp),
13617 bnx2x_sp(bp, mac_rdata),
13618 bnx2x_sp_mapping(bp, mac_rdata),
13619 BNX2X_FILTER_MAC_PENDING,
13620 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13621 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013622
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013623 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013624 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13625 if (rc)
13626 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013627
13628 mmiowb();
13629 barrier();
13630
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013631 /* Start accepting on iSCSI L2 ring */
13632
13633 netif_addr_lock_bh(dev);
13634 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13635 netif_addr_unlock_bh(dev);
13636
13637 /* bits to wait on */
13638 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13639 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13640
13641 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13642 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013643
Michael Chan993ac7b2009-10-10 13:46:56 +000013644 break;
13645 }
13646
13647 /* rtnl_lock is held. */
13648 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013649 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013650
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013651 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013652 netif_addr_lock_bh(dev);
13653 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13654 netif_addr_unlock_bh(dev);
13655
13656 /* bits to wait on */
13657 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13658 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13659
13660 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13661 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013662
13663 mmiowb();
13664 barrier();
13665
13666 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013667 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13668 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013669 break;
13670 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013671 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13672 int count = ctl->data.credit.credit_count;
13673
13674 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013675 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013676 smp_mb__after_atomic_inc();
13677 break;
13678 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013679 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013680 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013681
13682 if (CHIP_IS_E3(bp)) {
13683 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013684 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13685 int path = BP_PATH(bp);
13686 int port = BP_PORT(bp);
13687 int i;
13688 u32 scratch_offset;
13689 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013690
Barak Witkowski2e499d32012-06-26 01:31:19 +000013691 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013692 if (ulp_type == CNIC_ULP_ISCSI)
13693 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13694 else if (ulp_type == CNIC_ULP_FCOE)
13695 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13696 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013697
13698 if ((ulp_type != CNIC_ULP_FCOE) ||
13699 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13700 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13701 break;
13702
13703 /* if reached here - should write fcoe capabilities */
13704 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13705 if (!scratch_offset)
13706 break;
13707 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13708 fcoe_features[path][port]);
13709 host_addr = (u32 *) &(ctl->data.register_data.
13710 fcoe_features);
13711 for (i = 0; i < sizeof(struct fcoe_capabilities);
13712 i += 4)
13713 REG_WR(bp, scratch_offset + i,
13714 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013715 }
13716 break;
13717 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013718
Barak Witkowski1d187b32011-12-05 22:41:50 +000013719 case DRV_CTL_ULP_UNREGISTER_CMD: {
13720 int ulp_type = ctl->data.ulp_type;
13721
13722 if (CHIP_IS_E3(bp)) {
13723 int idx = BP_FW_MB_IDX(bp);
13724 u32 cap;
13725
13726 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13727 if (ulp_type == CNIC_ULP_ISCSI)
13728 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13729 else if (ulp_type == CNIC_ULP_FCOE)
13730 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13731 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13732 }
13733 break;
13734 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013735
13736 default:
13737 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13738 rc = -EINVAL;
13739 }
13740
13741 return rc;
13742}
13743
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013744void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013745{
13746 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13747
13748 if (bp->flags & USING_MSIX_FLAG) {
13749 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13750 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13751 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13752 } else {
13753 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13754 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13755 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013756 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013757 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13758 else
13759 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13760
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013761 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13762 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013763 cp->irq_arr[1].status_blk = bp->def_status_blk;
13764 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013765 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013766
13767 cp->num_irq = 2;
13768}
13769
Merav Sicron37ae41a2012-06-19 07:48:27 +000013770void bnx2x_setup_cnic_info(struct bnx2x *bp)
13771{
13772 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13773
Merav Sicron37ae41a2012-06-19 07:48:27 +000013774 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13775 bnx2x_cid_ilt_lines(bp);
13776 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13777 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13778 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13779
Michael Chanf78afb32013-09-18 01:50:38 -070013780 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
13781 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
13782 cp->iscsi_l2_cid);
13783
Merav Sicron37ae41a2012-06-19 07:48:27 +000013784 if (NO_ISCSI_OOO(bp))
13785 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13786}
13787
Michael Chan993ac7b2009-10-10 13:46:56 +000013788static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13789 void *data)
13790{
13791 struct bnx2x *bp = netdev_priv(dev);
13792 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013793 int rc;
13794
13795 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013796
Merav Sicron51c1a582012-03-18 10:33:38 +000013797 if (ops == NULL) {
13798 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013799 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013800 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013801
Merav Sicron55c11942012-11-07 00:45:48 +000013802 if (!CNIC_SUPPORT(bp)) {
13803 BNX2X_ERR("Can't register CNIC when not supported\n");
13804 return -EOPNOTSUPP;
13805 }
13806
13807 if (!CNIC_LOADED(bp)) {
13808 rc = bnx2x_load_cnic(bp);
13809 if (rc) {
13810 BNX2X_ERR("CNIC-related load failed\n");
13811 return rc;
13812 }
Merav Sicron55c11942012-11-07 00:45:48 +000013813 }
13814
13815 bp->cnic_enabled = true;
13816
Michael Chan993ac7b2009-10-10 13:46:56 +000013817 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13818 if (!bp->cnic_kwq)
13819 return -ENOMEM;
13820
13821 bp->cnic_kwq_cons = bp->cnic_kwq;
13822 bp->cnic_kwq_prod = bp->cnic_kwq;
13823 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13824
13825 bp->cnic_spq_pending = 0;
13826 bp->cnic_kwq_pending = 0;
13827
13828 bp->cnic_data = data;
13829
13830 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013831 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013832 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013833
Michael Chan993ac7b2009-10-10 13:46:56 +000013834 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013835
Michael Chan993ac7b2009-10-10 13:46:56 +000013836 rcu_assign_pointer(bp->cnic_ops, ops);
13837
13838 return 0;
13839}
13840
13841static int bnx2x_unregister_cnic(struct net_device *dev)
13842{
13843 struct bnx2x *bp = netdev_priv(dev);
13844 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13845
13846 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013847 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013848 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013849 mutex_unlock(&bp->cnic_mutex);
13850 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030013851 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000013852 kfree(bp->cnic_kwq);
13853 bp->cnic_kwq = NULL;
13854
13855 return 0;
13856}
13857
13858struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13859{
13860 struct bnx2x *bp = netdev_priv(dev);
13861 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13862
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013863 /* If both iSCSI and FCoE are disabled - return NULL in
13864 * order to indicate CNIC that it should not try to work
13865 * with this device.
13866 */
13867 if (NO_ISCSI(bp) && NO_FCOE(bp))
13868 return NULL;
13869
Michael Chan993ac7b2009-10-10 13:46:56 +000013870 cp->drv_owner = THIS_MODULE;
13871 cp->chip_id = CHIP_ID(bp);
13872 cp->pdev = bp->pdev;
13873 cp->io_base = bp->regview;
13874 cp->io_base2 = bp->doorbells;
13875 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013876 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013877 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13878 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013879 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013880 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013881 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13882 cp->drv_ctl = bnx2x_drv_ctl;
13883 cp->drv_register_cnic = bnx2x_register_cnic;
13884 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013885 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013886 cp->iscsi_l2_client_id =
13887 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013888 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013889
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013890 if (NO_ISCSI_OOO(bp))
13891 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13892
13893 if (NO_ISCSI(bp))
13894 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13895
13896 if (NO_FCOE(bp))
13897 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13898
Merav Sicron51c1a582012-03-18 10:33:38 +000013899 BNX2X_DEV_INFO(
13900 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013901 cp->ctx_blk_size,
13902 cp->ctx_tbl_offset,
13903 cp->ctx_tbl_len,
13904 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013905 return cp;
13906}
Michael Chan993ac7b2009-10-10 13:46:56 +000013907
Ariel Elior64112802013-01-07 00:50:23 +000013908u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013909{
Ariel Elior64112802013-01-07 00:50:23 +000013910 struct bnx2x *bp = fp->bp;
13911 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013912
Ariel Elior64112802013-01-07 00:50:23 +000013913 if (IS_VF(bp))
13914 return bnx2x_vf_ustorm_prods_offset(bp, fp);
13915 else if (!CHIP_IS_E1x(bp))
13916 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
13917 else
13918 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013919
Ariel Elior64112802013-01-07 00:50:23 +000013920 return offset;
13921}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013922
Ariel Elior64112802013-01-07 00:50:23 +000013923/* called only on E1H or E2.
13924 * When pretending to be PF, the pretend value is the function number 0...7
13925 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
13926 * combination
13927 */
13928int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
13929{
13930 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013931
Ariel Elior23826852013-01-09 07:04:35 +000013932 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000013933 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013934
Ariel Elior64112802013-01-07 00:50:23 +000013935 /* get my own pretend register */
13936 pretend_reg = bnx2x_get_pretend_reg(bp);
13937 REG_WR(bp, pretend_reg, pretend_func_val);
13938 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013939 return 0;
13940}