blob: b42f89ce02ef5997fa46e57a9521b0873968d7b7 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000062#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000063#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000064#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020065
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070066#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000069#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000074#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000076#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070077
Eilon Greenstein34f80b02008-06-23 20:33:01 -070078/* Time in jiffies before concluding the transmitter is hung */
79#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Bill Pemberton0329aba2012-12-03 09:24:24 -050081static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030082 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
84
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070085MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000086MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030087 "BCM57710/57711/57711E/"
88 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
89 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090MODULE_LICENSE("GPL");
91MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000092MODULE_FIRMWARE(FW_FILE_NAME_E1);
93MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000094MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000096int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000097module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000105int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000106module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300107MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000108 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000109
Eilon Greensteina18f5122009-08-12 08:23:26 +0000110static int dropless_fc;
111module_param(dropless_fc, int, 0);
112MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
113
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000114static int mrrs = -1;
115module_param(mrrs, int, 0);
116MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
117
Eilon Greenstein9898f862009-02-12 08:38:27 +0000118static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200119module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120MODULE_PARM_DESC(debug, " Default debug msglevel");
121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300122struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000123
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000124struct bnx2x_mac_vals {
125 u32 xmac_addr;
126 u32 xmac_val;
127 u32 emac_addr;
128 u32 emac_val;
129 u32 umac_addr;
130 u32 umac_val;
131 u32 bmac_addr;
132 u32 bmac_val[2];
133};
134
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200135enum bnx2x_board_type {
136 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300137 BCM57711,
138 BCM57711E,
139 BCM57712,
140 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000141 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300142 BCM57800,
143 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000144 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300145 BCM57810,
146 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000147 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300148 BCM57840_4_10,
149 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000150 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000151 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000152 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000153 BCM57811_MF,
154 BCM57840_O,
155 BCM57840_MFO,
156 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200157};
158
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700159/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800160static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500162} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000163 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
164 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
165 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
166 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
167 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
168 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
169 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
170 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
171 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
172 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
173 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
174 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
175 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
176 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
177 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
178 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
179 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
180 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
181 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
182 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
183 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200184};
185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300186#ifndef PCI_DEVICE_ID_NX2_57710
187#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
188#endif
189#ifndef PCI_DEVICE_ID_NX2_57711
190#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
191#endif
192#ifndef PCI_DEVICE_ID_NX2_57711E
193#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
194#endif
195#ifndef PCI_DEVICE_ID_NX2_57712
196#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
197#endif
198#ifndef PCI_DEVICE_ID_NX2_57712_MF
199#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
200#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000201#ifndef PCI_DEVICE_ID_NX2_57712_VF
202#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
203#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300204#ifndef PCI_DEVICE_ID_NX2_57800
205#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
206#endif
207#ifndef PCI_DEVICE_ID_NX2_57800_MF
208#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
209#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000210#ifndef PCI_DEVICE_ID_NX2_57800_VF
211#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
212#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300213#ifndef PCI_DEVICE_ID_NX2_57810
214#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
215#endif
216#ifndef PCI_DEVICE_ID_NX2_57810_MF
217#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
218#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300219#ifndef PCI_DEVICE_ID_NX2_57840_O
220#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
221#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000222#ifndef PCI_DEVICE_ID_NX2_57810_VF
223#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
224#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300225#ifndef PCI_DEVICE_ID_NX2_57840_4_10
226#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
227#endif
228#ifndef PCI_DEVICE_ID_NX2_57840_2_20
229#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
230#endif
231#ifndef PCI_DEVICE_ID_NX2_57840_MFO
232#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300233#endif
234#ifndef PCI_DEVICE_ID_NX2_57840_MF
235#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
236#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000237#ifndef PCI_DEVICE_ID_NX2_57840_VF
238#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
239#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000240#ifndef PCI_DEVICE_ID_NX2_57811
241#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
242#endif
243#ifndef PCI_DEVICE_ID_NX2_57811_MF
244#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
245#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000246#ifndef PCI_DEVICE_ID_NX2_57811_VF
247#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
248#endif
249
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000250static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000251 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200272 { 0 }
273};
274
275MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
276
Yuval Mintz452427b2012-03-26 20:47:07 +0000277/* Global resources for unloading a previously loaded device */
278#define BNX2X_PREV_WAIT_NEEDED 1
279static DEFINE_SEMAPHORE(bnx2x_prev_sem);
280static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200281/****************************************************************************
282* General service functions
283****************************************************************************/
284
Eric Dumazet1191cb82012-04-27 21:39:21 +0000285static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300286 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000287{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300288 REG_WR(bp, addr, U64_LO(mapping));
289 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000290}
291
Eric Dumazet1191cb82012-04-27 21:39:21 +0000292static void storm_memset_spq_addr(struct bnx2x *bp,
293 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300294{
295 u32 addr = XSEM_REG_FAST_MEMORY +
296 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
297
298 __storm_memset_dma_mapping(bp, addr, mapping);
299}
300
Eric Dumazet1191cb82012-04-27 21:39:21 +0000301static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
302 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300303{
304 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
305 pf_id);
306 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
307 pf_id);
308 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
309 pf_id);
310 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
311 pf_id);
312}
313
Eric Dumazet1191cb82012-04-27 21:39:21 +0000314static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
315 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300316{
317 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
318 enable);
319 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
320 enable);
321 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
322 enable);
323 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
324 enable);
325}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000326
Eric Dumazet1191cb82012-04-27 21:39:21 +0000327static void storm_memset_eq_data(struct bnx2x *bp,
328 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000329 u16 pfid)
330{
331 size_t size = sizeof(struct event_ring_data);
332
333 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
334
335 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
336}
337
Eric Dumazet1191cb82012-04-27 21:39:21 +0000338static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
339 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000340{
341 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
342 REG_WR16(bp, addr, eq_prod);
343}
344
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345/* used only at init
346 * locking is done by mcp
347 */
stephen hemminger8d962862010-10-21 07:50:56 +0000348static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349{
350 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
351 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
352 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
353 PCICFG_VENDOR_ID_OFFSET);
354}
355
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200356static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
357{
358 u32 val;
359
360 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
361 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
362 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
363 PCICFG_VENDOR_ID_OFFSET);
364
365 return val;
366}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200367
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000368#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
369#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
370#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
371#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
372#define DMAE_DP_DST_NONE "dst_addr [none]"
373
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000374static void bnx2x_dp_dmae(struct bnx2x *bp,
375 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000376{
377 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000378 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000379
380 switch (dmae->opcode & DMAE_COMMAND_DST) {
381 case DMAE_CMD_DST_PCI:
382 if (src_type == DMAE_CMD_SRC_PCI)
383 DP(msglvl, "DMAE: opcode 0x%08x\n"
384 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
385 "comp_addr [%x:%08x], comp_val 0x%08x\n",
386 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
387 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
388 dmae->comp_addr_hi, dmae->comp_addr_lo,
389 dmae->comp_val);
390 else
391 DP(msglvl, "DMAE: opcode 0x%08x\n"
392 "src [%08x], len [%d*4], dst [%x:%08x]\n"
393 "comp_addr [%x:%08x], comp_val 0x%08x\n",
394 dmae->opcode, dmae->src_addr_lo >> 2,
395 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
396 dmae->comp_addr_hi, dmae->comp_addr_lo,
397 dmae->comp_val);
398 break;
399 case DMAE_CMD_DST_GRC:
400 if (src_type == DMAE_CMD_SRC_PCI)
401 DP(msglvl, "DMAE: opcode 0x%08x\n"
402 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
403 "comp_addr [%x:%08x], comp_val 0x%08x\n",
404 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
405 dmae->len, dmae->dst_addr_lo >> 2,
406 dmae->comp_addr_hi, dmae->comp_addr_lo,
407 dmae->comp_val);
408 else
409 DP(msglvl, "DMAE: opcode 0x%08x\n"
410 "src [%08x], len [%d*4], dst [%08x]\n"
411 "comp_addr [%x:%08x], comp_val 0x%08x\n",
412 dmae->opcode, dmae->src_addr_lo >> 2,
413 dmae->len, dmae->dst_addr_lo >> 2,
414 dmae->comp_addr_hi, dmae->comp_addr_lo,
415 dmae->comp_val);
416 break;
417 default:
418 if (src_type == DMAE_CMD_SRC_PCI)
419 DP(msglvl, "DMAE: opcode 0x%08x\n"
420 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
421 "comp_addr [%x:%08x] comp_val 0x%08x\n",
422 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
423 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
424 dmae->comp_val);
425 else
426 DP(msglvl, "DMAE: opcode 0x%08x\n"
427 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
428 "comp_addr [%x:%08x] comp_val 0x%08x\n",
429 dmae->opcode, dmae->src_addr_lo >> 2,
430 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
431 dmae->comp_val);
432 break;
433 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000434
435 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
436 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
437 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000438}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000439
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200440/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000441void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200442{
443 u32 cmd_offset;
444 int i;
445
446 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
447 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
448 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200449 }
450 REG_WR(bp, dmae_reg_go_c[idx], 1);
451}
452
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000453u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
454{
455 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
456 DMAE_CMD_C_ENABLE);
457}
458
459u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
460{
461 return opcode & ~DMAE_CMD_SRC_RESET;
462}
463
464u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
465 bool with_comp, u8 comp_type)
466{
467 u32 opcode = 0;
468
469 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
470 (dst_type << DMAE_COMMAND_DST_SHIFT));
471
472 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
473
474 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400475 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
476 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000477 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
478
479#ifdef __BIG_ENDIAN
480 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
481#else
482 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
483#endif
484 if (with_comp)
485 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
486 return opcode;
487}
488
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000489void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000490 struct dmae_command *dmae,
491 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000492{
493 memset(dmae, 0, sizeof(struct dmae_command));
494
495 /* set the opcode */
496 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
497 true, DMAE_COMP_PCI);
498
499 /* fill in the completion parameters */
500 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
501 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
502 dmae->comp_val = DMAE_COMP_VAL;
503}
504
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000505/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200506int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
507 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000508{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000509 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000510 int rc = 0;
511
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000512 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
513
514 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300515 * as long as this code is called both from syscall context and
516 * from ndo_set_rx_mode() flow that may be called from BH.
517 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800518 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000519
520 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200521 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000522
523 /* post the command on the channel used for initializations */
524 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
525
526 /* wait for completion */
527 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200528 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000529
Ariel Elior95c6c6162012-01-26 06:01:52 +0000530 if (!cnt ||
531 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
532 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000533 BNX2X_ERR("DMAE timeout!\n");
534 rc = DMAE_TIMEOUT;
535 goto unlock;
536 }
537 cnt--;
538 udelay(50);
539 }
Ariel Elior32316a42013-10-20 16:51:32 +0200540 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000541 BNX2X_ERR("DMAE PCI error!\n");
542 rc = DMAE_PCI_ERROR;
543 }
544
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000545unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800546 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000547 return rc;
548}
549
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700550void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
551 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200552{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000553 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000554 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700555
556 if (!bp->dmae_ready) {
557 u32 *data = bnx2x_sp(bp, wb_data[0]);
558
Ariel Elior127a4252012-01-26 06:01:46 +0000559 if (CHIP_IS_E1(bp))
560 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
561 else
562 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700563 return;
564 }
565
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000566 /* set opcode and fixed command fields */
567 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200568
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000569 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000570 dmae.src_addr_lo = U64_LO(dma_addr);
571 dmae.src_addr_hi = U64_HI(dma_addr);
572 dmae.dst_addr_lo = dst_addr >> 2;
573 dmae.dst_addr_hi = 0;
574 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200575
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000576 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200577 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000578 if (rc) {
579 BNX2X_ERR("DMAE returned failure %d\n", rc);
580 bnx2x_panic();
581 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200582}
583
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700584void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200585{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000586 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000587 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700588
589 if (!bp->dmae_ready) {
590 u32 *data = bnx2x_sp(bp, wb_data[0]);
591 int i;
592
Merav Sicron51c1a582012-03-18 10:33:38 +0000593 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000594 for (i = 0; i < len32; i++)
595 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000596 else
Ariel Elior127a4252012-01-26 06:01:46 +0000597 for (i = 0; i < len32; i++)
598 data[i] = REG_RD(bp, src_addr + i*4);
599
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700600 return;
601 }
602
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000603 /* set opcode and fixed command fields */
604 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200605
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000606 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000607 dmae.src_addr_lo = src_addr >> 2;
608 dmae.src_addr_hi = 0;
609 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
610 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
611 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200612
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000613 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200614 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000615 if (rc) {
616 BNX2X_ERR("DMAE returned failure %d\n", rc);
617 bnx2x_panic();
Yuval Mintzc957d092013-06-25 08:50:11 +0300618 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200619}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620
stephen hemminger8d962862010-10-21 07:50:56 +0000621static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
622 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000623{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000624 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000625 int offset = 0;
626
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000627 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000628 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000629 addr + offset, dmae_wr_max);
630 offset += dmae_wr_max * 4;
631 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000632 }
633
634 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
635}
636
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200637static int bnx2x_mc_assert(struct bnx2x *bp)
638{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200639 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700640 int i, rc = 0;
641 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200642
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700643 /* XSTORM */
644 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
645 XSTORM_ASSERT_LIST_INDEX_OFFSET);
646 if (last_idx)
647 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200648
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700649 /* print the asserts */
650 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200651
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700652 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
653 XSTORM_ASSERT_LIST_OFFSET(i));
654 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
655 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
656 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
657 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
658 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
659 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200660
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700661 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000662 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700663 i, row3, row2, row1, row0);
664 rc++;
665 } else {
666 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 }
668 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700669
670 /* TSTORM */
671 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
672 TSTORM_ASSERT_LIST_INDEX_OFFSET);
673 if (last_idx)
674 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
675
676 /* print the asserts */
677 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
678
679 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
680 TSTORM_ASSERT_LIST_OFFSET(i));
681 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
682 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
683 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
684 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
685 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
686 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
687
688 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000689 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700690 i, row3, row2, row1, row0);
691 rc++;
692 } else {
693 break;
694 }
695 }
696
697 /* CSTORM */
698 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
699 CSTORM_ASSERT_LIST_INDEX_OFFSET);
700 if (last_idx)
701 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
702
703 /* print the asserts */
704 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
705
706 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
707 CSTORM_ASSERT_LIST_OFFSET(i));
708 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
709 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
710 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
711 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
712 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
713 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
714
715 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000716 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700717 i, row3, row2, row1, row0);
718 rc++;
719 } else {
720 break;
721 }
722 }
723
724 /* USTORM */
725 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
726 USTORM_ASSERT_LIST_INDEX_OFFSET);
727 if (last_idx)
728 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
729
730 /* print the asserts */
731 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
732
733 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
734 USTORM_ASSERT_LIST_OFFSET(i));
735 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
736 USTORM_ASSERT_LIST_OFFSET(i) + 4);
737 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
738 USTORM_ASSERT_LIST_OFFSET(i) + 8);
739 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
740 USTORM_ASSERT_LIST_OFFSET(i) + 12);
741
742 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000743 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700744 i, row3, row2, row1, row0);
745 rc++;
746 } else {
747 break;
748 }
749 }
750
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200751 return rc;
752}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800753
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200754#define MCPR_TRACE_BUFFER_SIZE (0x800)
755#define SCRATCH_BUFFER_SIZE(bp) \
756 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
757
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000758void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000760 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200761 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000762 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200763 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000764 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000765 if (BP_NOMCP(bp)) {
766 BNX2X_ERR("NO MCP - can not dump\n");
767 return;
768 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000769 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
770 (bp->common.bc_ver & 0xff0000) >> 16,
771 (bp->common.bc_ver & 0xff00) >> 8,
772 (bp->common.bc_ver & 0xff));
773
774 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
775 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000776 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000777
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000778 if (BP_PATH(bp) == 0)
779 trace_shmem_base = bp->common.shmem_base;
780 else
781 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200782
783 /* sanity */
784 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
785 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
786 SCRATCH_BUFFER_SIZE(bp)) {
787 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
788 trace_shmem_base);
789 return;
790 }
791
792 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000793
794 /* validate TRCB signature */
795 mark = REG_RD(bp, addr);
796 if (mark != MFW_TRACE_SIGNATURE) {
797 BNX2X_ERR("Trace buffer signature is missing.");
798 return ;
799 }
800
801 /* read cyclic buffer pointer */
802 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000803 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200804 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
805 if (mark >= trace_shmem_base || mark < addr + 4) {
806 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
807 return;
808 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000809 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200810
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000811 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000812
813 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200814 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200815 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000816 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200817 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000818 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200819 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000820
821 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000822 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200823 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000824 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200825 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000826 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200827 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000828 printk("%s" "end of fw dump\n", lvl);
829}
830
Eric Dumazet1191cb82012-04-27 21:39:21 +0000831static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000832{
833 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200834}
835
Yuval Mintz823e1d92013-01-14 05:11:47 +0000836static void bnx2x_hc_int_disable(struct bnx2x *bp)
837{
838 int port = BP_PORT(bp);
839 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
840 u32 val = REG_RD(bp, addr);
841
842 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000843 * MSI/MSIX capability
844 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000845 */
846 if (CHIP_IS_E1(bp)) {
847 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
848 * Use mask register to prevent from HC sending interrupts
849 * after we exit the function
850 */
851 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
852
853 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
854 HC_CONFIG_0_REG_INT_LINE_EN_0 |
855 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
856 } else
857 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
858 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
859 HC_CONFIG_0_REG_INT_LINE_EN_0 |
860 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
861
862 DP(NETIF_MSG_IFDOWN,
863 "write %x to HC %d (addr 0x%x)\n",
864 val, port, addr);
865
866 /* flush all outstanding writes */
867 mmiowb();
868
869 REG_WR(bp, addr, val);
870 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000871 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000872}
873
874static void bnx2x_igu_int_disable(struct bnx2x *bp)
875{
876 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
877
878 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
879 IGU_PF_CONF_INT_LINE_EN |
880 IGU_PF_CONF_ATTN_BIT_EN);
881
882 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
883
884 /* flush all outstanding writes */
885 mmiowb();
886
887 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
888 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000889 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000890}
891
892static void bnx2x_int_disable(struct bnx2x *bp)
893{
894 if (bp->common.int_block == INT_BLOCK_HC)
895 bnx2x_hc_int_disable(bp);
896 else
897 bnx2x_igu_int_disable(bp);
898}
899
900void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200901{
902 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000903 u16 j;
904 struct hc_sp_status_block_data sp_sb_data;
905 int func = BP_FUNC(bp);
906#ifdef BNX2X_STOP_ON_ERROR
907 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000908 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000909#endif
Yuval Mintz823e1d92013-01-14 05:11:47 +0000910 if (disable_int)
911 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200912
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700913 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000914 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700915 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
916
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200917 BNX2X_ERR("begin crash dump -----------------\n");
918
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000919 /* Indices */
920 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000921 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300922 bp->def_idx, bp->def_att_idx, bp->attn_state,
923 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000924 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
925 bp->def_status_blk->atten_status_block.attn_bits,
926 bp->def_status_blk->atten_status_block.attn_bits_ack,
927 bp->def_status_blk->atten_status_block.status_block_id,
928 bp->def_status_blk->atten_status_block.attn_bits_index);
929 BNX2X_ERR(" def (");
930 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
931 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000932 bp->def_status_blk->sp_sb.index_values[i],
933 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000934
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000935 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
936 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
937 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
938 i*sizeof(u32));
939
Joe Perchesf1deab52011-08-14 12:16:21 +0000940 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000941 sp_sb_data.igu_sb_id,
942 sp_sb_data.igu_seg_id,
943 sp_sb_data.p_func.pf_id,
944 sp_sb_data.p_func.vnic_id,
945 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300946 sp_sb_data.p_func.vf_valid,
947 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000948
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000949 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000950 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000951 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000952 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000953 struct hc_status_block_data_e1x sb_data_e1x;
954 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300955 CHIP_IS_E1x(bp) ?
956 sb_data_e1x.common.state_machine :
957 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000958 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300959 CHIP_IS_E1x(bp) ?
960 sb_data_e1x.index_data :
961 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000962 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000963 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000964 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000965
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000966 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000967 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000968 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000969 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000970 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000971 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000972 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000973 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000974
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000975 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000976 for_each_cos_in_tx_queue(fp, cos)
977 {
Merav Sicron65565882012-06-19 07:48:26 +0000978 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000979 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000980 i, txdata.tx_pkt_prod,
981 txdata.tx_pkt_cons, txdata.tx_bd_prod,
982 txdata.tx_bd_cons,
983 le16_to_cpu(*txdata.tx_cons_sb));
984 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000985
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300986 loop = CHIP_IS_E1x(bp) ?
987 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000988
989 /* host sb data */
990
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000991 if (IS_FCOE_FP(fp))
992 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000993
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000994 BNX2X_ERR(" run indexes (");
995 for (j = 0; j < HC_SB_MAX_SM; j++)
996 pr_cont("0x%x%s",
997 fp->sb_running_index[j],
998 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
999
1000 BNX2X_ERR(" indexes (");
1001 for (j = 0; j < loop; j++)
1002 pr_cont("0x%x%s",
1003 fp->sb_index_values[j],
1004 (j == loop - 1) ? ")" : " ");
1005 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001006 data_size = CHIP_IS_E1x(bp) ?
1007 sizeof(struct hc_status_block_data_e1x) :
1008 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001009 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001010 sb_data_p = CHIP_IS_E1x(bp) ?
1011 (u32 *)&sb_data_e1x :
1012 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001013 /* copy sb data in here */
1014 for (j = 0; j < data_size; j++)
1015 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1016 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1017 j * sizeof(u32));
1018
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001019 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001020 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001021 sb_data_e2.common.p_func.pf_id,
1022 sb_data_e2.common.p_func.vf_id,
1023 sb_data_e2.common.p_func.vf_valid,
1024 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001025 sb_data_e2.common.same_igu_sb_1b,
1026 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001027 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001028 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001029 sb_data_e1x.common.p_func.pf_id,
1030 sb_data_e1x.common.p_func.vf_id,
1031 sb_data_e1x.common.p_func.vf_valid,
1032 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001033 sb_data_e1x.common.same_igu_sb_1b,
1034 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001035 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001036
1037 /* SB_SMs data */
1038 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001039 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1040 j, hc_sm_p[j].__flags,
1041 hc_sm_p[j].igu_sb_id,
1042 hc_sm_p[j].igu_seg_id,
1043 hc_sm_p[j].time_to_expire,
1044 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001045 }
1046
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001047 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001048 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001049 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001050 hc_index_p[j].flags,
1051 hc_index_p[j].timeout);
1052 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001053 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001054
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001055#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz04c46732013-01-23 03:21:46 +00001056
1057 /* event queue */
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001058 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
Yuval Mintz04c46732013-01-23 03:21:46 +00001059 for (i = 0; i < NUM_EQ_DESC; i++) {
1060 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
1061
1062 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1063 i, bp->eq_ring[i].message.opcode,
1064 bp->eq_ring[i].message.error);
1065 BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
1066 }
1067
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001068 /* Rings */
1069 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001070 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001071 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001072
1073 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1074 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001075 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001076 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1077 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1078
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001079 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001080 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001081 }
1082
Eilon Greenstein3196a882008-08-13 15:58:49 -07001083 start = RX_SGE(fp->rx_sge_prod);
1084 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001085 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001086 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1087 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1088
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001089 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1090 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001091 }
1092
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001093 start = RCQ_BD(fp->rx_comp_cons - 10);
1094 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001095 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001096 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1097
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001098 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1099 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001100 }
1101 }
1102
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001103 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001104 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001105 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001106 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001107 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001108
Ariel Elior6383c0b2011-07-14 08:31:57 +00001109 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1110 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1111 for (j = start; j != end; j = TX_BD(j + 1)) {
1112 struct sw_tx_bd *sw_bd =
1113 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001114
Merav Sicron51c1a582012-03-18 10:33:38 +00001115 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001116 i, cos, j, sw_bd->skb,
1117 sw_bd->first_bd);
1118 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001119
Ariel Elior6383c0b2011-07-14 08:31:57 +00001120 start = TX_BD(txdata->tx_bd_cons - 10);
1121 end = TX_BD(txdata->tx_bd_cons + 254);
1122 for (j = start; j != end; j = TX_BD(j + 1)) {
1123 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001124
Merav Sicron51c1a582012-03-18 10:33:38 +00001125 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001126 i, cos, j, tx_bd[0], tx_bd[1],
1127 tx_bd[2], tx_bd[3]);
1128 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001129 }
1130 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001131#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001132 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001133 bnx2x_mc_assert(bp);
1134 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001135}
1136
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001137/*
1138 * FLR Support for E2
1139 *
1140 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1141 * initialization.
1142 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001143#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001144#define FLR_WAIT_INTERVAL 50 /* usec */
1145#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001146
1147struct pbf_pN_buf_regs {
1148 int pN;
1149 u32 init_crd;
1150 u32 crd;
1151 u32 crd_freed;
1152};
1153
1154struct pbf_pN_cmd_regs {
1155 int pN;
1156 u32 lines_occup;
1157 u32 lines_freed;
1158};
1159
1160static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1161 struct pbf_pN_buf_regs *regs,
1162 u32 poll_count)
1163{
1164 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1165 u32 cur_cnt = poll_count;
1166
1167 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1168 crd = crd_start = REG_RD(bp, regs->crd);
1169 init_crd = REG_RD(bp, regs->init_crd);
1170
1171 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1172 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1173 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1174
1175 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1176 (init_crd - crd_start))) {
1177 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001178 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001179 crd = REG_RD(bp, regs->crd);
1180 crd_freed = REG_RD(bp, regs->crd_freed);
1181 } else {
1182 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1183 regs->pN);
1184 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1185 regs->pN, crd);
1186 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1187 regs->pN, crd_freed);
1188 break;
1189 }
1190 }
1191 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001192 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001193}
1194
1195static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1196 struct pbf_pN_cmd_regs *regs,
1197 u32 poll_count)
1198{
1199 u32 occup, to_free, freed, freed_start;
1200 u32 cur_cnt = poll_count;
1201
1202 occup = to_free = REG_RD(bp, regs->lines_occup);
1203 freed = freed_start = REG_RD(bp, regs->lines_freed);
1204
1205 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1206 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1207
1208 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1209 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001210 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001211 occup = REG_RD(bp, regs->lines_occup);
1212 freed = REG_RD(bp, regs->lines_freed);
1213 } else {
1214 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1215 regs->pN);
1216 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1217 regs->pN, occup);
1218 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1219 regs->pN, freed);
1220 break;
1221 }
1222 }
1223 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001224 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001225}
1226
Eric Dumazet1191cb82012-04-27 21:39:21 +00001227static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1228 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001229{
1230 u32 cur_cnt = poll_count;
1231 u32 val;
1232
1233 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001234 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001235
1236 return val;
1237}
1238
Ariel Eliord16132c2013-01-01 05:22:42 +00001239int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1240 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001241{
1242 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1243 if (val != 0) {
1244 BNX2X_ERR("%s usage count=%d\n", msg, val);
1245 return 1;
1246 }
1247 return 0;
1248}
1249
Ariel Eliord16132c2013-01-01 05:22:42 +00001250/* Common routines with VF FLR cleanup */
1251u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001252{
1253 /* adjust polling timeout */
1254 if (CHIP_REV_IS_EMUL(bp))
1255 return FLR_POLL_CNT * 2000;
1256
1257 if (CHIP_REV_IS_FPGA(bp))
1258 return FLR_POLL_CNT * 120;
1259
1260 return FLR_POLL_CNT;
1261}
1262
Ariel Eliord16132c2013-01-01 05:22:42 +00001263void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001264{
1265 struct pbf_pN_cmd_regs cmd_regs[] = {
1266 {0, (CHIP_IS_E3B0(bp)) ?
1267 PBF_REG_TQ_OCCUPANCY_Q0 :
1268 PBF_REG_P0_TQ_OCCUPANCY,
1269 (CHIP_IS_E3B0(bp)) ?
1270 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1271 PBF_REG_P0_TQ_LINES_FREED_CNT},
1272 {1, (CHIP_IS_E3B0(bp)) ?
1273 PBF_REG_TQ_OCCUPANCY_Q1 :
1274 PBF_REG_P1_TQ_OCCUPANCY,
1275 (CHIP_IS_E3B0(bp)) ?
1276 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1277 PBF_REG_P1_TQ_LINES_FREED_CNT},
1278 {4, (CHIP_IS_E3B0(bp)) ?
1279 PBF_REG_TQ_OCCUPANCY_LB_Q :
1280 PBF_REG_P4_TQ_OCCUPANCY,
1281 (CHIP_IS_E3B0(bp)) ?
1282 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1283 PBF_REG_P4_TQ_LINES_FREED_CNT}
1284 };
1285
1286 struct pbf_pN_buf_regs buf_regs[] = {
1287 {0, (CHIP_IS_E3B0(bp)) ?
1288 PBF_REG_INIT_CRD_Q0 :
1289 PBF_REG_P0_INIT_CRD ,
1290 (CHIP_IS_E3B0(bp)) ?
1291 PBF_REG_CREDIT_Q0 :
1292 PBF_REG_P0_CREDIT,
1293 (CHIP_IS_E3B0(bp)) ?
1294 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1295 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1296 {1, (CHIP_IS_E3B0(bp)) ?
1297 PBF_REG_INIT_CRD_Q1 :
1298 PBF_REG_P1_INIT_CRD,
1299 (CHIP_IS_E3B0(bp)) ?
1300 PBF_REG_CREDIT_Q1 :
1301 PBF_REG_P1_CREDIT,
1302 (CHIP_IS_E3B0(bp)) ?
1303 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1304 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1305 {4, (CHIP_IS_E3B0(bp)) ?
1306 PBF_REG_INIT_CRD_LB_Q :
1307 PBF_REG_P4_INIT_CRD,
1308 (CHIP_IS_E3B0(bp)) ?
1309 PBF_REG_CREDIT_LB_Q :
1310 PBF_REG_P4_CREDIT,
1311 (CHIP_IS_E3B0(bp)) ?
1312 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1313 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1314 };
1315
1316 int i;
1317
1318 /* Verify the command queues are flushed P0, P1, P4 */
1319 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1320 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1321
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001322 /* Verify the transmission buffers are flushed P0, P1, P4 */
1323 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1324 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1325}
1326
1327#define OP_GEN_PARAM(param) \
1328 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1329
1330#define OP_GEN_TYPE(type) \
1331 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1332
1333#define OP_GEN_AGG_VECT(index) \
1334 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1335
Ariel Eliord16132c2013-01-01 05:22:42 +00001336int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001337{
Yuval Mintz86564c32013-01-23 03:21:50 +00001338 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001339 u32 comp_addr = BAR_CSTRORM_INTMEM +
1340 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1341 int ret = 0;
1342
1343 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001344 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001345 return 1;
1346 }
1347
Yuval Mintz86564c32013-01-23 03:21:50 +00001348 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1349 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1350 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1351 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001352
Ariel Elior89db4ad2012-01-26 06:01:48 +00001353 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001354 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001355
1356 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1357 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001358 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1359 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001360 bnx2x_panic();
1361 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001362 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001363 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001364 REG_WR(bp, comp_addr, 0);
1365
1366 return ret;
1367}
1368
Ariel Eliorb56e9672013-01-01 05:22:32 +00001369u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001370{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001371 u16 status;
1372
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001373 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001374 return status & PCI_EXP_DEVSTA_TRPND;
1375}
1376
1377/* PF FLR specific routines
1378*/
1379static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1380{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001381 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1382 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1383 CFC_REG_NUM_LCIDS_INSIDE_PF,
1384 "CFC PF usage counter timed out",
1385 poll_cnt))
1386 return 1;
1387
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001388 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1389 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1390 DORQ_REG_PF_USAGE_CNT,
1391 "DQ PF usage counter timed out",
1392 poll_cnt))
1393 return 1;
1394
1395 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1396 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1397 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1398 "QM PF usage counter timed out",
1399 poll_cnt))
1400 return 1;
1401
1402 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1403 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1404 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1405 "Timers VNIC usage counter timed out",
1406 poll_cnt))
1407 return 1;
1408 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1409 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1410 "Timers NUM_SCANS usage counter timed out",
1411 poll_cnt))
1412 return 1;
1413
1414 /* Wait DMAE PF usage counter to zero */
1415 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1416 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001417 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001418 poll_cnt))
1419 return 1;
1420
1421 return 0;
1422}
1423
1424static void bnx2x_hw_enable_status(struct bnx2x *bp)
1425{
1426 u32 val;
1427
1428 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1429 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1430
1431 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1432 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1433
1434 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1435 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1436
1437 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1438 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1439
1440 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1441 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1442
1443 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1444 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1445
1446 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1447 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1448
1449 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1450 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1451 val);
1452}
1453
1454static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1455{
1456 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1457
1458 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1459
1460 /* Re-enable PF target read access */
1461 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1462
1463 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001464 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001465 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1466 return -EBUSY;
1467
1468 /* Zero the igu 'trailing edge' and 'leading edge' */
1469
1470 /* Send the FW cleanup command */
1471 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1472 return -EBUSY;
1473
1474 /* ATC cleanup */
1475
1476 /* Verify TX hw is flushed */
1477 bnx2x_tx_hw_flushed(bp, poll_cnt);
1478
1479 /* Wait 100ms (not adjusted according to platform) */
1480 msleep(100);
1481
1482 /* Verify no pending pci transactions */
1483 if (bnx2x_is_pcie_pending(bp->pdev))
1484 BNX2X_ERR("PCIE Transactions still pending\n");
1485
1486 /* Debug */
1487 bnx2x_hw_enable_status(bp);
1488
1489 /*
1490 * Master enable - Due to WB DMAE writes performed before this
1491 * register is re-initialized as part of the regular function init
1492 */
1493 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1494
1495 return 0;
1496}
1497
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001498static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001499{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001500 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001501 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1502 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001503 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1504 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1505 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001506
1507 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001508 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1509 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001510 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1511 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001512 if (single_msix)
1513 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001514 } else if (msi) {
1515 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1516 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1517 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1518 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001519 } else {
1520 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001521 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001522 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1523 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001524
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001525 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001526 DP(NETIF_MSG_IFUP,
1527 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001528
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001529 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001530
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001531 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1532 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001533 }
1534
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001535 if (CHIP_IS_E1(bp))
1536 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1537
Merav Sicron51c1a582012-03-18 10:33:38 +00001538 DP(NETIF_MSG_IFUP,
1539 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1540 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001541
1542 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001543 /*
1544 * Ensure that HC_CONFIG is written before leading/trailing edge config
1545 */
1546 mmiowb();
1547 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001548
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001549 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001550 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001551 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001552 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001553 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001554 /* enable nig and gpio3 attention */
1555 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001556 } else
1557 val = 0xffff;
1558
1559 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1560 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1561 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001562
1563 /* Make sure that interrupts are indeed enabled from here on */
1564 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001565}
1566
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001567static void bnx2x_igu_int_enable(struct bnx2x *bp)
1568{
1569 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001570 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1571 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1572 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001573
1574 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1575
1576 if (msix) {
1577 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1578 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001579 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001580 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001581
1582 if (single_msix)
1583 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001584 } else if (msi) {
1585 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001586 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001587 IGU_PF_CONF_ATTN_BIT_EN |
1588 IGU_PF_CONF_SINGLE_ISR_EN);
1589 } else {
1590 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001591 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001592 IGU_PF_CONF_ATTN_BIT_EN |
1593 IGU_PF_CONF_SINGLE_ISR_EN);
1594 }
1595
Yuval Mintzebe61d82013-01-14 05:11:48 +00001596 /* Clean previous status - need to configure igu prior to ack*/
1597 if ((!msix) || single_msix) {
1598 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1599 bnx2x_ack_int(bp);
1600 }
1601
1602 val |= IGU_PF_CONF_FUNC_EN;
1603
Merav Sicron51c1a582012-03-18 10:33:38 +00001604 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001605 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1606
1607 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1608
Yuval Mintz79a85572012-04-03 18:41:25 +00001609 if (val & IGU_PF_CONF_INT_LINE_EN)
1610 pci_intx(bp->pdev, true);
1611
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001612 barrier();
1613
1614 /* init leading/trailing edge */
1615 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001616 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001617 if (bp->port.pmf)
1618 /* enable nig and gpio3 attention */
1619 val |= 0x1100;
1620 } else
1621 val = 0xffff;
1622
1623 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1624 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1625
1626 /* Make sure that interrupts are indeed enabled from here on */
1627 mmiowb();
1628}
1629
1630void bnx2x_int_enable(struct bnx2x *bp)
1631{
1632 if (bp->common.int_block == INT_BLOCK_HC)
1633 bnx2x_hc_int_enable(bp);
1634 else
1635 bnx2x_igu_int_enable(bp);
1636}
1637
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001638void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001639{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001640 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001641 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001642
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001643 if (disable_hw)
1644 /* prevent the HW from sending interrupts */
1645 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001646
1647 /* make sure all ISRs are done */
1648 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001649 synchronize_irq(bp->msix_table[0].vector);
1650 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001651 if (CNIC_SUPPORT(bp))
1652 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001653 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001654 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001655 } else
1656 synchronize_irq(bp->pdev->irq);
1657
1658 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001659 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001660 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001661 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001662}
1663
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001664/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001665
1666/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001667 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668 */
1669
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001670/* Return true if succeeded to acquire the lock */
1671static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1672{
1673 u32 lock_status;
1674 u32 resource_bit = (1 << resource);
1675 int func = BP_FUNC(bp);
1676 u32 hw_lock_control_reg;
1677
Merav Sicron51c1a582012-03-18 10:33:38 +00001678 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1679 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001680
1681 /* Validating that the resource is within range */
1682 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001683 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001684 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1685 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001686 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001687 }
1688
1689 if (func <= 5)
1690 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1691 else
1692 hw_lock_control_reg =
1693 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1694
1695 /* Try to acquire the lock */
1696 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1697 lock_status = REG_RD(bp, hw_lock_control_reg);
1698 if (lock_status & resource_bit)
1699 return true;
1700
Merav Sicron51c1a582012-03-18 10:33:38 +00001701 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1702 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001703 return false;
1704}
1705
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001706/**
1707 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1708 *
1709 * @bp: driver handle
1710 *
1711 * Returns the recovery leader resource id according to the engine this function
1712 * belongs to. Currently only only 2 engines is supported.
1713 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001714static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001715{
1716 if (BP_PATH(bp))
1717 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1718 else
1719 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1720}
1721
1722/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001723 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001724 *
1725 * @bp: driver handle
1726 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001727 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001728 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001729static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001730{
1731 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1732}
1733
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001734static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001735
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001736/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1737static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1738{
1739 /* Set the interrupt occurred bit for the sp-task to recognize it
1740 * must ack the interrupt and transition according to the IGU
1741 * state machine.
1742 */
1743 atomic_set(&bp->interrupt_occurred, 1);
1744
1745 /* The sp_task must execute only after this bit
1746 * is set, otherwise we will get out of sync and miss all
1747 * further interrupts. Hence, the barrier.
1748 */
1749 smp_wmb();
1750
1751 /* schedule sp_task to workqueue */
1752 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1753}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001754
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001755void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001756{
1757 struct bnx2x *bp = fp->bp;
1758 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1759 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001760 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001761 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001762
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001763 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001764 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001765 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001766 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001767
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001768 /* If cid is within VF range, replace the slowpath object with the
1769 * one corresponding to this VF
1770 */
1771 if (cid >= BNX2X_FIRST_VF_CID &&
1772 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1773 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1774
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001775 switch (command) {
1776 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001777 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001778 drv_cmd = BNX2X_Q_CMD_UPDATE;
1779 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001780
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001781 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001782 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001783 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001784 break;
1785
Ariel Elior6383c0b2011-07-14 08:31:57 +00001786 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001787 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001788 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1789 break;
1790
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001791 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001792 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001793 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001794 break;
1795
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001796 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001797 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001798 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1799 break;
1800
1801 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001802 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001803 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001804 break;
1805
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001806 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001807 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1808 command, fp->index);
1809 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001810 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001811
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001812 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1813 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1814 /* q_obj->complete_cmd() failure means that this was
1815 * an unexpected completion.
1816 *
1817 * In this case we don't want to increase the bp->spq_left
1818 * because apparently we haven't sent this command the first
1819 * place.
1820 */
1821#ifdef BNX2X_STOP_ON_ERROR
1822 bnx2x_panic();
1823#else
1824 return;
1825#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001826 /* SRIOV: reschedule any 'in_progress' operations */
1827 bnx2x_iov_sp_event(bp, cid, true);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001828
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001829 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001830 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001831 /* push the change in bp->spq_left and towards the memory */
1832 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001833
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001834 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1835
Barak Witkowskia3348722012-04-23 03:04:46 +00001836 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1837 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1838 /* if Q update ramrod is completed for last Q in AFEX vif set
1839 * flow, then ACK MCP at the end
1840 *
1841 * mark pending ACK to MCP bit.
1842 * prevent case that both bits are cleared.
1843 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001844 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001845 * races
1846 */
1847 smp_mb__before_clear_bit();
1848 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1849 wmb();
1850 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1851 smp_mb__after_clear_bit();
1852
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001853 /* schedule the sp task as mcp ack is required */
1854 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001855 }
1856
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001857 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001858}
1859
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001860irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001861{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001862 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001863 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001864 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001865 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001866 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001867
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001868 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001869 if (unlikely(status == 0)) {
1870 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1871 return IRQ_NONE;
1872 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001873 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001874
Eilon Greenstein3196a882008-08-13 15:58:49 -07001875#ifdef BNX2X_STOP_ON_ERROR
1876 if (unlikely(bp->panic))
1877 return IRQ_HANDLED;
1878#endif
1879
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001880 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001881 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001882
Merav Sicron55c11942012-11-07 00:45:48 +00001883 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001884 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001885 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001886 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001887 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001888 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001889 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001890 status &= ~mask;
1891 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001892 }
1893
Merav Sicron55c11942012-11-07 00:45:48 +00001894 if (CNIC_SUPPORT(bp)) {
1895 mask = 0x2;
1896 if (status & (mask | 0x1)) {
1897 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001898
Michael Chanad9b4352013-01-23 03:21:52 +00001899 rcu_read_lock();
1900 c_ops = rcu_dereference(bp->cnic_ops);
1901 if (c_ops && (bp->cnic_eth_dev.drv_state &
1902 CNIC_DRV_STATE_HANDLES_IRQ))
1903 c_ops->cnic_handler(bp->cnic_data, NULL);
1904 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001905
1906 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001907 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001908 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001909
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001910 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001911
1912 /* schedule sp task to perform default status block work, ack
1913 * attentions and enable interrupts.
1914 */
1915 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001916
1917 status &= ~0x1;
1918 if (!status)
1919 return IRQ_HANDLED;
1920 }
1921
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001922 if (unlikely(status))
1923 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001924 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001925
1926 return IRQ_HANDLED;
1927}
1928
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001929/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001930
1931/*
1932 * General service functions
1933 */
1934
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001935int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001936{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001937 u32 lock_status;
1938 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001939 int func = BP_FUNC(bp);
1940 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001941 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001942
1943 /* Validating that the resource is within range */
1944 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001945 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001946 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1947 return -EINVAL;
1948 }
1949
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001950 if (func <= 5) {
1951 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1952 } else {
1953 hw_lock_control_reg =
1954 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1955 }
1956
Eliezer Tamirf1410642008-02-28 11:51:50 -08001957 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001958 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001959 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001960 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001961 lock_status, resource_bit);
1962 return -EEXIST;
1963 }
1964
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001965 /* Try for 5 second every 5ms */
1966 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001967 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001968 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1969 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001970 if (lock_status & resource_bit)
1971 return 0;
1972
Yuval Mintz639d65b2013-06-02 00:06:21 +00001973 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001974 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001975 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001976 return -EAGAIN;
1977}
1978
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001979int bnx2x_release_leader_lock(struct bnx2x *bp)
1980{
1981 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1982}
1983
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001984int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001985{
1986 u32 lock_status;
1987 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001988 int func = BP_FUNC(bp);
1989 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001990
1991 /* Validating that the resource is within range */
1992 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001993 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001994 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1995 return -EINVAL;
1996 }
1997
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001998 if (func <= 5) {
1999 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2000 } else {
2001 hw_lock_control_reg =
2002 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2003 }
2004
Eliezer Tamirf1410642008-02-28 11:51:50 -08002005 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002006 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002007 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002008 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2009 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002010 return -EFAULT;
2011 }
2012
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002013 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002014 return 0;
2015}
2016
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002017int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2018{
2019 /* The GPIO should be swapped if swap register is set and active */
2020 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2021 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2022 int gpio_shift = gpio_num +
2023 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2024 u32 gpio_mask = (1 << gpio_shift);
2025 u32 gpio_reg;
2026 int value;
2027
2028 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2029 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2030 return -EINVAL;
2031 }
2032
2033 /* read GPIO value */
2034 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2035
2036 /* get the requested pin value */
2037 if ((gpio_reg & gpio_mask) == gpio_mask)
2038 value = 1;
2039 else
2040 value = 0;
2041
2042 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2043
2044 return value;
2045}
2046
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002047int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002048{
2049 /* The GPIO should be swapped if swap register is set and active */
2050 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002051 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002052 int gpio_shift = gpio_num +
2053 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2054 u32 gpio_mask = (1 << gpio_shift);
2055 u32 gpio_reg;
2056
2057 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2058 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2059 return -EINVAL;
2060 }
2061
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002062 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002063 /* read GPIO and mask except the float bits */
2064 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2065
2066 switch (mode) {
2067 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002068 DP(NETIF_MSG_LINK,
2069 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002070 gpio_num, gpio_shift);
2071 /* clear FLOAT and set CLR */
2072 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2073 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2074 break;
2075
2076 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002077 DP(NETIF_MSG_LINK,
2078 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002079 gpio_num, gpio_shift);
2080 /* clear FLOAT and set SET */
2081 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2082 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2083 break;
2084
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002085 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002086 DP(NETIF_MSG_LINK,
2087 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002088 gpio_num, gpio_shift);
2089 /* set FLOAT */
2090 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2091 break;
2092
2093 default:
2094 break;
2095 }
2096
2097 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002098 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002099
2100 return 0;
2101}
2102
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002103int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2104{
2105 u32 gpio_reg = 0;
2106 int rc = 0;
2107
2108 /* Any port swapping should be handled by caller. */
2109
2110 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2111 /* read GPIO and mask except the float bits */
2112 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2113 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2114 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2115 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2116
2117 switch (mode) {
2118 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2119 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2120 /* set CLR */
2121 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2122 break;
2123
2124 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2125 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2126 /* set SET */
2127 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2128 break;
2129
2130 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2131 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2132 /* set FLOAT */
2133 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2134 break;
2135
2136 default:
2137 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2138 rc = -EINVAL;
2139 break;
2140 }
2141
2142 if (rc == 0)
2143 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2144
2145 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2146
2147 return rc;
2148}
2149
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002150int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2151{
2152 /* The GPIO should be swapped if swap register is set and active */
2153 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2154 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2155 int gpio_shift = gpio_num +
2156 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2157 u32 gpio_mask = (1 << gpio_shift);
2158 u32 gpio_reg;
2159
2160 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2161 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2162 return -EINVAL;
2163 }
2164
2165 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2166 /* read GPIO int */
2167 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2168
2169 switch (mode) {
2170 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002171 DP(NETIF_MSG_LINK,
2172 "Clear GPIO INT %d (shift %d) -> output low\n",
2173 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002174 /* clear SET and set CLR */
2175 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2176 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2177 break;
2178
2179 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002180 DP(NETIF_MSG_LINK,
2181 "Set GPIO INT %d (shift %d) -> output high\n",
2182 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002183 /* clear CLR and set SET */
2184 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2185 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2186 break;
2187
2188 default:
2189 break;
2190 }
2191
2192 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2193 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2194
2195 return 0;
2196}
2197
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002198static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002199{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002200 u32 spio_reg;
2201
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002202 /* Only 2 SPIOs are configurable */
2203 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2204 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002205 return -EINVAL;
2206 }
2207
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002208 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002209 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002210 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002211
2212 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002213 case MISC_SPIO_OUTPUT_LOW:
2214 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002215 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002216 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2217 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002218 break;
2219
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002220 case MISC_SPIO_OUTPUT_HIGH:
2221 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002222 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002223 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2224 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002225 break;
2226
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002227 case MISC_SPIO_INPUT_HI_Z:
2228 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002229 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002230 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002231 break;
2232
2233 default:
2234 break;
2235 }
2236
2237 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002238 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002239
2240 return 0;
2241}
2242
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002243void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002244{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002245 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002246 switch (bp->link_vars.ieee_fc &
2247 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002248 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002249 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002250 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002251 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002252
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002253 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002254 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002255 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002256 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002257
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002258 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002259 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002260 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002261
Eliezer Tamirf1410642008-02-28 11:51:50 -08002262 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002263 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002264 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002265 break;
2266 }
2267}
2268
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002269static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002270{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002271 /* Initialize link parameters structure variables
2272 * It is recommended to turn off RX FC for jumbo frames
2273 * for better performance
2274 */
2275 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2276 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2277 else
2278 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2279}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002280
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002281static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2282{
2283 u32 pause_enabled = 0;
2284
2285 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2286 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2287 pause_enabled = 1;
2288
2289 REG_WR(bp, BAR_USTRORM_INTMEM +
2290 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2291 pause_enabled);
2292 }
2293
2294 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2295 pause_enabled ? "enabled" : "disabled");
2296}
2297
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002298int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2299{
2300 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2301 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2302
2303 if (!BP_NOMCP(bp)) {
2304 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002305 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002306
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002307 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002308 struct link_params *lp = &bp->link_params;
2309 lp->loopback_mode = LOOPBACK_XGXS;
2310 /* do PHY loopback at 10G speed, if possible */
2311 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2312 if (lp->speed_cap_mask[cfx_idx] &
2313 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2314 lp->req_line_speed[cfx_idx] =
2315 SPEED_10000;
2316 else
2317 lp->req_line_speed[cfx_idx] =
2318 SPEED_1000;
2319 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002320 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002321
Merav Sicron8970b2e2012-06-19 07:48:22 +00002322 if (load_mode == LOAD_LOOPBACK_EXT) {
2323 struct link_params *lp = &bp->link_params;
2324 lp->loopback_mode = LOOPBACK_EXT;
2325 }
2326
Eilon Greenstein19680c42008-08-13 15:47:33 -07002327 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002328
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002329 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002330
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002331 bnx2x_init_dropless_fc(bp);
2332
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002333 bnx2x_calc_fc_adv(bp);
2334
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002335 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002336 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002337 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002338 }
2339 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002340 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002341 return rc;
2342 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002343 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002344 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002345}
2346
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002347void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002348{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002349 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002350 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002351 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002352 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002353
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002354 bnx2x_init_dropless_fc(bp);
2355
Eilon Greenstein19680c42008-08-13 15:47:33 -07002356 bnx2x_calc_fc_adv(bp);
2357 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002358 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002359}
2360
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002361static void bnx2x__link_reset(struct bnx2x *bp)
2362{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002363 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002364 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002365 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002366 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002367 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002368 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002369}
2370
Yuval Mintz5d07d862012-09-13 02:56:21 +00002371void bnx2x_force_link_reset(struct bnx2x *bp)
2372{
2373 bnx2x_acquire_phy_lock(bp);
2374 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2375 bnx2x_release_phy_lock(bp);
2376}
2377
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002378u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002379{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002380 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002381
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002382 if (!BP_NOMCP(bp)) {
2383 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002384 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2385 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002386 bnx2x_release_phy_lock(bp);
2387 } else
2388 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002389
2390 return rc;
2391}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002392
Eilon Greenstein2691d512009-08-12 08:22:08 +00002393/* Calculates the sum of vn_min_rates.
2394 It's needed for further normalizing of the min_rates.
2395 Returns:
2396 sum of vn_min_rates.
2397 or
2398 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002399 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002400 If not all min_rates are zero then those that are zeroes will be set to 1.
2401 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002402static void bnx2x_calc_vn_min(struct bnx2x *bp,
2403 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002404{
2405 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002406 int vn;
2407
David S. Miller8decf862011-09-22 03:23:13 -04002408 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002409 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002410 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2411 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2412
2413 /* Skip hidden vns */
2414 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002415 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002416 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002417 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002418 vn_min_rate = DEF_MIN_RATE;
2419 else
2420 all_zero = 0;
2421
Yuval Mintzb475d782012-04-03 18:41:29 +00002422 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002423 }
2424
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002425 /* if ETS or all min rates are zeros - disable fairness */
2426 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002427 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002428 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2429 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2430 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002431 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002432 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002433 DP(NETIF_MSG_IFUP,
2434 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002435 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002436 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002437 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002438}
2439
Yuval Mintzb475d782012-04-03 18:41:29 +00002440static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2441 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002442{
Yuval Mintzb475d782012-04-03 18:41:29 +00002443 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002444 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002445
Yuval Mintzb475d782012-04-03 18:41:29 +00002446 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002447 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002448 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002449 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2450
Yuval Mintzb475d782012-04-03 18:41:29 +00002451 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002452 /* maxCfg in percents of linkspeed */
2453 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002454 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002455 /* maxCfg is absolute in 100Mb units */
2456 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002457 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002458
Yuval Mintzb475d782012-04-03 18:41:29 +00002459 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002460
Yuval Mintzb475d782012-04-03 18:41:29 +00002461 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002462}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002463
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002464static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2465{
2466 if (CHIP_REV_IS_SLOW(bp))
2467 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002468 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002469 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002470
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002471 return CMNG_FNS_NONE;
2472}
2473
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002474void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002475{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002476 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002477
2478 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002479 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002480
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002481 /* For 2 port configuration the absolute function number formula
2482 * is:
2483 * abs_func = 2 * vn + BP_PORT + BP_PATH
2484 *
2485 * and there are 4 functions per port
2486 *
2487 * For 4 port configuration it is
2488 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2489 *
2490 * and there are 2 functions per port
2491 */
David S. Miller8decf862011-09-22 03:23:13 -04002492 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002493 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2494
2495 if (func >= E1H_FUNC_MAX)
2496 break;
2497
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002498 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002499 MF_CFG_RD(bp, func_mf_config[func].config);
2500 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002501 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2502 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2503 bp->flags |= MF_FUNC_DIS;
2504 } else {
2505 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2506 bp->flags &= ~MF_FUNC_DIS;
2507 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002508}
2509
2510static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2511{
Yuval Mintzb475d782012-04-03 18:41:29 +00002512 struct cmng_init_input input;
2513 memset(&input, 0, sizeof(struct cmng_init_input));
2514
2515 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002516
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002517 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002518 int vn;
2519
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002520 /* read mf conf from shmem */
2521 if (read_cfg)
2522 bnx2x_read_mf_cfg(bp);
2523
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002524 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002525 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002526
2527 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002528 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002529 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002530 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002531
2532 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002533 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002534 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002535
2536 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002537 return;
2538 }
2539
2540 /* rate shaping and fairness are disabled */
2541 DP(NETIF_MSG_IFUP,
2542 "rate shaping and fairness are disabled\n");
2543}
2544
Eric Dumazet1191cb82012-04-27 21:39:21 +00002545static void storm_memset_cmng(struct bnx2x *bp,
2546 struct cmng_init *cmng,
2547 u8 port)
2548{
2549 int vn;
2550 size_t size = sizeof(struct cmng_struct_per_port);
2551
2552 u32 addr = BAR_XSTRORM_INTMEM +
2553 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2554
2555 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2556
2557 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2558 int func = func_by_vn(bp, vn);
2559
2560 addr = BAR_XSTRORM_INTMEM +
2561 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2562 size = sizeof(struct rate_shaping_vars_per_vn);
2563 __storm_memset_struct(bp, addr, size,
2564 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2565
2566 addr = BAR_XSTRORM_INTMEM +
2567 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2568 size = sizeof(struct fairness_vars_per_vn);
2569 __storm_memset_struct(bp, addr, size,
2570 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2571 }
2572}
2573
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002574/* init cmng mode in HW according to local configuration */
2575void bnx2x_set_local_cmng(struct bnx2x *bp)
2576{
2577 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2578
2579 if (cmng_fns != CMNG_FNS_NONE) {
2580 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2581 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2582 } else {
2583 /* rate shaping and fairness are disabled */
2584 DP(NETIF_MSG_IFUP,
2585 "single function mode without fairness\n");
2586 }
2587}
2588
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002589/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002590static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002591{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002592 /* Make sure that we are synced with the current statistics */
2593 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2594
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002595 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002596
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002597 bnx2x_init_dropless_fc(bp);
2598
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002599 if (bp->link_vars.link_up) {
2600
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002601 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002602 struct host_port_stats *pstats;
2603
2604 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002605 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002606 memset(&(pstats->mac_stx[0]), 0,
2607 sizeof(struct mac_stx));
2608 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002609 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002610 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2611 }
2612
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002613 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2614 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002615
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002616 __bnx2x_link_report(bp);
2617
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002618 if (IS_MF(bp))
2619 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002620}
2621
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002622void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002623{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002624 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002625 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002626
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002627 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002628 if (IS_PF(bp)) {
2629 bnx2x_dcbx_pmf_update(bp);
2630 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2631 if (bp->link_vars.link_up)
2632 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2633 else
2634 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2635 /* indicate link status */
2636 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002637
Ariel Eliorad5afc82013-01-01 05:22:26 +00002638 } else { /* VF */
2639 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2640 SUPPORTED_10baseT_Full |
2641 SUPPORTED_100baseT_Half |
2642 SUPPORTED_100baseT_Full |
2643 SUPPORTED_1000baseT_Full |
2644 SUPPORTED_2500baseX_Full |
2645 SUPPORTED_10000baseT_Full |
2646 SUPPORTED_TP |
2647 SUPPORTED_FIBRE |
2648 SUPPORTED_Autoneg |
2649 SUPPORTED_Pause |
2650 SUPPORTED_Asym_Pause);
2651 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002652
Ariel Eliorad5afc82013-01-01 05:22:26 +00002653 bp->link_params.bp = bp;
2654 bp->link_params.port = BP_PORT(bp);
2655 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2656 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2657 bp->link_params.req_line_speed[0] = SPEED_10000;
2658 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2659 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2660 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2661 bp->link_vars.line_speed = SPEED_10000;
2662 bp->link_vars.link_status =
2663 (LINK_STATUS_LINK_UP |
2664 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2665 bp->link_vars.link_up = 1;
2666 bp->link_vars.duplex = DUPLEX_FULL;
2667 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2668 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002669 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002670 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002671}
2672
Barak Witkowskia3348722012-04-23 03:04:46 +00002673static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2674 u16 vlan_val, u8 allowed_prio)
2675{
Yuval Mintz86564c32013-01-23 03:21:50 +00002676 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002677 struct bnx2x_func_afex_update_params *f_update_params =
2678 &func_params.params.afex_update;
2679
2680 func_params.f_obj = &bp->func_obj;
2681 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2682
2683 /* no need to wait for RAMROD completion, so don't
2684 * set RAMROD_COMP_WAIT flag
2685 */
2686
2687 f_update_params->vif_id = vifid;
2688 f_update_params->afex_default_vlan = vlan_val;
2689 f_update_params->allowed_priorities = allowed_prio;
2690
2691 /* if ramrod can not be sent, response to MCP immediately */
2692 if (bnx2x_func_state_change(bp, &func_params) < 0)
2693 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2694
2695 return 0;
2696}
2697
2698static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2699 u16 vif_index, u8 func_bit_map)
2700{
Yuval Mintz86564c32013-01-23 03:21:50 +00002701 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002702 struct bnx2x_func_afex_viflists_params *update_params =
2703 &func_params.params.afex_viflists;
2704 int rc;
2705 u32 drv_msg_code;
2706
2707 /* validate only LIST_SET and LIST_GET are received from switch */
2708 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2709 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2710 cmd_type);
2711
2712 func_params.f_obj = &bp->func_obj;
2713 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2714
2715 /* set parameters according to cmd_type */
2716 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002717 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002718 update_params->func_bit_map =
2719 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2720 update_params->func_to_clear = 0;
2721 drv_msg_code =
2722 (cmd_type == VIF_LIST_RULE_GET) ?
2723 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2724 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2725
2726 /* if ramrod can not be sent, respond to MCP immediately for
2727 * SET and GET requests (other are not triggered from MCP)
2728 */
2729 rc = bnx2x_func_state_change(bp, &func_params);
2730 if (rc < 0)
2731 bnx2x_fw_command(bp, drv_msg_code, 0);
2732
2733 return 0;
2734}
2735
2736static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2737{
2738 struct afex_stats afex_stats;
2739 u32 func = BP_ABS_FUNC(bp);
2740 u32 mf_config;
2741 u16 vlan_val;
2742 u32 vlan_prio;
2743 u16 vif_id;
2744 u8 allowed_prio;
2745 u8 vlan_mode;
2746 u32 addr_to_write, vifid, addrs, stats_type, i;
2747
2748 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2749 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2750 DP(BNX2X_MSG_MCP,
2751 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2752 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2753 }
2754
2755 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2756 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2757 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2758 DP(BNX2X_MSG_MCP,
2759 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2760 vifid, addrs);
2761 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2762 addrs);
2763 }
2764
2765 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2766 addr_to_write = SHMEM2_RD(bp,
2767 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2768 stats_type = SHMEM2_RD(bp,
2769 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2770
2771 DP(BNX2X_MSG_MCP,
2772 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2773 addr_to_write);
2774
2775 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2776
2777 /* write response to scratchpad, for MCP */
2778 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2779 REG_WR(bp, addr_to_write + i*sizeof(u32),
2780 *(((u32 *)(&afex_stats))+i));
2781
2782 /* send ack message to MCP */
2783 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2784 }
2785
2786 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2787 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2788 bp->mf_config[BP_VN(bp)] = mf_config;
2789 DP(BNX2X_MSG_MCP,
2790 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2791 mf_config);
2792
2793 /* if VIF_SET is "enabled" */
2794 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2795 /* set rate limit directly to internal RAM */
2796 struct cmng_init_input cmng_input;
2797 struct rate_shaping_vars_per_vn m_rs_vn;
2798 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2799 u32 addr = BAR_XSTRORM_INTMEM +
2800 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2801
2802 bp->mf_config[BP_VN(bp)] = mf_config;
2803
2804 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2805 m_rs_vn.vn_counter.rate =
2806 cmng_input.vnic_max_rate[BP_VN(bp)];
2807 m_rs_vn.vn_counter.quota =
2808 (m_rs_vn.vn_counter.rate *
2809 RS_PERIODIC_TIMEOUT_USEC) / 8;
2810
2811 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2812
2813 /* read relevant values from mf_cfg struct in shmem */
2814 vif_id =
2815 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2816 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2817 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2818 vlan_val =
2819 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2820 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2821 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2822 vlan_prio = (mf_config &
2823 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2824 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2825 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2826 vlan_mode =
2827 (MF_CFG_RD(bp,
2828 func_mf_config[func].afex_config) &
2829 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2830 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2831 allowed_prio =
2832 (MF_CFG_RD(bp,
2833 func_mf_config[func].afex_config) &
2834 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2835 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2836
2837 /* send ramrod to FW, return in case of failure */
2838 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2839 allowed_prio))
2840 return;
2841
2842 bp->afex_def_vlan_tag = vlan_val;
2843 bp->afex_vlan_mode = vlan_mode;
2844 } else {
2845 /* notify link down because BP->flags is disabled */
2846 bnx2x_link_report(bp);
2847
2848 /* send INVALID VIF ramrod to FW */
2849 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2850
2851 /* Reset the default afex VLAN */
2852 bp->afex_def_vlan_tag = -1;
2853 }
2854 }
2855}
2856
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002857static void bnx2x_pmf_update(struct bnx2x *bp)
2858{
2859 int port = BP_PORT(bp);
2860 u32 val;
2861
2862 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002863 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002864
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002865 /*
2866 * We need the mb() to ensure the ordering between the writing to
2867 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2868 */
2869 smp_mb();
2870
2871 /* queue a periodic task */
2872 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2873
Dmitry Kravkovef018542011-06-14 01:33:57 +00002874 bnx2x_dcbx_pmf_update(bp);
2875
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002876 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002877 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002878 if (bp->common.int_block == INT_BLOCK_HC) {
2879 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2880 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002881 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002882 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2883 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2884 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002885
2886 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002887}
2888
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002889/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002890
2891/* slow path */
2892
2893/*
2894 * General service functions
2895 */
2896
Eilon Greenstein2691d512009-08-12 08:22:08 +00002897/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002898u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002899{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002900 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002901 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002902 u32 rc = 0;
2903 u32 cnt = 1;
2904 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2905
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002906 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002907 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002908 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2909 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2910
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002911 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2912 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002913
2914 do {
2915 /* let the FW do it's magic ... */
2916 msleep(delay);
2917
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002918 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002919
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002920 /* Give the FW up to 5 second (500*10ms) */
2921 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002922
2923 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2924 cnt*delay, rc, seq);
2925
2926 /* is this a reply to our command? */
2927 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2928 rc &= FW_MSG_CODE_MASK;
2929 else {
2930 /* FW BUG! */
2931 BNX2X_ERR("FW failed to respond!\n");
2932 bnx2x_fw_dump(bp);
2933 rc = 0;
2934 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002935 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002936
2937 return rc;
2938}
2939
Eric Dumazet1191cb82012-04-27 21:39:21 +00002940static void storm_memset_func_cfg(struct bnx2x *bp,
2941 struct tstorm_eth_function_common_config *tcfg,
2942 u16 abs_fid)
2943{
2944 size_t size = sizeof(struct tstorm_eth_function_common_config);
2945
2946 u32 addr = BAR_TSTRORM_INTMEM +
2947 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2948
2949 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2950}
2951
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002952void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002953{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002954 if (CHIP_IS_E1x(bp)) {
2955 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002956
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002957 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2958 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002959
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002960 /* Enable the function in the FW */
2961 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2962 storm_memset_func_en(bp, p->func_id, 1);
2963
2964 /* spq */
2965 if (p->func_flgs & FUNC_FLG_SPQ) {
2966 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2967 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2968 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2969 }
2970}
2971
Ariel Elior6383c0b2011-07-14 08:31:57 +00002972/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002973 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00002974 *
2975 * @bp device handle
2976 * @fp queue handle
2977 * @zero_stats TRUE if statistics zeroing is needed
2978 *
2979 * Return the flags that are common for the Tx-only and not normal connections.
2980 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002981static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2982 struct bnx2x_fastpath *fp,
2983 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002984{
2985 unsigned long flags = 0;
2986
2987 /* PF driver will always initialize the Queue to an ACTIVE state */
2988 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2989
Ariel Elior6383c0b2011-07-14 08:31:57 +00002990 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00002991 * parent connection). The statistics are zeroed when the parent
2992 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00002993 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002994
2995 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2996 if (zero_stats)
2997 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2998
Dmitry Kravkov91226792013-03-11 05:17:52 +00002999 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003000 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003001
Yuval Mintz823e1d92013-01-14 05:11:47 +00003002#ifdef BNX2X_STOP_ON_ERROR
3003 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3004#endif
3005
Ariel Elior6383c0b2011-07-14 08:31:57 +00003006 return flags;
3007}
3008
Eric Dumazet1191cb82012-04-27 21:39:21 +00003009static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3010 struct bnx2x_fastpath *fp,
3011 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003012{
3013 unsigned long flags = 0;
3014
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003015 /* calculate other queue flags */
3016 if (IS_MF_SD(bp))
3017 __set_bit(BNX2X_Q_FLG_OV, &flags);
3018
Barak Witkowskia3348722012-04-23 03:04:46 +00003019 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003020 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003021 /* For FCoE - force usage of default priority (for afex) */
3022 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3023 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003024
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003025 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003026 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003027 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003028 if (fp->mode == TPA_MODE_GRO)
3029 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003030 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003031
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003032 if (leading) {
3033 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3034 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3035 }
3036
3037 /* Always set HW VLAN stripping */
3038 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003039
Barak Witkowskia3348722012-04-23 03:04:46 +00003040 /* configure silent vlan removal */
3041 if (IS_MF_AFEX(bp))
3042 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3043
Ariel Elior6383c0b2011-07-14 08:31:57 +00003044 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003045}
3046
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003047static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003048 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3049 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003050{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003051 gen_init->stat_id = bnx2x_stats_id(fp);
3052 gen_init->spcl_id = fp->cl_id;
3053
3054 /* Always use mini-jumbo MTU for FCoE L2 ring */
3055 if (IS_FCOE_FP(fp))
3056 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3057 else
3058 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003059
3060 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003061}
3062
3063static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3064 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3065 struct bnx2x_rxq_setup_params *rxq_init)
3066{
3067 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003068 u16 sge_sz = 0;
3069 u16 tpa_agg_size = 0;
3070
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003071 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003072 pause->sge_th_lo = SGE_TH_LO(bp);
3073 pause->sge_th_hi = SGE_TH_HI(bp);
3074
3075 /* validate SGE ring has enough to cross high threshold */
3076 WARN_ON(bp->dropless_fc &&
3077 pause->sge_th_hi + FW_PREFETCH_CNT >
3078 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3079
Yuval Mintz924d75a2013-01-23 03:21:44 +00003080 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003081 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3082 SGE_PAGE_SHIFT;
3083 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3084 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003085 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003086 }
3087
3088 /* pause - not for e1 */
3089 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003090 pause->bd_th_lo = BD_TH_LO(bp);
3091 pause->bd_th_hi = BD_TH_HI(bp);
3092
3093 pause->rcq_th_lo = RCQ_TH_LO(bp);
3094 pause->rcq_th_hi = RCQ_TH_HI(bp);
3095 /*
3096 * validate that rings have enough entries to cross
3097 * high thresholds
3098 */
3099 WARN_ON(bp->dropless_fc &&
3100 pause->bd_th_hi + FW_PREFETCH_CNT >
3101 bp->rx_ring_size);
3102 WARN_ON(bp->dropless_fc &&
3103 pause->rcq_th_hi + FW_PREFETCH_CNT >
3104 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003105
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003106 pause->pri_map = 1;
3107 }
3108
3109 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003110 rxq_init->dscr_map = fp->rx_desc_mapping;
3111 rxq_init->sge_map = fp->rx_sge_mapping;
3112 rxq_init->rcq_map = fp->rx_comp_mapping;
3113 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003114
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003115 /* This should be a maximum number of data bytes that may be
3116 * placed on the BD (not including paddings).
3117 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003118 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003119 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003120
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003121 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003122 rxq_init->tpa_agg_sz = tpa_agg_size;
3123 rxq_init->sge_buf_sz = sge_sz;
3124 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003125 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003126 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003127
3128 /* Maximum number or simultaneous TPA aggregation for this Queue.
3129 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003130 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003131 * VF driver(s) may want to define it to a smaller value.
3132 */
David S. Miller8decf862011-09-22 03:23:13 -04003133 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003134
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003135 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3136 rxq_init->fw_sb_id = fp->fw_sb_id;
3137
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003138 if (IS_FCOE_FP(fp))
3139 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3140 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003141 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003142 /* configure silent vlan removal
3143 * if multi function mode is afex, then mask default vlan
3144 */
3145 if (IS_MF_AFEX(bp)) {
3146 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3147 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3148 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003149}
3150
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003151static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003152 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3153 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003154{
Merav Sicron65565882012-06-19 07:48:26 +00003155 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003156 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003157 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3158 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003159
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003160 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003161 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003162 * leading RSS client id
3163 */
3164 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3165
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003166 if (IS_FCOE_FP(fp)) {
3167 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3168 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3169 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003170}
3171
stephen hemminger8d962862010-10-21 07:50:56 +00003172static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003173{
3174 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003175 struct event_ring_data eq_data = { {0} };
3176 u16 flags;
3177
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003178 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003179 /* reset IGU PF statistics: MSIX + ATTN */
3180 /* PF */
3181 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3182 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3183 (CHIP_MODE_IS_4_PORT(bp) ?
3184 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3185 /* ATTN */
3186 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3187 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3188 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3189 (CHIP_MODE_IS_4_PORT(bp) ?
3190 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3191 }
3192
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003193 /* function setup flags */
3194 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3195
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003196 /* This flag is relevant for E1x only.
3197 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003198 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003199 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003200
3201 func_init.func_flgs = flags;
3202 func_init.pf_id = BP_FUNC(bp);
3203 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003204 func_init.spq_map = bp->spq_mapping;
3205 func_init.spq_prod = bp->spq_prod_idx;
3206
3207 bnx2x_func_init(bp, &func_init);
3208
3209 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3210
3211 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003212 * Congestion management values depend on the link rate
3213 * There is no active link so initial link rate is set to 10 Gbps.
3214 * When the link comes up The congestion management values are
3215 * re-calculated according to the actual link rate.
3216 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003217 bp->link_vars.line_speed = SPEED_10000;
3218 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3219
3220 /* Only the PMF sets the HW */
3221 if (bp->port.pmf)
3222 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3223
Yuval Mintz86564c32013-01-23 03:21:50 +00003224 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003225 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3226 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3227 eq_data.producer = bp->eq_prod;
3228 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3229 eq_data.sb_id = DEF_SB_ID;
3230 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3231}
3232
Eilon Greenstein2691d512009-08-12 08:22:08 +00003233static void bnx2x_e1h_disable(struct bnx2x *bp)
3234{
3235 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003236
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003237 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003238
3239 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003240}
3241
3242static void bnx2x_e1h_enable(struct bnx2x *bp)
3243{
3244 int port = BP_PORT(bp);
3245
3246 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3247
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003248 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003249 netif_tx_wake_all_queues(bp->dev);
3250
Eilon Greenstein061bc702009-10-15 00:18:47 -07003251 /*
3252 * Should not call netif_carrier_on since it will be called if the link
3253 * is up when checking for link state
3254 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003255}
3256
Barak Witkowski1d187b32011-12-05 22:41:50 +00003257#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3258
3259static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3260{
3261 struct eth_stats_info *ether_stat =
3262 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003263 struct bnx2x_vlan_mac_obj *mac_obj =
3264 &bp->sp_objs->mac_obj;
3265 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003266
Dan Carpenter786fdf02012-10-02 01:47:46 +00003267 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3268 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003269
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003270 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3271 * mac_local field in ether_stat struct. The base address is offset by 2
3272 * bytes to account for the field being 8 bytes but a mac address is
3273 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3274 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3275 * allocated by the ether_stat struct, so the macs will land in their
3276 * proper positions.
3277 */
3278 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3279 memset(ether_stat->mac_local + i, 0,
3280 sizeof(ether_stat->mac_local[0]));
3281 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3282 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3283 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3284 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003285 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003286 if (bp->dev->features & NETIF_F_RXCSUM)
3287 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3288 if (bp->dev->features & NETIF_F_TSO)
3289 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3290 ether_stat->feature_flags |= bp->common.boot_mode;
3291
3292 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3293
3294 ether_stat->txq_size = bp->tx_ring_size;
3295 ether_stat->rxq_size = bp->rx_ring_size;
3296}
3297
3298static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3299{
3300 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3301 struct fcoe_stats_info *fcoe_stat =
3302 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3303
Merav Sicron55c11942012-11-07 00:45:48 +00003304 if (!CNIC_LOADED(bp))
3305 return;
3306
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003307 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003308
3309 fcoe_stat->qos_priority =
3310 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3311
3312 /* insert FCoE stats from ramrod response */
3313 if (!NO_FCOE(bp)) {
3314 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003315 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003316 tstorm_queue_statistics;
3317
3318 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003319 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003320 xstorm_queue_statistics;
3321
3322 struct fcoe_statistics_params *fw_fcoe_stat =
3323 &bp->fw_stats_data->fcoe;
3324
Yuval Mintz86564c32013-01-23 03:21:50 +00003325 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3326 fcoe_stat->rx_bytes_lo,
3327 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003328
Yuval Mintz86564c32013-01-23 03:21:50 +00003329 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3330 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3331 fcoe_stat->rx_bytes_lo,
3332 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003333
Yuval Mintz86564c32013-01-23 03:21:50 +00003334 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3335 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3336 fcoe_stat->rx_bytes_lo,
3337 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003338
Yuval Mintz86564c32013-01-23 03:21:50 +00003339 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3340 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3341 fcoe_stat->rx_bytes_lo,
3342 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003343
Yuval Mintz86564c32013-01-23 03:21:50 +00003344 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3345 fcoe_stat->rx_frames_lo,
3346 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003347
Yuval Mintz86564c32013-01-23 03:21:50 +00003348 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3349 fcoe_stat->rx_frames_lo,
3350 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003351
Yuval Mintz86564c32013-01-23 03:21:50 +00003352 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3353 fcoe_stat->rx_frames_lo,
3354 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003355
Yuval Mintz86564c32013-01-23 03:21:50 +00003356 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3357 fcoe_stat->rx_frames_lo,
3358 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003359
Yuval Mintz86564c32013-01-23 03:21:50 +00003360 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3361 fcoe_stat->tx_bytes_lo,
3362 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003363
Yuval Mintz86564c32013-01-23 03:21:50 +00003364 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3365 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3366 fcoe_stat->tx_bytes_lo,
3367 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003368
Yuval Mintz86564c32013-01-23 03:21:50 +00003369 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3370 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3371 fcoe_stat->tx_bytes_lo,
3372 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003373
Yuval Mintz86564c32013-01-23 03:21:50 +00003374 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3375 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3376 fcoe_stat->tx_bytes_lo,
3377 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003378
Yuval Mintz86564c32013-01-23 03:21:50 +00003379 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3380 fcoe_stat->tx_frames_lo,
3381 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003382
Yuval Mintz86564c32013-01-23 03:21:50 +00003383 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3384 fcoe_stat->tx_frames_lo,
3385 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003386
Yuval Mintz86564c32013-01-23 03:21:50 +00003387 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3388 fcoe_stat->tx_frames_lo,
3389 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003390
Yuval Mintz86564c32013-01-23 03:21:50 +00003391 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3392 fcoe_stat->tx_frames_lo,
3393 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003394 }
3395
Barak Witkowski1d187b32011-12-05 22:41:50 +00003396 /* ask L5 driver to add data to the struct */
3397 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003398}
3399
3400static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3401{
3402 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3403 struct iscsi_stats_info *iscsi_stat =
3404 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3405
Merav Sicron55c11942012-11-07 00:45:48 +00003406 if (!CNIC_LOADED(bp))
3407 return;
3408
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003409 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3410 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003411
3412 iscsi_stat->qos_priority =
3413 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3414
Barak Witkowski1d187b32011-12-05 22:41:50 +00003415 /* ask L5 driver to add data to the struct */
3416 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003417}
3418
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003419/* called due to MCP event (on pmf):
3420 * reread new bandwidth configuration
3421 * configure FW
3422 * notify others function about the change
3423 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003424static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003425{
3426 if (bp->link_vars.link_up) {
3427 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3428 bnx2x_link_sync_notify(bp);
3429 }
3430 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3431}
3432
Eric Dumazet1191cb82012-04-27 21:39:21 +00003433static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003434{
3435 bnx2x_config_mf_bw(bp);
3436 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3437}
3438
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003439static void bnx2x_handle_eee_event(struct bnx2x *bp)
3440{
3441 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3442 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3443}
3444
Barak Witkowski1d187b32011-12-05 22:41:50 +00003445static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3446{
3447 enum drv_info_opcode op_code;
3448 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3449
3450 /* if drv_info version supported by MFW doesn't match - send NACK */
3451 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3452 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3453 return;
3454 }
3455
3456 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3457 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3458
3459 memset(&bp->slowpath->drv_info_to_mcp, 0,
3460 sizeof(union drv_info_to_mcp));
3461
3462 switch (op_code) {
3463 case ETH_STATS_OPCODE:
3464 bnx2x_drv_info_ether_stat(bp);
3465 break;
3466 case FCOE_STATS_OPCODE:
3467 bnx2x_drv_info_fcoe_stat(bp);
3468 break;
3469 case ISCSI_STATS_OPCODE:
3470 bnx2x_drv_info_iscsi_stat(bp);
3471 break;
3472 default:
3473 /* if op code isn't supported - send NACK */
3474 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3475 return;
3476 }
3477
3478 /* if we got drv_info attn from MFW then these fields are defined in
3479 * shmem2 for sure
3480 */
3481 SHMEM2_WR(bp, drv_info_host_addr_lo,
3482 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3483 SHMEM2_WR(bp, drv_info_host_addr_hi,
3484 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3485
3486 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3487}
3488
Eilon Greenstein2691d512009-08-12 08:22:08 +00003489static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3490{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003491 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003492
3493 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3494
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003495 /*
3496 * This is the only place besides the function initialization
3497 * where the bp->flags can change so it is done without any
3498 * locks
3499 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003500 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003501 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003502 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003503
3504 bnx2x_e1h_disable(bp);
3505 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003506 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003507 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003508
3509 bnx2x_e1h_enable(bp);
3510 }
3511 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3512 }
3513 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003514 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003515 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3516 }
3517
3518 /* Report results to MCP */
3519 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003520 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003521 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003522 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003523}
3524
Michael Chan289129022009-10-10 13:46:53 +00003525/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003526static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003527{
3528 struct eth_spe *next_spe = bp->spq_prod_bd;
3529
3530 if (bp->spq_prod_bd == bp->spq_last_bd) {
3531 bp->spq_prod_bd = bp->spq;
3532 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003533 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003534 } else {
3535 bp->spq_prod_bd++;
3536 bp->spq_prod_idx++;
3537 }
3538 return next_spe;
3539}
3540
3541/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003542static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003543{
3544 int func = BP_FUNC(bp);
3545
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003546 /*
3547 * Make sure that BD data is updated before writing the producer:
3548 * BD data is written to the memory, the producer is read from the
3549 * memory, thus we need a full memory barrier to ensure the ordering.
3550 */
3551 mb();
Michael Chan289129022009-10-10 13:46:53 +00003552
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003553 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003554 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003555 mmiowb();
3556}
3557
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003558/**
3559 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3560 *
3561 * @cmd: command to check
3562 * @cmd_type: command type
3563 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003564static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003565{
3566 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003567 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003568 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3569 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3570 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3571 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3572 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3573 return true;
3574 else
3575 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003576}
3577
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003578/**
3579 * bnx2x_sp_post - place a single command on an SP ring
3580 *
3581 * @bp: driver handle
3582 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3583 * @cid: SW CID the command is related to
3584 * @data_hi: command private data address (high 32 bits)
3585 * @data_lo: command private data address (low 32 bits)
3586 * @cmd_type: command type (e.g. NONE, ETH)
3587 *
3588 * SP data is handled as if it's always an address pair, thus data fields are
3589 * not swapped to little endian in upper functions. Instead this function swaps
3590 * data as if it's two u32 fields.
3591 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003592int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003593 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003594{
Michael Chan289129022009-10-10 13:46:53 +00003595 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003596 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003597 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003598
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003599#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003600 if (unlikely(bp->panic)) {
3601 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003602 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003603 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003604#endif
3605
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003606 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003607
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003608 if (common) {
3609 if (!atomic_read(&bp->eq_spq_left)) {
3610 BNX2X_ERR("BUG! EQ ring full!\n");
3611 spin_unlock_bh(&bp->spq_lock);
3612 bnx2x_panic();
3613 return -EBUSY;
3614 }
3615 } else if (!atomic_read(&bp->cq_spq_left)) {
3616 BNX2X_ERR("BUG! SPQ ring full!\n");
3617 spin_unlock_bh(&bp->spq_lock);
3618 bnx2x_panic();
3619 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003620 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003621
Michael Chan289129022009-10-10 13:46:53 +00003622 spe = bnx2x_sp_get_next(bp);
3623
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003624 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003625 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003626 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3627 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003628
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003629 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003630
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003631 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3632 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003633
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003634 spe->hdr.type = cpu_to_le16(type);
3635
3636 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3637 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3638
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003639 /*
3640 * It's ok if the actual decrement is issued towards the memory
3641 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003642 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003643 */
3644 if (common)
3645 atomic_dec(&bp->eq_spq_left);
3646 else
3647 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003648
Merav Sicron51c1a582012-03-18 10:33:38 +00003649 DP(BNX2X_MSG_SP,
3650 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003651 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3652 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003653 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003654 HW_CID(bp, cid), data_hi, data_lo, type,
3655 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003656
Michael Chan289129022009-10-10 13:46:53 +00003657 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003658 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003659 return 0;
3660}
3661
3662/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003663static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003664{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003665 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003666 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003667
3668 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003669 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003670 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3671 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3672 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003673 break;
3674
Yuval Mintz639d65b2013-06-02 00:06:21 +00003675 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003676 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003677 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003678 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003679 rc = -EBUSY;
3680 }
3681
3682 return rc;
3683}
3684
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003685/* release split MCP access lock register */
3686static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003687{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003688 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003689}
3690
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003691#define BNX2X_DEF_SB_ATT_IDX 0x0001
3692#define BNX2X_DEF_SB_IDX 0x0002
3693
Eric Dumazet1191cb82012-04-27 21:39:21 +00003694static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003695{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003696 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003697 u16 rc = 0;
3698
3699 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003700 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3701 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003702 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003703 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003704
3705 if (bp->def_idx != def_sb->sp_sb.running_index) {
3706 bp->def_idx = def_sb->sp_sb.running_index;
3707 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003708 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003709
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003710 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003711 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003712 return rc;
3713}
3714
3715/*
3716 * slow path service functions
3717 */
3718
3719static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3720{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003721 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003722 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3723 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003724 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3725 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003726 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003727 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003728 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003729
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003730 if (bp->attn_state & asserted)
3731 BNX2X_ERR("IGU ERROR\n");
3732
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003733 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3734 aeu_mask = REG_RD(bp, aeu_addr);
3735
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003736 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003737 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003738 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003739 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003740
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003741 REG_WR(bp, aeu_addr, aeu_mask);
3742 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003743
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003744 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003745 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003746 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003747
3748 if (asserted & ATTN_HARD_WIRED_MASK) {
3749 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003750
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003751 bnx2x_acquire_phy_lock(bp);
3752
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003753 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003754 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003755
Yaniv Rosner361c3912011-06-14 01:33:19 +00003756 /* If nig_mask is not set, no need to call the update
3757 * function.
3758 */
3759 if (nig_mask) {
3760 REG_WR(bp, nig_int_mask_addr, 0);
3761
3762 bnx2x_link_attn(bp);
3763 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003764
3765 /* handle unicore attn? */
3766 }
3767 if (asserted & ATTN_SW_TIMER_4_FUNC)
3768 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3769
3770 if (asserted & GPIO_2_FUNC)
3771 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3772
3773 if (asserted & GPIO_3_FUNC)
3774 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3775
3776 if (asserted & GPIO_4_FUNC)
3777 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3778
3779 if (port == 0) {
3780 if (asserted & ATTN_GENERAL_ATTN_1) {
3781 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3782 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3783 }
3784 if (asserted & ATTN_GENERAL_ATTN_2) {
3785 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3786 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3787 }
3788 if (asserted & ATTN_GENERAL_ATTN_3) {
3789 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3790 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3791 }
3792 } else {
3793 if (asserted & ATTN_GENERAL_ATTN_4) {
3794 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3795 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3796 }
3797 if (asserted & ATTN_GENERAL_ATTN_5) {
3798 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3799 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3800 }
3801 if (asserted & ATTN_GENERAL_ATTN_6) {
3802 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3803 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3804 }
3805 }
3806
3807 } /* if hardwired */
3808
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003809 if (bp->common.int_block == INT_BLOCK_HC)
3810 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3811 COMMAND_REG_ATTN_BITS_SET);
3812 else
3813 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3814
3815 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3816 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3817 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003818
3819 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003820 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003821 /* Verify that IGU ack through BAR was written before restoring
3822 * NIG mask. This loop should exit after 2-3 iterations max.
3823 */
3824 if (bp->common.int_block != INT_BLOCK_HC) {
3825 u32 cnt = 0, igu_acked;
3826 do {
3827 igu_acked = REG_RD(bp,
3828 IGU_REG_ATTENTION_ACK_BITS);
3829 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3830 (++cnt < MAX_IGU_ATTN_ACK_TO));
3831 if (!igu_acked)
3832 DP(NETIF_MSG_HW,
3833 "Failed to verify IGU ack on time\n");
3834 barrier();
3835 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003836 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003837 bnx2x_release_phy_lock(bp);
3838 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003839}
3840
Eric Dumazet1191cb82012-04-27 21:39:21 +00003841static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003842{
3843 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003844 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003845 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003846 ext_phy_config =
3847 SHMEM_RD(bp,
3848 dev_info.port_hw_config[port].external_phy_config);
3849
3850 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3851 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003852 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003853 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003854
3855 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003856 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3857 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003858
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003859 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00003860 * This is due to some boards consuming sufficient power when driver is
3861 * up to overheat if fan fails.
3862 */
3863 smp_mb__before_clear_bit();
3864 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3865 smp_mb__after_clear_bit();
3866 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003867}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003868
Eric Dumazet1191cb82012-04-27 21:39:21 +00003869static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003870{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003871 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003872 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003873 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003874
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003875 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3876 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003877
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003878 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003879
3880 val = REG_RD(bp, reg_offset);
3881 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3882 REG_WR(bp, reg_offset, val);
3883
3884 BNX2X_ERR("SPIO5 hw attention\n");
3885
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003886 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003887 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003888 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003889 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003890
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003891 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003892 bnx2x_acquire_phy_lock(bp);
3893 bnx2x_handle_module_detect_int(&bp->link_params);
3894 bnx2x_release_phy_lock(bp);
3895 }
3896
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003897 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3898
3899 val = REG_RD(bp, reg_offset);
3900 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3901 REG_WR(bp, reg_offset, val);
3902
3903 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003904 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003905 bnx2x_panic();
3906 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003907}
3908
Eric Dumazet1191cb82012-04-27 21:39:21 +00003909static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003910{
3911 u32 val;
3912
Eilon Greenstein0626b892009-02-12 08:38:14 +00003913 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003914
3915 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3916 BNX2X_ERR("DB hw attention 0x%x\n", val);
3917 /* DORQ discard attention */
3918 if (val & 0x2)
3919 BNX2X_ERR("FATAL error from DORQ\n");
3920 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003921
3922 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3923
3924 int port = BP_PORT(bp);
3925 int reg_offset;
3926
3927 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3928 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3929
3930 val = REG_RD(bp, reg_offset);
3931 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3932 REG_WR(bp, reg_offset, val);
3933
3934 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003935 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003936 bnx2x_panic();
3937 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003938}
3939
Eric Dumazet1191cb82012-04-27 21:39:21 +00003940static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003941{
3942 u32 val;
3943
3944 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3945
3946 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3947 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3948 /* CFC error attention */
3949 if (val & 0x2)
3950 BNX2X_ERR("FATAL error from CFC\n");
3951 }
3952
3953 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003954 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003955 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003956 /* RQ_USDMDP_FIFO_OVERFLOW */
3957 if (val & 0x18000)
3958 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003959
3960 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003961 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3962 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3963 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003964 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003965
3966 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3967
3968 int port = BP_PORT(bp);
3969 int reg_offset;
3970
3971 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3972 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3973
3974 val = REG_RD(bp, reg_offset);
3975 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3976 REG_WR(bp, reg_offset, val);
3977
3978 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003979 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003980 bnx2x_panic();
3981 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003982}
3983
Eric Dumazet1191cb82012-04-27 21:39:21 +00003984static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003985{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003986 u32 val;
3987
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003988 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3989
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003990 if (attn & BNX2X_PMF_LINK_ASSERT) {
3991 int func = BP_FUNC(bp);
3992
3993 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003994 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003995 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3996 func_mf_config[BP_ABS_FUNC(bp)].config);
3997 val = SHMEM_RD(bp,
3998 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003999 if (val & DRV_STATUS_DCC_EVENT_MASK)
4000 bnx2x_dcc_event(bp,
4001 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004002
4003 if (val & DRV_STATUS_SET_MF_BW)
4004 bnx2x_set_mf_bw(bp);
4005
Barak Witkowski1d187b32011-12-05 22:41:50 +00004006 if (val & DRV_STATUS_DRV_INFO_REQ)
4007 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004008
4009 if (val & DRV_STATUS_VF_DISABLED)
4010 bnx2x_vf_handle_flr_event(bp);
4011
Eilon Greenstein2691d512009-08-12 08:22:08 +00004012 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004013 bnx2x_pmf_update(bp);
4014
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004015 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004016 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4017 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004018 /* start dcbx state machine */
4019 bnx2x_dcbx_set_params(bp,
4020 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004021 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4022 bnx2x_handle_afex_cmd(bp,
4023 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004024 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4025 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004026 if (bp->link_vars.periodic_flags &
4027 PERIODIC_FLAGS_LINK_EVENT) {
4028 /* sync with link */
4029 bnx2x_acquire_phy_lock(bp);
4030 bp->link_vars.periodic_flags &=
4031 ~PERIODIC_FLAGS_LINK_EVENT;
4032 bnx2x_release_phy_lock(bp);
4033 if (IS_MF(bp))
4034 bnx2x_link_sync_notify(bp);
4035 bnx2x_link_report(bp);
4036 }
4037 /* Always call it here: bnx2x_link_report() will
4038 * prevent the link indication duplication.
4039 */
4040 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004041 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004042
4043 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004044 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004045 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4046 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4047 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4048 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4049 bnx2x_panic();
4050
4051 } else if (attn & BNX2X_MCP_ASSERT) {
4052
4053 BNX2X_ERR("MCP assert!\n");
4054 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004055 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004056
4057 } else
4058 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4059 }
4060
4061 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004062 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4063 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004064 val = CHIP_IS_E1(bp) ? 0 :
4065 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004066 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4067 }
4068 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004069 val = CHIP_IS_E1(bp) ? 0 :
4070 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004071 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4072 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004073 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004074 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004075}
4076
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004077/*
4078 * Bits map:
4079 * 0-7 - Engine0 load counter.
4080 * 8-15 - Engine1 load counter.
4081 * 16 - Engine0 RESET_IN_PROGRESS bit.
4082 * 17 - Engine1 RESET_IN_PROGRESS bit.
4083 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4084 * on the engine
4085 * 19 - Engine1 ONE_IS_LOADED.
4086 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4087 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4088 * just the one belonging to its engine).
4089 *
4090 */
4091#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4092
4093#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4094#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4095#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4096#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4097#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4098#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4099#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004100
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004101/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004102 * Set the GLOBAL_RESET bit.
4103 *
4104 * Should be run under rtnl lock
4105 */
4106void bnx2x_set_reset_global(struct bnx2x *bp)
4107{
Ariel Eliorf16da432012-01-26 06:01:50 +00004108 u32 val;
4109 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4110 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004111 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004112 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004113}
4114
4115/*
4116 * Clear the GLOBAL_RESET bit.
4117 *
4118 * Should be run under rtnl lock
4119 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004120static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004121{
Ariel Eliorf16da432012-01-26 06:01:50 +00004122 u32 val;
4123 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4124 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004125 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004126 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004127}
4128
4129/*
4130 * Checks the GLOBAL_RESET bit.
4131 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004132 * should be run under rtnl lock
4133 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004134static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004135{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004136 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004137
4138 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4139 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4140}
4141
4142/*
4143 * Clear RESET_IN_PROGRESS bit for the current engine.
4144 *
4145 * Should be run under rtnl lock
4146 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004147static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004148{
Ariel Eliorf16da432012-01-26 06:01:50 +00004149 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004150 u32 bit = BP_PATH(bp) ?
4151 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004152 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4153 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004154
4155 /* Clear the bit */
4156 val &= ~bit;
4157 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004158
4159 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004160}
4161
4162/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004163 * Set RESET_IN_PROGRESS for the current engine.
4164 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004165 * should be run under rtnl lock
4166 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004167void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004168{
Ariel Eliorf16da432012-01-26 06:01:50 +00004169 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004170 u32 bit = BP_PATH(bp) ?
4171 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004172 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4173 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004174
4175 /* Set the bit */
4176 val |= bit;
4177 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004178 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004179}
4180
4181/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004182 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004183 * should be run under rtnl lock
4184 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004185bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004186{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004187 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004188 u32 bit = engine ?
4189 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4190
4191 /* return false if bit is set */
4192 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004193}
4194
4195/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004196 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004197 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004198 * should be run under rtnl lock
4199 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004200void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004201{
Ariel Eliorf16da432012-01-26 06:01:50 +00004202 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004203 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4204 BNX2X_PATH0_LOAD_CNT_MASK;
4205 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4206 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004207
Ariel Eliorf16da432012-01-26 06:01:50 +00004208 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4209 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4210
Merav Sicron51c1a582012-03-18 10:33:38 +00004211 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004212
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004213 /* get the current counter value */
4214 val1 = (val & mask) >> shift;
4215
Ariel Elior889b9af2012-01-26 06:01:51 +00004216 /* set bit of that PF */
4217 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004218
4219 /* clear the old value */
4220 val &= ~mask;
4221
4222 /* set the new one */
4223 val |= ((val1 << shift) & mask);
4224
4225 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004226 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004227}
4228
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004229/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004230 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004231 *
4232 * @bp: driver handle
4233 *
4234 * Should be run under rtnl lock.
4235 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004236 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004237 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004238bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004239{
Ariel Eliorf16da432012-01-26 06:01:50 +00004240 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004241 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4242 BNX2X_PATH0_LOAD_CNT_MASK;
4243 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4244 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004245
Ariel Eliorf16da432012-01-26 06:01:50 +00004246 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4247 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004248 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004249
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004250 /* get the current counter value */
4251 val1 = (val & mask) >> shift;
4252
Ariel Elior889b9af2012-01-26 06:01:51 +00004253 /* clear bit of that PF */
4254 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004255
4256 /* clear the old value */
4257 val &= ~mask;
4258
4259 /* set the new one */
4260 val |= ((val1 << shift) & mask);
4261
4262 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004263 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4264 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004265}
4266
4267/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004268 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004269 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004270 * should be run under rtnl lock
4271 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004272static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004273{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004274 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4275 BNX2X_PATH0_LOAD_CNT_MASK);
4276 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4277 BNX2X_PATH0_LOAD_CNT_SHIFT);
4278 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4279
Merav Sicron51c1a582012-03-18 10:33:38 +00004280 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004281
4282 val = (val & mask) >> shift;
4283
Merav Sicron51c1a582012-03-18 10:33:38 +00004284 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4285 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004286
Ariel Elior889b9af2012-01-26 06:01:51 +00004287 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004288}
4289
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004290static void _print_parity(struct bnx2x *bp, u32 reg)
4291{
4292 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4293}
4294
Eric Dumazet1191cb82012-04-27 21:39:21 +00004295static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004296{
Joe Perchesf1deab52011-08-14 12:16:21 +00004297 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004298}
4299
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004300static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4301 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004302{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004303 u32 cur_bit;
4304 bool res;
4305 int i;
4306
4307 res = false;
4308
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004309 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004310 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004311 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004312 res |= true; /* Each bit is real error! */
4313
4314 if (print) {
4315 switch (cur_bit) {
4316 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4317 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004318 _print_parity(bp,
4319 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004320 break;
4321 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4322 _print_next_block((*par_num)++,
4323 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004324 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004325 break;
4326 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4327 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004328 _print_parity(bp,
4329 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004330 break;
4331 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4332 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004333 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004334 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004335 break;
4336 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4337 _print_next_block((*par_num)++, "TCM");
4338 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4339 break;
4340 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4341 _print_next_block((*par_num)++,
4342 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004343 _print_parity(bp,
4344 TSEM_REG_TSEM_PRTY_STS_0);
4345 _print_parity(bp,
4346 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004347 break;
4348 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4349 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004350 _print_parity(bp, GRCBASE_XPB +
4351 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004352 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004353 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004354 }
4355
4356 /* Clear the bit */
4357 sig &= ~cur_bit;
4358 }
4359 }
4360
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004361 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004362}
4363
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004364static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4365 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004366 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004367{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004368 u32 cur_bit;
4369 bool res;
4370 int i;
4371
4372 res = false;
4373
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004374 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004375 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004376 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004377 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004378 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004379 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004380 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004381 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004382 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4383 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004384 break;
4385 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004386 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004387 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004388 _print_parity(bp, QM_REG_QM_PRTY_STS);
4389 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004390 break;
4391 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004392 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004393 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004394 _print_parity(bp, TM_REG_TM_PRTY_STS);
4395 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004396 break;
4397 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004398 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004399 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004400 _print_parity(bp,
4401 XSDM_REG_XSDM_PRTY_STS);
4402 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004403 break;
4404 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004405 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004406 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004407 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4408 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004409 break;
4410 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004411 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004412 _print_next_block((*par_num)++,
4413 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004414 _print_parity(bp,
4415 XSEM_REG_XSEM_PRTY_STS_0);
4416 _print_parity(bp,
4417 XSEM_REG_XSEM_PRTY_STS_1);
4418 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004419 break;
4420 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004421 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004422 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004423 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004424 _print_parity(bp,
4425 DORQ_REG_DORQ_PRTY_STS);
4426 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004427 break;
4428 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004429 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004430 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004431 if (CHIP_IS_E1x(bp)) {
4432 _print_parity(bp,
4433 NIG_REG_NIG_PRTY_STS);
4434 } else {
4435 _print_parity(bp,
4436 NIG_REG_NIG_PRTY_STS_0);
4437 _print_parity(bp,
4438 NIG_REG_NIG_PRTY_STS_1);
4439 }
4440 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004441 break;
4442 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004443 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004444 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004445 "VAUX PCI CORE");
4446 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004447 break;
4448 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004449 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004450 _print_next_block((*par_num)++,
4451 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004452 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4453 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004454 break;
4455 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004456 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004457 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004458 _print_parity(bp,
4459 USDM_REG_USDM_PRTY_STS);
4460 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004461 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004462 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004463 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004464 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004465 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4466 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004467 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004468 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004469 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004470 _print_next_block((*par_num)++,
4471 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004472 _print_parity(bp,
4473 USEM_REG_USEM_PRTY_STS_0);
4474 _print_parity(bp,
4475 USEM_REG_USEM_PRTY_STS_1);
4476 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004477 break;
4478 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004479 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004480 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004481 _print_parity(bp, GRCBASE_UPB +
4482 PB_REG_PB_PRTY_STS);
4483 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004484 break;
4485 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004486 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004487 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004488 _print_parity(bp,
4489 CSDM_REG_CSDM_PRTY_STS);
4490 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004491 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004492 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004493 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004494 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004495 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4496 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004497 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004498 }
4499
4500 /* Clear the bit */
4501 sig &= ~cur_bit;
4502 }
4503 }
4504
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004505 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004506}
4507
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004508static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4509 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004510{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004511 u32 cur_bit;
4512 bool res;
4513 int i;
4514
4515 res = false;
4516
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004517 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004518 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004519 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004520 res |= true; /* Each bit is real error! */
4521 if (print) {
4522 switch (cur_bit) {
4523 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4524 _print_next_block((*par_num)++,
4525 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004526 _print_parity(bp,
4527 CSEM_REG_CSEM_PRTY_STS_0);
4528 _print_parity(bp,
4529 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004530 break;
4531 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4532 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004533 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4534 _print_parity(bp,
4535 PXP2_REG_PXP2_PRTY_STS_0);
4536 _print_parity(bp,
4537 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004538 break;
4539 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4540 _print_next_block((*par_num)++,
4541 "PXPPCICLOCKCLIENT");
4542 break;
4543 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4544 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004545 _print_parity(bp,
4546 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004547 break;
4548 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4549 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004550 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004551 break;
4552 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4553 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004554 _print_parity(bp,
4555 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004556 break;
4557 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4558 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004559 if (CHIP_IS_E1x(bp))
4560 _print_parity(bp,
4561 HC_REG_HC_PRTY_STS);
4562 else
4563 _print_parity(bp,
4564 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004565 break;
4566 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4567 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004568 _print_parity(bp,
4569 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004570 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004571 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004572 }
4573
4574 /* Clear the bit */
4575 sig &= ~cur_bit;
4576 }
4577 }
4578
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004579 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004580}
4581
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004582static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4583 int *par_num, bool *global,
4584 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004585{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004586 bool res = false;
4587 u32 cur_bit;
4588 int i;
4589
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004590 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004591 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004592 if (sig & cur_bit) {
4593 switch (cur_bit) {
4594 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004595 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004596 _print_next_block((*par_num)++,
4597 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004598 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004599 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004600 break;
4601 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004602 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004603 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004604 "MCP UMP RX");
4605 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004606 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004607 break;
4608 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004609 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004610 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004611 "MCP UMP TX");
4612 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004613 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004614 break;
4615 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004616 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004617 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004618 "MCP SCPAD");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004619 /* clear latched SCPAD PATIRY from MCP */
4620 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4621 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004622 break;
4623 }
4624
4625 /* Clear the bit */
4626 sig &= ~cur_bit;
4627 }
4628 }
4629
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004630 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004631}
4632
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004633static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4634 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004635{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004636 u32 cur_bit;
4637 bool res;
4638 int i;
4639
4640 res = false;
4641
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004642 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004643 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004644 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004645 res |= true; /* Each bit is real error! */
4646 if (print) {
4647 switch (cur_bit) {
4648 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4649 _print_next_block((*par_num)++,
4650 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004651 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004652 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4653 break;
4654 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4655 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004656 _print_parity(bp,
4657 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004658 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004659 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004660 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004661 /* Clear the bit */
4662 sig &= ~cur_bit;
4663 }
4664 }
4665
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004666 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004667}
4668
Eric Dumazet1191cb82012-04-27 21:39:21 +00004669static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4670 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004671{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004672 bool res = false;
4673
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004674 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4675 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4676 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4677 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4678 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004679 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004680 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4681 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004682 sig[0] & HW_PRTY_ASSERT_SET_0,
4683 sig[1] & HW_PRTY_ASSERT_SET_1,
4684 sig[2] & HW_PRTY_ASSERT_SET_2,
4685 sig[3] & HW_PRTY_ASSERT_SET_3,
4686 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004687 if (print)
4688 netdev_err(bp->dev,
4689 "Parity errors detected in blocks: ");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004690 res |= bnx2x_check_blocks_with_parity0(bp,
4691 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4692 res |= bnx2x_check_blocks_with_parity1(bp,
4693 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4694 res |= bnx2x_check_blocks_with_parity2(bp,
4695 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4696 res |= bnx2x_check_blocks_with_parity3(bp,
4697 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4698 res |= bnx2x_check_blocks_with_parity4(bp,
4699 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004700
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004701 if (print)
4702 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004703 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004704
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004705 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004706}
4707
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004708/**
4709 * bnx2x_chk_parity_attn - checks for parity attentions.
4710 *
4711 * @bp: driver handle
4712 * @global: true if there was a global attention
4713 * @print: show parity attention in syslog
4714 */
4715bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004716{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004717 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004718 int port = BP_PORT(bp);
4719
4720 attn.sig[0] = REG_RD(bp,
4721 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4722 port*4);
4723 attn.sig[1] = REG_RD(bp,
4724 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4725 port*4);
4726 attn.sig[2] = REG_RD(bp,
4727 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4728 port*4);
4729 attn.sig[3] = REG_RD(bp,
4730 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4731 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03004732 /* Since MCP attentions can't be disabled inside the block, we need to
4733 * read AEU registers to see whether they're currently disabled
4734 */
4735 attn.sig[3] &= ((REG_RD(bp,
4736 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
4737 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
4738 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
4739 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004740
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004741 if (!CHIP_IS_E1x(bp))
4742 attn.sig[4] = REG_RD(bp,
4743 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4744 port*4);
4745
4746 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004747}
4748
Eric Dumazet1191cb82012-04-27 21:39:21 +00004749static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004750{
4751 u32 val;
4752 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4753
4754 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4755 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4756 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004757 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004758 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004759 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004760 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004761 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004762 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004763 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004764 if (val &
4765 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004766 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004767 if (val &
4768 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004769 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004770 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004771 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004772 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004773 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004774 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004775 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004776 }
4777 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4778 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4779 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4780 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4781 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4782 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004783 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004784 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004785 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004786 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004787 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004788 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4789 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4790 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004791 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004792 }
4793
4794 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4795 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4796 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4797 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4798 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4799 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004800}
4801
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004802static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4803{
4804 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004805 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004806 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004807 u32 reg_addr;
4808 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004809 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004810 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004811
4812 /* need to take HW lock because MCP or other port might also
4813 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004814 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004815
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004816 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4817#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004818 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004819 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004820 /* Disable HW interrupts */
4821 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004822 /* In case of parity errors don't handle attentions so that
4823 * other function would "see" parity errors.
4824 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004825#else
4826 bnx2x_panic();
4827#endif
4828 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004829 return;
4830 }
4831
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004832 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4833 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4834 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4835 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004836 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004837 attn.sig[4] =
4838 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4839 else
4840 attn.sig[4] = 0;
4841
4842 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4843 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004844
4845 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4846 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004847 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004848
Merav Sicron51c1a582012-03-18 10:33:38 +00004849 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004850 index,
4851 group_mask->sig[0], group_mask->sig[1],
4852 group_mask->sig[2], group_mask->sig[3],
4853 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004854
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004855 bnx2x_attn_int_deasserted4(bp,
4856 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004857 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004858 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004859 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004860 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004861 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004862 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004863 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004864 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004865 }
4866 }
4867
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004868 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004869
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004870 if (bp->common.int_block == INT_BLOCK_HC)
4871 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4872 COMMAND_REG_ATTN_BITS_CLR);
4873 else
4874 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004875
4876 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004877 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4878 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004879 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004880
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004881 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004882 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004883
4884 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4885 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4886
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004887 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4888 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004889
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004890 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4891 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004892 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004893 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4894
4895 REG_WR(bp, reg_addr, aeu_mask);
4896 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004897
4898 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4899 bp->attn_state &= ~deasserted;
4900 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4901}
4902
4903static void bnx2x_attn_int(struct bnx2x *bp)
4904{
4905 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004906 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4907 attn_bits);
4908 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4909 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004910 u32 attn_state = bp->attn_state;
4911
4912 /* look for changed bits */
4913 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4914 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4915
4916 DP(NETIF_MSG_HW,
4917 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4918 attn_bits, attn_ack, asserted, deasserted);
4919
4920 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004921 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004922
4923 /* handle bits that were raised */
4924 if (asserted)
4925 bnx2x_attn_int_asserted(bp, asserted);
4926
4927 if (deasserted)
4928 bnx2x_attn_int_deasserted(bp, deasserted);
4929}
4930
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004931void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4932 u16 index, u8 op, u8 update)
4933{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004934 u32 igu_addr = bp->igu_base_addr;
4935 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004936 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4937 igu_addr);
4938}
4939
Eric Dumazet1191cb82012-04-27 21:39:21 +00004940static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004941{
4942 /* No memory barriers */
4943 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4944 mmiowb(); /* keep prod updates ordered */
4945}
4946
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004947static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4948 union event_ring_elem *elem)
4949{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004950 u8 err = elem->message.error;
4951
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004952 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004953 (cid < bp->cnic_eth_dev.starting_cid &&
4954 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004955 return 1;
4956
4957 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4958
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004959 if (unlikely(err)) {
4960
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004961 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4962 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00004963 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004964 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004965 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004966 return 0;
4967}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004968
Eric Dumazet1191cb82012-04-27 21:39:21 +00004969static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004970{
4971 struct bnx2x_mcast_ramrod_params rparam;
4972 int rc;
4973
4974 memset(&rparam, 0, sizeof(rparam));
4975
4976 rparam.mcast_obj = &bp->mcast_obj;
4977
4978 netif_addr_lock_bh(bp->dev);
4979
4980 /* Clear pending state for the last command */
4981 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4982
4983 /* If there are pending mcast commands - send them */
4984 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4985 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4986 if (rc < 0)
4987 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4988 rc);
4989 }
4990
4991 netif_addr_unlock_bh(bp->dev);
4992}
4993
Eric Dumazet1191cb82012-04-27 21:39:21 +00004994static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4995 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004996{
4997 unsigned long ramrod_flags = 0;
4998 int rc = 0;
4999 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5000 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5001
5002 /* Always push next commands out, don't wait here */
5003 __set_bit(RAMROD_CONT, &ramrod_flags);
5004
Yuval Mintz86564c32013-01-23 03:21:50 +00005005 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5006 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005007 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005008 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005009 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005010 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5011 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005012 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005013
5014 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005015 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005016 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005017 /* This is only relevant for 57710 where multicast MACs are
5018 * configured as unicast MACs using the same ramrod.
5019 */
5020 bnx2x_handle_mcast_eqe(bp);
5021 return;
5022 default:
5023 BNX2X_ERR("Unsupported classification command: %d\n",
5024 elem->message.data.eth_event.echo);
5025 return;
5026 }
5027
5028 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5029
5030 if (rc < 0)
5031 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5032 else if (rc > 0)
5033 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005034}
5035
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005036static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005037
Eric Dumazet1191cb82012-04-27 21:39:21 +00005038static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005039{
5040 netif_addr_lock_bh(bp->dev);
5041
5042 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5043
5044 /* Send rx_mode command again if was requested */
5045 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5046 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005047 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5048 &bp->sp_state))
5049 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5050 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5051 &bp->sp_state))
5052 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005053
5054 netif_addr_unlock_bh(bp->dev);
5055}
5056
Eric Dumazet1191cb82012-04-27 21:39:21 +00005057static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005058 union event_ring_elem *elem)
5059{
5060 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5061 DP(BNX2X_MSG_SP,
5062 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5063 elem->message.data.vif_list_event.func_bit_map);
5064 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5065 elem->message.data.vif_list_event.func_bit_map);
5066 } else if (elem->message.data.vif_list_event.echo ==
5067 VIF_LIST_RULE_SET) {
5068 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5069 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5070 }
5071}
5072
5073/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005074static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005075{
5076 int q, rc;
5077 struct bnx2x_fastpath *fp;
5078 struct bnx2x_queue_state_params queue_params = {NULL};
5079 struct bnx2x_queue_update_params *q_update_params =
5080 &queue_params.params.update;
5081
Yuval Mintz2de67432013-01-23 03:21:43 +00005082 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005083 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5084
5085 /* set silent vlan removal values according to vlan mode */
5086 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5087 &q_update_params->update_flags);
5088 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5089 &q_update_params->update_flags);
5090 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5091
5092 /* in access mode mark mask and value are 0 to strip all vlans */
5093 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5094 q_update_params->silent_removal_value = 0;
5095 q_update_params->silent_removal_mask = 0;
5096 } else {
5097 q_update_params->silent_removal_value =
5098 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5099 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5100 }
5101
5102 for_each_eth_queue(bp, q) {
5103 /* Set the appropriate Queue object */
5104 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005105 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005106
5107 /* send the ramrod */
5108 rc = bnx2x_queue_state_change(bp, &queue_params);
5109 if (rc < 0)
5110 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5111 q);
5112 }
5113
Yuval Mintzfea75642013-04-10 13:34:39 +03005114 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005115 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005116 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005117
5118 /* clear pending completion bit */
5119 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5120
5121 /* mark latest Q bit */
5122 smp_mb__before_clear_bit();
5123 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
5124 smp_mb__after_clear_bit();
5125
5126 /* send Q update ramrod for FCoE Q */
5127 rc = bnx2x_queue_state_change(bp, &queue_params);
5128 if (rc < 0)
5129 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5130 q);
5131 } else {
5132 /* If no FCoE ring - ACK MCP now */
5133 bnx2x_link_report(bp);
5134 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5135 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005136}
5137
Eric Dumazet1191cb82012-04-27 21:39:21 +00005138static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005139 struct bnx2x *bp, u32 cid)
5140{
Joe Perches94f05b02011-08-14 12:16:20 +00005141 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005142
5143 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005144 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005145 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005146 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005147}
5148
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005149static void bnx2x_eq_int(struct bnx2x *bp)
5150{
5151 u16 hw_cons, sw_cons, sw_prod;
5152 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005153 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005154 u32 cid;
5155 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005156 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005157 struct bnx2x_queue_sp_obj *q_obj;
5158 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5159 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005160
5161 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5162
5163 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005164 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005165 * condition below will be met. The next element is the size of a
5166 * regular element and hence incrementing by 1
5167 */
5168 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5169 hw_cons++;
5170
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005171 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005172 * specific bp, thus there is no need in "paired" read memory
5173 * barrier here.
5174 */
5175 sw_cons = bp->eq_cons;
5176 sw_prod = bp->eq_prod;
5177
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005178 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005179 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005180
5181 for (; sw_cons != hw_cons;
5182 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5183
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005184 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5185
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005186 rc = bnx2x_iov_eq_sp_event(bp, elem);
5187 if (!rc) {
5188 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5189 rc);
5190 goto next_spqe;
5191 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005192
Yuval Mintz86564c32013-01-23 03:21:50 +00005193 /* elem CID originates from FW; actually LE */
5194 cid = SW_CID((__force __le32)
5195 elem->message.data.cfc_del_event.cid);
5196 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005197
5198 /* handle eq element */
5199 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005200 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
5201 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
5202 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
5203 continue;
5204
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005205 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00005206 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5207 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005208 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005209 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005210 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005211
5212 case EVENT_RING_OPCODE_CFC_DEL:
5213 /* handle according to cid range */
5214 /*
5215 * we may want to verify here that the bp state is
5216 * HALTING
5217 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005218 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005219 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005220
5221 if (CNIC_LOADED(bp) &&
5222 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005223 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005224
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005225 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5226
5227 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5228 break;
5229
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005230 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005231
5232 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005233 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005234 if (f_obj->complete_cmd(bp, f_obj,
5235 BNX2X_F_CMD_TX_STOP))
5236 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005237 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
5238 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005239
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005240 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005241 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005242 if (f_obj->complete_cmd(bp, f_obj,
5243 BNX2X_F_CMD_TX_START))
5244 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005245 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
5246 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005247
Barak Witkowskia3348722012-04-23 03:04:46 +00005248 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005249 echo = elem->message.data.function_update_event.echo;
5250 if (echo == SWITCH_UPDATE) {
5251 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5252 "got FUNC_SWITCH_UPDATE ramrod\n");
5253 if (f_obj->complete_cmd(
5254 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5255 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005256
Merav Sicron55c11942012-11-07 00:45:48 +00005257 } else {
5258 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5259 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5260 f_obj->complete_cmd(bp, f_obj,
5261 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005262
Merav Sicron55c11942012-11-07 00:45:48 +00005263 /* We will perform the Queues update from
5264 * sp_rtnl task as all Queue SP operations
5265 * should run under rtnl_lock.
5266 */
5267 smp_mb__before_clear_bit();
5268 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5269 &bp->sp_rtnl_state);
5270 smp_mb__after_clear_bit();
5271
5272 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5273 }
5274
Barak Witkowskia3348722012-04-23 03:04:46 +00005275 goto next_spqe;
5276
5277 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5278 f_obj->complete_cmd(bp, f_obj,
5279 BNX2X_F_CMD_AFEX_VIFLISTS);
5280 bnx2x_after_afex_vif_lists(bp, elem);
5281 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005282 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005283 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5284 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005285 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5286 break;
5287
5288 goto next_spqe;
5289
5290 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005291 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5292 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005293 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5294 break;
5295
5296 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005297 }
5298
5299 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005300 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5301 BNX2X_STATE_OPEN):
5302 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005303 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005304 cid = elem->message.data.eth_event.echo &
5305 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005306 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005307 cid);
5308 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005309 break;
5310
5311 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5312 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005313 case (EVENT_RING_OPCODE_SET_MAC |
5314 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005315 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5316 BNX2X_STATE_OPEN):
5317 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5318 BNX2X_STATE_DIAG):
5319 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5320 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005321 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005322 bnx2x_handle_classification_eqe(bp, elem);
5323 break;
5324
5325 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5326 BNX2X_STATE_OPEN):
5327 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5328 BNX2X_STATE_DIAG):
5329 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5330 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005331 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005332 bnx2x_handle_mcast_eqe(bp);
5333 break;
5334
5335 case (EVENT_RING_OPCODE_FILTERS_RULES |
5336 BNX2X_STATE_OPEN):
5337 case (EVENT_RING_OPCODE_FILTERS_RULES |
5338 BNX2X_STATE_DIAG):
5339 case (EVENT_RING_OPCODE_FILTERS_RULES |
5340 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005341 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005342 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005343 break;
5344 default:
5345 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005346 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5347 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005348 }
5349next_spqe:
5350 spqe_cnt++;
5351 } /* for */
5352
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005353 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005354 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005355
5356 bp->eq_cons = sw_cons;
5357 bp->eq_prod = sw_prod;
5358 /* Make sure that above mem writes were issued towards the memory */
5359 smp_wmb();
5360
5361 /* update producer */
5362 bnx2x_update_eq_prod(bp, bp->eq_prod);
5363}
5364
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005365static void bnx2x_sp_task(struct work_struct *work)
5366{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005367 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005368
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005369 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005370
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005371 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005372 smp_rmb();
5373 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005374
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005375 /* what work needs to be performed? */
5376 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005377
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005378 DP(BNX2X_MSG_SP, "status %x\n", status);
5379 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5380 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005381
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005382 /* HW attentions */
5383 if (status & BNX2X_DEF_SB_ATT_IDX) {
5384 bnx2x_attn_int(bp);
5385 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005386 }
Merav Sicron55c11942012-11-07 00:45:48 +00005387
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005388 /* SP events: STAT_QUERY and others */
5389 if (status & BNX2X_DEF_SB_IDX) {
5390 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005391
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005392 if (FCOE_INIT(bp) &&
5393 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5394 /* Prevent local bottom-halves from running as
5395 * we are going to change the local NAPI list.
5396 */
5397 local_bh_disable();
5398 napi_schedule(&bnx2x_fcoe(bp, napi));
5399 local_bh_enable();
5400 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005401
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005402 /* Handle EQ completions */
5403 bnx2x_eq_int(bp);
5404 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5405 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5406
5407 status &= ~BNX2X_DEF_SB_IDX;
5408 }
5409
5410 /* if status is non zero then perhaps something went wrong */
5411 if (unlikely(status))
5412 DP(BNX2X_MSG_SP,
5413 "got an unknown interrupt! (status 0x%x)\n", status);
5414
5415 /* ack status block only if something was actually handled */
5416 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5417 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005418 }
5419
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005420 /* must be called after the EQ processing (since eq leads to sriov
5421 * ramrod completion flows).
5422 * This flow may have been scheduled by the arrival of a ramrod
5423 * completion, or by the sriov code rescheduling itself.
5424 */
5425 bnx2x_iov_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00005426
5427 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5428 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5429 &bp->sp_state)) {
5430 bnx2x_link_report(bp);
5431 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5432 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005433}
5434
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005435irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005436{
5437 struct net_device *dev = dev_instance;
5438 struct bnx2x *bp = netdev_priv(dev);
5439
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005440 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5441 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005442
5443#ifdef BNX2X_STOP_ON_ERROR
5444 if (unlikely(bp->panic))
5445 return IRQ_HANDLED;
5446#endif
5447
Merav Sicron55c11942012-11-07 00:45:48 +00005448 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005449 struct cnic_ops *c_ops;
5450
5451 rcu_read_lock();
5452 c_ops = rcu_dereference(bp->cnic_ops);
5453 if (c_ops)
5454 c_ops->cnic_handler(bp->cnic_data, NULL);
5455 rcu_read_unlock();
5456 }
Merav Sicron55c11942012-11-07 00:45:48 +00005457
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005458 /* schedule sp task to perform default status block work, ack
5459 * attentions and enable interrupts.
5460 */
5461 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005462
5463 return IRQ_HANDLED;
5464}
5465
5466/* end of slow path */
5467
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005468void bnx2x_drv_pulse(struct bnx2x *bp)
5469{
5470 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5471 bp->fw_drv_pulse_wr_seq);
5472}
5473
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005474static void bnx2x_timer(unsigned long data)
5475{
5476 struct bnx2x *bp = (struct bnx2x *) data;
5477
5478 if (!netif_running(bp->dev))
5479 return;
5480
Ariel Elior67c431a2013-01-01 05:22:36 +00005481 if (IS_PF(bp) &&
5482 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005483 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005484 u16 drv_pulse;
5485 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005486
5487 ++bp->fw_drv_pulse_wr_seq;
5488 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005489 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005490 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005491
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005492 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005493 MCP_PULSE_SEQ_MASK);
5494 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005495 * should not get too big. If the MFW is more than 5 pulses
5496 * behind, we should worry about it enough to generate an error
5497 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005498 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005499 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5500 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005501 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005502 }
5503
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005504 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005505 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005506
Ariel Eliorabc5a022013-01-01 05:22:43 +00005507 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005508 if (IS_VF(bp))
5509 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005510
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005511 mod_timer(&bp->timer, jiffies + bp->current_interval);
5512}
5513
5514/* end of Statistics */
5515
5516/* nic init */
5517
5518/*
5519 * nic init service functions
5520 */
5521
Eric Dumazet1191cb82012-04-27 21:39:21 +00005522static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005523{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005524 u32 i;
5525 if (!(len%4) && !(addr%4))
5526 for (i = 0; i < len; i += 4)
5527 REG_WR(bp, addr + i, fill);
5528 else
5529 for (i = 0; i < len; i++)
5530 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005531}
5532
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005533/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005534static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5535 int fw_sb_id,
5536 u32 *sb_data_p,
5537 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005538{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005539 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005540 for (index = 0; index < data_size; index++)
5541 REG_WR(bp, BAR_CSTRORM_INTMEM +
5542 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5543 sizeof(u32)*index,
5544 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005545}
5546
Eric Dumazet1191cb82012-04-27 21:39:21 +00005547static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005548{
5549 u32 *sb_data_p;
5550 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005551 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005552 struct hc_status_block_data_e1x sb_data_e1x;
5553
5554 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005555 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005556 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005557 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005558 sb_data_e2.common.p_func.vf_valid = false;
5559 sb_data_p = (u32 *)&sb_data_e2;
5560 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5561 } else {
5562 memset(&sb_data_e1x, 0,
5563 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005564 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005565 sb_data_e1x.common.p_func.vf_valid = false;
5566 sb_data_p = (u32 *)&sb_data_e1x;
5567 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5568 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005569 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5570
5571 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5572 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5573 CSTORM_STATUS_BLOCK_SIZE);
5574 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5575 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5576 CSTORM_SYNC_BLOCK_SIZE);
5577}
5578
5579/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005580static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005581 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005582{
5583 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005584 int i;
5585 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5586 REG_WR(bp, BAR_CSTRORM_INTMEM +
5587 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5588 i*sizeof(u32),
5589 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005590}
5591
Eric Dumazet1191cb82012-04-27 21:39:21 +00005592static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005593{
5594 int func = BP_FUNC(bp);
5595 struct hc_sp_status_block_data sp_sb_data;
5596 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5597
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005598 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005599 sp_sb_data.p_func.vf_valid = false;
5600
5601 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5602
5603 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5604 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5605 CSTORM_SP_STATUS_BLOCK_SIZE);
5606 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5607 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5608 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005609}
5610
Eric Dumazet1191cb82012-04-27 21:39:21 +00005611static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005612 int igu_sb_id, int igu_seg_id)
5613{
5614 hc_sm->igu_sb_id = igu_sb_id;
5615 hc_sm->igu_seg_id = igu_seg_id;
5616 hc_sm->timer_value = 0xFF;
5617 hc_sm->time_to_expire = 0xFFFFFFFF;
5618}
5619
David S. Miller8decf862011-09-22 03:23:13 -04005620/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005621static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005622{
5623 /* zero out state machine indices */
5624 /* rx indices */
5625 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5626
5627 /* tx indices */
5628 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5629 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5630 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5631 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5632
5633 /* map indices */
5634 /* rx indices */
5635 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5636 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5637
5638 /* tx indices */
5639 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5640 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5641 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5642 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5643 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5644 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5645 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5646 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5647}
5648
Ariel Eliorb93288d2013-01-01 05:22:35 +00005649void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005650 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5651{
5652 int igu_seg_id;
5653
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005654 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005655 struct hc_status_block_data_e1x sb_data_e1x;
5656 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005657 int data_size;
5658 u32 *sb_data_p;
5659
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005660 if (CHIP_INT_MODE_IS_BC(bp))
5661 igu_seg_id = HC_SEG_ACCESS_NORM;
5662 else
5663 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005664
5665 bnx2x_zero_fp_sb(bp, fw_sb_id);
5666
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005667 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005668 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005669 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005670 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5671 sb_data_e2.common.p_func.vf_id = vfid;
5672 sb_data_e2.common.p_func.vf_valid = vf_valid;
5673 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5674 sb_data_e2.common.same_igu_sb_1b = true;
5675 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5676 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5677 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005678 sb_data_p = (u32 *)&sb_data_e2;
5679 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005680 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005681 } else {
5682 memset(&sb_data_e1x, 0,
5683 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005684 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005685 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5686 sb_data_e1x.common.p_func.vf_id = 0xff;
5687 sb_data_e1x.common.p_func.vf_valid = false;
5688 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5689 sb_data_e1x.common.same_igu_sb_1b = true;
5690 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5691 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5692 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005693 sb_data_p = (u32 *)&sb_data_e1x;
5694 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005695 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005696 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005697
5698 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5699 igu_sb_id, igu_seg_id);
5700 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5701 igu_sb_id, igu_seg_id);
5702
Merav Sicron51c1a582012-03-18 10:33:38 +00005703 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005704
Yuval Mintz86564c32013-01-23 03:21:50 +00005705 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005706 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5707}
5708
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005709static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005710 u16 tx_usec, u16 rx_usec)
5711{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005712 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005713 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005714 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5715 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5716 tx_usec);
5717 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5718 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5719 tx_usec);
5720 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5721 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5722 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005723}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005724
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005725static void bnx2x_init_def_sb(struct bnx2x *bp)
5726{
5727 struct host_sp_status_block *def_sb = bp->def_status_blk;
5728 dma_addr_t mapping = bp->def_status_blk_mapping;
5729 int igu_sp_sb_index;
5730 int igu_seg_id;
5731 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005732 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005733 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005734 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005735 int index;
5736 struct hc_sp_status_block_data sp_sb_data;
5737 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5738
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005739 if (CHIP_INT_MODE_IS_BC(bp)) {
5740 igu_sp_sb_index = DEF_SB_IGU_ID;
5741 igu_seg_id = HC_SEG_ACCESS_DEF;
5742 } else {
5743 igu_sp_sb_index = bp->igu_dsb_id;
5744 igu_seg_id = IGU_SEG_ACCESS_DEF;
5745 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005746
5747 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005748 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005749 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005750 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005751
Eliezer Tamir49d66772008-02-28 11:53:13 -08005752 bp->attn_state = 0;
5753
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005754 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5755 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005756 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5757 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005758 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005759 int sindex;
5760 /* take care of sig[0]..sig[4] */
5761 for (sindex = 0; sindex < 4; sindex++)
5762 bp->attn_group[index].sig[sindex] =
5763 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005764
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005765 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005766 /*
5767 * enable5 is separate from the rest of the registers,
5768 * and therefore the address skip is 4
5769 * and not 16 between the different groups
5770 */
5771 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005772 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005773 else
5774 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005775 }
5776
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005777 if (bp->common.int_block == INT_BLOCK_HC) {
5778 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5779 HC_REG_ATTN_MSG0_ADDR_L);
5780
5781 REG_WR(bp, reg_offset, U64_LO(section));
5782 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005783 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005784 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5785 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5786 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005787
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005788 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5789 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005790
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005791 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005792
Yuval Mintz86564c32013-01-23 03:21:50 +00005793 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005794 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005795 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5796 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5797 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5798 sp_sb_data.igu_seg_id = igu_seg_id;
5799 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005800 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005801 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005802
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005803 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005804
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005805 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005806}
5807
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005808void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005809{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005810 int i;
5811
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005812 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005813 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005814 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005815}
5816
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005817static void bnx2x_init_sp_ring(struct bnx2x *bp)
5818{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005819 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005820 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005821
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005822 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005823 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5824 bp->spq_prod_bd = bp->spq;
5825 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005826}
5827
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005828static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005829{
5830 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005831 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5832 union event_ring_elem *elem =
5833 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005834
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005835 elem->next_page.addr.hi =
5836 cpu_to_le32(U64_HI(bp->eq_mapping +
5837 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5838 elem->next_page.addr.lo =
5839 cpu_to_le32(U64_LO(bp->eq_mapping +
5840 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005841 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005842 bp->eq_cons = 0;
5843 bp->eq_prod = NUM_EQ_DESC;
5844 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005845 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005846 atomic_set(&bp->eq_spq_left,
5847 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005848}
5849
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005850/* called with netif_addr_lock_bh() */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005851int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5852 unsigned long rx_mode_flags,
5853 unsigned long rx_accept_flags,
5854 unsigned long tx_accept_flags,
5855 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005856{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005857 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5858 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005859
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005860 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005861
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005862 /* Prepare ramrod parameters */
5863 ramrod_param.cid = 0;
5864 ramrod_param.cl_id = cl_id;
5865 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5866 ramrod_param.func_id = BP_FUNC(bp);
5867
5868 ramrod_param.pstate = &bp->sp_state;
5869 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5870
5871 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5872 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5873
5874 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5875
5876 ramrod_param.ramrod_flags = ramrod_flags;
5877 ramrod_param.rx_mode_flags = rx_mode_flags;
5878
5879 ramrod_param.rx_accept_flags = rx_accept_flags;
5880 ramrod_param.tx_accept_flags = tx_accept_flags;
5881
5882 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5883 if (rc < 0) {
5884 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00005885 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005886 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00005887
5888 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005889}
5890
Yuval Mintz86564c32013-01-23 03:21:50 +00005891static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
5892 unsigned long *rx_accept_flags,
5893 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005894{
Yuval Mintz924d75a2013-01-23 03:21:44 +00005895 /* Clear the flags first */
5896 *rx_accept_flags = 0;
5897 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005898
Yuval Mintz924d75a2013-01-23 03:21:44 +00005899 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005900 case BNX2X_RX_MODE_NONE:
5901 /*
5902 * 'drop all' supersedes any accept flags that may have been
5903 * passed to the function.
5904 */
5905 break;
5906 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005907 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5908 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
5909 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005910
5911 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005912 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5913 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
5914 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005915
5916 break;
5917 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005918 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5919 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5920 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005921
5922 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005923 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5924 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5925 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005926
5927 break;
5928 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005929 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005930 * should receive matched and unmatched (in resolution of port)
5931 * unicast packets.
5932 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005933 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
5934 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5935 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5936 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005937
5938 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005939 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5940 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005941
5942 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00005943 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005944 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00005945 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005946
5947 break;
5948 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005949 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
5950 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005951 }
5952
Yuval Mintz924d75a2013-01-23 03:21:44 +00005953 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005954 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00005955 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
5956 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005957 }
5958
Yuval Mintz924d75a2013-01-23 03:21:44 +00005959 return 0;
5960}
5961
5962/* called with netif_addr_lock_bh() */
5963int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5964{
5965 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5966 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5967 int rc;
5968
5969 if (!NO_FCOE(bp))
5970 /* Configure rx_mode of FCoE Queue */
5971 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5972
5973 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
5974 &tx_accept_flags);
5975 if (rc)
5976 return rc;
5977
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005978 __set_bit(RAMROD_RX, &ramrod_flags);
5979 __set_bit(RAMROD_TX, &ramrod_flags);
5980
Yuval Mintz924d75a2013-01-23 03:21:44 +00005981 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
5982 rx_accept_flags, tx_accept_flags,
5983 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005984}
5985
Eilon Greenstein471de712008-08-13 15:49:35 -07005986static void bnx2x_init_internal_common(struct bnx2x *bp)
5987{
5988 int i;
5989
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005990 if (IS_MF_SI(bp))
5991 /*
5992 * In switch independent mode, the TSTORM needs to accept
5993 * packets that failed classification, since approximate match
5994 * mac addresses aren't written to NIG LLH
5995 */
5996 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5997 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005998 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5999 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6000 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006001
Eilon Greenstein471de712008-08-13 15:49:35 -07006002 /* Zero this manually as its initialization is
6003 currently missing in the initTool */
6004 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6005 REG_WR(bp, BAR_USTRORM_INTMEM +
6006 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006007 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006008 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6009 CHIP_INT_MODE_IS_BC(bp) ?
6010 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6011 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006012}
6013
Eilon Greenstein471de712008-08-13 15:49:35 -07006014static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6015{
6016 switch (load_code) {
6017 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006018 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006019 bnx2x_init_internal_common(bp);
6020 /* no break */
6021
6022 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006023 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006024 /* no break */
6025
6026 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006027 /* internal memory per function is
6028 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006029 break;
6030
6031 default:
6032 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6033 break;
6034 }
6035}
6036
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006037static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6038{
Merav Sicron55c11942012-11-07 00:45:48 +00006039 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006040}
6041
6042static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6043{
Merav Sicron55c11942012-11-07 00:45:48 +00006044 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006045}
6046
Eric Dumazet1191cb82012-04-27 21:39:21 +00006047static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006048{
6049 if (CHIP_IS_E1x(fp->bp))
6050 return BP_L_ID(fp->bp) + fp->index;
6051 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6052 return bnx2x_fp_igu_sb_id(fp);
6053}
6054
Ariel Elior6383c0b2011-07-14 08:31:57 +00006055static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006056{
6057 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006058 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006059 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006060 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006061 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006062 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006063 fp->cl_id = bnx2x_fp_cl_id(fp);
6064 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6065 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006066 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006067 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6068
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006069 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006070 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006071
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006072 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006073 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006074
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006075 /* Configure Queue State object */
6076 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6077 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006078
6079 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6080
6081 /* init tx data */
6082 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006083 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6084 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6085 FP_COS_TO_TXQ(fp, cos, bp),
6086 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6087 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006088 }
6089
Ariel Eliorad5afc82013-01-01 05:22:26 +00006090 /* nothing more for vf to do here */
6091 if (IS_VF(bp))
6092 return;
6093
6094 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6095 fp->fw_sb_id, fp->igu_sb_id);
6096 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006097 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6098 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006099 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006100
6101 /**
6102 * Configure classification DBs: Always enable Tx switching
6103 */
6104 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6105
Ariel Eliorad5afc82013-01-01 05:22:26 +00006106 DP(NETIF_MSG_IFUP,
6107 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6108 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6109 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006110}
6111
Eric Dumazet1191cb82012-04-27 21:39:21 +00006112static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6113{
6114 int i;
6115
6116 for (i = 1; i <= NUM_TX_RINGS; i++) {
6117 struct eth_tx_next_bd *tx_next_bd =
6118 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6119
6120 tx_next_bd->addr_hi =
6121 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6122 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6123 tx_next_bd->addr_lo =
6124 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6125 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6126 }
6127
Yuval Mintz639d65b2013-06-02 00:06:21 +00006128 *txdata->tx_cons_sb = cpu_to_le16(0);
6129
Eric Dumazet1191cb82012-04-27 21:39:21 +00006130 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6131 txdata->tx_db.data.zero_fill1 = 0;
6132 txdata->tx_db.data.prod = 0;
6133
6134 txdata->tx_pkt_prod = 0;
6135 txdata->tx_pkt_cons = 0;
6136 txdata->tx_bd_prod = 0;
6137 txdata->tx_bd_cons = 0;
6138 txdata->tx_pkt = 0;
6139}
6140
Merav Sicron55c11942012-11-07 00:45:48 +00006141static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6142{
6143 int i;
6144
6145 for_each_tx_queue_cnic(bp, i)
6146 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6147}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006148
Eric Dumazet1191cb82012-04-27 21:39:21 +00006149static void bnx2x_init_tx_rings(struct bnx2x *bp)
6150{
6151 int i;
6152 u8 cos;
6153
Merav Sicron55c11942012-11-07 00:45:48 +00006154 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006155 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006156 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006157}
6158
Merav Sicron55c11942012-11-07 00:45:48 +00006159void bnx2x_nic_init_cnic(struct bnx2x *bp)
6160{
6161 if (!NO_FCOE(bp))
6162 bnx2x_init_fcoe_fp(bp);
6163
6164 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6165 BNX2X_VF_ID_INVALID, false,
6166 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6167
6168 /* ensure status block indices were read */
6169 rmb();
6170 bnx2x_init_rx_rings_cnic(bp);
6171 bnx2x_init_tx_rings_cnic(bp);
6172
6173 /* flush all */
6174 mb();
6175 mmiowb();
6176}
6177
Yuval Mintzecf01c22013-04-22 02:53:03 +00006178void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006179{
6180 int i;
6181
Yuval Mintzecf01c22013-04-22 02:53:03 +00006182 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006183 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006184 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006185
6186 /* ensure status block indices were read */
6187 rmb();
6188 bnx2x_init_rx_rings(bp);
6189 bnx2x_init_tx_rings(bp);
6190
Yuval Mintzecf01c22013-04-22 02:53:03 +00006191 if (IS_PF(bp)) {
6192 /* Initialize MOD_ABS interrupts */
6193 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6194 bp->common.shmem_base,
6195 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006196
Yuval Mintzecf01c22013-04-22 02:53:03 +00006197 /* initialize the default status block and sp ring */
6198 bnx2x_init_def_sb(bp);
6199 bnx2x_update_dsb_idx(bp);
6200 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006201 } else {
6202 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006203 }
6204}
Eilon Greenstein16119782009-03-02 07:59:27 +00006205
Yuval Mintzecf01c22013-04-22 02:53:03 +00006206void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6207{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006208 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006209 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006210 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006211 bnx2x_stats_init(bp);
6212
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006213 /* flush all before enabling interrupts */
6214 mb();
6215 mmiowb();
6216
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006217 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006218
6219 /* Check for SPIO5 */
6220 bnx2x_attn_int_deasserted0(bp,
6221 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6222 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006223}
6224
Yuval Mintzecf01c22013-04-22 02:53:03 +00006225/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006226static int bnx2x_gunzip_init(struct bnx2x *bp)
6227{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006228 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6229 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006230 if (bp->gunzip_buf == NULL)
6231 goto gunzip_nomem1;
6232
6233 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6234 if (bp->strm == NULL)
6235 goto gunzip_nomem2;
6236
David S. Miller7ab24bf2011-06-29 05:48:41 -07006237 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006238 if (bp->strm->workspace == NULL)
6239 goto gunzip_nomem3;
6240
6241 return 0;
6242
6243gunzip_nomem3:
6244 kfree(bp->strm);
6245 bp->strm = NULL;
6246
6247gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006248 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6249 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006250 bp->gunzip_buf = NULL;
6251
6252gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006253 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006254 return -ENOMEM;
6255}
6256
6257static void bnx2x_gunzip_end(struct bnx2x *bp)
6258{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006259 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006260 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006261 kfree(bp->strm);
6262 bp->strm = NULL;
6263 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006264
6265 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006266 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6267 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006268 bp->gunzip_buf = NULL;
6269 }
6270}
6271
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006272static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006273{
6274 int n, rc;
6275
6276 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006277 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6278 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006279 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006280 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006281
6282 n = 10;
6283
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006284#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006285
6286 if (zbuf[3] & FNAME)
6287 while ((zbuf[n++] != 0) && (n < len));
6288
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006289 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006290 bp->strm->avail_in = len - n;
6291 bp->strm->next_out = bp->gunzip_buf;
6292 bp->strm->avail_out = FW_BUF_SIZE;
6293
6294 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6295 if (rc != Z_OK)
6296 return rc;
6297
6298 rc = zlib_inflate(bp->strm, Z_FINISH);
6299 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006300 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6301 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006302
6303 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6304 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006305 netdev_err(bp->dev,
6306 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006307 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006308 bp->gunzip_outlen >>= 2;
6309
6310 zlib_inflateEnd(bp->strm);
6311
6312 if (rc == Z_STREAM_END)
6313 return 0;
6314
6315 return rc;
6316}
6317
6318/* nic load/unload */
6319
6320/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006321 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006322 */
6323
6324/* send a NIG loopback debug packet */
6325static void bnx2x_lb_pckt(struct bnx2x *bp)
6326{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006327 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006328
6329 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006330 wb_write[0] = 0x55555555;
6331 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006332 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006333 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006334
6335 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006336 wb_write[0] = 0x09000000;
6337 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006338 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006339 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006340}
6341
6342/* some of the internal memories
6343 * are not directly readable from the driver
6344 * to test them we send debug packets
6345 */
6346static int bnx2x_int_mem_test(struct bnx2x *bp)
6347{
6348 int factor;
6349 int count, i;
6350 u32 val = 0;
6351
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006352 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006353 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006354 else if (CHIP_REV_IS_EMUL(bp))
6355 factor = 200;
6356 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006357 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006358
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006359 /* Disable inputs of parser neighbor blocks */
6360 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6361 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6362 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006363 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006364
6365 /* Write 0 to parser credits for CFC search request */
6366 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6367
6368 /* send Ethernet packet */
6369 bnx2x_lb_pckt(bp);
6370
6371 /* TODO do i reset NIG statistic? */
6372 /* Wait until NIG register shows 1 packet of size 0x10 */
6373 count = 1000 * factor;
6374 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006375
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006376 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6377 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006378 if (val == 0x10)
6379 break;
6380
Yuval Mintz639d65b2013-06-02 00:06:21 +00006381 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006382 count--;
6383 }
6384 if (val != 0x10) {
6385 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6386 return -1;
6387 }
6388
6389 /* Wait until PRS register shows 1 packet */
6390 count = 1000 * factor;
6391 while (count) {
6392 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006393 if (val == 1)
6394 break;
6395
Yuval Mintz639d65b2013-06-02 00:06:21 +00006396 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006397 count--;
6398 }
6399 if (val != 0x1) {
6400 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6401 return -2;
6402 }
6403
6404 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006405 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006406 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006407 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006408 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006409 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6410 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006411
6412 DP(NETIF_MSG_HW, "part2\n");
6413
6414 /* Disable inputs of parser neighbor blocks */
6415 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6416 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6417 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006418 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006419
6420 /* Write 0 to parser credits for CFC search request */
6421 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6422
6423 /* send 10 Ethernet packets */
6424 for (i = 0; i < 10; i++)
6425 bnx2x_lb_pckt(bp);
6426
6427 /* Wait until NIG register shows 10 + 1
6428 packets of size 11*0x10 = 0xb0 */
6429 count = 1000 * factor;
6430 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006431
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006432 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6433 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006434 if (val == 0xb0)
6435 break;
6436
Yuval Mintz639d65b2013-06-02 00:06:21 +00006437 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006438 count--;
6439 }
6440 if (val != 0xb0) {
6441 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6442 return -3;
6443 }
6444
6445 /* Wait until PRS register shows 2 packets */
6446 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6447 if (val != 2)
6448 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6449
6450 /* Write 1 to parser credits for CFC search request */
6451 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6452
6453 /* Wait until PRS register shows 3 packets */
6454 msleep(10 * factor);
6455 /* Wait until NIG register shows 1 packet of size 0x10 */
6456 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6457 if (val != 3)
6458 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6459
6460 /* clear NIG EOP FIFO */
6461 for (i = 0; i < 11; i++)
6462 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6463 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6464 if (val != 1) {
6465 BNX2X_ERR("clear of NIG failed\n");
6466 return -4;
6467 }
6468
6469 /* Reset and init BRB, PRS, NIG */
6470 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6471 msleep(50);
6472 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6473 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006474 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6475 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006476 if (!CNIC_SUPPORT(bp))
6477 /* set NIC mode */
6478 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006479
6480 /* Enable inputs of parser neighbor blocks */
6481 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6482 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6483 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006484 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006485
6486 DP(NETIF_MSG_HW, "done\n");
6487
6488 return 0; /* OK */
6489}
6490
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006491static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006492{
Yuval Mintzb343d002012-12-02 04:05:53 +00006493 u32 val;
6494
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006495 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006496 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006497 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6498 else
6499 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006500 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6501 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006502 /*
6503 * mask read length error interrupts in brb for parser
6504 * (parsing unit and 'checksum and crc' unit)
6505 * these errors are legal (PU reads fixed length and CAC can cause
6506 * read length error on truncated packets)
6507 */
6508 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006509 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6510 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6511 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6512 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6513 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006514/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6515/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006516 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6517 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6518 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006519/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6520/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006521 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6522 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6523 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6524 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006525/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6526/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006527
Yuval Mintzb343d002012-12-02 04:05:53 +00006528 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6529 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6530 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6531 if (!CHIP_IS_E1x(bp))
6532 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6533 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6534 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6535
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006536 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6537 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6538 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006539/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006540
6541 if (!CHIP_IS_E1x(bp))
6542 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6543 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6544
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006545 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6546 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006547/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006548 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006549}
6550
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006551static void bnx2x_reset_common(struct bnx2x *bp)
6552{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006553 u32 val = 0x1400;
6554
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006555 /* reset_common */
6556 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6557 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006558
6559 if (CHIP_IS_E3(bp)) {
6560 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6561 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6562 }
6563
6564 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6565}
6566
6567static void bnx2x_setup_dmae(struct bnx2x *bp)
6568{
6569 bp->dmae_ready = 0;
6570 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006571}
6572
Eilon Greenstein573f2032009-08-12 08:24:14 +00006573static void bnx2x_init_pxp(struct bnx2x *bp)
6574{
6575 u16 devctl;
6576 int r_order, w_order;
6577
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006578 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006579 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6580 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6581 if (bp->mrrs == -1)
6582 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6583 else {
6584 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6585 r_order = bp->mrrs;
6586 }
6587
6588 bnx2x_init_pxp_arb(bp, r_order, w_order);
6589}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006590
6591static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6592{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006593 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006594 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006595 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006596
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006597 if (BP_NOMCP(bp))
6598 return;
6599
6600 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006601 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6602 SHARED_HW_CFG_FAN_FAILURE_MASK;
6603
6604 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6605 is_required = 1;
6606
6607 /*
6608 * The fan failure mechanism is usually related to the PHY type since
6609 * the power consumption of the board is affected by the PHY. Currently,
6610 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6611 */
6612 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6613 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006614 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006615 bnx2x_fan_failure_det_req(
6616 bp,
6617 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006618 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006619 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006620 }
6621
6622 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6623
6624 if (is_required == 0)
6625 return;
6626
6627 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006628 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006629
6630 /* set to active low mode */
6631 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006632 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006633 REG_WR(bp, MISC_REG_SPIO_INT, val);
6634
6635 /* enable interrupt to signal the IGU */
6636 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006637 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006638 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6639}
6640
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006641void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006642{
6643 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6644 val &= ~IGU_PF_CONF_FUNC_EN;
6645
6646 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6647 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6648 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6649}
6650
Eric Dumazet1191cb82012-04-27 21:39:21 +00006651static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006652{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006653 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006654 /* Avoid common init in case MFW supports LFA */
6655 if (SHMEM2_RD(bp, size) >
6656 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6657 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006658 shmem_base[0] = bp->common.shmem_base;
6659 shmem2_base[0] = bp->common.shmem2_base;
6660 if (!CHIP_IS_E1x(bp)) {
6661 shmem_base[1] =
6662 SHMEM2_RD(bp, other_shmem_base_addr);
6663 shmem2_base[1] =
6664 SHMEM2_RD(bp, other_shmem2_base_addr);
6665 }
6666 bnx2x_acquire_phy_lock(bp);
6667 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6668 bp->common.chip_id);
6669 bnx2x_release_phy_lock(bp);
6670}
6671
6672/**
6673 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6674 *
6675 * @bp: driver handle
6676 */
6677static int bnx2x_init_hw_common(struct bnx2x *bp)
6678{
6679 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006680
Merav Sicron51c1a582012-03-18 10:33:38 +00006681 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006682
David S. Miller823dcd22011-08-20 10:39:12 -07006683 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006684 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006685 * registers while we're resetting the chip
6686 */
David S. Miller8decf862011-09-22 03:23:13 -04006687 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006688
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006689 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006690 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006691
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006692 val = 0xfffc;
6693 if (CHIP_IS_E3(bp)) {
6694 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6695 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6696 }
6697 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006698
David S. Miller8decf862011-09-22 03:23:13 -04006699 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006700
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006701 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6702
6703 if (!CHIP_IS_E1x(bp)) {
6704 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006705
6706 /**
6707 * 4-port mode or 2-port mode we need to turn of master-enable
6708 * for everyone, after that, turn it back on for self.
6709 * so, we disregard multi-function or not, and always disable
6710 * for all functions on the given path, this means 0,2,4,6 for
6711 * path 0 and 1,3,5,7 for path 1
6712 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006713 for (abs_func_id = BP_PATH(bp);
6714 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6715 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006716 REG_WR(bp,
6717 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6718 1);
6719 continue;
6720 }
6721
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006722 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006723 /* clear pf enable */
6724 bnx2x_pf_disable(bp);
6725 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6726 }
6727 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006728
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006729 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006730 if (CHIP_IS_E1(bp)) {
6731 /* enable HW interrupt from PXP on USDM overflow
6732 bit 16 on INT_MASK_0 */
6733 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006734 }
6735
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006736 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006737 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006738
6739#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006740 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6741 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6742 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6743 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6744 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006745 /* make sure this value is 0 */
6746 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006747
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006748/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6749 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6750 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6751 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6752 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006753#endif
6754
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006755 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6756
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006757 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6758 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006759
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006760 /* let the HW do it's magic ... */
6761 msleep(100);
6762 /* finish PXP init */
6763 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6764 if (val != 1) {
6765 BNX2X_ERR("PXP2 CFG failed\n");
6766 return -EBUSY;
6767 }
6768 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6769 if (val != 1) {
6770 BNX2X_ERR("PXP2 RD_INIT failed\n");
6771 return -EBUSY;
6772 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006773
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006774 /* Timers bug workaround E2 only. We need to set the entire ILT to
6775 * have entries with value "0" and valid bit on.
6776 * This needs to be done by the first PF that is loaded in a path
6777 * (i.e. common phase)
6778 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006779 if (!CHIP_IS_E1x(bp)) {
6780/* In E2 there is a bug in the timers block that can cause function 6 / 7
6781 * (i.e. vnic3) to start even if it is marked as "scan-off".
6782 * This occurs when a different function (func2,3) is being marked
6783 * as "scan-off". Real-life scenario for example: if a driver is being
6784 * load-unloaded while func6,7 are down. This will cause the timer to access
6785 * the ilt, translate to a logical address and send a request to read/write.
6786 * Since the ilt for the function that is down is not valid, this will cause
6787 * a translation error which is unrecoverable.
6788 * The Workaround is intended to make sure that when this happens nothing fatal
6789 * will occur. The workaround:
6790 * 1. First PF driver which loads on a path will:
6791 * a. After taking the chip out of reset, by using pretend,
6792 * it will write "0" to the following registers of
6793 * the other vnics.
6794 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6795 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6796 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6797 * And for itself it will write '1' to
6798 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6799 * dmae-operations (writing to pram for example.)
6800 * note: can be done for only function 6,7 but cleaner this
6801 * way.
6802 * b. Write zero+valid to the entire ILT.
6803 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6804 * VNIC3 (of that port). The range allocated will be the
6805 * entire ILT. This is needed to prevent ILT range error.
6806 * 2. Any PF driver load flow:
6807 * a. ILT update with the physical addresses of the allocated
6808 * logical pages.
6809 * b. Wait 20msec. - note that this timeout is needed to make
6810 * sure there are no requests in one of the PXP internal
6811 * queues with "old" ILT addresses.
6812 * c. PF enable in the PGLC.
6813 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00006814 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006815 * e. PF enable in the CFC (WEAK + STRONG)
6816 * f. Timers scan enable
6817 * 3. PF driver unload flow:
6818 * a. Clear the Timers scan_en.
6819 * b. Polling for scan_on=0 for that PF.
6820 * c. Clear the PF enable bit in the PXP.
6821 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6822 * e. Write zero+valid to all ILT entries (The valid bit must
6823 * stay set)
6824 * f. If this is VNIC 3 of a port then also init
6825 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006826 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006827 *
6828 * Notes:
6829 * Currently the PF error in the PGLC is non recoverable.
6830 * In the future the there will be a recovery routine for this error.
6831 * Currently attention is masked.
6832 * Having an MCP lock on the load/unload process does not guarantee that
6833 * there is no Timer disable during Func6/7 enable. This is because the
6834 * Timers scan is currently being cleared by the MCP on FLR.
6835 * Step 2.d can be done only for PF6/7 and the driver can also check if
6836 * there is error before clearing it. But the flow above is simpler and
6837 * more general.
6838 * All ILT entries are written by zero+valid and not just PF6/7
6839 * ILT entries since in the future the ILT entries allocation for
6840 * PF-s might be dynamic.
6841 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006842 struct ilt_client_info ilt_cli;
6843 struct bnx2x_ilt ilt;
6844 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6845 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6846
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006847 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006848 ilt_cli.start = 0;
6849 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6850 ilt_cli.client_num = ILT_CLIENT_TM;
6851
6852 /* Step 1: set zeroes to all ilt page entries with valid bit on
6853 * Step 2: set the timers first/last ilt entry to point
6854 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00006855 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006856 *
6857 * both steps performed by call to bnx2x_ilt_client_init_op()
6858 * with dummy TM client
6859 *
6860 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6861 * and his brother are split registers
6862 */
6863 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6864 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6865 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6866
6867 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6868 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6869 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6870 }
6871
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006872 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6873 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006874
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006875 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006876 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6877 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006878 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006879
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006880 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006881
6882 /* let the HW do it's magic ... */
6883 do {
6884 msleep(200);
6885 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6886 } while (factor-- && (val != 1));
6887
6888 if (val != 1) {
6889 BNX2X_ERR("ATC_INIT failed\n");
6890 return -EBUSY;
6891 }
6892 }
6893
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006894 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006895
Ariel Eliorb56e9672013-01-01 05:22:32 +00006896 bnx2x_iov_init_dmae(bp);
6897
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006898 /* clean the DMAE memory */
6899 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006900 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006901
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006902 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6903
6904 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6905
6906 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6907
6908 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006909
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006910 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6911 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6912 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6913 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6914
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006915 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006916
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006917 /* QM queues pointers table */
6918 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006919
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006920 /* soft reset pulse */
6921 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6922 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006923
Merav Sicron55c11942012-11-07 00:45:48 +00006924 if (CNIC_SUPPORT(bp))
6925 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006926
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006927 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03006928
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006929 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006930 /* enable hw interrupt from doorbell Q */
6931 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006932
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006933 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006934
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006935 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006936 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006937
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006938 if (!CHIP_IS_E1(bp))
6939 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6940
Barak Witkowskia3348722012-04-23 03:04:46 +00006941 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6942 if (IS_MF_AFEX(bp)) {
6943 /* configure that VNTag and VLAN headers must be
6944 * received in afex mode
6945 */
6946 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6947 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6948 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6949 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6950 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6951 } else {
6952 /* Bit-map indicating which L2 hdrs may appear
6953 * after the basic Ethernet header
6954 */
6955 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6956 bp->path_has_ovlan ? 7 : 6);
6957 }
6958 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006959
6960 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6961 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6962 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6963 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6964
6965 if (!CHIP_IS_E1x(bp)) {
6966 /* reset VFC memories */
6967 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6968 VFC_MEMORIES_RST_REG_CAM_RST |
6969 VFC_MEMORIES_RST_REG_RAM_RST);
6970 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6971 VFC_MEMORIES_RST_REG_CAM_RST |
6972 VFC_MEMORIES_RST_REG_RAM_RST);
6973
6974 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006975 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006976
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006977 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6978 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6979 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6980 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006981
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006982 /* sync semi rtc */
6983 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6984 0x80000000);
6985 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6986 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006987
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006988 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6989 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6990 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006991
Barak Witkowskia3348722012-04-23 03:04:46 +00006992 if (!CHIP_IS_E1x(bp)) {
6993 if (IS_MF_AFEX(bp)) {
6994 /* configure that VNTag and VLAN headers must be
6995 * sent in afex mode
6996 */
6997 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6998 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6999 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7000 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7001 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7002 } else {
7003 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7004 bp->path_has_ovlan ? 7 : 6);
7005 }
7006 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007007
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007008 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007009
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007010 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7011
Merav Sicron55c11942012-11-07 00:45:48 +00007012 if (CNIC_SUPPORT(bp)) {
7013 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7014 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7015 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7016 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7017 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7018 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7019 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7020 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7021 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7022 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7023 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007024 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007025
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007026 if (sizeof(union cdu_context) != 1024)
7027 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007028 dev_alert(&bp->pdev->dev,
7029 "please adjust the size of cdu_context(%ld)\n",
7030 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007031
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007032 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007033 val = (4 << 24) + (0 << 12) + 1024;
7034 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007035
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007036 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007037 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007038 /* enable context validation interrupt from CFC */
7039 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7040
7041 /* set the thresholds to prevent CFC/CDU race */
7042 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007043
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007044 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007045
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007046 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007047 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7048
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007049 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7050 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007051
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007052 /* Reset PCIE errors for debug */
7053 REG_WR(bp, 0x2814, 0xffffffff);
7054 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007055
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007056 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007057 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7058 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7059 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7060 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7061 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7062 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7063 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7064 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7065 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7066 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7067 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7068 }
7069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007070 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007071 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007072 /* in E3 this done in per-port section */
7073 if (!CHIP_IS_E3(bp))
7074 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7075 }
7076 if (CHIP_IS_E1H(bp))
7077 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007078 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007079
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007080 if (CHIP_REV_IS_SLOW(bp))
7081 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007082
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007083 /* finish CFC init */
7084 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7085 if (val != 1) {
7086 BNX2X_ERR("CFC LL_INIT failed\n");
7087 return -EBUSY;
7088 }
7089 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7090 if (val != 1) {
7091 BNX2X_ERR("CFC AC_INIT failed\n");
7092 return -EBUSY;
7093 }
7094 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7095 if (val != 1) {
7096 BNX2X_ERR("CFC CAM_INIT failed\n");
7097 return -EBUSY;
7098 }
7099 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007100
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007101 if (CHIP_IS_E1(bp)) {
7102 /* read NIG statistic
7103 to see if this is our first up since powerup */
7104 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7105 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007106
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007107 /* do internal memory self test */
7108 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7109 BNX2X_ERR("internal mem self test failed\n");
7110 return -EBUSY;
7111 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007112 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007113
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007114 bnx2x_setup_fan_failure_detection(bp);
7115
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007116 /* clear PXP2 attentions */
7117 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007118
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007119 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007120 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007121
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007122 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007123 if (CHIP_IS_E1x(bp))
7124 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007125 } else
7126 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7127
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007128 return 0;
7129}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007130
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007131/**
7132 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7133 *
7134 * @bp: driver handle
7135 */
7136static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7137{
7138 int rc = bnx2x_init_hw_common(bp);
7139
7140 if (rc)
7141 return rc;
7142
7143 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7144 if (!BP_NOMCP(bp))
7145 bnx2x__common_init_phy(bp);
7146
7147 return 0;
7148}
7149
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007150static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007151{
7152 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007153 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007154 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007155 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007156
Merav Sicron51c1a582012-03-18 10:33:38 +00007157 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007158
7159 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007160
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007161 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7162 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7163 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007164
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007165 /* Timers bug workaround: disables the pf_master bit in pglue at
7166 * common phase, we need to enable it here before any dmae access are
7167 * attempted. Therefore we manually added the enable-master to the
7168 * port phase (it also happens in the function phase)
7169 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007170 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007171 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7172
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007173 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7174 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7175 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7176 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7177
7178 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7179 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7180 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7181 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007182
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007183 /* QM cid (connection) count */
7184 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007185
Merav Sicron55c11942012-11-07 00:45:48 +00007186 if (CNIC_SUPPORT(bp)) {
7187 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7188 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7189 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7190 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007191
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007192 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007193
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007194 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7195
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007196 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007197
7198 if (IS_MF(bp))
7199 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7200 else if (bp->dev->mtu > 4096) {
7201 if (bp->flags & ONE_PORT_FLAG)
7202 low = 160;
7203 else {
7204 val = bp->dev->mtu;
7205 /* (24*1024 + val*4)/256 */
7206 low = 96 + (val/64) +
7207 ((val % 64) ? 1 : 0);
7208 }
7209 } else
7210 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7211 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007212 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7213 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7214 }
7215
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007216 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007217 REG_WR(bp, (BP_PORT(bp) ?
7218 BRB1_REG_MAC_GUARANTIED_1 :
7219 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007220
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007221 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007222 if (CHIP_IS_E3B0(bp)) {
7223 if (IS_MF_AFEX(bp)) {
7224 /* configure headers for AFEX mode */
7225 REG_WR(bp, BP_PORT(bp) ?
7226 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7227 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7228 REG_WR(bp, BP_PORT(bp) ?
7229 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7230 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7231 REG_WR(bp, BP_PORT(bp) ?
7232 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7233 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7234 } else {
7235 /* Ovlan exists only if we are in multi-function +
7236 * switch-dependent mode, in switch-independent there
7237 * is no ovlan headers
7238 */
7239 REG_WR(bp, BP_PORT(bp) ?
7240 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7241 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7242 (bp->path_has_ovlan ? 7 : 6));
7243 }
7244 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007245
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007246 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7247 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7248 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7249 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7250
7251 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7252 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7253 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7254 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7255
7256 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7257 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7258
7259 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7260
7261 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007262 /* configure PBF to work without PAUSE mtu 9000 */
7263 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007264
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007265 /* update threshold */
7266 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7267 /* update init credit */
7268 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007269
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007270 /* probe changes */
7271 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7272 udelay(50);
7273 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7274 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007275
Merav Sicron55c11942012-11-07 00:45:48 +00007276 if (CNIC_SUPPORT(bp))
7277 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7278
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007279 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7280 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007281
7282 if (CHIP_IS_E1(bp)) {
7283 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7284 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7285 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007286 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007287
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007288 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007289
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007290 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007291 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007292 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7293 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007294 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007295 val = IS_MF(bp) ? 0xF7 : 0x7;
7296 /* Enable DCBX attention for all but E1 */
7297 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7298 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007299
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007300 /* SCPAD_PARITY should NOT trigger close the gates */
7301 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7302 REG_WR(bp, reg,
7303 REG_RD(bp, reg) &
7304 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7305
7306 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7307 REG_WR(bp, reg,
7308 REG_RD(bp, reg) &
7309 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7310
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007311 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007312
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007313 if (!CHIP_IS_E1x(bp)) {
7314 /* Bit-map indicating which L2 hdrs may appear after the
7315 * basic Ethernet header
7316 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007317 if (IS_MF_AFEX(bp))
7318 REG_WR(bp, BP_PORT(bp) ?
7319 NIG_REG_P1_HDRS_AFTER_BASIC :
7320 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7321 else
7322 REG_WR(bp, BP_PORT(bp) ?
7323 NIG_REG_P1_HDRS_AFTER_BASIC :
7324 NIG_REG_P0_HDRS_AFTER_BASIC,
7325 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007326
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007327 if (CHIP_IS_E3(bp))
7328 REG_WR(bp, BP_PORT(bp) ?
7329 NIG_REG_LLH1_MF_MODE :
7330 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7331 }
7332 if (!CHIP_IS_E3(bp))
7333 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007334
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007335 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007336 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007337 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007338 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007339
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007340 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007341 val = 0;
7342 switch (bp->mf_mode) {
7343 case MULTI_FUNCTION_SD:
7344 val = 1;
7345 break;
7346 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007347 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007348 val = 2;
7349 break;
7350 }
7351
7352 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7353 NIG_REG_LLH0_CLS_TYPE), val);
7354 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007355 {
7356 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7357 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7358 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7359 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007360 }
7361
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007362 /* If SPIO5 is set to generate interrupts, enable it for this port */
7363 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007364 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007365 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7366 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7367 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007368 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007369 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007370 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007371
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007372 return 0;
7373}
7374
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007375static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7376{
7377 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007378 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007379
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007380 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007381 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007382 else
7383 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007384
Yuval Mintz32d68de2012-04-03 18:41:24 +00007385 wb_write[0] = ONCHIP_ADDR1(addr);
7386 wb_write[1] = ONCHIP_ADDR2(addr);
7387 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007388}
7389
Ariel Eliorb56e9672013-01-01 05:22:32 +00007390void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007391{
7392 u32 data, ctl, cnt = 100;
7393 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7394 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7395 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7396 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007397 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007398 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7399
7400 /* Not supported in BC mode */
7401 if (CHIP_INT_MODE_IS_BC(bp))
7402 return;
7403
7404 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7405 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7406 IGU_REGULAR_CLEANUP_SET |
7407 IGU_REGULAR_BCLEANUP;
7408
7409 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7410 func_encode << IGU_CTRL_REG_FID_SHIFT |
7411 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7412
7413 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7414 data, igu_addr_data);
7415 REG_WR(bp, igu_addr_data, data);
7416 mmiowb();
7417 barrier();
7418 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7419 ctl, igu_addr_ctl);
7420 REG_WR(bp, igu_addr_ctl, ctl);
7421 mmiowb();
7422 barrier();
7423
7424 /* wait for clean up to finish */
7425 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7426 msleep(20);
7427
Eric Dumazet1191cb82012-04-27 21:39:21 +00007428 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7429 DP(NETIF_MSG_HW,
7430 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7431 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7432 }
7433}
7434
7435static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007436{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007437 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007438}
7439
Eric Dumazet1191cb82012-04-27 21:39:21 +00007440static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007441{
7442 u32 i, base = FUNC_ILT_BASE(func);
7443 for (i = base; i < base + ILT_PER_FUNC; i++)
7444 bnx2x_ilt_wr(bp, i, 0);
7445}
7446
Merav Sicron910cc722012-11-11 03:56:08 +00007447static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007448{
7449 int port = BP_PORT(bp);
7450 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7451 /* T1 hash bits value determines the T1 number of entries */
7452 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7453}
7454
7455static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7456{
7457 int rc;
7458 struct bnx2x_func_state_params func_params = {NULL};
7459 struct bnx2x_func_switch_update_params *switch_update_params =
7460 &func_params.params.switch_update;
7461
7462 /* Prepare parameters for function state transitions */
7463 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7464 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7465
7466 func_params.f_obj = &bp->func_obj;
7467 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7468
7469 /* Function parameters */
7470 switch_update_params->suspend = suspend;
7471
7472 rc = bnx2x_func_state_change(bp, &func_params);
7473
7474 return rc;
7475}
7476
Merav Sicron910cc722012-11-11 03:56:08 +00007477static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007478{
7479 int rc, i, port = BP_PORT(bp);
7480 int vlan_en = 0, mac_en[NUM_MACS];
7481
Merav Sicron55c11942012-11-07 00:45:48 +00007482 /* Close input from network */
7483 if (bp->mf_mode == SINGLE_FUNCTION) {
7484 bnx2x_set_rx_filter(&bp->link_params, 0);
7485 } else {
7486 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7487 NIG_REG_LLH0_FUNC_EN);
7488 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7489 NIG_REG_LLH0_FUNC_EN, 0);
7490 for (i = 0; i < NUM_MACS; i++) {
7491 mac_en[i] = REG_RD(bp, port ?
7492 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7493 4 * i) :
7494 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7495 4 * i));
7496 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7497 4 * i) :
7498 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7499 }
7500 }
7501
7502 /* Close BMC to host */
7503 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7504 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7505
7506 /* Suspend Tx switching to the PF. Completion of this ramrod
7507 * further guarantees that all the packets of that PF / child
7508 * VFs in BRB were processed by the Parser, so it is safe to
7509 * change the NIC_MODE register.
7510 */
7511 rc = bnx2x_func_switch_update(bp, 1);
7512 if (rc) {
7513 BNX2X_ERR("Can't suspend tx-switching!\n");
7514 return rc;
7515 }
7516
7517 /* Change NIC_MODE register */
7518 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7519
7520 /* Open input from network */
7521 if (bp->mf_mode == SINGLE_FUNCTION) {
7522 bnx2x_set_rx_filter(&bp->link_params, 1);
7523 } else {
7524 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7525 NIG_REG_LLH0_FUNC_EN, vlan_en);
7526 for (i = 0; i < NUM_MACS; i++) {
7527 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7528 4 * i) :
7529 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7530 mac_en[i]);
7531 }
7532 }
7533
7534 /* Enable BMC to host */
7535 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7536 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7537
7538 /* Resume Tx switching to the PF */
7539 rc = bnx2x_func_switch_update(bp, 0);
7540 if (rc) {
7541 BNX2X_ERR("Can't resume tx-switching!\n");
7542 return rc;
7543 }
7544
7545 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7546 return 0;
7547}
7548
7549int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7550{
7551 int rc;
7552
7553 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7554
7555 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007556 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007557 bnx2x_init_searcher(bp);
7558
7559 /* Reset NIC mode */
7560 rc = bnx2x_reset_nic_mode(bp);
7561 if (rc)
7562 BNX2X_ERR("Can't change NIC mode!\n");
7563 return rc;
7564 }
7565
7566 return 0;
7567}
7568
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007569static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007570{
7571 int port = BP_PORT(bp);
7572 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007573 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007574 struct bnx2x_ilt *ilt = BP_ILT(bp);
7575 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007576 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007577 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007578 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007579
Merav Sicron51c1a582012-03-18 10:33:38 +00007580 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007581
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007582 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007583 if (!CHIP_IS_E1x(bp)) {
7584 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007585 if (rc) {
7586 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007587 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007588 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007589 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007590
Eilon Greenstein8badd272009-02-12 08:36:15 +00007591 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007592 if (bp->common.int_block == INT_BLOCK_HC) {
7593 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7594 val = REG_RD(bp, addr);
7595 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7596 REG_WR(bp, addr, val);
7597 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007598
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007599 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7600 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7601
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007602 ilt = BP_ILT(bp);
7603 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007604
Ariel Elior290ca2b2013-01-01 05:22:31 +00007605 if (IS_SRIOV(bp))
7606 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7607 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7608
7609 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7610 * those of the VFs, so start line should be reset
7611 */
7612 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007613 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007614 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007615 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007616 bp->context[i].cxt_mapping;
7617 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007618 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007619
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007620 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007621
Merav Sicron55c11942012-11-07 00:45:48 +00007622 if (!CONFIGURE_NIC_MODE(bp)) {
7623 bnx2x_init_searcher(bp);
7624 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7625 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7626 } else {
7627 /* Set NIC mode */
7628 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007629 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007630 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007631
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007632 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007633 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7634
7635 /* Turn on a single ISR mode in IGU if driver is going to use
7636 * INT#x or MSI
7637 */
7638 if (!(bp->flags & USING_MSIX_FLAG))
7639 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7640 /*
7641 * Timers workaround bug: function init part.
7642 * Need to wait 20msec after initializing ILT,
7643 * needed to make sure there are no requests in
7644 * one of the PXP internal queues with "old" ILT addresses
7645 */
7646 msleep(20);
7647 /*
7648 * Master enable - Due to WB DMAE writes performed before this
7649 * register is re-initialized as part of the regular function
7650 * init
7651 */
7652 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7653 /* Enable the function in IGU */
7654 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7655 }
7656
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007657 bp->dmae_ready = 1;
7658
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007659 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007660
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007661 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007662 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7663
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007664 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7665 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7666 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7667 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7668 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7669 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7670 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7671 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7672 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7673 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7674 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7675 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7676 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007677
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007678 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007679 REG_WR(bp, QM_REG_PF_EN, 1);
7680
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007681 if (!CHIP_IS_E1x(bp)) {
7682 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7683 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7684 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7685 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7686 }
7687 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007688
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007689 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7690 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03007691 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00007692
7693 bnx2x_iov_init_dq(bp);
7694
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007695 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7696 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7697 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7698 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7699 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7700 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7701 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7702 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7703 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7704 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007705 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7706
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007707 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007708
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007709 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007710
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007711 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007712 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7713
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007714 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007715 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007716 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007717 }
7718
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007719 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007720
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007721 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007722 if (bp->common.int_block == INT_BLOCK_HC) {
7723 if (CHIP_IS_E1H(bp)) {
7724 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7725
7726 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7727 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7728 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007729 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007730
7731 } else {
7732 int num_segs, sb_idx, prod_offset;
7733
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007734 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7735
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007736 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007737 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7738 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7739 }
7740
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007741 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007742
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007743 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007744 int dsb_idx = 0;
7745 /**
7746 * Producer memory:
7747 * E2 mode: address 0-135 match to the mapping memory;
7748 * 136 - PF0 default prod; 137 - PF1 default prod;
7749 * 138 - PF2 default prod; 139 - PF3 default prod;
7750 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7751 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7752 * 144-147 reserved.
7753 *
7754 * E1.5 mode - In backward compatible mode;
7755 * for non default SB; each even line in the memory
7756 * holds the U producer and each odd line hold
7757 * the C producer. The first 128 producers are for
7758 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7759 * producers are for the DSB for each PF.
7760 * Each PF has five segments: (the order inside each
7761 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7762 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7763 * 144-147 attn prods;
7764 */
7765 /* non-default-status-blocks */
7766 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7767 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7768 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7769 prod_offset = (bp->igu_base_sb + sb_idx) *
7770 num_segs;
7771
7772 for (i = 0; i < num_segs; i++) {
7773 addr = IGU_REG_PROD_CONS_MEMORY +
7774 (prod_offset + i) * 4;
7775 REG_WR(bp, addr, 0);
7776 }
7777 /* send consumer update with value 0 */
7778 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7779 USTORM_ID, 0, IGU_INT_NOP, 1);
7780 bnx2x_igu_clear_sb(bp,
7781 bp->igu_base_sb + sb_idx);
7782 }
7783
7784 /* default-status-blocks */
7785 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7786 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7787
7788 if (CHIP_MODE_IS_4_PORT(bp))
7789 dsb_idx = BP_FUNC(bp);
7790 else
David S. Miller8decf862011-09-22 03:23:13 -04007791 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007792
7793 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7794 IGU_BC_BASE_DSB_PROD + dsb_idx :
7795 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7796
David S. Miller8decf862011-09-22 03:23:13 -04007797 /*
7798 * igu prods come in chunks of E1HVN_MAX (4) -
7799 * does not matters what is the current chip mode
7800 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007801 for (i = 0; i < (num_segs * E1HVN_MAX);
7802 i += E1HVN_MAX) {
7803 addr = IGU_REG_PROD_CONS_MEMORY +
7804 (prod_offset + i)*4;
7805 REG_WR(bp, addr, 0);
7806 }
7807 /* send consumer update with 0 */
7808 if (CHIP_INT_MODE_IS_BC(bp)) {
7809 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7810 USTORM_ID, 0, IGU_INT_NOP, 1);
7811 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7812 CSTORM_ID, 0, IGU_INT_NOP, 1);
7813 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7814 XSTORM_ID, 0, IGU_INT_NOP, 1);
7815 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7816 TSTORM_ID, 0, IGU_INT_NOP, 1);
7817 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7818 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7819 } else {
7820 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7821 USTORM_ID, 0, IGU_INT_NOP, 1);
7822 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7823 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7824 }
7825 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7826
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007827 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007828 rf-tool supports split-68 const */
7829 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7830 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7831 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7832 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7833 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7834 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7835 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007836 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007837
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007838 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007839 REG_WR(bp, 0x2114, 0xffffffff);
7840 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007841
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007842 if (CHIP_IS_E1x(bp)) {
7843 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7844 main_mem_base = HC_REG_MAIN_MEMORY +
7845 BP_PORT(bp) * (main_mem_size * 4);
7846 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7847 main_mem_width = 8;
7848
7849 val = REG_RD(bp, main_mem_prty_clr);
7850 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007851 DP(NETIF_MSG_HW,
7852 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7853 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007854
7855 /* Clear "false" parity errors in MSI-X table */
7856 for (i = main_mem_base;
7857 i < main_mem_base + main_mem_size * 4;
7858 i += main_mem_width) {
7859 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7860 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7861 i, main_mem_width / 4);
7862 }
7863 /* Clear HC parity attention */
7864 REG_RD(bp, main_mem_prty_clr);
7865 }
7866
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007867#ifdef BNX2X_STOP_ON_ERROR
7868 /* Enable STORMs SP logging */
7869 REG_WR8(bp, BAR_USTRORM_INTMEM +
7870 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7871 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7872 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7873 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7874 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7875 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7876 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7877#endif
7878
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007879 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007880
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007881 return 0;
7882}
7883
Merav Sicron55c11942012-11-07 00:45:48 +00007884void bnx2x_free_mem_cnic(struct bnx2x *bp)
7885{
7886 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7887
7888 if (!CHIP_IS_E1x(bp))
7889 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7890 sizeof(struct host_hc_status_block_e2));
7891 else
7892 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7893 sizeof(struct host_hc_status_block_e1x));
7894
7895 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7896}
7897
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007898void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007899{
Merav Sicrona0529972012-06-19 07:48:25 +00007900 int i;
7901
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007902 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7903 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7904
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03007905 if (IS_VF(bp))
7906 return;
7907
7908 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
7909 sizeof(struct host_sp_status_block));
7910
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007911 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007912 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007913
Merav Sicrona0529972012-06-19 07:48:25 +00007914 for (i = 0; i < L2_ILT_LINES(bp); i++)
7915 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7916 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007917 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7918
7919 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007920
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007921 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007922
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007923 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7924 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00007925
Yuval Mintz05952242013-05-01 04:27:58 +00007926 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7927
Yuval Mintz580d9d02013-01-23 03:21:51 +00007928 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007929}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007930
Merav Sicron55c11942012-11-07 00:45:48 +00007931int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007932{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007933 if (!CHIP_IS_E1x(bp))
7934 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007935 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7936 sizeof(struct host_hc_status_block_e2));
7937 else
Merav Sicron55c11942012-11-07 00:45:48 +00007938 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7939 &bp->cnic_sb_mapping,
7940 sizeof(struct
7941 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007942
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007943 if (CONFIGURE_NIC_MODE(bp) && !bp->t2)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007944 /* allocate searcher T2 table, as it wasn't allocated before */
Merav Sicron55c11942012-11-07 00:45:48 +00007945 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007946
Merav Sicron55c11942012-11-07 00:45:48 +00007947 /* write address to which L5 should insert its values */
7948 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7949 &bp->slowpath->drv_info_to_mcp;
7950
7951 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7952 goto alloc_mem_err;
7953
7954 return 0;
7955
7956alloc_mem_err:
7957 bnx2x_free_mem_cnic(bp);
7958 BNX2X_ERR("Can't allocate memory\n");
7959 return -ENOMEM;
7960}
7961
7962int bnx2x_alloc_mem(struct bnx2x *bp)
7963{
7964 int i, allocated, context_size;
7965
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007966 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2)
Merav Sicron55c11942012-11-07 00:45:48 +00007967 /* allocate searcher T2 table */
7968 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007969
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007970 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007971 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007972
7973 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7974 sizeof(struct bnx2x_slowpath));
7975
Merav Sicrona0529972012-06-19 07:48:25 +00007976 /* Allocate memory for CDU context:
7977 * This memory is allocated separately and not in the generic ILT
7978 * functions because CDU differs in few aspects:
7979 * 1. There are multiple entities allocating memory for context -
7980 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7981 * its own ILT lines.
7982 * 2. Since CDU page-size is not a single 4KB page (which is the case
7983 * for the other ILT clients), to be efficient we want to support
7984 * allocation of sub-page-size in the last entry.
7985 * 3. Context pointers are used by the driver to pass to FW / update
7986 * the context (for the other ILT clients the pointers are used just to
7987 * free the memory during unload).
7988 */
7989 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007990
Merav Sicrona0529972012-06-19 07:48:25 +00007991 for (i = 0, allocated = 0; allocated < context_size; i++) {
7992 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7993 (context_size - allocated));
7994 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7995 &bp->context[i].cxt_mapping,
7996 bp->context[i].size);
7997 allocated += bp->context[i].size;
7998 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007999 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008000
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008001 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8002 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008003
Ariel Elior67c431a2013-01-01 05:22:36 +00008004 if (bnx2x_iov_alloc_mem(bp))
8005 goto alloc_mem_err;
8006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008007 /* Slow path ring */
8008 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
8009
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008010 /* EQ */
8011 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
8012 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00008013
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008014 return 0;
8015
8016alloc_mem_err:
8017 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008018 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008019 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008020}
8021
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008022/*
8023 * Init service functions
8024 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008025
8026int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8027 struct bnx2x_vlan_mac_obj *obj, bool set,
8028 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008029{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008030 int rc;
8031 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008032
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008033 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008034
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008035 /* Fill general parameters */
8036 ramrod_param.vlan_mac_obj = obj;
8037 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008038
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008039 /* Fill a user request section if needed */
8040 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8041 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008042
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008043 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008044
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008045 /* Set the command: ADD or DEL */
8046 if (set)
8047 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8048 else
8049 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008050 }
8051
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008052 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008053
8054 if (rc == -EEXIST) {
8055 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8056 /* do not treat adding same MAC as error */
8057 rc = 0;
8058 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008059 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008060
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008061 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008062}
8063
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008064int bnx2x_del_all_macs(struct bnx2x *bp,
8065 struct bnx2x_vlan_mac_obj *mac_obj,
8066 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008067{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008068 int rc;
8069 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8070
8071 /* Wait for completion of requested */
8072 if (wait_for_comp)
8073 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8074
8075 /* Set the mac type of addresses we want to clear */
8076 __set_bit(mac_type, &vlan_mac_flags);
8077
8078 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8079 if (rc < 0)
8080 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8081
8082 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008083}
8084
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008085int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008086{
Barak Witkowskia3348722012-04-23 03:04:46 +00008087 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8088 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008089 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8090 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008091 return 0;
8092 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008093
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008094 if (IS_PF(bp)) {
8095 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008096
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008097 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8098 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8099 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8100 &bp->sp_objs->mac_obj, set,
8101 BNX2X_ETH_MAC, &ramrod_flags);
8102 } else { /* vf */
8103 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8104 bp->fp->index, true);
8105 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008106}
8107
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008108int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008109{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008110 if (IS_PF(bp))
8111 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8112 else /* VF */
8113 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008114}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008115
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008116/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008117 * bnx2x_set_int_mode - configure interrupt mode
8118 *
8119 * @bp: driver handle
8120 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008121 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008122 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008123int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008124{
Ariel Elior1ab44342013-01-01 05:22:23 +00008125 int rc = 0;
8126
Ariel Elior60cad4e2013-09-04 14:09:22 +03008127 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8128 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008129 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008130 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008131
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008132 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008133 case BNX2X_INT_MODE_MSIX:
8134 /* attempt to enable msix */
8135 rc = bnx2x_enable_msix(bp);
8136
8137 /* msix attained */
8138 if (!rc)
8139 return 0;
8140
8141 /* vfs use only msix */
8142 if (rc && IS_VF(bp))
8143 return rc;
8144
8145 /* failed to enable multiple MSI-X */
8146 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8147 bp->num_queues,
8148 1 + bp->num_cnic_queues);
8149
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008150 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008151 case BNX2X_INT_MODE_MSI:
8152 bnx2x_enable_msi(bp);
8153
8154 /* falling through... */
8155 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008156 bp->num_ethernet_queues = 1;
8157 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008158 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008159 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008160 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008161 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8162 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008163 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008164 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008165}
8166
Ariel Elior1ab44342013-01-01 05:22:23 +00008167/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008168static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8169{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008170 if (IS_SRIOV(bp))
8171 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008172 return L2_ILT_LINES(bp);
8173}
8174
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008175void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008176{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008177 struct ilt_client_info *ilt_client;
8178 struct bnx2x_ilt *ilt = BP_ILT(bp);
8179 u16 line = 0;
8180
8181 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8182 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8183
8184 /* CDU */
8185 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8186 ilt_client->client_num = ILT_CLIENT_CDU;
8187 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8188 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8189 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008190 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008191
8192 if (CNIC_SUPPORT(bp))
8193 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008194 ilt_client->end = line - 1;
8195
Merav Sicron51c1a582012-03-18 10:33:38 +00008196 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008197 ilt_client->start,
8198 ilt_client->end,
8199 ilt_client->page_size,
8200 ilt_client->flags,
8201 ilog2(ilt_client->page_size >> 12));
8202
8203 /* QM */
8204 if (QM_INIT(bp->qm_cid_count)) {
8205 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8206 ilt_client->client_num = ILT_CLIENT_QM;
8207 ilt_client->page_size = QM_ILT_PAGE_SZ;
8208 ilt_client->flags = 0;
8209 ilt_client->start = line;
8210
8211 /* 4 bytes for each cid */
8212 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8213 QM_ILT_PAGE_SZ);
8214
8215 ilt_client->end = line - 1;
8216
Merav Sicron51c1a582012-03-18 10:33:38 +00008217 DP(NETIF_MSG_IFUP,
8218 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008219 ilt_client->start,
8220 ilt_client->end,
8221 ilt_client->page_size,
8222 ilt_client->flags,
8223 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008224 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008225
Merav Sicron55c11942012-11-07 00:45:48 +00008226 if (CNIC_SUPPORT(bp)) {
8227 /* SRC */
8228 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8229 ilt_client->client_num = ILT_CLIENT_SRC;
8230 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8231 ilt_client->flags = 0;
8232 ilt_client->start = line;
8233 line += SRC_ILT_LINES;
8234 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008235
Merav Sicron55c11942012-11-07 00:45:48 +00008236 DP(NETIF_MSG_IFUP,
8237 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8238 ilt_client->start,
8239 ilt_client->end,
8240 ilt_client->page_size,
8241 ilt_client->flags,
8242 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008243
Merav Sicron55c11942012-11-07 00:45:48 +00008244 /* TM */
8245 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8246 ilt_client->client_num = ILT_CLIENT_TM;
8247 ilt_client->page_size = TM_ILT_PAGE_SZ;
8248 ilt_client->flags = 0;
8249 ilt_client->start = line;
8250 line += TM_ILT_LINES;
8251 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008252
Merav Sicron55c11942012-11-07 00:45:48 +00008253 DP(NETIF_MSG_IFUP,
8254 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8255 ilt_client->start,
8256 ilt_client->end,
8257 ilt_client->page_size,
8258 ilt_client->flags,
8259 ilog2(ilt_client->page_size >> 12));
8260 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008261
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008262 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008263}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008264
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008265/**
8266 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8267 *
8268 * @bp: driver handle
8269 * @fp: pointer to fastpath
8270 * @init_params: pointer to parameters structure
8271 *
8272 * parameters configured:
8273 * - HC configuration
8274 * - Queue's CDU context
8275 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008276static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008277 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008278{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008279 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008280 int cxt_index, cxt_offset;
8281
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008282 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8283 if (!IS_FCOE_FP(fp)) {
8284 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8285 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8286
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008287 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008288 * to INIT state.
8289 */
8290 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8291 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8292
8293 /* HC rate */
8294 init_params->rx.hc_rate = bp->rx_ticks ?
8295 (1000000 / bp->rx_ticks) : 0;
8296 init_params->tx.hc_rate = bp->tx_ticks ?
8297 (1000000 / bp->tx_ticks) : 0;
8298
8299 /* FW SB ID */
8300 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8301 fp->fw_sb_id;
8302
8303 /*
8304 * CQ index among the SB indices: FCoE clients uses the default
8305 * SB, therefore it's different.
8306 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008307 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8308 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008309 }
8310
Ariel Elior6383c0b2011-07-14 08:31:57 +00008311 /* set maximum number of COSs supported by this queue */
8312 init_params->max_cos = fp->max_cos;
8313
Merav Sicron51c1a582012-03-18 10:33:38 +00008314 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008315 fp->index, init_params->max_cos);
8316
8317 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008318 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008319 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8320 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008321 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008322 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008323 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8324 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008325}
8326
Merav Sicron910cc722012-11-11 03:56:08 +00008327static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008328 struct bnx2x_queue_state_params *q_params,
8329 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8330 int tx_index, bool leading)
8331{
8332 memset(tx_only_params, 0, sizeof(*tx_only_params));
8333
8334 /* Set the command */
8335 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8336
8337 /* Set tx-only QUEUE flags: don't zero statistics */
8338 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8339
8340 /* choose the index of the cid to send the slow path on */
8341 tx_only_params->cid_index = tx_index;
8342
8343 /* Set general TX_ONLY_SETUP parameters */
8344 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8345
8346 /* Set Tx TX_ONLY_SETUP parameters */
8347 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8348
Merav Sicron51c1a582012-03-18 10:33:38 +00008349 DP(NETIF_MSG_IFUP,
8350 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008351 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8352 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8353 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8354
8355 /* send the ramrod */
8356 return bnx2x_queue_state_change(bp, q_params);
8357}
8358
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008359/**
8360 * bnx2x_setup_queue - setup queue
8361 *
8362 * @bp: driver handle
8363 * @fp: pointer to fastpath
8364 * @leading: is leading
8365 *
8366 * This function performs 2 steps in a Queue state machine
8367 * actually: 1) RESET->INIT 2) INIT->SETUP
8368 */
8369
8370int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8371 bool leading)
8372{
Yuval Mintz3b603062012-03-18 10:33:39 +00008373 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008374 struct bnx2x_queue_setup_params *setup_params =
8375 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008376 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8377 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008378 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008379 u8 tx_index;
8380
Merav Sicron51c1a582012-03-18 10:33:38 +00008381 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008382
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008383 /* reset IGU state skip FCoE L2 queue */
8384 if (!IS_FCOE_FP(fp))
8385 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008386 IGU_INT_ENABLE, 0);
8387
Barak Witkowski15192a82012-06-19 07:48:28 +00008388 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008389 /* We want to wait for completion in this context */
8390 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008392 /* Prepare the INIT parameters */
8393 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008394
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008395 /* Set the command */
8396 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008397
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008398 /* Change the state to INIT */
8399 rc = bnx2x_queue_state_change(bp, &q_params);
8400 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008401 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008402 return rc;
8403 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008404
Merav Sicron51c1a582012-03-18 10:33:38 +00008405 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008406
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008407 /* Now move the Queue to the SETUP state... */
8408 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008409
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008410 /* Set QUEUE flags */
8411 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008412
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008413 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008414 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8415 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008416
Ariel Elior6383c0b2011-07-14 08:31:57 +00008417 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008418 &setup_params->rxq_params);
8419
Ariel Elior6383c0b2011-07-14 08:31:57 +00008420 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8421 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008422
8423 /* Set the command */
8424 q_params.cmd = BNX2X_Q_CMD_SETUP;
8425
Merav Sicron55c11942012-11-07 00:45:48 +00008426 if (IS_FCOE_FP(fp))
8427 bp->fcoe_init = true;
8428
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008429 /* Change the state to SETUP */
8430 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008431 if (rc) {
8432 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8433 return rc;
8434 }
8435
8436 /* loop through the relevant tx-only indices */
8437 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8438 tx_index < fp->max_cos;
8439 tx_index++) {
8440
8441 /* prepare and send tx-only ramrod*/
8442 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8443 tx_only_params, tx_index, leading);
8444 if (rc) {
8445 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8446 fp->index, tx_index);
8447 return rc;
8448 }
8449 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008450
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008451 return rc;
8452}
8453
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008454static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008455{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008456 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008457 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008458 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008459 int rc, tx_index;
8460
Merav Sicron51c1a582012-03-18 10:33:38 +00008461 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008462
Barak Witkowski15192a82012-06-19 07:48:28 +00008463 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008464 /* We want to wait for completion in this context */
8465 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008466
Ariel Elior6383c0b2011-07-14 08:31:57 +00008467 /* close tx-only connections */
8468 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8469 tx_index < fp->max_cos;
8470 tx_index++){
8471
8472 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008473 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008474
Merav Sicron51c1a582012-03-18 10:33:38 +00008475 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008476 txdata->txq_index);
8477
8478 /* send halt terminate on tx-only connection */
8479 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8480 memset(&q_params.params.terminate, 0,
8481 sizeof(q_params.params.terminate));
8482 q_params.params.terminate.cid_index = tx_index;
8483
8484 rc = bnx2x_queue_state_change(bp, &q_params);
8485 if (rc)
8486 return rc;
8487
8488 /* send halt terminate on tx-only connection */
8489 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8490 memset(&q_params.params.cfc_del, 0,
8491 sizeof(q_params.params.cfc_del));
8492 q_params.params.cfc_del.cid_index = tx_index;
8493 rc = bnx2x_queue_state_change(bp, &q_params);
8494 if (rc)
8495 return rc;
8496 }
8497 /* Stop the primary connection: */
8498 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008499 q_params.cmd = BNX2X_Q_CMD_HALT;
8500 rc = bnx2x_queue_state_change(bp, &q_params);
8501 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008502 return rc;
8503
Ariel Elior6383c0b2011-07-14 08:31:57 +00008504 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008505 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008506 memset(&q_params.params.terminate, 0,
8507 sizeof(q_params.params.terminate));
8508 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008509 rc = bnx2x_queue_state_change(bp, &q_params);
8510 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008511 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008512 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008513 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008514 memset(&q_params.params.cfc_del, 0,
8515 sizeof(q_params.params.cfc_del));
8516 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008517 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008518}
8519
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008520static void bnx2x_reset_func(struct bnx2x *bp)
8521{
8522 int port = BP_PORT(bp);
8523 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008524 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008525
8526 /* Disable the function in the FW */
8527 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8528 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8529 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8530 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8531
8532 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008533 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008534 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008535 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008536 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8537 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008538 }
8539
Merav Sicron55c11942012-11-07 00:45:48 +00008540 if (CNIC_LOADED(bp))
8541 /* CNIC SB */
8542 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8543 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8544 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8545
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008546 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008547 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008548 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8549 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008550
8551 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8552 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8553 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008554
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008555 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008556 if (bp->common.int_block == INT_BLOCK_HC) {
8557 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8558 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8559 } else {
8560 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8561 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8562 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008563
Merav Sicron55c11942012-11-07 00:45:48 +00008564 if (CNIC_LOADED(bp)) {
8565 /* Disable Timer scan */
8566 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8567 /*
8568 * Wait for at least 10ms and up to 2 second for the timers
8569 * scan to complete
8570 */
8571 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008572 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008573 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8574 break;
8575 }
Michael Chan37b091b2009-10-10 13:46:55 +00008576 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008577 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008578 bnx2x_clear_func_ilt(bp, func);
8579
8580 /* Timers workaround bug for E2: if this is vnic-3,
8581 * we need to set the entire ilt range for this timers.
8582 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008583 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008584 struct ilt_client_info ilt_cli;
8585 /* use dummy TM client */
8586 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8587 ilt_cli.start = 0;
8588 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8589 ilt_cli.client_num = ILT_CLIENT_TM;
8590
8591 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8592 }
8593
8594 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008595 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008596 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008597
8598 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008599}
8600
8601static void bnx2x_reset_port(struct bnx2x *bp)
8602{
8603 int port = BP_PORT(bp);
8604 u32 val;
8605
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008606 /* Reset physical Link */
8607 bnx2x__link_reset(bp);
8608
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008609 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8610
8611 /* Do not rcv packets to BRB */
8612 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8613 /* Do not direct rcv packets that are not for MCP to the BRB */
8614 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8615 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8616
8617 /* Configure AEU */
8618 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8619
8620 msleep(100);
8621 /* Check for BRB port occupancy */
8622 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8623 if (val)
8624 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008625 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008626
8627 /* TODO: Close Doorbell port? */
8628}
8629
Eric Dumazet1191cb82012-04-27 21:39:21 +00008630static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008631{
Yuval Mintz3b603062012-03-18 10:33:39 +00008632 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008633
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008634 /* Prepare parameters for function state transitions */
8635 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008636
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008637 func_params.f_obj = &bp->func_obj;
8638 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008639
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008640 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008641
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008642 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008643}
8644
Eric Dumazet1191cb82012-04-27 21:39:21 +00008645static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008646{
Yuval Mintz3b603062012-03-18 10:33:39 +00008647 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008648 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008649
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008650 /* Prepare parameters for function state transitions */
8651 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8652 func_params.f_obj = &bp->func_obj;
8653 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008654
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008655 /*
8656 * Try to stop the function the 'good way'. If fails (in case
8657 * of a parity error during bnx2x_chip_cleanup()) and we are
8658 * not in a debug mode, perform a state transaction in order to
8659 * enable further HW_RESET transaction.
8660 */
8661 rc = bnx2x_func_state_change(bp, &func_params);
8662 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008663#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008664 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008665#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008666 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008667 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8668 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008669#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008670 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008671
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008672 return 0;
8673}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008674
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008675/**
8676 * bnx2x_send_unload_req - request unload mode from the MCP.
8677 *
8678 * @bp: driver handle
8679 * @unload_mode: requested function's unload mode
8680 *
8681 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8682 */
8683u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8684{
8685 u32 reset_code = 0;
8686 int port = BP_PORT(bp);
8687
8688 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008689 if (unload_mode == UNLOAD_NORMAL)
8690 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008691
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008692 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008693 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008694
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008695 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008696 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008697 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07008698 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008699 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008700 u16 pmc;
8701
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008702 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008703 * preserve entry 0 which is used by the PMF
8704 */
David S. Miller8decf862011-09-22 03:23:13 -04008705 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008706
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008707 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008708 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008709
8710 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8711 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008712 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008713
David S. Miller88c51002011-10-07 13:38:43 -04008714 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07008715 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008716 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07008717 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008718
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008719 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008720
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008721 } else
8722 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8723
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008724 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008725 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008726 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008727 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008728 int path = BP_PATH(bp);
8729
Merav Sicron51c1a582012-03-18 10:33:38 +00008730 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008731 path, load_count[path][0], load_count[path][1],
8732 load_count[path][2]);
8733 load_count[path][0]--;
8734 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008735 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008736 path, load_count[path][0], load_count[path][1],
8737 load_count[path][2]);
8738 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008739 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008740 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008741 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8742 else
8743 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8744 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008745
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008746 return reset_code;
8747}
8748
8749/**
8750 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8751 *
8752 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008753 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008754 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008755void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008756{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008757 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8758
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008759 /* Report UNLOAD_DONE to MCP */
8760 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008761 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008762}
8763
Eric Dumazet1191cb82012-04-27 21:39:21 +00008764static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008765{
8766 int tout = 50;
8767 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8768
8769 if (!bp->port.pmf)
8770 return 0;
8771
8772 /*
8773 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008774 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008775 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008776 * 2. Sync SP queue - this guarantees us that attention handling started
8777 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008778 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008779 * 1+2 guarantee that if DCBx attention was scheduled it already changed
8780 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
8781 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008782 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8783 * transaction.
8784 */
8785
8786 /* make sure default SB ISR is done */
8787 if (msix)
8788 synchronize_irq(bp->msix_table[0].vector);
8789 else
8790 synchronize_irq(bp->pdev->irq);
8791
8792 flush_workqueue(bnx2x_wq);
8793
8794 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8795 BNX2X_F_STATE_STARTED && tout--)
8796 msleep(20);
8797
8798 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8799 BNX2X_F_STATE_STARTED) {
8800#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008801 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008802 return -EBUSY;
8803#else
8804 /*
8805 * Failed to complete the transaction in a "good way"
8806 * Force both transactions with CLR bit
8807 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008808 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008809
Merav Sicron51c1a582012-03-18 10:33:38 +00008810 DP(NETIF_MSG_IFDOWN,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00008811 "Hmmm... Unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008812
8813 func_params.f_obj = &bp->func_obj;
8814 __set_bit(RAMROD_DRV_CLR_ONLY,
8815 &func_params.ramrod_flags);
8816
8817 /* STARTED-->TX_ST0PPED */
8818 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8819 bnx2x_func_state_change(bp, &func_params);
8820
8821 /* TX_ST0PPED-->STARTED */
8822 func_params.cmd = BNX2X_F_CMD_TX_START;
8823 return bnx2x_func_state_change(bp, &func_params);
8824#endif
8825 }
8826
8827 return 0;
8828}
8829
Yuval Mintz5d07d862012-09-13 02:56:21 +00008830void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008831{
8832 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008833 int i, rc = 0;
8834 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008835 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008836 u32 reset_code;
8837
8838 /* Wait until tx fastpath tasks complete */
8839 for_each_tx_queue(bp, i) {
8840 struct bnx2x_fastpath *fp = &bp->fp[i];
8841
Ariel Elior6383c0b2011-07-14 08:31:57 +00008842 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008843 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008844#ifdef BNX2X_STOP_ON_ERROR
8845 if (rc)
8846 return;
8847#endif
8848 }
8849
8850 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00008851 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008852
8853 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008854 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8855 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008856 if (rc < 0)
8857 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8858
8859 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008860 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008861 true);
8862 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008863 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8864 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008865
8866 /* Disable LLH */
8867 if (!CHIP_IS_E1(bp))
8868 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8869
8870 /* Set "drop all" (stop Rx).
8871 * We need to take a netif_addr_lock() here in order to prevent
8872 * a race between the completion code and this code.
8873 */
8874 netif_addr_lock_bh(bp->dev);
8875 /* Schedule the rx_mode command */
8876 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8877 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8878 else
8879 bnx2x_set_storm_rx_mode(bp);
8880
8881 /* Cleanup multicast configuration */
8882 rparam.mcast_obj = &bp->mcast_obj;
8883 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8884 if (rc < 0)
8885 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8886
8887 netif_addr_unlock_bh(bp->dev);
8888
Ariel Eliorf1929b02013-01-01 05:22:41 +00008889 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008890
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008891 /*
8892 * Send the UNLOAD_REQUEST to the MCP. This will return if
8893 * this function should perform FUNC, PORT or COMMON HW
8894 * reset.
8895 */
8896 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8897
8898 /*
8899 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008900 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008901 */
8902 rc = bnx2x_func_wait_started(bp);
8903 if (rc) {
8904 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8905#ifdef BNX2X_STOP_ON_ERROR
8906 return;
8907#endif
8908 }
8909
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008910 /* Close multi and leading connections
8911 * Completions for ramrods are collected in a synchronous way
8912 */
Merav Sicron55c11942012-11-07 00:45:48 +00008913 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008914 if (bnx2x_stop_queue(bp, i))
8915#ifdef BNX2X_STOP_ON_ERROR
8916 return;
8917#else
8918 goto unload_error;
8919#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008920
8921 if (CNIC_LOADED(bp)) {
8922 for_each_cnic_queue(bp, i)
8923 if (bnx2x_stop_queue(bp, i))
8924#ifdef BNX2X_STOP_ON_ERROR
8925 return;
8926#else
8927 goto unload_error;
8928#endif
8929 }
8930
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008931 /* If SP settings didn't get completed so far - something
8932 * very wrong has happen.
8933 */
8934 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8935 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8936
8937#ifndef BNX2X_STOP_ON_ERROR
8938unload_error:
8939#endif
8940 rc = bnx2x_func_stop(bp);
8941 if (rc) {
8942 BNX2X_ERR("Function stop failed!\n");
8943#ifdef BNX2X_STOP_ON_ERROR
8944 return;
8945#endif
8946 }
8947
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008948 /* Disable HW interrupts, NAPI */
8949 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008950 /* Delete all NAPI objects */
8951 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008952 if (CNIC_LOADED(bp))
8953 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008954
8955 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008956 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008957
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008958 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008959 rc = bnx2x_reset_hw(bp, reset_code);
8960 if (rc)
8961 BNX2X_ERR("HW_RESET failed\n");
8962
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008963 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008964 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008965}
8966
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008967void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008968{
8969 u32 val;
8970
Merav Sicron51c1a582012-03-18 10:33:38 +00008971 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008972
8973 if (CHIP_IS_E1(bp)) {
8974 int port = BP_PORT(bp);
8975 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8976 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8977
8978 val = REG_RD(bp, addr);
8979 val &= ~(0x300);
8980 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008981 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008982 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8983 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8984 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8985 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8986 }
8987}
8988
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008989/* Close gates #2, #3 and #4: */
8990static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8991{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008992 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008993
8994 /* Gates #2 and #4a are closed/opened for "not E1" only */
8995 if (!CHIP_IS_E1(bp)) {
8996 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008997 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008998 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008999 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009000 }
9001
9002 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009003 if (CHIP_IS_E1x(bp)) {
9004 /* Prevent interrupts from HC on both ports */
9005 val = REG_RD(bp, HC_REG_CONFIG_1);
9006 REG_WR(bp, HC_REG_CONFIG_1,
9007 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9008 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9009
9010 val = REG_RD(bp, HC_REG_CONFIG_0);
9011 REG_WR(bp, HC_REG_CONFIG_0,
9012 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9013 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9014 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009015 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009016 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9017
9018 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9019 (!close) ?
9020 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9021 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9022 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009023
Merav Sicron51c1a582012-03-18 10:33:38 +00009024 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009025 close ? "closing" : "opening");
9026 mmiowb();
9027}
9028
9029#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9030
9031static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9032{
9033 /* Do some magic... */
9034 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9035 *magic_val = val & SHARED_MF_CLP_MAGIC;
9036 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9037}
9038
Dmitry Kravkove8920672011-05-04 23:52:40 +00009039/**
9040 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009041 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009042 * @bp: driver handle
9043 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009044 */
9045static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9046{
9047 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009048 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9049 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9050 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9051}
9052
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009053/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009054 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009055 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009056 * @bp: driver handle
9057 * @magic_val: old value of 'magic' bit.
9058 *
9059 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009060 */
9061static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9062{
9063 u32 shmem;
9064 u32 validity_offset;
9065
Merav Sicron51c1a582012-03-18 10:33:38 +00009066 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009067
9068 /* Set `magic' bit in order to save MF config */
9069 if (!CHIP_IS_E1(bp))
9070 bnx2x_clp_reset_prep(bp, magic_val);
9071
9072 /* Get shmem offset */
9073 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009074 validity_offset =
9075 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009076
9077 /* Clear validity map flags */
9078 if (shmem > 0)
9079 REG_WR(bp, shmem + validity_offset, 0);
9080}
9081
9082#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9083#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9084
Dmitry Kravkove8920672011-05-04 23:52:40 +00009085/**
9086 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009087 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009088 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009089 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009090static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009091{
9092 /* special handling for emulation and FPGA,
9093 wait 10 times longer */
9094 if (CHIP_REV_IS_SLOW(bp))
9095 msleep(MCP_ONE_TIMEOUT*10);
9096 else
9097 msleep(MCP_ONE_TIMEOUT);
9098}
9099
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009100/*
9101 * initializes bp->common.shmem_base and waits for validity signature to appear
9102 */
9103static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009104{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009105 int cnt = 0;
9106 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009107
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009108 do {
9109 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9110 if (bp->common.shmem_base) {
9111 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9112 if (val & SHR_MEM_VALIDITY_MB)
9113 return 0;
9114 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009115
9116 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009117
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009118 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009119
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009120 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009121
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009122 return -ENODEV;
9123}
9124
9125static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9126{
9127 int rc = bnx2x_init_shmem(bp);
9128
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009129 /* Restore the `magic' bit value */
9130 if (!CHIP_IS_E1(bp))
9131 bnx2x_clp_reset_done(bp, magic_val);
9132
9133 return rc;
9134}
9135
9136static void bnx2x_pxp_prep(struct bnx2x *bp)
9137{
9138 if (!CHIP_IS_E1(bp)) {
9139 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9140 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009141 mmiowb();
9142 }
9143}
9144
9145/*
9146 * Reset the whole chip except for:
9147 * - PCIE core
9148 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9149 * one reset bit)
9150 * - IGU
9151 * - MISC (including AEU)
9152 * - GRC
9153 * - RBCN, RBCP
9154 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009155static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009156{
9157 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009158 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009159
9160 /*
9161 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9162 * (per chip) blocks.
9163 */
9164 global_bits2 =
9165 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9166 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009167
Barak Witkowskic55e7712012-12-02 04:05:46 +00009168 /* Don't reset the following blocks.
9169 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9170 * reset, as in 4 port device they might still be owned
9171 * by the MCP (there is only one leader per path).
9172 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009173 not_reset_mask1 =
9174 MISC_REGISTERS_RESET_REG_1_RST_HC |
9175 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9176 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9177
9178 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009179 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009180 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9181 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9182 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9183 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9184 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9185 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009186 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9187 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009188 MISC_REGISTERS_RESET_REG_2_PGLC |
9189 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9190 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9191 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9192 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9193 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9194 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009195
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009196 /*
9197 * Keep the following blocks in reset:
9198 * - all xxMACs are handled by the bnx2x_link code.
9199 */
9200 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009201 MISC_REGISTERS_RESET_REG_2_XMAC |
9202 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9203
9204 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009205 reset_mask1 = 0xffffffff;
9206
9207 if (CHIP_IS_E1(bp))
9208 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009209 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009210 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009211 else if (CHIP_IS_E2(bp))
9212 reset_mask2 = 0xfffff;
9213 else /* CHIP_IS_E3 */
9214 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009215
9216 /* Don't reset global blocks unless we need to */
9217 if (!global)
9218 reset_mask2 &= ~global_bits2;
9219
9220 /*
9221 * In case of attention in the QM, we need to reset PXP
9222 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9223 * because otherwise QM reset would release 'close the gates' shortly
9224 * before resetting the PXP, then the PSWRQ would send a write
9225 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9226 * read the payload data from PSWWR, but PSWWR would not
9227 * respond. The write queue in PGLUE would stuck, dmae commands
9228 * would not return. Therefore it's important to reset the second
9229 * reset register (containing the
9230 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9231 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9232 * bit).
9233 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009234 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9235 reset_mask2 & (~not_reset_mask2));
9236
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009237 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9238 reset_mask1 & (~not_reset_mask1));
9239
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009240 barrier();
9241 mmiowb();
9242
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009243 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9244 reset_mask2 & (~stay_reset2));
9245
9246 barrier();
9247 mmiowb();
9248
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009249 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009250 mmiowb();
9251}
9252
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009253/**
9254 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9255 * It should get cleared in no more than 1s.
9256 *
9257 * @bp: driver handle
9258 *
9259 * It should get cleared in no more than 1s. Returns 0 if
9260 * pending writes bit gets cleared.
9261 */
9262static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9263{
9264 u32 cnt = 1000;
9265 u32 pend_bits = 0;
9266
9267 do {
9268 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9269
9270 if (pend_bits == 0)
9271 break;
9272
Yuval Mintz0926d492013-01-23 03:21:45 +00009273 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009274 } while (cnt-- > 0);
9275
9276 if (cnt <= 0) {
9277 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9278 pend_bits);
9279 return -EBUSY;
9280 }
9281
9282 return 0;
9283}
9284
9285static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009286{
9287 int cnt = 1000;
9288 u32 val = 0;
9289 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009290 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009291
9292 /* Empty the Tetris buffer, wait for 1s */
9293 do {
9294 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9295 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9296 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9297 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9298 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009299 if (CHIP_IS_E3(bp))
9300 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9301
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009302 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9303 ((port_is_idle_0 & 0x1) == 0x1) &&
9304 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009305 (pgl_exp_rom2 == 0xffffffff) &&
9306 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009307 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009308 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009309 } while (cnt-- > 0);
9310
9311 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009312 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9313 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009314 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9315 pgl_exp_rom2);
9316 return -EAGAIN;
9317 }
9318
9319 barrier();
9320
9321 /* Close gates #2, #3 and #4 */
9322 bnx2x_set_234_gates(bp, true);
9323
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009324 /* Poll for IGU VQs for 57712 and newer chips */
9325 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9326 return -EAGAIN;
9327
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009328 /* TBD: Indicate that "process kill" is in progress to MCP */
9329
9330 /* Clear "unprepared" bit */
9331 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9332 barrier();
9333
9334 /* Make sure all is written to the chip before the reset */
9335 mmiowb();
9336
9337 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9338 * PSWHST, GRC and PSWRD Tetris buffer.
9339 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009340 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009341
9342 /* Prepare to chip reset: */
9343 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009344 if (global)
9345 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009346
9347 /* PXP */
9348 bnx2x_pxp_prep(bp);
9349 barrier();
9350
9351 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009352 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009353 barrier();
9354
9355 /* Recover after reset: */
9356 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009357 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009358 return -EAGAIN;
9359
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009360 /* TBD: Add resetting the NO_MCP mode DB here */
9361
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009362 /* Open the gates #2, #3 and #4 */
9363 bnx2x_set_234_gates(bp, false);
9364
9365 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9366 * reset state, re-enable attentions. */
9367
9368 return 0;
9369}
9370
Merav Sicron910cc722012-11-11 03:56:08 +00009371static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009372{
9373 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009374 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009375 u32 load_code;
9376
9377 /* if not going to reset MCP - load "fake" driver to reset HW while
9378 * driver is owner of the HW
9379 */
9380 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009381 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9382 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009383 if (!load_code) {
9384 BNX2X_ERR("MCP response failure, aborting\n");
9385 rc = -EAGAIN;
9386 goto exit_leader_reset;
9387 }
9388 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9389 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9390 BNX2X_ERR("MCP unexpected resp, aborting\n");
9391 rc = -EAGAIN;
9392 goto exit_leader_reset2;
9393 }
9394 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9395 if (!load_code) {
9396 BNX2X_ERR("MCP response failure, aborting\n");
9397 rc = -EAGAIN;
9398 goto exit_leader_reset2;
9399 }
9400 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009401
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009402 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009403 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009404 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9405 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009406 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009407 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009408 }
9409
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009410 /*
9411 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9412 * state.
9413 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009414 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009415 if (global)
9416 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009417
Ariel Elior95c6c6162012-01-26 06:01:52 +00009418exit_leader_reset2:
9419 /* unload "fake driver" if it was loaded */
9420 if (!global && !BP_NOMCP(bp)) {
9421 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9422 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9423 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009424exit_leader_reset:
9425 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009426 bnx2x_release_leader_lock(bp);
9427 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009428 return rc;
9429}
9430
Eric Dumazet1191cb82012-04-27 21:39:21 +00009431static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009432{
9433 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9434
9435 /* Disconnect this device */
9436 netif_device_detach(bp->dev);
9437
9438 /*
9439 * Block ifup for all function on this engine until "process kill"
9440 * or power cycle.
9441 */
9442 bnx2x_set_reset_in_progress(bp);
9443
9444 /* Shut down the power */
9445 bnx2x_set_power_state(bp, PCI_D3hot);
9446
9447 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9448
9449 smp_mb();
9450}
9451
9452/*
9453 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009454 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009455 * will never be called when netif_running(bp->dev) is false.
9456 */
9457static void bnx2x_parity_recover(struct bnx2x *bp)
9458{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009459 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009460 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009461 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009462
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009463 DP(NETIF_MSG_HW, "Handling parity\n");
9464 while (1) {
9465 switch (bp->recovery_state) {
9466 case BNX2X_RECOVERY_INIT:
9467 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009468 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9469 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009470
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009471 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009472 if (bnx2x_trylock_leader_lock(bp)) {
9473 bnx2x_set_reset_in_progress(bp);
9474 /*
9475 * Check if there is a global attention and if
9476 * there was a global attention, set the global
9477 * reset bit.
9478 */
9479
9480 if (global)
9481 bnx2x_set_reset_global(bp);
9482
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009483 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009484 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009485
9486 /* Stop the driver */
9487 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009488 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009489 return;
9490
9491 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009492
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009493 /* Ensure "is_leader", MCP command sequence and
9494 * "recovery_state" update values are seen on other
9495 * CPUs.
9496 */
9497 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009498 break;
9499
9500 case BNX2X_RECOVERY_WAIT:
9501 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9502 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009503 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009504 bool other_load_status =
9505 bnx2x_get_load_status(bp, other_engine);
9506 bool load_status =
9507 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009508 global = bnx2x_reset_is_global(bp);
9509
9510 /*
9511 * In case of a parity in a global block, let
9512 * the first leader that performs a
9513 * leader_reset() reset the global blocks in
9514 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009515 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009516 * engine.
9517 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009518 if (load_status ||
9519 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009520 /* Wait until all other functions get
9521 * down.
9522 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009523 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009524 HZ/10);
9525 return;
9526 } else {
9527 /* If all other functions got down -
9528 * try to bring the chip back to
9529 * normal. In any case it's an exit
9530 * point for a leader.
9531 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009532 if (bnx2x_leader_reset(bp)) {
9533 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009534 return;
9535 }
9536
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009537 /* If we are here, means that the
9538 * leader has succeeded and doesn't
9539 * want to be a leader any more. Try
9540 * to continue as a none-leader.
9541 */
9542 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009543 }
9544 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009545 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009546 /* Try to get a LEADER_LOCK HW lock as
9547 * long as a former leader may have
9548 * been unloaded by the user or
9549 * released a leadership by another
9550 * reason.
9551 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009552 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009553 /* I'm a leader now! Restart a
9554 * switch case.
9555 */
9556 bp->is_leader = 1;
9557 break;
9558 }
9559
Ariel Elior7be08a72011-07-14 08:31:19 +00009560 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009561 HZ/10);
9562 return;
9563
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009564 } else {
9565 /*
9566 * If there was a global attention, wait
9567 * for it to be cleared.
9568 */
9569 if (bnx2x_reset_is_global(bp)) {
9570 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009571 &bp->sp_rtnl_task,
9572 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009573 return;
9574 }
9575
Ariel Elior7a752992012-01-26 06:01:53 +00009576 error_recovered =
9577 bp->eth_stats.recoverable_error;
9578 error_unrecovered =
9579 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009580 bp->recovery_state =
9581 BNX2X_RECOVERY_NIC_LOADING;
9582 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009583 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009584 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009585 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009586 /* Disconnect this device */
9587 netif_device_detach(bp->dev);
9588 /* Shut down the power */
9589 bnx2x_set_power_state(
9590 bp, PCI_D3hot);
9591 smp_mb();
9592 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009593 bp->recovery_state =
9594 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009595 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009596 smp_mb();
9597 }
Ariel Elior7a752992012-01-26 06:01:53 +00009598 bp->eth_stats.recoverable_error =
9599 error_recovered;
9600 bp->eth_stats.unrecoverable_error =
9601 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009602
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009603 return;
9604 }
9605 }
9606 default:
9607 return;
9608 }
9609 }
9610}
9611
Michal Schmidt56ad3152012-02-16 02:38:48 +00009612static int bnx2x_close(struct net_device *dev);
9613
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009614/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9615 * scheduled on a general queue in order to prevent a dead lock.
9616 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009617static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009618{
Ariel Elior7be08a72011-07-14 08:31:19 +00009619 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009620
9621 rtnl_lock();
9622
Ariel Elior8395be52013-01-01 05:22:44 +00009623 if (!netif_running(bp->dev)) {
9624 rtnl_unlock();
9625 return;
9626 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009627
Ariel Elior7be08a72011-07-14 08:31:19 +00009628 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009629#ifdef BNX2X_STOP_ON_ERROR
9630 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9631 "you will need to reboot when done\n");
9632 goto sp_rtnl_not_reset;
9633#endif
Ariel Elior7be08a72011-07-14 08:31:19 +00009634 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009635 * Clear all pending SP commands as we are going to reset the
9636 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009637 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009638 bp->sp_rtnl_state = 0;
9639 smp_mb();
9640
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009641 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009642
Ariel Elior8395be52013-01-01 05:22:44 +00009643 rtnl_unlock();
9644 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009645 }
9646
9647 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009648#ifdef BNX2X_STOP_ON_ERROR
9649 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9650 "you will need to reboot when done\n");
9651 goto sp_rtnl_not_reset;
9652#endif
9653
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009654 /*
9655 * Clear all pending SP commands as we are going to reset the
9656 * function anyway.
9657 */
9658 bp->sp_rtnl_state = 0;
9659 smp_mb();
9660
Yuval Mintz5d07d862012-09-13 02:56:21 +00009661 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009662 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009663
Ariel Elior8395be52013-01-01 05:22:44 +00009664 rtnl_unlock();
9665 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009666 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009667#ifdef BNX2X_STOP_ON_ERROR
9668sp_rtnl_not_reset:
9669#endif
9670 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9671 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009672 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9673 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009674 /*
9675 * in case of fan failure we need to reset id if the "stop on error"
9676 * debug flag is set, since we trying to prevent permanent overheating
9677 * damage
9678 */
9679 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009680 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009681 netif_device_detach(bp->dev);
9682 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009683 rtnl_unlock();
9684 return;
Ariel Elior83048592011-11-13 04:34:29 +00009685 }
9686
Ariel Elior381ac162013-01-01 05:22:29 +00009687 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9688 DP(BNX2X_MSG_SP,
9689 "sending set mcast vf pf channel message from rtnl sp-task\n");
9690 bnx2x_vfpf_set_mcast(bp->dev);
9691 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +03009692 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9693 &bp->sp_rtnl_state)){
9694 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9695 bnx2x_tx_disable(bp);
9696 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9697 }
9698 }
Ariel Elior381ac162013-01-01 05:22:29 +00009699
Yuval Mintz8b09be52013-08-01 17:30:59 +03009700 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9701 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
9702 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +00009703 }
9704
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009705 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9706 &bp->sp_rtnl_state))
9707 bnx2x_pf_set_vfs_vlan(bp);
9708
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009709 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state))
9710 bnx2x_dcbx_stop_hw_tx(bp);
9711
9712 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_RESUME, &bp->sp_rtnl_state))
9713 bnx2x_dcbx_resume_hw_tx(bp);
9714
Ariel Elior8395be52013-01-01 05:22:44 +00009715 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9716 * can be called from other contexts as well)
9717 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009718 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009719
Ariel Elior64112802013-01-07 00:50:23 +00009720 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009721 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +00009722 &bp->sp_rtnl_state)) {
9723 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +00009724 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +00009725 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009726}
9727
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009728static void bnx2x_period_task(struct work_struct *work)
9729{
9730 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9731
9732 if (!netif_running(bp->dev))
9733 goto period_task_exit;
9734
9735 if (CHIP_REV_IS_SLOW(bp)) {
9736 BNX2X_ERR("period task called on emulation, ignoring\n");
9737 goto period_task_exit;
9738 }
9739
9740 bnx2x_acquire_phy_lock(bp);
9741 /*
9742 * The barrier is needed to ensure the ordering between the writing to
9743 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9744 * the reading here.
9745 */
9746 smp_mb();
9747 if (bp->port.pmf) {
9748 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9749
9750 /* Re-queue task in 1 sec */
9751 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9752 }
9753
9754 bnx2x_release_phy_lock(bp);
9755period_task_exit:
9756 return;
9757}
9758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009759/*
9760 * Init service functions
9761 */
9762
Ariel Eliorb56e9672013-01-01 05:22:32 +00009763u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009764{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009765 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9766 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9767 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009768}
9769
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009770static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9771 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009772{
Yuval Mintz452427b2012-03-26 20:47:07 +00009773 u32 val, base_addr, offset, mask, reset_reg;
9774 bool mac_stopped = false;
9775 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009776
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009777 /* reset addresses as they also mark which values were changed */
9778 vals->bmac_addr = 0;
9779 vals->umac_addr = 0;
9780 vals->xmac_addr = 0;
9781 vals->emac_addr = 0;
9782
Yuval Mintz452427b2012-03-26 20:47:07 +00009783 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009784
Yuval Mintz452427b2012-03-26 20:47:07 +00009785 if (!CHIP_IS_E3(bp)) {
9786 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9787 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9788 if ((mask & reset_reg) && val) {
9789 u32 wb_data[2];
9790 BNX2X_DEV_INFO("Disable bmac Rx\n");
9791 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9792 : NIG_REG_INGRESS_BMAC0_MEM;
9793 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9794 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009795
Yuval Mintz452427b2012-03-26 20:47:07 +00009796 /*
9797 * use rd/wr since we cannot use dmae. This is safe
9798 * since MCP won't access the bus due to the request
9799 * to unload, and no function on the path can be
9800 * loaded at this time.
9801 */
9802 wb_data[0] = REG_RD(bp, base_addr + offset);
9803 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009804 vals->bmac_addr = base_addr + offset;
9805 vals->bmac_val[0] = wb_data[0];
9806 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +00009807 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009808 REG_WR(bp, vals->bmac_addr, wb_data[0]);
9809 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +00009810 }
9811 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009812 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
9813 vals->emac_val = REG_RD(bp, vals->emac_addr);
9814 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009815 mac_stopped = true;
9816 } else {
9817 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9818 BNX2X_DEV_INFO("Disable xmac Rx\n");
9819 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9820 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9821 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9822 val & ~(1 << 1));
9823 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9824 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009825 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
9826 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
9827 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009828 mac_stopped = true;
9829 }
9830 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9831 if (mask & reset_reg) {
9832 BNX2X_DEV_INFO("Disable umac Rx\n");
9833 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009834 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
9835 vals->umac_val = REG_RD(bp, vals->umac_addr);
9836 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009837 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009838 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009839 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009840
Yuval Mintz452427b2012-03-26 20:47:07 +00009841 if (mac_stopped)
9842 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +00009843}
9844
9845#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9846#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9847#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9848#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9849
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009850static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009851{
9852 u16 rcq, bd;
9853 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9854
9855 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9856 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9857
9858 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9859 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9860
9861 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9862 port, bd, rcq);
9863}
9864
Bill Pemberton0329aba2012-12-03 09:24:24 -05009865static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009866{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009867 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9868 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009869 if (!rc) {
9870 BNX2X_ERR("MCP response failure, aborting\n");
9871 return -EBUSY;
9872 }
9873
9874 return 0;
9875}
9876
Barak Witkowskic63da992012-12-05 23:04:03 +00009877static struct bnx2x_prev_path_list *
9878 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9879{
9880 struct bnx2x_prev_path_list *tmp_list;
9881
9882 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9883 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9884 bp->pdev->bus->number == tmp_list->bus &&
9885 BP_PATH(bp) == tmp_list->path)
9886 return tmp_list;
9887
9888 return NULL;
9889}
9890
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009891static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
9892{
9893 struct bnx2x_prev_path_list *tmp_list;
9894 int rc;
9895
9896 rc = down_interruptible(&bnx2x_prev_sem);
9897 if (rc) {
9898 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9899 return rc;
9900 }
9901
9902 tmp_list = bnx2x_prev_path_get_entry(bp);
9903 if (tmp_list) {
9904 tmp_list->aer = 1;
9905 rc = 0;
9906 } else {
9907 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
9908 BP_PATH(bp));
9909 }
9910
9911 up(&bnx2x_prev_sem);
9912
9913 return rc;
9914}
9915
Bill Pemberton0329aba2012-12-03 09:24:24 -05009916static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009917{
9918 struct bnx2x_prev_path_list *tmp_list;
9919 int rc = false;
9920
9921 if (down_trylock(&bnx2x_prev_sem))
9922 return false;
9923
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009924 tmp_list = bnx2x_prev_path_get_entry(bp);
9925 if (tmp_list) {
9926 if (tmp_list->aer) {
9927 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
9928 BP_PATH(bp));
9929 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +00009930 rc = true;
9931 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9932 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +00009933 }
9934 }
9935
9936 up(&bnx2x_prev_sem);
9937
9938 return rc;
9939}
9940
Dmitry Kravkov178135c2013-05-22 21:21:50 +00009941bool bnx2x_port_after_undi(struct bnx2x *bp)
9942{
9943 struct bnx2x_prev_path_list *entry;
9944 bool val;
9945
9946 down(&bnx2x_prev_sem);
9947
9948 entry = bnx2x_prev_path_get_entry(bp);
9949 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
9950
9951 up(&bnx2x_prev_sem);
9952
9953 return val;
9954}
9955
Barak Witkowskic63da992012-12-05 23:04:03 +00009956static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +00009957{
9958 struct bnx2x_prev_path_list *tmp_list;
9959 int rc;
9960
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009961 rc = down_interruptible(&bnx2x_prev_sem);
9962 if (rc) {
9963 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9964 return rc;
9965 }
9966
9967 /* Check whether the entry for this path already exists */
9968 tmp_list = bnx2x_prev_path_get_entry(bp);
9969 if (tmp_list) {
9970 if (!tmp_list->aer) {
9971 BNX2X_ERR("Re-Marking the path.\n");
9972 } else {
9973 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
9974 BP_PATH(bp));
9975 tmp_list->aer = 0;
9976 }
9977 up(&bnx2x_prev_sem);
9978 return 0;
9979 }
9980 up(&bnx2x_prev_sem);
9981
9982 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +00009983 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +00009984 if (!tmp_list) {
9985 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9986 return -ENOMEM;
9987 }
9988
9989 tmp_list->bus = bp->pdev->bus->number;
9990 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9991 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009992 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +00009993 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +00009994
9995 rc = down_interruptible(&bnx2x_prev_sem);
9996 if (rc) {
9997 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9998 kfree(tmp_list);
9999 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010000 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10001 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010002 list_add(&tmp_list->list, &bnx2x_prev_list);
10003 up(&bnx2x_prev_sem);
10004 }
10005
10006 return rc;
10007}
10008
Bill Pemberton0329aba2012-12-03 09:24:24 -050010009static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010010{
Yuval Mintz452427b2012-03-26 20:47:07 +000010011 struct pci_dev *dev = bp->pdev;
10012
Yuval Mintz8eee6942012-08-09 04:37:25 +000010013 if (CHIP_IS_E1x(bp)) {
10014 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10015 return -EINVAL;
10016 }
10017
10018 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10019 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10020 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10021 bp->common.bc_ver);
10022 return -EINVAL;
10023 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010024
Casey Leedom8903b9e2013-08-06 15:48:38 +053010025 if (!pci_wait_for_pending_transaction(dev))
10026 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010027
Yuval Mintz8eee6942012-08-09 04:37:25 +000010028 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010029 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10030
10031 return 0;
10032}
10033
Bill Pemberton0329aba2012-12-03 09:24:24 -050010034static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010035{
10036 int rc;
10037
10038 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10039
10040 /* Test if previous unload process was already finished for this path */
10041 if (bnx2x_prev_is_path_marked(bp))
10042 return bnx2x_prev_mcp_done(bp);
10043
Yuval Mintz04c46732013-01-23 03:21:46 +000010044 BNX2X_DEV_INFO("Path is unmarked\n");
10045
Yuval Mintz452427b2012-03-26 20:47:07 +000010046 /* If function has FLR capabilities, and existing FW version matches
10047 * the one required, then FLR will be sufficient to clean any residue
10048 * left by previous driver
10049 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000010050 rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010051
10052 if (!rc) {
10053 /* fw version is good */
10054 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10055 rc = bnx2x_do_flr(bp);
10056 }
10057
10058 if (!rc) {
10059 /* FLR was performed */
10060 BNX2X_DEV_INFO("FLR successful\n");
10061 return 0;
10062 }
10063
10064 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010065
10066 /* Close the MCP request, return failure*/
10067 rc = bnx2x_prev_mcp_done(bp);
10068 if (!rc)
10069 rc = BNX2X_PREV_WAIT_NEEDED;
10070
10071 return rc;
10072}
10073
Bill Pemberton0329aba2012-12-03 09:24:24 -050010074static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010075{
10076 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010077 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010078 struct bnx2x_mac_vals mac_vals;
10079
Yuval Mintz452427b2012-03-26 20:47:07 +000010080 /* It is possible a previous function received 'common' answer,
10081 * but hasn't loaded yet, therefore creating a scenario of
10082 * multiple functions receiving 'common' on the same path.
10083 */
10084 BNX2X_DEV_INFO("Common unload Flow\n");
10085
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010086 memset(&mac_vals, 0, sizeof(mac_vals));
10087
Yuval Mintz452427b2012-03-26 20:47:07 +000010088 if (bnx2x_prev_is_path_marked(bp))
10089 return bnx2x_prev_mcp_done(bp);
10090
10091 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10092
10093 /* Reset should be performed after BRB is emptied */
10094 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10095 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +000010096
10097 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010098 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10099
10100 /* close LLH filters towards the BRB */
10101 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010102
10103 /* Check if the UNDI driver was previously loaded
10104 * UNDI driver initializes CID offset for normal bell to 0x7
10105 */
Yuval Mintz452427b2012-03-26 20:47:07 +000010106 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
10107 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
10108 if (tmp_reg == 0x7) {
10109 BNX2X_DEV_INFO("UNDI previously loaded\n");
10110 prev_undi = true;
10111 /* clear the UNDI indication */
10112 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
Yuval Mintza74801c2013-01-14 05:11:41 +000010113 /* clear possible idle check errors */
10114 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010115 }
10116 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010117 if (!CHIP_IS_E1x(bp))
10118 /* block FW from writing to host */
10119 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10120
Yuval Mintz452427b2012-03-26 20:47:07 +000010121 /* wait until BRB is empty */
10122 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10123 while (timer_count) {
10124 u32 prev_brb = tmp_reg;
10125
10126 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10127 if (!tmp_reg)
10128 break;
10129
10130 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10131
10132 /* reset timer as long as BRB actually gets emptied */
10133 if (prev_brb > tmp_reg)
10134 timer_count = 1000;
10135 else
10136 timer_count--;
10137
10138 /* If UNDI resides in memory, manually increment it */
10139 if (prev_undi)
10140 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
10141
10142 udelay(10);
10143 }
10144
10145 if (!timer_count)
10146 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010147 }
10148
10149 /* No packets are in the pipeline, path is ready for reset */
10150 bnx2x_reset_common(bp);
10151
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010152 if (mac_vals.xmac_addr)
10153 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10154 if (mac_vals.umac_addr)
10155 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10156 if (mac_vals.emac_addr)
10157 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10158 if (mac_vals.bmac_addr) {
10159 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10160 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10161 }
10162
Barak Witkowskic63da992012-12-05 23:04:03 +000010163 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010164 if (rc) {
10165 bnx2x_prev_mcp_done(bp);
10166 return rc;
10167 }
10168
10169 return bnx2x_prev_mcp_done(bp);
10170}
10171
Ariel Elior24f06712012-05-06 07:05:57 +000010172/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10173 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10174 * the addresses of the transaction, resulting in was-error bit set in the pci
10175 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10176 * to clear the interrupt which detected this from the pglueb and the was done
10177 * bit
10178 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010179static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010180{
Ariel Elior4a254172012-11-22 07:16:17 +000010181 if (!CHIP_IS_E1x(bp)) {
10182 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10183 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010184 DP(BNX2X_MSG_SP,
10185 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010186 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10187 1 << BP_FUNC(bp));
10188 }
Ariel Elior24f06712012-05-06 07:05:57 +000010189 }
10190}
10191
Bill Pemberton0329aba2012-12-03 09:24:24 -050010192static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010193{
10194 int time_counter = 10;
10195 u32 rc, fw, hw_lock_reg, hw_lock_val;
10196 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10197
Ariel Elior24f06712012-05-06 07:05:57 +000010198 /* clear hw from errors which may have resulted from an interrupted
10199 * dmae transaction.
10200 */
10201 bnx2x_prev_interrupted_dmae(bp);
10202
10203 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010204 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10205 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10206 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10207
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010208 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010209 if (hw_lock_val) {
10210 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10211 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10212 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10213 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10214 }
10215
10216 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10217 REG_WR(bp, hw_lock_reg, 0xffffffff);
10218 } else
10219 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10220
10221 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10222 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010223 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010224 }
10225
Yuval Mintz452427b2012-03-26 20:47:07 +000010226 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010227 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010228 /* Lock MCP using an unload request */
10229 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10230 if (!fw) {
10231 BNX2X_ERR("MCP response failure, aborting\n");
10232 rc = -EBUSY;
10233 break;
10234 }
10235
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010236 rc = down_interruptible(&bnx2x_prev_sem);
10237 if (rc) {
10238 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10239 rc);
10240 } else {
10241 /* If Path is marked by EEH, ignore unload status */
10242 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10243 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010244 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010245 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010246
10247 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010248 rc = bnx2x_prev_unload_common(bp);
10249 break;
10250 }
10251
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010252 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010253 rc = bnx2x_prev_unload_uncommon(bp);
10254 if (rc != BNX2X_PREV_WAIT_NEEDED)
10255 break;
10256
10257 msleep(20);
10258 } while (--time_counter);
10259
10260 if (!time_counter || rc) {
10261 BNX2X_ERR("Failed unloading previous driver, aborting\n");
10262 rc = -EBUSY;
10263 }
10264
Barak Witkowskic63da992012-12-05 23:04:03 +000010265 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010266 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010267 bp->link_params.feature_config_flags |=
10268 FEATURE_CONFIG_BOOT_FROM_SAN;
10269
Yuval Mintz452427b2012-03-26 20:47:07 +000010270 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10271
10272 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010273}
10274
Bill Pemberton0329aba2012-12-03 09:24:24 -050010275static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010276{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010277 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010278 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010279
10280 /* Get the chip revision id and number. */
10281 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10282 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10283 id = ((val & 0xffff) << 16);
10284 val = REG_RD(bp, MISC_REG_CHIP_REV);
10285 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010286
10287 /* Metal is read from PCI regs, but we can't access >=0x400 from
10288 * the configuration space (so we need to reg_rd)
10289 */
10290 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10291 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010292 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010293 id |= (val & 0xf);
10294 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010295
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010296 /* force 57811 according to MISC register */
10297 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10298 if (CHIP_IS_57810(bp))
10299 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10300 (bp->common.chip_id & 0x0000FFFF);
10301 else if (CHIP_IS_57810_MF(bp))
10302 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10303 (bp->common.chip_id & 0x0000FFFF);
10304 bp->common.chip_id |= 0x1;
10305 }
10306
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010307 /* Set doorbell size */
10308 bp->db_size = (1 << BNX2X_DB_SHIFT);
10309
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010310 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010311 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10312 if ((val & 1) == 0)
10313 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10314 else
10315 val = (val >> 1) & 1;
10316 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10317 "2_PORT_MODE");
10318 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10319 CHIP_2_PORT_MODE;
10320
10321 if (CHIP_MODE_IS_4_PORT(bp))
10322 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10323 else
10324 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10325 } else {
10326 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10327 bp->pfid = bp->pf_num; /* 0..7 */
10328 }
10329
Merav Sicron51c1a582012-03-18 10:33:38 +000010330 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10331
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010332 bp->link_params.chip_id = bp->common.chip_id;
10333 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010334
Eilon Greenstein1c063282009-02-12 08:36:43 +000010335 val = (REG_RD(bp, 0x2874) & 0x55);
10336 if ((bp->common.chip_id & 0x1) ||
10337 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10338 bp->flags |= ONE_PORT_FLAG;
10339 BNX2X_DEV_INFO("single port device\n");
10340 }
10341
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010342 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010343 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010344 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10345 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10346 bp->common.flash_size, bp->common.flash_size);
10347
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010348 bnx2x_init_shmem(bp);
10349
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010350 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10351 MISC_REG_GENERIC_CR_1 :
10352 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010353
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010354 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010355 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010356 if (SHMEM2_RD(bp, size) >
10357 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10358 bp->link_params.lfa_base =
10359 REG_RD(bp, bp->common.shmem2_base +
10360 (u32)offsetof(struct shmem2_region,
10361 lfa_host_addr[BP_PORT(bp)]));
10362 else
10363 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010364 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10365 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010366
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010367 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010368 BNX2X_DEV_INFO("MCP not active\n");
10369 bp->flags |= NO_MCP_FLAG;
10370 return;
10371 }
10372
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010373 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010374 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010375
10376 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10377 SHARED_HW_CFG_LED_MODE_MASK) >>
10378 SHARED_HW_CFG_LED_MODE_SHIFT);
10379
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010380 bp->link_params.feature_config_flags = 0;
10381 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10382 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10383 bp->link_params.feature_config_flags |=
10384 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10385 else
10386 bp->link_params.feature_config_flags &=
10387 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10388
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010389 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10390 bp->common.bc_ver = val;
10391 BNX2X_DEV_INFO("bc_ver %X\n", val);
10392 if (val < BNX2X_BC_VER) {
10393 /* for now only warn
10394 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010395 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10396 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010397 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010398 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010399 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010400 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10401
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010402 bp->link_params.feature_config_flags |=
10403 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10404 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010405 bp->link_params.feature_config_flags |=
10406 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10407 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010408 bp->link_params.feature_config_flags |=
10409 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10410 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010411
10412 bp->link_params.feature_config_flags |=
10413 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10414 FEATURE_CONFIG_MT_SUPPORT : 0;
10415
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010416 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10417 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010418
Barak Witkowski2e499d32012-06-26 01:31:19 +000010419 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10420 BC_SUPPORTS_FCOE_FEATURES : 0;
10421
Barak Witkowski98768792012-06-19 07:48:31 +000010422 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10423 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010424
10425 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10426 BC_SUPPORTS_RMMOD_CMD : 0;
10427
Barak Witkowski1d187b32011-12-05 22:41:50 +000010428 boot_mode = SHMEM_RD(bp,
10429 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10430 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10431 switch (boot_mode) {
10432 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10433 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10434 break;
10435 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10436 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10437 break;
10438 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10439 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10440 break;
10441 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10442 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10443 break;
10444 }
10445
Jon Mason29ed74c2013-09-11 11:22:39 -070010446 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010447 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10448
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010449 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010450 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010451
10452 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10453 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10454 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10455 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10456
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010457 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10458 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010459}
10460
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010461#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10462#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10463
Bill Pemberton0329aba2012-12-03 09:24:24 -050010464static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010465{
10466 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010467 int igu_sb_id;
10468 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010469 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010470
10471 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010472 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010473 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010474 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010475 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10476 FP_SB_MAX_E1x;
10477
10478 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10479 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10480
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010481 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010482 }
10483
10484 /* IGU in normal mode - read CAM */
10485 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10486 igu_sb_id++) {
10487 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10488 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10489 continue;
10490 fid = IGU_FID(val);
10491 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10492 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10493 continue;
10494 if (IGU_VEC(val) == 0)
10495 /* default status block */
10496 bp->igu_dsb_id = igu_sb_id;
10497 else {
10498 if (bp->igu_base_sb == 0xff)
10499 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010500 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010501 }
10502 }
10503 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010504
Ariel Elior6383c0b2011-07-14 08:31:57 +000010505#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010506 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10507 * optional that number of CAM entries will not be equal to the value
10508 * advertised in PCI.
10509 * Driver should use the minimal value of both as the actual status
10510 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010511 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010512 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010513#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010514
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010515 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010516 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010517 return -EINVAL;
10518 }
10519
10520 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010521}
10522
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010523static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010524{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010525 int cfg_size = 0, idx, port = BP_PORT(bp);
10526
10527 /* Aggregation of supported attributes of all external phys */
10528 bp->port.supported[0] = 0;
10529 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010530 switch (bp->link_params.num_phys) {
10531 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010532 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10533 cfg_size = 1;
10534 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010535 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010536 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10537 cfg_size = 1;
10538 break;
10539 case 3:
10540 if (bp->link_params.multi_phy_config &
10541 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10542 bp->port.supported[1] =
10543 bp->link_params.phy[EXT_PHY1].supported;
10544 bp->port.supported[0] =
10545 bp->link_params.phy[EXT_PHY2].supported;
10546 } else {
10547 bp->port.supported[0] =
10548 bp->link_params.phy[EXT_PHY1].supported;
10549 bp->port.supported[1] =
10550 bp->link_params.phy[EXT_PHY2].supported;
10551 }
10552 cfg_size = 2;
10553 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010554 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010555
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010556 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010557 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010558 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010559 dev_info.port_hw_config[port].external_phy_config),
10560 SHMEM_RD(bp,
10561 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010562 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010563 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010564
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010565 if (CHIP_IS_E3(bp))
10566 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10567 else {
10568 switch (switch_cfg) {
10569 case SWITCH_CFG_1G:
10570 bp->port.phy_addr = REG_RD(
10571 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10572 break;
10573 case SWITCH_CFG_10G:
10574 bp->port.phy_addr = REG_RD(
10575 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10576 break;
10577 default:
10578 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10579 bp->port.link_config[0]);
10580 return;
10581 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010582 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010583 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010584 /* mask what we support according to speed_cap_mask per configuration */
10585 for (idx = 0; idx < cfg_size; idx++) {
10586 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010587 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010588 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010589
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010590 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010591 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010592 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010593
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010594 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010595 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010596 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010597
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010598 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010599 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010600 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010601
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010602 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010603 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010604 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010605 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010606
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010607 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010608 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010609 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010610
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010611 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010612 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010613 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030010614
10615 if (!(bp->link_params.speed_cap_mask[idx] &
10616 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
10617 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010618 }
10619
10620 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10621 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010622}
10623
Bill Pemberton0329aba2012-12-03 09:24:24 -050010624static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010625{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010626 u32 link_config, idx, cfg_size = 0;
10627 bp->port.advertising[0] = 0;
10628 bp->port.advertising[1] = 0;
10629 switch (bp->link_params.num_phys) {
10630 case 1:
10631 case 2:
10632 cfg_size = 1;
10633 break;
10634 case 3:
10635 cfg_size = 2;
10636 break;
10637 }
10638 for (idx = 0; idx < cfg_size; idx++) {
10639 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10640 link_config = bp->port.link_config[idx];
10641 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010642 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010643 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10644 bp->link_params.req_line_speed[idx] =
10645 SPEED_AUTO_NEG;
10646 bp->port.advertising[idx] |=
10647 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010648 if (bp->link_params.phy[EXT_PHY1].type ==
10649 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10650 bp->port.advertising[idx] |=
10651 (SUPPORTED_100baseT_Half |
10652 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010653 } else {
10654 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010655 bp->link_params.req_line_speed[idx] =
10656 SPEED_10000;
10657 bp->port.advertising[idx] |=
10658 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010659 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010660 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010661 }
10662 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010663
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010664 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010665 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10666 bp->link_params.req_line_speed[idx] =
10667 SPEED_10;
10668 bp->port.advertising[idx] |=
10669 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010670 ADVERTISED_TP);
10671 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010672 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010673 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010674 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010675 return;
10676 }
10677 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010678
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010679 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010680 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10681 bp->link_params.req_line_speed[idx] =
10682 SPEED_10;
10683 bp->link_params.req_duplex[idx] =
10684 DUPLEX_HALF;
10685 bp->port.advertising[idx] |=
10686 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010687 ADVERTISED_TP);
10688 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010689 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010690 link_config,
10691 bp->link_params.speed_cap_mask[idx]);
10692 return;
10693 }
10694 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010695
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010696 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10697 if (bp->port.supported[idx] &
10698 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010699 bp->link_params.req_line_speed[idx] =
10700 SPEED_100;
10701 bp->port.advertising[idx] |=
10702 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010703 ADVERTISED_TP);
10704 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010705 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010706 link_config,
10707 bp->link_params.speed_cap_mask[idx]);
10708 return;
10709 }
10710 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010711
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010712 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10713 if (bp->port.supported[idx] &
10714 SUPPORTED_100baseT_Half) {
10715 bp->link_params.req_line_speed[idx] =
10716 SPEED_100;
10717 bp->link_params.req_duplex[idx] =
10718 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010719 bp->port.advertising[idx] |=
10720 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010721 ADVERTISED_TP);
10722 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010723 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010724 link_config,
10725 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010726 return;
10727 }
10728 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010729
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010730 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010731 if (bp->port.supported[idx] &
10732 SUPPORTED_1000baseT_Full) {
10733 bp->link_params.req_line_speed[idx] =
10734 SPEED_1000;
10735 bp->port.advertising[idx] |=
10736 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010737 ADVERTISED_TP);
10738 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010739 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010740 link_config,
10741 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010742 return;
10743 }
10744 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010745
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010746 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010747 if (bp->port.supported[idx] &
10748 SUPPORTED_2500baseX_Full) {
10749 bp->link_params.req_line_speed[idx] =
10750 SPEED_2500;
10751 bp->port.advertising[idx] |=
10752 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010753 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010754 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010755 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010756 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010757 bp->link_params.speed_cap_mask[idx]);
10758 return;
10759 }
10760 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010761
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010762 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010763 if (bp->port.supported[idx] &
10764 SUPPORTED_10000baseT_Full) {
10765 bp->link_params.req_line_speed[idx] =
10766 SPEED_10000;
10767 bp->port.advertising[idx] |=
10768 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010769 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010770 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010771 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010772 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010773 bp->link_params.speed_cap_mask[idx]);
10774 return;
10775 }
10776 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010777 case PORT_FEATURE_LINK_SPEED_20G:
10778 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010779
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010780 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010781 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010782 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010783 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010784 bp->link_params.req_line_speed[idx] =
10785 SPEED_AUTO_NEG;
10786 bp->port.advertising[idx] =
10787 bp->port.supported[idx];
10788 break;
10789 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010790
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010791 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010792 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010793 if (bp->link_params.req_flow_ctrl[idx] ==
10794 BNX2X_FLOW_CTRL_AUTO) {
10795 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10796 bp->link_params.req_flow_ctrl[idx] =
10797 BNX2X_FLOW_CTRL_NONE;
10798 else
10799 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010800 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010801
Merav Sicron51c1a582012-03-18 10:33:38 +000010802 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010803 bp->link_params.req_line_speed[idx],
10804 bp->link_params.req_duplex[idx],
10805 bp->link_params.req_flow_ctrl[idx],
10806 bp->port.advertising[idx]);
10807 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010808}
10809
Bill Pemberton0329aba2012-12-03 09:24:24 -050010810static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010811{
Yuval Mintz86564c32013-01-23 03:21:50 +000010812 __be16 mac_hi_be = cpu_to_be16(mac_hi);
10813 __be32 mac_lo_be = cpu_to_be32(mac_lo);
10814 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
10815 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000010816}
10817
Bill Pemberton0329aba2012-12-03 09:24:24 -050010818static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010819{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010820 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010821 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010822 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010823
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010824 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010825 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010826
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010827 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010828 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010829
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010830 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010831 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010832 dev_info.port_hw_config[port].speed_capability_mask) &
10833 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010834 bp->link_params.speed_cap_mask[1] =
10835 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010836 dev_info.port_hw_config[port].speed_capability_mask2) &
10837 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010838 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010839 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10840
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010841 bp->port.link_config[1] =
10842 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010843
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010844 bp->link_params.multi_phy_config =
10845 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010846 /* If the device is capable of WoL, set the default state according
10847 * to the HW
10848 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010849 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010850 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10851 (config & PORT_FEATURE_WOL_ENABLED));
10852
Yuval Mintz4ba76992013-01-14 05:11:45 +000010853 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10854 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
10855 bp->flags |= NO_ISCSI_FLAG;
10856 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10857 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
10858 bp->flags |= NO_FCOE_FLAG;
10859
Merav Sicron51c1a582012-03-18 10:33:38 +000010860 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010861 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010862 bp->link_params.speed_cap_mask[0],
10863 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010864
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010865 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010866 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010867 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010868 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010869
10870 bnx2x_link_settings_requested(bp);
10871
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010872 /*
10873 * If connected directly, work with the internal PHY, otherwise, work
10874 * with the external PHY
10875 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010876 ext_phy_config =
10877 SHMEM_RD(bp,
10878 dev_info.port_hw_config[port].external_phy_config);
10879 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010880 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010881 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010882
10883 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10884 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10885 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010886 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010887
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010888 /* Configure link feature according to nvram value */
10889 eee_mode = (((SHMEM_RD(bp, dev_info.
10890 port_feature_config[port].eee_power_mode)) &
10891 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10892 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10893 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10894 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10895 EEE_MODE_ENABLE_LPI |
10896 EEE_MODE_OUTPUT_TIME;
10897 } else {
10898 bp->link_params.eee_mode = 0;
10899 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010900}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010901
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010902void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010903{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010904 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010905 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010906 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010907 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010908
Merav Sicron55c11942012-11-07 00:45:48 +000010909 if (!CNIC_SUPPORT(bp)) {
10910 bp->flags |= no_flags;
10911 return;
10912 }
10913
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010914 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010915 bp->cnic_eth_dev.max_iscsi_conn =
10916 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10917 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10918
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010919 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10920 bp->cnic_eth_dev.max_iscsi_conn);
10921
10922 /*
10923 * If maximum allowed number of connections is zero -
10924 * disable the feature.
10925 */
10926 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010927 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010928}
10929
Bill Pemberton0329aba2012-12-03 09:24:24 -050010930static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010931{
10932 /* Port info */
10933 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10934 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10935 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10936 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10937
10938 /* Node info */
10939 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10940 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10941 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10942 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10943}
Dmitry Kravkov86800192013-05-27 04:08:29 +000010944
10945static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
10946{
10947 u8 count = 0;
10948
10949 if (IS_MF(bp)) {
10950 u8 fid;
10951
10952 /* iterate over absolute function ids for this path: */
10953 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
10954 if (IS_MF_SD(bp)) {
10955 u32 cfg = MF_CFG_RD(bp,
10956 func_mf_config[fid].config);
10957
10958 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
10959 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
10960 FUNC_MF_CFG_PROTOCOL_FCOE))
10961 count++;
10962 } else {
10963 u32 cfg = MF_CFG_RD(bp,
10964 func_ext_config[fid].
10965 func_cfg);
10966
10967 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
10968 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
10969 count++;
10970 }
10971 }
10972 } else { /* SF */
10973 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
10974
10975 for (port = 0; port < port_cnt; port++) {
10976 u32 lic = SHMEM_RD(bp,
10977 drv_lic_key[port].max_fcoe_conn) ^
10978 FW_ENCODE_32BIT_PATTERN;
10979 if (lic)
10980 count++;
10981 }
10982 }
10983
10984 return count;
10985}
10986
Bill Pemberton0329aba2012-12-03 09:24:24 -050010987static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010988{
10989 int port = BP_PORT(bp);
10990 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010991 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10992 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000010993 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010994
Merav Sicron55c11942012-11-07 00:45:48 +000010995 if (!CNIC_SUPPORT(bp)) {
10996 bp->flags |= NO_FCOE_FLAG;
10997 return;
10998 }
10999
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011000 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011001 bp->cnic_eth_dev.max_fcoe_conn =
11002 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11003 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11004
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011005 /* Calculate the number of maximum allowed FCoE tasks */
11006 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011007
11008 /* check if FCoE resources must be shared between different functions */
11009 if (num_fcoe_func)
11010 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011011
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011012 /* Read the WWN: */
11013 if (!IS_MF(bp)) {
11014 /* Port info */
11015 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11016 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011017 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011018 fcoe_wwn_port_name_upper);
11019 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11020 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011021 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011022 fcoe_wwn_port_name_lower);
11023
11024 /* Node info */
11025 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11026 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011027 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011028 fcoe_wwn_node_name_upper);
11029 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11030 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011031 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011032 fcoe_wwn_node_name_lower);
11033 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011034 /*
11035 * Read the WWN info only if the FCoE feature is enabled for
11036 * this function.
11037 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011038 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011039 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011040
Yuval Mintz382e5132012-12-02 04:05:51 +000011041 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011042 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011043 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011044
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011045 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011046
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011047 /*
11048 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011049 * disable the feature.
11050 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011051 if (!bp->cnic_eth_dev.max_fcoe_conn)
11052 bp->flags |= NO_FCOE_FLAG;
11053}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011054
Bill Pemberton0329aba2012-12-03 09:24:24 -050011055static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011056{
11057 /*
11058 * iSCSI may be dynamically disabled but reading
11059 * info here we will decrease memory usage by driver
11060 * if the feature is disabled for good
11061 */
11062 bnx2x_get_iscsi_info(bp);
11063 bnx2x_get_fcoe_info(bp);
11064}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011065
Bill Pemberton0329aba2012-12-03 09:24:24 -050011066static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011067{
11068 u32 val, val2;
11069 int func = BP_ABS_FUNC(bp);
11070 int port = BP_PORT(bp);
11071 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11072 u8 *fip_mac = bp->fip_mac;
11073
11074 if (IS_MF(bp)) {
11075 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11076 * FCoE MAC then the appropriate feature should be disabled.
11077 * In non SD mode features configuration comes from struct
11078 * func_ext_config.
11079 */
11080 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
11081 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11082 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11083 val2 = MF_CFG_RD(bp, func_ext_config[func].
11084 iscsi_mac_addr_upper);
11085 val = MF_CFG_RD(bp, func_ext_config[func].
11086 iscsi_mac_addr_lower);
11087 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11088 BNX2X_DEV_INFO
11089 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11090 } else {
11091 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11092 }
11093
11094 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11095 val2 = MF_CFG_RD(bp, func_ext_config[func].
11096 fcoe_mac_addr_upper);
11097 val = MF_CFG_RD(bp, func_ext_config[func].
11098 fcoe_mac_addr_lower);
11099 bnx2x_set_mac_buf(fip_mac, val, val2);
11100 BNX2X_DEV_INFO
11101 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11102 } else {
11103 bp->flags |= NO_FCOE_FLAG;
11104 }
11105
11106 bp->mf_ext_config = cfg;
11107
11108 } else { /* SD MODE */
11109 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11110 /* use primary mac as iscsi mac */
11111 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11112
11113 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11114 BNX2X_DEV_INFO
11115 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11116 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11117 /* use primary mac as fip mac */
11118 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11119 BNX2X_DEV_INFO("SD FCoE MODE\n");
11120 BNX2X_DEV_INFO
11121 ("Read FIP MAC: %pM\n", fip_mac);
11122 }
11123 }
11124
Yuval Mintz82594f82013-03-11 05:17:51 +000011125 /* If this is a storage-only interface, use SAN mac as
11126 * primary MAC. Notice that for SD this is already the case,
11127 * as the SAN mac was copied from the primary MAC.
11128 */
11129 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011130 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011131 } else {
11132 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11133 iscsi_mac_upper);
11134 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11135 iscsi_mac_lower);
11136 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11137
11138 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11139 fcoe_fip_mac_upper);
11140 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11141 fcoe_fip_mac_lower);
11142 bnx2x_set_mac_buf(fip_mac, val, val2);
11143 }
11144
11145 /* Disable iSCSI OOO if MAC configuration is invalid. */
11146 if (!is_valid_ether_addr(iscsi_mac)) {
11147 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11148 memset(iscsi_mac, 0, ETH_ALEN);
11149 }
11150
11151 /* Disable FCoE if MAC configuration is invalid. */
11152 if (!is_valid_ether_addr(fip_mac)) {
11153 bp->flags |= NO_FCOE_FLAG;
11154 memset(bp->fip_mac, 0, ETH_ALEN);
11155 }
11156}
11157
Bill Pemberton0329aba2012-12-03 09:24:24 -050011158static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011159{
11160 u32 val, val2;
11161 int func = BP_ABS_FUNC(bp);
11162 int port = BP_PORT(bp);
11163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011164 /* Zero primary MAC configuration */
11165 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11166
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011167 if (BP_NOMCP(bp)) {
11168 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011169 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011170 } else if (IS_MF(bp)) {
11171 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11172 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11173 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11174 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11175 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11176
Merav Sicron55c11942012-11-07 00:45:48 +000011177 if (CNIC_SUPPORT(bp))
11178 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011179 } else {
11180 /* in SF read MACs from port configuration */
11181 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11182 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11183 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11184
Merav Sicron55c11942012-11-07 00:45:48 +000011185 if (CNIC_SUPPORT(bp))
11186 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011187 }
11188
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011189 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011190
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011191 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011192 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011193 "bad Ethernet MAC address configuration: %pM\n"
11194 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011195 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011196}
Merav Sicron51c1a582012-03-18 10:33:38 +000011197
Bill Pemberton0329aba2012-12-03 09:24:24 -050011198static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011199{
11200 int tmp;
11201 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011202
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011203 if (IS_VF(bp))
11204 return 0;
11205
Yuval Mintz79642112012-12-02 04:05:50 +000011206 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11207 /* Take function: tmp = func */
11208 tmp = BP_ABS_FUNC(bp);
11209 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11210 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11211 } else {
11212 /* Take port: tmp = port */
11213 tmp = BP_PORT(bp);
11214 cfg = SHMEM_RD(bp,
11215 dev_info.port_hw_config[tmp].generic_features);
11216 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11217 }
11218 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011219}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011220
Bill Pemberton0329aba2012-12-03 09:24:24 -050011221static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011222{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011223 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011224 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011225 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011226 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011227
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011228 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011229
Ariel Elior6383c0b2011-07-14 08:31:57 +000011230 /*
11231 * initialize IGU parameters
11232 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011233 if (CHIP_IS_E1x(bp)) {
11234 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011235
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011236 bp->igu_dsb_id = DEF_SB_IGU_ID;
11237 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011238 } else {
11239 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011240
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011241 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011242 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11243
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011244 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011245
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011246 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011247 int tout = 5000;
11248
11249 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11250
11251 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11252 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11253 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11254
11255 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11256 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011257 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011258 }
11259
11260 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11261 dev_err(&bp->pdev->dev,
11262 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011263 bnx2x_release_hw_lock(bp,
11264 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011265 return -EPERM;
11266 }
11267 }
11268
11269 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11270 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011271 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11272 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011273 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011274
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011275 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011276 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011277 if (rc)
11278 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011279 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011280
11281 /*
11282 * set base FW non-default (fast path) status block id, this value is
11283 * used to initialize the fw_sb_id saved on the fp/queue structure to
11284 * determine the id used by the FW.
11285 */
11286 if (CHIP_IS_E1x(bp))
11287 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11288 else /*
11289 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11290 * the same queue are indicated on the same IGU SB). So we prefer
11291 * FW and IGU SBs to be the same value.
11292 */
11293 bp->base_fw_ndsb = bp->igu_base_sb;
11294
11295 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11296 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11297 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011298
11299 /*
11300 * Initialize MF configuration
11301 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011302
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011303 bp->mf_ov = 0;
11304 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011305 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011306
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011307 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011308 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11309 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11310 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11311
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011312 if (SHMEM2_HAS(bp, mf_cfg_addr))
11313 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11314 else
11315 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011316 offsetof(struct shmem_region, func_mb) +
11317 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011318 /*
11319 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011320 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011321 * 2. MAC address must be legal (check only upper bytes)
11322 * for Switch-Independent mode;
11323 * OVLAN must be legal for Switch-Dependent mode
11324 * 3. SF_MODE configures specific MF mode
11325 */
11326 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11327 /* get mf configuration */
11328 val = SHMEM_RD(bp,
11329 dev_info.shared_feature_config.config);
11330 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011331
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011332 switch (val) {
11333 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11334 val = MF_CFG_RD(bp, func_mf_config[func].
11335 mac_upper);
11336 /* check for legal mac (upper bytes)*/
11337 if (val != 0xffff) {
11338 bp->mf_mode = MULTI_FUNCTION_SI;
11339 bp->mf_config[vn] = MF_CFG_RD(bp,
11340 func_mf_config[func].config);
11341 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011342 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011343 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011344 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11345 if ((!CHIP_IS_E1x(bp)) &&
11346 (MF_CFG_RD(bp, func_mf_config[func].
11347 mac_upper) != 0xffff) &&
11348 (SHMEM2_HAS(bp,
11349 afex_driver_support))) {
11350 bp->mf_mode = MULTI_FUNCTION_AFEX;
11351 bp->mf_config[vn] = MF_CFG_RD(bp,
11352 func_mf_config[func].config);
11353 } else {
11354 BNX2X_DEV_INFO("can not configure afex mode\n");
11355 }
11356 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011357 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11358 /* get OV configuration */
11359 val = MF_CFG_RD(bp,
11360 func_mf_config[FUNC_0].e1hov_tag);
11361 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11362
11363 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11364 bp->mf_mode = MULTI_FUNCTION_SD;
11365 bp->mf_config[vn] = MF_CFG_RD(bp,
11366 func_mf_config[func].config);
11367 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011368 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011369 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011370 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11371 bp->mf_config[vn] = 0;
11372 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011373 default:
11374 /* Unknown configuration: reset mf_config */
11375 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011376 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011377 }
11378 }
11379
Eilon Greenstein2691d512009-08-12 08:22:08 +000011380 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011381 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011382
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011383 switch (bp->mf_mode) {
11384 case MULTI_FUNCTION_SD:
11385 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11386 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011387 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011388 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011389 bp->path_has_ovlan = true;
11390
Merav Sicron51c1a582012-03-18 10:33:38 +000011391 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11392 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011393 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011394 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011395 "No valid MF OV for func %d, aborting\n",
11396 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011397 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011398 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011399 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011400 case MULTI_FUNCTION_AFEX:
11401 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11402 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011403 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011404 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11405 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011406 break;
11407 default:
11408 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011409 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011410 "VN %d is in a single function mode, aborting\n",
11411 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011412 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011413 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011414 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011415 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011416
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011417 /* check if other port on the path needs ovlan:
11418 * Since MF configuration is shared between ports
11419 * Possible mixed modes are only
11420 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11421 */
11422 if (CHIP_MODE_IS_4_PORT(bp) &&
11423 !bp->path_has_ovlan &&
11424 !IS_MF(bp) &&
11425 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11426 u8 other_port = !BP_PORT(bp);
11427 u8 other_func = BP_PATH(bp) + 2*other_port;
11428 val = MF_CFG_RD(bp,
11429 func_mf_config[other_func].e1hov_tag);
11430 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11431 bp->path_has_ovlan = true;
11432 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011433 }
11434
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011435 /* adjust igu_sb_cnt to MF for E1x */
11436 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011437 bp->igu_sb_cnt /= E1HVN_MAX;
11438
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011439 /* port info */
11440 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011441
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011442 /* Get MAC addresses */
11443 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011444
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011445 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011446
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011447 return rc;
11448}
11449
Bill Pemberton0329aba2012-12-03 09:24:24 -050011450static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011451{
11452 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011453 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011454 char str_id_reg[VENDOR_ID_LEN+1];
11455 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011456 char *vpd_data;
11457 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011458 u8 len;
11459
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011460 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011461 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11462
11463 if (cnt < BNX2X_VPD_LEN)
11464 goto out_not_found;
11465
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011466 /* VPD RO tag should be first tag after identifier string, hence
11467 * we should be able to find it in first BNX2X_VPD_LEN chars
11468 */
11469 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011470 PCI_VPD_LRDT_RO_DATA);
11471 if (i < 0)
11472 goto out_not_found;
11473
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011474 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011475 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011476
11477 i += PCI_VPD_LRDT_TAG_SIZE;
11478
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011479 if (block_end > BNX2X_VPD_LEN) {
11480 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11481 if (vpd_extended_data == NULL)
11482 goto out_not_found;
11483
11484 /* read rest of vpd image into vpd_extended_data */
11485 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11486 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11487 block_end - BNX2X_VPD_LEN,
11488 vpd_extended_data + BNX2X_VPD_LEN);
11489 if (cnt < (block_end - BNX2X_VPD_LEN))
11490 goto out_not_found;
11491 vpd_data = vpd_extended_data;
11492 } else
11493 vpd_data = vpd_start;
11494
11495 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011496
11497 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11498 PCI_VPD_RO_KEYWORD_MFR_ID);
11499 if (rodi < 0)
11500 goto out_not_found;
11501
11502 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11503
11504 if (len != VENDOR_ID_LEN)
11505 goto out_not_found;
11506
11507 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11508
11509 /* vendor specific info */
11510 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11511 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11512 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11513 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11514
11515 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11516 PCI_VPD_RO_KEYWORD_VENDOR0);
11517 if (rodi >= 0) {
11518 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11519
11520 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11521
11522 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11523 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11524 bp->fw_ver[len] = ' ';
11525 }
11526 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011527 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011528 return;
11529 }
11530out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011531 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011532 return;
11533}
11534
Bill Pemberton0329aba2012-12-03 09:24:24 -050011535static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011536{
11537 u32 flags = 0;
11538
11539 if (CHIP_REV_IS_FPGA(bp))
11540 SET_FLAGS(flags, MODE_FPGA);
11541 else if (CHIP_REV_IS_EMUL(bp))
11542 SET_FLAGS(flags, MODE_EMUL);
11543 else
11544 SET_FLAGS(flags, MODE_ASIC);
11545
11546 if (CHIP_MODE_IS_4_PORT(bp))
11547 SET_FLAGS(flags, MODE_PORT4);
11548 else
11549 SET_FLAGS(flags, MODE_PORT2);
11550
11551 if (CHIP_IS_E2(bp))
11552 SET_FLAGS(flags, MODE_E2);
11553 else if (CHIP_IS_E3(bp)) {
11554 SET_FLAGS(flags, MODE_E3);
11555 if (CHIP_REV(bp) == CHIP_REV_Ax)
11556 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011557 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11558 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011559 }
11560
11561 if (IS_MF(bp)) {
11562 SET_FLAGS(flags, MODE_MF);
11563 switch (bp->mf_mode) {
11564 case MULTI_FUNCTION_SD:
11565 SET_FLAGS(flags, MODE_MF_SD);
11566 break;
11567 case MULTI_FUNCTION_SI:
11568 SET_FLAGS(flags, MODE_MF_SI);
11569 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011570 case MULTI_FUNCTION_AFEX:
11571 SET_FLAGS(flags, MODE_MF_AFEX);
11572 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011573 }
11574 } else
11575 SET_FLAGS(flags, MODE_SF);
11576
11577#if defined(__LITTLE_ENDIAN)
11578 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11579#else /*(__BIG_ENDIAN)*/
11580 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11581#endif
11582 INIT_MODE_FLAGS(bp) = flags;
11583}
11584
Bill Pemberton0329aba2012-12-03 09:24:24 -050011585static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011586{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011587 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011588 int rc;
11589
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011590 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011591 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011592 spin_lock_init(&bp->stats_lock);
Dmitry Kravkov507393e2013-08-13 02:24:59 +030011593 sema_init(&bp->stats_sema, 1);
Merav Sicron55c11942012-11-07 00:45:48 +000011594
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011595 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011596 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011597 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011598 if (IS_PF(bp)) {
11599 rc = bnx2x_get_hwinfo(bp);
11600 if (rc)
11601 return rc;
11602 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000011603 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000011604 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011605
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011606 bnx2x_set_modes_bitmap(bp);
11607
11608 rc = bnx2x_alloc_mem_bp(bp);
11609 if (rc)
11610 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011611
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011612 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011613
11614 func = BP_FUNC(bp);
11615
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011616 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011617 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011618 /* init fw_seq */
11619 bp->fw_seq =
11620 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11621 DRV_MSG_SEQ_NUMBER_MASK;
11622 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11623
11624 bnx2x_prev_unload(bp);
11625 }
11626
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011627 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011628 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011629
11630 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011631 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011632
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011633 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011634 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011635
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011636 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011637 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011638 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011639 bp->dev->features &= ~NETIF_F_LRO;
11640 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011641 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011642 bp->dev->features |= NETIF_F_LRO;
11643 }
11644
Eilon Greensteina18f5122009-08-12 08:23:26 +000011645 if (CHIP_IS_E1(bp))
11646 bp->dropless_fc = 0;
11647 else
Yuval Mintz79642112012-12-02 04:05:50 +000011648 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011649
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011650 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011651
Barak Witkowskia3348722012-04-23 03:04:46 +000011652 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011653 if (IS_VF(bp))
11654 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011655
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011656 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011657 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11658 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011659
Michal Schmidtfc543632012-02-14 09:05:46 +000011660 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011661
11662 init_timer(&bp->timer);
11663 bp->timer.expires = jiffies + bp->current_interval;
11664 bp->timer.data = (unsigned long) bp;
11665 bp->timer.function = bnx2x_timer;
11666
Barak Witkowski0370cf92012-12-02 04:05:55 +000011667 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11668 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11669 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11670 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11671 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11672 bnx2x_dcbx_init_params(bp);
11673 } else {
11674 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11675 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011676
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011677 if (CHIP_IS_E1x(bp))
11678 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11679 else
11680 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011681
Ariel Elior6383c0b2011-07-14 08:31:57 +000011682 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011683 if (IS_VF(bp))
11684 bp->max_cos = 1;
11685 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011686 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011687 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011688 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011689 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011690 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011691 else
11692 BNX2X_ERR("unknown chip %x revision %x\n",
11693 CHIP_NUM(bp), CHIP_REV(bp));
11694 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011695
Merav Sicron55c11942012-11-07 00:45:48 +000011696 /* We need at least one default status block for slow-path events,
11697 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011698 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000011699 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030011700 if (IS_VF(bp))
11701 bp->min_msix_vec_cnt = 1;
11702 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011703 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030011704 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000011705 bp->min_msix_vec_cnt = 2;
11706 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11707
Michal Schmidt5bb680d2013-07-01 17:23:06 +020011708 bp->dump_preset_idx = 1;
11709
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011710 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011711}
11712
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011713/****************************************************************************
11714* General service functions
11715****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011716
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011717/*
11718 * net_device service functions
11719 */
11720
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011721/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011722static int bnx2x_open(struct net_device *dev)
11723{
11724 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000011725 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011726
Mintz Yuval1355b702012-02-15 02:10:22 +000011727 bp->stats_init = true;
11728
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011729 netif_carrier_off(dev);
11730
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011731 bnx2x_set_power_state(bp, PCI_D0);
11732
Ariel Eliorad5afc82013-01-01 05:22:26 +000011733 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011734 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11735 * want the first function loaded on the current engine to
11736 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011737 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011738 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011739 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020011740 int other_engine = BP_PATH(bp) ? 0 : 1;
11741 bool other_load_status, load_status;
11742 bool global = false;
11743
Ariel Eliorad5afc82013-01-01 05:22:26 +000011744 other_load_status = bnx2x_get_load_status(bp, other_engine);
11745 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11746 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11747 bnx2x_chk_parity_attn(bp, &global, true)) {
11748 do {
11749 /* If there are attentions and they are in a
11750 * global blocks, set the GLOBAL_RESET bit
11751 * regardless whether it will be this function
11752 * that will complete the recovery or not.
11753 */
11754 if (global)
11755 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011756
Ariel Eliorad5afc82013-01-01 05:22:26 +000011757 /* Only the first function on the current
11758 * engine should try to recover in open. In case
11759 * of attentions in global blocks only the first
11760 * in the chip should try to recover.
11761 */
11762 if ((!load_status &&
11763 (!global || !other_load_status)) &&
11764 bnx2x_trylock_leader_lock(bp) &&
11765 !bnx2x_leader_reset(bp)) {
11766 netdev_info(bp->dev,
11767 "Recovered in open\n");
11768 break;
11769 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011770
Ariel Eliorad5afc82013-01-01 05:22:26 +000011771 /* recovery has failed... */
11772 bnx2x_set_power_state(bp, PCI_D3hot);
11773 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011774
Ariel Eliorad5afc82013-01-01 05:22:26 +000011775 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11776 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011777
Ariel Eliorad5afc82013-01-01 05:22:26 +000011778 return -EAGAIN;
11779 } while (0);
11780 }
11781 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011782
11783 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000011784 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11785 if (rc)
11786 return rc;
11787 return bnx2x_open_epilog(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011788}
11789
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011790/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011791static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011792{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011793 struct bnx2x *bp = netdev_priv(dev);
11794
11795 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011796 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011797
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011798 return 0;
11799}
11800
Eric Dumazet1191cb82012-04-27 21:39:21 +000011801static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11802 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011803{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011804 int mc_count = netdev_mc_count(bp->dev);
11805 struct bnx2x_mcast_list_elem *mc_mac =
11806 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011807 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011808
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011809 if (!mc_mac)
11810 return -ENOMEM;
11811
11812 INIT_LIST_HEAD(&p->mcast_list);
11813
11814 netdev_for_each_mc_addr(ha, bp->dev) {
11815 mc_mac->mac = bnx2x_mc_addr(ha);
11816 list_add_tail(&mc_mac->link, &p->mcast_list);
11817 mc_mac++;
11818 }
11819
11820 p->mcast_list_len = mc_count;
11821
11822 return 0;
11823}
11824
Eric Dumazet1191cb82012-04-27 21:39:21 +000011825static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011826 struct bnx2x_mcast_ramrod_params *p)
11827{
11828 struct bnx2x_mcast_list_elem *mc_mac =
11829 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11830 link);
11831
11832 WARN_ON(!mc_mac);
11833 kfree(mc_mac);
11834}
11835
11836/**
11837 * bnx2x_set_uc_list - configure a new unicast MACs list.
11838 *
11839 * @bp: driver handle
11840 *
11841 * We will use zero (0) as a MAC type for these MACs.
11842 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011843static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011844{
11845 int rc;
11846 struct net_device *dev = bp->dev;
11847 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011848 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011849 unsigned long ramrod_flags = 0;
11850
11851 /* First schedule a cleanup up of old configuration */
11852 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11853 if (rc < 0) {
11854 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11855 return rc;
11856 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011857
11858 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011859 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11860 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011861 if (rc == -EEXIST) {
11862 DP(BNX2X_MSG_SP,
11863 "Failed to schedule ADD operations: %d\n", rc);
11864 /* do not treat adding same MAC as error */
11865 rc = 0;
11866
11867 } else if (rc < 0) {
11868
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011869 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11870 rc);
11871 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011872 }
11873 }
11874
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011875 /* Execute the pending commands */
11876 __set_bit(RAMROD_CONT, &ramrod_flags);
11877 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11878 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011879}
11880
Eric Dumazet1191cb82012-04-27 21:39:21 +000011881static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011882{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011883 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011884 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011885 int rc = 0;
11886
11887 rparam.mcast_obj = &bp->mcast_obj;
11888
11889 /* first, clear all configured multicast MACs */
11890 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11891 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011892 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011893 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011894 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011895
11896 /* then, configure a new MACs list */
11897 if (netdev_mc_count(dev)) {
11898 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11899 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011900 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11901 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011902 return rc;
11903 }
11904
11905 /* Now add the new MACs */
11906 rc = bnx2x_config_mcast(bp, &rparam,
11907 BNX2X_MCAST_CMD_ADD);
11908 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011909 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11910 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011911
11912 bnx2x_free_mcast_macs_list(&rparam);
11913 }
11914
11915 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011916}
11917
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011918/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011919void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011920{
11921 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011922
11923 if (bp->state != BNX2X_STATE_OPEN) {
11924 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11925 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030011926 } else {
11927 /* Schedule an SP task to handle rest of change */
11928 DP(NETIF_MSG_IFUP, "Scheduling an Rx mode change\n");
11929 smp_mb__before_clear_bit();
11930 set_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state);
11931 smp_mb__after_clear_bit();
11932 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011933 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030011934}
11935
11936void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
11937{
11938 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011940 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011941
Yuval Mintz8b09be52013-08-01 17:30:59 +030011942 netif_addr_lock_bh(bp->dev);
11943
11944 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011945 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030011946 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
11947 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
11948 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011949 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030011950 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000011951 if (IS_PF(bp)) {
11952 /* some multicasts */
11953 if (bnx2x_set_mc_list(bp) < 0)
11954 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011955
Yuval Mintz8b09be52013-08-01 17:30:59 +030011956 /* release bh lock, as bnx2x_set_uc_list might sleep */
11957 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000011958 if (bnx2x_set_uc_list(bp) < 0)
11959 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030011960 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000011961 } else {
11962 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030011963 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000011964 */
11965 smp_mb__before_clear_bit();
11966 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
11967 &bp->sp_rtnl_state);
11968 smp_mb__after_clear_bit();
11969 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11970 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011971 }
11972
11973 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011974 /* handle ISCSI SD mode */
11975 if (IS_MF_ISCSI_SD(bp))
11976 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011977
11978 /* Schedule the rx_mode command */
11979 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11980 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030011981 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011982 return;
11983 }
11984
Ariel Elior381ac162013-01-01 05:22:29 +000011985 if (IS_PF(bp)) {
11986 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030011987 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000011988 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030011989 /* VF will need to request the PF to make this change, and so
11990 * the VF needs to release the bottom-half lock prior to the
11991 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000011992 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030011993 netif_addr_unlock_bh(bp->dev);
11994 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000011995 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011996}
11997
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011998/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011999static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12000 int devad, u16 addr)
12001{
12002 struct bnx2x *bp = netdev_priv(netdev);
12003 u16 value;
12004 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012005
12006 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12007 prtad, devad, addr);
12008
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012009 /* The HW expects different devad if CL22 is used */
12010 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12011
12012 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012013 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012014 bnx2x_release_phy_lock(bp);
12015 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12016
12017 if (!rc)
12018 rc = value;
12019 return rc;
12020}
12021
12022/* called with rtnl_lock */
12023static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12024 u16 addr, u16 value)
12025{
12026 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012027 int rc;
12028
Merav Sicron51c1a582012-03-18 10:33:38 +000012029 DP(NETIF_MSG_LINK,
12030 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12031 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012032
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012033 /* The HW expects different devad if CL22 is used */
12034 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12035
12036 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012037 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012038 bnx2x_release_phy_lock(bp);
12039 return rc;
12040}
12041
12042/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012043static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12044{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012045 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012046 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012047
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012048 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12049 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012050
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012051 if (!netif_running(dev))
12052 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012053
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012054 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012055}
12056
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012057#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012058static void poll_bnx2x(struct net_device *dev)
12059{
12060 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012061 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012062
Merav Sicron14a15d62012-08-27 03:26:20 +000012063 for_each_eth_queue(bp, i) {
12064 struct bnx2x_fastpath *fp = &bp->fp[i];
12065 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12066 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012067}
12068#endif
12069
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012070static int bnx2x_validate_addr(struct net_device *dev)
12071{
12072 struct bnx2x *bp = netdev_priv(dev);
12073
Ariel Eliore09b74d2013-05-27 04:08:26 +000012074 /* query the bulletin board for mac address configured by the PF */
12075 if (IS_VF(bp))
12076 bnx2x_sample_bulletin(bp);
12077
Merav Sicron51c1a582012-03-18 10:33:38 +000012078 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12079 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012080 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012081 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012082 return 0;
12083}
12084
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012085static const struct net_device_ops bnx2x_netdev_ops = {
12086 .ndo_open = bnx2x_open,
12087 .ndo_stop = bnx2x_close,
12088 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012089 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012090 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012091 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012092 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012093 .ndo_do_ioctl = bnx2x_ioctl,
12094 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012095 .ndo_fix_features = bnx2x_fix_features,
12096 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012097 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012098#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012099 .ndo_poll_controller = poll_bnx2x,
12100#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012101 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012102#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012103 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012104 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012105 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012106#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012107#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012108 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12109#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012110
Cong Wange0d10952013-08-01 11:10:25 +080012111#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012112 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012113#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012114};
12115
Eric Dumazet1191cb82012-04-27 21:39:21 +000012116static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012117{
12118 struct device *dev = &bp->pdev->dev;
12119
12120 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012121 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012122 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012123 return -EIO;
12124 }
12125 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
12126 dev_err(dev, "System does not support DMA, aborting\n");
12127 return -EIO;
12128 }
12129
12130 return 0;
12131}
12132
Ariel Elior1ab44342013-01-01 05:22:23 +000012133static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12134 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012135{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012136 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012137 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012138 bool chip_is_e1x = (board_type == BCM57710 ||
12139 board_type == BCM57711 ||
12140 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012141
12142 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012143
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012144 bp->dev = dev;
12145 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012146
12147 rc = pci_enable_device(pdev);
12148 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012149 dev_err(&bp->pdev->dev,
12150 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012151 goto err_out;
12152 }
12153
12154 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012155 dev_err(&bp->pdev->dev,
12156 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012157 rc = -ENODEV;
12158 goto err_out_disable;
12159 }
12160
Ariel Elior1ab44342013-01-01 05:22:23 +000012161 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12162 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012163 rc = -ENODEV;
12164 goto err_out_disable;
12165 }
12166
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000012167 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12168 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12169 PCICFG_REVESION_ID_ERROR_VAL) {
12170 pr_err("PCI device error, probably due to fan failure, aborting\n");
12171 rc = -ENODEV;
12172 goto err_out_disable;
12173 }
12174
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012175 if (atomic_read(&pdev->enable_cnt) == 1) {
12176 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12177 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012178 dev_err(&bp->pdev->dev,
12179 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012180 goto err_out_disable;
12181 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012182
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012183 pci_set_master(pdev);
12184 pci_save_state(pdev);
12185 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012186
Ariel Elior1ab44342013-01-01 05:22:23 +000012187 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012188 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012189 dev_err(&bp->pdev->dev,
12190 "Cannot find power management capability, aborting\n");
12191 rc = -EIO;
12192 goto err_out_release;
12193 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012194 }
12195
Jon Mason77c98e62011-06-27 07:45:12 +000012196 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012197 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012198 rc = -EIO;
12199 goto err_out_release;
12200 }
12201
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012202 rc = bnx2x_set_coherency_mask(bp);
12203 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012204 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012205
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012206 dev->mem_start = pci_resource_start(pdev, 0);
12207 dev->base_addr = dev->mem_start;
12208 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012209
12210 dev->irq = pdev->irq;
12211
Arjan van de Ven275f1652008-10-20 21:42:39 -070012212 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012213 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012214 dev_err(&bp->pdev->dev,
12215 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012216 rc = -ENOMEM;
12217 goto err_out_release;
12218 }
12219
Ariel Eliorc22610d02012-01-26 06:01:47 +000012220 /* In E1/E1H use pci device function given by kernel.
12221 * In E2/E3 read physical function from ME register since these chips
12222 * support Physical Device Assignment where kernel BDF maybe arbitrary
12223 * (depending on hypervisor).
12224 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012225 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012226 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012227 } else {
12228 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012229 pci_read_config_dword(bp->pdev,
12230 PCICFG_ME_REGISTER, &pci_cfg_dword);
12231 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012232 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012233 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012234 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012235
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012236 /* clean indirect addresses */
12237 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12238 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040012239 /*
12240 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012241 * is not used by the driver.
12242 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012243 if (IS_PF(bp)) {
12244 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12245 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12246 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12247 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012248
Ariel Elior1ab44342013-01-01 05:22:23 +000012249 if (chip_is_e1x) {
12250 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12251 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12252 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12253 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12254 }
12255
12256 /* Enable internal target-read (in case we are probed after PF
12257 * FLR). Must be done prior to any BAR read access. Only for
12258 * 57712 and up
12259 */
12260 if (!chip_is_e1x)
12261 REG_WR(bp,
12262 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012263 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012264
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012265 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012266
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012267 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012268 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012269
Jiri Pirko01789342011-08-16 06:29:00 +000012270 dev->priv_flags |= IFF_UNICAST_FLT;
12271
Michał Mirosław66371c42011-04-12 09:38:23 +000012272 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012273 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12274 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012275 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012276 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012277 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012278 dev->hw_enc_features =
12279 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12280 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012281 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012282 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012283
12284 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12285 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12286
Patrick McHardyf6469682013-04-19 02:04:27 +000012287 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012288 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012289
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012290 /* Add Loopback capability to the device */
12291 dev->hw_features |= NETIF_F_LOOPBACK;
12292
Shmulik Ravid98507672011-02-28 12:19:55 -080012293#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012294 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12295#endif
12296
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012297 /* get_port_hwinfo() will set prtad and mmds properly */
12298 bp->mdio.prtad = MDIO_PRTAD_NONE;
12299 bp->mdio.mmds = 0;
12300 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12301 bp->mdio.dev = dev;
12302 bp->mdio.mdio_read = bnx2x_mdio_read;
12303 bp->mdio.mdio_write = bnx2x_mdio_write;
12304
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012305 return 0;
12306
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012307err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012308 if (atomic_read(&pdev->enable_cnt) == 1)
12309 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012310
12311err_out_disable:
12312 pci_disable_device(pdev);
12313 pci_set_drvdata(pdev, NULL);
12314
12315err_out:
12316 return rc;
12317}
12318
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012319static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width,
12320 enum bnx2x_pci_bus_speed *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080012321{
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012322 u32 link_speed, val = 0;
Eliezer Tamir25047952008-02-28 11:50:16 -080012323
Ariel Elior1ab44342013-01-01 05:22:23 +000012324 pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012325 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
12326
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012327 link_speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
12328
12329 switch (link_speed) {
12330 case 3:
12331 *speed = BNX2X_PCI_LINK_SPEED_8000;
12332 break;
12333 case 2:
12334 *speed = BNX2X_PCI_LINK_SPEED_5000;
12335 break;
12336 default:
12337 *speed = BNX2X_PCI_LINK_SPEED_2500;
12338 }
Eliezer Tamir25047952008-02-28 11:50:16 -080012339}
12340
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012341static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012342{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012343 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012344 struct bnx2x_fw_file_hdr *fw_hdr;
12345 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012346 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012347 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012348 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012349 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012350
Merav Sicron51c1a582012-03-18 10:33:38 +000012351 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12352 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012353 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012354 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012355
12356 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12357 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12358
12359 /* Make sure none of the offsets and sizes make us read beyond
12360 * the end of the firmware data */
12361 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12362 offset = be32_to_cpu(sections[i].offset);
12363 len = be32_to_cpu(sections[i].len);
12364 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012365 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012366 return -EINVAL;
12367 }
12368 }
12369
12370 /* Likewise for the init_ops offsets */
12371 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012372 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012373 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12374
12375 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12376 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012377 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012378 return -EINVAL;
12379 }
12380 }
12381
12382 /* Check FW version */
12383 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12384 fw_ver = firmware->data + offset;
12385 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12386 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12387 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12388 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012389 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12390 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12391 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012392 BCM_5710_FW_MINOR_VERSION,
12393 BCM_5710_FW_REVISION_VERSION,
12394 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012395 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012396 }
12397
12398 return 0;
12399}
12400
Eric Dumazet1191cb82012-04-27 21:39:21 +000012401static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012402{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012403 const __be32 *source = (const __be32 *)_source;
12404 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012405 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012406
12407 for (i = 0; i < n/4; i++)
12408 target[i] = be32_to_cpu(source[i]);
12409}
12410
12411/*
12412 Ops array is stored in the following format:
12413 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12414 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012415static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012416{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012417 const __be32 *source = (const __be32 *)_source;
12418 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012419 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012420
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012421 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012422 tmp = be32_to_cpu(source[j]);
12423 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012424 target[i].offset = tmp & 0xffffff;
12425 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012426 }
12427}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012428
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012429/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012430 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12431 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012432static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012433{
12434 const __be32 *source = (const __be32 *)_source;
12435 struct iro *target = (struct iro *)_target;
12436 u32 i, j, tmp;
12437
12438 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12439 target[i].base = be32_to_cpu(source[j]);
12440 j++;
12441 tmp = be32_to_cpu(source[j]);
12442 target[i].m1 = (tmp >> 16) & 0xffff;
12443 target[i].m2 = tmp & 0xffff;
12444 j++;
12445 tmp = be32_to_cpu(source[j]);
12446 target[i].m3 = (tmp >> 16) & 0xffff;
12447 target[i].size = tmp & 0xffff;
12448 j++;
12449 }
12450}
12451
Eric Dumazet1191cb82012-04-27 21:39:21 +000012452static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012453{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012454 const __be16 *source = (const __be16 *)_source;
12455 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012456 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012457
12458 for (i = 0; i < n/2; i++)
12459 target[i] = be16_to_cpu(source[i]);
12460}
12461
Joe Perches7995c642010-02-17 15:01:52 +000012462#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12463do { \
12464 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12465 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012466 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012467 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012468 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12469 (u8 *)bp->arr, len); \
12470} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012471
Yuval Mintz3b603062012-03-18 10:33:39 +000012472static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012473{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012474 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012475 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012476 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012477
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012478 if (bp->firmware)
12479 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012480
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012481 if (CHIP_IS_E1(bp))
12482 fw_file_name = FW_FILE_NAME_E1;
12483 else if (CHIP_IS_E1H(bp))
12484 fw_file_name = FW_FILE_NAME_E1H;
12485 else if (!CHIP_IS_E1x(bp))
12486 fw_file_name = FW_FILE_NAME_E2;
12487 else {
12488 BNX2X_ERR("Unsupported chip revision\n");
12489 return -EINVAL;
12490 }
12491 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012492
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012493 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12494 if (rc) {
12495 BNX2X_ERR("Can't load firmware file %s\n",
12496 fw_file_name);
12497 goto request_firmware_exit;
12498 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012499
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012500 rc = bnx2x_check_firmware(bp);
12501 if (rc) {
12502 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12503 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012504 }
12505
12506 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12507
12508 /* Initialize the pointers to the init arrays */
12509 /* Blob */
12510 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12511
12512 /* Opcodes */
12513 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12514
12515 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012516 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12517 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012518
12519 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012520 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12521 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12522 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12523 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12524 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12525 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12526 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12527 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12528 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12529 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12530 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12531 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12532 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12533 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12534 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12535 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012536 /* IRO */
12537 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012538
12539 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012540
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012541iro_alloc_err:
12542 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012543init_offsets_alloc_err:
12544 kfree(bp->init_ops);
12545init_ops_alloc_err:
12546 kfree(bp->init_data);
12547request_firmware_exit:
12548 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012549 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012550
12551 return rc;
12552}
12553
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012554static void bnx2x_release_firmware(struct bnx2x *bp)
12555{
12556 kfree(bp->init_ops_offsets);
12557 kfree(bp->init_ops);
12558 kfree(bp->init_data);
12559 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012560 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012561}
12562
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012563static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12564 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12565 .init_hw_cmn = bnx2x_init_hw_common,
12566 .init_hw_port = bnx2x_init_hw_port,
12567 .init_hw_func = bnx2x_init_hw_func,
12568
12569 .reset_hw_cmn = bnx2x_reset_common,
12570 .reset_hw_port = bnx2x_reset_port,
12571 .reset_hw_func = bnx2x_reset_func,
12572
12573 .gunzip_init = bnx2x_gunzip_init,
12574 .gunzip_end = bnx2x_gunzip_end,
12575
12576 .init_fw = bnx2x_init_firmware,
12577 .release_fw = bnx2x_release_firmware,
12578};
12579
12580void bnx2x__init_func_obj(struct bnx2x *bp)
12581{
12582 /* Prepare DMAE related driver resources */
12583 bnx2x_setup_dmae(bp);
12584
12585 bnx2x_init_func_obj(bp, &bp->func_obj,
12586 bnx2x_sp(bp, func_rdata),
12587 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012588 bnx2x_sp(bp, func_afex_rdata),
12589 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012590 &bnx2x_func_sp_drv);
12591}
12592
12593/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012594static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012595{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012596 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012597
Ariel Elior290ca2b2013-01-01 05:22:31 +000012598 if (IS_SRIOV(bp))
12599 cid_count += BNX2X_VF_CIDS;
12600
Merav Sicron55c11942012-11-07 00:45:48 +000012601 if (CNIC_SUPPORT(bp))
12602 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012603
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012604 return roundup(cid_count, QM_CID_ROUND);
12605}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012606
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012607/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012608 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012609 *
12610 * @dev: pci device
12611 *
12612 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012613static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012614{
Yijing Wangae2104b2013-08-08 21:02:36 +080012615 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000012616 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012617
Ariel Elior6383c0b2011-07-14 08:31:57 +000012618 /*
12619 * If MSI-X is not supported - return number of SBs needed to support
12620 * one fast path queue: one FP queue + SB for CNIC
12621 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012622 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012623 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012624 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012625 }
12626 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012627
12628 /*
12629 * The value in the PCI configuration space is the index of the last
12630 * entry, namely one less than the actual size of the table, which is
12631 * exactly what we want to return from this function: number of all SBs
12632 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012633 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012634 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012635 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012636
12637 index = control & PCI_MSIX_FLAGS_QSIZE;
12638
Ariel Elior60cad4e2013-09-04 14:09:22 +030012639 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012640}
12641
Ariel Elior1ab44342013-01-01 05:22:23 +000012642static int set_max_cos_est(int chip_id)
12643{
12644 switch (chip_id) {
12645 case BCM57710:
12646 case BCM57711:
12647 case BCM57711E:
12648 return BNX2X_MULTI_TX_COS_E1X;
12649 case BCM57712:
12650 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012651 return BNX2X_MULTI_TX_COS_E2_E3A0;
12652 case BCM57800:
12653 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012654 case BCM57810:
12655 case BCM57810_MF:
12656 case BCM57840_4_10:
12657 case BCM57840_2_20:
12658 case BCM57840_O:
12659 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000012660 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012661 case BCM57811:
12662 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012663 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020012664 case BCM57712_VF:
12665 case BCM57800_VF:
12666 case BCM57810_VF:
12667 case BCM57840_VF:
12668 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012669 return 1;
12670 default:
12671 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12672 return -ENODEV;
12673 }
12674}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012675
Ariel Elior1ab44342013-01-01 05:22:23 +000012676static int set_is_vf(int chip_id)
12677{
12678 switch (chip_id) {
12679 case BCM57712_VF:
12680 case BCM57800_VF:
12681 case BCM57810_VF:
12682 case BCM57840_VF:
12683 case BCM57811_VF:
12684 return true;
12685 default:
12686 return false;
12687 }
12688}
12689
12690struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12691
12692static int bnx2x_init_one(struct pci_dev *pdev,
12693 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012694{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012695 struct net_device *dev = NULL;
12696 struct bnx2x *bp;
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012697 int pcie_width;
12698 enum bnx2x_pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012699 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012700 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012701 int max_cos_est;
12702 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012703 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012704
12705 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012706 * version.
12707 * We will try to roughly estimate the maximum number of CoSes this chip
12708 * may support in order to minimize the memory allocated for Tx
12709 * netdev_queue's. This number will be accurately calculated during the
12710 * initialization of bp->max_cos based on the chip versions AND chip
12711 * revision in the bnx2x_init_bp().
12712 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012713 max_cos_est = set_max_cos_est(ent->driver_data);
12714 if (max_cos_est < 0)
12715 return max_cos_est;
12716 is_vf = set_is_vf(ent->driver_data);
12717 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012718
Ariel Elior60cad4e2013-09-04 14:09:22 +030012719 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
12720
12721 /* add another SB for VF as it has no default SB */
12722 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012723
12724 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012725 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012726
12727 if (rss_count < 1)
12728 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012729
12730 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012731 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012732
Ariel Elior1ab44342013-01-01 05:22:23 +000012733 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012734 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012735 */
Merav Sicron55c11942012-11-07 00:45:48 +000012736 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012737
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012738 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012739 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012740 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012741 return -ENOMEM;
12742
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012743 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012744
Ariel Elior1ab44342013-01-01 05:22:23 +000012745 bp->flags = 0;
12746 if (is_vf)
12747 bp->flags |= IS_VF_FLAG;
12748
Ariel Elior6383c0b2011-07-14 08:31:57 +000012749 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012750 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012751 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012752 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012753 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012754
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012755 pci_set_drvdata(pdev, dev);
12756
Ariel Elior1ab44342013-01-01 05:22:23 +000012757 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012758 if (rc < 0) {
12759 free_netdev(dev);
12760 return rc;
12761 }
12762
Ariel Elior1ab44342013-01-01 05:22:23 +000012763 BNX2X_DEV_INFO("This is a %s function\n",
12764 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012765 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012766 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012767 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000012768 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000012769
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012770 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012771 if (rc)
12772 goto init_one_exit;
12773
Ariel Elior1ab44342013-01-01 05:22:23 +000012774 /* Map doorbells here as we need the real value of bp->max_cos which
12775 * is initialized in bnx2x_init_bp() to determine the number of
12776 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012777 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012778 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000012779 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000012780 rc = bnx2x_vf_pci_alloc(bp);
12781 if (rc)
12782 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000012783 } else {
12784 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12785 if (doorbell_size > pci_resource_len(pdev, 2)) {
12786 dev_err(&bp->pdev->dev,
12787 "Cannot map doorbells, bar size too small, aborting\n");
12788 rc = -ENOMEM;
12789 goto init_one_exit;
12790 }
12791 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12792 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012793 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012794 if (!bp->doorbells) {
12795 dev_err(&bp->pdev->dev,
12796 "Cannot map doorbell space, aborting\n");
12797 rc = -ENOMEM;
12798 goto init_one_exit;
12799 }
12800
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012801 if (IS_VF(bp)) {
12802 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12803 if (rc)
12804 goto init_one_exit;
12805 }
12806
Ariel Elior3c76fef2013-03-11 05:17:46 +000012807 /* Enable SRIOV if capability found in configuration space */
12808 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012809 if (rc)
12810 goto init_one_exit;
12811
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012812 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012813 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012814 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012815
Merav Sicron55c11942012-11-07 00:45:48 +000012816 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012817 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012818 bp->flags |= NO_FCOE_FLAG;
12819
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012820 /* Set bp->num_queues for MSI-X mode*/
12821 bnx2x_set_num_queues(bp);
12822
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012823 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012824 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012825 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012826 rc = bnx2x_set_int_mode(bp);
12827 if (rc) {
12828 dev_err(&pdev->dev, "Cannot set interrupts\n");
12829 goto init_one_exit;
12830 }
Yuval Mintz04c46732013-01-23 03:21:46 +000012831 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012832
Ariel Elior1ab44342013-01-01 05:22:23 +000012833 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012834 rc = register_netdev(dev);
12835 if (rc) {
12836 dev_err(&pdev->dev, "Cannot register net device\n");
12837 goto init_one_exit;
12838 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012839 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012840
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012841 if (!NO_FCOE(bp)) {
12842 /* Add storage MAC address */
12843 rtnl_lock();
12844 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12845 rtnl_unlock();
12846 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012847
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012848 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Ariel Elior1ab44342013-01-01 05:22:23 +000012849 BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
12850 pcie_width, pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012851
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012852 BNX2X_DEV_INFO("%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
12853 board_info[ent->driver_data].name,
12854 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12855 pcie_width,
12856 pcie_speed == BNX2X_PCI_LINK_SPEED_2500 ? "2.5GHz" :
12857 pcie_speed == BNX2X_PCI_LINK_SPEED_5000 ? "5.0GHz" :
12858 pcie_speed == BNX2X_PCI_LINK_SPEED_8000 ? "8.0GHz" :
12859 "Unknown",
12860 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012861
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012862 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012863
12864init_one_exit:
12865 if (bp->regview)
12866 iounmap(bp->regview);
12867
Ariel Elior1ab44342013-01-01 05:22:23 +000012868 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012869 iounmap(bp->doorbells);
12870
12871 free_netdev(dev);
12872
12873 if (atomic_read(&pdev->enable_cnt) == 1)
12874 pci_release_regions(pdev);
12875
12876 pci_disable_device(pdev);
12877 pci_set_drvdata(pdev, NULL);
12878
12879 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012880}
12881
Yuval Mintzb030ed22013-05-27 04:08:30 +000012882static void __bnx2x_remove(struct pci_dev *pdev,
12883 struct net_device *dev,
12884 struct bnx2x *bp,
12885 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012886{
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012887 /* Delete storage MAC address */
12888 if (!NO_FCOE(bp)) {
12889 rtnl_lock();
12890 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12891 rtnl_unlock();
12892 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012893
Shmulik Ravid98507672011-02-28 12:19:55 -080012894#ifdef BCM_DCBNL
12895 /* Delete app tlvs from dcbnl */
12896 bnx2x_dcbnl_update_applist(bp, true);
12897#endif
12898
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030012899 if (IS_PF(bp) &&
12900 !BP_NOMCP(bp) &&
12901 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
12902 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
12903
Yuval Mintzb030ed22013-05-27 04:08:30 +000012904 /* Close the interface - either directly or implicitly */
12905 if (remove_netdev) {
12906 unregister_netdev(dev);
12907 } else {
12908 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030012909 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000012910 rtnl_unlock();
12911 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012912
Ariel Elior78c3bcc2013-06-20 17:39:08 +030012913 bnx2x_iov_remove_one(bp);
12914
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012915 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012916 if (IS_PF(bp))
12917 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012918
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012919 /* Disable MSI/MSI-X */
12920 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012921
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012922 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000012923 if (IS_PF(bp))
12924 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012925
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012926 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000012927 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012928
Ariel Elior4513f922013-01-01 05:22:25 +000012929 /* send message via vfpf channel to release the resources of this vf */
12930 if (IS_VF(bp))
12931 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012932
Yuval Mintzb030ed22013-05-27 04:08:30 +000012933 /* Assumes no further PCIe PM changes will occur */
12934 if (system_state == SYSTEM_POWER_OFF) {
12935 pci_wake_from_d3(pdev, bp->wol);
12936 pci_set_power_state(pdev, PCI_D3hot);
12937 }
12938
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012939 if (bp->regview)
12940 iounmap(bp->regview);
12941
Ariel Elior1ab44342013-01-01 05:22:23 +000012942 /* for vf doorbells are part of the regview and were unmapped along with
12943 * it. FW is only loaded by PF.
12944 */
12945 if (IS_PF(bp)) {
12946 if (bp->doorbells)
12947 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012948
Ariel Elior1ab44342013-01-01 05:22:23 +000012949 bnx2x_release_firmware(bp);
12950 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012951 bnx2x_free_mem_bp(bp);
12952
Yuval Mintzb030ed22013-05-27 04:08:30 +000012953 if (remove_netdev)
12954 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012955
12956 if (atomic_read(&pdev->enable_cnt) == 1)
12957 pci_release_regions(pdev);
12958
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012959 pci_disable_device(pdev);
12960 pci_set_drvdata(pdev, NULL);
12961}
12962
Yuval Mintzb030ed22013-05-27 04:08:30 +000012963static void bnx2x_remove_one(struct pci_dev *pdev)
12964{
12965 struct net_device *dev = pci_get_drvdata(pdev);
12966 struct bnx2x *bp;
12967
12968 if (!dev) {
12969 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
12970 return;
12971 }
12972 bp = netdev_priv(dev);
12973
12974 __bnx2x_remove(pdev, dev, bp, true);
12975}
12976
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012977static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12978{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012979 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012980
12981 bp->rx_mode = BNX2X_RX_MODE_NONE;
12982
Merav Sicron55c11942012-11-07 00:45:48 +000012983 if (CNIC_LOADED(bp))
12984 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12985
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012986 /* Stop Tx */
12987 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000012988 /* Delete all NAPI objects */
12989 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000012990 if (CNIC_LOADED(bp))
12991 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012992 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012993
12994 del_timer_sync(&bp->timer);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012995 cancel_delayed_work(&bp->sp_task);
12996 cancel_delayed_work(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012997
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012998 spin_lock_bh(&bp->stats_lock);
12999 bp->stats_state = STATS_STATE_DISABLED;
13000 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013001
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013002 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013003
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013004 netif_carrier_off(bp->dev);
13005
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013006 return 0;
13007}
13008
Wendy Xiong493adb12008-06-23 20:36:22 -070013009/**
13010 * bnx2x_io_error_detected - called when PCI error is detected
13011 * @pdev: Pointer to PCI device
13012 * @state: The current pci connection state
13013 *
13014 * This function is called after a PCI bus error affecting
13015 * this device has been detected.
13016 */
13017static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13018 pci_channel_state_t state)
13019{
13020 struct net_device *dev = pci_get_drvdata(pdev);
13021 struct bnx2x *bp = netdev_priv(dev);
13022
13023 rtnl_lock();
13024
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013025 BNX2X_ERR("IO error detected\n");
13026
Wendy Xiong493adb12008-06-23 20:36:22 -070013027 netif_device_detach(dev);
13028
Dean Nelson07ce50e42009-07-31 09:13:25 +000013029 if (state == pci_channel_io_perm_failure) {
13030 rtnl_unlock();
13031 return PCI_ERS_RESULT_DISCONNECT;
13032 }
13033
Wendy Xiong493adb12008-06-23 20:36:22 -070013034 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013035 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013036
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013037 bnx2x_prev_path_mark_eeh(bp);
13038
Wendy Xiong493adb12008-06-23 20:36:22 -070013039 pci_disable_device(pdev);
13040
13041 rtnl_unlock();
13042
13043 /* Request a slot reset */
13044 return PCI_ERS_RESULT_NEED_RESET;
13045}
13046
13047/**
13048 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13049 * @pdev: Pointer to PCI device
13050 *
13051 * Restart the card from scratch, as if from a cold-boot.
13052 */
13053static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13054{
13055 struct net_device *dev = pci_get_drvdata(pdev);
13056 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013057 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013058
13059 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013060 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013061 if (pci_enable_device(pdev)) {
13062 dev_err(&pdev->dev,
13063 "Cannot re-enable PCI device after reset\n");
13064 rtnl_unlock();
13065 return PCI_ERS_RESULT_DISCONNECT;
13066 }
13067
13068 pci_set_master(pdev);
13069 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013070 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013071
13072 if (netif_running(dev))
13073 bnx2x_set_power_state(bp, PCI_D0);
13074
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013075 if (netif_running(dev)) {
13076 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013077
13078 /* MCP should have been reset; Need to wait for validity */
13079 bnx2x_init_shmem(bp);
13080
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013081 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13082 u32 v;
13083
13084 v = SHMEM2_RD(bp,
13085 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13086 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13087 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13088 }
13089 bnx2x_drain_tx_queues(bp);
13090 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13091 bnx2x_netif_stop(bp, 1);
13092 bnx2x_free_irq(bp);
13093
13094 /* Report UNLOAD_DONE to MCP */
13095 bnx2x_send_unload_done(bp, true);
13096
13097 bp->sp_state = 0;
13098 bp->port.pmf = 0;
13099
13100 bnx2x_prev_unload(bp);
13101
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013102 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013103 * assume the FW will no longer write to the bnx2x driver.
13104 */
13105 bnx2x_squeeze_objects(bp);
13106 bnx2x_free_skbs(bp);
13107 for_each_rx_queue(bp, i)
13108 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13109 bnx2x_free_fp_mem(bp);
13110 bnx2x_free_mem(bp);
13111
13112 bp->state = BNX2X_STATE_CLOSED;
13113 }
13114
Wendy Xiong493adb12008-06-23 20:36:22 -070013115 rtnl_unlock();
13116
13117 return PCI_ERS_RESULT_RECOVERED;
13118}
13119
13120/**
13121 * bnx2x_io_resume - called when traffic can start flowing again
13122 * @pdev: Pointer to PCI device
13123 *
13124 * This callback is called when the error recovery driver tells us that
13125 * its OK to resume normal operation.
13126 */
13127static void bnx2x_io_resume(struct pci_dev *pdev)
13128{
13129 struct net_device *dev = pci_get_drvdata(pdev);
13130 struct bnx2x *bp = netdev_priv(dev);
13131
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013132 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013133 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013134 return;
13135 }
13136
Wendy Xiong493adb12008-06-23 20:36:22 -070013137 rtnl_lock();
13138
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013139 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13140 DRV_MSG_SEQ_NUMBER_MASK;
13141
Wendy Xiong493adb12008-06-23 20:36:22 -070013142 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013143 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013144
13145 netif_device_attach(dev);
13146
13147 rtnl_unlock();
13148}
13149
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013150static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013151 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013152 .slot_reset = bnx2x_io_slot_reset,
13153 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013154};
13155
Yuval Mintzb030ed22013-05-27 04:08:30 +000013156static void bnx2x_shutdown(struct pci_dev *pdev)
13157{
13158 struct net_device *dev = pci_get_drvdata(pdev);
13159 struct bnx2x *bp;
13160
13161 if (!dev)
13162 return;
13163
13164 bp = netdev_priv(dev);
13165 if (!bp)
13166 return;
13167
13168 rtnl_lock();
13169 netif_device_detach(dev);
13170 rtnl_unlock();
13171
13172 /* Don't remove the netdevice, as there are scenarios which will cause
13173 * the kernel to hang, e.g., when trying to remove bnx2i while the
13174 * rootfs is mounted from SAN.
13175 */
13176 __bnx2x_remove(pdev, dev, bp, false);
13177}
13178
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013179static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013180 .name = DRV_MODULE_NAME,
13181 .id_table = bnx2x_pci_tbl,
13182 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013183 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013184 .suspend = bnx2x_suspend,
13185 .resume = bnx2x_resume,
13186 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013187#ifdef CONFIG_BNX2X_SRIOV
13188 .sriov_configure = bnx2x_sriov_configure,
13189#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013190 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013191};
13192
13193static int __init bnx2x_init(void)
13194{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013195 int ret;
13196
Joe Perches7995c642010-02-17 15:01:52 +000013197 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013198
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013199 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13200 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013201 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013202 return -ENOMEM;
13203 }
13204
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013205 ret = pci_register_driver(&bnx2x_pci_driver);
13206 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013207 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013208 destroy_workqueue(bnx2x_wq);
13209 }
13210 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013211}
13212
13213static void __exit bnx2x_cleanup(void)
13214{
Yuval Mintz452427b2012-03-26 20:47:07 +000013215 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013216
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013217 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013218
13219 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013220
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013221 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013222 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13223 struct bnx2x_prev_path_list *tmp =
13224 list_entry(pos, struct bnx2x_prev_path_list, list);
13225 list_del(pos);
13226 kfree(tmp);
13227 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013228}
13229
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013230void bnx2x_notify_link_changed(struct bnx2x *bp)
13231{
13232 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13233}
13234
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013235module_init(bnx2x_init);
13236module_exit(bnx2x_cleanup);
13237
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013238/**
13239 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13240 *
13241 * @bp: driver handle
13242 * @set: set or clear the CAM entry
13243 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013244 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013245 * Return 0 if success, -ENODEV if ramrod doesn't return.
13246 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013247static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013248{
13249 unsigned long ramrod_flags = 0;
13250
13251 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13252 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13253 &bp->iscsi_l2_mac_obj, true,
13254 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13255}
Michael Chan993ac7b2009-10-10 13:46:56 +000013256
13257/* count denotes the number of new completions we have seen */
13258static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13259{
13260 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013261 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013262
13263#ifdef BNX2X_STOP_ON_ERROR
13264 if (unlikely(bp->panic))
13265 return;
13266#endif
13267
13268 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013269 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013270 bp->cnic_spq_pending -= count;
13271
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013272 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13273 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13274 & SPE_HDR_CONN_TYPE) >>
13275 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013276 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13277 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013278
13279 /* Set validation for iSCSI L2 client before sending SETUP
13280 * ramrod
13281 */
13282 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013283 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013284 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013285 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013286 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013287 (cxt_index * ILT_PAGE_CIDS);
13288 bnx2x_set_ctx_validation(bp,
13289 &bp->context[cxt_index].
13290 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013291 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013292 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013293 }
13294
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013295 /*
13296 * There may be not more than 8 L2, not more than 8 L5 SPEs
13297 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013298 * COMMON ramrods is not more than the EQ and SPQ can
13299 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013300 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013301 if (type == ETH_CONNECTION_TYPE) {
13302 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013303 break;
13304 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013305 atomic_dec(&bp->cq_spq_left);
13306 } else if (type == NONE_CONNECTION_TYPE) {
13307 if (!atomic_read(&bp->eq_spq_left))
13308 break;
13309 else
13310 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013311 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13312 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013313 if (bp->cnic_spq_pending >=
13314 bp->cnic_eth_dev.max_kwqe_pending)
13315 break;
13316 else
13317 bp->cnic_spq_pending++;
13318 } else {
13319 BNX2X_ERR("Unknown SPE type: %d\n", type);
13320 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013321 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013322 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013323
13324 spe = bnx2x_sp_get_next(bp);
13325 *spe = *bp->cnic_kwq_cons;
13326
Merav Sicron51c1a582012-03-18 10:33:38 +000013327 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013328 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13329
13330 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13331 bp->cnic_kwq_cons = bp->cnic_kwq;
13332 else
13333 bp->cnic_kwq_cons++;
13334 }
13335 bnx2x_sp_prod_update(bp);
13336 spin_unlock_bh(&bp->spq_lock);
13337}
13338
13339static int bnx2x_cnic_sp_queue(struct net_device *dev,
13340 struct kwqe_16 *kwqes[], u32 count)
13341{
13342 struct bnx2x *bp = netdev_priv(dev);
13343 int i;
13344
13345#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013346 if (unlikely(bp->panic)) {
13347 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013348 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013349 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013350#endif
13351
Ariel Elior95c6c6162012-01-26 06:01:52 +000013352 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13353 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013354 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013355 return -EAGAIN;
13356 }
13357
Michael Chan993ac7b2009-10-10 13:46:56 +000013358 spin_lock_bh(&bp->spq_lock);
13359
13360 for (i = 0; i < count; i++) {
13361 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13362
13363 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13364 break;
13365
13366 *bp->cnic_kwq_prod = *spe;
13367
13368 bp->cnic_kwq_pending++;
13369
Merav Sicron51c1a582012-03-18 10:33:38 +000013370 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013371 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013372 spe->data.update_data_addr.hi,
13373 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013374 bp->cnic_kwq_pending);
13375
13376 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13377 bp->cnic_kwq_prod = bp->cnic_kwq;
13378 else
13379 bp->cnic_kwq_prod++;
13380 }
13381
13382 spin_unlock_bh(&bp->spq_lock);
13383
13384 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13385 bnx2x_cnic_sp_post(bp, 0);
13386
13387 return i;
13388}
13389
13390static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13391{
13392 struct cnic_ops *c_ops;
13393 int rc = 0;
13394
13395 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013396 c_ops = rcu_dereference_protected(bp->cnic_ops,
13397 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013398 if (c_ops)
13399 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13400 mutex_unlock(&bp->cnic_mutex);
13401
13402 return rc;
13403}
13404
13405static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13406{
13407 struct cnic_ops *c_ops;
13408 int rc = 0;
13409
13410 rcu_read_lock();
13411 c_ops = rcu_dereference(bp->cnic_ops);
13412 if (c_ops)
13413 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13414 rcu_read_unlock();
13415
13416 return rc;
13417}
13418
13419/*
13420 * for commands that have no data
13421 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013422int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013423{
13424 struct cnic_ctl_info ctl = {0};
13425
13426 ctl.cmd = cmd;
13427
13428 return bnx2x_cnic_ctl_send(bp, &ctl);
13429}
13430
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013431static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013432{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013433 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013434
13435 /* first we tell CNIC and only then we count this as a completion */
13436 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13437 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013438 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013439
13440 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013441 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013442}
13443
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013444/* Called with netif_addr_lock_bh() taken.
13445 * Sets an rx_mode config for an iSCSI ETH client.
13446 * Doesn't block.
13447 * Completion should be checked outside.
13448 */
13449static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13450{
13451 unsigned long accept_flags = 0, ramrod_flags = 0;
13452 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13453 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13454
13455 if (start) {
13456 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13457 * because it's the only way for UIO Queue to accept
13458 * multicasts (in non-promiscuous mode only one Queue per
13459 * function will receive multicast packets (leading in our
13460 * case).
13461 */
13462 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13463 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13464 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13465 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13466
13467 /* Clear STOP_PENDING bit if START is requested */
13468 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13469
13470 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13471 } else
13472 /* Clear START_PENDING bit if STOP is requested */
13473 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13474
13475 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13476 set_bit(sched_state, &bp->sp_state);
13477 else {
13478 __set_bit(RAMROD_RX, &ramrod_flags);
13479 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13480 ramrod_flags);
13481 }
13482}
13483
Michael Chan993ac7b2009-10-10 13:46:56 +000013484static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13485{
13486 struct bnx2x *bp = netdev_priv(dev);
13487 int rc = 0;
13488
13489 switch (ctl->cmd) {
13490 case DRV_CTL_CTXTBL_WR_CMD: {
13491 u32 index = ctl->data.io.offset;
13492 dma_addr_t addr = ctl->data.io.dma_addr;
13493
13494 bnx2x_ilt_wr(bp, index, addr);
13495 break;
13496 }
13497
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013498 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13499 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013500
13501 bnx2x_cnic_sp_post(bp, count);
13502 break;
13503 }
13504
13505 /* rtnl_lock is held. */
13506 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013507 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13508 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013509
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013510 /* Configure the iSCSI classification object */
13511 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13512 cp->iscsi_l2_client_id,
13513 cp->iscsi_l2_cid, BP_FUNC(bp),
13514 bnx2x_sp(bp, mac_rdata),
13515 bnx2x_sp_mapping(bp, mac_rdata),
13516 BNX2X_FILTER_MAC_PENDING,
13517 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13518 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013519
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013520 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013521 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13522 if (rc)
13523 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013524
13525 mmiowb();
13526 barrier();
13527
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013528 /* Start accepting on iSCSI L2 ring */
13529
13530 netif_addr_lock_bh(dev);
13531 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13532 netif_addr_unlock_bh(dev);
13533
13534 /* bits to wait on */
13535 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13536 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13537
13538 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13539 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013540
Michael Chan993ac7b2009-10-10 13:46:56 +000013541 break;
13542 }
13543
13544 /* rtnl_lock is held. */
13545 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013546 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013547
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013548 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013549 netif_addr_lock_bh(dev);
13550 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13551 netif_addr_unlock_bh(dev);
13552
13553 /* bits to wait on */
13554 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13555 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13556
13557 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13558 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013559
13560 mmiowb();
13561 barrier();
13562
13563 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013564 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13565 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013566 break;
13567 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013568 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13569 int count = ctl->data.credit.credit_count;
13570
13571 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013572 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013573 smp_mb__after_atomic_inc();
13574 break;
13575 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013576 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013577 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013578
13579 if (CHIP_IS_E3(bp)) {
13580 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013581 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13582 int path = BP_PATH(bp);
13583 int port = BP_PORT(bp);
13584 int i;
13585 u32 scratch_offset;
13586 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013587
Barak Witkowski2e499d32012-06-26 01:31:19 +000013588 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013589 if (ulp_type == CNIC_ULP_ISCSI)
13590 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13591 else if (ulp_type == CNIC_ULP_FCOE)
13592 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13593 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013594
13595 if ((ulp_type != CNIC_ULP_FCOE) ||
13596 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13597 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13598 break;
13599
13600 /* if reached here - should write fcoe capabilities */
13601 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13602 if (!scratch_offset)
13603 break;
13604 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13605 fcoe_features[path][port]);
13606 host_addr = (u32 *) &(ctl->data.register_data.
13607 fcoe_features);
13608 for (i = 0; i < sizeof(struct fcoe_capabilities);
13609 i += 4)
13610 REG_WR(bp, scratch_offset + i,
13611 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013612 }
13613 break;
13614 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013615
Barak Witkowski1d187b32011-12-05 22:41:50 +000013616 case DRV_CTL_ULP_UNREGISTER_CMD: {
13617 int ulp_type = ctl->data.ulp_type;
13618
13619 if (CHIP_IS_E3(bp)) {
13620 int idx = BP_FW_MB_IDX(bp);
13621 u32 cap;
13622
13623 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13624 if (ulp_type == CNIC_ULP_ISCSI)
13625 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13626 else if (ulp_type == CNIC_ULP_FCOE)
13627 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13628 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13629 }
13630 break;
13631 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013632
13633 default:
13634 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13635 rc = -EINVAL;
13636 }
13637
13638 return rc;
13639}
13640
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013641void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013642{
13643 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13644
13645 if (bp->flags & USING_MSIX_FLAG) {
13646 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13647 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13648 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13649 } else {
13650 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13651 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13652 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013653 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013654 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13655 else
13656 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13657
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013658 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13659 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013660 cp->irq_arr[1].status_blk = bp->def_status_blk;
13661 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013662 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013663
13664 cp->num_irq = 2;
13665}
13666
Merav Sicron37ae41a2012-06-19 07:48:27 +000013667void bnx2x_setup_cnic_info(struct bnx2x *bp)
13668{
13669 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13670
Merav Sicron37ae41a2012-06-19 07:48:27 +000013671 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13672 bnx2x_cid_ilt_lines(bp);
13673 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13674 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13675 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13676
Michael Chanf78afb32013-09-18 01:50:38 -070013677 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
13678 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
13679 cp->iscsi_l2_cid);
13680
Merav Sicron37ae41a2012-06-19 07:48:27 +000013681 if (NO_ISCSI_OOO(bp))
13682 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13683}
13684
Michael Chan993ac7b2009-10-10 13:46:56 +000013685static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13686 void *data)
13687{
13688 struct bnx2x *bp = netdev_priv(dev);
13689 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013690 int rc;
13691
13692 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013693
Merav Sicron51c1a582012-03-18 10:33:38 +000013694 if (ops == NULL) {
13695 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013696 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013697 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013698
Merav Sicron55c11942012-11-07 00:45:48 +000013699 if (!CNIC_SUPPORT(bp)) {
13700 BNX2X_ERR("Can't register CNIC when not supported\n");
13701 return -EOPNOTSUPP;
13702 }
13703
13704 if (!CNIC_LOADED(bp)) {
13705 rc = bnx2x_load_cnic(bp);
13706 if (rc) {
13707 BNX2X_ERR("CNIC-related load failed\n");
13708 return rc;
13709 }
Merav Sicron55c11942012-11-07 00:45:48 +000013710 }
13711
13712 bp->cnic_enabled = true;
13713
Michael Chan993ac7b2009-10-10 13:46:56 +000013714 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13715 if (!bp->cnic_kwq)
13716 return -ENOMEM;
13717
13718 bp->cnic_kwq_cons = bp->cnic_kwq;
13719 bp->cnic_kwq_prod = bp->cnic_kwq;
13720 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13721
13722 bp->cnic_spq_pending = 0;
13723 bp->cnic_kwq_pending = 0;
13724
13725 bp->cnic_data = data;
13726
13727 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013728 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013729 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013730
Michael Chan993ac7b2009-10-10 13:46:56 +000013731 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013732
Michael Chan993ac7b2009-10-10 13:46:56 +000013733 rcu_assign_pointer(bp->cnic_ops, ops);
13734
13735 return 0;
13736}
13737
13738static int bnx2x_unregister_cnic(struct net_device *dev)
13739{
13740 struct bnx2x *bp = netdev_priv(dev);
13741 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13742
13743 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013744 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013745 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013746 mutex_unlock(&bp->cnic_mutex);
13747 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030013748 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000013749 kfree(bp->cnic_kwq);
13750 bp->cnic_kwq = NULL;
13751
13752 return 0;
13753}
13754
13755struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13756{
13757 struct bnx2x *bp = netdev_priv(dev);
13758 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13759
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013760 /* If both iSCSI and FCoE are disabled - return NULL in
13761 * order to indicate CNIC that it should not try to work
13762 * with this device.
13763 */
13764 if (NO_ISCSI(bp) && NO_FCOE(bp))
13765 return NULL;
13766
Michael Chan993ac7b2009-10-10 13:46:56 +000013767 cp->drv_owner = THIS_MODULE;
13768 cp->chip_id = CHIP_ID(bp);
13769 cp->pdev = bp->pdev;
13770 cp->io_base = bp->regview;
13771 cp->io_base2 = bp->doorbells;
13772 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013773 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013774 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13775 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013776 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013777 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013778 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13779 cp->drv_ctl = bnx2x_drv_ctl;
13780 cp->drv_register_cnic = bnx2x_register_cnic;
13781 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013782 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013783 cp->iscsi_l2_client_id =
13784 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013785 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013786
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013787 if (NO_ISCSI_OOO(bp))
13788 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13789
13790 if (NO_ISCSI(bp))
13791 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13792
13793 if (NO_FCOE(bp))
13794 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13795
Merav Sicron51c1a582012-03-18 10:33:38 +000013796 BNX2X_DEV_INFO(
13797 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013798 cp->ctx_blk_size,
13799 cp->ctx_tbl_offset,
13800 cp->ctx_tbl_len,
13801 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013802 return cp;
13803}
Michael Chan993ac7b2009-10-10 13:46:56 +000013804
Ariel Elior64112802013-01-07 00:50:23 +000013805u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013806{
Ariel Elior64112802013-01-07 00:50:23 +000013807 struct bnx2x *bp = fp->bp;
13808 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013809
Ariel Elior64112802013-01-07 00:50:23 +000013810 if (IS_VF(bp))
13811 return bnx2x_vf_ustorm_prods_offset(bp, fp);
13812 else if (!CHIP_IS_E1x(bp))
13813 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
13814 else
13815 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013816
Ariel Elior64112802013-01-07 00:50:23 +000013817 return offset;
13818}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013819
Ariel Elior64112802013-01-07 00:50:23 +000013820/* called only on E1H or E2.
13821 * When pretending to be PF, the pretend value is the function number 0...7
13822 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
13823 * combination
13824 */
13825int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
13826{
13827 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013828
Ariel Elior23826852013-01-09 07:04:35 +000013829 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000013830 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013831
Ariel Elior64112802013-01-07 00:50:23 +000013832 /* get my own pretend register */
13833 pretend_reg = bnx2x_get_pretend_reg(bp);
13834 REG_WR(bp, pretend_reg, pretend_func_val);
13835 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013836 return 0;
13837}