blob: 8b868405e99ba3858fa4f67a3200ca894bb63c5a [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
183 assert_spin_locked(&dev_priv->irq_lock);
184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200225 assert_spin_locked(&dev_priv->irq_lock);
226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
253 assert_spin_locked(&dev_priv->irq_lock);
254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300305 assert_spin_locked(&dev_priv->irq_lock);
306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
343 assert_spin_locked(&dev_priv->irq_lock);
344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
352 assert_spin_locked(&dev_priv->irq_lock);
353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
362 assert_spin_locked(&dev_priv->irq_lock);
363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Imre Deak59d02a12014-12-19 19:33:26 +0200392u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
393{
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530394 return (mask & ~dev_priv->rps.pm_intr_keep);
Imre Deak59d02a12014-12-19 19:33:26 +0200395}
396
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100397void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200398{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100399 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400 return;
401
Imre Deakd4d70aa2014-11-19 15:30:04 +0200402 spin_lock_irq(&dev_priv->irq_lock);
403 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200404
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
Akash Goelf4e9af42016-10-12 21:54:30 +0530407 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200408
409 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100410 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100411
412 /* Now that we will not be generating any more work, flush any
413 * outsanding tasks. As we are called on the RPS idle path,
414 * we will reset the GPU to minimum frequencies, so the current
415 * state of the worker can be discarded.
416 */
417 cancel_work_sync(&dev_priv->rps.work);
418 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200419}
420
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530421void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
422{
423 spin_lock_irq(&dev_priv->irq_lock);
424 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
425 spin_unlock_irq(&dev_priv->irq_lock);
426}
427
428void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
429{
430 spin_lock_irq(&dev_priv->irq_lock);
431 if (!dev_priv->guc.interrupts_enabled) {
432 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
433 dev_priv->pm_guc_events);
434 dev_priv->guc.interrupts_enabled = true;
435 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
436 }
437 spin_unlock_irq(&dev_priv->irq_lock);
438}
439
440void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
441{
442 spin_lock_irq(&dev_priv->irq_lock);
443 dev_priv->guc.interrupts_enabled = false;
444
445 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
446
447 spin_unlock_irq(&dev_priv->irq_lock);
448 synchronize_irq(dev_priv->drm.irq);
449
450 gen9_reset_guc_interrupts(dev_priv);
451}
452
Ben Widawsky09610212014-05-15 20:58:08 +0300453/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200454 * bdw_update_port_irq - update DE port interrupt
455 * @dev_priv: driver private
456 * @interrupt_mask: mask of interrupt bits to update
457 * @enabled_irq_mask: mask of interrupt bits to enable
458 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300459static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
460 uint32_t interrupt_mask,
461 uint32_t enabled_irq_mask)
462{
463 uint32_t new_val;
464 uint32_t old_val;
465
466 assert_spin_locked(&dev_priv->irq_lock);
467
468 WARN_ON(enabled_irq_mask & ~interrupt_mask);
469
470 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471 return;
472
473 old_val = I915_READ(GEN8_DE_PORT_IMR);
474
475 new_val = old_val;
476 new_val &= ~interrupt_mask;
477 new_val |= (~enabled_irq_mask & interrupt_mask);
478
479 if (new_val != old_val) {
480 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
481 POSTING_READ(GEN8_DE_PORT_IMR);
482 }
483}
484
485/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200486 * bdw_update_pipe_irq - update DE pipe interrupt
487 * @dev_priv: driver private
488 * @pipe: pipe whose interrupt to update
489 * @interrupt_mask: mask of interrupt bits to update
490 * @enabled_irq_mask: mask of interrupt bits to enable
491 */
492void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493 enum pipe pipe,
494 uint32_t interrupt_mask,
495 uint32_t enabled_irq_mask)
496{
497 uint32_t new_val;
498
499 assert_spin_locked(&dev_priv->irq_lock);
500
501 WARN_ON(enabled_irq_mask & ~interrupt_mask);
502
503 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504 return;
505
506 new_val = dev_priv->de_irq_mask[pipe];
507 new_val &= ~interrupt_mask;
508 new_val |= (~enabled_irq_mask & interrupt_mask);
509
510 if (new_val != dev_priv->de_irq_mask[pipe]) {
511 dev_priv->de_irq_mask[pipe] = new_val;
512 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514 }
515}
516
517/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200518 * ibx_display_interrupt_update - update SDEIMR
519 * @dev_priv: driver private
520 * @interrupt_mask: mask of interrupt bits to update
521 * @enabled_irq_mask: mask of interrupt bits to enable
522 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200523void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524 uint32_t interrupt_mask,
525 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200526{
527 uint32_t sdeimr = I915_READ(SDEIMR);
528 sdeimr &= ~interrupt_mask;
529 sdeimr |= (~enabled_irq_mask & interrupt_mask);
530
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100531 WARN_ON(enabled_irq_mask & ~interrupt_mask);
532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 assert_spin_locked(&dev_priv->irq_lock);
534
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300536 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300537
Daniel Vetterfee884e2013-07-04 23:35:21 +0200538 I915_WRITE(SDEIMR, sdeimr);
539 POSTING_READ(SDEIMR);
540}
Paulo Zanoni86642812013-04-12 17:57:57 -0300541
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100542static void
Imre Deak755e9012014-02-10 18:42:47 +0200543__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800545{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200547 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800548
Daniel Vetterb79480b2013-06-27 17:52:10 +0200549 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200550 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200551
Ville Syrjälä04feced2014-04-03 13:28:33 +0300552 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
553 status_mask & ~PIPESTAT_INT_STATUS_MASK,
554 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
555 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200556 return;
557
558 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200559 return;
560
Imre Deak91d181d2014-02-10 18:42:49 +0200561 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
562
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200563 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200564 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 I915_WRITE(reg, pipestat);
566 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800567}
568
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100569static void
Imre Deak755e9012014-02-10 18:42:47 +0200570__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800572{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200574 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800575
Daniel Vetterb79480b2013-06-27 17:52:10 +0200576 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200577 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200578
Ville Syrjälä04feced2014-04-03 13:28:33 +0300579 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
580 status_mask & ~PIPESTAT_INT_STATUS_MASK,
581 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
582 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200583 return;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 if ((pipestat & enable_mask) == 0)
586 return;
587
Imre Deak91d181d2014-02-10 18:42:49 +0200588 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
589
Imre Deak755e9012014-02-10 18:42:47 +0200590 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200591 I915_WRITE(reg, pipestat);
592 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800593}
594
Imre Deak10c59c52014-02-10 18:42:48 +0200595static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
596{
597 u32 enable_mask = status_mask << 16;
598
599 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 * On pipe A we don't support the PSR interrupt yet,
601 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200602 */
603 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
604 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300605 /*
606 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607 * A the same bit is for perf counters which we don't use either.
608 */
609 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200611
612 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
613 SPRITE0_FLIP_DONE_INT_EN_VLV |
614 SPRITE1_FLIP_DONE_INT_EN_VLV);
615 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
616 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
617 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
618 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
619
620 return enable_mask;
621}
622
Imre Deak755e9012014-02-10 18:42:47 +0200623void
624i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625 u32 status_mask)
626{
627 u32 enable_mask;
628
Wayne Boyer666a4532015-12-09 12:29:35 -0800629 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100630 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200631 status_mask);
632 else
633 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200634 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635}
636
637void
638i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639 u32 status_mask)
640{
641 u32 enable_mask;
642
Wayne Boyer666a4532015-12-09 12:29:35 -0800643 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100644 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200645 status_mask);
646 else
647 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200648 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649}
650
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000651/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300652 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100653 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000654 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100655static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000656{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100657 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300658 return;
659
Daniel Vetter13321782014-09-15 14:55:29 +0200660 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000661
Imre Deak755e9012014-02-10 18:42:47 +0200662 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100663 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200664 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200665 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000666
Daniel Vetter13321782014-09-15 14:55:29 +0200667 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000668}
669
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300670/*
671 * This timing diagram depicts the video signal in and
672 * around the vertical blanking period.
673 *
674 * Assumptions about the fictitious mode used in this example:
675 * vblank_start >= 3
676 * vsync_start = vblank_start + 1
677 * vsync_end = vblank_start + 2
678 * vtotal = vblank_start + 3
679 *
680 * start of vblank:
681 * latch double buffered registers
682 * increment frame counter (ctg+)
683 * generate start of vblank interrupt (gen4+)
684 * |
685 * | frame start:
686 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
687 * | may be shifted forward 1-3 extra lines via PIPECONF
688 * | |
689 * | | start of vsync:
690 * | | generate vsync interrupt
691 * | | |
692 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
693 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
694 * ----va---> <-----------------vb--------------------> <--------va-------------
695 * | | <----vs-----> |
696 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699 * | | |
700 * last visible pixel first visible pixel
701 * | increment frame counter (gen3/4)
702 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
703 *
704 * x = horizontal active
705 * _ = horizontal blanking
706 * hs = horizontal sync
707 * va = vertical active
708 * vb = vertical blanking
709 * vs = vertical sync
710 * vbs = vblank_start (number)
711 *
712 * Summary:
713 * - most events happen at the start of horizontal sync
714 * - frame start happens at the start of horizontal blank, 1-4 lines
715 * (depending on PIPECONF settings) after the start of vblank
716 * - gen3/4 pixel and frame counter are synchronized with the start
717 * of horizontal active on the first line of vertical active
718 */
719
Keith Packard42f52ef2008-10-18 19:39:29 -0700720/* Called from drm generic code, passed a 'crtc', which
721 * we use as a pipe index
722 */
Thierry Reding88e72712015-09-24 18:35:31 +0200723static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100725 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300727 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200728 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
729 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200730 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100732 htotal = mode->crtc_htotal;
733 hsync_start = mode->crtc_hsync_start;
734 vbl_start = mode->crtc_vblank_start;
735 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
736 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300737
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300738 /* Convert to pixel count */
739 vbl_start *= htotal;
740
741 /* Start of vblank event occurs at start of hsync */
742 vbl_start -= htotal - hsync_start;
743
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 high_frame = PIPEFRAME(pipe);
745 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100746
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700747 /*
748 * High & low register fields aren't synchronized, so make sure
749 * we get a low value that's stable across two reads of the high
750 * register.
751 */
752 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100753 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300754 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700756 } while (high1 != high2);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä80715b22014-05-15 20:23:23 +0300786 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788 vtotal /= 2;
789
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100790 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300791 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300792 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300793 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300794
795 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700796 * On HSW, the DSL reg (0x70000) appears to return 0 if we
797 * read it just before the start of vblank. So try it again
798 * so we don't accidentally end up spanning a vblank frame
799 * increment, causing the pipe_update_end() code to squak at us.
800 *
801 * The nature of this problem means we can't simply check the ISR
802 * bit and return the vblank start value; nor can we use the scanline
803 * debug register in the transcoder as it appears to have the same
804 * problem. We may need to extend this to include other platforms,
805 * but so far testing only shows the problem on HSW.
806 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100807 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700808 int i, temp;
809
810 for (i = 0; i < 100; i++) {
811 udelay(1);
812 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
813 DSL_LINEMASK_GEN3;
814 if (temp != position) {
815 position = temp;
816 break;
817 }
818 }
819 }
820
821 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300822 * See update_scanline_offset() for the details on the
823 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300824 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300825 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826}
827
Thierry Reding88e72712015-09-24 18:35:31 +0200828static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200829 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300830 ktime_t *stime, ktime_t *etime,
831 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100833 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200834 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
835 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300836 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100838 bool in_vbl = true;
839 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100840 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200842 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 return 0;
846 }
847
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300848 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300849 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
856 vbl_end /= 2;
857 vtotal /= 2;
858 }
859
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300860 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /*
863 * Lock uncore.lock, as we will do multiple timing critical raw
864 * register reads, potentially with preemption disabled, so the
865 * following code must not block on uncore.lock.
866 */
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868
Mario Kleinerad3543e2013-10-30 05:13:08 +0100869 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870
871 /* Get optional system timestamp before query. */
872 if (stime)
873 *stime = ktime_get();
874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100875 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100876 /* No obvious pixelcount register. Only query vertical
877 * scanout position from Display scan line register.
878 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300879 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880 } else {
881 /* Have access to pixelcount since start of frame.
882 * We can split this into vertical and horizontal
883 * scanout position.
884 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300885 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 /* convert to pixel counts */
888 vbl_start *= htotal;
889 vbl_end *= htotal;
890 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300891
892 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300893 * In interlaced modes, the pixel counter counts all pixels,
894 * so one field will have htotal more pixels. In order to avoid
895 * the reported position from jumping backwards when the pixel
896 * counter is beyond the length of the shorter field, just
897 * clamp the position the length of the shorter field. This
898 * matches how the scanline counter based position works since
899 * the scanline counter doesn't count the two half lines.
900 */
901 if (position >= vtotal)
902 position = vtotal - 1;
903
904 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300905 * Start of vblank interrupt is triggered at start of hsync,
906 * just prior to the first active line of vblank. However we
907 * consider lines to start at the leading edge of horizontal
908 * active. So, should we get here before we've crossed into
909 * the horizontal active of the first line in vblank, we would
910 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
911 * always add htotal-hsync_start to the current pixel position.
912 */
913 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300914 }
915
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 /* Get optional system timestamp after query. */
917 if (etime)
918 *etime = ktime_get();
919
920 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921
922 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300924 in_vbl = position >= vbl_start && position < vbl_end;
925
926 /*
927 * While in vblank, position will be negative
928 * counting up towards 0 at vbl_end. And outside
929 * vblank, position will be positive counting
930 * up since vbl_end.
931 */
932 if (position >= vbl_start)
933 position -= vbl_end;
934 else
935 position += vtotal - vbl_end;
936
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100937 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300938 *vpos = position;
939 *hpos = 0;
940 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100941 *vpos = position / htotal;
942 *hpos = position - (*vpos * htotal);
943 }
944
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 /* In vblank? */
946 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200947 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100948
949 return ret;
950}
951
Ville Syrjäläa225f072014-04-29 13:35:45 +0300952int intel_get_crtc_scanline(struct intel_crtc *crtc)
953{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100954 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 unsigned long irqflags;
956 int position;
957
958 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959 position = __intel_get_crtc_scanline(crtc);
960 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961
962 return position;
963}
964
Thierry Reding88e72712015-09-24 18:35:31 +0200965static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100966 int *max_error,
967 struct timeval *vblank_time,
968 unsigned flags)
969{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200970 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200971 struct intel_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100972
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200973 if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
Thierry Reding88e72712015-09-24 18:35:31 +0200974 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100975 return -EINVAL;
976 }
977
978 /* Get drm_crtc to timestamp: */
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200979 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000980 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200981 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000982 return -EINVAL;
983 }
984
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200985 if (!crtc->base.hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200986 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000987 return -EBUSY;
988 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100989
990 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000991 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
992 vblank_time, flags,
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200993 &crtc->base.hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100994}
995
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100996static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800997{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000998 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200999 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001000
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001001 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001002
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001003 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1004
Daniel Vetter20e4d402012-08-08 23:35:39 +02001005 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001006
Jesse Barnes7648fa92010-05-20 14:28:11 -07001007 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001008 busy_up = I915_READ(RCPREVBSYTUPAVG);
1009 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001010 max_avg = I915_READ(RCBMAXAVG);
1011 min_avg = I915_READ(RCBMINAVG);
1012
1013 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001014 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001015 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1016 new_delay = dev_priv->ips.cur_delay - 1;
1017 if (new_delay < dev_priv->ips.max_delay)
1018 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001019 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001020 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1021 new_delay = dev_priv->ips.cur_delay + 1;
1022 if (new_delay > dev_priv->ips.min_delay)
1023 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001024 }
1025
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001026 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001027 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001029 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001030
Jesse Barnesf97108d2010-01-29 11:27:07 -08001031 return;
1032}
1033
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001034static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001035{
Chris Wilson538b2572017-01-24 15:18:05 +00001036 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson83348ba2016-08-09 17:47:51 +01001037 if (intel_engine_wakeup(engine))
Chris Wilson688e6c72016-07-01 17:23:15 +01001038 trace_i915_gem_request_notify(engine);
Chris Wilson549f7362010-10-19 11:19:32 +01001039}
1040
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001041static void vlv_c0_read(struct drm_i915_private *dev_priv,
1042 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001043{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1045 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1046 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001047}
1048
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001049static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1050 const struct intel_rps_ei *old,
1051 const struct intel_rps_ei *now,
1052 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001053{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001054 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001055 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001056
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001057 if (old->cz_clock == 0)
1058 return false;
Deepak S31685c22014-07-03 17:33:01 -04001059
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001060 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1061 mul <<= 8;
1062
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001063 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001064 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001065
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001066 /* Workload can be split between render + media, e.g. SwapBuffers
1067 * being blitted in X after being rendered in mesa. To account for
1068 * this we need to combine both engines into our activity counter.
1069 */
1070 c0 = now->render_c0 - old->render_c0;
1071 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001072 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001073
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001074 return c0 >= time;
1075}
Deepak S31685c22014-07-03 17:33:01 -04001076
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001077void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1078{
1079 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1080 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001081}
1082
1083static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1084{
1085 struct intel_rps_ei now;
1086 u32 events = 0;
1087
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001088 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001089 return 0;
1090
1091 vlv_c0_read(dev_priv, &now);
1092 if (now.cz_clock == 0)
1093 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001094
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001095 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1096 if (!vlv_c0_above(dev_priv,
1097 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001098 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001099 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1100 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001101 }
1102
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001103 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1104 if (vlv_c0_above(dev_priv,
1105 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001106 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001107 events |= GEN6_PM_RP_UP_THRESHOLD;
1108 dev_priv->rps.up_ei = now;
1109 }
1110
1111 return events;
Deepak S31685c22014-07-03 17:33:01 -04001112}
1113
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001114static bool any_waiters(struct drm_i915_private *dev_priv)
1115{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001116 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301117 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001118
Akash Goel3b3f1652016-10-13 22:44:48 +05301119 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001120 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001121 return true;
1122
1123 return false;
1124}
1125
Ben Widawsky4912d042011-04-25 11:25:20 -07001126static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001127{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001128 struct drm_i915_private *dev_priv =
1129 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001130 bool client_boost;
1131 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001132 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001133
Daniel Vetter59cdb632013-07-04 23:35:28 +02001134 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001135 /* Speed up work cancelation during disabling rps interrupts. */
1136 if (!dev_priv->rps.interrupts_enabled) {
1137 spin_unlock_irq(&dev_priv->irq_lock);
1138 return;
1139 }
Imre Deak1f814da2015-12-16 02:52:19 +02001140
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001141 pm_iir = dev_priv->rps.pm_iir;
1142 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001143 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
Akash Goelf4e9af42016-10-12 21:54:30 +05301144 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001145 client_boost = dev_priv->rps.client_boost;
1146 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001147 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001148
Paulo Zanoni60611c12013-08-15 11:50:01 -03001149 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301150 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001151
Chris Wilson8d3afd72015-05-21 21:01:47 +01001152 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilsonc33d2472016-07-04 08:08:36 +01001153 return;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001155 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001156
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001157 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1158
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001159 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001160 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001161 min = dev_priv->rps.min_freq_softlimit;
1162 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001163 if (client_boost || any_waiters(dev_priv))
1164 max = dev_priv->rps.max_freq;
1165 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1166 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001167 adj = 0;
1168 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001169 if (adj > 0)
1170 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001171 else /* CHV needs even encode values */
1172 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301173
1174 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1175 adj = 0;
Ville Syrjälä74250342013-06-25 21:38:11 +03001176 /*
1177 * For better performance, jump directly
1178 * to RPe if we're below it.
1179 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001180 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001181 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001182 adj = 0;
1183 }
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001184 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001185 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001186 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001187 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1188 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001189 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001190 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001191 adj = 0;
1192 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1193 if (adj < 0)
1194 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001195 else /* CHV needs even encode values */
1196 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301197
1198 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1199 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001200 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001201 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001202 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001203
Chris Wilsonedcf2842015-04-07 16:20:29 +01001204 dev_priv->rps.last_adj = adj;
1205
Ben Widawsky79249632012-09-07 19:43:42 -07001206 /* sysfs frequency interfaces may have snuck in while servicing the
1207 * interrupt
1208 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001209 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001210 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301211
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001212 if (intel_set_rps(dev_priv, new_delay)) {
1213 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1214 dev_priv->rps.last_adj = 0;
1215 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001216
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001217 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001218}
1219
Ben Widawskye3689192012-05-25 16:56:22 -07001220
1221/**
1222 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1223 * occurred.
1224 * @work: workqueue struct
1225 *
1226 * Doesn't actually do anything except notify userspace. As a consequence of
1227 * this event, userspace should try to remap the bad rows since statistically
1228 * it is likely the same row is more likely to go bad again.
1229 */
1230static void ivybridge_parity_work(struct work_struct *work)
1231{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001232 struct drm_i915_private *dev_priv =
1233 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001234 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001235 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001236 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001237 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001238
1239 /* We must turn off DOP level clock gating to access the L3 registers.
1240 * In order to prevent a get/put style interface, acquire struct mutex
1241 * any time we access those registers.
1242 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001243 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001244
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001245 /* If we've screwed up tracking, just let the interrupt fire again */
1246 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1247 goto out;
1248
Ben Widawskye3689192012-05-25 16:56:22 -07001249 misccpctl = I915_READ(GEN7_MISCCPCTL);
1250 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1251 POSTING_READ(GEN7_MISCCPCTL);
1252
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001253 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001254 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001255
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001256 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001257 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001258 break;
1259
1260 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1261
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001262 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001263
1264 error_status = I915_READ(reg);
1265 row = GEN7_PARITY_ERROR_ROW(error_status);
1266 bank = GEN7_PARITY_ERROR_BANK(error_status);
1267 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1268
1269 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1270 POSTING_READ(reg);
1271
1272 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1273 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1274 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1275 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1276 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1277 parity_event[5] = NULL;
1278
Chris Wilson91c8a322016-07-05 10:40:23 +01001279 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001280 KOBJ_CHANGE, parity_event);
1281
1282 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1283 slice, row, bank, subbank);
1284
1285 kfree(parity_event[4]);
1286 kfree(parity_event[3]);
1287 kfree(parity_event[2]);
1288 kfree(parity_event[1]);
1289 }
Ben Widawskye3689192012-05-25 16:56:22 -07001290
1291 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1292
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001293out:
1294 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001295 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001296 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001297 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001298
Chris Wilson91c8a322016-07-05 10:40:23 +01001299 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001300}
1301
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001302static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1303 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001304{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001305 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001306 return;
1307
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001308 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001309 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001310 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001311
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001312 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001313 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1314 dev_priv->l3_parity.which_slice |= 1 << 1;
1315
1316 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1317 dev_priv->l3_parity.which_slice |= 1 << 0;
1318
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001319 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001320}
1321
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001322static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001323 u32 gt_iir)
1324{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001325 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301326 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001327 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301328 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001329}
1330
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001331static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001332 u32 gt_iir)
1333{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001334 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301335 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001336 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301337 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001338 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301339 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001340
Ben Widawskycc609d52013-05-28 19:22:29 -07001341 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1342 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001343 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1344 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001345
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001346 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1347 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001348}
1349
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001350static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001351gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001352{
1353 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001354 notify_ring(engine);
Chris Wilsonf7470262017-01-24 15:20:21 +00001355
1356 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1357 set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1358 tasklet_hi_schedule(&engine->irq_tasklet);
1359 }
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001360}
1361
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001362static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1363 u32 master_ctl,
1364 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001365{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001366 irqreturn_t ret = IRQ_NONE;
1367
1368 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001369 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1370 if (gt_iir[0]) {
1371 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001372 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001373 } else
1374 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1375 }
1376
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001377 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001378 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1379 if (gt_iir[1]) {
1380 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001381 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001382 } else
1383 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1384 }
1385
Chris Wilson74cdb332015-04-07 16:21:05 +01001386 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001387 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1388 if (gt_iir[3]) {
1389 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001390 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001391 } else
1392 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1393 }
1394
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301395 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001396 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301397 if (gt_iir[2] & (dev_priv->pm_rps_events |
1398 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001399 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301400 gt_iir[2] & (dev_priv->pm_rps_events |
1401 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001402 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001403 } else
1404 DRM_ERROR("The master control interrupt lied (PM)!\n");
1405 }
1406
Ben Widawskyabd58f02013-11-02 21:07:09 -07001407 return ret;
1408}
1409
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001410static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1411 u32 gt_iir[4])
1412{
1413 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301414 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001415 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301416 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001417 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1418 }
1419
1420 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301421 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001422 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301423 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001424 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1425 }
1426
1427 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301428 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001429 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1430
1431 if (gt_iir[2] & dev_priv->pm_rps_events)
1432 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301433
1434 if (gt_iir[2] & dev_priv->pm_guc_events)
1435 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001436}
1437
Imre Deak63c88d22015-07-20 14:43:39 -07001438static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1439{
1440 switch (port) {
1441 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001442 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001443 case PORT_B:
1444 return val & PORTB_HOTPLUG_LONG_DETECT;
1445 case PORT_C:
1446 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001447 default:
1448 return false;
1449 }
1450}
1451
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001452static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1453{
1454 switch (port) {
1455 case PORT_E:
1456 return val & PORTE_HOTPLUG_LONG_DETECT;
1457 default:
1458 return false;
1459 }
1460}
1461
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001462static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1463{
1464 switch (port) {
1465 case PORT_A:
1466 return val & PORTA_HOTPLUG_LONG_DETECT;
1467 case PORT_B:
1468 return val & PORTB_HOTPLUG_LONG_DETECT;
1469 case PORT_C:
1470 return val & PORTC_HOTPLUG_LONG_DETECT;
1471 case PORT_D:
1472 return val & PORTD_HOTPLUG_LONG_DETECT;
1473 default:
1474 return false;
1475 }
1476}
1477
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001478static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1479{
1480 switch (port) {
1481 case PORT_A:
1482 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1483 default:
1484 return false;
1485 }
1486}
1487
Jani Nikula676574d2015-05-28 15:43:53 +03001488static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001489{
1490 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001491 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001492 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001493 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001494 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001495 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001496 return val & PORTD_HOTPLUG_LONG_DETECT;
1497 default:
1498 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001499 }
1500}
1501
Jani Nikula676574d2015-05-28 15:43:53 +03001502static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001503{
1504 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001505 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001506 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001507 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001508 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001509 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001510 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1511 default:
1512 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001513 }
1514}
1515
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001516/*
1517 * Get a bit mask of pins that have triggered, and which ones may be long.
1518 * This can be called multiple times with the same masks to accumulate
1519 * hotplug detection results from several registers.
1520 *
1521 * Note that the caller is expected to zero out the masks initially.
1522 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001523static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001524 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001525 const u32 hpd[HPD_NUM_PINS],
1526 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001527{
Jani Nikula8c841e52015-06-18 13:06:17 +03001528 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001529 int i;
1530
Jani Nikula676574d2015-05-28 15:43:53 +03001531 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001532 if ((hpd[i] & hotplug_trigger) == 0)
1533 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001534
Jani Nikula8c841e52015-06-18 13:06:17 +03001535 *pin_mask |= BIT(i);
1536
Imre Deakcc24fcd2015-07-21 15:32:45 -07001537 if (!intel_hpd_pin_to_port(i, &port))
1538 continue;
1539
Imre Deakfd63e2a2015-07-21 15:32:44 -07001540 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001541 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001542 }
1543
1544 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1545 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1546
1547}
1548
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001549static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001550{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001551 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001552}
1553
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001554static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001555{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001556 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001557}
1558
Shuang He8bf1e9f2013-10-15 18:55:27 +01001559#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001560static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1561 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001562 uint32_t crc0, uint32_t crc1,
1563 uint32_t crc2, uint32_t crc3,
1564 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001565{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001566 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1567 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001568 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1569 struct drm_driver *driver = dev_priv->drm.driver;
1570 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001571 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001572
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001573 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001574 if (pipe_crc->source) {
1575 if (!pipe_crc->entries) {
1576 spin_unlock(&pipe_crc->lock);
1577 DRM_DEBUG_KMS("spurious interrupt\n");
1578 return;
1579 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001580
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001581 head = pipe_crc->head;
1582 tail = pipe_crc->tail;
1583
1584 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1585 spin_unlock(&pipe_crc->lock);
1586 DRM_ERROR("CRC buffer overflowing\n");
1587 return;
1588 }
1589
1590 entry = &pipe_crc->entries[head];
1591
1592 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1593 entry->crc[0] = crc0;
1594 entry->crc[1] = crc1;
1595 entry->crc[2] = crc2;
1596 entry->crc[3] = crc3;
1597 entry->crc[4] = crc4;
1598
1599 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1600 pipe_crc->head = head;
1601
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001602 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001603
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001604 wake_up_interruptible(&pipe_crc->wq);
1605 } else {
1606 /*
1607 * For some not yet identified reason, the first CRC is
1608 * bonkers. So let's just wait for the next vblank and read
1609 * out the buggy result.
1610 *
1611 * On CHV sometimes the second CRC is bonkers as well, so
1612 * don't trust that one either.
1613 */
1614 if (pipe_crc->skipped == 0 ||
1615 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1616 pipe_crc->skipped++;
1617 spin_unlock(&pipe_crc->lock);
1618 return;
1619 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001620 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001621 crcs[0] = crc0;
1622 crcs[1] = crc1;
1623 crcs[2] = crc2;
1624 crcs[3] = crc3;
1625 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001626 drm_crtc_add_crc_entry(&crtc->base, true,
1627 drm_accurate_vblank_count(&crtc->base),
1628 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001629 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001630}
Daniel Vetter277de952013-10-18 16:37:07 +02001631#else
1632static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001633display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1634 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001635 uint32_t crc0, uint32_t crc1,
1636 uint32_t crc2, uint32_t crc3,
1637 uint32_t crc4) {}
1638#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001639
Daniel Vetter277de952013-10-18 16:37:07 +02001640
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001641static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1642 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001643{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001644 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001645 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1646 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001647}
1648
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001649static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1650 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001651{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001652 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001653 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1654 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1655 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1656 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1657 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001658}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001659
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001660static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1661 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001662{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001663 uint32_t res1, res2;
1664
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001665 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001666 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1667 else
1668 res1 = 0;
1669
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001670 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001671 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1672 else
1673 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001674
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001675 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001676 I915_READ(PIPE_CRC_RES_RED(pipe)),
1677 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1678 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1679 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001680}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001681
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001682/* The RPS events need forcewake, so we add them to a work queue and mask their
1683 * IMR bits until the work is done. Other interrupts can be processed without
1684 * the work queue. */
1685static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001686{
Deepak Sa6706b42014-03-15 20:23:22 +05301687 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001688 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301689 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001690 if (dev_priv->rps.interrupts_enabled) {
1691 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001692 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001693 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001694 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001695 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001696
Imre Deakc9a9a262014-11-05 20:48:37 +02001697 if (INTEL_INFO(dev_priv)->gen >= 8)
1698 return;
1699
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001700 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001701 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301702 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001703
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001704 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1705 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001706 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001707}
1708
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301709static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1710{
1711 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301712 /* Sample the log buffer flush related bits & clear them out now
1713 * itself from the message identity register to minimize the
1714 * probability of losing a flush interrupt, when there are back
1715 * to back flush interrupts.
1716 * There can be a new flush interrupt, for different log buffer
1717 * type (like for ISR), whilst Host is handling one (for DPC).
1718 * Since same bit is used in message register for ISR & DPC, it
1719 * could happen that GuC sets the bit for 2nd interrupt but Host
1720 * clears out the bit on handling the 1st interrupt.
1721 */
1722 u32 msg, flush;
1723
1724 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001725 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1726 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301727 if (flush) {
1728 /* Clear the message bits that are handled */
1729 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1730
1731 /* Handle flush interrupt in bottom half */
1732 queue_work(dev_priv->guc.log.flush_wq,
1733 &dev_priv->guc.log.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301734
1735 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301736 } else {
1737 /* Not clearing of unhandled event bits won't result in
1738 * re-triggering of the interrupt.
1739 */
1740 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301741 }
1742}
1743
Daniel Vetter5a21b662016-05-24 17:13:53 +02001744static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001745 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001746{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001747 bool ret;
1748
Chris Wilson91c8a322016-07-05 10:40:23 +01001749 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001750 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001751 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001752
1753 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001754}
1755
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001756static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1757 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001758{
Imre Deakc1874ed2014-02-04 21:35:46 +02001759 int pipe;
1760
Imre Deak58ead0d2014-02-04 21:35:47 +02001761 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001762
1763 if (!dev_priv->display_irqs_enabled) {
1764 spin_unlock(&dev_priv->irq_lock);
1765 return;
1766 }
1767
Damien Lespiau055e3932014-08-18 13:49:10 +01001768 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001769 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001770 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001771
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001772 /*
1773 * PIPESTAT bits get signalled even when the interrupt is
1774 * disabled with the mask bits, and some of the status bits do
1775 * not generate interrupts at all (like the underrun bit). Hence
1776 * we need to be careful that we only handle what we want to
1777 * handle.
1778 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001779
1780 /* fifo underruns are filterered in the underrun handler. */
1781 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001782
1783 switch (pipe) {
1784 case PIPE_A:
1785 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1786 break;
1787 case PIPE_B:
1788 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1789 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001790 case PIPE_C:
1791 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1792 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001793 }
1794 if (iir & iir_bit)
1795 mask |= dev_priv->pipestat_irq_mask[pipe];
1796
1797 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001798 continue;
1799
1800 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001801 mask |= PIPESTAT_INT_ENABLE_MASK;
1802 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001803
1804 /*
1805 * Clear the PIPE*STAT regs before the IIR
1806 */
Imre Deak91d181d2014-02-10 18:42:49 +02001807 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1808 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001809 I915_WRITE(reg, pipe_stats[pipe]);
1810 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001811 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001812}
1813
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001814static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001815 u32 pipe_stats[I915_MAX_PIPES])
1816{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001817 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001818
Damien Lespiau055e3932014-08-18 13:49:10 +01001819 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001820 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1821 intel_pipe_handle_vblank(dev_priv, pipe))
1822 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001823
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001824 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001825 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001826
1827 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001828 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001829
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001830 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1831 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001832 }
1833
1834 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001835 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001836}
1837
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001838static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001839{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001840 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001841
1842 if (hotplug_status)
1843 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1844
1845 return hotplug_status;
1846}
1847
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001848static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001849 u32 hotplug_status)
1850{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001851 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001852
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001853 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1854 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001855 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001856
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001857 if (hotplug_trigger) {
1858 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1859 hotplug_trigger, hpd_status_g4x,
1860 i9xx_port_hotplug_long_detect);
1861
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001862 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001863 }
Jani Nikula369712e2015-05-27 15:03:40 +03001864
1865 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001866 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001867 } else {
1868 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001869
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001870 if (hotplug_trigger) {
1871 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001872 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001873 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001874 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001875 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001876 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001877}
1878
Daniel Vetterff1f5252012-10-02 15:10:55 +02001879static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001880{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001881 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001883 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001884
Imre Deak2dd2a882015-02-24 11:14:30 +02001885 if (!intel_irqs_enabled(dev_priv))
1886 return IRQ_NONE;
1887
Imre Deak1f814da2015-12-16 02:52:19 +02001888 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1889 disable_rpm_wakeref_asserts(dev_priv);
1890
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001891 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001892 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001893 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001894 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001895 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001896
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001897 gt_iir = I915_READ(GTIIR);
1898 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001899 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001900
1901 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001902 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001903
1904 ret = IRQ_HANDLED;
1905
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001906 /*
1907 * Theory on interrupt generation, based on empirical evidence:
1908 *
1909 * x = ((VLV_IIR & VLV_IER) ||
1910 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1911 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1912 *
1913 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1914 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1915 * guarantee the CPU interrupt will be raised again even if we
1916 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1917 * bits this time around.
1918 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001919 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001920 ier = I915_READ(VLV_IER);
1921 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001922
1923 if (gt_iir)
1924 I915_WRITE(GTIIR, gt_iir);
1925 if (pm_iir)
1926 I915_WRITE(GEN6_PMIIR, pm_iir);
1927
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001928 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001929 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001930
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001931 /* Call regardless, as some status bits might not be
1932 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001933 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001934
1935 /*
1936 * VLV_IIR is single buffered, and reflects the level
1937 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1938 */
1939 if (iir)
1940 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001941
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001942 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001943 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1944 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001945
Ville Syrjälä52894872016-04-13 21:19:56 +03001946 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001947 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001948 if (pm_iir)
1949 gen6_rps_irq_handler(dev_priv, pm_iir);
1950
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001951 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001952 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001953
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001954 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001955 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001956
Imre Deak1f814da2015-12-16 02:52:19 +02001957 enable_rpm_wakeref_asserts(dev_priv);
1958
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001959 return ret;
1960}
1961
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001962static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1963{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001964 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001965 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001966 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001967
Imre Deak2dd2a882015-02-24 11:14:30 +02001968 if (!intel_irqs_enabled(dev_priv))
1969 return IRQ_NONE;
1970
Imre Deak1f814da2015-12-16 02:52:19 +02001971 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1972 disable_rpm_wakeref_asserts(dev_priv);
1973
Chris Wilson579de732016-03-14 09:01:57 +00001974 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001975 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001976 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001977 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001978 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001979 u32 ier = 0;
1980
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001981 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1982 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001983
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001984 if (master_ctl == 0 && iir == 0)
1985 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001986
Oscar Mateo27b6c122014-06-16 16:11:00 +01001987 ret = IRQ_HANDLED;
1988
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001989 /*
1990 * Theory on interrupt generation, based on empirical evidence:
1991 *
1992 * x = ((VLV_IIR & VLV_IER) ||
1993 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1994 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1995 *
1996 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1997 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1998 * guarantee the CPU interrupt will be raised again even if we
1999 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2000 * bits this time around.
2001 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002002 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002003 ier = I915_READ(VLV_IER);
2004 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002005
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002006 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002007
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002008 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002009 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002010
Oscar Mateo27b6c122014-06-16 16:11:00 +01002011 /* Call regardless, as some status bits might not be
2012 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002013 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002014
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002015 /*
2016 * VLV_IIR is single buffered, and reflects the level
2017 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2018 */
2019 if (iir)
2020 I915_WRITE(VLV_IIR, iir);
2021
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002022 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002023 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002024 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002025
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002026 gen8_gt_irq_handler(dev_priv, gt_iir);
2027
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002028 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002029 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002030
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002031 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002032 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002033
Imre Deak1f814da2015-12-16 02:52:19 +02002034 enable_rpm_wakeref_asserts(dev_priv);
2035
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002036 return ret;
2037}
2038
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002039static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2040 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002041 const u32 hpd[HPD_NUM_PINS])
2042{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002043 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2044
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002045 /*
2046 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2047 * unless we touch the hotplug register, even if hotplug_trigger is
2048 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2049 * errors.
2050 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002051 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002052 if (!hotplug_trigger) {
2053 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2054 PORTD_HOTPLUG_STATUS_MASK |
2055 PORTC_HOTPLUG_STATUS_MASK |
2056 PORTB_HOTPLUG_STATUS_MASK;
2057 dig_hotplug_reg &= ~mask;
2058 }
2059
Ville Syrjälä40e56412015-08-27 23:56:10 +03002060 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002061 if (!hotplug_trigger)
2062 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002063
2064 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2065 dig_hotplug_reg, hpd,
2066 pch_port_hotplug_long_detect);
2067
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002068 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002069}
2070
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002071static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002072{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002073 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002074 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002075
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002076 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002077
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002078 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2079 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2080 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002081 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002082 port_name(port));
2083 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002084
Daniel Vetterce99c252012-12-01 13:53:47 +01002085 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002086 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002087
Jesse Barnes776ad802011-01-04 15:09:39 -08002088 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002089 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002090
2091 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2092 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2093
2094 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2095 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2096
2097 if (pch_iir & SDE_POISON)
2098 DRM_ERROR("PCH poison interrupt\n");
2099
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002100 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002101 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002102 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2103 pipe_name(pipe),
2104 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002105
2106 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2107 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2108
2109 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2110 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2111
Jesse Barnes776ad802011-01-04 15:09:39 -08002112 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002113 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002114
2115 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002116 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002117}
2118
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002119static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002120{
Paulo Zanoni86642812013-04-12 17:57:57 -03002121 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002122 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002123
Paulo Zanonide032bf2013-04-12 17:57:58 -03002124 if (err_int & ERR_INT_POISON)
2125 DRM_ERROR("Poison interrupt\n");
2126
Damien Lespiau055e3932014-08-18 13:49:10 +01002127 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002128 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2129 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002130
Daniel Vetter5a69b892013-10-16 22:55:52 +02002131 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002132 if (IS_IVYBRIDGE(dev_priv))
2133 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002134 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002135 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002136 }
2137 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002138
Paulo Zanoni86642812013-04-12 17:57:57 -03002139 I915_WRITE(GEN7_ERR_INT, err_int);
2140}
2141
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002142static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002143{
Paulo Zanoni86642812013-04-12 17:57:57 -03002144 u32 serr_int = I915_READ(SERR_INT);
2145
Paulo Zanonide032bf2013-04-12 17:57:58 -03002146 if (serr_int & SERR_INT_POISON)
2147 DRM_ERROR("PCH poison interrupt\n");
2148
Paulo Zanoni86642812013-04-12 17:57:57 -03002149 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002150 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002151
2152 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002153 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002154
2155 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002156 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002157
2158 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002159}
2160
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002161static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002162{
Adam Jackson23e81d62012-06-06 15:45:44 -04002163 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002164 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002165
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002166 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002167
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002168 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2169 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2170 SDE_AUDIO_POWER_SHIFT_CPT);
2171 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2172 port_name(port));
2173 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002174
2175 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002176 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002177
2178 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002179 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002180
2181 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2182 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2183
2184 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2185 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2186
2187 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002188 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002189 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2190 pipe_name(pipe),
2191 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002192
2193 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002194 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002195}
2196
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002197static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002198{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002199 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2200 ~SDE_PORTE_HOTPLUG_SPT;
2201 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2202 u32 pin_mask = 0, long_mask = 0;
2203
2204 if (hotplug_trigger) {
2205 u32 dig_hotplug_reg;
2206
2207 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2208 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2209
2210 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2211 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002212 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002213 }
2214
2215 if (hotplug2_trigger) {
2216 u32 dig_hotplug_reg;
2217
2218 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2219 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2220
2221 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2222 dig_hotplug_reg, hpd_spt,
2223 spt_port_hotplug2_long_detect);
2224 }
2225
2226 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002227 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002228
2229 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002230 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002231}
2232
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002233static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2234 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002235 const u32 hpd[HPD_NUM_PINS])
2236{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002237 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2238
2239 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2240 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2241
2242 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2243 dig_hotplug_reg, hpd,
2244 ilk_port_hotplug_long_detect);
2245
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002246 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002247}
2248
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002249static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2250 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002251{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002252 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002253 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2254
Ville Syrjälä40e56412015-08-27 23:56:10 +03002255 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002256 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002257
2258 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002259 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002260
2261 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002262 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002263
Paulo Zanonic008bc62013-07-12 16:35:10 -03002264 if (de_iir & DE_POISON)
2265 DRM_ERROR("Poison interrupt\n");
2266
Damien Lespiau055e3932014-08-18 13:49:10 +01002267 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002268 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2269 intel_pipe_handle_vblank(dev_priv, pipe))
2270 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002271
Daniel Vetter40da17c22013-10-21 18:04:36 +02002272 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002273 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002274
Daniel Vetter40da17c22013-10-21 18:04:36 +02002275 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002276 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002277
Daniel Vetter40da17c22013-10-21 18:04:36 +02002278 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002279 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002280 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002281 }
2282
2283 /* check event from PCH */
2284 if (de_iir & DE_PCH_EVENT) {
2285 u32 pch_iir = I915_READ(SDEIIR);
2286
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002287 if (HAS_PCH_CPT(dev_priv))
2288 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002289 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002290 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002291
2292 /* should clear PCH hotplug event before clear CPU irq */
2293 I915_WRITE(SDEIIR, pch_iir);
2294 }
2295
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002296 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2297 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002298}
2299
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002300static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2301 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002302{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002303 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002304 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2305
Ville Syrjälä40e56412015-08-27 23:56:10 +03002306 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002307 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002308
2309 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002310 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002311
2312 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002313 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002314
2315 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002316 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002317
Damien Lespiau055e3932014-08-18 13:49:10 +01002318 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002319 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2320 intel_pipe_handle_vblank(dev_priv, pipe))
2321 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002322
2323 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002324 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002325 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002326 }
2327
2328 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002329 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002330 u32 pch_iir = I915_READ(SDEIIR);
2331
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002332 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002333
2334 /* clear PCH hotplug event before clear CPU irq */
2335 I915_WRITE(SDEIIR, pch_iir);
2336 }
2337}
2338
Oscar Mateo72c90f62014-06-16 16:10:57 +01002339/*
2340 * To handle irqs with the minimum potential races with fresh interrupts, we:
2341 * 1 - Disable Master Interrupt Control.
2342 * 2 - Find the source(s) of the interrupt.
2343 * 3 - Clear the Interrupt Identity bits (IIR).
2344 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2345 * 5 - Re-enable Master Interrupt Control.
2346 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002347static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002348{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002349 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002350 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002351 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002352 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002353
Imre Deak2dd2a882015-02-24 11:14:30 +02002354 if (!intel_irqs_enabled(dev_priv))
2355 return IRQ_NONE;
2356
Imre Deak1f814da2015-12-16 02:52:19 +02002357 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2358 disable_rpm_wakeref_asserts(dev_priv);
2359
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002360 /* disable master interrupt before clearing iir */
2361 de_ier = I915_READ(DEIER);
2362 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002363 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002364
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002365 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2366 * interrupts will will be stored on its back queue, and then we'll be
2367 * able to process them after we restore SDEIER (as soon as we restore
2368 * it, we'll get an interrupt if SDEIIR still has something to process
2369 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002370 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002371 sde_ier = I915_READ(SDEIER);
2372 I915_WRITE(SDEIER, 0);
2373 POSTING_READ(SDEIER);
2374 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002375
Oscar Mateo72c90f62014-06-16 16:10:57 +01002376 /* Find, clear, then process each source of interrupt */
2377
Chris Wilson0e434062012-05-09 21:45:44 +01002378 gt_iir = I915_READ(GTIIR);
2379 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002380 I915_WRITE(GTIIR, gt_iir);
2381 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002382 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002383 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002384 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002385 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002386 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002387
2388 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002389 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002390 I915_WRITE(DEIIR, de_iir);
2391 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002392 if (INTEL_GEN(dev_priv) >= 7)
2393 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002394 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002395 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002396 }
2397
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002398 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002399 u32 pm_iir = I915_READ(GEN6_PMIIR);
2400 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002401 I915_WRITE(GEN6_PMIIR, pm_iir);
2402 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002403 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002404 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002405 }
2406
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002407 I915_WRITE(DEIER, de_ier);
2408 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002409 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002410 I915_WRITE(SDEIER, sde_ier);
2411 POSTING_READ(SDEIER);
2412 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002413
Imre Deak1f814da2015-12-16 02:52:19 +02002414 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2415 enable_rpm_wakeref_asserts(dev_priv);
2416
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002417 return ret;
2418}
2419
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002420static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2421 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002422 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302423{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002424 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302425
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002426 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2427 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302428
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002429 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002430 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002431 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002432
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002433 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302434}
2435
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002436static irqreturn_t
2437gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002438{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002439 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002440 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002441 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002442
Ben Widawskyabd58f02013-11-02 21:07:09 -07002443 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002444 iir = I915_READ(GEN8_DE_MISC_IIR);
2445 if (iir) {
2446 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002447 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002448 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002449 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002450 else
2451 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002452 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002453 else
2454 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002455 }
2456
Daniel Vetter6d766f02013-11-07 14:49:55 +01002457 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002458 iir = I915_READ(GEN8_DE_PORT_IIR);
2459 if (iir) {
2460 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302461 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002462
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002463 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002464 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002465
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002466 tmp_mask = GEN8_AUX_CHANNEL_A;
2467 if (INTEL_INFO(dev_priv)->gen >= 9)
2468 tmp_mask |= GEN9_AUX_CHANNEL_B |
2469 GEN9_AUX_CHANNEL_C |
2470 GEN9_AUX_CHANNEL_D;
2471
2472 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002473 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302474 found = true;
2475 }
2476
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002477 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002478 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2479 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002480 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2481 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002482 found = true;
2483 }
2484 } else if (IS_BROADWELL(dev_priv)) {
2485 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2486 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002487 ilk_hpd_irq_handler(dev_priv,
2488 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002489 found = true;
2490 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302491 }
2492
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002493 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002494 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302495 found = true;
2496 }
2497
Shashank Sharmad04a4922014-08-22 17:40:41 +05302498 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002499 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002500 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002501 else
2502 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002503 }
2504
Damien Lespiau055e3932014-08-18 13:49:10 +01002505 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002506 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002507
Daniel Vetterc42664c2013-11-07 11:05:40 +01002508 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2509 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002510
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002511 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2512 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002513 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002514 continue;
2515 }
2516
2517 ret = IRQ_HANDLED;
2518 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2519
Daniel Vetter5a21b662016-05-24 17:13:53 +02002520 if (iir & GEN8_PIPE_VBLANK &&
2521 intel_pipe_handle_vblank(dev_priv, pipe))
2522 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002523
2524 flip_done = iir;
2525 if (INTEL_INFO(dev_priv)->gen >= 9)
2526 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2527 else
2528 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2529
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002530 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002531 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002532
2533 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002534 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002535
2536 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2537 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2538
2539 fault_errors = iir;
2540 if (INTEL_INFO(dev_priv)->gen >= 9)
2541 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2542 else
2543 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2544
2545 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002546 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002547 pipe_name(pipe),
2548 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002549 }
2550
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002551 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302552 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002553 /*
2554 * FIXME(BDW): Assume for now that the new interrupt handling
2555 * scheme also closed the SDE interrupt handling race we've seen
2556 * on older pch-split platforms. But this needs testing.
2557 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002558 iir = I915_READ(SDEIIR);
2559 if (iir) {
2560 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002561 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002562
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002563 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002564 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002565 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002566 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002567 } else {
2568 /*
2569 * Like on previous PCH there seems to be something
2570 * fishy going on with forwarding PCH interrupts.
2571 */
2572 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2573 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002574 }
2575
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002576 return ret;
2577}
2578
2579static irqreturn_t gen8_irq_handler(int irq, void *arg)
2580{
2581 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002582 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002583 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002584 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002585 irqreturn_t ret;
2586
2587 if (!intel_irqs_enabled(dev_priv))
2588 return IRQ_NONE;
2589
2590 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2591 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2592 if (!master_ctl)
2593 return IRQ_NONE;
2594
2595 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2596
2597 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2598 disable_rpm_wakeref_asserts(dev_priv);
2599
2600 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002601 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2602 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002603 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2604
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002605 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2606 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002607
Imre Deak1f814da2015-12-16 02:52:19 +02002608 enable_rpm_wakeref_asserts(dev_priv);
2609
Ben Widawskyabd58f02013-11-02 21:07:09 -07002610 return ret;
2611}
2612
Chris Wilson1f15b762016-07-01 17:23:14 +01002613static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002614{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002615 /*
2616 * Notify all waiters for GPU completion events that reset state has
2617 * been changed, and that they need to restart their wait after
2618 * checking for potential errors (and bail out to drop locks if there is
2619 * a gpu reset pending so that i915_error_work_func can acquire them).
2620 */
2621
2622 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002623 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002624
2625 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2626 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002627}
2628
Jesse Barnes8a905232009-07-11 16:48:03 -04002629/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002630 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002631 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002632 *
2633 * Fire an error uevent so userspace can see that a hang or error
2634 * was detected.
2635 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002636static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002637{
Chris Wilson91c8a322016-07-05 10:40:23 +01002638 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002639 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2640 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2641 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002642
Chris Wilsonc0336662016-05-06 15:40:21 +01002643 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002644
Chris Wilson8af29b02016-09-09 14:11:47 +01002645 DRM_DEBUG_DRIVER("resetting chip\n");
2646 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2647
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002648 /*
Chris Wilson8af29b02016-09-09 14:11:47 +01002649 * In most cases it's guaranteed that we get here with an RPM
2650 * reference held, for example because there is a pending GPU
2651 * request that won't finish until the reset is done. This
2652 * isn't the case at least when we get here by doing a
2653 * simulated reset via debugs, so get an RPM reference.
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002654 */
Chris Wilson8af29b02016-09-09 14:11:47 +01002655 intel_runtime_pm_get(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002656 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002657
Chris Wilson780f2622016-09-09 14:11:52 +01002658 do {
2659 /*
2660 * All state reset _must_ be completed before we update the
2661 * reset counter, for otherwise waiters might miss the reset
2662 * pending state and not properly drop locks, resulting in
2663 * deadlocks with the reset work.
2664 */
2665 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2666 i915_reset(dev_priv);
2667 mutex_unlock(&dev_priv->drm.struct_mutex);
2668 }
2669
2670 /* We need to wait for anyone holding the lock to wakeup */
2671 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2672 I915_RESET_IN_PROGRESS,
2673 TASK_UNINTERRUPTIBLE,
2674 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002675
Chris Wilson8af29b02016-09-09 14:11:47 +01002676 intel_finish_reset(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002677 intel_runtime_pm_put(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002678
Chris Wilson780f2622016-09-09 14:11:52 +01002679 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002680 kobject_uevent_env(kobj,
2681 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002682
Chris Wilson8af29b02016-09-09 14:11:47 +01002683 /*
2684 * Note: The wake_up also serves as a memory barrier so that
2685 * waiters see the updated value of the dev_priv->gpu_error.
2686 */
2687 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002688}
2689
Ben Widawskyd6369512016-09-20 16:54:32 +03002690static inline void
2691i915_err_print_instdone(struct drm_i915_private *dev_priv,
2692 struct intel_instdone *instdone)
2693{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002694 int slice;
2695 int subslice;
2696
Ben Widawskyd6369512016-09-20 16:54:32 +03002697 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2698
2699 if (INTEL_GEN(dev_priv) <= 3)
2700 return;
2701
2702 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2703
2704 if (INTEL_GEN(dev_priv) <= 6)
2705 return;
2706
Ben Widawskyf9e61372016-09-20 16:54:33 +03002707 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2708 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2709 slice, subslice, instdone->sampler[slice][subslice]);
2710
2711 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2712 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2713 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002714}
2715
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002716static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002717{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002718 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002719
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002720 if (!IS_GEN2(dev_priv))
2721 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002722
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002723 if (INTEL_GEN(dev_priv) < 4)
2724 I915_WRITE(IPEIR, I915_READ(IPEIR));
2725 else
2726 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002727
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002728 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002729 eir = I915_READ(EIR);
2730 if (eir) {
2731 /*
2732 * some errors might have become stuck,
2733 * mask them.
2734 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002735 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002736 I915_WRITE(EMR, I915_READ(EMR) | eir);
2737 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2738 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002739}
2740
2741/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002742 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002743 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002744 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002745 * @fmt: Error message format string
2746 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002747 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002748 * dump it to the syslog. Also call i915_capture_error_state() to make
2749 * sure we get a record and make it available in debugfs. Fire a uevent
2750 * so userspace knows something bad happened (should trigger collection
2751 * of a ring dump etc.).
2752 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002753void i915_handle_error(struct drm_i915_private *dev_priv,
2754 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002755 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002756{
Mika Kuoppala58174462014-02-25 17:11:26 +02002757 va_list args;
2758 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002759
Mika Kuoppala58174462014-02-25 17:11:26 +02002760 va_start(args, fmt);
2761 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2762 va_end(args);
2763
Chris Wilsonc0336662016-05-06 15:40:21 +01002764 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002765 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002766
Chris Wilson8af29b02016-09-09 14:11:47 +01002767 if (!engine_mask)
2768 return;
Ben Gamariba1234d2009-09-14 17:48:47 -04002769
Chris Wilson8af29b02016-09-09 14:11:47 +01002770 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2771 &dev_priv->gpu_error.flags))
2772 return;
2773
2774 /*
2775 * Wakeup waiting processes so that the reset function
2776 * i915_reset_and_wakeup doesn't deadlock trying to grab
2777 * various locks. By bumping the reset counter first, the woken
2778 * processes will see a reset in progress and back off,
2779 * releasing their locks and then wait for the reset completion.
2780 * We must do this for _all_ gpu waiters that might hold locks
2781 * that the reset work needs to acquire.
2782 *
2783 * Note: The wake_up also provides a memory barrier to ensure that the
2784 * waiters see the updated value of the reset flags.
2785 */
2786 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002787
Chris Wilsonc0336662016-05-06 15:40:21 +01002788 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002789}
2790
Keith Packard42f52ef2008-10-18 19:39:29 -07002791/* Called from drm generic code, passed 'crtc' which
2792 * we use as a pipe index
2793 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002794static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002795{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002796 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002797 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002798
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002799 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002800 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2801 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2802
2803 return 0;
2804}
2805
2806static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2807{
2808 struct drm_i915_private *dev_priv = to_i915(dev);
2809 unsigned long irqflags;
2810
2811 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2812 i915_enable_pipestat(dev_priv, pipe,
2813 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002814 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002815
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002816 return 0;
2817}
2818
Thierry Reding88e72712015-09-24 18:35:31 +02002819static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002820{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002821 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002822 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002823 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002824 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002825
Jesse Barnesf796cf82011-04-07 13:58:17 -07002826 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002827 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002828 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2829
2830 return 0;
2831}
2832
Thierry Reding88e72712015-09-24 18:35:31 +02002833static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002834{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002835 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002836 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002837
Ben Widawskyabd58f02013-11-02 21:07:09 -07002838 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002839 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002840 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002841
Ben Widawskyabd58f02013-11-02 21:07:09 -07002842 return 0;
2843}
2844
Keith Packard42f52ef2008-10-18 19:39:29 -07002845/* Called from drm generic code, passed 'crtc' which
2846 * we use as a pipe index
2847 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002848static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2849{
2850 struct drm_i915_private *dev_priv = to_i915(dev);
2851 unsigned long irqflags;
2852
2853 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2854 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2855 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2856}
2857
2858static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002859{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002860 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002861 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002862
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002863 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002864 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002865 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002866 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2867}
2868
Thierry Reding88e72712015-09-24 18:35:31 +02002869static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002870{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002871 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002872 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002873 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002874 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002875
2876 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002877 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002878 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2879}
2880
Thierry Reding88e72712015-09-24 18:35:31 +02002881static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002882{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002883 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002884 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002885
Ben Widawskyabd58f02013-11-02 21:07:09 -07002886 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002887 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002888 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2889}
2890
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002891static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002892{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002893 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002894 return;
2895
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002896 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002897
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002898 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002899 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002900}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002901
Paulo Zanoni622364b2014-04-01 15:37:22 -03002902/*
2903 * SDEIER is also touched by the interrupt handler to work around missed PCH
2904 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2905 * instead we unconditionally enable all PCH interrupt sources here, but then
2906 * only unmask them as needed with SDEIMR.
2907 *
2908 * This function needs to be called before interrupts are enabled.
2909 */
2910static void ibx_irq_pre_postinstall(struct drm_device *dev)
2911{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002912 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002913
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002914 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002915 return;
2916
2917 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002918 I915_WRITE(SDEIER, 0xffffffff);
2919 POSTING_READ(SDEIER);
2920}
2921
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002922static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002923{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002924 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002925 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002926 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002927}
2928
Ville Syrjälä70591a42014-10-30 19:42:58 +02002929static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2930{
2931 enum pipe pipe;
2932
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002933 if (IS_CHERRYVIEW(dev_priv))
2934 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2935 else
2936 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2937
Ville Syrjäläad22d102016-04-12 18:56:14 +03002938 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002939 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2940
Ville Syrjäläad22d102016-04-12 18:56:14 +03002941 for_each_pipe(dev_priv, pipe) {
2942 I915_WRITE(PIPESTAT(pipe),
2943 PIPE_FIFO_UNDERRUN_STATUS |
2944 PIPESTAT_INT_STATUS_MASK);
2945 dev_priv->pipestat_irq_mask[pipe] = 0;
2946 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002947
2948 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002949 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002950}
2951
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002952static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2953{
2954 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002955 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002956 enum pipe pipe;
2957
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002958 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2959 PIPE_CRC_DONE_INTERRUPT_STATUS;
2960
2961 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2962 for_each_pipe(dev_priv, pipe)
2963 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2964
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002965 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2966 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2967 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002968 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002969 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002970
2971 WARN_ON(dev_priv->irq_mask != ~0);
2972
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002973 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002974
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002975 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002976}
2977
2978/* drm_dma.h hooks
2979*/
2980static void ironlake_irq_reset(struct drm_device *dev)
2981{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002982 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002983
2984 I915_WRITE(HWSTAM, 0xffffffff);
2985
2986 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002987 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002988 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2989
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002990 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002991
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002992 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002993}
2994
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002995static void valleyview_irq_preinstall(struct drm_device *dev)
2996{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002997 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002998
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03002999 I915_WRITE(VLV_MASTER_IER, 0);
3000 POSTING_READ(VLV_MASTER_IER);
3001
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003002 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003003
Ville Syrjäläad22d102016-04-12 18:56:14 +03003004 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003005 if (dev_priv->display_irqs_enabled)
3006 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003007 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003008}
3009
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003010static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3011{
3012 GEN8_IRQ_RESET_NDX(GT, 0);
3013 GEN8_IRQ_RESET_NDX(GT, 1);
3014 GEN8_IRQ_RESET_NDX(GT, 2);
3015 GEN8_IRQ_RESET_NDX(GT, 3);
3016}
3017
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003018static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003019{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003020 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003021 int pipe;
3022
Ben Widawskyabd58f02013-11-02 21:07:09 -07003023 I915_WRITE(GEN8_MASTER_IRQ, 0);
3024 POSTING_READ(GEN8_MASTER_IRQ);
3025
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003026 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003027
Damien Lespiau055e3932014-08-18 13:49:10 +01003028 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003029 if (intel_display_power_is_enabled(dev_priv,
3030 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003031 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003032
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003033 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3034 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3035 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003036
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003037 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003038 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003039}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003040
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003041void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3042 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003043{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003044 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003045 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003046
Daniel Vetter13321782014-09-15 14:55:29 +02003047 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003048 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3049 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3050 dev_priv->de_irq_mask[pipe],
3051 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003052 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003053}
3054
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003055void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3056 unsigned int pipe_mask)
3057{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003058 enum pipe pipe;
3059
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003060 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003061 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3062 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003063 spin_unlock_irq(&dev_priv->irq_lock);
3064
3065 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003066 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003067}
3068
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003069static void cherryview_irq_preinstall(struct drm_device *dev)
3070{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003071 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003072
3073 I915_WRITE(GEN8_MASTER_IRQ, 0);
3074 POSTING_READ(GEN8_MASTER_IRQ);
3075
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003076 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003077
3078 GEN5_IRQ_RESET(GEN8_PCU_);
3079
Ville Syrjäläad22d102016-04-12 18:56:14 +03003080 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003081 if (dev_priv->display_irqs_enabled)
3082 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003083 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003084}
3085
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003086static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003087 const u32 hpd[HPD_NUM_PINS])
3088{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003089 struct intel_encoder *encoder;
3090 u32 enabled_irqs = 0;
3091
Chris Wilson91c8a322016-07-05 10:40:23 +01003092 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003093 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3094 enabled_irqs |= hpd[encoder->hpd_pin];
3095
3096 return enabled_irqs;
3097}
3098
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003099static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003100{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003101 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003102
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003103 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003104 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003105 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003106 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003107 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003108 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003109 }
3110
Daniel Vetterfee884e2013-07-04 23:35:21 +02003111 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003112
3113 /*
3114 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003115 * duration to 2ms (which is the minimum in the Display Port spec).
3116 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003117 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003118 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3119 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3120 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3121 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3122 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003123 /*
3124 * When CPU and PCH are on the same package, port A
3125 * HPD must be enabled in both north and south.
3126 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003127 if (HAS_PCH_LPT_LP(dev_priv))
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003128 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003129 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003130}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003131
Imre Deak7fff8122017-01-27 11:39:18 +02003132static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3133{
3134 u32 hotplug;
3135
3136 /* Enable digital hotplug on the PCH */
3137 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3138 hotplug |= PORTA_HOTPLUG_ENABLE |
3139 PORTB_HOTPLUG_ENABLE |
3140 PORTC_HOTPLUG_ENABLE |
3141 PORTD_HOTPLUG_ENABLE;
3142 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3143
3144 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3145 hotplug |= PORTE_HOTPLUG_ENABLE;
3146 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3147}
3148
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003149static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003150{
Imre Deak7fff8122017-01-27 11:39:18 +02003151 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003152
3153 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003154 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003155
3156 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3157
Imre Deak7fff8122017-01-27 11:39:18 +02003158 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003159}
3160
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003161static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003162{
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003163 u32 hotplug_irqs, hotplug, enabled_irqs;
3164
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003165 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003166 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003167 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003168
3169 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003170 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003171 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003172 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003173
3174 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003175 } else {
3176 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003177 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003178
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003179 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3180 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003181
3182 /*
3183 * Enable digital hotplug on the CPU, and configure the DP short pulse
3184 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003185 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003186 */
3187 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3188 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3189 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3190 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3191
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003192 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003193}
3194
Imre Deak7fff8122017-01-27 11:39:18 +02003195static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3196 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003197{
Imre Deak7fff8122017-01-27 11:39:18 +02003198 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003199
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003200 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak7fff8122017-01-27 11:39:18 +02003201 hotplug |= PORTA_HOTPLUG_ENABLE |
3202 PORTB_HOTPLUG_ENABLE |
3203 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303204
3205 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3206 hotplug, enabled_irqs);
3207 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3208
3209 /*
3210 * For BXT invert bit has to be set based on AOB design
3211 * for HPD detection logic, update it based on VBT fields.
3212 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303213 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3214 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3215 hotplug |= BXT_DDIA_HPD_INVERT;
3216 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3217 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3218 hotplug |= BXT_DDIB_HPD_INVERT;
3219 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3220 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3221 hotplug |= BXT_DDIC_HPD_INVERT;
3222
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003223 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003224}
3225
Imre Deak7fff8122017-01-27 11:39:18 +02003226static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3227{
3228 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3229}
3230
3231static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3232{
3233 u32 hotplug_irqs, enabled_irqs;
3234
3235 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3236 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3237
3238 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3239
3240 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3241}
3242
Paulo Zanonid46da432013-02-08 17:35:15 -02003243static void ibx_irq_postinstall(struct drm_device *dev)
3244{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003245 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003246 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003247
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003248 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003249 return;
3250
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003251 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003252 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003253 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003254 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003255
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003256 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003257 I915_WRITE(SDEIMR, ~mask);
Imre Deak7fff8122017-01-27 11:39:18 +02003258
3259 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3260 HAS_PCH_LPT(dev_priv))
3261 ; /* TODO: Enable HPD detection on older PCH platforms too */
3262 else
3263 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003264}
3265
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003266static void gen5_gt_irq_postinstall(struct drm_device *dev)
3267{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003268 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003269 u32 pm_irqs, gt_irqs;
3270
3271 pm_irqs = gt_irqs = 0;
3272
3273 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003274 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003275 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003276 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3277 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003278 }
3279
3280 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003281 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003282 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003283 } else {
3284 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3285 }
3286
Paulo Zanoni35079892014-04-01 15:37:15 -03003287 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003288
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003289 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003290 /*
3291 * RPS interrupts will get enabled/disabled on demand when RPS
3292 * itself is enabled/disabled.
3293 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303294 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003295 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303296 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3297 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003298
Akash Goelf4e9af42016-10-12 21:54:30 +05303299 dev_priv->pm_imr = 0xffffffff;
3300 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003301 }
3302}
3303
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003304static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003305{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003306 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003307 u32 display_mask, extra_mask;
3308
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003309 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003310 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3311 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3312 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003313 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003314 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003315 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3316 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003317 } else {
3318 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3319 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003320 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003321 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3322 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003323 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3324 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3325 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003326 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003327
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003328 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003329
Paulo Zanoni0c841212014-04-01 15:37:27 -03003330 I915_WRITE(HWSTAM, 0xeffe);
3331
Paulo Zanoni622364b2014-04-01 15:37:22 -03003332 ibx_irq_pre_postinstall(dev);
3333
Paulo Zanoni35079892014-04-01 15:37:15 -03003334 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003335
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003336 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003337
Paulo Zanonid46da432013-02-08 17:35:15 -02003338 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003339
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003340 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003341 /* Enable PCU event interrupts
3342 *
3343 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003344 * setup is guaranteed to run in single-threaded context. But we
3345 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003346 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003347 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003348 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003349 }
3350
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003351 return 0;
3352}
3353
Imre Deakf8b79e52014-03-04 19:23:07 +02003354void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3355{
3356 assert_spin_locked(&dev_priv->irq_lock);
3357
3358 if (dev_priv->display_irqs_enabled)
3359 return;
3360
3361 dev_priv->display_irqs_enabled = true;
3362
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003363 if (intel_irqs_enabled(dev_priv)) {
3364 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003365 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003366 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003367}
3368
3369void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3370{
3371 assert_spin_locked(&dev_priv->irq_lock);
3372
3373 if (!dev_priv->display_irqs_enabled)
3374 return;
3375
3376 dev_priv->display_irqs_enabled = false;
3377
Imre Deak950eaba2014-09-08 15:21:09 +03003378 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003379 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003380}
3381
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003382
3383static int valleyview_irq_postinstall(struct drm_device *dev)
3384{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003385 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003386
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003387 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003388
Ville Syrjäläad22d102016-04-12 18:56:14 +03003389 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003390 if (dev_priv->display_irqs_enabled)
3391 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003392 spin_unlock_irq(&dev_priv->irq_lock);
3393
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003394 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003395 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003396
3397 return 0;
3398}
3399
Ben Widawskyabd58f02013-11-02 21:07:09 -07003400static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3401{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003402 /* These are interrupts we'll toggle with the ring mask register */
3403 uint32_t gt_interrupts[] = {
3404 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003405 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003406 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3407 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003408 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003409 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3410 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3411 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003412 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003413 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3414 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003415 };
3416
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003417 if (HAS_L3_DPF(dev_priv))
3418 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3419
Akash Goelf4e9af42016-10-12 21:54:30 +05303420 dev_priv->pm_ier = 0x0;
3421 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303422 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3423 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003424 /*
3425 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303426 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003427 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303428 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303429 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003430}
3431
3432static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3433{
Damien Lespiau770de832014-03-20 20:45:01 +00003434 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3435 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003436 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3437 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003438 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003439 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003440
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003441 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003442 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3443 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003444 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3445 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003446 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003447 de_port_masked |= BXT_DE_PORT_GMBUS;
3448 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003449 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3450 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003451 }
Damien Lespiau770de832014-03-20 20:45:01 +00003452
3453 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3454 GEN8_PIPE_FIFO_UNDERRUN;
3455
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003456 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003457 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003458 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3459 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003460 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3461
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003462 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3463 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3464 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003465
Damien Lespiau055e3932014-08-18 13:49:10 +01003466 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003467 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003468 POWER_DOMAIN_PIPE(pipe)))
3469 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3470 dev_priv->de_irq_mask[pipe],
3471 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003472
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003473 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003474 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak7fff8122017-01-27 11:39:18 +02003475
3476 if (IS_GEN9_LP(dev_priv))
3477 bxt_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003478}
3479
3480static int gen8_irq_postinstall(struct drm_device *dev)
3481{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003482 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003483
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003484 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303485 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003486
Ben Widawskyabd58f02013-11-02 21:07:09 -07003487 gen8_gt_irq_postinstall(dev_priv);
3488 gen8_de_irq_postinstall(dev_priv);
3489
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003490 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303491 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003492
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003493 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003494 POSTING_READ(GEN8_MASTER_IRQ);
3495
3496 return 0;
3497}
3498
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003499static int cherryview_irq_postinstall(struct drm_device *dev)
3500{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003501 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003502
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003503 gen8_gt_irq_postinstall(dev_priv);
3504
Ville Syrjäläad22d102016-04-12 18:56:14 +03003505 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003506 if (dev_priv->display_irqs_enabled)
3507 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003508 spin_unlock_irq(&dev_priv->irq_lock);
3509
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003510 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003511 POSTING_READ(GEN8_MASTER_IRQ);
3512
3513 return 0;
3514}
3515
Ben Widawskyabd58f02013-11-02 21:07:09 -07003516static void gen8_irq_uninstall(struct drm_device *dev)
3517{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003518 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003519
3520 if (!dev_priv)
3521 return;
3522
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003523 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003524}
3525
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003526static void valleyview_irq_uninstall(struct drm_device *dev)
3527{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003528 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003529
3530 if (!dev_priv)
3531 return;
3532
Imre Deak843d0e72014-04-14 20:24:23 +03003533 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003534 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003535
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003536 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003537
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003538 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003539
Ville Syrjäläad22d102016-04-12 18:56:14 +03003540 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003541 if (dev_priv->display_irqs_enabled)
3542 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003543 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003544}
3545
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003546static void cherryview_irq_uninstall(struct drm_device *dev)
3547{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003548 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003549
3550 if (!dev_priv)
3551 return;
3552
3553 I915_WRITE(GEN8_MASTER_IRQ, 0);
3554 POSTING_READ(GEN8_MASTER_IRQ);
3555
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003556 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003557
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003558 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003559
Ville Syrjäläad22d102016-04-12 18:56:14 +03003560 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003561 if (dev_priv->display_irqs_enabled)
3562 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003563 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003564}
3565
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003566static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003567{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003568 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003569
3570 if (!dev_priv)
3571 return;
3572
Paulo Zanonibe30b292014-04-01 15:37:25 -03003573 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003574}
3575
Chris Wilsonc2798b12012-04-22 21:13:57 +01003576static void i8xx_irq_preinstall(struct drm_device * dev)
3577{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003578 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003579 int pipe;
3580
Damien Lespiau055e3932014-08-18 13:49:10 +01003581 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003582 I915_WRITE(PIPESTAT(pipe), 0);
3583 I915_WRITE16(IMR, 0xffff);
3584 I915_WRITE16(IER, 0x0);
3585 POSTING_READ16(IER);
3586}
3587
3588static int i8xx_irq_postinstall(struct drm_device *dev)
3589{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003590 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003591
Chris Wilsonc2798b12012-04-22 21:13:57 +01003592 I915_WRITE16(EMR,
3593 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3594
3595 /* Unmask the interrupts that we always want on. */
3596 dev_priv->irq_mask =
3597 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3598 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3599 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003600 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003601 I915_WRITE16(IMR, dev_priv->irq_mask);
3602
3603 I915_WRITE16(IER,
3604 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3605 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003606 I915_USER_INTERRUPT);
3607 POSTING_READ16(IER);
3608
Daniel Vetter379ef822013-10-16 22:55:56 +02003609 /* Interrupt setup is already guaranteed to be single-threaded, this is
3610 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003611 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003612 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3613 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003614 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003615
Chris Wilsonc2798b12012-04-22 21:13:57 +01003616 return 0;
3617}
3618
Daniel Vetter5a21b662016-05-24 17:13:53 +02003619/*
3620 * Returns true when a page flip has completed.
3621 */
3622static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3623 int plane, int pipe, u32 iir)
3624{
3625 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3626
3627 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3628 return false;
3629
3630 if ((iir & flip_pending) == 0)
3631 goto check_page_flip;
3632
3633 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3634 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3635 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3636 * the flip is completed (no longer pending). Since this doesn't raise
3637 * an interrupt per se, we watch for the change at vblank.
3638 */
3639 if (I915_READ16(ISR) & flip_pending)
3640 goto check_page_flip;
3641
3642 intel_finish_page_flip_cs(dev_priv, pipe);
3643 return true;
3644
3645check_page_flip:
3646 intel_check_page_flip(dev_priv, pipe);
3647 return false;
3648}
3649
Daniel Vetterff1f5252012-10-02 15:10:55 +02003650static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003651{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003652 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003653 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003654 u16 iir, new_iir;
3655 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003656 int pipe;
3657 u16 flip_mask =
3658 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3659 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003660 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003661
Imre Deak2dd2a882015-02-24 11:14:30 +02003662 if (!intel_irqs_enabled(dev_priv))
3663 return IRQ_NONE;
3664
Imre Deak1f814da2015-12-16 02:52:19 +02003665 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3666 disable_rpm_wakeref_asserts(dev_priv);
3667
3668 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003669 iir = I915_READ16(IIR);
3670 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003671 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003672
3673 while (iir & ~flip_mask) {
3674 /* Can't rely on pipestat interrupt bit in iir as it might
3675 * have been cleared after the pipestat interrupt was received.
3676 * It doesn't set the bit in iir again, but it still produces
3677 * interrupts (for non-MSI).
3678 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003679 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003680 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003681 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003682
Damien Lespiau055e3932014-08-18 13:49:10 +01003683 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003684 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003685 pipe_stats[pipe] = I915_READ(reg);
3686
3687 /*
3688 * Clear the PIPE*STAT regs before the IIR
3689 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003690 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003691 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003692 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003693 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003694
3695 I915_WRITE16(IIR, iir & ~flip_mask);
3696 new_iir = I915_READ16(IIR); /* Flush posted writes */
3697
Chris Wilsonc2798b12012-04-22 21:13:57 +01003698 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303699 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003700
Damien Lespiau055e3932014-08-18 13:49:10 +01003701 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003702 int plane = pipe;
3703 if (HAS_FBC(dev_priv))
3704 plane = !plane;
3705
3706 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3707 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3708 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003709
Daniel Vetter4356d582013-10-16 22:55:55 +02003710 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003711 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003712
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003713 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3714 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3715 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003716 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003717
3718 iir = new_iir;
3719 }
Imre Deak1f814da2015-12-16 02:52:19 +02003720 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003721
Imre Deak1f814da2015-12-16 02:52:19 +02003722out:
3723 enable_rpm_wakeref_asserts(dev_priv);
3724
3725 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003726}
3727
3728static void i8xx_irq_uninstall(struct drm_device * dev)
3729{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003730 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003731 int pipe;
3732
Damien Lespiau055e3932014-08-18 13:49:10 +01003733 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003734 /* Clear enable bits; then clear status bits */
3735 I915_WRITE(PIPESTAT(pipe), 0);
3736 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3737 }
3738 I915_WRITE16(IMR, 0xffff);
3739 I915_WRITE16(IER, 0x0);
3740 I915_WRITE16(IIR, I915_READ16(IIR));
3741}
3742
Chris Wilsona266c7d2012-04-24 22:59:44 +01003743static void i915_irq_preinstall(struct drm_device * dev)
3744{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003745 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003746 int pipe;
3747
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003748 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003749 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003750 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3751 }
3752
Chris Wilson00d98eb2012-04-24 22:59:48 +01003753 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003754 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003755 I915_WRITE(PIPESTAT(pipe), 0);
3756 I915_WRITE(IMR, 0xffffffff);
3757 I915_WRITE(IER, 0x0);
3758 POSTING_READ(IER);
3759}
3760
3761static int i915_irq_postinstall(struct drm_device *dev)
3762{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003763 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003764 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003765
Chris Wilson38bde182012-04-24 22:59:50 +01003766 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3767
3768 /* Unmask the interrupts that we always want on. */
3769 dev_priv->irq_mask =
3770 ~(I915_ASLE_INTERRUPT |
3771 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3772 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3773 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003774 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003775
3776 enable_mask =
3777 I915_ASLE_INTERRUPT |
3778 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3779 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003780 I915_USER_INTERRUPT;
3781
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003782 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003783 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003784 POSTING_READ(PORT_HOTPLUG_EN);
3785
Chris Wilsona266c7d2012-04-24 22:59:44 +01003786 /* Enable in IER... */
3787 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3788 /* and unmask in IMR */
3789 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3790 }
3791
Chris Wilsona266c7d2012-04-24 22:59:44 +01003792 I915_WRITE(IMR, dev_priv->irq_mask);
3793 I915_WRITE(IER, enable_mask);
3794 POSTING_READ(IER);
3795
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003796 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003797
Daniel Vetter379ef822013-10-16 22:55:56 +02003798 /* Interrupt setup is already guaranteed to be single-threaded, this is
3799 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003800 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003801 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3802 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003803 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003804
Daniel Vetter20afbda2012-12-11 14:05:07 +01003805 return 0;
3806}
3807
Daniel Vetter5a21b662016-05-24 17:13:53 +02003808/*
3809 * Returns true when a page flip has completed.
3810 */
3811static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3812 int plane, int pipe, u32 iir)
3813{
3814 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3815
3816 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3817 return false;
3818
3819 if ((iir & flip_pending) == 0)
3820 goto check_page_flip;
3821
3822 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3823 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3824 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3825 * the flip is completed (no longer pending). Since this doesn't raise
3826 * an interrupt per se, we watch for the change at vblank.
3827 */
3828 if (I915_READ(ISR) & flip_pending)
3829 goto check_page_flip;
3830
3831 intel_finish_page_flip_cs(dev_priv, pipe);
3832 return true;
3833
3834check_page_flip:
3835 intel_check_page_flip(dev_priv, pipe);
3836 return false;
3837}
3838
Daniel Vetterff1f5252012-10-02 15:10:55 +02003839static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003840{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003841 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003842 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003843 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003844 u32 flip_mask =
3845 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3846 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003847 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848
Imre Deak2dd2a882015-02-24 11:14:30 +02003849 if (!intel_irqs_enabled(dev_priv))
3850 return IRQ_NONE;
3851
Imre Deak1f814da2015-12-16 02:52:19 +02003852 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3853 disable_rpm_wakeref_asserts(dev_priv);
3854
Chris Wilsona266c7d2012-04-24 22:59:44 +01003855 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003856 do {
3857 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003858 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003859
3860 /* Can't rely on pipestat interrupt bit in iir as it might
3861 * have been cleared after the pipestat interrupt was received.
3862 * It doesn't set the bit in iir again, but it still produces
3863 * interrupts (for non-MSI).
3864 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003865 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003866 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003867 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003868
Damien Lespiau055e3932014-08-18 13:49:10 +01003869 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003870 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871 pipe_stats[pipe] = I915_READ(reg);
3872
Chris Wilson38bde182012-04-24 22:59:50 +01003873 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003874 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003875 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003876 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877 }
3878 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003879 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880
3881 if (!irq_received)
3882 break;
3883
Chris Wilsona266c7d2012-04-24 22:59:44 +01003884 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003885 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003886 iir & I915_DISPLAY_PORT_INTERRUPT) {
3887 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3888 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003889 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003890 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003891
Chris Wilson38bde182012-04-24 22:59:50 +01003892 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003893 new_iir = I915_READ(IIR); /* Flush posted writes */
3894
Chris Wilsona266c7d2012-04-24 22:59:44 +01003895 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303896 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003897
Damien Lespiau055e3932014-08-18 13:49:10 +01003898 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003899 int plane = pipe;
3900 if (HAS_FBC(dev_priv))
3901 plane = !plane;
3902
3903 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3904 i915_handle_vblank(dev_priv, plane, pipe, iir))
3905 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003906
3907 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3908 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003909
3910 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003911 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003912
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003913 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3914 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3915 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003916 }
3917
Chris Wilsona266c7d2012-04-24 22:59:44 +01003918 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003919 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003920
3921 /* With MSI, interrupts are only generated when iir
3922 * transitions from zero to nonzero. If another bit got
3923 * set while we were handling the existing iir bits, then
3924 * we would never get another interrupt.
3925 *
3926 * This is fine on non-MSI as well, as if we hit this path
3927 * we avoid exiting the interrupt handler only to generate
3928 * another one.
3929 *
3930 * Note that for MSI this could cause a stray interrupt report
3931 * if an interrupt landed in the time between writing IIR and
3932 * the posting read. This should be rare enough to never
3933 * trigger the 99% of 100,000 interrupts test for disabling
3934 * stray interrupts.
3935 */
Chris Wilson38bde182012-04-24 22:59:50 +01003936 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003938 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939
Imre Deak1f814da2015-12-16 02:52:19 +02003940 enable_rpm_wakeref_asserts(dev_priv);
3941
Chris Wilsona266c7d2012-04-24 22:59:44 +01003942 return ret;
3943}
3944
3945static void i915_irq_uninstall(struct drm_device * dev)
3946{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003947 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003948 int pipe;
3949
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003950 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003951 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003952 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3953 }
3954
Chris Wilson00d98eb2012-04-24 22:59:48 +01003955 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003956 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003957 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003958 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003959 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3960 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003961 I915_WRITE(IMR, 0xffffffff);
3962 I915_WRITE(IER, 0x0);
3963
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964 I915_WRITE(IIR, I915_READ(IIR));
3965}
3966
3967static void i965_irq_preinstall(struct drm_device * dev)
3968{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003969 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003970 int pipe;
3971
Egbert Eich0706f172015-09-23 16:15:27 +02003972 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003973 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003974
3975 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003976 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003977 I915_WRITE(PIPESTAT(pipe), 0);
3978 I915_WRITE(IMR, 0xffffffff);
3979 I915_WRITE(IER, 0x0);
3980 POSTING_READ(IER);
3981}
3982
3983static int i965_irq_postinstall(struct drm_device *dev)
3984{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003985 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003986 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987 u32 error_mask;
3988
Chris Wilsona266c7d2012-04-24 22:59:44 +01003989 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003990 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003991 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003992 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3993 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3994 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3995 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3996 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3997
3998 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003999 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4000 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004001 enable_mask |= I915_USER_INTERRUPT;
4002
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004003 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004004 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004005
Daniel Vetterb79480b2013-06-27 17:52:10 +02004006 /* Interrupt setup is already guaranteed to be single-threaded, this is
4007 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004008 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004009 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4010 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4011 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004012 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004013
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014 /*
4015 * Enable some error detection, note the instruction error mask
4016 * bit is reserved, so we leave it masked.
4017 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004018 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4020 GM45_ERROR_MEM_PRIV |
4021 GM45_ERROR_CP_PRIV |
4022 I915_ERROR_MEMORY_REFRESH);
4023 } else {
4024 error_mask = ~(I915_ERROR_PAGE_TABLE |
4025 I915_ERROR_MEMORY_REFRESH);
4026 }
4027 I915_WRITE(EMR, error_mask);
4028
4029 I915_WRITE(IMR, dev_priv->irq_mask);
4030 I915_WRITE(IER, enable_mask);
4031 POSTING_READ(IER);
4032
Egbert Eich0706f172015-09-23 16:15:27 +02004033 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004034 POSTING_READ(PORT_HOTPLUG_EN);
4035
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004036 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004037
4038 return 0;
4039}
4040
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004041static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004042{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004043 u32 hotplug_en;
4044
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004045 assert_spin_locked(&dev_priv->irq_lock);
4046
Ville Syrjälä778eb332015-01-09 14:21:13 +02004047 /* Note HDMI and DP share hotplug bits */
4048 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004049 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004050 /* Programming the CRT detection parameters tends
4051 to generate a spurious hotplug event about three
4052 seconds later. So just do it once.
4053 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004054 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004055 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004056 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004057
Ville Syrjälä778eb332015-01-09 14:21:13 +02004058 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004059 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004060 HOTPLUG_INT_EN_MASK |
4061 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4062 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4063 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064}
4065
Daniel Vetterff1f5252012-10-02 15:10:55 +02004066static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004067{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004068 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004069 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004070 u32 iir, new_iir;
4071 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004073 u32 flip_mask =
4074 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4075 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076
Imre Deak2dd2a882015-02-24 11:14:30 +02004077 if (!intel_irqs_enabled(dev_priv))
4078 return IRQ_NONE;
4079
Imre Deak1f814da2015-12-16 02:52:19 +02004080 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4081 disable_rpm_wakeref_asserts(dev_priv);
4082
Chris Wilsona266c7d2012-04-24 22:59:44 +01004083 iir = I915_READ(IIR);
4084
Chris Wilsona266c7d2012-04-24 22:59:44 +01004085 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004086 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004087 bool blc_event = false;
4088
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089 /* Can't rely on pipestat interrupt bit in iir as it might
4090 * have been cleared after the pipestat interrupt was received.
4091 * It doesn't set the bit in iir again, but it still produces
4092 * interrupts (for non-MSI).
4093 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004094 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004096 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097
Damien Lespiau055e3932014-08-18 13:49:10 +01004098 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004099 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004100 pipe_stats[pipe] = I915_READ(reg);
4101
4102 /*
4103 * Clear the PIPE*STAT regs before the IIR
4104 */
4105 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004106 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004107 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004108 }
4109 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004110 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004111
4112 if (!irq_received)
4113 break;
4114
4115 ret = IRQ_HANDLED;
4116
4117 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004118 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4119 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4120 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004121 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004122 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004123
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004124 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004125 new_iir = I915_READ(IIR); /* Flush posted writes */
4126
Chris Wilsona266c7d2012-04-24 22:59:44 +01004127 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304128 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004129 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304130 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131
Damien Lespiau055e3932014-08-18 13:49:10 +01004132 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004133 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4134 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4135 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004136
4137 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4138 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004139
4140 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004141 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004143 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4144 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004145 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004146
4147 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004148 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004149
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004150 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004151 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004152
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153 /* With MSI, interrupts are only generated when iir
4154 * transitions from zero to nonzero. If another bit got
4155 * set while we were handling the existing iir bits, then
4156 * we would never get another interrupt.
4157 *
4158 * This is fine on non-MSI as well, as if we hit this path
4159 * we avoid exiting the interrupt handler only to generate
4160 * another one.
4161 *
4162 * Note that for MSI this could cause a stray interrupt report
4163 * if an interrupt landed in the time between writing IIR and
4164 * the posting read. This should be rare enough to never
4165 * trigger the 99% of 100,000 interrupts test for disabling
4166 * stray interrupts.
4167 */
4168 iir = new_iir;
4169 }
4170
Imre Deak1f814da2015-12-16 02:52:19 +02004171 enable_rpm_wakeref_asserts(dev_priv);
4172
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 return ret;
4174}
4175
4176static void i965_irq_uninstall(struct drm_device * dev)
4177{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004178 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179 int pipe;
4180
4181 if (!dev_priv)
4182 return;
4183
Egbert Eich0706f172015-09-23 16:15:27 +02004184 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004185 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004186
4187 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004188 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004189 I915_WRITE(PIPESTAT(pipe), 0);
4190 I915_WRITE(IMR, 0xffffffff);
4191 I915_WRITE(IER, 0x0);
4192
Damien Lespiau055e3932014-08-18 13:49:10 +01004193 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194 I915_WRITE(PIPESTAT(pipe),
4195 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4196 I915_WRITE(IIR, I915_READ(IIR));
4197}
4198
Daniel Vetterfca52a52014-09-30 10:56:45 +02004199/**
4200 * intel_irq_init - initializes irq support
4201 * @dev_priv: i915 device instance
4202 *
4203 * This function initializes all the irq support including work items, timers
4204 * and all the vtables. It does not setup the interrupt itself though.
4205 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004206void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004207{
Chris Wilson91c8a322016-07-05 10:40:23 +01004208 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004209
Jani Nikula77913b32015-06-18 13:06:16 +03004210 intel_hpd_init_work(dev_priv);
4211
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004212 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004213 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004214
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004215 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304216 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4217
Deepak Sa6706b42014-03-15 20:23:22 +05304218 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004219 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004220 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004221 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004222 else
4223 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304224
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304225 dev_priv->rps.pm_intr_keep = 0;
4226
4227 /*
4228 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4229 * if GEN6_PM_UP_EI_EXPIRED is masked.
4230 *
4231 * TODO: verify if this can be reproduced on VLV,CHV.
4232 */
4233 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4234 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4235
4236 if (INTEL_INFO(dev_priv)->gen >= 8)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01004237 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304238
Daniel Vetterb9632912014-09-30 10:56:44 +02004239 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004240 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004241 dev->max_vblank_count = 0;
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004242 dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004243 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004244 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004245 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004246 } else {
4247 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4248 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004249 }
4250
Ville Syrjälä21da2702014-08-06 14:49:55 +03004251 /*
4252 * Opt out of the vblank disable timer on everything except gen2.
4253 * Gen2 doesn't have a hardware frame counter and so depends on
4254 * vblank interrupts to produce sane vblank seuquence numbers.
4255 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004256 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004257 dev->vblank_disable_immediate = true;
4258
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004259 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4260 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004261
Daniel Vetterb9632912014-09-30 10:56:44 +02004262 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004263 dev->driver->irq_handler = cherryview_irq_handler;
4264 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4265 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4266 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004267 dev->driver->enable_vblank = i965_enable_vblank;
4268 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004269 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004270 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004271 dev->driver->irq_handler = valleyview_irq_handler;
4272 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4273 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4274 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004275 dev->driver->enable_vblank = i965_enable_vblank;
4276 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004277 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004278 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004279 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004280 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004281 dev->driver->irq_postinstall = gen8_irq_postinstall;
4282 dev->driver->irq_uninstall = gen8_irq_uninstall;
4283 dev->driver->enable_vblank = gen8_enable_vblank;
4284 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004285 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004286 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004287 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004288 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4289 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004290 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004291 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004292 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004293 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004294 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4295 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4296 dev->driver->enable_vblank = ironlake_enable_vblank;
4297 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004298 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004299 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004300 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004301 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4302 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4303 dev->driver->irq_handler = i8xx_irq_handler;
4304 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004305 dev->driver->enable_vblank = i8xx_enable_vblank;
4306 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004307 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004308 dev->driver->irq_preinstall = i915_irq_preinstall;
4309 dev->driver->irq_postinstall = i915_irq_postinstall;
4310 dev->driver->irq_uninstall = i915_irq_uninstall;
4311 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004312 dev->driver->enable_vblank = i8xx_enable_vblank;
4313 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004314 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004315 dev->driver->irq_preinstall = i965_irq_preinstall;
4316 dev->driver->irq_postinstall = i965_irq_postinstall;
4317 dev->driver->irq_uninstall = i965_irq_uninstall;
4318 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004319 dev->driver->enable_vblank = i965_enable_vblank;
4320 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004321 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004322 if (I915_HAS_HOTPLUG(dev_priv))
4323 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004324 }
4325}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004326
Daniel Vetterfca52a52014-09-30 10:56:45 +02004327/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004328 * intel_irq_install - enables the hardware interrupt
4329 * @dev_priv: i915 device instance
4330 *
4331 * This function enables the hardware interrupt handling, but leaves the hotplug
4332 * handling still disabled. It is called after intel_irq_init().
4333 *
4334 * In the driver load and resume code we need working interrupts in a few places
4335 * but don't want to deal with the hassle of concurrent probe and hotplug
4336 * workers. Hence the split into this two-stage approach.
4337 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004338int intel_irq_install(struct drm_i915_private *dev_priv)
4339{
4340 /*
4341 * We enable some interrupt sources in our postinstall hooks, so mark
4342 * interrupts as enabled _before_ actually enabling them to avoid
4343 * special cases in our ordering checks.
4344 */
4345 dev_priv->pm.irqs_enabled = true;
4346
Chris Wilson91c8a322016-07-05 10:40:23 +01004347 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004348}
4349
Daniel Vetterfca52a52014-09-30 10:56:45 +02004350/**
4351 * intel_irq_uninstall - finilizes all irq handling
4352 * @dev_priv: i915 device instance
4353 *
4354 * This stops interrupt and hotplug handling and unregisters and frees all
4355 * resources acquired in the init functions.
4356 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004357void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4358{
Chris Wilson91c8a322016-07-05 10:40:23 +01004359 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004360 intel_hpd_cancel_work(dev_priv);
4361 dev_priv->pm.irqs_enabled = false;
4362}
4363
Daniel Vetterfca52a52014-09-30 10:56:45 +02004364/**
4365 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4366 * @dev_priv: i915 device instance
4367 *
4368 * This function is used to disable interrupts at runtime, both in the runtime
4369 * pm and the system suspend/resume code.
4370 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004371void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004372{
Chris Wilson91c8a322016-07-05 10:40:23 +01004373 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004374 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004375 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004376}
4377
Daniel Vetterfca52a52014-09-30 10:56:45 +02004378/**
4379 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4380 * @dev_priv: i915 device instance
4381 *
4382 * This function is used to enable interrupts at runtime, both in the runtime
4383 * pm and the system suspend/resume code.
4384 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004385void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004386{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004387 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004388 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4389 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004390}