blob: a163037ddbd88275e6704792fa111e6c35240ce2 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
Egbert Eich0706f172015-09-23 16:15:27 +0200174/* For display hotplug interrupt */
175static inline void
176i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
177 uint32_t mask,
178 uint32_t bits)
179{
180 uint32_t val;
181
182 assert_spin_locked(&dev_priv->irq_lock);
183 WARN_ON(bits & ~mask);
184
185 val = I915_READ(PORT_HOTPLUG_EN);
186 val &= ~mask;
187 val |= bits;
188 I915_WRITE(PORT_HOTPLUG_EN, val);
189}
190
191/**
192 * i915_hotplug_interrupt_update - update hotplug interrupt enable
193 * @dev_priv: driver private
194 * @mask: bits to update
195 * @bits: bits to enable
196 * NOTE: the HPD enable bits are modified both inside and outside
197 * of an interrupt context. To avoid that read-modify-write cycles
198 * interfer, these bits are protected by a spinlock. Since this
199 * function is usually not called from a context where the lock is
200 * held already, this function acquires the lock itself. A non-locking
201 * version is also available.
202 */
203void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
204 uint32_t mask,
205 uint32_t bits)
206{
207 spin_lock_irq(&dev_priv->irq_lock);
208 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
209 spin_unlock_irq(&dev_priv->irq_lock);
210}
211
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300212/**
213 * ilk_update_display_irq - update DEIMR
214 * @dev_priv: driver private
215 * @interrupt_mask: mask of interrupt bits to update
216 * @enabled_irq_mask: mask of interrupt bits to enable
217 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200218void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219 uint32_t interrupt_mask,
220 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800221{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 uint32_t new_val;
223
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200224 assert_spin_locked(&dev_priv->irq_lock);
225
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300226 WARN_ON(enabled_irq_mask & ~interrupt_mask);
227
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700228 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300229 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300231 new_val = dev_priv->irq_mask;
232 new_val &= ~interrupt_mask;
233 new_val |= (~enabled_irq_mask & interrupt_mask);
234
235 if (new_val != dev_priv->irq_mask) {
236 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000237 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000238 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800239 }
240}
241
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300242/**
243 * ilk_update_gt_irq - update GTIMR
244 * @dev_priv: driver private
245 * @interrupt_mask: mask of interrupt bits to update
246 * @enabled_irq_mask: mask of interrupt bits to enable
247 */
248static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
249 uint32_t interrupt_mask,
250 uint32_t enabled_irq_mask)
251{
252 assert_spin_locked(&dev_priv->irq_lock);
253
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100254 WARN_ON(enabled_irq_mask & ~interrupt_mask);
255
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700256 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300257 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300259 dev_priv->gt_irq_mask &= ~interrupt_mask;
260 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
261 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
262 POSTING_READ(GTIMR);
263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
268}
269
Daniel Vetter480c8032014-07-16 09:49:40 +0200270void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300271{
272 ilk_update_gt_irq(dev_priv, mask, 0);
273}
274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200275static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200276{
277 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278}
279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200280static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200281{
282 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283}
284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200285static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200286{
287 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288}
289
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300290/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200291 * snb_update_pm_irq - update GEN6_PMIMR
292 * @dev_priv: driver private
293 * @interrupt_mask: mask of interrupt bits to update
294 * @enabled_irq_mask: mask of interrupt bits to enable
295 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300296static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297 uint32_t interrupt_mask,
298 uint32_t enabled_irq_mask)
299{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300300 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300301
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100302 WARN_ON(enabled_irq_mask & ~interrupt_mask);
303
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300304 assert_spin_locked(&dev_priv->irq_lock);
305
Paulo Zanoni605cd252013-08-06 18:57:15 -0300306 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300307 new_val &= ~interrupt_mask;
308 new_val |= (~enabled_irq_mask & interrupt_mask);
309
Paulo Zanoni605cd252013-08-06 18:57:15 -0300310 if (new_val != dev_priv->pm_irq_mask) {
311 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200312 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300314 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300315}
316
Daniel Vetter480c8032014-07-16 09:49:40 +0200317void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300318{
Imre Deak9939fba2014-11-20 23:01:47 +0200319 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
320 return;
321
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300322 snb_update_pm_irq(dev_priv, mask, mask);
323}
324
Imre Deak9939fba2014-11-20 23:01:47 +0200325static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
326 uint32_t mask)
327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Daniel Vetter480c8032014-07-16 09:49:40 +0200331void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
336 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300337}
338
Imre Deak3cc134e2014-11-19 15:30:03 +0200339void gen6_reset_rps_interrupts(struct drm_device *dev)
340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200342 i915_reg_t reg = gen6_pm_iir(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +0200343
344 spin_lock_irq(&dev_priv->irq_lock);
345 I915_WRITE(reg, dev_priv->pm_rps_events);
346 I915_WRITE(reg, dev_priv->pm_rps_events);
347 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200348 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200349 spin_unlock_irq(&dev_priv->irq_lock);
350}
351
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100352void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200353{
Imre Deakb900b942014-11-05 20:48:48 +0200354 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200355
Imre Deakb900b942014-11-05 20:48:48 +0200356 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200357 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200358 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200359 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
360 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200361 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200362
Imre Deakb900b942014-11-05 20:48:48 +0200363 spin_unlock_irq(&dev_priv->irq_lock);
364}
365
Imre Deak59d02a12014-12-19 19:33:26 +0200366u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
367{
368 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200369 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200370 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200371 *
372 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200373 */
374 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
375 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
376
377 if (INTEL_INFO(dev_priv)->gen >= 8)
378 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
379
380 return mask;
381}
382
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100383void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200384{
Imre Deakd4d70aa2014-11-19 15:30:04 +0200385 spin_lock_irq(&dev_priv->irq_lock);
386 dev_priv->rps.interrupts_enabled = false;
387 spin_unlock_irq(&dev_priv->irq_lock);
388
389 cancel_work_sync(&dev_priv->rps.work);
390
Imre Deak9939fba2014-11-20 23:01:47 +0200391 spin_lock_irq(&dev_priv->irq_lock);
392
Imre Deak59d02a12014-12-19 19:33:26 +0200393 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200394
395 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200396 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
397 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200398
399 spin_unlock_irq(&dev_priv->irq_lock);
400
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100401 synchronize_irq(dev_priv->dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200402}
403
Ben Widawsky09610212014-05-15 20:58:08 +0300404/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200405 * bdw_update_port_irq - update DE port interrupt
406 * @dev_priv: driver private
407 * @interrupt_mask: mask of interrupt bits to update
408 * @enabled_irq_mask: mask of interrupt bits to enable
409 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300410static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
411 uint32_t interrupt_mask,
412 uint32_t enabled_irq_mask)
413{
414 uint32_t new_val;
415 uint32_t old_val;
416
417 assert_spin_locked(&dev_priv->irq_lock);
418
419 WARN_ON(enabled_irq_mask & ~interrupt_mask);
420
421 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
422 return;
423
424 old_val = I915_READ(GEN8_DE_PORT_IMR);
425
426 new_val = old_val;
427 new_val &= ~interrupt_mask;
428 new_val |= (~enabled_irq_mask & interrupt_mask);
429
430 if (new_val != old_val) {
431 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
432 POSTING_READ(GEN8_DE_PORT_IMR);
433 }
434}
435
436/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200437 * bdw_update_pipe_irq - update DE pipe interrupt
438 * @dev_priv: driver private
439 * @pipe: pipe whose interrupt to update
440 * @interrupt_mask: mask of interrupt bits to update
441 * @enabled_irq_mask: mask of interrupt bits to enable
442 */
443void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
444 enum pipe pipe,
445 uint32_t interrupt_mask,
446 uint32_t enabled_irq_mask)
447{
448 uint32_t new_val;
449
450 assert_spin_locked(&dev_priv->irq_lock);
451
452 WARN_ON(enabled_irq_mask & ~interrupt_mask);
453
454 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
455 return;
456
457 new_val = dev_priv->de_irq_mask[pipe];
458 new_val &= ~interrupt_mask;
459 new_val |= (~enabled_irq_mask & interrupt_mask);
460
461 if (new_val != dev_priv->de_irq_mask[pipe]) {
462 dev_priv->de_irq_mask[pipe] = new_val;
463 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
464 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
465 }
466}
467
468/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200469 * ibx_display_interrupt_update - update SDEIMR
470 * @dev_priv: driver private
471 * @interrupt_mask: mask of interrupt bits to update
472 * @enabled_irq_mask: mask of interrupt bits to enable
473 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200474void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
475 uint32_t interrupt_mask,
476 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200477{
478 uint32_t sdeimr = I915_READ(SDEIMR);
479 sdeimr &= ~interrupt_mask;
480 sdeimr |= (~enabled_irq_mask & interrupt_mask);
481
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100482 WARN_ON(enabled_irq_mask & ~interrupt_mask);
483
Daniel Vetterfee884e2013-07-04 23:35:21 +0200484 assert_spin_locked(&dev_priv->irq_lock);
485
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700486 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300487 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300488
Daniel Vetterfee884e2013-07-04 23:35:21 +0200489 I915_WRITE(SDEIMR, sdeimr);
490 POSTING_READ(SDEIMR);
491}
Paulo Zanoni86642812013-04-12 17:57:57 -0300492
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100493static void
Imre Deak755e9012014-02-10 18:42:47 +0200494__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
495 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800496{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200497 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200498 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800499
Daniel Vetterb79480b2013-06-27 17:52:10 +0200500 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200501 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200502
Ville Syrjälä04feced2014-04-03 13:28:33 +0300503 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
504 status_mask & ~PIPESTAT_INT_STATUS_MASK,
505 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
506 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200507 return;
508
509 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200510 return;
511
Imre Deak91d181d2014-02-10 18:42:49 +0200512 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
513
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200514 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200515 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200516 I915_WRITE(reg, pipestat);
517 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800518}
519
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100520static void
Imre Deak755e9012014-02-10 18:42:47 +0200521__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
522 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800523{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200524 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200525 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800526
Daniel Vetterb79480b2013-06-27 17:52:10 +0200527 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200528 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200529
Ville Syrjälä04feced2014-04-03 13:28:33 +0300530 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
531 status_mask & ~PIPESTAT_INT_STATUS_MASK,
532 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
533 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200534 return;
535
Imre Deak755e9012014-02-10 18:42:47 +0200536 if ((pipestat & enable_mask) == 0)
537 return;
538
Imre Deak91d181d2014-02-10 18:42:49 +0200539 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
540
Imre Deak755e9012014-02-10 18:42:47 +0200541 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200542 I915_WRITE(reg, pipestat);
543 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800544}
545
Imre Deak10c59c52014-02-10 18:42:48 +0200546static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
547{
548 u32 enable_mask = status_mask << 16;
549
550 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300551 * On pipe A we don't support the PSR interrupt yet,
552 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200553 */
554 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
555 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300556 /*
557 * On pipe B and C we don't support the PSR interrupt yet, on pipe
558 * A the same bit is for perf counters which we don't use either.
559 */
560 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
561 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200562
563 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
564 SPRITE0_FLIP_DONE_INT_EN_VLV |
565 SPRITE1_FLIP_DONE_INT_EN_VLV);
566 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
567 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
568 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
569 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
570
571 return enable_mask;
572}
573
Imre Deak755e9012014-02-10 18:42:47 +0200574void
575i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
576 u32 status_mask)
577{
578 u32 enable_mask;
579
Wayne Boyer666a4532015-12-09 12:29:35 -0800580 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Imre Deak10c59c52014-02-10 18:42:48 +0200581 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
582 status_mask);
583 else
584 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200585 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
586}
587
588void
589i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
590 u32 status_mask)
591{
592 u32 enable_mask;
593
Wayne Boyer666a4532015-12-09 12:29:35 -0800594 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Imre Deak10c59c52014-02-10 18:42:48 +0200595 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
596 status_mask);
597 else
598 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200599 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
600}
601
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000602/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300603 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +0200604 * @dev: drm device
Zhao Yakui01c66882009-10-28 05:10:00 +0000605 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100606static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000607{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100608 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300609 return;
610
Daniel Vetter13321782014-09-15 14:55:29 +0200611 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000612
Imre Deak755e9012014-02-10 18:42:47 +0200613 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100614 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200615 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200616 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000617
Daniel Vetter13321782014-09-15 14:55:29 +0200618 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000619}
620
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300621/*
622 * This timing diagram depicts the video signal in and
623 * around the vertical blanking period.
624 *
625 * Assumptions about the fictitious mode used in this example:
626 * vblank_start >= 3
627 * vsync_start = vblank_start + 1
628 * vsync_end = vblank_start + 2
629 * vtotal = vblank_start + 3
630 *
631 * start of vblank:
632 * latch double buffered registers
633 * increment frame counter (ctg+)
634 * generate start of vblank interrupt (gen4+)
635 * |
636 * | frame start:
637 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
638 * | may be shifted forward 1-3 extra lines via PIPECONF
639 * | |
640 * | | start of vsync:
641 * | | generate vsync interrupt
642 * | | |
643 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
644 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
645 * ----va---> <-----------------vb--------------------> <--------va-------------
646 * | | <----vs-----> |
647 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
648 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
649 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
650 * | | |
651 * last visible pixel first visible pixel
652 * | increment frame counter (gen3/4)
653 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
654 *
655 * x = horizontal active
656 * _ = horizontal blanking
657 * hs = horizontal sync
658 * va = vertical active
659 * vb = vertical blanking
660 * vs = vertical sync
661 * vbs = vblank_start (number)
662 *
663 * Summary:
664 * - most events happen at the start of horizontal sync
665 * - frame start happens at the start of horizontal blank, 1-4 lines
666 * (depending on PIPECONF settings) after the start of vblank
667 * - gen3/4 pixel and frame counter are synchronized with the start
668 * of horizontal active on the first line of vertical active
669 */
670
Thierry Reding88e72712015-09-24 18:35:31 +0200671static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300672{
673 /* Gen2 doesn't have a hardware frame counter */
674 return 0;
675}
676
Keith Packard42f52ef2008-10-18 19:39:29 -0700677/* Called from drm generic code, passed a 'crtc', which
678 * we use as a pipe index
679 */
Thierry Reding88e72712015-09-24 18:35:31 +0200680static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700681{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300682 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200683 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300684 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100685 struct intel_crtc *intel_crtc =
686 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200687 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700688
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100689 htotal = mode->crtc_htotal;
690 hsync_start = mode->crtc_hsync_start;
691 vbl_start = mode->crtc_vblank_start;
692 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
693 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300694
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300695 /* Convert to pixel count */
696 vbl_start *= htotal;
697
698 /* Start of vblank event occurs at start of hsync */
699 vbl_start -= htotal - hsync_start;
700
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800701 high_frame = PIPEFRAME(pipe);
702 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100703
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700704 /*
705 * High & low register fields aren't synchronized, so make sure
706 * we get a low value that's stable across two reads of the high
707 * register.
708 */
709 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100710 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300711 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100712 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 } while (high1 != high2);
714
Chris Wilson5eddb702010-09-11 13:48:45 +0100715 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300716 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100717 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300718
719 /*
720 * The frame counter increments at beginning of active.
721 * Cook up a vblank counter by also checking the pixel
722 * counter against vblank start.
723 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200724 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700725}
726
Dave Airlie974e59b2015-10-30 09:45:33 +1000727static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800728{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300729 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800730
Ville Syrjälä649636e2015-09-22 19:50:01 +0300731 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800732}
733
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300734/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300735static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
736{
737 struct drm_device *dev = crtc->base.dev;
738 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200739 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300740 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300741 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300742
Ville Syrjälä80715b22014-05-15 20:23:23 +0300743 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300744 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
745 vtotal /= 2;
746
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100747 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300748 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300749 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300750 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300751
752 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700753 * On HSW, the DSL reg (0x70000) appears to return 0 if we
754 * read it just before the start of vblank. So try it again
755 * so we don't accidentally end up spanning a vblank frame
756 * increment, causing the pipe_update_end() code to squak at us.
757 *
758 * The nature of this problem means we can't simply check the ISR
759 * bit and return the vblank start value; nor can we use the scanline
760 * debug register in the transcoder as it appears to have the same
761 * problem. We may need to extend this to include other platforms,
762 * but so far testing only shows the problem on HSW.
763 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100764 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700765 int i, temp;
766
767 for (i = 0; i < 100; i++) {
768 udelay(1);
769 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
770 DSL_LINEMASK_GEN3;
771 if (temp != position) {
772 position = temp;
773 break;
774 }
775 }
776 }
777
778 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300779 * See update_scanline_offset() for the details on the
780 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300781 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300782 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783}
784
Thierry Reding88e72712015-09-24 18:35:31 +0200785static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200786 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300787 ktime_t *stime, ktime_t *etime,
788 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100789{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300790 struct drm_i915_private *dev_priv = dev->dev_private;
791 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300793 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300794 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795 bool in_vbl = true;
796 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100797 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100798
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200799 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100800 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800801 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100802 return 0;
803 }
804
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300805 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300806 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300807 vtotal = mode->crtc_vtotal;
808 vbl_start = mode->crtc_vblank_start;
809 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100810
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200811 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
812 vbl_start = DIV_ROUND_UP(vbl_start, 2);
813 vbl_end /= 2;
814 vtotal /= 2;
815 }
816
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300817 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
818
Mario Kleinerad3543e2013-10-30 05:13:08 +0100819 /*
820 * Lock uncore.lock, as we will do multiple timing critical raw
821 * register reads, potentially with preemption disabled, so the
822 * following code must not block on uncore.lock.
823 */
824 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300825
Mario Kleinerad3543e2013-10-30 05:13:08 +0100826 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
827
828 /* Get optional system timestamp before query. */
829 if (stime)
830 *stime = ktime_get();
831
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100832 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100833 /* No obvious pixelcount register. Only query vertical
834 * scanout position from Display scan line register.
835 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300836 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100837 } else {
838 /* Have access to pixelcount since start of frame.
839 * We can split this into vertical and horizontal
840 * scanout position.
841 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300842 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300844 /* convert to pixel counts */
845 vbl_start *= htotal;
846 vbl_end *= htotal;
847 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300848
849 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300850 * In interlaced modes, the pixel counter counts all pixels,
851 * so one field will have htotal more pixels. In order to avoid
852 * the reported position from jumping backwards when the pixel
853 * counter is beyond the length of the shorter field, just
854 * clamp the position the length of the shorter field. This
855 * matches how the scanline counter based position works since
856 * the scanline counter doesn't count the two half lines.
857 */
858 if (position >= vtotal)
859 position = vtotal - 1;
860
861 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300862 * Start of vblank interrupt is triggered at start of hsync,
863 * just prior to the first active line of vblank. However we
864 * consider lines to start at the leading edge of horizontal
865 * active. So, should we get here before we've crossed into
866 * the horizontal active of the first line in vblank, we would
867 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
868 * always add htotal-hsync_start to the current pixel position.
869 */
870 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300871 }
872
Mario Kleinerad3543e2013-10-30 05:13:08 +0100873 /* Get optional system timestamp after query. */
874 if (etime)
875 *etime = ktime_get();
876
877 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
878
879 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
880
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300881 in_vbl = position >= vbl_start && position < vbl_end;
882
883 /*
884 * While in vblank, position will be negative
885 * counting up towards 0 at vbl_end. And outside
886 * vblank, position will be positive counting
887 * up since vbl_end.
888 */
889 if (position >= vbl_start)
890 position -= vbl_end;
891 else
892 position += vtotal - vbl_end;
893
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100894 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300895 *vpos = position;
896 *hpos = 0;
897 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100898 *vpos = position / htotal;
899 *hpos = position - (*vpos * htotal);
900 }
901
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100902 /* In vblank? */
903 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200904 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100905
906 return ret;
907}
908
Ville Syrjäläa225f072014-04-29 13:35:45 +0300909int intel_get_crtc_scanline(struct intel_crtc *crtc)
910{
911 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
912 unsigned long irqflags;
913 int position;
914
915 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
916 position = __intel_get_crtc_scanline(crtc);
917 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
918
919 return position;
920}
921
Thierry Reding88e72712015-09-24 18:35:31 +0200922static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100923 int *max_error,
924 struct timeval *vblank_time,
925 unsigned flags)
926{
Chris Wilson4041b852011-01-22 10:07:56 +0000927 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100928
Thierry Reding88e72712015-09-24 18:35:31 +0200929 if (pipe >= INTEL_INFO(dev)->num_pipes) {
930 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100931 return -EINVAL;
932 }
933
934 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000935 crtc = intel_get_crtc_for_pipe(dev, pipe);
936 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200937 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000938 return -EINVAL;
939 }
940
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200941 if (!crtc->hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200942 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000943 return -EBUSY;
944 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945
946 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000947 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
948 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200949 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100950}
951
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100952static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800953{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000954 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200955 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200956
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200957 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800958
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200959 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
960
Daniel Vetter20e4d402012-08-08 23:35:39 +0200961 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200962
Jesse Barnes7648fa92010-05-20 14:28:11 -0700963 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000964 busy_up = I915_READ(RCPREVBSYTUPAVG);
965 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800966 max_avg = I915_READ(RCBMAXAVG);
967 min_avg = I915_READ(RCBMINAVG);
968
969 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000970 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200971 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
972 new_delay = dev_priv->ips.cur_delay - 1;
973 if (new_delay < dev_priv->ips.max_delay)
974 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000975 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200976 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
977 new_delay = dev_priv->ips.cur_delay + 1;
978 if (new_delay > dev_priv->ips.min_delay)
979 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800980 }
981
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100982 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200983 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800984
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200985 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200986
Jesse Barnesf97108d2010-01-29 11:27:07 -0800987 return;
988}
989
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000990static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +0100991{
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000992 if (!intel_engine_initialized(engine))
Chris Wilson475553d2011-01-20 09:52:56 +0000993 return;
994
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000995 trace_i915_gem_request_notify(engine);
Chris Wilson12471ba2016-04-09 10:57:55 +0100996 engine->user_interrupts++;
Chris Wilson9862e602011-01-04 22:22:17 +0000997
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000998 wake_up_all(&engine->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100999}
1000
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001001static void vlv_c0_read(struct drm_i915_private *dev_priv,
1002 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001003{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001004 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1005 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1006 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001007}
1008
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001009static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1010 const struct intel_rps_ei *old,
1011 const struct intel_rps_ei *now,
1012 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001013{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001014 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001015 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001016
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001017 if (old->cz_clock == 0)
1018 return false;
Deepak S31685c22014-07-03 17:33:01 -04001019
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001020 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1021 mul <<= 8;
1022
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001023 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001024 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001025
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001026 /* Workload can be split between render + media, e.g. SwapBuffers
1027 * being blitted in X after being rendered in mesa. To account for
1028 * this we need to combine both engines into our activity counter.
1029 */
1030 c0 = now->render_c0 - old->render_c0;
1031 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001032 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001033
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001034 return c0 >= time;
1035}
Deepak S31685c22014-07-03 17:33:01 -04001036
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001037void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1038{
1039 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1040 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001041}
1042
1043static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1044{
1045 struct intel_rps_ei now;
1046 u32 events = 0;
1047
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001048 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001049 return 0;
1050
1051 vlv_c0_read(dev_priv, &now);
1052 if (now.cz_clock == 0)
1053 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001054
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001055 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1056 if (!vlv_c0_above(dev_priv,
1057 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001058 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001059 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1060 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001061 }
1062
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001063 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1064 if (vlv_c0_above(dev_priv,
1065 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001066 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001067 events |= GEN6_PM_RP_UP_THRESHOLD;
1068 dev_priv->rps.up_ei = now;
1069 }
1070
1071 return events;
Deepak S31685c22014-07-03 17:33:01 -04001072}
1073
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001074static bool any_waiters(struct drm_i915_private *dev_priv)
1075{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001076 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001077
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001078 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001079 if (engine->irq_refcount)
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001080 return true;
1081
1082 return false;
1083}
1084
Ben Widawsky4912d042011-04-25 11:25:20 -07001085static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001086{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001087 struct drm_i915_private *dev_priv =
1088 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001089 bool client_boost;
1090 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001091 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001092
Daniel Vetter59cdb632013-07-04 23:35:28 +02001093 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001094 /* Speed up work cancelation during disabling rps interrupts. */
1095 if (!dev_priv->rps.interrupts_enabled) {
1096 spin_unlock_irq(&dev_priv->irq_lock);
1097 return;
1098 }
Imre Deak1f814da2015-12-16 02:52:19 +02001099
1100 /*
1101 * The RPS work is synced during runtime suspend, we don't require a
1102 * wakeref. TODO: instead of disabling the asserts make sure that we
1103 * always hold an RPM reference while the work is running.
1104 */
1105 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
1106
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001107 pm_iir = dev_priv->rps.pm_iir;
1108 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001109 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1110 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001111 client_boost = dev_priv->rps.client_boost;
1112 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001113 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001114
Paulo Zanoni60611c12013-08-15 11:50:01 -03001115 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301116 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001117
Chris Wilson8d3afd72015-05-21 21:01:47 +01001118 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Imre Deak1f814da2015-12-16 02:52:19 +02001119 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001120
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001121 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001122
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001123 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1124
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001125 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001126 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001127 min = dev_priv->rps.min_freq_softlimit;
1128 max = dev_priv->rps.max_freq_softlimit;
1129
1130 if (client_boost) {
1131 new_delay = dev_priv->rps.max_freq_softlimit;
1132 adj = 0;
1133 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001134 if (adj > 0)
1135 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001136 else /* CHV needs even encode values */
1137 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001138 /*
1139 * For better performance, jump directly
1140 * to RPe if we're below it.
1141 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001142 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001143 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001144 adj = 0;
1145 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001146 } else if (any_waiters(dev_priv)) {
1147 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001148 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001149 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1150 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001151 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001152 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001153 adj = 0;
1154 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1155 if (adj < 0)
1156 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001157 else /* CHV needs even encode values */
1158 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001159 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001160 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001161 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001162
Chris Wilsonedcf2842015-04-07 16:20:29 +01001163 dev_priv->rps.last_adj = adj;
1164
Ben Widawsky79249632012-09-07 19:43:42 -07001165 /* sysfs frequency interfaces may have snuck in while servicing the
1166 * interrupt
1167 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001168 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001169 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301170
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001171 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001172
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001173 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deak1f814da2015-12-16 02:52:19 +02001174out:
1175 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001176}
1177
Ben Widawskye3689192012-05-25 16:56:22 -07001178
1179/**
1180 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1181 * occurred.
1182 * @work: workqueue struct
1183 *
1184 * Doesn't actually do anything except notify userspace. As a consequence of
1185 * this event, userspace should try to remap the bad rows since statistically
1186 * it is likely the same row is more likely to go bad again.
1187 */
1188static void ivybridge_parity_work(struct work_struct *work)
1189{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001190 struct drm_i915_private *dev_priv =
1191 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001192 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001193 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001194 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001195 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001196
1197 /* We must turn off DOP level clock gating to access the L3 registers.
1198 * In order to prevent a get/put style interface, acquire struct mutex
1199 * any time we access those registers.
1200 */
1201 mutex_lock(&dev_priv->dev->struct_mutex);
1202
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001203 /* If we've screwed up tracking, just let the interrupt fire again */
1204 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1205 goto out;
1206
Ben Widawskye3689192012-05-25 16:56:22 -07001207 misccpctl = I915_READ(GEN7_MISCCPCTL);
1208 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1209 POSTING_READ(GEN7_MISCCPCTL);
1210
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001211 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001212 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001213
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001214 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001215 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001216 break;
1217
1218 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1219
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001220 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001221
1222 error_status = I915_READ(reg);
1223 row = GEN7_PARITY_ERROR_ROW(error_status);
1224 bank = GEN7_PARITY_ERROR_BANK(error_status);
1225 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1226
1227 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1228 POSTING_READ(reg);
1229
1230 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1231 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1232 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1233 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1234 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1235 parity_event[5] = NULL;
1236
Dave Airlie5bdebb12013-10-11 14:07:25 +10001237 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001238 KOBJ_CHANGE, parity_event);
1239
1240 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1241 slice, row, bank, subbank);
1242
1243 kfree(parity_event[4]);
1244 kfree(parity_event[3]);
1245 kfree(parity_event[2]);
1246 kfree(parity_event[1]);
1247 }
Ben Widawskye3689192012-05-25 16:56:22 -07001248
1249 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1250
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001251out:
1252 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001253 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001254 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001255 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001256
1257 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001258}
1259
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001260static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1261 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001262{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001263 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001264 return;
1265
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001266 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001267 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001268 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001269
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001270 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1272 dev_priv->l3_parity.which_slice |= 1 << 1;
1273
1274 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1275 dev_priv->l3_parity.which_slice |= 1 << 0;
1276
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001277 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001278}
1279
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001280static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001281 u32 gt_iir)
1282{
1283 if (gt_iir &
1284 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001285 notify_ring(&dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001286 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001287 notify_ring(&dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001288}
1289
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001290static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001291 u32 gt_iir)
1292{
1293
Ben Widawskycc609d52013-05-28 19:22:29 -07001294 if (gt_iir &
1295 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001296 notify_ring(&dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001297 if (gt_iir & GT_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001298 notify_ring(&dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001299 if (gt_iir & GT_BLT_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001300 notify_ring(&dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001301
Ben Widawskycc609d52013-05-28 19:22:29 -07001302 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1303 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001304 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1305 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001306
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001307 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1308 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001309}
1310
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001311static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001312gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001313{
1314 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001315 notify_ring(engine);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001316 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001317 tasklet_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001318}
1319
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001320static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1321 u32 master_ctl,
1322 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001323{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001324 irqreturn_t ret = IRQ_NONE;
1325
1326 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001327 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1328 if (gt_iir[0]) {
1329 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001330 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001331 } else
1332 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1333 }
1334
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001335 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001336 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1337 if (gt_iir[1]) {
1338 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001339 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001340 } else
1341 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1342 }
1343
Chris Wilson74cdb332015-04-07 16:21:05 +01001344 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001345 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1346 if (gt_iir[3]) {
1347 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001348 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001349 } else
1350 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1351 }
1352
Ben Widawsky09610212014-05-15 20:58:08 +03001353 if (master_ctl & GEN8_GT_PM_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001354 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1355 if (gt_iir[2] & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001356 I915_WRITE_FW(GEN8_GT_IIR(2),
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001357 gt_iir[2] & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001358 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001359 } else
1360 DRM_ERROR("The master control interrupt lied (PM)!\n");
1361 }
1362
Ben Widawskyabd58f02013-11-02 21:07:09 -07001363 return ret;
1364}
1365
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001366static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1367 u32 gt_iir[4])
1368{
1369 if (gt_iir[0]) {
1370 gen8_cs_irq_handler(&dev_priv->engine[RCS],
1371 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1372 gen8_cs_irq_handler(&dev_priv->engine[BCS],
1373 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1374 }
1375
1376 if (gt_iir[1]) {
1377 gen8_cs_irq_handler(&dev_priv->engine[VCS],
1378 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1379 gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1380 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1381 }
1382
1383 if (gt_iir[3])
1384 gen8_cs_irq_handler(&dev_priv->engine[VECS],
1385 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1386
1387 if (gt_iir[2] & dev_priv->pm_rps_events)
1388 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1389}
1390
Imre Deak63c88d22015-07-20 14:43:39 -07001391static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1392{
1393 switch (port) {
1394 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001395 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001396 case PORT_B:
1397 return val & PORTB_HOTPLUG_LONG_DETECT;
1398 case PORT_C:
1399 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001400 default:
1401 return false;
1402 }
1403}
1404
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001405static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1406{
1407 switch (port) {
1408 case PORT_E:
1409 return val & PORTE_HOTPLUG_LONG_DETECT;
1410 default:
1411 return false;
1412 }
1413}
1414
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001415static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1416{
1417 switch (port) {
1418 case PORT_A:
1419 return val & PORTA_HOTPLUG_LONG_DETECT;
1420 case PORT_B:
1421 return val & PORTB_HOTPLUG_LONG_DETECT;
1422 case PORT_C:
1423 return val & PORTC_HOTPLUG_LONG_DETECT;
1424 case PORT_D:
1425 return val & PORTD_HOTPLUG_LONG_DETECT;
1426 default:
1427 return false;
1428 }
1429}
1430
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001431static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1432{
1433 switch (port) {
1434 case PORT_A:
1435 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1436 default:
1437 return false;
1438 }
1439}
1440
Jani Nikula676574d2015-05-28 15:43:53 +03001441static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001442{
1443 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001444 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001445 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001446 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001447 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001448 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001449 return val & PORTD_HOTPLUG_LONG_DETECT;
1450 default:
1451 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001452 }
1453}
1454
Jani Nikula676574d2015-05-28 15:43:53 +03001455static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001456{
1457 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001458 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001459 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001460 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001461 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001462 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001463 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1464 default:
1465 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001466 }
1467}
1468
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001469/*
1470 * Get a bit mask of pins that have triggered, and which ones may be long.
1471 * This can be called multiple times with the same masks to accumulate
1472 * hotplug detection results from several registers.
1473 *
1474 * Note that the caller is expected to zero out the masks initially.
1475 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001476static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001477 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001478 const u32 hpd[HPD_NUM_PINS],
1479 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001480{
Jani Nikula8c841e52015-06-18 13:06:17 +03001481 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001482 int i;
1483
Jani Nikula676574d2015-05-28 15:43:53 +03001484 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001485 if ((hpd[i] & hotplug_trigger) == 0)
1486 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001487
Jani Nikula8c841e52015-06-18 13:06:17 +03001488 *pin_mask |= BIT(i);
1489
Imre Deakcc24fcd2015-07-21 15:32:45 -07001490 if (!intel_hpd_pin_to_port(i, &port))
1491 continue;
1492
Imre Deakfd63e2a2015-07-21 15:32:44 -07001493 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001494 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001495 }
1496
1497 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1498 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1499
1500}
1501
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001502static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001503{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001504 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001505}
1506
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001507static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001508{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001509 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001510}
1511
Shuang He8bf1e9f2013-10-15 18:55:27 +01001512#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001513static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1514 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001515 uint32_t crc0, uint32_t crc1,
1516 uint32_t crc2, uint32_t crc3,
1517 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001518{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001519 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1520 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001521 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001522
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001523 spin_lock(&pipe_crc->lock);
1524
Damien Lespiau0c912c72013-10-15 18:55:37 +01001525 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001526 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001527 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001528 return;
1529 }
1530
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001531 head = pipe_crc->head;
1532 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001533
1534 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001535 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001536 DRM_ERROR("CRC buffer overflowing\n");
1537 return;
1538 }
1539
1540 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001541
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001542 entry->frame = dev_priv->dev->driver->get_vblank_counter(dev_priv->dev,
1543 pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001544 entry->crc[0] = crc0;
1545 entry->crc[1] = crc1;
1546 entry->crc[2] = crc2;
1547 entry->crc[3] = crc3;
1548 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001549
1550 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001551 pipe_crc->head = head;
1552
1553 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001554
1555 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001556}
Daniel Vetter277de952013-10-18 16:37:07 +02001557#else
1558static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001559display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1560 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001561 uint32_t crc0, uint32_t crc1,
1562 uint32_t crc2, uint32_t crc3,
1563 uint32_t crc4) {}
1564#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001565
Daniel Vetter277de952013-10-18 16:37:07 +02001566
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001567static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1568 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001569{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001570 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001571 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1572 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001573}
1574
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001575static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001577{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001578 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001579 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1580 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1581 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1582 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1583 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001584}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001585
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001586static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1587 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001588{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001589 uint32_t res1, res2;
1590
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001591 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001592 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1593 else
1594 res1 = 0;
1595
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001596 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001597 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1598 else
1599 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001600
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001601 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001602 I915_READ(PIPE_CRC_RES_RED(pipe)),
1603 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1604 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1605 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001606}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001607
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001608/* The RPS events need forcewake, so we add them to a work queue and mask their
1609 * IMR bits until the work is done. Other interrupts can be processed without
1610 * the work queue. */
1611static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001612{
Deepak Sa6706b42014-03-15 20:23:22 +05301613 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001614 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001615 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001616 if (dev_priv->rps.interrupts_enabled) {
1617 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1618 queue_work(dev_priv->wq, &dev_priv->rps.work);
1619 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001620 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001621 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001622
Imre Deakc9a9a262014-11-05 20:48:37 +02001623 if (INTEL_INFO(dev_priv)->gen >= 8)
1624 return;
1625
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001626 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001627 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001628 notify_ring(&dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001629
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001630 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1631 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001632 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001633}
1634
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001635static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
1636 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001637{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001638 return drm_handle_vblank(dev_priv->dev, pipe);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001639}
1640
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001641static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1642 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001643{
Imre Deakc1874ed2014-02-04 21:35:46 +02001644 int pipe;
1645
Imre Deak58ead0d2014-02-04 21:35:47 +02001646 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001647
1648 if (!dev_priv->display_irqs_enabled) {
1649 spin_unlock(&dev_priv->irq_lock);
1650 return;
1651 }
1652
Damien Lespiau055e3932014-08-18 13:49:10 +01001653 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001654 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001655 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001656
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001657 /*
1658 * PIPESTAT bits get signalled even when the interrupt is
1659 * disabled with the mask bits, and some of the status bits do
1660 * not generate interrupts at all (like the underrun bit). Hence
1661 * we need to be careful that we only handle what we want to
1662 * handle.
1663 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001664
1665 /* fifo underruns are filterered in the underrun handler. */
1666 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001667
1668 switch (pipe) {
1669 case PIPE_A:
1670 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1671 break;
1672 case PIPE_B:
1673 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1674 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001675 case PIPE_C:
1676 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1677 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001678 }
1679 if (iir & iir_bit)
1680 mask |= dev_priv->pipestat_irq_mask[pipe];
1681
1682 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001683 continue;
1684
1685 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001686 mask |= PIPESTAT_INT_ENABLE_MASK;
1687 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001688
1689 /*
1690 * Clear the PIPE*STAT regs before the IIR
1691 */
Imre Deak91d181d2014-02-10 18:42:49 +02001692 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1693 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001694 I915_WRITE(reg, pipe_stats[pipe]);
1695 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001696 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001697}
1698
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001699static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001700 u32 pipe_stats[I915_MAX_PIPES])
1701{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001702 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001703
Damien Lespiau055e3932014-08-18 13:49:10 +01001704 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001705 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001706 intel_pipe_handle_vblank(dev_priv, pipe))
1707 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001708
Imre Deak579a9b02014-02-04 21:35:48 +02001709 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001710 intel_prepare_page_flip(dev_priv, pipe);
1711 intel_finish_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001712 }
1713
1714 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001715 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001716
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001717 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1718 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001719 }
1720
1721 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001722 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001723}
1724
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001725static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001726{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001727 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001728
1729 if (hotplug_status)
1730 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1731
1732 return hotplug_status;
1733}
1734
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001735static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001736 u32 hotplug_status)
1737{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001738 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001739
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001740 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1741 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001742 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001743
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001744 if (hotplug_trigger) {
1745 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1746 hotplug_trigger, hpd_status_g4x,
1747 i9xx_port_hotplug_long_detect);
1748
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001749 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001750 }
Jani Nikula369712e2015-05-27 15:03:40 +03001751
1752 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001753 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001754 } else {
1755 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001756
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001757 if (hotplug_trigger) {
1758 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001759 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001760 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001761 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001762 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001763 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001764}
1765
Daniel Vetterff1f5252012-10-02 15:10:55 +02001766static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001767{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001768 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001769 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001770 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001771
Imre Deak2dd2a882015-02-24 11:14:30 +02001772 if (!intel_irqs_enabled(dev_priv))
1773 return IRQ_NONE;
1774
Imre Deak1f814da2015-12-16 02:52:19 +02001775 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1776 disable_rpm_wakeref_asserts(dev_priv);
1777
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001778 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001779 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001780 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001781 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001782 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001783
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001784 gt_iir = I915_READ(GTIIR);
1785 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001786 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001787
1788 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001789 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001790
1791 ret = IRQ_HANDLED;
1792
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001793 /*
1794 * Theory on interrupt generation, based on empirical evidence:
1795 *
1796 * x = ((VLV_IIR & VLV_IER) ||
1797 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1798 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1799 *
1800 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1801 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1802 * guarantee the CPU interrupt will be raised again even if we
1803 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1804 * bits this time around.
1805 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001806 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001807 ier = I915_READ(VLV_IER);
1808 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001809
1810 if (gt_iir)
1811 I915_WRITE(GTIIR, gt_iir);
1812 if (pm_iir)
1813 I915_WRITE(GEN6_PMIIR, pm_iir);
1814
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001815 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001816 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001817
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001818 /* Call regardless, as some status bits might not be
1819 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001820 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001821
1822 /*
1823 * VLV_IIR is single buffered, and reflects the level
1824 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1825 */
1826 if (iir)
1827 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001828
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001829 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001830 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1831 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001832
Ville Syrjälä52894872016-04-13 21:19:56 +03001833 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001834 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001835 if (pm_iir)
1836 gen6_rps_irq_handler(dev_priv, pm_iir);
1837
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001838 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001839 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001840
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001841 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001842 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001843
Imre Deak1f814da2015-12-16 02:52:19 +02001844 enable_rpm_wakeref_asserts(dev_priv);
1845
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001846 return ret;
1847}
1848
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001849static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1850{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001851 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001852 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001853 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001854
Imre Deak2dd2a882015-02-24 11:14:30 +02001855 if (!intel_irqs_enabled(dev_priv))
1856 return IRQ_NONE;
1857
Imre Deak1f814da2015-12-16 02:52:19 +02001858 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1859 disable_rpm_wakeref_asserts(dev_priv);
1860
Chris Wilson579de732016-03-14 09:01:57 +00001861 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001862 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001863 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001864 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001865 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001866 u32 ier = 0;
1867
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001868 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1869 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001870
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001871 if (master_ctl == 0 && iir == 0)
1872 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001873
Oscar Mateo27b6c122014-06-16 16:11:00 +01001874 ret = IRQ_HANDLED;
1875
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001876 /*
1877 * Theory on interrupt generation, based on empirical evidence:
1878 *
1879 * x = ((VLV_IIR & VLV_IER) ||
1880 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1881 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1882 *
1883 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1884 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1885 * guarantee the CPU interrupt will be raised again even if we
1886 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1887 * bits this time around.
1888 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001889 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001890 ier = I915_READ(VLV_IER);
1891 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001892
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001893 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001894
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001895 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001896 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001897
Oscar Mateo27b6c122014-06-16 16:11:00 +01001898 /* Call regardless, as some status bits might not be
1899 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001900 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001901
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001902 /*
1903 * VLV_IIR is single buffered, and reflects the level
1904 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1905 */
1906 if (iir)
1907 I915_WRITE(VLV_IIR, iir);
1908
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001909 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03001910 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001911 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001912
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001913 gen8_gt_irq_handler(dev_priv, gt_iir);
1914
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001915 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001916 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001917
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001918 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00001919 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001920
Imre Deak1f814da2015-12-16 02:52:19 +02001921 enable_rpm_wakeref_asserts(dev_priv);
1922
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001923 return ret;
1924}
1925
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001926static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1927 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03001928 const u32 hpd[HPD_NUM_PINS])
1929{
Ville Syrjälä40e56412015-08-27 23:56:10 +03001930 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1931
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001932 /*
1933 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1934 * unless we touch the hotplug register, even if hotplug_trigger is
1935 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1936 * errors.
1937 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03001938 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001939 if (!hotplug_trigger) {
1940 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1941 PORTD_HOTPLUG_STATUS_MASK |
1942 PORTC_HOTPLUG_STATUS_MASK |
1943 PORTB_HOTPLUG_STATUS_MASK;
1944 dig_hotplug_reg &= ~mask;
1945 }
1946
Ville Syrjälä40e56412015-08-27 23:56:10 +03001947 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001948 if (!hotplug_trigger)
1949 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03001950
1951 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1952 dig_hotplug_reg, hpd,
1953 pch_port_hotplug_long_detect);
1954
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001955 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03001956}
1957
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001958static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001959{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001960 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001961 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001962
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001963 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001964
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001965 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1966 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1967 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001968 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001969 port_name(port));
1970 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001971
Daniel Vetterce99c252012-12-01 13:53:47 +01001972 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001973 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01001974
Jesse Barnes776ad802011-01-04 15:09:39 -08001975 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001976 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08001977
1978 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1979 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1980
1981 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1982 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1983
1984 if (pch_iir & SDE_POISON)
1985 DRM_ERROR("PCH poison interrupt\n");
1986
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001987 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001988 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001989 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1990 pipe_name(pipe),
1991 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001992
1993 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1994 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1995
1996 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1997 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1998
Jesse Barnes776ad802011-01-04 15:09:39 -08001999 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002000 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002001
2002 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002003 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002004}
2005
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002006static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002007{
Paulo Zanoni86642812013-04-12 17:57:57 -03002008 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002009 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002010
Paulo Zanonide032bf2013-04-12 17:57:58 -03002011 if (err_int & ERR_INT_POISON)
2012 DRM_ERROR("Poison interrupt\n");
2013
Damien Lespiau055e3932014-08-18 13:49:10 +01002014 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002015 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2016 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002017
Daniel Vetter5a69b892013-10-16 22:55:52 +02002018 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002019 if (IS_IVYBRIDGE(dev_priv))
2020 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002021 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002022 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002023 }
2024 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002025
Paulo Zanoni86642812013-04-12 17:57:57 -03002026 I915_WRITE(GEN7_ERR_INT, err_int);
2027}
2028
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002029static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002030{
Paulo Zanoni86642812013-04-12 17:57:57 -03002031 u32 serr_int = I915_READ(SERR_INT);
2032
Paulo Zanonide032bf2013-04-12 17:57:58 -03002033 if (serr_int & SERR_INT_POISON)
2034 DRM_ERROR("PCH poison interrupt\n");
2035
Paulo Zanoni86642812013-04-12 17:57:57 -03002036 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002037 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002038
2039 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002040 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002041
2042 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002043 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002044
2045 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002046}
2047
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002048static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002049{
Adam Jackson23e81d62012-06-06 15:45:44 -04002050 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002051 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002052
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002053 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002054
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002055 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2056 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2057 SDE_AUDIO_POWER_SHIFT_CPT);
2058 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2059 port_name(port));
2060 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002061
2062 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002063 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002064
2065 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002066 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002067
2068 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2069 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2070
2071 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2072 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2073
2074 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002075 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002076 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2077 pipe_name(pipe),
2078 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002079
2080 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002081 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002082}
2083
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002084static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002085{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002086 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2087 ~SDE_PORTE_HOTPLUG_SPT;
2088 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2089 u32 pin_mask = 0, long_mask = 0;
2090
2091 if (hotplug_trigger) {
2092 u32 dig_hotplug_reg;
2093
2094 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2095 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2096
2097 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2098 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002099 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002100 }
2101
2102 if (hotplug2_trigger) {
2103 u32 dig_hotplug_reg;
2104
2105 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2106 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2107
2108 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2109 dig_hotplug_reg, hpd_spt,
2110 spt_port_hotplug2_long_detect);
2111 }
2112
2113 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002114 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002115
2116 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002117 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002118}
2119
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002120static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2121 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002122 const u32 hpd[HPD_NUM_PINS])
2123{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002124 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2125
2126 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2127 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2128
2129 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2130 dig_hotplug_reg, hpd,
2131 ilk_port_hotplug_long_detect);
2132
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002133 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002134}
2135
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002136static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2137 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002138{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002139 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002140 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2141
Ville Syrjälä40e56412015-08-27 23:56:10 +03002142 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002143 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002144
2145 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002146 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002147
2148 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002149 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002150
Paulo Zanonic008bc62013-07-12 16:35:10 -03002151 if (de_iir & DE_POISON)
2152 DRM_ERROR("Poison interrupt\n");
2153
Damien Lespiau055e3932014-08-18 13:49:10 +01002154 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002155 if (de_iir & DE_PIPE_VBLANK(pipe) &&
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002156 intel_pipe_handle_vblank(dev_priv, pipe))
2157 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002158
Daniel Vetter40da17c22013-10-21 18:04:36 +02002159 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002160 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002161
Daniel Vetter40da17c22013-10-21 18:04:36 +02002162 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002163 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002164
Daniel Vetter40da17c22013-10-21 18:04:36 +02002165 /* plane/pipes map 1:1 on ilk+ */
2166 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002167 intel_prepare_page_flip(dev_priv, pipe);
2168 intel_finish_page_flip_plane(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002169 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002170 }
2171
2172 /* check event from PCH */
2173 if (de_iir & DE_PCH_EVENT) {
2174 u32 pch_iir = I915_READ(SDEIIR);
2175
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002176 if (HAS_PCH_CPT(dev_priv))
2177 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002178 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002179 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002180
2181 /* should clear PCH hotplug event before clear CPU irq */
2182 I915_WRITE(SDEIIR, pch_iir);
2183 }
2184
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002185 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2186 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002187}
2188
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002189static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2190 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002191{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002192 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002193 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2194
Ville Syrjälä40e56412015-08-27 23:56:10 +03002195 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002196 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002197
2198 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002199 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002200
2201 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002202 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002203
2204 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002205 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002206
Damien Lespiau055e3932014-08-18 13:49:10 +01002207 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002208 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002209 intel_pipe_handle_vblank(dev_priv, pipe))
2210 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002211
2212 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002213 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002214 intel_prepare_page_flip(dev_priv, pipe);
2215 intel_finish_page_flip_plane(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002216 }
2217 }
2218
2219 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002220 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002221 u32 pch_iir = I915_READ(SDEIIR);
2222
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002223 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002224
2225 /* clear PCH hotplug event before clear CPU irq */
2226 I915_WRITE(SDEIIR, pch_iir);
2227 }
2228}
2229
Oscar Mateo72c90f62014-06-16 16:10:57 +01002230/*
2231 * To handle irqs with the minimum potential races with fresh interrupts, we:
2232 * 1 - Disable Master Interrupt Control.
2233 * 2 - Find the source(s) of the interrupt.
2234 * 3 - Clear the Interrupt Identity bits (IIR).
2235 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2236 * 5 - Re-enable Master Interrupt Control.
2237 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002238static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002239{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002240 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002241 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002242 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002243 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002244
Imre Deak2dd2a882015-02-24 11:14:30 +02002245 if (!intel_irqs_enabled(dev_priv))
2246 return IRQ_NONE;
2247
Imre Deak1f814da2015-12-16 02:52:19 +02002248 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2249 disable_rpm_wakeref_asserts(dev_priv);
2250
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002251 /* disable master interrupt before clearing iir */
2252 de_ier = I915_READ(DEIER);
2253 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002254 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002255
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002256 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2257 * interrupts will will be stored on its back queue, and then we'll be
2258 * able to process them after we restore SDEIER (as soon as we restore
2259 * it, we'll get an interrupt if SDEIIR still has something to process
2260 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002261 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002262 sde_ier = I915_READ(SDEIER);
2263 I915_WRITE(SDEIER, 0);
2264 POSTING_READ(SDEIER);
2265 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002266
Oscar Mateo72c90f62014-06-16 16:10:57 +01002267 /* Find, clear, then process each source of interrupt */
2268
Chris Wilson0e434062012-05-09 21:45:44 +01002269 gt_iir = I915_READ(GTIIR);
2270 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002271 I915_WRITE(GTIIR, gt_iir);
2272 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002273 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002274 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002275 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002276 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002277 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002278
2279 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002280 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002281 I915_WRITE(DEIIR, de_iir);
2282 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002283 if (INTEL_GEN(dev_priv) >= 7)
2284 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002285 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002286 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002287 }
2288
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002289 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002290 u32 pm_iir = I915_READ(GEN6_PMIIR);
2291 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002292 I915_WRITE(GEN6_PMIIR, pm_iir);
2293 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002294 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002295 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002296 }
2297
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002298 I915_WRITE(DEIER, de_ier);
2299 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002300 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002301 I915_WRITE(SDEIER, sde_ier);
2302 POSTING_READ(SDEIER);
2303 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002304
Imre Deak1f814da2015-12-16 02:52:19 +02002305 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2306 enable_rpm_wakeref_asserts(dev_priv);
2307
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002308 return ret;
2309}
2310
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002311static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2312 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002313 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302314{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002315 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302316
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002317 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2318 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302319
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002320 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002321 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002322 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002323
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002324 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302325}
2326
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002327static irqreturn_t
2328gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002329{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002330 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002331 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002332 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002333
Ben Widawskyabd58f02013-11-02 21:07:09 -07002334 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002335 iir = I915_READ(GEN8_DE_MISC_IIR);
2336 if (iir) {
2337 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002338 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002339 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002340 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002341 else
2342 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002343 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002344 else
2345 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002346 }
2347
Daniel Vetter6d766f02013-11-07 14:49:55 +01002348 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002349 iir = I915_READ(GEN8_DE_PORT_IIR);
2350 if (iir) {
2351 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302352 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002353
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002354 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002355 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002356
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002357 tmp_mask = GEN8_AUX_CHANNEL_A;
2358 if (INTEL_INFO(dev_priv)->gen >= 9)
2359 tmp_mask |= GEN9_AUX_CHANNEL_B |
2360 GEN9_AUX_CHANNEL_C |
2361 GEN9_AUX_CHANNEL_D;
2362
2363 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002364 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302365 found = true;
2366 }
2367
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002368 if (IS_BROXTON(dev_priv)) {
2369 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2370 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002371 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2372 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002373 found = true;
2374 }
2375 } else if (IS_BROADWELL(dev_priv)) {
2376 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2377 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002378 ilk_hpd_irq_handler(dev_priv,
2379 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002380 found = true;
2381 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302382 }
2383
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002384 if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2385 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302386 found = true;
2387 }
2388
Shashank Sharmad04a4922014-08-22 17:40:41 +05302389 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002390 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002391 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002392 else
2393 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002394 }
2395
Damien Lespiau055e3932014-08-18 13:49:10 +01002396 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002397 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002398
Daniel Vetterc42664c2013-11-07 11:05:40 +01002399 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2400 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002401
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002402 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2403 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002404 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002405 continue;
2406 }
2407
2408 ret = IRQ_HANDLED;
2409 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2410
2411 if (iir & GEN8_PIPE_VBLANK &&
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002412 intel_pipe_handle_vblank(dev_priv, pipe))
2413 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002414
2415 flip_done = iir;
2416 if (INTEL_INFO(dev_priv)->gen >= 9)
2417 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2418 else
2419 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2420
2421 if (flip_done) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002422 intel_prepare_page_flip(dev_priv, pipe);
2423 intel_finish_page_flip_plane(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002424 }
2425
2426 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002427 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002428
2429 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2430 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2431
2432 fault_errors = iir;
2433 if (INTEL_INFO(dev_priv)->gen >= 9)
2434 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2435 else
2436 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2437
2438 if (fault_errors)
2439 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2440 pipe_name(pipe),
2441 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002442 }
2443
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002444 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302445 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002446 /*
2447 * FIXME(BDW): Assume for now that the new interrupt handling
2448 * scheme also closed the SDE interrupt handling race we've seen
2449 * on older pch-split platforms. But this needs testing.
2450 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002451 iir = I915_READ(SDEIIR);
2452 if (iir) {
2453 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002454 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002455
2456 if (HAS_PCH_SPT(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002457 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002458 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002459 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002460 } else {
2461 /*
2462 * Like on previous PCH there seems to be something
2463 * fishy going on with forwarding PCH interrupts.
2464 */
2465 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2466 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002467 }
2468
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002469 return ret;
2470}
2471
2472static irqreturn_t gen8_irq_handler(int irq, void *arg)
2473{
2474 struct drm_device *dev = arg;
2475 struct drm_i915_private *dev_priv = dev->dev_private;
2476 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002477 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002478 irqreturn_t ret;
2479
2480 if (!intel_irqs_enabled(dev_priv))
2481 return IRQ_NONE;
2482
2483 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2484 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2485 if (!master_ctl)
2486 return IRQ_NONE;
2487
2488 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2489
2490 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2491 disable_rpm_wakeref_asserts(dev_priv);
2492
2493 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002494 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2495 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002496 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2497
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002498 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2499 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002500
Imre Deak1f814da2015-12-16 02:52:19 +02002501 enable_rpm_wakeref_asserts(dev_priv);
2502
Ben Widawskyabd58f02013-11-02 21:07:09 -07002503 return ret;
2504}
2505
Daniel Vetter17e1df02013-09-08 21:57:13 +02002506static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2507 bool reset_completed)
2508{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002509 struct intel_engine_cs *engine;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002510
2511 /*
2512 * Notify all waiters for GPU completion events that reset state has
2513 * been changed, and that they need to restart their wait after
2514 * checking for potential errors (and bail out to drop locks if there is
2515 * a gpu reset pending so that i915_error_work_func can acquire them).
2516 */
2517
2518 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002519 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002520 wake_up_all(&engine->irq_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002521
2522 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2523 wake_up_all(&dev_priv->pending_flip_queue);
2524
2525 /*
2526 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2527 * reset state is cleared.
2528 */
2529 if (reset_completed)
2530 wake_up_all(&dev_priv->gpu_error.reset_queue);
2531}
2532
Jesse Barnes8a905232009-07-11 16:48:03 -04002533/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002534 * i915_reset_and_wakeup - do process context error handling work
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +02002535 * @dev: drm device
Jesse Barnes8a905232009-07-11 16:48:03 -04002536 *
2537 * Fire an error uevent so userspace can see that a hang or error
2538 * was detected.
2539 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002540static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002541{
Chris Wilsonc0336662016-05-06 15:40:21 +01002542 struct kobject *kobj = &dev_priv->dev->primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002543 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2544 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2545 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002546 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002547
Chris Wilsonc0336662016-05-06 15:40:21 +01002548 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002549
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002550 /*
2551 * Note that there's only one work item which does gpu resets, so we
2552 * need not worry about concurrent gpu resets potentially incrementing
2553 * error->reset_counter twice. We only need to take care of another
2554 * racing irq/hangcheck declaring the gpu dead for a second time. A
2555 * quick check for that is good enough: schedule_work ensures the
2556 * correct ordering between hang detection and this work item, and since
2557 * the reset in-progress bit is only ever set by code outside of this
2558 * work we don't need to worry about any other races.
2559 */
Chris Wilsond98c52c2016-04-13 17:35:05 +01002560 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002561 DRM_DEBUG_DRIVER("resetting chip\n");
Chris Wilsonc0336662016-05-06 15:40:21 +01002562 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002563
Daniel Vetter17e1df02013-09-08 21:57:13 +02002564 /*
Imre Deakf454c692014-04-23 01:09:04 +03002565 * In most cases it's guaranteed that we get here with an RPM
2566 * reference held, for example because there is a pending GPU
2567 * request that won't finish until the reset is done. This
2568 * isn't the case at least when we get here by doing a
2569 * simulated reset via debugs, so get an RPM reference.
2570 */
2571 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002572
Chris Wilsonc0336662016-05-06 15:40:21 +01002573 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002574
Imre Deakf454c692014-04-23 01:09:04 +03002575 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002576 * All state reset _must_ be completed before we update the
2577 * reset counter, for otherwise waiters might miss the reset
2578 * pending state and not properly drop locks, resulting in
2579 * deadlocks with the reset work.
2580 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002581 ret = i915_reset(dev_priv);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002582
Chris Wilsonc0336662016-05-06 15:40:21 +01002583 intel_finish_reset(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002584
Imre Deakf454c692014-04-23 01:09:04 +03002585 intel_runtime_pm_put(dev_priv);
2586
Chris Wilsond98c52c2016-04-13 17:35:05 +01002587 if (ret == 0)
Chris Wilsonc0336662016-05-06 15:40:21 +01002588 kobject_uevent_env(kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002589 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002590
Daniel Vetter17e1df02013-09-08 21:57:13 +02002591 /*
2592 * Note: The wake_up also serves as a memory barrier so that
2593 * waiters see the update value of the reset counter atomic_t.
2594 */
2595 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002596 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002597}
2598
Chris Wilsonc0336662016-05-06 15:40:21 +01002599static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002600{
Ben Widawskybd9854f2012-08-23 15:18:09 -07002601 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002602 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002603 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002604
Chris Wilson35aed2e2010-05-27 13:18:12 +01002605 if (!eir)
2606 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002607
Joe Perchesa70491c2012-03-18 13:00:11 -07002608 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002609
Chris Wilsonc0336662016-05-06 15:40:21 +01002610 i915_get_extra_instdone(dev_priv, instdone);
Ben Widawskybd9854f2012-08-23 15:18:09 -07002611
Chris Wilsonc0336662016-05-06 15:40:21 +01002612 if (IS_G4X(dev_priv)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002613 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2614 u32 ipeir = I915_READ(IPEIR_I965);
2615
Joe Perchesa70491c2012-03-18 13:00:11 -07002616 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2617 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002618 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2619 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002620 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002621 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002622 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002623 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002624 }
2625 if (eir & GM45_ERROR_PAGE_TABLE) {
2626 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002627 pr_err("page table error\n");
2628 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002629 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002630 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002631 }
2632 }
2633
Chris Wilsonc0336662016-05-06 15:40:21 +01002634 if (!IS_GEN2(dev_priv)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002635 if (eir & I915_ERROR_PAGE_TABLE) {
2636 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002637 pr_err("page table error\n");
2638 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002639 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002640 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002641 }
2642 }
2643
2644 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002645 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002646 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002647 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002648 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002649 /* pipestat has already been acked */
2650 }
2651 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002652 pr_err("instruction error\n");
2653 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002654 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2655 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsonc0336662016-05-06 15:40:21 +01002656 if (INTEL_GEN(dev_priv) < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002657 u32 ipeir = I915_READ(IPEIR);
2658
Joe Perchesa70491c2012-03-18 13:00:11 -07002659 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2660 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002661 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002662 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002663 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002664 } else {
2665 u32 ipeir = I915_READ(IPEIR_I965);
2666
Joe Perchesa70491c2012-03-18 13:00:11 -07002667 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2668 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002669 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002670 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002671 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002672 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002673 }
2674 }
2675
2676 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002677 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002678 eir = I915_READ(EIR);
2679 if (eir) {
2680 /*
2681 * some errors might have become stuck,
2682 * mask them.
2683 */
2684 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2685 I915_WRITE(EMR, I915_READ(EMR) | eir);
2686 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2687 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002688}
2689
2690/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002691 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002692 * @dev: drm device
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002693 * @engine_mask: mask representing engines that are hung
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002694 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002695 * dump it to the syslog. Also call i915_capture_error_state() to make
2696 * sure we get a record and make it available in debugfs. Fire a uevent
2697 * so userspace knows something bad happened (should trigger collection
2698 * of a ring dump etc.).
2699 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002700void i915_handle_error(struct drm_i915_private *dev_priv,
2701 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002702 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002703{
Mika Kuoppala58174462014-02-25 17:11:26 +02002704 va_list args;
2705 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002706
Mika Kuoppala58174462014-02-25 17:11:26 +02002707 va_start(args, fmt);
2708 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2709 va_end(args);
2710
Chris Wilsonc0336662016-05-06 15:40:21 +01002711 i915_capture_error_state(dev_priv, engine_mask, error_msg);
2712 i915_report_and_clear_eir(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002713
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002714 if (engine_mask) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002715 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002716 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002717
Ben Gamari11ed50e2009-09-14 17:48:45 -04002718 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002719 * Wakeup waiting processes so that the reset function
2720 * i915_reset_and_wakeup doesn't deadlock trying to grab
2721 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002722 * processes will see a reset in progress and back off,
2723 * releasing their locks and then wait for the reset completion.
2724 * We must do this for _all_ gpu waiters that might hold locks
2725 * that the reset work needs to acquire.
2726 *
2727 * Note: The wake_up serves as the required memory barrier to
2728 * ensure that the waiters see the updated value of the reset
2729 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002730 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002731 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002732 }
2733
Chris Wilsonc0336662016-05-06 15:40:21 +01002734 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002735}
2736
Keith Packard42f52ef2008-10-18 19:39:29 -07002737/* Called from drm generic code, passed 'crtc' which
2738 * we use as a pipe index
2739 */
Thierry Reding88e72712015-09-24 18:35:31 +02002740static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002741{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002742 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002743 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002744
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002745 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002746 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002747 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002748 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002749 else
Keith Packard7c463582008-11-04 02:03:27 -08002750 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002751 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002752 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002753
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002754 return 0;
2755}
2756
Thierry Reding88e72712015-09-24 18:35:31 +02002757static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002758{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002760 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002761 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002762 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002763
Jesse Barnesf796cf82011-04-07 13:58:17 -07002764 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002765 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002766 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2767
2768 return 0;
2769}
2770
Thierry Reding88e72712015-09-24 18:35:31 +02002771static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002772{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002773 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002774 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002775
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002776 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002777 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002778 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002779 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2780
2781 return 0;
2782}
2783
Thierry Reding88e72712015-09-24 18:35:31 +02002784static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002785{
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002788
Ben Widawskyabd58f02013-11-02 21:07:09 -07002789 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002790 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002791 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002792
Ben Widawskyabd58f02013-11-02 21:07:09 -07002793 return 0;
2794}
2795
Keith Packard42f52ef2008-10-18 19:39:29 -07002796/* Called from drm generic code, passed 'crtc' which
2797 * we use as a pipe index
2798 */
Thierry Reding88e72712015-09-24 18:35:31 +02002799static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002800{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002801 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002802 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002803
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002804 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002805 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002806 PIPE_VBLANK_INTERRUPT_STATUS |
2807 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002808 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2809}
2810
Thierry Reding88e72712015-09-24 18:35:31 +02002811static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002812{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002813 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002814 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002815 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002816 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002817
2818 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002819 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002820 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2821}
2822
Thierry Reding88e72712015-09-24 18:35:31 +02002823static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002824{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002825 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002826 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002827
2828 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002829 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002830 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002831 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2832}
2833
Thierry Reding88e72712015-09-24 18:35:31 +02002834static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002835{
2836 struct drm_i915_private *dev_priv = dev->dev_private;
2837 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002838
Ben Widawskyabd58f02013-11-02 21:07:09 -07002839 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002840 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002841 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2842}
2843
Chris Wilson9107e9d2013-06-10 11:20:20 +01002844static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002845ring_idle(struct intel_engine_cs *engine, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002846{
Chris Wilsoncffa7812016-04-07 07:29:18 +01002847 return i915_seqno_passed(seqno,
2848 READ_ONCE(engine->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002849}
2850
Daniel Vettera028c4b2014-03-15 00:08:56 +01002851static bool
Chris Wilsonc0336662016-05-06 15:40:21 +01002852ipehr_is_semaphore_wait(struct drm_i915_private *dev_priv, u32 ipehr)
Daniel Vettera028c4b2014-03-15 00:08:56 +01002853{
Chris Wilsonc0336662016-05-06 15:40:21 +01002854 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002855 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002856 } else {
2857 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2858 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2859 MI_SEMAPHORE_REGISTER);
2860 }
2861}
2862
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002863static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002864semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
2865 u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002866{
Chris Wilsonc0336662016-05-06 15:40:21 +01002867 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002868 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002869
Chris Wilsonc0336662016-05-06 15:40:21 +01002870 if (INTEL_GEN(dev_priv) >= 8) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002871 for_each_engine(signaller, dev_priv) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002872 if (engine == signaller)
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002873 continue;
2874
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002875 if (offset == signaller->semaphore.signal_ggtt[engine->id])
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002876 return signaller;
2877 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002878 } else {
2879 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2880
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002881 for_each_engine(signaller, dev_priv) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002882 if(engine == signaller)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002883 continue;
2884
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002885 if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002886 return signaller;
2887 }
2888 }
2889
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002890 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002891 engine->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002892
2893 return NULL;
2894}
2895
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002896static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002897semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002898{
Chris Wilsonc0336662016-05-06 15:40:21 +01002899 struct drm_i915_private *dev_priv = engine->i915;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002900 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002901 u64 offset = 0;
2902 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002903
Tomas Elf381e8ae2015-10-08 19:31:33 +01002904 /*
2905 * This function does not support execlist mode - any attempt to
2906 * proceed further into this function will result in a kernel panic
2907 * when dereferencing ring->buffer, which is not set up in execlist
2908 * mode.
2909 *
2910 * The correct way of doing it would be to derive the currently
2911 * executing ring buffer from the current context, which is derived
2912 * from the currently running request. Unfortunately, to get the
2913 * current request we would have to grab the struct_mutex before doing
2914 * anything else, which would be ill-advised since some other thread
2915 * might have grabbed it already and managed to hang itself, causing
2916 * the hang checker to deadlock.
2917 *
2918 * Therefore, this function does not support execlist mode in its
2919 * current form. Just return NULL and move on.
2920 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002921 if (engine->buffer == NULL)
Tomas Elf381e8ae2015-10-08 19:31:33 +01002922 return NULL;
2923
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002924 ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
Chris Wilsonc0336662016-05-06 15:40:21 +01002925 if (!ipehr_is_semaphore_wait(engine->i915, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002926 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002927
Daniel Vetter88fe4292014-03-15 00:08:55 +01002928 /*
2929 * HEAD is likely pointing to the dword after the actual command,
2930 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002931 * or 4 dwords depending on the semaphore wait command size.
2932 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002933 * point at at batch, and semaphores are always emitted into the
2934 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002935 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002936 head = I915_READ_HEAD(engine) & HEAD_ADDR;
Chris Wilsonc0336662016-05-06 15:40:21 +01002937 backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002938
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002939 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002940 /*
2941 * Be paranoid and presume the hw has gone off into the wild -
2942 * our ring is smaller than what the hardware (and hence
2943 * HEAD_ADDR) allows. Also handles wrap-around.
2944 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002945 head &= engine->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002946
2947 /* This here seems to blow up */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002948 cmd = ioread32(engine->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002949 if (cmd == ipehr)
2950 break;
2951
Daniel Vetter88fe4292014-03-15 00:08:55 +01002952 head -= 4;
2953 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002954
Daniel Vetter88fe4292014-03-15 00:08:55 +01002955 if (!i)
2956 return NULL;
2957
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002958 *seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
Chris Wilsonc0336662016-05-06 15:40:21 +01002959 if (INTEL_GEN(dev_priv) >= 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002960 offset = ioread32(engine->buffer->virtual_start + head + 12);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002961 offset <<= 32;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002962 offset = ioread32(engine->buffer->virtual_start + head + 8);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002963 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002964 return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002965}
2966
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002967static int semaphore_passed(struct intel_engine_cs *engine)
Chris Wilson6274f212013-06-10 11:20:21 +01002968{
Chris Wilsonc0336662016-05-06 15:40:21 +01002969 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002970 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002971 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002972
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002973 engine->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002974
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002975 signaller = semaphore_waits_for(engine, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002976 if (signaller == NULL)
2977 return -1;
2978
2979 /* Prevent pathological recursion due to driver bugs */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002980 if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
Chris Wilson6274f212013-06-10 11:20:21 +01002981 return -1;
2982
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002983 if (i915_seqno_passed(signaller->get_seqno(signaller), seqno))
Chris Wilson4be17382014-06-06 10:22:29 +01002984 return 1;
2985
Chris Wilsona0d036b2014-07-19 12:40:42 +01002986 /* cursory check for an unkickable deadlock */
2987 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2988 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002989 return -1;
2990
2991 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002992}
2993
2994static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2995{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002996 struct intel_engine_cs *engine;
Chris Wilson6274f212013-06-10 11:20:21 +01002997
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002998 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002999 engine->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003000}
3001
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003002static bool subunits_stuck(struct intel_engine_cs *engine)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003003{
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003004 u32 instdone[I915_NUM_INSTDONE_REG];
3005 bool stuck;
3006 int i;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003007
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003008 if (engine->id != RCS)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003009 return true;
3010
Chris Wilsonc0336662016-05-06 15:40:21 +01003011 i915_get_extra_instdone(engine->i915, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003012
3013 /* There might be unstable subunit states even when
3014 * actual head is not moving. Filter out the unstable ones by
3015 * accumulating the undone -> done transitions and only
3016 * consider those as progress.
3017 */
3018 stuck = true;
3019 for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003020 const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003021
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003022 if (tmp != engine->hangcheck.instdone[i])
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003023 stuck = false;
3024
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003025 engine->hangcheck.instdone[i] |= tmp;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003026 }
3027
3028 return stuck;
3029}
3030
3031static enum intel_ring_hangcheck_action
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003032head_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003033{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003034 if (acthd != engine->hangcheck.acthd) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003035
3036 /* Clear subunit states on head movement */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003037 memset(engine->hangcheck.instdone, 0,
3038 sizeof(engine->hangcheck.instdone));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003039
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003040 return HANGCHECK_ACTIVE;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003041 }
Chris Wilson6274f212013-06-10 11:20:21 +01003042
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003043 if (!subunits_stuck(engine))
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003044 return HANGCHECK_ACTIVE;
3045
3046 return HANGCHECK_HUNG;
3047}
3048
3049static enum intel_ring_hangcheck_action
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003050ring_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003051{
Chris Wilsonc0336662016-05-06 15:40:21 +01003052 struct drm_i915_private *dev_priv = engine->i915;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003053 enum intel_ring_hangcheck_action ha;
3054 u32 tmp;
3055
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003056 ha = head_stuck(engine, acthd);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003057 if (ha != HANGCHECK_HUNG)
3058 return ha;
3059
Chris Wilsonc0336662016-05-06 15:40:21 +01003060 if (IS_GEN2(dev_priv))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003061 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003062
3063 /* Is the chip hanging on a WAIT_FOR_EVENT?
3064 * If so we can simply poke the RB_WAIT bit
3065 * and break the hang. This should work on
3066 * all but the second generation chipsets.
3067 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003068 tmp = I915_READ_CTL(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003069 if (tmp & RING_WAIT) {
Chris Wilsonc0336662016-05-06 15:40:21 +01003070 i915_handle_error(dev_priv, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003071 "Kicking stuck wait on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003072 engine->name);
3073 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003074 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003075 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003076
Chris Wilsonc0336662016-05-06 15:40:21 +01003077 if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003078 switch (semaphore_passed(engine)) {
Chris Wilson6274f212013-06-10 11:20:21 +01003079 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003080 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003081 case 1:
Chris Wilsonc0336662016-05-06 15:40:21 +01003082 i915_handle_error(dev_priv, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003083 "Kicking stuck semaphore on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003084 engine->name);
3085 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003086 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003087 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003088 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003089 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003090 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003091
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003092 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003093}
3094
Chris Wilson12471ba2016-04-09 10:57:55 +01003095static unsigned kick_waiters(struct intel_engine_cs *engine)
3096{
Chris Wilsonc0336662016-05-06 15:40:21 +01003097 struct drm_i915_private *i915 = engine->i915;
Chris Wilson12471ba2016-04-09 10:57:55 +01003098 unsigned user_interrupts = READ_ONCE(engine->user_interrupts);
3099
3100 if (engine->hangcheck.user_interrupts == user_interrupts &&
3101 !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
3102 if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine)))
3103 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3104 engine->name);
3105 else
3106 DRM_INFO("Fake missed irq on %s\n",
3107 engine->name);
3108 wake_up_all(&engine->irq_queue);
3109 }
3110
3111 return user_interrupts;
3112}
Chris Wilson737b1502015-01-26 18:03:03 +02003113/*
Ben Gamarif65d9422009-09-14 17:48:44 -04003114 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003115 * batchbuffers in a long time. We keep track per ring seqno progress and
3116 * if there are no progress, hangcheck score for that ring is increased.
3117 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3118 * we kick the ring. If we see no progress on three subsequent calls
3119 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003120 */
Chris Wilson737b1502015-01-26 18:03:03 +02003121static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04003122{
Chris Wilson737b1502015-01-26 18:03:03 +02003123 struct drm_i915_private *dev_priv =
3124 container_of(work, typeof(*dev_priv),
3125 gpu_error.hangcheck_work.work);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003126 struct intel_engine_cs *engine;
Dave Gordonc3232b12016-03-23 18:19:53 +00003127 enum intel_engine_id id;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003128 int busy_count = 0, rings_hung = 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003129 bool stuck[I915_NUM_ENGINES] = { 0 };
Chris Wilson9107e9d2013-06-10 11:20:20 +01003130#define BUSY 1
3131#define KICK 5
3132#define HUNG 20
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003133#define ACTIVE_DECAY 15
Chris Wilson893eead2010-10-27 14:44:35 +01003134
Jani Nikulad330a952014-01-21 11:24:25 +02003135 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003136 return;
3137
Imre Deak1f814da2015-12-16 02:52:19 +02003138 /*
3139 * The hangcheck work is synced during runtime suspend, we don't
3140 * require a wakeref. TODO: instead of disabling the asserts make
3141 * sure that we hold a reference when this work is running.
3142 */
3143 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3144
Mika Kuoppala75714942015-12-16 09:26:48 +02003145 /* As enabling the GPU requires fairly extensive mmio access,
3146 * periodically arm the mmio checker to see if we are triggering
3147 * any invalid access.
3148 */
3149 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
3150
Dave Gordonc3232b12016-03-23 18:19:53 +00003151 for_each_engine_id(engine, dev_priv, id) {
Chris Wilson50877442014-03-21 12:41:53 +00003152 u64 acthd;
3153 u32 seqno;
Chris Wilson12471ba2016-04-09 10:57:55 +01003154 unsigned user_interrupts;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003155 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003156
Chris Wilson6274f212013-06-10 11:20:21 +01003157 semaphore_clear_deadlocks(dev_priv);
3158
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003159 /* We don't strictly need an irq-barrier here, as we are not
3160 * serving an interrupt request, be paranoid in case the
3161 * barrier has side-effects (such as preventing a broken
3162 * cacheline snoop) and so be sure that we can see the seqno
3163 * advance. If the seqno should stick, due to a stale
3164 * cacheline, we would erroneously declare the GPU hung.
3165 */
3166 if (engine->irq_seqno_barrier)
3167 engine->irq_seqno_barrier(engine);
3168
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003169 acthd = intel_ring_get_active_head(engine);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003170 seqno = engine->get_seqno(engine);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003171
Chris Wilson12471ba2016-04-09 10:57:55 +01003172 /* Reset stuck interrupts between batch advances */
3173 user_interrupts = 0;
3174
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003175 if (engine->hangcheck.seqno == seqno) {
3176 if (ring_idle(engine, seqno)) {
3177 engine->hangcheck.action = HANGCHECK_IDLE;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003178 if (waitqueue_active(&engine->irq_queue)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01003179 /* Safeguard against driver failure */
Chris Wilson12471ba2016-04-09 10:57:55 +01003180 user_interrupts = kick_waiters(engine);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003181 engine->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003182 } else
3183 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003184 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003185 /* We always increment the hangcheck score
3186 * if the ring is busy and still processing
3187 * the same request, so that no single request
3188 * can run indefinitely (such as a chain of
3189 * batches). The only time we do not increment
3190 * the hangcheck score on this ring, if this
3191 * ring is in a legitimate wait for another
3192 * ring. In that case the waiting ring is a
3193 * victim and we want to be sure we catch the
3194 * right culprit. Then every time we do kick
3195 * the ring, add a small increment to the
3196 * score so that we can catch a batch that is
3197 * being repeatedly kicked and so responsible
3198 * for stalling the machine.
3199 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003200 engine->hangcheck.action = ring_stuck(engine,
3201 acthd);
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003202
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003203 switch (engine->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003204 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003205 case HANGCHECK_WAIT:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003206 break;
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003207 case HANGCHECK_ACTIVE:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003208 engine->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003209 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003210 case HANGCHECK_KICK:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003211 engine->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003212 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003213 case HANGCHECK_HUNG:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003214 engine->hangcheck.score += HUNG;
Dave Gordonc3232b12016-03-23 18:19:53 +00003215 stuck[id] = true;
Chris Wilson6274f212013-06-10 11:20:21 +01003216 break;
3217 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003218 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003219 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003220 engine->hangcheck.action = HANGCHECK_ACTIVE;
Mika Kuoppalada661462013-09-06 16:03:28 +03003221
Chris Wilson9107e9d2013-06-10 11:20:20 +01003222 /* Gradually reduce the count so that we catch DoS
3223 * attempts across multiple batches.
3224 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003225 if (engine->hangcheck.score > 0)
3226 engine->hangcheck.score -= ACTIVE_DECAY;
3227 if (engine->hangcheck.score < 0)
3228 engine->hangcheck.score = 0;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003229
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003230 /* Clear head and subunit states on seqno movement */
Chris Wilson12471ba2016-04-09 10:57:55 +01003231 acthd = 0;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003232
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003233 memset(engine->hangcheck.instdone, 0,
3234 sizeof(engine->hangcheck.instdone));
Chris Wilsond1e61e72012-04-10 17:00:41 +01003235 }
3236
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003237 engine->hangcheck.seqno = seqno;
3238 engine->hangcheck.acthd = acthd;
Chris Wilson12471ba2016-04-09 10:57:55 +01003239 engine->hangcheck.user_interrupts = user_interrupts;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003240 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003241 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003242
Dave Gordonc3232b12016-03-23 18:19:53 +00003243 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003244 if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003245 DRM_INFO("%s on %s\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003246 stuck[id] ? "stuck" : "no progress",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003247 engine->name);
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003248 rings_hung |= intel_engine_flag(engine);
Mika Kuoppala92cab732013-05-24 17:16:07 +03003249 }
3250 }
3251
Imre Deak1f814da2015-12-16 02:52:19 +02003252 if (rings_hung) {
Chris Wilsonc0336662016-05-06 15:40:21 +01003253 i915_handle_error(dev_priv, rings_hung, "Engine(s) hung");
Imre Deak1f814da2015-12-16 02:52:19 +02003254 goto out;
3255 }
Ben Gamarif65d9422009-09-14 17:48:44 -04003256
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003257 if (busy_count)
3258 /* Reset timer case chip hangs without another request
3259 * being added */
Chris Wilsonc0336662016-05-06 15:40:21 +01003260 i915_queue_hangcheck(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02003261
3262out:
3263 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003264}
3265
Chris Wilsonc0336662016-05-06 15:40:21 +01003266void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003267{
Chris Wilsonc0336662016-05-06 15:40:21 +01003268 struct i915_gpu_error *e = &dev_priv->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003269
Jani Nikulad330a952014-01-21 11:24:25 +02003270 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003271 return;
3272
Chris Wilson737b1502015-01-26 18:03:03 +02003273 /* Don't continually defer the hangcheck so that it is always run at
3274 * least once after work has been scheduled on any ring. Otherwise,
3275 * we will ignore a hung ring if a second ring is kept busy.
3276 */
3277
3278 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3279 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003280}
3281
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003282static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003283{
3284 struct drm_i915_private *dev_priv = dev->dev_private;
3285
3286 if (HAS_PCH_NOP(dev))
3287 return;
3288
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003289 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003290
3291 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3292 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003293}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003294
Paulo Zanoni622364b2014-04-01 15:37:22 -03003295/*
3296 * SDEIER is also touched by the interrupt handler to work around missed PCH
3297 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3298 * instead we unconditionally enable all PCH interrupt sources here, but then
3299 * only unmask them as needed with SDEIMR.
3300 *
3301 * This function needs to be called before interrupts are enabled.
3302 */
3303static void ibx_irq_pre_postinstall(struct drm_device *dev)
3304{
3305 struct drm_i915_private *dev_priv = dev->dev_private;
3306
3307 if (HAS_PCH_NOP(dev))
3308 return;
3309
3310 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003311 I915_WRITE(SDEIER, 0xffffffff);
3312 POSTING_READ(SDEIER);
3313}
3314
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003315static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003316{
3317 struct drm_i915_private *dev_priv = dev->dev_private;
3318
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003319 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003320 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003321 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003322}
3323
Ville Syrjälä70591a42014-10-30 19:42:58 +02003324static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3325{
3326 enum pipe pipe;
3327
Ville Syrjälä71b8b412016-04-11 16:56:31 +03003328 if (IS_CHERRYVIEW(dev_priv))
3329 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3330 else
3331 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3332
Ville Syrjäläad22d102016-04-12 18:56:14 +03003333 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003334 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3335
Ville Syrjäläad22d102016-04-12 18:56:14 +03003336 for_each_pipe(dev_priv, pipe) {
3337 I915_WRITE(PIPESTAT(pipe),
3338 PIPE_FIFO_UNDERRUN_STATUS |
3339 PIPESTAT_INT_STATUS_MASK);
3340 dev_priv->pipestat_irq_mask[pipe] = 0;
3341 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02003342
3343 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003344 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02003345}
3346
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003347static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
3348{
3349 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003350 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003351 enum pipe pipe;
3352
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003353 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3354 PIPE_CRC_DONE_INTERRUPT_STATUS;
3355
3356 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3357 for_each_pipe(dev_priv, pipe)
3358 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3359
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003360 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3361 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3362 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003363 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003364 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03003365
3366 WARN_ON(dev_priv->irq_mask != ~0);
3367
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003368 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003369
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003370 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003371}
3372
3373/* drm_dma.h hooks
3374*/
3375static void ironlake_irq_reset(struct drm_device *dev)
3376{
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378
3379 I915_WRITE(HWSTAM, 0xffffffff);
3380
3381 GEN5_IRQ_RESET(DE);
3382 if (IS_GEN7(dev))
3383 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3384
3385 gen5_gt_irq_reset(dev);
3386
3387 ibx_irq_reset(dev);
3388}
3389
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003390static void valleyview_irq_preinstall(struct drm_device *dev)
3391{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003392 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003393
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003394 I915_WRITE(VLV_MASTER_IER, 0);
3395 POSTING_READ(VLV_MASTER_IER);
3396
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003397 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003398
Ville Syrjäläad22d102016-04-12 18:56:14 +03003399 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003400 if (dev_priv->display_irqs_enabled)
3401 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003402 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003403}
3404
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003405static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3406{
3407 GEN8_IRQ_RESET_NDX(GT, 0);
3408 GEN8_IRQ_RESET_NDX(GT, 1);
3409 GEN8_IRQ_RESET_NDX(GT, 2);
3410 GEN8_IRQ_RESET_NDX(GT, 3);
3411}
3412
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003413static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003414{
3415 struct drm_i915_private *dev_priv = dev->dev_private;
3416 int pipe;
3417
Ben Widawskyabd58f02013-11-02 21:07:09 -07003418 I915_WRITE(GEN8_MASTER_IRQ, 0);
3419 POSTING_READ(GEN8_MASTER_IRQ);
3420
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003421 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003422
Damien Lespiau055e3932014-08-18 13:49:10 +01003423 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003424 if (intel_display_power_is_enabled(dev_priv,
3425 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003426 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003427
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003428 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3429 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3430 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003431
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303432 if (HAS_PCH_SPLIT(dev))
3433 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003434}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003435
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003436void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3437 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003438{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003439 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003440 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003441
Daniel Vetter13321782014-09-15 14:55:29 +02003442 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003443 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3444 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3445 dev_priv->de_irq_mask[pipe],
3446 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003447 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003448}
3449
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003450void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3451 unsigned int pipe_mask)
3452{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003453 enum pipe pipe;
3454
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003455 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003456 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3457 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003458 spin_unlock_irq(&dev_priv->irq_lock);
3459
3460 /* make sure we're done processing display irqs */
3461 synchronize_irq(dev_priv->dev->irq);
3462}
3463
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003464static void cherryview_irq_preinstall(struct drm_device *dev)
3465{
3466 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003467
3468 I915_WRITE(GEN8_MASTER_IRQ, 0);
3469 POSTING_READ(GEN8_MASTER_IRQ);
3470
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003471 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003472
3473 GEN5_IRQ_RESET(GEN8_PCU_);
3474
Ville Syrjäläad22d102016-04-12 18:56:14 +03003475 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003476 if (dev_priv->display_irqs_enabled)
3477 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003478 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003479}
3480
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003481static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003482 const u32 hpd[HPD_NUM_PINS])
3483{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003484 struct intel_encoder *encoder;
3485 u32 enabled_irqs = 0;
3486
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003487 for_each_intel_encoder(dev_priv->dev, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003488 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3489 enabled_irqs |= hpd[encoder->hpd_pin];
3490
3491 return enabled_irqs;
3492}
3493
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003494static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003495{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003496 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003497
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003498 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003499 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003500 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003501 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003502 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003503 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003504 }
3505
Daniel Vetterfee884e2013-07-04 23:35:21 +02003506 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003507
3508 /*
3509 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003510 * duration to 2ms (which is the minimum in the Display Port spec).
3511 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003512 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003513 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3514 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3515 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3516 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3517 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003518 /*
3519 * When CPU and PCH are on the same package, port A
3520 * HPD must be enabled in both north and south.
3521 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003522 if (HAS_PCH_LPT_LP(dev_priv))
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003523 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003524 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003525}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003526
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003527static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003528{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003529 u32 hotplug_irqs, hotplug, enabled_irqs;
3530
3531 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003532 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003533
3534 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3535
3536 /* Enable digital hotplug on the PCH */
3537 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3538 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003539 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003540 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3541
3542 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3543 hotplug |= PORTE_HOTPLUG_ENABLE;
3544 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003545}
3546
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003547static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003548{
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003549 u32 hotplug_irqs, hotplug, enabled_irqs;
3550
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003551 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003552 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003553 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003554
3555 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003556 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003557 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003558 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003559
3560 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003561 } else {
3562 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003563 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003564
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003565 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3566 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003567
3568 /*
3569 * Enable digital hotplug on the CPU, and configure the DP short pulse
3570 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003571 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003572 */
3573 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3574 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3575 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3576 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3577
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003578 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003579}
3580
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003581static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003582{
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003583 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003584
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003585 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003586 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003587
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003588 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003589
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003590 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3591 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3592 PORTA_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303593
3594 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3595 hotplug, enabled_irqs);
3596 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3597
3598 /*
3599 * For BXT invert bit has to be set based on AOB design
3600 * for HPD detection logic, update it based on VBT fields.
3601 */
3602
3603 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3604 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3605 hotplug |= BXT_DDIA_HPD_INVERT;
3606 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3607 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3608 hotplug |= BXT_DDIB_HPD_INVERT;
3609 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3610 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3611 hotplug |= BXT_DDIC_HPD_INVERT;
3612
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003613 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003614}
3615
Paulo Zanonid46da432013-02-08 17:35:15 -02003616static void ibx_irq_postinstall(struct drm_device *dev)
3617{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003618 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003619 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003620
Daniel Vetter692a04c2013-05-29 21:43:05 +02003621 if (HAS_PCH_NOP(dev))
3622 return;
3623
Paulo Zanoni105b1222014-04-01 15:37:17 -03003624 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003625 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003626 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003627 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003628
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003629 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003630 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003631}
3632
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003633static void gen5_gt_irq_postinstall(struct drm_device *dev)
3634{
3635 struct drm_i915_private *dev_priv = dev->dev_private;
3636 u32 pm_irqs, gt_irqs;
3637
3638 pm_irqs = gt_irqs = 0;
3639
3640 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003641 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003642 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003643 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3644 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003645 }
3646
3647 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3648 if (IS_GEN5(dev)) {
3649 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3650 ILK_BSD_USER_INTERRUPT;
3651 } else {
3652 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3653 }
3654
Paulo Zanoni35079892014-04-01 15:37:15 -03003655 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003656
3657 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003658 /*
3659 * RPS interrupts will get enabled/disabled on demand when RPS
3660 * itself is enabled/disabled.
3661 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003662 if (HAS_VEBOX(dev))
3663 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3664
Paulo Zanoni605cd252013-08-06 18:57:15 -03003665 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003666 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003667 }
3668}
3669
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003670static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003671{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003672 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003673 u32 display_mask, extra_mask;
3674
3675 if (INTEL_INFO(dev)->gen >= 7) {
3676 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3677 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3678 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003679 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003680 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003681 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3682 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003683 } else {
3684 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3685 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003686 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003687 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3688 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003689 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3690 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3691 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003692 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003693
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003694 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003695
Paulo Zanoni0c841212014-04-01 15:37:27 -03003696 I915_WRITE(HWSTAM, 0xeffe);
3697
Paulo Zanoni622364b2014-04-01 15:37:22 -03003698 ibx_irq_pre_postinstall(dev);
3699
Paulo Zanoni35079892014-04-01 15:37:15 -03003700 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003701
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003702 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003703
Paulo Zanonid46da432013-02-08 17:35:15 -02003704 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003705
Jesse Barnesf97108d2010-01-29 11:27:07 -08003706 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003707 /* Enable PCU event interrupts
3708 *
3709 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003710 * setup is guaranteed to run in single-threaded context. But we
3711 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003712 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003713 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003714 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003715 }
3716
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003717 return 0;
3718}
3719
Imre Deakf8b79e52014-03-04 19:23:07 +02003720void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3721{
3722 assert_spin_locked(&dev_priv->irq_lock);
3723
3724 if (dev_priv->display_irqs_enabled)
3725 return;
3726
3727 dev_priv->display_irqs_enabled = true;
3728
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003729 if (intel_irqs_enabled(dev_priv)) {
3730 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003731 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003732 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003733}
3734
3735void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3736{
3737 assert_spin_locked(&dev_priv->irq_lock);
3738
3739 if (!dev_priv->display_irqs_enabled)
3740 return;
3741
3742 dev_priv->display_irqs_enabled = false;
3743
Imre Deak950eaba2014-09-08 15:21:09 +03003744 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003745 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003746}
3747
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003748
3749static int valleyview_irq_postinstall(struct drm_device *dev)
3750{
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003753 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003754
Ville Syrjäläad22d102016-04-12 18:56:14 +03003755 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003756 if (dev_priv->display_irqs_enabled)
3757 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003758 spin_unlock_irq(&dev_priv->irq_lock);
3759
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003760 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003761 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003762
3763 return 0;
3764}
3765
Ben Widawskyabd58f02013-11-02 21:07:09 -07003766static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3767{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003768 /* These are interrupts we'll toggle with the ring mask register */
3769 uint32_t gt_interrupts[] = {
3770 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003771 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003772 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3773 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003774 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003775 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3776 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3777 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003778 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003779 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3780 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003781 };
3782
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003783 if (HAS_L3_DPF(dev_priv))
3784 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3785
Ben Widawsky09610212014-05-15 20:58:08 +03003786 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303787 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3788 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003789 /*
3790 * RPS interrupts will get enabled/disabled on demand when RPS itself
3791 * is enabled/disabled.
3792 */
3793 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303794 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003795}
3796
3797static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3798{
Damien Lespiau770de832014-03-20 20:45:01 +00003799 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3800 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003801 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3802 u32 de_port_enables;
3803 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003804
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003805 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003806 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3807 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003808 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3809 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303810 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003811 de_port_masked |= BXT_DE_PORT_GMBUS;
3812 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003813 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3814 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003815 }
Damien Lespiau770de832014-03-20 20:45:01 +00003816
3817 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3818 GEN8_PIPE_FIFO_UNDERRUN;
3819
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003820 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003821 if (IS_BROXTON(dev_priv))
3822 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3823 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003824 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3825
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003826 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3827 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3828 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003829
Damien Lespiau055e3932014-08-18 13:49:10 +01003830 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003831 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003832 POWER_DOMAIN_PIPE(pipe)))
3833 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3834 dev_priv->de_irq_mask[pipe],
3835 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003836
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003837 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003838}
3839
3840static int gen8_irq_postinstall(struct drm_device *dev)
3841{
3842 struct drm_i915_private *dev_priv = dev->dev_private;
3843
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303844 if (HAS_PCH_SPLIT(dev))
3845 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003846
Ben Widawskyabd58f02013-11-02 21:07:09 -07003847 gen8_gt_irq_postinstall(dev_priv);
3848 gen8_de_irq_postinstall(dev_priv);
3849
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303850 if (HAS_PCH_SPLIT(dev))
3851 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003852
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003853 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003854 POSTING_READ(GEN8_MASTER_IRQ);
3855
3856 return 0;
3857}
3858
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003859static int cherryview_irq_postinstall(struct drm_device *dev)
3860{
3861 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003862
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003863 gen8_gt_irq_postinstall(dev_priv);
3864
Ville Syrjäläad22d102016-04-12 18:56:14 +03003865 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003866 if (dev_priv->display_irqs_enabled)
3867 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003868 spin_unlock_irq(&dev_priv->irq_lock);
3869
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003870 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003871 POSTING_READ(GEN8_MASTER_IRQ);
3872
3873 return 0;
3874}
3875
Ben Widawskyabd58f02013-11-02 21:07:09 -07003876static void gen8_irq_uninstall(struct drm_device *dev)
3877{
3878 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003879
3880 if (!dev_priv)
3881 return;
3882
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003883 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003884}
3885
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003886static void valleyview_irq_uninstall(struct drm_device *dev)
3887{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003888 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003889
3890 if (!dev_priv)
3891 return;
3892
Imre Deak843d0e72014-04-14 20:24:23 +03003893 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003894 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003895
Ville Syrjälä893fce82014-10-30 19:42:56 +02003896 gen5_gt_irq_reset(dev);
3897
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003898 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003899
Ville Syrjäläad22d102016-04-12 18:56:14 +03003900 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003901 if (dev_priv->display_irqs_enabled)
3902 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003903 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003904}
3905
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003906static void cherryview_irq_uninstall(struct drm_device *dev)
3907{
3908 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003909
3910 if (!dev_priv)
3911 return;
3912
3913 I915_WRITE(GEN8_MASTER_IRQ, 0);
3914 POSTING_READ(GEN8_MASTER_IRQ);
3915
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003916 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003917
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003918 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003919
Ville Syrjäläad22d102016-04-12 18:56:14 +03003920 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003921 if (dev_priv->display_irqs_enabled)
3922 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003923 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003924}
3925
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003926static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003927{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003928 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003929
3930 if (!dev_priv)
3931 return;
3932
Paulo Zanonibe30b292014-04-01 15:37:25 -03003933 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003934}
3935
Chris Wilsonc2798b12012-04-22 21:13:57 +01003936static void i8xx_irq_preinstall(struct drm_device * dev)
3937{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003938 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003939 int pipe;
3940
Damien Lespiau055e3932014-08-18 13:49:10 +01003941 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003942 I915_WRITE(PIPESTAT(pipe), 0);
3943 I915_WRITE16(IMR, 0xffff);
3944 I915_WRITE16(IER, 0x0);
3945 POSTING_READ16(IER);
3946}
3947
3948static int i8xx_irq_postinstall(struct drm_device *dev)
3949{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003950 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003951
Chris Wilsonc2798b12012-04-22 21:13:57 +01003952 I915_WRITE16(EMR,
3953 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3954
3955 /* Unmask the interrupts that we always want on. */
3956 dev_priv->irq_mask =
3957 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3958 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3959 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003960 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003961 I915_WRITE16(IMR, dev_priv->irq_mask);
3962
3963 I915_WRITE16(IER,
3964 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3965 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003966 I915_USER_INTERRUPT);
3967 POSTING_READ16(IER);
3968
Daniel Vetter379ef822013-10-16 22:55:56 +02003969 /* Interrupt setup is already guaranteed to be single-threaded, this is
3970 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003971 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003972 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3973 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003974 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003975
Chris Wilsonc2798b12012-04-22 21:13:57 +01003976 return 0;
3977}
3978
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003979/*
3980 * Returns true when a page flip has completed.
3981 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003982static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003983 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003984{
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003985 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003986
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003987 if (!intel_pipe_handle_vblank(dev_priv, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003988 return false;
3989
3990 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003991 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003992
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003993 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3994 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3995 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3996 * the flip is completed (no longer pending). Since this doesn't raise
3997 * an interrupt per se, we watch for the change at vblank.
3998 */
3999 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004000 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004001
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004002 intel_prepare_page_flip(dev_priv, plane);
4003 intel_finish_page_flip(dev_priv, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004004 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004005
4006check_page_flip:
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004007 intel_check_page_flip(dev_priv, pipe);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004008 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004009}
4010
Daniel Vetterff1f5252012-10-02 15:10:55 +02004011static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004012{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004013 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004014 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004015 u16 iir, new_iir;
4016 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01004017 int pipe;
4018 u16 flip_mask =
4019 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4020 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02004021 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004022
Imre Deak2dd2a882015-02-24 11:14:30 +02004023 if (!intel_irqs_enabled(dev_priv))
4024 return IRQ_NONE;
4025
Imre Deak1f814da2015-12-16 02:52:19 +02004026 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4027 disable_rpm_wakeref_asserts(dev_priv);
4028
4029 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004030 iir = I915_READ16(IIR);
4031 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02004032 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004033
4034 while (iir & ~flip_mask) {
4035 /* Can't rely on pipestat interrupt bit in iir as it might
4036 * have been cleared after the pipestat interrupt was received.
4037 * It doesn't set the bit in iir again, but it still produces
4038 * interrupts (for non-MSI).
4039 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004040 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004041 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004042 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004043
Damien Lespiau055e3932014-08-18 13:49:10 +01004044 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004045 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004046 pipe_stats[pipe] = I915_READ(reg);
4047
4048 /*
4049 * Clear the PIPE*STAT regs before the IIR
4050 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004051 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004052 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004053 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004054 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004055
4056 I915_WRITE16(IIR, iir & ~flip_mask);
4057 new_iir = I915_READ16(IIR); /* Flush posted writes */
4058
Chris Wilsonc2798b12012-04-22 21:13:57 +01004059 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004060 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004061
Damien Lespiau055e3932014-08-18 13:49:10 +01004062 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004063 int plane = pipe;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004064 if (HAS_FBC(dev_priv))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004065 plane = !plane;
4066
Daniel Vetter4356d582013-10-16 22:55:55 +02004067 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004068 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004069 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004070
Daniel Vetter4356d582013-10-16 22:55:55 +02004071 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004072 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004073
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004074 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4075 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4076 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02004077 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004078
4079 iir = new_iir;
4080 }
Imre Deak1f814da2015-12-16 02:52:19 +02004081 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004082
Imre Deak1f814da2015-12-16 02:52:19 +02004083out:
4084 enable_rpm_wakeref_asserts(dev_priv);
4085
4086 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004087}
4088
4089static void i8xx_irq_uninstall(struct drm_device * dev)
4090{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004091 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004092 int pipe;
4093
Damien Lespiau055e3932014-08-18 13:49:10 +01004094 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004095 /* Clear enable bits; then clear status bits */
4096 I915_WRITE(PIPESTAT(pipe), 0);
4097 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4098 }
4099 I915_WRITE16(IMR, 0xffff);
4100 I915_WRITE16(IER, 0x0);
4101 I915_WRITE16(IIR, I915_READ16(IIR));
4102}
4103
Chris Wilsona266c7d2012-04-24 22:59:44 +01004104static void i915_irq_preinstall(struct drm_device * dev)
4105{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004106 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004107 int pipe;
4108
Chris Wilsona266c7d2012-04-24 22:59:44 +01004109 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004110 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004111 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4112 }
4113
Chris Wilson00d98eb2012-04-24 22:59:48 +01004114 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004115 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116 I915_WRITE(PIPESTAT(pipe), 0);
4117 I915_WRITE(IMR, 0xffffffff);
4118 I915_WRITE(IER, 0x0);
4119 POSTING_READ(IER);
4120}
4121
4122static int i915_irq_postinstall(struct drm_device *dev)
4123{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004124 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004125 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126
Chris Wilson38bde182012-04-24 22:59:50 +01004127 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4128
4129 /* Unmask the interrupts that we always want on. */
4130 dev_priv->irq_mask =
4131 ~(I915_ASLE_INTERRUPT |
4132 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4133 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4134 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02004135 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01004136
4137 enable_mask =
4138 I915_ASLE_INTERRUPT |
4139 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4140 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01004141 I915_USER_INTERRUPT;
4142
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004144 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004145 POSTING_READ(PORT_HOTPLUG_EN);
4146
Chris Wilsona266c7d2012-04-24 22:59:44 +01004147 /* Enable in IER... */
4148 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4149 /* and unmask in IMR */
4150 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4151 }
4152
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153 I915_WRITE(IMR, dev_priv->irq_mask);
4154 I915_WRITE(IER, enable_mask);
4155 POSTING_READ(IER);
4156
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004157 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004158
Daniel Vetter379ef822013-10-16 22:55:56 +02004159 /* Interrupt setup is already guaranteed to be single-threaded, this is
4160 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004161 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004162 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4163 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004164 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004165
Daniel Vetter20afbda2012-12-11 14:05:07 +01004166 return 0;
4167}
4168
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004169/*
4170 * Returns true when a page flip has completed.
4171 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004172static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004173 int plane, int pipe, u32 iir)
4174{
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004175 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4176
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004177 if (!intel_pipe_handle_vblank(dev_priv, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004178 return false;
4179
4180 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004181 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004182
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004183 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4184 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4185 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4186 * the flip is completed (no longer pending). Since this doesn't raise
4187 * an interrupt per se, we watch for the change at vblank.
4188 */
4189 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004190 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004191
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004192 intel_prepare_page_flip(dev_priv, plane);
4193 intel_finish_page_flip(dev_priv, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004194 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004195
4196check_page_flip:
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004197 intel_check_page_flip(dev_priv, pipe);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004198 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004199}
4200
Daniel Vetterff1f5252012-10-02 15:10:55 +02004201static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004202{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004203 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004204 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004205 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004206 u32 flip_mask =
4207 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4208 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004209 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004210
Imre Deak2dd2a882015-02-24 11:14:30 +02004211 if (!intel_irqs_enabled(dev_priv))
4212 return IRQ_NONE;
4213
Imre Deak1f814da2015-12-16 02:52:19 +02004214 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4215 disable_rpm_wakeref_asserts(dev_priv);
4216
Chris Wilsona266c7d2012-04-24 22:59:44 +01004217 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004218 do {
4219 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004220 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004221
4222 /* Can't rely on pipestat interrupt bit in iir as it might
4223 * have been cleared after the pipestat interrupt was received.
4224 * It doesn't set the bit in iir again, but it still produces
4225 * interrupts (for non-MSI).
4226 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004227 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004228 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004229 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004230
Damien Lespiau055e3932014-08-18 13:49:10 +01004231 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004232 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004233 pipe_stats[pipe] = I915_READ(reg);
4234
Chris Wilson38bde182012-04-24 22:59:50 +01004235 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004237 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004238 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239 }
4240 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004241 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004242
4243 if (!irq_received)
4244 break;
4245
Chris Wilsona266c7d2012-04-24 22:59:44 +01004246 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004247 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004248 iir & I915_DISPLAY_PORT_INTERRUPT) {
4249 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4250 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004251 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004252 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004253
Chris Wilson38bde182012-04-24 22:59:50 +01004254 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004255 new_iir = I915_READ(IIR); /* Flush posted writes */
4256
Chris Wilsona266c7d2012-04-24 22:59:44 +01004257 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004258 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004259
Damien Lespiau055e3932014-08-18 13:49:10 +01004260 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004261 int plane = pipe;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004262 if (HAS_FBC(dev_priv))
Chris Wilson38bde182012-04-24 22:59:50 +01004263 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004264
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004265 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004266 i915_handle_vblank(dev_priv, plane, pipe, iir))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004267 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004268
4269 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4270 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004271
4272 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004273 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004274
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004275 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4276 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4277 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004278 }
4279
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004281 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004282
4283 /* With MSI, interrupts are only generated when iir
4284 * transitions from zero to nonzero. If another bit got
4285 * set while we were handling the existing iir bits, then
4286 * we would never get another interrupt.
4287 *
4288 * This is fine on non-MSI as well, as if we hit this path
4289 * we avoid exiting the interrupt handler only to generate
4290 * another one.
4291 *
4292 * Note that for MSI this could cause a stray interrupt report
4293 * if an interrupt landed in the time between writing IIR and
4294 * the posting read. This should be rare enough to never
4295 * trigger the 99% of 100,000 interrupts test for disabling
4296 * stray interrupts.
4297 */
Chris Wilson38bde182012-04-24 22:59:50 +01004298 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004299 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004300 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004301
Imre Deak1f814da2015-12-16 02:52:19 +02004302 enable_rpm_wakeref_asserts(dev_priv);
4303
Chris Wilsona266c7d2012-04-24 22:59:44 +01004304 return ret;
4305}
4306
4307static void i915_irq_uninstall(struct drm_device * dev)
4308{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004309 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004310 int pipe;
4311
Chris Wilsona266c7d2012-04-24 22:59:44 +01004312 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004313 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004314 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4315 }
4316
Chris Wilson00d98eb2012-04-24 22:59:48 +01004317 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004318 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004319 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004320 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004321 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4322 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004323 I915_WRITE(IMR, 0xffffffff);
4324 I915_WRITE(IER, 0x0);
4325
Chris Wilsona266c7d2012-04-24 22:59:44 +01004326 I915_WRITE(IIR, I915_READ(IIR));
4327}
4328
4329static void i965_irq_preinstall(struct drm_device * dev)
4330{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004331 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004332 int pipe;
4333
Egbert Eich0706f172015-09-23 16:15:27 +02004334 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004335 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004336
4337 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004338 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004339 I915_WRITE(PIPESTAT(pipe), 0);
4340 I915_WRITE(IMR, 0xffffffff);
4341 I915_WRITE(IER, 0x0);
4342 POSTING_READ(IER);
4343}
4344
4345static int i965_irq_postinstall(struct drm_device *dev)
4346{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004347 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004348 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004349 u32 error_mask;
4350
Chris Wilsona266c7d2012-04-24 22:59:44 +01004351 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004352 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004353 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004354 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4355 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4356 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4357 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4358 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4359
4360 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004361 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4362 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004363 enable_mask |= I915_USER_INTERRUPT;
4364
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004365 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004366 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004367
Daniel Vetterb79480b2013-06-27 17:52:10 +02004368 /* Interrupt setup is already guaranteed to be single-threaded, this is
4369 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004370 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004371 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4372 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4373 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004374 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004375
Chris Wilsona266c7d2012-04-24 22:59:44 +01004376 /*
4377 * Enable some error detection, note the instruction error mask
4378 * bit is reserved, so we leave it masked.
4379 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004380 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004381 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4382 GM45_ERROR_MEM_PRIV |
4383 GM45_ERROR_CP_PRIV |
4384 I915_ERROR_MEMORY_REFRESH);
4385 } else {
4386 error_mask = ~(I915_ERROR_PAGE_TABLE |
4387 I915_ERROR_MEMORY_REFRESH);
4388 }
4389 I915_WRITE(EMR, error_mask);
4390
4391 I915_WRITE(IMR, dev_priv->irq_mask);
4392 I915_WRITE(IER, enable_mask);
4393 POSTING_READ(IER);
4394
Egbert Eich0706f172015-09-23 16:15:27 +02004395 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004396 POSTING_READ(PORT_HOTPLUG_EN);
4397
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004398 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004399
4400 return 0;
4401}
4402
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004403static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004404{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004405 u32 hotplug_en;
4406
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004407 assert_spin_locked(&dev_priv->irq_lock);
4408
Ville Syrjälä778eb332015-01-09 14:21:13 +02004409 /* Note HDMI and DP share hotplug bits */
4410 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004411 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004412 /* Programming the CRT detection parameters tends
4413 to generate a spurious hotplug event about three
4414 seconds later. So just do it once.
4415 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004416 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004417 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004418 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004419
Ville Syrjälä778eb332015-01-09 14:21:13 +02004420 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004421 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004422 HOTPLUG_INT_EN_MASK |
4423 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4424 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4425 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004426}
4427
Daniel Vetterff1f5252012-10-02 15:10:55 +02004428static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004429{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004430 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004431 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004432 u32 iir, new_iir;
4433 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004434 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004435 u32 flip_mask =
4436 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4437 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004438
Imre Deak2dd2a882015-02-24 11:14:30 +02004439 if (!intel_irqs_enabled(dev_priv))
4440 return IRQ_NONE;
4441
Imre Deak1f814da2015-12-16 02:52:19 +02004442 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4443 disable_rpm_wakeref_asserts(dev_priv);
4444
Chris Wilsona266c7d2012-04-24 22:59:44 +01004445 iir = I915_READ(IIR);
4446
Chris Wilsona266c7d2012-04-24 22:59:44 +01004447 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004448 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004449 bool blc_event = false;
4450
Chris Wilsona266c7d2012-04-24 22:59:44 +01004451 /* Can't rely on pipestat interrupt bit in iir as it might
4452 * have been cleared after the pipestat interrupt was received.
4453 * It doesn't set the bit in iir again, but it still produces
4454 * interrupts (for non-MSI).
4455 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004456 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004457 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004458 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004459
Damien Lespiau055e3932014-08-18 13:49:10 +01004460 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004461 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004462 pipe_stats[pipe] = I915_READ(reg);
4463
4464 /*
4465 * Clear the PIPE*STAT regs before the IIR
4466 */
4467 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004468 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004469 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004470 }
4471 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004472 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004473
4474 if (!irq_received)
4475 break;
4476
4477 ret = IRQ_HANDLED;
4478
4479 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004480 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4481 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4482 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004483 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004484 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004485
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004486 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004487 new_iir = I915_READ(IIR); /* Flush posted writes */
4488
Chris Wilsona266c7d2012-04-24 22:59:44 +01004489 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004490 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004491 if (iir & I915_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004492 notify_ring(&dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004493
Damien Lespiau055e3932014-08-18 13:49:10 +01004494 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004495 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004496 i915_handle_vblank(dev_priv, pipe, pipe, iir))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004497 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004498
4499 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4500 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004501
4502 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004503 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004504
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004505 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4506 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004507 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004508
4509 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004510 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004511
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004512 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004513 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004514
Chris Wilsona266c7d2012-04-24 22:59:44 +01004515 /* With MSI, interrupts are only generated when iir
4516 * transitions from zero to nonzero. If another bit got
4517 * set while we were handling the existing iir bits, then
4518 * we would never get another interrupt.
4519 *
4520 * This is fine on non-MSI as well, as if we hit this path
4521 * we avoid exiting the interrupt handler only to generate
4522 * another one.
4523 *
4524 * Note that for MSI this could cause a stray interrupt report
4525 * if an interrupt landed in the time between writing IIR and
4526 * the posting read. This should be rare enough to never
4527 * trigger the 99% of 100,000 interrupts test for disabling
4528 * stray interrupts.
4529 */
4530 iir = new_iir;
4531 }
4532
Imre Deak1f814da2015-12-16 02:52:19 +02004533 enable_rpm_wakeref_asserts(dev_priv);
4534
Chris Wilsona266c7d2012-04-24 22:59:44 +01004535 return ret;
4536}
4537
4538static void i965_irq_uninstall(struct drm_device * dev)
4539{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004540 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004541 int pipe;
4542
4543 if (!dev_priv)
4544 return;
4545
Egbert Eich0706f172015-09-23 16:15:27 +02004546 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004547 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004548
4549 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004550 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004551 I915_WRITE(PIPESTAT(pipe), 0);
4552 I915_WRITE(IMR, 0xffffffff);
4553 I915_WRITE(IER, 0x0);
4554
Damien Lespiau055e3932014-08-18 13:49:10 +01004555 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004556 I915_WRITE(PIPESTAT(pipe),
4557 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4558 I915_WRITE(IIR, I915_READ(IIR));
4559}
4560
Daniel Vetterfca52a52014-09-30 10:56:45 +02004561/**
4562 * intel_irq_init - initializes irq support
4563 * @dev_priv: i915 device instance
4564 *
4565 * This function initializes all the irq support including work items, timers
4566 * and all the vtables. It does not setup the interrupt itself though.
4567 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004568void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004569{
Daniel Vetterb9632912014-09-30 10:56:44 +02004570 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004571
Jani Nikula77913b32015-06-18 13:06:16 +03004572 intel_hpd_init_work(dev_priv);
4573
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004574 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004575 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004576
Deepak Sa6706b42014-03-15 20:23:22 +05304577 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004578 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004579 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004580 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004581 else
4582 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304583
Chris Wilson737b1502015-01-26 18:03:03 +02004584 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4585 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004586
Daniel Vetterb9632912014-09-30 10:56:44 +02004587 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004588 dev->max_vblank_count = 0;
4589 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004590 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004591 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004592 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004593 } else {
4594 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4595 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004596 }
4597
Ville Syrjälä21da2702014-08-06 14:49:55 +03004598 /*
4599 * Opt out of the vblank disable timer on everything except gen2.
4600 * Gen2 doesn't have a hardware frame counter and so depends on
4601 * vblank interrupts to produce sane vblank seuquence numbers.
4602 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004603 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004604 dev->vblank_disable_immediate = true;
4605
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004606 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4607 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004608
Daniel Vetterb9632912014-09-30 10:56:44 +02004609 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004610 dev->driver->irq_handler = cherryview_irq_handler;
4611 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4612 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4613 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4614 dev->driver->enable_vblank = valleyview_enable_vblank;
4615 dev->driver->disable_vblank = valleyview_disable_vblank;
4616 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004617 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004618 dev->driver->irq_handler = valleyview_irq_handler;
4619 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4620 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4621 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4622 dev->driver->enable_vblank = valleyview_enable_vblank;
4623 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004624 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004625 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004626 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004627 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004628 dev->driver->irq_postinstall = gen8_irq_postinstall;
4629 dev->driver->irq_uninstall = gen8_irq_uninstall;
4630 dev->driver->enable_vblank = gen8_enable_vblank;
4631 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004632 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004633 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004634 else if (HAS_PCH_SPT(dev))
4635 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4636 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004637 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004638 } else if (HAS_PCH_SPLIT(dev)) {
4639 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004640 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004641 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4642 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4643 dev->driver->enable_vblank = ironlake_enable_vblank;
4644 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004645 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004646 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004647 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004648 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4649 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4650 dev->driver->irq_handler = i8xx_irq_handler;
4651 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004652 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004653 dev->driver->irq_preinstall = i915_irq_preinstall;
4654 dev->driver->irq_postinstall = i915_irq_postinstall;
4655 dev->driver->irq_uninstall = i915_irq_uninstall;
4656 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004657 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004658 dev->driver->irq_preinstall = i965_irq_preinstall;
4659 dev->driver->irq_postinstall = i965_irq_postinstall;
4660 dev->driver->irq_uninstall = i965_irq_uninstall;
4661 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004662 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004663 if (I915_HAS_HOTPLUG(dev_priv))
4664 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004665 dev->driver->enable_vblank = i915_enable_vblank;
4666 dev->driver->disable_vblank = i915_disable_vblank;
4667 }
4668}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004669
Daniel Vetterfca52a52014-09-30 10:56:45 +02004670/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004671 * intel_irq_install - enables the hardware interrupt
4672 * @dev_priv: i915 device instance
4673 *
4674 * This function enables the hardware interrupt handling, but leaves the hotplug
4675 * handling still disabled. It is called after intel_irq_init().
4676 *
4677 * In the driver load and resume code we need working interrupts in a few places
4678 * but don't want to deal with the hassle of concurrent probe and hotplug
4679 * workers. Hence the split into this two-stage approach.
4680 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004681int intel_irq_install(struct drm_i915_private *dev_priv)
4682{
4683 /*
4684 * We enable some interrupt sources in our postinstall hooks, so mark
4685 * interrupts as enabled _before_ actually enabling them to avoid
4686 * special cases in our ordering checks.
4687 */
4688 dev_priv->pm.irqs_enabled = true;
4689
4690 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4691}
4692
Daniel Vetterfca52a52014-09-30 10:56:45 +02004693/**
4694 * intel_irq_uninstall - finilizes all irq handling
4695 * @dev_priv: i915 device instance
4696 *
4697 * This stops interrupt and hotplug handling and unregisters and frees all
4698 * resources acquired in the init functions.
4699 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004700void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4701{
4702 drm_irq_uninstall(dev_priv->dev);
4703 intel_hpd_cancel_work(dev_priv);
4704 dev_priv->pm.irqs_enabled = false;
4705}
4706
Daniel Vetterfca52a52014-09-30 10:56:45 +02004707/**
4708 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4709 * @dev_priv: i915 device instance
4710 *
4711 * This function is used to disable interrupts at runtime, both in the runtime
4712 * pm and the system suspend/resume code.
4713 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004714void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004715{
Daniel Vetterb9632912014-09-30 10:56:44 +02004716 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004717 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004718 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004719}
4720
Daniel Vetterfca52a52014-09-30 10:56:45 +02004721/**
4722 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4723 * @dev_priv: i915 device instance
4724 *
4725 * This function is used to enable interrupts at runtime, both in the runtime
4726 * pm and the system suspend/resume code.
4727 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004728void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004729{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004730 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004731 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4732 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004733}