blob: 3f3c9082b0f8df125483a32aa76ffad0c7139f5b [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
183 assert_spin_locked(&dev_priv->irq_lock);
184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200225 assert_spin_locked(&dev_priv->irq_lock);
226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
253 assert_spin_locked(&dev_priv->irq_lock);
254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300305 assert_spin_locked(&dev_priv->irq_lock);
306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
343 assert_spin_locked(&dev_priv->irq_lock);
344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
352 assert_spin_locked(&dev_priv->irq_lock);
353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
362 assert_spin_locked(&dev_priv->irq_lock);
363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Imre Deak59d02a12014-12-19 19:33:26 +0200392u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
393{
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530394 return (mask & ~dev_priv->rps.pm_intr_keep);
Imre Deak59d02a12014-12-19 19:33:26 +0200395}
396
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100397void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200398{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100399 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400 return;
401
Imre Deakd4d70aa2014-11-19 15:30:04 +0200402 spin_lock_irq(&dev_priv->irq_lock);
403 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200404
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
Akash Goelf4e9af42016-10-12 21:54:30 +0530407 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200408
409 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100410 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100411
412 /* Now that we will not be generating any more work, flush any
413 * outsanding tasks. As we are called on the RPS idle path,
414 * we will reset the GPU to minimum frequencies, so the current
415 * state of the worker can be discarded.
416 */
417 cancel_work_sync(&dev_priv->rps.work);
418 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200419}
420
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530421void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
422{
423 spin_lock_irq(&dev_priv->irq_lock);
424 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
425 spin_unlock_irq(&dev_priv->irq_lock);
426}
427
428void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
429{
430 spin_lock_irq(&dev_priv->irq_lock);
431 if (!dev_priv->guc.interrupts_enabled) {
432 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
433 dev_priv->pm_guc_events);
434 dev_priv->guc.interrupts_enabled = true;
435 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
436 }
437 spin_unlock_irq(&dev_priv->irq_lock);
438}
439
440void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
441{
442 spin_lock_irq(&dev_priv->irq_lock);
443 dev_priv->guc.interrupts_enabled = false;
444
445 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
446
447 spin_unlock_irq(&dev_priv->irq_lock);
448 synchronize_irq(dev_priv->drm.irq);
449
450 gen9_reset_guc_interrupts(dev_priv);
451}
452
Ben Widawsky09610212014-05-15 20:58:08 +0300453/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200454 * bdw_update_port_irq - update DE port interrupt
455 * @dev_priv: driver private
456 * @interrupt_mask: mask of interrupt bits to update
457 * @enabled_irq_mask: mask of interrupt bits to enable
458 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300459static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
460 uint32_t interrupt_mask,
461 uint32_t enabled_irq_mask)
462{
463 uint32_t new_val;
464 uint32_t old_val;
465
466 assert_spin_locked(&dev_priv->irq_lock);
467
468 WARN_ON(enabled_irq_mask & ~interrupt_mask);
469
470 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471 return;
472
473 old_val = I915_READ(GEN8_DE_PORT_IMR);
474
475 new_val = old_val;
476 new_val &= ~interrupt_mask;
477 new_val |= (~enabled_irq_mask & interrupt_mask);
478
479 if (new_val != old_val) {
480 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
481 POSTING_READ(GEN8_DE_PORT_IMR);
482 }
483}
484
485/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200486 * bdw_update_pipe_irq - update DE pipe interrupt
487 * @dev_priv: driver private
488 * @pipe: pipe whose interrupt to update
489 * @interrupt_mask: mask of interrupt bits to update
490 * @enabled_irq_mask: mask of interrupt bits to enable
491 */
492void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493 enum pipe pipe,
494 uint32_t interrupt_mask,
495 uint32_t enabled_irq_mask)
496{
497 uint32_t new_val;
498
499 assert_spin_locked(&dev_priv->irq_lock);
500
501 WARN_ON(enabled_irq_mask & ~interrupt_mask);
502
503 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504 return;
505
506 new_val = dev_priv->de_irq_mask[pipe];
507 new_val &= ~interrupt_mask;
508 new_val |= (~enabled_irq_mask & interrupt_mask);
509
510 if (new_val != dev_priv->de_irq_mask[pipe]) {
511 dev_priv->de_irq_mask[pipe] = new_val;
512 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514 }
515}
516
517/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200518 * ibx_display_interrupt_update - update SDEIMR
519 * @dev_priv: driver private
520 * @interrupt_mask: mask of interrupt bits to update
521 * @enabled_irq_mask: mask of interrupt bits to enable
522 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200523void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524 uint32_t interrupt_mask,
525 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200526{
527 uint32_t sdeimr = I915_READ(SDEIMR);
528 sdeimr &= ~interrupt_mask;
529 sdeimr |= (~enabled_irq_mask & interrupt_mask);
530
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100531 WARN_ON(enabled_irq_mask & ~interrupt_mask);
532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 assert_spin_locked(&dev_priv->irq_lock);
534
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300536 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300537
Daniel Vetterfee884e2013-07-04 23:35:21 +0200538 I915_WRITE(SDEIMR, sdeimr);
539 POSTING_READ(SDEIMR);
540}
Paulo Zanoni86642812013-04-12 17:57:57 -0300541
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100542static void
Imre Deak755e9012014-02-10 18:42:47 +0200543__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800545{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200547 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800548
Daniel Vetterb79480b2013-06-27 17:52:10 +0200549 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200550 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200551
Ville Syrjälä04feced2014-04-03 13:28:33 +0300552 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
553 status_mask & ~PIPESTAT_INT_STATUS_MASK,
554 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
555 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200556 return;
557
558 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200559 return;
560
Imre Deak91d181d2014-02-10 18:42:49 +0200561 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
562
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200563 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200564 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 I915_WRITE(reg, pipestat);
566 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800567}
568
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100569static void
Imre Deak755e9012014-02-10 18:42:47 +0200570__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800572{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200574 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800575
Daniel Vetterb79480b2013-06-27 17:52:10 +0200576 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200577 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200578
Ville Syrjälä04feced2014-04-03 13:28:33 +0300579 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
580 status_mask & ~PIPESTAT_INT_STATUS_MASK,
581 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
582 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200583 return;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 if ((pipestat & enable_mask) == 0)
586 return;
587
Imre Deak91d181d2014-02-10 18:42:49 +0200588 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
589
Imre Deak755e9012014-02-10 18:42:47 +0200590 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200591 I915_WRITE(reg, pipestat);
592 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800593}
594
Imre Deak10c59c52014-02-10 18:42:48 +0200595static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
596{
597 u32 enable_mask = status_mask << 16;
598
599 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 * On pipe A we don't support the PSR interrupt yet,
601 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200602 */
603 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
604 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300605 /*
606 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607 * A the same bit is for perf counters which we don't use either.
608 */
609 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200611
612 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
613 SPRITE0_FLIP_DONE_INT_EN_VLV |
614 SPRITE1_FLIP_DONE_INT_EN_VLV);
615 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
616 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
617 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
618 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
619
620 return enable_mask;
621}
622
Imre Deak755e9012014-02-10 18:42:47 +0200623void
624i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625 u32 status_mask)
626{
627 u32 enable_mask;
628
Wayne Boyer666a4532015-12-09 12:29:35 -0800629 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100630 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200631 status_mask);
632 else
633 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200634 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635}
636
637void
638i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639 u32 status_mask)
640{
641 u32 enable_mask;
642
Wayne Boyer666a4532015-12-09 12:29:35 -0800643 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100644 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200645 status_mask);
646 else
647 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200648 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649}
650
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000651/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300652 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100653 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000654 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100655static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000656{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100657 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300658 return;
659
Daniel Vetter13321782014-09-15 14:55:29 +0200660 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000661
Imre Deak755e9012014-02-10 18:42:47 +0200662 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100663 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200664 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200665 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000666
Daniel Vetter13321782014-09-15 14:55:29 +0200667 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000668}
669
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300670/*
671 * This timing diagram depicts the video signal in and
672 * around the vertical blanking period.
673 *
674 * Assumptions about the fictitious mode used in this example:
675 * vblank_start >= 3
676 * vsync_start = vblank_start + 1
677 * vsync_end = vblank_start + 2
678 * vtotal = vblank_start + 3
679 *
680 * start of vblank:
681 * latch double buffered registers
682 * increment frame counter (ctg+)
683 * generate start of vblank interrupt (gen4+)
684 * |
685 * | frame start:
686 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
687 * | may be shifted forward 1-3 extra lines via PIPECONF
688 * | |
689 * | | start of vsync:
690 * | | generate vsync interrupt
691 * | | |
692 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
693 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
694 * ----va---> <-----------------vb--------------------> <--------va-------------
695 * | | <----vs-----> |
696 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699 * | | |
700 * last visible pixel first visible pixel
701 * | increment frame counter (gen3/4)
702 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
703 *
704 * x = horizontal active
705 * _ = horizontal blanking
706 * hs = horizontal sync
707 * va = vertical active
708 * vb = vertical blanking
709 * vs = vertical sync
710 * vbs = vblank_start (number)
711 *
712 * Summary:
713 * - most events happen at the start of horizontal sync
714 * - frame start happens at the start of horizontal blank, 1-4 lines
715 * (depending on PIPECONF settings) after the start of vblank
716 * - gen3/4 pixel and frame counter are synchronized with the start
717 * of horizontal active on the first line of vertical active
718 */
719
Keith Packard42f52ef2008-10-18 19:39:29 -0700720/* Called from drm generic code, passed a 'crtc', which
721 * we use as a pipe index
722 */
Thierry Reding88e72712015-09-24 18:35:31 +0200723static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100725 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300727 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200728 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
729 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200730 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100732 htotal = mode->crtc_htotal;
733 hsync_start = mode->crtc_hsync_start;
734 vbl_start = mode->crtc_vblank_start;
735 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
736 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300737
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300738 /* Convert to pixel count */
739 vbl_start *= htotal;
740
741 /* Start of vblank event occurs at start of hsync */
742 vbl_start -= htotal - hsync_start;
743
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 high_frame = PIPEFRAME(pipe);
745 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100746
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700747 /*
748 * High & low register fields aren't synchronized, so make sure
749 * we get a low value that's stable across two reads of the high
750 * register.
751 */
752 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100753 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300754 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700756 } while (high1 != high2);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä80715b22014-05-15 20:23:23 +0300786 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788 vtotal /= 2;
789
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100790 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300791 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300792 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300793 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300794
795 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700796 * On HSW, the DSL reg (0x70000) appears to return 0 if we
797 * read it just before the start of vblank. So try it again
798 * so we don't accidentally end up spanning a vblank frame
799 * increment, causing the pipe_update_end() code to squak at us.
800 *
801 * The nature of this problem means we can't simply check the ISR
802 * bit and return the vblank start value; nor can we use the scanline
803 * debug register in the transcoder as it appears to have the same
804 * problem. We may need to extend this to include other platforms,
805 * but so far testing only shows the problem on HSW.
806 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100807 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700808 int i, temp;
809
810 for (i = 0; i < 100; i++) {
811 udelay(1);
812 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
813 DSL_LINEMASK_GEN3;
814 if (temp != position) {
815 position = temp;
816 break;
817 }
818 }
819 }
820
821 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300822 * See update_scanline_offset() for the details on the
823 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300824 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300825 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826}
827
Thierry Reding88e72712015-09-24 18:35:31 +0200828static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200829 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300830 ktime_t *stime, ktime_t *etime,
831 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100833 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200834 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
835 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300836 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100838 bool in_vbl = true;
839 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100840 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200842 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 return 0;
846 }
847
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300848 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300849 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
856 vbl_end /= 2;
857 vtotal /= 2;
858 }
859
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300860 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /*
863 * Lock uncore.lock, as we will do multiple timing critical raw
864 * register reads, potentially with preemption disabled, so the
865 * following code must not block on uncore.lock.
866 */
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868
Mario Kleinerad3543e2013-10-30 05:13:08 +0100869 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870
871 /* Get optional system timestamp before query. */
872 if (stime)
873 *stime = ktime_get();
874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100875 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100876 /* No obvious pixelcount register. Only query vertical
877 * scanout position from Display scan line register.
878 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300879 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880 } else {
881 /* Have access to pixelcount since start of frame.
882 * We can split this into vertical and horizontal
883 * scanout position.
884 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300885 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 /* convert to pixel counts */
888 vbl_start *= htotal;
889 vbl_end *= htotal;
890 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300891
892 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300893 * In interlaced modes, the pixel counter counts all pixels,
894 * so one field will have htotal more pixels. In order to avoid
895 * the reported position from jumping backwards when the pixel
896 * counter is beyond the length of the shorter field, just
897 * clamp the position the length of the shorter field. This
898 * matches how the scanline counter based position works since
899 * the scanline counter doesn't count the two half lines.
900 */
901 if (position >= vtotal)
902 position = vtotal - 1;
903
904 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300905 * Start of vblank interrupt is triggered at start of hsync,
906 * just prior to the first active line of vblank. However we
907 * consider lines to start at the leading edge of horizontal
908 * active. So, should we get here before we've crossed into
909 * the horizontal active of the first line in vblank, we would
910 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
911 * always add htotal-hsync_start to the current pixel position.
912 */
913 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300914 }
915
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 /* Get optional system timestamp after query. */
917 if (etime)
918 *etime = ktime_get();
919
920 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921
922 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300924 in_vbl = position >= vbl_start && position < vbl_end;
925
926 /*
927 * While in vblank, position will be negative
928 * counting up towards 0 at vbl_end. And outside
929 * vblank, position will be positive counting
930 * up since vbl_end.
931 */
932 if (position >= vbl_start)
933 position -= vbl_end;
934 else
935 position += vtotal - vbl_end;
936
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100937 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300938 *vpos = position;
939 *hpos = 0;
940 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100941 *vpos = position / htotal;
942 *hpos = position - (*vpos * htotal);
943 }
944
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 /* In vblank? */
946 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200947 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100948
949 return ret;
950}
951
Ville Syrjäläa225f072014-04-29 13:35:45 +0300952int intel_get_crtc_scanline(struct intel_crtc *crtc)
953{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100954 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 unsigned long irqflags;
956 int position;
957
958 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959 position = __intel_get_crtc_scanline(crtc);
960 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961
962 return position;
963}
964
Thierry Reding88e72712015-09-24 18:35:31 +0200965static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100966 int *max_error,
967 struct timeval *vblank_time,
968 unsigned flags)
969{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200970 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200971 struct intel_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100972
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200973 if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
Thierry Reding88e72712015-09-24 18:35:31 +0200974 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100975 return -EINVAL;
976 }
977
978 /* Get drm_crtc to timestamp: */
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200979 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000980 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200981 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000982 return -EINVAL;
983 }
984
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200985 if (!crtc->base.hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200986 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000987 return -EBUSY;
988 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100989
990 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000991 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
992 vblank_time, flags,
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200993 &crtc->base.hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100994}
995
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100996static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800997{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000998 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200999 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001000
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001001 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001002
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001003 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1004
Daniel Vetter20e4d402012-08-08 23:35:39 +02001005 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001006
Jesse Barnes7648fa92010-05-20 14:28:11 -07001007 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001008 busy_up = I915_READ(RCPREVBSYTUPAVG);
1009 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001010 max_avg = I915_READ(RCBMAXAVG);
1011 min_avg = I915_READ(RCBMINAVG);
1012
1013 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001014 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001015 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1016 new_delay = dev_priv->ips.cur_delay - 1;
1017 if (new_delay < dev_priv->ips.max_delay)
1018 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001019 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001020 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1021 new_delay = dev_priv->ips.cur_delay + 1;
1022 if (new_delay > dev_priv->ips.min_delay)
1023 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001024 }
1025
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001026 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001027 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001029 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001030
Jesse Barnesf97108d2010-01-29 11:27:07 -08001031 return;
1032}
1033
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001034static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001035{
Chris Wilson538b2572017-01-24 15:18:05 +00001036 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson83348ba2016-08-09 17:47:51 +01001037 if (intel_engine_wakeup(engine))
Chris Wilson688e6c72016-07-01 17:23:15 +01001038 trace_i915_gem_request_notify(engine);
Chris Wilson549f7362010-10-19 11:19:32 +01001039}
1040
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001041static void vlv_c0_read(struct drm_i915_private *dev_priv,
1042 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001043{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1045 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1046 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001047}
1048
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001049static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1050 const struct intel_rps_ei *old,
1051 const struct intel_rps_ei *now,
1052 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001053{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001054 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001055 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001056
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001057 if (old->cz_clock == 0)
1058 return false;
Deepak S31685c22014-07-03 17:33:01 -04001059
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001060 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1061 mul <<= 8;
1062
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001063 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001064 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001065
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001066 /* Workload can be split between render + media, e.g. SwapBuffers
1067 * being blitted in X after being rendered in mesa. To account for
1068 * this we need to combine both engines into our activity counter.
1069 */
1070 c0 = now->render_c0 - old->render_c0;
1071 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001072 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001073
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001074 return c0 >= time;
1075}
Deepak S31685c22014-07-03 17:33:01 -04001076
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001077void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1078{
1079 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1080 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001081}
1082
1083static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1084{
1085 struct intel_rps_ei now;
1086 u32 events = 0;
1087
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001088 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001089 return 0;
1090
1091 vlv_c0_read(dev_priv, &now);
1092 if (now.cz_clock == 0)
1093 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001094
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001095 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1096 if (!vlv_c0_above(dev_priv,
1097 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001098 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001099 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1100 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001101 }
1102
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001103 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1104 if (vlv_c0_above(dev_priv,
1105 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001106 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001107 events |= GEN6_PM_RP_UP_THRESHOLD;
1108 dev_priv->rps.up_ei = now;
1109 }
1110
1111 return events;
Deepak S31685c22014-07-03 17:33:01 -04001112}
1113
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001114static bool any_waiters(struct drm_i915_private *dev_priv)
1115{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001116 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301117 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001118
Akash Goel3b3f1652016-10-13 22:44:48 +05301119 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001120 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001121 return true;
1122
1123 return false;
1124}
1125
Ben Widawsky4912d042011-04-25 11:25:20 -07001126static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001127{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001128 struct drm_i915_private *dev_priv =
1129 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001130 bool client_boost;
1131 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001132 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001133
Daniel Vetter59cdb632013-07-04 23:35:28 +02001134 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001135 /* Speed up work cancelation during disabling rps interrupts. */
1136 if (!dev_priv->rps.interrupts_enabled) {
1137 spin_unlock_irq(&dev_priv->irq_lock);
1138 return;
1139 }
Imre Deak1f814da2015-12-16 02:52:19 +02001140
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001141 pm_iir = dev_priv->rps.pm_iir;
1142 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001143 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
Akash Goelf4e9af42016-10-12 21:54:30 +05301144 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001145 client_boost = dev_priv->rps.client_boost;
1146 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001147 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001148
Paulo Zanoni60611c12013-08-15 11:50:01 -03001149 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301150 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001151
Chris Wilson8d3afd72015-05-21 21:01:47 +01001152 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilsonc33d2472016-07-04 08:08:36 +01001153 return;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001155 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001156
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001157 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1158
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001159 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001160 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001161 min = dev_priv->rps.min_freq_softlimit;
1162 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001163 if (client_boost || any_waiters(dev_priv))
1164 max = dev_priv->rps.max_freq;
1165 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1166 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001167 adj = 0;
1168 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001169 if (adj > 0)
1170 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001171 else /* CHV needs even encode values */
1172 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301173
1174 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1175 adj = 0;
Ville Syrjälä74250342013-06-25 21:38:11 +03001176 /*
1177 * For better performance, jump directly
1178 * to RPe if we're below it.
1179 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001180 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001181 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001182 adj = 0;
1183 }
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001184 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001185 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001186 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001187 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1188 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001189 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001190 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001191 adj = 0;
1192 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1193 if (adj < 0)
1194 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001195 else /* CHV needs even encode values */
1196 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301197
1198 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1199 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001200 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001201 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001202 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001203
Chris Wilsonedcf2842015-04-07 16:20:29 +01001204 dev_priv->rps.last_adj = adj;
1205
Ben Widawsky79249632012-09-07 19:43:42 -07001206 /* sysfs frequency interfaces may have snuck in while servicing the
1207 * interrupt
1208 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001209 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001210 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301211
Chris Wilsondc979972016-05-10 14:10:04 +01001212 intel_set_rps(dev_priv, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001213
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001214 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001215}
1216
Ben Widawskye3689192012-05-25 16:56:22 -07001217
1218/**
1219 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1220 * occurred.
1221 * @work: workqueue struct
1222 *
1223 * Doesn't actually do anything except notify userspace. As a consequence of
1224 * this event, userspace should try to remap the bad rows since statistically
1225 * it is likely the same row is more likely to go bad again.
1226 */
1227static void ivybridge_parity_work(struct work_struct *work)
1228{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001229 struct drm_i915_private *dev_priv =
1230 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001231 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001232 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001233 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001234 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001235
1236 /* We must turn off DOP level clock gating to access the L3 registers.
1237 * In order to prevent a get/put style interface, acquire struct mutex
1238 * any time we access those registers.
1239 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001240 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001241
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001242 /* If we've screwed up tracking, just let the interrupt fire again */
1243 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1244 goto out;
1245
Ben Widawskye3689192012-05-25 16:56:22 -07001246 misccpctl = I915_READ(GEN7_MISCCPCTL);
1247 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1248 POSTING_READ(GEN7_MISCCPCTL);
1249
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001251 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001252
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001253 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001254 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001255 break;
1256
1257 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1258
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001259 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001260
1261 error_status = I915_READ(reg);
1262 row = GEN7_PARITY_ERROR_ROW(error_status);
1263 bank = GEN7_PARITY_ERROR_BANK(error_status);
1264 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1265
1266 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1267 POSTING_READ(reg);
1268
1269 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1270 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1271 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1272 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1273 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1274 parity_event[5] = NULL;
1275
Chris Wilson91c8a322016-07-05 10:40:23 +01001276 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001277 KOBJ_CHANGE, parity_event);
1278
1279 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1280 slice, row, bank, subbank);
1281
1282 kfree(parity_event[4]);
1283 kfree(parity_event[3]);
1284 kfree(parity_event[2]);
1285 kfree(parity_event[1]);
1286 }
Ben Widawskye3689192012-05-25 16:56:22 -07001287
1288 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1289
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001290out:
1291 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001292 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001293 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001294 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001295
Chris Wilson91c8a322016-07-05 10:40:23 +01001296 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001297}
1298
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001299static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1300 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001301{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001302 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001303 return;
1304
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001305 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001306 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001307 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001308
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001309 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001310 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1311 dev_priv->l3_parity.which_slice |= 1 << 1;
1312
1313 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1314 dev_priv->l3_parity.which_slice |= 1 << 0;
1315
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001316 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001317}
1318
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001319static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001320 u32 gt_iir)
1321{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001322 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301323 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001324 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301325 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001326}
1327
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001328static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001329 u32 gt_iir)
1330{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001331 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301332 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001333 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301334 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001335 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301336 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001337
Ben Widawskycc609d52013-05-28 19:22:29 -07001338 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1339 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001340 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1341 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001342
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001343 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1344 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001345}
1346
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001347static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001348gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001349{
1350 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001351 notify_ring(engine);
Chris Wilsonf7470262017-01-24 15:20:21 +00001352
1353 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1354 set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1355 tasklet_hi_schedule(&engine->irq_tasklet);
1356 }
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001357}
1358
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001359static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1360 u32 master_ctl,
1361 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001362{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001363 irqreturn_t ret = IRQ_NONE;
1364
1365 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001366 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1367 if (gt_iir[0]) {
1368 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001369 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001370 } else
1371 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1372 }
1373
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001374 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001375 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1376 if (gt_iir[1]) {
1377 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001378 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001379 } else
1380 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1381 }
1382
Chris Wilson74cdb332015-04-07 16:21:05 +01001383 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001384 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1385 if (gt_iir[3]) {
1386 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001387 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001388 } else
1389 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1390 }
1391
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301392 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001393 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301394 if (gt_iir[2] & (dev_priv->pm_rps_events |
1395 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001396 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301397 gt_iir[2] & (dev_priv->pm_rps_events |
1398 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001399 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001400 } else
1401 DRM_ERROR("The master control interrupt lied (PM)!\n");
1402 }
1403
Ben Widawskyabd58f02013-11-02 21:07:09 -07001404 return ret;
1405}
1406
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001407static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1408 u32 gt_iir[4])
1409{
1410 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301411 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001412 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301413 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001414 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1415 }
1416
1417 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301418 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001419 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301420 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001421 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1422 }
1423
1424 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301425 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001426 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1427
1428 if (gt_iir[2] & dev_priv->pm_rps_events)
1429 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301430
1431 if (gt_iir[2] & dev_priv->pm_guc_events)
1432 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001433}
1434
Imre Deak63c88d22015-07-20 14:43:39 -07001435static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1436{
1437 switch (port) {
1438 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001439 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001440 case PORT_B:
1441 return val & PORTB_HOTPLUG_LONG_DETECT;
1442 case PORT_C:
1443 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001444 default:
1445 return false;
1446 }
1447}
1448
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001449static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1450{
1451 switch (port) {
1452 case PORT_E:
1453 return val & PORTE_HOTPLUG_LONG_DETECT;
1454 default:
1455 return false;
1456 }
1457}
1458
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001459static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1460{
1461 switch (port) {
1462 case PORT_A:
1463 return val & PORTA_HOTPLUG_LONG_DETECT;
1464 case PORT_B:
1465 return val & PORTB_HOTPLUG_LONG_DETECT;
1466 case PORT_C:
1467 return val & PORTC_HOTPLUG_LONG_DETECT;
1468 case PORT_D:
1469 return val & PORTD_HOTPLUG_LONG_DETECT;
1470 default:
1471 return false;
1472 }
1473}
1474
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001475static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1476{
1477 switch (port) {
1478 case PORT_A:
1479 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1480 default:
1481 return false;
1482 }
1483}
1484
Jani Nikula676574d2015-05-28 15:43:53 +03001485static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001486{
1487 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001488 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001489 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001490 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001491 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001492 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001493 return val & PORTD_HOTPLUG_LONG_DETECT;
1494 default:
1495 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001496 }
1497}
1498
Jani Nikula676574d2015-05-28 15:43:53 +03001499static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001500{
1501 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001502 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001503 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001504 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001505 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001506 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001507 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1508 default:
1509 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001510 }
1511}
1512
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001513/*
1514 * Get a bit mask of pins that have triggered, and which ones may be long.
1515 * This can be called multiple times with the same masks to accumulate
1516 * hotplug detection results from several registers.
1517 *
1518 * Note that the caller is expected to zero out the masks initially.
1519 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001520static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001521 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001522 const u32 hpd[HPD_NUM_PINS],
1523 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001524{
Jani Nikula8c841e52015-06-18 13:06:17 +03001525 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001526 int i;
1527
Jani Nikula676574d2015-05-28 15:43:53 +03001528 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001529 if ((hpd[i] & hotplug_trigger) == 0)
1530 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001531
Jani Nikula8c841e52015-06-18 13:06:17 +03001532 *pin_mask |= BIT(i);
1533
Imre Deakcc24fcd2015-07-21 15:32:45 -07001534 if (!intel_hpd_pin_to_port(i, &port))
1535 continue;
1536
Imre Deakfd63e2a2015-07-21 15:32:44 -07001537 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001538 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001539 }
1540
1541 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1542 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1543
1544}
1545
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001546static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001547{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001548 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001549}
1550
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001551static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001552{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001553 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001554}
1555
Shuang He8bf1e9f2013-10-15 18:55:27 +01001556#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001557static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1558 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001559 uint32_t crc0, uint32_t crc1,
1560 uint32_t crc2, uint32_t crc3,
1561 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001562{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001563 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1564 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001565 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1566 struct drm_driver *driver = dev_priv->drm.driver;
1567 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001568 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001569
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001570 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001571 if (pipe_crc->source) {
1572 if (!pipe_crc->entries) {
1573 spin_unlock(&pipe_crc->lock);
1574 DRM_DEBUG_KMS("spurious interrupt\n");
1575 return;
1576 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001577
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001578 head = pipe_crc->head;
1579 tail = pipe_crc->tail;
1580
1581 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1582 spin_unlock(&pipe_crc->lock);
1583 DRM_ERROR("CRC buffer overflowing\n");
1584 return;
1585 }
1586
1587 entry = &pipe_crc->entries[head];
1588
1589 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1590 entry->crc[0] = crc0;
1591 entry->crc[1] = crc1;
1592 entry->crc[2] = crc2;
1593 entry->crc[3] = crc3;
1594 entry->crc[4] = crc4;
1595
1596 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1597 pipe_crc->head = head;
1598
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001599 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001600
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001601 wake_up_interruptible(&pipe_crc->wq);
1602 } else {
1603 /*
1604 * For some not yet identified reason, the first CRC is
1605 * bonkers. So let's just wait for the next vblank and read
1606 * out the buggy result.
1607 *
1608 * On CHV sometimes the second CRC is bonkers as well, so
1609 * don't trust that one either.
1610 */
1611 if (pipe_crc->skipped == 0 ||
1612 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1613 pipe_crc->skipped++;
1614 spin_unlock(&pipe_crc->lock);
1615 return;
1616 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001617 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001618 crcs[0] = crc0;
1619 crcs[1] = crc1;
1620 crcs[2] = crc2;
1621 crcs[3] = crc3;
1622 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001623 drm_crtc_add_crc_entry(&crtc->base, true,
1624 drm_accurate_vblank_count(&crtc->base),
1625 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001626 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001627}
Daniel Vetter277de952013-10-18 16:37:07 +02001628#else
1629static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001630display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1631 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001632 uint32_t crc0, uint32_t crc1,
1633 uint32_t crc2, uint32_t crc3,
1634 uint32_t crc4) {}
1635#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001636
Daniel Vetter277de952013-10-18 16:37:07 +02001637
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001638static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1639 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001640{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001641 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001642 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1643 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001644}
1645
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001646static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1647 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001648{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001649 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001650 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1651 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1652 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1653 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1654 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001655}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001656
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001657static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1658 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001659{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001660 uint32_t res1, res2;
1661
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001662 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001663 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1664 else
1665 res1 = 0;
1666
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001667 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001668 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1669 else
1670 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001671
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001672 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001673 I915_READ(PIPE_CRC_RES_RED(pipe)),
1674 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1675 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1676 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001677}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001678
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001679/* The RPS events need forcewake, so we add them to a work queue and mask their
1680 * IMR bits until the work is done. Other interrupts can be processed without
1681 * the work queue. */
1682static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001683{
Deepak Sa6706b42014-03-15 20:23:22 +05301684 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001685 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301686 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001687 if (dev_priv->rps.interrupts_enabled) {
1688 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001689 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001690 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001691 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001692 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001693
Imre Deakc9a9a262014-11-05 20:48:37 +02001694 if (INTEL_INFO(dev_priv)->gen >= 8)
1695 return;
1696
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001697 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001698 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301699 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001700
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001701 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1702 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001703 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001704}
1705
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301706static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1707{
1708 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301709 /* Sample the log buffer flush related bits & clear them out now
1710 * itself from the message identity register to minimize the
1711 * probability of losing a flush interrupt, when there are back
1712 * to back flush interrupts.
1713 * There can be a new flush interrupt, for different log buffer
1714 * type (like for ISR), whilst Host is handling one (for DPC).
1715 * Since same bit is used in message register for ISR & DPC, it
1716 * could happen that GuC sets the bit for 2nd interrupt but Host
1717 * clears out the bit on handling the 1st interrupt.
1718 */
1719 u32 msg, flush;
1720
1721 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001722 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1723 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301724 if (flush) {
1725 /* Clear the message bits that are handled */
1726 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1727
1728 /* Handle flush interrupt in bottom half */
1729 queue_work(dev_priv->guc.log.flush_wq,
1730 &dev_priv->guc.log.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301731
1732 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301733 } else {
1734 /* Not clearing of unhandled event bits won't result in
1735 * re-triggering of the interrupt.
1736 */
1737 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301738 }
1739}
1740
Daniel Vetter5a21b662016-05-24 17:13:53 +02001741static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001742 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001743{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001744 bool ret;
1745
Chris Wilson91c8a322016-07-05 10:40:23 +01001746 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001747 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001748 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001749
1750 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001751}
1752
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001753static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1754 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001755{
Imre Deakc1874ed2014-02-04 21:35:46 +02001756 int pipe;
1757
Imre Deak58ead0d2014-02-04 21:35:47 +02001758 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001759
1760 if (!dev_priv->display_irqs_enabled) {
1761 spin_unlock(&dev_priv->irq_lock);
1762 return;
1763 }
1764
Damien Lespiau055e3932014-08-18 13:49:10 +01001765 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001766 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001767 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001768
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001769 /*
1770 * PIPESTAT bits get signalled even when the interrupt is
1771 * disabled with the mask bits, and some of the status bits do
1772 * not generate interrupts at all (like the underrun bit). Hence
1773 * we need to be careful that we only handle what we want to
1774 * handle.
1775 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001776
1777 /* fifo underruns are filterered in the underrun handler. */
1778 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001779
1780 switch (pipe) {
1781 case PIPE_A:
1782 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1783 break;
1784 case PIPE_B:
1785 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1786 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001787 case PIPE_C:
1788 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1789 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001790 }
1791 if (iir & iir_bit)
1792 mask |= dev_priv->pipestat_irq_mask[pipe];
1793
1794 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001795 continue;
1796
1797 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001798 mask |= PIPESTAT_INT_ENABLE_MASK;
1799 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001800
1801 /*
1802 * Clear the PIPE*STAT regs before the IIR
1803 */
Imre Deak91d181d2014-02-10 18:42:49 +02001804 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1805 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001806 I915_WRITE(reg, pipe_stats[pipe]);
1807 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001808 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001809}
1810
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001811static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001812 u32 pipe_stats[I915_MAX_PIPES])
1813{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001814 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001815
Damien Lespiau055e3932014-08-18 13:49:10 +01001816 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001817 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1818 intel_pipe_handle_vblank(dev_priv, pipe))
1819 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001820
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001821 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001822 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001823
1824 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001825 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001826
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001827 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1828 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001829 }
1830
1831 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001832 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001833}
1834
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001835static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001836{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001837 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001838
1839 if (hotplug_status)
1840 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1841
1842 return hotplug_status;
1843}
1844
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001845static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001846 u32 hotplug_status)
1847{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001848 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001849
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001850 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1851 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001852 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001853
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001854 if (hotplug_trigger) {
1855 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1856 hotplug_trigger, hpd_status_g4x,
1857 i9xx_port_hotplug_long_detect);
1858
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001859 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001860 }
Jani Nikula369712e2015-05-27 15:03:40 +03001861
1862 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001863 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001864 } else {
1865 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001866
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001867 if (hotplug_trigger) {
1868 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001869 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001870 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001871 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001872 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001873 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001874}
1875
Daniel Vetterff1f5252012-10-02 15:10:55 +02001876static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001877{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001878 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001879 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001880 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001881
Imre Deak2dd2a882015-02-24 11:14:30 +02001882 if (!intel_irqs_enabled(dev_priv))
1883 return IRQ_NONE;
1884
Imre Deak1f814da2015-12-16 02:52:19 +02001885 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1886 disable_rpm_wakeref_asserts(dev_priv);
1887
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001888 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001889 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001890 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001891 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001892 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001893
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001894 gt_iir = I915_READ(GTIIR);
1895 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001896 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001897
1898 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001899 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001900
1901 ret = IRQ_HANDLED;
1902
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001903 /*
1904 * Theory on interrupt generation, based on empirical evidence:
1905 *
1906 * x = ((VLV_IIR & VLV_IER) ||
1907 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1908 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1909 *
1910 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1911 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1912 * guarantee the CPU interrupt will be raised again even if we
1913 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1914 * bits this time around.
1915 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001916 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001917 ier = I915_READ(VLV_IER);
1918 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001919
1920 if (gt_iir)
1921 I915_WRITE(GTIIR, gt_iir);
1922 if (pm_iir)
1923 I915_WRITE(GEN6_PMIIR, pm_iir);
1924
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001925 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001926 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001927
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001928 /* Call regardless, as some status bits might not be
1929 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001930 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001931
1932 /*
1933 * VLV_IIR is single buffered, and reflects the level
1934 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1935 */
1936 if (iir)
1937 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001938
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001939 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001940 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1941 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001942
Ville Syrjälä52894872016-04-13 21:19:56 +03001943 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001944 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001945 if (pm_iir)
1946 gen6_rps_irq_handler(dev_priv, pm_iir);
1947
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001948 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001949 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001950
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001951 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001952 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001953
Imre Deak1f814da2015-12-16 02:52:19 +02001954 enable_rpm_wakeref_asserts(dev_priv);
1955
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001956 return ret;
1957}
1958
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001959static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1960{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001961 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001962 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001963 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001964
Imre Deak2dd2a882015-02-24 11:14:30 +02001965 if (!intel_irqs_enabled(dev_priv))
1966 return IRQ_NONE;
1967
Imre Deak1f814da2015-12-16 02:52:19 +02001968 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1969 disable_rpm_wakeref_asserts(dev_priv);
1970
Chris Wilson579de732016-03-14 09:01:57 +00001971 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001972 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001973 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001974 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001975 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001976 u32 ier = 0;
1977
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001978 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1979 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001980
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001981 if (master_ctl == 0 && iir == 0)
1982 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001983
Oscar Mateo27b6c122014-06-16 16:11:00 +01001984 ret = IRQ_HANDLED;
1985
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001986 /*
1987 * Theory on interrupt generation, based on empirical evidence:
1988 *
1989 * x = ((VLV_IIR & VLV_IER) ||
1990 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1991 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1992 *
1993 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1994 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1995 * guarantee the CPU interrupt will be raised again even if we
1996 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1997 * bits this time around.
1998 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001999 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002000 ier = I915_READ(VLV_IER);
2001 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002002
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002003 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002004
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002005 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002006 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002007
Oscar Mateo27b6c122014-06-16 16:11:00 +01002008 /* Call regardless, as some status bits might not be
2009 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002010 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002011
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002012 /*
2013 * VLV_IIR is single buffered, and reflects the level
2014 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2015 */
2016 if (iir)
2017 I915_WRITE(VLV_IIR, iir);
2018
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002019 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002020 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002021 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002022
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002023 gen8_gt_irq_handler(dev_priv, gt_iir);
2024
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002025 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002026 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002027
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002028 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002029 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002030
Imre Deak1f814da2015-12-16 02:52:19 +02002031 enable_rpm_wakeref_asserts(dev_priv);
2032
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002033 return ret;
2034}
2035
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002036static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2037 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002038 const u32 hpd[HPD_NUM_PINS])
2039{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002040 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2041
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002042 /*
2043 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2044 * unless we touch the hotplug register, even if hotplug_trigger is
2045 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2046 * errors.
2047 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002048 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002049 if (!hotplug_trigger) {
2050 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2051 PORTD_HOTPLUG_STATUS_MASK |
2052 PORTC_HOTPLUG_STATUS_MASK |
2053 PORTB_HOTPLUG_STATUS_MASK;
2054 dig_hotplug_reg &= ~mask;
2055 }
2056
Ville Syrjälä40e56412015-08-27 23:56:10 +03002057 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002058 if (!hotplug_trigger)
2059 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002060
2061 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2062 dig_hotplug_reg, hpd,
2063 pch_port_hotplug_long_detect);
2064
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002065 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002066}
2067
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002068static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002069{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002070 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002071 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002072
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002073 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002074
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002075 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2076 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2077 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002078 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002079 port_name(port));
2080 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002081
Daniel Vetterce99c252012-12-01 13:53:47 +01002082 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002083 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002084
Jesse Barnes776ad802011-01-04 15:09:39 -08002085 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002086 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002087
2088 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2089 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2090
2091 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2092 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2093
2094 if (pch_iir & SDE_POISON)
2095 DRM_ERROR("PCH poison interrupt\n");
2096
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002097 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002098 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002099 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2100 pipe_name(pipe),
2101 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002102
2103 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2104 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2105
2106 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2107 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2108
Jesse Barnes776ad802011-01-04 15:09:39 -08002109 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002110 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002111
2112 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002113 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002114}
2115
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002116static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002117{
Paulo Zanoni86642812013-04-12 17:57:57 -03002118 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002119 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002120
Paulo Zanonide032bf2013-04-12 17:57:58 -03002121 if (err_int & ERR_INT_POISON)
2122 DRM_ERROR("Poison interrupt\n");
2123
Damien Lespiau055e3932014-08-18 13:49:10 +01002124 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002125 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2126 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002127
Daniel Vetter5a69b892013-10-16 22:55:52 +02002128 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002129 if (IS_IVYBRIDGE(dev_priv))
2130 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002131 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002132 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002133 }
2134 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002135
Paulo Zanoni86642812013-04-12 17:57:57 -03002136 I915_WRITE(GEN7_ERR_INT, err_int);
2137}
2138
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002139static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002140{
Paulo Zanoni86642812013-04-12 17:57:57 -03002141 u32 serr_int = I915_READ(SERR_INT);
2142
Paulo Zanonide032bf2013-04-12 17:57:58 -03002143 if (serr_int & SERR_INT_POISON)
2144 DRM_ERROR("PCH poison interrupt\n");
2145
Paulo Zanoni86642812013-04-12 17:57:57 -03002146 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002147 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002148
2149 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002150 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002151
2152 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002153 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002154
2155 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002156}
2157
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002158static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002159{
Adam Jackson23e81d62012-06-06 15:45:44 -04002160 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002161 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002162
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002163 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002164
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002165 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2166 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2167 SDE_AUDIO_POWER_SHIFT_CPT);
2168 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2169 port_name(port));
2170 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002171
2172 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002173 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002174
2175 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002176 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002177
2178 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2179 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2180
2181 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2182 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2183
2184 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002185 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002186 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2187 pipe_name(pipe),
2188 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002189
2190 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002191 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002192}
2193
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002194static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002195{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002196 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2197 ~SDE_PORTE_HOTPLUG_SPT;
2198 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2199 u32 pin_mask = 0, long_mask = 0;
2200
2201 if (hotplug_trigger) {
2202 u32 dig_hotplug_reg;
2203
2204 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2205 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2206
2207 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2208 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002209 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002210 }
2211
2212 if (hotplug2_trigger) {
2213 u32 dig_hotplug_reg;
2214
2215 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2216 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2217
2218 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2219 dig_hotplug_reg, hpd_spt,
2220 spt_port_hotplug2_long_detect);
2221 }
2222
2223 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002224 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002225
2226 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002227 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002228}
2229
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002230static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2231 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002232 const u32 hpd[HPD_NUM_PINS])
2233{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002234 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2235
2236 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2237 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2238
2239 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2240 dig_hotplug_reg, hpd,
2241 ilk_port_hotplug_long_detect);
2242
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002243 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002244}
2245
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002246static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2247 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002248{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002249 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002250 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2251
Ville Syrjälä40e56412015-08-27 23:56:10 +03002252 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002253 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002254
2255 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002256 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002257
2258 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002259 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002260
Paulo Zanonic008bc62013-07-12 16:35:10 -03002261 if (de_iir & DE_POISON)
2262 DRM_ERROR("Poison interrupt\n");
2263
Damien Lespiau055e3932014-08-18 13:49:10 +01002264 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002265 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2266 intel_pipe_handle_vblank(dev_priv, pipe))
2267 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002268
Daniel Vetter40da17c22013-10-21 18:04:36 +02002269 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002270 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002271
Daniel Vetter40da17c22013-10-21 18:04:36 +02002272 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002273 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002274
Daniel Vetter40da17c22013-10-21 18:04:36 +02002275 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002276 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002277 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002278 }
2279
2280 /* check event from PCH */
2281 if (de_iir & DE_PCH_EVENT) {
2282 u32 pch_iir = I915_READ(SDEIIR);
2283
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002284 if (HAS_PCH_CPT(dev_priv))
2285 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002286 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002287 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002288
2289 /* should clear PCH hotplug event before clear CPU irq */
2290 I915_WRITE(SDEIIR, pch_iir);
2291 }
2292
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002293 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2294 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002295}
2296
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002297static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2298 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002299{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002300 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002301 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2302
Ville Syrjälä40e56412015-08-27 23:56:10 +03002303 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002304 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002305
2306 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002307 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002308
2309 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002310 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002311
2312 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002313 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002314
Damien Lespiau055e3932014-08-18 13:49:10 +01002315 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002316 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2317 intel_pipe_handle_vblank(dev_priv, pipe))
2318 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002319
2320 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002321 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002322 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002323 }
2324
2325 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002326 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002327 u32 pch_iir = I915_READ(SDEIIR);
2328
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002329 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002330
2331 /* clear PCH hotplug event before clear CPU irq */
2332 I915_WRITE(SDEIIR, pch_iir);
2333 }
2334}
2335
Oscar Mateo72c90f62014-06-16 16:10:57 +01002336/*
2337 * To handle irqs with the minimum potential races with fresh interrupts, we:
2338 * 1 - Disable Master Interrupt Control.
2339 * 2 - Find the source(s) of the interrupt.
2340 * 3 - Clear the Interrupt Identity bits (IIR).
2341 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2342 * 5 - Re-enable Master Interrupt Control.
2343 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002344static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002345{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002346 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002347 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002348 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002349 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002350
Imre Deak2dd2a882015-02-24 11:14:30 +02002351 if (!intel_irqs_enabled(dev_priv))
2352 return IRQ_NONE;
2353
Imre Deak1f814da2015-12-16 02:52:19 +02002354 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2355 disable_rpm_wakeref_asserts(dev_priv);
2356
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002357 /* disable master interrupt before clearing iir */
2358 de_ier = I915_READ(DEIER);
2359 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002360 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002361
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002362 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2363 * interrupts will will be stored on its back queue, and then we'll be
2364 * able to process them after we restore SDEIER (as soon as we restore
2365 * it, we'll get an interrupt if SDEIIR still has something to process
2366 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002367 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002368 sde_ier = I915_READ(SDEIER);
2369 I915_WRITE(SDEIER, 0);
2370 POSTING_READ(SDEIER);
2371 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002372
Oscar Mateo72c90f62014-06-16 16:10:57 +01002373 /* Find, clear, then process each source of interrupt */
2374
Chris Wilson0e434062012-05-09 21:45:44 +01002375 gt_iir = I915_READ(GTIIR);
2376 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002377 I915_WRITE(GTIIR, gt_iir);
2378 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002379 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002380 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002381 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002382 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002383 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002384
2385 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002386 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002387 I915_WRITE(DEIIR, de_iir);
2388 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002389 if (INTEL_GEN(dev_priv) >= 7)
2390 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002391 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002392 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002393 }
2394
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002395 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002396 u32 pm_iir = I915_READ(GEN6_PMIIR);
2397 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002398 I915_WRITE(GEN6_PMIIR, pm_iir);
2399 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002400 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002401 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002402 }
2403
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002404 I915_WRITE(DEIER, de_ier);
2405 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002406 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002407 I915_WRITE(SDEIER, sde_ier);
2408 POSTING_READ(SDEIER);
2409 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002410
Imre Deak1f814da2015-12-16 02:52:19 +02002411 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2412 enable_rpm_wakeref_asserts(dev_priv);
2413
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002414 return ret;
2415}
2416
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002417static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2418 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002419 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302420{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002421 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302422
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002423 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2424 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302425
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002426 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002427 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002428 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002429
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002430 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302431}
2432
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002433static irqreturn_t
2434gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002435{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002436 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002437 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002438 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002439
Ben Widawskyabd58f02013-11-02 21:07:09 -07002440 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002441 iir = I915_READ(GEN8_DE_MISC_IIR);
2442 if (iir) {
2443 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002444 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002445 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002446 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002447 else
2448 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002449 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002450 else
2451 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002452 }
2453
Daniel Vetter6d766f02013-11-07 14:49:55 +01002454 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002455 iir = I915_READ(GEN8_DE_PORT_IIR);
2456 if (iir) {
2457 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302458 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002459
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002460 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002461 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002462
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002463 tmp_mask = GEN8_AUX_CHANNEL_A;
2464 if (INTEL_INFO(dev_priv)->gen >= 9)
2465 tmp_mask |= GEN9_AUX_CHANNEL_B |
2466 GEN9_AUX_CHANNEL_C |
2467 GEN9_AUX_CHANNEL_D;
2468
2469 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002470 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302471 found = true;
2472 }
2473
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002474 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002475 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2476 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002477 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2478 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002479 found = true;
2480 }
2481 } else if (IS_BROADWELL(dev_priv)) {
2482 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2483 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002484 ilk_hpd_irq_handler(dev_priv,
2485 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002486 found = true;
2487 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302488 }
2489
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002490 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002491 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302492 found = true;
2493 }
2494
Shashank Sharmad04a4922014-08-22 17:40:41 +05302495 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002496 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002497 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002498 else
2499 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002500 }
2501
Damien Lespiau055e3932014-08-18 13:49:10 +01002502 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002503 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002504
Daniel Vetterc42664c2013-11-07 11:05:40 +01002505 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2506 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002507
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002508 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2509 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002510 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002511 continue;
2512 }
2513
2514 ret = IRQ_HANDLED;
2515 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2516
Daniel Vetter5a21b662016-05-24 17:13:53 +02002517 if (iir & GEN8_PIPE_VBLANK &&
2518 intel_pipe_handle_vblank(dev_priv, pipe))
2519 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002520
2521 flip_done = iir;
2522 if (INTEL_INFO(dev_priv)->gen >= 9)
2523 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2524 else
2525 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2526
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002527 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002528 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002529
2530 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002531 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002532
2533 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2534 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2535
2536 fault_errors = iir;
2537 if (INTEL_INFO(dev_priv)->gen >= 9)
2538 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2539 else
2540 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2541
2542 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002543 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002544 pipe_name(pipe),
2545 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002546 }
2547
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002548 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302549 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002550 /*
2551 * FIXME(BDW): Assume for now that the new interrupt handling
2552 * scheme also closed the SDE interrupt handling race we've seen
2553 * on older pch-split platforms. But this needs testing.
2554 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002555 iir = I915_READ(SDEIIR);
2556 if (iir) {
2557 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002558 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002559
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002560 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002561 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002562 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002563 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002564 } else {
2565 /*
2566 * Like on previous PCH there seems to be something
2567 * fishy going on with forwarding PCH interrupts.
2568 */
2569 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2570 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002571 }
2572
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002573 return ret;
2574}
2575
2576static irqreturn_t gen8_irq_handler(int irq, void *arg)
2577{
2578 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002579 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002580 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002581 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002582 irqreturn_t ret;
2583
2584 if (!intel_irqs_enabled(dev_priv))
2585 return IRQ_NONE;
2586
2587 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2588 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2589 if (!master_ctl)
2590 return IRQ_NONE;
2591
2592 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2593
2594 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2595 disable_rpm_wakeref_asserts(dev_priv);
2596
2597 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002598 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2599 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002600 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2601
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002602 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2603 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002604
Imre Deak1f814da2015-12-16 02:52:19 +02002605 enable_rpm_wakeref_asserts(dev_priv);
2606
Ben Widawskyabd58f02013-11-02 21:07:09 -07002607 return ret;
2608}
2609
Chris Wilson1f15b762016-07-01 17:23:14 +01002610static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002611{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002612 /*
2613 * Notify all waiters for GPU completion events that reset state has
2614 * been changed, and that they need to restart their wait after
2615 * checking for potential errors (and bail out to drop locks if there is
2616 * a gpu reset pending so that i915_error_work_func can acquire them).
2617 */
2618
2619 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002620 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002621
2622 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2623 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002624}
2625
Jesse Barnes8a905232009-07-11 16:48:03 -04002626/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002627 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002628 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002629 *
2630 * Fire an error uevent so userspace can see that a hang or error
2631 * was detected.
2632 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002633static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002634{
Chris Wilson91c8a322016-07-05 10:40:23 +01002635 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002636 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2637 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2638 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002639
Chris Wilsonc0336662016-05-06 15:40:21 +01002640 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002641
Chris Wilson8af29b02016-09-09 14:11:47 +01002642 DRM_DEBUG_DRIVER("resetting chip\n");
2643 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2644
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002645 /*
Chris Wilson8af29b02016-09-09 14:11:47 +01002646 * In most cases it's guaranteed that we get here with an RPM
2647 * reference held, for example because there is a pending GPU
2648 * request that won't finish until the reset is done. This
2649 * isn't the case at least when we get here by doing a
2650 * simulated reset via debugs, so get an RPM reference.
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002651 */
Chris Wilson8af29b02016-09-09 14:11:47 +01002652 intel_runtime_pm_get(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002653 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002654
Chris Wilson780f2622016-09-09 14:11:52 +01002655 do {
2656 /*
2657 * All state reset _must_ be completed before we update the
2658 * reset counter, for otherwise waiters might miss the reset
2659 * pending state and not properly drop locks, resulting in
2660 * deadlocks with the reset work.
2661 */
2662 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2663 i915_reset(dev_priv);
2664 mutex_unlock(&dev_priv->drm.struct_mutex);
2665 }
2666
2667 /* We need to wait for anyone holding the lock to wakeup */
2668 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2669 I915_RESET_IN_PROGRESS,
2670 TASK_UNINTERRUPTIBLE,
2671 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002672
Chris Wilson8af29b02016-09-09 14:11:47 +01002673 intel_finish_reset(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002674 intel_runtime_pm_put(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002675
Chris Wilson780f2622016-09-09 14:11:52 +01002676 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002677 kobject_uevent_env(kobj,
2678 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002679
Chris Wilson8af29b02016-09-09 14:11:47 +01002680 /*
2681 * Note: The wake_up also serves as a memory barrier so that
2682 * waiters see the updated value of the dev_priv->gpu_error.
2683 */
2684 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002685}
2686
Ben Widawskyd6369512016-09-20 16:54:32 +03002687static inline void
2688i915_err_print_instdone(struct drm_i915_private *dev_priv,
2689 struct intel_instdone *instdone)
2690{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002691 int slice;
2692 int subslice;
2693
Ben Widawskyd6369512016-09-20 16:54:32 +03002694 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2695
2696 if (INTEL_GEN(dev_priv) <= 3)
2697 return;
2698
2699 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2700
2701 if (INTEL_GEN(dev_priv) <= 6)
2702 return;
2703
Ben Widawskyf9e61372016-09-20 16:54:33 +03002704 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2705 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2706 slice, subslice, instdone->sampler[slice][subslice]);
2707
2708 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2709 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2710 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002711}
2712
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002713static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002714{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002715 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002716
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002717 if (!IS_GEN2(dev_priv))
2718 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002719
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002720 if (INTEL_GEN(dev_priv) < 4)
2721 I915_WRITE(IPEIR, I915_READ(IPEIR));
2722 else
2723 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002724
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002725 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002726 eir = I915_READ(EIR);
2727 if (eir) {
2728 /*
2729 * some errors might have become stuck,
2730 * mask them.
2731 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002732 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002733 I915_WRITE(EMR, I915_READ(EMR) | eir);
2734 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2735 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002736}
2737
2738/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002739 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002740 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002741 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002742 * @fmt: Error message format string
2743 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002744 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002745 * dump it to the syslog. Also call i915_capture_error_state() to make
2746 * sure we get a record and make it available in debugfs. Fire a uevent
2747 * so userspace knows something bad happened (should trigger collection
2748 * of a ring dump etc.).
2749 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002750void i915_handle_error(struct drm_i915_private *dev_priv,
2751 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002752 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002753{
Mika Kuoppala58174462014-02-25 17:11:26 +02002754 va_list args;
2755 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002756
Mika Kuoppala58174462014-02-25 17:11:26 +02002757 va_start(args, fmt);
2758 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2759 va_end(args);
2760
Chris Wilsonc0336662016-05-06 15:40:21 +01002761 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002762 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002763
Chris Wilson8af29b02016-09-09 14:11:47 +01002764 if (!engine_mask)
2765 return;
Ben Gamariba1234d2009-09-14 17:48:47 -04002766
Chris Wilson8af29b02016-09-09 14:11:47 +01002767 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2768 &dev_priv->gpu_error.flags))
2769 return;
2770
2771 /*
2772 * Wakeup waiting processes so that the reset function
2773 * i915_reset_and_wakeup doesn't deadlock trying to grab
2774 * various locks. By bumping the reset counter first, the woken
2775 * processes will see a reset in progress and back off,
2776 * releasing their locks and then wait for the reset completion.
2777 * We must do this for _all_ gpu waiters that might hold locks
2778 * that the reset work needs to acquire.
2779 *
2780 * Note: The wake_up also provides a memory barrier to ensure that the
2781 * waiters see the updated value of the reset flags.
2782 */
2783 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002784
Chris Wilsonc0336662016-05-06 15:40:21 +01002785 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002786}
2787
Keith Packard42f52ef2008-10-18 19:39:29 -07002788/* Called from drm generic code, passed 'crtc' which
2789 * we use as a pipe index
2790 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002791static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002792{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002793 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002794 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002795
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002796 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002797 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2798 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2799
2800 return 0;
2801}
2802
2803static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2804{
2805 struct drm_i915_private *dev_priv = to_i915(dev);
2806 unsigned long irqflags;
2807
2808 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2809 i915_enable_pipestat(dev_priv, pipe,
2810 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002811 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002812
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002813 return 0;
2814}
2815
Thierry Reding88e72712015-09-24 18:35:31 +02002816static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002817{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002818 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002819 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002820 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002821 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002822
Jesse Barnesf796cf82011-04-07 13:58:17 -07002823 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002824 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002825 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2826
2827 return 0;
2828}
2829
Thierry Reding88e72712015-09-24 18:35:31 +02002830static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002831{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002832 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002833 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002834
Ben Widawskyabd58f02013-11-02 21:07:09 -07002835 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002836 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002837 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002838
Ben Widawskyabd58f02013-11-02 21:07:09 -07002839 return 0;
2840}
2841
Keith Packard42f52ef2008-10-18 19:39:29 -07002842/* Called from drm generic code, passed 'crtc' which
2843 * we use as a pipe index
2844 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002845static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2846{
2847 struct drm_i915_private *dev_priv = to_i915(dev);
2848 unsigned long irqflags;
2849
2850 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2851 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2852 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2853}
2854
2855static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002856{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002857 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002858 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002859
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002860 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002861 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002862 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002863 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2864}
2865
Thierry Reding88e72712015-09-24 18:35:31 +02002866static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002867{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002868 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002869 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002870 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002871 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002872
2873 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002874 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002875 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2876}
2877
Thierry Reding88e72712015-09-24 18:35:31 +02002878static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002879{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002880 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002881 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002882
Ben Widawskyabd58f02013-11-02 21:07:09 -07002883 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002884 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002885 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2886}
2887
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002888static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002889{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002890 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002891 return;
2892
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002893 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002894
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002895 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002896 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002897}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002898
Paulo Zanoni622364b2014-04-01 15:37:22 -03002899/*
2900 * SDEIER is also touched by the interrupt handler to work around missed PCH
2901 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2902 * instead we unconditionally enable all PCH interrupt sources here, but then
2903 * only unmask them as needed with SDEIMR.
2904 *
2905 * This function needs to be called before interrupts are enabled.
2906 */
2907static void ibx_irq_pre_postinstall(struct drm_device *dev)
2908{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002909 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002910
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002911 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002912 return;
2913
2914 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002915 I915_WRITE(SDEIER, 0xffffffff);
2916 POSTING_READ(SDEIER);
2917}
2918
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002919static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002920{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002921 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002922 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002923 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002924}
2925
Ville Syrjälä70591a42014-10-30 19:42:58 +02002926static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2927{
2928 enum pipe pipe;
2929
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002930 if (IS_CHERRYVIEW(dev_priv))
2931 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2932 else
2933 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2934
Ville Syrjäläad22d102016-04-12 18:56:14 +03002935 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002936 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2937
Ville Syrjäläad22d102016-04-12 18:56:14 +03002938 for_each_pipe(dev_priv, pipe) {
2939 I915_WRITE(PIPESTAT(pipe),
2940 PIPE_FIFO_UNDERRUN_STATUS |
2941 PIPESTAT_INT_STATUS_MASK);
2942 dev_priv->pipestat_irq_mask[pipe] = 0;
2943 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002944
2945 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002946 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002947}
2948
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002949static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2950{
2951 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002952 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002953 enum pipe pipe;
2954
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002955 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2956 PIPE_CRC_DONE_INTERRUPT_STATUS;
2957
2958 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2959 for_each_pipe(dev_priv, pipe)
2960 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2961
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002962 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2963 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2964 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002965 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002966 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002967
2968 WARN_ON(dev_priv->irq_mask != ~0);
2969
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002970 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002971
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002972 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002973}
2974
2975/* drm_dma.h hooks
2976*/
2977static void ironlake_irq_reset(struct drm_device *dev)
2978{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002979 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002980
2981 I915_WRITE(HWSTAM, 0xffffffff);
2982
2983 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002984 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002985 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2986
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002987 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002988
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002989 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002990}
2991
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002992static void valleyview_irq_preinstall(struct drm_device *dev)
2993{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002994 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002995
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03002996 I915_WRITE(VLV_MASTER_IER, 0);
2997 POSTING_READ(VLV_MASTER_IER);
2998
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002999 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003000
Ville Syrjäläad22d102016-04-12 18:56:14 +03003001 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003002 if (dev_priv->display_irqs_enabled)
3003 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003004 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003005}
3006
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003007static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3008{
3009 GEN8_IRQ_RESET_NDX(GT, 0);
3010 GEN8_IRQ_RESET_NDX(GT, 1);
3011 GEN8_IRQ_RESET_NDX(GT, 2);
3012 GEN8_IRQ_RESET_NDX(GT, 3);
3013}
3014
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003015static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003016{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003017 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003018 int pipe;
3019
Ben Widawskyabd58f02013-11-02 21:07:09 -07003020 I915_WRITE(GEN8_MASTER_IRQ, 0);
3021 POSTING_READ(GEN8_MASTER_IRQ);
3022
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003023 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003024
Damien Lespiau055e3932014-08-18 13:49:10 +01003025 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003026 if (intel_display_power_is_enabled(dev_priv,
3027 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003028 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003029
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003030 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3031 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3032 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003033
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003034 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003035 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003036}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003037
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003038void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3039 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003040{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003041 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003042 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003043
Daniel Vetter13321782014-09-15 14:55:29 +02003044 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003045 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3046 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3047 dev_priv->de_irq_mask[pipe],
3048 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003049 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003050}
3051
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003052void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3053 unsigned int pipe_mask)
3054{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003055 enum pipe pipe;
3056
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003057 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003058 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3059 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003060 spin_unlock_irq(&dev_priv->irq_lock);
3061
3062 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003063 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003064}
3065
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003066static void cherryview_irq_preinstall(struct drm_device *dev)
3067{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003068 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003069
3070 I915_WRITE(GEN8_MASTER_IRQ, 0);
3071 POSTING_READ(GEN8_MASTER_IRQ);
3072
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003073 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003074
3075 GEN5_IRQ_RESET(GEN8_PCU_);
3076
Ville Syrjäläad22d102016-04-12 18:56:14 +03003077 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003078 if (dev_priv->display_irqs_enabled)
3079 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003080 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003081}
3082
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003083static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003084 const u32 hpd[HPD_NUM_PINS])
3085{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003086 struct intel_encoder *encoder;
3087 u32 enabled_irqs = 0;
3088
Chris Wilson91c8a322016-07-05 10:40:23 +01003089 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003090 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3091 enabled_irqs |= hpd[encoder->hpd_pin];
3092
3093 return enabled_irqs;
3094}
3095
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003096static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003097{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003098 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003099
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003100 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003101 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003102 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003103 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003104 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003105 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003106 }
3107
Daniel Vetterfee884e2013-07-04 23:35:21 +02003108 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003109
3110 /*
3111 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003112 * duration to 2ms (which is the minimum in the Display Port spec).
3113 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003114 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003115 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3116 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3117 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3118 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3119 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003120 /*
3121 * When CPU and PCH are on the same package, port A
3122 * HPD must be enabled in both north and south.
3123 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003124 if (HAS_PCH_LPT_LP(dev_priv))
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003125 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003126 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003127}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003128
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003129static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003130{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003131 u32 hotplug_irqs, hotplug, enabled_irqs;
3132
3133 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003134 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003135
3136 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3137
3138 /* Enable digital hotplug on the PCH */
3139 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3140 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003141 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003142 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3143
3144 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3145 hotplug |= PORTE_HOTPLUG_ENABLE;
3146 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003147}
3148
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003149static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003150{
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003151 u32 hotplug_irqs, hotplug, enabled_irqs;
3152
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003153 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003154 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003155 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003156
3157 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003158 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003159 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003160 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003161
3162 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003163 } else {
3164 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003165 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003166
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003167 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3168 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003169
3170 /*
3171 * Enable digital hotplug on the CPU, and configure the DP short pulse
3172 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003173 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003174 */
3175 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3176 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3177 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3178 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3179
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003180 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003181}
3182
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003183static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003184{
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003185 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003186
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003187 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003188 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003189
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003190 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003191
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003192 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3193 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3194 PORTA_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303195
3196 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3197 hotplug, enabled_irqs);
3198 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3199
3200 /*
3201 * For BXT invert bit has to be set based on AOB design
3202 * for HPD detection logic, update it based on VBT fields.
3203 */
3204
3205 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3206 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3207 hotplug |= BXT_DDIA_HPD_INVERT;
3208 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3209 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3210 hotplug |= BXT_DDIB_HPD_INVERT;
3211 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3212 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3213 hotplug |= BXT_DDIC_HPD_INVERT;
3214
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003215 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003216}
3217
Paulo Zanonid46da432013-02-08 17:35:15 -02003218static void ibx_irq_postinstall(struct drm_device *dev)
3219{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003220 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003221 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003222
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003223 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003224 return;
3225
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003226 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003227 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003228 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003229 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003230
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003231 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003232 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003233}
3234
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003235static void gen5_gt_irq_postinstall(struct drm_device *dev)
3236{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003237 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003238 u32 pm_irqs, gt_irqs;
3239
3240 pm_irqs = gt_irqs = 0;
3241
3242 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003243 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003244 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003245 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3246 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003247 }
3248
3249 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003250 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003251 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003252 } else {
3253 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3254 }
3255
Paulo Zanoni35079892014-04-01 15:37:15 -03003256 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003257
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003258 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003259 /*
3260 * RPS interrupts will get enabled/disabled on demand when RPS
3261 * itself is enabled/disabled.
3262 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303263 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003264 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303265 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3266 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003267
Akash Goelf4e9af42016-10-12 21:54:30 +05303268 dev_priv->pm_imr = 0xffffffff;
3269 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003270 }
3271}
3272
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003273static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003274{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003275 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003276 u32 display_mask, extra_mask;
3277
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003278 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003279 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3280 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3281 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003282 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003283 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003284 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3285 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003286 } else {
3287 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3288 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003289 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003290 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3291 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003292 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3293 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3294 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003295 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003296
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003297 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003298
Paulo Zanoni0c841212014-04-01 15:37:27 -03003299 I915_WRITE(HWSTAM, 0xeffe);
3300
Paulo Zanoni622364b2014-04-01 15:37:22 -03003301 ibx_irq_pre_postinstall(dev);
3302
Paulo Zanoni35079892014-04-01 15:37:15 -03003303 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003304
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003305 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003306
Paulo Zanonid46da432013-02-08 17:35:15 -02003307 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003308
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003309 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003310 /* Enable PCU event interrupts
3311 *
3312 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003313 * setup is guaranteed to run in single-threaded context. But we
3314 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003315 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003316 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003317 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003318 }
3319
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003320 return 0;
3321}
3322
Imre Deakf8b79e52014-03-04 19:23:07 +02003323void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3324{
3325 assert_spin_locked(&dev_priv->irq_lock);
3326
3327 if (dev_priv->display_irqs_enabled)
3328 return;
3329
3330 dev_priv->display_irqs_enabled = true;
3331
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003332 if (intel_irqs_enabled(dev_priv)) {
3333 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003334 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003335 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003336}
3337
3338void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3339{
3340 assert_spin_locked(&dev_priv->irq_lock);
3341
3342 if (!dev_priv->display_irqs_enabled)
3343 return;
3344
3345 dev_priv->display_irqs_enabled = false;
3346
Imre Deak950eaba2014-09-08 15:21:09 +03003347 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003348 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003349}
3350
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003351
3352static int valleyview_irq_postinstall(struct drm_device *dev)
3353{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003354 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003355
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003356 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003357
Ville Syrjäläad22d102016-04-12 18:56:14 +03003358 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003359 if (dev_priv->display_irqs_enabled)
3360 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003361 spin_unlock_irq(&dev_priv->irq_lock);
3362
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003363 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003364 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003365
3366 return 0;
3367}
3368
Ben Widawskyabd58f02013-11-02 21:07:09 -07003369static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3370{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003371 /* These are interrupts we'll toggle with the ring mask register */
3372 uint32_t gt_interrupts[] = {
3373 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003374 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003375 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3376 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003377 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003378 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3379 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3380 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003381 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003382 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3383 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003384 };
3385
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003386 if (HAS_L3_DPF(dev_priv))
3387 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3388
Akash Goelf4e9af42016-10-12 21:54:30 +05303389 dev_priv->pm_ier = 0x0;
3390 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303391 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3392 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003393 /*
3394 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303395 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003396 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303397 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303398 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003399}
3400
3401static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3402{
Damien Lespiau770de832014-03-20 20:45:01 +00003403 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3404 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003405 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3406 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003407 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003408 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003409
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003410 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003411 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3412 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003413 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3414 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003415 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003416 de_port_masked |= BXT_DE_PORT_GMBUS;
3417 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003418 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3419 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003420 }
Damien Lespiau770de832014-03-20 20:45:01 +00003421
3422 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3423 GEN8_PIPE_FIFO_UNDERRUN;
3424
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003425 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003426 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003427 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3428 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003429 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3430
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003431 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3432 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3433 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003434
Damien Lespiau055e3932014-08-18 13:49:10 +01003435 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003436 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003437 POWER_DOMAIN_PIPE(pipe)))
3438 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3439 dev_priv->de_irq_mask[pipe],
3440 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003441
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003442 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003443 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003444}
3445
3446static int gen8_irq_postinstall(struct drm_device *dev)
3447{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003448 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003449
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003450 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303451 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003452
Ben Widawskyabd58f02013-11-02 21:07:09 -07003453 gen8_gt_irq_postinstall(dev_priv);
3454 gen8_de_irq_postinstall(dev_priv);
3455
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003456 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303457 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003458
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003459 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003460 POSTING_READ(GEN8_MASTER_IRQ);
3461
3462 return 0;
3463}
3464
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003465static int cherryview_irq_postinstall(struct drm_device *dev)
3466{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003467 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003468
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003469 gen8_gt_irq_postinstall(dev_priv);
3470
Ville Syrjäläad22d102016-04-12 18:56:14 +03003471 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003472 if (dev_priv->display_irqs_enabled)
3473 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003474 spin_unlock_irq(&dev_priv->irq_lock);
3475
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003476 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003477 POSTING_READ(GEN8_MASTER_IRQ);
3478
3479 return 0;
3480}
3481
Ben Widawskyabd58f02013-11-02 21:07:09 -07003482static void gen8_irq_uninstall(struct drm_device *dev)
3483{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003484 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003485
3486 if (!dev_priv)
3487 return;
3488
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003489 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003490}
3491
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003492static void valleyview_irq_uninstall(struct drm_device *dev)
3493{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003494 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003495
3496 if (!dev_priv)
3497 return;
3498
Imre Deak843d0e72014-04-14 20:24:23 +03003499 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003500 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003501
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003502 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003503
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003504 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003505
Ville Syrjäläad22d102016-04-12 18:56:14 +03003506 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003507 if (dev_priv->display_irqs_enabled)
3508 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003509 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003510}
3511
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003512static void cherryview_irq_uninstall(struct drm_device *dev)
3513{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003514 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003515
3516 if (!dev_priv)
3517 return;
3518
3519 I915_WRITE(GEN8_MASTER_IRQ, 0);
3520 POSTING_READ(GEN8_MASTER_IRQ);
3521
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003522 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003523
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003524 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003525
Ville Syrjäläad22d102016-04-12 18:56:14 +03003526 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003527 if (dev_priv->display_irqs_enabled)
3528 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003529 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003530}
3531
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003532static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003533{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003534 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003535
3536 if (!dev_priv)
3537 return;
3538
Paulo Zanonibe30b292014-04-01 15:37:25 -03003539 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003540}
3541
Chris Wilsonc2798b12012-04-22 21:13:57 +01003542static void i8xx_irq_preinstall(struct drm_device * dev)
3543{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003544 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003545 int pipe;
3546
Damien Lespiau055e3932014-08-18 13:49:10 +01003547 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003548 I915_WRITE(PIPESTAT(pipe), 0);
3549 I915_WRITE16(IMR, 0xffff);
3550 I915_WRITE16(IER, 0x0);
3551 POSTING_READ16(IER);
3552}
3553
3554static int i8xx_irq_postinstall(struct drm_device *dev)
3555{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003556 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003557
Chris Wilsonc2798b12012-04-22 21:13:57 +01003558 I915_WRITE16(EMR,
3559 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3560
3561 /* Unmask the interrupts that we always want on. */
3562 dev_priv->irq_mask =
3563 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3564 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3565 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003566 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003567 I915_WRITE16(IMR, dev_priv->irq_mask);
3568
3569 I915_WRITE16(IER,
3570 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3571 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003572 I915_USER_INTERRUPT);
3573 POSTING_READ16(IER);
3574
Daniel Vetter379ef822013-10-16 22:55:56 +02003575 /* Interrupt setup is already guaranteed to be single-threaded, this is
3576 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003577 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003578 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3579 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003580 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003581
Chris Wilsonc2798b12012-04-22 21:13:57 +01003582 return 0;
3583}
3584
Daniel Vetter5a21b662016-05-24 17:13:53 +02003585/*
3586 * Returns true when a page flip has completed.
3587 */
3588static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3589 int plane, int pipe, u32 iir)
3590{
3591 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3592
3593 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3594 return false;
3595
3596 if ((iir & flip_pending) == 0)
3597 goto check_page_flip;
3598
3599 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3600 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3601 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3602 * the flip is completed (no longer pending). Since this doesn't raise
3603 * an interrupt per se, we watch for the change at vblank.
3604 */
3605 if (I915_READ16(ISR) & flip_pending)
3606 goto check_page_flip;
3607
3608 intel_finish_page_flip_cs(dev_priv, pipe);
3609 return true;
3610
3611check_page_flip:
3612 intel_check_page_flip(dev_priv, pipe);
3613 return false;
3614}
3615
Daniel Vetterff1f5252012-10-02 15:10:55 +02003616static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003617{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003618 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003619 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003620 u16 iir, new_iir;
3621 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003622 int pipe;
3623 u16 flip_mask =
3624 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3625 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003626 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003627
Imre Deak2dd2a882015-02-24 11:14:30 +02003628 if (!intel_irqs_enabled(dev_priv))
3629 return IRQ_NONE;
3630
Imre Deak1f814da2015-12-16 02:52:19 +02003631 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3632 disable_rpm_wakeref_asserts(dev_priv);
3633
3634 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003635 iir = I915_READ16(IIR);
3636 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003637 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003638
3639 while (iir & ~flip_mask) {
3640 /* Can't rely on pipestat interrupt bit in iir as it might
3641 * have been cleared after the pipestat interrupt was received.
3642 * It doesn't set the bit in iir again, but it still produces
3643 * interrupts (for non-MSI).
3644 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003645 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003646 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003647 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003648
Damien Lespiau055e3932014-08-18 13:49:10 +01003649 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003650 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003651 pipe_stats[pipe] = I915_READ(reg);
3652
3653 /*
3654 * Clear the PIPE*STAT regs before the IIR
3655 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003656 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003657 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003658 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003659 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003660
3661 I915_WRITE16(IIR, iir & ~flip_mask);
3662 new_iir = I915_READ16(IIR); /* Flush posted writes */
3663
Chris Wilsonc2798b12012-04-22 21:13:57 +01003664 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303665 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003666
Damien Lespiau055e3932014-08-18 13:49:10 +01003667 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003668 int plane = pipe;
3669 if (HAS_FBC(dev_priv))
3670 plane = !plane;
3671
3672 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3673 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3674 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003675
Daniel Vetter4356d582013-10-16 22:55:55 +02003676 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003677 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003678
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003679 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3680 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3681 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003682 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683
3684 iir = new_iir;
3685 }
Imre Deak1f814da2015-12-16 02:52:19 +02003686 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003687
Imre Deak1f814da2015-12-16 02:52:19 +02003688out:
3689 enable_rpm_wakeref_asserts(dev_priv);
3690
3691 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003692}
3693
3694static void i8xx_irq_uninstall(struct drm_device * dev)
3695{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003696 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003697 int pipe;
3698
Damien Lespiau055e3932014-08-18 13:49:10 +01003699 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003700 /* Clear enable bits; then clear status bits */
3701 I915_WRITE(PIPESTAT(pipe), 0);
3702 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3703 }
3704 I915_WRITE16(IMR, 0xffff);
3705 I915_WRITE16(IER, 0x0);
3706 I915_WRITE16(IIR, I915_READ16(IIR));
3707}
3708
Chris Wilsona266c7d2012-04-24 22:59:44 +01003709static void i915_irq_preinstall(struct drm_device * dev)
3710{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003711 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003712 int pipe;
3713
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003714 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003715 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003716 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3717 }
3718
Chris Wilson00d98eb2012-04-24 22:59:48 +01003719 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003720 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003721 I915_WRITE(PIPESTAT(pipe), 0);
3722 I915_WRITE(IMR, 0xffffffff);
3723 I915_WRITE(IER, 0x0);
3724 POSTING_READ(IER);
3725}
3726
3727static int i915_irq_postinstall(struct drm_device *dev)
3728{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003729 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003730 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003731
Chris Wilson38bde182012-04-24 22:59:50 +01003732 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3733
3734 /* Unmask the interrupts that we always want on. */
3735 dev_priv->irq_mask =
3736 ~(I915_ASLE_INTERRUPT |
3737 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3738 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3739 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003740 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003741
3742 enable_mask =
3743 I915_ASLE_INTERRUPT |
3744 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3745 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003746 I915_USER_INTERRUPT;
3747
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003748 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003749 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003750 POSTING_READ(PORT_HOTPLUG_EN);
3751
Chris Wilsona266c7d2012-04-24 22:59:44 +01003752 /* Enable in IER... */
3753 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3754 /* and unmask in IMR */
3755 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3756 }
3757
Chris Wilsona266c7d2012-04-24 22:59:44 +01003758 I915_WRITE(IMR, dev_priv->irq_mask);
3759 I915_WRITE(IER, enable_mask);
3760 POSTING_READ(IER);
3761
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003762 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003763
Daniel Vetter379ef822013-10-16 22:55:56 +02003764 /* Interrupt setup is already guaranteed to be single-threaded, this is
3765 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003766 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003767 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3768 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003769 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003770
Daniel Vetter20afbda2012-12-11 14:05:07 +01003771 return 0;
3772}
3773
Daniel Vetter5a21b662016-05-24 17:13:53 +02003774/*
3775 * Returns true when a page flip has completed.
3776 */
3777static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3778 int plane, int pipe, u32 iir)
3779{
3780 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3781
3782 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3783 return false;
3784
3785 if ((iir & flip_pending) == 0)
3786 goto check_page_flip;
3787
3788 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3789 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3790 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3791 * the flip is completed (no longer pending). Since this doesn't raise
3792 * an interrupt per se, we watch for the change at vblank.
3793 */
3794 if (I915_READ(ISR) & flip_pending)
3795 goto check_page_flip;
3796
3797 intel_finish_page_flip_cs(dev_priv, pipe);
3798 return true;
3799
3800check_page_flip:
3801 intel_check_page_flip(dev_priv, pipe);
3802 return false;
3803}
3804
Daniel Vetterff1f5252012-10-02 15:10:55 +02003805static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003806{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003807 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003808 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003809 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003810 u32 flip_mask =
3811 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3812 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003813 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003814
Imre Deak2dd2a882015-02-24 11:14:30 +02003815 if (!intel_irqs_enabled(dev_priv))
3816 return IRQ_NONE;
3817
Imre Deak1f814da2015-12-16 02:52:19 +02003818 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3819 disable_rpm_wakeref_asserts(dev_priv);
3820
Chris Wilsona266c7d2012-04-24 22:59:44 +01003821 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003822 do {
3823 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003824 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003825
3826 /* Can't rely on pipestat interrupt bit in iir as it might
3827 * have been cleared after the pipestat interrupt was received.
3828 * It doesn't set the bit in iir again, but it still produces
3829 * interrupts (for non-MSI).
3830 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003831 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003832 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003833 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003834
Damien Lespiau055e3932014-08-18 13:49:10 +01003835 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003836 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003837 pipe_stats[pipe] = I915_READ(reg);
3838
Chris Wilson38bde182012-04-24 22:59:50 +01003839 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003840 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003841 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003842 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003843 }
3844 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003845 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003846
3847 if (!irq_received)
3848 break;
3849
Chris Wilsona266c7d2012-04-24 22:59:44 +01003850 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003851 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003852 iir & I915_DISPLAY_PORT_INTERRUPT) {
3853 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3854 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003855 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003856 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857
Chris Wilson38bde182012-04-24 22:59:50 +01003858 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003859 new_iir = I915_READ(IIR); /* Flush posted writes */
3860
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303862 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863
Damien Lespiau055e3932014-08-18 13:49:10 +01003864 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003865 int plane = pipe;
3866 if (HAS_FBC(dev_priv))
3867 plane = !plane;
3868
3869 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3870 i915_handle_vblank(dev_priv, plane, pipe, iir))
3871 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003872
3873 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3874 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003875
3876 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003877 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003878
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003879 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3880 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3881 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 }
3883
Chris Wilsona266c7d2012-04-24 22:59:44 +01003884 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003885 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886
3887 /* With MSI, interrupts are only generated when iir
3888 * transitions from zero to nonzero. If another bit got
3889 * set while we were handling the existing iir bits, then
3890 * we would never get another interrupt.
3891 *
3892 * This is fine on non-MSI as well, as if we hit this path
3893 * we avoid exiting the interrupt handler only to generate
3894 * another one.
3895 *
3896 * Note that for MSI this could cause a stray interrupt report
3897 * if an interrupt landed in the time between writing IIR and
3898 * the posting read. This should be rare enough to never
3899 * trigger the 99% of 100,000 interrupts test for disabling
3900 * stray interrupts.
3901 */
Chris Wilson38bde182012-04-24 22:59:50 +01003902 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003903 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003904 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003905
Imre Deak1f814da2015-12-16 02:52:19 +02003906 enable_rpm_wakeref_asserts(dev_priv);
3907
Chris Wilsona266c7d2012-04-24 22:59:44 +01003908 return ret;
3909}
3910
3911static void i915_irq_uninstall(struct drm_device * dev)
3912{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003913 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003914 int pipe;
3915
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003916 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003917 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003918 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3919 }
3920
Chris Wilson00d98eb2012-04-24 22:59:48 +01003921 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003922 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003923 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003924 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003925 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3926 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927 I915_WRITE(IMR, 0xffffffff);
3928 I915_WRITE(IER, 0x0);
3929
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930 I915_WRITE(IIR, I915_READ(IIR));
3931}
3932
3933static void i965_irq_preinstall(struct drm_device * dev)
3934{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003935 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003936 int pipe;
3937
Egbert Eich0706f172015-09-23 16:15:27 +02003938 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003939 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003940
3941 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003942 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943 I915_WRITE(PIPESTAT(pipe), 0);
3944 I915_WRITE(IMR, 0xffffffff);
3945 I915_WRITE(IER, 0x0);
3946 POSTING_READ(IER);
3947}
3948
3949static int i965_irq_postinstall(struct drm_device *dev)
3950{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003951 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003952 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953 u32 error_mask;
3954
Chris Wilsona266c7d2012-04-24 22:59:44 +01003955 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003956 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003957 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003958 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3959 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3960 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3961 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3962 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3963
3964 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003965 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3966 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003967 enable_mask |= I915_USER_INTERRUPT;
3968
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003969 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003970 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003971
Daniel Vetterb79480b2013-06-27 17:52:10 +02003972 /* Interrupt setup is already guaranteed to be single-threaded, this is
3973 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003974 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003975 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3976 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3977 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003978 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003979
Chris Wilsona266c7d2012-04-24 22:59:44 +01003980 /*
3981 * Enable some error detection, note the instruction error mask
3982 * bit is reserved, so we leave it masked.
3983 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003984 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003985 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3986 GM45_ERROR_MEM_PRIV |
3987 GM45_ERROR_CP_PRIV |
3988 I915_ERROR_MEMORY_REFRESH);
3989 } else {
3990 error_mask = ~(I915_ERROR_PAGE_TABLE |
3991 I915_ERROR_MEMORY_REFRESH);
3992 }
3993 I915_WRITE(EMR, error_mask);
3994
3995 I915_WRITE(IMR, dev_priv->irq_mask);
3996 I915_WRITE(IER, enable_mask);
3997 POSTING_READ(IER);
3998
Egbert Eich0706f172015-09-23 16:15:27 +02003999 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004000 POSTING_READ(PORT_HOTPLUG_EN);
4001
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004002 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004003
4004 return 0;
4005}
4006
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004007static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004008{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004009 u32 hotplug_en;
4010
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004011 assert_spin_locked(&dev_priv->irq_lock);
4012
Ville Syrjälä778eb332015-01-09 14:21:13 +02004013 /* Note HDMI and DP share hotplug bits */
4014 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004015 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004016 /* Programming the CRT detection parameters tends
4017 to generate a spurious hotplug event about three
4018 seconds later. So just do it once.
4019 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004020 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004021 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004022 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004023
Ville Syrjälä778eb332015-01-09 14:21:13 +02004024 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004025 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004026 HOTPLUG_INT_EN_MASK |
4027 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4028 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4029 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004030}
4031
Daniel Vetterff1f5252012-10-02 15:10:55 +02004032static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004033{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004034 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004035 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004036 u32 iir, new_iir;
4037 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004038 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004039 u32 flip_mask =
4040 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4041 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004042
Imre Deak2dd2a882015-02-24 11:14:30 +02004043 if (!intel_irqs_enabled(dev_priv))
4044 return IRQ_NONE;
4045
Imre Deak1f814da2015-12-16 02:52:19 +02004046 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4047 disable_rpm_wakeref_asserts(dev_priv);
4048
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049 iir = I915_READ(IIR);
4050
Chris Wilsona266c7d2012-04-24 22:59:44 +01004051 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004052 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004053 bool blc_event = false;
4054
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055 /* Can't rely on pipestat interrupt bit in iir as it might
4056 * have been cleared after the pipestat interrupt was received.
4057 * It doesn't set the bit in iir again, but it still produces
4058 * interrupts (for non-MSI).
4059 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004060 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004062 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063
Damien Lespiau055e3932014-08-18 13:49:10 +01004064 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004065 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004066 pipe_stats[pipe] = I915_READ(reg);
4067
4068 /*
4069 * Clear the PIPE*STAT regs before the IIR
4070 */
4071 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004073 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074 }
4075 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004076 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004077
4078 if (!irq_received)
4079 break;
4080
4081 ret = IRQ_HANDLED;
4082
4083 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004084 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4085 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4086 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004087 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004088 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004090 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004091 new_iir = I915_READ(IIR); /* Flush posted writes */
4092
Chris Wilsona266c7d2012-04-24 22:59:44 +01004093 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304094 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304096 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097
Damien Lespiau055e3932014-08-18 13:49:10 +01004098 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004099 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4100 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4101 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004102
4103 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4104 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004105
4106 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004107 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004108
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004109 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4110 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004111 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112
4113 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004114 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004115
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004116 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004117 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004118
Chris Wilsona266c7d2012-04-24 22:59:44 +01004119 /* With MSI, interrupts are only generated when iir
4120 * transitions from zero to nonzero. If another bit got
4121 * set while we were handling the existing iir bits, then
4122 * we would never get another interrupt.
4123 *
4124 * This is fine on non-MSI as well, as if we hit this path
4125 * we avoid exiting the interrupt handler only to generate
4126 * another one.
4127 *
4128 * Note that for MSI this could cause a stray interrupt report
4129 * if an interrupt landed in the time between writing IIR and
4130 * the posting read. This should be rare enough to never
4131 * trigger the 99% of 100,000 interrupts test for disabling
4132 * stray interrupts.
4133 */
4134 iir = new_iir;
4135 }
4136
Imre Deak1f814da2015-12-16 02:52:19 +02004137 enable_rpm_wakeref_asserts(dev_priv);
4138
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 return ret;
4140}
4141
4142static void i965_irq_uninstall(struct drm_device * dev)
4143{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004144 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145 int pipe;
4146
4147 if (!dev_priv)
4148 return;
4149
Egbert Eich0706f172015-09-23 16:15:27 +02004150 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004151 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004152
4153 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004154 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004155 I915_WRITE(PIPESTAT(pipe), 0);
4156 I915_WRITE(IMR, 0xffffffff);
4157 I915_WRITE(IER, 0x0);
4158
Damien Lespiau055e3932014-08-18 13:49:10 +01004159 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004160 I915_WRITE(PIPESTAT(pipe),
4161 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4162 I915_WRITE(IIR, I915_READ(IIR));
4163}
4164
Daniel Vetterfca52a52014-09-30 10:56:45 +02004165/**
4166 * intel_irq_init - initializes irq support
4167 * @dev_priv: i915 device instance
4168 *
4169 * This function initializes all the irq support including work items, timers
4170 * and all the vtables. It does not setup the interrupt itself though.
4171 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004172void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004173{
Chris Wilson91c8a322016-07-05 10:40:23 +01004174 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004175
Jani Nikula77913b32015-06-18 13:06:16 +03004176 intel_hpd_init_work(dev_priv);
4177
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004178 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004179 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004180
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004181 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304182 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4183
Deepak Sa6706b42014-03-15 20:23:22 +05304184 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004185 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004186 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004187 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004188 else
4189 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304190
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304191 dev_priv->rps.pm_intr_keep = 0;
4192
4193 /*
4194 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4195 * if GEN6_PM_UP_EI_EXPIRED is masked.
4196 *
4197 * TODO: verify if this can be reproduced on VLV,CHV.
4198 */
4199 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4200 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4201
4202 if (INTEL_INFO(dev_priv)->gen >= 8)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01004203 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304204
Daniel Vetterb9632912014-09-30 10:56:44 +02004205 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004206 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004207 dev->max_vblank_count = 0;
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004208 dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004209 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004210 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004211 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004212 } else {
4213 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4214 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004215 }
4216
Ville Syrjälä21da2702014-08-06 14:49:55 +03004217 /*
4218 * Opt out of the vblank disable timer on everything except gen2.
4219 * Gen2 doesn't have a hardware frame counter and so depends on
4220 * vblank interrupts to produce sane vblank seuquence numbers.
4221 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004222 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004223 dev->vblank_disable_immediate = true;
4224
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004225 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4226 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004227
Daniel Vetterb9632912014-09-30 10:56:44 +02004228 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004229 dev->driver->irq_handler = cherryview_irq_handler;
4230 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4231 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4232 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004233 dev->driver->enable_vblank = i965_enable_vblank;
4234 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004235 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004236 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004237 dev->driver->irq_handler = valleyview_irq_handler;
4238 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4239 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4240 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004241 dev->driver->enable_vblank = i965_enable_vblank;
4242 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004243 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004244 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004245 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004246 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004247 dev->driver->irq_postinstall = gen8_irq_postinstall;
4248 dev->driver->irq_uninstall = gen8_irq_uninstall;
4249 dev->driver->enable_vblank = gen8_enable_vblank;
4250 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004251 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004252 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004253 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004254 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4255 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004256 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004257 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004258 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004259 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004260 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4261 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4262 dev->driver->enable_vblank = ironlake_enable_vblank;
4263 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004264 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004265 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004266 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004267 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4268 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4269 dev->driver->irq_handler = i8xx_irq_handler;
4270 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004271 dev->driver->enable_vblank = i8xx_enable_vblank;
4272 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004273 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004274 dev->driver->irq_preinstall = i915_irq_preinstall;
4275 dev->driver->irq_postinstall = i915_irq_postinstall;
4276 dev->driver->irq_uninstall = i915_irq_uninstall;
4277 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004278 dev->driver->enable_vblank = i8xx_enable_vblank;
4279 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004280 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004281 dev->driver->irq_preinstall = i965_irq_preinstall;
4282 dev->driver->irq_postinstall = i965_irq_postinstall;
4283 dev->driver->irq_uninstall = i965_irq_uninstall;
4284 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004285 dev->driver->enable_vblank = i965_enable_vblank;
4286 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004287 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004288 if (I915_HAS_HOTPLUG(dev_priv))
4289 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004290 }
4291}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004292
Daniel Vetterfca52a52014-09-30 10:56:45 +02004293/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004294 * intel_irq_install - enables the hardware interrupt
4295 * @dev_priv: i915 device instance
4296 *
4297 * This function enables the hardware interrupt handling, but leaves the hotplug
4298 * handling still disabled. It is called after intel_irq_init().
4299 *
4300 * In the driver load and resume code we need working interrupts in a few places
4301 * but don't want to deal with the hassle of concurrent probe and hotplug
4302 * workers. Hence the split into this two-stage approach.
4303 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004304int intel_irq_install(struct drm_i915_private *dev_priv)
4305{
4306 /*
4307 * We enable some interrupt sources in our postinstall hooks, so mark
4308 * interrupts as enabled _before_ actually enabling them to avoid
4309 * special cases in our ordering checks.
4310 */
4311 dev_priv->pm.irqs_enabled = true;
4312
Chris Wilson91c8a322016-07-05 10:40:23 +01004313 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004314}
4315
Daniel Vetterfca52a52014-09-30 10:56:45 +02004316/**
4317 * intel_irq_uninstall - finilizes all irq handling
4318 * @dev_priv: i915 device instance
4319 *
4320 * This stops interrupt and hotplug handling and unregisters and frees all
4321 * resources acquired in the init functions.
4322 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004323void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4324{
Chris Wilson91c8a322016-07-05 10:40:23 +01004325 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004326 intel_hpd_cancel_work(dev_priv);
4327 dev_priv->pm.irqs_enabled = false;
4328}
4329
Daniel Vetterfca52a52014-09-30 10:56:45 +02004330/**
4331 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4332 * @dev_priv: i915 device instance
4333 *
4334 * This function is used to disable interrupts at runtime, both in the runtime
4335 * pm and the system suspend/resume code.
4336 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004337void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004338{
Chris Wilson91c8a322016-07-05 10:40:23 +01004339 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004340 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004341 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004342}
4343
Daniel Vetterfca52a52014-09-30 10:56:45 +02004344/**
4345 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4346 * @dev_priv: i915 device instance
4347 *
4348 * This function is used to enable interrupts at runtime, both in the runtime
4349 * pm and the system suspend/resume code.
4350 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004351void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004352{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004353 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004354 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4355 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004356}