blob: 404394ef4b143016c8c164d02b6b051ab627097e [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010030#include <linux/list_sort.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010031#include "intel_drv.h"
Ben Gamari20172632009-02-17 20:08:50 -050032
David Weinehall36cdd012016-08-22 13:59:31 +030033static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
34{
35 return to_i915(node->minor->dev);
36}
37
Damien Lespiau497666d2013-10-15 18:55:39 +010038/* As the drm_debugfs_init() routines are called before dev->dev_private is
39 * allocated we need to hook into the minor for release. */
40static int
41drm_add_fake_info_node(struct drm_minor *minor,
42 struct dentry *ent,
43 const void *key)
44{
45 struct drm_info_node *node;
46
47 node = kmalloc(sizeof(*node), GFP_KERNEL);
48 if (node == NULL) {
49 debugfs_remove(ent);
50 return -ENOMEM;
51 }
52
53 node->minor = minor;
54 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030055 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010056
57 mutex_lock(&minor->debugfs_lock);
58 list_add(&node->list, &minor->debugfs_list);
59 mutex_unlock(&minor->debugfs_lock);
60
61 return 0;
62}
63
Chris Wilson418e3cd2017-02-06 21:36:08 +000064static __always_inline void seq_print_param(struct seq_file *m,
65 const char *name,
66 const char *type,
67 const void *x)
68{
69 if (!__builtin_strcmp(type, "bool"))
70 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
71 else if (!__builtin_strcmp(type, "int"))
72 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
73 else if (!__builtin_strcmp(type, "unsigned int"))
74 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
75 else
76 BUILD_BUG();
77}
78
Chris Wilson70d39fe2010-08-25 16:03:34 +010079static int i915_capabilities(struct seq_file *m, void *data)
80{
David Weinehall36cdd012016-08-22 13:59:31 +030081 struct drm_i915_private *dev_priv = node_to_i915(m->private);
82 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010083
David Weinehall36cdd012016-08-22 13:59:31 +030084 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020085 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030086 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000087
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030089 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010090#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010091
Chris Wilson418e3cd2017-02-06 21:36:08 +000092 kernel_param_lock(THIS_MODULE);
93#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
94 I915_PARAMS_FOR_EACH(PRINT_PARAM);
95#undef PRINT_PARAM
96 kernel_param_unlock(THIS_MODULE);
97
Chris Wilson70d39fe2010-08-25 16:03:34 +010098 return 0;
99}
Ben Gamari433e12f2009-02-17 20:08:51 -0500100
Imre Deaka7363de2016-05-12 16:18:52 +0300101static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000102{
Chris Wilson573adb32016-08-04 16:32:39 +0100103 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +0000104}
105
Imre Deaka7363de2016-05-12 16:18:52 +0300106static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100107{
108 return obj->pin_display ? 'p' : ' ';
109}
110
Imre Deaka7363de2016-05-12 16:18:52 +0300111static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000112{
Chris Wilson3e510a82016-08-05 10:14:23 +0100113 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100115 case I915_TILING_NONE: return ' ';
116 case I915_TILING_X: return 'X';
117 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000119}
120
Imre Deaka7363de2016-05-12 16:18:52 +0300121static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700122{
Chris Wilson275f0392016-10-24 13:42:14 +0100123 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100124}
125
Imre Deaka7363de2016-05-12 16:18:52 +0300126static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100127{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100128 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700129}
130
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100131static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
132{
133 u64 size = 0;
134 struct i915_vma *vma;
135
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000136 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100137 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100138 size += vma->node.size;
139 }
140
141 return size;
142}
143
Chris Wilson37811fc2010-08-25 22:45:57 +0100144static void
145describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
146{
Chris Wilsonb4716182015-04-27 13:41:17 +0100147 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000148 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700149 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100150 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800151 int pin_count = 0;
152
Chris Wilson188c1ab2016-04-03 14:14:20 +0100153 lockdep_assert_held(&obj->base.dev->struct_mutex);
154
Chris Wilsond07f0e52016-10-28 13:58:44 +0100155 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100156 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100157 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100158 get_pin_flag(obj),
159 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700160 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100161 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800162 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100164 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300165 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100166 obj->mm.dirty ? " dirty" : "",
167 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100168 if (obj->base.name)
169 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000170 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100171 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800172 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300173 }
174 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100175 if (obj->pin_display)
176 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000177 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100178 if (!drm_mm_node_allocated(&vma->node))
179 continue;
180
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100181 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100182 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100183 vma->node.start, vma->node.size);
Chris Wilson21976852017-01-12 11:21:08 +0000184 if (i915_vma_is_ggtt(vma)) {
185 switch (vma->ggtt_view.type) {
186 case I915_GGTT_VIEW_NORMAL:
187 seq_puts(m, ", normal");
188 break;
189
190 case I915_GGTT_VIEW_PARTIAL:
191 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000192 vma->ggtt_view.partial.offset << PAGE_SHIFT,
193 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000194 break;
195
196 case I915_GGTT_VIEW_ROTATED:
197 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000198 vma->ggtt_view.rotated.plane[0].width,
199 vma->ggtt_view.rotated.plane[0].height,
200 vma->ggtt_view.rotated.plane[0].stride,
201 vma->ggtt_view.rotated.plane[0].offset,
202 vma->ggtt_view.rotated.plane[1].width,
203 vma->ggtt_view.rotated.plane[1].height,
204 vma->ggtt_view.rotated.plane[1].stride,
205 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000206 break;
207
208 default:
209 MISSING_CASE(vma->ggtt_view.type);
210 break;
211 }
212 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100213 if (vma->fence)
214 seq_printf(m, " , fence: %d%s",
215 vma->fence->id,
216 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000217 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700218 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000219 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100220 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100221
Chris Wilsond07f0e52016-10-28 13:58:44 +0100222 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100223 if (engine)
224 seq_printf(m, " (%s)", engine->name);
225
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100226 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
227 if (frontbuffer_bits)
228 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100229}
230
Chris Wilson6d2b88852013-08-07 18:30:54 +0100231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100236 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100238
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200239 if (a->stolen->start < b->stolen->start)
240 return -1;
241 if (a->stolen->start > b->stolen->start)
242 return 1;
243 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100244}
245
246static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
247{
David Weinehall36cdd012016-08-22 13:59:31 +0300248 struct drm_i915_private *dev_priv = node_to_i915(m->private);
249 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100250 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300251 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252 LIST_HEAD(stolen);
253 int count, ret;
254
255 ret = mutex_lock_interruptible(&dev->struct_mutex);
256 if (ret)
257 return ret;
258
259 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200260 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100261 if (obj->stolen == NULL)
262 continue;
263
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200264 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100265
266 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100267 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100268 count++;
269 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200270 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100271 if (obj->stolen == NULL)
272 continue;
273
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200274 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100275
276 total_obj_size += obj->base.size;
277 count++;
278 }
279 list_sort(NULL, &stolen, obj_rank_by_stolen);
280 seq_puts(m, "Stolen:\n");
281 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200282 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100283 seq_puts(m, " ");
284 describe_obj(m, obj);
285 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200286 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100287 }
288 mutex_unlock(&dev->struct_mutex);
289
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300290 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100291 count, total_obj_size, total_gtt_size);
292 return 0;
293}
294
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100295struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000296 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300297 unsigned long count;
298 u64 total, unbound;
299 u64 global, shared;
300 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100301};
302
303static int per_file_stats(int id, void *ptr, void *data)
304{
305 struct drm_i915_gem_object *obj = ptr;
306 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000307 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100308
309 stats->count++;
310 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100311 if (!obj->bind_count)
312 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000313 if (obj->base.name || obj->base.dma_buf)
314 stats->shared += obj->base.size;
315
Chris Wilson894eeec2016-08-04 07:52:20 +0100316 list_for_each_entry(vma, &obj->vma_list, obj_link) {
317 if (!drm_mm_node_allocated(&vma->node))
318 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000319
Chris Wilson3272db52016-08-04 16:32:32 +0100320 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100321 stats->global += vma->node.size;
322 } else {
323 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000324
Chris Wilson2bfa9962016-08-04 07:52:25 +0100325 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000326 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000327 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100328
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100329 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100330 stats->active += vma->node.size;
331 else
332 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100333 }
334
335 return 0;
336}
337
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100338#define print_file_stats(m, name, stats) do { \
339 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300340 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100341 name, \
342 stats.count, \
343 stats.total, \
344 stats.active, \
345 stats.inactive, \
346 stats.global, \
347 stats.shared, \
348 stats.unbound); \
349} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800350
351static void print_batch_pool_stats(struct seq_file *m,
352 struct drm_i915_private *dev_priv)
353{
354 struct drm_i915_gem_object *obj;
355 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000356 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530357 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000358 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800359
360 memset(&stats, 0, sizeof(stats));
361
Akash Goel3b3f1652016-10-13 22:44:48 +0530362 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000363 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100364 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000365 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100366 batch_pool_link)
367 per_file_stats(0, obj, &stats);
368 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100369 }
Brad Volkin493018d2014-12-11 12:13:08 -0800370
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100371 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800372}
373
Chris Wilson15da9562016-05-24 14:53:43 +0100374static int per_file_ctx_stats(int id, void *ptr, void *data)
375{
376 struct i915_gem_context *ctx = ptr;
377 int n;
378
379 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
380 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100381 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100382 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100383 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100384 }
385
386 return 0;
387}
388
389static void print_context_stats(struct seq_file *m,
390 struct drm_i915_private *dev_priv)
391{
David Weinehall36cdd012016-08-22 13:59:31 +0300392 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100393 struct file_stats stats;
394 struct drm_file *file;
395
396 memset(&stats, 0, sizeof(stats));
397
David Weinehall36cdd012016-08-22 13:59:31 +0300398 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100399 if (dev_priv->kernel_context)
400 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
401
David Weinehall36cdd012016-08-22 13:59:31 +0300402 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100403 struct drm_i915_file_private *fpriv = file->driver_priv;
404 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
405 }
David Weinehall36cdd012016-08-22 13:59:31 +0300406 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100407
408 print_file_stats(m, "[k]contexts", stats);
409}
410
David Weinehall36cdd012016-08-22 13:59:31 +0300411static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100412{
David Weinehall36cdd012016-08-22 13:59:31 +0300413 struct drm_i915_private *dev_priv = node_to_i915(m->private);
414 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300415 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100416 u32 count, mapped_count, purgeable_count, dpy_count;
417 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000418 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100419 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100420 int ret;
421
422 ret = mutex_lock_interruptible(&dev->struct_mutex);
423 if (ret)
424 return ret;
425
Chris Wilson3ef7f222016-10-18 13:02:48 +0100426 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000427 dev_priv->mm.object_count,
428 dev_priv->mm.object_memory);
429
Chris Wilson1544c422016-08-15 13:18:16 +0100430 size = count = 0;
431 mapped_size = mapped_count = 0;
432 purgeable_size = purgeable_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200433 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100434 size += obj->base.size;
435 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200436
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100437 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200438 purgeable_size += obj->base.size;
439 ++purgeable_count;
440 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100441
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100442 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100443 mapped_count++;
444 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100445 }
Chris Wilson6299f992010-11-24 12:23:44 +0000446 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100447 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
448
449 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200450 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100451 size += obj->base.size;
452 ++count;
453
454 if (obj->pin_display) {
455 dpy_size += obj->base.size;
456 ++dpy_count;
457 }
458
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100459 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100460 purgeable_size += obj->base.size;
461 ++purgeable_count;
462 }
463
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100464 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100465 mapped_count++;
466 mapped_size += obj->base.size;
467 }
468 }
469 seq_printf(m, "%u bound objects, %llu bytes\n",
470 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300471 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200472 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100473 seq_printf(m, "%u mapped objects, %llu bytes\n",
474 mapped_count, mapped_size);
475 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
476 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000477
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300478 seq_printf(m, "%llu [%llu] gtt total\n",
Chris Wilson381b9432017-02-15 08:43:54 +0000479 ggtt->base.total, ggtt->mappable_end);
Chris Wilson73aa8082010-09-30 11:46:12 +0100480
Damien Lespiau267f0c92013-06-24 22:59:48 +0100481 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800482 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200483 mutex_unlock(&dev->struct_mutex);
484
485 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100486 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100487 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
488 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100489 struct drm_i915_file_private *file_priv = file->driver_priv;
490 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900491 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100492
493 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000494 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100495 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100496 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100497 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900498 /*
499 * Although we have a valid reference on file->pid, that does
500 * not guarantee that the task_struct who called get_pid() is
501 * still alive (e.g. get_pid(current) => fork() => exit()).
502 * Therefore, we need to protect this ->comm access using RCU.
503 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100504 mutex_lock(&dev->struct_mutex);
505 request = list_first_entry_or_null(&file_priv->mm.request_list,
506 struct drm_i915_gem_request,
507 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900508 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100509 task = pid_task(request && request->ctx->pid ?
510 request->ctx->pid : file->pid,
511 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800512 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900513 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100514 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100515 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200516 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100517
518 return 0;
519}
520
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100521static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000522{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100523 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300524 struct drm_i915_private *dev_priv = node_to_i915(node);
525 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100526 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000527 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300528 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000529 int count, ret;
530
531 ret = mutex_lock_interruptible(&dev->struct_mutex);
532 if (ret)
533 return ret;
534
535 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200536 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100537 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100538 continue;
539
Damien Lespiau267f0c92013-06-24 22:59:48 +0100540 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000541 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100542 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000543 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100544 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000545 count++;
546 }
547
548 mutex_unlock(&dev->struct_mutex);
549
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300550 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000551 count, total_obj_size, total_gtt_size);
552
553 return 0;
554}
555
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100556static int i915_gem_pageflip_info(struct seq_file *m, void *data)
557{
David Weinehall36cdd012016-08-22 13:59:31 +0300558 struct drm_i915_private *dev_priv = node_to_i915(m->private);
559 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100560 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200561 int ret;
562
563 ret = mutex_lock_interruptible(&dev->struct_mutex);
564 if (ret)
565 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100566
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100567 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800568 const char pipe = pipe_name(crtc->pipe);
569 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200570 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100571
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200572 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200573 work = crtc->flip_work;
574 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800575 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100576 pipe, plane);
577 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200578 u32 pending;
579 u32 addr;
580
581 pending = atomic_read(&work->pending);
582 if (pending) {
583 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
584 pipe, plane);
585 } else {
586 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
587 pipe, plane);
588 }
589 if (work->flip_queued_req) {
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200590 struct intel_engine_cs *engine = work->flip_queued_req->engine;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200591
Chris Wilson312c3c42016-11-24 14:47:50 +0000592 seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter5a21b662016-05-24 17:13:53 +0200593 engine->name,
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200594 work->flip_queued_req->global_seqno,
Chris Wilson312c3c42016-11-24 14:47:50 +0000595 intel_engine_last_submit(engine),
Chris Wilson1b7744e2016-07-01 17:23:17 +0100596 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100597 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200598 } else
599 seq_printf(m, "Flip not associated with any ring\n");
600 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
601 work->flip_queued_vblank,
602 work->flip_ready_vblank,
603 intel_crtc_get_vblank_counter(crtc));
604 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
605
David Weinehall36cdd012016-08-22 13:59:31 +0300606 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200607 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
608 else
609 addr = I915_READ(DSPADDR(crtc->plane));
610 seq_printf(m, "Current scanout address 0x%08x\n", addr);
611
612 if (work->pending_flip_obj) {
613 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
614 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100615 }
616 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200617 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100618 }
619
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200620 mutex_unlock(&dev->struct_mutex);
621
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100622 return 0;
623}
624
Brad Volkin493018d2014-12-11 12:13:08 -0800625static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
626{
David Weinehall36cdd012016-08-22 13:59:31 +0300627 struct drm_i915_private *dev_priv = node_to_i915(m->private);
628 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800629 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530631 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100632 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000633 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800634
635 ret = mutex_lock_interruptible(&dev->struct_mutex);
636 if (ret)
637 return ret;
638
Akash Goel3b3f1652016-10-13 22:44:48 +0530639 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000640 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100641 int count;
642
643 count = 0;
644 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000645 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100646 batch_pool_link)
647 count++;
648 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000649 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100650
651 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100653 batch_pool_link) {
654 seq_puts(m, " ");
655 describe_obj(m, obj);
656 seq_putc(m, '\n');
657 }
658
659 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100660 }
Brad Volkin493018d2014-12-11 12:13:08 -0800661 }
662
Chris Wilson8d9d5742015-04-07 16:20:38 +0100663 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800664
665 mutex_unlock(&dev->struct_mutex);
666
667 return 0;
668}
669
Chris Wilson1b365952016-10-04 21:11:31 +0100670static void print_request(struct seq_file *m,
671 struct drm_i915_gem_request *rq,
672 const char *prefix)
673{
Chris Wilson20311bd2016-11-14 20:41:03 +0000674 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100675 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000676 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100677 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100678 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100679}
680
Ben Gamari20172632009-02-17 20:08:50 -0500681static int i915_gem_request_info(struct seq_file *m, void *data)
682{
David Weinehall36cdd012016-08-22 13:59:31 +0300683 struct drm_i915_private *dev_priv = node_to_i915(m->private);
684 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200685 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530686 struct intel_engine_cs *engine;
687 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000688 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100689
690 ret = mutex_lock_interruptible(&dev->struct_mutex);
691 if (ret)
692 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500693
Chris Wilson2d1070b2015-04-01 10:36:56 +0100694 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530695 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100696 int count;
697
698 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100699 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100700 count++;
701 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100702 continue;
703
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000704 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100705 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100706 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100707
708 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500709 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100710 mutex_unlock(&dev->struct_mutex);
711
Chris Wilson2d1070b2015-04-01 10:36:56 +0100712 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100713 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100714
Ben Gamari20172632009-02-17 20:08:50 -0500715 return 0;
716}
717
Chris Wilsonb2223492010-10-27 15:27:33 +0100718static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000719 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100720{
Chris Wilson688e6c72016-07-01 17:23:15 +0100721 struct intel_breadcrumbs *b = &engine->breadcrumbs;
722 struct rb_node *rb;
723
Chris Wilson12471ba2016-04-09 10:57:55 +0100724 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100725 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100726
Chris Wilsonf6168e32016-10-28 13:58:55 +0100727 spin_lock_irq(&b->lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100728 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +0800729 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson688e6c72016-07-01 17:23:15 +0100730
731 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
732 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
733 }
Chris Wilsonf6168e32016-10-28 13:58:55 +0100734 spin_unlock_irq(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100735}
736
Ben Gamari20172632009-02-17 20:08:50 -0500737static int i915_gem_seqno_info(struct seq_file *m, void *data)
738{
David Weinehall36cdd012016-08-22 13:59:31 +0300739 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000740 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530741 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500742
Akash Goel3b3f1652016-10-13 22:44:48 +0530743 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000744 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100745
Ben Gamari20172632009-02-17 20:08:50 -0500746 return 0;
747}
748
749
750static int i915_interrupt_info(struct seq_file *m, void *data)
751{
David Weinehall36cdd012016-08-22 13:59:31 +0300752 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000753 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530754 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100755 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100756
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200757 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500758
David Weinehall36cdd012016-08-22 13:59:31 +0300759 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300760 seq_printf(m, "Master Interrupt Control:\t%08x\n",
761 I915_READ(GEN8_MASTER_IRQ));
762
763 seq_printf(m, "Display IER:\t%08x\n",
764 I915_READ(VLV_IER));
765 seq_printf(m, "Display IIR:\t%08x\n",
766 I915_READ(VLV_IIR));
767 seq_printf(m, "Display IIR_RW:\t%08x\n",
768 I915_READ(VLV_IIR_RW));
769 seq_printf(m, "Display IMR:\t%08x\n",
770 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100771 for_each_pipe(dev_priv, pipe) {
772 enum intel_display_power_domain power_domain;
773
774 power_domain = POWER_DOMAIN_PIPE(pipe);
775 if (!intel_display_power_get_if_enabled(dev_priv,
776 power_domain)) {
777 seq_printf(m, "Pipe %c power disabled\n",
778 pipe_name(pipe));
779 continue;
780 }
781
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300782 seq_printf(m, "Pipe %c stat:\t%08x\n",
783 pipe_name(pipe),
784 I915_READ(PIPESTAT(pipe)));
785
Chris Wilson9c870d02016-10-24 13:42:15 +0100786 intel_display_power_put(dev_priv, power_domain);
787 }
788
789 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300790 seq_printf(m, "Port hotplug:\t%08x\n",
791 I915_READ(PORT_HOTPLUG_EN));
792 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
793 I915_READ(VLV_DPFLIPSTAT));
794 seq_printf(m, "DPINVGTT:\t%08x\n",
795 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100796 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300797
798 for (i = 0; i < 4; i++) {
799 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
800 i, I915_READ(GEN8_GT_IMR(i)));
801 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
802 i, I915_READ(GEN8_GT_IIR(i)));
803 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
804 i, I915_READ(GEN8_GT_IER(i)));
805 }
806
807 seq_printf(m, "PCU interrupt mask:\t%08x\n",
808 I915_READ(GEN8_PCU_IMR));
809 seq_printf(m, "PCU interrupt identity:\t%08x\n",
810 I915_READ(GEN8_PCU_IIR));
811 seq_printf(m, "PCU interrupt enable:\t%08x\n",
812 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300813 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700814 seq_printf(m, "Master Interrupt Control:\t%08x\n",
815 I915_READ(GEN8_MASTER_IRQ));
816
817 for (i = 0; i < 4; i++) {
818 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
819 i, I915_READ(GEN8_GT_IMR(i)));
820 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
821 i, I915_READ(GEN8_GT_IIR(i)));
822 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
823 i, I915_READ(GEN8_GT_IER(i)));
824 }
825
Damien Lespiau055e3932014-08-18 13:49:10 +0100826 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200827 enum intel_display_power_domain power_domain;
828
829 power_domain = POWER_DOMAIN_PIPE(pipe);
830 if (!intel_display_power_get_if_enabled(dev_priv,
831 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300832 seq_printf(m, "Pipe %c power disabled\n",
833 pipe_name(pipe));
834 continue;
835 }
Ben Widawskya123f152013-11-02 21:07:10 -0700836 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000837 pipe_name(pipe),
838 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700839 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000840 pipe_name(pipe),
841 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700842 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000843 pipe_name(pipe),
844 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200845
846 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700847 }
848
849 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
850 I915_READ(GEN8_DE_PORT_IMR));
851 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
852 I915_READ(GEN8_DE_PORT_IIR));
853 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
854 I915_READ(GEN8_DE_PORT_IER));
855
856 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
857 I915_READ(GEN8_DE_MISC_IMR));
858 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
859 I915_READ(GEN8_DE_MISC_IIR));
860 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
861 I915_READ(GEN8_DE_MISC_IER));
862
863 seq_printf(m, "PCU interrupt mask:\t%08x\n",
864 I915_READ(GEN8_PCU_IMR));
865 seq_printf(m, "PCU interrupt identity:\t%08x\n",
866 I915_READ(GEN8_PCU_IIR));
867 seq_printf(m, "PCU interrupt enable:\t%08x\n",
868 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300869 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700870 seq_printf(m, "Display IER:\t%08x\n",
871 I915_READ(VLV_IER));
872 seq_printf(m, "Display IIR:\t%08x\n",
873 I915_READ(VLV_IIR));
874 seq_printf(m, "Display IIR_RW:\t%08x\n",
875 I915_READ(VLV_IIR_RW));
876 seq_printf(m, "Display IMR:\t%08x\n",
877 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000878 for_each_pipe(dev_priv, pipe) {
879 enum intel_display_power_domain power_domain;
880
881 power_domain = POWER_DOMAIN_PIPE(pipe);
882 if (!intel_display_power_get_if_enabled(dev_priv,
883 power_domain)) {
884 seq_printf(m, "Pipe %c power disabled\n",
885 pipe_name(pipe));
886 continue;
887 }
888
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700889 seq_printf(m, "Pipe %c stat:\t%08x\n",
890 pipe_name(pipe),
891 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000892 intel_display_power_put(dev_priv, power_domain);
893 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700894
895 seq_printf(m, "Master IER:\t%08x\n",
896 I915_READ(VLV_MASTER_IER));
897
898 seq_printf(m, "Render IER:\t%08x\n",
899 I915_READ(GTIER));
900 seq_printf(m, "Render IIR:\t%08x\n",
901 I915_READ(GTIIR));
902 seq_printf(m, "Render IMR:\t%08x\n",
903 I915_READ(GTIMR));
904
905 seq_printf(m, "PM IER:\t\t%08x\n",
906 I915_READ(GEN6_PMIER));
907 seq_printf(m, "PM IIR:\t\t%08x\n",
908 I915_READ(GEN6_PMIIR));
909 seq_printf(m, "PM IMR:\t\t%08x\n",
910 I915_READ(GEN6_PMIMR));
911
912 seq_printf(m, "Port hotplug:\t%08x\n",
913 I915_READ(PORT_HOTPLUG_EN));
914 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
915 I915_READ(VLV_DPFLIPSTAT));
916 seq_printf(m, "DPINVGTT:\t%08x\n",
917 I915_READ(DPINVGTT));
918
David Weinehall36cdd012016-08-22 13:59:31 +0300919 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800920 seq_printf(m, "Interrupt enable: %08x\n",
921 I915_READ(IER));
922 seq_printf(m, "Interrupt identity: %08x\n",
923 I915_READ(IIR));
924 seq_printf(m, "Interrupt mask: %08x\n",
925 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100926 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800927 seq_printf(m, "Pipe %c stat: %08x\n",
928 pipe_name(pipe),
929 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800930 } else {
931 seq_printf(m, "North Display Interrupt enable: %08x\n",
932 I915_READ(DEIER));
933 seq_printf(m, "North Display Interrupt identity: %08x\n",
934 I915_READ(DEIIR));
935 seq_printf(m, "North Display Interrupt mask: %08x\n",
936 I915_READ(DEIMR));
937 seq_printf(m, "South Display Interrupt enable: %08x\n",
938 I915_READ(SDEIER));
939 seq_printf(m, "South Display Interrupt identity: %08x\n",
940 I915_READ(SDEIIR));
941 seq_printf(m, "South Display Interrupt mask: %08x\n",
942 I915_READ(SDEIMR));
943 seq_printf(m, "Graphics Interrupt enable: %08x\n",
944 I915_READ(GTIER));
945 seq_printf(m, "Graphics Interrupt identity: %08x\n",
946 I915_READ(GTIIR));
947 seq_printf(m, "Graphics Interrupt mask: %08x\n",
948 I915_READ(GTIMR));
949 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530950 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300951 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100952 seq_printf(m,
953 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000954 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000955 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000956 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000957 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200958 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100959
Ben Gamari20172632009-02-17 20:08:50 -0500960 return 0;
961}
962
Chris Wilsona6172a82009-02-11 14:26:38 +0000963static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
964{
David Weinehall36cdd012016-08-22 13:59:31 +0300965 struct drm_i915_private *dev_priv = node_to_i915(m->private);
966 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100967 int i, ret;
968
969 ret = mutex_lock_interruptible(&dev->struct_mutex);
970 if (ret)
971 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000972
Chris Wilsona6172a82009-02-11 14:26:38 +0000973 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
974 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100975 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000976
Chris Wilson6c085a72012-08-20 11:40:46 +0200977 seq_printf(m, "Fence %d, pin count = %d, object = ",
978 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100979 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100980 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100981 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100982 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100983 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000984 }
985
Chris Wilson05394f32010-11-08 19:18:58 +0000986 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000987 return 0;
988}
989
Chris Wilson98a2f412016-10-12 10:05:18 +0100990#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000991static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
992 size_t count, loff_t *pos)
993{
994 struct i915_gpu_state *error = file->private_data;
995 struct drm_i915_error_state_buf str;
996 ssize_t ret;
997 loff_t tmp;
998
999 if (!error)
1000 return 0;
1001
1002 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
1003 if (ret)
1004 return ret;
1005
1006 ret = i915_error_state_to_str(&str, error);
1007 if (ret)
1008 goto out;
1009
1010 tmp = 0;
1011 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
1012 if (ret < 0)
1013 goto out;
1014
1015 *pos = str.start + ret;
1016out:
1017 i915_error_state_buf_release(&str);
1018 return ret;
1019}
1020
1021static int gpu_state_release(struct inode *inode, struct file *file)
1022{
1023 i915_gpu_state_put(file->private_data);
1024 return 0;
1025}
1026
1027static int i915_gpu_info_open(struct inode *inode, struct file *file)
1028{
1029 struct i915_gpu_state *gpu;
1030
1031 gpu = i915_capture_gpu_state(inode->i_private);
1032 if (!gpu)
1033 return -ENOMEM;
1034
1035 file->private_data = gpu;
1036 return 0;
1037}
1038
1039static const struct file_operations i915_gpu_info_fops = {
1040 .owner = THIS_MODULE,
1041 .open = i915_gpu_info_open,
1042 .read = gpu_state_read,
1043 .llseek = default_llseek,
1044 .release = gpu_state_release,
1045};
Chris Wilson98a2f412016-10-12 10:05:18 +01001046
Daniel Vetterd5442302012-04-27 15:17:40 +02001047static ssize_t
1048i915_error_state_write(struct file *filp,
1049 const char __user *ubuf,
1050 size_t cnt,
1051 loff_t *ppos)
1052{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001053 struct i915_gpu_state *error = filp->private_data;
1054
1055 if (!error)
1056 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001057
1058 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001059 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +02001060
1061 return cnt;
1062}
1063
1064static int i915_error_state_open(struct inode *inode, struct file *file)
1065{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001066 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001067 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001068}
1069
Daniel Vetterd5442302012-04-27 15:17:40 +02001070static const struct file_operations i915_error_state_fops = {
1071 .owner = THIS_MODULE,
1072 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001073 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001074 .write = i915_error_state_write,
1075 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001076 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +02001077};
Chris Wilson98a2f412016-10-12 10:05:18 +01001078#endif
1079
Kees Cook647416f2013-03-10 14:10:06 -07001080static int
1081i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001082{
David Weinehall36cdd012016-08-22 13:59:31 +03001083 struct drm_i915_private *dev_priv = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001084
Joonas Lahtinen4c266ed2016-11-24 14:47:49 +00001085 *val = 1 + atomic_read(&dev_priv->gt.global_timeline.seqno);
Kees Cook647416f2013-03-10 14:10:06 -07001086 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001087}
1088
Kees Cook647416f2013-03-10 14:10:06 -07001089static int
1090i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001091{
David Weinehall36cdd012016-08-22 13:59:31 +03001092 struct drm_i915_private *dev_priv = data;
1093 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001094 int ret;
1095
Mika Kuoppala40633212012-12-04 15:12:00 +02001096 ret = mutex_lock_interruptible(&dev->struct_mutex);
1097 if (ret)
1098 return ret;
1099
Chris Wilson73cb9702016-10-28 13:58:46 +01001100 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001101 mutex_unlock(&dev->struct_mutex);
1102
Kees Cook647416f2013-03-10 14:10:06 -07001103 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001104}
1105
Kees Cook647416f2013-03-10 14:10:06 -07001106DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1107 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001108 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001109
Deepak Sadb4bd12014-03-31 11:30:02 +05301110static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001111{
David Weinehall36cdd012016-08-22 13:59:31 +03001112 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001113 int ret = 0;
1114
1115 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001116
David Weinehall36cdd012016-08-22 13:59:31 +03001117 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001118 u16 rgvswctl = I915_READ16(MEMSWCTL);
1119 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1120
1121 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1122 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1123 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1124 MEMSTAT_VID_SHIFT);
1125 seq_printf(m, "Current P-state: %d\n",
1126 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001127 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001128 u32 freq_sts;
1129
1130 mutex_lock(&dev_priv->rps.hw_lock);
1131 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1132 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1133 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1134
1135 seq_printf(m, "actual GPU freq: %d MHz\n",
1136 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1137
1138 seq_printf(m, "current GPU freq: %d MHz\n",
1139 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1140
1141 seq_printf(m, "max GPU freq: %d MHz\n",
1142 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1143
1144 seq_printf(m, "min GPU freq: %d MHz\n",
1145 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1146
1147 seq_printf(m, "idle GPU freq: %d MHz\n",
1148 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1149
1150 seq_printf(m,
1151 "efficient (RPe) frequency: %d MHz\n",
1152 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1153 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001154 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001155 u32 rp_state_limits;
1156 u32 gt_perf_status;
1157 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001158 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001159 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001160 u32 rpupei, rpcurup, rpprevup;
1161 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001162 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001163 int max_freq;
1164
Bob Paauwe35040562015-06-25 14:54:07 -07001165 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001166 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001167 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1168 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1169 } else {
1170 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1171 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1172 }
1173
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001174 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001175 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001176
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001177 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001178 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301179 reqf >>= 23;
1180 else {
1181 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001182 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301183 reqf >>= 24;
1184 else
1185 reqf >>= 25;
1186 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001187 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001188
Chris Wilson0d8f9492014-03-27 09:06:14 +00001189 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1190 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1191 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1192
Jesse Barnesccab5c82011-01-18 15:49:25 -08001193 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301194 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1195 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1196 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1197 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1198 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1199 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001200 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301201 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001202 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001203 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1204 else
1205 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001206 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001207
Mika Kuoppala59bad942015-01-16 11:34:40 +02001208 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001209
David Weinehall36cdd012016-08-22 13:59:31 +03001210 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001211 pm_ier = I915_READ(GEN6_PMIER);
1212 pm_imr = I915_READ(GEN6_PMIMR);
1213 pm_isr = I915_READ(GEN6_PMISR);
1214 pm_iir = I915_READ(GEN6_PMIIR);
1215 pm_mask = I915_READ(GEN6_PMINTRMSK);
1216 } else {
1217 pm_ier = I915_READ(GEN8_GT_IER(2));
1218 pm_imr = I915_READ(GEN8_GT_IMR(2));
1219 pm_isr = I915_READ(GEN8_GT_ISR(2));
1220 pm_iir = I915_READ(GEN8_GT_IIR(2));
1221 pm_mask = I915_READ(GEN6_PMINTRMSK);
1222 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001223 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001224 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301225 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001226 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001227 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001228 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001229 seq_printf(m, "Render p-state VID: %d\n",
1230 gt_perf_status & 0xff);
1231 seq_printf(m, "Render p-state limit: %d\n",
1232 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001233 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1234 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1235 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1236 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001237 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001238 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301239 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1240 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1241 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1242 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1243 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1244 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001245 seq_printf(m, "Up threshold: %d%%\n",
1246 dev_priv->rps.up_threshold);
1247
Akash Goeld6cda9c2016-04-23 00:05:46 +05301248 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1249 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1250 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1251 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1252 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1253 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001254 seq_printf(m, "Down threshold: %d%%\n",
1255 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001256
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001257 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001258 rp_state_cap >> 16) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001259 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001260 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001261 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001262
1263 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001264 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001265 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001266 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001267
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001268 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001269 rp_state_cap >> 0) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001270 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001271 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001272 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001273 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001274 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001275
Chris Wilsond86ed342015-04-27 13:41:19 +01001276 seq_printf(m, "Current freq: %d MHz\n",
1277 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1278 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001279 seq_printf(m, "Idle freq: %d MHz\n",
1280 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001281 seq_printf(m, "Min freq: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001283 seq_printf(m, "Boost freq: %d MHz\n",
1284 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001285 seq_printf(m, "Max freq: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1287 seq_printf(m,
1288 "efficient (RPe) frequency: %d MHz\n",
1289 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001290 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001291 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001292 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001293
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001294 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001295 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1296 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1297
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001298 intel_runtime_pm_put(dev_priv);
1299 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001300}
1301
Ben Widawskyd6369512016-09-20 16:54:32 +03001302static void i915_instdone_info(struct drm_i915_private *dev_priv,
1303 struct seq_file *m,
1304 struct intel_instdone *instdone)
1305{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001306 int slice;
1307 int subslice;
1308
Ben Widawskyd6369512016-09-20 16:54:32 +03001309 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1310 instdone->instdone);
1311
1312 if (INTEL_GEN(dev_priv) <= 3)
1313 return;
1314
1315 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1316 instdone->slice_common);
1317
1318 if (INTEL_GEN(dev_priv) <= 6)
1319 return;
1320
Ben Widawskyf9e61372016-09-20 16:54:33 +03001321 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1322 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1323 slice, subslice, instdone->sampler[slice][subslice]);
1324
1325 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1326 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1327 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001328}
1329
Chris Wilsonf6544492015-01-26 18:03:04 +02001330static int i915_hangcheck_info(struct seq_file *m, void *unused)
1331{
David Weinehall36cdd012016-08-22 13:59:31 +03001332 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001333 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001334 u64 acthd[I915_NUM_ENGINES];
1335 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001336 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001337 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001338
Chris Wilson8af29b02016-09-09 14:11:47 +01001339 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1340 seq_printf(m, "Wedged\n");
1341 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1342 seq_printf(m, "Reset in progress\n");
1343 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1344 seq_printf(m, "Waiter holding struct mutex\n");
1345 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1346 seq_printf(m, "struct_mutex blocked for reset\n");
1347
Chris Wilsonf6544492015-01-26 18:03:04 +02001348 if (!i915.enable_hangcheck) {
1349 seq_printf(m, "Hangcheck disabled\n");
1350 return 0;
1351 }
1352
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001353 intel_runtime_pm_get(dev_priv);
1354
Akash Goel3b3f1652016-10-13 22:44:48 +05301355 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001356 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001357 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001358 }
1359
Akash Goel3b3f1652016-10-13 22:44:48 +05301360 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001361
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001362 intel_runtime_pm_put(dev_priv);
1363
Chris Wilsonf6544492015-01-26 18:03:04 +02001364 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1365 seq_printf(m, "Hangcheck active, fires in %dms\n",
1366 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1367 jiffies));
1368 } else
1369 seq_printf(m, "Hangcheck inactive\n");
1370
Akash Goel3b3f1652016-10-13 22:44:48 +05301371 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001372 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1373 struct rb_node *rb;
1374
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001375 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001376 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001377 engine->hangcheck.seqno, seqno[id],
1378 intel_engine_last_submit(engine));
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001379 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001380 yesno(intel_engine_has_waiter(engine)),
1381 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001382 &dev_priv->gpu_error.missed_irq_rings)),
1383 yesno(engine->hangcheck.stalled));
1384
Chris Wilsonf6168e32016-10-28 13:58:55 +01001385 spin_lock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001386 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001387 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001388
1389 seq_printf(m, "\t%s [%d] waiting for %x\n",
1390 w->tsk->comm, w->tsk->pid, w->seqno);
1391 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01001392 spin_unlock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001393
Chris Wilsonf6544492015-01-26 18:03:04 +02001394 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001395 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001396 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001397 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1398 hangcheck_action_to_str(engine->hangcheck.action),
1399 engine->hangcheck.action,
1400 jiffies_to_msecs(jiffies -
1401 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001402
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001403 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001404 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001405
Ben Widawskyd6369512016-09-20 16:54:32 +03001406 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001407
Ben Widawskyd6369512016-09-20 16:54:32 +03001408 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001409
Ben Widawskyd6369512016-09-20 16:54:32 +03001410 i915_instdone_info(dev_priv, m,
1411 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001412 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001413 }
1414
1415 return 0;
1416}
1417
Ben Widawsky4d855292011-12-12 19:34:16 -08001418static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001419{
David Weinehall36cdd012016-08-22 13:59:31 +03001420 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001421 u32 rgvmodectl, rstdbyctl;
1422 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001423
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001424 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001425
1426 rgvmodectl = I915_READ(MEMMODECTL);
1427 rstdbyctl = I915_READ(RSTDBYCTL);
1428 crstandvid = I915_READ16(CRSTANDVID);
1429
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001430 intel_runtime_pm_put(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001431
Jani Nikula742f4912015-09-03 11:16:09 +03001432 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001433 seq_printf(m, "Boost freq: %d\n",
1434 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1435 MEMMODE_BOOST_FREQ_SHIFT);
1436 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001437 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001438 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001439 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001440 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001441 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001442 seq_printf(m, "Starting frequency: P%d\n",
1443 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001444 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001445 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001446 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1447 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1448 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1449 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001450 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001451 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001452 switch (rstdbyctl & RSX_STATUS_MASK) {
1453 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001454 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001455 break;
1456 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001457 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001458 break;
1459 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001460 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001461 break;
1462 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001463 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001464 break;
1465 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001466 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001467 break;
1468 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001469 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001470 break;
1471 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001472 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001473 break;
1474 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001475
1476 return 0;
1477}
1478
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001479static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001480{
David Weinehall36cdd012016-08-22 13:59:31 +03001481 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001482 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001483
1484 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001485 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001486 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001487 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001488 fw_domain->wake_count);
1489 }
1490 spin_unlock_irq(&dev_priv->uncore.lock);
1491
1492 return 0;
1493}
1494
Deepak S669ab5a2014-01-10 15:18:26 +05301495static int vlv_drpc_info(struct seq_file *m)
1496{
David Weinehall36cdd012016-08-22 13:59:31 +03001497 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001498 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301499
Imre Deakd46c0512014-04-14 20:24:27 +03001500 intel_runtime_pm_get(dev_priv);
1501
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001502 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301503 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1504 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1505
Imre Deakd46c0512014-04-14 20:24:27 +03001506 intel_runtime_pm_put(dev_priv);
1507
Deepak S669ab5a2014-01-10 15:18:26 +05301508 seq_printf(m, "Video Turbo Mode: %s\n",
1509 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1510 seq_printf(m, "Turbo enabled: %s\n",
1511 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1512 seq_printf(m, "HW control enabled: %s\n",
1513 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1514 seq_printf(m, "SW control enabled: %s\n",
1515 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1516 GEN6_RP_MEDIA_SW_MODE));
1517 seq_printf(m, "RC6 Enabled: %s\n",
1518 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1519 GEN6_RC_CTL_EI_MODE(1))));
1520 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001521 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301522 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001523 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301524
Imre Deak9cc19be2014-04-14 20:24:24 +03001525 seq_printf(m, "Render RC6 residency since boot: %u\n",
1526 I915_READ(VLV_GT_RENDER_RC6));
1527 seq_printf(m, "Media RC6 residency since boot: %u\n",
1528 I915_READ(VLV_GT_MEDIA_RC6));
1529
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001530 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301531}
1532
Ben Widawsky4d855292011-12-12 19:34:16 -08001533static int gen6_drpc_info(struct seq_file *m)
1534{
David Weinehall36cdd012016-08-22 13:59:31 +03001535 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1536 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001537 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301538 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001539 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001540 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001541
1542 ret = mutex_lock_interruptible(&dev->struct_mutex);
1543 if (ret)
1544 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001545 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001546
Chris Wilson907b28c2013-07-19 20:36:52 +01001547 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001548 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001549 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001550
1551 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001552 seq_puts(m, "RC information inaccurate because somebody "
1553 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001554 } else {
1555 /* NB: we cannot use forcewake, else we read the wrong values */
1556 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1557 udelay(10);
1558 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1559 }
1560
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001561 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001562 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001563
1564 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1565 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001566 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301567 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1568 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1569 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001570 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001571 mutex_lock(&dev_priv->rps.hw_lock);
1572 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1573 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001574
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001575 intel_runtime_pm_put(dev_priv);
1576
Ben Widawsky4d855292011-12-12 19:34:16 -08001577 seq_printf(m, "Video Turbo Mode: %s\n",
1578 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1579 seq_printf(m, "HW control enabled: %s\n",
1580 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1581 seq_printf(m, "SW control enabled: %s\n",
1582 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1583 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001584 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001585 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1586 seq_printf(m, "RC6 Enabled: %s\n",
1587 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001588 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301589 seq_printf(m, "Render Well Gating Enabled: %s\n",
1590 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1591 seq_printf(m, "Media Well Gating Enabled: %s\n",
1592 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1593 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001594 seq_printf(m, "Deep RC6 Enabled: %s\n",
1595 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1596 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1597 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001598 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001599 switch (gt_core_status & GEN6_RCn_MASK) {
1600 case GEN6_RC0:
1601 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001602 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001603 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001604 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001605 break;
1606 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001607 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001608 break;
1609 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001610 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001611 break;
1612 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001613 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001614 break;
1615 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001616 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001617 break;
1618 }
1619
1620 seq_printf(m, "Core Power Down: %s\n",
1621 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001622 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301623 seq_printf(m, "Render Power Well: %s\n",
1624 (gen9_powergate_status &
1625 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1626 seq_printf(m, "Media Power Well: %s\n",
1627 (gen9_powergate_status &
1628 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1629 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001630
1631 /* Not exactly sure what this is */
1632 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1633 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1634 seq_printf(m, "RC6 residency since boot: %u\n",
1635 I915_READ(GEN6_GT_GFX_RC6));
1636 seq_printf(m, "RC6+ residency since boot: %u\n",
1637 I915_READ(GEN6_GT_GFX_RC6p));
1638 seq_printf(m, "RC6++ residency since boot: %u\n",
1639 I915_READ(GEN6_GT_GFX_RC6pp));
1640
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001641 seq_printf(m, "RC6 voltage: %dmV\n",
1642 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1643 seq_printf(m, "RC6+ voltage: %dmV\n",
1644 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1645 seq_printf(m, "RC6++ voltage: %dmV\n",
1646 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301647 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001648}
1649
1650static int i915_drpc_info(struct seq_file *m, void *unused)
1651{
David Weinehall36cdd012016-08-22 13:59:31 +03001652 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001653
David Weinehall36cdd012016-08-22 13:59:31 +03001654 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301655 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001656 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001657 return gen6_drpc_info(m);
1658 else
1659 return ironlake_drpc_info(m);
1660}
1661
Daniel Vetter9a851782015-06-18 10:30:22 +02001662static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1663{
David Weinehall36cdd012016-08-22 13:59:31 +03001664 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001665
1666 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1667 dev_priv->fb_tracking.busy_bits);
1668
1669 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1670 dev_priv->fb_tracking.flip_bits);
1671
1672 return 0;
1673}
1674
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001675static int i915_fbc_status(struct seq_file *m, void *unused)
1676{
David Weinehall36cdd012016-08-22 13:59:31 +03001677 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001678
David Weinehall36cdd012016-08-22 13:59:31 +03001679 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001680 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001681 return 0;
1682 }
1683
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001684 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001685 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001686
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001687 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001688 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001689 else
1690 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001691 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001692
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001693 if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
1694 uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
1695 BDW_FBC_COMPRESSION_MASK :
1696 IVB_FBC_COMPRESSION_MASK;
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001697 seq_printf(m, "Compressing: %s\n",
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001698 yesno(I915_READ(FBC_STATUS2) & mask));
1699 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001700
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001701 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001702 intel_runtime_pm_put(dev_priv);
1703
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001704 return 0;
1705}
1706
Rodrigo Vivida46f932014-08-01 02:04:45 -07001707static int i915_fbc_fc_get(void *data, u64 *val)
1708{
David Weinehall36cdd012016-08-22 13:59:31 +03001709 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001710
David Weinehall36cdd012016-08-22 13:59:31 +03001711 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001712 return -ENODEV;
1713
Rodrigo Vivida46f932014-08-01 02:04:45 -07001714 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001715
1716 return 0;
1717}
1718
1719static int i915_fbc_fc_set(void *data, u64 val)
1720{
David Weinehall36cdd012016-08-22 13:59:31 +03001721 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001722 u32 reg;
1723
David Weinehall36cdd012016-08-22 13:59:31 +03001724 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001725 return -ENODEV;
1726
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001727 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001728
1729 reg = I915_READ(ILK_DPFC_CONTROL);
1730 dev_priv->fbc.false_color = val;
1731
1732 I915_WRITE(ILK_DPFC_CONTROL, val ?
1733 (reg | FBC_CTL_FALSE_COLOR) :
1734 (reg & ~FBC_CTL_FALSE_COLOR));
1735
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001736 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001737 return 0;
1738}
1739
1740DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1741 i915_fbc_fc_get, i915_fbc_fc_set,
1742 "%llu\n");
1743
Paulo Zanoni92d44622013-05-31 16:33:24 -03001744static int i915_ips_status(struct seq_file *m, void *unused)
1745{
David Weinehall36cdd012016-08-22 13:59:31 +03001746 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001747
David Weinehall36cdd012016-08-22 13:59:31 +03001748 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001749 seq_puts(m, "not supported\n");
1750 return 0;
1751 }
1752
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001753 intel_runtime_pm_get(dev_priv);
1754
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001755 seq_printf(m, "Enabled by kernel parameter: %s\n",
1756 yesno(i915.enable_ips));
1757
David Weinehall36cdd012016-08-22 13:59:31 +03001758 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001759 seq_puts(m, "Currently: unknown\n");
1760 } else {
1761 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1762 seq_puts(m, "Currently: enabled\n");
1763 else
1764 seq_puts(m, "Currently: disabled\n");
1765 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001766
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001767 intel_runtime_pm_put(dev_priv);
1768
Paulo Zanoni92d44622013-05-31 16:33:24 -03001769 return 0;
1770}
1771
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001772static int i915_sr_status(struct seq_file *m, void *unused)
1773{
David Weinehall36cdd012016-08-22 13:59:31 +03001774 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001775 bool sr_enabled = false;
1776
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001777 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001778 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001779
David Weinehall36cdd012016-08-22 13:59:31 +03001780 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001781 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001782 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001783 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001784 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001785 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001786 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001787 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001788 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001789 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001790 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001791
Chris Wilson9c870d02016-10-24 13:42:15 +01001792 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001793 intel_runtime_pm_put(dev_priv);
1794
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001795 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001796
1797 return 0;
1798}
1799
Jesse Barnes7648fa92010-05-20 14:28:11 -07001800static int i915_emon_status(struct seq_file *m, void *unused)
1801{
David Weinehall36cdd012016-08-22 13:59:31 +03001802 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1803 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001804 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001805 int ret;
1806
David Weinehall36cdd012016-08-22 13:59:31 +03001807 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001808 return -ENODEV;
1809
Chris Wilsonde227ef2010-07-03 07:58:38 +01001810 ret = mutex_lock_interruptible(&dev->struct_mutex);
1811 if (ret)
1812 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001813
1814 temp = i915_mch_val(dev_priv);
1815 chipset = i915_chipset_val(dev_priv);
1816 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001817 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001818
1819 seq_printf(m, "GMCH temp: %ld\n", temp);
1820 seq_printf(m, "Chipset power: %ld\n", chipset);
1821 seq_printf(m, "GFX power: %ld\n", gfx);
1822 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1823
1824 return 0;
1825}
1826
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001827static int i915_ring_freq_table(struct seq_file *m, void *unused)
1828{
David Weinehall36cdd012016-08-22 13:59:31 +03001829 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001830 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001831 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301832 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001833
Carlos Santa26310342016-08-17 12:30:41 -07001834 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001835 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001836 return 0;
1837 }
1838
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001839 intel_runtime_pm_get(dev_priv);
1840
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001841 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001842 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001843 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001844
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001845 if (IS_GEN9_BC(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301846 /* Convert GT frequency to 50 HZ units */
1847 min_gpu_freq =
1848 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1849 max_gpu_freq =
1850 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1851 } else {
1852 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1853 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1854 }
1855
Damien Lespiau267f0c92013-06-24 22:59:48 +01001856 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001857
Akash Goelf936ec32015-06-29 14:50:22 +05301858 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001859 ia_freq = gpu_freq;
1860 sandybridge_pcode_read(dev_priv,
1861 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1862 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001863 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301864 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001865 (IS_GEN9_BC(dev_priv) ?
1866 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001867 ((ia_freq >> 0) & 0xff) * 100,
1868 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001869 }
1870
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001871 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001872
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001873out:
1874 intel_runtime_pm_put(dev_priv);
1875 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001876}
1877
Chris Wilson44834a62010-08-19 16:09:23 +01001878static int i915_opregion(struct seq_file *m, void *unused)
1879{
David Weinehall36cdd012016-08-22 13:59:31 +03001880 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1881 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001882 struct intel_opregion *opregion = &dev_priv->opregion;
1883 int ret;
1884
1885 ret = mutex_lock_interruptible(&dev->struct_mutex);
1886 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001887 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001888
Jani Nikula2455a8e2015-12-14 12:50:53 +02001889 if (opregion->header)
1890 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001891
1892 mutex_unlock(&dev->struct_mutex);
1893
Daniel Vetter0d38f002012-04-21 22:49:10 +02001894out:
Chris Wilson44834a62010-08-19 16:09:23 +01001895 return 0;
1896}
1897
Jani Nikulaada8f952015-12-15 13:17:12 +02001898static int i915_vbt(struct seq_file *m, void *unused)
1899{
David Weinehall36cdd012016-08-22 13:59:31 +03001900 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001901
1902 if (opregion->vbt)
1903 seq_write(m, opregion->vbt, opregion->vbt_size);
1904
1905 return 0;
1906}
1907
Chris Wilson37811fc2010-08-25 22:45:57 +01001908static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1909{
David Weinehall36cdd012016-08-22 13:59:31 +03001910 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1911 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301912 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001913 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001914 int ret;
1915
1916 ret = mutex_lock_interruptible(&dev->struct_mutex);
1917 if (ret)
1918 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001919
Daniel Vetter06957262015-08-10 13:34:08 +02001920#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001921 if (dev_priv->fbdev) {
1922 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001923
Chris Wilson25bcce92016-07-02 15:36:00 +01001924 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1925 fbdev_fb->base.width,
1926 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001927 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001928 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001929 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001930 drm_framebuffer_read_refcount(&fbdev_fb->base));
1931 describe_obj(m, fbdev_fb->obj);
1932 seq_putc(m, '\n');
1933 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001934#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001935
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001936 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001937 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301938 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1939 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001940 continue;
1941
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001942 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001943 fb->base.width,
1944 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001945 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001946 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001947 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001948 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001949 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001950 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001951 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001952 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001953 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001954
1955 return 0;
1956}
1957
Chris Wilson7e37f882016-08-02 22:50:21 +01001958static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001959{
1960 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001961 ring->space, ring->head, ring->tail,
1962 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001963}
1964
Ben Widawskye76d3632011-03-19 18:14:29 -07001965static int i915_context_status(struct seq_file *m, void *unused)
1966{
David Weinehall36cdd012016-08-22 13:59:31 +03001967 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1968 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001969 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001970 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301971 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001972 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001973
Daniel Vetterf3d28872014-05-29 23:23:08 +02001974 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001975 if (ret)
1976 return ret;
1977
Ben Widawskya33afea2013-09-17 21:12:45 -07001978 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001979 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001980 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001981 struct task_struct *task;
1982
Chris Wilsonc84455b2016-08-15 10:49:08 +01001983 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001984 if (task) {
1985 seq_printf(m, "(%s [%d]) ",
1986 task->comm, task->pid);
1987 put_task_struct(task);
1988 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001989 } else if (IS_ERR(ctx->file_priv)) {
1990 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001991 } else {
1992 seq_puts(m, "(kernel) ");
1993 }
1994
Chris Wilsonbca44d82016-05-24 14:53:41 +01001995 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1996 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001997
Akash Goel3b3f1652016-10-13 22:44:48 +05301998 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001999 struct intel_context *ce = &ctx->engine[engine->id];
2000
2001 seq_printf(m, "%s: ", engine->name);
2002 seq_putc(m, ce->initialised ? 'I' : 'i');
2003 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002004 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002005 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01002006 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002007 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002008 }
2009
Ben Widawskya33afea2013-09-17 21:12:45 -07002010 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08002011 }
2012
Daniel Vetterf3d28872014-05-29 23:23:08 +02002013 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002014
2015 return 0;
2016}
2017
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002018static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01002019 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002020 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002021{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002022 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002023 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002024 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002025
Chris Wilson7069b142016-04-28 09:56:52 +01002026 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2027
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002028 if (!vma) {
2029 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002030 return;
2031 }
2032
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002033 if (vma->flags & I915_VMA_GLOBAL_BIND)
2034 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002035 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002036
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002037 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002038 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002039 return;
2040 }
2041
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002042 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2043 if (page) {
2044 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002045
2046 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002047 seq_printf(m,
2048 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2049 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002050 reg_state[j], reg_state[j + 1],
2051 reg_state[j + 2], reg_state[j + 3]);
2052 }
2053 kunmap_atomic(reg_state);
2054 }
2055
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002056 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002057 seq_putc(m, '\n');
2058}
2059
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002060static int i915_dump_lrc(struct seq_file *m, void *unused)
2061{
David Weinehall36cdd012016-08-22 13:59:31 +03002062 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2063 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002064 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002065 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302066 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002067 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002068
2069 if (!i915.enable_execlists) {
2070 seq_printf(m, "Logical Ring Contexts are disabled\n");
2071 return 0;
2072 }
2073
2074 ret = mutex_lock_interruptible(&dev->struct_mutex);
2075 if (ret)
2076 return ret;
2077
Dave Gordone28e4042016-01-19 19:02:55 +00002078 list_for_each_entry(ctx, &dev_priv->context_list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302079 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002080 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002081
2082 mutex_unlock(&dev->struct_mutex);
2083
2084 return 0;
2085}
2086
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002087static const char *swizzle_string(unsigned swizzle)
2088{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002089 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002090 case I915_BIT_6_SWIZZLE_NONE:
2091 return "none";
2092 case I915_BIT_6_SWIZZLE_9:
2093 return "bit9";
2094 case I915_BIT_6_SWIZZLE_9_10:
2095 return "bit9/bit10";
2096 case I915_BIT_6_SWIZZLE_9_11:
2097 return "bit9/bit11";
2098 case I915_BIT_6_SWIZZLE_9_10_11:
2099 return "bit9/bit10/bit11";
2100 case I915_BIT_6_SWIZZLE_9_17:
2101 return "bit9/bit17";
2102 case I915_BIT_6_SWIZZLE_9_10_17:
2103 return "bit9/bit10/bit17";
2104 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002105 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002106 }
2107
2108 return "bug";
2109}
2110
2111static int i915_swizzle_info(struct seq_file *m, void *data)
2112{
David Weinehall36cdd012016-08-22 13:59:31 +03002113 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002114
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002115 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002116
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002117 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2118 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2119 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2120 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2121
David Weinehall36cdd012016-08-22 13:59:31 +03002122 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002123 seq_printf(m, "DDC = 0x%08x\n",
2124 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002125 seq_printf(m, "DDC2 = 0x%08x\n",
2126 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002127 seq_printf(m, "C0DRB3 = 0x%04x\n",
2128 I915_READ16(C0DRB3));
2129 seq_printf(m, "C1DRB3 = 0x%04x\n",
2130 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002131 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002132 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2133 I915_READ(MAD_DIMM_C0));
2134 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2135 I915_READ(MAD_DIMM_C1));
2136 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2137 I915_READ(MAD_DIMM_C2));
2138 seq_printf(m, "TILECTL = 0x%08x\n",
2139 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002140 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002141 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2142 I915_READ(GAMTARBMODE));
2143 else
2144 seq_printf(m, "ARB_MODE = 0x%08x\n",
2145 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002146 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2147 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002148 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002149
2150 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2151 seq_puts(m, "L-shaped memory detected\n");
2152
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002153 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002154
2155 return 0;
2156}
2157
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002158static int per_file_ctx(int id, void *ptr, void *data)
2159{
Chris Wilsone2efd132016-05-24 14:53:34 +01002160 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002161 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002162 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2163
2164 if (!ppgtt) {
2165 seq_printf(m, " no ppgtt for context %d\n",
2166 ctx->user_handle);
2167 return 0;
2168 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002169
Oscar Mateof83d6512014-05-22 14:13:38 +01002170 if (i915_gem_context_is_default(ctx))
2171 seq_puts(m, " default context:\n");
2172 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002173 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002174 ppgtt->debug_dump(ppgtt, m);
2175
2176 return 0;
2177}
2178
David Weinehall36cdd012016-08-22 13:59:31 +03002179static void gen8_ppgtt_info(struct seq_file *m,
2180 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002181{
Ben Widawsky77df6772013-11-02 21:07:30 -07002182 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302183 struct intel_engine_cs *engine;
2184 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002185 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002186
Ben Widawsky77df6772013-11-02 21:07:30 -07002187 if (!ppgtt)
2188 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002189
Akash Goel3b3f1652016-10-13 22:44:48 +05302190 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002191 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002192 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002193 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002194 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002195 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002196 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002197 }
2198 }
2199}
2200
David Weinehall36cdd012016-08-22 13:59:31 +03002201static void gen6_ppgtt_info(struct seq_file *m,
2202 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002203{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002204 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302205 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002206
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002207 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002208 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2209
Akash Goel3b3f1652016-10-13 22:44:48 +05302210 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002211 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002212 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002213 seq_printf(m, "GFX_MODE: 0x%08x\n",
2214 I915_READ(RING_MODE_GEN7(engine)));
2215 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2216 I915_READ(RING_PP_DIR_BASE(engine)));
2217 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2218 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2219 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2220 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002221 }
2222 if (dev_priv->mm.aliasing_ppgtt) {
2223 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2224
Damien Lespiau267f0c92013-06-24 22:59:48 +01002225 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002226 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002227
Ben Widawsky87d60b62013-12-06 14:11:29 -08002228 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002229 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002230
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002231 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002232}
2233
2234static int i915_ppgtt_info(struct seq_file *m, void *data)
2235{
David Weinehall36cdd012016-08-22 13:59:31 +03002236 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2237 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002238 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002239 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002240
Chris Wilson637ee292016-08-22 14:28:20 +01002241 mutex_lock(&dev->filelist_mutex);
2242 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002243 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002244 goto out_unlock;
2245
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002246 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002247
David Weinehall36cdd012016-08-22 13:59:31 +03002248 if (INTEL_GEN(dev_priv) >= 8)
2249 gen8_ppgtt_info(m, dev_priv);
2250 else if (INTEL_GEN(dev_priv) >= 6)
2251 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002252
Michel Thierryea91e402015-07-29 17:23:57 +01002253 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2254 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002255 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002256
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002257 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002258 if (!task) {
2259 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002260 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002261 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002262 seq_printf(m, "\nproc: %s\n", task->comm);
2263 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002264 idr_for_each(&file_priv->context_idr, per_file_ctx,
2265 (void *)(unsigned long)m);
2266 }
2267
Chris Wilson637ee292016-08-22 14:28:20 +01002268out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002269 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002270 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002271out_unlock:
2272 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002273 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002274}
2275
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002276static int count_irq_waiters(struct drm_i915_private *i915)
2277{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002278 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302279 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002280 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002281
Akash Goel3b3f1652016-10-13 22:44:48 +05302282 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002283 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002284
2285 return count;
2286}
2287
Chris Wilson7466c292016-08-15 09:49:33 +01002288static const char *rps_power_to_str(unsigned int power)
2289{
2290 static const char * const strings[] = {
2291 [LOW_POWER] = "low power",
2292 [BETWEEN] = "mixed",
2293 [HIGH_POWER] = "high power",
2294 };
2295
2296 if (power >= ARRAY_SIZE(strings) || !strings[power])
2297 return "unknown";
2298
2299 return strings[power];
2300}
2301
Chris Wilson1854d5c2015-04-07 16:20:32 +01002302static int i915_rps_boost_info(struct seq_file *m, void *data)
2303{
David Weinehall36cdd012016-08-22 13:59:31 +03002304 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2305 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002306 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002307
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002308 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002309 seq_printf(m, "GPU busy? %s [%d requests]\n",
2310 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002311 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002312 seq_printf(m, "Frequency requested %d\n",
2313 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2314 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002315 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2316 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2317 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2318 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002319 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2320 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2321 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2322 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002323
2324 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002325 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002326 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2327 struct drm_i915_file_private *file_priv = file->driver_priv;
2328 struct task_struct *task;
2329
2330 rcu_read_lock();
2331 task = pid_task(file->pid, PIDTYPE_PID);
2332 seq_printf(m, "%s [%d]: %d boosts%s\n",
2333 task ? task->comm : "<unknown>",
2334 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002335 file_priv->rps.boosts,
2336 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002337 rcu_read_unlock();
2338 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002339 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002340 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002341 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002342
Chris Wilson7466c292016-08-15 09:49:33 +01002343 if (INTEL_GEN(dev_priv) >= 6 &&
2344 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002345 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002346 u32 rpup, rpupei;
2347 u32 rpdown, rpdownei;
2348
2349 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2350 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2351 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2352 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2353 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2354 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2355
2356 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2357 rps_power_to_str(dev_priv->rps.power));
2358 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2359 100 * rpup / rpupei,
2360 dev_priv->rps.up_threshold);
2361 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2362 100 * rpdown / rpdownei,
2363 dev_priv->rps.down_threshold);
2364 } else {
2365 seq_puts(m, "\nRPS Autotuning inactive\n");
2366 }
2367
Chris Wilson8d3afd72015-05-21 21:01:47 +01002368 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002369}
2370
Ben Widawsky63573eb2013-07-04 11:02:07 -07002371static int i915_llc(struct seq_file *m, void *data)
2372{
David Weinehall36cdd012016-08-22 13:59:31 +03002373 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002374 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002375
David Weinehall36cdd012016-08-22 13:59:31 +03002376 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002377 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2378 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002379
2380 return 0;
2381}
2382
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002383static int i915_huc_load_status_info(struct seq_file *m, void *data)
2384{
2385 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2386 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
2387
2388 if (!HAS_HUC_UCODE(dev_priv))
2389 return 0;
2390
2391 seq_puts(m, "HuC firmware status:\n");
2392 seq_printf(m, "\tpath: %s\n", huc_fw->path);
2393 seq_printf(m, "\tfetch: %s\n",
2394 intel_uc_fw_status_repr(huc_fw->fetch_status));
2395 seq_printf(m, "\tload: %s\n",
2396 intel_uc_fw_status_repr(huc_fw->load_status));
2397 seq_printf(m, "\tversion wanted: %d.%d\n",
2398 huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
2399 seq_printf(m, "\tversion found: %d.%d\n",
2400 huc_fw->major_ver_found, huc_fw->minor_ver_found);
2401 seq_printf(m, "\theader: offset is %d; size = %d\n",
2402 huc_fw->header_offset, huc_fw->header_size);
2403 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2404 huc_fw->ucode_offset, huc_fw->ucode_size);
2405 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2406 huc_fw->rsa_offset, huc_fw->rsa_size);
2407
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302408 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002409 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302410 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002411
2412 return 0;
2413}
2414
Alex Daifdf5d352015-08-12 15:43:37 +01002415static int i915_guc_load_status_info(struct seq_file *m, void *data)
2416{
David Weinehall36cdd012016-08-22 13:59:31 +03002417 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002418 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
Alex Daifdf5d352015-08-12 15:43:37 +01002419 u32 tmp, i;
2420
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002421 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002422 return 0;
2423
2424 seq_printf(m, "GuC firmware status:\n");
2425 seq_printf(m, "\tpath: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002426 guc_fw->path);
Alex Daifdf5d352015-08-12 15:43:37 +01002427 seq_printf(m, "\tfetch: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002428 intel_uc_fw_status_repr(guc_fw->fetch_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002429 seq_printf(m, "\tload: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002430 intel_uc_fw_status_repr(guc_fw->load_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002431 seq_printf(m, "\tversion wanted: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002432 guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
Alex Daifdf5d352015-08-12 15:43:37 +01002433 seq_printf(m, "\tversion found: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002434 guc_fw->major_ver_found, guc_fw->minor_ver_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002435 seq_printf(m, "\theader: offset is %d; size = %d\n",
2436 guc_fw->header_offset, guc_fw->header_size);
2437 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2438 guc_fw->ucode_offset, guc_fw->ucode_size);
2439 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2440 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002441
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302442 intel_runtime_pm_get(dev_priv);
2443
Alex Daifdf5d352015-08-12 15:43:37 +01002444 tmp = I915_READ(GUC_STATUS);
2445
2446 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2447 seq_printf(m, "\tBootrom status = 0x%x\n",
2448 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2449 seq_printf(m, "\tuKernel status = 0x%x\n",
2450 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2451 seq_printf(m, "\tMIA Core status = 0x%x\n",
2452 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2453 seq_puts(m, "\nScratch registers:\n");
2454 for (i = 0; i < 16; i++)
2455 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2456
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302457 intel_runtime_pm_put(dev_priv);
2458
Alex Daifdf5d352015-08-12 15:43:37 +01002459 return 0;
2460}
2461
Akash Goel5aa1ee42016-10-12 21:54:36 +05302462static void i915_guc_log_info(struct seq_file *m,
2463 struct drm_i915_private *dev_priv)
2464{
2465 struct intel_guc *guc = &dev_priv->guc;
2466
2467 seq_puts(m, "\nGuC logging stats:\n");
2468
2469 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2470 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2471 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2472
2473 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2474 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2475 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2476
2477 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2478 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2479 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2480
2481 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2482 guc->log.flush_interrupt_count);
2483
2484 seq_printf(m, "\tCapture miss count: %u\n",
2485 guc->log.capture_miss_count);
2486}
2487
Dave Gordon8b417c22015-08-12 15:43:44 +01002488static void i915_guc_client_info(struct seq_file *m,
2489 struct drm_i915_private *dev_priv,
2490 struct i915_guc_client *client)
2491{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002492 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002493 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002494 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002495
2496 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2497 client->priority, client->ctx_index, client->proc_desc_offset);
2498 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
Chris Wilson357248b2016-11-29 12:10:21 +00002499 client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
Dave Gordon8b417c22015-08-12 15:43:44 +01002500 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2501 client->wq_size, client->wq_offset, client->wq_tail);
2502
Dave Gordon551aaec2016-05-13 15:36:33 +01002503 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002504 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2505 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2506
Akash Goel3b3f1652016-10-13 22:44:48 +05302507 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002508 u64 submissions = client->submissions[id];
2509 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002510 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002511 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002512 }
2513 seq_printf(m, "\tTotal: %llu\n", tot);
2514}
2515
2516static int i915_guc_info(struct seq_file *m, void *data)
2517{
David Weinehall36cdd012016-08-22 13:59:31 +03002518 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002519 const struct intel_guc *guc = &dev_priv->guc;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002520 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002521 enum intel_engine_id id;
Chris Wilson334636c2016-11-29 12:10:20 +00002522 u64 total;
Dave Gordon8b417c22015-08-12 15:43:44 +01002523
Chris Wilson334636c2016-11-29 12:10:20 +00002524 if (!guc->execbuf_client) {
2525 seq_printf(m, "GuC submission %s\n",
2526 HAS_GUC_SCHED(dev_priv) ?
2527 "disabled" :
2528 "not supported");
Dave Gordon8b417c22015-08-12 15:43:44 +01002529 return 0;
Chris Wilson334636c2016-11-29 12:10:20 +00002530 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002531
Dave Gordon9636f6d2016-06-13 17:57:28 +01002532 seq_printf(m, "Doorbell map:\n");
Chris Wilson334636c2016-11-29 12:10:20 +00002533 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
2534 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002535
Chris Wilson334636c2016-11-29 12:10:20 +00002536 seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
2537 seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
2538 seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
2539 seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
2540 seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
Dave Gordon8b417c22015-08-12 15:43:44 +01002541
Chris Wilson334636c2016-11-29 12:10:20 +00002542 total = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002543 seq_printf(m, "\nGuC submissions:\n");
Akash Goel3b3f1652016-10-13 22:44:48 +05302544 for_each_engine(engine, dev_priv, id) {
Chris Wilson334636c2016-11-29 12:10:20 +00002545 u64 submissions = guc->submissions[id];
Dave Gordonc18468c2016-08-09 15:19:22 +01002546 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002547 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Chris Wilson334636c2016-11-29 12:10:20 +00002548 engine->name, submissions, guc->last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002549 }
2550 seq_printf(m, "\t%s: %llu\n", "Total", total);
2551
Chris Wilson334636c2016-11-29 12:10:20 +00002552 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2553 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002554
Akash Goel5aa1ee42016-10-12 21:54:36 +05302555 i915_guc_log_info(m, dev_priv);
2556
Dave Gordon8b417c22015-08-12 15:43:44 +01002557 /* Add more as required ... */
2558
2559 return 0;
2560}
2561
Alex Dai4c7e77f2015-08-12 15:43:40 +01002562static int i915_guc_log_dump(struct seq_file *m, void *data)
2563{
David Weinehall36cdd012016-08-22 13:59:31 +03002564 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002565 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002566 int i = 0, pg;
2567
Akash Goeld6b40b42016-10-12 21:54:29 +05302568 if (!dev_priv->guc.log.vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002569 return 0;
2570
Akash Goeld6b40b42016-10-12 21:54:29 +05302571 obj = dev_priv->guc.log.vma->obj;
Chris Wilson8b797af2016-08-15 10:48:51 +01002572 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2573 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002574
2575 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2576 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2577 *(log + i), *(log + i + 1),
2578 *(log + i + 2), *(log + i + 3));
2579
2580 kunmap_atomic(log);
2581 }
2582
2583 seq_putc(m, '\n');
2584
2585 return 0;
2586}
2587
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302588static int i915_guc_log_control_get(void *data, u64 *val)
2589{
2590 struct drm_device *dev = data;
2591 struct drm_i915_private *dev_priv = to_i915(dev);
2592
2593 if (!dev_priv->guc.log.vma)
2594 return -EINVAL;
2595
2596 *val = i915.guc_log_level;
2597
2598 return 0;
2599}
2600
2601static int i915_guc_log_control_set(void *data, u64 val)
2602{
2603 struct drm_device *dev = data;
2604 struct drm_i915_private *dev_priv = to_i915(dev);
2605 int ret;
2606
2607 if (!dev_priv->guc.log.vma)
2608 return -EINVAL;
2609
2610 ret = mutex_lock_interruptible(&dev->struct_mutex);
2611 if (ret)
2612 return ret;
2613
2614 intel_runtime_pm_get(dev_priv);
2615 ret = i915_guc_log_control(dev_priv, val);
2616 intel_runtime_pm_put(dev_priv);
2617
2618 mutex_unlock(&dev->struct_mutex);
2619 return ret;
2620}
2621
2622DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2623 i915_guc_log_control_get, i915_guc_log_control_set,
2624 "%lld\n");
2625
Chris Wilsonb86bef202017-01-16 13:06:21 +00002626static const char *psr2_live_status(u32 val)
2627{
2628 static const char * const live_status[] = {
2629 "IDLE",
2630 "CAPTURE",
2631 "CAPTURE_FS",
2632 "SLEEP",
2633 "BUFON_FW",
2634 "ML_UP",
2635 "SU_STANDBY",
2636 "FAST_SLEEP",
2637 "DEEP_SLEEP",
2638 "BUF_ON",
2639 "TG_ON"
2640 };
2641
2642 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2643 if (val < ARRAY_SIZE(live_status))
2644 return live_status[val];
2645
2646 return "unknown";
2647}
2648
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002649static int i915_edp_psr_status(struct seq_file *m, void *data)
2650{
David Weinehall36cdd012016-08-22 13:59:31 +03002651 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002652 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002653 u32 stat[3];
2654 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002655 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002656
David Weinehall36cdd012016-08-22 13:59:31 +03002657 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002658 seq_puts(m, "PSR not supported\n");
2659 return 0;
2660 }
2661
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002662 intel_runtime_pm_get(dev_priv);
2663
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002664 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002665 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2666 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002667 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002668 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002669 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2670 dev_priv->psr.busy_frontbuffer_bits);
2671 seq_printf(m, "Re-enable work scheduled: %s\n",
2672 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002673
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302674 if (HAS_DDI(dev_priv)) {
2675 if (dev_priv->psr.psr2_support)
2676 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2677 else
2678 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2679 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002680 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002681 enum transcoder cpu_transcoder =
2682 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2683 enum intel_display_power_domain power_domain;
2684
2685 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2686 if (!intel_display_power_get_if_enabled(dev_priv,
2687 power_domain))
2688 continue;
2689
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002690 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2691 VLV_EDP_PSR_CURR_STATE_MASK;
2692 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2693 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2694 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002695
2696 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002697 }
2698 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002699
2700 seq_printf(m, "Main link in standby mode: %s\n",
2701 yesno(dev_priv->psr.link_standby));
2702
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002703 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002704
David Weinehall36cdd012016-08-22 13:59:31 +03002705 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002706 for_each_pipe(dev_priv, pipe) {
2707 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2708 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2709 seq_printf(m, " pipe %c", pipe_name(pipe));
2710 }
2711 seq_puts(m, "\n");
2712
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002713 /*
2714 * VLV/CHV PSR has no kind of performance counter
2715 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2716 */
David Weinehall36cdd012016-08-22 13:59:31 +03002717 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002718 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002719 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002720
2721 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2722 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302723 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002724 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302725
Chris Wilsonb86bef202017-01-16 13:06:21 +00002726 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2727 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302728 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002729 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002730
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002731 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002732 return 0;
2733}
2734
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002735static int i915_sink_crc(struct seq_file *m, void *data)
2736{
David Weinehall36cdd012016-08-22 13:59:31 +03002737 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2738 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002739 struct intel_connector *connector;
2740 struct intel_dp *intel_dp = NULL;
2741 int ret;
2742 u8 crc[6];
2743
2744 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002745 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002746 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002747
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002748 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002749 continue;
2750
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002751 crtc = connector->base.state->crtc;
2752 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002753 continue;
2754
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002755 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002756 continue;
2757
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002758 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002759
2760 ret = intel_dp_sink_crc(intel_dp, crc);
2761 if (ret)
2762 goto out;
2763
2764 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2765 crc[0], crc[1], crc[2],
2766 crc[3], crc[4], crc[5]);
2767 goto out;
2768 }
2769 ret = -ENODEV;
2770out:
2771 drm_modeset_unlock_all(dev);
2772 return ret;
2773}
2774
Jesse Barnesec013e72013-08-20 10:29:23 +01002775static int i915_energy_uJ(struct seq_file *m, void *data)
2776{
David Weinehall36cdd012016-08-22 13:59:31 +03002777 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002778 u64 power;
2779 u32 units;
2780
David Weinehall36cdd012016-08-22 13:59:31 +03002781 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002782 return -ENODEV;
2783
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002784 intel_runtime_pm_get(dev_priv);
2785
Jesse Barnesec013e72013-08-20 10:29:23 +01002786 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2787 power = (power & 0x1f00) >> 8;
2788 units = 1000000 / (1 << power); /* convert to uJ */
2789 power = I915_READ(MCH_SECP_NRG_STTS);
2790 power *= units;
2791
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002792 intel_runtime_pm_put(dev_priv);
2793
Jesse Barnesec013e72013-08-20 10:29:23 +01002794 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002795
2796 return 0;
2797}
2798
Damien Lespiau6455c872015-06-04 18:23:57 +01002799static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002800{
David Weinehall36cdd012016-08-22 13:59:31 +03002801 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002802 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002803
Chris Wilsona156e642016-04-03 14:14:21 +01002804 if (!HAS_RUNTIME_PM(dev_priv))
2805 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002806
Chris Wilson67d97da2016-07-04 08:08:31 +01002807 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002808 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002809 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002810#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002811 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002812 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002813#else
2814 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2815#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002816 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002817 pci_power_name(pdev->current_state),
2818 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002819
Jesse Barnesec013e72013-08-20 10:29:23 +01002820 return 0;
2821}
2822
Imre Deak1da51582013-11-25 17:15:35 +02002823static int i915_power_domain_info(struct seq_file *m, void *unused)
2824{
David Weinehall36cdd012016-08-22 13:59:31 +03002825 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002826 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2827 int i;
2828
2829 mutex_lock(&power_domains->lock);
2830
2831 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2832 for (i = 0; i < power_domains->power_well_count; i++) {
2833 struct i915_power_well *power_well;
2834 enum intel_display_power_domain power_domain;
2835
2836 power_well = &power_domains->power_wells[i];
2837 seq_printf(m, "%-25s %d\n", power_well->name,
2838 power_well->count);
2839
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002840 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002841 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002842 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002843 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002844 }
2845
2846 mutex_unlock(&power_domains->lock);
2847
2848 return 0;
2849}
2850
Damien Lespiaub7cec662015-10-27 14:47:01 +02002851static int i915_dmc_info(struct seq_file *m, void *unused)
2852{
David Weinehall36cdd012016-08-22 13:59:31 +03002853 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002854 struct intel_csr *csr;
2855
David Weinehall36cdd012016-08-22 13:59:31 +03002856 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002857 seq_puts(m, "not supported\n");
2858 return 0;
2859 }
2860
2861 csr = &dev_priv->csr;
2862
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002863 intel_runtime_pm_get(dev_priv);
2864
Damien Lespiaub7cec662015-10-27 14:47:01 +02002865 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2866 seq_printf(m, "path: %s\n", csr->fw_path);
2867
2868 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002869 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002870
2871 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2872 CSR_VERSION_MINOR(csr->version));
2873
David Weinehall36cdd012016-08-22 13:59:31 +03002874 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002875 seq_printf(m, "DC3 -> DC5 count: %d\n",
2876 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2877 seq_printf(m, "DC5 -> DC6 count: %d\n",
2878 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002879 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002880 seq_printf(m, "DC3 -> DC5 count: %d\n",
2881 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002882 }
2883
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002884out:
2885 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2886 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2887 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2888
Damien Lespiau83372062015-10-30 17:53:32 +02002889 intel_runtime_pm_put(dev_priv);
2890
Damien Lespiaub7cec662015-10-27 14:47:01 +02002891 return 0;
2892}
2893
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002894static void intel_seq_print_mode(struct seq_file *m, int tabs,
2895 struct drm_display_mode *mode)
2896{
2897 int i;
2898
2899 for (i = 0; i < tabs; i++)
2900 seq_putc(m, '\t');
2901
2902 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2903 mode->base.id, mode->name,
2904 mode->vrefresh, mode->clock,
2905 mode->hdisplay, mode->hsync_start,
2906 mode->hsync_end, mode->htotal,
2907 mode->vdisplay, mode->vsync_start,
2908 mode->vsync_end, mode->vtotal,
2909 mode->type, mode->flags);
2910}
2911
2912static void intel_encoder_info(struct seq_file *m,
2913 struct intel_crtc *intel_crtc,
2914 struct intel_encoder *intel_encoder)
2915{
David Weinehall36cdd012016-08-22 13:59:31 +03002916 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2917 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002918 struct drm_crtc *crtc = &intel_crtc->base;
2919 struct intel_connector *intel_connector;
2920 struct drm_encoder *encoder;
2921
2922 encoder = &intel_encoder->base;
2923 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002924 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002925 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2926 struct drm_connector *connector = &intel_connector->base;
2927 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2928 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002929 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002930 drm_get_connector_status_name(connector->status));
2931 if (connector->status == connector_status_connected) {
2932 struct drm_display_mode *mode = &crtc->mode;
2933 seq_printf(m, ", mode:\n");
2934 intel_seq_print_mode(m, 2, mode);
2935 } else {
2936 seq_putc(m, '\n');
2937 }
2938 }
2939}
2940
2941static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2942{
David Weinehall36cdd012016-08-22 13:59:31 +03002943 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2944 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002945 struct drm_crtc *crtc = &intel_crtc->base;
2946 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002947 struct drm_plane_state *plane_state = crtc->primary->state;
2948 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002949
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002950 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002951 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002952 fb->base.id, plane_state->src_x >> 16,
2953 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002954 else
2955 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002956 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2957 intel_encoder_info(m, intel_crtc, intel_encoder);
2958}
2959
2960static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2961{
2962 struct drm_display_mode *mode = panel->fixed_mode;
2963
2964 seq_printf(m, "\tfixed mode:\n");
2965 intel_seq_print_mode(m, 2, mode);
2966}
2967
2968static void intel_dp_info(struct seq_file *m,
2969 struct intel_connector *intel_connector)
2970{
2971 struct intel_encoder *intel_encoder = intel_connector->encoder;
2972 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2973
2974 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002975 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002976 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002977 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002978
2979 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2980 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002981}
2982
Libin Yang9a148a92016-11-28 20:07:05 +08002983static void intel_dp_mst_info(struct seq_file *m,
2984 struct intel_connector *intel_connector)
2985{
2986 struct intel_encoder *intel_encoder = intel_connector->encoder;
2987 struct intel_dp_mst_encoder *intel_mst =
2988 enc_to_mst(&intel_encoder->base);
2989 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2990 struct intel_dp *intel_dp = &intel_dig_port->dp;
2991 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2992 intel_connector->port);
2993
2994 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2995}
2996
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002997static void intel_hdmi_info(struct seq_file *m,
2998 struct intel_connector *intel_connector)
2999{
3000 struct intel_encoder *intel_encoder = intel_connector->encoder;
3001 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
3002
Jani Nikula742f4912015-09-03 11:16:09 +03003003 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003004}
3005
3006static void intel_lvds_info(struct seq_file *m,
3007 struct intel_connector *intel_connector)
3008{
3009 intel_panel_info(m, &intel_connector->panel);
3010}
3011
3012static void intel_connector_info(struct seq_file *m,
3013 struct drm_connector *connector)
3014{
3015 struct intel_connector *intel_connector = to_intel_connector(connector);
3016 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08003017 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003018
3019 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003020 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003021 drm_get_connector_status_name(connector->status));
3022 if (connector->status == connector_status_connected) {
3023 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3024 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3025 connector->display_info.width_mm,
3026 connector->display_info.height_mm);
3027 seq_printf(m, "\tsubpixel order: %s\n",
3028 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3029 seq_printf(m, "\tCEA rev: %d\n",
3030 connector->display_info.cea_rev);
3031 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003032
3033 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3034 return;
3035
3036 switch (connector->connector_type) {
3037 case DRM_MODE_CONNECTOR_DisplayPort:
3038 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08003039 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3040 intel_dp_mst_info(m, intel_connector);
3041 else
3042 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003043 break;
3044 case DRM_MODE_CONNECTOR_LVDS:
3045 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003046 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003047 break;
3048 case DRM_MODE_CONNECTOR_HDMIA:
3049 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3050 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3051 intel_hdmi_info(m, intel_connector);
3052 break;
3053 default:
3054 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003055 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003056
Jesse Barnesf103fc72014-02-20 12:39:57 -08003057 seq_printf(m, "\tmodes:\n");
3058 list_for_each_entry(mode, &connector->modes, head)
3059 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003060}
3061
David Weinehall36cdd012016-08-22 13:59:31 +03003062static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003063{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003064 u32 state;
3065
Jani Nikula2a307c22016-11-30 17:43:04 +02003066 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03003067 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003068 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003069 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003070
3071 return state;
3072}
3073
David Weinehall36cdd012016-08-22 13:59:31 +03003074static bool cursor_position(struct drm_i915_private *dev_priv,
3075 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003076{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003077 u32 pos;
3078
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003079 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00003080
3081 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3082 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3083 *x = -*x;
3084
3085 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3086 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3087 *y = -*y;
3088
David Weinehall36cdd012016-08-22 13:59:31 +03003089 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003090}
3091
Robert Fekete3abc4e02015-10-27 16:58:32 +01003092static const char *plane_type(enum drm_plane_type type)
3093{
3094 switch (type) {
3095 case DRM_PLANE_TYPE_OVERLAY:
3096 return "OVL";
3097 case DRM_PLANE_TYPE_PRIMARY:
3098 return "PRI";
3099 case DRM_PLANE_TYPE_CURSOR:
3100 return "CUR";
3101 /*
3102 * Deliberately omitting default: to generate compiler warnings
3103 * when a new drm_plane_type gets added.
3104 */
3105 }
3106
3107 return "unknown";
3108}
3109
3110static const char *plane_rotation(unsigned int rotation)
3111{
3112 static char buf[48];
3113 /*
3114 * According to doc only one DRM_ROTATE_ is allowed but this
3115 * will print them all to visualize if the values are misused
3116 */
3117 snprintf(buf, sizeof(buf),
3118 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003119 (rotation & DRM_ROTATE_0) ? "0 " : "",
3120 (rotation & DRM_ROTATE_90) ? "90 " : "",
3121 (rotation & DRM_ROTATE_180) ? "180 " : "",
3122 (rotation & DRM_ROTATE_270) ? "270 " : "",
3123 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3124 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003125 rotation);
3126
3127 return buf;
3128}
3129
3130static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3131{
David Weinehall36cdd012016-08-22 13:59:31 +03003132 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3133 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003134 struct intel_plane *intel_plane;
3135
3136 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3137 struct drm_plane_state *state;
3138 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003139 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003140
3141 if (!plane->state) {
3142 seq_puts(m, "plane->state is NULL!\n");
3143 continue;
3144 }
3145
3146 state = plane->state;
3147
Eric Engestrom90844f02016-08-15 01:02:38 +01003148 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003149 drm_get_format_name(state->fb->format->format,
3150 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003151 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003152 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003153 }
3154
Robert Fekete3abc4e02015-10-27 16:58:32 +01003155 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3156 plane->base.id,
3157 plane_type(intel_plane->base.type),
3158 state->crtc_x, state->crtc_y,
3159 state->crtc_w, state->crtc_h,
3160 (state->src_x >> 16),
3161 ((state->src_x & 0xffff) * 15625) >> 10,
3162 (state->src_y >> 16),
3163 ((state->src_y & 0xffff) * 15625) >> 10,
3164 (state->src_w >> 16),
3165 ((state->src_w & 0xffff) * 15625) >> 10,
3166 (state->src_h >> 16),
3167 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003168 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003169 plane_rotation(state->rotation));
3170 }
3171}
3172
3173static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3174{
3175 struct intel_crtc_state *pipe_config;
3176 int num_scalers = intel_crtc->num_scalers;
3177 int i;
3178
3179 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3180
3181 /* Not all platformas have a scaler */
3182 if (num_scalers) {
3183 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3184 num_scalers,
3185 pipe_config->scaler_state.scaler_users,
3186 pipe_config->scaler_state.scaler_id);
3187
A.Sunil Kamath58415912016-11-20 23:20:26 +05303188 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003189 struct intel_scaler *sc =
3190 &pipe_config->scaler_state.scalers[i];
3191
3192 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3193 i, yesno(sc->in_use), sc->mode);
3194 }
3195 seq_puts(m, "\n");
3196 } else {
3197 seq_puts(m, "\tNo scalers available on this platform\n");
3198 }
3199}
3200
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003201static int i915_display_info(struct seq_file *m, void *unused)
3202{
David Weinehall36cdd012016-08-22 13:59:31 +03003203 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3204 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003205 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003206 struct drm_connector *connector;
3207
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003208 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003209 drm_modeset_lock_all(dev);
3210 seq_printf(m, "CRTC info\n");
3211 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003212 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003213 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003214 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003215 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003216
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003217 pipe_config = to_intel_crtc_state(crtc->base.state);
3218
Robert Fekete3abc4e02015-10-27 16:58:32 +01003219 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003220 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003221 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003222 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3223 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3224
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003225 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003226 intel_crtc_info(m, crtc);
3227
David Weinehall36cdd012016-08-22 13:59:31 +03003228 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003229 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003230 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003231 x, y, crtc->base.cursor->state->crtc_w,
3232 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003233 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003234 intel_scaler_info(m, crtc);
3235 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003236 }
Daniel Vettercace8412014-05-22 17:56:31 +02003237
3238 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3239 yesno(!crtc->cpu_fifo_underrun_disabled),
3240 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003241 }
3242
3243 seq_printf(m, "\n");
3244 seq_printf(m, "Connector info\n");
3245 seq_printf(m, "--------------\n");
3246 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3247 intel_connector_info(m, connector);
3248 }
3249 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003250 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003251
3252 return 0;
3253}
3254
Chris Wilson1b365952016-10-04 21:11:31 +01003255static int i915_engine_info(struct seq_file *m, void *unused)
3256{
3257 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3258 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303259 enum intel_engine_id id;
Chris Wilson1b365952016-10-04 21:11:31 +01003260
Chris Wilson9c870d02016-10-24 13:42:15 +01003261 intel_runtime_pm_get(dev_priv);
3262
Akash Goel3b3f1652016-10-13 22:44:48 +05303263 for_each_engine(engine, dev_priv, id) {
Chris Wilson1b365952016-10-04 21:11:31 +01003264 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3265 struct drm_i915_gem_request *rq;
3266 struct rb_node *rb;
3267 u64 addr;
3268
3269 seq_printf(m, "%s\n", engine->name);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02003270 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms]\n",
Chris Wilson1b365952016-10-04 21:11:31 +01003271 intel_engine_get_seqno(engine),
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003272 intel_engine_last_submit(engine),
Chris Wilson1b365952016-10-04 21:11:31 +01003273 engine->hangcheck.seqno,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02003274 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
Chris Wilson1b365952016-10-04 21:11:31 +01003275
3276 rcu_read_lock();
3277
3278 seq_printf(m, "\tRequests:\n");
3279
Chris Wilson73cb9702016-10-28 13:58:46 +01003280 rq = list_first_entry(&engine->timeline->requests,
3281 struct drm_i915_gem_request, link);
3282 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003283 print_request(m, rq, "\t\tfirst ");
3284
Chris Wilson73cb9702016-10-28 13:58:46 +01003285 rq = list_last_entry(&engine->timeline->requests,
3286 struct drm_i915_gem_request, link);
3287 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003288 print_request(m, rq, "\t\tlast ");
3289
3290 rq = i915_gem_find_active_request(engine);
3291 if (rq) {
3292 print_request(m, rq, "\t\tactive ");
3293 seq_printf(m,
3294 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3295 rq->head, rq->postfix, rq->tail,
3296 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3297 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3298 }
3299
3300 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3301 I915_READ(RING_START(engine->mmio_base)),
3302 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3303 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3304 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3305 rq ? rq->ring->head : 0);
3306 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3307 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3308 rq ? rq->ring->tail : 0);
3309 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3310 I915_READ(RING_CTL(engine->mmio_base)),
3311 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3312
3313 rcu_read_unlock();
3314
3315 addr = intel_engine_get_active_head(engine);
3316 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3317 upper_32_bits(addr), lower_32_bits(addr));
3318 addr = intel_engine_get_last_batch_head(engine);
3319 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3320 upper_32_bits(addr), lower_32_bits(addr));
3321
3322 if (i915.enable_execlists) {
3323 u32 ptr, read, write;
Chris Wilson20311bd2016-11-14 20:41:03 +00003324 struct rb_node *rb;
Chris Wilson1b365952016-10-04 21:11:31 +01003325
3326 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3327 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3328 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3329
3330 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3331 read = GEN8_CSB_READ_PTR(ptr);
3332 write = GEN8_CSB_WRITE_PTR(ptr);
3333 seq_printf(m, "\tExeclist CSB read %d, write %d\n",
3334 read, write);
3335 if (read >= GEN8_CSB_ENTRIES)
3336 read = 0;
3337 if (write >= GEN8_CSB_ENTRIES)
3338 write = 0;
3339 if (read > write)
3340 write += GEN8_CSB_ENTRIES;
3341 while (read < write) {
3342 unsigned int idx = ++read % GEN8_CSB_ENTRIES;
3343
3344 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
3345 idx,
3346 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3347 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
3348 }
3349
3350 rcu_read_lock();
3351 rq = READ_ONCE(engine->execlist_port[0].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003352 if (rq) {
3353 seq_printf(m, "\t\tELSP[0] count=%d, ",
3354 engine->execlist_port[0].count);
3355 print_request(m, rq, "rq: ");
3356 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003357 seq_printf(m, "\t\tELSP[0] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003358 }
Chris Wilson1b365952016-10-04 21:11:31 +01003359 rq = READ_ONCE(engine->execlist_port[1].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003360 if (rq) {
3361 seq_printf(m, "\t\tELSP[1] count=%d, ",
3362 engine->execlist_port[1].count);
3363 print_request(m, rq, "rq: ");
3364 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003365 seq_printf(m, "\t\tELSP[1] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003366 }
Chris Wilson1b365952016-10-04 21:11:31 +01003367 rcu_read_unlock();
Chris Wilsonc8247c02016-10-27 01:03:43 +01003368
Chris Wilson663f71e2016-11-14 20:41:00 +00003369 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00003370 for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
3371 rq = rb_entry(rb, typeof(*rq), priotree.node);
Chris Wilsonc8247c02016-10-27 01:03:43 +01003372 print_request(m, rq, "\t\tQ ");
3373 }
Chris Wilson663f71e2016-11-14 20:41:00 +00003374 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003375 } else if (INTEL_GEN(dev_priv) > 6) {
3376 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3377 I915_READ(RING_PP_DIR_BASE(engine)));
3378 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3379 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3380 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3381 I915_READ(RING_PP_DIR_DCLV(engine)));
3382 }
3383
Chris Wilsonf6168e32016-10-28 13:58:55 +01003384 spin_lock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003385 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08003386 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson1b365952016-10-04 21:11:31 +01003387
3388 seq_printf(m, "\t%s [%d] waiting for %x\n",
3389 w->tsk->comm, w->tsk->pid, w->seqno);
3390 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01003391 spin_unlock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003392
3393 seq_puts(m, "\n");
3394 }
3395
Chris Wilson9c870d02016-10-24 13:42:15 +01003396 intel_runtime_pm_put(dev_priv);
3397
Chris Wilson1b365952016-10-04 21:11:31 +01003398 return 0;
3399}
3400
Ben Widawskye04934c2014-06-30 09:53:42 -07003401static int i915_semaphore_status(struct seq_file *m, void *unused)
3402{
David Weinehall36cdd012016-08-22 13:59:31 +03003403 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3404 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003405 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003406 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003407 enum intel_engine_id id;
3408 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003409
Chris Wilson39df9192016-07-20 13:31:57 +01003410 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003411 seq_puts(m, "Semaphores are disabled\n");
3412 return 0;
3413 }
3414
3415 ret = mutex_lock_interruptible(&dev->struct_mutex);
3416 if (ret)
3417 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003418 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003419
David Weinehall36cdd012016-08-22 13:59:31 +03003420 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003421 struct page *page;
3422 uint64_t *seqno;
3423
Chris Wilson51d545d2016-08-15 10:49:02 +01003424 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003425
3426 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303427 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003428 uint64_t offset;
3429
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003430 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003431
3432 seq_puts(m, " Last signal:");
3433 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003434 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003435 seq_printf(m, "0x%08llx (0x%02llx) ",
3436 seqno[offset], offset * 8);
3437 }
3438 seq_putc(m, '\n');
3439
3440 seq_puts(m, " Last wait: ");
3441 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003442 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003443 seq_printf(m, "0x%08llx (0x%02llx) ",
3444 seqno[offset], offset * 8);
3445 }
3446 seq_putc(m, '\n');
3447
3448 }
3449 kunmap_atomic(seqno);
3450 } else {
3451 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303452 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003453 for (j = 0; j < num_rings; j++)
3454 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003455 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003456 seq_putc(m, '\n');
3457 }
3458
Paulo Zanoni03872062014-07-09 14:31:57 -03003459 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003460 mutex_unlock(&dev->struct_mutex);
3461 return 0;
3462}
3463
Daniel Vetter728e29d2014-06-25 22:01:53 +03003464static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3465{
David Weinehall36cdd012016-08-22 13:59:31 +03003466 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3467 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003468 int i;
3469
3470 drm_modeset_lock_all(dev);
3471 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3472 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3473
3474 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003475 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003476 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003477 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003478 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003479 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003480 pll->state.hw_state.dpll_md);
3481 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3482 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3483 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003484 }
3485 drm_modeset_unlock_all(dev);
3486
3487 return 0;
3488}
3489
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003490static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003491{
3492 int i;
3493 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003494 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003495 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3496 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003497 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003498 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003499
Arun Siluvery888b5992014-08-26 14:44:51 +01003500 ret = mutex_lock_interruptible(&dev->struct_mutex);
3501 if (ret)
3502 return ret;
3503
3504 intel_runtime_pm_get(dev_priv);
3505
Arun Siluvery33136b02016-01-21 21:43:47 +00003506 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303507 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003508 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003509 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003510 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003511 i915_reg_t addr;
3512 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003513 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003514
Arun Siluvery33136b02016-01-21 21:43:47 +00003515 addr = workarounds->reg[i].addr;
3516 mask = workarounds->reg[i].mask;
3517 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003518 read = I915_READ(addr);
3519 ok = (value & mask) == (read & mask);
3520 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003521 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003522 }
3523
3524 intel_runtime_pm_put(dev_priv);
3525 mutex_unlock(&dev->struct_mutex);
3526
3527 return 0;
3528}
3529
Damien Lespiauc5511e42014-11-04 17:06:51 +00003530static int i915_ddb_info(struct seq_file *m, void *unused)
3531{
David Weinehall36cdd012016-08-22 13:59:31 +03003532 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3533 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003534 struct skl_ddb_allocation *ddb;
3535 struct skl_ddb_entry *entry;
3536 enum pipe pipe;
3537 int plane;
3538
David Weinehall36cdd012016-08-22 13:59:31 +03003539 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003540 return 0;
3541
Damien Lespiauc5511e42014-11-04 17:06:51 +00003542 drm_modeset_lock_all(dev);
3543
3544 ddb = &dev_priv->wm.skl_hw.ddb;
3545
3546 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3547
3548 for_each_pipe(dev_priv, pipe) {
3549 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3550
Matt Roper8b364b42016-10-26 15:51:28 -07003551 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003552 entry = &ddb->plane[pipe][plane];
3553 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3554 entry->start, entry->end,
3555 skl_ddb_entry_size(entry));
3556 }
3557
Matt Roper4969d332015-09-24 15:53:10 -07003558 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003559 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3560 entry->end, skl_ddb_entry_size(entry));
3561 }
3562
3563 drm_modeset_unlock_all(dev);
3564
3565 return 0;
3566}
3567
Vandana Kannana54746e2015-03-03 20:53:10 +05303568static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003569 struct drm_device *dev,
3570 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303571{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003572 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303573 struct i915_drrs *drrs = &dev_priv->drrs;
3574 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003575 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303576
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003577 drm_for_each_connector(connector, dev) {
3578 if (connector->state->crtc != &intel_crtc->base)
3579 continue;
3580
3581 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303582 }
3583
3584 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3585 seq_puts(m, "\tVBT: DRRS_type: Static");
3586 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3587 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3588 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3589 seq_puts(m, "\tVBT: DRRS_type: None");
3590 else
3591 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3592
3593 seq_puts(m, "\n\n");
3594
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003595 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303596 struct intel_panel *panel;
3597
3598 mutex_lock(&drrs->mutex);
3599 /* DRRS Supported */
3600 seq_puts(m, "\tDRRS Supported: Yes\n");
3601
3602 /* disable_drrs() will make drrs->dp NULL */
3603 if (!drrs->dp) {
3604 seq_puts(m, "Idleness DRRS: Disabled");
3605 mutex_unlock(&drrs->mutex);
3606 return;
3607 }
3608
3609 panel = &drrs->dp->attached_connector->panel;
3610 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3611 drrs->busy_frontbuffer_bits);
3612
3613 seq_puts(m, "\n\t\t");
3614 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3615 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3616 vrefresh = panel->fixed_mode->vrefresh;
3617 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3618 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3619 vrefresh = panel->downclock_mode->vrefresh;
3620 } else {
3621 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3622 drrs->refresh_rate_type);
3623 mutex_unlock(&drrs->mutex);
3624 return;
3625 }
3626 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3627
3628 seq_puts(m, "\n\t\t");
3629 mutex_unlock(&drrs->mutex);
3630 } else {
3631 /* DRRS not supported. Print the VBT parameter*/
3632 seq_puts(m, "\tDRRS Supported : No");
3633 }
3634 seq_puts(m, "\n");
3635}
3636
3637static int i915_drrs_status(struct seq_file *m, void *unused)
3638{
David Weinehall36cdd012016-08-22 13:59:31 +03003639 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3640 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303641 struct intel_crtc *intel_crtc;
3642 int active_crtc_cnt = 0;
3643
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003644 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303645 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003646 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303647 active_crtc_cnt++;
3648 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3649
3650 drrs_status_per_crtc(m, dev, intel_crtc);
3651 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303652 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003653 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303654
3655 if (!active_crtc_cnt)
3656 seq_puts(m, "No active crtc found\n");
3657
3658 return 0;
3659}
3660
Dave Airlie11bed952014-05-12 15:22:27 +10003661static int i915_dp_mst_info(struct seq_file *m, void *unused)
3662{
David Weinehall36cdd012016-08-22 13:59:31 +03003663 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3664 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003665 struct intel_encoder *intel_encoder;
3666 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003667 struct drm_connector *connector;
3668
Dave Airlie11bed952014-05-12 15:22:27 +10003669 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003670 drm_for_each_connector(connector, dev) {
3671 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003672 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003673
3674 intel_encoder = intel_attached_encoder(connector);
3675 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3676 continue;
3677
3678 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003679 if (!intel_dig_port->dp.can_mst)
3680 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003681
Jim Bride40ae80c2016-04-14 10:18:37 -07003682 seq_printf(m, "MST Source Port %c\n",
3683 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003684 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3685 }
3686 drm_modeset_unlock_all(dev);
3687 return 0;
3688}
3689
Todd Previteeb3394fa2015-04-18 00:04:19 -07003690static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003691 const char __user *ubuf,
3692 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003693{
3694 char *input_buffer;
3695 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003696 struct drm_device *dev;
3697 struct drm_connector *connector;
3698 struct list_head *connector_list;
3699 struct intel_dp *intel_dp;
3700 int val = 0;
3701
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303702 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003703
Todd Previteeb3394fa2015-04-18 00:04:19 -07003704 connector_list = &dev->mode_config.connector_list;
3705
3706 if (len == 0)
3707 return 0;
3708
3709 input_buffer = kmalloc(len + 1, GFP_KERNEL);
3710 if (!input_buffer)
3711 return -ENOMEM;
3712
3713 if (copy_from_user(input_buffer, ubuf, len)) {
3714 status = -EFAULT;
3715 goto out;
3716 }
3717
3718 input_buffer[len] = '\0';
3719 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3720
3721 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003722 if (connector->connector_type !=
3723 DRM_MODE_CONNECTOR_DisplayPort)
3724 continue;
3725
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05303726 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07003727 connector->encoder != NULL) {
3728 intel_dp = enc_to_intel_dp(connector->encoder);
3729 status = kstrtoint(input_buffer, 10, &val);
3730 if (status < 0)
3731 goto out;
3732 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3733 /* To prevent erroneous activation of the compliance
3734 * testing code, only accept an actual value of 1 here
3735 */
3736 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003737 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003738 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003739 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003740 }
3741 }
3742out:
3743 kfree(input_buffer);
3744 if (status < 0)
3745 return status;
3746
3747 *offp += len;
3748 return len;
3749}
3750
3751static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3752{
3753 struct drm_device *dev = m->private;
3754 struct drm_connector *connector;
3755 struct list_head *connector_list = &dev->mode_config.connector_list;
3756 struct intel_dp *intel_dp;
3757
Todd Previteeb3394fa2015-04-18 00:04:19 -07003758 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003759 if (connector->connector_type !=
3760 DRM_MODE_CONNECTOR_DisplayPort)
3761 continue;
3762
3763 if (connector->status == connector_status_connected &&
3764 connector->encoder != NULL) {
3765 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003766 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003767 seq_puts(m, "1");
3768 else
3769 seq_puts(m, "0");
3770 } else
3771 seq_puts(m, "0");
3772 }
3773
3774 return 0;
3775}
3776
3777static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003778 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003779{
David Weinehall36cdd012016-08-22 13:59:31 +03003780 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003781
David Weinehall36cdd012016-08-22 13:59:31 +03003782 return single_open(file, i915_displayport_test_active_show,
3783 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003784}
3785
3786static const struct file_operations i915_displayport_test_active_fops = {
3787 .owner = THIS_MODULE,
3788 .open = i915_displayport_test_active_open,
3789 .read = seq_read,
3790 .llseek = seq_lseek,
3791 .release = single_release,
3792 .write = i915_displayport_test_active_write
3793};
3794
3795static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3796{
3797 struct drm_device *dev = m->private;
3798 struct drm_connector *connector;
3799 struct list_head *connector_list = &dev->mode_config.connector_list;
3800 struct intel_dp *intel_dp;
3801
Todd Previteeb3394fa2015-04-18 00:04:19 -07003802 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003803 if (connector->connector_type !=
3804 DRM_MODE_CONNECTOR_DisplayPort)
3805 continue;
3806
3807 if (connector->status == connector_status_connected &&
3808 connector->encoder != NULL) {
3809 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003810 if (intel_dp->compliance.test_type ==
3811 DP_TEST_LINK_EDID_READ)
3812 seq_printf(m, "%lx",
3813 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003814 else if (intel_dp->compliance.test_type ==
3815 DP_TEST_LINK_VIDEO_PATTERN) {
3816 seq_printf(m, "hdisplay: %d\n",
3817 intel_dp->compliance.test_data.hdisplay);
3818 seq_printf(m, "vdisplay: %d\n",
3819 intel_dp->compliance.test_data.vdisplay);
3820 seq_printf(m, "bpc: %u\n",
3821 intel_dp->compliance.test_data.bpc);
3822 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003823 } else
3824 seq_puts(m, "0");
3825 }
3826
3827 return 0;
3828}
3829static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003830 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003831{
David Weinehall36cdd012016-08-22 13:59:31 +03003832 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003833
David Weinehall36cdd012016-08-22 13:59:31 +03003834 return single_open(file, i915_displayport_test_data_show,
3835 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003836}
3837
3838static const struct file_operations i915_displayport_test_data_fops = {
3839 .owner = THIS_MODULE,
3840 .open = i915_displayport_test_data_open,
3841 .read = seq_read,
3842 .llseek = seq_lseek,
3843 .release = single_release
3844};
3845
3846static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3847{
3848 struct drm_device *dev = m->private;
3849 struct drm_connector *connector;
3850 struct list_head *connector_list = &dev->mode_config.connector_list;
3851 struct intel_dp *intel_dp;
3852
Todd Previteeb3394fa2015-04-18 00:04:19 -07003853 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003854 if (connector->connector_type !=
3855 DRM_MODE_CONNECTOR_DisplayPort)
3856 continue;
3857
3858 if (connector->status == connector_status_connected &&
3859 connector->encoder != NULL) {
3860 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003861 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003862 } else
3863 seq_puts(m, "0");
3864 }
3865
3866 return 0;
3867}
3868
3869static int i915_displayport_test_type_open(struct inode *inode,
3870 struct file *file)
3871{
David Weinehall36cdd012016-08-22 13:59:31 +03003872 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003873
David Weinehall36cdd012016-08-22 13:59:31 +03003874 return single_open(file, i915_displayport_test_type_show,
3875 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003876}
3877
3878static const struct file_operations i915_displayport_test_type_fops = {
3879 .owner = THIS_MODULE,
3880 .open = i915_displayport_test_type_open,
3881 .read = seq_read,
3882 .llseek = seq_lseek,
3883 .release = single_release
3884};
3885
Damien Lespiau97e94b22014-11-04 17:06:50 +00003886static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003887{
David Weinehall36cdd012016-08-22 13:59:31 +03003888 struct drm_i915_private *dev_priv = m->private;
3889 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003890 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003891 int num_levels;
3892
David Weinehall36cdd012016-08-22 13:59:31 +03003893 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003894 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003895 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003896 num_levels = 1;
3897 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003898 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003899
3900 drm_modeset_lock_all(dev);
3901
3902 for (level = 0; level < num_levels; level++) {
3903 unsigned int latency = wm[level];
3904
Damien Lespiau97e94b22014-11-04 17:06:50 +00003905 /*
3906 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003907 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003908 */
David Weinehall36cdd012016-08-22 13:59:31 +03003909 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
3910 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003911 latency *= 10;
3912 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003913 latency *= 5;
3914
3915 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003916 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003917 }
3918
3919 drm_modeset_unlock_all(dev);
3920}
3921
3922static int pri_wm_latency_show(struct seq_file *m, void *data)
3923{
David Weinehall36cdd012016-08-22 13:59:31 +03003924 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003925 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003926
David Weinehall36cdd012016-08-22 13:59:31 +03003927 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003928 latencies = dev_priv->wm.skl_latency;
3929 else
David Weinehall36cdd012016-08-22 13:59:31 +03003930 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003931
3932 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003933
3934 return 0;
3935}
3936
3937static int spr_wm_latency_show(struct seq_file *m, void *data)
3938{
David Weinehall36cdd012016-08-22 13:59:31 +03003939 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003940 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003941
David Weinehall36cdd012016-08-22 13:59:31 +03003942 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003943 latencies = dev_priv->wm.skl_latency;
3944 else
David Weinehall36cdd012016-08-22 13:59:31 +03003945 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003946
3947 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003948
3949 return 0;
3950}
3951
3952static int cur_wm_latency_show(struct seq_file *m, void *data)
3953{
David Weinehall36cdd012016-08-22 13:59:31 +03003954 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003955 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003956
David Weinehall36cdd012016-08-22 13:59:31 +03003957 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003958 latencies = dev_priv->wm.skl_latency;
3959 else
David Weinehall36cdd012016-08-22 13:59:31 +03003960 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003961
3962 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003963
3964 return 0;
3965}
3966
3967static int pri_wm_latency_open(struct inode *inode, struct file *file)
3968{
David Weinehall36cdd012016-08-22 13:59:31 +03003969 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003970
David Weinehall36cdd012016-08-22 13:59:31 +03003971 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003972 return -ENODEV;
3973
David Weinehall36cdd012016-08-22 13:59:31 +03003974 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003975}
3976
3977static int spr_wm_latency_open(struct inode *inode, struct file *file)
3978{
David Weinehall36cdd012016-08-22 13:59:31 +03003979 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003980
David Weinehall36cdd012016-08-22 13:59:31 +03003981 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003982 return -ENODEV;
3983
David Weinehall36cdd012016-08-22 13:59:31 +03003984 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003985}
3986
3987static int cur_wm_latency_open(struct inode *inode, struct file *file)
3988{
David Weinehall36cdd012016-08-22 13:59:31 +03003989 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003990
David Weinehall36cdd012016-08-22 13:59:31 +03003991 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003992 return -ENODEV;
3993
David Weinehall36cdd012016-08-22 13:59:31 +03003994 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003995}
3996
3997static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003998 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003999{
4000 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004001 struct drm_i915_private *dev_priv = m->private;
4002 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004003 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004004 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004005 int level;
4006 int ret;
4007 char tmp[32];
4008
David Weinehall36cdd012016-08-22 13:59:31 +03004009 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004010 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004011 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004012 num_levels = 1;
4013 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004014 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004015
Ville Syrjälä369a1342014-01-22 14:36:08 +02004016 if (len >= sizeof(tmp))
4017 return -EINVAL;
4018
4019 if (copy_from_user(tmp, ubuf, len))
4020 return -EFAULT;
4021
4022 tmp[len] = '\0';
4023
Damien Lespiau97e94b22014-11-04 17:06:50 +00004024 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4025 &new[0], &new[1], &new[2], &new[3],
4026 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004027 if (ret != num_levels)
4028 return -EINVAL;
4029
4030 drm_modeset_lock_all(dev);
4031
4032 for (level = 0; level < num_levels; level++)
4033 wm[level] = new[level];
4034
4035 drm_modeset_unlock_all(dev);
4036
4037 return len;
4038}
4039
4040
4041static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4042 size_t len, loff_t *offp)
4043{
4044 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004045 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004046 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004047
David Weinehall36cdd012016-08-22 13:59:31 +03004048 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004049 latencies = dev_priv->wm.skl_latency;
4050 else
David Weinehall36cdd012016-08-22 13:59:31 +03004051 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004052
4053 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004054}
4055
4056static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4057 size_t len, loff_t *offp)
4058{
4059 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004060 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004061 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004062
David Weinehall36cdd012016-08-22 13:59:31 +03004063 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004064 latencies = dev_priv->wm.skl_latency;
4065 else
David Weinehall36cdd012016-08-22 13:59:31 +03004066 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004067
4068 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004069}
4070
4071static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4072 size_t len, loff_t *offp)
4073{
4074 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004075 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004076 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004077
David Weinehall36cdd012016-08-22 13:59:31 +03004078 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004079 latencies = dev_priv->wm.skl_latency;
4080 else
David Weinehall36cdd012016-08-22 13:59:31 +03004081 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004082
4083 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004084}
4085
4086static const struct file_operations i915_pri_wm_latency_fops = {
4087 .owner = THIS_MODULE,
4088 .open = pri_wm_latency_open,
4089 .read = seq_read,
4090 .llseek = seq_lseek,
4091 .release = single_release,
4092 .write = pri_wm_latency_write
4093};
4094
4095static const struct file_operations i915_spr_wm_latency_fops = {
4096 .owner = THIS_MODULE,
4097 .open = spr_wm_latency_open,
4098 .read = seq_read,
4099 .llseek = seq_lseek,
4100 .release = single_release,
4101 .write = spr_wm_latency_write
4102};
4103
4104static const struct file_operations i915_cur_wm_latency_fops = {
4105 .owner = THIS_MODULE,
4106 .open = cur_wm_latency_open,
4107 .read = seq_read,
4108 .llseek = seq_lseek,
4109 .release = single_release,
4110 .write = cur_wm_latency_write
4111};
4112
Kees Cook647416f2013-03-10 14:10:06 -07004113static int
4114i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004115{
David Weinehall36cdd012016-08-22 13:59:31 +03004116 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004117
Chris Wilsond98c52c2016-04-13 17:35:05 +01004118 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004119
Kees Cook647416f2013-03-10 14:10:06 -07004120 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004121}
4122
Kees Cook647416f2013-03-10 14:10:06 -07004123static int
4124i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004125{
David Weinehall36cdd012016-08-22 13:59:31 +03004126 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004127
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004128 /*
4129 * There is no safeguard against this debugfs entry colliding
4130 * with the hangcheck calling same i915_handle_error() in
4131 * parallel, causing an explosion. For now we assume that the
4132 * test harness is responsible enough not to inject gpu hangs
4133 * while it is writing to 'i915_wedged'
4134 */
4135
Chris Wilsond98c52c2016-04-13 17:35:05 +01004136 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004137 return -EAGAIN;
4138
Chris Wilsonc0336662016-05-06 15:40:21 +01004139 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004140 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004141
Kees Cook647416f2013-03-10 14:10:06 -07004142 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004143}
4144
Kees Cook647416f2013-03-10 14:10:06 -07004145DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4146 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004147 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004148
Kees Cook647416f2013-03-10 14:10:06 -07004149static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004150i915_ring_missed_irq_get(void *data, u64 *val)
4151{
David Weinehall36cdd012016-08-22 13:59:31 +03004152 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004153
4154 *val = dev_priv->gpu_error.missed_irq_rings;
4155 return 0;
4156}
4157
4158static int
4159i915_ring_missed_irq_set(void *data, u64 val)
4160{
David Weinehall36cdd012016-08-22 13:59:31 +03004161 struct drm_i915_private *dev_priv = data;
4162 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004163 int ret;
4164
4165 /* Lock against concurrent debugfs callers */
4166 ret = mutex_lock_interruptible(&dev->struct_mutex);
4167 if (ret)
4168 return ret;
4169 dev_priv->gpu_error.missed_irq_rings = val;
4170 mutex_unlock(&dev->struct_mutex);
4171
4172 return 0;
4173}
4174
4175DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4176 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4177 "0x%08llx\n");
4178
4179static int
4180i915_ring_test_irq_get(void *data, u64 *val)
4181{
David Weinehall36cdd012016-08-22 13:59:31 +03004182 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004183
4184 *val = dev_priv->gpu_error.test_irq_rings;
4185
4186 return 0;
4187}
4188
4189static int
4190i915_ring_test_irq_set(void *data, u64 val)
4191{
David Weinehall36cdd012016-08-22 13:59:31 +03004192 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004193
Chris Wilson3a122c22016-06-17 14:35:05 +01004194 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004195 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004196 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004197
4198 return 0;
4199}
4200
4201DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4202 i915_ring_test_irq_get, i915_ring_test_irq_set,
4203 "0x%08llx\n");
4204
Chris Wilsondd624af2013-01-15 12:39:35 +00004205#define DROP_UNBOUND 0x1
4206#define DROP_BOUND 0x2
4207#define DROP_RETIRE 0x4
4208#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004209#define DROP_FREED 0x10
4210#define DROP_ALL (DROP_UNBOUND | \
4211 DROP_BOUND | \
4212 DROP_RETIRE | \
4213 DROP_ACTIVE | \
4214 DROP_FREED)
Kees Cook647416f2013-03-10 14:10:06 -07004215static int
4216i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004217{
Kees Cook647416f2013-03-10 14:10:06 -07004218 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004219
Kees Cook647416f2013-03-10 14:10:06 -07004220 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004221}
4222
Kees Cook647416f2013-03-10 14:10:06 -07004223static int
4224i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004225{
David Weinehall36cdd012016-08-22 13:59:31 +03004226 struct drm_i915_private *dev_priv = data;
4227 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004228 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004229
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004230 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004231
4232 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4233 * on ioctls on -EAGAIN. */
4234 ret = mutex_lock_interruptible(&dev->struct_mutex);
4235 if (ret)
4236 return ret;
4237
4238 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004239 ret = i915_gem_wait_for_idle(dev_priv,
4240 I915_WAIT_INTERRUPTIBLE |
4241 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004242 if (ret)
4243 goto unlock;
4244 }
4245
4246 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004247 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004248
Chris Wilson21ab4e72014-09-09 11:16:08 +01004249 if (val & DROP_BOUND)
4250 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004251
Chris Wilson21ab4e72014-09-09 11:16:08 +01004252 if (val & DROP_UNBOUND)
4253 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004254
4255unlock:
4256 mutex_unlock(&dev->struct_mutex);
4257
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004258 if (val & DROP_FREED) {
4259 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004260 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004261 }
4262
Kees Cook647416f2013-03-10 14:10:06 -07004263 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004264}
4265
Kees Cook647416f2013-03-10 14:10:06 -07004266DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4267 i915_drop_caches_get, i915_drop_caches_set,
4268 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004269
Kees Cook647416f2013-03-10 14:10:06 -07004270static int
4271i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004272{
David Weinehall36cdd012016-08-22 13:59:31 +03004273 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004274
David Weinehall36cdd012016-08-22 13:59:31 +03004275 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004276 return -ENODEV;
4277
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004278 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004279 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004280}
4281
Kees Cook647416f2013-03-10 14:10:06 -07004282static int
4283i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004284{
David Weinehall36cdd012016-08-22 13:59:31 +03004285 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304286 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004287 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004288
David Weinehall36cdd012016-08-22 13:59:31 +03004289 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004290 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004291
Kees Cook647416f2013-03-10 14:10:06 -07004292 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004293
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004294 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004295 if (ret)
4296 return ret;
4297
Jesse Barnes358733e2011-07-27 11:53:01 -07004298 /*
4299 * Turbo will still be enabled, but won't go above the set value.
4300 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304301 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004302
Akash Goelbc4d91f2015-02-26 16:09:47 +05304303 hw_max = dev_priv->rps.max_freq;
4304 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004305
Ben Widawskyb39fb292014-03-19 18:31:11 -07004306 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004307 mutex_unlock(&dev_priv->rps.hw_lock);
4308 return -EINVAL;
4309 }
4310
Ben Widawskyb39fb292014-03-19 18:31:11 -07004311 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004312
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004313 if (intel_set_rps(dev_priv, val))
4314 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004315
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004316 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004317
Kees Cook647416f2013-03-10 14:10:06 -07004318 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004319}
4320
Kees Cook647416f2013-03-10 14:10:06 -07004321DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4322 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004323 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004324
Kees Cook647416f2013-03-10 14:10:06 -07004325static int
4326i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004327{
David Weinehall36cdd012016-08-22 13:59:31 +03004328 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004329
Chris Wilson62e1baa2016-07-13 09:10:36 +01004330 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004331 return -ENODEV;
4332
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004333 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004334 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004335}
4336
Kees Cook647416f2013-03-10 14:10:06 -07004337static int
4338i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004339{
David Weinehall36cdd012016-08-22 13:59:31 +03004340 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304341 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004342 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004343
Chris Wilson62e1baa2016-07-13 09:10:36 +01004344 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004345 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004346
Kees Cook647416f2013-03-10 14:10:06 -07004347 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004348
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004349 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004350 if (ret)
4351 return ret;
4352
Jesse Barnes1523c312012-05-25 12:34:54 -07004353 /*
4354 * Turbo will still be enabled, but won't go below the set value.
4355 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304356 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004357
Akash Goelbc4d91f2015-02-26 16:09:47 +05304358 hw_max = dev_priv->rps.max_freq;
4359 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004360
David Weinehall36cdd012016-08-22 13:59:31 +03004361 if (val < hw_min ||
4362 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004363 mutex_unlock(&dev_priv->rps.hw_lock);
4364 return -EINVAL;
4365 }
4366
Ben Widawskyb39fb292014-03-19 18:31:11 -07004367 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004368
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004369 if (intel_set_rps(dev_priv, val))
4370 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004371
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004372 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004373
Kees Cook647416f2013-03-10 14:10:06 -07004374 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004375}
4376
Kees Cook647416f2013-03-10 14:10:06 -07004377DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4378 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004379 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004380
Kees Cook647416f2013-03-10 14:10:06 -07004381static int
4382i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004383{
David Weinehall36cdd012016-08-22 13:59:31 +03004384 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004385 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004386
David Weinehall36cdd012016-08-22 13:59:31 +03004387 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004388 return -ENODEV;
4389
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004390 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004391
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004392 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004393
4394 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004395
Kees Cook647416f2013-03-10 14:10:06 -07004396 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004397
Kees Cook647416f2013-03-10 14:10:06 -07004398 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004399}
4400
Kees Cook647416f2013-03-10 14:10:06 -07004401static int
4402i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004403{
David Weinehall36cdd012016-08-22 13:59:31 +03004404 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004405 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004406
David Weinehall36cdd012016-08-22 13:59:31 +03004407 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004408 return -ENODEV;
4409
Kees Cook647416f2013-03-10 14:10:06 -07004410 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004411 return -EINVAL;
4412
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004413 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004414 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004415
4416 /* Update the cache sharing policy here as well */
4417 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4418 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4419 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4420 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4421
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004422 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004423 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004424}
4425
Kees Cook647416f2013-03-10 14:10:06 -07004426DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4427 i915_cache_sharing_get, i915_cache_sharing_set,
4428 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004429
David Weinehall36cdd012016-08-22 13:59:31 +03004430static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004431 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004432{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004433 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004434 int ss;
4435 u32 sig1[ss_max], sig2[ss_max];
4436
4437 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4438 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4439 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4440 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4441
4442 for (ss = 0; ss < ss_max; ss++) {
4443 unsigned int eu_cnt;
4444
4445 if (sig1[ss] & CHV_SS_PG_ENABLE)
4446 /* skip disabled subslice */
4447 continue;
4448
Imre Deakf08a0c92016-08-31 19:13:04 +03004449 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004450 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004451 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4452 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4453 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4454 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004455 sseu->eu_total += eu_cnt;
4456 sseu->eu_per_subslice = max_t(unsigned int,
4457 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004458 }
Jeff McGee5d395252015-04-03 18:13:17 -07004459}
4460
David Weinehall36cdd012016-08-22 13:59:31 +03004461static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004462 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004463{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004464 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004465 int s, ss;
4466 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4467
Jeff McGee1c046bc2015-04-03 18:13:18 -07004468 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004469 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004470 s_max = 1;
4471 ss_max = 3;
4472 }
4473
4474 for (s = 0; s < s_max; s++) {
4475 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4476 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4477 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4478 }
4479
Jeff McGee5d395252015-04-03 18:13:17 -07004480 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4481 GEN9_PGCTL_SSA_EU19_ACK |
4482 GEN9_PGCTL_SSA_EU210_ACK |
4483 GEN9_PGCTL_SSA_EU311_ACK;
4484 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4485 GEN9_PGCTL_SSB_EU19_ACK |
4486 GEN9_PGCTL_SSB_EU210_ACK |
4487 GEN9_PGCTL_SSB_EU311_ACK;
4488
4489 for (s = 0; s < s_max; s++) {
4490 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4491 /* skip disabled slice */
4492 continue;
4493
Imre Deakf08a0c92016-08-31 19:13:04 +03004494 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004495
Rodrigo Vivib976dc52017-01-23 10:32:37 -08004496 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004497 sseu->subslice_mask =
4498 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004499
Jeff McGee5d395252015-04-03 18:13:17 -07004500 for (ss = 0; ss < ss_max; ss++) {
4501 unsigned int eu_cnt;
4502
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004503 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004504 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4505 /* skip disabled subslice */
4506 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004507
Imre Deak57ec1712016-08-31 19:13:05 +03004508 sseu->subslice_mask |= BIT(ss);
4509 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004510
Jeff McGee5d395252015-04-03 18:13:17 -07004511 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4512 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004513 sseu->eu_total += eu_cnt;
4514 sseu->eu_per_subslice = max_t(unsigned int,
4515 sseu->eu_per_subslice,
4516 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004517 }
4518 }
4519}
4520
David Weinehall36cdd012016-08-22 13:59:31 +03004521static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004522 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004523{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004524 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004525 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004526
Imre Deakf08a0c92016-08-31 19:13:04 +03004527 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004528
Imre Deakf08a0c92016-08-31 19:13:04 +03004529 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004530 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004531 sseu->eu_per_subslice =
4532 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004533 sseu->eu_total = sseu->eu_per_subslice *
4534 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004535
4536 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004537 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004538 u8 subslice_7eu =
4539 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004540
Imre Deak915490d2016-08-31 19:13:01 +03004541 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004542 }
4543 }
4544}
4545
Imre Deak615d8902016-08-31 19:13:03 +03004546static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4547 const struct sseu_dev_info *sseu)
4548{
4549 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4550 const char *type = is_available_info ? "Available" : "Enabled";
4551
Imre Deakc67ba532016-08-31 19:13:06 +03004552 seq_printf(m, " %s Slice Mask: %04x\n", type,
4553 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004554 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004555 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004556 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004557 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004558 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4559 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004560 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004561 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004562 seq_printf(m, " %s EU Total: %u\n", type,
4563 sseu->eu_total);
4564 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4565 sseu->eu_per_subslice);
4566
4567 if (!is_available_info)
4568 return;
4569
4570 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4571 if (HAS_POOLED_EU(dev_priv))
4572 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4573
4574 seq_printf(m, " Has Slice Power Gating: %s\n",
4575 yesno(sseu->has_slice_pg));
4576 seq_printf(m, " Has Subslice Power Gating: %s\n",
4577 yesno(sseu->has_subslice_pg));
4578 seq_printf(m, " Has EU Power Gating: %s\n",
4579 yesno(sseu->has_eu_pg));
4580}
4581
Jeff McGee38732182015-02-13 10:27:54 -06004582static int i915_sseu_status(struct seq_file *m, void *unused)
4583{
David Weinehall36cdd012016-08-22 13:59:31 +03004584 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004585 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004586
David Weinehall36cdd012016-08-22 13:59:31 +03004587 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004588 return -ENODEV;
4589
4590 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004591 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004592
Jeff McGee7f992ab2015-02-13 10:27:55 -06004593 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004594 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004595
4596 intel_runtime_pm_get(dev_priv);
4597
David Weinehall36cdd012016-08-22 13:59:31 +03004598 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004599 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004600 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004601 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004602 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03004603 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004604 }
David Weinehall238010e2016-08-01 17:33:27 +03004605
4606 intel_runtime_pm_put(dev_priv);
4607
Imre Deak615d8902016-08-31 19:13:03 +03004608 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004609
Jeff McGee38732182015-02-13 10:27:54 -06004610 return 0;
4611}
4612
Ben Widawsky6d794d42011-04-25 11:25:56 -07004613static int i915_forcewake_open(struct inode *inode, struct file *file)
4614{
David Weinehall36cdd012016-08-22 13:59:31 +03004615 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004616
David Weinehall36cdd012016-08-22 13:59:31 +03004617 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004618 return 0;
4619
Chris Wilson6daccb02015-01-16 11:34:35 +02004620 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004621 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004622
4623 return 0;
4624}
4625
Ben Widawskyc43b5632012-04-16 14:07:40 -07004626static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004627{
David Weinehall36cdd012016-08-22 13:59:31 +03004628 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004629
David Weinehall36cdd012016-08-22 13:59:31 +03004630 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004631 return 0;
4632
Mika Kuoppala59bad942015-01-16 11:34:40 +02004633 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004634 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004635
4636 return 0;
4637}
4638
4639static const struct file_operations i915_forcewake_fops = {
4640 .owner = THIS_MODULE,
4641 .open = i915_forcewake_open,
4642 .release = i915_forcewake_release,
4643};
4644
4645static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4646{
Ben Widawsky6d794d42011-04-25 11:25:56 -07004647 struct dentry *ent;
4648
4649 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004650 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03004651 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07004652 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004653 if (!ent)
4654 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004655
Ben Widawsky8eb57292011-05-11 15:10:58 -07004656 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004657}
4658
Lyude317eaa92017-02-03 21:18:25 -05004659static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4660{
4661 struct drm_i915_private *dev_priv = m->private;
4662 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4663
4664 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4665 seq_printf(m, "Detected: %s\n",
4666 yesno(delayed_work_pending(&hotplug->reenable_work)));
4667
4668 return 0;
4669}
4670
4671static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4672 const char __user *ubuf, size_t len,
4673 loff_t *offp)
4674{
4675 struct seq_file *m = file->private_data;
4676 struct drm_i915_private *dev_priv = m->private;
4677 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4678 unsigned int new_threshold;
4679 int i;
4680 char *newline;
4681 char tmp[16];
4682
4683 if (len >= sizeof(tmp))
4684 return -EINVAL;
4685
4686 if (copy_from_user(tmp, ubuf, len))
4687 return -EFAULT;
4688
4689 tmp[len] = '\0';
4690
4691 /* Strip newline, if any */
4692 newline = strchr(tmp, '\n');
4693 if (newline)
4694 *newline = '\0';
4695
4696 if (strcmp(tmp, "reset") == 0)
4697 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4698 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4699 return -EINVAL;
4700
4701 if (new_threshold > 0)
4702 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4703 new_threshold);
4704 else
4705 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4706
4707 spin_lock_irq(&dev_priv->irq_lock);
4708 hotplug->hpd_storm_threshold = new_threshold;
4709 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4710 for_each_hpd_pin(i)
4711 hotplug->stats[i].count = 0;
4712 spin_unlock_irq(&dev_priv->irq_lock);
4713
4714 /* Re-enable hpd immediately if we were in an irq storm */
4715 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4716
4717 return len;
4718}
4719
4720static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4721{
4722 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4723}
4724
4725static const struct file_operations i915_hpd_storm_ctl_fops = {
4726 .owner = THIS_MODULE,
4727 .open = i915_hpd_storm_ctl_open,
4728 .read = seq_read,
4729 .llseek = seq_lseek,
4730 .release = single_release,
4731 .write = i915_hpd_storm_ctl_write
4732};
4733
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004734static int i915_debugfs_create(struct dentry *root,
4735 struct drm_minor *minor,
4736 const char *name,
4737 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004738{
Jesse Barnes358733e2011-07-27 11:53:01 -07004739 struct dentry *ent;
4740
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004741 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004742 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03004743 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004744 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004745 if (!ent)
4746 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004747
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004748 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004749}
4750
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004751static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004752 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004753 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004754 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01004755 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004756 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004757 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004758 {"i915_gem_request", i915_gem_request_info, 0},
4759 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004760 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004761 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004762 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004763 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004764 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004765 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004766 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304767 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004768 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004769 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004770 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004771 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004772 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004773 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004774 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004775 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004776 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004777 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004778 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004779 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004780 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004781 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004782 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004783 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004784 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004785 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004786 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004787 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004788 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004789 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004790 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004791 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004792 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004793 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004794 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004795 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004796 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004797 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004798 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304799 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004800 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004801};
Ben Gamari27c202a2009-07-01 22:26:52 -04004802#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004803
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004804static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004805 const char *name;
4806 const struct file_operations *fops;
4807} i915_debugfs_files[] = {
4808 {"i915_wedged", &i915_wedged_fops},
4809 {"i915_max_freq", &i915_max_freq_fops},
4810 {"i915_min_freq", &i915_min_freq_fops},
4811 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004812 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4813 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004814 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004815#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004816 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004817 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004818#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004819 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004820 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004821 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4822 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4823 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004824 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004825 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4826 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304827 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004828 {"i915_guc_log_control", &i915_guc_log_control_fops},
4829 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004830};
4831
Chris Wilson1dac8912016-06-24 14:00:17 +01004832int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004833{
Chris Wilson91c8a322016-07-05 10:40:23 +01004834 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02004835 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004836
Ben Widawsky6d794d42011-04-25 11:25:56 -07004837 ret = i915_forcewake_create(minor->debugfs_root, minor);
4838 if (ret)
4839 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004840
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004841 ret = intel_pipe_crc_create(minor);
4842 if (ret)
4843 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004844
Daniel Vetter34b96742013-07-04 20:49:44 +02004845 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4846 ret = i915_debugfs_create(minor->debugfs_root, minor,
4847 i915_debugfs_files[i].name,
4848 i915_debugfs_files[i].fops);
4849 if (ret)
4850 return ret;
4851 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004852
Ben Gamari27c202a2009-07-01 22:26:52 -04004853 return drm_debugfs_create_files(i915_debugfs_list,
4854 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004855 minor->debugfs_root, minor);
4856}
4857
Chris Wilson1dac8912016-06-24 14:00:17 +01004858void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004859{
Chris Wilson91c8a322016-07-05 10:40:23 +01004860 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02004861 int i;
4862
Ben Gamari27c202a2009-07-01 22:26:52 -04004863 drm_debugfs_remove_files(i915_debugfs_list,
4864 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004865
David Weinehall36cdd012016-08-22 13:59:31 +03004866 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004867 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004868
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004869 intel_pipe_crc_cleanup(minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004870
Daniel Vetter34b96742013-07-04 20:49:44 +02004871 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4872 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03004873 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02004874
4875 drm_debugfs_remove_files(info_list, 1, minor);
4876 }
Ben Gamari20172632009-02-17 20:08:50 -05004877}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004878
4879struct dpcd_block {
4880 /* DPCD dump start address. */
4881 unsigned int offset;
4882 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4883 unsigned int end;
4884 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4885 size_t size;
4886 /* Only valid for eDP. */
4887 bool edp;
4888};
4889
4890static const struct dpcd_block i915_dpcd_debug[] = {
4891 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4892 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4893 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4894 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4895 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4896 { .offset = DP_SET_POWER },
4897 { .offset = DP_EDP_DPCD_REV },
4898 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4899 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4900 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4901};
4902
4903static int i915_dpcd_show(struct seq_file *m, void *data)
4904{
4905 struct drm_connector *connector = m->private;
4906 struct intel_dp *intel_dp =
4907 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4908 uint8_t buf[16];
4909 ssize_t err;
4910 int i;
4911
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004912 if (connector->status != connector_status_connected)
4913 return -ENODEV;
4914
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004915 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4916 const struct dpcd_block *b = &i915_dpcd_debug[i];
4917 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4918
4919 if (b->edp &&
4920 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4921 continue;
4922
4923 /* low tech for now */
4924 if (WARN_ON(size > sizeof(buf)))
4925 continue;
4926
4927 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4928 if (err <= 0) {
4929 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4930 size, b->offset, err);
4931 continue;
4932 }
4933
4934 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004935 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004936
4937 return 0;
4938}
4939
4940static int i915_dpcd_open(struct inode *inode, struct file *file)
4941{
4942 return single_open(file, i915_dpcd_show, inode->i_private);
4943}
4944
4945static const struct file_operations i915_dpcd_fops = {
4946 .owner = THIS_MODULE,
4947 .open = i915_dpcd_open,
4948 .read = seq_read,
4949 .llseek = seq_lseek,
4950 .release = single_release,
4951};
4952
David Weinehallecbd6782016-08-23 12:23:56 +03004953static int i915_panel_show(struct seq_file *m, void *data)
4954{
4955 struct drm_connector *connector = m->private;
4956 struct intel_dp *intel_dp =
4957 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4958
4959 if (connector->status != connector_status_connected)
4960 return -ENODEV;
4961
4962 seq_printf(m, "Panel power up delay: %d\n",
4963 intel_dp->panel_power_up_delay);
4964 seq_printf(m, "Panel power down delay: %d\n",
4965 intel_dp->panel_power_down_delay);
4966 seq_printf(m, "Backlight on delay: %d\n",
4967 intel_dp->backlight_on_delay);
4968 seq_printf(m, "Backlight off delay: %d\n",
4969 intel_dp->backlight_off_delay);
4970
4971 return 0;
4972}
4973
4974static int i915_panel_open(struct inode *inode, struct file *file)
4975{
4976 return single_open(file, i915_panel_show, inode->i_private);
4977}
4978
4979static const struct file_operations i915_panel_fops = {
4980 .owner = THIS_MODULE,
4981 .open = i915_panel_open,
4982 .read = seq_read,
4983 .llseek = seq_lseek,
4984 .release = single_release,
4985};
4986
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004987/**
4988 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4989 * @connector: pointer to a registered drm_connector
4990 *
4991 * Cleanup will be done by drm_connector_unregister() through a call to
4992 * drm_debugfs_connector_remove().
4993 *
4994 * Returns 0 on success, negative error codes on error.
4995 */
4996int i915_debugfs_connector_add(struct drm_connector *connector)
4997{
4998 struct dentry *root = connector->debugfs_entry;
4999
5000 /* The connector must have been registered beforehands. */
5001 if (!root)
5002 return -ENODEV;
5003
5004 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5005 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005006 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5007 connector, &i915_dpcd_fops);
5008
5009 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5010 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5011 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005012
5013 return 0;
5014}