blob: 20b3d1328a01f95184f53a38127758e3be854468 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010030#include <linux/list_sort.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010031#include "intel_drv.h"
Ben Gamari20172632009-02-17 20:08:50 -050032
David Weinehall36cdd012016-08-22 13:59:31 +030033static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
34{
35 return to_i915(node->minor->dev);
36}
37
Damien Lespiau497666d2013-10-15 18:55:39 +010038/* As the drm_debugfs_init() routines are called before dev->dev_private is
39 * allocated we need to hook into the minor for release. */
40static int
41drm_add_fake_info_node(struct drm_minor *minor,
42 struct dentry *ent,
43 const void *key)
44{
45 struct drm_info_node *node;
46
47 node = kmalloc(sizeof(*node), GFP_KERNEL);
48 if (node == NULL) {
49 debugfs_remove(ent);
50 return -ENOMEM;
51 }
52
53 node->minor = minor;
54 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030055 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010056
57 mutex_lock(&minor->debugfs_lock);
58 list_add(&node->list, &minor->debugfs_list);
59 mutex_unlock(&minor->debugfs_lock);
60
61 return 0;
62}
63
Chris Wilson418e3cd2017-02-06 21:36:08 +000064static __always_inline void seq_print_param(struct seq_file *m,
65 const char *name,
66 const char *type,
67 const void *x)
68{
69 if (!__builtin_strcmp(type, "bool"))
70 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
71 else if (!__builtin_strcmp(type, "int"))
72 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
73 else if (!__builtin_strcmp(type, "unsigned int"))
74 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
75 else
76 BUILD_BUG();
77}
78
Chris Wilson70d39fe2010-08-25 16:03:34 +010079static int i915_capabilities(struct seq_file *m, void *data)
80{
David Weinehall36cdd012016-08-22 13:59:31 +030081 struct drm_i915_private *dev_priv = node_to_i915(m->private);
82 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010083
David Weinehall36cdd012016-08-22 13:59:31 +030084 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020085 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030086 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000087
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030089 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010090#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010091
Chris Wilson418e3cd2017-02-06 21:36:08 +000092 kernel_param_lock(THIS_MODULE);
93#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
94 I915_PARAMS_FOR_EACH(PRINT_PARAM);
95#undef PRINT_PARAM
96 kernel_param_unlock(THIS_MODULE);
97
Chris Wilson70d39fe2010-08-25 16:03:34 +010098 return 0;
99}
Ben Gamari433e12f2009-02-17 20:08:51 -0500100
Imre Deaka7363de2016-05-12 16:18:52 +0300101static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000102{
Chris Wilson573adb32016-08-04 16:32:39 +0100103 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +0000104}
105
Imre Deaka7363de2016-05-12 16:18:52 +0300106static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100107{
108 return obj->pin_display ? 'p' : ' ';
109}
110
Imre Deaka7363de2016-05-12 16:18:52 +0300111static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000112{
Chris Wilson3e510a82016-08-05 10:14:23 +0100113 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100115 case I915_TILING_NONE: return ' ';
116 case I915_TILING_X: return 'X';
117 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000119}
120
Imre Deaka7363de2016-05-12 16:18:52 +0300121static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700122{
Chris Wilson275f0392016-10-24 13:42:14 +0100123 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100124}
125
Imre Deaka7363de2016-05-12 16:18:52 +0300126static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100127{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100128 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700129}
130
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100131static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
132{
133 u64 size = 0;
134 struct i915_vma *vma;
135
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000136 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100137 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100138 size += vma->node.size;
139 }
140
141 return size;
142}
143
Chris Wilson37811fc2010-08-25 22:45:57 +0100144static void
145describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
146{
Chris Wilsonb4716182015-04-27 13:41:17 +0100147 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000148 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700149 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100150 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800151 int pin_count = 0;
152
Chris Wilson188c1ab2016-04-03 14:14:20 +0100153 lockdep_assert_held(&obj->base.dev->struct_mutex);
154
Chris Wilsond07f0e52016-10-28 13:58:44 +0100155 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100156 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100157 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100158 get_pin_flag(obj),
159 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700160 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100161 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800162 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100164 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300165 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100166 obj->mm.dirty ? " dirty" : "",
167 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100168 if (obj->base.name)
169 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000170 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100171 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800172 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300173 }
174 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100175 if (obj->pin_display)
176 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000177 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100178 if (!drm_mm_node_allocated(&vma->node))
179 continue;
180
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100181 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100182 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100183 vma->node.start, vma->node.size);
Chris Wilson21976852017-01-12 11:21:08 +0000184 if (i915_vma_is_ggtt(vma)) {
185 switch (vma->ggtt_view.type) {
186 case I915_GGTT_VIEW_NORMAL:
187 seq_puts(m, ", normal");
188 break;
189
190 case I915_GGTT_VIEW_PARTIAL:
191 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000192 vma->ggtt_view.partial.offset << PAGE_SHIFT,
193 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000194 break;
195
196 case I915_GGTT_VIEW_ROTATED:
197 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000198 vma->ggtt_view.rotated.plane[0].width,
199 vma->ggtt_view.rotated.plane[0].height,
200 vma->ggtt_view.rotated.plane[0].stride,
201 vma->ggtt_view.rotated.plane[0].offset,
202 vma->ggtt_view.rotated.plane[1].width,
203 vma->ggtt_view.rotated.plane[1].height,
204 vma->ggtt_view.rotated.plane[1].stride,
205 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000206 break;
207
208 default:
209 MISSING_CASE(vma->ggtt_view.type);
210 break;
211 }
212 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100213 if (vma->fence)
214 seq_printf(m, " , fence: %d%s",
215 vma->fence->id,
216 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000217 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700218 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000219 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100220 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100221
Chris Wilsond07f0e52016-10-28 13:58:44 +0100222 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100223 if (engine)
224 seq_printf(m, " (%s)", engine->name);
225
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100226 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
227 if (frontbuffer_bits)
228 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100229}
230
Chris Wilson6d2b88852013-08-07 18:30:54 +0100231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100236 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100238
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200239 if (a->stolen->start < b->stolen->start)
240 return -1;
241 if (a->stolen->start > b->stolen->start)
242 return 1;
243 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100244}
245
246static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
247{
David Weinehall36cdd012016-08-22 13:59:31 +0300248 struct drm_i915_private *dev_priv = node_to_i915(m->private);
249 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100250 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300251 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252 LIST_HEAD(stolen);
253 int count, ret;
254
255 ret = mutex_lock_interruptible(&dev->struct_mutex);
256 if (ret)
257 return ret;
258
259 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200260 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100261 if (obj->stolen == NULL)
262 continue;
263
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200264 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100265
266 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100267 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100268 count++;
269 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200270 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100271 if (obj->stolen == NULL)
272 continue;
273
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200274 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100275
276 total_obj_size += obj->base.size;
277 count++;
278 }
279 list_sort(NULL, &stolen, obj_rank_by_stolen);
280 seq_puts(m, "Stolen:\n");
281 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200282 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100283 seq_puts(m, " ");
284 describe_obj(m, obj);
285 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200286 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100287 }
288 mutex_unlock(&dev->struct_mutex);
289
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300290 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100291 count, total_obj_size, total_gtt_size);
292 return 0;
293}
294
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100295struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000296 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300297 unsigned long count;
298 u64 total, unbound;
299 u64 global, shared;
300 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100301};
302
303static int per_file_stats(int id, void *ptr, void *data)
304{
305 struct drm_i915_gem_object *obj = ptr;
306 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000307 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100308
309 stats->count++;
310 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100311 if (!obj->bind_count)
312 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000313 if (obj->base.name || obj->base.dma_buf)
314 stats->shared += obj->base.size;
315
Chris Wilson894eeec2016-08-04 07:52:20 +0100316 list_for_each_entry(vma, &obj->vma_list, obj_link) {
317 if (!drm_mm_node_allocated(&vma->node))
318 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000319
Chris Wilson3272db52016-08-04 16:32:32 +0100320 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100321 stats->global += vma->node.size;
322 } else {
323 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000324
Chris Wilson2bfa9962016-08-04 07:52:25 +0100325 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000326 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000327 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100328
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100329 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100330 stats->active += vma->node.size;
331 else
332 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100333 }
334
335 return 0;
336}
337
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100338#define print_file_stats(m, name, stats) do { \
339 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300340 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100341 name, \
342 stats.count, \
343 stats.total, \
344 stats.active, \
345 stats.inactive, \
346 stats.global, \
347 stats.shared, \
348 stats.unbound); \
349} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800350
351static void print_batch_pool_stats(struct seq_file *m,
352 struct drm_i915_private *dev_priv)
353{
354 struct drm_i915_gem_object *obj;
355 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000356 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530357 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000358 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800359
360 memset(&stats, 0, sizeof(stats));
361
Akash Goel3b3f1652016-10-13 22:44:48 +0530362 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000363 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100364 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000365 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100366 batch_pool_link)
367 per_file_stats(0, obj, &stats);
368 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100369 }
Brad Volkin493018d2014-12-11 12:13:08 -0800370
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100371 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800372}
373
Chris Wilson15da9562016-05-24 14:53:43 +0100374static int per_file_ctx_stats(int id, void *ptr, void *data)
375{
376 struct i915_gem_context *ctx = ptr;
377 int n;
378
379 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
380 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100381 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100382 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100383 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100384 }
385
386 return 0;
387}
388
389static void print_context_stats(struct seq_file *m,
390 struct drm_i915_private *dev_priv)
391{
David Weinehall36cdd012016-08-22 13:59:31 +0300392 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100393 struct file_stats stats;
394 struct drm_file *file;
395
396 memset(&stats, 0, sizeof(stats));
397
David Weinehall36cdd012016-08-22 13:59:31 +0300398 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100399 if (dev_priv->kernel_context)
400 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
401
David Weinehall36cdd012016-08-22 13:59:31 +0300402 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100403 struct drm_i915_file_private *fpriv = file->driver_priv;
404 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
405 }
David Weinehall36cdd012016-08-22 13:59:31 +0300406 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100407
408 print_file_stats(m, "[k]contexts", stats);
409}
410
David Weinehall36cdd012016-08-22 13:59:31 +0300411static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100412{
David Weinehall36cdd012016-08-22 13:59:31 +0300413 struct drm_i915_private *dev_priv = node_to_i915(m->private);
414 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300415 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100416 u32 count, mapped_count, purgeable_count, dpy_count;
417 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000418 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100419 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100420 int ret;
421
422 ret = mutex_lock_interruptible(&dev->struct_mutex);
423 if (ret)
424 return ret;
425
Chris Wilson3ef7f222016-10-18 13:02:48 +0100426 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000427 dev_priv->mm.object_count,
428 dev_priv->mm.object_memory);
429
Chris Wilson1544c422016-08-15 13:18:16 +0100430 size = count = 0;
431 mapped_size = mapped_count = 0;
432 purgeable_size = purgeable_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200433 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100434 size += obj->base.size;
435 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200436
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100437 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200438 purgeable_size += obj->base.size;
439 ++purgeable_count;
440 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100441
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100442 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100443 mapped_count++;
444 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100445 }
Chris Wilson6299f992010-11-24 12:23:44 +0000446 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100447 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
448
449 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200450 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100451 size += obj->base.size;
452 ++count;
453
454 if (obj->pin_display) {
455 dpy_size += obj->base.size;
456 ++dpy_count;
457 }
458
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100459 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100460 purgeable_size += obj->base.size;
461 ++purgeable_count;
462 }
463
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100464 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100465 mapped_count++;
466 mapped_size += obj->base.size;
467 }
468 }
469 seq_printf(m, "%u bound objects, %llu bytes\n",
470 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300471 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200472 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100473 seq_printf(m, "%u mapped objects, %llu bytes\n",
474 mapped_count, mapped_size);
475 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
476 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000477
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300478 seq_printf(m, "%llu [%llu] gtt total\n",
Chris Wilson381b9432017-02-15 08:43:54 +0000479 ggtt->base.total, ggtt->mappable_end);
Chris Wilson73aa8082010-09-30 11:46:12 +0100480
Damien Lespiau267f0c92013-06-24 22:59:48 +0100481 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800482 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200483 mutex_unlock(&dev->struct_mutex);
484
485 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100486 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100487 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
488 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100489 struct drm_i915_file_private *file_priv = file->driver_priv;
490 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900491 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100492
493 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000494 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100495 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100496 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100497 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900498 /*
499 * Although we have a valid reference on file->pid, that does
500 * not guarantee that the task_struct who called get_pid() is
501 * still alive (e.g. get_pid(current) => fork() => exit()).
502 * Therefore, we need to protect this ->comm access using RCU.
503 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100504 mutex_lock(&dev->struct_mutex);
505 request = list_first_entry_or_null(&file_priv->mm.request_list,
506 struct drm_i915_gem_request,
507 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900508 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100509 task = pid_task(request && request->ctx->pid ?
510 request->ctx->pid : file->pid,
511 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800512 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900513 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100514 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100515 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200516 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100517
518 return 0;
519}
520
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100521static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000522{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100523 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300524 struct drm_i915_private *dev_priv = node_to_i915(node);
525 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100526 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000527 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300528 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000529 int count, ret;
530
531 ret = mutex_lock_interruptible(&dev->struct_mutex);
532 if (ret)
533 return ret;
534
535 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200536 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100537 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100538 continue;
539
Damien Lespiau267f0c92013-06-24 22:59:48 +0100540 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000541 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100542 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000543 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100544 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000545 count++;
546 }
547
548 mutex_unlock(&dev->struct_mutex);
549
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300550 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000551 count, total_obj_size, total_gtt_size);
552
553 return 0;
554}
555
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100556static int i915_gem_pageflip_info(struct seq_file *m, void *data)
557{
David Weinehall36cdd012016-08-22 13:59:31 +0300558 struct drm_i915_private *dev_priv = node_to_i915(m->private);
559 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100560 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200561 int ret;
562
563 ret = mutex_lock_interruptible(&dev->struct_mutex);
564 if (ret)
565 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100566
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100567 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800568 const char pipe = pipe_name(crtc->pipe);
569 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200570 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100571
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200572 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200573 work = crtc->flip_work;
574 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800575 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100576 pipe, plane);
577 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200578 u32 pending;
579 u32 addr;
580
581 pending = atomic_read(&work->pending);
582 if (pending) {
583 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
584 pipe, plane);
585 } else {
586 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
587 pipe, plane);
588 }
589 if (work->flip_queued_req) {
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200590 struct intel_engine_cs *engine = work->flip_queued_req->engine;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200591
Chris Wilson312c3c42016-11-24 14:47:50 +0000592 seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter5a21b662016-05-24 17:13:53 +0200593 engine->name,
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200594 work->flip_queued_req->global_seqno,
Chris Wilson312c3c42016-11-24 14:47:50 +0000595 intel_engine_last_submit(engine),
Chris Wilson1b7744e2016-07-01 17:23:17 +0100596 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100597 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200598 } else
599 seq_printf(m, "Flip not associated with any ring\n");
600 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
601 work->flip_queued_vblank,
602 work->flip_ready_vblank,
603 intel_crtc_get_vblank_counter(crtc));
604 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
605
David Weinehall36cdd012016-08-22 13:59:31 +0300606 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200607 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
608 else
609 addr = I915_READ(DSPADDR(crtc->plane));
610 seq_printf(m, "Current scanout address 0x%08x\n", addr);
611
612 if (work->pending_flip_obj) {
613 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
614 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100615 }
616 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200617 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100618 }
619
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200620 mutex_unlock(&dev->struct_mutex);
621
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100622 return 0;
623}
624
Brad Volkin493018d2014-12-11 12:13:08 -0800625static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
626{
David Weinehall36cdd012016-08-22 13:59:31 +0300627 struct drm_i915_private *dev_priv = node_to_i915(m->private);
628 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800629 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530631 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100632 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000633 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800634
635 ret = mutex_lock_interruptible(&dev->struct_mutex);
636 if (ret)
637 return ret;
638
Akash Goel3b3f1652016-10-13 22:44:48 +0530639 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000640 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100641 int count;
642
643 count = 0;
644 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000645 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100646 batch_pool_link)
647 count++;
648 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000649 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100650
651 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100653 batch_pool_link) {
654 seq_puts(m, " ");
655 describe_obj(m, obj);
656 seq_putc(m, '\n');
657 }
658
659 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100660 }
Brad Volkin493018d2014-12-11 12:13:08 -0800661 }
662
Chris Wilson8d9d5742015-04-07 16:20:38 +0100663 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800664
665 mutex_unlock(&dev->struct_mutex);
666
667 return 0;
668}
669
Chris Wilson1b365952016-10-04 21:11:31 +0100670static void print_request(struct seq_file *m,
671 struct drm_i915_gem_request *rq,
672 const char *prefix)
673{
Chris Wilson20311bd2016-11-14 20:41:03 +0000674 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100675 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000676 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100677 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100678 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100679}
680
Ben Gamari20172632009-02-17 20:08:50 -0500681static int i915_gem_request_info(struct seq_file *m, void *data)
682{
David Weinehall36cdd012016-08-22 13:59:31 +0300683 struct drm_i915_private *dev_priv = node_to_i915(m->private);
684 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200685 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530686 struct intel_engine_cs *engine;
687 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000688 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100689
690 ret = mutex_lock_interruptible(&dev->struct_mutex);
691 if (ret)
692 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500693
Chris Wilson2d1070b2015-04-01 10:36:56 +0100694 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530695 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100696 int count;
697
698 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100699 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100700 count++;
701 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100702 continue;
703
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000704 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100705 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100706 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100707
708 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500709 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100710 mutex_unlock(&dev->struct_mutex);
711
Chris Wilson2d1070b2015-04-01 10:36:56 +0100712 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100713 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100714
Ben Gamari20172632009-02-17 20:08:50 -0500715 return 0;
716}
717
Chris Wilsonb2223492010-10-27 15:27:33 +0100718static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000719 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100720{
Chris Wilson688e6c72016-07-01 17:23:15 +0100721 struct intel_breadcrumbs *b = &engine->breadcrumbs;
722 struct rb_node *rb;
723
Chris Wilson12471ba2016-04-09 10:57:55 +0100724 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100725 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100726
Chris Wilsonf6168e32016-10-28 13:58:55 +0100727 spin_lock_irq(&b->lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100728 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +0800729 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson688e6c72016-07-01 17:23:15 +0100730
731 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
732 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
733 }
Chris Wilsonf6168e32016-10-28 13:58:55 +0100734 spin_unlock_irq(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100735}
736
Ben Gamari20172632009-02-17 20:08:50 -0500737static int i915_gem_seqno_info(struct seq_file *m, void *data)
738{
David Weinehall36cdd012016-08-22 13:59:31 +0300739 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000740 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530741 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500742
Akash Goel3b3f1652016-10-13 22:44:48 +0530743 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000744 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100745
Ben Gamari20172632009-02-17 20:08:50 -0500746 return 0;
747}
748
749
750static int i915_interrupt_info(struct seq_file *m, void *data)
751{
David Weinehall36cdd012016-08-22 13:59:31 +0300752 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000753 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530754 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100755 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100756
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200757 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500758
David Weinehall36cdd012016-08-22 13:59:31 +0300759 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300760 seq_printf(m, "Master Interrupt Control:\t%08x\n",
761 I915_READ(GEN8_MASTER_IRQ));
762
763 seq_printf(m, "Display IER:\t%08x\n",
764 I915_READ(VLV_IER));
765 seq_printf(m, "Display IIR:\t%08x\n",
766 I915_READ(VLV_IIR));
767 seq_printf(m, "Display IIR_RW:\t%08x\n",
768 I915_READ(VLV_IIR_RW));
769 seq_printf(m, "Display IMR:\t%08x\n",
770 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100771 for_each_pipe(dev_priv, pipe) {
772 enum intel_display_power_domain power_domain;
773
774 power_domain = POWER_DOMAIN_PIPE(pipe);
775 if (!intel_display_power_get_if_enabled(dev_priv,
776 power_domain)) {
777 seq_printf(m, "Pipe %c power disabled\n",
778 pipe_name(pipe));
779 continue;
780 }
781
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300782 seq_printf(m, "Pipe %c stat:\t%08x\n",
783 pipe_name(pipe),
784 I915_READ(PIPESTAT(pipe)));
785
Chris Wilson9c870d02016-10-24 13:42:15 +0100786 intel_display_power_put(dev_priv, power_domain);
787 }
788
789 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300790 seq_printf(m, "Port hotplug:\t%08x\n",
791 I915_READ(PORT_HOTPLUG_EN));
792 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
793 I915_READ(VLV_DPFLIPSTAT));
794 seq_printf(m, "DPINVGTT:\t%08x\n",
795 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100796 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300797
798 for (i = 0; i < 4; i++) {
799 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
800 i, I915_READ(GEN8_GT_IMR(i)));
801 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
802 i, I915_READ(GEN8_GT_IIR(i)));
803 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
804 i, I915_READ(GEN8_GT_IER(i)));
805 }
806
807 seq_printf(m, "PCU interrupt mask:\t%08x\n",
808 I915_READ(GEN8_PCU_IMR));
809 seq_printf(m, "PCU interrupt identity:\t%08x\n",
810 I915_READ(GEN8_PCU_IIR));
811 seq_printf(m, "PCU interrupt enable:\t%08x\n",
812 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300813 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700814 seq_printf(m, "Master Interrupt Control:\t%08x\n",
815 I915_READ(GEN8_MASTER_IRQ));
816
817 for (i = 0; i < 4; i++) {
818 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
819 i, I915_READ(GEN8_GT_IMR(i)));
820 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
821 i, I915_READ(GEN8_GT_IIR(i)));
822 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
823 i, I915_READ(GEN8_GT_IER(i)));
824 }
825
Damien Lespiau055e3932014-08-18 13:49:10 +0100826 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200827 enum intel_display_power_domain power_domain;
828
829 power_domain = POWER_DOMAIN_PIPE(pipe);
830 if (!intel_display_power_get_if_enabled(dev_priv,
831 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300832 seq_printf(m, "Pipe %c power disabled\n",
833 pipe_name(pipe));
834 continue;
835 }
Ben Widawskya123f152013-11-02 21:07:10 -0700836 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000837 pipe_name(pipe),
838 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700839 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000840 pipe_name(pipe),
841 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700842 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000843 pipe_name(pipe),
844 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200845
846 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700847 }
848
849 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
850 I915_READ(GEN8_DE_PORT_IMR));
851 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
852 I915_READ(GEN8_DE_PORT_IIR));
853 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
854 I915_READ(GEN8_DE_PORT_IER));
855
856 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
857 I915_READ(GEN8_DE_MISC_IMR));
858 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
859 I915_READ(GEN8_DE_MISC_IIR));
860 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
861 I915_READ(GEN8_DE_MISC_IER));
862
863 seq_printf(m, "PCU interrupt mask:\t%08x\n",
864 I915_READ(GEN8_PCU_IMR));
865 seq_printf(m, "PCU interrupt identity:\t%08x\n",
866 I915_READ(GEN8_PCU_IIR));
867 seq_printf(m, "PCU interrupt enable:\t%08x\n",
868 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300869 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700870 seq_printf(m, "Display IER:\t%08x\n",
871 I915_READ(VLV_IER));
872 seq_printf(m, "Display IIR:\t%08x\n",
873 I915_READ(VLV_IIR));
874 seq_printf(m, "Display IIR_RW:\t%08x\n",
875 I915_READ(VLV_IIR_RW));
876 seq_printf(m, "Display IMR:\t%08x\n",
877 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000878 for_each_pipe(dev_priv, pipe) {
879 enum intel_display_power_domain power_domain;
880
881 power_domain = POWER_DOMAIN_PIPE(pipe);
882 if (!intel_display_power_get_if_enabled(dev_priv,
883 power_domain)) {
884 seq_printf(m, "Pipe %c power disabled\n",
885 pipe_name(pipe));
886 continue;
887 }
888
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700889 seq_printf(m, "Pipe %c stat:\t%08x\n",
890 pipe_name(pipe),
891 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000892 intel_display_power_put(dev_priv, power_domain);
893 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700894
895 seq_printf(m, "Master IER:\t%08x\n",
896 I915_READ(VLV_MASTER_IER));
897
898 seq_printf(m, "Render IER:\t%08x\n",
899 I915_READ(GTIER));
900 seq_printf(m, "Render IIR:\t%08x\n",
901 I915_READ(GTIIR));
902 seq_printf(m, "Render IMR:\t%08x\n",
903 I915_READ(GTIMR));
904
905 seq_printf(m, "PM IER:\t\t%08x\n",
906 I915_READ(GEN6_PMIER));
907 seq_printf(m, "PM IIR:\t\t%08x\n",
908 I915_READ(GEN6_PMIIR));
909 seq_printf(m, "PM IMR:\t\t%08x\n",
910 I915_READ(GEN6_PMIMR));
911
912 seq_printf(m, "Port hotplug:\t%08x\n",
913 I915_READ(PORT_HOTPLUG_EN));
914 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
915 I915_READ(VLV_DPFLIPSTAT));
916 seq_printf(m, "DPINVGTT:\t%08x\n",
917 I915_READ(DPINVGTT));
918
David Weinehall36cdd012016-08-22 13:59:31 +0300919 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800920 seq_printf(m, "Interrupt enable: %08x\n",
921 I915_READ(IER));
922 seq_printf(m, "Interrupt identity: %08x\n",
923 I915_READ(IIR));
924 seq_printf(m, "Interrupt mask: %08x\n",
925 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100926 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800927 seq_printf(m, "Pipe %c stat: %08x\n",
928 pipe_name(pipe),
929 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800930 } else {
931 seq_printf(m, "North Display Interrupt enable: %08x\n",
932 I915_READ(DEIER));
933 seq_printf(m, "North Display Interrupt identity: %08x\n",
934 I915_READ(DEIIR));
935 seq_printf(m, "North Display Interrupt mask: %08x\n",
936 I915_READ(DEIMR));
937 seq_printf(m, "South Display Interrupt enable: %08x\n",
938 I915_READ(SDEIER));
939 seq_printf(m, "South Display Interrupt identity: %08x\n",
940 I915_READ(SDEIIR));
941 seq_printf(m, "South Display Interrupt mask: %08x\n",
942 I915_READ(SDEIMR));
943 seq_printf(m, "Graphics Interrupt enable: %08x\n",
944 I915_READ(GTIER));
945 seq_printf(m, "Graphics Interrupt identity: %08x\n",
946 I915_READ(GTIIR));
947 seq_printf(m, "Graphics Interrupt mask: %08x\n",
948 I915_READ(GTIMR));
949 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530950 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300951 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100952 seq_printf(m,
953 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000954 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000955 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000956 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000957 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200958 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100959
Ben Gamari20172632009-02-17 20:08:50 -0500960 return 0;
961}
962
Chris Wilsona6172a82009-02-11 14:26:38 +0000963static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
964{
David Weinehall36cdd012016-08-22 13:59:31 +0300965 struct drm_i915_private *dev_priv = node_to_i915(m->private);
966 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100967 int i, ret;
968
969 ret = mutex_lock_interruptible(&dev->struct_mutex);
970 if (ret)
971 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000972
Chris Wilsona6172a82009-02-11 14:26:38 +0000973 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
974 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100975 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000976
Chris Wilson6c085a72012-08-20 11:40:46 +0200977 seq_printf(m, "Fence %d, pin count = %d, object = ",
978 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100979 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100980 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100981 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100982 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100983 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000984 }
985
Chris Wilson05394f32010-11-08 19:18:58 +0000986 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000987 return 0;
988}
989
Chris Wilson98a2f412016-10-12 10:05:18 +0100990#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000991static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
992 size_t count, loff_t *pos)
993{
994 struct i915_gpu_state *error = file->private_data;
995 struct drm_i915_error_state_buf str;
996 ssize_t ret;
997 loff_t tmp;
998
999 if (!error)
1000 return 0;
1001
1002 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
1003 if (ret)
1004 return ret;
1005
1006 ret = i915_error_state_to_str(&str, error);
1007 if (ret)
1008 goto out;
1009
1010 tmp = 0;
1011 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
1012 if (ret < 0)
1013 goto out;
1014
1015 *pos = str.start + ret;
1016out:
1017 i915_error_state_buf_release(&str);
1018 return ret;
1019}
1020
1021static int gpu_state_release(struct inode *inode, struct file *file)
1022{
1023 i915_gpu_state_put(file->private_data);
1024 return 0;
1025}
1026
1027static int i915_gpu_info_open(struct inode *inode, struct file *file)
1028{
1029 struct i915_gpu_state *gpu;
1030
1031 gpu = i915_capture_gpu_state(inode->i_private);
1032 if (!gpu)
1033 return -ENOMEM;
1034
1035 file->private_data = gpu;
1036 return 0;
1037}
1038
1039static const struct file_operations i915_gpu_info_fops = {
1040 .owner = THIS_MODULE,
1041 .open = i915_gpu_info_open,
1042 .read = gpu_state_read,
1043 .llseek = default_llseek,
1044 .release = gpu_state_release,
1045};
Chris Wilson98a2f412016-10-12 10:05:18 +01001046
Daniel Vetterd5442302012-04-27 15:17:40 +02001047static ssize_t
1048i915_error_state_write(struct file *filp,
1049 const char __user *ubuf,
1050 size_t cnt,
1051 loff_t *ppos)
1052{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001053 struct i915_gpu_state *error = filp->private_data;
1054
1055 if (!error)
1056 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001057
1058 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001059 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +02001060
1061 return cnt;
1062}
1063
1064static int i915_error_state_open(struct inode *inode, struct file *file)
1065{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001066 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001067 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001068}
1069
Daniel Vetterd5442302012-04-27 15:17:40 +02001070static const struct file_operations i915_error_state_fops = {
1071 .owner = THIS_MODULE,
1072 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001073 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001074 .write = i915_error_state_write,
1075 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001076 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +02001077};
Chris Wilson98a2f412016-10-12 10:05:18 +01001078#endif
1079
Kees Cook647416f2013-03-10 14:10:06 -07001080static int
1081i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001082{
David Weinehall36cdd012016-08-22 13:59:31 +03001083 struct drm_i915_private *dev_priv = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001084
Joonas Lahtinen4c266ed2016-11-24 14:47:49 +00001085 *val = 1 + atomic_read(&dev_priv->gt.global_timeline.seqno);
Kees Cook647416f2013-03-10 14:10:06 -07001086 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001087}
1088
Kees Cook647416f2013-03-10 14:10:06 -07001089static int
1090i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001091{
David Weinehall36cdd012016-08-22 13:59:31 +03001092 struct drm_i915_private *dev_priv = data;
1093 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001094 int ret;
1095
Mika Kuoppala40633212012-12-04 15:12:00 +02001096 ret = mutex_lock_interruptible(&dev->struct_mutex);
1097 if (ret)
1098 return ret;
1099
Chris Wilson73cb9702016-10-28 13:58:46 +01001100 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001101 mutex_unlock(&dev->struct_mutex);
1102
Kees Cook647416f2013-03-10 14:10:06 -07001103 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001104}
1105
Kees Cook647416f2013-03-10 14:10:06 -07001106DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1107 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001108 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001109
Deepak Sadb4bd12014-03-31 11:30:02 +05301110static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001111{
David Weinehall36cdd012016-08-22 13:59:31 +03001112 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1113 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001114 int ret = 0;
1115
1116 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001117
David Weinehall36cdd012016-08-22 13:59:31 +03001118 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001119 u16 rgvswctl = I915_READ16(MEMSWCTL);
1120 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1121
1122 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1123 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1124 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1125 MEMSTAT_VID_SHIFT);
1126 seq_printf(m, "Current P-state: %d\n",
1127 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001128 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001129 u32 freq_sts;
1130
1131 mutex_lock(&dev_priv->rps.hw_lock);
1132 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1133 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1134 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1135
1136 seq_printf(m, "actual GPU freq: %d MHz\n",
1137 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1138
1139 seq_printf(m, "current GPU freq: %d MHz\n",
1140 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1141
1142 seq_printf(m, "max GPU freq: %d MHz\n",
1143 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1144
1145 seq_printf(m, "min GPU freq: %d MHz\n",
1146 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1147
1148 seq_printf(m, "idle GPU freq: %d MHz\n",
1149 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1150
1151 seq_printf(m,
1152 "efficient (RPe) frequency: %d MHz\n",
1153 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1154 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001155 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001156 u32 rp_state_limits;
1157 u32 gt_perf_status;
1158 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001159 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001160 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001161 u32 rpupei, rpcurup, rpprevup;
1162 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001163 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001164 int max_freq;
1165
Bob Paauwe35040562015-06-25 14:54:07 -07001166 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001167 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001168 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1169 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1170 } else {
1171 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1172 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1173 }
1174
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001175 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001176 ret = mutex_lock_interruptible(&dev->struct_mutex);
1177 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001178 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001179
Mika Kuoppala59bad942015-01-16 11:34:40 +02001180 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001181
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001182 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001183 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301184 reqf >>= 23;
1185 else {
1186 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001187 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301188 reqf >>= 24;
1189 else
1190 reqf >>= 25;
1191 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001192 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001193
Chris Wilson0d8f9492014-03-27 09:06:14 +00001194 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1195 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1196 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1197
Jesse Barnesccab5c82011-01-18 15:49:25 -08001198 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301199 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1200 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1201 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1202 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1203 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1204 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001205 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301206 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001207 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001208 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1209 else
1210 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001211 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001212
Mika Kuoppala59bad942015-01-16 11:34:40 +02001213 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001214 mutex_unlock(&dev->struct_mutex);
1215
David Weinehall36cdd012016-08-22 13:59:31 +03001216 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001217 pm_ier = I915_READ(GEN6_PMIER);
1218 pm_imr = I915_READ(GEN6_PMIMR);
1219 pm_isr = I915_READ(GEN6_PMISR);
1220 pm_iir = I915_READ(GEN6_PMIIR);
1221 pm_mask = I915_READ(GEN6_PMINTRMSK);
1222 } else {
1223 pm_ier = I915_READ(GEN8_GT_IER(2));
1224 pm_imr = I915_READ(GEN8_GT_IMR(2));
1225 pm_isr = I915_READ(GEN8_GT_ISR(2));
1226 pm_iir = I915_READ(GEN8_GT_IIR(2));
1227 pm_mask = I915_READ(GEN6_PMINTRMSK);
1228 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001229 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001230 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301231 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001232 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001233 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001234 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001235 seq_printf(m, "Render p-state VID: %d\n",
1236 gt_perf_status & 0xff);
1237 seq_printf(m, "Render p-state limit: %d\n",
1238 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001239 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1240 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1241 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1242 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001243 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001244 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301245 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1246 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1247 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1248 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1249 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1250 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001251 seq_printf(m, "Up threshold: %d%%\n",
1252 dev_priv->rps.up_threshold);
1253
Akash Goeld6cda9c2016-04-23 00:05:46 +05301254 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1255 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1256 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1257 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1258 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1259 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001260 seq_printf(m, "Down threshold: %d%%\n",
1261 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001262
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001263 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001264 rp_state_cap >> 16) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001265 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001266 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001267 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001268
1269 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001270 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001271 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001272 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001273
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001274 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001275 rp_state_cap >> 0) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001276 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001277 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001278 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001279 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001280 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001281
Chris Wilsond86ed342015-04-27 13:41:19 +01001282 seq_printf(m, "Current freq: %d MHz\n",
1283 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1284 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001285 seq_printf(m, "Idle freq: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001287 seq_printf(m, "Min freq: %d MHz\n",
1288 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001289 seq_printf(m, "Boost freq: %d MHz\n",
1290 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001291 seq_printf(m, "Max freq: %d MHz\n",
1292 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1293 seq_printf(m,
1294 "efficient (RPe) frequency: %d MHz\n",
1295 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001296 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001297 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001298 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001299
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001300 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001301 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1302 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1303
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001304out:
1305 intel_runtime_pm_put(dev_priv);
1306 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001307}
1308
Ben Widawskyd6369512016-09-20 16:54:32 +03001309static void i915_instdone_info(struct drm_i915_private *dev_priv,
1310 struct seq_file *m,
1311 struct intel_instdone *instdone)
1312{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001313 int slice;
1314 int subslice;
1315
Ben Widawskyd6369512016-09-20 16:54:32 +03001316 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1317 instdone->instdone);
1318
1319 if (INTEL_GEN(dev_priv) <= 3)
1320 return;
1321
1322 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1323 instdone->slice_common);
1324
1325 if (INTEL_GEN(dev_priv) <= 6)
1326 return;
1327
Ben Widawskyf9e61372016-09-20 16:54:33 +03001328 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1329 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1330 slice, subslice, instdone->sampler[slice][subslice]);
1331
1332 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1333 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1334 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001335}
1336
Chris Wilsonf6544492015-01-26 18:03:04 +02001337static int i915_hangcheck_info(struct seq_file *m, void *unused)
1338{
David Weinehall36cdd012016-08-22 13:59:31 +03001339 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001340 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001341 u64 acthd[I915_NUM_ENGINES];
1342 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001343 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001344 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001345
Chris Wilson8af29b02016-09-09 14:11:47 +01001346 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1347 seq_printf(m, "Wedged\n");
1348 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1349 seq_printf(m, "Reset in progress\n");
1350 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1351 seq_printf(m, "Waiter holding struct mutex\n");
1352 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1353 seq_printf(m, "struct_mutex blocked for reset\n");
1354
Chris Wilsonf6544492015-01-26 18:03:04 +02001355 if (!i915.enable_hangcheck) {
1356 seq_printf(m, "Hangcheck disabled\n");
1357 return 0;
1358 }
1359
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001360 intel_runtime_pm_get(dev_priv);
1361
Akash Goel3b3f1652016-10-13 22:44:48 +05301362 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001363 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001364 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001365 }
1366
Akash Goel3b3f1652016-10-13 22:44:48 +05301367 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001368
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001369 intel_runtime_pm_put(dev_priv);
1370
Chris Wilsonf6544492015-01-26 18:03:04 +02001371 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1372 seq_printf(m, "Hangcheck active, fires in %dms\n",
1373 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1374 jiffies));
1375 } else
1376 seq_printf(m, "Hangcheck inactive\n");
1377
Akash Goel3b3f1652016-10-13 22:44:48 +05301378 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001379 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1380 struct rb_node *rb;
1381
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001382 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001383 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001384 engine->hangcheck.seqno, seqno[id],
1385 intel_engine_last_submit(engine));
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001386 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001387 yesno(intel_engine_has_waiter(engine)),
1388 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001389 &dev_priv->gpu_error.missed_irq_rings)),
1390 yesno(engine->hangcheck.stalled));
1391
Chris Wilsonf6168e32016-10-28 13:58:55 +01001392 spin_lock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001393 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001394 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001395
1396 seq_printf(m, "\t%s [%d] waiting for %x\n",
1397 w->tsk->comm, w->tsk->pid, w->seqno);
1398 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01001399 spin_unlock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001400
Chris Wilsonf6544492015-01-26 18:03:04 +02001401 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001402 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001403 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001404 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1405 hangcheck_action_to_str(engine->hangcheck.action),
1406 engine->hangcheck.action,
1407 jiffies_to_msecs(jiffies -
1408 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001409
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001410 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001411 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001412
Ben Widawskyd6369512016-09-20 16:54:32 +03001413 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001414
Ben Widawskyd6369512016-09-20 16:54:32 +03001415 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001416
Ben Widawskyd6369512016-09-20 16:54:32 +03001417 i915_instdone_info(dev_priv, m,
1418 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001419 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001420 }
1421
1422 return 0;
1423}
1424
Ben Widawsky4d855292011-12-12 19:34:16 -08001425static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001426{
David Weinehall36cdd012016-08-22 13:59:31 +03001427 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001428 u32 rgvmodectl, rstdbyctl;
1429 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001430
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001431 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001432
1433 rgvmodectl = I915_READ(MEMMODECTL);
1434 rstdbyctl = I915_READ(RSTDBYCTL);
1435 crstandvid = I915_READ16(CRSTANDVID);
1436
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001437 intel_runtime_pm_put(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001438
Jani Nikula742f4912015-09-03 11:16:09 +03001439 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001440 seq_printf(m, "Boost freq: %d\n",
1441 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1442 MEMMODE_BOOST_FREQ_SHIFT);
1443 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001444 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001445 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001446 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001447 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001448 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001449 seq_printf(m, "Starting frequency: P%d\n",
1450 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001451 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001452 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001453 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1454 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1455 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1456 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001457 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001458 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001459 switch (rstdbyctl & RSX_STATUS_MASK) {
1460 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001461 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001462 break;
1463 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001464 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001465 break;
1466 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001467 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001468 break;
1469 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001470 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001471 break;
1472 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001473 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001474 break;
1475 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001476 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001477 break;
1478 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001479 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001480 break;
1481 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001482
1483 return 0;
1484}
1485
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001486static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001487{
David Weinehall36cdd012016-08-22 13:59:31 +03001488 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001489 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001490
1491 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001492 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001493 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001494 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001495 fw_domain->wake_count);
1496 }
1497 spin_unlock_irq(&dev_priv->uncore.lock);
1498
1499 return 0;
1500}
1501
Deepak S669ab5a2014-01-10 15:18:26 +05301502static int vlv_drpc_info(struct seq_file *m)
1503{
David Weinehall36cdd012016-08-22 13:59:31 +03001504 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001505 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301506
Imre Deakd46c0512014-04-14 20:24:27 +03001507 intel_runtime_pm_get(dev_priv);
1508
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001509 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301510 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1511 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1512
Imre Deakd46c0512014-04-14 20:24:27 +03001513 intel_runtime_pm_put(dev_priv);
1514
Deepak S669ab5a2014-01-10 15:18:26 +05301515 seq_printf(m, "Video Turbo Mode: %s\n",
1516 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1517 seq_printf(m, "Turbo enabled: %s\n",
1518 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1519 seq_printf(m, "HW control enabled: %s\n",
1520 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1521 seq_printf(m, "SW control enabled: %s\n",
1522 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1523 GEN6_RP_MEDIA_SW_MODE));
1524 seq_printf(m, "RC6 Enabled: %s\n",
1525 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1526 GEN6_RC_CTL_EI_MODE(1))));
1527 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001528 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301529 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001530 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301531
Imre Deak9cc19be2014-04-14 20:24:24 +03001532 seq_printf(m, "Render RC6 residency since boot: %u\n",
1533 I915_READ(VLV_GT_RENDER_RC6));
1534 seq_printf(m, "Media RC6 residency since boot: %u\n",
1535 I915_READ(VLV_GT_MEDIA_RC6));
1536
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001537 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301538}
1539
Ben Widawsky4d855292011-12-12 19:34:16 -08001540static int gen6_drpc_info(struct seq_file *m)
1541{
David Weinehall36cdd012016-08-22 13:59:31 +03001542 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1543 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001544 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301545 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001546 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001547 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001548
1549 ret = mutex_lock_interruptible(&dev->struct_mutex);
1550 if (ret)
1551 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001552 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001553
Chris Wilson907b28c2013-07-19 20:36:52 +01001554 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001555 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001556 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001557
1558 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001559 seq_puts(m, "RC information inaccurate because somebody "
1560 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001561 } else {
1562 /* NB: we cannot use forcewake, else we read the wrong values */
1563 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1564 udelay(10);
1565 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1566 }
1567
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001568 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001569 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001570
1571 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1572 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001573 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301574 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1575 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1576 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001577 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001578 mutex_lock(&dev_priv->rps.hw_lock);
1579 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1580 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001581
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001582 intel_runtime_pm_put(dev_priv);
1583
Ben Widawsky4d855292011-12-12 19:34:16 -08001584 seq_printf(m, "Video Turbo Mode: %s\n",
1585 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1586 seq_printf(m, "HW control enabled: %s\n",
1587 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1588 seq_printf(m, "SW control enabled: %s\n",
1589 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1590 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001591 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001592 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1593 seq_printf(m, "RC6 Enabled: %s\n",
1594 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001595 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301596 seq_printf(m, "Render Well Gating Enabled: %s\n",
1597 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1598 seq_printf(m, "Media Well Gating Enabled: %s\n",
1599 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1600 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001601 seq_printf(m, "Deep RC6 Enabled: %s\n",
1602 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1603 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1604 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001605 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001606 switch (gt_core_status & GEN6_RCn_MASK) {
1607 case GEN6_RC0:
1608 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001609 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001610 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001611 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001612 break;
1613 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001614 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001615 break;
1616 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001617 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001618 break;
1619 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001620 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001621 break;
1622 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001623 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001624 break;
1625 }
1626
1627 seq_printf(m, "Core Power Down: %s\n",
1628 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001629 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301630 seq_printf(m, "Render Power Well: %s\n",
1631 (gen9_powergate_status &
1632 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1633 seq_printf(m, "Media Power Well: %s\n",
1634 (gen9_powergate_status &
1635 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1636 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001637
1638 /* Not exactly sure what this is */
1639 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1640 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1641 seq_printf(m, "RC6 residency since boot: %u\n",
1642 I915_READ(GEN6_GT_GFX_RC6));
1643 seq_printf(m, "RC6+ residency since boot: %u\n",
1644 I915_READ(GEN6_GT_GFX_RC6p));
1645 seq_printf(m, "RC6++ residency since boot: %u\n",
1646 I915_READ(GEN6_GT_GFX_RC6pp));
1647
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001648 seq_printf(m, "RC6 voltage: %dmV\n",
1649 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1650 seq_printf(m, "RC6+ voltage: %dmV\n",
1651 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1652 seq_printf(m, "RC6++ voltage: %dmV\n",
1653 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301654 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001655}
1656
1657static int i915_drpc_info(struct seq_file *m, void *unused)
1658{
David Weinehall36cdd012016-08-22 13:59:31 +03001659 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001660
David Weinehall36cdd012016-08-22 13:59:31 +03001661 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301662 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001663 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001664 return gen6_drpc_info(m);
1665 else
1666 return ironlake_drpc_info(m);
1667}
1668
Daniel Vetter9a851782015-06-18 10:30:22 +02001669static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1670{
David Weinehall36cdd012016-08-22 13:59:31 +03001671 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001672
1673 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1674 dev_priv->fb_tracking.busy_bits);
1675
1676 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1677 dev_priv->fb_tracking.flip_bits);
1678
1679 return 0;
1680}
1681
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001682static int i915_fbc_status(struct seq_file *m, void *unused)
1683{
David Weinehall36cdd012016-08-22 13:59:31 +03001684 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001685
David Weinehall36cdd012016-08-22 13:59:31 +03001686 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001687 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001688 return 0;
1689 }
1690
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001691 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001692 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001693
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001694 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001695 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001696 else
1697 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001698 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001699
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001700 if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
1701 uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
1702 BDW_FBC_COMPRESSION_MASK :
1703 IVB_FBC_COMPRESSION_MASK;
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001704 seq_printf(m, "Compressing: %s\n",
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001705 yesno(I915_READ(FBC_STATUS2) & mask));
1706 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001707
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001708 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001709 intel_runtime_pm_put(dev_priv);
1710
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001711 return 0;
1712}
1713
Rodrigo Vivida46f932014-08-01 02:04:45 -07001714static int i915_fbc_fc_get(void *data, u64 *val)
1715{
David Weinehall36cdd012016-08-22 13:59:31 +03001716 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001717
David Weinehall36cdd012016-08-22 13:59:31 +03001718 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001719 return -ENODEV;
1720
Rodrigo Vivida46f932014-08-01 02:04:45 -07001721 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001722
1723 return 0;
1724}
1725
1726static int i915_fbc_fc_set(void *data, u64 val)
1727{
David Weinehall36cdd012016-08-22 13:59:31 +03001728 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001729 u32 reg;
1730
David Weinehall36cdd012016-08-22 13:59:31 +03001731 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001732 return -ENODEV;
1733
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001734 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001735
1736 reg = I915_READ(ILK_DPFC_CONTROL);
1737 dev_priv->fbc.false_color = val;
1738
1739 I915_WRITE(ILK_DPFC_CONTROL, val ?
1740 (reg | FBC_CTL_FALSE_COLOR) :
1741 (reg & ~FBC_CTL_FALSE_COLOR));
1742
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001743 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001744 return 0;
1745}
1746
1747DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1748 i915_fbc_fc_get, i915_fbc_fc_set,
1749 "%llu\n");
1750
Paulo Zanoni92d44622013-05-31 16:33:24 -03001751static int i915_ips_status(struct seq_file *m, void *unused)
1752{
David Weinehall36cdd012016-08-22 13:59:31 +03001753 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001754
David Weinehall36cdd012016-08-22 13:59:31 +03001755 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001756 seq_puts(m, "not supported\n");
1757 return 0;
1758 }
1759
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001760 intel_runtime_pm_get(dev_priv);
1761
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001762 seq_printf(m, "Enabled by kernel parameter: %s\n",
1763 yesno(i915.enable_ips));
1764
David Weinehall36cdd012016-08-22 13:59:31 +03001765 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001766 seq_puts(m, "Currently: unknown\n");
1767 } else {
1768 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1769 seq_puts(m, "Currently: enabled\n");
1770 else
1771 seq_puts(m, "Currently: disabled\n");
1772 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001773
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001774 intel_runtime_pm_put(dev_priv);
1775
Paulo Zanoni92d44622013-05-31 16:33:24 -03001776 return 0;
1777}
1778
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001779static int i915_sr_status(struct seq_file *m, void *unused)
1780{
David Weinehall36cdd012016-08-22 13:59:31 +03001781 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001782 bool sr_enabled = false;
1783
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001784 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001785 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001786
David Weinehall36cdd012016-08-22 13:59:31 +03001787 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001788 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001789 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001790 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001791 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001792 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001793 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001794 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001795 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001796 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001797 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001798
Chris Wilson9c870d02016-10-24 13:42:15 +01001799 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001800 intel_runtime_pm_put(dev_priv);
1801
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001802 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001803
1804 return 0;
1805}
1806
Jesse Barnes7648fa92010-05-20 14:28:11 -07001807static int i915_emon_status(struct seq_file *m, void *unused)
1808{
David Weinehall36cdd012016-08-22 13:59:31 +03001809 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1810 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001811 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001812 int ret;
1813
David Weinehall36cdd012016-08-22 13:59:31 +03001814 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001815 return -ENODEV;
1816
Chris Wilsonde227ef2010-07-03 07:58:38 +01001817 ret = mutex_lock_interruptible(&dev->struct_mutex);
1818 if (ret)
1819 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001820
1821 temp = i915_mch_val(dev_priv);
1822 chipset = i915_chipset_val(dev_priv);
1823 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001824 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001825
1826 seq_printf(m, "GMCH temp: %ld\n", temp);
1827 seq_printf(m, "Chipset power: %ld\n", chipset);
1828 seq_printf(m, "GFX power: %ld\n", gfx);
1829 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1830
1831 return 0;
1832}
1833
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001834static int i915_ring_freq_table(struct seq_file *m, void *unused)
1835{
David Weinehall36cdd012016-08-22 13:59:31 +03001836 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001837 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001838 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301839 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001840
Carlos Santa26310342016-08-17 12:30:41 -07001841 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001842 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001843 return 0;
1844 }
1845
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001846 intel_runtime_pm_get(dev_priv);
1847
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001848 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001849 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001850 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001851
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001852 if (IS_GEN9_BC(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301853 /* Convert GT frequency to 50 HZ units */
1854 min_gpu_freq =
1855 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1856 max_gpu_freq =
1857 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1858 } else {
1859 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1860 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1861 }
1862
Damien Lespiau267f0c92013-06-24 22:59:48 +01001863 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001864
Akash Goelf936ec32015-06-29 14:50:22 +05301865 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001866 ia_freq = gpu_freq;
1867 sandybridge_pcode_read(dev_priv,
1868 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1869 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001870 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301871 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001872 (IS_GEN9_BC(dev_priv) ?
1873 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001874 ((ia_freq >> 0) & 0xff) * 100,
1875 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001876 }
1877
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001878 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001879
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001880out:
1881 intel_runtime_pm_put(dev_priv);
1882 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001883}
1884
Chris Wilson44834a62010-08-19 16:09:23 +01001885static int i915_opregion(struct seq_file *m, void *unused)
1886{
David Weinehall36cdd012016-08-22 13:59:31 +03001887 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1888 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001889 struct intel_opregion *opregion = &dev_priv->opregion;
1890 int ret;
1891
1892 ret = mutex_lock_interruptible(&dev->struct_mutex);
1893 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001894 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001895
Jani Nikula2455a8e2015-12-14 12:50:53 +02001896 if (opregion->header)
1897 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001898
1899 mutex_unlock(&dev->struct_mutex);
1900
Daniel Vetter0d38f002012-04-21 22:49:10 +02001901out:
Chris Wilson44834a62010-08-19 16:09:23 +01001902 return 0;
1903}
1904
Jani Nikulaada8f952015-12-15 13:17:12 +02001905static int i915_vbt(struct seq_file *m, void *unused)
1906{
David Weinehall36cdd012016-08-22 13:59:31 +03001907 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001908
1909 if (opregion->vbt)
1910 seq_write(m, opregion->vbt, opregion->vbt_size);
1911
1912 return 0;
1913}
1914
Chris Wilson37811fc2010-08-25 22:45:57 +01001915static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1916{
David Weinehall36cdd012016-08-22 13:59:31 +03001917 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1918 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301919 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001920 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001921 int ret;
1922
1923 ret = mutex_lock_interruptible(&dev->struct_mutex);
1924 if (ret)
1925 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001926
Daniel Vetter06957262015-08-10 13:34:08 +02001927#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001928 if (dev_priv->fbdev) {
1929 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001930
Chris Wilson25bcce92016-07-02 15:36:00 +01001931 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1932 fbdev_fb->base.width,
1933 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001934 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001935 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001936 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001937 drm_framebuffer_read_refcount(&fbdev_fb->base));
1938 describe_obj(m, fbdev_fb->obj);
1939 seq_putc(m, '\n');
1940 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001941#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001942
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001943 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001944 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301945 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1946 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001947 continue;
1948
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001949 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001950 fb->base.width,
1951 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001952 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001953 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001954 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001955 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001956 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001957 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001958 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001959 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001960 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001961
1962 return 0;
1963}
1964
Chris Wilson7e37f882016-08-02 22:50:21 +01001965static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001966{
1967 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001968 ring->space, ring->head, ring->tail,
1969 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001970}
1971
Ben Widawskye76d3632011-03-19 18:14:29 -07001972static int i915_context_status(struct seq_file *m, void *unused)
1973{
David Weinehall36cdd012016-08-22 13:59:31 +03001974 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1975 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001976 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001977 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301978 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001979 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001980
Daniel Vetterf3d28872014-05-29 23:23:08 +02001981 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001982 if (ret)
1983 return ret;
1984
Ben Widawskya33afea2013-09-17 21:12:45 -07001985 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001986 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001987 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001988 struct task_struct *task;
1989
Chris Wilsonc84455b2016-08-15 10:49:08 +01001990 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001991 if (task) {
1992 seq_printf(m, "(%s [%d]) ",
1993 task->comm, task->pid);
1994 put_task_struct(task);
1995 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001996 } else if (IS_ERR(ctx->file_priv)) {
1997 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001998 } else {
1999 seq_puts(m, "(kernel) ");
2000 }
2001
Chris Wilsonbca44d82016-05-24 14:53:41 +01002002 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2003 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07002004
Akash Goel3b3f1652016-10-13 22:44:48 +05302005 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01002006 struct intel_context *ce = &ctx->engine[engine->id];
2007
2008 seq_printf(m, "%s: ", engine->name);
2009 seq_putc(m, ce->initialised ? 'I' : 'i');
2010 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002011 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002012 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01002013 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002014 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002015 }
2016
Ben Widawskya33afea2013-09-17 21:12:45 -07002017 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08002018 }
2019
Daniel Vetterf3d28872014-05-29 23:23:08 +02002020 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002021
2022 return 0;
2023}
2024
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002025static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01002026 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002027 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002028{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002029 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002030 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002031 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002032
Chris Wilson7069b142016-04-28 09:56:52 +01002033 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2034
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002035 if (!vma) {
2036 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002037 return;
2038 }
2039
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002040 if (vma->flags & I915_VMA_GLOBAL_BIND)
2041 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002042 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002043
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002044 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002045 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002046 return;
2047 }
2048
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002049 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2050 if (page) {
2051 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002052
2053 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002054 seq_printf(m,
2055 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2056 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002057 reg_state[j], reg_state[j + 1],
2058 reg_state[j + 2], reg_state[j + 3]);
2059 }
2060 kunmap_atomic(reg_state);
2061 }
2062
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002063 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002064 seq_putc(m, '\n');
2065}
2066
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002067static int i915_dump_lrc(struct seq_file *m, void *unused)
2068{
David Weinehall36cdd012016-08-22 13:59:31 +03002069 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2070 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002071 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002072 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302073 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002074 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002075
2076 if (!i915.enable_execlists) {
2077 seq_printf(m, "Logical Ring Contexts are disabled\n");
2078 return 0;
2079 }
2080
2081 ret = mutex_lock_interruptible(&dev->struct_mutex);
2082 if (ret)
2083 return ret;
2084
Dave Gordone28e4042016-01-19 19:02:55 +00002085 list_for_each_entry(ctx, &dev_priv->context_list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302086 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002087 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002088
2089 mutex_unlock(&dev->struct_mutex);
2090
2091 return 0;
2092}
2093
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002094static const char *swizzle_string(unsigned swizzle)
2095{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002096 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002097 case I915_BIT_6_SWIZZLE_NONE:
2098 return "none";
2099 case I915_BIT_6_SWIZZLE_9:
2100 return "bit9";
2101 case I915_BIT_6_SWIZZLE_9_10:
2102 return "bit9/bit10";
2103 case I915_BIT_6_SWIZZLE_9_11:
2104 return "bit9/bit11";
2105 case I915_BIT_6_SWIZZLE_9_10_11:
2106 return "bit9/bit10/bit11";
2107 case I915_BIT_6_SWIZZLE_9_17:
2108 return "bit9/bit17";
2109 case I915_BIT_6_SWIZZLE_9_10_17:
2110 return "bit9/bit10/bit17";
2111 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002112 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002113 }
2114
2115 return "bug";
2116}
2117
2118static int i915_swizzle_info(struct seq_file *m, void *data)
2119{
David Weinehall36cdd012016-08-22 13:59:31 +03002120 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002121
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002122 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002123
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002124 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2125 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2126 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2127 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2128
David Weinehall36cdd012016-08-22 13:59:31 +03002129 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002130 seq_printf(m, "DDC = 0x%08x\n",
2131 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002132 seq_printf(m, "DDC2 = 0x%08x\n",
2133 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002134 seq_printf(m, "C0DRB3 = 0x%04x\n",
2135 I915_READ16(C0DRB3));
2136 seq_printf(m, "C1DRB3 = 0x%04x\n",
2137 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002138 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002139 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2140 I915_READ(MAD_DIMM_C0));
2141 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2142 I915_READ(MAD_DIMM_C1));
2143 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2144 I915_READ(MAD_DIMM_C2));
2145 seq_printf(m, "TILECTL = 0x%08x\n",
2146 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002147 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002148 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2149 I915_READ(GAMTARBMODE));
2150 else
2151 seq_printf(m, "ARB_MODE = 0x%08x\n",
2152 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002153 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2154 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002155 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002156
2157 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2158 seq_puts(m, "L-shaped memory detected\n");
2159
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002160 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002161
2162 return 0;
2163}
2164
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002165static int per_file_ctx(int id, void *ptr, void *data)
2166{
Chris Wilsone2efd132016-05-24 14:53:34 +01002167 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002168 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002169 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2170
2171 if (!ppgtt) {
2172 seq_printf(m, " no ppgtt for context %d\n",
2173 ctx->user_handle);
2174 return 0;
2175 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002176
Oscar Mateof83d6512014-05-22 14:13:38 +01002177 if (i915_gem_context_is_default(ctx))
2178 seq_puts(m, " default context:\n");
2179 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002180 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002181 ppgtt->debug_dump(ppgtt, m);
2182
2183 return 0;
2184}
2185
David Weinehall36cdd012016-08-22 13:59:31 +03002186static void gen8_ppgtt_info(struct seq_file *m,
2187 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002188{
Ben Widawsky77df6772013-11-02 21:07:30 -07002189 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302190 struct intel_engine_cs *engine;
2191 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002192 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002193
Ben Widawsky77df6772013-11-02 21:07:30 -07002194 if (!ppgtt)
2195 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002196
Akash Goel3b3f1652016-10-13 22:44:48 +05302197 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002198 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002199 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002200 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002201 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002202 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002203 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002204 }
2205 }
2206}
2207
David Weinehall36cdd012016-08-22 13:59:31 +03002208static void gen6_ppgtt_info(struct seq_file *m,
2209 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002210{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002211 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302212 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002213
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002214 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002215 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2216
Akash Goel3b3f1652016-10-13 22:44:48 +05302217 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002218 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002219 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002220 seq_printf(m, "GFX_MODE: 0x%08x\n",
2221 I915_READ(RING_MODE_GEN7(engine)));
2222 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2223 I915_READ(RING_PP_DIR_BASE(engine)));
2224 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2225 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2226 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2227 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002228 }
2229 if (dev_priv->mm.aliasing_ppgtt) {
2230 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2231
Damien Lespiau267f0c92013-06-24 22:59:48 +01002232 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002233 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002234
Ben Widawsky87d60b62013-12-06 14:11:29 -08002235 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002236 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002237
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002238 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002239}
2240
2241static int i915_ppgtt_info(struct seq_file *m, void *data)
2242{
David Weinehall36cdd012016-08-22 13:59:31 +03002243 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2244 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002245 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002246 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002247
Chris Wilson637ee292016-08-22 14:28:20 +01002248 mutex_lock(&dev->filelist_mutex);
2249 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002250 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002251 goto out_unlock;
2252
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002253 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002254
David Weinehall36cdd012016-08-22 13:59:31 +03002255 if (INTEL_GEN(dev_priv) >= 8)
2256 gen8_ppgtt_info(m, dev_priv);
2257 else if (INTEL_GEN(dev_priv) >= 6)
2258 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002259
Michel Thierryea91e402015-07-29 17:23:57 +01002260 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2261 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002262 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002263
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002264 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002265 if (!task) {
2266 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002267 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002268 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002269 seq_printf(m, "\nproc: %s\n", task->comm);
2270 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002271 idr_for_each(&file_priv->context_idr, per_file_ctx,
2272 (void *)(unsigned long)m);
2273 }
2274
Chris Wilson637ee292016-08-22 14:28:20 +01002275out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002276 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002277 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002278out_unlock:
2279 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002280 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002281}
2282
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002283static int count_irq_waiters(struct drm_i915_private *i915)
2284{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002285 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302286 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002287 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002288
Akash Goel3b3f1652016-10-13 22:44:48 +05302289 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002290 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002291
2292 return count;
2293}
2294
Chris Wilson7466c292016-08-15 09:49:33 +01002295static const char *rps_power_to_str(unsigned int power)
2296{
2297 static const char * const strings[] = {
2298 [LOW_POWER] = "low power",
2299 [BETWEEN] = "mixed",
2300 [HIGH_POWER] = "high power",
2301 };
2302
2303 if (power >= ARRAY_SIZE(strings) || !strings[power])
2304 return "unknown";
2305
2306 return strings[power];
2307}
2308
Chris Wilson1854d5c2015-04-07 16:20:32 +01002309static int i915_rps_boost_info(struct seq_file *m, void *data)
2310{
David Weinehall36cdd012016-08-22 13:59:31 +03002311 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2312 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002313 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002314
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002315 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002316 seq_printf(m, "GPU busy? %s [%d requests]\n",
2317 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002318 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002319 seq_printf(m, "Frequency requested %d\n",
2320 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2321 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002322 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2323 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2324 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2325 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002326 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2327 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2328 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2329 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002330
2331 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002332 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002333 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2334 struct drm_i915_file_private *file_priv = file->driver_priv;
2335 struct task_struct *task;
2336
2337 rcu_read_lock();
2338 task = pid_task(file->pid, PIDTYPE_PID);
2339 seq_printf(m, "%s [%d]: %d boosts%s\n",
2340 task ? task->comm : "<unknown>",
2341 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002342 file_priv->rps.boosts,
2343 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002344 rcu_read_unlock();
2345 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002346 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002347 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002348 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002349
Chris Wilson7466c292016-08-15 09:49:33 +01002350 if (INTEL_GEN(dev_priv) >= 6 &&
2351 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002352 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002353 u32 rpup, rpupei;
2354 u32 rpdown, rpdownei;
2355
2356 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2357 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2358 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2359 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2360 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2361 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2362
2363 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2364 rps_power_to_str(dev_priv->rps.power));
2365 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2366 100 * rpup / rpupei,
2367 dev_priv->rps.up_threshold);
2368 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2369 100 * rpdown / rpdownei,
2370 dev_priv->rps.down_threshold);
2371 } else {
2372 seq_puts(m, "\nRPS Autotuning inactive\n");
2373 }
2374
Chris Wilson8d3afd72015-05-21 21:01:47 +01002375 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002376}
2377
Ben Widawsky63573eb2013-07-04 11:02:07 -07002378static int i915_llc(struct seq_file *m, void *data)
2379{
David Weinehall36cdd012016-08-22 13:59:31 +03002380 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002381 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002382
David Weinehall36cdd012016-08-22 13:59:31 +03002383 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002384 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2385 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002386
2387 return 0;
2388}
2389
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002390static int i915_huc_load_status_info(struct seq_file *m, void *data)
2391{
2392 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2393 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
2394
2395 if (!HAS_HUC_UCODE(dev_priv))
2396 return 0;
2397
2398 seq_puts(m, "HuC firmware status:\n");
2399 seq_printf(m, "\tpath: %s\n", huc_fw->path);
2400 seq_printf(m, "\tfetch: %s\n",
2401 intel_uc_fw_status_repr(huc_fw->fetch_status));
2402 seq_printf(m, "\tload: %s\n",
2403 intel_uc_fw_status_repr(huc_fw->load_status));
2404 seq_printf(m, "\tversion wanted: %d.%d\n",
2405 huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
2406 seq_printf(m, "\tversion found: %d.%d\n",
2407 huc_fw->major_ver_found, huc_fw->minor_ver_found);
2408 seq_printf(m, "\theader: offset is %d; size = %d\n",
2409 huc_fw->header_offset, huc_fw->header_size);
2410 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2411 huc_fw->ucode_offset, huc_fw->ucode_size);
2412 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2413 huc_fw->rsa_offset, huc_fw->rsa_size);
2414
2415 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2416
2417 return 0;
2418}
2419
Alex Daifdf5d352015-08-12 15:43:37 +01002420static int i915_guc_load_status_info(struct seq_file *m, void *data)
2421{
David Weinehall36cdd012016-08-22 13:59:31 +03002422 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002423 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
Alex Daifdf5d352015-08-12 15:43:37 +01002424 u32 tmp, i;
2425
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002426 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002427 return 0;
2428
2429 seq_printf(m, "GuC firmware status:\n");
2430 seq_printf(m, "\tpath: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002431 guc_fw->path);
Alex Daifdf5d352015-08-12 15:43:37 +01002432 seq_printf(m, "\tfetch: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002433 intel_uc_fw_status_repr(guc_fw->fetch_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002434 seq_printf(m, "\tload: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002435 intel_uc_fw_status_repr(guc_fw->load_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002436 seq_printf(m, "\tversion wanted: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002437 guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
Alex Daifdf5d352015-08-12 15:43:37 +01002438 seq_printf(m, "\tversion found: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002439 guc_fw->major_ver_found, guc_fw->minor_ver_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002440 seq_printf(m, "\theader: offset is %d; size = %d\n",
2441 guc_fw->header_offset, guc_fw->header_size);
2442 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2443 guc_fw->ucode_offset, guc_fw->ucode_size);
2444 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2445 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002446
2447 tmp = I915_READ(GUC_STATUS);
2448
2449 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2450 seq_printf(m, "\tBootrom status = 0x%x\n",
2451 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2452 seq_printf(m, "\tuKernel status = 0x%x\n",
2453 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2454 seq_printf(m, "\tMIA Core status = 0x%x\n",
2455 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2456 seq_puts(m, "\nScratch registers:\n");
2457 for (i = 0; i < 16; i++)
2458 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2459
2460 return 0;
2461}
2462
Akash Goel5aa1ee42016-10-12 21:54:36 +05302463static void i915_guc_log_info(struct seq_file *m,
2464 struct drm_i915_private *dev_priv)
2465{
2466 struct intel_guc *guc = &dev_priv->guc;
2467
2468 seq_puts(m, "\nGuC logging stats:\n");
2469
2470 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2471 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2472 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2473
2474 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2475 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2476 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2477
2478 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2479 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2480 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2481
2482 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2483 guc->log.flush_interrupt_count);
2484
2485 seq_printf(m, "\tCapture miss count: %u\n",
2486 guc->log.capture_miss_count);
2487}
2488
Dave Gordon8b417c22015-08-12 15:43:44 +01002489static void i915_guc_client_info(struct seq_file *m,
2490 struct drm_i915_private *dev_priv,
2491 struct i915_guc_client *client)
2492{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002493 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002494 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002495 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002496
2497 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2498 client->priority, client->ctx_index, client->proc_desc_offset);
2499 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
Chris Wilson357248b2016-11-29 12:10:21 +00002500 client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
Dave Gordon8b417c22015-08-12 15:43:44 +01002501 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2502 client->wq_size, client->wq_offset, client->wq_tail);
2503
Dave Gordon551aaec2016-05-13 15:36:33 +01002504 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002505 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2506 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2507
Akash Goel3b3f1652016-10-13 22:44:48 +05302508 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002509 u64 submissions = client->submissions[id];
2510 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002511 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002512 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002513 }
2514 seq_printf(m, "\tTotal: %llu\n", tot);
2515}
2516
2517static int i915_guc_info(struct seq_file *m, void *data)
2518{
David Weinehall36cdd012016-08-22 13:59:31 +03002519 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002520 const struct intel_guc *guc = &dev_priv->guc;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002521 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002522 enum intel_engine_id id;
Chris Wilson334636c2016-11-29 12:10:20 +00002523 u64 total;
Dave Gordon8b417c22015-08-12 15:43:44 +01002524
Chris Wilson334636c2016-11-29 12:10:20 +00002525 if (!guc->execbuf_client) {
2526 seq_printf(m, "GuC submission %s\n",
2527 HAS_GUC_SCHED(dev_priv) ?
2528 "disabled" :
2529 "not supported");
Dave Gordon8b417c22015-08-12 15:43:44 +01002530 return 0;
Chris Wilson334636c2016-11-29 12:10:20 +00002531 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002532
Dave Gordon9636f6d2016-06-13 17:57:28 +01002533 seq_printf(m, "Doorbell map:\n");
Chris Wilson334636c2016-11-29 12:10:20 +00002534 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
2535 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002536
Chris Wilson334636c2016-11-29 12:10:20 +00002537 seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
2538 seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
2539 seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
2540 seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
2541 seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
Dave Gordon8b417c22015-08-12 15:43:44 +01002542
Chris Wilson334636c2016-11-29 12:10:20 +00002543 total = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002544 seq_printf(m, "\nGuC submissions:\n");
Akash Goel3b3f1652016-10-13 22:44:48 +05302545 for_each_engine(engine, dev_priv, id) {
Chris Wilson334636c2016-11-29 12:10:20 +00002546 u64 submissions = guc->submissions[id];
Dave Gordonc18468c2016-08-09 15:19:22 +01002547 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002548 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Chris Wilson334636c2016-11-29 12:10:20 +00002549 engine->name, submissions, guc->last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002550 }
2551 seq_printf(m, "\t%s: %llu\n", "Total", total);
2552
Chris Wilson334636c2016-11-29 12:10:20 +00002553 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2554 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002555
Akash Goel5aa1ee42016-10-12 21:54:36 +05302556 i915_guc_log_info(m, dev_priv);
2557
Dave Gordon8b417c22015-08-12 15:43:44 +01002558 /* Add more as required ... */
2559
2560 return 0;
2561}
2562
Alex Dai4c7e77f2015-08-12 15:43:40 +01002563static int i915_guc_log_dump(struct seq_file *m, void *data)
2564{
David Weinehall36cdd012016-08-22 13:59:31 +03002565 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002566 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002567 int i = 0, pg;
2568
Akash Goeld6b40b42016-10-12 21:54:29 +05302569 if (!dev_priv->guc.log.vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002570 return 0;
2571
Akash Goeld6b40b42016-10-12 21:54:29 +05302572 obj = dev_priv->guc.log.vma->obj;
Chris Wilson8b797af2016-08-15 10:48:51 +01002573 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2574 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002575
2576 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2577 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2578 *(log + i), *(log + i + 1),
2579 *(log + i + 2), *(log + i + 3));
2580
2581 kunmap_atomic(log);
2582 }
2583
2584 seq_putc(m, '\n');
2585
2586 return 0;
2587}
2588
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302589static int i915_guc_log_control_get(void *data, u64 *val)
2590{
2591 struct drm_device *dev = data;
2592 struct drm_i915_private *dev_priv = to_i915(dev);
2593
2594 if (!dev_priv->guc.log.vma)
2595 return -EINVAL;
2596
2597 *val = i915.guc_log_level;
2598
2599 return 0;
2600}
2601
2602static int i915_guc_log_control_set(void *data, u64 val)
2603{
2604 struct drm_device *dev = data;
2605 struct drm_i915_private *dev_priv = to_i915(dev);
2606 int ret;
2607
2608 if (!dev_priv->guc.log.vma)
2609 return -EINVAL;
2610
2611 ret = mutex_lock_interruptible(&dev->struct_mutex);
2612 if (ret)
2613 return ret;
2614
2615 intel_runtime_pm_get(dev_priv);
2616 ret = i915_guc_log_control(dev_priv, val);
2617 intel_runtime_pm_put(dev_priv);
2618
2619 mutex_unlock(&dev->struct_mutex);
2620 return ret;
2621}
2622
2623DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2624 i915_guc_log_control_get, i915_guc_log_control_set,
2625 "%lld\n");
2626
Chris Wilsonb86bef202017-01-16 13:06:21 +00002627static const char *psr2_live_status(u32 val)
2628{
2629 static const char * const live_status[] = {
2630 "IDLE",
2631 "CAPTURE",
2632 "CAPTURE_FS",
2633 "SLEEP",
2634 "BUFON_FW",
2635 "ML_UP",
2636 "SU_STANDBY",
2637 "FAST_SLEEP",
2638 "DEEP_SLEEP",
2639 "BUF_ON",
2640 "TG_ON"
2641 };
2642
2643 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2644 if (val < ARRAY_SIZE(live_status))
2645 return live_status[val];
2646
2647 return "unknown";
2648}
2649
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002650static int i915_edp_psr_status(struct seq_file *m, void *data)
2651{
David Weinehall36cdd012016-08-22 13:59:31 +03002652 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002653 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002654 u32 stat[3];
2655 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002656 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002657
David Weinehall36cdd012016-08-22 13:59:31 +03002658 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002659 seq_puts(m, "PSR not supported\n");
2660 return 0;
2661 }
2662
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002663 intel_runtime_pm_get(dev_priv);
2664
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002665 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002666 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2667 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002668 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002669 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002670 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2671 dev_priv->psr.busy_frontbuffer_bits);
2672 seq_printf(m, "Re-enable work scheduled: %s\n",
2673 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002674
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302675 if (HAS_DDI(dev_priv)) {
2676 if (dev_priv->psr.psr2_support)
2677 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2678 else
2679 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2680 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002681 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002682 enum transcoder cpu_transcoder =
2683 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2684 enum intel_display_power_domain power_domain;
2685
2686 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2687 if (!intel_display_power_get_if_enabled(dev_priv,
2688 power_domain))
2689 continue;
2690
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002691 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2692 VLV_EDP_PSR_CURR_STATE_MASK;
2693 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2694 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2695 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002696
2697 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002698 }
2699 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002700
2701 seq_printf(m, "Main link in standby mode: %s\n",
2702 yesno(dev_priv->psr.link_standby));
2703
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002704 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002705
David Weinehall36cdd012016-08-22 13:59:31 +03002706 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002707 for_each_pipe(dev_priv, pipe) {
2708 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2709 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2710 seq_printf(m, " pipe %c", pipe_name(pipe));
2711 }
2712 seq_puts(m, "\n");
2713
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002714 /*
2715 * VLV/CHV PSR has no kind of performance counter
2716 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2717 */
David Weinehall36cdd012016-08-22 13:59:31 +03002718 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002719 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002720 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002721
2722 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2723 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302724 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002725 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302726
Chris Wilsonb86bef202017-01-16 13:06:21 +00002727 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2728 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302729 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002730 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002731
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002732 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002733 return 0;
2734}
2735
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002736static int i915_sink_crc(struct seq_file *m, void *data)
2737{
David Weinehall36cdd012016-08-22 13:59:31 +03002738 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2739 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002740 struct intel_connector *connector;
2741 struct intel_dp *intel_dp = NULL;
2742 int ret;
2743 u8 crc[6];
2744
2745 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002746 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002747 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002748
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002749 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002750 continue;
2751
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002752 crtc = connector->base.state->crtc;
2753 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002754 continue;
2755
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002756 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002757 continue;
2758
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002759 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002760
2761 ret = intel_dp_sink_crc(intel_dp, crc);
2762 if (ret)
2763 goto out;
2764
2765 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2766 crc[0], crc[1], crc[2],
2767 crc[3], crc[4], crc[5]);
2768 goto out;
2769 }
2770 ret = -ENODEV;
2771out:
2772 drm_modeset_unlock_all(dev);
2773 return ret;
2774}
2775
Jesse Barnesec013e72013-08-20 10:29:23 +01002776static int i915_energy_uJ(struct seq_file *m, void *data)
2777{
David Weinehall36cdd012016-08-22 13:59:31 +03002778 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002779 u64 power;
2780 u32 units;
2781
David Weinehall36cdd012016-08-22 13:59:31 +03002782 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002783 return -ENODEV;
2784
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002785 intel_runtime_pm_get(dev_priv);
2786
Jesse Barnesec013e72013-08-20 10:29:23 +01002787 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2788 power = (power & 0x1f00) >> 8;
2789 units = 1000000 / (1 << power); /* convert to uJ */
2790 power = I915_READ(MCH_SECP_NRG_STTS);
2791 power *= units;
2792
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002793 intel_runtime_pm_put(dev_priv);
2794
Jesse Barnesec013e72013-08-20 10:29:23 +01002795 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002796
2797 return 0;
2798}
2799
Damien Lespiau6455c872015-06-04 18:23:57 +01002800static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002801{
David Weinehall36cdd012016-08-22 13:59:31 +03002802 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002803 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002804
Chris Wilsona156e642016-04-03 14:14:21 +01002805 if (!HAS_RUNTIME_PM(dev_priv))
2806 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002807
Chris Wilson67d97da2016-07-04 08:08:31 +01002808 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002809 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002810 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002811#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002812 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002813 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002814#else
2815 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2816#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002817 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002818 pci_power_name(pdev->current_state),
2819 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002820
Jesse Barnesec013e72013-08-20 10:29:23 +01002821 return 0;
2822}
2823
Imre Deak1da51582013-11-25 17:15:35 +02002824static int i915_power_domain_info(struct seq_file *m, void *unused)
2825{
David Weinehall36cdd012016-08-22 13:59:31 +03002826 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002827 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2828 int i;
2829
2830 mutex_lock(&power_domains->lock);
2831
2832 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2833 for (i = 0; i < power_domains->power_well_count; i++) {
2834 struct i915_power_well *power_well;
2835 enum intel_display_power_domain power_domain;
2836
2837 power_well = &power_domains->power_wells[i];
2838 seq_printf(m, "%-25s %d\n", power_well->name,
2839 power_well->count);
2840
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002841 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002842 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002843 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002844 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002845 }
2846
2847 mutex_unlock(&power_domains->lock);
2848
2849 return 0;
2850}
2851
Damien Lespiaub7cec662015-10-27 14:47:01 +02002852static int i915_dmc_info(struct seq_file *m, void *unused)
2853{
David Weinehall36cdd012016-08-22 13:59:31 +03002854 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002855 struct intel_csr *csr;
2856
David Weinehall36cdd012016-08-22 13:59:31 +03002857 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002858 seq_puts(m, "not supported\n");
2859 return 0;
2860 }
2861
2862 csr = &dev_priv->csr;
2863
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002864 intel_runtime_pm_get(dev_priv);
2865
Damien Lespiaub7cec662015-10-27 14:47:01 +02002866 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2867 seq_printf(m, "path: %s\n", csr->fw_path);
2868
2869 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002870 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002871
2872 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2873 CSR_VERSION_MINOR(csr->version));
2874
David Weinehall36cdd012016-08-22 13:59:31 +03002875 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002876 seq_printf(m, "DC3 -> DC5 count: %d\n",
2877 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2878 seq_printf(m, "DC5 -> DC6 count: %d\n",
2879 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002880 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002881 seq_printf(m, "DC3 -> DC5 count: %d\n",
2882 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002883 }
2884
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002885out:
2886 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2887 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2888 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2889
Damien Lespiau83372062015-10-30 17:53:32 +02002890 intel_runtime_pm_put(dev_priv);
2891
Damien Lespiaub7cec662015-10-27 14:47:01 +02002892 return 0;
2893}
2894
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002895static void intel_seq_print_mode(struct seq_file *m, int tabs,
2896 struct drm_display_mode *mode)
2897{
2898 int i;
2899
2900 for (i = 0; i < tabs; i++)
2901 seq_putc(m, '\t');
2902
2903 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2904 mode->base.id, mode->name,
2905 mode->vrefresh, mode->clock,
2906 mode->hdisplay, mode->hsync_start,
2907 mode->hsync_end, mode->htotal,
2908 mode->vdisplay, mode->vsync_start,
2909 mode->vsync_end, mode->vtotal,
2910 mode->type, mode->flags);
2911}
2912
2913static void intel_encoder_info(struct seq_file *m,
2914 struct intel_crtc *intel_crtc,
2915 struct intel_encoder *intel_encoder)
2916{
David Weinehall36cdd012016-08-22 13:59:31 +03002917 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2918 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002919 struct drm_crtc *crtc = &intel_crtc->base;
2920 struct intel_connector *intel_connector;
2921 struct drm_encoder *encoder;
2922
2923 encoder = &intel_encoder->base;
2924 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002925 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002926 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2927 struct drm_connector *connector = &intel_connector->base;
2928 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2929 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002930 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002931 drm_get_connector_status_name(connector->status));
2932 if (connector->status == connector_status_connected) {
2933 struct drm_display_mode *mode = &crtc->mode;
2934 seq_printf(m, ", mode:\n");
2935 intel_seq_print_mode(m, 2, mode);
2936 } else {
2937 seq_putc(m, '\n');
2938 }
2939 }
2940}
2941
2942static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2943{
David Weinehall36cdd012016-08-22 13:59:31 +03002944 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2945 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002946 struct drm_crtc *crtc = &intel_crtc->base;
2947 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002948 struct drm_plane_state *plane_state = crtc->primary->state;
2949 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002950
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002951 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002952 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002953 fb->base.id, plane_state->src_x >> 16,
2954 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002955 else
2956 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002957 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2958 intel_encoder_info(m, intel_crtc, intel_encoder);
2959}
2960
2961static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2962{
2963 struct drm_display_mode *mode = panel->fixed_mode;
2964
2965 seq_printf(m, "\tfixed mode:\n");
2966 intel_seq_print_mode(m, 2, mode);
2967}
2968
2969static void intel_dp_info(struct seq_file *m,
2970 struct intel_connector *intel_connector)
2971{
2972 struct intel_encoder *intel_encoder = intel_connector->encoder;
2973 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2974
2975 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002976 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002977 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002978 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002979
2980 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2981 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002982}
2983
Libin Yang9a148a92016-11-28 20:07:05 +08002984static void intel_dp_mst_info(struct seq_file *m,
2985 struct intel_connector *intel_connector)
2986{
2987 struct intel_encoder *intel_encoder = intel_connector->encoder;
2988 struct intel_dp_mst_encoder *intel_mst =
2989 enc_to_mst(&intel_encoder->base);
2990 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2991 struct intel_dp *intel_dp = &intel_dig_port->dp;
2992 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2993 intel_connector->port);
2994
2995 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2996}
2997
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002998static void intel_hdmi_info(struct seq_file *m,
2999 struct intel_connector *intel_connector)
3000{
3001 struct intel_encoder *intel_encoder = intel_connector->encoder;
3002 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
3003
Jani Nikula742f4912015-09-03 11:16:09 +03003004 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003005}
3006
3007static void intel_lvds_info(struct seq_file *m,
3008 struct intel_connector *intel_connector)
3009{
3010 intel_panel_info(m, &intel_connector->panel);
3011}
3012
3013static void intel_connector_info(struct seq_file *m,
3014 struct drm_connector *connector)
3015{
3016 struct intel_connector *intel_connector = to_intel_connector(connector);
3017 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08003018 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003019
3020 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003021 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003022 drm_get_connector_status_name(connector->status));
3023 if (connector->status == connector_status_connected) {
3024 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3025 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3026 connector->display_info.width_mm,
3027 connector->display_info.height_mm);
3028 seq_printf(m, "\tsubpixel order: %s\n",
3029 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3030 seq_printf(m, "\tCEA rev: %d\n",
3031 connector->display_info.cea_rev);
3032 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003033
3034 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3035 return;
3036
3037 switch (connector->connector_type) {
3038 case DRM_MODE_CONNECTOR_DisplayPort:
3039 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08003040 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3041 intel_dp_mst_info(m, intel_connector);
3042 else
3043 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003044 break;
3045 case DRM_MODE_CONNECTOR_LVDS:
3046 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003047 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003048 break;
3049 case DRM_MODE_CONNECTOR_HDMIA:
3050 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3051 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3052 intel_hdmi_info(m, intel_connector);
3053 break;
3054 default:
3055 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003056 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003057
Jesse Barnesf103fc72014-02-20 12:39:57 -08003058 seq_printf(m, "\tmodes:\n");
3059 list_for_each_entry(mode, &connector->modes, head)
3060 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003061}
3062
David Weinehall36cdd012016-08-22 13:59:31 +03003063static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003064{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003065 u32 state;
3066
Jani Nikula2a307c22016-11-30 17:43:04 +02003067 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03003068 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003069 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003070 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003071
3072 return state;
3073}
3074
David Weinehall36cdd012016-08-22 13:59:31 +03003075static bool cursor_position(struct drm_i915_private *dev_priv,
3076 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003077{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003078 u32 pos;
3079
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003080 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00003081
3082 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3083 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3084 *x = -*x;
3085
3086 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3087 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3088 *y = -*y;
3089
David Weinehall36cdd012016-08-22 13:59:31 +03003090 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003091}
3092
Robert Fekete3abc4e02015-10-27 16:58:32 +01003093static const char *plane_type(enum drm_plane_type type)
3094{
3095 switch (type) {
3096 case DRM_PLANE_TYPE_OVERLAY:
3097 return "OVL";
3098 case DRM_PLANE_TYPE_PRIMARY:
3099 return "PRI";
3100 case DRM_PLANE_TYPE_CURSOR:
3101 return "CUR";
3102 /*
3103 * Deliberately omitting default: to generate compiler warnings
3104 * when a new drm_plane_type gets added.
3105 */
3106 }
3107
3108 return "unknown";
3109}
3110
3111static const char *plane_rotation(unsigned int rotation)
3112{
3113 static char buf[48];
3114 /*
3115 * According to doc only one DRM_ROTATE_ is allowed but this
3116 * will print them all to visualize if the values are misused
3117 */
3118 snprintf(buf, sizeof(buf),
3119 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003120 (rotation & DRM_ROTATE_0) ? "0 " : "",
3121 (rotation & DRM_ROTATE_90) ? "90 " : "",
3122 (rotation & DRM_ROTATE_180) ? "180 " : "",
3123 (rotation & DRM_ROTATE_270) ? "270 " : "",
3124 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3125 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003126 rotation);
3127
3128 return buf;
3129}
3130
3131static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3132{
David Weinehall36cdd012016-08-22 13:59:31 +03003133 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3134 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003135 struct intel_plane *intel_plane;
3136
3137 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3138 struct drm_plane_state *state;
3139 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003140 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003141
3142 if (!plane->state) {
3143 seq_puts(m, "plane->state is NULL!\n");
3144 continue;
3145 }
3146
3147 state = plane->state;
3148
Eric Engestrom90844f02016-08-15 01:02:38 +01003149 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003150 drm_get_format_name(state->fb->format->format,
3151 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003152 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003153 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003154 }
3155
Robert Fekete3abc4e02015-10-27 16:58:32 +01003156 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3157 plane->base.id,
3158 plane_type(intel_plane->base.type),
3159 state->crtc_x, state->crtc_y,
3160 state->crtc_w, state->crtc_h,
3161 (state->src_x >> 16),
3162 ((state->src_x & 0xffff) * 15625) >> 10,
3163 (state->src_y >> 16),
3164 ((state->src_y & 0xffff) * 15625) >> 10,
3165 (state->src_w >> 16),
3166 ((state->src_w & 0xffff) * 15625) >> 10,
3167 (state->src_h >> 16),
3168 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003169 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003170 plane_rotation(state->rotation));
3171 }
3172}
3173
3174static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3175{
3176 struct intel_crtc_state *pipe_config;
3177 int num_scalers = intel_crtc->num_scalers;
3178 int i;
3179
3180 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3181
3182 /* Not all platformas have a scaler */
3183 if (num_scalers) {
3184 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3185 num_scalers,
3186 pipe_config->scaler_state.scaler_users,
3187 pipe_config->scaler_state.scaler_id);
3188
A.Sunil Kamath58415912016-11-20 23:20:26 +05303189 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003190 struct intel_scaler *sc =
3191 &pipe_config->scaler_state.scalers[i];
3192
3193 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3194 i, yesno(sc->in_use), sc->mode);
3195 }
3196 seq_puts(m, "\n");
3197 } else {
3198 seq_puts(m, "\tNo scalers available on this platform\n");
3199 }
3200}
3201
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003202static int i915_display_info(struct seq_file *m, void *unused)
3203{
David Weinehall36cdd012016-08-22 13:59:31 +03003204 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3205 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003206 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003207 struct drm_connector *connector;
3208
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003209 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003210 drm_modeset_lock_all(dev);
3211 seq_printf(m, "CRTC info\n");
3212 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003213 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003214 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003215 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003216 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003217
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003218 pipe_config = to_intel_crtc_state(crtc->base.state);
3219
Robert Fekete3abc4e02015-10-27 16:58:32 +01003220 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003221 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003222 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003223 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3224 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3225
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003226 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003227 intel_crtc_info(m, crtc);
3228
David Weinehall36cdd012016-08-22 13:59:31 +03003229 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003230 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003231 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003232 x, y, crtc->base.cursor->state->crtc_w,
3233 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003234 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003235 intel_scaler_info(m, crtc);
3236 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003237 }
Daniel Vettercace8412014-05-22 17:56:31 +02003238
3239 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3240 yesno(!crtc->cpu_fifo_underrun_disabled),
3241 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003242 }
3243
3244 seq_printf(m, "\n");
3245 seq_printf(m, "Connector info\n");
3246 seq_printf(m, "--------------\n");
3247 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3248 intel_connector_info(m, connector);
3249 }
3250 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003251 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003252
3253 return 0;
3254}
3255
Chris Wilson1b365952016-10-04 21:11:31 +01003256static int i915_engine_info(struct seq_file *m, void *unused)
3257{
3258 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3259 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303260 enum intel_engine_id id;
Chris Wilson1b365952016-10-04 21:11:31 +01003261
Chris Wilson9c870d02016-10-24 13:42:15 +01003262 intel_runtime_pm_get(dev_priv);
3263
Akash Goel3b3f1652016-10-13 22:44:48 +05303264 for_each_engine(engine, dev_priv, id) {
Chris Wilson1b365952016-10-04 21:11:31 +01003265 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3266 struct drm_i915_gem_request *rq;
3267 struct rb_node *rb;
3268 u64 addr;
3269
3270 seq_printf(m, "%s\n", engine->name);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02003271 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms]\n",
Chris Wilson1b365952016-10-04 21:11:31 +01003272 intel_engine_get_seqno(engine),
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003273 intel_engine_last_submit(engine),
Chris Wilson1b365952016-10-04 21:11:31 +01003274 engine->hangcheck.seqno,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02003275 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
Chris Wilson1b365952016-10-04 21:11:31 +01003276
3277 rcu_read_lock();
3278
3279 seq_printf(m, "\tRequests:\n");
3280
Chris Wilson73cb9702016-10-28 13:58:46 +01003281 rq = list_first_entry(&engine->timeline->requests,
3282 struct drm_i915_gem_request, link);
3283 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003284 print_request(m, rq, "\t\tfirst ");
3285
Chris Wilson73cb9702016-10-28 13:58:46 +01003286 rq = list_last_entry(&engine->timeline->requests,
3287 struct drm_i915_gem_request, link);
3288 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003289 print_request(m, rq, "\t\tlast ");
3290
3291 rq = i915_gem_find_active_request(engine);
3292 if (rq) {
3293 print_request(m, rq, "\t\tactive ");
3294 seq_printf(m,
3295 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3296 rq->head, rq->postfix, rq->tail,
3297 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3298 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3299 }
3300
3301 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3302 I915_READ(RING_START(engine->mmio_base)),
3303 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3304 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3305 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3306 rq ? rq->ring->head : 0);
3307 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3308 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3309 rq ? rq->ring->tail : 0);
3310 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3311 I915_READ(RING_CTL(engine->mmio_base)),
3312 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3313
3314 rcu_read_unlock();
3315
3316 addr = intel_engine_get_active_head(engine);
3317 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3318 upper_32_bits(addr), lower_32_bits(addr));
3319 addr = intel_engine_get_last_batch_head(engine);
3320 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3321 upper_32_bits(addr), lower_32_bits(addr));
3322
3323 if (i915.enable_execlists) {
3324 u32 ptr, read, write;
Chris Wilson20311bd2016-11-14 20:41:03 +00003325 struct rb_node *rb;
Chris Wilson1b365952016-10-04 21:11:31 +01003326
3327 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3328 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3329 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3330
3331 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3332 read = GEN8_CSB_READ_PTR(ptr);
3333 write = GEN8_CSB_WRITE_PTR(ptr);
3334 seq_printf(m, "\tExeclist CSB read %d, write %d\n",
3335 read, write);
3336 if (read >= GEN8_CSB_ENTRIES)
3337 read = 0;
3338 if (write >= GEN8_CSB_ENTRIES)
3339 write = 0;
3340 if (read > write)
3341 write += GEN8_CSB_ENTRIES;
3342 while (read < write) {
3343 unsigned int idx = ++read % GEN8_CSB_ENTRIES;
3344
3345 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
3346 idx,
3347 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3348 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
3349 }
3350
3351 rcu_read_lock();
3352 rq = READ_ONCE(engine->execlist_port[0].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003353 if (rq) {
3354 seq_printf(m, "\t\tELSP[0] count=%d, ",
3355 engine->execlist_port[0].count);
3356 print_request(m, rq, "rq: ");
3357 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003358 seq_printf(m, "\t\tELSP[0] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003359 }
Chris Wilson1b365952016-10-04 21:11:31 +01003360 rq = READ_ONCE(engine->execlist_port[1].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003361 if (rq) {
3362 seq_printf(m, "\t\tELSP[1] count=%d, ",
3363 engine->execlist_port[1].count);
3364 print_request(m, rq, "rq: ");
3365 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003366 seq_printf(m, "\t\tELSP[1] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003367 }
Chris Wilson1b365952016-10-04 21:11:31 +01003368 rcu_read_unlock();
Chris Wilsonc8247c02016-10-27 01:03:43 +01003369
Chris Wilson663f71e2016-11-14 20:41:00 +00003370 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00003371 for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
3372 rq = rb_entry(rb, typeof(*rq), priotree.node);
Chris Wilsonc8247c02016-10-27 01:03:43 +01003373 print_request(m, rq, "\t\tQ ");
3374 }
Chris Wilson663f71e2016-11-14 20:41:00 +00003375 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003376 } else if (INTEL_GEN(dev_priv) > 6) {
3377 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3378 I915_READ(RING_PP_DIR_BASE(engine)));
3379 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3380 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3381 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3382 I915_READ(RING_PP_DIR_DCLV(engine)));
3383 }
3384
Chris Wilsonf6168e32016-10-28 13:58:55 +01003385 spin_lock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003386 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08003387 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson1b365952016-10-04 21:11:31 +01003388
3389 seq_printf(m, "\t%s [%d] waiting for %x\n",
3390 w->tsk->comm, w->tsk->pid, w->seqno);
3391 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01003392 spin_unlock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003393
3394 seq_puts(m, "\n");
3395 }
3396
Chris Wilson9c870d02016-10-24 13:42:15 +01003397 intel_runtime_pm_put(dev_priv);
3398
Chris Wilson1b365952016-10-04 21:11:31 +01003399 return 0;
3400}
3401
Ben Widawskye04934c2014-06-30 09:53:42 -07003402static int i915_semaphore_status(struct seq_file *m, void *unused)
3403{
David Weinehall36cdd012016-08-22 13:59:31 +03003404 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3405 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003406 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003407 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003408 enum intel_engine_id id;
3409 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003410
Chris Wilson39df9192016-07-20 13:31:57 +01003411 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003412 seq_puts(m, "Semaphores are disabled\n");
3413 return 0;
3414 }
3415
3416 ret = mutex_lock_interruptible(&dev->struct_mutex);
3417 if (ret)
3418 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003419 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003420
David Weinehall36cdd012016-08-22 13:59:31 +03003421 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003422 struct page *page;
3423 uint64_t *seqno;
3424
Chris Wilson51d545d2016-08-15 10:49:02 +01003425 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003426
3427 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303428 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003429 uint64_t offset;
3430
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003431 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003432
3433 seq_puts(m, " Last signal:");
3434 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003435 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003436 seq_printf(m, "0x%08llx (0x%02llx) ",
3437 seqno[offset], offset * 8);
3438 }
3439 seq_putc(m, '\n');
3440
3441 seq_puts(m, " Last wait: ");
3442 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003443 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003444 seq_printf(m, "0x%08llx (0x%02llx) ",
3445 seqno[offset], offset * 8);
3446 }
3447 seq_putc(m, '\n');
3448
3449 }
3450 kunmap_atomic(seqno);
3451 } else {
3452 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303453 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003454 for (j = 0; j < num_rings; j++)
3455 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003456 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003457 seq_putc(m, '\n');
3458 }
3459
Paulo Zanoni03872062014-07-09 14:31:57 -03003460 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003461 mutex_unlock(&dev->struct_mutex);
3462 return 0;
3463}
3464
Daniel Vetter728e29d2014-06-25 22:01:53 +03003465static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3466{
David Weinehall36cdd012016-08-22 13:59:31 +03003467 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3468 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003469 int i;
3470
3471 drm_modeset_lock_all(dev);
3472 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3473 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3474
3475 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003476 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003477 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003478 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003479 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003480 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003481 pll->state.hw_state.dpll_md);
3482 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3483 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3484 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003485 }
3486 drm_modeset_unlock_all(dev);
3487
3488 return 0;
3489}
3490
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003491static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003492{
3493 int i;
3494 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003495 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003496 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3497 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003498 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003499 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003500
Arun Siluvery888b5992014-08-26 14:44:51 +01003501 ret = mutex_lock_interruptible(&dev->struct_mutex);
3502 if (ret)
3503 return ret;
3504
3505 intel_runtime_pm_get(dev_priv);
3506
Arun Siluvery33136b02016-01-21 21:43:47 +00003507 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303508 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003509 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003510 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003511 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003512 i915_reg_t addr;
3513 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003514 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003515
Arun Siluvery33136b02016-01-21 21:43:47 +00003516 addr = workarounds->reg[i].addr;
3517 mask = workarounds->reg[i].mask;
3518 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003519 read = I915_READ(addr);
3520 ok = (value & mask) == (read & mask);
3521 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003522 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003523 }
3524
3525 intel_runtime_pm_put(dev_priv);
3526 mutex_unlock(&dev->struct_mutex);
3527
3528 return 0;
3529}
3530
Damien Lespiauc5511e42014-11-04 17:06:51 +00003531static int i915_ddb_info(struct seq_file *m, void *unused)
3532{
David Weinehall36cdd012016-08-22 13:59:31 +03003533 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3534 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003535 struct skl_ddb_allocation *ddb;
3536 struct skl_ddb_entry *entry;
3537 enum pipe pipe;
3538 int plane;
3539
David Weinehall36cdd012016-08-22 13:59:31 +03003540 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003541 return 0;
3542
Damien Lespiauc5511e42014-11-04 17:06:51 +00003543 drm_modeset_lock_all(dev);
3544
3545 ddb = &dev_priv->wm.skl_hw.ddb;
3546
3547 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3548
3549 for_each_pipe(dev_priv, pipe) {
3550 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3551
Matt Roper8b364b42016-10-26 15:51:28 -07003552 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003553 entry = &ddb->plane[pipe][plane];
3554 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3555 entry->start, entry->end,
3556 skl_ddb_entry_size(entry));
3557 }
3558
Matt Roper4969d332015-09-24 15:53:10 -07003559 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003560 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3561 entry->end, skl_ddb_entry_size(entry));
3562 }
3563
3564 drm_modeset_unlock_all(dev);
3565
3566 return 0;
3567}
3568
Vandana Kannana54746e2015-03-03 20:53:10 +05303569static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003570 struct drm_device *dev,
3571 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303572{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003573 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303574 struct i915_drrs *drrs = &dev_priv->drrs;
3575 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003576 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303577
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003578 drm_for_each_connector(connector, dev) {
3579 if (connector->state->crtc != &intel_crtc->base)
3580 continue;
3581
3582 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303583 }
3584
3585 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3586 seq_puts(m, "\tVBT: DRRS_type: Static");
3587 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3588 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3589 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3590 seq_puts(m, "\tVBT: DRRS_type: None");
3591 else
3592 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3593
3594 seq_puts(m, "\n\n");
3595
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003596 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303597 struct intel_panel *panel;
3598
3599 mutex_lock(&drrs->mutex);
3600 /* DRRS Supported */
3601 seq_puts(m, "\tDRRS Supported: Yes\n");
3602
3603 /* disable_drrs() will make drrs->dp NULL */
3604 if (!drrs->dp) {
3605 seq_puts(m, "Idleness DRRS: Disabled");
3606 mutex_unlock(&drrs->mutex);
3607 return;
3608 }
3609
3610 panel = &drrs->dp->attached_connector->panel;
3611 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3612 drrs->busy_frontbuffer_bits);
3613
3614 seq_puts(m, "\n\t\t");
3615 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3616 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3617 vrefresh = panel->fixed_mode->vrefresh;
3618 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3619 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3620 vrefresh = panel->downclock_mode->vrefresh;
3621 } else {
3622 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3623 drrs->refresh_rate_type);
3624 mutex_unlock(&drrs->mutex);
3625 return;
3626 }
3627 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3628
3629 seq_puts(m, "\n\t\t");
3630 mutex_unlock(&drrs->mutex);
3631 } else {
3632 /* DRRS not supported. Print the VBT parameter*/
3633 seq_puts(m, "\tDRRS Supported : No");
3634 }
3635 seq_puts(m, "\n");
3636}
3637
3638static int i915_drrs_status(struct seq_file *m, void *unused)
3639{
David Weinehall36cdd012016-08-22 13:59:31 +03003640 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3641 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303642 struct intel_crtc *intel_crtc;
3643 int active_crtc_cnt = 0;
3644
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003645 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303646 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003647 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303648 active_crtc_cnt++;
3649 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3650
3651 drrs_status_per_crtc(m, dev, intel_crtc);
3652 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303653 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003654 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303655
3656 if (!active_crtc_cnt)
3657 seq_puts(m, "No active crtc found\n");
3658
3659 return 0;
3660}
3661
Dave Airlie11bed952014-05-12 15:22:27 +10003662static int i915_dp_mst_info(struct seq_file *m, void *unused)
3663{
David Weinehall36cdd012016-08-22 13:59:31 +03003664 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3665 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003666 struct intel_encoder *intel_encoder;
3667 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003668 struct drm_connector *connector;
3669
Dave Airlie11bed952014-05-12 15:22:27 +10003670 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003671 drm_for_each_connector(connector, dev) {
3672 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003673 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003674
3675 intel_encoder = intel_attached_encoder(connector);
3676 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3677 continue;
3678
3679 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003680 if (!intel_dig_port->dp.can_mst)
3681 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003682
Jim Bride40ae80c2016-04-14 10:18:37 -07003683 seq_printf(m, "MST Source Port %c\n",
3684 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003685 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3686 }
3687 drm_modeset_unlock_all(dev);
3688 return 0;
3689}
3690
Todd Previteeb3394fa2015-04-18 00:04:19 -07003691static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003692 const char __user *ubuf,
3693 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003694{
3695 char *input_buffer;
3696 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003697 struct drm_device *dev;
3698 struct drm_connector *connector;
3699 struct list_head *connector_list;
3700 struct intel_dp *intel_dp;
3701 int val = 0;
3702
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303703 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003704
Todd Previteeb3394fa2015-04-18 00:04:19 -07003705 connector_list = &dev->mode_config.connector_list;
3706
3707 if (len == 0)
3708 return 0;
3709
3710 input_buffer = kmalloc(len + 1, GFP_KERNEL);
3711 if (!input_buffer)
3712 return -ENOMEM;
3713
3714 if (copy_from_user(input_buffer, ubuf, len)) {
3715 status = -EFAULT;
3716 goto out;
3717 }
3718
3719 input_buffer[len] = '\0';
3720 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3721
3722 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003723 if (connector->connector_type !=
3724 DRM_MODE_CONNECTOR_DisplayPort)
3725 continue;
3726
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05303727 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07003728 connector->encoder != NULL) {
3729 intel_dp = enc_to_intel_dp(connector->encoder);
3730 status = kstrtoint(input_buffer, 10, &val);
3731 if (status < 0)
3732 goto out;
3733 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3734 /* To prevent erroneous activation of the compliance
3735 * testing code, only accept an actual value of 1 here
3736 */
3737 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003738 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003739 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003740 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003741 }
3742 }
3743out:
3744 kfree(input_buffer);
3745 if (status < 0)
3746 return status;
3747
3748 *offp += len;
3749 return len;
3750}
3751
3752static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3753{
3754 struct drm_device *dev = m->private;
3755 struct drm_connector *connector;
3756 struct list_head *connector_list = &dev->mode_config.connector_list;
3757 struct intel_dp *intel_dp;
3758
Todd Previteeb3394fa2015-04-18 00:04:19 -07003759 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003760 if (connector->connector_type !=
3761 DRM_MODE_CONNECTOR_DisplayPort)
3762 continue;
3763
3764 if (connector->status == connector_status_connected &&
3765 connector->encoder != NULL) {
3766 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003767 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003768 seq_puts(m, "1");
3769 else
3770 seq_puts(m, "0");
3771 } else
3772 seq_puts(m, "0");
3773 }
3774
3775 return 0;
3776}
3777
3778static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003779 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003780{
David Weinehall36cdd012016-08-22 13:59:31 +03003781 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003782
David Weinehall36cdd012016-08-22 13:59:31 +03003783 return single_open(file, i915_displayport_test_active_show,
3784 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003785}
3786
3787static const struct file_operations i915_displayport_test_active_fops = {
3788 .owner = THIS_MODULE,
3789 .open = i915_displayport_test_active_open,
3790 .read = seq_read,
3791 .llseek = seq_lseek,
3792 .release = single_release,
3793 .write = i915_displayport_test_active_write
3794};
3795
3796static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3797{
3798 struct drm_device *dev = m->private;
3799 struct drm_connector *connector;
3800 struct list_head *connector_list = &dev->mode_config.connector_list;
3801 struct intel_dp *intel_dp;
3802
Todd Previteeb3394fa2015-04-18 00:04:19 -07003803 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003804 if (connector->connector_type !=
3805 DRM_MODE_CONNECTOR_DisplayPort)
3806 continue;
3807
3808 if (connector->status == connector_status_connected &&
3809 connector->encoder != NULL) {
3810 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003811 if (intel_dp->compliance.test_type ==
3812 DP_TEST_LINK_EDID_READ)
3813 seq_printf(m, "%lx",
3814 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003815 else if (intel_dp->compliance.test_type ==
3816 DP_TEST_LINK_VIDEO_PATTERN) {
3817 seq_printf(m, "hdisplay: %d\n",
3818 intel_dp->compliance.test_data.hdisplay);
3819 seq_printf(m, "vdisplay: %d\n",
3820 intel_dp->compliance.test_data.vdisplay);
3821 seq_printf(m, "bpc: %u\n",
3822 intel_dp->compliance.test_data.bpc);
3823 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003824 } else
3825 seq_puts(m, "0");
3826 }
3827
3828 return 0;
3829}
3830static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003831 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003832{
David Weinehall36cdd012016-08-22 13:59:31 +03003833 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003834
David Weinehall36cdd012016-08-22 13:59:31 +03003835 return single_open(file, i915_displayport_test_data_show,
3836 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003837}
3838
3839static const struct file_operations i915_displayport_test_data_fops = {
3840 .owner = THIS_MODULE,
3841 .open = i915_displayport_test_data_open,
3842 .read = seq_read,
3843 .llseek = seq_lseek,
3844 .release = single_release
3845};
3846
3847static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3848{
3849 struct drm_device *dev = m->private;
3850 struct drm_connector *connector;
3851 struct list_head *connector_list = &dev->mode_config.connector_list;
3852 struct intel_dp *intel_dp;
3853
Todd Previteeb3394fa2015-04-18 00:04:19 -07003854 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003855 if (connector->connector_type !=
3856 DRM_MODE_CONNECTOR_DisplayPort)
3857 continue;
3858
3859 if (connector->status == connector_status_connected &&
3860 connector->encoder != NULL) {
3861 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003862 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003863 } else
3864 seq_puts(m, "0");
3865 }
3866
3867 return 0;
3868}
3869
3870static int i915_displayport_test_type_open(struct inode *inode,
3871 struct file *file)
3872{
David Weinehall36cdd012016-08-22 13:59:31 +03003873 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003874
David Weinehall36cdd012016-08-22 13:59:31 +03003875 return single_open(file, i915_displayport_test_type_show,
3876 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003877}
3878
3879static const struct file_operations i915_displayport_test_type_fops = {
3880 .owner = THIS_MODULE,
3881 .open = i915_displayport_test_type_open,
3882 .read = seq_read,
3883 .llseek = seq_lseek,
3884 .release = single_release
3885};
3886
Damien Lespiau97e94b22014-11-04 17:06:50 +00003887static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003888{
David Weinehall36cdd012016-08-22 13:59:31 +03003889 struct drm_i915_private *dev_priv = m->private;
3890 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003891 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003892 int num_levels;
3893
David Weinehall36cdd012016-08-22 13:59:31 +03003894 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003895 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003896 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003897 num_levels = 1;
3898 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003899 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003900
3901 drm_modeset_lock_all(dev);
3902
3903 for (level = 0; level < num_levels; level++) {
3904 unsigned int latency = wm[level];
3905
Damien Lespiau97e94b22014-11-04 17:06:50 +00003906 /*
3907 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003908 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003909 */
David Weinehall36cdd012016-08-22 13:59:31 +03003910 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
3911 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003912 latency *= 10;
3913 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003914 latency *= 5;
3915
3916 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003917 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003918 }
3919
3920 drm_modeset_unlock_all(dev);
3921}
3922
3923static int pri_wm_latency_show(struct seq_file *m, void *data)
3924{
David Weinehall36cdd012016-08-22 13:59:31 +03003925 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003926 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003927
David Weinehall36cdd012016-08-22 13:59:31 +03003928 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003929 latencies = dev_priv->wm.skl_latency;
3930 else
David Weinehall36cdd012016-08-22 13:59:31 +03003931 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003932
3933 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003934
3935 return 0;
3936}
3937
3938static int spr_wm_latency_show(struct seq_file *m, void *data)
3939{
David Weinehall36cdd012016-08-22 13:59:31 +03003940 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003941 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003942
David Weinehall36cdd012016-08-22 13:59:31 +03003943 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003944 latencies = dev_priv->wm.skl_latency;
3945 else
David Weinehall36cdd012016-08-22 13:59:31 +03003946 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003947
3948 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003949
3950 return 0;
3951}
3952
3953static int cur_wm_latency_show(struct seq_file *m, void *data)
3954{
David Weinehall36cdd012016-08-22 13:59:31 +03003955 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003956 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003957
David Weinehall36cdd012016-08-22 13:59:31 +03003958 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003959 latencies = dev_priv->wm.skl_latency;
3960 else
David Weinehall36cdd012016-08-22 13:59:31 +03003961 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003962
3963 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003964
3965 return 0;
3966}
3967
3968static int pri_wm_latency_open(struct inode *inode, struct file *file)
3969{
David Weinehall36cdd012016-08-22 13:59:31 +03003970 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003971
David Weinehall36cdd012016-08-22 13:59:31 +03003972 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003973 return -ENODEV;
3974
David Weinehall36cdd012016-08-22 13:59:31 +03003975 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003976}
3977
3978static int spr_wm_latency_open(struct inode *inode, struct file *file)
3979{
David Weinehall36cdd012016-08-22 13:59:31 +03003980 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003981
David Weinehall36cdd012016-08-22 13:59:31 +03003982 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003983 return -ENODEV;
3984
David Weinehall36cdd012016-08-22 13:59:31 +03003985 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003986}
3987
3988static int cur_wm_latency_open(struct inode *inode, struct file *file)
3989{
David Weinehall36cdd012016-08-22 13:59:31 +03003990 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003991
David Weinehall36cdd012016-08-22 13:59:31 +03003992 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003993 return -ENODEV;
3994
David Weinehall36cdd012016-08-22 13:59:31 +03003995 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003996}
3997
3998static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003999 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004000{
4001 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004002 struct drm_i915_private *dev_priv = m->private;
4003 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004004 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004005 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004006 int level;
4007 int ret;
4008 char tmp[32];
4009
David Weinehall36cdd012016-08-22 13:59:31 +03004010 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004011 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004012 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004013 num_levels = 1;
4014 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004015 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004016
Ville Syrjälä369a1342014-01-22 14:36:08 +02004017 if (len >= sizeof(tmp))
4018 return -EINVAL;
4019
4020 if (copy_from_user(tmp, ubuf, len))
4021 return -EFAULT;
4022
4023 tmp[len] = '\0';
4024
Damien Lespiau97e94b22014-11-04 17:06:50 +00004025 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4026 &new[0], &new[1], &new[2], &new[3],
4027 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004028 if (ret != num_levels)
4029 return -EINVAL;
4030
4031 drm_modeset_lock_all(dev);
4032
4033 for (level = 0; level < num_levels; level++)
4034 wm[level] = new[level];
4035
4036 drm_modeset_unlock_all(dev);
4037
4038 return len;
4039}
4040
4041
4042static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4043 size_t len, loff_t *offp)
4044{
4045 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004046 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004047 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004048
David Weinehall36cdd012016-08-22 13:59:31 +03004049 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004050 latencies = dev_priv->wm.skl_latency;
4051 else
David Weinehall36cdd012016-08-22 13:59:31 +03004052 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004053
4054 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004055}
4056
4057static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4058 size_t len, loff_t *offp)
4059{
4060 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004061 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004062 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004063
David Weinehall36cdd012016-08-22 13:59:31 +03004064 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004065 latencies = dev_priv->wm.skl_latency;
4066 else
David Weinehall36cdd012016-08-22 13:59:31 +03004067 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004068
4069 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004070}
4071
4072static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4073 size_t len, loff_t *offp)
4074{
4075 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004076 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004077 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004078
David Weinehall36cdd012016-08-22 13:59:31 +03004079 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004080 latencies = dev_priv->wm.skl_latency;
4081 else
David Weinehall36cdd012016-08-22 13:59:31 +03004082 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004083
4084 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004085}
4086
4087static const struct file_operations i915_pri_wm_latency_fops = {
4088 .owner = THIS_MODULE,
4089 .open = pri_wm_latency_open,
4090 .read = seq_read,
4091 .llseek = seq_lseek,
4092 .release = single_release,
4093 .write = pri_wm_latency_write
4094};
4095
4096static const struct file_operations i915_spr_wm_latency_fops = {
4097 .owner = THIS_MODULE,
4098 .open = spr_wm_latency_open,
4099 .read = seq_read,
4100 .llseek = seq_lseek,
4101 .release = single_release,
4102 .write = spr_wm_latency_write
4103};
4104
4105static const struct file_operations i915_cur_wm_latency_fops = {
4106 .owner = THIS_MODULE,
4107 .open = cur_wm_latency_open,
4108 .read = seq_read,
4109 .llseek = seq_lseek,
4110 .release = single_release,
4111 .write = cur_wm_latency_write
4112};
4113
Kees Cook647416f2013-03-10 14:10:06 -07004114static int
4115i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004116{
David Weinehall36cdd012016-08-22 13:59:31 +03004117 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004118
Chris Wilsond98c52c2016-04-13 17:35:05 +01004119 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004120
Kees Cook647416f2013-03-10 14:10:06 -07004121 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004122}
4123
Kees Cook647416f2013-03-10 14:10:06 -07004124static int
4125i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004126{
David Weinehall36cdd012016-08-22 13:59:31 +03004127 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004128
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004129 /*
4130 * There is no safeguard against this debugfs entry colliding
4131 * with the hangcheck calling same i915_handle_error() in
4132 * parallel, causing an explosion. For now we assume that the
4133 * test harness is responsible enough not to inject gpu hangs
4134 * while it is writing to 'i915_wedged'
4135 */
4136
Chris Wilsond98c52c2016-04-13 17:35:05 +01004137 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004138 return -EAGAIN;
4139
Chris Wilsonc0336662016-05-06 15:40:21 +01004140 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004141 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004142
Kees Cook647416f2013-03-10 14:10:06 -07004143 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004144}
4145
Kees Cook647416f2013-03-10 14:10:06 -07004146DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4147 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004148 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004149
Kees Cook647416f2013-03-10 14:10:06 -07004150static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004151i915_ring_missed_irq_get(void *data, u64 *val)
4152{
David Weinehall36cdd012016-08-22 13:59:31 +03004153 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004154
4155 *val = dev_priv->gpu_error.missed_irq_rings;
4156 return 0;
4157}
4158
4159static int
4160i915_ring_missed_irq_set(void *data, u64 val)
4161{
David Weinehall36cdd012016-08-22 13:59:31 +03004162 struct drm_i915_private *dev_priv = data;
4163 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004164 int ret;
4165
4166 /* Lock against concurrent debugfs callers */
4167 ret = mutex_lock_interruptible(&dev->struct_mutex);
4168 if (ret)
4169 return ret;
4170 dev_priv->gpu_error.missed_irq_rings = val;
4171 mutex_unlock(&dev->struct_mutex);
4172
4173 return 0;
4174}
4175
4176DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4177 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4178 "0x%08llx\n");
4179
4180static int
4181i915_ring_test_irq_get(void *data, u64 *val)
4182{
David Weinehall36cdd012016-08-22 13:59:31 +03004183 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004184
4185 *val = dev_priv->gpu_error.test_irq_rings;
4186
4187 return 0;
4188}
4189
4190static int
4191i915_ring_test_irq_set(void *data, u64 val)
4192{
David Weinehall36cdd012016-08-22 13:59:31 +03004193 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004194
Chris Wilson3a122c22016-06-17 14:35:05 +01004195 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004196 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004197 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004198
4199 return 0;
4200}
4201
4202DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4203 i915_ring_test_irq_get, i915_ring_test_irq_set,
4204 "0x%08llx\n");
4205
Chris Wilsondd624af2013-01-15 12:39:35 +00004206#define DROP_UNBOUND 0x1
4207#define DROP_BOUND 0x2
4208#define DROP_RETIRE 0x4
4209#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004210#define DROP_FREED 0x10
4211#define DROP_ALL (DROP_UNBOUND | \
4212 DROP_BOUND | \
4213 DROP_RETIRE | \
4214 DROP_ACTIVE | \
4215 DROP_FREED)
Kees Cook647416f2013-03-10 14:10:06 -07004216static int
4217i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004218{
Kees Cook647416f2013-03-10 14:10:06 -07004219 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004220
Kees Cook647416f2013-03-10 14:10:06 -07004221 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004222}
4223
Kees Cook647416f2013-03-10 14:10:06 -07004224static int
4225i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004226{
David Weinehall36cdd012016-08-22 13:59:31 +03004227 struct drm_i915_private *dev_priv = data;
4228 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004229 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004230
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004231 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004232
4233 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4234 * on ioctls on -EAGAIN. */
4235 ret = mutex_lock_interruptible(&dev->struct_mutex);
4236 if (ret)
4237 return ret;
4238
4239 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004240 ret = i915_gem_wait_for_idle(dev_priv,
4241 I915_WAIT_INTERRUPTIBLE |
4242 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004243 if (ret)
4244 goto unlock;
4245 }
4246
4247 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004248 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004249
Chris Wilson21ab4e72014-09-09 11:16:08 +01004250 if (val & DROP_BOUND)
4251 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004252
Chris Wilson21ab4e72014-09-09 11:16:08 +01004253 if (val & DROP_UNBOUND)
4254 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004255
4256unlock:
4257 mutex_unlock(&dev->struct_mutex);
4258
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004259 if (val & DROP_FREED) {
4260 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004261 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004262 }
4263
Kees Cook647416f2013-03-10 14:10:06 -07004264 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004265}
4266
Kees Cook647416f2013-03-10 14:10:06 -07004267DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4268 i915_drop_caches_get, i915_drop_caches_set,
4269 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004270
Kees Cook647416f2013-03-10 14:10:06 -07004271static int
4272i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004273{
David Weinehall36cdd012016-08-22 13:59:31 +03004274 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004275
David Weinehall36cdd012016-08-22 13:59:31 +03004276 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004277 return -ENODEV;
4278
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004279 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004280 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004281}
4282
Kees Cook647416f2013-03-10 14:10:06 -07004283static int
4284i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004285{
David Weinehall36cdd012016-08-22 13:59:31 +03004286 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304287 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004288 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004289
David Weinehall36cdd012016-08-22 13:59:31 +03004290 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004291 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004292
Kees Cook647416f2013-03-10 14:10:06 -07004293 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004294
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004295 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004296 if (ret)
4297 return ret;
4298
Jesse Barnes358733e2011-07-27 11:53:01 -07004299 /*
4300 * Turbo will still be enabled, but won't go above the set value.
4301 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304302 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004303
Akash Goelbc4d91f2015-02-26 16:09:47 +05304304 hw_max = dev_priv->rps.max_freq;
4305 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004306
Ben Widawskyb39fb292014-03-19 18:31:11 -07004307 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004308 mutex_unlock(&dev_priv->rps.hw_lock);
4309 return -EINVAL;
4310 }
4311
Ben Widawskyb39fb292014-03-19 18:31:11 -07004312 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004313
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004314 if (intel_set_rps(dev_priv, val))
4315 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004316
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004317 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004318
Kees Cook647416f2013-03-10 14:10:06 -07004319 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004320}
4321
Kees Cook647416f2013-03-10 14:10:06 -07004322DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4323 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004324 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004325
Kees Cook647416f2013-03-10 14:10:06 -07004326static int
4327i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004328{
David Weinehall36cdd012016-08-22 13:59:31 +03004329 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004330
Chris Wilson62e1baa2016-07-13 09:10:36 +01004331 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004332 return -ENODEV;
4333
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004334 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004335 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004336}
4337
Kees Cook647416f2013-03-10 14:10:06 -07004338static int
4339i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004340{
David Weinehall36cdd012016-08-22 13:59:31 +03004341 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304342 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004343 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004344
Chris Wilson62e1baa2016-07-13 09:10:36 +01004345 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004346 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004347
Kees Cook647416f2013-03-10 14:10:06 -07004348 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004349
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004350 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004351 if (ret)
4352 return ret;
4353
Jesse Barnes1523c312012-05-25 12:34:54 -07004354 /*
4355 * Turbo will still be enabled, but won't go below the set value.
4356 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304357 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004358
Akash Goelbc4d91f2015-02-26 16:09:47 +05304359 hw_max = dev_priv->rps.max_freq;
4360 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004361
David Weinehall36cdd012016-08-22 13:59:31 +03004362 if (val < hw_min ||
4363 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004364 mutex_unlock(&dev_priv->rps.hw_lock);
4365 return -EINVAL;
4366 }
4367
Ben Widawskyb39fb292014-03-19 18:31:11 -07004368 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004369
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004370 if (intel_set_rps(dev_priv, val))
4371 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004372
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004373 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004374
Kees Cook647416f2013-03-10 14:10:06 -07004375 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004376}
4377
Kees Cook647416f2013-03-10 14:10:06 -07004378DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4379 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004380 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004381
Kees Cook647416f2013-03-10 14:10:06 -07004382static int
4383i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004384{
David Weinehall36cdd012016-08-22 13:59:31 +03004385 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004386 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004387
David Weinehall36cdd012016-08-22 13:59:31 +03004388 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004389 return -ENODEV;
4390
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004391 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004392
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004393 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004394
4395 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004396
Kees Cook647416f2013-03-10 14:10:06 -07004397 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004398
Kees Cook647416f2013-03-10 14:10:06 -07004399 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004400}
4401
Kees Cook647416f2013-03-10 14:10:06 -07004402static int
4403i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004404{
David Weinehall36cdd012016-08-22 13:59:31 +03004405 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004406 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004407
David Weinehall36cdd012016-08-22 13:59:31 +03004408 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004409 return -ENODEV;
4410
Kees Cook647416f2013-03-10 14:10:06 -07004411 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004412 return -EINVAL;
4413
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004414 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004415 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004416
4417 /* Update the cache sharing policy here as well */
4418 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4419 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4420 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4421 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4422
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004423 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004424 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004425}
4426
Kees Cook647416f2013-03-10 14:10:06 -07004427DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4428 i915_cache_sharing_get, i915_cache_sharing_set,
4429 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004430
David Weinehall36cdd012016-08-22 13:59:31 +03004431static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004432 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004433{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004434 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004435 int ss;
4436 u32 sig1[ss_max], sig2[ss_max];
4437
4438 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4439 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4440 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4441 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4442
4443 for (ss = 0; ss < ss_max; ss++) {
4444 unsigned int eu_cnt;
4445
4446 if (sig1[ss] & CHV_SS_PG_ENABLE)
4447 /* skip disabled subslice */
4448 continue;
4449
Imre Deakf08a0c92016-08-31 19:13:04 +03004450 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004451 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004452 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4453 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4454 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4455 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004456 sseu->eu_total += eu_cnt;
4457 sseu->eu_per_subslice = max_t(unsigned int,
4458 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004459 }
Jeff McGee5d395252015-04-03 18:13:17 -07004460}
4461
David Weinehall36cdd012016-08-22 13:59:31 +03004462static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004463 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004464{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004465 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004466 int s, ss;
4467 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4468
Jeff McGee1c046bc2015-04-03 18:13:18 -07004469 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004470 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004471 s_max = 1;
4472 ss_max = 3;
4473 }
4474
4475 for (s = 0; s < s_max; s++) {
4476 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4477 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4478 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4479 }
4480
Jeff McGee5d395252015-04-03 18:13:17 -07004481 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4482 GEN9_PGCTL_SSA_EU19_ACK |
4483 GEN9_PGCTL_SSA_EU210_ACK |
4484 GEN9_PGCTL_SSA_EU311_ACK;
4485 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4486 GEN9_PGCTL_SSB_EU19_ACK |
4487 GEN9_PGCTL_SSB_EU210_ACK |
4488 GEN9_PGCTL_SSB_EU311_ACK;
4489
4490 for (s = 0; s < s_max; s++) {
4491 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4492 /* skip disabled slice */
4493 continue;
4494
Imre Deakf08a0c92016-08-31 19:13:04 +03004495 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004496
Rodrigo Vivib976dc52017-01-23 10:32:37 -08004497 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004498 sseu->subslice_mask =
4499 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004500
Jeff McGee5d395252015-04-03 18:13:17 -07004501 for (ss = 0; ss < ss_max; ss++) {
4502 unsigned int eu_cnt;
4503
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004504 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004505 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4506 /* skip disabled subslice */
4507 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004508
Imre Deak57ec1712016-08-31 19:13:05 +03004509 sseu->subslice_mask |= BIT(ss);
4510 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004511
Jeff McGee5d395252015-04-03 18:13:17 -07004512 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4513 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004514 sseu->eu_total += eu_cnt;
4515 sseu->eu_per_subslice = max_t(unsigned int,
4516 sseu->eu_per_subslice,
4517 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004518 }
4519 }
4520}
4521
David Weinehall36cdd012016-08-22 13:59:31 +03004522static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004523 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004524{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004525 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004526 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004527
Imre Deakf08a0c92016-08-31 19:13:04 +03004528 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004529
Imre Deakf08a0c92016-08-31 19:13:04 +03004530 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004531 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004532 sseu->eu_per_subslice =
4533 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004534 sseu->eu_total = sseu->eu_per_subslice *
4535 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004536
4537 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004538 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004539 u8 subslice_7eu =
4540 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004541
Imre Deak915490d2016-08-31 19:13:01 +03004542 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004543 }
4544 }
4545}
4546
Imre Deak615d8902016-08-31 19:13:03 +03004547static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4548 const struct sseu_dev_info *sseu)
4549{
4550 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4551 const char *type = is_available_info ? "Available" : "Enabled";
4552
Imre Deakc67ba532016-08-31 19:13:06 +03004553 seq_printf(m, " %s Slice Mask: %04x\n", type,
4554 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004555 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004556 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004557 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004558 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004559 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4560 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004561 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004562 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004563 seq_printf(m, " %s EU Total: %u\n", type,
4564 sseu->eu_total);
4565 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4566 sseu->eu_per_subslice);
4567
4568 if (!is_available_info)
4569 return;
4570
4571 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4572 if (HAS_POOLED_EU(dev_priv))
4573 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4574
4575 seq_printf(m, " Has Slice Power Gating: %s\n",
4576 yesno(sseu->has_slice_pg));
4577 seq_printf(m, " Has Subslice Power Gating: %s\n",
4578 yesno(sseu->has_subslice_pg));
4579 seq_printf(m, " Has EU Power Gating: %s\n",
4580 yesno(sseu->has_eu_pg));
4581}
4582
Jeff McGee38732182015-02-13 10:27:54 -06004583static int i915_sseu_status(struct seq_file *m, void *unused)
4584{
David Weinehall36cdd012016-08-22 13:59:31 +03004585 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004586 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004587
David Weinehall36cdd012016-08-22 13:59:31 +03004588 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004589 return -ENODEV;
4590
4591 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004592 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004593
Jeff McGee7f992ab2015-02-13 10:27:55 -06004594 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004595 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004596
4597 intel_runtime_pm_get(dev_priv);
4598
David Weinehall36cdd012016-08-22 13:59:31 +03004599 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004600 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004601 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004602 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004603 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03004604 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004605 }
David Weinehall238010e2016-08-01 17:33:27 +03004606
4607 intel_runtime_pm_put(dev_priv);
4608
Imre Deak615d8902016-08-31 19:13:03 +03004609 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004610
Jeff McGee38732182015-02-13 10:27:54 -06004611 return 0;
4612}
4613
Ben Widawsky6d794d42011-04-25 11:25:56 -07004614static int i915_forcewake_open(struct inode *inode, struct file *file)
4615{
David Weinehall36cdd012016-08-22 13:59:31 +03004616 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004617
David Weinehall36cdd012016-08-22 13:59:31 +03004618 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004619 return 0;
4620
Chris Wilson6daccb02015-01-16 11:34:35 +02004621 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004622 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004623
4624 return 0;
4625}
4626
Ben Widawskyc43b5632012-04-16 14:07:40 -07004627static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004628{
David Weinehall36cdd012016-08-22 13:59:31 +03004629 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004630
David Weinehall36cdd012016-08-22 13:59:31 +03004631 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004632 return 0;
4633
Mika Kuoppala59bad942015-01-16 11:34:40 +02004634 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004635 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004636
4637 return 0;
4638}
4639
4640static const struct file_operations i915_forcewake_fops = {
4641 .owner = THIS_MODULE,
4642 .open = i915_forcewake_open,
4643 .release = i915_forcewake_release,
4644};
4645
4646static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4647{
Ben Widawsky6d794d42011-04-25 11:25:56 -07004648 struct dentry *ent;
4649
4650 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004651 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03004652 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07004653 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004654 if (!ent)
4655 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004656
Ben Widawsky8eb57292011-05-11 15:10:58 -07004657 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004658}
4659
Lyude317eaa92017-02-03 21:18:25 -05004660static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4661{
4662 struct drm_i915_private *dev_priv = m->private;
4663 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4664
4665 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4666 seq_printf(m, "Detected: %s\n",
4667 yesno(delayed_work_pending(&hotplug->reenable_work)));
4668
4669 return 0;
4670}
4671
4672static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4673 const char __user *ubuf, size_t len,
4674 loff_t *offp)
4675{
4676 struct seq_file *m = file->private_data;
4677 struct drm_i915_private *dev_priv = m->private;
4678 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4679 unsigned int new_threshold;
4680 int i;
4681 char *newline;
4682 char tmp[16];
4683
4684 if (len >= sizeof(tmp))
4685 return -EINVAL;
4686
4687 if (copy_from_user(tmp, ubuf, len))
4688 return -EFAULT;
4689
4690 tmp[len] = '\0';
4691
4692 /* Strip newline, if any */
4693 newline = strchr(tmp, '\n');
4694 if (newline)
4695 *newline = '\0';
4696
4697 if (strcmp(tmp, "reset") == 0)
4698 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4699 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4700 return -EINVAL;
4701
4702 if (new_threshold > 0)
4703 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4704 new_threshold);
4705 else
4706 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4707
4708 spin_lock_irq(&dev_priv->irq_lock);
4709 hotplug->hpd_storm_threshold = new_threshold;
4710 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4711 for_each_hpd_pin(i)
4712 hotplug->stats[i].count = 0;
4713 spin_unlock_irq(&dev_priv->irq_lock);
4714
4715 /* Re-enable hpd immediately if we were in an irq storm */
4716 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4717
4718 return len;
4719}
4720
4721static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4722{
4723 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4724}
4725
4726static const struct file_operations i915_hpd_storm_ctl_fops = {
4727 .owner = THIS_MODULE,
4728 .open = i915_hpd_storm_ctl_open,
4729 .read = seq_read,
4730 .llseek = seq_lseek,
4731 .release = single_release,
4732 .write = i915_hpd_storm_ctl_write
4733};
4734
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004735static int i915_debugfs_create(struct dentry *root,
4736 struct drm_minor *minor,
4737 const char *name,
4738 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004739{
Jesse Barnes358733e2011-07-27 11:53:01 -07004740 struct dentry *ent;
4741
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004742 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004743 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03004744 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004745 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004746 if (!ent)
4747 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004748
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004749 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004750}
4751
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004752static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004753 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004754 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004755 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01004756 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004757 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004758 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004759 {"i915_gem_request", i915_gem_request_info, 0},
4760 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004761 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004762 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004763 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004764 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004765 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004766 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004767 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304768 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004769 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004770 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004771 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004772 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004773 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004774 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004775 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004776 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004777 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004778 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004779 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004780 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004781 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004782 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004783 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004784 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004785 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004786 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004787 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004788 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004789 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004790 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004791 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004792 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004793 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004794 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004795 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004796 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004797 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004798 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004799 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304800 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004801 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004802};
Ben Gamari27c202a2009-07-01 22:26:52 -04004803#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004804
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004805static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004806 const char *name;
4807 const struct file_operations *fops;
4808} i915_debugfs_files[] = {
4809 {"i915_wedged", &i915_wedged_fops},
4810 {"i915_max_freq", &i915_max_freq_fops},
4811 {"i915_min_freq", &i915_min_freq_fops},
4812 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004813 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4814 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004815 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004816#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004817 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004818 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004819#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004820 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004821 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004822 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4823 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4824 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004825 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004826 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4827 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304828 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004829 {"i915_guc_log_control", &i915_guc_log_control_fops},
4830 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004831};
4832
Chris Wilson1dac8912016-06-24 14:00:17 +01004833int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004834{
Chris Wilson91c8a322016-07-05 10:40:23 +01004835 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02004836 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004837
Ben Widawsky6d794d42011-04-25 11:25:56 -07004838 ret = i915_forcewake_create(minor->debugfs_root, minor);
4839 if (ret)
4840 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004841
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004842 ret = intel_pipe_crc_create(minor);
4843 if (ret)
4844 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004845
Daniel Vetter34b96742013-07-04 20:49:44 +02004846 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4847 ret = i915_debugfs_create(minor->debugfs_root, minor,
4848 i915_debugfs_files[i].name,
4849 i915_debugfs_files[i].fops);
4850 if (ret)
4851 return ret;
4852 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004853
Ben Gamari27c202a2009-07-01 22:26:52 -04004854 return drm_debugfs_create_files(i915_debugfs_list,
4855 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004856 minor->debugfs_root, minor);
4857}
4858
Chris Wilson1dac8912016-06-24 14:00:17 +01004859void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004860{
Chris Wilson91c8a322016-07-05 10:40:23 +01004861 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02004862 int i;
4863
Ben Gamari27c202a2009-07-01 22:26:52 -04004864 drm_debugfs_remove_files(i915_debugfs_list,
4865 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004866
David Weinehall36cdd012016-08-22 13:59:31 +03004867 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004868 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004869
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004870 intel_pipe_crc_cleanup(minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004871
Daniel Vetter34b96742013-07-04 20:49:44 +02004872 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4873 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03004874 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02004875
4876 drm_debugfs_remove_files(info_list, 1, minor);
4877 }
Ben Gamari20172632009-02-17 20:08:50 -05004878}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004879
4880struct dpcd_block {
4881 /* DPCD dump start address. */
4882 unsigned int offset;
4883 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4884 unsigned int end;
4885 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4886 size_t size;
4887 /* Only valid for eDP. */
4888 bool edp;
4889};
4890
4891static const struct dpcd_block i915_dpcd_debug[] = {
4892 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4893 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4894 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4895 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4896 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4897 { .offset = DP_SET_POWER },
4898 { .offset = DP_EDP_DPCD_REV },
4899 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4900 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4901 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4902};
4903
4904static int i915_dpcd_show(struct seq_file *m, void *data)
4905{
4906 struct drm_connector *connector = m->private;
4907 struct intel_dp *intel_dp =
4908 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4909 uint8_t buf[16];
4910 ssize_t err;
4911 int i;
4912
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004913 if (connector->status != connector_status_connected)
4914 return -ENODEV;
4915
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004916 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4917 const struct dpcd_block *b = &i915_dpcd_debug[i];
4918 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4919
4920 if (b->edp &&
4921 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4922 continue;
4923
4924 /* low tech for now */
4925 if (WARN_ON(size > sizeof(buf)))
4926 continue;
4927
4928 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4929 if (err <= 0) {
4930 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4931 size, b->offset, err);
4932 continue;
4933 }
4934
4935 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004936 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004937
4938 return 0;
4939}
4940
4941static int i915_dpcd_open(struct inode *inode, struct file *file)
4942{
4943 return single_open(file, i915_dpcd_show, inode->i_private);
4944}
4945
4946static const struct file_operations i915_dpcd_fops = {
4947 .owner = THIS_MODULE,
4948 .open = i915_dpcd_open,
4949 .read = seq_read,
4950 .llseek = seq_lseek,
4951 .release = single_release,
4952};
4953
David Weinehallecbd6782016-08-23 12:23:56 +03004954static int i915_panel_show(struct seq_file *m, void *data)
4955{
4956 struct drm_connector *connector = m->private;
4957 struct intel_dp *intel_dp =
4958 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4959
4960 if (connector->status != connector_status_connected)
4961 return -ENODEV;
4962
4963 seq_printf(m, "Panel power up delay: %d\n",
4964 intel_dp->panel_power_up_delay);
4965 seq_printf(m, "Panel power down delay: %d\n",
4966 intel_dp->panel_power_down_delay);
4967 seq_printf(m, "Backlight on delay: %d\n",
4968 intel_dp->backlight_on_delay);
4969 seq_printf(m, "Backlight off delay: %d\n",
4970 intel_dp->backlight_off_delay);
4971
4972 return 0;
4973}
4974
4975static int i915_panel_open(struct inode *inode, struct file *file)
4976{
4977 return single_open(file, i915_panel_show, inode->i_private);
4978}
4979
4980static const struct file_operations i915_panel_fops = {
4981 .owner = THIS_MODULE,
4982 .open = i915_panel_open,
4983 .read = seq_read,
4984 .llseek = seq_lseek,
4985 .release = single_release,
4986};
4987
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004988/**
4989 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4990 * @connector: pointer to a registered drm_connector
4991 *
4992 * Cleanup will be done by drm_connector_unregister() through a call to
4993 * drm_debugfs_connector_remove().
4994 *
4995 * Returns 0 on success, negative error codes on error.
4996 */
4997int i915_debugfs_connector_add(struct drm_connector *connector)
4998{
4999 struct dentry *root = connector->debugfs_entry;
5000
5001 /* The connector must have been registered beforehands. */
5002 if (!root)
5003 return -ENODEV;
5004
5005 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5006 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005007 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5008 connector, &i915_dpcd_fops);
5009
5010 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5011 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5012 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005013
5014 return 0;
5015}