blob: a241620f22adfe3b52e14fecdfcc4970844872aa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000043#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010044#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010045#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010046#include <linux/shmem_fs.h>
47
48#include <drm/drmP.h>
49#include <drm/intel-gtt.h>
50#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
51#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020052#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020053#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010054
55#include "i915_params.h"
56#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000057#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058
59#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000060#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000061#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000062#include "intel_dpll_mgr.h"
63#include "intel_lrc.h"
64#include "intel_opregion.h"
65#include "intel_ringbuffer.h"
66#include "intel_uncore.h"
67#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010068
Chris Wilsond501b1d2016-04-13 17:35:02 +010069#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000070#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020071#include "i915_gem_fence_reg.h"
72#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010073#include "i915_gem_gtt.h"
Chris Wilson05235c52016-07-20 09:21:08 +010074#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010075#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070076
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020077#include "i915_vma.h"
78
Zhi Wang0ad35fe2016-06-16 08:07:00 -040079#include "intel_gvt.h"
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081/* General customization:
82 */
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#define DRIVER_NAME "i915"
85#define DRIVER_DESC "Intel Graphics"
Rodrigo Vivicfe49822017-12-22 11:41:50 -080086#define DRIVER_DATE "20171222"
87#define DRIVER_TIMESTAMP 1513971710
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Rob Clarke2c719b2014-12-15 13:56:32 -050089/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96#define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020098 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000099 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500100 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500101 unlikely(__ret_warn_on); \
102})
103
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200104#define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200106
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000107#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Imre Deak4fec15d2016-03-16 13:39:08 +0200108bool __i915_inject_load_failure(const char *func, int line);
109#define i915_inject_load_failure() \
110 __i915_inject_load_failure(__func__, __LINE__)
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000111#else
112#define i915_inject_load_failure() false
113#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200114
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530115typedef struct {
116 uint32_t val;
117} uint_fixed_16_16_t;
118
119#define FP_16_16_MAX ({ \
120 uint_fixed_16_16_t fp; \
121 fp.val = UINT_MAX; \
122 fp; \
123})
124
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530125static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
126{
127 if (val.val == 0)
128 return true;
129 return false;
130}
131
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530132static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530133{
134 uint_fixed_16_16_t fp;
135
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530136 WARN_ON(val > U16_MAX);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530137
138 fp.val = val << 16;
139 return fp;
140}
141
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530142static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530143{
144 return DIV_ROUND_UP(fp.val, 1 << 16);
145}
146
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530147static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530148{
149 return fp.val >> 16;
150}
151
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530152static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530153 uint_fixed_16_16_t min2)
154{
155 uint_fixed_16_16_t min;
156
157 min.val = min(min1.val, min2.val);
158 return min;
159}
160
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530161static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530162 uint_fixed_16_16_t max2)
163{
164 uint_fixed_16_16_t max;
165
166 max.val = max(max1.val, max2.val);
167 return max;
168}
169
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530170static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
171{
172 uint_fixed_16_16_t fp;
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530173 WARN_ON(val > U32_MAX);
174 fp.val = (uint32_t) val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530175 return fp;
176}
177
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530178static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
179 uint_fixed_16_16_t d)
180{
181 return DIV_ROUND_UP(val.val, d.val);
182}
183
184static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
185 uint_fixed_16_16_t mul)
186{
187 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530188
189 intermediate_val = (uint64_t) val * mul.val;
190 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530191 WARN_ON(intermediate_val > U32_MAX);
192 return (uint32_t) intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530193}
194
195static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
196 uint_fixed_16_16_t mul)
197{
198 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530199
200 intermediate_val = (uint64_t) val.val * mul.val;
201 intermediate_val = intermediate_val >> 16;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530202 return clamp_u64_to_fixed16(intermediate_val);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530203}
204
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530205static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530206{
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530207 uint64_t interm_val;
208
209 interm_val = (uint64_t)val << 16;
210 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530211 return clamp_u64_to_fixed16(interm_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530212}
213
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530214static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
215 uint_fixed_16_16_t d)
216{
217 uint64_t interm_val;
218
219 interm_val = (uint64_t)val << 16;
220 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530221 WARN_ON(interm_val > U32_MAX);
222 return (uint32_t) interm_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530223}
224
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530225static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530226 uint_fixed_16_16_t mul)
227{
228 uint64_t intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530229
230 intermediate_val = (uint64_t) val * mul.val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530231 return clamp_u64_to_fixed16(intermediate_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530232}
233
Kumar, Mahesh6ea593c2017-07-05 20:01:47 +0530234static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
235 uint_fixed_16_16_t add2)
236{
237 uint64_t interm_sum;
238
239 interm_sum = (uint64_t) add1.val + add2.val;
240 return clamp_u64_to_fixed16(interm_sum);
241}
242
243static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
244 uint32_t add2)
245{
246 uint64_t interm_sum;
247 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
248
249 interm_sum = (uint64_t) add1.val + interm_add2.val;
250 return clamp_u64_to_fixed16(interm_sum);
251}
252
Egbert Eich1d843f92013-02-25 12:06:49 -0500253enum hpd_pin {
254 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500255 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
256 HPD_CRT,
257 HPD_SDVO_B,
258 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700259 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500260 HPD_PORT_B,
261 HPD_PORT_C,
262 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800263 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500264 HPD_NUM_PINS
265};
266
Jani Nikulac91711f2015-05-28 15:43:48 +0300267#define for_each_hpd_pin(__pin) \
268 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
269
Lyude317eaa92017-02-03 21:18:25 -0500270#define HPD_STORM_DEFAULT_THRESHOLD 5
271
Jani Nikula5fcece82015-05-27 15:03:42 +0300272struct i915_hotplug {
273 struct work_struct hotplug_work;
274
275 struct {
276 unsigned long last_jiffies;
277 int count;
278 enum {
279 HPD_ENABLED = 0,
280 HPD_DISABLED = 1,
281 HPD_MARK_DISABLED = 2
282 } state;
283 } stats[HPD_NUM_PINS];
284 u32 event_bits;
285 struct delayed_work reenable_work;
286
287 struct intel_digital_port *irq_port[I915_MAX_PORTS];
288 u32 long_port_mask;
289 u32 short_port_mask;
290 struct work_struct dig_port_work;
291
Lyude19625e82016-06-21 17:03:44 -0400292 struct work_struct poll_init_work;
293 bool poll_enabled;
294
Lyude317eaa92017-02-03 21:18:25 -0500295 unsigned int hpd_storm_threshold;
296
Jani Nikula5fcece82015-05-27 15:03:42 +0300297 /*
298 * if we get a HPD irq from DP and a HPD irq from non-DP
299 * the non-DP HPD could block the workqueue on a mode config
300 * mutex getting, that userspace may have taken. However
301 * userspace is waiting on the DP workqueue to run which is
302 * blocked behind the non-DP one.
303 */
304 struct workqueue_struct *dp_wq;
305};
306
Chris Wilson2a2d5482012-12-03 11:49:06 +0000307#define I915_GEM_GPU_DOMAINS \
308 (I915_GEM_DOMAIN_RENDER | \
309 I915_GEM_DOMAIN_SAMPLER | \
310 I915_GEM_DOMAIN_COMMAND | \
311 I915_GEM_DOMAIN_INSTRUCTION | \
312 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700313
Daniel Vettere7b903d2013-06-05 13:34:14 +0200314struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100315struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100316struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200317
Chris Wilsona6f766f2015-04-27 13:41:20 +0100318struct drm_i915_file_private {
319 struct drm_i915_private *dev_priv;
320 struct drm_file *file;
321
322 struct {
323 spinlock_t lock;
324 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100325/* 20ms is a fairly arbitrary limit (greater than the average frame time)
326 * chosen to prevent the CPU getting more than a frame ahead of the GPU
327 * (when using lax throttling for the frontbuffer). We also use it to
328 * offer free GPU waitboosts for severely congested workloads.
329 */
330#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100331 } mm;
332 struct idr context_idr;
333
Chris Wilson2e1b8732015-04-27 13:41:22 +0100334 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100335 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100336 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100337
Chris Wilsonc80ff162016-07-27 09:07:27 +0100338 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200339
340/* Client can have a maximum of 3 contexts banned before
341 * it is denied of creating new contexts. As one context
342 * ban needs 4 consecutive hangs, and more if there is
343 * progress in between, this is a last resort stop gap measure
344 * to limit the badly behaving clients access to gpu.
345 */
346#define I915_MAX_CLIENT_CONTEXT_BANS 3
Chris Wilson77b25a92017-07-21 13:32:30 +0100347 atomic_t context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100348};
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* Interface history:
351 *
352 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100353 * 1.2: Add Power Management
354 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100355 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000356 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000357 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
358 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 */
360#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000361#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362#define DRIVER_PATCHLEVEL 0
363
Chris Wilson6ef3d422010-08-04 20:26:07 +0100364struct intel_overlay;
365struct intel_overlay_error_state;
366
yakui_zhao9b9d1722009-05-31 17:17:17 +0800367struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100368 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800369 u8 dvo_port;
370 u8 slave_addr;
371 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100372 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400373 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800374};
375
Jani Nikula7bd688c2013-11-08 16:48:56 +0200376struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200377struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100378struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200379struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000380struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100381struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200382struct intel_limit;
383struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200384struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100385
Jesse Barnese70236a2009-09-21 10:42:27 -0700386struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200387 void (*get_cdclk)(struct drm_i915_private *dev_priv,
388 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200389 void (*set_cdclk)(struct drm_i915_private *dev_priv,
390 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200391 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
392 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100393 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800394 int (*compute_intermediate_wm)(struct drm_device *dev,
395 struct intel_crtc *intel_crtc,
396 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100397 void (*initial_watermarks)(struct intel_atomic_state *state,
398 struct intel_crtc_state *cstate);
399 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
400 struct intel_crtc_state *cstate);
401 void (*optimize_watermarks)(struct intel_atomic_state *state,
402 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700403 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200404 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200405 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100406 /* Returns the active state of the crtc, and if the crtc is active,
407 * fills out the pipe-config with the hw state. */
408 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200409 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000410 void (*get_initial_plane_config)(struct intel_crtc *,
411 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200412 int (*crtc_compute_clock)(struct intel_crtc *crtc,
413 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200414 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
415 struct drm_atomic_state *old_state);
416 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
417 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200418 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200419 void (*audio_codec_enable)(struct intel_encoder *encoder,
420 const struct intel_crtc_state *crtc_state,
421 const struct drm_connector_state *conn_state);
422 void (*audio_codec_disable)(struct intel_encoder *encoder,
423 const struct intel_crtc_state *old_crtc_state,
424 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200425 void (*fdi_link_train)(struct intel_crtc *crtc,
426 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200427 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100428 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700429 /* clock updates for mode set */
430 /* cursor updates */
431 /* render clock increase/decrease */
432 /* display clock increase/decrease */
433 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000434
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200435 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
436 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700437};
438
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200439#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
440#define CSR_VERSION_MAJOR(version) ((version) >> 16)
441#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
442
Daniel Vettereb805622015-05-04 14:58:44 +0200443struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200444 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200445 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530446 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200447 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200448 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200449 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200450 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200451 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200452 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200453 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200454};
455
Chris Wilson2bd160a2016-08-15 10:48:45 +0100456struct intel_display_error_state;
457
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000458struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100459 struct kref ref;
Arnd Bergmannc6270db2018-01-17 16:48:53 +0100460 ktime_t time;
461 ktime_t boottime;
462 ktime_t uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100463
Chris Wilson9f267eb2016-10-12 10:05:19 +0100464 struct drm_i915_private *i915;
465
Chris Wilson2bd160a2016-08-15 10:48:45 +0100466 char error_msg[128];
467 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000468 bool awake;
Chris Wilsone5aac872017-03-02 15:15:44 +0000469 bool wakelock;
470 bool suspended;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100471 int iommu;
472 u32 reset_count;
473 u32 suspend_count;
474 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000475 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100476
Michal Wajdeczko7d41ef32017-10-26 17:36:55 +0000477 struct i915_error_uc {
478 struct intel_uc_fw guc_fw;
479 struct intel_uc_fw huc_fw;
Michal Wajdeczko0397ac12017-10-26 17:36:56 +0000480 struct drm_i915_error_object *guc_log;
Michal Wajdeczko7d41ef32017-10-26 17:36:55 +0000481 } uc;
482
Chris Wilson2bd160a2016-08-15 10:48:45 +0100483 /* Generic register state */
484 u32 eir;
485 u32 pgtbl_er;
486 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000487 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100488 u32 ccid;
489 u32 derrmr;
490 u32 forcewake;
491 u32 error; /* gen6+ */
492 u32 err_int; /* gen7 */
493 u32 fault_data0; /* gen8, gen9 */
494 u32 fault_data1; /* gen8, gen9 */
495 u32 done_reg;
496 u32 gac_eco;
497 u32 gam_ecochk;
498 u32 gab_ctl;
499 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300500
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000501 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100502 u64 fence[I915_MAX_NUM_FENCES];
503 struct intel_overlay_error_state *overlay;
504 struct intel_display_error_state *display;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100505
506 struct drm_i915_error_engine {
507 int engine_id;
508 /* Software tracked state */
Chris Wilson398c8a32017-12-19 13:14:19 +0000509 bool idle;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100510 bool waiting;
511 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200512 unsigned long hangcheck_timestamp;
513 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100514 enum intel_engine_hangcheck_action hangcheck_action;
515 struct i915_address_space *vm;
516 int num_requests;
Michel Thierry702c8f82017-06-20 10:57:48 +0100517 u32 reset_count;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100518
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100519 /* position of active request inside the ring */
520 u32 rq_head, rq_post, rq_tail;
521
Chris Wilson2bd160a2016-08-15 10:48:45 +0100522 /* our own tracking of ring head and tail */
523 u32 cpu_ring_head;
524 u32 cpu_ring_tail;
525
526 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100527
528 /* Register state */
529 u32 start;
530 u32 tail;
531 u32 head;
532 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100533 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100534 u32 hws;
535 u32 ipeir;
536 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100537 u32 bbstate;
538 u32 instpm;
539 u32 instps;
540 u32 seqno;
541 u64 bbaddr;
542 u64 acthd;
543 u32 fault_reg;
544 u64 faddr;
545 u32 rc_psmi; /* sleep state */
546 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300547 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100548
Chris Wilson4fa60532017-01-29 09:24:33 +0000549 struct drm_i915_error_context {
550 char comm[TASK_COMM_LEN];
551 pid_t pid;
552 u32 handle;
553 u32 hw_id;
Chris Wilson1f181222017-10-03 21:34:50 +0100554 int priority;
Chris Wilson4fa60532017-01-29 09:24:33 +0000555 int ban_score;
556 int active;
557 int guilty;
Chris Wilson302e55d2018-02-05 09:41:39 +0000558 bool bannable;
Chris Wilson4fa60532017-01-29 09:24:33 +0000559 } context;
560
Chris Wilson2bd160a2016-08-15 10:48:45 +0100561 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100562 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100563 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100564 int page_count;
565 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100566 u32 *pages[0];
567 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
568
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100569 struct drm_i915_error_object **user_bo;
570 long user_bo_count;
571
Chris Wilson2bd160a2016-08-15 10:48:45 +0100572 struct drm_i915_error_object *wa_ctx;
Chris Wilson4e90a6e22017-11-26 22:09:01 +0000573 struct drm_i915_error_object *default_state;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100574
575 struct drm_i915_error_request {
576 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100577 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100578 u32 context;
Chris Wilson1f181222017-10-03 21:34:50 +0100579 int priority;
Mika Kuoppala84102172016-11-16 17:20:32 +0200580 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100581 u32 seqno;
582 u32 head;
583 u32 tail;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300584 } *requests, execlist[EXECLIST_MAX_PORTS];
585 unsigned int num_ports;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100586
587 struct drm_i915_error_waiter {
588 char comm[TASK_COMM_LEN];
589 pid_t pid;
590 u32 seqno;
591 } *waiters;
592
593 struct {
594 u32 gfx_mode;
595 union {
596 u64 pdp[4];
597 u32 pp_dir_base;
598 };
599 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100600 } engine[I915_NUM_ENGINES];
601
602 struct drm_i915_error_buffer {
603 u32 size;
604 u32 name;
605 u32 rseqno[I915_NUM_ENGINES], wseqno;
606 u64 gtt_offset;
607 u32 read_domains;
608 u32 write_domain;
609 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
610 u32 tiling:2;
611 u32 dirty:1;
612 u32 purgeable:1;
613 u32 userptr:1;
614 s32 engine:4;
615 u32 cache_level:3;
616 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
617 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
618 struct i915_address_space *active_vm[I915_NUM_ENGINES];
619};
620
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800621enum i915_cache_level {
622 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100623 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
624 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
625 caches, eg sampler/render caches, and the
626 large Last-Level-Cache. LLC is coherent with
627 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100628 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800629};
630
Chris Wilson85fd4f52016-12-05 14:29:36 +0000631#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
632
Paulo Zanonia4001f12015-02-13 17:23:44 -0200633enum fb_op_origin {
634 ORIGIN_GTT,
635 ORIGIN_CPU,
636 ORIGIN_CS,
637 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300638 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200639};
640
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200641struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300642 /* This is always the inner lock when overlapping with struct_mutex and
643 * it's the outer lock when overlapping with stolen_lock. */
644 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700645 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200646 unsigned int possible_framebuffer_bits;
647 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200648 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200649 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700650
Ben Widawskyc4213882014-06-19 12:06:10 -0700651 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700652 struct drm_mm_node *compressed_llb;
653
Rodrigo Vivida46f932014-08-01 02:04:45 -0700654 bool false_color;
655
Paulo Zanonid029bca2015-10-15 10:44:46 -0300656 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300657 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300658
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300659 bool underrun_detected;
660 struct work_struct underrun_work;
661
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300662 /*
663 * Due to the atomic rules we can't access some structures without the
664 * appropriate locking, so we cache information here in order to avoid
665 * these problems.
666 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200667 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000668 struct i915_vma *vma;
669
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200670 struct {
671 unsigned int mode_flags;
672 uint32_t hsw_bdw_pixel_rate;
673 } crtc;
674
675 struct {
676 unsigned int rotation;
677 int src_w;
678 int src_h;
679 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300680 /*
681 * Display surface base address adjustement for
682 * pageflips. Note that on gen4+ this only adjusts up
683 * to a tile, offsets within a tile are handled in
684 * the hw itself (with the TILEOFF register).
685 */
686 int adjusted_x;
687 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300688
689 int y;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200690 } plane;
691
692 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200693 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200694 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200695 } fb;
696 } state_cache;
697
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300698 /*
699 * This structure contains everything that's relevant to program the
700 * hardware registers. When we want to figure out if we need to disable
701 * and re-enable FBC for a new configuration we just check if there's
702 * something different in the struct. The genx_fbc_activate functions
703 * are supposed to read from it in order to program the registers.
704 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200705 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000706 struct i915_vma *vma;
707
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200708 struct {
709 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200710 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200711 unsigned int fence_y_offset;
712 } crtc;
713
714 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200715 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200716 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200717 } fb;
718
719 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530720 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200721 } params;
722
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700723 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200724 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200725 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200726 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200727 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700728
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200729 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800730};
731
Chris Wilsonfe88d122016-12-31 11:20:12 +0000732/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530733 * HIGH_RR is the highest eDP panel refresh rate read from EDID
734 * LOW_RR is the lowest eDP panel refresh rate found from EDID
735 * parsing for same resolution.
736 */
737enum drrs_refresh_rate_type {
738 DRRS_HIGH_RR,
739 DRRS_LOW_RR,
740 DRRS_MAX_RR, /* RR count */
741};
742
743enum drrs_support_type {
744 DRRS_NOT_SUPPORTED = 0,
745 STATIC_DRRS_SUPPORT = 1,
746 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530747};
748
Daniel Vetter2807cf62014-07-11 10:30:11 -0700749struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530750struct i915_drrs {
751 struct mutex mutex;
752 struct delayed_work work;
753 struct intel_dp *dp;
754 unsigned busy_frontbuffer_bits;
755 enum drrs_refresh_rate_type refresh_rate_type;
756 enum drrs_support_type type;
757};
758
Rodrigo Vivia031d702013-10-03 16:15:06 -0300759struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700760 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300761 bool sink_support;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700762 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700763 bool active;
764 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700765 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530766 bool psr2_support;
767 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800768 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530769 bool y_cord_support;
770 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +0530771 bool alpm;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700772
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700773 void (*enable_source)(struct intel_dp *,
774 const struct intel_crtc_state *);
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700775 void (*disable_source)(struct intel_dp *,
776 const struct intel_crtc_state *);
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700777 void (*enable_sink)(struct intel_dp *);
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700778 void (*activate)(struct intel_dp *);
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700779 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300780};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700781
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800782enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300783 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800784 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300785 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
786 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530787 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700788 PCH_KBP, /* Kaby Lake PCH */
789 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200790 PCH_ICP, /* Ice Lake PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700791 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800792};
793
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200794enum intel_sbi_destination {
795 SBI_ICLK,
796 SBI_MPHY,
797};
798
Keith Packard435793d2011-07-12 14:56:22 -0700799#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100800#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000801#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100802#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700803#define QUIRK_INCREASE_T12_DELAY (1<<6)
Jesse Barnesb690e962010-07-19 13:53:12 -0700804
Dave Airlie8be48d92010-03-30 05:34:14 +0000805struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100806struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000807
Daniel Vetterc2b91522012-02-14 22:37:19 +0100808struct intel_gmbus {
809 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200810#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000811 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100812 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200813 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100814 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100815 struct drm_i915_private *dev_priv;
816};
817
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100818struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000819 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000820 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800821 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800822 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000823 u32 saveSWF0[16];
824 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300825 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200826 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400827 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800828 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100829};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100830
Imre Deakddeea5b2014-05-05 15:19:56 +0300831struct vlv_s0ix_state {
832 /* GAM */
833 u32 wr_watermark;
834 u32 gfx_prio_ctrl;
835 u32 arb_mode;
836 u32 gfx_pend_tlb0;
837 u32 gfx_pend_tlb1;
838 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
839 u32 media_max_req_count;
840 u32 gfx_max_req_count;
841 u32 render_hwsp;
842 u32 ecochk;
843 u32 bsd_hwsp;
844 u32 blt_hwsp;
845 u32 tlb_rd_addr;
846
847 /* MBC */
848 u32 g3dctl;
849 u32 gsckgctl;
850 u32 mbctl;
851
852 /* GCP */
853 u32 ucgctl1;
854 u32 ucgctl3;
855 u32 rcgctl1;
856 u32 rcgctl2;
857 u32 rstctl;
858 u32 misccpctl;
859
860 /* GPM */
861 u32 gfxpause;
862 u32 rpdeuhwtc;
863 u32 rpdeuc;
864 u32 ecobus;
865 u32 pwrdwnupctl;
866 u32 rp_down_timeout;
867 u32 rp_deucsw;
868 u32 rcubmabdtmr;
869 u32 rcedata;
870 u32 spare2gh;
871
872 /* Display 1 CZ domain */
873 u32 gt_imr;
874 u32 gt_ier;
875 u32 pm_imr;
876 u32 pm_ier;
877 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
878
879 /* GT SA CZ domain */
880 u32 tilectl;
881 u32 gt_fifoctl;
882 u32 gtlc_wake_ctrl;
883 u32 gtlc_survive;
884 u32 pmwgicz;
885
886 /* Display 2 CZ domain */
887 u32 gu_ctl0;
888 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700889 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300890 u32 clock_gate_dis2;
891};
892
Chris Wilsonbf225f22014-07-10 20:31:18 +0100893struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200894 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100895 u32 render_c0;
896 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400897};
898
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100899struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200900 /*
901 * work, interrupts_enabled and pm_iir are protected by
902 * dev_priv->irq_lock
903 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100904 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200905 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100906 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200907
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100908 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530909 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530910
Ben Widawskyb39fb292014-03-19 18:31:11 -0700911 /* Frequencies are stored in potentially platform dependent multiples.
912 * In other words, *_freq needs to be multiplied by X to be interesting.
913 * Soft limits are those which are used for the dynamic reclocking done
914 * by the driver (raise frequencies under heavy loads, and lower for
915 * lighter loads). Hard limits are those imposed by the hardware.
916 *
917 * A distinction is made for overclocking, which is never enabled by
918 * default, and is considered to be above the hard limit if it's
919 * possible at all.
920 */
921 u8 cur_freq; /* Current frequency (cached, may not == HW) */
922 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
923 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
924 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
925 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100926 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000927 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700928 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
929 u8 rp1_freq; /* "less than" RP0 power/freqency */
930 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200931 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700932
Chris Wilson8fb55192015-04-07 16:20:28 +0100933 u8 up_threshold; /* Current %busy required to uplock */
934 u8 down_threshold; /* Current %busy required to downclock */
935
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100936 int last_adj;
937 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
938
Chris Wilsonc0951f02013-10-10 21:58:50 +0100939 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100940 atomic_t num_waiters;
941 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700942
Chris Wilsonbf225f22014-07-10 20:31:18 +0100943 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000944 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100945};
946
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100947struct intel_rc6 {
948 bool enabled;
949};
950
951struct intel_llc_pstate {
952 bool enabled;
953};
954
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100955struct intel_gen6_power_mgmt {
956 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100957 struct intel_rc6 rc6;
958 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100959};
960
Daniel Vetter1a240d42012-11-29 22:18:51 +0100961/* defined intel_pm.c */
962extern spinlock_t mchdev_lock;
963
Daniel Vetterc85aa882012-11-02 19:55:03 +0100964struct intel_ilk_power_mgmt {
965 u8 cur_delay;
966 u8 min_delay;
967 u8 max_delay;
968 u8 fmax;
969 u8 fstart;
970
971 u64 last_count1;
972 unsigned long last_time1;
973 unsigned long chipset_power;
974 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000975 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100976 unsigned long gfx_power;
977 u8 corr;
978
979 int c_m;
980 int r_t;
981};
982
Imre Deakc6cb5822014-03-04 19:22:55 +0200983struct drm_i915_private;
984struct i915_power_well;
985
986struct i915_power_well_ops {
987 /*
988 * Synchronize the well's hw state to match the current sw state, for
989 * example enable/disable it based on the current refcount. Called
990 * during driver init and resume time, possibly after first calling
991 * the enable/disable handlers.
992 */
993 void (*sync_hw)(struct drm_i915_private *dev_priv,
994 struct i915_power_well *power_well);
995 /*
996 * Enable the well and resources that depend on it (for example
997 * interrupts located on the well). Called after the 0->1 refcount
998 * transition.
999 */
1000 void (*enable)(struct drm_i915_private *dev_priv,
1001 struct i915_power_well *power_well);
1002 /*
1003 * Disable the well and resources that depend on it. Called after
1004 * the 1->0 refcount transition.
1005 */
1006 void (*disable)(struct drm_i915_private *dev_priv,
1007 struct i915_power_well *power_well);
1008 /* Returns the hw enabled state. */
1009 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1010 struct i915_power_well *power_well);
1011};
1012
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001013/* Power well structure for haswell */
1014struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001015 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001016 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001017 /* power well enable/disable usage count */
1018 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001019 /* cached hw enabled state */
1020 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001021 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001022 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +03001023 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001024 /*
1025 * Arbitraty data associated with this power well. Platform and power
1026 * well specific.
1027 */
Imre Deakb5565a22017-07-06 17:40:29 +03001028 union {
1029 struct {
1030 enum dpio_phy phy;
1031 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +03001032 struct {
1033 /* Mask of pipes whose IRQ logic is backed by the pw */
1034 u8 irq_pipe_mask;
1035 /* The pw is backing the VGA functionality */
1036 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +03001037 bool has_fuses:1;
Imre Deak001bd2c2017-07-12 18:54:13 +03001038 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +03001039 };
Imre Deakc6cb5822014-03-04 19:22:55 +02001040 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001041};
1042
Imre Deak83c00f52013-10-25 17:36:47 +03001043struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001044 /*
1045 * Power wells needed for initialization at driver init and suspend
1046 * time are on. They are kept on until after the first modeset.
1047 */
1048 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001049 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001050 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001051
Imre Deak83c00f52013-10-25 17:36:47 +03001052 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001053 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001054 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001055};
1056
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001057#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001058struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001059 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001060 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001061 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001062};
1063
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001064struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001065 /** Memory allocator for GTT stolen memory */
1066 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001067 /** Protects the usage of the GTT stolen memory allocator. This is
1068 * always the inner lock when overlapping with struct_mutex. */
1069 struct mutex stolen_lock;
1070
Chris Wilsonf2123812017-10-16 12:40:37 +01001071 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
1072 spinlock_t obj_lock;
1073
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001074 /** List of all objects in gtt_space. Used to restore gtt
1075 * mappings on resume */
1076 struct list_head bound_list;
1077 /**
1078 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001079 * are idle and not used by the GPU). These objects may or may
1080 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001081 */
1082 struct list_head unbound_list;
1083
Chris Wilson275f0392016-10-24 13:42:14 +01001084 /** List of all objects in gtt_space, currently mmaped by userspace.
1085 * All objects within this list must also be on bound_list.
1086 */
1087 struct list_head userfault_list;
1088
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001089 /**
1090 * List of objects which are pending destruction.
1091 */
1092 struct llist_head free_list;
1093 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +01001094 spinlock_t free_lock;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001095
Chris Wilson66df1012017-08-22 18:38:28 +01001096 /**
1097 * Small stash of WC pages
1098 */
1099 struct pagevec wc_stash;
1100
Matthew Auld465c4032017-10-06 23:18:14 +01001101 /**
1102 * tmpfs instance used for shmem backed objects
1103 */
1104 struct vfsmount *gemfs;
1105
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001106 /** PPGTT used for aliasing the PPGTT with the GTT */
1107 struct i915_hw_ppgtt *aliasing_ppgtt;
1108
Chris Wilson2cfcd322014-05-20 08:28:43 +01001109 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001110 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001111 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001112
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001113 /** LRU list of objects with fence regs on them. */
1114 struct list_head fence_list;
1115
Chris Wilson8a2421b2017-06-16 15:05:22 +01001116 /**
1117 * Workqueue to fault in userptr pages, flushed by the execbuf
1118 * when required but otherwise left to userspace to try again
1119 * on EAGAIN.
1120 */
1121 struct workqueue_struct *userptr_wq;
1122
Chris Wilson94312822017-05-03 10:39:18 +01001123 u64 unordered_timeline;
1124
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001125 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001126 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001127
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001128 /** Bit 6 swizzling required for X tiling */
1129 uint32_t bit_6_swizzle_x;
1130 /** Bit 6 swizzling required for Y tiling */
1131 uint32_t bit_6_swizzle_y;
1132
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001133 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001134 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001135 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001136 u32 object_count;
1137};
1138
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001139struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001140 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001141 unsigned bytes;
1142 unsigned size;
1143 int err;
1144 u8 *buf;
1145 loff_t start;
1146 loff_t pos;
1147};
1148
Chris Wilsonee42c002017-12-11 19:41:34 +00001149#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
1150
Chris Wilsonb52992c2016-10-28 13:58:24 +01001151#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1152#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1153
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001154#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1155#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1156
Daniel Vetter99584db2012-11-14 17:14:04 +01001157struct i915_gpu_error {
1158 /* For hangcheck timer */
1159#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1160#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001161
Chris Wilson737b1502015-01-26 18:03:03 +02001162 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001163
1164 /* For reset and error_state handling. */
1165 spinlock_t lock;
1166 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001167 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001168
Daniel Vetter9db529a2017-08-08 10:08:28 +02001169 atomic_t pending_fb_pin;
1170
Chris Wilson094f9a52013-09-25 17:34:55 +01001171 unsigned long missed_irq_rings;
1172
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001173 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001174 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001175 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001176 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001177 *
Michel Thierry56306c62017-04-18 13:23:16 -07001178 * Before the reset commences, the I915_RESET_BACKOFF bit is set
Chris Wilson8af29b02016-09-09 14:11:47 +01001179 * meaning that any waiters holding onto the struct_mutex should
1180 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001181 *
1182 * If reset is not completed succesfully, the I915_WEDGE bit is
1183 * set meaning that hardware is terminally sour and there is no
1184 * recovery. All waiters on the reset_queue will be woken when
1185 * that happens.
1186 *
1187 * This counter is used by the wait_seqno code to notice that reset
1188 * event happened and it needs to restart the entire ioctl (since most
1189 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001190 *
1191 * This is important for lock-free wait paths, where no contended lock
1192 * naturally enforces the correct ordering between the bail-out of the
1193 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001194 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001195 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001196
Chris Wilson8c185ec2017-03-16 17:13:02 +00001197 /**
1198 * flags: Control various stages of the GPU reset
1199 *
1200 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1201 * other users acquiring the struct_mutex. To do this we set the
1202 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1203 * and then check for that bit before acquiring the struct_mutex (in
1204 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1205 * secondary role in preventing two concurrent global reset attempts.
1206 *
1207 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1208 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1209 * but it may be held by some long running waiter (that we cannot
1210 * interrupt without causing trouble). Once we are ready to do the GPU
1211 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1212 * they already hold the struct_mutex and want to participate they can
1213 * inspect the bit and do the reset directly, otherwise the worker
1214 * waits for the struct_mutex.
1215 *
Michel Thierry142bc7d2017-06-20 10:57:46 +01001216 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1217 * acquire the struct_mutex to reset an engine, we need an explicit
1218 * flag to prevent two concurrent reset attempts in the same engine.
1219 * As the number of engines continues to grow, allocate the flags from
1220 * the most significant bits.
1221 *
Chris Wilson8c185ec2017-03-16 17:13:02 +00001222 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1223 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1224 * i915_gem_request_alloc(), this bit is checked and the sequence
1225 * aborted (with -EIO reported to userspace) if set.
1226 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001227 unsigned long flags;
Chris Wilson8c185ec2017-03-16 17:13:02 +00001228#define I915_RESET_BACKOFF 0
1229#define I915_RESET_HANDOFF 1
Daniel Vetter9db529a2017-08-08 10:08:28 +02001230#define I915_RESET_MODESET 2
Chris Wilson8af29b02016-09-09 14:11:47 +01001231#define I915_WEDGED (BITS_PER_LONG - 1)
Michel Thierry142bc7d2017-06-20 10:57:46 +01001232#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001233
Michel Thierry702c8f82017-06-20 10:57:48 +01001234 /** Number of times an engine has been reset */
1235 u32 reset_engine_count[I915_NUM_ENGINES];
1236
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001237 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001238 * Waitqueue to signal when a hang is detected. Used to for waiters
1239 * to release the struct_mutex for the reset to procede.
1240 */
1241 wait_queue_head_t wait_queue;
1242
1243 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001244 * Waitqueue to signal when the reset has completed. Used by clients
1245 * that wait for dev_priv->mm.wedged to settle.
1246 */
1247 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001248
Chris Wilson094f9a52013-09-25 17:34:55 +01001249 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001250 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001251};
1252
Zhang Ruib8efb172013-02-05 15:41:53 +08001253enum modeset_restore {
1254 MODESET_ON_LID_OPEN,
1255 MODESET_DONE,
1256 MODESET_SUSPENDED,
1257};
1258
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001259#define DP_AUX_A 0x40
1260#define DP_AUX_B 0x10
1261#define DP_AUX_C 0x20
1262#define DP_AUX_D 0x30
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001263#define DP_AUX_F 0x60
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001264
Xiong Zhang11c1b652015-08-17 16:04:04 +08001265#define DDC_PIN_B 0x05
1266#define DDC_PIN_C 0x04
1267#define DDC_PIN_D 0x06
1268
Paulo Zanoni6acab152013-09-12 17:06:24 -03001269struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +02001270 int max_tmds_clock;
1271
Damien Lespiauce4dd492014-08-01 11:07:54 +01001272 /*
1273 * This is an index in the HDMI/DVI DDI buffer translation table.
1274 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1275 * populate this field.
1276 */
1277#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001278 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001279
1280 uint8_t supports_dvi:1;
1281 uint8_t supports_hdmi:1;
1282 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001283 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001284
1285 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001286 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001287
1288 uint8_t dp_boost_level;
1289 uint8_t hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +02001290 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -03001291};
1292
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001293enum psr_lines_to_wait {
1294 PSR_0_LINES_TO_WAIT = 0,
1295 PSR_1_LINE_TO_WAIT,
1296 PSR_4_LINES_TO_WAIT,
1297 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301298};
1299
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001300struct intel_vbt_data {
1301 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1302 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1303
1304 /* Feature bits */
1305 unsigned int int_tv_support:1;
1306 unsigned int lvds_dither:1;
1307 unsigned int lvds_vbt:1;
1308 unsigned int int_crt_support:1;
1309 unsigned int lvds_use_ssc:1;
1310 unsigned int display_clock_mode:1;
1311 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001312 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001313 int lvds_ssc_freq;
1314 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1315
Pradeep Bhat83a72802014-03-28 10:14:57 +05301316 enum drrs_support_type drrs_type;
1317
Jani Nikula6aa23e62016-03-24 17:50:20 +02001318 struct {
1319 int rate;
1320 int lanes;
1321 int preemphasis;
1322 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001323 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001324 bool initialized;
1325 bool support;
1326 int bpp;
1327 struct edp_power_seq pps;
1328 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001329
Jani Nikulaf00076d2013-12-14 20:38:29 -02001330 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001331 bool full_link;
1332 bool require_aux_wakeup;
1333 int idle_frames;
1334 enum psr_lines_to_wait lines_to_wait;
1335 int tp1_wakeup_time;
1336 int tp2_tp3_wakeup_time;
1337 } psr;
1338
1339 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001340 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001341 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001342 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001343 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001344 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001345 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001346 } backlight;
1347
Shobhit Kumard17c5442013-08-27 15:12:25 +03001348 /* MIPI DSI */
1349 struct {
1350 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301351 struct mipi_config *config;
1352 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301353 u16 bl_ports;
1354 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301355 u8 seq_version;
1356 u32 size;
1357 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001358 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001359 } dsi;
1360
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001361 int crt_ddc_pin;
1362
1363 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001364 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001365
1366 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001367 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001368};
1369
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001370enum intel_ddb_partitioning {
1371 INTEL_DDB_PART_1_2,
1372 INTEL_DDB_PART_5_6, /* IVB+ */
1373};
1374
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001375struct intel_wm_level {
1376 bool enable;
1377 uint32_t pri_val;
1378 uint32_t spr_val;
1379 uint32_t cur_val;
1380 uint32_t fbc_val;
1381};
1382
Imre Deak820c1982013-12-17 14:46:36 +02001383struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001384 uint32_t wm_pipe[3];
1385 uint32_t wm_lp[3];
1386 uint32_t wm_lp_spr[3];
1387 uint32_t wm_linetime[3];
1388 bool enable_fbc_wm;
1389 enum intel_ddb_partitioning partitioning;
1390};
1391
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001392struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001393 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001394 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001395};
1396
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001397struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001398 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001399 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001400 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001401};
1402
1403struct vlv_wm_ddl_values {
1404 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001405};
1406
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001407struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001408 struct g4x_pipe_wm pipe[3];
1409 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001410 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001411 uint8_t level;
1412 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001413};
1414
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001415struct g4x_wm_values {
1416 struct g4x_pipe_wm pipe[2];
1417 struct g4x_sr_wm sr;
1418 struct g4x_sr_wm hpll;
1419 bool cxsr;
1420 bool hpll_en;
1421 bool fbc_en;
1422};
1423
Damien Lespiauc1939242014-11-04 17:06:41 +00001424struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001425 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001426};
1427
1428static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1429{
Damien Lespiau16160e32014-11-04 17:06:53 +00001430 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001431}
1432
Damien Lespiau08db6652014-11-04 17:06:52 +00001433static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1434 const struct skl_ddb_entry *e2)
1435{
1436 if (e1->start == e2->start && e1->end == e2->end)
1437 return true;
1438
1439 return false;
1440}
1441
Damien Lespiauc1939242014-11-04 17:06:41 +00001442struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001443 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001444 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001445};
1446
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001447struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001448 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001449 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001450};
1451
1452struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001453 bool plane_en;
1454 uint16_t plane_res_b;
1455 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001456};
1457
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301458/* Stores plane specific WM parameters */
1459struct skl_wm_params {
1460 bool x_tiled, y_tiled;
1461 bool rc_surface;
1462 uint32_t width;
1463 uint8_t cpp;
1464 uint32_t plane_pixel_rate;
1465 uint32_t y_min_scanlines;
1466 uint32_t plane_bytes_per_line;
1467 uint_fixed_16_16_t plane_blocks_per_line;
1468 uint_fixed_16_16_t y_tile_minimum;
1469 uint32_t linetime_us;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02001470 uint32_t dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301471};
1472
Paulo Zanonic67a4702013-08-19 13:18:09 -03001473/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001474 * This struct helps tracking the state needed for runtime PM, which puts the
1475 * device in PCI D3 state. Notice that when this happens, nothing on the
1476 * graphics device works, even register access, so we don't get interrupts nor
1477 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001478 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001479 * Every piece of our code that needs to actually touch the hardware needs to
1480 * either call intel_runtime_pm_get or call intel_display_power_get with the
1481 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001482 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001483 * Our driver uses the autosuspend delay feature, which means we'll only really
1484 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001485 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001486 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001487 *
1488 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1489 * goes back to false exactly before we reenable the IRQs. We use this variable
1490 * to check if someone is trying to enable/disable IRQs while they're supposed
1491 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001492 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001493 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001494 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001495 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001496struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001497 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001498 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001499 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001500};
1501
Daniel Vetter926321d2013-10-16 13:30:34 +02001502enum intel_pipe_crc_source {
1503 INTEL_PIPE_CRC_SOURCE_NONE,
1504 INTEL_PIPE_CRC_SOURCE_PLANE1,
1505 INTEL_PIPE_CRC_SOURCE_PLANE2,
1506 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001507 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001508 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1509 INTEL_PIPE_CRC_SOURCE_TV,
1510 INTEL_PIPE_CRC_SOURCE_DP_B,
1511 INTEL_PIPE_CRC_SOURCE_DP_C,
1512 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001513 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001514 INTEL_PIPE_CRC_SOURCE_MAX,
1515};
1516
Shuang He8bf1e9f2013-10-15 18:55:27 +01001517struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001518 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001519 uint32_t crc[5];
1520};
1521
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001522#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001523struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001524 spinlock_t lock;
1525 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001526 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001527 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001528 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001529 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001530 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001531};
1532
Daniel Vetterf99d7062014-06-19 16:01:59 +02001533struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001534 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001535
1536 /*
1537 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1538 * scheduled flips.
1539 */
1540 unsigned busy_bits;
1541 unsigned flip_bits;
1542};
1543
Mika Kuoppala72253422014-10-07 17:21:26 +03001544struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001545 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001546 u32 value;
1547 /* bitmask representing WA bits */
1548 u32 mask;
1549};
1550
Oscar Mateod6242ae2017-10-17 13:27:51 -07001551#define I915_MAX_WA_REGS 16
Mika Kuoppala72253422014-10-07 17:21:26 +03001552
1553struct i915_workarounds {
1554 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1555 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001556 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001557};
1558
Yu Zhangcf9d2892015-02-10 19:05:47 +08001559struct i915_virtual_gpu {
1560 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001561 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001562};
1563
Matt Roperaa363132015-09-24 15:53:18 -07001564/* used in computing the new watermarks state */
1565struct intel_wm_config {
1566 unsigned int num_pipes_active;
1567 bool sprites_enabled;
1568 bool sprites_scaled;
1569};
1570
Robert Braggd7965152016-11-07 19:49:52 +00001571struct i915_oa_format {
1572 u32 format;
1573 int size;
1574};
1575
Robert Bragg8a3003d2016-11-07 19:49:51 +00001576struct i915_oa_reg {
1577 i915_reg_t addr;
1578 u32 value;
1579};
1580
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001581struct i915_oa_config {
1582 char uuid[UUID_STRING_LEN + 1];
1583 int id;
1584
1585 const struct i915_oa_reg *mux_regs;
1586 u32 mux_regs_len;
1587 const struct i915_oa_reg *b_counter_regs;
1588 u32 b_counter_regs_len;
1589 const struct i915_oa_reg *flex_regs;
1590 u32 flex_regs_len;
1591
1592 struct attribute_group sysfs_metric;
1593 struct attribute *attrs[2];
1594 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001595
1596 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001597};
1598
Robert Braggeec688e2016-11-07 19:49:47 +00001599struct i915_perf_stream;
1600
Robert Bragg16d98b32016-12-07 21:40:33 +00001601/**
1602 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1603 */
Robert Braggeec688e2016-11-07 19:49:47 +00001604struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001605 /**
1606 * @enable: Enables the collection of HW samples, either in response to
1607 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1608 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001609 */
1610 void (*enable)(struct i915_perf_stream *stream);
1611
Robert Bragg16d98b32016-12-07 21:40:33 +00001612 /**
1613 * @disable: Disables the collection of HW samples, either in response
1614 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1615 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001616 */
1617 void (*disable)(struct i915_perf_stream *stream);
1618
Robert Bragg16d98b32016-12-07 21:40:33 +00001619 /**
1620 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001621 * once there is something ready to read() for the stream
1622 */
1623 void (*poll_wait)(struct i915_perf_stream *stream,
1624 struct file *file,
1625 poll_table *wait);
1626
Robert Bragg16d98b32016-12-07 21:40:33 +00001627 /**
1628 * @wait_unlocked: For handling a blocking read, wait until there is
1629 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001630 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001631 */
1632 int (*wait_unlocked)(struct i915_perf_stream *stream);
1633
Robert Bragg16d98b32016-12-07 21:40:33 +00001634 /**
1635 * @read: Copy buffered metrics as records to userspace
1636 * **buf**: the userspace, destination buffer
1637 * **count**: the number of bytes to copy, requested by userspace
1638 * **offset**: zero at the start of the read, updated as the read
1639 * proceeds, it represents how many bytes have been copied so far and
1640 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001641 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001642 * Copy as many buffered i915 perf samples and records for this stream
1643 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001644 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001645 * Only write complete records; returning -%ENOSPC if there isn't room
1646 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001647 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001648 * Return any error condition that results in a short read such as
1649 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1650 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001651 */
1652 int (*read)(struct i915_perf_stream *stream,
1653 char __user *buf,
1654 size_t count,
1655 size_t *offset);
1656
Robert Bragg16d98b32016-12-07 21:40:33 +00001657 /**
1658 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001659 *
1660 * The stream will always be disabled before this is called.
1661 */
1662 void (*destroy)(struct i915_perf_stream *stream);
1663};
1664
Robert Bragg16d98b32016-12-07 21:40:33 +00001665/**
1666 * struct i915_perf_stream - state for a single open stream FD
1667 */
Robert Braggeec688e2016-11-07 19:49:47 +00001668struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001669 /**
1670 * @dev_priv: i915 drm device
1671 */
Robert Braggeec688e2016-11-07 19:49:47 +00001672 struct drm_i915_private *dev_priv;
1673
Robert Bragg16d98b32016-12-07 21:40:33 +00001674 /**
1675 * @link: Links the stream into ``&drm_i915_private->streams``
1676 */
Robert Braggeec688e2016-11-07 19:49:47 +00001677 struct list_head link;
1678
Robert Bragg16d98b32016-12-07 21:40:33 +00001679 /**
1680 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1681 * properties given when opening a stream, representing the contents
1682 * of a single sample as read() by userspace.
1683 */
Robert Braggeec688e2016-11-07 19:49:47 +00001684 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001685
1686 /**
1687 * @sample_size: Considering the configured contents of a sample
1688 * combined with the required header size, this is the total size
1689 * of a single sample record.
1690 */
Robert Braggd7965152016-11-07 19:49:52 +00001691 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001692
Robert Bragg16d98b32016-12-07 21:40:33 +00001693 /**
1694 * @ctx: %NULL if measuring system-wide across all contexts or a
1695 * specific context that is being monitored.
1696 */
Robert Braggeec688e2016-11-07 19:49:47 +00001697 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001698
1699 /**
1700 * @enabled: Whether the stream is currently enabled, considering
1701 * whether the stream was opened in a disabled state and based
1702 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1703 */
Robert Braggeec688e2016-11-07 19:49:47 +00001704 bool enabled;
1705
Robert Bragg16d98b32016-12-07 21:40:33 +00001706 /**
1707 * @ops: The callbacks providing the implementation of this specific
1708 * type of configured stream.
1709 */
Robert Braggd7965152016-11-07 19:49:52 +00001710 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001711
1712 /**
1713 * @oa_config: The OA configuration used by the stream.
1714 */
1715 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001716};
1717
Robert Bragg16d98b32016-12-07 21:40:33 +00001718/**
1719 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1720 */
Robert Braggd7965152016-11-07 19:49:52 +00001721struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001722 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001723 * @is_valid_b_counter_reg: Validates register's address for
1724 * programming boolean counters for a particular platform.
1725 */
1726 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1727 u32 addr);
1728
1729 /**
1730 * @is_valid_mux_reg: Validates register's address for programming mux
1731 * for a particular platform.
1732 */
1733 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1734
1735 /**
1736 * @is_valid_flex_reg: Validates register's address for programming
1737 * flex EU filtering for a particular platform.
1738 */
1739 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1740
1741 /**
Robert Bragg16d98b32016-12-07 21:40:33 +00001742 * @init_oa_buffer: Resets the head and tail pointers of the
1743 * circular buffer for periodic OA reports.
1744 *
1745 * Called when first opening a stream for OA metrics, but also may be
1746 * called in response to an OA buffer overflow or other error
1747 * condition.
1748 *
1749 * Note it may be necessary to clear the full OA buffer here as part of
1750 * maintaining the invariable that new reports must be written to
1751 * zeroed memory for us to be able to reliable detect if an expected
1752 * report has not yet landed in memory. (At least on Haswell the OA
1753 * buffer tail pointer is not synchronized with reports being visible
1754 * to the CPU)
1755 */
Robert Braggd7965152016-11-07 19:49:52 +00001756 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001757
1758 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001759 * @enable_metric_set: Selects and applies any MUX configuration to set
1760 * up the Boolean and Custom (B/C) counters that are part of the
1761 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001762 * disabling EU clock gating as required.
1763 */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001764 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
1765 const struct i915_oa_config *oa_config);
Robert Bragg16d98b32016-12-07 21:40:33 +00001766
1767 /**
1768 * @disable_metric_set: Remove system constraints associated with using
1769 * the OA unit.
1770 */
Robert Braggd7965152016-11-07 19:49:52 +00001771 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001772
1773 /**
1774 * @oa_enable: Enable periodic sampling
1775 */
Robert Braggd7965152016-11-07 19:49:52 +00001776 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001777
1778 /**
1779 * @oa_disable: Disable periodic sampling
1780 */
Robert Braggd7965152016-11-07 19:49:52 +00001781 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001782
1783 /**
1784 * @read: Copy data from the circular OA buffer into a given userspace
1785 * buffer.
1786 */
Robert Braggd7965152016-11-07 19:49:52 +00001787 int (*read)(struct i915_perf_stream *stream,
1788 char __user *buf,
1789 size_t count,
1790 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001791
1792 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001793 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001794 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001795 * In particular this enables us to share all the fiddly code for
1796 * handling the OA unit tail pointer race that affects multiple
1797 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001798 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001799 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001800};
1801
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001802struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001803 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001804 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001805};
1806
Jani Nikula77fec552014-03-31 14:27:22 +03001807struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001808 struct drm_device drm;
1809
Chris Wilsonefab6d82015-04-07 16:20:57 +01001810 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001811 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001812 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001813 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001814 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001815 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001816
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001817 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001818
Matthew Auld77894222017-12-11 15:18:18 +00001819 /**
1820 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1821 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001822 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001823 * exactly how much of this we are actually allowed to use, given that
1824 * some portion of it is in fact reserved for use by hardware functions.
1825 */
1826 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001827 /**
1828 * Reseved portion of Data Stolen Memory
1829 */
1830 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001831
Matthew Auldb1ace602017-12-11 15:18:21 +00001832 /*
1833 * Stolen memory is segmented in hardware with different portions
1834 * offlimits to certain functions.
1835 *
1836 * The drm_mm is initialised to the total accessible range, as found
1837 * from the PCI config. On Broadwell+, this is further restricted to
1838 * avoid the first page! The upper end of stolen memory is reserved for
1839 * hardware functions and similarly removed from the accessible range.
1840 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001841 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001842
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001843 void __iomem *regs;
1844
Chris Wilson907b28c2013-07-19 20:36:52 +01001845 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001846
Yu Zhangcf9d2892015-02-10 19:05:47 +08001847 struct i915_virtual_gpu vgpu;
1848
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001849 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001850
Anusha Srivatsabd1328582017-01-18 08:05:53 -08001851 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001852 struct intel_guc guc;
1853
Daniel Vettereb805622015-05-04 14:58:44 +02001854 struct intel_csr csr;
1855
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001856 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001857
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001858 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1859 * controller on different i2c buses. */
1860 struct mutex gmbus_mutex;
1861
1862 /**
1863 * Base address of the gmbus and gpio block.
1864 */
1865 uint32_t gpio_mmio_base;
1866
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301867 /* MMIO base address for MIPI regs */
1868 uint32_t mipi_mmio_base;
1869
Ville Syrjälä443a3892015-11-11 20:34:15 +02001870 uint32_t psr_mmio_base;
1871
Imre Deak44cb7342016-08-10 14:07:29 +03001872 uint32_t pps_mmio_base;
1873
Daniel Vetter28c70f12012-12-01 13:53:45 +01001874 wait_queue_head_t gmbus_wait_queue;
1875
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001876 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301877 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001878 /* Context used internally to idle the GPU and setup initial state */
1879 struct i915_gem_context *kernel_context;
1880 /* Context only to be used for injecting preemption commands */
1881 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001882 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1883 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001884
Daniel Vetterba8286f2014-09-11 07:43:25 +02001885 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001886 struct resource mch_res;
1887
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001888 /* protects the irq masks */
1889 spinlock_t irq_lock;
1890
Imre Deakf8b79e52014-03-04 19:23:07 +02001891 bool display_irqs_enabled;
1892
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001893 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1894 struct pm_qos_request pm_qos;
1895
Ville Syrjäläa5805162015-05-26 20:42:30 +03001896 /* Sideband mailbox protection */
1897 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001898
1899 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001900 union {
1901 u32 irq_mask;
1902 u32 de_irq_mask[I915_MAX_PIPES];
1903 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001904 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301905 u32 pm_imr;
1906 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301907 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301908 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001909 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001910
Jani Nikula5fcece82015-05-27 15:03:42 +03001911 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001912 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301913 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001914 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001915 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001916
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001917 bool preserve_bios_swizzle;
1918
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001919 /* overlay */
1920 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001921
Jani Nikula58c68772013-11-08 16:48:54 +02001922 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001923 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001924
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001925 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001926 bool no_aux_handshake;
1927
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001928 /* protects panel power sequencer state */
1929 struct mutex pps_mutex;
1930
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001931 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001932 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1933
1934 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001935 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001936 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001937
Mika Kaholaadafdc62015-08-18 14:36:59 +03001938 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001939 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001940 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001941 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001942 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001943
Ville Syrjälä63911d72016-05-13 23:41:32 +03001944 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001945 /*
1946 * The current logical cdclk state.
1947 * See intel_atomic_state.cdclk.logical
1948 *
1949 * For reading holding any crtc lock is sufficient,
1950 * for writing must hold all of them.
1951 */
1952 struct intel_cdclk_state logical;
1953 /*
1954 * The current actual cdclk state.
1955 * See intel_atomic_state.cdclk.actual
1956 */
1957 struct intel_cdclk_state actual;
1958 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001959 struct intel_cdclk_state hw;
1960 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001961
Daniel Vetter645416f2013-09-02 16:22:25 +02001962 /**
1963 * wq - Driver workqueue for GEM.
1964 *
1965 * NOTE: Work items scheduled here are not allowed to grab any modeset
1966 * locks, for otherwise the flushing done in the pageflip code will
1967 * result in deadlocks.
1968 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001969 struct workqueue_struct *wq;
1970
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001971 /* ordered wq for modesets */
1972 struct workqueue_struct *modeset_wq;
1973
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001974 /* Display functions */
1975 struct drm_i915_display_funcs display;
1976
1977 /* PCH chipset type */
1978 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001979 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001980
1981 unsigned long quirks;
1982
Zhang Ruib8efb172013-02-05 15:41:53 +08001983 enum modeset_restore modeset_restore;
1984 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001985 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001986 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001987
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001988 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001989 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001990
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001991 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001992 DECLARE_HASHTABLE(mm_structs, 7);
1993 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001994
Zhi Wang43958902017-09-14 20:39:40 +08001995 struct intel_ppat ppat;
1996
Daniel Vetter87813422012-05-02 11:49:32 +02001997 /* Kernel Modesetting */
1998
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001999 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2000 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002001
Daniel Vetterc4597872013-10-21 21:04:07 +02002002#ifdef CONFIG_DEBUG_FS
2003 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2004#endif
2005
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002006 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002007 int num_shared_dpll;
2008 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002009 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002010
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002011 /*
2012 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2013 * Must be global rather than per dpll, because on some platforms
2014 * plls share registers.
2015 */
2016 struct mutex dpll_lock;
2017
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002018 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03002019 /* minimum acceptable cdclk for each pipe */
2020 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03002021 /* minimum acceptable voltage level for each pipe */
2022 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002023
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002024 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002025
Mika Kuoppala72253422014-10-07 17:21:26 +03002026 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002027
Daniel Vetterf99d7062014-06-19 16:01:59 +02002028 struct i915_frontbuffer_tracking fb_tracking;
2029
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002030 struct intel_atomic_helper {
2031 struct llist_head free_list;
2032 struct work_struct free_work;
2033 } atomic_helper;
2034
Jesse Barnes652c3932009-08-17 13:31:43 -07002035 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002036
Zhenyu Wangc48044112009-12-17 14:48:43 +08002037 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002038
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002039 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002040
Ben Widawsky59124502013-07-04 11:02:05 -07002041 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002042 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002043
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002044 /*
2045 * Protects RPS/RC6 register access and PCU communication.
2046 * Must be taken after struct_mutex if nested. Note that
2047 * this lock may be held for long periods of time when
2048 * talking to hw - so only take it when talking to hw!
2049 */
2050 struct mutex pcu_lock;
2051
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002052 /* gen6+ GT PM state */
2053 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002054
Daniel Vetter20e4d402012-08-08 23:35:39 +02002055 /* ilk-only ips/rps state. Everything in here is protected by the global
2056 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002057 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002058
Imre Deak83c00f52013-10-25 17:36:47 +03002059 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002060
Rodrigo Vivia031d702013-10-03 16:15:06 -03002061 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002062
Daniel Vetter99584db2012-11-14 17:14:04 +01002063 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002064
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002065 struct drm_i915_gem_object *vlv_pctx;
2066
Dave Airlie8be48d92010-03-30 05:34:14 +00002067 /* list of fbdev register on this device */
2068 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002069 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00002070
2071 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002072 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002073
Imre Deak58fddc22015-01-08 17:54:14 +02002074 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002075 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002076 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002077 /**
2078 * av_mutex - mutex for audio/video sync
2079 *
2080 */
2081 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002082
Chris Wilson829a0af2017-06-20 12:05:45 +01002083 struct {
2084 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01002085 struct llist_head free_list;
2086 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01002087
2088 /* The hw wants to have a stable context identifier for the
2089 * lifetime of the context (for OA, PASID, faults, etc).
2090 * This is limited in execlists to 21 bits.
2091 */
2092 struct ida hw_ida;
2093#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2094 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002095
Damien Lespiau3e683202012-12-11 18:48:29 +00002096 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002097
Ville Syrjäläc2317752016-03-15 16:39:56 +02002098 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002099 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002100 /*
2101 * Shadows for CHV DPLL_MD regs to keep the state
2102 * checker somewhat working in the presence hardware
2103 * crappiness (can't read out DPLL_MD for pipes B & C).
2104 */
2105 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002106 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002107
Daniel Vetter842f1c82014-03-10 10:01:44 +01002108 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002109 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002110 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002111 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002112
Lyude656d1b82016-08-17 15:55:54 -04002113 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002114 I915_SAGV_UNKNOWN = 0,
2115 I915_SAGV_DISABLED,
2116 I915_SAGV_ENABLED,
2117 I915_SAGV_NOT_CONTROLLED
2118 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002119
Ville Syrjälä53615a52013-08-01 16:18:50 +03002120 struct {
2121 /*
2122 * Raw watermark latency values:
2123 * in 0.1us units for WM0,
2124 * in 0.5us units for WM1+.
2125 */
2126 /* primary */
2127 uint16_t pri_latency[5];
2128 /* sprite */
2129 uint16_t spr_latency[5];
2130 /* cursor */
2131 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002132 /*
2133 * Raw watermark memory latency values
2134 * for SKL for all 8 levels
2135 * in 1us units.
2136 */
2137 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002138
2139 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002140 union {
2141 struct ilk_wm_values hw;
2142 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002143 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002144 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002145 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002146
2147 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002148
2149 /*
2150 * Should be held around atomic WM register writing; also
2151 * protects * intel_crtc->wm.active and
2152 * cstate->wm.need_postvbl_update.
2153 */
2154 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002155
2156 /*
2157 * Set during HW readout of watermarks/DDB. Some platforms
2158 * need to know when we're still using BIOS-provided values
2159 * (which we don't fully trust).
2160 */
2161 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002162 } wm;
2163
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002164 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002165
Robert Braggeec688e2016-11-07 19:49:47 +00002166 struct {
2167 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002168
Robert Bragg442b8c02016-11-07 19:49:53 +00002169 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002170 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002171
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002172 /*
2173 * Lock associated with adding/modifying/removing OA configs
2174 * in dev_priv->perf.metrics_idr.
2175 */
2176 struct mutex metrics_lock;
2177
2178 /*
2179 * List of dynamic configurations, you need to hold
2180 * dev_priv->perf.metrics_lock to access it.
2181 */
2182 struct idr metrics_idr;
2183
2184 /*
2185 * Lock associated with anything below within this structure
2186 * except exclusive_stream.
2187 */
Robert Braggeec688e2016-11-07 19:49:47 +00002188 struct mutex lock;
2189 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002190
2191 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002192 /*
2193 * The stream currently using the OA unit. If accessed
2194 * outside a syscall associated to its file
2195 * descriptor, you need to hold
2196 * dev_priv->drm.struct_mutex.
2197 */
Robert Braggd7965152016-11-07 19:49:52 +00002198 struct i915_perf_stream *exclusive_stream;
2199
2200 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002201
2202 struct hrtimer poll_check_timer;
2203 wait_queue_head_t poll_wq;
2204 bool pollin;
2205
Robert Bragg712122e2017-05-11 16:43:31 +01002206 /**
2207 * For rate limiting any notifications of spurious
2208 * invalid OA reports
2209 */
2210 struct ratelimit_state spurious_report_rs;
2211
Robert Braggd7965152016-11-07 19:49:52 +00002212 bool periodic;
2213 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00002214
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002215 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00002216
2217 struct {
2218 struct i915_vma *vma;
2219 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01002220 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002221 int format;
2222 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01002223
2224 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002225 * Locks reads and writes to all head/tail state
2226 *
2227 * Consider: the head and tail pointer state
2228 * needs to be read consistently from a hrtimer
2229 * callback (atomic context) and read() fop
2230 * (user context) with tail pointer updates
2231 * happening in atomic context and head updates
2232 * in user context and the (unlikely)
2233 * possibility of read() errors needing to
2234 * reset all head/tail state.
2235 *
2236 * Note: Contention or performance aren't
2237 * currently a significant concern here
2238 * considering the relatively low frequency of
2239 * hrtimer callbacks (5ms period) and that
2240 * reads typically only happen in response to a
2241 * hrtimer event and likely complete before the
2242 * next callback.
2243 *
2244 * Note: This lock is not held *while* reading
2245 * and copying data to userspace so the value
2246 * of head observed in htrimer callbacks won't
2247 * represent any partial consumption of data.
2248 */
2249 spinlock_t ptr_lock;
2250
2251 /**
2252 * One 'aging' tail pointer and one 'aged'
2253 * tail pointer ready to used for reading.
2254 *
2255 * Initial values of 0xffffffff are invalid
2256 * and imply that an update is required
2257 * (and should be ignored by an attempted
2258 * read)
2259 */
2260 struct {
2261 u32 offset;
2262 } tails[2];
2263
2264 /**
2265 * Index for the aged tail ready to read()
2266 * data up to.
2267 */
2268 unsigned int aged_tail_idx;
2269
2270 /**
2271 * A monotonic timestamp for when the current
2272 * aging tail pointer was read; used to
2273 * determine when it is old enough to trust.
2274 */
2275 u64 aging_timestamp;
2276
2277 /**
Robert Braggf2790202017-05-11 16:43:26 +01002278 * Although we can always read back the head
2279 * pointer register, we prefer to avoid
2280 * trusting the HW state, just to avoid any
2281 * risk that some hardware condition could
2282 * somehow bump the head pointer unpredictably
2283 * and cause us to forward the wrong OA buffer
2284 * data to userspace.
2285 */
2286 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002287 } oa_buffer;
2288
2289 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002290 u32 ctx_oactxctrl_offset;
2291 u32 ctx_flexeu0_offset;
2292
2293 /**
2294 * The RPT_ID/reason field for Gen8+ includes a bit
2295 * to determine if the CTX ID in the report is valid
2296 * but the specific bit differs between Gen 8 and 9
2297 */
2298 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002299
2300 struct i915_oa_ops ops;
2301 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002302 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002303 } perf;
2304
Oscar Mateoa83014d2014-07-24 17:04:21 +01002305 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2306 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002307 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002308 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002309
Chris Wilson73cb9702016-10-28 13:58:46 +01002310 struct list_head timelines;
2311 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002312 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002313
Chris Wilson67d97da2016-07-04 08:08:31 +01002314 /**
2315 * Is the GPU currently considered idle, or busy executing
2316 * userspace requests? Whilst idle, we allow runtime power
2317 * management to power down the hardware and display clocks.
2318 * In order to reduce the effect on performance, there
2319 * is a slight delay before we do so.
2320 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002321 bool awake;
2322
2323 /**
Chris Wilson6f561032018-01-24 11:36:07 +00002324 * The number of times we have woken up.
2325 */
2326 unsigned int epoch;
2327#define I915_EPOCH_INVALID 0
2328
2329 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01002330 * We leave the user IRQ off as much as possible,
2331 * but this means that requests will finish and never
2332 * be retired once the system goes idle. Set a timer to
2333 * fire periodically while the ring is running. When it
2334 * fires, go retire requests.
2335 */
2336 struct delayed_work retire_work;
2337
2338 /**
2339 * When we detect an idle GPU, we want to turn on
2340 * powersaving features. So once we see that there
2341 * are no more requests outstanding and no more
2342 * arrive within a small period of time, we fire
2343 * off the idle_work.
2344 */
2345 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002346
2347 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002348 } gt;
2349
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002350 /* perform PHY state sanity checks? */
2351 bool chv_phy_assert[2];
2352
Mahesh Kumara3a89862016-12-01 21:19:34 +05302353 bool ipc_enabled;
2354
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002355 /* Used to save the pipe-to-encoder mapping for audio */
2356 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002357
Jerome Anandeef57322017-01-25 04:27:49 +05302358 /* necessary resource sharing with HDMI LPE audio driver. */
2359 struct {
2360 struct platform_device *platdev;
2361 int irq;
2362 } lpe_audio;
2363
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002364 struct i915_pmu pmu;
2365
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002366 /*
2367 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2368 * will be rejected. Instead look for a better place.
2369 */
Jani Nikula77fec552014-03-31 14:27:22 +03002370};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371
Chris Wilson2c1792a2013-08-01 18:39:55 +01002372static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2373{
Chris Wilson091387c2016-06-24 14:00:21 +01002374 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002375}
2376
David Weinehallc49d13e2016-08-22 13:32:42 +03002377static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002378{
David Weinehallc49d13e2016-08-22 13:32:42 +03002379 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002380}
2381
Alex Dai33a732f2015-08-12 15:43:36 +01002382static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2383{
2384 return container_of(guc, struct drm_i915_private, guc);
2385}
2386
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002387static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2388{
2389 return container_of(huc, struct drm_i915_private, huc);
2390}
2391
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002392/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302393#define for_each_engine(engine__, dev_priv__, id__) \
2394 for ((id__) = 0; \
2395 (id__) < I915_NUM_ENGINES; \
2396 (id__)++) \
2397 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002398
2399/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002400#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2401 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302402 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002403
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002404enum hdmi_force_audio {
2405 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2406 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2407 HDMI_AUDIO_AUTO, /* trust EDID */
2408 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2409};
2410
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002411#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002412
Daniel Vettera071fa02014-06-18 23:28:09 +02002413/*
2414 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302415 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002416 * doesn't mean that the hw necessarily already scans it out, but that any
2417 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2418 *
2419 * We have one bit per pipe and per scanout plane type.
2420 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302421#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläc19e1122018-01-23 20:33:43 +02002422#define INTEL_FRONTBUFFER(pipe, plane_id) \
2423 (1 << ((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002424#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläc19e1122018-01-23 20:33:43 +02002425 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettercc365132014-06-18 13:59:13 +02002426#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302427 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002428
Dave Gordon85d12252016-05-20 11:54:06 +01002429/*
2430 * Optimised SGL iterator for GEM objects
2431 */
2432static __always_inline struct sgt_iter {
2433 struct scatterlist *sgp;
2434 union {
2435 unsigned long pfn;
2436 dma_addr_t dma;
2437 };
2438 unsigned int curr;
2439 unsigned int max;
2440} __sgt_iter(struct scatterlist *sgl, bool dma) {
2441 struct sgt_iter s = { .sgp = sgl };
2442
2443 if (s.sgp) {
2444 s.max = s.curr = s.sgp->offset;
2445 s.max += s.sgp->length;
2446 if (dma)
2447 s.dma = sg_dma_address(s.sgp);
2448 else
2449 s.pfn = page_to_pfn(sg_page(s.sgp));
2450 }
2451
2452 return s;
2453}
2454
Chris Wilson96d77632016-10-28 13:58:33 +01002455static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2456{
2457 ++sg;
2458 if (unlikely(sg_is_chain(sg)))
2459 sg = sg_chain_ptr(sg);
2460 return sg;
2461}
2462
Dave Gordon85d12252016-05-20 11:54:06 +01002463/**
Dave Gordon63d15322016-05-20 11:54:07 +01002464 * __sg_next - return the next scatterlist entry in a list
2465 * @sg: The current sg entry
2466 *
2467 * Description:
2468 * If the entry is the last, return NULL; otherwise, step to the next
2469 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2470 * otherwise just return the pointer to the current element.
2471 **/
2472static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2473{
2474#ifdef CONFIG_DEBUG_SG
2475 BUG_ON(sg->sg_magic != SG_MAGIC);
2476#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002477 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002478}
2479
2480/**
Dave Gordon85d12252016-05-20 11:54:06 +01002481 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2482 * @__dmap: DMA address (output)
2483 * @__iter: 'struct sgt_iter' (iterator state, internal)
2484 * @__sgt: sg_table to iterate over (input)
2485 */
2486#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2487 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2488 ((__dmap) = (__iter).dma + (__iter).curr); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002489 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2490 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002491
2492/**
2493 * for_each_sgt_page - iterate over the pages of the given sg_table
2494 * @__pp: page pointer (output)
2495 * @__iter: 'struct sgt_iter' (iterator state, internal)
2496 * @__sgt: sg_table to iterate over (input)
2497 */
2498#define for_each_sgt_page(__pp, __iter, __sgt) \
2499 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2500 ((__pp) = (__iter).pfn == 0 ? NULL : \
2501 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002502 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2503 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002504
Matthew Aulda5c081662017-10-06 23:18:18 +01002505static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2506{
2507 unsigned int page_sizes;
2508
2509 page_sizes = 0;
2510 while (sg) {
2511 GEM_BUG_ON(sg->offset);
2512 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2513 page_sizes |= sg->length;
2514 sg = __sg_next(sg);
2515 }
2516
2517 return page_sizes;
2518}
2519
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002520static inline unsigned int i915_sg_segment_size(void)
2521{
2522 unsigned int size = swiotlb_max_segment();
2523
2524 if (size == 0)
2525 return SCATTERLIST_MAX_SEGMENT;
2526
2527 size = rounddown(size, PAGE_SIZE);
2528 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2529 if (size < PAGE_SIZE)
2530 size = PAGE_SIZE;
2531
2532 return size;
2533}
2534
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002535static inline const struct intel_device_info *
2536intel_info(const struct drm_i915_private *dev_priv)
2537{
2538 return &dev_priv->info;
2539}
2540
2541#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002542
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002543#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002544#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002545
Jani Nikulae87a0052015-10-20 15:22:02 +03002546#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002547#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002548
2549#define GEN_FOREVER (0)
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002550
2551#define INTEL_GEN_MASK(s, e) ( \
2552 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2553 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2554 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2555 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2556)
2557
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002558/*
2559 * Returns true if Gen is in inclusive range [Start, End].
2560 *
2561 * Use GEN_FOREVER for unbound start and or end.
2562 */
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002563#define IS_GEN(dev_priv, s, e) \
2564 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002565
Jani Nikulae87a0052015-10-20 15:22:02 +03002566/*
2567 * Return true if revision is in range [since,until] inclusive.
2568 *
2569 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2570 */
2571#define IS_REVID(p, since, until) \
2572 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2573
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +01002574#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002575
2576#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2577#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2578#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2579#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2580#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2581#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2582#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2583#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2584#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2585#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2586#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2587#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002588#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002589#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2590#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002591#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2592#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002593#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002594#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002595#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2596 (dev_priv)->info.gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002597#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2598#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2599#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2600#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2601#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2602#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2603#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2604#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2605#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2606#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002607#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002608#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002609#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2610 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2611#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2612 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2613 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2614 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002615/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002616#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2617 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2618#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002619 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002620#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2621 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2622#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002623 (dev_priv)->info.gt == 3)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002624/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002625#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2626 INTEL_DEVID(dev_priv) == 0x0A1E)
2627#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2628 INTEL_DEVID(dev_priv) == 0x1913 || \
2629 INTEL_DEVID(dev_priv) == 0x1916 || \
2630 INTEL_DEVID(dev_priv) == 0x1921 || \
2631 INTEL_DEVID(dev_priv) == 0x1926)
2632#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2633 INTEL_DEVID(dev_priv) == 0x1915 || \
2634 INTEL_DEVID(dev_priv) == 0x191E)
2635#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2636 INTEL_DEVID(dev_priv) == 0x5913 || \
2637 INTEL_DEVID(dev_priv) == 0x5916 || \
2638 INTEL_DEVID(dev_priv) == 0x5921 || \
2639 INTEL_DEVID(dev_priv) == 0x5926)
2640#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2641 INTEL_DEVID(dev_priv) == 0x5915 || \
2642 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01002643#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002644 (dev_priv)->info.gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002645#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002646 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002647#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002648 (dev_priv)->info.gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002649#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002650 (dev_priv)->info.gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002651#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002652 (dev_priv)->info.gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002653#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2654 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002655#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2656 (dev_priv)->info.gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002657#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2658 (dev_priv)->info.gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002659#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2660 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302661
Jani Nikulac007fb42016-10-31 12:18:28 +02002662#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002663
Jani Nikulaef712bb2015-10-20 15:22:00 +03002664#define SKL_REVID_A0 0x0
2665#define SKL_REVID_B0 0x1
2666#define SKL_REVID_C0 0x2
2667#define SKL_REVID_D0 0x3
2668#define SKL_REVID_E0 0x4
2669#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002670#define SKL_REVID_G0 0x6
2671#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002672
Jani Nikulae87a0052015-10-20 15:22:02 +03002673#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2674
Jani Nikulaef712bb2015-10-20 15:22:00 +03002675#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002676#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002677#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002678#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002679#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002680
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002681#define IS_BXT_REVID(dev_priv, since, until) \
2682 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002683
Mika Kuoppalac033a372016-06-07 17:18:55 +03002684#define KBL_REVID_A0 0x0
2685#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002686#define KBL_REVID_C0 0x2
2687#define KBL_REVID_D0 0x3
2688#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002689
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002690#define IS_KBL_REVID(dev_priv, since, until) \
2691 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002692
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002693#define GLK_REVID_A0 0x0
2694#define GLK_REVID_A1 0x1
2695
2696#define IS_GLK_REVID(dev_priv, since, until) \
2697 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2698
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002699#define CNL_REVID_A0 0x0
2700#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002701#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002702
2703#define IS_CNL_REVID(p, since, until) \
2704 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2705
Jesse Barnes85436692011-04-06 12:11:14 -07002706/*
2707 * The genX designation typically refers to the render engine, so render
2708 * capability related checks should use IS_GEN, while display and other checks
2709 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2710 * chips, etc.).
2711 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002712#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2713#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2714#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2715#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2716#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2717#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2718#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2719#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002720#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Rodrigo Vivi412310012018-01-11 16:00:04 -02002721#define IS_GEN11(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(10)))
Zou Nan haicae58522010-11-09 17:17:32 +08002722
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002723#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002724#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2725#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002726
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002727#define ENGINE_MASK(id) BIT(id)
2728#define RENDER_RING ENGINE_MASK(RCS)
2729#define BSD_RING ENGINE_MASK(VCS)
2730#define BLT_RING ENGINE_MASK(BCS)
2731#define VEBOX_RING ENGINE_MASK(VECS)
2732#define BSD2_RING ENGINE_MASK(VCS2)
2733#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002734
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002735#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002736 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002737
2738#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2739#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2740#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2741#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2742
Chris Wilson93c6e962017-11-20 20:55:04 +00002743#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
2744
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002745#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2746#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2747#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002748#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2749 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002750
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002751#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002752
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002753#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2754 ((dev_priv)->info.has_logical_ring_contexts)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002755#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2756 ((dev_priv)->info.has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002757
2758#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2759
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002760#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
2761#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
2762#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
Matthew Aulda5c081662017-10-06 23:18:18 +01002763#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2764 GEM_BUG_ON((sizes) == 0); \
2765 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
2766})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002767
2768#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2769#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2770 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002771
Daniel Vetterb45305f2012-12-17 16:21:27 +01002772/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002773#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002774
2775/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002776#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02002777 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002778
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002779/*
2780 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2781 * even when in MSI mode. This results in spurious interrupt warnings if the
2782 * legacy irq no. is shared with another device. The kernel then disables that
2783 * interrupt source and so prevents the other device from working properly.
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002784 *
2785 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
2786 * interrupts.
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002787 */
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002788#define HAS_AUX_IRQ(dev_priv) true
2789#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002790
Zou Nan haicae58522010-11-09 17:17:32 +08002791/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2792 * rows, which changed the alignment requirements and fence programming.
2793 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002794#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2795 !(IS_I915G(dev_priv) || \
2796 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002797#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2798#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002799
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002800#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002801#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Ville Syrjälä024faac2017-03-27 21:55:42 +03002802#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002803
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002804#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002805
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002806#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002807
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002808#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2809#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2810#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002811
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002812#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2813#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002814#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002815
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002816#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002817
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002818#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002819#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2820
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302821#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
2822
Dave Gordon1a3d1892016-05-13 15:36:30 +01002823/*
2824 * For now, anything with a GuC requires uCode loading, and then supports
2825 * command submission once loaded. But these are logically independent
2826 * properties, so we have separate macros to test them.
2827 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002828#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00002829#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002830#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2831#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002832
2833/* For now, anything with a GuC has also HuC */
2834#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002835#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002836
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002837/* Having a GuC is not the same as using a GuC */
Michal Wajdeczko121981f2017-12-06 13:53:15 +00002838#define USES_GUC(dev_priv) intel_uc_is_using_guc()
2839#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission()
2840#define USES_HUC(dev_priv) intel_uc_is_using_huc()
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002841
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002842#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002843
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002844#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002845
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002846#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002847#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2848#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2849#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2850#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2851#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002852#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2853#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302854#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2855#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002856#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002857#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002858#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002859#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002860#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002861#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002862#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002863
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002864#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002865#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002866#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002867#define HAS_PCH_CNP_LP(dev_priv) \
2868 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002869#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2870#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2871#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002872#define HAS_PCH_LPT_LP(dev_priv) \
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002873 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2874 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002875#define HAS_PCH_LPT_H(dev_priv) \
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002876 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2877 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002878#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2879#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2880#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2881#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002882
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002883#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302884
Rodrigo Viviff159472017-06-09 15:26:14 -07002885#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302886
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002887/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002888#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002889#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2890 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002891
Ben Widawskyc8735b02012-09-07 19:43:39 -07002892#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302893#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002894
Chris Wilson05394f32010-11-08 19:18:58 +00002895#include "i915_trace.h"
2896
Chris Wilson80debff2017-05-25 13:16:12 +01002897static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002898{
2899#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002900 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002901 return true;
2902#endif
2903 return false;
2904}
2905
Chris Wilson80debff2017-05-25 13:16:12 +01002906static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2907{
2908 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2909}
2910
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002911static inline bool
2912intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2913{
Chris Wilson80debff2017-05-25 13:16:12 +01002914 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002915}
2916
Chris Wilsonc0336662016-05-06 15:40:21 +01002917int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002918 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002919
Chris Wilson0673ad42016-06-24 14:00:22 +01002920/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002921void __printf(3, 4)
2922__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2923 const char *fmt, ...);
2924
2925#define i915_report_error(dev_priv, fmt, ...) \
2926 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2927
Ben Widawskyc43b5632012-04-16 14:07:40 -07002928#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002929extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2930 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002931#else
2932#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002933#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002934extern const struct dev_pm_ops i915_pm_ops;
2935
2936extern int i915_driver_load(struct pci_dev *pdev,
2937 const struct pci_device_id *ent);
2938extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002939extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2940extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01002941
2942#define I915_RESET_QUIET BIT(0)
2943extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
2944extern int i915_reset_engine(struct intel_engine_cs *engine,
2945 unsigned int flags);
2946
Michel Thierry142bc7d2017-06-20 10:57:46 +01002947extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07002948extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07002949extern int intel_guc_reset_engine(struct intel_guc *guc,
2950 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00002951extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002952extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002953extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2954extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2955extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2956extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002957int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002958
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002959int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002960int intel_engines_init(struct drm_i915_private *dev_priv);
2961
Jani Nikula77913b32015-06-18 13:06:16 +03002962/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002963void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2964 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002965void intel_hpd_init(struct drm_i915_private *dev_priv);
2966void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2967void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002968enum port intel_hpd_pin_to_port(struct drm_i915_private *dev_priv,
2969 enum hpd_pin pin);
2970enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2971 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002972bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2973void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002974
Linus Torvalds1da177e2005-04-16 15:20:36 -07002975/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002976static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2977{
2978 unsigned long delay;
2979
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002980 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002981 return;
2982
2983 /* Don't continually defer the hangcheck so that it is always run at
2984 * least once after work has been scheduled on any ring. Otherwise,
2985 * we will ignore a hung ring if a second ring is kept busy.
2986 */
2987
2988 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2989 queue_delayed_work(system_long_wq,
2990 &dev_priv->gpu_error.hangcheck_work, delay);
2991}
2992
Mika Kuoppala58174462014-02-25 17:11:26 +02002993__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002994void i915_handle_error(struct drm_i915_private *dev_priv,
2995 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002996 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997
Daniel Vetterb9632912014-09-30 10:56:44 +02002998extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03002999extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003000int intel_irq_install(struct drm_i915_private *dev_priv);
3001void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003002
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003003static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3004{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003005 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003006}
3007
Chris Wilsonc0336662016-05-06 15:40:21 +01003008static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003009{
Chris Wilsonc0336662016-05-06 15:40:21 +01003010 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003011}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003012
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03003013u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
3014 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08003015void
Jani Nikula50227e12014-03-31 14:27:21 +03003016i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003017 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003018
3019void
Jani Nikula50227e12014-03-31 14:27:21 +03003020i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003021 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003022
Imre Deakf8b79e52014-03-04 19:23:07 +02003023void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3024void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003025void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3026 uint32_t mask,
3027 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003028void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3029 uint32_t interrupt_mask,
3030 uint32_t enabled_irq_mask);
3031static inline void
3032ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3033{
3034 ilk_update_display_irq(dev_priv, bits, bits);
3035}
3036static inline void
3037ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3038{
3039 ilk_update_display_irq(dev_priv, bits, 0);
3040}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003041void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3042 enum pipe pipe,
3043 uint32_t interrupt_mask,
3044 uint32_t enabled_irq_mask);
3045static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3046 enum pipe pipe, uint32_t bits)
3047{
3048 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3049}
3050static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3051 enum pipe pipe, uint32_t bits)
3052{
3053 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3054}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003055void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3056 uint32_t interrupt_mask,
3057 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003058static inline void
3059ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3060{
3061 ibx_display_interrupt_update(dev_priv, bits, bits);
3062}
3063static inline void
3064ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3065{
3066 ibx_display_interrupt_update(dev_priv, bits, 0);
3067}
3068
Eric Anholt673a3942008-07-30 12:06:12 -07003069/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003070int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3071 struct drm_file *file_priv);
3072int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3073 struct drm_file *file_priv);
3074int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3075 struct drm_file *file_priv);
3076int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3077 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003078int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3079 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003080int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3081 struct drm_file *file_priv);
3082int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3083 struct drm_file *file_priv);
3084int i915_gem_execbuffer(struct drm_device *dev, void *data,
3085 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003086int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3087 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003088int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3089 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003090int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3091 struct drm_file *file);
3092int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3093 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003094int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3095 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003096int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3097 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003098int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3099 struct drm_file *file_priv);
3100int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3101 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01003102int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3103void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003104int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3105 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003106int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3107 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003108int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3109 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003110void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003111int i915_gem_load_init(struct drm_i915_private *dev_priv);
3112void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003113void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003114int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003115int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3116
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003117void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003118void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003119void i915_gem_object_init(struct drm_i915_gem_object *obj,
3120 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003121struct drm_i915_gem_object *
3122i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3123struct drm_i915_gem_object *
3124i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3125 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003126void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003127void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003128
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003129static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3130{
3131 /* A single pass should suffice to release all the freed objects (along
3132 * most call paths) , but be a little more paranoid in that freeing
3133 * the objects does take a little amount of time, during which the rcu
3134 * callbacks could have added new objects into the freed list, and
3135 * armed the work again.
3136 */
3137 do {
3138 rcu_barrier();
3139 } while (flush_work(&i915->mm.free_work));
3140}
3141
Chris Wilson3b19f162017-07-18 14:41:24 +01003142static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
3143{
3144 /*
3145 * Similar to objects above (see i915_gem_drain_freed-objects), in
3146 * general we have workers that are armed by RCU and then rearm
3147 * themselves in their callbacks. To be paranoid, we need to
3148 * drain the workqueue a second time after waiting for the RCU
3149 * grace period so that we catch work queued via RCU from the first
3150 * pass. As neither drain_workqueue() nor flush_workqueue() report
3151 * a result, we make an assumption that we only don't require more
3152 * than 2 passes to catch all recursive RCU delayed work.
3153 *
3154 */
3155 int pass = 2;
3156 do {
3157 rcu_barrier();
3158 drain_workqueue(i915->wq);
3159 } while (--pass);
3160}
3161
Chris Wilson058d88c2016-08-15 10:49:06 +01003162struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003163i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3164 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003165 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003166 u64 alignment,
3167 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003168
Chris Wilsonaa653a62016-08-04 07:52:27 +01003169int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003170void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003171
Chris Wilson7c108fd2016-10-24 13:42:18 +01003172void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3173
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003174static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003175{
Chris Wilsonee286372015-04-07 16:20:25 +01003176 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003177}
Chris Wilsonee286372015-04-07 16:20:25 +01003178
Chris Wilson96d77632016-10-28 13:58:33 +01003179struct scatterlist *
3180i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3181 unsigned int n, unsigned int *offset);
3182
Dave Gordon033908a2015-12-10 18:51:23 +00003183struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003184i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3185 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003186
Chris Wilson96d77632016-10-28 13:58:33 +01003187struct page *
3188i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3189 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303190
Chris Wilson96d77632016-10-28 13:58:33 +01003191dma_addr_t
3192i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3193 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003194
Chris Wilson03ac84f2016-10-28 13:58:36 +01003195void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01003196 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01003197 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003198int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3199
3200static inline int __must_check
3201i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003202{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003203 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003204
Chris Wilson1233e2d2016-10-28 13:58:37 +01003205 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003206 return 0;
3207
3208 return __i915_gem_object_get_pages(obj);
3209}
3210
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003211static inline bool
3212i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
3213{
3214 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
3215}
3216
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003217static inline void
3218__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3219{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003220 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003221
Chris Wilson1233e2d2016-10-28 13:58:37 +01003222 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003223}
3224
3225static inline bool
3226i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3227{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003228 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003229}
3230
3231static inline void
3232__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3233{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003234 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003235 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003236
Chris Wilson1233e2d2016-10-28 13:58:37 +01003237 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003238}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003239
Chris Wilson1233e2d2016-10-28 13:58:37 +01003240static inline void
3241i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003242{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003243 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003244}
3245
Chris Wilson548625e2016-11-01 12:11:34 +00003246enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3247 I915_MM_NORMAL = 0,
3248 I915_MM_SHRINKER
3249};
3250
3251void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3252 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003253void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003254
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003255enum i915_map_type {
3256 I915_MAP_WB = 0,
3257 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01003258#define I915_MAP_OVERRIDE BIT(31)
3259 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3260 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003261};
3262
Chris Wilson0a798eb2016-04-08 12:11:11 +01003263/**
3264 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003265 * @obj: the object to map into kernel address space
3266 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003267 *
3268 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3269 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003270 * the kernel address space. Based on the @type of mapping, the PTE will be
3271 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003272 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003273 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3274 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003275 *
Dave Gordon83052162016-04-12 14:46:16 +01003276 * Returns the pointer through which to access the mapped object, or an
3277 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003278 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003279void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3280 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003281
3282/**
3283 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003284 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003285 *
3286 * After pinning the object and mapping its pages, once you are finished
3287 * with your access, call i915_gem_object_unpin_map() to release the pin
3288 * upon the mapping. Once the pin count reaches zero, that mapping may be
3289 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003290 */
3291static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3292{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003293 i915_gem_object_unpin_pages(obj);
3294}
3295
Chris Wilson43394c72016-08-18 17:16:47 +01003296int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3297 unsigned int *needs_clflush);
3298int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3299 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003300#define CLFLUSH_BEFORE BIT(0)
3301#define CLFLUSH_AFTER BIT(1)
3302#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003303
3304static inline void
3305i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3306{
3307 i915_gem_object_unpin_pages(obj);
3308}
3309
Chris Wilson54cf91d2010-11-25 18:00:26 +00003310int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003311void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003312 struct drm_i915_gem_request *req,
3313 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003314int i915_gem_dumb_create(struct drm_file *file_priv,
3315 struct drm_device *dev,
3316 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003317int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3318 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003319int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003320
3321void i915_gem_track_fb(struct drm_i915_gem_object *old,
3322 struct drm_i915_gem_object *new,
3323 unsigned frontbuffer_bits);
3324
Chris Wilson73cb9702016-10-28 13:58:46 +01003325int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003326
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003327struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003328i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003329
Chris Wilson67d97da2016-07-04 08:08:31 +01003330void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303331
Chris Wilson8c185ec2017-03-16 17:13:02 +00003332static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003333{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003334 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3335}
3336
3337static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3338{
3339 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003340}
3341
3342static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3343{
Chris Wilson8af29b02016-09-09 14:11:47 +01003344 return unlikely(test_bit(I915_WEDGED, &error->flags));
3345}
3346
Chris Wilson8c185ec2017-03-16 17:13:02 +00003347static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003348{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003349 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003350}
3351
3352static inline u32 i915_reset_count(struct i915_gpu_error *error)
3353{
Chris Wilson8af29b02016-09-09 14:11:47 +01003354 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003355}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003356
Michel Thierry702c8f82017-06-20 10:57:48 +01003357static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3358 struct intel_engine_cs *engine)
3359{
3360 return READ_ONCE(error->reset_engine_count[engine->id]);
3361}
3362
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003363struct drm_i915_gem_request *
3364i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003365int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003366void i915_gem_reset(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003367void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003368void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003369void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003370bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003371void i915_gem_reset_engine(struct intel_engine_cs *engine,
3372 struct drm_i915_gem_request *request);
Chris Wilson57822dc2017-02-22 11:40:48 +00003373
Chris Wilson24145512017-01-24 11:01:35 +00003374void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003375int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3376int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003377void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003378void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003379int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3380 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003381int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3382void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003383int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003384int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3385 unsigned int flags,
3386 long timeout,
3387 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003388int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3389 unsigned int flags,
3390 int priority);
3391#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3392
Chris Wilson2e2f3512015-04-27 13:41:14 +01003393int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003394i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3395int __must_check
3396i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003397int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003398i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003399struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003400i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3401 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003402 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003403void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003404int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003405 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003406int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003407void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003408
Chris Wilsone4ffd172011-04-04 09:44:39 +01003409int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3410 enum i915_cache_level cache_level);
3411
Daniel Vetter1286ff72012-05-10 15:25:09 +02003412struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3413 struct dma_buf *dma_buf);
3414
3415struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3416 struct drm_gem_object *gem_obj, int flags);
3417
Daniel Vetter841cd772014-08-06 15:04:48 +02003418static inline struct i915_hw_ppgtt *
3419i915_vm_to_ppgtt(struct i915_address_space *vm)
3420{
Daniel Vetter841cd772014-08-06 15:04:48 +02003421 return container_of(vm, struct i915_hw_ppgtt, base);
3422}
3423
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003424/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003425struct drm_i915_fence_reg *
3426i915_reserve_fence(struct drm_i915_private *dev_priv);
3427void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003428
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003429void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003430void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003431
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003432void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003433void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3434 struct sg_table *pages);
3435void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3436 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003437
Chris Wilsonca585b52016-05-24 14:53:36 +01003438static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003439__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3440{
3441 return idr_find(&file_priv->context_idr, id);
3442}
3443
3444static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003445i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3446{
3447 struct i915_gem_context *ctx;
3448
Chris Wilson1acfc102017-06-20 12:05:47 +01003449 rcu_read_lock();
3450 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3451 if (ctx && !kref_get_unless_zero(&ctx->ref))
3452 ctx = NULL;
3453 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003454
3455 return ctx;
3456}
3457
Chris Wilson80b204b2016-10-28 13:58:58 +01003458static inline struct intel_timeline *
3459i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3460 struct intel_engine_cs *engine)
3461{
3462 struct i915_address_space *vm;
3463
3464 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3465 return &vm->timeline.engine[engine->id];
3466}
3467
Robert Braggeec688e2016-11-07 19:49:47 +00003468int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3469 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003470int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3471 struct drm_file *file);
3472int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3473 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003474void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3475 struct i915_gem_context *ctx,
3476 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003477
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003478/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003479int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003480 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003481 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003482 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003483 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003484int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3485 struct drm_mm_node *node,
3486 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003487int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003488
Chris Wilson71253972017-12-06 12:49:14 +00003489void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3490
Ben Widawsky0260c422014-03-22 22:47:21 -07003491/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003492static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003493{
Chris Wilson600f4362016-08-18 17:16:40 +01003494 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003495 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003496 intel_gtt_chipset_flush();
3497}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003498
Chris Wilson9797fbf2012-04-24 15:47:39 +01003499/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003500int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3501 struct drm_mm_node *node, u64 size,
3502 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003503int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3504 struct drm_mm_node *node, u64 size,
3505 unsigned alignment, u64 start,
3506 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003507void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3508 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003509int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003510void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003511struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003512i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3513 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003514struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003515i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003516 resource_size_t stolen_offset,
3517 resource_size_t gtt_offset,
3518 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003519
Chris Wilson920cf412016-10-28 13:58:30 +01003520/* i915_gem_internal.c */
3521struct drm_i915_gem_object *
3522i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003523 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003524
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003525/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003526unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003527 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003528 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003529 unsigned flags);
3530#define I915_SHRINK_PURGEABLE 0x1
3531#define I915_SHRINK_UNBOUND 0x2
3532#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003533#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003534#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003535unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3536void i915_gem_shrinker_register(struct drm_i915_private *i915);
3537void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003538
3539
Eric Anholt673a3942008-07-30 12:06:12 -07003540/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003541static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003542{
Chris Wilson091387c2016-06-24 14:00:21 +01003543 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003544
3545 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003546 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003547}
3548
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003549u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3550 unsigned int tiling, unsigned int stride);
3551u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3552 unsigned int tiling, unsigned int stride);
3553
Ben Gamari20172632009-02-17 20:08:50 -05003554/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003555#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003556int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003557int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003558void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003559#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003560static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003561static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3562{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003563static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003564#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003565
3566/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003567#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3568
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003569__printf(2, 3)
3570void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003571int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003572 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003573int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003574 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003575 size_t count, loff_t pos);
3576static inline void i915_error_state_buf_release(
3577 struct drm_i915_error_state_buf *eb)
3578{
3579 kfree(eb->buf);
3580}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003581
3582struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003583void i915_capture_error_state(struct drm_i915_private *dev_priv,
3584 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003585 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003586
3587static inline struct i915_gpu_state *
3588i915_gpu_state_get(struct i915_gpu_state *gpu)
3589{
3590 kref_get(&gpu->ref);
3591 return gpu;
3592}
3593
3594void __i915_gpu_state_free(struct kref *kref);
3595static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3596{
3597 if (gpu)
3598 kref_put(&gpu->ref, __i915_gpu_state_free);
3599}
3600
3601struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3602void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003603
Chris Wilson98a2f412016-10-12 10:05:18 +01003604#else
3605
3606static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3607 u32 engine_mask,
3608 const char *error_msg)
3609{
3610}
3611
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003612static inline struct i915_gpu_state *
3613i915_first_error_state(struct drm_i915_private *i915)
3614{
3615 return NULL;
3616}
3617
3618static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003619{
3620}
3621
3622#endif
3623
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003624const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003625
Brad Volkin351e3db2014-02-18 10:15:46 -08003626/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003627int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003628void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003629void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003630int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3631 struct drm_i915_gem_object *batch_obj,
3632 struct drm_i915_gem_object *shadow_batch_obj,
3633 u32 batch_start_offset,
3634 u32 batch_len,
3635 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003636
Robert Braggeec688e2016-11-07 19:49:47 +00003637/* i915_perf.c */
3638extern void i915_perf_init(struct drm_i915_private *dev_priv);
3639extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003640extern void i915_perf_register(struct drm_i915_private *dev_priv);
3641extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003642
Jesse Barnes317c35d2008-08-25 15:11:06 -07003643/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003644extern int i915_save_state(struct drm_i915_private *dev_priv);
3645extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003646
Ben Widawsky0136db52012-04-10 21:17:01 -07003647/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003648void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3649void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003650
Jerome Anandeef57322017-01-25 04:27:49 +05303651/* intel_lpe_audio.c */
3652int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3653void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3654void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303655void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003656 enum pipe pipe, enum port port,
3657 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303658
Chris Wilsonf899fc62010-07-20 15:44:45 -07003659/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003660extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3661extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003662extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3663 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003664
Jani Nikula0184df42015-03-27 00:20:20 +02003665extern struct i2c_adapter *
3666intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003667extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3668extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003669static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003670{
3671 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3672}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003673extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003674
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003675/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003676void intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003677bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003678bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003679bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003680bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003681bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003682bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003683bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303684bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3685 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303686bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3687 enum port port);
3688
Jesse Barnes723bfd72010-10-07 16:01:13 -07003689/* intel_acpi.c */
3690#ifdef CONFIG_ACPI
3691extern void intel_register_dsm_handler(void);
3692extern void intel_unregister_dsm_handler(void);
3693#else
3694static inline void intel_register_dsm_handler(void) { return; }
3695static inline void intel_unregister_dsm_handler(void) { return; }
3696#endif /* CONFIG_ACPI */
3697
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003698/* intel_device_info.c */
3699static inline struct intel_device_info *
3700mkwrite_device_info(struct drm_i915_private *dev_priv)
3701{
3702 return (struct intel_device_info *)&dev_priv->info;
3703}
3704
Jesse Barnes79e53942008-11-07 14:24:08 -08003705/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003706extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003707extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003708extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003709extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003710extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003711extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3712 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003713extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003714extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3715extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003716extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003717extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003718extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003719extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003720 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003721
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003722int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3723 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003724
Chris Wilson6ef3d422010-08-04 20:26:07 +01003725/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003726extern struct intel_overlay_error_state *
3727intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003728extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3729 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003730
Chris Wilsonc0336662016-05-06 15:40:21 +01003731extern struct intel_display_error_state *
3732intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003733extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003734 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003735
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003736int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003737int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003738 u32 val, int fast_timeout_us,
3739 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003740#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003741 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003742
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003743int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3744 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003745
3746/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303747u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003748int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003749u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003750u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3751void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003752u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3753void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3754u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3755void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003756u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3757void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003758u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3759void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003760u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3761 enum intel_sbi_destination destination);
3762void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3763 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303764u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3765void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003766
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003767/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003768void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003769 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003770void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3771 enum port port, u32 margin, u32 scale,
3772 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003773void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3774void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3775bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3776 enum dpio_phy phy);
3777bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3778 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03003779uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003780void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3781 uint8_t lane_lat_optim_mask);
3782uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3783
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003784void chv_set_phy_signal_level(struct intel_encoder *encoder,
3785 u32 deemph_reg_value, u32 margin_reg_value,
3786 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003787void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003788 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003789 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003790void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3791 const struct intel_crtc_state *crtc_state);
3792void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3793 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003794void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003795void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3796 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003797
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003798void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3799 u32 demph_reg_value, u32 preemph_reg_value,
3800 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003801void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3802 const struct intel_crtc_state *crtc_state);
3803void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3804 const struct intel_crtc_state *crtc_state);
3805void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3806 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003807
Ville Syrjälä616bc822015-01-23 21:04:25 +02003808int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3809int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003810u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003811 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303812
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003813u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3814
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003815static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3816 const i915_reg_t reg)
3817{
3818 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3819}
3820
Ben Widawsky0b274482013-10-04 21:22:51 -07003821#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3822#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003823
Ben Widawsky0b274482013-10-04 21:22:51 -07003824#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3825#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3826#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3827#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003828
Ben Widawsky0b274482013-10-04 21:22:51 -07003829#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3830#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3831#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3832#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003833
Chris Wilson698b3132014-03-21 13:16:43 +00003834/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3835 * will be implemented using 2 32-bit writes in an arbitrary order with
3836 * an arbitrary delay between them. This can cause the hardware to
3837 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003838 * machine death. For this reason we do not support I915_WRITE64, or
3839 * dev_priv->uncore.funcs.mmio_writeq.
3840 *
3841 * When reading a 64-bit value as two 32-bit values, the delay may cause
3842 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3843 * occasionally a 64-bit register does not actualy support a full readq
3844 * and must be read using two 32-bit reads.
3845 *
3846 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003847 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003848#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003849
Chris Wilson50877442014-03-21 12:41:53 +00003850#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003851 u32 upper, lower, old_upper, loop = 0; \
3852 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003853 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003854 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003855 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003856 upper = I915_READ(upper_reg); \
3857 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003858 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003859
Zou Nan haicae58522010-11-09 17:17:32 +08003860#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3861#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3862
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003863#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003864static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003865 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003866{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003867 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003868}
3869
3870#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003871static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003872 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003873{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003874 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003875}
3876__raw_read(8, b)
3877__raw_read(16, w)
3878__raw_read(32, l)
3879__raw_read(64, q)
3880
3881__raw_write(8, b)
3882__raw_write(16, w)
3883__raw_write(32, l)
3884__raw_write(64, q)
3885
3886#undef __raw_read
3887#undef __raw_write
3888
Chris Wilsona6111f72015-04-07 16:21:02 +01003889/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003890 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003891 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003892 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003893 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003894 *
3895 * As an example, these accessors can possibly be used between:
3896 *
3897 * spin_lock_irq(&dev_priv->uncore.lock);
3898 * intel_uncore_forcewake_get__locked();
3899 *
3900 * and
3901 *
3902 * intel_uncore_forcewake_put__locked();
3903 * spin_unlock_irq(&dev_priv->uncore.lock);
3904 *
3905 *
3906 * Note: some registers may not need forcewake held, so
3907 * intel_uncore_forcewake_{get,put} can be omitted, see
3908 * intel_uncore_forcewake_for_reg().
3909 *
3910 * Certain architectures will die if the same cacheline is concurrently accessed
3911 * by different clients (e.g. on Ivybridge). Access to registers should
3912 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3913 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003914 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003915#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3916#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003917#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003918#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3919
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003920/* "Broadcast RGB" property */
3921#define INTEL_BROADCAST_RGB_AUTO 0
3922#define INTEL_BROADCAST_RGB_FULL 1
3923#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003924
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003925static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003926{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003927 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003928 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003929 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303930 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003931 else
3932 return VGACNTRL;
3933}
3934
Imre Deakdf977292013-05-21 20:03:17 +03003935static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3936{
3937 unsigned long j = msecs_to_jiffies(m);
3938
3939 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3940}
3941
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003942static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3943{
Chris Wilsonb8050142017-08-11 11:57:31 +01003944 /* nsecs_to_jiffies64() does not guard against overflow */
3945 if (NSEC_PER_SEC % HZ &&
3946 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3947 return MAX_JIFFY_OFFSET;
3948
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003949 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3950}
3951
Imre Deakdf977292013-05-21 20:03:17 +03003952static inline unsigned long
3953timespec_to_jiffies_timeout(const struct timespec *value)
3954{
3955 unsigned long j = timespec_to_jiffies(value);
3956
3957 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3958}
3959
Paulo Zanonidce56b32013-12-19 14:29:40 -02003960/*
3961 * If you need to wait X milliseconds between events A and B, but event B
3962 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3963 * when event A happened, then just before event B you call this function and
3964 * pass the timestamp as the first argument, and X as the second argument.
3965 */
3966static inline void
3967wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3968{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003969 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003970
3971 /*
3972 * Don't re-read the value of "jiffies" every time since it may change
3973 * behind our back and break the math.
3974 */
3975 tmp_jiffies = jiffies;
3976 target_jiffies = timestamp_jiffies +
3977 msecs_to_jiffies_timeout(to_wait_ms);
3978
3979 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003980 remaining_jiffies = target_jiffies - tmp_jiffies;
3981 while (remaining_jiffies)
3982 remaining_jiffies =
3983 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003984 }
3985}
Chris Wilson221fe792016-09-09 14:11:51 +01003986
3987static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00003988__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01003989{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003990 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00003991 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003992
Chris Wilson309663a2017-02-23 07:44:07 +00003993 /* Note that the engine may have wrapped around the seqno, and
3994 * so our request->global_seqno will be ahead of the hardware,
3995 * even though it completed the request before wrapping. We catch
3996 * this by kicking all the waiters before resetting the seqno
3997 * in hardware, and also signal the fence.
3998 */
3999 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4000 return true;
4001
Chris Wilson754c9fd2017-02-23 07:44:14 +00004002 /* The request was dequeued before we were awoken. We check after
4003 * inspecting the hw to confirm that this was the same request
4004 * that generated the HWS update. The memory barriers within
4005 * the request execution are sufficient to ensure that a check
4006 * after reading the value from hw matches this request.
4007 */
4008 seqno = i915_gem_request_global_seqno(req);
4009 if (!seqno)
4010 return false;
4011
Chris Wilson7ec2c732016-07-01 17:23:22 +01004012 /* Before we do the heavier coherent read of the seqno,
4013 * check the value (hopefully) in the CPU cacheline.
4014 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004015 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004016 return true;
4017
Chris Wilson688e6c72016-07-01 17:23:15 +01004018 /* Ensure our read of the seqno is coherent so that we
4019 * do not "miss an interrupt" (i.e. if this is the last
4020 * request and the seqno write from the GPU is not visible
4021 * by the time the interrupt fires, we will see that the
4022 * request is incomplete and go back to sleep awaiting
4023 * another interrupt that will never come.)
4024 *
4025 * Strictly, we only need to do this once after an interrupt,
4026 * but it is easier and safer to do it every time the waiter
4027 * is woken.
4028 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004029 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004030 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004031 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004032
Chris Wilson3d5564e2016-07-01 17:23:23 +01004033 /* The ordering of irq_posted versus applying the barrier
4034 * is crucial. The clearing of the current irq_posted must
4035 * be visible before we perform the barrier operation,
4036 * such that if a subsequent interrupt arrives, irq_posted
4037 * is reasserted and our task rewoken (which causes us to
4038 * do another __i915_request_irq_complete() immediately
4039 * and reapply the barrier). Conversely, if the clear
4040 * occurs after the barrier, then an interrupt that arrived
4041 * whilst we waited on the barrier would not trigger a
4042 * barrier on the next pass, and the read may not see the
4043 * seqno update.
4044 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004045 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004046
4047 /* If we consume the irq, but we are no longer the bottom-half,
4048 * the real bottom-half may not have serialised their own
4049 * seqno check with the irq-barrier (i.e. may have inspected
4050 * the seqno before we believe it coherent since they see
4051 * irq_posted == false but we are still running).
4052 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004053 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00004054 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004055 /* Note that if the bottom-half is changed as we
4056 * are sending the wake-up, the new bottom-half will
4057 * be woken by whomever made the change. We only have
4058 * to worry about when we steal the irq-posted for
4059 * ourself.
4060 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00004061 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004062 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004063
Chris Wilson754c9fd2017-02-23 07:44:14 +00004064 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004065 return true;
4066 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004067
Chris Wilson688e6c72016-07-01 17:23:15 +01004068 return false;
4069}
4070
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004071void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4072bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4073
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004074/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4075 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4076 * perform the operation. To check beforehand, pass in the parameters to
4077 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4078 * you only need to pass in the minor offsets, page-aligned pointers are
4079 * always valid.
4080 *
4081 * For just checking for SSE4.1, in the foreknowledge that the future use
4082 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4083 */
4084#define i915_can_memcpy_from_wc(dst, src, len) \
4085 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4086
4087#define i915_has_memcpy_from_wc() \
4088 i915_memcpy_from_wc(NULL, NULL, 0)
4089
Chris Wilsonc58305a2016-08-19 16:54:28 +01004090/* i915_mm.c */
4091int remap_io_mapping(struct vm_area_struct *vma,
4092 unsigned long addr, unsigned long pfn, unsigned long size,
4093 struct io_mapping *iomap);
4094
Chris Wilson767a9832017-09-13 09:56:05 +01004095static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
4096{
4097 if (INTEL_GEN(i915) >= 10)
4098 return CNL_HWS_CSB_WRITE_INDEX;
4099 else
4100 return I915_HWS_CSB_WRITE_INDEX;
4101}
4102
Linus Torvalds1da177e2005-04-16 15:20:36 -07004103#endif