blob: 8cdc63f273caabd208b7abd95aadf36e80abdf83 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Chengc12eefc2017-11-02 18:53:26 -040041#define DC_VER "3.1.15"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059 unsigned int max_cursor_size;
Dmytro Laktyushkin8e7095b2017-10-03 12:54:18 -040060 unsigned int max_video_width;
Tony Chenga32a7702017-09-25 18:06:11 -040061 bool dcc_const_color;
Charlene Liu41766642017-09-27 23:23:16 -040062 bool dynamic_audio;
Anthony Koo553aae12017-10-16 10:43:59 -040063 bool is_apu;
Harry Wentland45622362017-09-12 15:58:20 -040064};
65
Harry Wentland45622362017-09-12 15:58:20 -040066struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040067 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040068 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040069 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040070 enum dc_scan_direction scan;
71};
72
73struct dc_dcc_setting {
74 unsigned int max_compressed_blk_size;
75 unsigned int max_uncompressed_blk_size;
76 bool independent_64b_blks;
77};
78
79struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040080 union {
81 struct {
82 struct dc_dcc_setting rgb;
83 } grph;
84
85 struct {
86 struct dc_dcc_setting luma;
87 struct dc_dcc_setting chroma;
88 } video;
89 };
Anthony Kooebf055f2017-06-14 10:19:57 -040090
91 bool capable;
92 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040093};
94
Sylvia Tsai94267b32017-04-21 15:29:55 -040095struct dc_static_screen_events {
96 bool cursor_update;
97 bool surface_update;
98 bool overlay_update;
99};
100
Harry Wentland45622362017-09-12 15:58:20 -0400101/* Forward declaration*/
102struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400103struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400104struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400105
106struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400107 bool (*get_dcc_compression_cap)(const struct dc *dc,
108 const struct dc_dcc_surface_param *input,
109 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400110};
111
Harry Wentland0971c402017-07-27 09:33:33 -0400112struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400113 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400114 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400115 int num_streams,
116 int vmin,
117 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400118 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400119 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400120 int num_streams,
121 unsigned int *v_pos,
122 unsigned int *nom_v_pos);
123
Harry Wentland45622362017-09-12 15:58:20 -0400124 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400125 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400126
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400127 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400128 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400129
Sylvia Tsai94267b32017-04-21 15:29:55 -0400130 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400131 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400132 int num_streams,
133 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400134
Harry Wentland0971c402017-07-27 09:33:33 -0400135 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400136 enum dc_dither_option option);
Hersen Wud050f8e2017-09-29 16:36:34 -0400137
138 void (*set_dpms)(struct dc *dc,
139 struct dc_stream_state *stream,
140 bool dpms_off);
Harry Wentland45622362017-09-12 15:58:20 -0400141};
142
143struct link_training_settings;
144
145struct dc_link_funcs {
146 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500147 struct link_training_settings *lt_settings,
148 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400149 void (*perform_link_training)(struct dc *dc,
150 struct dc_link_settings *link_setting,
151 bool skip_video_pattern);
152 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500153 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400154 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400155 void (*enable_hpd)(const struct dc_link *link);
156 void (*disable_hpd)(const struct dc_link *link);
157 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400158 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400159 enum dp_test_pattern test_pattern,
160 const struct link_training_settings *p_link_settings,
161 const unsigned char *p_custom_pattern,
162 unsigned int cust_pattern_size);
163};
164
165/* Structure to hold configuration flags set by dm at dc creation. */
166struct dc_config {
167 bool gpu_vm_support;
168 bool disable_disp_pll_sharing;
169};
170
Tony Chenga32a7702017-09-25 18:06:11 -0400171enum dcc_option {
172 DCC_ENABLE = 0,
173 DCC_DISABLE = 1,
174 DCC_HALF_REQ_DISALBE = 2,
175};
176
Tony Chengdb64fbe2017-09-25 10:52:07 -0400177enum pipe_split_policy {
178 MPC_SPLIT_DYNAMIC = 0,
179 MPC_SPLIT_AVOID = 1,
180 MPC_SPLIT_AVOID_MULT_DISP = 2,
181};
182
Eric Yang441ad742017-09-27 11:44:43 -0400183enum wm_report_mode {
184 WM_REPORT_DEFAULT = 0,
185 WM_REPORT_OVERRIDE = 1,
186};
187
Harry Wentland45622362017-09-12 15:58:20 -0400188struct dc_debug {
189 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400190 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400191 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400192 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500193 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400194 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400195 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400196
197 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400198 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400199 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400200 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400201 enum pipe_split_policy pipe_split_policy;
202 bool force_single_disp_pipe_split;
Tony Cheng65123872017-09-27 09:20:51 -0400203 bool voltage_align_fclk;
Tony Cheng966869d2017-09-26 01:56:00 -0400204
Harry Wentland45622362017-09-12 15:58:20 -0400205 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400206 bool disable_dpp_power_gate;
207 bool disable_hubp_power_gate;
208 bool disable_pplib_wm_range;
Eric Yang441ad742017-09-27 11:44:43 -0400209 enum wm_report_mode pplib_wm_report_mode;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400210 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400211 int sr_exit_time_dpm0_ns;
212 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400213 int sr_exit_time_ns;
214 int sr_enter_plus_exit_time_ns;
215 int urgent_latency_ns;
216 int percent_of_ideal_drambw;
217 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400218 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400219 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400220 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500221 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400222 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500223 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400224 bool disable_hbup_pg;
225 bool disable_dpp_pg;
Charlene Liu73fb63e2017-10-02 18:01:36 -0400226 bool disable_stereo_support;
Charlene Liuf6cb5882017-10-02 16:25:58 -0400227 bool vsr_support;
Dmytro Laktyushkin215a6f02017-10-06 15:40:07 -0400228 bool performance_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400229};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400230struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400231struct resource_pool;
232struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400233struct dc {
234 struct dc_caps caps;
235 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400236 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400237 struct dc_link_funcs link_funcs;
238 struct dc_config config;
239 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400240
241 struct dc_context *ctx;
242
243 uint8_t link_count;
244 struct dc_link *links[MAX_PIPES * 2];
245
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400246 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400247 struct resource_pool *res_pool;
248
249 /* Display Engine Clock levels */
250 struct dm_pp_clock_levels sclk_lvls;
251
252 /* Inputs into BW and WM calculations. */
253 struct bw_calcs_dceip *bw_dceip;
254 struct bw_calcs_vbios *bw_vbios;
255#ifdef CONFIG_DRM_AMD_DC_DCN1_0
256 struct dcn_soc_bounding_box *dcn_soc;
257 struct dcn_ip_params *dcn_ip;
258 struct display_mode_lib dml;
259#endif
260
261 /* HW functions */
262 struct hw_sequencer_funcs hwss;
263 struct dce_hwseq *hwseq;
264
265 /* temp store of dm_pp_display_configuration
266 * to compare to see if display config changed
267 */
268 struct dm_pp_display_configuration prev_display_config;
269
270 /* FBC compressor */
Shirish S3eab7912017-09-26 15:35:42 +0530271#if defined(CONFIG_DRM_AMD_DC_FBC)
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400272 struct compressor *fbc_compressor;
273#endif
Harry Wentland45622362017-09-12 15:58:20 -0400274};
275
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400276enum frame_buffer_mode {
277 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
278 FRAME_BUFFER_MODE_ZFB_ONLY,
279 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
280} ;
281
282struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400283 int64_t zfb_phys_addr_base;
284 int64_t zfb_mc_base_addr;
285 uint64_t zfb_size_in_byte;
286 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400287 bool dchub_initialzied;
288 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400289};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400290
Harry Wentland45622362017-09-12 15:58:20 -0400291struct dc_init_data {
292 struct hw_asic_id asic_id;
293 void *driver; /* ctx */
294 struct cgs_device *cgs_device;
295
296 int num_virtual_links;
297 /*
298 * If 'vbios_override' not NULL, it will be called instead
299 * of the real VBIOS. Intended use is Diagnostics on FPGA.
300 */
301 struct dc_bios *vbios_override;
302 enum dce_environment dce_environment;
303
304 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400305 uint32_t log_mask;
Shirish S3eab7912017-09-26 15:35:42 +0530306#if defined(CONFIG_DRM_AMD_DC_FBC)
Roman Li690b5e32017-07-27 20:00:06 -0400307 uint64_t fbc_gpu_addr;
308#endif
Harry Wentland45622362017-09-12 15:58:20 -0400309};
310
311struct dc *dc_create(const struct dc_init_data *init_params);
312
313void dc_destroy(struct dc **dc);
314
Harry Wentland45622362017-09-12 15:58:20 -0400315/*******************************************************************************
316 * Surface Interfaces
317 ******************************************************************************/
318
319enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500320 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400321};
322
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400323// Moved here from color module for linux
324enum color_transfer_func {
325 transfer_func_unknown,
326 transfer_func_srgb,
327 transfer_func_bt709,
328 transfer_func_pq2084,
329 transfer_func_pq2084_interim,
330 transfer_func_linear_0_1,
331 transfer_func_linear_0_125,
332 transfer_func_dolbyvision,
333 transfer_func_gamma_22,
334 transfer_func_gamma_26
335};
336
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500337struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500338 /* display chromaticities and white point in units of 0.00001 */
339 unsigned int chromaticity_green_x;
340 unsigned int chromaticity_green_y;
341 unsigned int chromaticity_blue_x;
342 unsigned int chromaticity_blue_y;
343 unsigned int chromaticity_red_x;
344 unsigned int chromaticity_red_y;
345 unsigned int chromaticity_white_point_x;
346 unsigned int chromaticity_white_point_y;
347
348 uint32_t min_luminance;
349 uint32_t max_luminance;
350 uint32_t maximum_content_light_level;
351 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400352
353 bool hdr_supported;
354 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500355};
356
Anthony Koofb735a92016-12-13 13:59:41 -0500357enum dc_transfer_func_type {
358 TF_TYPE_PREDEFINED,
359 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400360 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500361};
362
363struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500364 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
365 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
366 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
367
Anthony Koofb735a92016-12-13 13:59:41 -0500368 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500369 uint16_t x_point_at_y1_red;
370 uint16_t x_point_at_y1_green;
371 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500372};
373
374enum dc_transfer_func_predefined {
375 TRANSFER_FUNCTION_SRGB,
376 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500377 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500378 TRANSFER_FUNCTION_LINEAR,
379};
380
381struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000382 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400383 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500384 enum dc_transfer_func_type type;
385 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400386 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500387};
388
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400389/*
390 * This structure is filled in by dc_surface_get_status and contains
391 * the last requested address and the currently active address so the called
392 * can determine if there are any outstanding flips
393 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400394struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400395 struct dc_plane_address requested_address;
396 struct dc_plane_address current_address;
397 bool is_flip_pending;
398 bool is_right_eye;
399};
400
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400401struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400402 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400403 struct scaling_taps scaling_quality;
404 struct rect src_rect;
405 struct rect dst_rect;
406 struct rect clip_rect;
407
408 union plane_size plane_size;
409 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400410
Harry Wentland45622362017-09-12 15:58:20 -0400411 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500412
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400413 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400414 struct dc_transfer_func *in_transfer_func;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400415 struct dc_bias_and_scale *bias_and_scale;
416 struct csc_transform input_csc_color_matrix;
417 struct fixed31_32 coeff_reduction_factor;
Anthony Kooebf055f2017-06-14 10:19:57 -0400418
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400419 // TODO: No longer used, remove
420 struct dc_hdr_static_metadata hdr_static_ctx;
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400421
Anthony Kooebf055f2017-06-14 10:19:57 -0400422 enum dc_color_space color_space;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400423 enum color_transfer_func input_tf;
424
Anthony Kooebf055f2017-06-14 10:19:57 -0400425 enum surface_pixel_format format;
426 enum dc_rotation_angle rotation;
427 enum plane_stereo_format stereo_format;
428
429 bool per_pixel_alpha;
430 bool visible;
431 bool flip_immediate;
432 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400433
434 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400435 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400436 struct dc_context *ctx;
437
438 /* private to dc_surface.c */
439 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000440 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400441};
442
443struct dc_plane_info {
444 union plane_size plane_size;
445 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500446 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400447 enum surface_pixel_format format;
448 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400449 enum plane_stereo_format stereo_format;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400450 enum dc_color_space color_space;
451 enum color_transfer_func input_tf;
Anthony Kooebf055f2017-06-14 10:19:57 -0400452 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400453 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400454 bool per_pixel_alpha;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400455 bool input_csc_enabled;
Harry Wentland45622362017-09-12 15:58:20 -0400456};
457
458struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400459 struct rect src_rect;
460 struct rect dst_rect;
461 struct rect clip_rect;
462 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400463};
464
465struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400466 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400467
468 /* isr safe update parameters. null means no updates */
469 struct dc_flip_addrs *flip_addr;
470 struct dc_plane_info *plane_info;
471 struct dc_scaling_info *scaling_info;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400472
Harry Wentland45622362017-09-12 15:58:20 -0400473 /* following updates require alloc/sleep/spin that is not isr safe,
474 * null means no updates
475 */
Anthony Koofb735a92016-12-13 13:59:41 -0500476 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400477 struct dc_gamma *gamma;
SivapiriyanKumarasamya03f39a2017-11-02 15:28:32 -0400478 enum color_transfer_func color_input_tf;
479 enum color_transfer_func color_output_tf;
Anthony Koofb735a92016-12-13 13:59:41 -0500480 struct dc_transfer_func *in_transfer_func;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400481
482 struct csc_transform *input_csc_color_matrix;
483 struct fixed31_32 *coeff_reduction_factor;
Harry Wentland45622362017-09-12 15:58:20 -0400484};
Harry Wentland45622362017-09-12 15:58:20 -0400485
486/*
487 * Create a new surface with default parameters;
488 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400489struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400490const struct dc_plane_status *dc_plane_get_status(
491 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400492
Harry Wentland3be5262e2017-07-27 09:55:38 -0400493void dc_plane_state_retain(struct dc_plane_state *plane_state);
494void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400495
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400496void dc_gamma_retain(struct dc_gamma *dc_gamma);
497void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400498struct dc_gamma *dc_create_gamma(void);
499
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400500void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
501void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500502struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500503
Harry Wentland45622362017-09-12 15:58:20 -0400504/*
505 * This structure holds a surface address. There could be multiple addresses
506 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
507 * as frame durations and DCC format can also be set.
508 */
509struct dc_flip_addrs {
510 struct dc_plane_address address;
511 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400512 /* TODO: add flip duration for FreeSync */
513};
514
Aric Cyrab2541b2016-12-29 15:27:12 -0500515bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400516 struct dc *dc);
517
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400518/* Surface update type is used by dc_update_surfaces_and_stream
519 * The update type is determined at the very beginning of the function based
520 * on parameters passed in and decides how much programming (or updating) is
521 * going to be done during the call.
522 *
523 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
524 * logical calculations or hardware register programming. This update MUST be
525 * ISR safe on windows. Currently fast update will only be used to flip surface
526 * address.
527 *
528 * UPDATE_TYPE_MED is used for slower updates which require significant hw
529 * re-programming however do not affect bandwidth consumption or clock
530 * requirements. At present, this is the level at which front end updates
531 * that do not require us to run bw_calcs happen. These are in/out transfer func
532 * updates, viewport offset changes, recout size changes and pixel depth changes.
533 * This update can be done at ISR, but we want to minimize how often this happens.
534 *
535 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
536 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
537 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
538 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
539 * a full update. This cannot be done at ISR level and should be a rare event.
540 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
541 * underscan we don't expect to see this call at all.
542 */
543
Leon Elazar5869b0f2017-03-01 12:30:11 -0500544enum surface_update_type {
545 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400546 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500547 UPDATE_TYPE_FULL, /* may need to shuffle resources */
548};
549
Harry Wentland45622362017-09-12 15:58:20 -0400550/*******************************************************************************
551 * Stream Interfaces
552 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400553
554struct dc_stream_status {
555 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400556 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400557 int plane_count;
558 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400559
560 /*
561 * link this stream passes through
562 */
563 struct dc_link *link;
564};
565
Harry Wentland0971c402017-07-27 09:33:33 -0400566struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400567 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400568 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400569
Aric Cyrab2541b2016-12-29 15:27:12 -0500570 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400571 struct rect dst; /* stream addressable area */
572
573 struct audio_info audio_info;
574
Harry Wentland45622362017-09-12 15:58:20 -0400575 struct freesync_context freesync_ctx;
576
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400577 struct dc_hdr_static_metadata hdr_static_metadata;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400578 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400579 struct colorspace_transform gamut_remap_matrix;
580 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400581
582 enum signal_type output_signal;
583
584 enum dc_color_space output_color_space;
585 enum dc_dither_option dither_option;
586
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500587 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400588
589 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400590 /* TODO: custom INFO packets */
591 /* TODO: ABM info (DMCU) */
592 /* TODO: PSR info */
593 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400594
595 /* from core_stream struct */
596 struct dc_context *ctx;
597
598 /* used by DCP and FMT */
599 struct bit_depth_reduction_params bit_depth_params;
600 struct clamping_and_pixel_encoding_params clamping;
601
602 int phy_pix_clk;
603 enum signal_type signal;
Hersen Wud050f8e2017-09-29 16:36:34 -0400604 bool dpms_off;
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400605
606 struct dc_stream_status status;
607
Yongqiang Sun067c8782017-10-03 15:03:49 -0400608 struct dc_cursor_attributes cursor_attributes;
609
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400610 /* from stream struct */
Dave Airliebfe0feb2017-10-03 12:39:00 +1000611 struct kref refcount;
Mikita Lipskifa2123d2017-10-17 15:29:22 -0400612
613 struct crtc_trigger_info triggered_crtc_reset;
614
Harry Wentland45622362017-09-12 15:58:20 -0400615};
616
Leon Elazara783e7b2017-03-09 14:38:15 -0500617struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500618 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500619 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400620 struct dc_transfer_func *out_transfer_func;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400621 struct dc_hdr_static_metadata *hdr_static_metadata;
Leon Elazara783e7b2017-03-09 14:38:15 -0500622};
623
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400624bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400625 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leo (Sunpeng) Li9a5d9c42017-10-06 11:57:40 -0400626bool dc_is_stream_scaling_unchanged(
627 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500628
629/*
Leon Elazara783e7b2017-03-09 14:38:15 -0500630 * Set up surface attributes and associate to a stream
631 * The surfaces parameter is an absolute set of all surface active for the stream.
632 * If no surfaces are provided, the stream will be blanked; no memory read.
633 * Any flip related attribute changes must be done through this interface.
634 *
635 * After this call:
636 * Surfaces attributes are programmed and configured to be composed into stream.
637 * This does not trigger a flip. No surface address is programmed.
Leon Elazara783e7b2017-03-09 14:38:15 -0500638 */
639
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400640bool dc_commit_planes_to_stream(
641 struct dc *dc,
642 struct dc_plane_state **plane_states,
643 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400644 struct dc_stream_state *dc_stream,
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400645 struct dc_state *state);
Leon Elazara783e7b2017-03-09 14:38:15 -0500646
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400647void dc_commit_updates_for_stream(struct dc *dc,
648 struct dc_surface_update *srf_updates,
649 int surface_count,
650 struct dc_stream_state *stream,
651 struct dc_stream_update *stream_update,
652 struct dc_plane_state **plane_states,
653 struct dc_state *state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500654/*
655 * Log the current stream state.
656 */
657void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400658 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500659 struct dal_logger *dc_logger,
660 enum dc_log_type log_type);
661
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400662uint8_t dc_get_current_stream_count(struct dc *dc);
663struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500664
665/*
666 * Return the current frame counter.
667 */
Harry Wentland0971c402017-07-27 09:33:33 -0400668uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500669
670/* TODO: Return parsed values rather than direct register read
671 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
672 * being refactored properly to be dce-specific
673 */
Harry Wentland0971c402017-07-27 09:33:33 -0400674bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400675 uint32_t *v_blank_start,
676 uint32_t *v_blank_end,
677 uint32_t *h_position,
678 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500679
Yongqiang Sun13ab1b42017-09-28 17:18:27 -0400680enum dc_status dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400681 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400682 struct dc_state *new_ctx,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400683 struct dc_stream_state *stream);
684
Yongqiang Sun62c933f2017-10-10 14:01:33 -0400685enum dc_status dc_remove_stream_from_ctx(
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400686 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400687 struct dc_state *new_ctx,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400688 struct dc_stream_state *stream);
689
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400690
691bool dc_add_plane_to_context(
692 const struct dc *dc,
693 struct dc_stream_state *stream,
694 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400695 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400696
697bool dc_remove_plane_from_context(
698 const struct dc *dc,
699 struct dc_stream_state *stream,
700 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400701 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400702
703bool dc_rem_all_planes_for_stream(
704 const struct dc *dc,
705 struct dc_stream_state *stream,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400706 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400707
708bool dc_add_all_planes_for_stream(
709 const struct dc *dc,
710 struct dc_stream_state *stream,
711 struct dc_plane_state * const *plane_states,
712 int plane_count,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400713 struct dc_state *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400714
Aric Cyrab2541b2016-12-29 15:27:12 -0500715/*
716 * Structure to store surface/stream associations for validation
717 */
718struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400719 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400720 struct dc_plane_state *plane_states[MAX_SURFACES];
721 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500722};
723
Yongqiang Sun62c933f2017-10-10 14:01:33 -0400724enum dc_status dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400725
Yongqiang Sun62c933f2017-10-10 14:01:33 -0400726enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400727
Yongqiang Sune750d562017-09-20 17:06:18 -0400728enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400729 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400730 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400731
Aric Cyrab2541b2016-12-29 15:27:12 -0500732/*
733 * This function takes a stream and checks if it is guaranteed to be supported.
734 * Guaranteed means that MAX_COFUNC similar streams are supported.
735 *
736 * After this call:
737 * No hardware is programmed for call. Only validation is done.
738 */
739
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400740
741void dc_resource_state_construct(
742 const struct dc *dc,
743 struct dc_state *dst_ctx);
744
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400745void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400746 const struct dc_state *src_ctx,
747 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400748
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400749void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400750 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400751 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400752
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400753void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400754
Aric Cyrab2541b2016-12-29 15:27:12 -0500755/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500756 * TODO update to make it about validation sets
757 * Set up streams and links associated to drive sinks
758 * The streams parameter is an absolute set of all active streams.
759 *
760 * After this call:
761 * Phy, Encoder, Timing Generator are programmed and enabled.
762 * New streams are enabled with blank stream; no memory read.
763 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400764bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500765
766/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500767 * Set up streams and links associated to drive sinks
768 * The streams parameter is an absolute set of all active streams.
769 *
770 * After this call:
771 * Phy, Encoder, Timing Generator are programmed and enabled.
772 * New streams are enabled with blank stream; no memory read.
773 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500774/*
775 * Enable stereo when commit_streams is not required,
776 * for example, frame alternate.
777 */
778bool dc_enable_stereo(
779 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400780 struct dc_state *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400781 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500782 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500783
Harry Wentland45622362017-09-12 15:58:20 -0400784/**
785 * Create a new default stream for the requested sink
786 */
Harry Wentland0971c402017-07-27 09:33:33 -0400787struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400788
Harry Wentland0971c402017-07-27 09:33:33 -0400789void dc_stream_retain(struct dc_stream_state *dc_stream);
790void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400791
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400792struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400793 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400794
Leon Elazar5869b0f2017-03-01 12:30:11 -0500795enum surface_update_type dc_check_update_surfaces_for_stream(
796 struct dc *dc,
797 struct dc_surface_update *updates,
798 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400799 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500800 const struct dc_stream_status *stream_status);
801
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400802
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400803struct dc_state *dc_create_state(void);
804void dc_retain_state(struct dc_state *context);
805void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400806
Harry Wentland45622362017-09-12 15:58:20 -0400807/*******************************************************************************
808 * Link Interfaces
809 ******************************************************************************/
810
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400811struct dpcd_caps {
812 union dpcd_rev dpcd_rev;
813 union max_lane_count max_ln_count;
814 union max_down_spread max_down_spread;
815
816 /* dongle type (DP converter, CV smart dongle) */
817 enum display_dongle_type dongle_type;
818 /* Dongle's downstream count. */
819 union sink_count sink_count;
820 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
821 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
822 struct dc_dongle_caps dongle_caps;
823
824 uint32_t sink_dev_id;
825 uint32_t branch_dev_id;
826 int8_t branch_dev_name[6];
827 int8_t branch_hw_revision;
828
829 bool allow_invalid_MSA_timing_param;
830 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400831 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400832};
833
834struct dc_link_status {
835 struct dpcd_caps *dpcd_caps;
836};
837
838/* DP MST stream allocation (payload bandwidth number) */
839struct link_mst_stream_allocation {
840 /* DIG front */
841 const struct stream_encoder *stream_enc;
842 /* associate DRM payload table with DC stream encoder */
843 uint8_t vcp_id;
844 /* number of slots required for the DP stream in transport packet */
845 uint8_t slot_count;
846};
847
848/* DP MST stream allocation table */
849struct link_mst_stream_allocation_table {
850 /* number of DP video streams */
851 int stream_count;
852 /* array of stream allocations */
853 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
854};
855
Harry Wentland45622362017-09-12 15:58:20 -0400856/*
857 * A link contains one or more sinks and their connected status.
858 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
859 */
860struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400861 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400862 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400863 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400864 unsigned int link_index;
865 enum dc_connection_type type;
866 enum signal_type connector_signal;
867 enum dc_irq_source irq_source_hpd;
868 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
869 /* caps is the same as reported_link_cap. link_traing use
870 * reported_link_cap. Will clean up. TODO
871 */
872 struct dc_link_settings reported_link_cap;
873 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400874 struct dc_link_settings cur_link_settings;
875 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400876 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400877
878 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400879
880 uint8_t hpd_src;
881
Harry Wentland45622362017-09-12 15:58:20 -0400882 uint8_t link_enc_hw_inst;
883
Harry Wentland45622362017-09-12 15:58:20 -0400884 bool test_pattern_enabled;
885 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500886
887 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400888
889 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400890
891 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400892
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400893 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400894
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400895 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400896
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400897 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400898
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400899 struct link_encoder *link_enc;
900 struct graphics_object_id link_id;
901 union ddi_channel_mapping ddi_channel_mapping;
902 struct connector_device_tag_info device_tag;
903 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400904 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400905 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400906 enum edp_revision edp_revision;
907 bool psr_enabled;
908
909 /* MST record stream using this link */
910 struct link_flags {
911 bool dp_keep_receiver_powered;
912 } wa_flags;
913 struct link_mst_stream_allocation_table mst_stream_alloc_table;
914
915 struct dc_link_status link_status;
916
Harry Wentland45622362017-09-12 15:58:20 -0400917};
918
919const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
920
921/*
922 * Return an enumerated dc_link. dc_link order is constant and determined at
923 * boot time. They cannot be created or destroyed.
924 * Use dc_get_caps() to get number of links.
925 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000926static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
927{
928 return dc->links[link_index];
929}
Harry Wentland45622362017-09-12 15:58:20 -0400930
Harry Wentland45622362017-09-12 15:58:20 -0400931/* Set backlight level of an embedded panel (eDP, LVDS). */
932bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400933 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400934
Charlene Liuc7299702017-08-28 16:28:34 -0400935bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400936
Amy Zhang7db4ded2017-05-30 16:16:57 -0400937bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
938
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400939bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400940 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400941 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400942
943/* Request DC to detect if there is a Panel connected.
944 * boot - If this call is during initial boot.
945 * Return false for any type of detection failure or MST detection
946 * true otherwise. True meaning further action is required (status update
947 * and OS notification).
948 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400949enum dc_detect_reason {
950 DETECT_REASON_BOOT,
951 DETECT_REASON_HPD,
952 DETECT_REASON_HPDRX,
953};
954
955bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400956
957/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
958 * Return:
959 * true - Downstream port status changed. DM should call DC to do the
960 * detection.
961 * false - no change in Downstream port status. No further action required
962 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400963bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400964 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400965
966struct dc_sink_init_data;
967
968struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400969 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400970 const uint8_t *edid,
971 int len,
972 struct dc_sink_init_data *init_data);
973
974void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400975 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400976 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400977
978/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400979
980void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400981 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400982 struct link_training_settings *lt_settings);
983
Ding Wang820e3932017-07-13 12:09:57 -0400984enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400985 struct dc_link *link,
986 const struct dc_link_settings *link_setting,
987 bool skip_video_pattern);
988
989void dc_link_dp_enable_hpd(const struct dc_link *link);
990
991void dc_link_dp_disable_hpd(const struct dc_link *link);
992
993bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400994 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400995 enum dp_test_pattern test_pattern,
996 const struct link_training_settings *p_link_settings,
997 const unsigned char *p_custom_pattern,
998 unsigned int cust_pattern_size);
999
1000/*******************************************************************************
1001 * Sink Interfaces - A sink corresponds to a display output device
1002 ******************************************************************************/
1003
xhdu8c895312017-03-21 11:05:32 -04001004struct dc_container_id {
1005 // 128bit GUID in binary form
1006 unsigned char guid[16];
1007 // 8 byte port ID -> ELD.PortID
1008 unsigned int portId[2];
1009 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
1010 unsigned short manufacturerName;
1011 // 2 byte product code -> ELD.ProductCode
1012 unsigned short productCode;
1013};
1014
Vitaly Prosyakb6d61032017-06-12 11:03:26 -05001015
Vitaly Prosyak9edba552017-06-07 12:23:59 -05001016
Harry Wentland45622362017-09-12 15:58:20 -04001017/*
1018 * The sink structure contains EDID and other display device properties
1019 */
1020struct dc_sink {
1021 enum signal_type sink_signal;
1022 struct dc_edid dc_edid; /* raw edid */
1023 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -04001024 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -05001025 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -05001026 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -05001027 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -04001028 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -04001029
1030 /* private to DC core */
1031 struct dc_link *link;
1032 struct dc_context *ctx;
1033
1034 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +10001035 struct kref refcount;
Eric Yang7d8d90d2017-10-23 12:06:54 -04001036
Harry Wentland45622362017-09-12 15:58:20 -04001037};
1038
Harry Wentlandb73a22d2017-07-24 14:04:27 -04001039void dc_sink_retain(struct dc_sink *sink);
1040void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -04001041
Harry Wentland45622362017-09-12 15:58:20 -04001042struct dc_sink_init_data {
1043 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -04001044 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -04001045 uint32_t dongle_max_pix_clk;
1046 bool converter_disable_audio;
1047};
1048
1049struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
1050
1051/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -05001052 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -04001053 ******************************************************************************/
1054/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -05001055bool dc_stream_set_cursor_attributes(
Yongqiang Sun067c8782017-10-03 15:03:49 -04001056 struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -04001057 const struct dc_cursor_attributes *attributes);
1058
Aric Cyrab2541b2016-12-29 15:27:12 -05001059bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -04001060 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -04001061 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -04001062
1063/* Newer interfaces */
1064struct dc_cursor {
1065 struct dc_plane_address address;
1066 struct dc_cursor_attributes attributes;
1067};
1068
Harry Wentland45622362017-09-12 15:58:20 -04001069/*******************************************************************************
1070 * Interrupt interfaces
1071 ******************************************************************************/
1072enum dc_irq_source dc_interrupt_to_irq_source(
1073 struct dc *dc,
1074 uint32_t src_id,
1075 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001076void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001077void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1078enum dc_irq_source dc_get_hpd_irq_source_at_index(
1079 struct dc *dc, uint32_t link_index);
1080
1081/*******************************************************************************
1082 * Power Interfaces
1083 ******************************************************************************/
1084
1085void dc_set_power_state(
1086 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001087 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001088void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001089
Harry Wentland45622362017-09-12 15:58:20 -04001090/*
1091 * DPCD access interfaces
1092 */
1093
Harry Wentland45622362017-09-12 15:58:20 -04001094bool dc_submit_i2c(
1095 struct dc *dc,
1096 uint32_t link_index,
1097 struct i2c_command *cmd);
1098
Anthony Koo5e7773a2017-01-23 16:55:20 -05001099
Harry Wentland45622362017-09-12 15:58:20 -04001100#endif /* DC_INTERFACE_H_ */