blob: ef5f5a6ae14befdc69617e2f3ef1a70d83e3c728 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include <asm/unaligned.h>
23
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070024#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040025#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040026#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053027#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053028#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070029#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020038static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053039{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020040 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020041 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020042 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053043
Felix Fietkau087b6ff2011-07-09 11:12:49 +070044 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
45 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
46 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020047 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020048 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020049 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020050 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
51 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
52 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040053 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020054 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
55
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010056 if (chan) {
57 if (IS_CHAN_HT40(chan))
58 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020059 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070060 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020061 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070062 clockrate /= 4;
63 }
64
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020065 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053066}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070067
Sujithcbe61d82009-02-09 13:27:12 +053068static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053069{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020070 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053071
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020072 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053073}
74
Sujith0caa7b12009-02-16 13:23:20 +053075bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076{
77 int i;
78
Sujith0caa7b12009-02-16 13:23:20 +053079 BUG_ON(timeout < AH_TIME_QUANTUM);
80
81 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070082 if ((REG_READ(ah, reg) & mask) == val)
83 return true;
84
85 udelay(AH_TIME_QUANTUM);
86 }
Sujith04bd46382008-11-28 22:18:05 +053087
Joe Perchesd2182b62011-12-15 14:55:53 -080088 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080089 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
90 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053091
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070092 return false;
93}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040094EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095
Felix Fietkau7c5adc82012-04-19 21:18:26 +020096void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
97 int hw_delay)
98{
Felix Fietkau1a5e6322013-10-11 23:30:54 +020099 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200100
101 if (IS_CHAN_HALF_RATE(chan))
102 hw_delay *= 2;
103 else if (IS_CHAN_QUARTER_RATE(chan))
104 hw_delay *= 4;
105
106 udelay(hw_delay + BASE_ACTIVATE_DELAY);
107}
108
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100109void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100110 int column, unsigned int *writecnt)
111{
112 int r;
113
114 ENABLE_REGWRITE_BUFFER(ah);
115 for (r = 0; r < array->ia_rows; r++) {
116 REG_WRITE(ah, INI_RA(array, r, 0),
117 INI_RA(array, r, column));
118 DO_DELAY(*writecnt);
119 }
120 REGWRITE_BUFFER_FLUSH(ah);
121}
122
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123u32 ath9k_hw_reverse_bits(u32 val, u32 n)
124{
125 u32 retval;
126 int i;
127
128 for (i = 0, retval = 0; i < n; i++) {
129 retval = (retval << 1) | (val & 1);
130 val >>= 1;
131 }
132 return retval;
133}
134
Sujithcbe61d82009-02-09 13:27:12 +0530135u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100136 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530137 u32 frameLen, u16 rateix,
138 bool shortPreamble)
139{
140 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530141
142 if (kbps == 0)
143 return 0;
144
Felix Fietkau545750d2009-11-23 22:21:01 +0100145 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530146 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530147 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100148 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530149 phyTime >>= 1;
150 numBits = frameLen << 3;
151 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
152 break;
Sujith46d14a52008-11-18 09:08:13 +0530153 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530154 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530155 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
156 numBits = OFDM_PLCP_BITS + (frameLen << 3);
157 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
158 txTime = OFDM_SIFS_TIME_QUARTER
159 + OFDM_PREAMBLE_TIME_QUARTER
160 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530161 } else if (ah->curchan &&
162 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530163 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
164 numBits = OFDM_PLCP_BITS + (frameLen << 3);
165 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
166 txTime = OFDM_SIFS_TIME_HALF +
167 OFDM_PREAMBLE_TIME_HALF
168 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
169 } else {
170 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
171 numBits = OFDM_PLCP_BITS + (frameLen << 3);
172 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
173 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
174 + (numSymbols * OFDM_SYMBOL_TIME);
175 }
176 break;
177 default:
Joe Perches38002762010-12-02 19:12:36 -0800178 ath_err(ath9k_hw_common(ah),
179 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530180 txTime = 0;
181 break;
182 }
183
184 return txTime;
185}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400186EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530187
Sujithcbe61d82009-02-09 13:27:12 +0530188void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530189 struct ath9k_channel *chan,
190 struct chan_centers *centers)
191{
192 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530193
194 if (!IS_CHAN_HT40(chan)) {
195 centers->ctl_center = centers->ext_center =
196 centers->synth_center = chan->channel;
197 return;
198 }
199
Felix Fietkau88969342013-10-11 23:30:53 +0200200 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530201 centers->synth_center =
202 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
203 extoff = 1;
204 } else {
205 centers->synth_center =
206 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
207 extoff = -1;
208 }
209
210 centers->ctl_center =
211 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700212 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530213 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700214 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530215}
216
217/******************/
218/* Chip Revisions */
219/******************/
220
Sujithcbe61d82009-02-09 13:27:12 +0530221static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530222{
223 u32 val;
224
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530225 switch (ah->hw_version.devid) {
226 case AR5416_AR9100_DEVID:
227 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
228 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200229 case AR9300_DEVID_AR9330:
230 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
231 if (ah->get_mac_revision) {
232 ah->hw_version.macRev = ah->get_mac_revision();
233 } else {
234 val = REG_READ(ah, AR_SREV);
235 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
236 }
237 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530238 case AR9300_DEVID_AR9340:
239 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
240 val = REG_READ(ah, AR_SREV);
241 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
242 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200243 case AR9300_DEVID_QCA955X:
244 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
245 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530246 case AR9300_DEVID_AR953X:
247 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
Felix Fietkau7a42e4e2014-05-05 01:33:01 +0200248 if (ah->get_mac_revision)
249 ah->hw_version.macRev = ah->get_mac_revision();
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530250 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530251 }
252
Sujithf1dc5602008-10-29 10:16:30 +0530253 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254
255 if (val == 0xFF) {
256 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530257 ah->hw_version.macVersion =
258 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
259 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530260
Sujith Manoharan77fac462012-09-11 20:09:18 +0530261 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530262 ah->is_pciexpress = true;
263 else
264 ah->is_pciexpress = (val &
265 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530266 } else {
267 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530268 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530269
Sujithd535a422009-02-09 13:27:06 +0530270 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530271
Sujithd535a422009-02-09 13:27:06 +0530272 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530273 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530274 }
275}
276
Sujithf1dc5602008-10-29 10:16:30 +0530277/************************************/
278/* HW Attach, Detach, Init Routines */
279/************************************/
280
Sujithcbe61d82009-02-09 13:27:12 +0530281static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530282{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100283 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530284 return;
285
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295
296 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297}
298
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400299/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530300static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530301{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700302 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400303 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530304 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800305 static const u32 patternData[4] = {
306 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
307 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400308 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530309
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400310 if (!AR_SREV_9300_20_OR_LATER(ah)) {
311 loop_max = 2;
312 regAddr[1] = AR_PHY_BASE + (8 << 2);
313 } else
314 loop_max = 1;
315
316 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530317 u32 addr = regAddr[i];
318 u32 wrData, rdData;
319
320 regHold[i] = REG_READ(ah, addr);
321 for (j = 0; j < 0x100; j++) {
322 wrData = (j << 16) | j;
323 REG_WRITE(ah, addr, wrData);
324 rdData = REG_READ(ah, addr);
325 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800326 ath_err(common,
327 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
328 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530329 return false;
330 }
331 }
332 for (j = 0; j < 4; j++) {
333 wrData = patternData[j];
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800337 ath_err(common,
338 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
339 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530340 return false;
341 }
342 }
343 REG_WRITE(ah, regAddr[i], regHold[i]);
344 }
345 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530346
Sujithf1dc5602008-10-29 10:16:30 +0530347 return true;
348}
349
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700350static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700351{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530352 struct ath_common *common = ath9k_hw_common(ah);
353
Felix Fietkau689e7562012-04-12 22:35:56 +0200354 ah->config.dma_beacon_response_time = 1;
355 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530356 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358
Sujith0ce024c2009-12-14 14:57:00 +0530359 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400360
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530361 if (AR_SREV_9300_20_OR_LATER(ah)) {
362 ah->config.rimt_last = 500;
363 ah->config.rimt_first = 2000;
364 } else {
365 ah->config.rimt_last = 250;
366 ah->config.rimt_first = 700;
367 }
368
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400369 /*
370 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
371 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
372 * This means we use it for all AR5416 devices, and the few
373 * minor PCI AR9280 devices out there.
374 *
375 * Serialization is required because these devices do not handle
376 * well the case of two concurrent reads/writes due to the latency
377 * involved. During one read/write another read/write can be issued
378 * on another CPU while the previous read/write may still be working
379 * on our hardware, if we hit this case the hardware poops in a loop.
380 * We prevent this by serializing reads and writes.
381 *
382 * This issue is not present on PCI-Express devices or pre-AR5416
383 * devices (legacy, 802.11abg).
384 */
385 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700386 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530387
388 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
389 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
390 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
391 !ah->is_pciexpress)) {
392 ah->config.serialize_regmode = SER_REG_MODE_ON;
393 } else {
394 ah->config.serialize_regmode = SER_REG_MODE_OFF;
395 }
396 }
397
398 ath_dbg(common, RESET, "serialize_regmode is %d\n",
399 ah->config.serialize_regmode);
400
401 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
402 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
403 else
404 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405}
406
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700407static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700409 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
410
411 regulatory->country_code = CTRY_DEFAULT;
412 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700413
Sujithd535a422009-02-09 13:27:06 +0530414 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530417 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
418 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100419 if (AR_SREV_9100(ah))
420 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530421
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530422 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530423 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200424 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100425 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530426
427 ah->ani_function = ATH9K_ANI_ALL;
428 if (!AR_SREV_9300_20_OR_LATER(ah))
429 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
430
431 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
432 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
433 else
434 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435}
436
Sujithcbe61d82009-02-09 13:27:12 +0530437static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700439 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530440 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530442 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800443 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444
Sujithf1dc5602008-10-29 10:16:30 +0530445 sum = 0;
446 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400447 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530448 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700449 common->macaddr[2 * i] = eeval >> 8;
450 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451 }
Sujithd8baa932009-03-30 15:28:25 +0530452 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530453 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455 return 0;
456}
457
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700458static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530460 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700461 int ecode;
462
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530463 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530464 if (!ath9k_hw_chip_test(ah))
465 return -ENODEV;
466 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400468 if (!AR_SREV_9300_20_OR_LATER(ah)) {
469 ecode = ar9002_hw_rf_claim(ah);
470 if (ecode != 0)
471 return ecode;
472 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700473
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700474 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475 if (ecode != 0)
476 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530477
Joe Perchesd2182b62011-12-15 14:55:53 -0800478 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800479 ah->eep_ops->get_eeprom_ver(ah),
480 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530481
Sujith Manoharane3233002013-06-03 09:19:26 +0530482 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530483
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530484 /*
485 * EEPROM needs to be initialized before we do this.
486 * This is required for regulatory compliance.
487 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530488 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530489 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
490 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530491 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
492 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530493 }
494 }
495
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700496 return 0;
497}
498
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100499static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700500{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100501 if (!AR_SREV_9300_20_OR_LATER(ah))
502 return ar9002_hw_attach_ops(ah);
503
504 ar9003_hw_attach_ops(ah);
505 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700506}
507
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400508/* Called for all hardware families */
509static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700510{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700511 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700512 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700513
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530514 ath9k_hw_read_revisions(ah);
515
Sujith Manoharande825822013-12-28 09:47:11 +0530516 switch (ah->hw_version.macVersion) {
517 case AR_SREV_VERSION_5416_PCI:
518 case AR_SREV_VERSION_5416_PCIE:
519 case AR_SREV_VERSION_9160:
520 case AR_SREV_VERSION_9100:
521 case AR_SREV_VERSION_9280:
522 case AR_SREV_VERSION_9285:
523 case AR_SREV_VERSION_9287:
524 case AR_SREV_VERSION_9271:
525 case AR_SREV_VERSION_9300:
526 case AR_SREV_VERSION_9330:
527 case AR_SREV_VERSION_9485:
528 case AR_SREV_VERSION_9340:
529 case AR_SREV_VERSION_9462:
530 case AR_SREV_VERSION_9550:
531 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530532 case AR_SREV_VERSION_9531:
Sujith Manoharande825822013-12-28 09:47:11 +0530533 break;
534 default:
535 ath_err(common,
536 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
537 ah->hw_version.macVersion, ah->hw_version.macRev);
538 return -EOPNOTSUPP;
539 }
540
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530541 /*
542 * Read back AR_WA into a permanent copy and set bits 14 and 17.
543 * We need to do this to avoid RMW of this register. We cannot
544 * read the reg when chip is asleep.
545 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530546 if (AR_SREV_9300_20_OR_LATER(ah)) {
547 ah->WARegVal = REG_READ(ah, AR_WA);
548 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
549 AR_WA_ASPM_TIMER_BASED_DISABLE);
550 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530551
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700552 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800553 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700554 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700555 }
556
Sujith Manoharana4a29542012-09-10 09:20:03 +0530557 if (AR_SREV_9565(ah)) {
558 ah->WARegVal |= AR_WA_BIT22;
559 REG_WRITE(ah, AR_WA, ah->WARegVal);
560 }
561
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400562 ath9k_hw_init_defaults(ah);
563 ath9k_hw_init_config(ah);
564
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100565 r = ath9k_hw_attach_ops(ah);
566 if (r)
567 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400568
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700569 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800570 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700571 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572 }
573
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200574 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200575 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400576 ah->is_pciexpress = false;
577
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700578 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700579 ath9k_hw_init_cal_settings(ah);
580
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200581 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582 ath9k_hw_disablepcie(ah);
583
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700584 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700586 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700587
588 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100589 r = ath9k_hw_fill_cap_info(ah);
590 if (r)
591 return r;
592
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700593 r = ath9k_hw_init_macaddr(ah);
594 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800595 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700596 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597 }
598
Sujith Manoharan45987022013-12-24 10:44:18 +0530599 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400601 common->state = ATH_HW_INITIALIZED;
602
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700603 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604}
605
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400606int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530607{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400608 int ret;
609 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530610
Sujith Manoharan77fac462012-09-11 20:09:18 +0530611 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400612 switch (ah->hw_version.devid) {
613 case AR5416_DEVID_PCI:
614 case AR5416_DEVID_PCIE:
615 case AR5416_AR9100_DEVID:
616 case AR9160_DEVID_PCI:
617 case AR9280_DEVID_PCI:
618 case AR9280_DEVID_PCIE:
619 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400620 case AR9287_DEVID_PCI:
621 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400622 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400623 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800624 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200625 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530626 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200627 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700628 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530629 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530630 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530631 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530632 case AR9300_DEVID_AR953X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400633 break;
634 default:
635 if (common->bus_ops->ath_bus_type == ATH_USB)
636 break;
Joe Perches38002762010-12-02 19:12:36 -0800637 ath_err(common, "Hardware device ID 0x%04x not supported\n",
638 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400639 return -EOPNOTSUPP;
640 }
Sujithf1dc5602008-10-29 10:16:30 +0530641
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642 ret = __ath9k_hw_init(ah);
643 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800644 ath_err(common,
645 "Unable to initialize hardware; initialization status: %d\n",
646 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400647 return ret;
648 }
Sujithf1dc5602008-10-29 10:16:30 +0530649
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400650 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530651}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400652EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530653
Sujithcbe61d82009-02-09 13:27:12 +0530654static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530655{
Sujith7d0d0df2010-04-16 11:53:57 +0530656 ENABLE_REGWRITE_BUFFER(ah);
657
Sujithf1dc5602008-10-29 10:16:30 +0530658 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
659 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
660
661 REG_WRITE(ah, AR_QOS_NO_ACK,
662 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
663 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
664 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
665
666 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
667 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
668 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
669 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
670 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530671
672 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530673}
674
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530675u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530676{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530677 struct ath_common *common = ath9k_hw_common(ah);
678 int i = 0;
679
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100680 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
681 udelay(100);
682 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
683
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530684 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
685
Vivek Natarajanb1415812011-01-27 14:45:07 +0530686 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530687
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530688 if (WARN_ON_ONCE(i >= 100)) {
689 ath_err(common, "PLL4 meaurement not done\n");
690 break;
691 }
692
693 i++;
694 }
695
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100696 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530697}
698EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
699
Sujithcbe61d82009-02-09 13:27:12 +0530700static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530701 struct ath9k_channel *chan)
702{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800703 u32 pll;
704
Sujith Manoharana4a29542012-09-10 09:20:03 +0530705 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530706 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
707 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
708 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
709 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
710 AR_CH0_DPLL2_KD, 0x40);
711 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
712 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530713
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530714 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
715 AR_CH0_BB_DPLL1_REFDIV, 0x5);
716 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
717 AR_CH0_BB_DPLL1_NINI, 0x58);
718 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
719 AR_CH0_BB_DPLL1_NFRAC, 0x0);
720
721 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
722 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
723 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
724 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
725 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
726 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
727
728 /* program BB PLL phase_shift to 0x6 */
729 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
730 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
731
732 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
733 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530734 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200735 } else if (AR_SREV_9330(ah)) {
736 u32 ddr_dpll2, pll_control2, kd;
737
738 if (ah->is_clk_25mhz) {
739 ddr_dpll2 = 0x18e82f01;
740 pll_control2 = 0xe04a3d;
741 kd = 0x1d;
742 } else {
743 ddr_dpll2 = 0x19e82f01;
744 pll_control2 = 0x886666;
745 kd = 0x3d;
746 }
747
748 /* program DDR PLL ki and kd value */
749 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
750
751 /* program DDR PLL phase_shift */
752 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
753 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
754
755 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
756 udelay(1000);
757
758 /* program refdiv, nint, frac to RTC register */
759 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
760
761 /* program BB PLL kd and ki value */
762 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
763 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
764
765 /* program BB PLL phase_shift */
766 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
767 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530768 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530769 u32 regval, pll2_divint, pll2_divfrac, refdiv;
770
771 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
772 udelay(1000);
773
774 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
775 udelay(100);
776
777 if (ah->is_clk_25mhz) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530778 if (AR_SREV_9531(ah)) {
779 pll2_divint = 0x1c;
780 pll2_divfrac = 0xa3d2;
781 refdiv = 1;
782 } else {
783 pll2_divint = 0x54;
784 pll2_divfrac = 0x1eb85;
785 refdiv = 3;
786 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530787 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200788 if (AR_SREV_9340(ah)) {
789 pll2_divint = 88;
790 pll2_divfrac = 0;
791 refdiv = 5;
792 } else {
793 pll2_divint = 0x11;
Rajkumar Manoharan76ac9ed2014-06-24 22:27:40 +0530794 pll2_divfrac =
795 AR_SREV_9531(ah) ? 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200796 refdiv = 1;
797 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530798 }
799
800 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530801 if (AR_SREV_9531(ah))
802 regval |= (0x1 << 22);
803 else
804 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530805 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
806 udelay(100);
807
808 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
809 (pll2_divint << 18) | pll2_divfrac);
810 udelay(100);
811
812 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200813 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530814 regval = (regval & 0x80071fff) |
815 (0x1 << 30) |
816 (0x1 << 13) |
817 (0x4 << 26) |
818 (0x18 << 19);
819 else if (AR_SREV_9531(ah))
820 regval = (regval & 0x01c00fff) |
821 (0x1 << 31) |
822 (0x2 << 29) |
823 (0xa << 25) |
824 (0x1 << 19) |
825 (0x6 << 12);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200826 else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530827 regval = (regval & 0x80071fff) |
828 (0x3 << 30) |
829 (0x1 << 13) |
830 (0x4 << 26) |
831 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530832 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530833
834 if (AR_SREV_9531(ah))
835 REG_WRITE(ah, AR_PHY_PLL_MODE,
836 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
837 else
838 REG_WRITE(ah, AR_PHY_PLL_MODE,
839 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
840
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530841 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530842 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800843
844 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530845 if (AR_SREV_9565(ah))
846 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100847 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530848
Gabor Juhosfc05a312012-07-03 19:13:31 +0200849 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
850 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530851 udelay(1000);
852
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400853 /* Switch the core clock for ar9271 to 117Mhz */
854 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530855 udelay(500);
856 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400857 }
858
Sujithf1dc5602008-10-29 10:16:30 +0530859 udelay(RTC_PLL_SETTLE_DELAY);
860
861 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530862
Gabor Juhosfc05a312012-07-03 19:13:31 +0200863 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530864 if (ah->is_clk_25mhz) {
865 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
866 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
867 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
868 } else {
869 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
870 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
871 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
872 }
873 udelay(100);
874 }
Sujithf1dc5602008-10-29 10:16:30 +0530875}
876
Sujithcbe61d82009-02-09 13:27:12 +0530877static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800878 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530879{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530880 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400881 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530882 AR_IMR_TXURN |
883 AR_IMR_RXERR |
884 AR_IMR_RXORN |
885 AR_IMR_BCNMISC;
886
Sujith Manoharanc90d4f72014-03-17 15:02:47 +0530887 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530888 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
889
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400890 if (AR_SREV_9300_20_OR_LATER(ah)) {
891 imr_reg |= AR_IMR_RXOK_HP;
892 if (ah->config.rx_intr_mitigation)
893 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
894 else
895 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530896
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400897 } else {
898 if (ah->config.rx_intr_mitigation)
899 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
900 else
901 imr_reg |= AR_IMR_RXOK;
902 }
903
904 if (ah->config.tx_intr_mitigation)
905 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
906 else
907 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530908
Sujith7d0d0df2010-04-16 11:53:57 +0530909 ENABLE_REGWRITE_BUFFER(ah);
910
Pavel Roskin152d5302010-03-31 18:05:37 -0400911 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500912 ah->imrs2_reg |= AR_IMR_S2_GTT;
913 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530914
915 if (!AR_SREV_9100(ah)) {
916 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530917 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530918 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
919 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400920
Sujith7d0d0df2010-04-16 11:53:57 +0530921 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530922
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400923 if (AR_SREV_9300_20_OR_LATER(ah)) {
924 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
925 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
926 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
927 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
928 }
Sujithf1dc5602008-10-29 10:16:30 +0530929}
930
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700931static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
932{
933 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
934 val = min(val, (u32) 0xFFFF);
935 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
936}
937
Felix Fietkau0005baf2010-01-15 02:33:40 +0100938static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530939{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100940 u32 val = ath9k_hw_mac_to_clks(ah, us);
941 val = min(val, (u32) 0xFFFF);
942 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530943}
944
Felix Fietkau0005baf2010-01-15 02:33:40 +0100945static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530946{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100947 u32 val = ath9k_hw_mac_to_clks(ah, us);
948 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
949 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
950}
951
952static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
953{
954 u32 val = ath9k_hw_mac_to_clks(ah, us);
955 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
956 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530957}
958
Sujithcbe61d82009-02-09 13:27:12 +0530959static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530960{
Sujithf1dc5602008-10-29 10:16:30 +0530961 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800962 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
963 tu);
Sujith2660b812009-02-09 13:27:26 +0530964 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530965 return false;
966 } else {
967 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530968 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530969 return true;
970 }
971}
972
Felix Fietkau0005baf2010-01-15 02:33:40 +0100973void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530974{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700975 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700976 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200977 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100978 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100979 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700980 int rx_lat = 0, tx_lat = 0, eifs = 0;
981 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100982
Joe Perchesd2182b62011-12-15 14:55:53 -0800983 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800984 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530985
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700986 if (!chan)
987 return;
988
Sujith2660b812009-02-09 13:27:26 +0530989 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100990 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100991
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +0530992 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
993 rx_lat = 41;
994 else
995 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700996 tx_lat = 54;
997
Felix Fietkaue88e4862012-04-19 21:18:22 +0200998 if (IS_CHAN_5GHZ(chan))
999 sifstime = 16;
1000 else
1001 sifstime = 10;
1002
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001003 if (IS_CHAN_HALF_RATE(chan)) {
1004 eifs = 175;
1005 rx_lat *= 2;
1006 tx_lat *= 2;
1007 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1008 tx_lat += 11;
1009
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001010 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001011 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001012 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001013 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1014 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301015 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001016 tx_lat *= 4;
1017 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1018 tx_lat += 22;
1019
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001020 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001021 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001022 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001023 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301024 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1025 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1026 reg = AR_USEC_ASYNC_FIFO;
1027 } else {
1028 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1029 common->clockrate;
1030 reg = REG_READ(ah, AR_USEC);
1031 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001032 rx_lat = MS(reg, AR_USEC_RX_LAT);
1033 tx_lat = MS(reg, AR_USEC_TX_LAT);
1034
1035 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001036 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001037
Felix Fietkaue239d852010-01-15 02:34:58 +01001038 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001039 slottime += 3 * ah->coverage_class;
1040 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001041 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001042
1043 /*
1044 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001045 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001046 * This was initially only meant to work around an issue with delayed
1047 * BA frames in some implementations, but it has been found to fix ACK
1048 * timeout issues in other cases as well.
1049 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001050 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001051 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001052 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001053 ctstimeout += 48 - sifstime - ah->slottime;
1054 }
1055
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001056 ath9k_hw_set_sifs_time(ah, sifstime);
1057 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001058 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001059 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301060 if (ah->globaltxtimeout != (u32) -1)
1061 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001062
1063 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1064 REG_RMW(ah, AR_USEC,
1065 (common->clockrate - 1) |
1066 SM(rx_lat, AR_USEC_RX_LAT) |
1067 SM(tx_lat, AR_USEC_TX_LAT),
1068 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1069
Sujithf1dc5602008-10-29 10:16:30 +05301070}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001071EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301072
Sujith285f2dd2010-01-08 10:36:07 +05301073void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001074{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001075 struct ath_common *common = ath9k_hw_common(ah);
1076
Sujith736b3a22010-03-17 14:25:24 +05301077 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001078 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001079
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001080 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001081}
Sujith285f2dd2010-01-08 10:36:07 +05301082EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001083
Sujithf1dc5602008-10-29 10:16:30 +05301084/*******/
1085/* INI */
1086/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001087
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001088u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001089{
1090 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1091
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001092 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001093 ctl |= CTL_11G;
1094 else
1095 ctl |= CTL_11A;
1096
1097 return ctl;
1098}
1099
Sujithf1dc5602008-10-29 10:16:30 +05301100/****************************************/
1101/* Reset and Channel Switching Routines */
1102/****************************************/
1103
Sujithcbe61d82009-02-09 13:27:12 +05301104static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301105{
Felix Fietkau57b32222010-04-15 17:39:22 -04001106 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001107 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301108
Sujith7d0d0df2010-04-16 11:53:57 +05301109 ENABLE_REGWRITE_BUFFER(ah);
1110
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001111 /*
1112 * set AHB_MODE not to do cacheline prefetches
1113 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001114 if (!AR_SREV_9300_20_OR_LATER(ah))
1115 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301116
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001117 /*
1118 * let mac dma reads be in 128 byte chunks
1119 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001120 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301121
Sujith7d0d0df2010-04-16 11:53:57 +05301122 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301123
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001124 /*
1125 * Restore TX Trigger Level to its pre-reset value.
1126 * The initial value depends on whether aggregation is enabled, and is
1127 * adjusted whenever underruns are detected.
1128 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001129 if (!AR_SREV_9300_20_OR_LATER(ah))
1130 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301131
Sujith7d0d0df2010-04-16 11:53:57 +05301132 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301133
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001134 /*
1135 * let mac dma writes be in 128 byte chunks
1136 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001137 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301138
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001139 /*
1140 * Setup receive FIFO threshold to hold off TX activities
1141 */
Sujithf1dc5602008-10-29 10:16:30 +05301142 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1143
Felix Fietkau57b32222010-04-15 17:39:22 -04001144 if (AR_SREV_9300_20_OR_LATER(ah)) {
1145 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1146 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1147
1148 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1149 ah->caps.rx_status_len);
1150 }
1151
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001152 /*
1153 * reduce the number of usable entries in PCU TXBUF to avoid
1154 * wrap around issues.
1155 */
Sujithf1dc5602008-10-29 10:16:30 +05301156 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001157 /* For AR9285 the number of Fifos are reduced to half.
1158 * So set the usable tx buf size also to half to
1159 * avoid data/delimiter underruns
1160 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001161 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1162 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1163 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1164 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1165 } else {
1166 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301167 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001168
Felix Fietkau86c157b2013-05-23 12:20:56 +02001169 if (!AR_SREV_9271(ah))
1170 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1171
Sujith7d0d0df2010-04-16 11:53:57 +05301172 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301173
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001174 if (AR_SREV_9300_20_OR_LATER(ah))
1175 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301176}
1177
Sujithcbe61d82009-02-09 13:27:12 +05301178static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301179{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001180 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1181 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301182
Sujithf1dc5602008-10-29 10:16:30 +05301183 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001184 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001185 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301186 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1187 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001188 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001189 case NL80211_IFTYPE_AP:
1190 set |= AR_STA_ID1_STA_AP;
1191 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001192 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001193 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301194 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301195 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001196 if (!ah->is_monitoring)
1197 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301198 break;
Sujithf1dc5602008-10-29 10:16:30 +05301199 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001200 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301201}
1202
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001203void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1204 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001205{
1206 u32 coef_exp, coef_man;
1207
1208 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1209 if ((coef_scaled >> coef_exp) & 0x1)
1210 break;
1211
1212 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1213
1214 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1215
1216 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1217 *coef_exponent = coef_exp - 16;
1218}
1219
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301220/* AR9330 WAR:
1221 * call external reset function to reset WMAC if:
1222 * - doing a cold reset
1223 * - we have pending frames in the TX queues.
1224 */
1225static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1226{
1227 int i, npend = 0;
1228
1229 for (i = 0; i < AR_NUM_QCU; i++) {
1230 npend = ath9k_hw_numtxpending(ah, i);
1231 if (npend)
1232 break;
1233 }
1234
1235 if (ah->external_reset &&
1236 (npend || type == ATH9K_RESET_COLD)) {
1237 int reset_err = 0;
1238
1239 ath_dbg(ath9k_hw_common(ah), RESET,
1240 "reset MAC via external reset\n");
1241
1242 reset_err = ah->external_reset();
1243 if (reset_err) {
1244 ath_err(ath9k_hw_common(ah),
1245 "External reset failed, err=%d\n",
1246 reset_err);
1247 return false;
1248 }
1249
1250 REG_WRITE(ah, AR_RTC_RESET, 1);
1251 }
1252
1253 return true;
1254}
1255
Sujithcbe61d82009-02-09 13:27:12 +05301256static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301257{
1258 u32 rst_flags;
1259 u32 tmpReg;
1260
Sujith70768492009-02-16 13:23:12 +05301261 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001262 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1263 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301264 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1265 }
1266
Sujith7d0d0df2010-04-16 11:53:57 +05301267 ENABLE_REGWRITE_BUFFER(ah);
1268
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001269 if (AR_SREV_9300_20_OR_LATER(ah)) {
1270 REG_WRITE(ah, AR_WA, ah->WARegVal);
1271 udelay(10);
1272 }
1273
Sujithf1dc5602008-10-29 10:16:30 +05301274 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1275 AR_RTC_FORCE_WAKE_ON_INT);
1276
1277 if (AR_SREV_9100(ah)) {
1278 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1279 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1280 } else {
1281 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001282 if (AR_SREV_9340(ah))
1283 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1284 else
1285 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1286 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1287
1288 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001289 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301290 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001291
1292 val = AR_RC_HOSTIF;
1293 if (!AR_SREV_9300_20_OR_LATER(ah))
1294 val |= AR_RC_AHB;
1295 REG_WRITE(ah, AR_RC, val);
1296
1297 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301298 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301299
1300 rst_flags = AR_RTC_RC_MAC_WARM;
1301 if (type == ATH9K_RESET_COLD)
1302 rst_flags |= AR_RTC_RC_MAC_COLD;
1303 }
1304
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001305 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301306 if (!ath9k_hw_ar9330_reset_war(ah, type))
1307 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001308 }
1309
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301310 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301311 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301312
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001313 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301314
1315 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301316
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301317 if (AR_SREV_9300_20_OR_LATER(ah))
1318 udelay(50);
1319 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301320 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301321 else
1322 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301323
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001324 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301325 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001326 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301327 return false;
1328 }
1329
1330 if (!AR_SREV_9100(ah))
1331 REG_WRITE(ah, AR_RC, 0);
1332
Sujithf1dc5602008-10-29 10:16:30 +05301333 if (AR_SREV_9100(ah))
1334 udelay(50);
1335
1336 return true;
1337}
1338
Sujithcbe61d82009-02-09 13:27:12 +05301339static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301340{
Sujith7d0d0df2010-04-16 11:53:57 +05301341 ENABLE_REGWRITE_BUFFER(ah);
1342
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001343 if (AR_SREV_9300_20_OR_LATER(ah)) {
1344 REG_WRITE(ah, AR_WA, ah->WARegVal);
1345 udelay(10);
1346 }
1347
Sujithf1dc5602008-10-29 10:16:30 +05301348 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1349 AR_RTC_FORCE_WAKE_ON_INT);
1350
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001351 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301352 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1353
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001354 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301355
Sujith7d0d0df2010-04-16 11:53:57 +05301356 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301357
Sujith Manoharanafe36532013-12-18 09:53:25 +05301358 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001359
1360 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301361 REG_WRITE(ah, AR_RC, 0);
1362
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001363 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301364
1365 if (!ath9k_hw_wait(ah,
1366 AR_RTC_STATUS,
1367 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301368 AR_RTC_STATUS_ON,
1369 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001370 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301371 return false;
1372 }
1373
Sujithf1dc5602008-10-29 10:16:30 +05301374 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1375}
1376
Sujithcbe61d82009-02-09 13:27:12 +05301377static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301378{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301379 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301380
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001381 if (AR_SREV_9300_20_OR_LATER(ah)) {
1382 REG_WRITE(ah, AR_WA, ah->WARegVal);
1383 udelay(10);
1384 }
1385
Sujithf1dc5602008-10-29 10:16:30 +05301386 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1387 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1388
Felix Fietkauceb26a62012-10-03 21:07:51 +02001389 if (!ah->reset_power_on)
1390 type = ATH9K_RESET_POWER_ON;
1391
Sujithf1dc5602008-10-29 10:16:30 +05301392 switch (type) {
1393 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301394 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301395 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001396 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301397 break;
Sujithf1dc5602008-10-29 10:16:30 +05301398 case ATH9K_RESET_WARM:
1399 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301400 ret = ath9k_hw_set_reset(ah, type);
1401 break;
Sujithf1dc5602008-10-29 10:16:30 +05301402 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301403 break;
Sujithf1dc5602008-10-29 10:16:30 +05301404 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301405
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301406 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301407}
1408
Sujithcbe61d82009-02-09 13:27:12 +05301409static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301410 struct ath9k_channel *chan)
1411{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001412 int reset_type = ATH9K_RESET_WARM;
1413
1414 if (AR_SREV_9280(ah)) {
1415 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1416 reset_type = ATH9K_RESET_POWER_ON;
1417 else
1418 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001419 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1420 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1421 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001422
1423 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301424 return false;
1425
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001426 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301427 return false;
1428
Sujith2660b812009-02-09 13:27:26 +05301429 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001430
1431 if (AR_SREV_9330(ah))
1432 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301433 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301434
1435 return true;
1436}
1437
Sujithcbe61d82009-02-09 13:27:12 +05301438static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001439 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301440{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001441 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301442 struct ath9k_hw_capabilities *pCap = &ah->caps;
1443 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301444 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001445 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001446 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301447
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301448 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001449 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1450 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1451 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301452 }
Sujithf1dc5602008-10-29 10:16:30 +05301453
1454 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1455 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001456 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001457 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301458 return false;
1459 }
1460 }
1461
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001462 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001463 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301464 return false;
1465 }
1466
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301467 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301468 ath9k_hw_mark_phy_inactive(ah);
1469 udelay(5);
1470
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301471 if (band_switch)
1472 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301473
1474 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1475 ath_err(common, "Failed to do fast channel change\n");
1476 return false;
1477 }
1478 }
1479
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001480 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301481
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001482 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001483 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001484 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001485 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301486 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001487 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001488 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301489
Felix Fietkau81c507a2013-10-11 23:30:55 +02001490 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001491 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301492
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301493 if (band_switch || ini_reloaded)
1494 ah->eep_ops->set_board_values(ah, chan);
1495
1496 ath9k_hw_init_bb(ah, chan);
1497 ath9k_hw_rfbus_done(ah);
1498
1499 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301500 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301501 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301502 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301503 }
1504
Sujithf1dc5602008-10-29 10:16:30 +05301505 return true;
1506}
1507
Felix Fietkau691680b2011-03-19 13:55:38 +01001508static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1509{
1510 u32 gpio_mask = ah->gpio_mask;
1511 int i;
1512
1513 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1514 if (!(gpio_mask & 1))
1515 continue;
1516
1517 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1518 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1519 }
1520}
1521
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301522void ath9k_hw_check_nav(struct ath_hw *ah)
1523{
1524 struct ath_common *common = ath9k_hw_common(ah);
1525 u32 val;
1526
1527 val = REG_READ(ah, AR_NAV);
1528 if (val != 0xdeadbeef && val > 0x7fff) {
1529 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1530 REG_WRITE(ah, AR_NAV, 0);
1531 }
1532}
1533EXPORT_SYMBOL(ath9k_hw_check_nav);
1534
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001535bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301536{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001537 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001538 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301539
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301540 if (AR_SREV_9300(ah))
1541 return !ath9k_hw_detect_mac_hang(ah);
1542
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001543 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001544 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301545
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001546 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001547 do {
1548 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001549 if (reg != last_val)
1550 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001551
Felix Fietkau105ff412014-03-09 09:51:16 +01001552 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001553 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001554 if ((reg & 0x7E7FFFEF) == 0x00702400)
1555 continue;
1556
1557 switch (reg & 0x7E000B00) {
1558 case 0x1E000000:
1559 case 0x52000B00:
1560 case 0x18000B00:
1561 continue;
1562 default:
1563 return true;
1564 }
1565 } while (count-- > 0);
1566
1567 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301568}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001569EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301570
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301571static void ath9k_hw_init_mfp(struct ath_hw *ah)
1572{
1573 /* Setup MFP options for CCMP */
1574 if (AR_SREV_9280_20_OR_LATER(ah)) {
1575 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1576 * frames when constructing CCMP AAD. */
1577 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1578 0xc7ff);
1579 ah->sw_mgmt_crypto = false;
1580 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1581 /* Disable hardware crypto for management frames */
1582 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1583 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1584 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1585 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1586 ah->sw_mgmt_crypto = true;
1587 } else {
1588 ah->sw_mgmt_crypto = true;
1589 }
1590}
1591
1592static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1593 u32 macStaId1, u32 saveDefAntenna)
1594{
1595 struct ath_common *common = ath9k_hw_common(ah);
1596
1597 ENABLE_REGWRITE_BUFFER(ah);
1598
Felix Fietkauecbbed32013-04-16 12:51:56 +02001599 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301600 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001601 | ah->sta_id1_defaults,
1602 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301603 ath_hw_setbssidmask(common);
1604 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1605 ath9k_hw_write_associd(ah);
1606 REG_WRITE(ah, AR_ISR, ~0);
1607 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1608
1609 REGWRITE_BUFFER_FLUSH(ah);
1610
1611 ath9k_hw_set_operating_mode(ah, ah->opmode);
1612}
1613
1614static void ath9k_hw_init_queues(struct ath_hw *ah)
1615{
1616 int i;
1617
1618 ENABLE_REGWRITE_BUFFER(ah);
1619
1620 for (i = 0; i < AR_NUM_DCU; i++)
1621 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1622
1623 REGWRITE_BUFFER_FLUSH(ah);
1624
1625 ah->intr_txqs = 0;
1626 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1627 ath9k_hw_resettxqueue(ah, i);
1628}
1629
1630/*
1631 * For big endian systems turn on swapping for descriptors
1632 */
1633static void ath9k_hw_init_desc(struct ath_hw *ah)
1634{
1635 struct ath_common *common = ath9k_hw_common(ah);
1636
1637 if (AR_SREV_9100(ah)) {
1638 u32 mask;
1639 mask = REG_READ(ah, AR_CFG);
1640 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1641 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1642 mask);
1643 } else {
1644 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1645 REG_WRITE(ah, AR_CFG, mask);
1646 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1647 REG_READ(ah, AR_CFG));
1648 }
1649 } else {
1650 if (common->bus_ops->ath_bus_type == ATH_USB) {
1651 /* Configure AR9271 target WLAN */
1652 if (AR_SREV_9271(ah))
1653 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1654 else
1655 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1656 }
1657#ifdef __BIG_ENDIAN
1658 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Sujith Manoharan2c323052013-12-31 08:12:02 +05301659 AR_SREV_9550(ah) || AR_SREV_9531(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301660 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1661 else
1662 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1663#endif
1664 }
1665}
1666
Sujith Manoharancaed6572012-03-14 14:40:46 +05301667/*
1668 * Fast channel change:
1669 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301670 */
1671static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1672{
1673 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301674 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301675 int ret;
1676
1677 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1678 goto fail;
1679
1680 if (ah->chip_fullsleep)
1681 goto fail;
1682
1683 if (!ah->curchan)
1684 goto fail;
1685
1686 if (chan->channel == ah->curchan->channel)
1687 goto fail;
1688
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001689 if ((ah->curchan->channelFlags | chan->channelFlags) &
1690 (CHANNEL_HALF | CHANNEL_QUARTER))
1691 goto fail;
1692
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301693 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001694 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301695 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001696 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001697 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001698 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301699
1700 if (!ath9k_hw_check_alive(ah))
1701 goto fail;
1702
1703 /*
1704 * For AR9462, make sure that calibration data for
1705 * re-using are present.
1706 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301707 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301708 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1709 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1710 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301711 goto fail;
1712
1713 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1714 ah->curchan->channel, chan->channel);
1715
1716 ret = ath9k_hw_channel_change(ah, chan);
1717 if (!ret)
1718 goto fail;
1719
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301720 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301721 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301722
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301723 ath9k_hw_loadnf(ah, ah->curchan);
1724 ath9k_hw_start_nfcal(ah, true);
1725
Sujith Manoharancaed6572012-03-14 14:40:46 +05301726 if (AR_SREV_9271(ah))
1727 ar9002_hw_load_ani_reg(ah, chan);
1728
1729 return 0;
1730fail:
1731 return -EINVAL;
1732}
1733
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301734u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1735{
1736 struct timespec ts;
1737 s64 usec;
1738
1739 if (!cur) {
1740 getrawmonotonic(&ts);
1741 cur = &ts;
1742 }
1743
1744 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1745 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1746
1747 return (u32) usec;
1748}
1749EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1750
Sujithcbe61d82009-02-09 13:27:12 +05301751int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301752 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001753{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001754 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001755 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001756 u32 saveDefAntenna;
1757 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301758 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001759 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301760 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301761 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301762 bool save_fullsleep = ah->chip_fullsleep;
1763
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301764 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301765 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1766 if (start_mci_reset)
1767 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301768 }
1769
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001770 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001771 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001772
Sujith Manoharancaed6572012-03-14 14:40:46 +05301773 if (ah->curchan && !ah->chip_fullsleep)
1774 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001775
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001776 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301777 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001778 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001779 /* Operating channel changed, reset channel calibration data */
1780 memset(caldata, 0, sizeof(*caldata));
1781 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001782 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301783 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001784 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001785 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001786
Sujith Manoharancaed6572012-03-14 14:40:46 +05301787 if (fastcc) {
1788 r = ath9k_hw_do_fastcc(ah, chan);
1789 if (!r)
1790 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001791 }
1792
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301793 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301794 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301795
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001796 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1797 if (saveDefAntenna == 0)
1798 saveDefAntenna = 1;
1799
1800 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1801
Felix Fietkau09d8e312013-11-18 20:14:43 +01001802 /* Save TSF before chip reset, a cold reset clears it */
1803 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001804 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301805
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001806 saveLedState = REG_READ(ah, AR_CFG_LED) &
1807 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1808 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1809
1810 ath9k_hw_mark_phy_inactive(ah);
1811
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001812 ah->paprd_table_write_done = false;
1813
Sujith05020d22010-03-17 14:25:23 +05301814 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001815 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1816 REG_WRITE(ah,
1817 AR9271_RESET_POWER_DOWN_CONTROL,
1818 AR9271_RADIO_RF_RST);
1819 udelay(50);
1820 }
1821
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001822 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001823 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001824 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001825 }
1826
Sujith05020d22010-03-17 14:25:23 +05301827 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001828 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1829 ah->htc_reset_init = false;
1830 REG_WRITE(ah,
1831 AR9271_RESET_POWER_DOWN_CONTROL,
1832 AR9271_GATE_MAC_CTL);
1833 udelay(50);
1834 }
1835
Sujith46fe7822009-09-17 09:25:25 +05301836 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001837 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001838 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301839
Felix Fietkau7a370812010-09-22 12:34:52 +02001840 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301841 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001842
Sujithe9141f72010-06-01 15:14:10 +05301843 if (!AR_SREV_9300_20_OR_LATER(ah))
1844 ar9002_hw_enable_async_fifo(ah);
1845
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001846 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001847 if (r)
1848 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001849
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001850 ath9k_hw_set_rfmode(ah, chan);
1851
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301852 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301853 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1854
Felix Fietkauf860d522010-06-30 02:07:48 +02001855 /*
1856 * Some AR91xx SoC devices frequently fail to accept TSF writes
1857 * right after the chip reset. When that happens, write a new
1858 * value after the initvals have been applied, with an offset
1859 * based on measured time difference
1860 */
1861 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1862 tsf += 1500;
1863 ath9k_hw_settsf64(ah, tsf);
1864 }
1865
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301866 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001867
Felix Fietkau81c507a2013-10-11 23:30:55 +02001868 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001869 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301870 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001871
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301872 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301873
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001874 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001875 if (r)
1876 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001877
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001878 ath9k_hw_set_clockrate(ah);
1879
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301880 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301881 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001882 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001883 ath9k_hw_init_qos(ah);
1884
Sujith2660b812009-02-09 13:27:26 +05301885 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001886 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301887
Felix Fietkau0005baf2010-01-15 02:33:40 +01001888 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001889
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001890 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1891 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1892 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1893 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1894 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1895 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1896 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301897 }
1898
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001899 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001900
1901 ath9k_hw_set_dma(ah);
1902
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301903 if (!ath9k_hw_mci_is_enabled(ah))
1904 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001905
Sujith0ce024c2009-12-14 14:57:00 +05301906 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301907 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1908 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001909 }
1910
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001911 if (ah->config.tx_intr_mitigation) {
1912 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1913 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1914 }
1915
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001916 ath9k_hw_init_bb(ah, chan);
1917
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301918 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301919 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1920 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301921 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001922 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001923 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001924
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301925 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301926 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301927
Sujith7d0d0df2010-04-16 11:53:57 +05301928 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001929
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001930 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001931 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1932
Sujith7d0d0df2010-04-16 11:53:57 +05301933 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301934
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301935 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001936
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301937 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301938 ath9k_hw_btcoex_enable(ah);
1939
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301940 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301941 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301942
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301943 ath9k_hw_loadnf(ah, chan);
1944 ath9k_hw_start_nfcal(ah, true);
1945
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301946 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001947 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301948
1949 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301950 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301951
Felix Fietkau691680b2011-03-19 13:55:38 +01001952 ath9k_hw_apply_gpio_override(ah);
1953
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301954 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301955 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1956
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001957 if (ah->hw->conf.radar_enabled) {
1958 /* set HW specific DFS configuration */
1959 ath9k_hw_set_radar_params(ah);
1960 }
1961
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001962 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001963}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001964EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965
Sujithf1dc5602008-10-29 10:16:30 +05301966/******************************/
1967/* Power Management (Chipset) */
1968/******************************/
1969
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001970/*
1971 * Notify Power Mgt is disabled in self-generated frames.
1972 * If requested, force chip to sleep.
1973 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301974static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301975{
1976 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301977
Sujith Manoharana4a29542012-09-10 09:20:03 +05301978 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05301979 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
1980 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
1981 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301982 /* xxx Required for WLAN only case ? */
1983 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
1984 udelay(100);
1985 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301986
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301987 /*
1988 * Clear the RTC force wake bit to allow the
1989 * mac to go to sleep.
1990 */
1991 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301992
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05301993 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301994 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301995
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301996 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1997 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1998
1999 /* Shutdown chip. Active low */
2000 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2001 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2002 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302003 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002004
2005 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002006 if (AR_SREV_9300_20_OR_LATER(ah))
2007 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002008}
2009
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002010/*
2011 * Notify Power Management is enabled in self-generating
2012 * frames. If request, set power mode of chip to
2013 * auto/normal. Duration in units of 128us (1/8 TU).
2014 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302015static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002016{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302017 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302018
Sujithf1dc5602008-10-29 10:16:30 +05302019 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002020
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302021 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2022 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2023 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2024 AR_RTC_FORCE_WAKE_ON_INT);
2025 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302026
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302027 /* When chip goes into network sleep, it could be waken
2028 * up by MCI_INT interrupt caused by BT's HW messages
2029 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2030 * rate (~100us). This will cause chip to leave and
2031 * re-enter network sleep mode frequently, which in
2032 * consequence will have WLAN MCI HW to generate lots of
2033 * SYS_WAKING and SYS_SLEEPING messages which will make
2034 * BT CPU to busy to process.
2035 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302036 if (ath9k_hw_mci_is_enabled(ah))
2037 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2038 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302039 /*
2040 * Clear the RTC force wake bit to allow the
2041 * mac to go to sleep.
2042 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302043 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302044
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302045 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302046 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302047 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002048
2049 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2050 if (AR_SREV_9300_20_OR_LATER(ah))
2051 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302052}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002053
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302054static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302055{
2056 u32 val;
2057 int i;
2058
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002059 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2060 if (AR_SREV_9300_20_OR_LATER(ah)) {
2061 REG_WRITE(ah, AR_WA, ah->WARegVal);
2062 udelay(10);
2063 }
2064
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302065 if ((REG_READ(ah, AR_RTC_STATUS) &
2066 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2067 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302068 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002069 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302070 if (!AR_SREV_9300_20_OR_LATER(ah))
2071 ath9k_hw_init_pll(ah, NULL);
2072 }
2073 if (AR_SREV_9100(ah))
2074 REG_SET_BIT(ah, AR_RTC_RESET,
2075 AR_RTC_RESET_EN);
2076
2077 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2078 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302079 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302080 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302081 else
2082 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302083
2084 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2085 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2086 if (val == AR_RTC_STATUS_ON)
2087 break;
2088 udelay(50);
2089 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2090 AR_RTC_FORCE_WAKE_EN);
2091 }
2092 if (i == 0) {
2093 ath_err(ath9k_hw_common(ah),
2094 "Failed to wakeup in %uus\n",
2095 POWER_UP_TIME / 20);
2096 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002097 }
2098
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302099 if (ath9k_hw_mci_is_enabled(ah))
2100 ar9003_mci_set_power_awake(ah);
2101
Sujithf1dc5602008-10-29 10:16:30 +05302102 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2103
2104 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002105}
2106
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002107bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302108{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002109 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302110 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302111 static const char *modes[] = {
2112 "AWAKE",
2113 "FULL-SLEEP",
2114 "NETWORK SLEEP",
2115 "UNDEFINED"
2116 };
Sujithf1dc5602008-10-29 10:16:30 +05302117
Gabor Juhoscbdec972009-07-24 17:27:22 +02002118 if (ah->power_mode == mode)
2119 return status;
2120
Joe Perchesd2182b62011-12-15 14:55:53 -08002121 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002122 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302123
2124 switch (mode) {
2125 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302126 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302127 break;
2128 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302129 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302130 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302131
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302132 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302133 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302134 break;
2135 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302136 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302137 break;
2138 default:
Joe Perches38002762010-12-02 19:12:36 -08002139 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302140 return false;
2141 }
Sujith2660b812009-02-09 13:27:26 +05302142 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302143
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002144 /*
2145 * XXX: If this warning never comes up after a while then
2146 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2147 * ath9k_hw_setpower() return type void.
2148 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302149
2150 if (!(ah->ah_flags & AH_UNPLUGGED))
2151 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002152
Sujithf1dc5602008-10-29 10:16:30 +05302153 return status;
2154}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002155EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302156
Sujithf1dc5602008-10-29 10:16:30 +05302157/*******************/
2158/* Beacon Handling */
2159/*******************/
2160
Sujithcbe61d82009-02-09 13:27:12 +05302161void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002162{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002163 int flags = 0;
2164
Sujith7d0d0df2010-04-16 11:53:57 +05302165 ENABLE_REGWRITE_BUFFER(ah);
2166
Sujith2660b812009-02-09 13:27:26 +05302167 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002168 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002169 REG_SET_BIT(ah, AR_TXCFG,
2170 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002171 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002172 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002173 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2174 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2175 TU_TO_USEC(ah->config.dma_beacon_response_time));
2176 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2177 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002178 flags |=
2179 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2180 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002181 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002182 ath_dbg(ath9k_hw_common(ah), BEACON,
2183 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002184 return;
2185 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186 }
2187
Felix Fietkaudd347f22011-03-22 21:54:17 +01002188 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2189 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2190 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002191
Sujith7d0d0df2010-04-16 11:53:57 +05302192 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302193
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002194 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2195}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002196EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002197
Sujithcbe61d82009-02-09 13:27:12 +05302198void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302199 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002200{
2201 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302202 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002203 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002204
Sujith7d0d0df2010-04-16 11:53:57 +05302205 ENABLE_REGWRITE_BUFFER(ah);
2206
Felix Fietkau4ed15762013-12-14 18:03:44 +01002207 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2208 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2209 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002210
Sujith7d0d0df2010-04-16 11:53:57 +05302211 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302212
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213 REG_RMW_FIELD(ah, AR_RSSI_THR,
2214 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2215
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302216 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002217
2218 if (bs->bs_sleepduration > beaconintval)
2219 beaconintval = bs->bs_sleepduration;
2220
2221 dtimperiod = bs->bs_dtimperiod;
2222 if (bs->bs_sleepduration > dtimperiod)
2223 dtimperiod = bs->bs_sleepduration;
2224
2225 if (beaconintval == dtimperiod)
2226 nextTbtt = bs->bs_nextdtim;
2227 else
2228 nextTbtt = bs->bs_nexttbtt;
2229
Joe Perchesd2182b62011-12-15 14:55:53 -08002230 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2231 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2232 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2233 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002234
Sujith7d0d0df2010-04-16 11:53:57 +05302235 ENABLE_REGWRITE_BUFFER(ah);
2236
Felix Fietkau4ed15762013-12-14 18:03:44 +01002237 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2238 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002239
2240 REG_WRITE(ah, AR_SLEEP1,
2241 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2242 | AR_SLEEP1_ASSUME_DTIM);
2243
Sujith60b67f52008-08-07 10:52:38 +05302244 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002245 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2246 else
2247 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2248
2249 REG_WRITE(ah, AR_SLEEP2,
2250 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2251
Felix Fietkau4ed15762013-12-14 18:03:44 +01002252 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2253 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254
Sujith7d0d0df2010-04-16 11:53:57 +05302255 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302256
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002257 REG_SET_BIT(ah, AR_TIMER_MODE,
2258 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2259 AR_DTIM_TIMER_EN);
2260
Sujith4af9cf42009-02-12 10:06:47 +05302261 /* TSF Out of Range Threshold */
2262 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002263}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002264EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002265
Sujithf1dc5602008-10-29 10:16:30 +05302266/*******************/
2267/* HW Capabilities */
2268/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002269
Felix Fietkau60540692011-07-19 08:46:44 +02002270static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2271{
2272 eeprom_chainmask &= chip_chainmask;
2273 if (eeprom_chainmask)
2274 return eeprom_chainmask;
2275 else
2276 return chip_chainmask;
2277}
2278
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002279/**
2280 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2281 * @ah: the atheros hardware data structure
2282 *
2283 * We enable DFS support upstream on chipsets which have passed a series
2284 * of tests. The testing requirements are going to be documented. Desired
2285 * test requirements are documented at:
2286 *
2287 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2288 *
2289 * Once a new chipset gets properly tested an individual commit can be used
2290 * to document the testing for DFS for that chipset.
2291 */
2292static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2293{
2294
2295 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002296 /* for temporary testing DFS with 9280 */
2297 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002298 /* AR9580 will likely be our first target to get testing on */
2299 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002300 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002301 default:
2302 return false;
2303 }
2304}
2305
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002306int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002307{
Sujith2660b812009-02-09 13:27:26 +05302308 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002309 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002310 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002311 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002312
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302313 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002314 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002315
Sujithf74df6f2009-02-09 13:27:24 +05302316 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002317 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302318
Sujith2660b812009-02-09 13:27:26 +05302319 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302320 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002321 if (regulatory->current_rd == 0x64 ||
2322 regulatory->current_rd == 0x65)
2323 regulatory->current_rd += 5;
2324 else if (regulatory->current_rd == 0x41)
2325 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002326 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2327 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328 }
Sujithdc2222a2008-08-14 13:26:55 +05302329
Sujithf74df6f2009-02-09 13:27:24 +05302330 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002331 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002332 ath_err(common,
2333 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002334 return -EINVAL;
2335 }
2336
Felix Fietkaud4659912010-10-14 16:02:39 +02002337 if (eeval & AR5416_OPFLAGS_11A)
2338 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339
Felix Fietkaud4659912010-10-14 16:02:39 +02002340 if (eeval & AR5416_OPFLAGS_11G)
2341 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302342
Sujith Manoharane41db612012-09-10 09:20:12 +05302343 if (AR_SREV_9485(ah) ||
2344 AR_SREV_9285(ah) ||
2345 AR_SREV_9330(ah) ||
2346 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002347 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302348 else if (AR_SREV_9462(ah))
2349 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002350 else if (!AR_SREV_9280_20_OR_LATER(ah))
2351 chip_chainmask = 7;
2352 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2353 chip_chainmask = 3;
2354 else
2355 chip_chainmask = 7;
2356
Sujithf74df6f2009-02-09 13:27:24 +05302357 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002358 /*
2359 * For AR9271 we will temporarilly uses the rx chainmax as read from
2360 * the EEPROM.
2361 */
Sujith8147f5d2009-02-20 15:13:23 +05302362 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002363 !(eeval & AR5416_OPFLAGS_11A) &&
2364 !(AR_SREV_9271(ah)))
2365 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302366 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002367 else if (AR_SREV_9100(ah))
2368 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302369 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002370 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302371 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302372
Felix Fietkau60540692011-07-19 08:46:44 +02002373 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2374 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002375 ah->txchainmask = pCap->tx_chainmask;
2376 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002377
Felix Fietkau7a370812010-09-22 12:34:52 +02002378 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302379
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002380 /* enable key search for every frame in an aggregate */
2381 if (AR_SREV_9300_20_OR_LATER(ah))
2382 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2383
Bruno Randolfce2220d2010-09-17 11:36:25 +09002384 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2385
Felix Fietkau0db156e2011-03-23 20:57:29 +01002386 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302387 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2388 else
2389 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2390
Sujith5b5fa352010-03-17 14:25:15 +05302391 if (AR_SREV_9271(ah))
2392 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302393 else if (AR_DEVID_7010(ah))
2394 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302395 else if (AR_SREV_9300_20_OR_LATER(ah))
2396 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2397 else if (AR_SREV_9287_11_OR_LATER(ah))
2398 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002399 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302400 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002401 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302402 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2403 else
2404 pCap->num_gpio_pins = AR_NUM_GPIO;
2405
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302406 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302407 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302408 else
Sujithf1dc5602008-10-29 10:16:30 +05302409 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302410
Johannes Berg74e13062013-07-03 20:55:38 +02002411#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302412 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2413 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2414 ah->rfkill_gpio =
2415 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2416 ah->rfkill_polarity =
2417 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302418
2419 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2420 }
2421#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002422 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302423 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2424 else
2425 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302426
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302427 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302428 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2429 else
2430 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2431
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002432 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002433 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302434 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002435 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2436
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002437 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2438 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2439 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002440 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002441 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002442 } else {
2443 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002444 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002445 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002446 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002447
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002448 if (AR_SREV_9300_20_OR_LATER(ah))
2449 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2450
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002451 if (AR_SREV_9300_20_OR_LATER(ah))
2452 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2453
Felix Fietkaua42acef2010-09-22 12:34:54 +02002454 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002455 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2456
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302457 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002458 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2459 ant_div_ctl1 =
2460 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302461 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002462 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302463 ath_info(common, "Enable LNA combining\n");
2464 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002465 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302466 }
2467
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302468 if (AR_SREV_9300_20_OR_LATER(ah)) {
2469 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2470 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2471 }
2472
Sujith Manoharan06236e52012-09-16 08:07:12 +05302473 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302474 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302475 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302476 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302477 ath_info(common, "Enable LNA combining\n");
2478 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302479 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002480
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002481 if (ath9k_hw_dfs_tested(ah))
2482 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2483
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002484 tx_chainmask = pCap->tx_chainmask;
2485 rx_chainmask = pCap->rx_chainmask;
2486 while (tx_chainmask || rx_chainmask) {
2487 if (tx_chainmask & BIT(0))
2488 pCap->max_txchains++;
2489 if (rx_chainmask & BIT(0))
2490 pCap->max_rxchains++;
2491
2492 tx_chainmask >>= 1;
2493 rx_chainmask >>= 1;
2494 }
2495
Sujith Manoharana4a29542012-09-10 09:20:03 +05302496 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302497 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2498 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2499
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302500 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302501 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302502 }
2503
Sujith Manoharan846e4382013-06-03 09:19:24 +05302504 if (AR_SREV_9462(ah))
2505 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302506
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302507 if (AR_SREV_9300_20_OR_LATER(ah) &&
2508 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2509 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2510
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002511 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002512}
2513
Sujithf1dc5602008-10-29 10:16:30 +05302514/****************************/
2515/* GPIO / RFKILL / Antennae */
2516/****************************/
2517
Sujithcbe61d82009-02-09 13:27:12 +05302518static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302519 u32 gpio, u32 type)
2520{
2521 int addr;
2522 u32 gpio_shift, tmp;
2523
2524 if (gpio > 11)
2525 addr = AR_GPIO_OUTPUT_MUX3;
2526 else if (gpio > 5)
2527 addr = AR_GPIO_OUTPUT_MUX2;
2528 else
2529 addr = AR_GPIO_OUTPUT_MUX1;
2530
2531 gpio_shift = (gpio % 6) * 5;
2532
2533 if (AR_SREV_9280_20_OR_LATER(ah)
2534 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2535 REG_RMW(ah, addr, (type << gpio_shift),
2536 (0x1f << gpio_shift));
2537 } else {
2538 tmp = REG_READ(ah, addr);
2539 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2540 tmp &= ~(0x1f << gpio_shift);
2541 tmp |= (type << gpio_shift);
2542 REG_WRITE(ah, addr, tmp);
2543 }
2544}
2545
Sujithcbe61d82009-02-09 13:27:12 +05302546void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302547{
2548 u32 gpio_shift;
2549
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002550 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302551
Sujith88c1f4f2010-06-30 14:46:31 +05302552 if (AR_DEVID_7010(ah)) {
2553 gpio_shift = gpio;
2554 REG_RMW(ah, AR7010_GPIO_OE,
2555 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2556 (AR7010_GPIO_OE_MASK << gpio_shift));
2557 return;
2558 }
Sujithf1dc5602008-10-29 10:16:30 +05302559
Sujith88c1f4f2010-06-30 14:46:31 +05302560 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302561 REG_RMW(ah,
2562 AR_GPIO_OE_OUT,
2563 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2564 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2565}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002566EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302567
Sujithcbe61d82009-02-09 13:27:12 +05302568u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302569{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302570#define MS_REG_READ(x, y) \
2571 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2572
Sujith2660b812009-02-09 13:27:26 +05302573 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302574 return 0xffffffff;
2575
Sujith88c1f4f2010-06-30 14:46:31 +05302576 if (AR_DEVID_7010(ah)) {
2577 u32 val;
2578 val = REG_READ(ah, AR7010_GPIO_IN);
2579 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2580 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002581 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2582 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002583 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302584 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002585 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302586 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002587 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302588 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002589 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302590 return MS_REG_READ(AR928X, gpio) != 0;
2591 else
2592 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302593}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002594EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302595
Sujithcbe61d82009-02-09 13:27:12 +05302596void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302597 u32 ah_signal_type)
2598{
2599 u32 gpio_shift;
2600
Sujith88c1f4f2010-06-30 14:46:31 +05302601 if (AR_DEVID_7010(ah)) {
2602 gpio_shift = gpio;
2603 REG_RMW(ah, AR7010_GPIO_OE,
2604 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2605 (AR7010_GPIO_OE_MASK << gpio_shift));
2606 return;
2607 }
2608
Sujithf1dc5602008-10-29 10:16:30 +05302609 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302610 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302611 REG_RMW(ah,
2612 AR_GPIO_OE_OUT,
2613 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2614 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2615}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002616EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302617
Sujithcbe61d82009-02-09 13:27:12 +05302618void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302619{
Sujith88c1f4f2010-06-30 14:46:31 +05302620 if (AR_DEVID_7010(ah)) {
2621 val = val ? 0 : 1;
2622 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2623 AR_GPIO_BIT(gpio));
2624 return;
2625 }
2626
Sujith5b5fa352010-03-17 14:25:15 +05302627 if (AR_SREV_9271(ah))
2628 val = ~val;
2629
Sujithf1dc5602008-10-29 10:16:30 +05302630 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2631 AR_GPIO_BIT(gpio));
2632}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002633EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302634
Sujithcbe61d82009-02-09 13:27:12 +05302635void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302636{
2637 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2638}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002639EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302640
Sujithf1dc5602008-10-29 10:16:30 +05302641/*********************/
2642/* General Operation */
2643/*********************/
2644
Sujithcbe61d82009-02-09 13:27:12 +05302645u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302646{
2647 u32 bits = REG_READ(ah, AR_RX_FILTER);
2648 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2649
2650 if (phybits & AR_PHY_ERR_RADAR)
2651 bits |= ATH9K_RX_FILTER_PHYRADAR;
2652 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2653 bits |= ATH9K_RX_FILTER_PHYERR;
2654
2655 return bits;
2656}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002657EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302658
Sujithcbe61d82009-02-09 13:27:12 +05302659void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302660{
2661 u32 phybits;
2662
Sujith7d0d0df2010-04-16 11:53:57 +05302663 ENABLE_REGWRITE_BUFFER(ah);
2664
Sujith Manoharana4a29542012-09-10 09:20:03 +05302665 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302666 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2667
Sujith7ea310b2009-09-03 12:08:43 +05302668 REG_WRITE(ah, AR_RX_FILTER, bits);
2669
Sujithf1dc5602008-10-29 10:16:30 +05302670 phybits = 0;
2671 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2672 phybits |= AR_PHY_ERR_RADAR;
2673 if (bits & ATH9K_RX_FILTER_PHYERR)
2674 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2675 REG_WRITE(ah, AR_PHY_ERR, phybits);
2676
2677 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002678 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302679 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002680 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302681
2682 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302683}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002684EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302685
Sujithcbe61d82009-02-09 13:27:12 +05302686bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302687{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302688 if (ath9k_hw_mci_is_enabled(ah))
2689 ar9003_mci_bt_gain_ctrl(ah);
2690
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302691 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2692 return false;
2693
2694 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002695 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302696 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302697}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002698EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302699
Sujithcbe61d82009-02-09 13:27:12 +05302700bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302701{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002702 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302703 return false;
2704
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302705 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2706 return false;
2707
2708 ath9k_hw_init_pll(ah, NULL);
2709 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302710}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002711EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302712
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002713static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302714{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002715 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002716
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002717 if (IS_CHAN_2GHZ(chan))
2718 gain_param = EEP_ANTENNA_GAIN_2G;
2719 else
2720 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302721
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002722 return ah->eep_ops->get_eeprom(ah, gain_param);
2723}
2724
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002725void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2726 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002727{
2728 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2729 struct ieee80211_channel *channel;
2730 int chan_pwr, new_pwr, max_gain;
2731 int ant_gain, ant_reduction = 0;
2732
2733 if (!chan)
2734 return;
2735
2736 channel = chan->chan;
2737 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2738 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2739 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2740
2741 ant_gain = get_antenna_gain(ah, chan);
2742 if (ant_gain > max_gain)
2743 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302744
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002745 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002746 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002747 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002748}
2749
2750void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2751{
2752 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2753 struct ath9k_channel *chan = ah->curchan;
2754 struct ieee80211_channel *channel = chan->chan;
2755
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002756 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002757 if (test)
2758 channel->max_power = MAX_RATE_POWER / 2;
2759
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002760 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002761
2762 if (test)
2763 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302764}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002765EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302766
Sujithcbe61d82009-02-09 13:27:12 +05302767void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302768{
Sujith2660b812009-02-09 13:27:26 +05302769 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302770}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002771EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302772
Sujithcbe61d82009-02-09 13:27:12 +05302773void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302774{
2775 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2776 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2777}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002778EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302779
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002780void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302781{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002782 struct ath_common *common = ath9k_hw_common(ah);
2783
2784 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2785 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2786 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302787}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002788EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302789
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002790#define ATH9K_MAX_TSF_READ 10
2791
Sujithcbe61d82009-02-09 13:27:12 +05302792u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302793{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002794 u32 tsf_lower, tsf_upper1, tsf_upper2;
2795 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302796
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002797 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2798 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2799 tsf_lower = REG_READ(ah, AR_TSF_L32);
2800 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2801 if (tsf_upper2 == tsf_upper1)
2802 break;
2803 tsf_upper1 = tsf_upper2;
2804 }
Sujithf1dc5602008-10-29 10:16:30 +05302805
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002806 WARN_ON( i == ATH9K_MAX_TSF_READ );
2807
2808 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302809}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002810EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302811
Sujithcbe61d82009-02-09 13:27:12 +05302812void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002813{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002814 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002815 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002816}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002817EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002818
Sujithcbe61d82009-02-09 13:27:12 +05302819void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302820{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002821 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2822 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002823 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002824 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002825
Sujithf1dc5602008-10-29 10:16:30 +05302826 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002827}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002828EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002829
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302830void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002831{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302832 if (set)
Sujith2660b812009-02-09 13:27:26 +05302833 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002834 else
Sujith2660b812009-02-09 13:27:26 +05302835 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002836}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002837EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002838
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002839void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002840{
Sujithf1dc5602008-10-29 10:16:30 +05302841 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002842
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002843 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302844 macmode = AR_2040_JOINED_RX_CLEAR;
2845 else
2846 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002847
Sujithf1dc5602008-10-29 10:16:30 +05302848 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002849}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302850
2851/* HW Generic timers configuration */
2852
2853static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2854{
2855 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2856 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2857 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2858 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2859 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2860 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2861 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2862 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2863 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2864 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2865 AR_NDP2_TIMER_MODE, 0x0002},
2866 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2867 AR_NDP2_TIMER_MODE, 0x0004},
2868 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2869 AR_NDP2_TIMER_MODE, 0x0008},
2870 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2871 AR_NDP2_TIMER_MODE, 0x0010},
2872 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2873 AR_NDP2_TIMER_MODE, 0x0020},
2874 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2875 AR_NDP2_TIMER_MODE, 0x0040},
2876 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2877 AR_NDP2_TIMER_MODE, 0x0080}
2878};
2879
2880/* HW generic timer primitives */
2881
Felix Fietkaudd347f22011-03-22 21:54:17 +01002882u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302883{
2884 return REG_READ(ah, AR_TSF_L32);
2885}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002886EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302887
2888struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2889 void (*trigger)(void *),
2890 void (*overflow)(void *),
2891 void *arg,
2892 u8 timer_index)
2893{
2894 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2895 struct ath_gen_timer *timer;
2896
Felix Fietkauc67ce332013-12-14 18:03:38 +01002897 if ((timer_index < AR_FIRST_NDP_TIMER) ||
2898 (timer_index >= ATH_MAX_GEN_TIMER))
2899 return NULL;
2900
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302901 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002902 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302903 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302904
2905 /* allocate a hardware generic timer slot */
2906 timer_table->timers[timer_index] = timer;
2907 timer->index = timer_index;
2908 timer->trigger = trigger;
2909 timer->overflow = overflow;
2910 timer->arg = arg;
2911
2912 return timer;
2913}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002914EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302915
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002916void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2917 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002918 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002919 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302920{
2921 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002922 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302923
Felix Fietkauc67ce332013-12-14 18:03:38 +01002924 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302925
2926 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302927 * Program generic timer registers
2928 */
2929 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2930 timer_next);
2931 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2932 timer_period);
2933 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2934 gen_tmr_configuration[timer->index].mode_mask);
2935
Sujith Manoharana4a29542012-09-10 09:20:03 +05302936 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302937 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302938 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302939 * to use. But we still follow the old rule, 0 - 7 use tsf and
2940 * 8 - 15 use tsf2.
2941 */
2942 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
2943 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2944 (1 << timer->index));
2945 else
2946 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2947 (1 << timer->index));
2948 }
2949
Felix Fietkauc67ce332013-12-14 18:03:38 +01002950 if (timer->trigger)
2951 mask |= SM(AR_GENTMR_BIT(timer->index),
2952 AR_IMR_S5_GENTIMER_TRIG);
2953 if (timer->overflow)
2954 mask |= SM(AR_GENTMR_BIT(timer->index),
2955 AR_IMR_S5_GENTIMER_THRESH);
2956
2957 REG_SET_BIT(ah, AR_IMR_S5, mask);
2958
2959 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
2960 ah->imask |= ATH9K_INT_GENTIMER;
2961 ath9k_hw_set_interrupts(ah);
2962 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302963}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002964EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302965
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002966void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302967{
2968 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2969
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302970 /* Clear generic timer enable bits. */
2971 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2972 gen_tmr_configuration[timer->index].mode_mask);
2973
Sujith Manoharanb7f59762012-09-11 10:46:24 +05302974 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2975 /*
2976 * Need to switch back to TSF if it was using TSF2.
2977 */
2978 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
2979 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2980 (1 << timer->index));
2981 }
2982 }
2983
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302984 /* Disable both trigger and thresh interrupt masks */
2985 REG_CLR_BIT(ah, AR_IMR_S5,
2986 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2987 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2988
Felix Fietkauc67ce332013-12-14 18:03:38 +01002989 timer_table->timer_mask &= ~BIT(timer->index);
2990
2991 if (timer_table->timer_mask == 0) {
2992 ah->imask &= ~ATH9K_INT_GENTIMER;
2993 ath9k_hw_set_interrupts(ah);
2994 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302995}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002996EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302997
2998void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2999{
3000 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3001
3002 /* free the hardware generic timer slot */
3003 timer_table->timers[timer->index] = NULL;
3004 kfree(timer);
3005}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003006EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303007
3008/*
3009 * Generic Timer Interrupts handling
3010 */
3011void ath_gen_timer_isr(struct ath_hw *ah)
3012{
3013 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3014 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003015 unsigned long trigger_mask, thresh_mask;
3016 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303017
3018 /* get hardware generic timer interrupt status */
3019 trigger_mask = ah->intr_gen_timer_trigger;
3020 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003021 trigger_mask &= timer_table->timer_mask;
3022 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303023
Felix Fietkauc67ce332013-12-14 18:03:38 +01003024 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303025 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003026 if (!timer)
3027 continue;
3028 if (!timer->overflow)
3029 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003030
3031 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303032 timer->overflow(timer->arg);
3033 }
3034
Felix Fietkauc67ce332013-12-14 18:03:38 +01003035 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303036 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003037 if (!timer)
3038 continue;
3039 if (!timer->trigger)
3040 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303041 timer->trigger(timer->arg);
3042 }
3043}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003044EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003045
Sujith05020d22010-03-17 14:25:23 +05303046/********/
3047/* HTC */
3048/********/
3049
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003050static struct {
3051 u32 version;
3052 const char * name;
3053} ath_mac_bb_names[] = {
3054 /* Devices with external radios */
3055 { AR_SREV_VERSION_5416_PCI, "5416" },
3056 { AR_SREV_VERSION_5416_PCIE, "5418" },
3057 { AR_SREV_VERSION_9100, "9100" },
3058 { AR_SREV_VERSION_9160, "9160" },
3059 /* Single-chip solutions */
3060 { AR_SREV_VERSION_9280, "9280" },
3061 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003062 { AR_SREV_VERSION_9287, "9287" },
3063 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003064 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003065 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003066 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303067 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303068 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003069 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303070 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303071 { AR_SREV_VERSION_9531, "9531" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003072};
3073
3074/* For devices with external radios */
3075static struct {
3076 u16 version;
3077 const char * name;
3078} ath_rf_names[] = {
3079 { 0, "5133" },
3080 { AR_RAD5133_SREV_MAJOR, "5133" },
3081 { AR_RAD5122_SREV_MAJOR, "5122" },
3082 { AR_RAD2133_SREV_MAJOR, "2133" },
3083 { AR_RAD2122_SREV_MAJOR, "2122" }
3084};
3085
3086/*
3087 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3088 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003089static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003090{
3091 int i;
3092
3093 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3094 if (ath_mac_bb_names[i].version == mac_bb_version) {
3095 return ath_mac_bb_names[i].name;
3096 }
3097 }
3098
3099 return "????";
3100}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003101
3102/*
3103 * Return the RF name. "????" is returned if the RF is unknown.
3104 * Used for devices with external radios.
3105 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003106static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003107{
3108 int i;
3109
3110 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3111 if (ath_rf_names[i].version == rf_version) {
3112 return ath_rf_names[i].name;
3113 }
3114 }
3115
3116 return "????";
3117}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003118
3119void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3120{
3121 int used;
3122
3123 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003124 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003125 used = scnprintf(hw_name, len,
3126 "Atheros AR%s Rev:%x",
3127 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3128 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003129 }
3130 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003131 used = scnprintf(hw_name, len,
3132 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3133 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3134 ah->hw_version.macRev,
3135 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3136 & AR_RADIO_SREV_MAJOR)),
3137 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003138 }
3139
3140 hw_name[used] = '\0';
3141}
3142EXPORT_SYMBOL(ath9k_hw_name);