blob: 5996ffd6dff13baa65a727a43cc7d31569c9adf6 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
42#include <linux/of_platform.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053045#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046
47#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053048#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen68104462013-12-17 13:53:28 +020052struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020053
Tomi Valkeinen68104462013-12-17 13:53:28 +020054#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020055
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020056/* DSI Protocol Engine */
57
Tomi Valkeinen68104462013-12-17 13:53:28 +020058#define DSI_PROTO 0
59#define DSI_PROTO_SZ 0x200
60
61#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
62#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
63#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
64#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
65#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
66#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
67#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
68#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
69#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
70#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
71#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
72#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
73#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
74#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
75#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
76#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
77#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
78#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
79#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
80#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
81#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
82#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
83#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
84#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
85#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
86#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
87#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
88#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
89#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
90#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
91#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
92#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
93#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
94#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSIPHY_SCP */
97
Tomi Valkeinen68104462013-12-17 13:53:28 +020098#define DSI_PHY 1
99#define DSI_PHY_OFFSET 0x200
100#define DSI_PHY_SZ 0x40
101
102#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
103#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
104#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
105#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
106#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200107
108/* DSI_PLL_CTRL_SCP */
109
Tomi Valkeinen68104462013-12-17 13:53:28 +0200110#define DSI_PLL 2
111#define DSI_PLL_OFFSET 0x300
112#define DSI_PLL_SZ 0x20
113
114#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
115#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
116#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
117#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
118#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200119
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530120#define REG_GET(dsidev, idx, start, end) \
121 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200122
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530123#define REG_FLD_MOD(dsidev, idx, val, start, end) \
124 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200125
126/* Global interrupts */
127#define DSI_IRQ_VC0 (1 << 0)
128#define DSI_IRQ_VC1 (1 << 1)
129#define DSI_IRQ_VC2 (1 << 2)
130#define DSI_IRQ_VC3 (1 << 3)
131#define DSI_IRQ_WAKEUP (1 << 4)
132#define DSI_IRQ_RESYNC (1 << 5)
133#define DSI_IRQ_PLL_LOCK (1 << 7)
134#define DSI_IRQ_PLL_UNLOCK (1 << 8)
135#define DSI_IRQ_PLL_RECALL (1 << 9)
136#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
137#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
138#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
139#define DSI_IRQ_TE_TRIGGER (1 << 16)
140#define DSI_IRQ_ACK_TRIGGER (1 << 17)
141#define DSI_IRQ_SYNC_LOST (1 << 18)
142#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
143#define DSI_IRQ_TA_TIMEOUT (1 << 20)
144#define DSI_IRQ_ERROR_MASK \
145 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530146 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200147#define DSI_IRQ_CHANNEL_MASK 0xf
148
149/* Virtual channel interrupts */
150#define DSI_VC_IRQ_CS (1 << 0)
151#define DSI_VC_IRQ_ECC_CORR (1 << 1)
152#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
153#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
154#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
155#define DSI_VC_IRQ_BTA (1 << 5)
156#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
157#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
158#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
159#define DSI_VC_IRQ_ERROR_MASK \
160 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
161 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
162 DSI_VC_IRQ_FIFO_TX_UDF)
163
164/* ComplexIO interrupts */
165#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
166#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
167#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
169#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
171#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
172#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
174#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
176#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
177#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200178#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
179#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200180#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
181#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
182#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200183#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
184#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
186#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
187#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200195#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
196#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197#define DSI_CIO_IRQ_ERROR_MASK \
198 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
200 DSI_CIO_IRQ_ERRSYNCESC5 | \
201 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
202 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
203 DSI_CIO_IRQ_ERRESC5 | \
204 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
205 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
206 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300207 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
208 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200209 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
210 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
211 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200212
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200213typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
214
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200215static int dsi_display_init_dispc(struct platform_device *dsidev,
216 struct omap_overlay_manager *mgr);
217static void dsi_display_uninit_dispc(struct platform_device *dsidev,
218 struct omap_overlay_manager *mgr);
219
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300220static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
221
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200222#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300223#define DSI_MAX_NR_LANES 5
224
225enum dsi_lane_function {
226 DSI_LANE_UNUSED = 0,
227 DSI_LANE_CLK,
228 DSI_LANE_DATA1,
229 DSI_LANE_DATA2,
230 DSI_LANE_DATA3,
231 DSI_LANE_DATA4,
232};
233
234struct dsi_lane_config {
235 enum dsi_lane_function function;
236 u8 polarity;
237};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200238
239struct dsi_isr_data {
240 omap_dsi_isr_t isr;
241 void *arg;
242 u32 mask;
243};
244
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200245enum fifo_size {
246 DSI_FIFO_SIZE_0 = 0,
247 DSI_FIFO_SIZE_32 = 1,
248 DSI_FIFO_SIZE_64 = 2,
249 DSI_FIFO_SIZE_96 = 3,
250 DSI_FIFO_SIZE_128 = 4,
251};
252
Archit Tanejad6049142011-08-22 11:58:08 +0530253enum dsi_vc_source {
254 DSI_VC_SOURCE_L4 = 0,
255 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200256};
257
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200258struct dsi_irq_stats {
259 unsigned long last_reset;
260 unsigned irq_count;
261 unsigned dsi_irqs[32];
262 unsigned vc_irqs[4][32];
263 unsigned cio_irqs[32];
264};
265
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200266struct dsi_isr_tables {
267 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
268 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
269 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
270};
271
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200272struct dsi_clk_calc_ctx {
273 struct platform_device *dsidev;
274
275 /* inputs */
276
277 const struct omap_dss_dsi_config *config;
278
279 unsigned long req_pck_min, req_pck_nom, req_pck_max;
280
281 /* outputs */
282
283 struct dsi_clock_info dsi_cinfo;
284 struct dispc_clock_info dispc_cinfo;
285
286 struct omap_video_timings dispc_vm;
287 struct omap_dss_dsi_videomode_timings dsi_vm;
288};
289
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300290struct dsi_lp_clock_info {
291 unsigned long lp_clk;
292 u16 lp_clk_div;
293};
294
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530295struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000296 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200297 void __iomem *proto_base;
298 void __iomem *phy_base;
299 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300300
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200301 int module_id;
302
archit tanejaaffe3602011-02-23 08:41:03 +0000303 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200304
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300305 bool is_enabled;
306
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300307 struct clk *dss_clk;
308 struct clk *sys_clk;
309
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200310 struct dispc_clock_info user_dispc_cinfo;
311 struct dsi_clock_info user_dsi_cinfo;
312
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200313 struct dsi_clock_info current_cinfo;
314
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300315 struct dsi_lp_clock_info user_lp_cinfo;
316 struct dsi_lp_clock_info current_lp_cinfo;
317
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300318 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200319 struct regulator *vdds_dsi_reg;
320
321 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530322 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200323 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300324 enum fifo_size tx_fifo_size;
325 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530326 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200327 } vc[4];
328
329 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200330 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200331
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200332 spinlock_t irq_lock;
333 struct dsi_isr_tables isr_tables;
334 /* space for a copy used by the interrupt handler */
335 struct dsi_isr_tables isr_tables_copy;
336
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200337 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300338#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200339 unsigned update_bytes;
340#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200341
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200342 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300343 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200344
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200345 void (*framedone_callback)(int, void *);
346 void *framedone_data;
347
348 struct delayed_work framedone_timeout_work;
349
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200350#ifdef DSI_CATCH_MISSING_TE
351 struct timer_list te_timer;
352#endif
353
354 unsigned long cache_req_pck;
355 unsigned long cache_clk_freq;
356 struct dsi_clock_info cache_cinfo;
357
358 u32 errors;
359 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300360#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200361 ktime_t perf_setup_time;
362 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200363#endif
364 int debug_read;
365 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200366
367#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
368 spinlock_t irq_stats_lock;
369 struct dsi_irq_stats irq_stats;
370#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500371 /* DSI PLL Parameter Ranges */
372 unsigned long regm_max, regn_max;
373 unsigned long regm_dispc_max, regm_dsi_max;
374 unsigned long fint_min, fint_max;
375 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300376
Tomi Valkeinend9820852011-10-12 15:05:59 +0300377 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200378 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530379
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300380 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
381 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300382
383 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530384
385 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530386 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530387 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530388 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530389 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530390
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300391 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530392};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200393
Archit Taneja2e868db2011-05-12 17:26:28 +0530394struct dsi_packet_sent_handler_data {
395 struct platform_device *dsidev;
396 struct completion *completion;
397};
398
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300399struct dsi_module_id_data {
400 u32 address;
401 int id;
402};
403
404static const struct of_device_id dsi_of_match[];
405
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300406#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030407static bool dsi_perf;
408module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200409#endif
410
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530411static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
412{
413 return dev_get_drvdata(&dsidev->dev);
414}
415
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530416static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
417{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300418 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530419}
420
421struct platform_device *dsi_get_dsidev_from_id(int module)
422{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300423 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530424 enum omap_dss_output_id id;
425
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300426 switch (module) {
427 case 0:
428 id = OMAP_DSS_OUTPUT_DSI1;
429 break;
430 case 1:
431 id = OMAP_DSS_OUTPUT_DSI2;
432 break;
433 default:
434 return NULL;
435 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530436
437 out = omap_dss_get_output(id);
438
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300439 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530440}
441
442static inline void dsi_write_reg(struct platform_device *dsidev,
443 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200444{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530445 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200446 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530447
Tomi Valkeinen68104462013-12-17 13:53:28 +0200448 switch(idx.module) {
449 case DSI_PROTO: base = dsi->proto_base; break;
450 case DSI_PHY: base = dsi->phy_base; break;
451 case DSI_PLL: base = dsi->pll_base; break;
452 default: return;
453 }
454
455 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200456}
457
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530458static inline u32 dsi_read_reg(struct platform_device *dsidev,
459 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200462 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530463
Tomi Valkeinen68104462013-12-17 13:53:28 +0200464 switch(idx.module) {
465 case DSI_PROTO: base = dsi->proto_base; break;
466 case DSI_PHY: base = dsi->phy_base; break;
467 case DSI_PLL: base = dsi->pll_base; break;
468 default: return 0;
469 }
470
471 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472}
473
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300474static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530476 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
477 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
478
479 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200480}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300482static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530484 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
485 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
486
487 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200488}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530490static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200491{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530492 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
493
494 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200495}
496
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200497static void dsi_completion_handler(void *data, u32 mask)
498{
499 complete((struct completion *)data);
500}
501
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530502static inline int wait_for_bit_change(struct platform_device *dsidev,
503 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200504{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300505 unsigned long timeout;
506 ktime_t wait;
507 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300509 /* first busyloop to see if the bit changes right away */
510 t = 100;
511 while (t-- > 0) {
512 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
513 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200514 }
515
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300516 /* then loop for 500ms, sleeping for 1ms in between */
517 timeout = jiffies + msecs_to_jiffies(500);
518 while (time_before(jiffies, timeout)) {
519 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
520 return value;
521
522 wait = ns_to_ktime(1000 * 1000);
523 set_current_state(TASK_UNINTERRUPTIBLE);
524 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
525 }
526
527 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200528}
529
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530530u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
531{
532 switch (fmt) {
533 case OMAP_DSS_DSI_FMT_RGB888:
534 case OMAP_DSS_DSI_FMT_RGB666:
535 return 24;
536 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
537 return 18;
538 case OMAP_DSS_DSI_FMT_RGB565:
539 return 16;
540 default:
541 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300542 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530543 }
544}
545
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300546#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530547static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200548{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530549 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
550 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200551}
552
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530553static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200554{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530555 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
556 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200557}
558
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530559static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200560{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530561 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200562 ktime_t t, setup_time, trans_time;
563 u32 total_bytes;
564 u32 setup_us, trans_us, total_us;
565
566 if (!dsi_perf)
567 return;
568
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200569 t = ktime_get();
570
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530571 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200572 setup_us = (u32)ktime_to_us(setup_time);
573 if (setup_us == 0)
574 setup_us = 1;
575
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530576 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200577 trans_us = (u32)ktime_to_us(trans_time);
578 if (trans_us == 0)
579 trans_us = 1;
580
581 total_us = setup_us + trans_us;
582
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200583 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200584
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200585 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
586 "%u bytes, %u kbytes/sec\n",
587 name,
588 setup_us,
589 trans_us,
590 total_us,
591 1000*1000 / total_us,
592 total_bytes,
593 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594}
595#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300596static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
597{
598}
599
600static inline void dsi_perf_mark_start(struct platform_device *dsidev)
601{
602}
603
604static inline void dsi_perf_show(struct platform_device *dsidev,
605 const char *name)
606{
607}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200608#endif
609
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530610static int verbose_irq;
611
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200612static void print_irq_status(u32 status)
613{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200614 if (status == 0)
615 return;
616
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530617 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200618 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200619
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530620#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
621
622 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
623 status,
624 verbose_irq ? PIS(VC0) : "",
625 verbose_irq ? PIS(VC1) : "",
626 verbose_irq ? PIS(VC2) : "",
627 verbose_irq ? PIS(VC3) : "",
628 PIS(WAKEUP),
629 PIS(RESYNC),
630 PIS(PLL_LOCK),
631 PIS(PLL_UNLOCK),
632 PIS(PLL_RECALL),
633 PIS(COMPLEXIO_ERR),
634 PIS(HS_TX_TIMEOUT),
635 PIS(LP_RX_TIMEOUT),
636 PIS(TE_TRIGGER),
637 PIS(ACK_TRIGGER),
638 PIS(SYNC_LOST),
639 PIS(LDO_POWER_GOOD),
640 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200641#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200642}
643
644static void print_irq_status_vc(int channel, u32 status)
645{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200646 if (status == 0)
647 return;
648
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530649 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200650 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200651
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530652#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
653
654 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
655 channel,
656 status,
657 PIS(CS),
658 PIS(ECC_CORR),
659 PIS(ECC_NO_CORR),
660 verbose_irq ? PIS(PACKET_SENT) : "",
661 PIS(BTA),
662 PIS(FIFO_TX_OVF),
663 PIS(FIFO_RX_OVF),
664 PIS(FIFO_TX_UDF),
665 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200666#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200667}
668
669static void print_irq_status_cio(u32 status)
670{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200671 if (status == 0)
672 return;
673
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530674#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200675
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530676 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
677 status,
678 PIS(ERRSYNCESC1),
679 PIS(ERRSYNCESC2),
680 PIS(ERRSYNCESC3),
681 PIS(ERRESC1),
682 PIS(ERRESC2),
683 PIS(ERRESC3),
684 PIS(ERRCONTROL1),
685 PIS(ERRCONTROL2),
686 PIS(ERRCONTROL3),
687 PIS(STATEULPS1),
688 PIS(STATEULPS2),
689 PIS(STATEULPS3),
690 PIS(ERRCONTENTIONLP0_1),
691 PIS(ERRCONTENTIONLP1_1),
692 PIS(ERRCONTENTIONLP0_2),
693 PIS(ERRCONTENTIONLP1_2),
694 PIS(ERRCONTENTIONLP0_3),
695 PIS(ERRCONTENTIONLP1_3),
696 PIS(ULPSACTIVENOT_ALL0),
697 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200698#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200699}
700
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200701#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530702static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
703 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200704{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530705 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200706 int i;
707
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530708 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200709
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530710 dsi->irq_stats.irq_count++;
711 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200712
713 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530714 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200715
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530716 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200717
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530718 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719}
720#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200722#endif
723
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200724static int debug_irq;
725
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
727 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200728{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730 int i;
731
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732 if (irqstatus & DSI_IRQ_ERROR_MASK) {
733 DSSERR("DSI error, irqstatus %x\n", irqstatus);
734 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_lock(&dsi->errors_lock);
736 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
737 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200738 } else if (debug_irq) {
739 print_irq_status(irqstatus);
740 }
741
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742 for (i = 0; i < 4; ++i) {
743 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
744 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
745 i, vcstatus[i]);
746 print_irq_status_vc(i, vcstatus[i]);
747 } else if (debug_irq) {
748 print_irq_status_vc(i, vcstatus[i]);
749 }
750 }
751
752 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
753 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
754 print_irq_status_cio(ciostatus);
755 } else if (debug_irq) {
756 print_irq_status_cio(ciostatus);
757 }
758}
759
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200760static void dsi_call_isrs(struct dsi_isr_data *isr_array,
761 unsigned isr_array_size, u32 irqstatus)
762{
763 struct dsi_isr_data *isr_data;
764 int i;
765
766 for (i = 0; i < isr_array_size; i++) {
767 isr_data = &isr_array[i];
768 if (isr_data->isr && isr_data->mask & irqstatus)
769 isr_data->isr(isr_data->arg, irqstatus);
770 }
771}
772
773static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
774 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
775{
776 int i;
777
778 dsi_call_isrs(isr_tables->isr_table,
779 ARRAY_SIZE(isr_tables->isr_table),
780 irqstatus);
781
782 for (i = 0; i < 4; ++i) {
783 if (vcstatus[i] == 0)
784 continue;
785 dsi_call_isrs(isr_tables->isr_table_vc[i],
786 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
787 vcstatus[i]);
788 }
789
790 if (ciostatus != 0)
791 dsi_call_isrs(isr_tables->isr_table_cio,
792 ARRAY_SIZE(isr_tables->isr_table_cio),
793 ciostatus);
794}
795
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200796static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
797{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530798 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530799 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200800 u32 irqstatus, vcstatus[4], ciostatus;
801 int i;
802
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530803 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530804 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530805
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300806 if (!dsi->is_enabled)
807 return IRQ_NONE;
808
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530809 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530811 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200812
813 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200814 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530815 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200816 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200817 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200818
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530819 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200820 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200822
823 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200824 if ((irqstatus & (1 << i)) == 0) {
825 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200826 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300827 }
828
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530829 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200830
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530831 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530833 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834 }
835
836 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530837 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200838
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530839 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200840 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530841 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200842 } else {
843 ciostatus = 0;
844 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200845
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200846#ifdef DSI_CATCH_MISSING_TE
847 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530848 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200849#endif
850
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 /* make a copy and unlock, so that isrs can unregister
852 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530853 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
854 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200855
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530856 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530860 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200861
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530862 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200863
archit tanejaaffe3602011-02-23 08:41:03 +0000864 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200865}
866
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530867/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530868static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
869 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870 unsigned isr_array_size, u32 default_mask,
871 const struct dsi_reg enable_reg,
872 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200873{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200874 struct dsi_isr_data *isr_data;
875 u32 mask;
876 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200877 int i;
878
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200879 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200880
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200881 for (i = 0; i < isr_array_size; i++) {
882 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200883
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200884 if (isr_data->isr == NULL)
885 continue;
886
887 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200888 }
889
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530890 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200891 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530892 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
893 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200894
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200895 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530896 dsi_read_reg(dsidev, enable_reg);
897 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200898}
899
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530900/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530901static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200902{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530903 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200904 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200905#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200906 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200907#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530908 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
909 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200910 DSI_IRQENABLE, DSI_IRQSTATUS);
911}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200912
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530913/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530914static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200915{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530916 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
917
918 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
919 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200920 DSI_VC_IRQ_ERROR_MASK,
921 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
922}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200923
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530924/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530925static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200926{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530927 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
928
929 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
930 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931 DSI_CIO_IRQ_ERROR_MASK,
932 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
933}
934
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530935static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200936{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530937 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938 unsigned long flags;
939 int vc;
940
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530941 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200942
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530945 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530947 _omap_dsi_set_irqs_vc(dsidev, vc);
948 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530950 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951}
952
953static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
954 struct dsi_isr_data *isr_array, unsigned isr_array_size)
955{
956 struct dsi_isr_data *isr_data;
957 int free_idx;
958 int i;
959
960 BUG_ON(isr == NULL);
961
962 /* check for duplicate entry and find a free slot */
963 free_idx = -1;
964 for (i = 0; i < isr_array_size; i++) {
965 isr_data = &isr_array[i];
966
967 if (isr_data->isr == isr && isr_data->arg == arg &&
968 isr_data->mask == mask) {
969 return -EINVAL;
970 }
971
972 if (isr_data->isr == NULL && free_idx == -1)
973 free_idx = i;
974 }
975
976 if (free_idx == -1)
977 return -EBUSY;
978
979 isr_data = &isr_array[free_idx];
980 isr_data->isr = isr;
981 isr_data->arg = arg;
982 isr_data->mask = mask;
983
984 return 0;
985}
986
987static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
988 struct dsi_isr_data *isr_array, unsigned isr_array_size)
989{
990 struct dsi_isr_data *isr_data;
991 int i;
992
993 for (i = 0; i < isr_array_size; i++) {
994 isr_data = &isr_array[i];
995 if (isr_data->isr != isr || isr_data->arg != arg ||
996 isr_data->mask != mask)
997 continue;
998
999 isr_data->isr = NULL;
1000 isr_data->arg = NULL;
1001 isr_data->mask = 0;
1002
1003 return 0;
1004 }
1005
1006 return -EINVAL;
1007}
1008
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301009static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1010 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013 unsigned long flags;
1014 int r;
1015
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301016 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1019 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020
1021 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301022 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
1026 return r;
1027}
1028
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301029static int dsi_unregister_isr(struct platform_device *dsidev,
1030 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033 unsigned long flags;
1034 int r;
1035
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301036 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1039 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040
1041 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301042 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
1046 return r;
1047}
1048
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301049static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1050 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301052 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053 unsigned long flags;
1054 int r;
1055
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001057
1058 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301059 dsi->isr_tables.isr_table_vc[channel],
1060 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001061
1062 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301063 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001064
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301065 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066
1067 return r;
1068}
1069
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301070static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1071 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001072{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301073 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001074 unsigned long flags;
1075 int r;
1076
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301077 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001078
1079 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301080 dsi->isr_tables.isr_table_vc[channel],
1081 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001082
1083 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301084 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001085
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301086 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087
1088 return r;
1089}
1090
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301091static int dsi_register_isr_cio(struct platform_device *dsidev,
1092 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001093{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301094 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001095 unsigned long flags;
1096 int r;
1097
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301098 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001099
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301100 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1101 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001102
1103 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001105
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301106 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001107
1108 return r;
1109}
1110
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301111static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1112 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001113{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301114 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001115 unsigned long flags;
1116 int r;
1117
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301118 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001119
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301120 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1121 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001122
1123 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301124 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001125
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301126 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001127
1128 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001129}
1130
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301131static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001132{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301133 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001134 unsigned long flags;
1135 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301136 spin_lock_irqsave(&dsi->errors_lock, flags);
1137 e = dsi->errors;
1138 dsi->errors = 0;
1139 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 return e;
1141}
1142
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001143int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001145 int r;
1146 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1147
1148 DSSDBG("dsi_runtime_get\n");
1149
1150 r = pm_runtime_get_sync(&dsi->pdev->dev);
1151 WARN_ON(r < 0);
1152 return r < 0 ? r : 0;
1153}
1154
1155void dsi_runtime_put(struct platform_device *dsidev)
1156{
1157 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1158 int r;
1159
1160 DSSDBG("dsi_runtime_put\n");
1161
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001162 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001163 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164}
1165
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001166static int dsi_regulator_init(struct platform_device *dsidev)
1167{
1168 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1169 struct regulator *vdds_dsi;
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001170 int r;
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001171
1172 if (dsi->vdds_dsi_reg != NULL)
1173 return 0;
1174
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001175 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001176
1177 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001178 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001179 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001180 return PTR_ERR(vdds_dsi);
1181 }
1182
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001183 if (regulator_can_change_voltage(vdds_dsi)) {
1184 r = regulator_set_voltage(vdds_dsi, 1800000, 1800000);
1185 if (r) {
1186 devm_regulator_put(vdds_dsi);
1187 DSSERR("can't set the DSI regulator voltage\n");
1188 return r;
1189 }
1190 }
1191
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001192 dsi->vdds_dsi_reg = vdds_dsi;
1193
1194 return 0;
1195}
1196
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301198static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1199 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001200{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301201 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1202
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001203 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301204 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301206 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207}
1208
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301209static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001210{
1211 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001212 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001213
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214 /* A dummy read using the SCP interface to any DSIPHY register is
1215 * required after DSIPHY reset to complete the reset of the DSI complex
1216 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301217 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001219 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1220 b0 = 28;
1221 b1 = 27;
1222 b2 = 26;
1223 } else {
1224 b0 = 24;
1225 b1 = 25;
1226 b2 = 26;
1227 }
1228
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301229#define DSI_FLD_GET(fld, start, end)\
1230 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1231
1232 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1233 DSI_FLD_GET(PLL_STATUS, 0, 0),
1234 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1235 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1236 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1237 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1238 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1239 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1240 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1241
1242#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001243}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001246{
1247 DSSDBG("dsi_if_enable(%d)\n", enable);
1248
1249 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301250 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301252 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001253 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1254 return -EIO;
1255 }
1256
1257 return 0;
1258}
1259
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301260unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001261{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301262 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1263
1264 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001265}
1266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301267static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001268{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301269 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1270
1271 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001272}
1273
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301274static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001275{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301276 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1277
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001278 return dsi->current_cinfo.clkdco / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001279}
1280
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301281static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282{
1283 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001284 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001285
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001286 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301287 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001288 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001289 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301290 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301291 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001292 }
1293
1294 return r;
1295}
1296
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001297static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1298 unsigned long lp_clk_min, unsigned long lp_clk_max,
1299 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001300{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001301 unsigned lp_clk_div;
1302 unsigned long lp_clk;
1303
1304 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1305 lp_clk = dsi_fclk / 2 / lp_clk_div;
1306
1307 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1308 return -EINVAL;
1309
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001310 lp_cinfo->lp_clk_div = lp_clk_div;
1311 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001312
1313 return 0;
1314}
1315
Tomi Valkeinen57612172012-11-27 17:32:36 +02001316static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001317{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301318 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319 unsigned long dsi_fclk;
1320 unsigned lp_clk_div;
1321 unsigned long lp_clk;
1322
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001323 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301325 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001326 return -EINVAL;
1327
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301328 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329
1330 lp_clk = dsi_fclk / 2 / lp_clk_div;
1331
1332 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001333 dsi->current_lp_cinfo.lp_clk = lp_clk;
1334 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301336 /* LP_CLK_DIVISOR */
1337 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001338
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301339 /* LP_RX_SYNCHRO_ENABLE */
1340 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341
1342 return 0;
1343}
1344
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301345static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001346{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301347 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1348
1349 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301350 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001351}
1352
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301353static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001354{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301355 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1356
1357 WARN_ON(dsi->scp_clk_refcount == 0);
1358 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301359 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001360}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001361
1362enum dsi_pll_power_state {
1363 DSI_PLL_POWER_OFF = 0x0,
1364 DSI_PLL_POWER_ON_HSCLK = 0x1,
1365 DSI_PLL_POWER_ON_ALL = 0x2,
1366 DSI_PLL_POWER_ON_DIV = 0x3,
1367};
1368
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301369static int dsi_pll_power(struct platform_device *dsidev,
1370 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371{
1372 int t = 0;
1373
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001374 /* DSI-PLL power command 0x3 is not working */
1375 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1376 state == DSI_PLL_POWER_ON_DIV)
1377 state = DSI_PLL_POWER_ON_ALL;
1378
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301379 /* PLL_PWR_CMD */
1380 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001381
1382 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301383 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001384 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001385 DSSERR("Failed to set DSI PLL power mode to %d\n",
1386 state);
1387 return -ENODEV;
1388 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001389 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390 }
1391
1392 return 0;
1393}
1394
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001395unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1396{
1397 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1398 return clk_get_rate(dsi->sys_clk);
1399}
1400
1401bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1402 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1403{
1404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1405 int regm, regm_start, regm_stop;
1406 unsigned long out_max;
1407 unsigned long out;
1408
1409 out_min = out_min ? out_min : 1;
1410 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1411
1412 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1413 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1414
1415 for (regm = regm_start; regm <= regm_stop; ++regm) {
1416 out = pll / regm;
1417
1418 if (func(regm, out, data))
1419 return true;
1420 }
1421
1422 return false;
1423}
1424
1425bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1426 unsigned long pll_min, unsigned long pll_max,
1427 dsi_pll_calc_func func, void *data)
1428{
1429 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1430 int regn, regn_start, regn_stop;
1431 int regm, regm_start, regm_stop;
1432 unsigned long fint, pll;
1433 const unsigned long pll_hw_max = 1800000000;
1434 unsigned long fint_hw_min, fint_hw_max;
1435
1436 fint_hw_min = dsi->fint_min;
1437 fint_hw_max = dsi->fint_max;
1438
1439 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1440 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1441
1442 pll_max = pll_max ? pll_max : ULONG_MAX;
1443
1444 for (regn = regn_start; regn <= regn_stop; ++regn) {
1445 fint = clkin / regn;
1446
1447 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1448 1ul);
1449 regm_stop = min3(pll_max / fint / 2,
1450 pll_hw_max / fint / 2,
1451 dsi->regm_max);
1452
1453 for (regm = regm_start; regm <= regm_stop; ++regm) {
1454 pll = 2 * regm * fint;
1455
1456 if (func(regn, regm, fint, pll, data))
1457 return true;
1458 }
1459 }
1460
1461 return false;
1462}
1463
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001464/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001465static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001466 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001467{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301468 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1469
1470 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001471 return -EINVAL;
1472
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301473 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001474 return -EINVAL;
1475
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301476 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001477 return -EINVAL;
1478
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301479 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001480 return -EINVAL;
1481
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001482 cinfo->fint = clk_get_rate(dsi->sys_clk) / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001483
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301484 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485 return -EINVAL;
1486
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001487 cinfo->clkdco = 2 * cinfo->regm * cinfo->fint;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001488
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001489 if (cinfo->clkdco > 1800 * 1000 * 1000)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001490 return -EINVAL;
1491
Archit Taneja1bb47832011-02-24 14:17:30 +05301492 if (cinfo->regm_dispc > 0)
1493 cinfo->dsi_pll_hsdiv_dispc_clk =
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001494 cinfo->clkdco / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001495 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301496 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001497
Archit Taneja1bb47832011-02-24 14:17:30 +05301498 if (cinfo->regm_dsi > 0)
1499 cinfo->dsi_pll_hsdiv_dsi_clk =
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001500 cinfo->clkdco / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001501 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301502 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503
1504 return 0;
1505}
1506
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001507static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001508{
1509 unsigned long max_dsi_fck;
1510
1511 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1512
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001513 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
1514 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkdco / cinfo->regm_dsi;
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001515}
1516
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001517static int dsi_wait_hsdiv_ack(struct platform_device *dsidev, u32 hsdiv_ack_mask)
1518{
1519 int t = 100;
1520
1521 while (t-- > 0) {
1522 u32 v = dsi_read_reg(dsidev, DSI_PLL_STATUS);
1523 v &= hsdiv_ack_mask;
1524 if (v == hsdiv_ack_mask)
1525 return 0;
1526 }
1527
1528 return -ETIMEDOUT;
1529}
1530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301531int dsi_pll_set_clock_div(struct platform_device *dsidev,
1532 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001533{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301534 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001535 int r = 0;
1536 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001537 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001538 u8 regn_start, regn_end, regm_start, regm_end;
1539 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001540
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301541 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542
Tomi Valkeinen7cb6a872014-11-07 13:09:42 +02001543 dsi->current_cinfo = *cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544
1545 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1546
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001547 DSSDBG("clkin rate %ld\n", clk_get_rate(dsi->sys_clk));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548
1549 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001550 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001551 cinfo->regm,
1552 cinfo->regn,
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001553 clk_get_rate(dsi->sys_clk),
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001554 cinfo->clkdco);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001555
1556 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001557 cinfo->clkdco / 1000 / 1000 / 2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001558
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001559 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001560
Archit Taneja1bb47832011-02-24 14:17:30 +05301561 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301562 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1563 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301564 cinfo->dsi_pll_hsdiv_dispc_clk);
1565 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301566 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1567 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301568 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001569
Taneja, Archit49641112011-03-14 23:28:23 -05001570 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1571 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1572 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1573 &regm_dispc_end);
1574 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1575 &regm_dsi_end);
1576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301577 /* DSI_PLL_AUTOMODE = manual */
1578 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001579
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301580 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001581 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001582 /* DSI_PLL_REGN */
1583 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1584 /* DSI_PLL_REGM */
1585 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1586 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301587 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001588 regm_dispc_start, regm_dispc_end);
1589 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301590 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001591 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301592 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001593
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301594 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001595
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001596 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1597
Archit Taneja9613c022011-03-22 06:33:36 -05001598 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1599 f = cinfo->fint < 1000000 ? 0x3 :
1600 cinfo->fint < 1250000 ? 0x4 :
1601 cinfo->fint < 1500000 ? 0x5 :
1602 cinfo->fint < 1750000 ? 0x6 :
1603 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001604
1605 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1606 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001607 f = cinfo->clkdco < 1000000000 ? 0x2 : 0x4;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001608
Tomi Valkeinena7f91ed2014-10-22 11:21:11 +03001609 l = FLD_MOD(l, f, 3, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001610 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001611
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001612 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1613 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1614 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001615 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1616 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301617 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301619 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001620
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301621 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001622 DSSERR("dsi pll go bit not going down.\n");
1623 r = -EIO;
1624 goto err;
1625 }
1626
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301627 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001628 DSSERR("cannot lock PLL\n");
1629 r = -EIO;
1630 goto err;
1631 }
1632
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301633 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001634 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1635 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1636 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1637 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1638 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1639 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1640 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1641 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1642 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1643 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1644 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1645 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1646 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1647 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301648 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001649
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001650 r = dsi_wait_hsdiv_ack(dsidev, BIT(7) | BIT(8));
1651 if (r) {
1652 DSSERR("failed to enable HSDIV clocks: %d\n", r);
1653 goto err;
1654 }
1655
1656
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001657 DSSDBG("PLL config done\n");
1658err:
1659 return r;
1660}
1661
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001662int dsi_pll_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001663{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301664 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001665 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001666
1667 DSSDBG("PLL init\n");
1668
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001669 r = dsi_regulator_init(dsidev);
1670 if (r)
1671 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001672
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301673 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001674 /*
1675 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1676 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301677 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001678
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301679 if (!dsi->vdds_dsi_enabled) {
1680 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001681 if (r)
1682 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301683 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001684 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001685
1686 /* XXX PLL does not come out of reset without this... */
1687 dispc_pck_free_enable(1);
1688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301689 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001690 DSSERR("PLL not coming out of reset.\n");
1691 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001692 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001693 goto err1;
1694 }
1695
1696 /* XXX ... but if left on, we get problems when planes do not
1697 * fill the whole display. No idea about this */
1698 dispc_pck_free_enable(0);
1699
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001700 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001701
1702 if (r)
1703 goto err1;
1704
1705 DSSDBG("PLL init done\n");
1706
1707 return 0;
1708err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301709 if (dsi->vdds_dsi_enabled) {
1710 regulator_disable(dsi->vdds_dsi_reg);
1711 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001712 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001713err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301714 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301715 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001716 return r;
1717}
1718
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301719void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001720{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301721 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301723 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001724 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301725 WARN_ON(!dsi->vdds_dsi_enabled);
1726 regulator_disable(dsi->vdds_dsi_reg);
1727 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001728 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001729
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301730 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301731 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001732
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001733 DSSDBG("PLL uninit done\n");
1734}
1735
Archit Taneja5a8b5722011-05-12 17:26:29 +05301736static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1737 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001738{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301739 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1740 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301741 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001742 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301743
1744 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301745 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001746
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001747 if (dsi_runtime_get(dsidev))
1748 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001749
Archit Taneja5a8b5722011-05-12 17:26:29 +05301750 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001751
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001752 seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(dsi->sys_clk));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001753
1754 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1755
1756 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001757 cinfo->clkdco, cinfo->regm);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001758
Archit Taneja84309f12011-12-12 11:47:41 +05301759 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1760 dss_feat_get_clk_source_name(dsi_module == 0 ?
1761 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1762 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301763 cinfo->dsi_pll_hsdiv_dispc_clk,
1764 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301765 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001766 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001767
Archit Taneja84309f12011-12-12 11:47:41 +05301768 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1769 dss_feat_get_clk_source_name(dsi_module == 0 ?
1770 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1771 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301772 cinfo->dsi_pll_hsdiv_dsi_clk,
1773 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301774 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001775 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001776
Archit Taneja5a8b5722011-05-12 17:26:29 +05301777 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001778
Archit Taneja067a57e2011-03-02 11:57:25 +05301779 seq_printf(s, "dsi fclk source = %s (%s)\n",
1780 dss_get_generic_clk_source_name(dsi_clk_src),
1781 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001782
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301783 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001784
1785 seq_printf(s, "DDR_CLK\t\t%lu\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001786 cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001787
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301788 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001789
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001790 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001791
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001792 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001793}
1794
Archit Taneja5a8b5722011-05-12 17:26:29 +05301795void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001796{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301797 struct platform_device *dsidev;
1798 int i;
1799
1800 for (i = 0; i < MAX_NUM_DSI; i++) {
1801 dsidev = dsi_get_dsidev_from_id(i);
1802 if (dsidev)
1803 dsi_dump_dsidev_clocks(dsidev, s);
1804 }
1805}
1806
1807#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1808static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1809 struct seq_file *s)
1810{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301811 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001812 unsigned long flags;
1813 struct dsi_irq_stats stats;
1814
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301815 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001816
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301817 stats = dsi->irq_stats;
1818 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1819 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001820
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301821 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001822
1823 seq_printf(s, "period %u ms\n",
1824 jiffies_to_msecs(jiffies - stats.last_reset));
1825
1826 seq_printf(s, "irqs %d\n", stats.irq_count);
1827#define PIS(x) \
1828 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1829
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001830 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001831 PIS(VC0);
1832 PIS(VC1);
1833 PIS(VC2);
1834 PIS(VC3);
1835 PIS(WAKEUP);
1836 PIS(RESYNC);
1837 PIS(PLL_LOCK);
1838 PIS(PLL_UNLOCK);
1839 PIS(PLL_RECALL);
1840 PIS(COMPLEXIO_ERR);
1841 PIS(HS_TX_TIMEOUT);
1842 PIS(LP_RX_TIMEOUT);
1843 PIS(TE_TRIGGER);
1844 PIS(ACK_TRIGGER);
1845 PIS(SYNC_LOST);
1846 PIS(LDO_POWER_GOOD);
1847 PIS(TA_TIMEOUT);
1848#undef PIS
1849
1850#define PIS(x) \
1851 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1852 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1853 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1854 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1855 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1856
1857 seq_printf(s, "-- VC interrupts --\n");
1858 PIS(CS);
1859 PIS(ECC_CORR);
1860 PIS(PACKET_SENT);
1861 PIS(FIFO_TX_OVF);
1862 PIS(FIFO_RX_OVF);
1863 PIS(BTA);
1864 PIS(ECC_NO_CORR);
1865 PIS(FIFO_TX_UDF);
1866 PIS(PP_BUSY_CHANGE);
1867#undef PIS
1868
1869#define PIS(x) \
1870 seq_printf(s, "%-20s %10d\n", #x, \
1871 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1872
1873 seq_printf(s, "-- CIO interrupts --\n");
1874 PIS(ERRSYNCESC1);
1875 PIS(ERRSYNCESC2);
1876 PIS(ERRSYNCESC3);
1877 PIS(ERRESC1);
1878 PIS(ERRESC2);
1879 PIS(ERRESC3);
1880 PIS(ERRCONTROL1);
1881 PIS(ERRCONTROL2);
1882 PIS(ERRCONTROL3);
1883 PIS(STATEULPS1);
1884 PIS(STATEULPS2);
1885 PIS(STATEULPS3);
1886 PIS(ERRCONTENTIONLP0_1);
1887 PIS(ERRCONTENTIONLP1_1);
1888 PIS(ERRCONTENTIONLP0_2);
1889 PIS(ERRCONTENTIONLP1_2);
1890 PIS(ERRCONTENTIONLP0_3);
1891 PIS(ERRCONTENTIONLP1_3);
1892 PIS(ULPSACTIVENOT_ALL0);
1893 PIS(ULPSACTIVENOT_ALL1);
1894#undef PIS
1895}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001896
Archit Taneja5a8b5722011-05-12 17:26:29 +05301897static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001898{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301899 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1900
Archit Taneja5a8b5722011-05-12 17:26:29 +05301901 dsi_dump_dsidev_irqs(dsidev, s);
1902}
1903
1904static void dsi2_dump_irqs(struct seq_file *s)
1905{
1906 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1907
1908 dsi_dump_dsidev_irqs(dsidev, s);
1909}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301910#endif
1911
1912static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1913 struct seq_file *s)
1914{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301915#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001916
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001917 if (dsi_runtime_get(dsidev))
1918 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301919 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001920
1921 DUMPREG(DSI_REVISION);
1922 DUMPREG(DSI_SYSCONFIG);
1923 DUMPREG(DSI_SYSSTATUS);
1924 DUMPREG(DSI_IRQSTATUS);
1925 DUMPREG(DSI_IRQENABLE);
1926 DUMPREG(DSI_CTRL);
1927 DUMPREG(DSI_COMPLEXIO_CFG1);
1928 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1929 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1930 DUMPREG(DSI_CLK_CTRL);
1931 DUMPREG(DSI_TIMING1);
1932 DUMPREG(DSI_TIMING2);
1933 DUMPREG(DSI_VM_TIMING1);
1934 DUMPREG(DSI_VM_TIMING2);
1935 DUMPREG(DSI_VM_TIMING3);
1936 DUMPREG(DSI_CLK_TIMING);
1937 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1938 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1939 DUMPREG(DSI_COMPLEXIO_CFG2);
1940 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1941 DUMPREG(DSI_VM_TIMING4);
1942 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1943 DUMPREG(DSI_VM_TIMING5);
1944 DUMPREG(DSI_VM_TIMING6);
1945 DUMPREG(DSI_VM_TIMING7);
1946 DUMPREG(DSI_STOPCLK_TIMING);
1947
1948 DUMPREG(DSI_VC_CTRL(0));
1949 DUMPREG(DSI_VC_TE(0));
1950 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1951 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1952 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1953 DUMPREG(DSI_VC_IRQSTATUS(0));
1954 DUMPREG(DSI_VC_IRQENABLE(0));
1955
1956 DUMPREG(DSI_VC_CTRL(1));
1957 DUMPREG(DSI_VC_TE(1));
1958 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1959 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1960 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1961 DUMPREG(DSI_VC_IRQSTATUS(1));
1962 DUMPREG(DSI_VC_IRQENABLE(1));
1963
1964 DUMPREG(DSI_VC_CTRL(2));
1965 DUMPREG(DSI_VC_TE(2));
1966 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1967 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1968 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1969 DUMPREG(DSI_VC_IRQSTATUS(2));
1970 DUMPREG(DSI_VC_IRQENABLE(2));
1971
1972 DUMPREG(DSI_VC_CTRL(3));
1973 DUMPREG(DSI_VC_TE(3));
1974 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1975 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1976 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1977 DUMPREG(DSI_VC_IRQSTATUS(3));
1978 DUMPREG(DSI_VC_IRQENABLE(3));
1979
1980 DUMPREG(DSI_DSIPHY_CFG0);
1981 DUMPREG(DSI_DSIPHY_CFG1);
1982 DUMPREG(DSI_DSIPHY_CFG2);
1983 DUMPREG(DSI_DSIPHY_CFG5);
1984
1985 DUMPREG(DSI_PLL_CONTROL);
1986 DUMPREG(DSI_PLL_STATUS);
1987 DUMPREG(DSI_PLL_GO);
1988 DUMPREG(DSI_PLL_CONFIGURATION1);
1989 DUMPREG(DSI_PLL_CONFIGURATION2);
1990
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301991 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001992 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001993#undef DUMPREG
1994}
1995
Archit Taneja5a8b5722011-05-12 17:26:29 +05301996static void dsi1_dump_regs(struct seq_file *s)
1997{
1998 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1999
2000 dsi_dump_dsidev_regs(dsidev, s);
2001}
2002
2003static void dsi2_dump_regs(struct seq_file *s)
2004{
2005 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2006
2007 dsi_dump_dsidev_regs(dsidev, s);
2008}
2009
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002010enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002011 DSI_COMPLEXIO_POWER_OFF = 0x0,
2012 DSI_COMPLEXIO_POWER_ON = 0x1,
2013 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2014};
2015
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302016static int dsi_cio_power(struct platform_device *dsidev,
2017 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002018{
2019 int t = 0;
2020
2021 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302022 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002023
2024 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302025 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2026 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002027 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002028 DSSERR("failed to set complexio power state to "
2029 "%d\n", state);
2030 return -ENODEV;
2031 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002032 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002033 }
2034
2035 return 0;
2036}
2037
Archit Taneja0c656222011-05-16 15:17:09 +05302038static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2039{
2040 int val;
2041
2042 /* line buffer on OMAP3 is 1024 x 24bits */
2043 /* XXX: for some reason using full buffer size causes
2044 * considerable TX slowdown with update sizes that fill the
2045 * whole buffer */
2046 if (!dss_has_feature(FEAT_DSI_GNQ))
2047 return 1023 * 3;
2048
2049 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2050
2051 switch (val) {
2052 case 1:
2053 return 512 * 3; /* 512x24 bits */
2054 case 2:
2055 return 682 * 3; /* 682x24 bits */
2056 case 3:
2057 return 853 * 3; /* 853x24 bits */
2058 case 4:
2059 return 1024 * 3; /* 1024x24 bits */
2060 case 5:
2061 return 1194 * 3; /* 1194x24 bits */
2062 case 6:
2063 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002064 case 7:
2065 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302066 default:
2067 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002068 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302069 }
2070}
2071
Archit Taneja9e7e9372012-08-14 12:29:22 +05302072static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002073{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002074 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2075 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2076 static const enum dsi_lane_function functions[] = {
2077 DSI_LANE_CLK,
2078 DSI_LANE_DATA1,
2079 DSI_LANE_DATA2,
2080 DSI_LANE_DATA3,
2081 DSI_LANE_DATA4,
2082 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002083 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002084 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002085
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302086 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302087
Tomi Valkeinen48368392011-10-13 11:22:39 +03002088 for (i = 0; i < dsi->num_lanes_used; ++i) {
2089 unsigned offset = offsets[i];
2090 unsigned polarity, lane_number;
2091 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302092
Tomi Valkeinen48368392011-10-13 11:22:39 +03002093 for (t = 0; t < dsi->num_lanes_supported; ++t)
2094 if (dsi->lanes[t].function == functions[i])
2095 break;
2096
2097 if (t == dsi->num_lanes_supported)
2098 return -EINVAL;
2099
2100 lane_number = t;
2101 polarity = dsi->lanes[t].polarity;
2102
2103 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2104 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302105 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002106
2107 /* clear the unused lanes */
2108 for (; i < dsi->num_lanes_supported; ++i) {
2109 unsigned offset = offsets[i];
2110
2111 r = FLD_MOD(r, 0, offset + 2, offset);
2112 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2113 }
2114
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302115 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002116
Tomi Valkeinen48368392011-10-13 11:22:39 +03002117 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002118}
2119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302120static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002121{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302122 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2123
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002124 /* convert time in ns to ddr ticks, rounding up */
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02002125 unsigned long ddr_clk = dsi->current_cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002126 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2127}
2128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302129static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002130{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302131 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2132
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02002133 unsigned long ddr_clk = dsi->current_cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002134 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2135}
2136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302137static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138{
2139 u32 r;
2140 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2141 u32 tlpx_half, tclk_trail, tclk_zero;
2142 u32 tclk_prepare;
2143
2144 /* calculate timings */
2145
2146 /* 1 * DDR_CLK = 2 * UI */
2147
2148 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302149 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002150
2151 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302152 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002153
2154 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302155 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002156
2157 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302158 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002159
2160 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302161 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002162
2163 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302164 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002165
2166 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302167 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002168
2169 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302170 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002171
2172 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302173 ths_prepare, ddr2ns(dsidev, ths_prepare),
2174 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002175 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302176 ths_trail, ddr2ns(dsidev, ths_trail),
2177 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002178
2179 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2180 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302181 tlpx_half, ddr2ns(dsidev, tlpx_half),
2182 tclk_trail, ddr2ns(dsidev, tclk_trail),
2183 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002184 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302185 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002186
2187 /* program timings */
2188
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002190 r = FLD_MOD(r, ths_prepare, 31, 24);
2191 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2192 r = FLD_MOD(r, ths_trail, 15, 8);
2193 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302194 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302196 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002197 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002198 r = FLD_MOD(r, tclk_trail, 15, 8);
2199 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002200
2201 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2202 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2203 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2204 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2205 }
2206
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302207 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002208
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302209 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002210 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302211 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002212}
2213
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002214/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302215static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002216 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002217{
Archit Taneja75d72472011-05-16 15:17:08 +05302218 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002219 int i;
2220 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002221 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002222
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002223 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002224
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002225 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2226 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002227
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002228 if (mask_p & (1 << i))
2229 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002230
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002231 if (mask_n & (1 << i))
2232 l |= 1 << (i * 2 + (p ? 1 : 0));
2233 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002234
2235 /*
2236 * Bits in REGLPTXSCPDAT4TO0DXDY:
2237 * 17: DY0 18: DX0
2238 * 19: DY1 20: DX1
2239 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302240 * 23: DY3 24: DX3
2241 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002242 */
2243
2244 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302245
2246 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302247 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002248
2249 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302250
2251 /* ENLPTXSCPDAT */
2252 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002253}
2254
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302255static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002256{
2257 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302258 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002259 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302260 /* REGLPTXSCPDAT4TO0DXDY */
2261 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002262}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002263
Archit Taneja9e7e9372012-08-14 12:29:22 +05302264static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002265{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002266 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2267 int t, i;
2268 bool in_use[DSI_MAX_NR_LANES];
2269 static const u8 offsets_old[] = { 28, 27, 26 };
2270 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2271 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002272
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002273 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2274 offsets = offsets_old;
2275 else
2276 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002277
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002278 for (i = 0; i < dsi->num_lanes_supported; ++i)
2279 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002280
2281 t = 100000;
2282 while (true) {
2283 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002284 int ok;
2285
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002287
2288 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002289 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2290 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002291 ok++;
2292 }
2293
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002294 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002295 break;
2296
2297 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002298 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2299 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002300 continue;
2301
2302 DSSERR("CIO TXCLKESC%d domain not coming " \
2303 "out of reset\n", i);
2304 }
2305 return -EIO;
2306 }
2307 }
2308
2309 return 0;
2310}
2311
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002312/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302313static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002314{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002315 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2316 unsigned mask = 0;
2317 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002318
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002319 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2320 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2321 mask |= 1 << i;
2322 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002323
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002324 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002325}
2326
Archit Taneja9e7e9372012-08-14 12:29:22 +05302327static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002328{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302329 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002330 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002331 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002332
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302333 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002334
Archit Taneja9e7e9372012-08-14 12:29:22 +05302335 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002336 if (r)
2337 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002338
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302339 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002340
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002341 /* A dummy read using the SCP interface to any DSIPHY register is
2342 * required after DSIPHY reset to complete the reset of the DSI complex
2343 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302344 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302346 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002347 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2348 r = -EIO;
2349 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002350 }
2351
Archit Taneja9e7e9372012-08-14 12:29:22 +05302352 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002353 if (r)
2354 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002355
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002356 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302357 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002358 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2359 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2360 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2361 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302362 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002363
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302364 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002365 unsigned mask_p;
2366 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302367
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002368 DSSDBG("manual ulps exit\n");
2369
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002370 /* ULPS is exited by Mark-1 state for 1ms, followed by
2371 * stop state. DSS HW cannot do this via the normal
2372 * ULPS exit sequence, as after reset the DSS HW thinks
2373 * that we are not in ULPS mode, and refuses to send the
2374 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002375 * manually by setting positive lines high and negative lines
2376 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002377 */
2378
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002379 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302380
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002381 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2382 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2383 continue;
2384 mask_p |= 1 << i;
2385 }
Archit Taneja75d72472011-05-16 15:17:08 +05302386
Archit Taneja9e7e9372012-08-14 12:29:22 +05302387 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002388 }
2389
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302390 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002391 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002392 goto err_cio_pwr;
2393
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302394 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002395 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2396 r = -ENODEV;
2397 goto err_cio_pwr_dom;
2398 }
2399
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302400 dsi_if_enable(dsidev, true);
2401 dsi_if_enable(dsidev, false);
2402 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002403
Archit Taneja9e7e9372012-08-14 12:29:22 +05302404 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002405 if (r)
2406 goto err_tx_clk_esc_rst;
2407
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302408 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002409 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2410 ktime_t wait = ns_to_ktime(1000 * 1000);
2411 set_current_state(TASK_UNINTERRUPTIBLE);
2412 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2413
2414 /* Disable the override. The lanes should be set to Mark-11
2415 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302416 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002417 }
2418
2419 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302420 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002421
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302422 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002423
Archit Tanejadca2b152012-08-16 18:02:00 +05302424 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302425 /* DDR_CLK_ALWAYS_ON */
2426 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302427 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302428 }
2429
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302430 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002431
2432 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002433
2434 return 0;
2435
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002436err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302437 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002438err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302439 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002440err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302441 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302442 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002443err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302444 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302445 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002446 return r;
2447}
2448
Archit Taneja9e7e9372012-08-14 12:29:22 +05302449static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002450{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002451 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302452
Archit Taneja8af6ff02011-09-05 16:48:27 +05302453 /* DDR_CLK_ALWAYS_ON */
2454 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2455
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302456 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2457 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302458 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002459}
2460
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302461static void dsi_config_tx_fifo(struct platform_device *dsidev,
2462 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002463 enum fifo_size size3, enum fifo_size size4)
2464{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302465 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466 u32 r = 0;
2467 int add = 0;
2468 int i;
2469
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002470 dsi->vc[0].tx_fifo_size = size1;
2471 dsi->vc[1].tx_fifo_size = size2;
2472 dsi->vc[2].tx_fifo_size = size3;
2473 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002474
2475 for (i = 0; i < 4; i++) {
2476 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002477 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002478
2479 if (add + size > 4) {
2480 DSSERR("Illegal FIFO configuration\n");
2481 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002482 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002483 }
2484
2485 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2486 r |= v << (8 * i);
2487 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2488 add += size;
2489 }
2490
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302491 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002492}
2493
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302494static void dsi_config_rx_fifo(struct platform_device *dsidev,
2495 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002496 enum fifo_size size3, enum fifo_size size4)
2497{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302498 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002499 u32 r = 0;
2500 int add = 0;
2501 int i;
2502
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002503 dsi->vc[0].rx_fifo_size = size1;
2504 dsi->vc[1].rx_fifo_size = size2;
2505 dsi->vc[2].rx_fifo_size = size3;
2506 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002507
2508 for (i = 0; i < 4; i++) {
2509 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002510 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002511
2512 if (add + size > 4) {
2513 DSSERR("Illegal FIFO configuration\n");
2514 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002515 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516 }
2517
2518 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2519 r |= v << (8 * i);
2520 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2521 add += size;
2522 }
2523
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302524 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002525}
2526
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302527static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002528{
2529 u32 r;
2530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302531 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002532 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302533 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002534
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302535 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002536 DSSERR("TX_STOP bit not going down\n");
2537 return -EIO;
2538 }
2539
2540 return 0;
2541}
2542
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302543static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002544{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302545 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002546}
2547
2548static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2549{
Archit Taneja2e868db2011-05-12 17:26:28 +05302550 struct dsi_packet_sent_handler_data *vp_data =
2551 (struct dsi_packet_sent_handler_data *) data;
2552 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302553 const int channel = dsi->update_channel;
2554 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002555
Archit Taneja2e868db2011-05-12 17:26:28 +05302556 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2557 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002558}
2559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302560static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002561{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302562 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302563 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002564 struct dsi_packet_sent_handler_data vp_data = {
2565 .dsidev = dsidev,
2566 .completion = &completion
2567 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002568 int r = 0;
2569 u8 bit;
2570
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302571 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002572
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302573 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302574 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002575 if (r)
2576 goto err0;
2577
2578 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302579 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002580 if (wait_for_completion_timeout(&completion,
2581 msecs_to_jiffies(10)) == 0) {
2582 DSSERR("Failed to complete previous frame transfer\n");
2583 r = -EIO;
2584 goto err1;
2585 }
2586 }
2587
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302588 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302589 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002590
2591 return 0;
2592err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302593 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302594 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002595err0:
2596 return r;
2597}
2598
2599static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2600{
Archit Taneja2e868db2011-05-12 17:26:28 +05302601 struct dsi_packet_sent_handler_data *l4_data =
2602 (struct dsi_packet_sent_handler_data *) data;
2603 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302604 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002605
Archit Taneja2e868db2011-05-12 17:26:28 +05302606 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2607 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002608}
2609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302610static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002611{
Archit Taneja2e868db2011-05-12 17:26:28 +05302612 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002613 struct dsi_packet_sent_handler_data l4_data = {
2614 .dsidev = dsidev,
2615 .completion = &completion
2616 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002617 int r = 0;
2618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302619 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302620 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002621 if (r)
2622 goto err0;
2623
2624 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302625 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002626 if (wait_for_completion_timeout(&completion,
2627 msecs_to_jiffies(10)) == 0) {
2628 DSSERR("Failed to complete previous l4 transfer\n");
2629 r = -EIO;
2630 goto err1;
2631 }
2632 }
2633
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302634 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302635 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002636
2637 return 0;
2638err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302639 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302640 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002641err0:
2642 return r;
2643}
2644
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002646{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302647 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2648
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302649 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002650
2651 WARN_ON(in_interrupt());
2652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302653 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002654 return 0;
2655
Archit Tanejad6049142011-08-22 11:58:08 +05302656 switch (dsi->vc[channel].source) {
2657 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302658 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302659 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302660 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002661 default:
2662 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002663 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002664 }
2665}
2666
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302667static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2668 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002669{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002670 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2671 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002672
2673 enable = enable ? 1 : 0;
2674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302677 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2678 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2680 return -EIO;
2681 }
2682
2683 return 0;
2684}
2685
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002687{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002688 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002689 u32 r;
2690
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302691 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002692
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302693 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002694
2695 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2696 DSSERR("VC(%d) busy when trying to configure it!\n",
2697 channel);
2698
2699 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2700 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2701 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2702 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2703 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2704 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2705 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002706 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2707 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002708
2709 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2710 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2711
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302712 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002713
2714 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715}
2716
Archit Tanejad6049142011-08-22 11:58:08 +05302717static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2718 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002719{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302720 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2721
Archit Tanejad6049142011-08-22 11:58:08 +05302722 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002723 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002724
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302725 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002726
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302727 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002728
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302729 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002731 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302732 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002733 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002734 return -EIO;
2735 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002736
Archit Tanejad6049142011-08-22 11:58:08 +05302737 /* SOURCE, 0 = L4, 1 = video port */
2738 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002739
Archit Taneja9613c022011-03-22 06:33:36 -05002740 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302741 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2742 bool enable = source == DSI_VC_SOURCE_VP;
2743 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2744 }
Archit Taneja9613c022011-03-22 06:33:36 -05002745
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302746 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002747
Archit Tanejad6049142011-08-22 11:58:08 +05302748 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002749
2750 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002751}
2752
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002753static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302754 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302756 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302757 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302758
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2760
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302761 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002762
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302763 dsi_vc_enable(dsidev, channel, 0);
2764 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002765
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302766 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768 dsi_vc_enable(dsidev, channel, 1);
2769 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302772
2773 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302774 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302775 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776}
2777
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302778static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002779{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302780 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302782 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2784 (val >> 0) & 0xff,
2785 (val >> 8) & 0xff,
2786 (val >> 16) & 0xff,
2787 (val >> 24) & 0xff);
2788 }
2789}
2790
2791static void dsi_show_rx_ack_with_err(u16 err)
2792{
2793 DSSERR("\tACK with ERROR (%#x):\n", err);
2794 if (err & (1 << 0))
2795 DSSERR("\t\tSoT Error\n");
2796 if (err & (1 << 1))
2797 DSSERR("\t\tSoT Sync Error\n");
2798 if (err & (1 << 2))
2799 DSSERR("\t\tEoT Sync Error\n");
2800 if (err & (1 << 3))
2801 DSSERR("\t\tEscape Mode Entry Command Error\n");
2802 if (err & (1 << 4))
2803 DSSERR("\t\tLP Transmit Sync Error\n");
2804 if (err & (1 << 5))
2805 DSSERR("\t\tHS Receive Timeout Error\n");
2806 if (err & (1 << 6))
2807 DSSERR("\t\tFalse Control Error\n");
2808 if (err & (1 << 7))
2809 DSSERR("\t\t(reserved7)\n");
2810 if (err & (1 << 8))
2811 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2812 if (err & (1 << 9))
2813 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2814 if (err & (1 << 10))
2815 DSSERR("\t\tChecksum Error\n");
2816 if (err & (1 << 11))
2817 DSSERR("\t\tData type not recognized\n");
2818 if (err & (1 << 12))
2819 DSSERR("\t\tInvalid VC ID\n");
2820 if (err & (1 << 13))
2821 DSSERR("\t\tInvalid Transmission Length\n");
2822 if (err & (1 << 14))
2823 DSSERR("\t\t(reserved14)\n");
2824 if (err & (1 << 15))
2825 DSSERR("\t\tDSI Protocol Violation\n");
2826}
2827
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302828static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2829 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002830{
2831 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302832 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002833 u32 val;
2834 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302835 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002836 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302838 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839 u16 err = FLD_GET(val, 23, 8);
2840 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302841 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002842 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302844 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002845 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302847 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002848 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002849 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302850 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002851 } else {
2852 DSSERR("\tunknown datatype 0x%02x\n", dt);
2853 }
2854 }
2855 return 0;
2856}
2857
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302858static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002859{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302860 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2861
2862 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863 DSSDBG("dsi_vc_send_bta %d\n", channel);
2864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302865 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867 /* RX_FIFO_NOT_EMPTY */
2868 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302870 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871 }
2872
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302873 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002874
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002875 /* flush posted write */
2876 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2877
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002878 return 0;
2879}
2880
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002881static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302883 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002884 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885 int r = 0;
2886 u32 err;
2887
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302888 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002889 &completion, DSI_VC_IRQ_BTA);
2890 if (r)
2891 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002892
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302893 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002894 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002895 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002896 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002897
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302898 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002899 if (r)
2900 goto err2;
2901
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002902 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002903 msecs_to_jiffies(500)) == 0) {
2904 DSSERR("Failed to receive BTA\n");
2905 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002906 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907 }
2908
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302909 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002910 if (err) {
2911 DSSERR("Error while sending BTA: %x\n", err);
2912 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002913 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002915err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302916 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002917 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002918err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302919 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002920 &completion, DSI_VC_IRQ_BTA);
2921err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922 return r;
2923}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002924
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302925static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2926 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002927{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302928 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929 u32 val;
2930 u8 data_id;
2931
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302932 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302934 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002935
2936 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2937 FLD_VAL(ecc, 31, 24);
2938
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302939 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940}
2941
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302942static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2943 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944{
2945 u32 val;
2946
2947 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2948
2949/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2950 b1, b2, b3, b4, val); */
2951
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302952 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953}
2954
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302955static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2956 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957{
2958 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302959 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002960 int i;
2961 u8 *p;
2962 int r = 0;
2963 u8 b1, b2, b3, b4;
2964
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302965 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2967
2968 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002969 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970 DSSERR("unable to send long packet: packet too long.\n");
2971 return -EINVAL;
2972 }
2973
Archit Tanejad6049142011-08-22 11:58:08 +05302974 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302976 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978 p = data;
2979 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302980 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002982
2983 b1 = *p++;
2984 b2 = *p++;
2985 b3 = *p++;
2986 b4 = *p++;
2987
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302988 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989 }
2990
2991 i = len % 4;
2992 if (i) {
2993 b1 = 0; b2 = 0; b3 = 0;
2994
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302995 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002996 DSSDBG("\tsending remainder bytes %d\n", i);
2997
2998 switch (i) {
2999 case 3:
3000 b1 = *p++;
3001 b2 = *p++;
3002 b3 = *p++;
3003 break;
3004 case 2:
3005 b1 = *p++;
3006 b2 = *p++;
3007 break;
3008 case 1:
3009 b1 = *p++;
3010 break;
3011 }
3012
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303013 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003014 }
3015
3016 return r;
3017}
3018
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303019static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3020 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303022 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003023 u32 r;
3024 u8 data_id;
3025
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303026 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303028 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003029 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3030 channel,
3031 data_type, data & 0xff, (data >> 8) & 0xff);
3032
Archit Tanejad6049142011-08-22 11:58:08 +05303033 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303035 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003036 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3037 return -EINVAL;
3038 }
3039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303040 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003041
3042 r = (data_id << 0) | (data << 8) | (ecc << 24);
3043
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303044 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045
3046 return 0;
3047}
3048
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003049static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003050{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303051 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303052
Archit Taneja18b7d092011-09-05 17:01:08 +05303053 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3054 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003055}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056
Archit Taneja9e7e9372012-08-14 12:29:22 +05303057static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303058 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003059{
3060 int r;
3061
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303062 if (len == 0) {
3063 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303064 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303065 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3066 } else if (len == 1) {
3067 r = dsi_vc_send_short(dsidev, channel,
3068 type == DSS_DSI_CONTENT_GENERIC ?
3069 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303070 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303072 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303073 type == DSS_DSI_CONTENT_GENERIC ?
3074 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303075 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003076 data[0] | (data[1] << 8), 0);
3077 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303078 r = dsi_vc_send_long(dsidev, channel,
3079 type == DSS_DSI_CONTENT_GENERIC ?
3080 MIPI_DSI_GENERIC_LONG_WRITE :
3081 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003082 }
3083
3084 return r;
3085}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303086
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003087static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303088 u8 *data, int len)
3089{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303090 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3091
3092 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303093 DSS_DSI_CONTENT_DCS);
3094}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003095
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003096static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303097 u8 *data, int len)
3098{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303099 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3100
3101 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303102 DSS_DSI_CONTENT_GENERIC);
3103}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303104
3105static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3106 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303108 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003109 int r;
3110
Archit Taneja9e7e9372012-08-14 12:29:22 +05303111 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003112 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003113 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003114
Archit Taneja1ffefe72011-05-12 17:26:24 +05303115 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003116 if (r)
3117 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303119 /* RX_FIFO_NOT_EMPTY */
3120 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003121 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303122 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003123 r = -EIO;
3124 goto err;
3125 }
3126
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003127 return 0;
3128err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303129 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003130 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003131 return r;
3132}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303133
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003134static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303135 int len)
3136{
3137 return dsi_vc_write_common(dssdev, channel, data, len,
3138 DSS_DSI_CONTENT_DCS);
3139}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003140
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003141static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303142 int len)
3143{
3144 return dsi_vc_write_common(dssdev, channel, data, len,
3145 DSS_DSI_CONTENT_GENERIC);
3146}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303147
Archit Taneja9e7e9372012-08-14 12:29:22 +05303148static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303149 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003150{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303151 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303152 int r;
3153
3154 if (dsi->debug_read)
3155 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3156 channel, dcs_cmd);
3157
3158 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3159 if (r) {
3160 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3161 " failed\n", channel, dcs_cmd);
3162 return r;
3163 }
3164
3165 return 0;
3166}
3167
Archit Taneja9e7e9372012-08-14 12:29:22 +05303168static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303169 int channel, u8 *reqdata, int reqlen)
3170{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303171 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3172 u16 data;
3173 u8 data_type;
3174 int r;
3175
3176 if (dsi->debug_read)
3177 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3178 channel, reqlen);
3179
3180 if (reqlen == 0) {
3181 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3182 data = 0;
3183 } else if (reqlen == 1) {
3184 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3185 data = reqdata[0];
3186 } else if (reqlen == 2) {
3187 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3188 data = reqdata[0] | (reqdata[1] << 8);
3189 } else {
3190 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003191 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303192 }
3193
3194 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3195 if (r) {
3196 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3197 " failed\n", channel, reqlen);
3198 return r;
3199 }
3200
3201 return 0;
3202}
3203
3204static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3205 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303206{
3207 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003208 u32 val;
3209 u8 dt;
3210 int r;
3211
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003212 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303213 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003214 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003215 r = -EIO;
3216 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003217 }
3218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303219 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303220 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221 DSSDBG("\theader: %08x\n", val);
3222 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303223 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003224 u16 err = FLD_GET(val, 23, 8);
3225 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003226 r = -EIO;
3227 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003228
Archit Tanejab3b89c02011-08-30 16:07:39 +05303229 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3230 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3231 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003232 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303233 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303234 DSSDBG("\t%s short response, 1 byte: %02x\n",
3235 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3236 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003237
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003238 if (buflen < 1) {
3239 r = -EIO;
3240 goto err;
3241 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003242
3243 buf[0] = data;
3244
3245 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303246 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3247 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3248 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003249 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303250 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303251 DSSDBG("\t%s short response, 2 byte: %04x\n",
3252 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3253 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003254
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003255 if (buflen < 2) {
3256 r = -EIO;
3257 goto err;
3258 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003259
3260 buf[0] = data & 0xff;
3261 buf[1] = (data >> 8) & 0xff;
3262
3263 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303264 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3265 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3266 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003267 int w;
3268 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303269 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303270 DSSDBG("\t%s long response, len %d\n",
3271 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3272 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003273
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003274 if (len > buflen) {
3275 r = -EIO;
3276 goto err;
3277 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003278
3279 /* two byte checksum ends the packet, not included in len */
3280 for (w = 0; w < len + 2;) {
3281 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303282 val = dsi_read_reg(dsidev,
3283 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303284 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003285 DSSDBG("\t\t%02x %02x %02x %02x\n",
3286 (val >> 0) & 0xff,
3287 (val >> 8) & 0xff,
3288 (val >> 16) & 0xff,
3289 (val >> 24) & 0xff);
3290
3291 for (b = 0; b < 4; ++b) {
3292 if (w < len)
3293 buf[w] = (val >> (b * 8)) & 0xff;
3294 /* we discard the 2 byte checksum */
3295 ++w;
3296 }
3297 }
3298
3299 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003300 } else {
3301 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003302 r = -EIO;
3303 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003304 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003305
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003306err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303307 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3308 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003309
Archit Tanejab8509752011-08-30 15:48:23 +05303310 return r;
3311}
3312
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003313static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303314 u8 *buf, int buflen)
3315{
3316 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3317 int r;
3318
Archit Taneja9e7e9372012-08-14 12:29:22 +05303319 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303320 if (r)
3321 goto err;
3322
3323 r = dsi_vc_send_bta_sync(dssdev, channel);
3324 if (r)
3325 goto err;
3326
Archit Tanejab3b89c02011-08-30 16:07:39 +05303327 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3328 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303329 if (r < 0)
3330 goto err;
3331
3332 if (r != buflen) {
3333 r = -EIO;
3334 goto err;
3335 }
3336
3337 return 0;
3338err:
3339 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3340 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003341}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003342
Archit Tanejab3b89c02011-08-30 16:07:39 +05303343static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3344 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3345{
3346 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3347 int r;
3348
Archit Taneja9e7e9372012-08-14 12:29:22 +05303349 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303350 if (r)
3351 return r;
3352
3353 r = dsi_vc_send_bta_sync(dssdev, channel);
3354 if (r)
3355 return r;
3356
3357 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3358 DSS_DSI_CONTENT_GENERIC);
3359 if (r < 0)
3360 return r;
3361
3362 if (r != buflen) {
3363 r = -EIO;
3364 return r;
3365 }
3366
3367 return 0;
3368}
3369
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003370static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303371 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003372{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303373 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3374
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303375 return dsi_vc_send_short(dsidev, channel,
3376 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003377}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003378
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303379static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003380{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303381 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003382 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003383 int r, i;
3384 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003385
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303386 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003387
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303388 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003389
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303390 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003391
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303392 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003393 return 0;
3394
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003395 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303396 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003397 dsi_if_enable(dsidev, 0);
3398 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3399 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003400 }
3401
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303402 dsi_sync_vc(dsidev, 0);
3403 dsi_sync_vc(dsidev, 1);
3404 dsi_sync_vc(dsidev, 2);
3405 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003406
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303407 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003408
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303409 dsi_vc_enable(dsidev, 0, false);
3410 dsi_vc_enable(dsidev, 1, false);
3411 dsi_vc_enable(dsidev, 2, false);
3412 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003413
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303414 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003415 DSSERR("HS busy when enabling ULPS\n");
3416 return -EIO;
3417 }
3418
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303419 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003420 DSSERR("LP busy when enabling ULPS\n");
3421 return -EIO;
3422 }
3423
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303424 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003425 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3426 if (r)
3427 return r;
3428
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003429 mask = 0;
3430
3431 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3432 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3433 continue;
3434 mask |= 1 << i;
3435 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003436 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3437 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003438 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003439
Tomi Valkeinena702c852011-10-12 10:10:21 +03003440 /* flush posted write and wait for SCP interface to finish the write */
3441 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003442
3443 if (wait_for_completion_timeout(&completion,
3444 msecs_to_jiffies(1000)) == 0) {
3445 DSSERR("ULPS enable timeout\n");
3446 r = -EIO;
3447 goto err;
3448 }
3449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303450 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003451 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3452
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003453 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003454 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003455
Tomi Valkeinena702c852011-10-12 10:10:21 +03003456 /* flush posted write and wait for SCP interface to finish the write */
3457 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003458
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303459 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003460
3461 dsi_if_enable(dsidev, false);
3462
3463 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303464
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003465 return 0;
3466
3467err:
3468 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303469 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3470 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003471}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003472
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003473static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3474 unsigned ticks, bool x4, bool x16)
3475{
3476 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003477 unsigned long total_ticks;
3478 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303479
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003480 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303481
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003482 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003483 fck = dsi_fclk_rate(dsidev);
3484
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003485 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303486 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003487 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003488 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3489 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3490 dsi_write_reg(dsidev, DSI_TIMING2, r);
3491
3492 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3493
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003494 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3495 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303496 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3497 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003498}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003499
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003500static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3501 bool x8, bool x16)
3502{
3503 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003504 unsigned long total_ticks;
3505 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303506
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003507 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303508
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003509 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003510 fck = dsi_fclk_rate(dsidev);
3511
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003512 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303513 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003514 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003515 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3516 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3517 dsi_write_reg(dsidev, DSI_TIMING1, r);
3518
3519 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3520
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003521 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3522 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303523 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3524 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003525}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003526
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003527static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3528 unsigned ticks, bool x4, bool x16)
3529{
3530 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003531 unsigned long total_ticks;
3532 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303533
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003534 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303535
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003536 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003537 fck = dsi_fclk_rate(dsidev);
3538
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003539 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303540 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003541 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003542 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3543 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3544 dsi_write_reg(dsidev, DSI_TIMING1, r);
3545
3546 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3547
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003548 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3549 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303550 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3551 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003552}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003553
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003554static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3555 unsigned ticks, bool x4, bool x16)
3556{
3557 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003558 unsigned long total_ticks;
3559 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303560
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003561 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303562
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003563 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003564 fck = dsi_get_txbyteclkhs(dsidev);
3565
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003566 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303567 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003568 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003569 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3570 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3571 dsi_write_reg(dsidev, DSI_TIMING2, r);
3572
3573 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3574
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003575 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3576 total_ticks,
3577 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303578 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003579}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303580
Archit Taneja9e7e9372012-08-14 12:29:22 +05303581static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303582{
Archit Tanejadca2b152012-08-16 18:02:00 +05303583 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303584 int num_line_buffers;
3585
Archit Tanejadca2b152012-08-16 18:02:00 +05303586 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303587 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303588 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303589 /*
3590 * Don't use line buffers if width is greater than the video
3591 * port's line buffer size
3592 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003593 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303594 num_line_buffers = 0;
3595 else
3596 num_line_buffers = 2;
3597 } else {
3598 /* Use maximum number of line buffers in command mode */
3599 num_line_buffers = 2;
3600 }
3601
3602 /* LINE_BUFFER */
3603 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3604}
3605
Archit Taneja9e7e9372012-08-14 12:29:22 +05303606static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303607{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303608 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003609 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303610 u32 r;
3611
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003612 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3613 sync_end = true;
3614 else
3615 sync_end = false;
3616
Archit Taneja8af6ff02011-09-05 16:48:27 +05303617 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303618 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3619 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3620 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303621 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003622 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303623 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003624 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303625 dsi_write_reg(dsidev, DSI_CTRL, r);
3626}
3627
Archit Taneja9e7e9372012-08-14 12:29:22 +05303628static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303629{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303630 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3631 int blanking_mode = dsi->vm_timings.blanking_mode;
3632 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3633 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3634 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303635 u32 r;
3636
3637 /*
3638 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3639 * 1 = Long blanking packets are sent in corresponding blanking periods
3640 */
3641 r = dsi_read_reg(dsidev, DSI_CTRL);
3642 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3643 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3644 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3645 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3646 dsi_write_reg(dsidev, DSI_CTRL, r);
3647}
3648
Archit Taneja6f28c292012-05-15 11:32:18 +05303649/*
3650 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3651 * results in maximum transition time for data and clock lanes to enter and
3652 * exit HS mode. Hence, this is the scenario where the least amount of command
3653 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3654 * clock cycles that can be used to interleave command mode data in HS so that
3655 * all scenarios are satisfied.
3656 */
3657static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3658 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3659{
3660 int transition;
3661
3662 /*
3663 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3664 * time of data lanes only, if it isn't set, we need to consider HS
3665 * transition time of both data and clock lanes. HS transition time
3666 * of Scenario 3 is considered.
3667 */
3668 if (ddr_alwon) {
3669 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3670 } else {
3671 int trans1, trans2;
3672 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3673 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3674 enter_hs + 1;
3675 transition = max(trans1, trans2);
3676 }
3677
3678 return blank > transition ? blank - transition : 0;
3679}
3680
3681/*
3682 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3683 * results in maximum transition time for data lanes to enter and exit LP mode.
3684 * Hence, this is the scenario where the least amount of command mode data can
3685 * be interleaved. We program the minimum amount of bytes that can be
3686 * interleaved in LP so that all scenarios are satisfied.
3687 */
3688static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3689 int lp_clk_div, int tdsi_fclk)
3690{
3691 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3692 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3693 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3694 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3695 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3696
3697 /* maximum LP transition time according to Scenario 1 */
3698 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3699
3700 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3701 tlp_avail = thsbyte_clk * (blank - trans_lp);
3702
Archit Taneja2e063c32012-06-04 13:36:34 +05303703 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303704
3705 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3706 26) / 16;
3707
3708 return max(lp_inter, 0);
3709}
3710
Tomi Valkeinen57612172012-11-27 17:32:36 +02003711static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303712{
Archit Taneja6f28c292012-05-15 11:32:18 +05303713 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3714 int blanking_mode;
3715 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3716 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3717 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3718 int tclk_trail, ths_exit, exiths_clk;
3719 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303720 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303721 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303722 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003723 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303724 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3725 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3726 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3727 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3728 u32 r;
3729
3730 r = dsi_read_reg(dsidev, DSI_CTRL);
3731 blanking_mode = FLD_GET(r, 20, 20);
3732 hfp_blanking_mode = FLD_GET(r, 21, 21);
3733 hbp_blanking_mode = FLD_GET(r, 22, 22);
3734 hsa_blanking_mode = FLD_GET(r, 23, 23);
3735
3736 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3737 hbp = FLD_GET(r, 11, 0);
3738 hfp = FLD_GET(r, 23, 12);
3739 hsa = FLD_GET(r, 31, 24);
3740
3741 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3742 ddr_clk_post = FLD_GET(r, 7, 0);
3743 ddr_clk_pre = FLD_GET(r, 15, 8);
3744
3745 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3746 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3747 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3748
3749 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3750 lp_clk_div = FLD_GET(r, 12, 0);
3751 ddr_alwon = FLD_GET(r, 13, 13);
3752
3753 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3754 ths_exit = FLD_GET(r, 7, 0);
3755
3756 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3757 tclk_trail = FLD_GET(r, 15, 8);
3758
3759 exiths_clk = ths_exit + tclk_trail;
3760
3761 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3762 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3763
3764 if (!hsa_blanking_mode) {
3765 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3766 enter_hs_mode_lat, exit_hs_mode_lat,
3767 exiths_clk, ddr_clk_pre, ddr_clk_post);
3768 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3769 enter_hs_mode_lat, exit_hs_mode_lat,
3770 lp_clk_div, dsi_fclk_hsdiv);
3771 }
3772
3773 if (!hfp_blanking_mode) {
3774 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3775 enter_hs_mode_lat, exit_hs_mode_lat,
3776 exiths_clk, ddr_clk_pre, ddr_clk_post);
3777 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3778 enter_hs_mode_lat, exit_hs_mode_lat,
3779 lp_clk_div, dsi_fclk_hsdiv);
3780 }
3781
3782 if (!hbp_blanking_mode) {
3783 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3784 enter_hs_mode_lat, exit_hs_mode_lat,
3785 exiths_clk, ddr_clk_pre, ddr_clk_post);
3786
3787 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3788 enter_hs_mode_lat, exit_hs_mode_lat,
3789 lp_clk_div, dsi_fclk_hsdiv);
3790 }
3791
3792 if (!blanking_mode) {
3793 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3794 enter_hs_mode_lat, exit_hs_mode_lat,
3795 exiths_clk, ddr_clk_pre, ddr_clk_post);
3796
3797 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3798 enter_hs_mode_lat, exit_hs_mode_lat,
3799 lp_clk_div, dsi_fclk_hsdiv);
3800 }
3801
3802 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3803 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3804 bl_interleave_hs);
3805
3806 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3807 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3808 bl_interleave_lp);
3809
3810 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3811 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3812 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3813 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3814 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3815
3816 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3817 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3818 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3819 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3820 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3821
3822 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3823 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3824 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3825 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3826}
3827
Tomi Valkeinen57612172012-11-27 17:32:36 +02003828static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003829{
Archit Taneja02c39602012-08-10 15:01:33 +05303830 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003831 u32 r;
3832 int buswidth = 0;
3833
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303834 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003835 DSI_FIFO_SIZE_32,
3836 DSI_FIFO_SIZE_32,
3837 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003838
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303839 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003840 DSI_FIFO_SIZE_32,
3841 DSI_FIFO_SIZE_32,
3842 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003843
3844 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303845 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3846 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3847 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3848 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003849
Archit Taneja02c39602012-08-10 15:01:33 +05303850 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003851 case 16:
3852 buswidth = 0;
3853 break;
3854 case 18:
3855 buswidth = 1;
3856 break;
3857 case 24:
3858 buswidth = 2;
3859 break;
3860 default:
3861 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003862 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003863 }
3864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303865 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003866 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3867 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3868 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3869 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3870 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3871 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003872 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3873 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003874 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3875 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3876 /* DCS_CMD_CODE, 1=start, 0=continue */
3877 r = FLD_MOD(r, 0, 25, 25);
3878 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303880 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003881
Archit Taneja9e7e9372012-08-14 12:29:22 +05303882 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303883
Archit Tanejadca2b152012-08-16 18:02:00 +05303884 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303885 dsi_config_vp_sync_events(dsidev);
3886 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003887 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303888 }
3889
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303890 dsi_vc_initial_config(dsidev, 0);
3891 dsi_vc_initial_config(dsidev, 1);
3892 dsi_vc_initial_config(dsidev, 2);
3893 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003894
3895 return 0;
3896}
3897
Archit Taneja9e7e9372012-08-14 12:29:22 +05303898static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003899{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003900 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003901 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3902 unsigned tclk_pre, tclk_post;
3903 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3904 unsigned ths_trail, ths_exit;
3905 unsigned ddr_clk_pre, ddr_clk_post;
3906 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3907 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003908 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003909 u32 r;
3910
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303911 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003912 ths_prepare = FLD_GET(r, 31, 24);
3913 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3914 ths_zero = ths_prepare_ths_zero - ths_prepare;
3915 ths_trail = FLD_GET(r, 15, 8);
3916 ths_exit = FLD_GET(r, 7, 0);
3917
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303918 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003919 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003920 tclk_trail = FLD_GET(r, 15, 8);
3921 tclk_zero = FLD_GET(r, 7, 0);
3922
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303923 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924 tclk_prepare = FLD_GET(r, 7, 0);
3925
3926 /* min 8*UI */
3927 tclk_pre = 20;
3928 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303929 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003930
Archit Taneja8af6ff02011-09-05 16:48:27 +05303931 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003932
3933 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3934 4);
3935 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3936
3937 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3938 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3939
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303940 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003941 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3942 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303943 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003944
3945 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3946 ddr_clk_pre,
3947 ddr_clk_post);
3948
3949 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3950 DIV_ROUND_UP(ths_prepare, 4) +
3951 DIV_ROUND_UP(ths_zero + 3, 4);
3952
3953 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3954
3955 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3956 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303957 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003958
3959 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3960 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303961
Archit Tanejadca2b152012-08-16 18:02:00 +05303962 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303963 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303964 int hsa = dsi->vm_timings.hsa;
3965 int hfp = dsi->vm_timings.hfp;
3966 int hbp = dsi->vm_timings.hbp;
3967 int vsa = dsi->vm_timings.vsa;
3968 int vfp = dsi->vm_timings.vfp;
3969 int vbp = dsi->vm_timings.vbp;
3970 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003971 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05303972 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303973 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303974 int tl, t_he, width_bytes;
3975
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003976 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303977 t_he = hsync_end ?
3978 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3979
3980 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3981
3982 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3983 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3984 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3985
3986 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3987 hfp, hsync_end ? hsa : 0, tl);
3988 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3989 vsa, timings->y_res);
3990
3991 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3992 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3993 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3994 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3995 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3996
3997 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3998 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3999 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4000 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4001 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4002 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4003
4004 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4005 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4006 r = FLD_MOD(r, tl, 31, 16); /* TL */
4007 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4008 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004009}
4010
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004011static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004012 const struct omap_dsi_pin_config *pin_cfg)
4013{
4014 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4015 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4016 int num_pins;
4017 const int *pins;
4018 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4019 int num_lanes;
4020 int i;
4021
4022 static const enum dsi_lane_function functions[] = {
4023 DSI_LANE_CLK,
4024 DSI_LANE_DATA1,
4025 DSI_LANE_DATA2,
4026 DSI_LANE_DATA3,
4027 DSI_LANE_DATA4,
4028 };
4029
4030 num_pins = pin_cfg->num_pins;
4031 pins = pin_cfg->pins;
4032
4033 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4034 || num_pins % 2 != 0)
4035 return -EINVAL;
4036
4037 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4038 lanes[i].function = DSI_LANE_UNUSED;
4039
4040 num_lanes = 0;
4041
4042 for (i = 0; i < num_pins; i += 2) {
4043 u8 lane, pol;
4044 int dx, dy;
4045
4046 dx = pins[i];
4047 dy = pins[i + 1];
4048
4049 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4050 return -EINVAL;
4051
4052 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4053 return -EINVAL;
4054
4055 if (dx & 1) {
4056 if (dy != dx - 1)
4057 return -EINVAL;
4058 pol = 1;
4059 } else {
4060 if (dy != dx + 1)
4061 return -EINVAL;
4062 pol = 0;
4063 }
4064
4065 lane = dx / 2;
4066
4067 lanes[lane].function = functions[i / 2];
4068 lanes[lane].polarity = pol;
4069 num_lanes++;
4070 }
4071
4072 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4073 dsi->num_lanes_used = num_lanes;
4074
4075 return 0;
4076}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004077
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004078static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304079{
4080 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304081 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004082 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304083 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03004084 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304085 u8 data_type;
4086 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004087 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304088
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004089 if (out == NULL || out->manager == NULL) {
4090 DSSERR("failed to enable display: no output/manager\n");
4091 return -ENODEV;
4092 }
4093
4094 r = dsi_display_init_dispc(dsidev, mgr);
4095 if (r)
4096 goto err_init_dispc;
4097
Archit Tanejadca2b152012-08-16 18:02:00 +05304098 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304099 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004100 case OMAP_DSS_DSI_FMT_RGB888:
4101 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4102 break;
4103 case OMAP_DSS_DSI_FMT_RGB666:
4104 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4105 break;
4106 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4107 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4108 break;
4109 case OMAP_DSS_DSI_FMT_RGB565:
4110 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4111 break;
4112 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004113 r = -EINVAL;
4114 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07004115 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304116
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004117 dsi_if_enable(dsidev, false);
4118 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304119
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004120 /* MODE, 1 = video mode */
4121 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304122
Archit Tanejae67458a2012-08-13 14:17:30 +05304123 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304124
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004125 dsi_vc_write_long_header(dsidev, channel, data_type,
4126 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304127
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004128 dsi_vc_enable(dsidev, channel, true);
4129 dsi_if_enable(dsidev, true);
4130 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304131
Archit Tanejaeea83402012-09-04 11:42:36 +05304132 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004133 if (r)
4134 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304135
4136 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004137
4138err_mgr_enable:
4139 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4140 dsi_if_enable(dsidev, false);
4141 dsi_vc_enable(dsidev, channel, false);
4142 }
4143err_pix_fmt:
4144 dsi_display_uninit_dispc(dsidev, mgr);
4145err_init_dispc:
4146 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304147}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304148
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004149static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304150{
4151 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304152 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004153 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304154
Archit Tanejadca2b152012-08-16 18:02:00 +05304155 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004156 dsi_if_enable(dsidev, false);
4157 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304158
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004159 /* MODE, 0 = command mode */
4160 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304161
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004162 dsi_vc_enable(dsidev, channel, true);
4163 dsi_if_enable(dsidev, true);
4164 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304165
Archit Tanejaeea83402012-09-04 11:42:36 +05304166 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004167
4168 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304169}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304170
Tomi Valkeinen57612172012-11-27 17:32:36 +02004171static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004172{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304173 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004174 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004175 unsigned bytespp;
4176 unsigned bytespl;
4177 unsigned bytespf;
4178 unsigned total_len;
4179 unsigned packet_payload;
4180 unsigned packet_len;
4181 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004182 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304183 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004184 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304185 u16 w = dsi->timings.x_res;
4186 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004187
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004188 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004189
Archit Tanejad6049142011-08-22 11:58:08 +05304190 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004191
Archit Taneja02c39602012-08-10 15:01:33 +05304192 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004193 bytespl = w * bytespp;
4194 bytespf = bytespl * h;
4195
4196 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4197 * number of lines in a packet. See errata about VP_CLK_RATIO */
4198
4199 if (bytespf < line_buf_size)
4200 packet_payload = bytespf;
4201 else
4202 packet_payload = (line_buf_size) / bytespl * bytespl;
4203
4204 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4205 total_len = (bytespf / packet_payload) * packet_len;
4206
4207 if (bytespf % packet_payload)
4208 total_len += (bytespf % packet_payload) + 1;
4209
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004210 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304211 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004212
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304213 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304214 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004215
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304216 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004217 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4218 else
4219 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304220 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004221
4222 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4223 * because DSS interrupts are not capable of waking up the CPU and the
4224 * framedone interrupt could be delayed for quite a long time. I think
4225 * the same goes for any DSS interrupts, but for some reason I have not
4226 * seen the problem anywhere else than here.
4227 */
4228 dispc_disable_sidle();
4229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304230 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004231
Archit Taneja49dbf582011-05-16 15:17:07 +05304232 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4233 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004234 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004235
Archit Tanejaeea83402012-09-04 11:42:36 +05304236 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304237
Archit Tanejaeea83402012-09-04 11:42:36 +05304238 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004239
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304240 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004241 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4242 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304243 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304245 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004246
4247#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304248 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004249#endif
4250 }
4251}
4252
4253#ifdef DSI_CATCH_MISSING_TE
4254static void dsi_te_timeout(unsigned long arg)
4255{
4256 DSSERR("TE not received for 250ms!\n");
4257}
4258#endif
4259
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304260static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004261{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304262 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4263
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004264 /* SIDLEMODE back to smart-idle */
4265 dispc_enable_sidle();
4266
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304267 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004268 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304269 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004270 }
4271
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304272 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004273
4274 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304275 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004276}
4277
4278static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4279{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304280 struct dsi_data *dsi = container_of(work, struct dsi_data,
4281 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004282 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4283 * 250ms which would conflict with this timeout work. What should be
4284 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004285 * possibly scheduled framedone work. However, cancelling the transfer
4286 * on the HW is buggy, and would probably require resetting the whole
4287 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004288
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004289 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004290
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304291 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004292}
4293
Tomi Valkeinen15502022012-10-10 13:59:07 +03004294static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004295{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304296 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304297 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4298
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004299 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4300 * turns itself off. However, DSI still has the pixels in its buffers,
4301 * and is sending the data.
4302 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004303
Tejun Heo136b5722012-08-21 13:18:24 -07004304 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004305
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304306 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004307}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004308
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004309static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004310 void (*callback)(int, void *), void *data)
4311{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304312 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304313 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004314 u16 dw, dh;
4315
4316 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304317
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304318 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004319
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004320 dsi->framedone_callback = callback;
4321 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004322
Archit Tanejae3525742012-08-09 15:23:43 +05304323 dw = dsi->timings.x_res;
4324 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004325
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004326#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004327 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304328 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004329#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004330 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004331
4332 return 0;
4333}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004334
4335/* Display funcs */
4336
Tomi Valkeinen57612172012-11-27 17:32:36 +02004337static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304338{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304339 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4340 struct dispc_clock_info dispc_cinfo;
4341 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004342 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304343
4344 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4345
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004346 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4347 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304348
4349 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4350 if (r) {
4351 DSSERR("Failed to calc dispc clocks\n");
4352 return r;
4353 }
4354
4355 dsi->mgr_config.clock_info = dispc_cinfo;
4356
4357 return 0;
4358}
4359
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004360static int dsi_display_init_dispc(struct platform_device *dsidev,
4361 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004362{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304363 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304364 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304365
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004366 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4367 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4368 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004369
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004370 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004371 r = dss_mgr_register_framedone_handler(mgr,
4372 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304373 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004374 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304375 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304376 }
4377
Archit Taneja7d2572f2012-06-29 14:31:07 +05304378 dsi->mgr_config.stallmode = true;
4379 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304380 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304381 dsi->mgr_config.stallmode = false;
4382 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004383 }
4384
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304385 /*
4386 * override interlace, logic level and edge related parameters in
4387 * omap_video_timings with default values
4388 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304389 dsi->timings.interlace = false;
4390 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4391 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4392 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4393 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4394 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304395
Archit Tanejaeea83402012-09-04 11:42:36 +05304396 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304397
Tomi Valkeinen57612172012-11-27 17:32:36 +02004398 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304399 if (r)
4400 goto err1;
4401
4402 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4403 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304404 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304405 dsi->mgr_config.lcden_sig_polarity = 0;
4406
Archit Tanejaeea83402012-09-04 11:42:36 +05304407 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304408
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004409 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304410err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304411 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004412 dss_mgr_unregister_framedone_handler(mgr,
4413 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304414err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004415 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304416 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004417}
4418
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004419static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4420 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004421{
Archit Tanejadca2b152012-08-16 18:02:00 +05304422 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4423
Tomi Valkeinen15502022012-10-10 13:59:07 +03004424 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4425 dss_mgr_unregister_framedone_handler(mgr,
4426 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004427
4428 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004429}
4430
Tomi Valkeinen57612172012-11-27 17:32:36 +02004431static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004432{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004433 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004434 struct dsi_clock_info cinfo;
4435 int r;
4436
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004437 cinfo = dsi->user_dsi_cinfo;
4438
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004439 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004440 if (r) {
4441 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004442 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004443 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304445 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004446 if (r) {
4447 DSSERR("Failed to set dsi clocks\n");
4448 return r;
4449 }
4450
4451 return 0;
4452}
4453
Tomi Valkeinen57612172012-11-27 17:32:36 +02004454static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004455{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004456 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004457 int r;
4458
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03004459 r = dsi_pll_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004460 if (r)
4461 goto err0;
4462
Tomi Valkeinen57612172012-11-27 17:32:36 +02004463 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004464 if (r)
4465 goto err1;
4466
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004467 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4468 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4469 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004470
4471 DSSDBG("PLL OK\n");
4472
Archit Taneja9e7e9372012-08-14 12:29:22 +05304473 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004474 if (r)
4475 goto err2;
4476
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304477 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004478
Archit Taneja9e7e9372012-08-14 12:29:22 +05304479 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004480 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004481
4482 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304483 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004484
Tomi Valkeinen57612172012-11-27 17:32:36 +02004485 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486 if (r)
4487 goto err3;
4488
4489 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304490 dsi_vc_enable(dsidev, 0, 1);
4491 dsi_vc_enable(dsidev, 1, 1);
4492 dsi_vc_enable(dsidev, 2, 1);
4493 dsi_vc_enable(dsidev, 3, 1);
4494 dsi_if_enable(dsidev, 1);
4495 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004496
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004497 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004498err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304499 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004501 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004502err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304503 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004504err0:
4505 return r;
4506}
4507
Tomi Valkeinen57612172012-11-27 17:32:36 +02004508static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004509 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004510{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304511 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304512
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304513 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304514 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004515
Ville Syrjäläd7370102010-04-22 22:50:09 +02004516 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304517 dsi_if_enable(dsidev, 0);
4518 dsi_vc_enable(dsidev, 0, 0);
4519 dsi_vc_enable(dsidev, 1, 0);
4520 dsi_vc_enable(dsidev, 2, 0);
4521 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004522
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004523 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304524 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304525 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004526}
4527
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004528static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004529{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304530 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304531 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004532 int r = 0;
4533
4534 DSSDBG("dsi_display_enable\n");
4535
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304536 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004537
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304538 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004539
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004540 r = dsi_runtime_get(dsidev);
4541 if (r)
4542 goto err_get_dsi;
4543
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304544 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004545
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004546 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004547
Tomi Valkeinen57612172012-11-27 17:32:36 +02004548 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004549 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004550 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004551
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304552 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004553
4554 return 0;
4555
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004556err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304557 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004558 dsi_runtime_put(dsidev);
4559err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304560 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004561 DSSDBG("dsi_display_enable FAILED\n");
4562 return r;
4563}
4564
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004565static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004566 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004567{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304568 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304569 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304570
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004571 DSSDBG("dsi_display_disable\n");
4572
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304573 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004574
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304575 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004576
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004577 dsi_sync_vc(dsidev, 0);
4578 dsi_sync_vc(dsidev, 1);
4579 dsi_sync_vc(dsidev, 2);
4580 dsi_sync_vc(dsidev, 3);
4581
Tomi Valkeinen57612172012-11-27 17:32:36 +02004582 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004583
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004584 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304585 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004586
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304587 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004588}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004589
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004590static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004591{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304592 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4593 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4594
4595 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004596 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004597}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004598
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004599#ifdef PRINT_VERBOSE_VM_TIMINGS
4600static void print_dsi_vm(const char *str,
4601 const struct omap_dss_dsi_videomode_timings *t)
4602{
4603 unsigned long byteclk = t->hsclk / 4;
4604 int bl, wc, pps, tot;
4605
4606 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4607 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4608 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4609 tot = bl + pps;
4610
4611#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4612
4613 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4614 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4615 str,
4616 byteclk,
4617 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4618 bl, pps, tot,
4619 TO_DSI_T(t->hss),
4620 TO_DSI_T(t->hsa),
4621 TO_DSI_T(t->hse),
4622 TO_DSI_T(t->hbp),
4623 TO_DSI_T(pps),
4624 TO_DSI_T(t->hfp),
4625
4626 TO_DSI_T(bl),
4627 TO_DSI_T(pps),
4628
4629 TO_DSI_T(tot));
4630#undef TO_DSI_T
4631}
4632
4633static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
4634{
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004635 unsigned long pck = t->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004636 int hact, bl, tot;
4637
4638 hact = t->x_res;
4639 bl = t->hsw + t->hbp + t->hfp;
4640 tot = hact + bl;
4641
4642#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4643
4644 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4645 "%u/%u/%u/%u = %u + %u = %u\n",
4646 str,
4647 pck,
4648 t->hsw, t->hbp, hact, t->hfp,
4649 bl, hact, tot,
4650 TO_DISPC_T(t->hsw),
4651 TO_DISPC_T(t->hbp),
4652 TO_DISPC_T(hact),
4653 TO_DISPC_T(t->hfp),
4654 TO_DISPC_T(bl),
4655 TO_DISPC_T(hact),
4656 TO_DISPC_T(tot));
4657#undef TO_DISPC_T
4658}
4659
4660/* note: this is not quite accurate */
4661static void print_dsi_dispc_vm(const char *str,
4662 const struct omap_dss_dsi_videomode_timings *t)
4663{
4664 struct omap_video_timings vm = { 0 };
4665 unsigned long byteclk = t->hsclk / 4;
4666 unsigned long pck;
4667 u64 dsi_tput;
4668 int dsi_hact, dsi_htot;
4669
4670 dsi_tput = (u64)byteclk * t->ndl * 8;
4671 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4672 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4673 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4674
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004675 vm.pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004676 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4677 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
4678 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
4679 vm.x_res = t->hact;
4680
4681 print_dispc_vm(str, &vm);
4682}
4683#endif /* PRINT_VERBOSE_VM_TIMINGS */
4684
4685static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4686 unsigned long pck, void *data)
4687{
4688 struct dsi_clk_calc_ctx *ctx = data;
4689 struct omap_video_timings *t = &ctx->dispc_vm;
4690
4691 ctx->dispc_cinfo.lck_div = lckd;
4692 ctx->dispc_cinfo.pck_div = pckd;
4693 ctx->dispc_cinfo.lck = lck;
4694 ctx->dispc_cinfo.pck = pck;
4695
4696 *t = *ctx->config->timings;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004697 t->pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004698 t->x_res = ctx->config->timings->x_res;
4699 t->y_res = ctx->config->timings->y_res;
4700 t->hsw = t->hfp = t->hbp = t->vsw = 1;
4701 t->vfp = t->vbp = 0;
4702
4703 return true;
4704}
4705
4706static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4707 void *data)
4708{
4709 struct dsi_clk_calc_ctx *ctx = data;
4710
4711 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4712 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4713
4714 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4715 dsi_cm_calc_dispc_cb, ctx);
4716}
4717
4718static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
4719 unsigned long pll, void *data)
4720{
4721 struct dsi_clk_calc_ctx *ctx = data;
4722
4723 ctx->dsi_cinfo.regn = regn;
4724 ctx->dsi_cinfo.regm = regm;
4725 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02004726 ctx->dsi_cinfo.clkdco = pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004727
4728 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
4729 dsi_cm_calc_hsdiv_cb, ctx);
4730}
4731
4732static bool dsi_cm_calc(struct dsi_data *dsi,
4733 const struct omap_dss_dsi_config *cfg,
4734 struct dsi_clk_calc_ctx *ctx)
4735{
4736 unsigned long clkin;
4737 int bitspp, ndl;
4738 unsigned long pll_min, pll_max;
4739 unsigned long pck, txbyteclk;
4740
4741 clkin = clk_get_rate(dsi->sys_clk);
4742 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4743 ndl = dsi->num_lanes_used - 1;
4744
4745 /*
4746 * Here we should calculate minimum txbyteclk to be able to send the
4747 * frame in time, and also to handle TE. That's not very simple, though,
4748 * especially as we go to LP between each pixel packet due to HW
4749 * "feature". So let's just estimate very roughly and multiply by 1.5.
4750 */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004751 pck = cfg->timings->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004752 pck = pck * 3 / 2;
4753 txbyteclk = pck * bitspp / 8 / ndl;
4754
4755 memset(ctx, 0, sizeof(*ctx));
4756 ctx->dsidev = dsi->pdev;
4757 ctx->config = cfg;
4758 ctx->req_pck_min = pck;
4759 ctx->req_pck_nom = pck;
4760 ctx->req_pck_max = pck * 3 / 2;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004761
4762 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4763 pll_max = cfg->hs_clk_max * 4;
4764
4765 return dsi_pll_calc(dsi->pdev, clkin,
4766 pll_min, pll_max,
4767 dsi_cm_calc_pll_cb, ctx);
4768}
4769
4770static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4771{
4772 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4773 const struct omap_dss_dsi_config *cfg = ctx->config;
4774 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4775 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02004776 unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004777 unsigned long byteclk = hsclk / 4;
4778
4779 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4780 int xres;
4781 int panel_htot, panel_hbl; /* pixels */
4782 int dispc_htot, dispc_hbl; /* pixels */
4783 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4784 int hfp, hsa, hbp;
4785 const struct omap_video_timings *req_vm;
4786 struct omap_video_timings *dispc_vm;
4787 struct omap_dss_dsi_videomode_timings *dsi_vm;
4788 u64 dsi_tput, dispc_tput;
4789
4790 dsi_tput = (u64)byteclk * ndl * 8;
4791
4792 req_vm = cfg->timings;
4793 req_pck_min = ctx->req_pck_min;
4794 req_pck_max = ctx->req_pck_max;
4795 req_pck_nom = ctx->req_pck_nom;
4796
4797 dispc_pck = ctx->dispc_cinfo.pck;
4798 dispc_tput = (u64)dispc_pck * bitspp;
4799
4800 xres = req_vm->x_res;
4801
4802 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
4803 panel_htot = xres + panel_hbl;
4804
4805 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4806
4807 /*
4808 * When there are no line buffers, DISPC and DSI must have the
4809 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4810 */
4811 if (dsi->line_buffer_size < xres * bitspp / 8) {
4812 if (dispc_tput != dsi_tput)
4813 return false;
4814 } else {
4815 if (dispc_tput < dsi_tput)
4816 return false;
4817 }
4818
4819 /* DSI tput must be over the min requirement */
4820 if (dsi_tput < (u64)bitspp * req_pck_min)
4821 return false;
4822
4823 /* When non-burst mode, DSI tput must be below max requirement. */
4824 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4825 if (dsi_tput > (u64)bitspp * req_pck_max)
4826 return false;
4827 }
4828
4829 hss = DIV_ROUND_UP(4, ndl);
4830
4831 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4832 if (ndl == 3 && req_vm->hsw == 0)
4833 hse = 1;
4834 else
4835 hse = DIV_ROUND_UP(4, ndl);
4836 } else {
4837 hse = 0;
4838 }
4839
4840 /* DSI htot to match the panel's nominal pck */
4841 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4842
4843 /* fail if there would be no time for blanking */
4844 if (dsi_htot < hss + hse + dsi_hact)
4845 return false;
4846
4847 /* total DSI blanking needed to achieve panel's TL */
4848 dsi_hbl = dsi_htot - dsi_hact;
4849
4850 /* DISPC htot to match the DSI TL */
4851 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4852
4853 /* verify that the DSI and DISPC TLs are the same */
4854 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4855 return false;
4856
4857 dispc_hbl = dispc_htot - xres;
4858
4859 /* setup DSI videomode */
4860
4861 dsi_vm = &ctx->dsi_vm;
4862 memset(dsi_vm, 0, sizeof(*dsi_vm));
4863
4864 dsi_vm->hsclk = hsclk;
4865
4866 dsi_vm->ndl = ndl;
4867 dsi_vm->bitspp = bitspp;
4868
4869 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4870 hsa = 0;
4871 } else if (ndl == 3 && req_vm->hsw == 0) {
4872 hsa = 0;
4873 } else {
4874 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
4875 hsa = max(hsa - hse, 1);
4876 }
4877
4878 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
4879 hbp = max(hbp, 1);
4880
4881 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4882 if (hfp < 1) {
4883 int t;
4884 /* we need to take cycles from hbp */
4885
4886 t = 1 - hfp;
4887 hbp = max(hbp - t, 1);
4888 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4889
4890 if (hfp < 1 && hsa > 0) {
4891 /* we need to take cycles from hsa */
4892 t = 1 - hfp;
4893 hsa = max(hsa - t, 1);
4894 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4895 }
4896 }
4897
4898 if (hfp < 1)
4899 return false;
4900
4901 dsi_vm->hss = hss;
4902 dsi_vm->hsa = hsa;
4903 dsi_vm->hse = hse;
4904 dsi_vm->hbp = hbp;
4905 dsi_vm->hact = xres;
4906 dsi_vm->hfp = hfp;
4907
4908 dsi_vm->vsa = req_vm->vsw;
4909 dsi_vm->vbp = req_vm->vbp;
4910 dsi_vm->vact = req_vm->y_res;
4911 dsi_vm->vfp = req_vm->vfp;
4912
4913 dsi_vm->trans_mode = cfg->trans_mode;
4914
4915 dsi_vm->blanking_mode = 0;
4916 dsi_vm->hsa_blanking_mode = 1;
4917 dsi_vm->hfp_blanking_mode = 1;
4918 dsi_vm->hbp_blanking_mode = 1;
4919
4920 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4921 dsi_vm->window_sync = 4;
4922
4923 /* setup DISPC videomode */
4924
4925 dispc_vm = &ctx->dispc_vm;
4926 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004927 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004928
4929 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4930 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
4931 req_pck_nom);
4932 hsa = max(hsa, 1);
4933 } else {
4934 hsa = 1;
4935 }
4936
4937 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
4938 hbp = max(hbp, 1);
4939
4940 hfp = dispc_hbl - hsa - hbp;
4941 if (hfp < 1) {
4942 int t;
4943 /* we need to take cycles from hbp */
4944
4945 t = 1 - hfp;
4946 hbp = max(hbp - t, 1);
4947 hfp = dispc_hbl - hsa - hbp;
4948
4949 if (hfp < 1) {
4950 /* we need to take cycles from hsa */
4951 t = 1 - hfp;
4952 hsa = max(hsa - t, 1);
4953 hfp = dispc_hbl - hsa - hbp;
4954 }
4955 }
4956
4957 if (hfp < 1)
4958 return false;
4959
4960 dispc_vm->hfp = hfp;
4961 dispc_vm->hsw = hsa;
4962 dispc_vm->hbp = hbp;
4963
4964 return true;
4965}
4966
4967
4968static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4969 unsigned long pck, void *data)
4970{
4971 struct dsi_clk_calc_ctx *ctx = data;
4972
4973 ctx->dispc_cinfo.lck_div = lckd;
4974 ctx->dispc_cinfo.pck_div = pckd;
4975 ctx->dispc_cinfo.lck = lck;
4976 ctx->dispc_cinfo.pck = pck;
4977
4978 if (dsi_vm_calc_blanking(ctx) == false)
4979 return false;
4980
4981#ifdef PRINT_VERBOSE_VM_TIMINGS
4982 print_dispc_vm("dispc", &ctx->dispc_vm);
4983 print_dsi_vm("dsi ", &ctx->dsi_vm);
4984 print_dispc_vm("req ", ctx->config->timings);
4985 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4986#endif
4987
4988 return true;
4989}
4990
4991static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4992 void *data)
4993{
4994 struct dsi_clk_calc_ctx *ctx = data;
4995 unsigned long pck_max;
4996
4997 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4998 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4999
5000 /*
5001 * In burst mode we can let the dispc pck be arbitrarily high, but it
5002 * limits our scaling abilities. So for now, don't aim too high.
5003 */
5004
5005 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
5006 pck_max = ctx->req_pck_max + 10000000;
5007 else
5008 pck_max = ctx->req_pck_max;
5009
5010 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
5011 dsi_vm_calc_dispc_cb, ctx);
5012}
5013
5014static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
5015 unsigned long pll, void *data)
5016{
5017 struct dsi_clk_calc_ctx *ctx = data;
5018
5019 ctx->dsi_cinfo.regn = regn;
5020 ctx->dsi_cinfo.regm = regm;
5021 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02005022 ctx->dsi_cinfo.clkdco = pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005023
5024 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
5025 dsi_vm_calc_hsdiv_cb, ctx);
5026}
5027
5028static bool dsi_vm_calc(struct dsi_data *dsi,
5029 const struct omap_dss_dsi_config *cfg,
5030 struct dsi_clk_calc_ctx *ctx)
5031{
5032 const struct omap_video_timings *t = cfg->timings;
5033 unsigned long clkin;
5034 unsigned long pll_min;
5035 unsigned long pll_max;
5036 int ndl = dsi->num_lanes_used - 1;
5037 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
5038 unsigned long byteclk_min;
5039
5040 clkin = clk_get_rate(dsi->sys_clk);
5041
5042 memset(ctx, 0, sizeof(*ctx));
5043 ctx->dsidev = dsi->pdev;
5044 ctx->config = cfg;
5045
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005046 /* these limits should come from the panel driver */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03005047 ctx->req_pck_min = t->pixelclock - 1000;
5048 ctx->req_pck_nom = t->pixelclock;
5049 ctx->req_pck_max = t->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005050
5051 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
5052 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
5053
5054 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
5055 pll_max = cfg->hs_clk_max * 4;
5056 } else {
5057 unsigned long byteclk_max;
5058 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
5059 ndl * 8);
5060
5061 pll_max = byteclk_max * 4 * 4;
5062 }
5063
5064 return dsi_pll_calc(dsi->pdev, clkin,
5065 pll_min, pll_max,
5066 dsi_vm_calc_pll_cb, ctx);
5067}
5068
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005069static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005070 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05305071{
5072 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5073 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005074 struct dsi_clk_calc_ctx ctx;
5075 bool ok;
5076 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305077
5078 mutex_lock(&dsi->lock);
5079
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005080 dsi->pix_fmt = config->pixel_format;
5081 dsi->mode = config->mode;
5082
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005083 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
5084 ok = dsi_vm_calc(dsi, config, &ctx);
5085 else
5086 ok = dsi_cm_calc(dsi, config, &ctx);
5087
5088 if (!ok) {
5089 DSSERR("failed to find suitable DSI clock settings\n");
5090 r = -EINVAL;
5091 goto err;
5092 }
5093
5094 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
5095
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03005096 r = dsi_lp_clock_calc(ctx.dsi_cinfo.dsi_pll_hsdiv_dsi_clk,
5097 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005098 if (r) {
5099 DSSERR("failed to find suitable DSI LP clock settings\n");
5100 goto err;
5101 }
5102
5103 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
5104 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
5105
5106 dsi->timings = ctx.dispc_vm;
5107 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05305108
5109 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05305110
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005111 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005112err:
5113 mutex_unlock(&dsi->lock);
5114
5115 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005116}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05305117
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005118/*
5119 * Return a hardcoded channel for the DSI output. This should work for
5120 * current use cases, but this can be later expanded to either resolve
5121 * the channel in some more dynamic manner, or get the channel as a user
5122 * parameter.
5123 */
5124static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05305125{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005126 switch (omapdss_get_version()) {
5127 case OMAPDSS_VER_OMAP24xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05305128 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005129 DSSWARN("DSI not supported\n");
5130 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305131
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005132 case OMAPDSS_VER_OMAP34xx_ES1:
5133 case OMAPDSS_VER_OMAP34xx_ES3:
5134 case OMAPDSS_VER_OMAP3630:
5135 case OMAPDSS_VER_AM35xx:
5136 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305137
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005138 case OMAPDSS_VER_OMAP4430_ES1:
5139 case OMAPDSS_VER_OMAP4430_ES2:
5140 case OMAPDSS_VER_OMAP4:
5141 switch (module_id) {
5142 case 0:
5143 return OMAP_DSS_CHANNEL_LCD;
5144 case 1:
5145 return OMAP_DSS_CHANNEL_LCD2;
5146 default:
5147 DSSWARN("unsupported module id\n");
5148 return OMAP_DSS_CHANNEL_LCD;
5149 }
Archit Tanejae3525742012-08-09 15:23:43 +05305150
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005151 case OMAPDSS_VER_OMAP5:
5152 switch (module_id) {
5153 case 0:
5154 return OMAP_DSS_CHANNEL_LCD;
5155 case 1:
5156 return OMAP_DSS_CHANNEL_LCD3;
5157 default:
5158 DSSWARN("unsupported module id\n");
5159 return OMAP_DSS_CHANNEL_LCD;
5160 }
5161
5162 default:
5163 DSSWARN("unsupported DSS version\n");
5164 return OMAP_DSS_CHANNEL_LCD;
5165 }
Archit Taneja02c39602012-08-10 15:01:33 +05305166}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005167
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005168static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305169{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305170 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5171 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305172 int i;
5173
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305174 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5175 if (!dsi->vc[i].dssdev) {
5176 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305177 *channel = i;
5178 return 0;
5179 }
5180 }
5181
5182 DSSERR("cannot get VC for display %s", dssdev->name);
5183 return -ENOSPC;
5184}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305185
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005186static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305187{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305188 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5189 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5190
Archit Taneja5ee3c142011-03-02 12:35:53 +05305191 if (vc_id < 0 || vc_id > 3) {
5192 DSSERR("VC ID out of range\n");
5193 return -EINVAL;
5194 }
5195
5196 if (channel < 0 || channel > 3) {
5197 DSSERR("Virtual Channel out of range\n");
5198 return -EINVAL;
5199 }
5200
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305201 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305202 DSSERR("Virtual Channel not allocated to display %s\n",
5203 dssdev->name);
5204 return -EINVAL;
5205 }
5206
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305207 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305208
5209 return 0;
5210}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305211
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005212static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305213{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305214 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5215 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5216
Archit Taneja5ee3c142011-03-02 12:35:53 +05305217 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305218 dsi->vc[channel].dssdev == dssdev) {
5219 dsi->vc[channel].dssdev = NULL;
5220 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305221 }
5222}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305223
Tomi Valkeinene406f902010-06-09 15:28:12 +03005224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305225static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005226{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305227 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5228
5229 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5230 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5231 dsi->regm_dispc_max =
5232 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5233 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5234 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5235 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5236 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005237}
5238
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005239static int dsi_get_clocks(struct platform_device *dsidev)
5240{
5241 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5242 struct clk *clk;
5243
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005244 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005245 if (IS_ERR(clk)) {
5246 DSSERR("can't get fck\n");
5247 return PTR_ERR(clk);
5248 }
5249
5250 dsi->dss_clk = clk;
5251
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005252 clk = devm_clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005253 if (IS_ERR(clk)) {
5254 DSSERR("can't get sys_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005255 return PTR_ERR(clk);
5256 }
5257
5258 dsi->sys_clk = clk;
5259
5260 return 0;
5261}
5262
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005263static int dsi_connect(struct omap_dss_device *dssdev,
5264 struct omap_dss_device *dst)
5265{
5266 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5267 struct omap_overlay_manager *mgr;
5268 int r;
5269
5270 r = dsi_regulator_init(dsidev);
5271 if (r)
5272 return r;
5273
5274 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
5275 if (!mgr)
5276 return -ENODEV;
5277
5278 r = dss_mgr_connect(mgr, dssdev);
5279 if (r)
5280 return r;
5281
5282 r = omapdss_output_set_device(dssdev, dst);
5283 if (r) {
5284 DSSERR("failed to connect output to new device: %s\n",
5285 dssdev->name);
5286 dss_mgr_disconnect(mgr, dssdev);
5287 return r;
5288 }
5289
5290 return 0;
5291}
5292
5293static void dsi_disconnect(struct omap_dss_device *dssdev,
5294 struct omap_dss_device *dst)
5295{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005296 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005297
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005298 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005299 return;
5300
5301 omapdss_output_unset_device(dssdev);
5302
5303 if (dssdev->manager)
5304 dss_mgr_disconnect(dssdev->manager, dssdev);
5305}
5306
5307static const struct omapdss_dsi_ops dsi_ops = {
5308 .connect = dsi_connect,
5309 .disconnect = dsi_disconnect,
5310
5311 .bus_lock = dsi_bus_lock,
5312 .bus_unlock = dsi_bus_unlock,
5313
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005314 .enable = dsi_display_enable,
5315 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005316
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005317 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005318
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005319 .configure_pins = dsi_configure_pins,
5320 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005321
5322 .enable_video_output = dsi_enable_video_output,
5323 .disable_video_output = dsi_disable_video_output,
5324
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005325 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005326
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005327 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005328
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005329 .request_vc = dsi_request_vc,
5330 .set_vc_id = dsi_set_vc_id,
5331 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005332
5333 .dcs_write = dsi_vc_dcs_write,
5334 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5335 .dcs_read = dsi_vc_dcs_read,
5336
5337 .gen_write = dsi_vc_generic_write,
5338 .gen_write_nosync = dsi_vc_generic_write_nosync,
5339 .gen_read = dsi_vc_generic_read,
5340
5341 .bta_sync = dsi_vc_send_bta_sync,
5342
5343 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5344};
5345
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005346static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305347{
5348 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005349 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305350
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005351 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305352 out->id = dsi->module_id == 0 ?
5353 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5354
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005355 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005356 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005357 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005358 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005359 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305360
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005361 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305362}
5363
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005364static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305365{
5366 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005367 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305368
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005369 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305370}
5371
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005372static int dsi_probe_of(struct platform_device *pdev)
5373{
5374 struct device_node *node = pdev->dev.of_node;
5375 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5376 struct property *prop;
5377 u32 lane_arr[10];
5378 int len, num_pins;
5379 int r, i;
5380 struct device_node *ep;
5381 struct omap_dsi_pin_config pin_cfg;
5382
5383 ep = omapdss_of_get_first_endpoint(node);
5384 if (!ep)
5385 return 0;
5386
5387 prop = of_find_property(ep, "lanes", &len);
5388 if (prop == NULL) {
5389 dev_err(&pdev->dev, "failed to find lane data\n");
5390 r = -EINVAL;
5391 goto err;
5392 }
5393
5394 num_pins = len / sizeof(u32);
5395
5396 if (num_pins < 4 || num_pins % 2 != 0 ||
5397 num_pins > dsi->num_lanes_supported * 2) {
5398 dev_err(&pdev->dev, "bad number of lanes\n");
5399 r = -EINVAL;
5400 goto err;
5401 }
5402
5403 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5404 if (r) {
5405 dev_err(&pdev->dev, "failed to read lane data\n");
5406 goto err;
5407 }
5408
5409 pin_cfg.num_pins = num_pins;
5410 for (i = 0; i < num_pins; ++i)
5411 pin_cfg.pins[i] = (int)lane_arr[i];
5412
5413 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5414 if (r) {
5415 dev_err(&pdev->dev, "failed to configure pins");
5416 goto err;
5417 }
5418
5419 of_node_put(ep);
5420
5421 return 0;
5422
5423err:
5424 of_node_put(ep);
5425 return r;
5426}
5427
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005428/* DSI1 HW IP initialisation */
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005429static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005430{
5431 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005432 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305433 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005434 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005435 struct resource *res;
5436 struct resource temp_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005437
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005438 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005439 if (!dsi)
5440 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305441
5442 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305443 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305444
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305445 spin_lock_init(&dsi->irq_lock);
5446 spin_lock_init(&dsi->errors_lock);
5447 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005448
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005449#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305450 spin_lock_init(&dsi->irq_stats_lock);
5451 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005452#endif
5453
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305454 mutex_init(&dsi->lock);
5455 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005456
Tejun Heo203b42f2012-08-21 13:18:23 -07005457 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5458 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305459
5460#ifdef DSI_CATCH_MISSING_TE
5461 init_timer(&dsi->te_timer);
5462 dsi->te_timer.function = dsi_te_timeout;
5463 dsi->te_timer.data = 0;
5464#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005465
5466 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5467 if (!res) {
5468 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5469 if (!res) {
5470 DSSERR("can't get IORESOURCE_MEM DSI\n");
5471 return -EINVAL;
5472 }
5473
5474 temp_res.start = res->start;
5475 temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
5476 res = &temp_res;
archit tanejaaffe3602011-02-23 08:41:03 +00005477 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005478
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005479 dsi_mem = res;
5480
Tomi Valkeinen68104462013-12-17 13:53:28 +02005481 dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
5482 resource_size(res));
5483 if (!dsi->proto_base) {
5484 DSSERR("can't ioremap DSI protocol engine\n");
5485 return -ENOMEM;
5486 }
5487
5488 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5489 if (!res) {
5490 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5491 if (!res) {
5492 DSSERR("can't get IORESOURCE_MEM DSI\n");
5493 return -EINVAL;
5494 }
5495
5496 temp_res.start = res->start + DSI_PHY_OFFSET;
5497 temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
5498 res = &temp_res;
5499 }
5500
5501 dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
5502 resource_size(res));
5503 if (!dsi->proto_base) {
5504 DSSERR("can't ioremap DSI PHY\n");
5505 return -ENOMEM;
5506 }
5507
5508 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5509 if (!res) {
5510 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5511 if (!res) {
5512 DSSERR("can't get IORESOURCE_MEM DSI\n");
5513 return -EINVAL;
5514 }
5515
5516 temp_res.start = res->start + DSI_PLL_OFFSET;
5517 temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
5518 res = &temp_res;
5519 }
5520
5521 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
5522 resource_size(res));
5523 if (!dsi->proto_base) {
5524 DSSERR("can't ioremap DSI PLL\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005525 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305526 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005527
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305528 dsi->irq = platform_get_irq(dsi->pdev, 0);
5529 if (dsi->irq < 0) {
5530 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005531 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305532 }
archit tanejaaffe3602011-02-23 08:41:03 +00005533
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005534 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5535 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005536 if (r < 0) {
5537 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005538 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005539 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005540
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005541 if (dsidev->dev.of_node) {
5542 const struct of_device_id *match;
5543 const struct dsi_module_id_data *d;
5544
5545 match = of_match_node(dsi_of_match, dsidev->dev.of_node);
5546 if (!match) {
5547 DSSERR("unsupported DSI module\n");
5548 return -ENODEV;
5549 }
5550
5551 d = match->data;
5552
5553 while (d->address != 0 && d->address != dsi_mem->start)
5554 d++;
5555
5556 if (d->address == 0) {
5557 DSSERR("unsupported DSI module\n");
5558 return -ENODEV;
5559 }
5560
5561 dsi->module_id = d->id;
5562 } else {
5563 dsi->module_id = dsidev->id;
5564 }
5565
Archit Taneja5ee3c142011-03-02 12:35:53 +05305566 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305567 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305568 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305569 dsi->vc[i].dssdev = NULL;
5570 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305571 }
5572
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305573 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005574
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005575 r = dsi_get_clocks(dsidev);
5576 if (r)
5577 return r;
5578
5579 pm_runtime_enable(&dsidev->dev);
5580
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005581 r = dsi_runtime_get(dsidev);
5582 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005583 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005584
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305585 rev = dsi_read_reg(dsidev, DSI_REVISION);
5586 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005587 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5588
Tomi Valkeinend9820852011-10-12 15:05:59 +03005589 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5590 * of data to 3 by default */
5591 if (dss_has_feature(FEAT_DSI_GNQ))
5592 /* NB_DATA_LANES */
5593 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5594 else
5595 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305596
Tomi Valkeinen99322572013-03-05 10:37:02 +02005597 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5598
Archit Taneja81b87f52012-09-26 16:30:49 +05305599 dsi_init_output(dsidev);
5600
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005601 if (dsidev->dev.of_node) {
5602 r = dsi_probe_of(dsidev);
5603 if (r) {
5604 DSSERR("Invalid DSI DT data\n");
5605 goto err_probe_of;
5606 }
5607
5608 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
5609 &dsidev->dev);
5610 if (r)
5611 DSSERR("Failed to populate DSI child devices: %d\n", r);
5612 }
5613
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005614 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005615
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005616 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005617 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005618 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005619 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5620
5621#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005622 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005623 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005624 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005625 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5626#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005627
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005628 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005629
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005630err_probe_of:
5631 dsi_uninit_output(dsidev);
5632 dsi_runtime_put(dsidev);
5633
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005634err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005635 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005636 return r;
5637}
5638
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005639static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005640{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305641 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5642
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005643 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005644
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005645 WARN_ON(dsi->scp_clk_refcount > 0);
5646
Archit Taneja81b87f52012-09-26 16:30:49 +05305647 dsi_uninit_output(dsidev);
5648
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005649 pm_runtime_disable(&dsidev->dev);
5650
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005651 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5652 regulator_disable(dsi->vdds_dsi_reg);
5653 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005654 }
5655
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005656 return 0;
5657}
5658
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005659static int dsi_runtime_suspend(struct device *dev)
5660{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005661 struct platform_device *pdev = to_platform_device(dev);
5662 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5663
5664 dsi->is_enabled = false;
5665 /* ensure the irq handler sees the is_enabled value */
5666 smp_wmb();
5667 /* wait for current handler to finish before turning the DSI off */
5668 synchronize_irq(dsi->irq);
5669
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005670 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005671
5672 return 0;
5673}
5674
5675static int dsi_runtime_resume(struct device *dev)
5676{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005677 struct platform_device *pdev = to_platform_device(dev);
5678 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005679 int r;
5680
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005681 r = dispc_runtime_get();
5682 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005683 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005684
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005685 dsi->is_enabled = true;
5686 /* ensure the irq handler sees the is_enabled value */
5687 smp_wmb();
5688
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005689 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005690}
5691
5692static const struct dev_pm_ops dsi_pm_ops = {
5693 .runtime_suspend = dsi_runtime_suspend,
5694 .runtime_resume = dsi_runtime_resume,
5695};
5696
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005697static const struct dsi_module_id_data dsi_of_data_omap3[] = {
5698 { .address = 0x4804fc00, .id = 0, },
5699 { },
5700};
5701
5702static const struct dsi_module_id_data dsi_of_data_omap4[] = {
5703 { .address = 0x58004000, .id = 0, },
5704 { .address = 0x58005000, .id = 1, },
5705 { },
5706};
5707
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005708static const struct dsi_module_id_data dsi_of_data_omap5[] = {
5709 { .address = 0x58004000, .id = 0, },
5710 { .address = 0x58009000, .id = 1, },
5711 { },
5712};
5713
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005714static const struct of_device_id dsi_of_match[] = {
5715 { .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
5716 { .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005717 { .compatible = "ti,omap5-dsi", .data = dsi_of_data_omap5, },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005718 {},
5719};
5720
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005721static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005722 .probe = omap_dsihw_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005723 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005724 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005725 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005726 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005727 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005728 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005729 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005730 },
5731};
5732
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005733int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005734{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005735 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005736}
5737
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005738void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005739{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005740 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005741}