blob: 6cff01debe728de2a0da6395e9da63dcc5126d4d [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Chris Wilson5eddb702010-09-11 13:48:45 +010051#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020052#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010053#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030057#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020058#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030059#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020061#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020062#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020064#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +020065#define _PHY3(phy, a, b, c) ((phy) == DPIO_PHY0 ? (a) : \
66 (phy) == DPIO_PHY1 ? (b) : (c))
67#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030068
Damien Lespiau98533252014-12-08 17:33:51 +000069#define _MASKED_FIELD(mask, value) ({ \
70 if (__builtin_constant_p(mask)) \
71 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
72 if (__builtin_constant_p(value)) \
73 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
74 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
75 BUILD_BUG_ON_MSG((value) & ~(mask), \
76 "Incorrect value for mask"); \
77 (mask) << 16 | (value); })
78#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
79#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
80
81
Daniel Vetter6b26c862012-04-24 14:04:12 +020082
Jesse Barnes585fb112008-07-29 11:54:06 -070083/* PCI config space */
84
Joonas Lahtinene10fa552016-04-15 12:03:39 +030085#define MCHBAR_I915 0x44
86#define MCHBAR_I965 0x48
87#define MCHBAR_SIZE (4 * 4096)
88
89#define DEVEN 0x54
90#define DEVEN_MCHBAR_EN (1 << 28)
91
Joonas Lahtinen40006c42016-10-12 10:18:54 +030092/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +030093
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030094#define HPLLCC 0xc0 /* 85x only */
95#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070096#define GC_CLOCK_133_200 (0 << 0)
97#define GC_CLOCK_100_200 (1 << 0)
98#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030099#define GC_CLOCK_133_266 (3 << 0)
100#define GC_CLOCK_133_200_2 (4 << 0)
101#define GC_CLOCK_133_266_2 (5 << 0)
102#define GC_CLOCK_166_266 (6 << 0)
103#define GC_CLOCK_166_250 (7 << 0)
104
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300105#define I915_GDRST 0xc0 /* PCI config register */
106#define GRDOM_FULL (0 << 2)
107#define GRDOM_RENDER (1 << 2)
108#define GRDOM_MEDIA (3 << 2)
109#define GRDOM_MASK (3 << 2)
110#define GRDOM_RESET_STATUS (1 << 1)
111#define GRDOM_RESET_ENABLE (1 << 0)
112
113#define GCDGMBUS 0xcc
114
Jesse Barnesf97108d2010-01-29 11:27:07 -0800115#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700116#define GCFGC 0xf0 /* 915+ only */
117#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
118#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
119#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200120#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
121#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
122#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
123#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
124#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
125#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700126#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700127#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
128#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
129#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
130#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
131#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
132#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
133#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
134#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
135#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
136#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
137#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
138#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
139#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
140#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
141#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
142#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
143#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
144#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
145#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100146
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300147#define ASLE 0xe4
148#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700149
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300150#define SWSCI 0xe8
151#define SWSCI_SCISEL (1 << 15)
152#define SWSCI_GSSCIE (1 << 0)
153
154#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
155
Jesse Barnes585fb112008-07-29 11:54:06 -0700156
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200157#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300158#define ILK_GRDOM_FULL (0<<1)
159#define ILK_GRDOM_RENDER (1<<1)
160#define ILK_GRDOM_MEDIA (3<<1)
161#define ILK_GRDOM_MASK (3<<1)
162#define ILK_GRDOM_RESET_ENABLE (1<<0)
163
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200164#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700165#define GEN6_MBC_SNPCR_SHIFT 21
166#define GEN6_MBC_SNPCR_MASK (3<<21)
167#define GEN6_MBC_SNPCR_MAX (0<<21)
168#define GEN6_MBC_SNPCR_MED (1<<21)
169#define GEN6_MBC_SNPCR_LOW (2<<21)
170#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200172#define VLV_G3DCTL _MMIO(0x9024)
173#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200175#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100176#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
177#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
178#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
179#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
180#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
181
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200182#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800183#define GEN6_GRDOM_FULL (1 << 0)
184#define GEN6_GRDOM_RENDER (1 << 1)
185#define GEN6_GRDOM_MEDIA (1 << 2)
186#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200187#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100188#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200189#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800190
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100191#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
192#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
193#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100194#define PP_DIR_DCLV_2G 0xffffffff
195
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100196#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
197#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800198
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200199#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600200#define GEN8_RPCS_ENABLE (1 << 31)
201#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
202#define GEN8_RPCS_S_CNT_SHIFT 15
203#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
204#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
205#define GEN8_RPCS_SS_CNT_SHIFT 8
206#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
207#define GEN8_RPCS_EU_MAX_SHIFT 4
208#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
209#define GEN8_RPCS_EU_MIN_SHIFT 0
210#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200212#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000213#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100214#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100215#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700216#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100217#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
218#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300219#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
220#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
221#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
222#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
223#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100224
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300225#define GEN8_CONFIG0 _MMIO(0xD00)
226#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
227
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200228#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300229#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200230#define ECOBITS_PPGTT_CACHE64B (3<<8)
231#define ECOBITS_PPGTT_CACHE4B (0<<8)
232
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200233#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200234#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
235
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200236#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300237#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
238#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
239#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
240#define GEN6_STOLEN_RESERVED_1M (0 << 4)
241#define GEN6_STOLEN_RESERVED_512K (1 << 4)
242#define GEN6_STOLEN_RESERVED_256K (2 << 4)
243#define GEN6_STOLEN_RESERVED_128K (3 << 4)
244#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
245#define GEN7_STOLEN_RESERVED_1M (0 << 5)
246#define GEN7_STOLEN_RESERVED_256K (1 << 5)
247#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
248#define GEN8_STOLEN_RESERVED_1M (0 << 7)
249#define GEN8_STOLEN_RESERVED_2M (1 << 7)
250#define GEN8_STOLEN_RESERVED_4M (2 << 7)
251#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200252
Jesse Barnes585fb112008-07-29 11:54:06 -0700253/* VGA stuff */
254
255#define VGA_ST01_MDA 0x3ba
256#define VGA_ST01_CGA 0x3da
257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200258#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700259#define VGA_MSR_WRITE 0x3c2
260#define VGA_MSR_READ 0x3cc
261#define VGA_MSR_MEM_EN (1<<1)
262#define VGA_MSR_CGA_MODE (1<<0)
263
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300264#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100265#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300266#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700267
268#define VGA_AR_INDEX 0x3c0
269#define VGA_AR_VID_EN (1<<5)
270#define VGA_AR_DATA_WRITE 0x3c0
271#define VGA_AR_DATA_READ 0x3c1
272
273#define VGA_GR_INDEX 0x3ce
274#define VGA_GR_DATA 0x3cf
275/* GR05 */
276#define VGA_GR_MEM_READ_MODE_SHIFT 3
277#define VGA_GR_MEM_READ_MODE_PLANE 1
278/* GR06 */
279#define VGA_GR_MEM_MODE_MASK 0xc
280#define VGA_GR_MEM_MODE_SHIFT 2
281#define VGA_GR_MEM_A0000_AFFFF 0
282#define VGA_GR_MEM_A0000_BFFFF 1
283#define VGA_GR_MEM_B0000_B7FFF 2
284#define VGA_GR_MEM_B0000_BFFFF 3
285
286#define VGA_DACMASK 0x3c6
287#define VGA_DACRX 0x3c7
288#define VGA_DACWX 0x3c8
289#define VGA_DACDATA 0x3c9
290
291#define VGA_CR_INDEX_MDA 0x3b4
292#define VGA_CR_DATA_MDA 0x3b5
293#define VGA_CR_INDEX_CGA 0x3d4
294#define VGA_CR_DATA_CGA 0x3d5
295
296/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800297 * Instruction field definitions used by the command parser
298 */
299#define INSTR_CLIENT_SHIFT 29
Brad Volkin351e3db2014-02-18 10:15:46 -0800300#define INSTR_MI_CLIENT 0x0
301#define INSTR_BC_CLIENT 0x2
302#define INSTR_RC_CLIENT 0x3
303#define INSTR_SUBCLIENT_SHIFT 27
304#define INSTR_SUBCLIENT_MASK 0x18000000
305#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800306#define INSTR_26_TO_24_MASK 0x7000000
307#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800308
309/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700310 * Memory interface instructions used by the kernel
311 */
312#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800313/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
314#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700315
316#define MI_NOOP MI_INSTR(0, 0)
317#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
318#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200319#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700320#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
321#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
322#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
323#define MI_FLUSH MI_INSTR(0x04, 0)
324#define MI_READ_FLUSH (1 << 0)
325#define MI_EXE_FLUSH (1 << 1)
326#define MI_NO_WRITE_FLUSH (1 << 2)
327#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
328#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800329#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800330#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
331#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
332#define MI_ARB_ENABLE (1<<0)
333#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700334#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800335#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
336#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800337#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400338#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200339#define MI_OVERLAY_CONTINUE (0x0<<21)
340#define MI_OVERLAY_ON (0x1<<21)
341#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700342#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500343#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700344#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500345#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200346/* IVB has funny definitions for which plane to flip. */
347#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
348#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
349#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
350#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
351#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
352#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000353/* SKL ones */
354#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
355#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
356#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
357#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
358#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
359#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
360#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
361#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
362#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700363#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800364#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
365#define MI_SEMAPHORE_UPDATE (1<<21)
366#define MI_SEMAPHORE_COMPARE (1<<20)
367#define MI_SEMAPHORE_REGISTER (1<<18)
368#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
369#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
370#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
371#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
372#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
373#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
374#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
375#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
376#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
377#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
378#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
379#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100380#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
381#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800382#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
383#define MI_MM_SPACE_GTT (1<<8)
384#define MI_MM_SPACE_PHYSICAL (0<<8)
385#define MI_SAVE_EXT_STATE_EN (1<<3)
386#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800387#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800388#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300389#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
390#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700391#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
392#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700393#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
394#define MI_SEMAPHORE_POLL (1<<15)
395#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700396#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200397#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
398#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
399#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700400#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
401#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000402/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
403 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
404 * simply ignores the register load under certain conditions.
405 * - One can actually load arbitrary many arbitrary registers: Simply issue x
406 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
407 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100408#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100409#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100410#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
411#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800412#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000413#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700414#define MI_FLUSH_DW_STORE_INDEX (1<<21)
415#define MI_INVALIDATE_TLB (1<<18)
416#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800417#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800418#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700419#define MI_INVALIDATE_BSD (1<<7)
420#define MI_FLUSH_DW_USE_GTT (1<<2)
421#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100422#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
423#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700424#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100425#define MI_BATCH_NON_SECURE (1)
426/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800427#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100428#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800429#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700430#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100431#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700432#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300433#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800434
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200435#define MI_PREDICATE_SRC0 _MMIO(0x2400)
436#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
437#define MI_PREDICATE_SRC1 _MMIO(0x2408)
438#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300439
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200440#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300441#define LOWER_SLICE_ENABLED (1<<0)
442#define LOWER_SLICE_DISABLED (0<<0)
443
Jesse Barnes585fb112008-07-29 11:54:06 -0700444/*
445 * 3D instructions used by the kernel
446 */
447#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
448
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100449#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
450#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -0700451#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
452#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
453#define SC_UPDATE_SCISSOR (0x1<<1)
454#define SC_ENABLE_MASK (0x1<<0)
455#define SC_ENABLE (0x1<<0)
456#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
457#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
458#define SCI_YMIN_MASK (0xffff<<16)
459#define SCI_XMIN_MASK (0xffff<<0)
460#define SCI_YMAX_MASK (0xffff<<16)
461#define SCI_XMAX_MASK (0xffff<<0)
462#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
463#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
464#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
465#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
466#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
467#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
468#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
469#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
470#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100471
472#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
473#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700474#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
475#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100476#define BLT_WRITE_A (2<<20)
477#define BLT_WRITE_RGB (1<<20)
478#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700479#define BLT_DEPTH_8 (0<<24)
480#define BLT_DEPTH_16_565 (1<<24)
481#define BLT_DEPTH_16_1555 (2<<24)
482#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100483#define BLT_ROP_SRC_COPY (0xcc<<16)
484#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700485#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
486#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
487#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
488#define ASYNC_FLIP (1<<22)
489#define DISPLAY_PLANE_A (0<<20)
490#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300491#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100492#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200493#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800494#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800495#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200496#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700497#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000498#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200499#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800500#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200501#define PIPE_CONTROL_DEPTH_STALL (1<<13)
502#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200503#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200504#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
505#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
506#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
507#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700508#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100509#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200510#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
511#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
512#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200513#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200514#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700515#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700516
Brad Volkin3a6fa982014-02-18 10:15:47 -0800517/*
518 * Commands used only by the command parser
519 */
520#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
521#define MI_ARB_CHECK MI_INSTR(0x05, 0)
522#define MI_RS_CONTROL MI_INSTR(0x06, 0)
523#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
524#define MI_PREDICATE MI_INSTR(0x0C, 0)
525#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
526#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800527#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800528#define MI_URB_CLEAR MI_INSTR(0x19, 0)
529#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
530#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800531#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
532#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800533#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
534#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
535#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
536#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
537#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
538
539#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
540#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800541#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
542#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800543#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
544#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
545#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
546 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
547#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
548 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
549#define GFX_OP_3DSTATE_SO_DECL_LIST \
550 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
551
552#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
553 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
554#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
555 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
556#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
557 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
558#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
559 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
560#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
561 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
562
563#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
564
565#define COLOR_BLT ((0x2<<29)|(0x40<<22))
566#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100567
568/*
Brad Volkin5947de92014-02-18 10:15:50 -0800569 * Registers used only by the command parser
570 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200571#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800572
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
574#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
575#define HS_INVOCATION_COUNT _MMIO(0x2300)
576#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
577#define DS_INVOCATION_COUNT _MMIO(0x2308)
578#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
579#define IA_VERTICES_COUNT _MMIO(0x2310)
580#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
581#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
582#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
583#define VS_INVOCATION_COUNT _MMIO(0x2320)
584#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
585#define GS_INVOCATION_COUNT _MMIO(0x2328)
586#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
587#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
588#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
589#define CL_INVOCATION_COUNT _MMIO(0x2338)
590#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
591#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
592#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
593#define PS_INVOCATION_COUNT _MMIO(0x2348)
594#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
595#define PS_DEPTH_COUNT _MMIO(0x2350)
596#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800597
598/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200599#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
600#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200602#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
603#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200605#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
606#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
607#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
608#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
609#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
610#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
613#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
614#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700615
Jordan Justen1b850662016-03-06 23:30:29 -0800616/* There are the 16 64-bit CS General Purpose Registers */
617#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
618#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
619
Robert Bragga9417952016-11-07 19:49:48 +0000620#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000621#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
622#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
623#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
624#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
625#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
626#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
627#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
628#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
629#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
630#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
631#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
632#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
633#define GEN7_OACONTROL_FORMAT_SHIFT 2
634#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
635#define GEN7_OACONTROL_ENABLE (1<<0)
636
637#define GEN8_OACTXID _MMIO(0x2364)
638
639#define GEN8_OACONTROL _MMIO(0x2B00)
640#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
641#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
642#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
643#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
644#define GEN8_OA_REPORT_FORMAT_SHIFT 2
645#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
646#define GEN8_OA_COUNTER_ENABLE (1<<0)
647
648#define GEN8_OACTXCONTROL _MMIO(0x2360)
649#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
650#define GEN8_OA_TIMER_PERIOD_SHIFT 2
651#define GEN8_OA_TIMER_ENABLE (1<<1)
652#define GEN8_OA_COUNTER_RESUME (1<<0)
653
654#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
655#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
656#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
657#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
658#define GEN7_OABUFFER_RESUME (1<<0)
659
660#define GEN8_OABUFFER _MMIO(0x2b14)
661
662#define GEN7_OASTATUS1 _MMIO(0x2364)
663#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
664#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
665#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
666#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
667
668#define GEN7_OASTATUS2 _MMIO(0x2368)
669#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
670
671#define GEN8_OASTATUS _MMIO(0x2b08)
672#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
673#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
674#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
675#define GEN8_OASTATUS_REPORT_LOST (1<<0)
676
677#define GEN8_OAHEADPTR _MMIO(0x2B0C)
678#define GEN8_OATAILPTR _MMIO(0x2B10)
679
680#define OABUFFER_SIZE_128K (0<<3)
681#define OABUFFER_SIZE_256K (1<<3)
682#define OABUFFER_SIZE_512K (2<<3)
683#define OABUFFER_SIZE_1M (3<<3)
684#define OABUFFER_SIZE_2M (4<<3)
685#define OABUFFER_SIZE_4M (5<<3)
686#define OABUFFER_SIZE_8M (6<<3)
687#define OABUFFER_SIZE_16M (7<<3)
688
689#define OA_MEM_SELECT_GGTT (1<<0)
690
691#define EU_PERF_CNTL0 _MMIO(0xe458)
692
693#define GDT_CHICKEN_BITS _MMIO(0x9840)
694#define GT_NOA_ENABLE 0x00000080
695
696/*
697 * OA Boolean state
698 */
699
700#define OAREPORTTRIG1 _MMIO(0x2740)
701#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
702#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
703
704#define OAREPORTTRIG2 _MMIO(0x2744)
705#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
706#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
707#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
708#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
709#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
710#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
711#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
712#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
713#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
714#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
715#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
716#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
717#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
718#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
719#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
720#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
721#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
722#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
723#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
724#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
725#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
726#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
727#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
728#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
729#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
730
731#define OAREPORTTRIG3 _MMIO(0x2748)
732#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
733#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
734#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
735#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
736#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
737#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
738#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
739#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
740#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
741
742#define OAREPORTTRIG4 _MMIO(0x274c)
743#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
744#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
745#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
746#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
747#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
748#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
749#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
750#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
751#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
752
753#define OAREPORTTRIG5 _MMIO(0x2750)
754#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
755#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
756
757#define OAREPORTTRIG6 _MMIO(0x2754)
758#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
759#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
760#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
761#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
762#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
763#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
764#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
765#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
766#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
767#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
768#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
769#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
770#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
771#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
772#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
773#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
774#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
775#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
776#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
777#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
778#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
779#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
780#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
781#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
782#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
783
784#define OAREPORTTRIG7 _MMIO(0x2758)
785#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
786#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
787#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
788#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
789#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
790#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
791#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
792#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
793#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
794
795#define OAREPORTTRIG8 _MMIO(0x275c)
796#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
797#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
798#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
799#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
800#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
801#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
802#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
803#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
804#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
805
806#define OASTARTTRIG1 _MMIO(0x2710)
807#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
808#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
809
810#define OASTARTTRIG2 _MMIO(0x2714)
811#define OASTARTTRIG2_INVERT_A_0 (1<<0)
812#define OASTARTTRIG2_INVERT_A_1 (1<<1)
813#define OASTARTTRIG2_INVERT_A_2 (1<<2)
814#define OASTARTTRIG2_INVERT_A_3 (1<<3)
815#define OASTARTTRIG2_INVERT_A_4 (1<<4)
816#define OASTARTTRIG2_INVERT_A_5 (1<<5)
817#define OASTARTTRIG2_INVERT_A_6 (1<<6)
818#define OASTARTTRIG2_INVERT_A_7 (1<<7)
819#define OASTARTTRIG2_INVERT_A_8 (1<<8)
820#define OASTARTTRIG2_INVERT_A_9 (1<<9)
821#define OASTARTTRIG2_INVERT_A_10 (1<<10)
822#define OASTARTTRIG2_INVERT_A_11 (1<<11)
823#define OASTARTTRIG2_INVERT_A_12 (1<<12)
824#define OASTARTTRIG2_INVERT_A_13 (1<<13)
825#define OASTARTTRIG2_INVERT_A_14 (1<<14)
826#define OASTARTTRIG2_INVERT_A_15 (1<<15)
827#define OASTARTTRIG2_INVERT_B_0 (1<<16)
828#define OASTARTTRIG2_INVERT_B_1 (1<<17)
829#define OASTARTTRIG2_INVERT_B_2 (1<<18)
830#define OASTARTTRIG2_INVERT_B_3 (1<<19)
831#define OASTARTTRIG2_INVERT_C_0 (1<<20)
832#define OASTARTTRIG2_INVERT_C_1 (1<<21)
833#define OASTARTTRIG2_INVERT_D_0 (1<<22)
834#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
835#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
836#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
837#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
838#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
839#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
840
841#define OASTARTTRIG3 _MMIO(0x2718)
842#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
843#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
844#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
845#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
846#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
847#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
848#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
849#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
850#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
851
852#define OASTARTTRIG4 _MMIO(0x271c)
853#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
854#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
855#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
856#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
857#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
858#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
859#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
860#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
861#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
862
863#define OASTARTTRIG5 _MMIO(0x2720)
864#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
865#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
866
867#define OASTARTTRIG6 _MMIO(0x2724)
868#define OASTARTTRIG6_INVERT_A_0 (1<<0)
869#define OASTARTTRIG6_INVERT_A_1 (1<<1)
870#define OASTARTTRIG6_INVERT_A_2 (1<<2)
871#define OASTARTTRIG6_INVERT_A_3 (1<<3)
872#define OASTARTTRIG6_INVERT_A_4 (1<<4)
873#define OASTARTTRIG6_INVERT_A_5 (1<<5)
874#define OASTARTTRIG6_INVERT_A_6 (1<<6)
875#define OASTARTTRIG6_INVERT_A_7 (1<<7)
876#define OASTARTTRIG6_INVERT_A_8 (1<<8)
877#define OASTARTTRIG6_INVERT_A_9 (1<<9)
878#define OASTARTTRIG6_INVERT_A_10 (1<<10)
879#define OASTARTTRIG6_INVERT_A_11 (1<<11)
880#define OASTARTTRIG6_INVERT_A_12 (1<<12)
881#define OASTARTTRIG6_INVERT_A_13 (1<<13)
882#define OASTARTTRIG6_INVERT_A_14 (1<<14)
883#define OASTARTTRIG6_INVERT_A_15 (1<<15)
884#define OASTARTTRIG6_INVERT_B_0 (1<<16)
885#define OASTARTTRIG6_INVERT_B_1 (1<<17)
886#define OASTARTTRIG6_INVERT_B_2 (1<<18)
887#define OASTARTTRIG6_INVERT_B_3 (1<<19)
888#define OASTARTTRIG6_INVERT_C_0 (1<<20)
889#define OASTARTTRIG6_INVERT_C_1 (1<<21)
890#define OASTARTTRIG6_INVERT_D_0 (1<<22)
891#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
892#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
893#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
894#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
895#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
896#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
897
898#define OASTARTTRIG7 _MMIO(0x2728)
899#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
900#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
901#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
902#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
903#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
904#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
905#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
906#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
907#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
908
909#define OASTARTTRIG8 _MMIO(0x272c)
910#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
911#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
912#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
913#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
914#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
915#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
916#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
917#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
918#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
919
920/* CECX_0 */
921#define OACEC_COMPARE_LESS_OR_EQUAL 6
922#define OACEC_COMPARE_NOT_EQUAL 5
923#define OACEC_COMPARE_LESS_THAN 4
924#define OACEC_COMPARE_GREATER_OR_EQUAL 3
925#define OACEC_COMPARE_EQUAL 2
926#define OACEC_COMPARE_GREATER_THAN 1
927#define OACEC_COMPARE_ANY_EQUAL 0
928
929#define OACEC_COMPARE_VALUE_MASK 0xffff
930#define OACEC_COMPARE_VALUE_SHIFT 3
931
932#define OACEC_SELECT_NOA (0<<19)
933#define OACEC_SELECT_PREV (1<<19)
934#define OACEC_SELECT_BOOLEAN (2<<19)
935
936/* CECX_1 */
937#define OACEC_MASK_MASK 0xffff
938#define OACEC_CONSIDERATIONS_MASK 0xffff
939#define OACEC_CONSIDERATIONS_SHIFT 16
940
941#define OACEC0_0 _MMIO(0x2770)
942#define OACEC0_1 _MMIO(0x2774)
943#define OACEC1_0 _MMIO(0x2778)
944#define OACEC1_1 _MMIO(0x277c)
945#define OACEC2_0 _MMIO(0x2780)
946#define OACEC2_1 _MMIO(0x2784)
947#define OACEC3_0 _MMIO(0x2788)
948#define OACEC3_1 _MMIO(0x278c)
949#define OACEC4_0 _MMIO(0x2790)
950#define OACEC4_1 _MMIO(0x2794)
951#define OACEC5_0 _MMIO(0x2798)
952#define OACEC5_1 _MMIO(0x279c)
953#define OACEC6_0 _MMIO(0x27a0)
954#define OACEC6_1 _MMIO(0x27a4)
955#define OACEC7_0 _MMIO(0x27a8)
956#define OACEC7_1 _MMIO(0x27ac)
957
Kenneth Graunke180b8132014-03-25 22:52:03 -0700958
Brad Volkin220375a2014-02-18 10:15:51 -0800959#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
960#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200961#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800962
Brad Volkin5947de92014-02-18 10:15:50 -0800963/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100964 * Reset registers
965 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200966#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100967#define DEBUG_RESET_FULL (1<<7)
968#define DEBUG_RESET_RENDER (1<<8)
969#define DEBUG_RESET_DISPLAY (1<<9)
970
Jesse Barnes57f350b2012-03-28 13:39:25 -0700971/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300972 * IOSF sideband
973 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200974#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300975#define IOSF_DEVFN_SHIFT 24
976#define IOSF_OPCODE_SHIFT 16
977#define IOSF_PORT_SHIFT 8
978#define IOSF_BYTE_ENABLES_SHIFT 4
979#define IOSF_BAR_SHIFT 1
980#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200981#define IOSF_PORT_BUNIT 0x03
982#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300983#define IOSF_PORT_NC 0x11
984#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300985#define IOSF_PORT_GPIO_NC 0x13
986#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200987#define IOSF_PORT_DPIO_2 0x1a
988#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200989#define IOSF_PORT_GPIO_SC 0x48
990#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200991#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200992#define CHV_IOSF_PORT_GPIO_N 0x13
993#define CHV_IOSF_PORT_GPIO_SE 0x48
994#define CHV_IOSF_PORT_GPIO_E 0xa8
995#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200996#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
997#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300998
Jesse Barnes30a970c2013-11-04 13:48:12 -0800999/* See configdb bunit SB addr map */
1000#define BUNIT_REG_BISOC 0x11
1001
Jesse Barnes30a970c2013-11-04 13:48:12 -08001002#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001003#define DSPFREQSTAT_SHIFT_CHV 24
1004#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1005#define DSPFREQGUAR_SHIFT_CHV 8
1006#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001007#define DSPFREQSTAT_SHIFT 30
1008#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1009#define DSPFREQGUAR_SHIFT 14
1010#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001011#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1012#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1013#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001014#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1015#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1016#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1017#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1018#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1019#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1020#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1021#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1022#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1023#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1024#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1025#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001026
1027/* See the PUNIT HAS v0.8 for the below bits */
1028enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001029 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +02001030 PUNIT_POWER_WELL_RENDER = 0,
1031 PUNIT_POWER_WELL_MEDIA = 1,
1032 PUNIT_POWER_WELL_DISP2D = 3,
1033 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1034 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1035 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1036 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1037 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1038 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1039 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001040 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +02001041
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001042 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001043 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +02001044};
1045
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001046enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001047 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001048 SKL_DISP_PW_MISC_IO,
1049 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001050 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001051 SKL_DISP_PW_DDI_B,
1052 SKL_DISP_PW_DDI_C,
1053 SKL_DISP_PW_DDI_D,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001054
1055 GLK_DISP_PW_AUX_A = 8,
1056 GLK_DISP_PW_AUX_B,
1057 GLK_DISP_PW_AUX_C,
1058
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001059 SKL_DISP_PW_1 = 14,
1060 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001061
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001062 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001063 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001064 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +03001065
1066 BXT_DPIO_CMN_A,
1067 BXT_DPIO_CMN_BC,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001068 GLK_DPIO_CMN_C,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001069};
1070
1071#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
1072#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
1073
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001074#define PUNIT_REG_PWRGT_CTRL 0x60
1075#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001076#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1077#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1078#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1079#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1080#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001081
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001082#define PUNIT_REG_GPU_LFM 0xd3
1083#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1084#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +02001085#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +03001086#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001087#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001088#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001089
1090#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1091#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1092
Deepak S095acd52015-01-17 11:05:59 +05301093#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1094#define FB_GFX_FREQ_FUSE_MASK 0xff
1095#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1096#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1097#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1098
1099#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1100#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1101
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001102#define PUNIT_REG_DDR_SETUP2 0x139
1103#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1104#define FORCE_DDR_LOW_FREQ (1 << 1)
1105#define FORCE_DDR_HIGH_FREQ (1 << 0)
1106
Deepak S2b6b3a02014-05-27 15:59:30 +05301107#define PUNIT_GPU_STATUS_REG 0xdb
1108#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1109#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1110#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1111#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1112
1113#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1114#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1115#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1116
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001117#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1118#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1119#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1120#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1121#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1122#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1123#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1124#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1125#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1126#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1127
Deepak S3ef62342015-04-29 08:36:24 +05301128#define VLV_TURBO_SOC_OVERRIDE 0x04
1129#define VLV_OVERRIDE_EN 1
1130#define VLV_SOC_TDP_EN (1 << 1)
1131#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1132#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1133
Deepak S31685c22014-07-03 17:33:01 -04001134#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -04001135
ymohanmabe4fc042013-08-27 23:40:56 +03001136/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001137#define CCK_FUSE_REG 0x8
1138#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001139#define CCK_REG_DSI_PLL_FUSE 0x44
1140#define CCK_REG_DSI_PLL_CONTROL 0x48
1141#define DSI_PLL_VCO_EN (1 << 31)
1142#define DSI_PLL_LDO_GATE (1 << 30)
1143#define DSI_PLL_P1_POST_DIV_SHIFT 17
1144#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1145#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1146#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1147#define DSI_PLL_MUX_MASK (3 << 9)
1148#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1149#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1150#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1151#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1152#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1153#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1154#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1155#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1156#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1157#define DSI_PLL_LOCK (1 << 0)
1158#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1159#define DSI_PLL_LFSR (1 << 31)
1160#define DSI_PLL_FRACTION_EN (1 << 30)
1161#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1162#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1163#define DSI_PLL_USYNC_CNT_SHIFT 18
1164#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1165#define DSI_PLL_N1_DIV_SHIFT 16
1166#define DSI_PLL_N1_DIV_MASK (3 << 16)
1167#define DSI_PLL_M1_DIV_SHIFT 0
1168#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001169#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001170#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001171#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001172#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001173#define CCK_TRUNK_FORCE_ON (1 << 17)
1174#define CCK_TRUNK_FORCE_OFF (1 << 16)
1175#define CCK_FREQUENCY_STATUS (0x1f << 8)
1176#define CCK_FREQUENCY_STATUS_SHIFT 8
1177#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001178
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001179/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001180#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001181
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001182#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001183#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1184#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1185#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001186#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001187
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001188#define DPIO_PHY(pipe) ((pipe) >> 1)
1189#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1190
Daniel Vetter598fac62013-04-18 22:01:46 +02001191/*
1192 * Per pipe/PLL DPIO regs
1193 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001194#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001195#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001196#define DPIO_POST_DIV_DAC 0
1197#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1198#define DPIO_POST_DIV_LVDS1 2
1199#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001200#define DPIO_K_SHIFT (24) /* 4 bits */
1201#define DPIO_P1_SHIFT (21) /* 3 bits */
1202#define DPIO_P2_SHIFT (16) /* 5 bits */
1203#define DPIO_N_SHIFT (12) /* 4 bits */
1204#define DPIO_ENABLE_CALIBRATION (1<<11)
1205#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1206#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001207#define _VLV_PLL_DW3_CH1 0x802c
1208#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001209
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001210#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001211#define DPIO_REFSEL_OVERRIDE 27
1212#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1213#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1214#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301215#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001216#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1217#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001218#define _VLV_PLL_DW5_CH1 0x8034
1219#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001220
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001221#define _VLV_PLL_DW7_CH0 0x801c
1222#define _VLV_PLL_DW7_CH1 0x803c
1223#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001224
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001225#define _VLV_PLL_DW8_CH0 0x8040
1226#define _VLV_PLL_DW8_CH1 0x8060
1227#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001228
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001229#define VLV_PLL_DW9_BCAST 0xc044
1230#define _VLV_PLL_DW9_CH0 0x8044
1231#define _VLV_PLL_DW9_CH1 0x8064
1232#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001233
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001234#define _VLV_PLL_DW10_CH0 0x8048
1235#define _VLV_PLL_DW10_CH1 0x8068
1236#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001237
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001238#define _VLV_PLL_DW11_CH0 0x804c
1239#define _VLV_PLL_DW11_CH1 0x806c
1240#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001241
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001242/* Spec for ref block start counts at DW10 */
1243#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001244
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001245#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001246
Daniel Vetter598fac62013-04-18 22:01:46 +02001247/*
1248 * Per DDI channel DPIO regs
1249 */
1250
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001251#define _VLV_PCS_DW0_CH0 0x8200
1252#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +02001253#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1254#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001255#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1256#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001257#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001258
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001259#define _VLV_PCS01_DW0_CH0 0x200
1260#define _VLV_PCS23_DW0_CH0 0x400
1261#define _VLV_PCS01_DW0_CH1 0x2600
1262#define _VLV_PCS23_DW0_CH1 0x2800
1263#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1264#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1265
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001266#define _VLV_PCS_DW1_CH0 0x8204
1267#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001268#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001269#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1270#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1271#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1272#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001273#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001274
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001275#define _VLV_PCS01_DW1_CH0 0x204
1276#define _VLV_PCS23_DW1_CH0 0x404
1277#define _VLV_PCS01_DW1_CH1 0x2604
1278#define _VLV_PCS23_DW1_CH1 0x2804
1279#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1280#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1281
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001282#define _VLV_PCS_DW8_CH0 0x8220
1283#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001284#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1285#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001286#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001287
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001288#define _VLV_PCS01_DW8_CH0 0x0220
1289#define _VLV_PCS23_DW8_CH0 0x0420
1290#define _VLV_PCS01_DW8_CH1 0x2620
1291#define _VLV_PCS23_DW8_CH1 0x2820
1292#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1293#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001294
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001295#define _VLV_PCS_DW9_CH0 0x8224
1296#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001297#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1298#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1299#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1300#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1301#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1302#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001303#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001304
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001305#define _VLV_PCS01_DW9_CH0 0x224
1306#define _VLV_PCS23_DW9_CH0 0x424
1307#define _VLV_PCS01_DW9_CH1 0x2624
1308#define _VLV_PCS23_DW9_CH1 0x2824
1309#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1310#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1311
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001312#define _CHV_PCS_DW10_CH0 0x8228
1313#define _CHV_PCS_DW10_CH1 0x8428
1314#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1315#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001316#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1317#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1318#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1319#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1320#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1321#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001322#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1323
Ville Syrjälä1966e592014-04-09 13:29:04 +03001324#define _VLV_PCS01_DW10_CH0 0x0228
1325#define _VLV_PCS23_DW10_CH0 0x0428
1326#define _VLV_PCS01_DW10_CH1 0x2628
1327#define _VLV_PCS23_DW10_CH1 0x2828
1328#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1329#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1330
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001331#define _VLV_PCS_DW11_CH0 0x822c
1332#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001333#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001334#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1335#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1336#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001337#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001338
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001339#define _VLV_PCS01_DW11_CH0 0x022c
1340#define _VLV_PCS23_DW11_CH0 0x042c
1341#define _VLV_PCS01_DW11_CH1 0x262c
1342#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001343#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1344#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001345
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001346#define _VLV_PCS01_DW12_CH0 0x0230
1347#define _VLV_PCS23_DW12_CH0 0x0430
1348#define _VLV_PCS01_DW12_CH1 0x2630
1349#define _VLV_PCS23_DW12_CH1 0x2830
1350#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1351#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1352
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001353#define _VLV_PCS_DW12_CH0 0x8230
1354#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001355#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1356#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1357#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1358#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1359#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001360#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001361
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001362#define _VLV_PCS_DW14_CH0 0x8238
1363#define _VLV_PCS_DW14_CH1 0x8438
1364#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001365
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001366#define _VLV_PCS_DW23_CH0 0x825c
1367#define _VLV_PCS_DW23_CH1 0x845c
1368#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001369
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001370#define _VLV_TX_DW2_CH0 0x8288
1371#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001372#define DPIO_SWING_MARGIN000_SHIFT 16
1373#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001374#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001375#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001376
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001377#define _VLV_TX_DW3_CH0 0x828c
1378#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001379/* The following bit for CHV phy */
1380#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001381#define DPIO_SWING_MARGIN101_SHIFT 16
1382#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001383#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1384
1385#define _VLV_TX_DW4_CH0 0x8290
1386#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001387#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1388#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001389#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1390#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001391#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1392
1393#define _VLV_TX3_DW4_CH0 0x690
1394#define _VLV_TX3_DW4_CH1 0x2a90
1395#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1396
1397#define _VLV_TX_DW5_CH0 0x8294
1398#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001399#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001400#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001401
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001402#define _VLV_TX_DW11_CH0 0x82ac
1403#define _VLV_TX_DW11_CH1 0x84ac
1404#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001405
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001406#define _VLV_TX_DW14_CH0 0x82b8
1407#define _VLV_TX_DW14_CH1 0x84b8
1408#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301409
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001410/* CHV dpPhy registers */
1411#define _CHV_PLL_DW0_CH0 0x8000
1412#define _CHV_PLL_DW0_CH1 0x8180
1413#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1414
1415#define _CHV_PLL_DW1_CH0 0x8004
1416#define _CHV_PLL_DW1_CH1 0x8184
1417#define DPIO_CHV_N_DIV_SHIFT 8
1418#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1419#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1420
1421#define _CHV_PLL_DW2_CH0 0x8008
1422#define _CHV_PLL_DW2_CH1 0x8188
1423#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1424
1425#define _CHV_PLL_DW3_CH0 0x800c
1426#define _CHV_PLL_DW3_CH1 0x818c
1427#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1428#define DPIO_CHV_FIRST_MOD (0 << 8)
1429#define DPIO_CHV_SECOND_MOD (1 << 8)
1430#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301431#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001432#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1433
1434#define _CHV_PLL_DW6_CH0 0x8018
1435#define _CHV_PLL_DW6_CH1 0x8198
1436#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1437#define DPIO_CHV_INT_COEFF_SHIFT 8
1438#define DPIO_CHV_PROP_COEFF_SHIFT 0
1439#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1440
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301441#define _CHV_PLL_DW8_CH0 0x8020
1442#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301443#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1444#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301445#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1446
1447#define _CHV_PLL_DW9_CH0 0x8024
1448#define _CHV_PLL_DW9_CH1 0x81A4
1449#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301450#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301451#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1452#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1453
Ville Syrjälä6669e392015-07-08 23:46:00 +03001454#define _CHV_CMN_DW0_CH0 0x8100
1455#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1456#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1457#define DPIO_ALLDL_POWERDOWN (1 << 1)
1458#define DPIO_ANYDL_POWERDOWN (1 << 0)
1459
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001460#define _CHV_CMN_DW5_CH0 0x8114
1461#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1462#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1463#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1464#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1465#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1466#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1467#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1468#define CHV_BUFLEFTENA1_MASK (3 << 22)
1469
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470#define _CHV_CMN_DW13_CH0 0x8134
1471#define _CHV_CMN_DW0_CH1 0x8080
1472#define DPIO_CHV_S1_DIV_SHIFT 21
1473#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1474#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1475#define DPIO_CHV_K_DIV_SHIFT 4
1476#define DPIO_PLL_FREQLOCK (1 << 1)
1477#define DPIO_PLL_LOCK (1 << 0)
1478#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1479
1480#define _CHV_CMN_DW14_CH0 0x8138
1481#define _CHV_CMN_DW1_CH1 0x8084
1482#define DPIO_AFC_RECAL (1 << 14)
1483#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001484#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1485#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1486#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1487#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1488#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1489#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1490#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1491#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001492#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1493
Ville Syrjälä9197c882014-04-09 13:29:05 +03001494#define _CHV_CMN_DW19_CH0 0x814c
1495#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001496#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1497#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001498#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001499#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001500
Ville Syrjälä9197c882014-04-09 13:29:05 +03001501#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1502
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001503#define CHV_CMN_DW28 0x8170
1504#define DPIO_CL1POWERDOWNEN (1 << 23)
1505#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001506#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1507#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1508#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1509#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001510
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001511#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001512#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001513#define DPIO_LRC_BYPASS (1 << 3)
1514
1515#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1516 (lane) * 0x200 + (offset))
1517
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001518#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1519#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1520#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1521#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1522#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1523#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1524#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1525#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1526#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1527#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1528#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001529#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1530#define DPIO_FRC_LATENCY_SHFIT 8
1531#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1532#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301533
1534/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001535#define _BXT_PHY0_BASE 0x6C000
1536#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001537#define _BXT_PHY2_BASE 0x163000
1538#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1539 _BXT_PHY1_BASE, \
1540 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001541
1542#define _BXT_PHY(phy, reg) \
1543 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1544
1545#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1546 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1547 (reg_ch1) - _BXT_PHY0_BASE))
1548#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1549 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301550
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001551#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301552
Imre Deake93da0a2016-06-13 16:44:37 +03001553#define _BXT_PHY_CTL_DDI_A 0x64C00
1554#define _BXT_PHY_CTL_DDI_B 0x64C10
1555#define _BXT_PHY_CTL_DDI_C 0x64C20
1556#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1557#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1558#define BXT_PHY_LANE_ENABLED (1 << 8)
1559#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1560 _BXT_PHY_CTL_DDI_B)
1561
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301562#define _PHY_CTL_FAMILY_EDP 0x64C80
1563#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001564#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301565#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001566#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1567 _PHY_CTL_FAMILY_EDP, \
1568 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301569
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301570/* BXT PHY PLL registers */
1571#define _PORT_PLL_A 0x46074
1572#define _PORT_PLL_B 0x46078
1573#define _PORT_PLL_C 0x4607c
1574#define PORT_PLL_ENABLE (1 << 31)
1575#define PORT_PLL_LOCK (1 << 30)
1576#define PORT_PLL_REF_SEL (1 << 27)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001577#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301578
1579#define _PORT_PLL_EBB_0_A 0x162034
1580#define _PORT_PLL_EBB_0_B 0x6C034
1581#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001582#define PORT_PLL_P1_SHIFT 13
1583#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1584#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1585#define PORT_PLL_P2_SHIFT 8
1586#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1587#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001588#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1589 _PORT_PLL_EBB_0_B, \
1590 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301591
1592#define _PORT_PLL_EBB_4_A 0x162038
1593#define _PORT_PLL_EBB_4_B 0x6C038
1594#define _PORT_PLL_EBB_4_C 0x6C344
1595#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1596#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001597#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1598 _PORT_PLL_EBB_4_B, \
1599 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301600
1601#define _PORT_PLL_0_A 0x162100
1602#define _PORT_PLL_0_B 0x6C100
1603#define _PORT_PLL_0_C 0x6C380
1604/* PORT_PLL_0_A */
1605#define PORT_PLL_M2_MASK 0xFF
1606/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001607#define PORT_PLL_N_SHIFT 8
1608#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1609#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301610/* PORT_PLL_2_A */
1611#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1612/* PORT_PLL_3_A */
1613#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1614/* PORT_PLL_6_A */
1615#define PORT_PLL_PROP_COEFF_MASK 0xF
1616#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1617#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1618#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1619#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1620/* PORT_PLL_8_A */
1621#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301622/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001623#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1624#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301625/* PORT_PLL_10_A */
1626#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301627#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301628#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001629#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001630#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1631 _PORT_PLL_0_B, \
1632 _PORT_PLL_0_C)
1633#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1634 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301635
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301636/* BXT PHY common lane registers */
1637#define _PORT_CL1CM_DW0_A 0x162000
1638#define _PORT_CL1CM_DW0_BC 0x6C000
1639#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301640#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001641#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301642
1643#define _PORT_CL1CM_DW9_A 0x162024
1644#define _PORT_CL1CM_DW9_BC 0x6C024
1645#define IREF0RC_OFFSET_SHIFT 8
1646#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001647#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301648
1649#define _PORT_CL1CM_DW10_A 0x162028
1650#define _PORT_CL1CM_DW10_BC 0x6C028
1651#define IREF1RC_OFFSET_SHIFT 8
1652#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001653#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301654
1655#define _PORT_CL1CM_DW28_A 0x162070
1656#define _PORT_CL1CM_DW28_BC 0x6C070
1657#define OCL1_POWER_DOWN_EN (1 << 23)
1658#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1659#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001660#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301661
1662#define _PORT_CL1CM_DW30_A 0x162078
1663#define _PORT_CL1CM_DW30_BC 0x6C078
1664#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001665#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301666
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03001667/* The spec defines this only for BXT PHY0, but lets assume that this
1668 * would exist for PHY1 too if it had a second channel.
1669 */
1670#define _PORT_CL2CM_DW6_A 0x162358
1671#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001672#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301673#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1674
1675/* BXT PHY Ref registers */
1676#define _PORT_REF_DW3_A 0x16218C
1677#define _PORT_REF_DW3_BC 0x6C18C
1678#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001679#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301680
1681#define _PORT_REF_DW6_A 0x162198
1682#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03001683#define GRC_CODE_SHIFT 24
1684#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301685#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03001686#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301687#define GRC_CODE_SLOW_SHIFT 8
1688#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1689#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001690#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301691
1692#define _PORT_REF_DW8_A 0x1621A0
1693#define _PORT_REF_DW8_BC 0x6C1A0
1694#define GRC_DIS (1 << 15)
1695#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001696#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301697
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301698/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301699#define _PORT_PCS_DW10_LN01_A 0x162428
1700#define _PORT_PCS_DW10_LN01_B 0x6C428
1701#define _PORT_PCS_DW10_LN01_C 0x6C828
1702#define _PORT_PCS_DW10_GRP_A 0x162C28
1703#define _PORT_PCS_DW10_GRP_B 0x6CC28
1704#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001705#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1706 _PORT_PCS_DW10_LN01_B, \
1707 _PORT_PCS_DW10_LN01_C)
1708#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1709 _PORT_PCS_DW10_GRP_B, \
1710 _PORT_PCS_DW10_GRP_C)
1711
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301712#define TX2_SWING_CALC_INIT (1 << 31)
1713#define TX1_SWING_CALC_INIT (1 << 30)
1714
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301715#define _PORT_PCS_DW12_LN01_A 0x162430
1716#define _PORT_PCS_DW12_LN01_B 0x6C430
1717#define _PORT_PCS_DW12_LN01_C 0x6C830
1718#define _PORT_PCS_DW12_LN23_A 0x162630
1719#define _PORT_PCS_DW12_LN23_B 0x6C630
1720#define _PORT_PCS_DW12_LN23_C 0x6CA30
1721#define _PORT_PCS_DW12_GRP_A 0x162c30
1722#define _PORT_PCS_DW12_GRP_B 0x6CC30
1723#define _PORT_PCS_DW12_GRP_C 0x6CE30
1724#define LANESTAGGER_STRAP_OVRD (1 << 6)
1725#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001726#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1727 _PORT_PCS_DW12_LN01_B, \
1728 _PORT_PCS_DW12_LN01_C)
1729#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1730 _PORT_PCS_DW12_LN23_B, \
1731 _PORT_PCS_DW12_LN23_C)
1732#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1733 _PORT_PCS_DW12_GRP_B, \
1734 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301735
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301736/* BXT PHY TX registers */
1737#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1738 ((lane) & 1) * 0x80)
1739
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301740#define _PORT_TX_DW2_LN0_A 0x162508
1741#define _PORT_TX_DW2_LN0_B 0x6C508
1742#define _PORT_TX_DW2_LN0_C 0x6C908
1743#define _PORT_TX_DW2_GRP_A 0x162D08
1744#define _PORT_TX_DW2_GRP_B 0x6CD08
1745#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001746#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1747 _PORT_TX_DW2_LN0_B, \
1748 _PORT_TX_DW2_LN0_C)
1749#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1750 _PORT_TX_DW2_GRP_B, \
1751 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301752#define MARGIN_000_SHIFT 16
1753#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1754#define UNIQ_TRANS_SCALE_SHIFT 8
1755#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1756
1757#define _PORT_TX_DW3_LN0_A 0x16250C
1758#define _PORT_TX_DW3_LN0_B 0x6C50C
1759#define _PORT_TX_DW3_LN0_C 0x6C90C
1760#define _PORT_TX_DW3_GRP_A 0x162D0C
1761#define _PORT_TX_DW3_GRP_B 0x6CD0C
1762#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001763#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1764 _PORT_TX_DW3_LN0_B, \
1765 _PORT_TX_DW3_LN0_C)
1766#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1767 _PORT_TX_DW3_GRP_B, \
1768 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301769#define SCALE_DCOMP_METHOD (1 << 26)
1770#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301771
1772#define _PORT_TX_DW4_LN0_A 0x162510
1773#define _PORT_TX_DW4_LN0_B 0x6C510
1774#define _PORT_TX_DW4_LN0_C 0x6C910
1775#define _PORT_TX_DW4_GRP_A 0x162D10
1776#define _PORT_TX_DW4_GRP_B 0x6CD10
1777#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001778#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1779 _PORT_TX_DW4_LN0_B, \
1780 _PORT_TX_DW4_LN0_C)
1781#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1782 _PORT_TX_DW4_GRP_B, \
1783 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301784#define DEEMPH_SHIFT 24
1785#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1786
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02001787#define _PORT_TX_DW5_LN0_A 0x162514
1788#define _PORT_TX_DW5_LN0_B 0x6C514
1789#define _PORT_TX_DW5_LN0_C 0x6C914
1790#define _PORT_TX_DW5_GRP_A 0x162D14
1791#define _PORT_TX_DW5_GRP_B 0x6CD14
1792#define _PORT_TX_DW5_GRP_C 0x6CF14
1793#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1794 _PORT_TX_DW5_LN0_B, \
1795 _PORT_TX_DW5_LN0_C)
1796#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1797 _PORT_TX_DW5_GRP_B, \
1798 _PORT_TX_DW5_GRP_C)
1799#define DCC_DELAY_RANGE_1 (1 << 9)
1800#define DCC_DELAY_RANGE_2 (1 << 8)
1801
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301802#define _PORT_TX_DW14_LN0_A 0x162538
1803#define _PORT_TX_DW14_LN0_B 0x6C538
1804#define _PORT_TX_DW14_LN0_C 0x6C938
1805#define LATENCY_OPTIM_SHIFT 30
1806#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001807#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1808 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1809 _PORT_TX_DW14_LN0_C) + \
1810 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301811
David Weinehallf8896f52015-06-25 11:11:03 +03001812/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001813#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001814/* SKL VccIO mask */
1815#define SKL_VCCIO_MASK 0x1
1816/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001817#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001818/* I_boost values */
1819#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1820#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1821/* Balance leg disable bits */
1822#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001823#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03001824
Jesse Barnes585fb112008-07-29 11:54:06 -07001825/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001826 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001827 * [0-7] @ 0x2000 gen2,gen3
1828 * [8-15] @ 0x3000 945,g33,pnv
1829 *
1830 * [0-15] @ 0x3000 gen4,gen5
1831 *
1832 * [0-15] @ 0x100000 gen6,vlv,chv
1833 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001834 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001835#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001836#define I830_FENCE_START_MASK 0x07f80000
1837#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001838#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001839#define I830_FENCE_PITCH_SHIFT 4
1840#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001841#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001842#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001843#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001844
1845#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001846#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001847
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001848#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1849#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001850#define I965_FENCE_PITCH_SHIFT 2
1851#define I965_FENCE_TILING_Y_SHIFT 1
1852#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001853#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001854
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001855#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1856#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001857#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001858#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001859
Deepak S2b6b3a02014-05-27 15:59:30 +05301860
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001861/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001862#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001863#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001864#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001865#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1866#define TILECTL_BACKSNOOP_DIS (1 << 3)
1867
Jesse Barnesde151cf2008-11-12 10:03:55 -08001868/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001869 * Instruction and interrupt control regs
1870 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001871#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001872#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1873#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001874#define PGTBL_ER _MMIO(0x02024)
1875#define PRB0_BASE (0x2030-0x30)
1876#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1877#define PRB2_BASE (0x2050-0x30) /* gen3 */
1878#define SRB0_BASE (0x2100-0x30) /* gen2 */
1879#define SRB1_BASE (0x2110-0x30) /* gen2 */
1880#define SRB2_BASE (0x2120-0x30) /* 830 */
1881#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001882#define RENDER_RING_BASE 0x02000
1883#define BSD_RING_BASE 0x04000
1884#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001885#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001886#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001887#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001888#define RING_TAIL(base) _MMIO((base)+0x30)
1889#define RING_HEAD(base) _MMIO((base)+0x34)
1890#define RING_START(base) _MMIO((base)+0x38)
1891#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01001892#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001893#define RING_SYNC_0(base) _MMIO((base)+0x40)
1894#define RING_SYNC_1(base) _MMIO((base)+0x44)
1895#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07001896#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1897#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1898#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1899#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1900#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1901#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1902#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1903#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1904#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1905#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1906#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1907#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001908#define GEN6_NOSYNC INVALID_MMIO_REG
1909#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1910#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1911#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1912#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1913#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001914#define RESET_CTL_REQUEST_RESET (1 << 0)
1915#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001916
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001917#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001918#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001919#define GEN7_WR_WATERMARK _MMIO(0x4028)
1920#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1921#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001922#define ARB_MODE_SWIZZLE_SNB (1<<4)
1923#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001924#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1925#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03001926/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001927#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001928#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001929#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1930#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03001931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001932#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001933#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001934#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001935#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01001936#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001937#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001938#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1939#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001940#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001941#define DONE_REG _MMIO(0x40b0)
1942#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1943#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1944#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1945#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1946#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1947#define RING_ACTHD(base) _MMIO((base)+0x74)
1948#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1949#define RING_NOPID(base) _MMIO((base)+0x94)
1950#define RING_IMR(base) _MMIO((base)+0xa8)
1951#define RING_HWSTAM(base) _MMIO((base)+0x98)
1952#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1953#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001954#define TAIL_ADDR 0x001FFFF8
1955#define HEAD_WRAP_COUNT 0xFFE00000
1956#define HEAD_WRAP_ONE 0x00200000
1957#define HEAD_ADDR 0x001FFFFC
1958#define RING_NR_PAGES 0x001FF000
1959#define RING_REPORT_MASK 0x00000006
1960#define RING_REPORT_64K 0x00000002
1961#define RING_REPORT_128K 0x00000004
1962#define RING_NO_REPORT 0x00000000
1963#define RING_VALID_MASK 0x00000001
1964#define RING_VALID 0x00000001
1965#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001966#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1967#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001968#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001969
Arun Siluvery33136b02016-01-21 21:43:47 +00001970#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1971#define RING_MAX_NONPRIV_SLOTS 12
1972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001973#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03001974
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001975#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
1976#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
1977
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03001978#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1979#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1980
Chris Wilson8168bd42010-11-11 17:54:52 +00001981#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001982#define PRB0_TAIL _MMIO(0x2030)
1983#define PRB0_HEAD _MMIO(0x2034)
1984#define PRB0_START _MMIO(0x2038)
1985#define PRB0_CTL _MMIO(0x203c)
1986#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1987#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1988#define PRB1_START _MMIO(0x2048) /* 915+ only */
1989#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001990#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001991#define IPEIR_I965 _MMIO(0x2064)
1992#define IPEHR_I965 _MMIO(0x2068)
1993#define GEN7_SC_INSTDONE _MMIO(0x7100)
1994#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1995#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03001996#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
1997#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
1998#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
1999#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2000#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002001#define RING_IPEIR(base) _MMIO((base)+0x64)
2002#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002003/*
2004 * On GEN4, only the render ring INSTDONE exists and has a different
2005 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002006 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002007 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002008#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2009#define RING_INSTPS(base) _MMIO((base)+0x70)
2010#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2011#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2012#define RING_INSTPM(base) _MMIO((base)+0xc0)
2013#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2014#define INSTPS _MMIO(0x2070) /* 965+ only */
2015#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2016#define ACTHD_I965 _MMIO(0x2074)
2017#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002018#define HWS_ADDRESS_MASK 0xfffff000
2019#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002020#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07002021#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002022#define IPEIR _MMIO(0x2088)
2023#define IPEHR _MMIO(0x208c)
2024#define GEN2_INSTDONE _MMIO(0x2090)
2025#define NOPID _MMIO(0x2094)
2026#define HWSTAM _MMIO(0x2098)
2027#define DMA_FADD_I8XX _MMIO(0x20d0)
2028#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002029#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002030#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2031#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2032#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2033#define RING_BBADDR(base) _MMIO((base)+0x140)
2034#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2035#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2036#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2037#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2038#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002039
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002040#define ERROR_GEN6 _MMIO(0x40a0)
2041#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03002042#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03002043#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002044#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03002045#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002046#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03002047#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002048#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002049#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03002050#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002051#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002052
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002053#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2054#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002055
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002056#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002057#define FPGA_DBG_RM_NOCLAIM (1<<31)
2058
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002059#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2060#define CLAIM_ER_CLR (1 << 31)
2061#define CLAIM_ER_OVERFLOW (1 << 16)
2062#define CLAIM_ER_CTR_MASK 0xffff
2063
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002064#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002065/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01002066#define DERRMR_PIPEA_SCANLINE (1<<0)
2067#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2068#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2069#define DERRMR_PIPEA_VBLANK (1<<3)
2070#define DERRMR_PIPEA_HBLANK (1<<5)
2071#define DERRMR_PIPEB_SCANLINE (1<<8)
2072#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2073#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2074#define DERRMR_PIPEB_VBLANK (1<<11)
2075#define DERRMR_PIPEB_HBLANK (1<<13)
2076/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2077#define DERRMR_PIPEC_SCANLINE (1<<14)
2078#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2079#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2080#define DERRMR_PIPEC_VBLANK (1<<21)
2081#define DERRMR_PIPEC_HBLANK (1<<22)
2082
Chris Wilson0f3b6842013-01-15 12:05:55 +00002083
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002084/* GM45+ chicken bits -- debug workaround bits that may be required
2085 * for various sorts of correct behavior. The top 16 bits of each are
2086 * the enables for writing to the corresponding low bit.
2087 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002088#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002089#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002090#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002091/* Disables pipelining of read flushes past the SF-WIZ interface.
2092 * Required on all Ironlake steppings according to the B-Spec, but the
2093 * particular danger of not doing so is not specified.
2094 */
2095# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002096#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05002097#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002098#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002099#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2100#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002101
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002102#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002103# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002104# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002105# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302106# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002107# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002108
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002109#define GEN6_GT_MODE _MMIO(0x20d0)
2110#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002111#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2112#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2113#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2114#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002115#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002116#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002117#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2118#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002119
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002120/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2121#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2122#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2123
Tim Goreb1e429f2016-03-21 14:37:29 +00002124/* WaClearTdlStateAckDirtyBits */
2125#define GEN8_STATE_ACK _MMIO(0x20F0)
2126#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2127#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2128#define GEN9_STATE_ACK_TDL0 (1 << 12)
2129#define GEN9_STATE_ACK_TDL1 (1 << 13)
2130#define GEN9_STATE_ACK_TDL2 (1 << 14)
2131#define GEN9_STATE_ACK_TDL3 (1 << 15)
2132#define GEN9_SUBSLICE_TDL_ACK_BITS \
2133 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2134 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2135
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002136#define GFX_MODE _MMIO(0x2520)
2137#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01002138#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002139#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01002140#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00002141#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002142#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2143#define GFX_REPLAY_MODE (1<<11)
2144#define GFX_PSMI_GRANULARITY (1<<10)
2145#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01002146#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002147
Dave Gordon4df001d2015-08-12 15:43:42 +01002148#define GFX_FORWARD_VBLANK_MASK (3<<5)
2149#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2150#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2151#define GFX_FORWARD_VBLANK_COND (2<<5)
2152
Daniel Vettera7e806d2012-07-11 16:27:55 +02002153#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302154#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002155#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002156
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002157#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2158#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2159#define SCPD0 _MMIO(0x209c) /* 915+ only */
2160#define IER _MMIO(0x20a0)
2161#define IIR _MMIO(0x20a4)
2162#define IMR _MMIO(0x20a8)
2163#define ISR _MMIO(0x20ac)
2164#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002165#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07002166#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002167#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2168#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2169#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2170#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2171#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2172#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2173#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302174#define VLV_PCBR_ADDR_SHIFT 12
2175
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002176#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002177#define EIR _MMIO(0x20b0)
2178#define EMR _MMIO(0x20b4)
2179#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002180#define GM45_ERROR_PAGE_TABLE (1<<5)
2181#define GM45_ERROR_MEM_PRIV (1<<4)
2182#define I915_ERROR_PAGE_TABLE (1<<4)
2183#define GM45_ERROR_CP_PRIV (1<<3)
2184#define I915_ERROR_MEMORY_REFRESH (1<<1)
2185#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002186#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08002187#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02002188#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002189 will not assert AGPBUSY# and will only
2190 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08002191#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01002192#define INSTPM_TLB_INVALIDATE (1<<9)
2193#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002194#define ACTHD _MMIO(0x20c8)
2195#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03002196#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2197#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2198#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002199#define FW_BLC _MMIO(0x20d8)
2200#define FW_BLC2 _MMIO(0x20dc)
2201#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08002202#define FW_BLC_SELF_EN_MASK (1<<31)
2203#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2204#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002205#define MM_BURST_LENGTH 0x00700000
2206#define MM_FIFO_WATERMARK 0x0001F000
2207#define LM_BURST_LENGTH 0x00000700
2208#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002209#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002210
2211/* Make render/texture TLB fetches lower priorty than associated data
2212 * fetches. This is not turned on by default
2213 */
2214#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2215
2216/* Isoch request wait on GTT enable (Display A/B/C streams).
2217 * Make isoch requests stall on the TLB update. May cause
2218 * display underruns (test mode only)
2219 */
2220#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2221
2222/* Block grant count for isoch requests when block count is
2223 * set to a finite value.
2224 */
2225#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2226#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2227#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2228#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2229#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2230
2231/* Enable render writes to complete in C2/C3/C4 power states.
2232 * If this isn't enabled, render writes are prevented in low
2233 * power states. That seems bad to me.
2234 */
2235#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2236
2237/* This acknowledges an async flip immediately instead
2238 * of waiting for 2TLB fetches.
2239 */
2240#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2241
2242/* Enables non-sequential data reads through arbiter
2243 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002244#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002245
2246/* Disable FSB snooping of cacheable write cycles from binner/render
2247 * command stream
2248 */
2249#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2250
2251/* Arbiter time slice for non-isoch streams */
2252#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2253#define MI_ARB_TIME_SLICE_1 (0 << 5)
2254#define MI_ARB_TIME_SLICE_2 (1 << 5)
2255#define MI_ARB_TIME_SLICE_4 (2 << 5)
2256#define MI_ARB_TIME_SLICE_6 (3 << 5)
2257#define MI_ARB_TIME_SLICE_8 (4 << 5)
2258#define MI_ARB_TIME_SLICE_10 (5 << 5)
2259#define MI_ARB_TIME_SLICE_14 (6 << 5)
2260#define MI_ARB_TIME_SLICE_16 (7 << 5)
2261
2262/* Low priority grace period page size */
2263#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2264#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2265
2266/* Disable display A/B trickle feed */
2267#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2268
2269/* Set display plane priority */
2270#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2271#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2272
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002273#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002274#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2275#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2276
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002277#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02002278#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002279#define CM0_IZ_OPT_DISABLE (1<<6)
2280#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02002281#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002282#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2283#define CM0_COLOR_EVICT_DISABLE (1<<3)
2284#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2285#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002286#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2287#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002288#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002289#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07002290#define ECO_GATING_CX_ONLY (1<<3)
2291#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002292
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002293#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05302294#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08002295#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002296#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00002297#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2298#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00002299#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002301#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002302#define GEN6_BLITTER_LOCK_SHIFT 16
2303#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2304
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002305#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002306#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002307#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002308#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002309
Deepak S693d11c2015-01-16 20:42:16 +05302310/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002311#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002312#define CHV_FGT_DISABLE_SS0 (1 << 10)
2313#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302314#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2315#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2316#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2317#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2318#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2319#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2320#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2321#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2322
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002323#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002324#define GEN8_F2_SS_DIS_SHIFT 21
2325#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002326#define GEN8_F2_S_ENA_SHIFT 25
2327#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2328
2329#define GEN9_F2_SS_DIS_SHIFT 20
2330#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002332#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002333#define GEN8_EU_DIS0_S0_MASK 0xffffff
2334#define GEN8_EU_DIS0_S1_SHIFT 24
2335#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2336
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002337#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002338#define GEN8_EU_DIS1_S1_MASK 0xffff
2339#define GEN8_EU_DIS1_S2_SHIFT 16
2340#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002342#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002343#define GEN8_EU_DIS2_S2_MASK 0xff
2344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002345#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002346
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002347#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002348#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2349#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2350#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2351#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002352
Ben Widawskycc609d52013-05-28 19:22:29 -07002353/* On modern GEN architectures interrupt control consists of two sets
2354 * of registers. The first set pertains to the ring generating the
2355 * interrupt. The second control is for the functional block generating the
2356 * interrupt. These are PM, GT, DE, etc.
2357 *
2358 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2359 * GT interrupt bits, so we don't need to duplicate the defines.
2360 *
2361 * These defines should cover us well from SNB->HSW with minor exceptions
2362 * it can also work on ILK.
2363 */
2364#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2365#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2366#define GT_BLT_USER_INTERRUPT (1 << 22)
2367#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2368#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002369#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002370#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002371#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2372#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2373#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2374#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2375#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2376#define GT_RENDER_USER_INTERRUPT (1 << 0)
2377
Ben Widawsky12638c52013-05-28 19:22:31 -07002378#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2379#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2380
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002381#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002382 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002383 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002384
Ben Widawskycc609d52013-05-28 19:22:29 -07002385/* These are all the "old" interrupts */
2386#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002387
2388#define I915_PM_INTERRUPT (1<<31)
2389#define I915_ISP_INTERRUPT (1<<22)
2390#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2391#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002392#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002393#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002394#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2395#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002396#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2397#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002398#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002399#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002400#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002401#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002402#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002403#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002404#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002405#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002406#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002407#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002408#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002409#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002410#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002411#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002412#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2413#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2414#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2415#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2416#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002417#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2418#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002419#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002420#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002421#define I915_USER_INTERRUPT (1<<1)
2422#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002423#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002424
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002425#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002427#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002428#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002429#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002430#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2431#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2432#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2433#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002434#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002435#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2436#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2437#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2438#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2439#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2440#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2441#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2442#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2443
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002444/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002445 * Framebuffer compression (915+ only)
2446 */
2447
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002448#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2449#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2450#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002451#define FBC_CTL_EN (1<<31)
2452#define FBC_CTL_PERIODIC (1<<30)
2453#define FBC_CTL_INTERVAL_SHIFT (16)
2454#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002455#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002456#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002457#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002458#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002459#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002460#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002461#define FBC_STAT_COMPRESSING (1<<31)
2462#define FBC_STAT_COMPRESSED (1<<30)
2463#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002464#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002465#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002466#define FBC_CTL_FENCE_DBL (0<<4)
2467#define FBC_CTL_IDLE_IMM (0<<2)
2468#define FBC_CTL_IDLE_FULL (1<<2)
2469#define FBC_CTL_IDLE_LINE (2<<2)
2470#define FBC_CTL_IDLE_DEBUG (3<<2)
2471#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002472#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002473#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2474#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002475
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02002476#define FBC_STATUS2 _MMIO(0x43214)
2477#define IVB_FBC_COMPRESSION_MASK 0x7ff
2478#define BDW_FBC_COMPRESSION_MASK 0xfff
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002479
Jesse Barnes585fb112008-07-29 11:54:06 -07002480#define FBC_LL_SIZE (1536)
2481
Mika Kuoppala44fff992016-06-07 17:19:09 +03002482#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2483#define FBC_LLC_FULLY_OPEN (1<<30)
2484
Jesse Barnes74dff282009-09-14 15:39:40 -07002485/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002486#define DPFC_CB_BASE _MMIO(0x3200)
2487#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002488#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002489#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2490#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002491#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002492#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002493#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002494#define DPFC_SR_EN (1<<10)
2495#define DPFC_CTL_LIMIT_1X (0<<6)
2496#define DPFC_CTL_LIMIT_2X (1<<6)
2497#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002498#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002499#define DPFC_RECOMP_STALL_EN (1<<27)
2500#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2501#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2502#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2503#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002504#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002505#define DPFC_INVAL_SEG_SHIFT (16)
2506#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2507#define DPFC_COMP_SEG_SHIFT (0)
2508#define DPFC_COMP_SEG_MASK (0x000003ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002509#define DPFC_STATUS2 _MMIO(0x3214)
2510#define DPFC_FENCE_YOFF _MMIO(0x3218)
2511#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002512#define DPFC_HT_MODIFY (1<<31)
2513
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002514/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002515#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2516#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002517#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002518/* The bit 28-8 is reserved */
2519#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002520#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2521#define ILK_DPFC_STATUS _MMIO(0x43210)
2522#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2523#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03002524#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002525#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002526#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002527#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002528#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002529
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002530#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002531#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002532#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002533
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002534
Jesse Barnes585fb112008-07-29 11:54:06 -07002535/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002536 * Framebuffer compression for Sandybridge
2537 *
2538 * The following two registers are of type GTTMMADR
2539 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002540#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002541#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002542#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002543
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002544/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002545#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002546
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002547#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002548#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002549
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002550#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002551#define FBC_REND_NUKE (1<<2)
2552#define FBC_REND_CACHE_CLEAN (1<<1)
2553
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002554/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002555 * GPIO regs
2556 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002557#define GPIOA _MMIO(0x5010)
2558#define GPIOB _MMIO(0x5014)
2559#define GPIOC _MMIO(0x5018)
2560#define GPIOD _MMIO(0x501c)
2561#define GPIOE _MMIO(0x5020)
2562#define GPIOF _MMIO(0x5024)
2563#define GPIOG _MMIO(0x5028)
2564#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002565# define GPIO_CLOCK_DIR_MASK (1 << 0)
2566# define GPIO_CLOCK_DIR_IN (0 << 1)
2567# define GPIO_CLOCK_DIR_OUT (1 << 1)
2568# define GPIO_CLOCK_VAL_MASK (1 << 2)
2569# define GPIO_CLOCK_VAL_OUT (1 << 3)
2570# define GPIO_CLOCK_VAL_IN (1 << 4)
2571# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2572# define GPIO_DATA_DIR_MASK (1 << 8)
2573# define GPIO_DATA_DIR_IN (0 << 9)
2574# define GPIO_DATA_DIR_OUT (1 << 9)
2575# define GPIO_DATA_VAL_MASK (1 << 10)
2576# define GPIO_DATA_VAL_OUT (1 << 11)
2577# define GPIO_DATA_VAL_IN (1 << 12)
2578# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002580#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002581#define GMBUS_RATE_100KHZ (0<<8)
2582#define GMBUS_RATE_50KHZ (1<<8)
2583#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2584#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2585#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002586#define GMBUS_PIN_DISABLED 0
2587#define GMBUS_PIN_SSC 1
2588#define GMBUS_PIN_VGADDC 2
2589#define GMBUS_PIN_PANEL 3
2590#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2591#define GMBUS_PIN_DPC 4 /* HDMIC */
2592#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2593#define GMBUS_PIN_DPD 6 /* HDMID */
2594#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002595#define GMBUS_PIN_1_BXT 1
2596#define GMBUS_PIN_2_BXT 2
2597#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002598#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002599#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002600#define GMBUS_SW_CLR_INT (1<<31)
2601#define GMBUS_SW_RDY (1<<30)
2602#define GMBUS_ENT (1<<29) /* enable timeout */
2603#define GMBUS_CYCLE_NONE (0<<25)
2604#define GMBUS_CYCLE_WAIT (1<<25)
2605#define GMBUS_CYCLE_INDEX (2<<25)
2606#define GMBUS_CYCLE_STOP (4<<25)
2607#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002608#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002609#define GMBUS_SLAVE_INDEX_SHIFT 8
2610#define GMBUS_SLAVE_ADDR_SHIFT 1
2611#define GMBUS_SLAVE_READ (1<<0)
2612#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002613#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002614#define GMBUS_INUSE (1<<15)
2615#define GMBUS_HW_WAIT_PHASE (1<<14)
2616#define GMBUS_STALL_TIMEOUT (1<<13)
2617#define GMBUS_INT (1<<12)
2618#define GMBUS_HW_RDY (1<<11)
2619#define GMBUS_SATOER (1<<10)
2620#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002621#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2622#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002623#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2624#define GMBUS_NAK_EN (1<<3)
2625#define GMBUS_IDLE_EN (1<<2)
2626#define GMBUS_HW_WAIT_EN (1<<1)
2627#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002628#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002629#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002630
Jesse Barnes585fb112008-07-29 11:54:06 -07002631/*
2632 * Clock control & power management
2633 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002634#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2635#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2636#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002637#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002638
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002639#define VGA0 _MMIO(0x6000)
2640#define VGA1 _MMIO(0x6004)
2641#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002642#define VGA0_PD_P2_DIV_4 (1 << 7)
2643#define VGA0_PD_P1_DIV_2 (1 << 5)
2644#define VGA0_PD_P1_SHIFT 0
2645#define VGA0_PD_P1_MASK (0x1f << 0)
2646#define VGA1_PD_P2_DIV_4 (1 << 15)
2647#define VGA1_PD_P1_DIV_2 (1 << 13)
2648#define VGA1_PD_P1_SHIFT 8
2649#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002650#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002651#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2652#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002653#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002654#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002655#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002656#define DPLL_VGA_MODE_DIS (1 << 28)
2657#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2658#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2659#define DPLL_MODE_MASK (3 << 26)
2660#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2661#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2662#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2663#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2664#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2665#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002666#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002667#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002668#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002669#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2670#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002671#define DPLL_PORTC_READY_MASK (0xf << 4)
2672#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002673
Jesse Barnes585fb112008-07-29 11:54:06 -07002674#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002675
2676/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002677#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002678#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002679#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002680#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002681#define PHY_LDO_DELAY_0NS 0x0
2682#define PHY_LDO_DELAY_200NS 0x1
2683#define PHY_LDO_DELAY_600NS 0x2
2684#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002685#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002686#define PHY_CH_SU_PSR 0x1
2687#define PHY_CH_DEEP_PSR 0x7
2688#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2689#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002690#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002691#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002692#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2693#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002694
Jesse Barnes585fb112008-07-29 11:54:06 -07002695/*
2696 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2697 * this field (only one bit may be set).
2698 */
2699#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2700#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002701#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002702/* i830, required in DVO non-gang */
2703#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2704#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2705#define PLL_REF_INPUT_DREFCLK (0 << 13)
2706#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2707#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2708#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2709#define PLL_REF_INPUT_MASK (3 << 13)
2710#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002711/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002712# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2713# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2714# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2715# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2716# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2717
Jesse Barnes585fb112008-07-29 11:54:06 -07002718/*
2719 * Parallel to Serial Load Pulse phase selection.
2720 * Selects the phase for the 10X DPLL clock for the PCIe
2721 * digital display port. The range is 4 to 13; 10 or more
2722 * is just a flip delay. The default is 6
2723 */
2724#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2725#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2726/*
2727 * SDVO multiplier for 945G/GM. Not used on 965.
2728 */
2729#define SDVO_MULTIPLIER_MASK 0x000000ff
2730#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2731#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002732
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002733#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2734#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2735#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002736#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002737
Jesse Barnes585fb112008-07-29 11:54:06 -07002738/*
2739 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2740 *
2741 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2742 */
2743#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2744#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2745/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2746#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2747#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2748/*
2749 * SDVO/UDI pixel multiplier.
2750 *
2751 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2752 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2753 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2754 * dummy bytes in the datastream at an increased clock rate, with both sides of
2755 * the link knowing how many bytes are fill.
2756 *
2757 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2758 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2759 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2760 * through an SDVO command.
2761 *
2762 * This register field has values of multiplication factor minus 1, with
2763 * a maximum multiplier of 5 for SDVO.
2764 */
2765#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2766#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2767/*
2768 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2769 * This best be set to the default value (3) or the CRT won't work. No,
2770 * I don't entirely understand what this does...
2771 */
2772#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2773#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002774
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03002775#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2776
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002777#define _FPA0 0x6040
2778#define _FPA1 0x6044
2779#define _FPB0 0x6048
2780#define _FPB1 0x604c
2781#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2782#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002783#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002784#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002785#define FP_N_DIV_SHIFT 16
2786#define FP_M1_DIV_MASK 0x00003f00
2787#define FP_M1_DIV_SHIFT 8
2788#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002789#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002790#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002791#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002792#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2793#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2794#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2795#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2796#define DPLLB_TEST_N_BYPASS (1 << 19)
2797#define DPLLB_TEST_M_BYPASS (1 << 18)
2798#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2799#define DPLLA_TEST_N_BYPASS (1 << 3)
2800#define DPLLA_TEST_M_BYPASS (1 << 2)
2801#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002802#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002803#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002804#define DSTATE_PLL_D3_OFF (1<<3)
2805#define DSTATE_GFX_CLOCK_GATING (1<<1)
2806#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002807#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002808# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2809# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2810# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2811# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2812# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2813# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2814# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2815# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2816# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2817# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2818# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2819# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2820# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2821# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2822# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2823# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2824# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2825# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2826# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2827# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2828# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2829# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2830# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2831# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2832# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2833# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2834# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2835# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002836/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002837 * This bit must be set on the 830 to prevent hangs when turning off the
2838 * overlay scaler.
2839 */
2840# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2841# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2842# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2843# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2844# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002846#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07002847# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2848# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2849# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2850# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2851# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2852# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2853# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2854# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2855# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002856/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002857# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2858# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2859# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2860# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002861/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002862# define SV_CLOCK_GATE_DISABLE (1 << 0)
2863# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2864# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2865# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2866# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2867# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2868# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2869# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2870# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2871# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2872# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2873# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2874# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2875# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2876# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2877# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2878# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2879# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2880
2881# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002882/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002883# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2884# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2885# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2886# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2887# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2888# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002889/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002890# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2891# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2892# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2893# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2894# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2895# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2896# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2897# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2898# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2899# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2900# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2901# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2902# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2903# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2904# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2905# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2906# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2907# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2908# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2909
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002910#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07002911#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2912#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2913#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002914
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002915#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002916#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2917
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002918#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2919#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002920
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002921#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002922#define FW_CSPWRDWNEN (1<<15)
2923
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002924#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002925
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002926#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002927#define CDCLK_FREQ_SHIFT 4
2928#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2929#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002930
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002931#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002932#define PFI_CREDIT_63 (9 << 28) /* chv only */
2933#define PFI_CREDIT_31 (8 << 28) /* chv only */
2934#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2935#define PFI_CREDIT_RESEND (1 << 27)
2936#define VGA_FAST_MODE_DISABLE (1 << 14)
2937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002938#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002939
Jesse Barnes585fb112008-07-29 11:54:06 -07002940/*
2941 * Palette regs
2942 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002943#define PALETTE_A_OFFSET 0xa000
2944#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002945#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002946#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2947 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002948
Eric Anholt673a3942008-07-30 12:06:12 -07002949/* MCH MMIO space */
2950
2951/*
2952 * MCHBAR mirror.
2953 *
2954 * This mirrors the MCHBAR MMIO space whose location is determined by
2955 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2956 * every way. It is not accessible from the CP register read instructions.
2957 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002958 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2959 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002960 */
2961#define MCHBAR_MIRROR_BASE 0x10000
2962
Yuanhan Liu13982612010-12-15 15:42:31 +08002963#define MCHBAR_MIRROR_BASE_SNB 0x140000
2964
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002965#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2966#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002967#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2968#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2969
Chris Wilson3ebecd02013-04-12 19:10:13 +01002970/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002971#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002972
Ville Syrjälä646b4262014-04-25 20:14:30 +03002973/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002974#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07002975#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2976#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2977#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2978#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2979#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002980#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002981#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002982#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002983
Ville Syrjälä646b4262014-04-25 20:14:30 +03002984/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002985#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08002986#define CSHRDDR3CTL_DDR3 (1 << 2)
2987
Ville Syrjälä646b4262014-04-25 20:14:30 +03002988/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002989#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2990#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07002991
Ville Syrjälä646b4262014-04-25 20:14:30 +03002992/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002993#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2994#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2995#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002996#define MAD_DIMM_ECC_MASK (0x3 << 24)
2997#define MAD_DIMM_ECC_OFF (0x0 << 24)
2998#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2999#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3000#define MAD_DIMM_ECC_ON (0x3 << 24)
3001#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3002#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3003#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3004#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3005#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3006#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3007#define MAD_DIMM_A_SELECT (0x1 << 16)
3008/* DIMM sizes are in multiples of 256mb. */
3009#define MAD_DIMM_B_SIZE_SHIFT 8
3010#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3011#define MAD_DIMM_A_SIZE_SHIFT 0
3012#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3013
Ville Syrjälä646b4262014-04-25 20:14:30 +03003014/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003015#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003016#define MCH_SSKPD_WM0_MASK 0x3f
3017#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003019#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003020
Keith Packardb11248d2009-06-11 22:28:56 -07003021/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003022#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003023#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003024#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3025#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3026#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3027#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
3028#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003029/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07003030#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003031#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07003032#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003033#define CLKCFG_MEM_533 (1 << 4)
3034#define CLKCFG_MEM_667 (2 << 4)
3035#define CLKCFG_MEM_800 (3 << 4)
3036#define CLKCFG_MEM_MASK (7 << 4)
3037
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003038#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3039#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003041#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07003042#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003043#define TR1 _MMIO(0x11006)
3044#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003045#define TSFS_SLOPE_MASK 0x0000ff00
3046#define TSFS_SLOPE_SHIFT 8
3047#define TSFS_INTR_MASK 0x000000ff
3048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003049#define CRSTANDVID _MMIO(0x11100)
3050#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003051#define PXVFREQ_PX_MASK 0x7f000000
3052#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003053#define VIDFREQ_BASE _MMIO(0x11110)
3054#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3055#define VIDFREQ2 _MMIO(0x11114)
3056#define VIDFREQ3 _MMIO(0x11118)
3057#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003058#define VIDFREQ_P0_MASK 0x1f000000
3059#define VIDFREQ_P0_SHIFT 24
3060#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3061#define VIDFREQ_P0_CSCLK_SHIFT 20
3062#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3063#define VIDFREQ_P0_CRCLK_SHIFT 16
3064#define VIDFREQ_P1_MASK 0x00001f00
3065#define VIDFREQ_P1_SHIFT 8
3066#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3067#define VIDFREQ_P1_CSCLK_SHIFT 4
3068#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003069#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3070#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003071#define INTTOEXT_MAP3_SHIFT 24
3072#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3073#define INTTOEXT_MAP2_SHIFT 16
3074#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3075#define INTTOEXT_MAP1_SHIFT 8
3076#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3077#define INTTOEXT_MAP0_SHIFT 0
3078#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003079#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003080#define MEMCTL_CMD_MASK 0xe000
3081#define MEMCTL_CMD_SHIFT 13
3082#define MEMCTL_CMD_RCLK_OFF 0
3083#define MEMCTL_CMD_RCLK_ON 1
3084#define MEMCTL_CMD_CHFREQ 2
3085#define MEMCTL_CMD_CHVID 3
3086#define MEMCTL_CMD_VMMOFF 4
3087#define MEMCTL_CMD_VMMON 5
3088#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3089 when command complete */
3090#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3091#define MEMCTL_FREQ_SHIFT 8
3092#define MEMCTL_SFCAVM (1<<7)
3093#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003094#define MEMIHYST _MMIO(0x1117c)
3095#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003096#define MEMINT_RSEXIT_EN (1<<8)
3097#define MEMINT_CX_SUPR_EN (1<<7)
3098#define MEMINT_CONT_BUSY_EN (1<<6)
3099#define MEMINT_AVG_BUSY_EN (1<<5)
3100#define MEMINT_EVAL_CHG_EN (1<<4)
3101#define MEMINT_MON_IDLE_EN (1<<3)
3102#define MEMINT_UP_EVAL_EN (1<<2)
3103#define MEMINT_DOWN_EVAL_EN (1<<1)
3104#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003105#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003106#define MEM_RSEXIT_MASK 0xc000
3107#define MEM_RSEXIT_SHIFT 14
3108#define MEM_CONT_BUSY_MASK 0x3000
3109#define MEM_CONT_BUSY_SHIFT 12
3110#define MEM_AVG_BUSY_MASK 0x0c00
3111#define MEM_AVG_BUSY_SHIFT 10
3112#define MEM_EVAL_CHG_MASK 0x0300
3113#define MEM_EVAL_BUSY_SHIFT 8
3114#define MEM_MON_IDLE_MASK 0x00c0
3115#define MEM_MON_IDLE_SHIFT 6
3116#define MEM_UP_EVAL_MASK 0x0030
3117#define MEM_UP_EVAL_SHIFT 4
3118#define MEM_DOWN_EVAL_MASK 0x000c
3119#define MEM_DOWN_EVAL_SHIFT 2
3120#define MEM_SW_CMD_MASK 0x0003
3121#define MEM_INT_STEER_GFX 0
3122#define MEM_INT_STEER_CMR 1
3123#define MEM_INT_STEER_SMI 2
3124#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003125#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003126#define MEMINT_RSEXIT (1<<7)
3127#define MEMINT_CONT_BUSY (1<<6)
3128#define MEMINT_AVG_BUSY (1<<5)
3129#define MEMINT_EVAL_CHG (1<<4)
3130#define MEMINT_MON_IDLE (1<<3)
3131#define MEMINT_UP_EVAL (1<<2)
3132#define MEMINT_DOWN_EVAL (1<<1)
3133#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003134#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003135#define MEMMODE_BOOST_EN (1<<31)
3136#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3137#define MEMMODE_BOOST_FREQ_SHIFT 24
3138#define MEMMODE_IDLE_MODE_MASK 0x00030000
3139#define MEMMODE_IDLE_MODE_SHIFT 16
3140#define MEMMODE_IDLE_MODE_EVAL 0
3141#define MEMMODE_IDLE_MODE_CONT 1
3142#define MEMMODE_HWIDLE_EN (1<<15)
3143#define MEMMODE_SWMODE_EN (1<<14)
3144#define MEMMODE_RCLK_GATE (1<<13)
3145#define MEMMODE_HW_UPDATE (1<<12)
3146#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3147#define MEMMODE_FSTART_SHIFT 8
3148#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3149#define MEMMODE_FMAX_SHIFT 4
3150#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003151#define RCBMAXAVG _MMIO(0x1119c)
3152#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003153#define SWMEMCMD_RENDER_OFF (0 << 13)
3154#define SWMEMCMD_RENDER_ON (1 << 13)
3155#define SWMEMCMD_SWFREQ (2 << 13)
3156#define SWMEMCMD_TARVID (3 << 13)
3157#define SWMEMCMD_VRM_OFF (4 << 13)
3158#define SWMEMCMD_VRM_ON (5 << 13)
3159#define CMDSTS (1<<12)
3160#define SFCAVM (1<<11)
3161#define SWFREQ_MASK 0x0380 /* P0-7 */
3162#define SWFREQ_SHIFT 7
3163#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003164#define MEMSTAT_CTG _MMIO(0x111a0)
3165#define RCBMINAVG _MMIO(0x111a0)
3166#define RCUPEI _MMIO(0x111b0)
3167#define RCDNEI _MMIO(0x111b4)
3168#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08003169#define RS1EN (1<<31)
3170#define RS2EN (1<<30)
3171#define RS3EN (1<<29)
3172#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3173#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3174#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3175#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3176#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3177#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3178#define RSX_STATUS_MASK (7<<20)
3179#define RSX_STATUS_ON (0<<20)
3180#define RSX_STATUS_RC1 (1<<20)
3181#define RSX_STATUS_RC1E (2<<20)
3182#define RSX_STATUS_RS1 (3<<20)
3183#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3184#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3185#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3186#define RSX_STATUS_RSVD2 (7<<20)
3187#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3188#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3189#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3190#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3191#define RS1CONTSAV_MASK (3<<14)
3192#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3193#define RS1CONTSAV_RSVD (1<<14)
3194#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3195#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3196#define NORMSLEXLAT_MASK (3<<12)
3197#define SLOW_RS123 (0<<12)
3198#define SLOW_RS23 (1<<12)
3199#define SLOW_RS3 (2<<12)
3200#define NORMAL_RS123 (3<<12)
3201#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3202#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3203#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3204#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3205#define RS_CSTATE_MASK (3<<4)
3206#define RS_CSTATE_C367_RS1 (0<<4)
3207#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3208#define RS_CSTATE_RSVD (2<<4)
3209#define RS_CSTATE_C367_RS2 (3<<4)
3210#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3211#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003212#define VIDCTL _MMIO(0x111c0)
3213#define VIDSTS _MMIO(0x111c8)
3214#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3215#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003216#define MEMSTAT_VID_MASK 0x7f00
3217#define MEMSTAT_VID_SHIFT 8
3218#define MEMSTAT_PSTATE_MASK 0x00f8
3219#define MEMSTAT_PSTATE_SHIFT 3
3220#define MEMSTAT_MON_ACTV (1<<2)
3221#define MEMSTAT_SRC_CTL_MASK 0x0003
3222#define MEMSTAT_SRC_CTL_CORE 0
3223#define MEMSTAT_SRC_CTL_TRB 1
3224#define MEMSTAT_SRC_CTL_THM 2
3225#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003226#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3227#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3228#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07003229#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003230#define SDEW _MMIO(0x1124c)
3231#define CSIEW0 _MMIO(0x11250)
3232#define CSIEW1 _MMIO(0x11254)
3233#define CSIEW2 _MMIO(0x11258)
3234#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3235#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3236#define MCHAFE _MMIO(0x112c0)
3237#define CSIEC _MMIO(0x112e0)
3238#define DMIEC _MMIO(0x112e4)
3239#define DDREC _MMIO(0x112e8)
3240#define PEG0EC _MMIO(0x112ec)
3241#define PEG1EC _MMIO(0x112f0)
3242#define GFXEC _MMIO(0x112f4)
3243#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3244#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3245#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003246#define ECR_GPFE (1<<31)
3247#define ECR_IMONE (1<<30)
3248#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003249#define OGW0 _MMIO(0x11608)
3250#define OGW1 _MMIO(0x1160c)
3251#define EG0 _MMIO(0x11610)
3252#define EG1 _MMIO(0x11614)
3253#define EG2 _MMIO(0x11618)
3254#define EG3 _MMIO(0x1161c)
3255#define EG4 _MMIO(0x11620)
3256#define EG5 _MMIO(0x11624)
3257#define EG6 _MMIO(0x11628)
3258#define EG7 _MMIO(0x1162c)
3259#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3260#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3261#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003262#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003263#define CSIPLL0 _MMIO(0x12c10)
3264#define DDRMPLL1 _MMIO(0X12c20)
3265#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003266
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003267#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003268#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003269
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003270#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3271#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3272#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3273#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3274#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003275
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003276/*
3277 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3278 * 8300) freezing up around GPU hangs. Looks as if even
3279 * scheduling/timer interrupts start misbehaving if the RPS
3280 * EI/thresholds are "bad", leading to a very sluggish or even
3281 * frozen machine.
3282 */
3283#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303284#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303285#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05303286#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003287 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303288 INTERVAL_0_833_US(us) : \
3289 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303290 INTERVAL_1_28_US(us))
3291
Akash Goel52530cb2016-04-23 00:05:44 +05303292#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3293#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3294#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
3295#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003296 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303297 INTERVAL_0_833_TO_US(interval) : \
3298 INTERVAL_1_33_TO_US(interval)) : \
3299 INTERVAL_1_28_TO_US(interval))
3300
Jesse Barnes585fb112008-07-29 11:54:06 -07003301/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003302 * Logical Context regs
3303 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003304#define CCID _MMIO(0x2180)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003305#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003306/*
3307 * Notes on SNB/IVB/VLV context size:
3308 * - Power context is saved elsewhere (LLC or stolen)
3309 * - Ring/execlist context is saved on SNB, not on IVB
3310 * - Extended context size already includes render context size
3311 * - We always need to follow the extended context size.
3312 * SNB BSpec has comments indicating that we should use the
3313 * render context size instead if execlists are disabled, but
3314 * based on empirical testing that's just nonsense.
3315 * - Pipelined/VF state is saved on SNB/IVB respectively
3316 * - GT1 size just indicates how much of render context
3317 * doesn't need saving on GT1
3318 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003319#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003320#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3321#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3322#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3323#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3324#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003325#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003326 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3327 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003328#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003329#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3330#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3331#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3332#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3333#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3334#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003335#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003336 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07003337/* Haswell does have the CXT_SIZE register however it does not appear to be
3338 * valid. Now, docs explain in dwords what is in the context object. The full
3339 * size is 70720 bytes, however, the power context and execlist context will
3340 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03003341 * on HSW) - so the final size, including the extra state required for the
3342 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07003343 */
3344#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07003345/* Same as Haswell, but 72064 bytes now. */
3346#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3347
Zhi Wangc01fc532016-06-16 08:07:02 -04003348enum {
3349 INTEL_ADVANCED_CONTEXT = 0,
3350 INTEL_LEGACY_32B_CONTEXT,
3351 INTEL_ADVANCED_AD_CONTEXT,
3352 INTEL_LEGACY_64B_CONTEXT
3353};
3354
3355#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
3356#define GEN8_CTX_ADDRESSING_MODE(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
3357 INTEL_LEGACY_64B_CONTEXT : \
3358 INTEL_LEGACY_32B_CONTEXT)
3359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003360#define CHV_CLK_CTL1 _MMIO(0x101100)
3361#define VLV_CLK_CTL2 _MMIO(0x101104)
Jesse Barnese454a052013-09-26 17:55:58 -07003362#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3363
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003364/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003365 * Overlay regs
3366 */
3367
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003368#define OVADD _MMIO(0x30000)
3369#define DOVSTA _MMIO(0x30008)
Jesse Barnes585fb112008-07-29 11:54:06 -07003370#define OC_BUF (0x3<<20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003371#define OGAMC5 _MMIO(0x30010)
3372#define OGAMC4 _MMIO(0x30014)
3373#define OGAMC3 _MMIO(0x30018)
3374#define OGAMC2 _MMIO(0x3001c)
3375#define OGAMC1 _MMIO(0x30020)
3376#define OGAMC0 _MMIO(0x30024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003377
3378/*
Imre Deakd965e7a2015-12-01 10:23:52 +02003379 * GEN9 clock gating regs
3380 */
3381#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3382#define PWM2_GATING_DIS (1 << 14)
3383#define PWM1_GATING_DIS (1 << 13)
3384
3385/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003386 * Display engine regs
3387 */
3388
Shuang He8bf1e9f2013-10-15 18:55:27 +01003389/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003390#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003391#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003392/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003393#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3394#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3395#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003396/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003397#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3398#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3399#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3400/* embedded DP port on the north display block, reserved on ivb */
3401#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3402#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003403/* vlv source selection */
3404#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3405#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3406#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3407/* with DP port the pipe source is invalid */
3408#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3409#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3410#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3411/* gen3+ source selection */
3412#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3413#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3414#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3415/* with DP/TV port the pipe source is invalid */
3416#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3417#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3418#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3419#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3420#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3421/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003422#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003423
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003424#define _PIPE_CRC_RES_1_A_IVB 0x60064
3425#define _PIPE_CRC_RES_2_A_IVB 0x60068
3426#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3427#define _PIPE_CRC_RES_4_A_IVB 0x60070
3428#define _PIPE_CRC_RES_5_A_IVB 0x60074
3429
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003430#define _PIPE_CRC_RES_RED_A 0x60060
3431#define _PIPE_CRC_RES_GREEN_A 0x60064
3432#define _PIPE_CRC_RES_BLUE_A 0x60068
3433#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3434#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003435
3436/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003437#define _PIPE_CRC_RES_1_B_IVB 0x61064
3438#define _PIPE_CRC_RES_2_B_IVB 0x61068
3439#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3440#define _PIPE_CRC_RES_4_B_IVB 0x61070
3441#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003442
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003443#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3444#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3445#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3446#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3447#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3448#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003449
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003450#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3451#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3452#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3453#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3454#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003455
Jesse Barnes585fb112008-07-29 11:54:06 -07003456/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003457#define _HTOTAL_A 0x60000
3458#define _HBLANK_A 0x60004
3459#define _HSYNC_A 0x60008
3460#define _VTOTAL_A 0x6000c
3461#define _VBLANK_A 0x60010
3462#define _VSYNC_A 0x60014
3463#define _PIPEASRC 0x6001c
3464#define _BCLRPAT_A 0x60020
3465#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003466#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003467
3468/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003469#define _HTOTAL_B 0x61000
3470#define _HBLANK_B 0x61004
3471#define _HSYNC_B 0x61008
3472#define _VTOTAL_B 0x6100c
3473#define _VBLANK_B 0x61010
3474#define _VSYNC_B 0x61014
3475#define _PIPEBSRC 0x6101c
3476#define _BCLRPAT_B 0x61020
3477#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003478#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003479
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003480#define TRANSCODER_A_OFFSET 0x60000
3481#define TRANSCODER_B_OFFSET 0x61000
3482#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003483#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003484#define TRANSCODER_EDP_OFFSET 0x6f000
3485
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003486#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003487 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3488 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003489
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003490#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3491#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3492#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3493#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3494#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3495#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3496#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3497#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3498#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3499#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003500
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003501/* VLV eDP PSR registers */
3502#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3503#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3504#define VLV_EDP_PSR_ENABLE (1<<0)
3505#define VLV_EDP_PSR_RESET (1<<1)
3506#define VLV_EDP_PSR_MODE_MASK (7<<2)
3507#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3508#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3509#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3510#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3511#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3512#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3513#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3514#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003515#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003516
3517#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3518#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3519#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3520#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3521#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003522#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003523
3524#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3525#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3526#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3527#define VLV_EDP_PSR_CURR_STATE_MASK 7
3528#define VLV_EDP_PSR_DISABLED (0<<0)
3529#define VLV_EDP_PSR_INACTIVE (1<<0)
3530#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3531#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3532#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3533#define VLV_EDP_PSR_EXIT (5<<0)
3534#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003535#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003536
Ben Widawskyed8546a2013-11-04 22:45:05 -08003537/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003538#define HSW_EDP_PSR_BASE 0x64800
3539#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003540#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003541#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003542#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003543#define EDP_PSR_LINK_STANDBY (1<<27)
3544#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3545#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3546#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3547#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3548#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3549#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3550#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3551#define EDP_PSR_TP1_TP2_SEL (0<<11)
3552#define EDP_PSR_TP1_TP3_SEL (1<<11)
3553#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3554#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3555#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3556#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3557#define EDP_PSR_TP1_TIME_500us (0<<4)
3558#define EDP_PSR_TP1_TIME_100us (1<<4)
3559#define EDP_PSR_TP1_TIME_2500us (2<<4)
3560#define EDP_PSR_TP1_TIME_0us (3<<4)
3561#define EDP_PSR_IDLE_FRAME_SHIFT 0
3562
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003563#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3564#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003566#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003567#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003568#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3569#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3570#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3571#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3572#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3573#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3574#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3575#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3576#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3577#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3578#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3579#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3580#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3581#define EDP_PSR_STATUS_COUNT_SHIFT 16
3582#define EDP_PSR_STATUS_COUNT_MASK 0xf
3583#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3584#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3585#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3586#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3587#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3588#define EDP_PSR_STATUS_IDLE_MASK 0xf
3589
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003590#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003591#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003592
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003593#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003594#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3595#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3596#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3597
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003598#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303599#define EDP_PSR2_ENABLE (1<<31)
3600#define EDP_SU_TRACK_ENABLE (1<<30)
3601#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3602#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3603#define EDP_PSR2_TP2_TIME_500 (0<<8)
3604#define EDP_PSR2_TP2_TIME_100 (1<<8)
3605#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3606#define EDP_PSR2_TP2_TIME_50 (3<<8)
3607#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3608#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3609#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3610#define EDP_PSR2_IDLE_MASK 0xf
3611
Jesse Barnes585fb112008-07-29 11:54:06 -07003612/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003613#define ADPA _MMIO(0x61100)
3614#define PCH_ADPA _MMIO(0xe1100)
3615#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003616
Jesse Barnes585fb112008-07-29 11:54:06 -07003617#define ADPA_DAC_ENABLE (1<<31)
3618#define ADPA_DAC_DISABLE 0
3619#define ADPA_PIPE_SELECT_MASK (1<<30)
3620#define ADPA_PIPE_A_SELECT 0
3621#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003622#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003623/* CPT uses bits 29:30 for pch transcoder select */
3624#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3625#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3626#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3627#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3628#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3629#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3630#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3631#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3632#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3633#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3634#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3635#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3636#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3637#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3638#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3639#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3640#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3641#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3642#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003643#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3644#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003645#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003646#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003647#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003648#define ADPA_HSYNC_CNTL_ENABLE 0
3649#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3650#define ADPA_VSYNC_ACTIVE_LOW 0
3651#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3652#define ADPA_HSYNC_ACTIVE_LOW 0
3653#define ADPA_DPMS_MASK (~(3<<10))
3654#define ADPA_DPMS_ON (0<<10)
3655#define ADPA_DPMS_SUSPEND (1<<10)
3656#define ADPA_DPMS_STANDBY (2<<10)
3657#define ADPA_DPMS_OFF (3<<10)
3658
Chris Wilson939fe4d2010-10-09 10:33:26 +01003659
Jesse Barnes585fb112008-07-29 11:54:06 -07003660/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003661#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003662#define PORTB_HOTPLUG_INT_EN (1 << 29)
3663#define PORTC_HOTPLUG_INT_EN (1 << 28)
3664#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003665#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3666#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3667#define TV_HOTPLUG_INT_EN (1 << 18)
3668#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003669#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3670 PORTC_HOTPLUG_INT_EN | \
3671 PORTD_HOTPLUG_INT_EN | \
3672 SDVOC_HOTPLUG_INT_EN | \
3673 SDVOB_HOTPLUG_INT_EN | \
3674 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003675#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003676#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3677/* must use period 64 on GM45 according to docs */
3678#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3679#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3680#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3681#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3682#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3683#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3684#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3685#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3686#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3687#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3688#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3689#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003690
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003691#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003692/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003693 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003694 *
3695 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3696 * Please check the detailed lore in the commit message for for experimental
3697 * evidence.
3698 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003699/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3700#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3701#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3702#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3703/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3704#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07003705#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003706#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003707#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003708#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3709#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003710#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003711#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3712#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003713#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003714#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3715#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003716/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003717#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3718#define TV_HOTPLUG_INT_STATUS (1 << 10)
3719#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3720#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3721#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3722#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003723#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3724#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3725#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003726#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3727
Chris Wilson084b6122012-05-11 18:01:33 +01003728/* SDVO is different across gen3/4 */
3729#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3730#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003731/*
3732 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3733 * since reality corrobates that they're the same as on gen3. But keep these
3734 * bits here (and the comment!) to help any other lost wanderers back onto the
3735 * right tracks.
3736 */
Chris Wilson084b6122012-05-11 18:01:33 +01003737#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3738#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3739#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3740#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003741#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3742 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3743 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3744 PORTB_HOTPLUG_INT_STATUS | \
3745 PORTC_HOTPLUG_INT_STATUS | \
3746 PORTD_HOTPLUG_INT_STATUS)
3747
Egbert Eiche5868a32013-02-28 04:17:12 -05003748#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3749 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3750 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3751 PORTB_HOTPLUG_INT_STATUS | \
3752 PORTC_HOTPLUG_INT_STATUS | \
3753 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003754
Paulo Zanonic20cd312013-02-19 16:21:45 -03003755/* SDVO and HDMI port control.
3756 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003757#define _GEN3_SDVOB 0x61140
3758#define _GEN3_SDVOC 0x61160
3759#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3760#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003761#define GEN4_HDMIB GEN3_SDVOB
3762#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003763#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3764#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3765#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3766#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003767#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003768#define PCH_HDMIC _MMIO(0xe1150)
3769#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003770
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003771#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003772#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003773#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003774#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003775#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3776#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003777#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3778#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3779
Paulo Zanonic20cd312013-02-19 16:21:45 -03003780/* Gen 3 SDVO bits: */
3781#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003782#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3783#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003784#define SDVO_PIPE_B_SELECT (1 << 30)
3785#define SDVO_STALL_SELECT (1 << 29)
3786#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003787/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003788 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003789 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003790 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3791 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003792#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003793#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003794#define SDVO_PHASE_SELECT_MASK (15 << 19)
3795#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3796#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3797#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3798#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3799#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3800#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003801/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003802#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3803 SDVO_INTERRUPT_ENABLE)
3804#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3805
3806/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003807#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003808#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003809#define SDVO_ENCODING_SDVO (0 << 10)
3810#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003811#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3812#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003813#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003814#define SDVO_AUDIO_ENABLE (1 << 6)
3815/* VSYNC/HSYNC bits new with 965, default is to be set */
3816#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3817#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3818
3819/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003820#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003821#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3822
3823/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003824#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3825#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003826
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003827/* CHV SDVO/HDMI bits: */
3828#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3829#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3830
Jesse Barnes585fb112008-07-29 11:54:06 -07003831
3832/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003833#define _DVOA 0x61120
3834#define DVOA _MMIO(_DVOA)
3835#define _DVOB 0x61140
3836#define DVOB _MMIO(_DVOB)
3837#define _DVOC 0x61160
3838#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003839#define DVO_ENABLE (1 << 31)
3840#define DVO_PIPE_B_SELECT (1 << 30)
3841#define DVO_PIPE_STALL_UNUSED (0 << 28)
3842#define DVO_PIPE_STALL (1 << 28)
3843#define DVO_PIPE_STALL_TV (2 << 28)
3844#define DVO_PIPE_STALL_MASK (3 << 28)
3845#define DVO_USE_VGA_SYNC (1 << 15)
3846#define DVO_DATA_ORDER_I740 (0 << 14)
3847#define DVO_DATA_ORDER_FP (1 << 14)
3848#define DVO_VSYNC_DISABLE (1 << 11)
3849#define DVO_HSYNC_DISABLE (1 << 10)
3850#define DVO_VSYNC_TRISTATE (1 << 9)
3851#define DVO_HSYNC_TRISTATE (1 << 8)
3852#define DVO_BORDER_ENABLE (1 << 7)
3853#define DVO_DATA_ORDER_GBRG (1 << 6)
3854#define DVO_DATA_ORDER_RGGB (0 << 6)
3855#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3856#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3857#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3858#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3859#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3860#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3861#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3862#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003863#define DVOA_SRCDIM _MMIO(0x61124)
3864#define DVOB_SRCDIM _MMIO(0x61144)
3865#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07003866#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3867#define DVO_SRCDIM_VERTICAL_SHIFT 0
3868
3869/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003870#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003871/*
3872 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3873 * the DPLL semantics change when the LVDS is assigned to that pipe.
3874 */
3875#define LVDS_PORT_EN (1 << 31)
3876/* Selects pipe B for LVDS data. Must be set on pre-965. */
3877#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003878#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003879#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003880/* LVDS dithering flag on 965/g4x platform */
3881#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003882/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3883#define LVDS_VSYNC_POLARITY (1 << 21)
3884#define LVDS_HSYNC_POLARITY (1 << 20)
3885
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003886/* Enable border for unscaled (or aspect-scaled) display */
3887#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003888/*
3889 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3890 * pixel.
3891 */
3892#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3893#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3894#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3895/*
3896 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3897 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3898 * on.
3899 */
3900#define LVDS_A3_POWER_MASK (3 << 6)
3901#define LVDS_A3_POWER_DOWN (0 << 6)
3902#define LVDS_A3_POWER_UP (3 << 6)
3903/*
3904 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3905 * is set.
3906 */
3907#define LVDS_CLKB_POWER_MASK (3 << 4)
3908#define LVDS_CLKB_POWER_DOWN (0 << 4)
3909#define LVDS_CLKB_POWER_UP (3 << 4)
3910/*
3911 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3912 * setting for whether we are in dual-channel mode. The B3 pair will
3913 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3914 */
3915#define LVDS_B0B3_POWER_MASK (3 << 2)
3916#define LVDS_B0B3_POWER_DOWN (0 << 2)
3917#define LVDS_B0B3_POWER_UP (3 << 2)
3918
David Härdeman3c17fe42010-09-24 21:44:32 +02003919/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003920#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003921/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003922 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3923 * of the infoframe structure specified by CEA-861. */
3924#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003925#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003926#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003927/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003928#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003929#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003930#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003931#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003932#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3933#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003934#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003935#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3936#define VIDEO_DIP_SELECT_AVI (0 << 19)
3937#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3938#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003939#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003940#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3941#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3942#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003943#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003944/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003945#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3946#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003947#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003948#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3949#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003950#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003951
Jesse Barnes585fb112008-07-29 11:54:06 -07003952/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03003953#define PPS_BASE 0x61200
3954#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
3955#define PCH_PPS_BASE 0xC7200
3956
3957#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
3958 PPS_BASE + (reg) + \
3959 (pps_idx) * 0x100)
3960
3961#define _PP_STATUS 0x61200
3962#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
3963#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07003964/*
3965 * Indicates that all dependencies of the panel are on:
3966 *
3967 * - PLL enabled
3968 * - pipe enabled
3969 * - LVDS/DVOB/DVOC on
3970 */
Imre Deak44cb7342016-08-10 14:07:29 +03003971#define PP_READY (1 << 30)
3972#define PP_SEQUENCE_NONE (0 << 28)
3973#define PP_SEQUENCE_POWER_UP (1 << 28)
3974#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3975#define PP_SEQUENCE_MASK (3 << 28)
3976#define PP_SEQUENCE_SHIFT 28
3977#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
3978#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003979#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3980#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3981#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3982#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3983#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3984#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3985#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3986#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3987#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03003988
3989#define _PP_CONTROL 0x61204
3990#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
3991#define PANEL_UNLOCK_REGS (0xabcd << 16)
3992#define PANEL_UNLOCK_MASK (0xffff << 16)
3993#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
3994#define BXT_POWER_CYCLE_DELAY_SHIFT 4
3995#define EDP_FORCE_VDD (1 << 3)
3996#define EDP_BLC_ENABLE (1 << 2)
3997#define PANEL_POWER_RESET (1 << 1)
3998#define PANEL_POWER_OFF (0 << 0)
3999#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004000
4001#define _PP_ON_DELAYS 0x61208
4002#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004003#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004004#define PANEL_PORT_SELECT_MASK (3 << 30)
4005#define PANEL_PORT_SELECT_LVDS (0 << 30)
4006#define PANEL_PORT_SELECT_DPA (1 << 30)
4007#define PANEL_PORT_SELECT_DPC (2 << 30)
4008#define PANEL_PORT_SELECT_DPD (3 << 30)
4009#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4010#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4011#define PANEL_POWER_UP_DELAY_SHIFT 16
4012#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4013#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4014
4015#define _PP_OFF_DELAYS 0x6120C
4016#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4017#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4018#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4019#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4020#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4021
4022#define _PP_DIVISOR 0x61210
4023#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4024#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4025#define PP_REFERENCE_DIVIDER_SHIFT 8
4026#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4027#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004028
4029/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004030#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004031#define PFIT_ENABLE (1 << 31)
4032#define PFIT_PIPE_MASK (3 << 29)
4033#define PFIT_PIPE_SHIFT 29
4034#define VERT_INTERP_DISABLE (0 << 10)
4035#define VERT_INTERP_BILINEAR (1 << 10)
4036#define VERT_INTERP_MASK (3 << 10)
4037#define VERT_AUTO_SCALE (1 << 9)
4038#define HORIZ_INTERP_DISABLE (0 << 6)
4039#define HORIZ_INTERP_BILINEAR (1 << 6)
4040#define HORIZ_INTERP_MASK (3 << 6)
4041#define HORIZ_AUTO_SCALE (1 << 5)
4042#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004043#define PFIT_FILTER_FUZZY (0 << 24)
4044#define PFIT_SCALING_AUTO (0 << 26)
4045#define PFIT_SCALING_PROGRAMMED (1 << 26)
4046#define PFIT_SCALING_PILLAR (2 << 26)
4047#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004048#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004049/* Pre-965 */
4050#define PFIT_VERT_SCALE_SHIFT 20
4051#define PFIT_VERT_SCALE_MASK 0xfff00000
4052#define PFIT_HORIZ_SCALE_SHIFT 4
4053#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4054/* 965+ */
4055#define PFIT_VERT_SCALE_SHIFT_965 16
4056#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4057#define PFIT_HORIZ_SCALE_SHIFT_965 0
4058#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004060#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004061
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004062#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4063#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004064#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4065 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004066
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004067#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4068#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004069#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4070 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004071
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004072#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4073#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004074#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4075 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004076
Jesse Barnes585fb112008-07-29 11:54:06 -07004077/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004078#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004079#define BLM_PWM_ENABLE (1 << 31)
4080#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4081#define BLM_PIPE_SELECT (1 << 29)
4082#define BLM_PIPE_SELECT_IVB (3 << 29)
4083#define BLM_PIPE_A (0 << 29)
4084#define BLM_PIPE_B (1 << 29)
4085#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004086#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4087#define BLM_TRANSCODER_B BLM_PIPE_B
4088#define BLM_TRANSCODER_C BLM_PIPE_C
4089#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004090#define BLM_PIPE(pipe) ((pipe) << 29)
4091#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4092#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4093#define BLM_PHASE_IN_ENABLE (1 << 25)
4094#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4095#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4096#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4097#define BLM_PHASE_IN_COUNT_SHIFT (8)
4098#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4099#define BLM_PHASE_IN_INCR_SHIFT (0)
4100#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004101#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004102/*
4103 * This is the most significant 15 bits of the number of backlight cycles in a
4104 * complete cycle of the modulated backlight control.
4105 *
4106 * The actual value is this field multiplied by two.
4107 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004108#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4109#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4110#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004111/*
4112 * This is the number of cycles out of the backlight modulation cycle for which
4113 * the backlight is on.
4114 *
4115 * This field must be no greater than the number of cycles in the complete
4116 * backlight modulation cycle.
4117 */
4118#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4119#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004120#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4121#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004122
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004123#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004124#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004125
Daniel Vetter7cf41602012-06-05 10:07:09 +02004126/* New registers for PCH-split platforms. Safe where new bits show up, the
4127 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004128#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4129#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004131#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004132
Daniel Vetter7cf41602012-06-05 10:07:09 +02004133/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4134 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004135#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004136#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004137#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4138#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004139#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004141#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004142#define UTIL_PIN_ENABLE (1 << 31)
4143
Sunil Kamath022e4e52015-09-30 22:34:57 +05304144#define UTIL_PIN_PIPE(x) ((x) << 29)
4145#define UTIL_PIN_PIPE_MASK (3 << 29)
4146#define UTIL_PIN_MODE_PWM (1 << 24)
4147#define UTIL_PIN_MODE_MASK (0xf << 24)
4148#define UTIL_PIN_POLARITY (1 << 22)
4149
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304150/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304151#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304152#define BXT_BLC_PWM_ENABLE (1 << 31)
4153#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304154#define _BXT_BLC_PWM_FREQ1 0xC8254
4155#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304156
Sunil Kamath022e4e52015-09-30 22:34:57 +05304157#define _BXT_BLC_PWM_CTL2 0xC8350
4158#define _BXT_BLC_PWM_FREQ2 0xC8354
4159#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004161#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304162 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004163#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304164 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004165#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304166 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004168#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004169#define PCH_GTC_ENABLE (1 << 31)
4170
Jesse Barnes585fb112008-07-29 11:54:06 -07004171/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004172#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004173/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004174# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004175/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004176# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004177/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004178# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004179/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004180# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004181/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004182# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004183/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004184# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4185# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004186/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004187# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004188/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004189# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004190/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004191# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004192/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004193# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004194/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004195# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004196/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004197# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004198/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004199# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004200/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004201# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004202/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004203# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004204/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004205 * Enables a fix for the 915GM only.
4206 *
4207 * Not sure what it does.
4208 */
4209# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004210/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004211# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004212# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004213/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004214# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004215/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004216# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004217/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004218# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004219/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004220# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004221/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004222# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004223/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004224# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004225/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004226# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004227/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004228# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004229/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004230# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004231/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004232 * This test mode forces the DACs to 50% of full output.
4233 *
4234 * This is used for load detection in combination with TVDAC_SENSE_MASK
4235 */
4236# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4237# define TV_TEST_MODE_MASK (7 << 0)
4238
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004239#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004240# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004241/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004242 * Reports that DAC state change logic has reported change (RO).
4243 *
4244 * This gets cleared when TV_DAC_STATE_EN is cleared
4245*/
4246# define TVDAC_STATE_CHG (1 << 31)
4247# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004248/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004249# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004250/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004251# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004252/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004253# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004254/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004255 * Enables DAC state detection logic, for load-based TV detection.
4256 *
4257 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4258 * to off, for load detection to work.
4259 */
4260# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004261/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004262# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004263/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004264# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004265/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004266# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004267/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004268# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004269/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004270# define ENC_TVDAC_SLEW_FAST (1 << 6)
4271# define DAC_A_1_3_V (0 << 4)
4272# define DAC_A_1_1_V (1 << 4)
4273# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004274# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004275# define DAC_B_1_3_V (0 << 2)
4276# define DAC_B_1_1_V (1 << 2)
4277# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004278# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004279# define DAC_C_1_3_V (0 << 0)
4280# define DAC_C_1_1_V (1 << 0)
4281# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004282# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004283
Ville Syrjälä646b4262014-04-25 20:14:30 +03004284/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004285 * CSC coefficients are stored in a floating point format with 9 bits of
4286 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4287 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4288 * -1 (0x3) being the only legal negative value.
4289 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004290#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004291# define TV_RY_MASK 0x07ff0000
4292# define TV_RY_SHIFT 16
4293# define TV_GY_MASK 0x00000fff
4294# define TV_GY_SHIFT 0
4295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004296#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004297# define TV_BY_MASK 0x07ff0000
4298# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004299/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004300 * Y attenuation for component video.
4301 *
4302 * Stored in 1.9 fixed point.
4303 */
4304# define TV_AY_MASK 0x000003ff
4305# define TV_AY_SHIFT 0
4306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004307#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004308# define TV_RU_MASK 0x07ff0000
4309# define TV_RU_SHIFT 16
4310# define TV_GU_MASK 0x000007ff
4311# define TV_GU_SHIFT 0
4312
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004313#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004314# define TV_BU_MASK 0x07ff0000
4315# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004316/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004317 * U attenuation for component video.
4318 *
4319 * Stored in 1.9 fixed point.
4320 */
4321# define TV_AU_MASK 0x000003ff
4322# define TV_AU_SHIFT 0
4323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004324#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004325# define TV_RV_MASK 0x0fff0000
4326# define TV_RV_SHIFT 16
4327# define TV_GV_MASK 0x000007ff
4328# define TV_GV_SHIFT 0
4329
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004330#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004331# define TV_BV_MASK 0x07ff0000
4332# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004333/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004334 * V attenuation for component video.
4335 *
4336 * Stored in 1.9 fixed point.
4337 */
4338# define TV_AV_MASK 0x000007ff
4339# define TV_AV_SHIFT 0
4340
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004341#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004342/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004343# define TV_BRIGHTNESS_MASK 0xff000000
4344# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004345/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004346# define TV_CONTRAST_MASK 0x00ff0000
4347# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004348/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004349# define TV_SATURATION_MASK 0x0000ff00
4350# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004351/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004352# define TV_HUE_MASK 0x000000ff
4353# define TV_HUE_SHIFT 0
4354
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004355#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004356/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004357# define TV_BLACK_LEVEL_MASK 0x01ff0000
4358# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004359/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004360# define TV_BLANK_LEVEL_MASK 0x000001ff
4361# define TV_BLANK_LEVEL_SHIFT 0
4362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004363#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004364/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004365# define TV_HSYNC_END_MASK 0x1fff0000
4366# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004367/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004368# define TV_HTOTAL_MASK 0x00001fff
4369# define TV_HTOTAL_SHIFT 0
4370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004371#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004372/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004373# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004374/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004375# define TV_HBURST_START_SHIFT 16
4376# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004377/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004378# define TV_HBURST_LEN_SHIFT 0
4379# define TV_HBURST_LEN_MASK 0x0001fff
4380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004381#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004382/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004383# define TV_HBLANK_END_SHIFT 16
4384# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004385/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004386# define TV_HBLANK_START_SHIFT 0
4387# define TV_HBLANK_START_MASK 0x0001fff
4388
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004389#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004390/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004391# define TV_NBR_END_SHIFT 16
4392# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004393/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004394# define TV_VI_END_F1_SHIFT 8
4395# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004396/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004397# define TV_VI_END_F2_SHIFT 0
4398# define TV_VI_END_F2_MASK 0x0000003f
4399
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004400#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004401/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004402# define TV_VSYNC_LEN_MASK 0x07ff0000
4403# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004404/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004405 * number of half lines.
4406 */
4407# define TV_VSYNC_START_F1_MASK 0x00007f00
4408# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004409/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004410 * Offset of the start of vsync in field 2, measured in one less than the
4411 * number of half lines.
4412 */
4413# define TV_VSYNC_START_F2_MASK 0x0000007f
4414# define TV_VSYNC_START_F2_SHIFT 0
4415
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004416#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004417/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004418# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004419/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004420# define TV_VEQ_LEN_MASK 0x007f0000
4421# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004422/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004423 * the number of half lines.
4424 */
4425# define TV_VEQ_START_F1_MASK 0x0007f00
4426# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004427/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004428 * Offset of the start of equalization in field 2, measured in one less than
4429 * the number of half lines.
4430 */
4431# define TV_VEQ_START_F2_MASK 0x000007f
4432# define TV_VEQ_START_F2_SHIFT 0
4433
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004434#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004435/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004436 * Offset to start of vertical colorburst, measured in one less than the
4437 * number of lines from vertical start.
4438 */
4439# define TV_VBURST_START_F1_MASK 0x003f0000
4440# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004441/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004442 * Offset to the end of vertical colorburst, measured in one less than the
4443 * number of lines from the start of NBR.
4444 */
4445# define TV_VBURST_END_F1_MASK 0x000000ff
4446# define TV_VBURST_END_F1_SHIFT 0
4447
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004448#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004449/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004450 * Offset to start of vertical colorburst, measured in one less than the
4451 * number of lines from vertical start.
4452 */
4453# define TV_VBURST_START_F2_MASK 0x003f0000
4454# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004455/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004456 * Offset to the end of vertical colorburst, measured in one less than the
4457 * number of lines from the start of NBR.
4458 */
4459# define TV_VBURST_END_F2_MASK 0x000000ff
4460# define TV_VBURST_END_F2_SHIFT 0
4461
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004462#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004463/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004464 * Offset to start of vertical colorburst, measured in one less than the
4465 * number of lines from vertical start.
4466 */
4467# define TV_VBURST_START_F3_MASK 0x003f0000
4468# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004469/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004470 * Offset to the end of vertical colorburst, measured in one less than the
4471 * number of lines from the start of NBR.
4472 */
4473# define TV_VBURST_END_F3_MASK 0x000000ff
4474# define TV_VBURST_END_F3_SHIFT 0
4475
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004476#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004477/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004478 * Offset to start of vertical colorburst, measured in one less than the
4479 * number of lines from vertical start.
4480 */
4481# define TV_VBURST_START_F4_MASK 0x003f0000
4482# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004483/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004484 * Offset to the end of vertical colorburst, measured in one less than the
4485 * number of lines from the start of NBR.
4486 */
4487# define TV_VBURST_END_F4_MASK 0x000000ff
4488# define TV_VBURST_END_F4_SHIFT 0
4489
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004490#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004491/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004492# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004493/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004494# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004495/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004496# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004497/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004498# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004499/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004500# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004501/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004502# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004503/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004504# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004505/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004506# define TV_BURST_LEVEL_MASK 0x00ff0000
4507# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004508/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004509# define TV_SCDDA1_INC_MASK 0x00000fff
4510# define TV_SCDDA1_INC_SHIFT 0
4511
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004512#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004513/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004514# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4515# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004516/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004517# define TV_SCDDA2_INC_MASK 0x00007fff
4518# define TV_SCDDA2_INC_SHIFT 0
4519
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004520#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004521/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004522# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4523# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004524/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004525# define TV_SCDDA3_INC_MASK 0x00007fff
4526# define TV_SCDDA3_INC_SHIFT 0
4527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004528#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004529/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004530# define TV_XPOS_MASK 0x1fff0000
4531# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004532/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004533# define TV_YPOS_MASK 0x00000fff
4534# define TV_YPOS_SHIFT 0
4535
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004536#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004537/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004538# define TV_XSIZE_MASK 0x1fff0000
4539# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004540/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004541 * Vertical size of the display window, measured in pixels.
4542 *
4543 * Must be even for interlaced modes.
4544 */
4545# define TV_YSIZE_MASK 0x00000fff
4546# define TV_YSIZE_SHIFT 0
4547
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004548#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004549/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004550 * Enables automatic scaling calculation.
4551 *
4552 * If set, the rest of the registers are ignored, and the calculated values can
4553 * be read back from the register.
4554 */
4555# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004556/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004557 * Disables the vertical filter.
4558 *
4559 * This is required on modes more than 1024 pixels wide */
4560# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004561/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004562# define TV_VADAPT (1 << 28)
4563# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004564/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004565# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004566/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004567# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004568/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004569# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004570/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004571 * Sets the horizontal scaling factor.
4572 *
4573 * This should be the fractional part of the horizontal scaling factor divided
4574 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4575 *
4576 * (src width - 1) / ((oversample * dest width) - 1)
4577 */
4578# define TV_HSCALE_FRAC_MASK 0x00003fff
4579# define TV_HSCALE_FRAC_SHIFT 0
4580
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004581#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004582/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004583 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4584 *
4585 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4586 */
4587# define TV_VSCALE_INT_MASK 0x00038000
4588# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004589/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004590 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4591 *
4592 * \sa TV_VSCALE_INT_MASK
4593 */
4594# define TV_VSCALE_FRAC_MASK 0x00007fff
4595# define TV_VSCALE_FRAC_SHIFT 0
4596
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004597#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004598/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004599 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4600 *
4601 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4602 *
4603 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4604 */
4605# define TV_VSCALE_IP_INT_MASK 0x00038000
4606# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004607/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004608 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4609 *
4610 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4611 *
4612 * \sa TV_VSCALE_IP_INT_MASK
4613 */
4614# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4615# define TV_VSCALE_IP_FRAC_SHIFT 0
4616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004617#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004618# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004619/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004620 * Specifies which field to send the CC data in.
4621 *
4622 * CC data is usually sent in field 0.
4623 */
4624# define TV_CC_FID_MASK (1 << 27)
4625# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004626/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004627# define TV_CC_HOFF_MASK 0x03ff0000
4628# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004629/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004630# define TV_CC_LINE_MASK 0x0000003f
4631# define TV_CC_LINE_SHIFT 0
4632
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004633#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004634# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004635/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004636# define TV_CC_DATA_2_MASK 0x007f0000
4637# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004638/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004639# define TV_CC_DATA_1_MASK 0x0000007f
4640# define TV_CC_DATA_1_SHIFT 0
4641
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004642#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4643#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4644#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4645#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004646
Keith Packard040d87f2009-05-30 20:42:33 -07004647/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004648#define DP_A _MMIO(0x64000) /* eDP */
4649#define DP_B _MMIO(0x64100)
4650#define DP_C _MMIO(0x64200)
4651#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004652
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004653#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4654#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4655#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004656
Keith Packard040d87f2009-05-30 20:42:33 -07004657#define DP_PORT_EN (1 << 31)
4658#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004659#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004660#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4661#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004662
Keith Packard040d87f2009-05-30 20:42:33 -07004663/* Link training mode - select a suitable mode for each stage */
4664#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4665#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4666#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4667#define DP_LINK_TRAIN_OFF (3 << 28)
4668#define DP_LINK_TRAIN_MASK (3 << 28)
4669#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004670#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4671#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004672
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004673/* CPT Link training mode */
4674#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4675#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4676#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4677#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4678#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4679#define DP_LINK_TRAIN_SHIFT_CPT 8
4680
Keith Packard040d87f2009-05-30 20:42:33 -07004681/* Signal voltages. These are mostly controlled by the other end */
4682#define DP_VOLTAGE_0_4 (0 << 25)
4683#define DP_VOLTAGE_0_6 (1 << 25)
4684#define DP_VOLTAGE_0_8 (2 << 25)
4685#define DP_VOLTAGE_1_2 (3 << 25)
4686#define DP_VOLTAGE_MASK (7 << 25)
4687#define DP_VOLTAGE_SHIFT 25
4688
4689/* Signal pre-emphasis levels, like voltages, the other end tells us what
4690 * they want
4691 */
4692#define DP_PRE_EMPHASIS_0 (0 << 22)
4693#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4694#define DP_PRE_EMPHASIS_6 (2 << 22)
4695#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4696#define DP_PRE_EMPHASIS_MASK (7 << 22)
4697#define DP_PRE_EMPHASIS_SHIFT 22
4698
4699/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004700#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004701#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004702#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004703
4704/* Mystic DPCD version 1.1 special mode */
4705#define DP_ENHANCED_FRAMING (1 << 18)
4706
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004707/* eDP */
4708#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004709#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004710#define DP_PLL_FREQ_MASK (3 << 16)
4711
Ville Syrjälä646b4262014-04-25 20:14:30 +03004712/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004713#define DP_PORT_REVERSAL (1 << 15)
4714
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004715/* eDP */
4716#define DP_PLL_ENABLE (1 << 14)
4717
Ville Syrjälä646b4262014-04-25 20:14:30 +03004718/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004719#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4720
4721#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004722#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004723
Ville Syrjälä646b4262014-04-25 20:14:30 +03004724/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004725#define DP_COLOR_RANGE_16_235 (1 << 8)
4726
Ville Syrjälä646b4262014-04-25 20:14:30 +03004727/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004728#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4729
Ville Syrjälä646b4262014-04-25 20:14:30 +03004730/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004731#define DP_SYNC_VS_HIGH (1 << 4)
4732#define DP_SYNC_HS_HIGH (1 << 3)
4733
Ville Syrjälä646b4262014-04-25 20:14:30 +03004734/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004735#define DP_DETECTED (1 << 2)
4736
Ville Syrjälä646b4262014-04-25 20:14:30 +03004737/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004738 * signal sink for DDC etc. Max packet size supported
4739 * is 20 bytes in each direction, hence the 5 fixed
4740 * data registers
4741 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004742#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4743#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4744#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4745#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4746#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4747#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004748
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004749#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4750#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4751#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4752#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4753#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4754#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004755
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004756#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4757#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4758#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4759#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4760#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4761#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004762
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004763#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4764#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4765#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4766#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4767#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4768#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004769
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004770#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4771#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004772
4773#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4774#define DP_AUX_CH_CTL_DONE (1 << 30)
4775#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4776#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4777#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4778#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4779#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4780#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4781#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4782#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4783#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4784#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4785#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4786#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4787#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4788#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4789#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4790#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4791#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4792#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4793#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304794#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4795#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4796#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004797#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304798#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004799#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004800
4801/*
4802 * Computing GMCH M and N values for the Display Port link
4803 *
4804 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4805 *
4806 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4807 *
4808 * The GMCH value is used internally
4809 *
4810 * bytes_per_pixel is the number of bytes coming out of the plane,
4811 * which is after the LUTs, so we want the bytes for our color format.
4812 * For our current usage, this is always 3, one byte for R, G and B.
4813 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004814#define _PIPEA_DATA_M_G4X 0x70050
4815#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004816
4817/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004818#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004819#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004820#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004821
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004822#define DATA_LINK_M_N_MASK (0xffffff)
4823#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004824
Daniel Vettere3b95f12013-05-03 11:49:49 +02004825#define _PIPEA_DATA_N_G4X 0x70054
4826#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004827#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4828
4829/*
4830 * Computing Link M and N values for the Display Port link
4831 *
4832 * Link M / N = pixel_clock / ls_clk
4833 *
4834 * (the DP spec calls pixel_clock the 'strm_clk')
4835 *
4836 * The Link value is transmitted in the Main Stream
4837 * Attributes and VB-ID.
4838 */
4839
Daniel Vettere3b95f12013-05-03 11:49:49 +02004840#define _PIPEA_LINK_M_G4X 0x70060
4841#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004842#define PIPEA_DP_LINK_M_MASK (0xffffff)
4843
Daniel Vettere3b95f12013-05-03 11:49:49 +02004844#define _PIPEA_LINK_N_G4X 0x70064
4845#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004846#define PIPEA_DP_LINK_N_MASK (0xffffff)
4847
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004848#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4849#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4850#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4851#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004852
Jesse Barnes585fb112008-07-29 11:54:06 -07004853/* Display & cursor control */
4854
4855/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004856#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004857#define DSL_LINEMASK_GEN2 0x00000fff
4858#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004859#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004860#define PIPECONF_ENABLE (1<<31)
4861#define PIPECONF_DISABLE 0
4862#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004863#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004864#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004865#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004866#define PIPECONF_SINGLE_WIDE 0
4867#define PIPECONF_PIPE_UNLOCKED 0
4868#define PIPECONF_PIPE_LOCKED (1<<25)
4869#define PIPECONF_PALETTE 0
4870#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004871#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004872#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004873#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004874/* Note that pre-gen3 does not support interlaced display directly. Panel
4875 * fitting must be disabled on pre-ilk for interlaced. */
4876#define PIPECONF_PROGRESSIVE (0 << 21)
4877#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4878#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4879#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4880#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4881/* Ironlake and later have a complete new set of values for interlaced. PFIT
4882 * means panel fitter required, PF means progressive fetch, DBL means power
4883 * saving pixel doubling. */
4884#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4885#define PIPECONF_INTERLACED_ILK (3 << 21)
4886#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4887#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004888#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304889#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004890#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304891#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004892#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004893#define PIPECONF_BPC_MASK (0x7 << 5)
4894#define PIPECONF_8BPC (0<<5)
4895#define PIPECONF_10BPC (1<<5)
4896#define PIPECONF_6BPC (2<<5)
4897#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004898#define PIPECONF_DITHER_EN (1<<4)
4899#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4900#define PIPECONF_DITHER_TYPE_SP (0<<2)
4901#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4902#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4903#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004904#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004905#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004906#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004907#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4908#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004909#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004910#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004911#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004912#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4913#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4914#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4915#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004916#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004917#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4918#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4919#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004920#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004921#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004922#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4923#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004924#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004925#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004926#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004927#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004928#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4929#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004930#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4931#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004932#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004933#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004934#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004935#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4936#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4937#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4938#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004939#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004940#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004941#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4942#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004943#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004944#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004945#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4946#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004947#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004948#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004949#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004950#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4951
Imre Deak755e9012014-02-10 18:42:47 +02004952#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4953#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4954
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004955#define PIPE_A_OFFSET 0x70000
4956#define PIPE_B_OFFSET 0x71000
4957#define PIPE_C_OFFSET 0x72000
4958#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004959/*
4960 * There's actually no pipe EDP. Some pipe registers have
4961 * simply shifted from the pipe to the transcoder, while
4962 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4963 * to access such registers in transcoder EDP.
4964 */
4965#define PIPE_EDP_OFFSET 0x7f000
4966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004967#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004968 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4969 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004970
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004971#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4972#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4973#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4974#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4975#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004976
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004977#define _PIPE_MISC_A 0x70030
4978#define _PIPE_MISC_B 0x71030
4979#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4980#define PIPEMISC_DITHER_8_BPC (0<<5)
4981#define PIPEMISC_DITHER_10_BPC (1<<5)
4982#define PIPEMISC_DITHER_6_BPC (2<<5)
4983#define PIPEMISC_DITHER_12_BPC (3<<5)
4984#define PIPEMISC_DITHER_ENABLE (1<<4)
4985#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4986#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004987#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004988
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004989#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004990#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004991#define PIPEB_HLINE_INT_EN (1<<28)
4992#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004993#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4994#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4995#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004996#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004997#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004998#define PIPEA_HLINE_INT_EN (1<<20)
4999#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02005000#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5001#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005002#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005003#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5004#define PIPEC_HLINE_INT_EN (1<<12)
5005#define PIPEC_VBLANK_INT_EN (1<<11)
5006#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5007#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5008#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005009
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005010#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005011#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5012#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5013#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5014#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005015#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5016#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5017#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5018#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5019#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5020#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5021#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5022#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5023#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005024#define DPINVGTT_EN_MASK_CHV 0xfff0000
5025#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5026#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5027#define PLANEC_INVALID_GTT_STATUS (1<<9)
5028#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005029#define CURSORB_INVALID_GTT_STATUS (1<<7)
5030#define CURSORA_INVALID_GTT_STATUS (1<<6)
5031#define SPRITED_INVALID_GTT_STATUS (1<<5)
5032#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5033#define PLANEB_INVALID_GTT_STATUS (1<<3)
5034#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5035#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5036#define PLANEA_INVALID_GTT_STATUS (1<<0)
5037#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005038#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005039
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005040#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005041#define DSPARB_CSTART_MASK (0x7f << 7)
5042#define DSPARB_CSTART_SHIFT 7
5043#define DSPARB_BSTART_MASK (0x7f)
5044#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005045#define DSPARB_BEND_SHIFT 9 /* on 855 */
5046#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005047#define DSPARB_SPRITEA_SHIFT_VLV 0
5048#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5049#define DSPARB_SPRITEB_SHIFT_VLV 8
5050#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5051#define DSPARB_SPRITEC_SHIFT_VLV 16
5052#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5053#define DSPARB_SPRITED_SHIFT_VLV 24
5054#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005055#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005056#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5057#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5058#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5059#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5060#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5061#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5062#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5063#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5064#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5065#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5066#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5067#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005068#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005069#define DSPARB_SPRITEE_SHIFT_VLV 0
5070#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5071#define DSPARB_SPRITEF_SHIFT_VLV 8
5072#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005073
Ville Syrjälä0a560672014-06-11 16:51:18 +03005074/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005075#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005076#define DSPFW_SR_SHIFT 23
5077#define DSPFW_SR_MASK (0x1ff<<23)
5078#define DSPFW_CURSORB_SHIFT 16
5079#define DSPFW_CURSORB_MASK (0x3f<<16)
5080#define DSPFW_PLANEB_SHIFT 8
5081#define DSPFW_PLANEB_MASK (0x7f<<8)
5082#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5083#define DSPFW_PLANEA_SHIFT 0
5084#define DSPFW_PLANEA_MASK (0x7f<<0)
5085#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005086#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005087#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5088#define DSPFW_FBC_SR_SHIFT 28
5089#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5090#define DSPFW_FBC_HPLL_SR_SHIFT 24
5091#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5092#define DSPFW_SPRITEB_SHIFT (16)
5093#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5094#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5095#define DSPFW_CURSORA_SHIFT 8
5096#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005097#define DSPFW_PLANEC_OLD_SHIFT 0
5098#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005099#define DSPFW_SPRITEA_SHIFT 0
5100#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5101#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005102#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005103#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005104#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005105#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08005106#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5107#define DSPFW_HPLL_CURSOR_SHIFT 16
5108#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005109#define DSPFW_HPLL_SR_SHIFT 0
5110#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5111
5112/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005113#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005114#define DSPFW_SPRITEB_WM1_SHIFT 16
5115#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5116#define DSPFW_CURSORA_WM1_SHIFT 8
5117#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5118#define DSPFW_SPRITEA_WM1_SHIFT 0
5119#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005120#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005121#define DSPFW_PLANEB_WM1_SHIFT 24
5122#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5123#define DSPFW_PLANEA_WM1_SHIFT 16
5124#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5125#define DSPFW_CURSORB_WM1_SHIFT 8
5126#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5127#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5128#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005129#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005130#define DSPFW_SR_WM1_SHIFT 0
5131#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005132#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5133#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005134#define DSPFW_SPRITED_WM1_SHIFT 24
5135#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5136#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005137#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005138#define DSPFW_SPRITEC_WM1_SHIFT 8
5139#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5140#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005141#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005142#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005143#define DSPFW_SPRITEF_WM1_SHIFT 24
5144#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5145#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005146#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005147#define DSPFW_SPRITEE_WM1_SHIFT 8
5148#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5149#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005150#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005151#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005152#define DSPFW_PLANEC_WM1_SHIFT 24
5153#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5154#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005155#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005156#define DSPFW_CURSORC_WM1_SHIFT 8
5157#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5158#define DSPFW_CURSORC_SHIFT 0
5159#define DSPFW_CURSORC_MASK (0x3f<<0)
5160
5161/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005162#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005163#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005164#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005165#define DSPFW_SPRITEF_HI_SHIFT 23
5166#define DSPFW_SPRITEF_HI_MASK (1<<23)
5167#define DSPFW_SPRITEE_HI_SHIFT 22
5168#define DSPFW_SPRITEE_HI_MASK (1<<22)
5169#define DSPFW_PLANEC_HI_SHIFT 21
5170#define DSPFW_PLANEC_HI_MASK (1<<21)
5171#define DSPFW_SPRITED_HI_SHIFT 20
5172#define DSPFW_SPRITED_HI_MASK (1<<20)
5173#define DSPFW_SPRITEC_HI_SHIFT 16
5174#define DSPFW_SPRITEC_HI_MASK (1<<16)
5175#define DSPFW_PLANEB_HI_SHIFT 12
5176#define DSPFW_PLANEB_HI_MASK (1<<12)
5177#define DSPFW_SPRITEB_HI_SHIFT 8
5178#define DSPFW_SPRITEB_HI_MASK (1<<8)
5179#define DSPFW_SPRITEA_HI_SHIFT 4
5180#define DSPFW_SPRITEA_HI_MASK (1<<4)
5181#define DSPFW_PLANEA_HI_SHIFT 0
5182#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005183#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005184#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005185#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005186#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5187#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5188#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5189#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5190#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5191#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5192#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5193#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5194#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5195#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5196#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5197#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5198#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5199#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5200#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5201#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5202#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5203#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005204
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005205/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005206#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005207#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05305208#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005209#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02005210#define DDL_PRECISION_HIGH (1<<7)
5211#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305212#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005213
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005214#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005215#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03005216#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005217
Ville Syrjäläc2317752016-03-15 16:39:56 +02005218#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5219#define CBR_DPLLBMD_PIPE_C (1<<29)
5220#define CBR_DPLLBMD_PIPE_B (1<<18)
5221
Shaohua Li7662c8b2009-06-26 11:23:55 +08005222/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005223#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005224#define I915_FIFO_LINE_SIZE 64
5225#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005226
Jesse Barnesceb04242012-03-28 13:39:22 -07005227#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005228#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005229#define I965_FIFO_SIZE 512
5230#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005231#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005232#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005233#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005234
Jesse Barnesceb04242012-03-28 13:39:22 -07005235#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005236#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005237#define I915_MAX_WM 0x3f
5238
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005239#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5240#define PINEVIEW_FIFO_LINE_SIZE 64
5241#define PINEVIEW_MAX_WM 0x1ff
5242#define PINEVIEW_DFT_WM 0x3f
5243#define PINEVIEW_DFT_HPLLOFF_WM 0
5244#define PINEVIEW_GUARD_WM 10
5245#define PINEVIEW_CURSOR_FIFO 64
5246#define PINEVIEW_CURSOR_MAX_WM 0x3f
5247#define PINEVIEW_CURSOR_DFT_WM 0
5248#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005249
Jesse Barnesceb04242012-03-28 13:39:22 -07005250#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005251#define I965_CURSOR_FIFO 64
5252#define I965_CURSOR_MAX_WM 32
5253#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005254
Pradeep Bhatfae12672014-11-04 17:06:39 +00005255/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005256#define _CUR_WM_A_0 0x70140
5257#define _CUR_WM_B_0 0x71140
5258#define _PLANE_WM_1_A_0 0x70240
5259#define _PLANE_WM_1_B_0 0x71240
5260#define _PLANE_WM_2_A_0 0x70340
5261#define _PLANE_WM_2_B_0 0x71340
5262#define _PLANE_WM_TRANS_1_A_0 0x70268
5263#define _PLANE_WM_TRANS_1_B_0 0x71268
5264#define _PLANE_WM_TRANS_2_A_0 0x70368
5265#define _PLANE_WM_TRANS_2_B_0 0x71368
5266#define _CUR_WM_TRANS_A_0 0x70168
5267#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005268#define PLANE_WM_EN (1 << 31)
5269#define PLANE_WM_LINES_SHIFT 14
5270#define PLANE_WM_LINES_MASK 0x1f
5271#define PLANE_WM_BLOCKS_MASK 0x3ff
5272
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005273#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005274#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5275#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005276
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005277#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5278#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005279#define _PLANE_WM_BASE(pipe, plane) \
5280 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5281#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005282 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005283#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005284 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005285#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005286 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005287#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005288 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005289
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005290/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005291#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03005292#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005293#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03005294#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005295#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005296#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005297
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005298#define WM0_PIPEB_ILK _MMIO(0x45104)
5299#define WM0_PIPEC_IVB _MMIO(0x45200)
5300#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005301#define WM1_LP_SR_EN (1<<31)
5302#define WM1_LP_LATENCY_SHIFT 24
5303#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005304#define WM1_LP_FBC_MASK (0xf<<20)
5305#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005306#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03005307#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005308#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005309#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005310#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005311#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005312#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005313#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005314#define WM1S_LP_ILK _MMIO(0x45120)
5315#define WM2S_LP_IVB _MMIO(0x45124)
5316#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005317#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005318
Paulo Zanonicca32e92013-05-31 11:45:06 -03005319#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5320 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5321 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5322
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005323/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005324#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005325#define MLTR_WM1_SHIFT 0
5326#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005327/* the unit of memory self-refresh latency time is 0.5us */
5328#define ILK_SRLT_MASK 0x3f
5329
Yuanhan Liu13982612010-12-15 15:42:31 +08005330
5331/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005332#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005333#define SSKPD_WM_MASK 0x3f
5334#define SSKPD_WM0_SHIFT 0
5335#define SSKPD_WM1_SHIFT 8
5336#define SSKPD_WM2_SHIFT 16
5337#define SSKPD_WM3_SHIFT 24
5338
Jesse Barnes585fb112008-07-29 11:54:06 -07005339/*
5340 * The two pipe frame counter registers are not synchronized, so
5341 * reading a stable value is somewhat tricky. The following code
5342 * should work:
5343 *
5344 * do {
5345 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5346 * PIPE_FRAME_HIGH_SHIFT;
5347 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5348 * PIPE_FRAME_LOW_SHIFT);
5349 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5350 * PIPE_FRAME_HIGH_SHIFT);
5351 * } while (high1 != high2);
5352 * frame = (high1 << 8) | low1;
5353 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005354#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07005355#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5356#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005357#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07005358#define PIPE_FRAME_LOW_MASK 0xff000000
5359#define PIPE_FRAME_LOW_SHIFT 24
5360#define PIPE_PIXEL_MASK 0x00ffffff
5361#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005362/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005363#define _PIPEA_FRMCOUNT_G4X 0x70040
5364#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005365#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5366#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005367
5368/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005369#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04005370/* Old style CUR*CNTR flags (desktop 8xx) */
5371#define CURSOR_ENABLE 0x80000000
5372#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005373#define CURSOR_STRIDE_SHIFT 28
5374#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005375#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04005376#define CURSOR_FORMAT_SHIFT 24
5377#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5378#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5379#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5380#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5381#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5382#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5383/* New style CUR*CNTR flags */
5384#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005385#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305386#define CURSOR_MODE_128_32B_AX 0x02
5387#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005388#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305389#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5390#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005391#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04005392#define MCURSOR_PIPE_SELECT (1 << 28)
5393#define MCURSOR_PIPE_A 0x00
5394#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005395#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005396#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005397#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005398#define _CURABASE 0x70084
5399#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005400#define CURSOR_POS_MASK 0x007FF
5401#define CURSOR_POS_SIGN 0x8000
5402#define CURSOR_X_SHIFT 0
5403#define CURSOR_Y_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005404#define CURSIZE _MMIO(0x700a0)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005405#define _CURBCNTR 0x700c0
5406#define _CURBBASE 0x700c4
5407#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005408
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005409#define _CURBCNTR_IVB 0x71080
5410#define _CURBBASE_IVB 0x71084
5411#define _CURBPOS_IVB 0x71088
5412
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005413#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005414 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5415 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005416
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005417#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5418#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5419#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5420
5421#define CURSOR_A_OFFSET 0x70080
5422#define CURSOR_B_OFFSET 0x700c0
5423#define CHV_CURSOR_C_OFFSET 0x700e0
5424#define IVB_CURSOR_B_OFFSET 0x71080
5425#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005426
Jesse Barnes585fb112008-07-29 11:54:06 -07005427/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005428#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005429#define DISPLAY_PLANE_ENABLE (1<<31)
5430#define DISPLAY_PLANE_DISABLE 0
5431#define DISPPLANE_GAMMA_ENABLE (1<<30)
5432#define DISPPLANE_GAMMA_DISABLE 0
5433#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005434#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005435#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005436#define DISPPLANE_BGRA555 (0x3<<26)
5437#define DISPPLANE_BGRX555 (0x4<<26)
5438#define DISPPLANE_BGRX565 (0x5<<26)
5439#define DISPPLANE_BGRX888 (0x6<<26)
5440#define DISPPLANE_BGRA888 (0x7<<26)
5441#define DISPPLANE_RGBX101010 (0x8<<26)
5442#define DISPPLANE_RGBA101010 (0x9<<26)
5443#define DISPPLANE_BGRX101010 (0xa<<26)
5444#define DISPPLANE_RGBX161616 (0xc<<26)
5445#define DISPPLANE_RGBX888 (0xe<<26)
5446#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005447#define DISPPLANE_STEREO_ENABLE (1<<25)
5448#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005449#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005450#define DISPPLANE_SEL_PIPE_SHIFT 24
5451#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005452#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08005453#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005454#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5455#define DISPPLANE_SRC_KEY_DISABLE 0
5456#define DISPPLANE_LINE_DOUBLE (1<<20)
5457#define DISPPLANE_NO_LINE_DOUBLE 0
5458#define DISPPLANE_STEREO_POLARITY_FIRST 0
5459#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005460#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5461#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005462#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005463#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005464#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005465#define _DSPAADDR 0x70184
5466#define _DSPASTRIDE 0x70188
5467#define _DSPAPOS 0x7018C /* reserved */
5468#define _DSPASIZE 0x70190
5469#define _DSPASURF 0x7019C /* 965+ only */
5470#define _DSPATILEOFF 0x701A4 /* 965+ only */
5471#define _DSPAOFFSET 0x701A4 /* HSW */
5472#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005474#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5475#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5476#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5477#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5478#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5479#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5480#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5481#define DSPLINOFF(plane) DSPADDR(plane)
5482#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5483#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005484
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005485/* CHV pipe B blender and primary plane */
5486#define _CHV_BLEND_A 0x60a00
5487#define CHV_BLEND_LEGACY (0<<30)
5488#define CHV_BLEND_ANDROID (1<<30)
5489#define CHV_BLEND_MPO (2<<30)
5490#define CHV_BLEND_MASK (3<<30)
5491#define _CHV_CANVAS_A 0x60a04
5492#define _PRIMPOS_A 0x60a08
5493#define _PRIMSIZE_A 0x60a0c
5494#define _PRIMCNSTALPHA_A 0x60a10
5495#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5496
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005497#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5498#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5499#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5500#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5501#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005502
Armin Reese446f2542012-03-30 16:20:16 -07005503/* Display/Sprite base address macros */
5504#define DISP_BASEADDR_MASK (0xfffff000)
5505#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5506#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005507
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005508/*
5509 * VBIOS flags
5510 * gen2:
5511 * [00:06] alm,mgm
5512 * [10:16] all
5513 * [30:32] alm,mgm
5514 * gen3+:
5515 * [00:0f] all
5516 * [10:1f] all
5517 * [30:32] all
5518 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005519#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5520#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5521#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5522#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005523
5524/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005525#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5526#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5527#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005528#define _PIPEBFRAMEHIGH 0x71040
5529#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005530#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5531#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005532
Jesse Barnes585fb112008-07-29 11:54:06 -07005533
5534/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005535#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005536#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5537#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5538#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5539#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005540#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5541#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5542#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5543#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5544#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5545#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5546#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5547#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005548
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005549/* Sprite A control */
5550#define _DVSACNTR 0x72180
5551#define DVS_ENABLE (1<<31)
5552#define DVS_GAMMA_ENABLE (1<<30)
5553#define DVS_PIXFORMAT_MASK (3<<25)
5554#define DVS_FORMAT_YUV422 (0<<25)
5555#define DVS_FORMAT_RGBX101010 (1<<25)
5556#define DVS_FORMAT_RGBX888 (2<<25)
5557#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005558#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005559#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005560#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005561#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5562#define DVS_YUV_ORDER_YUYV (0<<16)
5563#define DVS_YUV_ORDER_UYVY (1<<16)
5564#define DVS_YUV_ORDER_YVYU (2<<16)
5565#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305566#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005567#define DVS_DEST_KEY (1<<2)
5568#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5569#define DVS_TILED (1<<10)
5570#define _DVSALINOFF 0x72184
5571#define _DVSASTRIDE 0x72188
5572#define _DVSAPOS 0x7218c
5573#define _DVSASIZE 0x72190
5574#define _DVSAKEYVAL 0x72194
5575#define _DVSAKEYMSK 0x72198
5576#define _DVSASURF 0x7219c
5577#define _DVSAKEYMAXVAL 0x721a0
5578#define _DVSATILEOFF 0x721a4
5579#define _DVSASURFLIVE 0x721ac
5580#define _DVSASCALE 0x72204
5581#define DVS_SCALE_ENABLE (1<<31)
5582#define DVS_FILTER_MASK (3<<29)
5583#define DVS_FILTER_MEDIUM (0<<29)
5584#define DVS_FILTER_ENHANCING (1<<29)
5585#define DVS_FILTER_SOFTENING (2<<29)
5586#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5587#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5588#define _DVSAGAMC 0x72300
5589
5590#define _DVSBCNTR 0x73180
5591#define _DVSBLINOFF 0x73184
5592#define _DVSBSTRIDE 0x73188
5593#define _DVSBPOS 0x7318c
5594#define _DVSBSIZE 0x73190
5595#define _DVSBKEYVAL 0x73194
5596#define _DVSBKEYMSK 0x73198
5597#define _DVSBSURF 0x7319c
5598#define _DVSBKEYMAXVAL 0x731a0
5599#define _DVSBTILEOFF 0x731a4
5600#define _DVSBSURFLIVE 0x731ac
5601#define _DVSBSCALE 0x73204
5602#define _DVSBGAMC 0x73300
5603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005604#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5605#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5606#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5607#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5608#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5609#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5610#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5611#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5612#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5613#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5614#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5615#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005616
5617#define _SPRA_CTL 0x70280
5618#define SPRITE_ENABLE (1<<31)
5619#define SPRITE_GAMMA_ENABLE (1<<30)
5620#define SPRITE_PIXFORMAT_MASK (7<<25)
5621#define SPRITE_FORMAT_YUV422 (0<<25)
5622#define SPRITE_FORMAT_RGBX101010 (1<<25)
5623#define SPRITE_FORMAT_RGBX888 (2<<25)
5624#define SPRITE_FORMAT_RGBX161616 (3<<25)
5625#define SPRITE_FORMAT_YUV444 (4<<25)
5626#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005627#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005628#define SPRITE_SOURCE_KEY (1<<22)
5629#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5630#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5631#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5632#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5633#define SPRITE_YUV_ORDER_YUYV (0<<16)
5634#define SPRITE_YUV_ORDER_UYVY (1<<16)
5635#define SPRITE_YUV_ORDER_YVYU (2<<16)
5636#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305637#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005638#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5639#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5640#define SPRITE_TILED (1<<10)
5641#define SPRITE_DEST_KEY (1<<2)
5642#define _SPRA_LINOFF 0x70284
5643#define _SPRA_STRIDE 0x70288
5644#define _SPRA_POS 0x7028c
5645#define _SPRA_SIZE 0x70290
5646#define _SPRA_KEYVAL 0x70294
5647#define _SPRA_KEYMSK 0x70298
5648#define _SPRA_SURF 0x7029c
5649#define _SPRA_KEYMAX 0x702a0
5650#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005651#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005652#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005653#define _SPRA_SCALE 0x70304
5654#define SPRITE_SCALE_ENABLE (1<<31)
5655#define SPRITE_FILTER_MASK (3<<29)
5656#define SPRITE_FILTER_MEDIUM (0<<29)
5657#define SPRITE_FILTER_ENHANCING (1<<29)
5658#define SPRITE_FILTER_SOFTENING (2<<29)
5659#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5660#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5661#define _SPRA_GAMC 0x70400
5662
5663#define _SPRB_CTL 0x71280
5664#define _SPRB_LINOFF 0x71284
5665#define _SPRB_STRIDE 0x71288
5666#define _SPRB_POS 0x7128c
5667#define _SPRB_SIZE 0x71290
5668#define _SPRB_KEYVAL 0x71294
5669#define _SPRB_KEYMSK 0x71298
5670#define _SPRB_SURF 0x7129c
5671#define _SPRB_KEYMAX 0x712a0
5672#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005673#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005674#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005675#define _SPRB_SCALE 0x71304
5676#define _SPRB_GAMC 0x71400
5677
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005678#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5679#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5680#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5681#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5682#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5683#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5684#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5685#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5686#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5687#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5688#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5689#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5690#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5691#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005692
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005693#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005694#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005695#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005696#define SP_PIXFORMAT_MASK (0xf<<26)
5697#define SP_FORMAT_YUV422 (0<<26)
5698#define SP_FORMAT_BGR565 (5<<26)
5699#define SP_FORMAT_BGRX8888 (6<<26)
5700#define SP_FORMAT_BGRA8888 (7<<26)
5701#define SP_FORMAT_RGBX1010102 (8<<26)
5702#define SP_FORMAT_RGBA1010102 (9<<26)
5703#define SP_FORMAT_RGBX8888 (0xe<<26)
5704#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005705#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005706#define SP_SOURCE_KEY (1<<22)
5707#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5708#define SP_YUV_ORDER_YUYV (0<<16)
5709#define SP_YUV_ORDER_UYVY (1<<16)
5710#define SP_YUV_ORDER_YVYU (2<<16)
5711#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305712#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005713#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005714#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005715#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5716#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5717#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5718#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5719#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5720#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5721#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5722#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5723#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5724#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005725#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005726#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005727
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005728#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5729#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5730#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5731#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5732#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5733#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5734#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5735#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5736#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5737#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5738#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5739#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005740
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005741#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
5742 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
5743
5744#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
5745#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
5746#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
5747#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
5748#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
5749#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
5750#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
5751#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
5752#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5753#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
5754#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5755#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005756
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005757/*
5758 * CHV pipe B sprite CSC
5759 *
5760 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5761 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5762 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5763 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005764#define _MMIO_CHV_SPCSC(plane_id, reg) \
5765 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
5766
5767#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
5768#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
5769#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005770#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5771#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5772
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005773#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
5774#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
5775#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
5776#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
5777#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005778#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5779#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5780
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005781#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
5782#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
5783#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005784#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5785#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5786
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005787#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
5788#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
5789#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005790#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5791#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5792
Damien Lespiau70d21f02013-07-03 21:06:04 +01005793/* Skylake plane registers */
5794
5795#define _PLANE_CTL_1_A 0x70180
5796#define _PLANE_CTL_2_A 0x70280
5797#define _PLANE_CTL_3_A 0x70380
5798#define PLANE_CTL_ENABLE (1 << 31)
5799#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5800#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5801#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5802#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5803#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5804#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5805#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5806#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5807#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5808#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5809#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005810#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5811#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5812#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005813#define PLANE_CTL_ORDER_BGRX (0 << 20)
5814#define PLANE_CTL_ORDER_RGBX (1 << 20)
5815#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5816#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5817#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5818#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5819#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5820#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5821#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5822#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5823#define PLANE_CTL_TILED_MASK (0x7 << 10)
5824#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5825#define PLANE_CTL_TILED_X ( 1 << 10)
5826#define PLANE_CTL_TILED_Y ( 4 << 10)
5827#define PLANE_CTL_TILED_YF ( 5 << 10)
5828#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5829#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5830#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5831#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005832#define PLANE_CTL_ROTATE_MASK 0x3
5833#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305834#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005835#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305836#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005837#define _PLANE_STRIDE_1_A 0x70188
5838#define _PLANE_STRIDE_2_A 0x70288
5839#define _PLANE_STRIDE_3_A 0x70388
5840#define _PLANE_POS_1_A 0x7018c
5841#define _PLANE_POS_2_A 0x7028c
5842#define _PLANE_POS_3_A 0x7038c
5843#define _PLANE_SIZE_1_A 0x70190
5844#define _PLANE_SIZE_2_A 0x70290
5845#define _PLANE_SIZE_3_A 0x70390
5846#define _PLANE_SURF_1_A 0x7019c
5847#define _PLANE_SURF_2_A 0x7029c
5848#define _PLANE_SURF_3_A 0x7039c
5849#define _PLANE_OFFSET_1_A 0x701a4
5850#define _PLANE_OFFSET_2_A 0x702a4
5851#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005852#define _PLANE_KEYVAL_1_A 0x70194
5853#define _PLANE_KEYVAL_2_A 0x70294
5854#define _PLANE_KEYMSK_1_A 0x70198
5855#define _PLANE_KEYMSK_2_A 0x70298
5856#define _PLANE_KEYMAX_1_A 0x701a0
5857#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005858#define _PLANE_BUF_CFG_1_A 0x7027c
5859#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005860#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5861#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005862
5863#define _PLANE_CTL_1_B 0x71180
5864#define _PLANE_CTL_2_B 0x71280
5865#define _PLANE_CTL_3_B 0x71380
5866#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5867#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5868#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5869#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005870 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005871
5872#define _PLANE_STRIDE_1_B 0x71188
5873#define _PLANE_STRIDE_2_B 0x71288
5874#define _PLANE_STRIDE_3_B 0x71388
5875#define _PLANE_STRIDE_1(pipe) \
5876 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5877#define _PLANE_STRIDE_2(pipe) \
5878 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5879#define _PLANE_STRIDE_3(pipe) \
5880 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5881#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005882 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005883
5884#define _PLANE_POS_1_B 0x7118c
5885#define _PLANE_POS_2_B 0x7128c
5886#define _PLANE_POS_3_B 0x7138c
5887#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5888#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5889#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5890#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005891 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005892
5893#define _PLANE_SIZE_1_B 0x71190
5894#define _PLANE_SIZE_2_B 0x71290
5895#define _PLANE_SIZE_3_B 0x71390
5896#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5897#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5898#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5899#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005900 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005901
5902#define _PLANE_SURF_1_B 0x7119c
5903#define _PLANE_SURF_2_B 0x7129c
5904#define _PLANE_SURF_3_B 0x7139c
5905#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5906#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5907#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5908#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005909 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005910
5911#define _PLANE_OFFSET_1_B 0x711a4
5912#define _PLANE_OFFSET_2_B 0x712a4
5913#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5914#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5915#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005916 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005917
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005918#define _PLANE_KEYVAL_1_B 0x71194
5919#define _PLANE_KEYVAL_2_B 0x71294
5920#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5921#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5922#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005923 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005924
5925#define _PLANE_KEYMSK_1_B 0x71198
5926#define _PLANE_KEYMSK_2_B 0x71298
5927#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5928#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5929#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005930 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005931
5932#define _PLANE_KEYMAX_1_B 0x711a0
5933#define _PLANE_KEYMAX_2_B 0x712a0
5934#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5935#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5936#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005937 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005938
Damien Lespiau8211bd52014-11-04 17:06:44 +00005939#define _PLANE_BUF_CFG_1_B 0x7127c
5940#define _PLANE_BUF_CFG_2_B 0x7137c
5941#define _PLANE_BUF_CFG_1(pipe) \
5942 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5943#define _PLANE_BUF_CFG_2(pipe) \
5944 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5945#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005946 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00005947
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005948#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5949#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5950#define _PLANE_NV12_BUF_CFG_1(pipe) \
5951 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5952#define _PLANE_NV12_BUF_CFG_2(pipe) \
5953 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5954#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005955 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005956
Damien Lespiau8211bd52014-11-04 17:06:44 +00005957/* SKL new cursor registers */
5958#define _CUR_BUF_CFG_A 0x7017c
5959#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005960#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00005961
Jesse Barnes585fb112008-07-29 11:54:06 -07005962/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005963#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07005964# define VGA_DISP_DISABLE (1 << 31)
5965# define VGA_2X_MODE (1 << 30)
5966# define VGA_PIPE_B_SELECT (1 << 29)
5967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005968#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005969
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005970/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005972#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005973
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005974#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03005975#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5976#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5977#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5978#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5979#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5980#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5981#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5982#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5983#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5984#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005985
5986/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005987#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005988#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5989#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5990
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005991#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01005992#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005993#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5994#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5995#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5996#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5997#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005998
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005999#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006000# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6001# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6002
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006003#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006004# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6005
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006006#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006007#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6008#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6009#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6010
6011
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006012#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006013#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006014#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006015#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006016
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006017#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006018#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006019#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006020#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006021
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006022#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006023#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006024#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006025#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006026
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006027#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006028#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006029#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006030#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006031
6032/* PIPEB timing regs are same start from 0x61000 */
6033
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006034#define _PIPEB_DATA_M1 0x61030
6035#define _PIPEB_DATA_N1 0x61034
6036#define _PIPEB_DATA_M2 0x61038
6037#define _PIPEB_DATA_N2 0x6103c
6038#define _PIPEB_LINK_M1 0x61040
6039#define _PIPEB_LINK_N1 0x61044
6040#define _PIPEB_LINK_M2 0x61048
6041#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006042
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006043#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6044#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6045#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6046#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6047#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6048#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6049#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6050#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006051
6052/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006053/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6054#define _PFA_CTL_1 0x68080
6055#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08006056#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02006057#define PF_PIPE_SEL_MASK_IVB (3<<29)
6058#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08006059#define PF_FILTER_MASK (3<<23)
6060#define PF_FILTER_PROGRAMMED (0<<23)
6061#define PF_FILTER_MED_3x3 (1<<23)
6062#define PF_FILTER_EDGE_ENHANCE (2<<23)
6063#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006064#define _PFA_WIN_SZ 0x68074
6065#define _PFB_WIN_SZ 0x68874
6066#define _PFA_WIN_POS 0x68070
6067#define _PFB_WIN_POS 0x68870
6068#define _PFA_VSCALE 0x68084
6069#define _PFB_VSCALE 0x68884
6070#define _PFA_HSCALE 0x68090
6071#define _PFB_HSCALE 0x68890
6072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006073#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6074#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6075#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6076#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6077#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006078
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006079#define _PSA_CTL 0x68180
6080#define _PSB_CTL 0x68980
6081#define PS_ENABLE (1<<31)
6082#define _PSA_WIN_SZ 0x68174
6083#define _PSB_WIN_SZ 0x68974
6084#define _PSA_WIN_POS 0x68170
6085#define _PSB_WIN_POS 0x68970
6086
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006087#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6088#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6089#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006090
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006091/*
6092 * Skylake scalers
6093 */
6094#define _PS_1A_CTRL 0x68180
6095#define _PS_2A_CTRL 0x68280
6096#define _PS_1B_CTRL 0x68980
6097#define _PS_2B_CTRL 0x68A80
6098#define _PS_1C_CTRL 0x69180
6099#define PS_SCALER_EN (1 << 31)
6100#define PS_SCALER_MODE_MASK (3 << 28)
6101#define PS_SCALER_MODE_DYN (0 << 28)
6102#define PS_SCALER_MODE_HQ (1 << 28)
6103#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006104#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006105#define PS_FILTER_MASK (3 << 23)
6106#define PS_FILTER_MEDIUM (0 << 23)
6107#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6108#define PS_FILTER_BILINEAR (3 << 23)
6109#define PS_VERT3TAP (1 << 21)
6110#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6111#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6112#define PS_PWRUP_PROGRESS (1 << 17)
6113#define PS_V_FILTER_BYPASS (1 << 8)
6114#define PS_VADAPT_EN (1 << 7)
6115#define PS_VADAPT_MODE_MASK (3 << 5)
6116#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6117#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6118#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6119
6120#define _PS_PWR_GATE_1A 0x68160
6121#define _PS_PWR_GATE_2A 0x68260
6122#define _PS_PWR_GATE_1B 0x68960
6123#define _PS_PWR_GATE_2B 0x68A60
6124#define _PS_PWR_GATE_1C 0x69160
6125#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6126#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6127#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6128#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6129#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6130#define PS_PWR_GATE_SLPEN_8 0
6131#define PS_PWR_GATE_SLPEN_16 1
6132#define PS_PWR_GATE_SLPEN_24 2
6133#define PS_PWR_GATE_SLPEN_32 3
6134
6135#define _PS_WIN_POS_1A 0x68170
6136#define _PS_WIN_POS_2A 0x68270
6137#define _PS_WIN_POS_1B 0x68970
6138#define _PS_WIN_POS_2B 0x68A70
6139#define _PS_WIN_POS_1C 0x69170
6140
6141#define _PS_WIN_SZ_1A 0x68174
6142#define _PS_WIN_SZ_2A 0x68274
6143#define _PS_WIN_SZ_1B 0x68974
6144#define _PS_WIN_SZ_2B 0x68A74
6145#define _PS_WIN_SZ_1C 0x69174
6146
6147#define _PS_VSCALE_1A 0x68184
6148#define _PS_VSCALE_2A 0x68284
6149#define _PS_VSCALE_1B 0x68984
6150#define _PS_VSCALE_2B 0x68A84
6151#define _PS_VSCALE_1C 0x69184
6152
6153#define _PS_HSCALE_1A 0x68190
6154#define _PS_HSCALE_2A 0x68290
6155#define _PS_HSCALE_1B 0x68990
6156#define _PS_HSCALE_2B 0x68A90
6157#define _PS_HSCALE_1C 0x69190
6158
6159#define _PS_VPHASE_1A 0x68188
6160#define _PS_VPHASE_2A 0x68288
6161#define _PS_VPHASE_1B 0x68988
6162#define _PS_VPHASE_2B 0x68A88
6163#define _PS_VPHASE_1C 0x69188
6164
6165#define _PS_HPHASE_1A 0x68194
6166#define _PS_HPHASE_2A 0x68294
6167#define _PS_HPHASE_1B 0x68994
6168#define _PS_HPHASE_2B 0x68A94
6169#define _PS_HPHASE_1C 0x69194
6170
6171#define _PS_ECC_STAT_1A 0x681D0
6172#define _PS_ECC_STAT_2A 0x682D0
6173#define _PS_ECC_STAT_1B 0x689D0
6174#define _PS_ECC_STAT_2B 0x68AD0
6175#define _PS_ECC_STAT_1C 0x691D0
6176
6177#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006178#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006179 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6180 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006181#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006182 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6183 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006184#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006185 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6186 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006187#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006188 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6189 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006190#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006191 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6192 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006193#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006194 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6195 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006196#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006197 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6198 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006199#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006200 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6201 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006202#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006203 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006204 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006205
Zhenyu Wangb9055052009-06-05 15:38:38 +08006206/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006207#define _LGC_PALETTE_A 0x4a000
6208#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006209#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006210
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006211#define _GAMMA_MODE_A 0x4a480
6212#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006213#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006214#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006215#define GAMMA_MODE_MODE_8BIT (0 << 0)
6216#define GAMMA_MODE_MODE_10BIT (1 << 0)
6217#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006218#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6219
Damien Lespiau83372062015-10-30 17:53:32 +02006220/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006221#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006222#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6223#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006224#define CSR_SSP_BASE _MMIO(0x8F074)
6225#define CSR_HTP_SKL _MMIO(0x8F004)
6226#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006227#define CSR_LAST_WRITE_VALUE 0xc003b400
6228/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6229#define CSR_MMIO_START_RANGE 0x80000
6230#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006231#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6232#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6233#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006234
Zhenyu Wangb9055052009-06-05 15:38:38 +08006235/* interrupts */
6236#define DE_MASTER_IRQ_CONTROL (1 << 31)
6237#define DE_SPRITEB_FLIP_DONE (1 << 29)
6238#define DE_SPRITEA_FLIP_DONE (1 << 28)
6239#define DE_PLANEB_FLIP_DONE (1 << 27)
6240#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006241#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006242#define DE_PCU_EVENT (1 << 25)
6243#define DE_GTT_FAULT (1 << 24)
6244#define DE_POISON (1 << 23)
6245#define DE_PERFORM_COUNTER (1 << 22)
6246#define DE_PCH_EVENT (1 << 21)
6247#define DE_AUX_CHANNEL_A (1 << 20)
6248#define DE_DP_A_HOTPLUG (1 << 19)
6249#define DE_GSE (1 << 18)
6250#define DE_PIPEB_VBLANK (1 << 15)
6251#define DE_PIPEB_EVEN_FIELD (1 << 14)
6252#define DE_PIPEB_ODD_FIELD (1 << 13)
6253#define DE_PIPEB_LINE_COMPARE (1 << 12)
6254#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006255#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006256#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6257#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006258#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006259#define DE_PIPEA_EVEN_FIELD (1 << 6)
6260#define DE_PIPEA_ODD_FIELD (1 << 5)
6261#define DE_PIPEA_LINE_COMPARE (1 << 4)
6262#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006263#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006264#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006265#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006266#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006267
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006268/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03006269#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006270#define DE_GSE_IVB (1<<29)
6271#define DE_PCH_EVENT_IVB (1<<28)
6272#define DE_DP_A_HOTPLUG_IVB (1<<27)
6273#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01006274#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6275#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6276#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006277#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006278#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006279#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01006280#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6281#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006282#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006283#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006284#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03006285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006286#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07006287#define MASTER_INTERRUPT_ENABLE (1<<31)
6288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006289#define DEISR _MMIO(0x44000)
6290#define DEIMR _MMIO(0x44004)
6291#define DEIIR _MMIO(0x44008)
6292#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006293
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006294#define GTISR _MMIO(0x44010)
6295#define GTIMR _MMIO(0x44014)
6296#define GTIIR _MMIO(0x44018)
6297#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006298
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006299#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006300#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6301#define GEN8_PCU_IRQ (1<<30)
6302#define GEN8_DE_PCH_IRQ (1<<23)
6303#define GEN8_DE_MISC_IRQ (1<<22)
6304#define GEN8_DE_PORT_IRQ (1<<20)
6305#define GEN8_DE_PIPE_C_IRQ (1<<18)
6306#define GEN8_DE_PIPE_B_IRQ (1<<17)
6307#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006308#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006309#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306310#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03006311#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006312#define GEN8_GT_VCS2_IRQ (1<<3)
6313#define GEN8_GT_VCS1_IRQ (1<<2)
6314#define GEN8_GT_BCS_IRQ (1<<1)
6315#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006317#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6318#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6319#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6320#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006321
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306322#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6323#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6324#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6325#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6326#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6327#define GEN9_GUC_DB_RING_EVENT (1<<26)
6328#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6329#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6330#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6331
Ben Widawskyabd58f02013-11-02 21:07:09 -07006332#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006333#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006334#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006335#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006336#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006337#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006338
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006339#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6340#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6341#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6342#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01006343#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006344#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6345#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6346#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6347#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6348#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6349#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01006350#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006351#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6352#define GEN8_PIPE_VSYNC (1 << 1)
6353#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00006354#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006355#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00006356#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6357#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6358#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006359#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00006360#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6361#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6362#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006363#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01006364#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6365 (GEN8_PIPE_CURSOR_FAULT | \
6366 GEN8_PIPE_SPRITE_FAULT | \
6367 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00006368#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6369 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02006370 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00006371 GEN9_PIPE_PLANE3_FAULT | \
6372 GEN9_PIPE_PLANE2_FAULT | \
6373 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006374
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006375#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6376#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6377#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6378#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00006379#define GEN9_AUX_CHANNEL_D (1 << 27)
6380#define GEN9_AUX_CHANNEL_C (1 << 26)
6381#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02006382#define BXT_DE_PORT_HP_DDIC (1 << 5)
6383#define BXT_DE_PORT_HP_DDIB (1 << 4)
6384#define BXT_DE_PORT_HP_DDIA (1 << 3)
6385#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6386 BXT_DE_PORT_HP_DDIB | \
6387 BXT_DE_PORT_HP_DDIC)
6388#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05306389#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01006390#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006391
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006392#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6393#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6394#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6395#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006396#define GEN8_DE_MISC_GSE (1 << 27)
6397
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006398#define GEN8_PCU_ISR _MMIO(0x444e0)
6399#define GEN8_PCU_IMR _MMIO(0x444e4)
6400#define GEN8_PCU_IIR _MMIO(0x444e8)
6401#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006402
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006403#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006404/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6405#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006406#define ILK_DPARB_GATE (1<<22)
6407#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006408#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006409#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6410#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6411#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006412#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006413#define ILK_HDCP_DISABLE (1 << 25)
6414#define ILK_eDP_A_DISABLE (1 << 24)
6415#define HSW_CDCLK_LIMIT (1 << 24)
6416#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006417
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006418#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006419#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6420#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6421#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6422#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6423#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006424
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006425#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006426# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6427# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6428
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006429#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006430#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006431#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006432#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006433
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006434#define CHICKEN_PAR2_1 _MMIO(0x42090)
6435#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6436
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006437#define _CHICKEN_PIPESL_1_A 0x420b0
6438#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006439#define HSW_FBCQ_DIS (1 << 22)
6440#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006441#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006442
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006443#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03006444#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006445#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006446#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006447#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006448#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006449#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306450#define DBUF_POWER_REQUEST (1<<31)
6451#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006452#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006453#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6454#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006455#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006456#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006457
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006458#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6459#define MASK_WAKEMEM (1<<13)
6460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006461#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006462#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6463#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6464#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6465#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6466#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006467#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6468#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6469#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006470
Arun Siluverya78536e2016-01-21 21:43:53 +00006471#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6472#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006474#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006475#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01006476#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006477
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006478#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006479#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006480#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6481
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006482/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006483#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006484# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006485# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006486#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Mika Kuoppala873e8172016-07-20 14:26:13 +03006487# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03006488# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07006489# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006490
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006491#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006492# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6493# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006494
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006495#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006496#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6497
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006498#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006499#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6500
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006501#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03006502/*
6503 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6504 * Using the formula in BSpec leads to a hang, while the formula here works
6505 * fine and matches the formulas for all other platforms. A BSpec change
6506 * request has been filed to clarify this.
6507 */
Imre Deak36579cb2016-05-03 15:54:20 +03006508#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6509#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006510
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006511#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006512#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006513#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006514#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6515#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006517#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006518#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6519
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006520#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006521#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6522
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006523#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006524#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006525#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006526
Ben Widawsky63801f22013-12-12 17:26:03 -08006527/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006528#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006529#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006530#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006531#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6532#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6533#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006534#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006535
Arun Siluvery3669ab62016-01-21 21:43:49 +00006536#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6537
Ben Widawsky38a39a72015-03-11 10:54:53 +02006538/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006539#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006540#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6541
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006542/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006543#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006544#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6545
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006546#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006547#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006549#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006550#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6551
Zhenyu Wangb9055052009-06-05 15:38:38 +08006552/* PCH */
6553
Adam Jackson23e81d62012-06-06 15:45:44 -04006554/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006555#define SDE_AUDIO_POWER_D (1 << 27)
6556#define SDE_AUDIO_POWER_C (1 << 26)
6557#define SDE_AUDIO_POWER_B (1 << 25)
6558#define SDE_AUDIO_POWER_SHIFT (25)
6559#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6560#define SDE_GMBUS (1 << 24)
6561#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6562#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6563#define SDE_AUDIO_HDCP_MASK (3 << 22)
6564#define SDE_AUDIO_TRANSB (1 << 21)
6565#define SDE_AUDIO_TRANSA (1 << 20)
6566#define SDE_AUDIO_TRANS_MASK (3 << 20)
6567#define SDE_POISON (1 << 19)
6568/* 18 reserved */
6569#define SDE_FDI_RXB (1 << 17)
6570#define SDE_FDI_RXA (1 << 16)
6571#define SDE_FDI_MASK (3 << 16)
6572#define SDE_AUXD (1 << 15)
6573#define SDE_AUXC (1 << 14)
6574#define SDE_AUXB (1 << 13)
6575#define SDE_AUX_MASK (7 << 13)
6576/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006577#define SDE_CRT_HOTPLUG (1 << 11)
6578#define SDE_PORTD_HOTPLUG (1 << 10)
6579#define SDE_PORTC_HOTPLUG (1 << 9)
6580#define SDE_PORTB_HOTPLUG (1 << 8)
6581#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006582#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6583 SDE_SDVOB_HOTPLUG | \
6584 SDE_PORTB_HOTPLUG | \
6585 SDE_PORTC_HOTPLUG | \
6586 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006587#define SDE_TRANSB_CRC_DONE (1 << 5)
6588#define SDE_TRANSB_CRC_ERR (1 << 4)
6589#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6590#define SDE_TRANSA_CRC_DONE (1 << 2)
6591#define SDE_TRANSA_CRC_ERR (1 << 1)
6592#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6593#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006594
6595/* south display engine interrupt: CPT/PPT */
6596#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6597#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6598#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6599#define SDE_AUDIO_POWER_SHIFT_CPT 29
6600#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6601#define SDE_AUXD_CPT (1 << 27)
6602#define SDE_AUXC_CPT (1 << 26)
6603#define SDE_AUXB_CPT (1 << 25)
6604#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006605#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006606#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006607#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6608#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6609#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006610#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006611#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006612#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006613 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006614 SDE_PORTD_HOTPLUG_CPT | \
6615 SDE_PORTC_HOTPLUG_CPT | \
6616 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006617#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6618 SDE_PORTD_HOTPLUG_CPT | \
6619 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006620 SDE_PORTB_HOTPLUG_CPT | \
6621 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006622#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006623#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006624#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6625#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6626#define SDE_FDI_RXC_CPT (1 << 8)
6627#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6628#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6629#define SDE_FDI_RXB_CPT (1 << 4)
6630#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6631#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6632#define SDE_FDI_RXA_CPT (1 << 0)
6633#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6634 SDE_AUDIO_CP_REQ_B_CPT | \
6635 SDE_AUDIO_CP_REQ_A_CPT)
6636#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6637 SDE_AUDIO_CP_CHG_B_CPT | \
6638 SDE_AUDIO_CP_CHG_A_CPT)
6639#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6640 SDE_FDI_RXB_CPT | \
6641 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006643#define SDEISR _MMIO(0xc4000)
6644#define SDEIMR _MMIO(0xc4004)
6645#define SDEIIR _MMIO(0xc4008)
6646#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006647
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006648#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006649#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006650#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6651#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6652#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006653#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006654
Zhenyu Wangb9055052009-06-05 15:38:38 +08006655/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006656#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006657#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306658#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03006659#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6660#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6661#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6662#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006663#define PORTD_HOTPLUG_ENABLE (1 << 20)
6664#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6665#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6666#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6667#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6668#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6669#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006670#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6671#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6672#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006673#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306674#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006675#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6676#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6677#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6678#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6679#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6680#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006681#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6682#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6683#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006684#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306685#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006686#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6687#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6688#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6689#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6690#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6691#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006692#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6693#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6694#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306695#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6696 BXT_DDIB_HPD_INVERT | \
6697 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006699#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006700#define PORTE_HOTPLUG_ENABLE (1 << 4)
6701#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006702#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6703#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6704#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006706#define PCH_GPIOA _MMIO(0xc5010)
6707#define PCH_GPIOB _MMIO(0xc5014)
6708#define PCH_GPIOC _MMIO(0xc5018)
6709#define PCH_GPIOD _MMIO(0xc501c)
6710#define PCH_GPIOE _MMIO(0xc5020)
6711#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006712
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006713#define PCH_GMBUS0 _MMIO(0xc5100)
6714#define PCH_GMBUS1 _MMIO(0xc5104)
6715#define PCH_GMBUS2 _MMIO(0xc5108)
6716#define PCH_GMBUS3 _MMIO(0xc510c)
6717#define PCH_GMBUS4 _MMIO(0xc5110)
6718#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006719
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006720#define _PCH_DPLL_A 0xc6014
6721#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006722#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006723
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006724#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006725#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006726#define _PCH_FPA1 0xc6044
6727#define _PCH_FPB0 0xc6048
6728#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006729#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6730#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006731
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006732#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006734#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006735#define DREF_CONTROL_MASK 0x7fc3
6736#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6737#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6738#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6739#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6740#define DREF_SSC_SOURCE_DISABLE (0<<11)
6741#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006742#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006743#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6744#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6745#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006746#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006747#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6748#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006749#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006750#define DREF_SSC4_DOWNSPREAD (0<<6)
6751#define DREF_SSC4_CENTERSPREAD (1<<6)
6752#define DREF_SSC1_DISABLE (0<<1)
6753#define DREF_SSC1_ENABLE (1<<1)
6754#define DREF_SSC4_DISABLE (0)
6755#define DREF_SSC4_ENABLE (1)
6756
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006757#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006758#define FDL_TP1_TIMER_SHIFT 12
6759#define FDL_TP1_TIMER_MASK (3<<12)
6760#define FDL_TP2_TIMER_SHIFT 10
6761#define FDL_TP2_TIMER_MASK (3<<10)
6762#define RAWCLK_FREQ_MASK 0x3ff
6763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006764#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006765
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006766#define PCH_SSC4_PARMS _MMIO(0xc6210)
6767#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006768
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006769#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006770#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006771#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006772#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006773
Zhenyu Wangb9055052009-06-05 15:38:38 +08006774/* transcoder */
6775
Daniel Vetter275f01b22013-05-03 11:49:47 +02006776#define _PCH_TRANS_HTOTAL_A 0xe0000
6777#define TRANS_HTOTAL_SHIFT 16
6778#define TRANS_HACTIVE_SHIFT 0
6779#define _PCH_TRANS_HBLANK_A 0xe0004
6780#define TRANS_HBLANK_END_SHIFT 16
6781#define TRANS_HBLANK_START_SHIFT 0
6782#define _PCH_TRANS_HSYNC_A 0xe0008
6783#define TRANS_HSYNC_END_SHIFT 16
6784#define TRANS_HSYNC_START_SHIFT 0
6785#define _PCH_TRANS_VTOTAL_A 0xe000c
6786#define TRANS_VTOTAL_SHIFT 16
6787#define TRANS_VACTIVE_SHIFT 0
6788#define _PCH_TRANS_VBLANK_A 0xe0010
6789#define TRANS_VBLANK_END_SHIFT 16
6790#define TRANS_VBLANK_START_SHIFT 0
6791#define _PCH_TRANS_VSYNC_A 0xe0014
6792#define TRANS_VSYNC_END_SHIFT 16
6793#define TRANS_VSYNC_START_SHIFT 0
6794#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006795
Daniel Vettere3b95f12013-05-03 11:49:49 +02006796#define _PCH_TRANSA_DATA_M1 0xe0030
6797#define _PCH_TRANSA_DATA_N1 0xe0034
6798#define _PCH_TRANSA_DATA_M2 0xe0038
6799#define _PCH_TRANSA_DATA_N2 0xe003c
6800#define _PCH_TRANSA_LINK_M1 0xe0040
6801#define _PCH_TRANSA_LINK_N1 0xe0044
6802#define _PCH_TRANSA_LINK_M2 0xe0048
6803#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006804
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006805/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006806#define _VIDEO_DIP_CTL_A 0xe0200
6807#define _VIDEO_DIP_DATA_A 0xe0208
6808#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006809#define GCP_COLOR_INDICATION (1 << 2)
6810#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6811#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006812
6813#define _VIDEO_DIP_CTL_B 0xe1200
6814#define _VIDEO_DIP_DATA_B 0xe1208
6815#define _VIDEO_DIP_GCP_B 0xe1210
6816
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006817#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6818#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6819#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006820
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006821/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006822#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6823#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6824#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006825
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006826#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6827#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6828#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006829
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006830#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6831#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6832#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006833
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006834#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006835 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006836 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006837#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006838 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006839 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006840#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006841 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006842 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006843
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006844/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006845
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006846#define _HSW_VIDEO_DIP_CTL_A 0x60200
6847#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6848#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6849#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6850#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6851#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6852#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6853#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6854#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6855#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6856#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6857#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006858
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006859#define _HSW_VIDEO_DIP_CTL_B 0x61200
6860#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6861#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6862#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6863#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6864#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6865#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6866#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6867#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6868#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6869#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6870#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006871
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006872#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6873#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6874#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6875#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6876#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6877#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006878
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006879#define _HSW_STEREO_3D_CTL_A 0x70020
6880#define S3D_ENABLE (1<<31)
6881#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006882
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006883#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006884
Daniel Vetter275f01b22013-05-03 11:49:47 +02006885#define _PCH_TRANS_HTOTAL_B 0xe1000
6886#define _PCH_TRANS_HBLANK_B 0xe1004
6887#define _PCH_TRANS_HSYNC_B 0xe1008
6888#define _PCH_TRANS_VTOTAL_B 0xe100c
6889#define _PCH_TRANS_VBLANK_B 0xe1010
6890#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006891#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006892
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006893#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6894#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6895#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6896#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6897#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6898#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6899#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006900
Daniel Vettere3b95f12013-05-03 11:49:49 +02006901#define _PCH_TRANSB_DATA_M1 0xe1030
6902#define _PCH_TRANSB_DATA_N1 0xe1034
6903#define _PCH_TRANSB_DATA_M2 0xe1038
6904#define _PCH_TRANSB_DATA_N2 0xe103c
6905#define _PCH_TRANSB_LINK_M1 0xe1040
6906#define _PCH_TRANSB_LINK_N1 0xe1044
6907#define _PCH_TRANSB_LINK_M2 0xe1048
6908#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006909
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006910#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6911#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6912#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6913#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6914#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6915#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6916#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6917#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006918
Daniel Vetterab9412b2013-05-03 11:49:46 +02006919#define _PCH_TRANSACONF 0xf0008
6920#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006921#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6922#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006923#define TRANS_DISABLE (0<<31)
6924#define TRANS_ENABLE (1<<31)
6925#define TRANS_STATE_MASK (1<<30)
6926#define TRANS_STATE_DISABLE (0<<30)
6927#define TRANS_STATE_ENABLE (1<<30)
6928#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6929#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6930#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6931#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006932#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006933#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006934#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006935#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006936#define TRANS_8BPC (0<<5)
6937#define TRANS_10BPC (1<<5)
6938#define TRANS_6BPC (2<<5)
6939#define TRANS_12BPC (3<<5)
6940
Daniel Vetterce401412012-10-31 22:52:30 +01006941#define _TRANSA_CHICKEN1 0xf0060
6942#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006943#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006944#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006945#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006946#define _TRANSA_CHICKEN2 0xf0064
6947#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006948#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006949#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6950#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6951#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6952#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6953#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006954
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006955#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07006956#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6957#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006958#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6959#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6960#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006961#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006962#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006963#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6964#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006965#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006966#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006968#define _FDI_RXA_CHICKEN 0xc200c
6969#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006970#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6971#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006972#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006973
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006974#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07006975#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006976#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006977#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006978#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006979
Zhenyu Wangb9055052009-06-05 15:38:38 +08006980/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006981#define _FDI_TXA_CTL 0x60100
6982#define _FDI_TXB_CTL 0x61100
6983#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006984#define FDI_TX_DISABLE (0<<31)
6985#define FDI_TX_ENABLE (1<<31)
6986#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6987#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6988#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6989#define FDI_LINK_TRAIN_NONE (3<<28)
6990#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6991#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6992#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6993#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6994#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6995#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6996#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6997#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006998/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6999 SNB has different settings. */
7000/* SNB A-stepping */
7001#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7002#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7003#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7004#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7005/* SNB B-stepping */
7006#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7007#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7008#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7009#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7010#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007011#define FDI_DP_PORT_WIDTH_SHIFT 19
7012#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7013#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007014#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007015/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007016#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07007017
7018/* Ivybridge has different bits for lolz */
7019#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7020#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7021#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7022#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7023
Zhenyu Wangb9055052009-06-05 15:38:38 +08007024/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07007025#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07007026#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007027#define FDI_SCRAMBLING_ENABLE (0<<7)
7028#define FDI_SCRAMBLING_DISABLE (1<<7)
7029
7030/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007031#define _FDI_RXA_CTL 0xf000c
7032#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007033#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007034#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007035/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07007036#define FDI_FS_ERRC_ENABLE (1<<27)
7037#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02007038#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007039#define FDI_8BPC (0<<16)
7040#define FDI_10BPC (1<<16)
7041#define FDI_6BPC (2<<16)
7042#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00007043#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007044#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7045#define FDI_RX_PLL_ENABLE (1<<13)
7046#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7047#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7048#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7049#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7050#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01007051#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007052/* CPT */
7053#define FDI_AUTO_TRAINING (1<<10)
7054#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7055#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7056#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7057#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7058#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007059
Paulo Zanoni04945642012-11-01 21:00:59 -02007060#define _FDI_RXA_MISC 0xf0010
7061#define _FDI_RXB_MISC 0xf1010
7062#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7063#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7064#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7065#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7066#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7067#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7068#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007069#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02007070
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007071#define _FDI_RXA_TUSIZE1 0xf0030
7072#define _FDI_RXA_TUSIZE2 0xf0038
7073#define _FDI_RXB_TUSIZE1 0xf1030
7074#define _FDI_RXB_TUSIZE2 0xf1038
7075#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7076#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007077
7078/* FDI_RX interrupt register format */
7079#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7080#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7081#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7082#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7083#define FDI_RX_FS_CODE_ERR (1<<6)
7084#define FDI_RX_FE_CODE_ERR (1<<5)
7085#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7086#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7087#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7088#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7089#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7090
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007091#define _FDI_RXA_IIR 0xf0014
7092#define _FDI_RXA_IMR 0xf0018
7093#define _FDI_RXB_IIR 0xf1014
7094#define _FDI_RXB_IMR 0xf1018
7095#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7096#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007097
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007098#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7099#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007101#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007102#define LVDS_DETECTED (1 << 1)
7103
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007104#define _PCH_DP_B 0xe4100
7105#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007106#define _PCH_DPB_AUX_CH_CTL 0xe4110
7107#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7108#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7109#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7110#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7111#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007112
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007113#define _PCH_DP_C 0xe4200
7114#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007115#define _PCH_DPC_AUX_CH_CTL 0xe4210
7116#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7117#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7118#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7119#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7120#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007121
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007122#define _PCH_DP_D 0xe4300
7123#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007124#define _PCH_DPD_AUX_CH_CTL 0xe4310
7125#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7126#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7127#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7128#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7129#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007131#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7132#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007133
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007134/* CPT */
7135#define PORT_TRANS_A_SEL_CPT 0
7136#define PORT_TRANS_B_SEL_CPT (1<<29)
7137#define PORT_TRANS_C_SEL_CPT (2<<29)
7138#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07007139#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02007140#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7141#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03007142#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7143#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007144
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007145#define _TRANS_DP_CTL_A 0xe0300
7146#define _TRANS_DP_CTL_B 0xe1300
7147#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007148#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007149#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7150#define TRANS_DP_PORT_SEL_B (0<<29)
7151#define TRANS_DP_PORT_SEL_C (1<<29)
7152#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08007153#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007154#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03007155#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007156#define TRANS_DP_AUDIO_ONLY (1<<26)
7157#define TRANS_DP_ENH_FRAMING (1<<18)
7158#define TRANS_DP_8BPC (0<<9)
7159#define TRANS_DP_10BPC (1<<9)
7160#define TRANS_DP_6BPC (2<<9)
7161#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08007162#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007163#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7164#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7165#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7166#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01007167#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007168
7169/* SNB eDP training params */
7170/* SNB A-stepping */
7171#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7172#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7173#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7174#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7175/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08007176#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7177#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7178#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7179#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7180#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007181#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7182
Keith Packard1a2eb462011-11-16 16:26:07 -08007183/* IVB */
7184#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7185#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7186#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7187#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7188#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7189#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03007190#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08007191
7192/* legacy values */
7193#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7194#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7195#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7196#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7197#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7198
7199#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7200
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007201#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03007202
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307203#define RC6_LOCATION _MMIO(0xD40)
7204#define RC6_CTX_IN_DRAM (1 << 0)
7205#define RC6_CTX_BASE _MMIO(0xD48)
7206#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7207#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7208#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7209#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7210#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7211#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7212#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007213#define FORCEWAKE _MMIO(0xA18C)
7214#define FORCEWAKE_VLV _MMIO(0x1300b0)
7215#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7216#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7217#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7218#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7219#define FORCEWAKE_ACK _MMIO(0x130090)
7220#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03007221#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7222#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7223#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7224
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007225#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03007226#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7227#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7228#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7229#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007230#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7231#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7232#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7233#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7234#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7235#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7236#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01007237#define FORCEWAKE_KERNEL 0x1
7238#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007239#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7240#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08007241#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007242#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05307243#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7244#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7245#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00007246
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007247#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007248#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7249#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02007250#define GT_FIFO_SBDROPERR (1<<6)
7251#define GT_FIFO_BLOBDROPERR (1<<5)
7252#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7253#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01007254#define GT_FIFO_OVFERR (1<<2)
7255#define GT_FIFO_IAWRERR (1<<1)
7256#define GT_FIFO_IARDERR (1<<0)
7257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007258#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02007259#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01007260#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05307261#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7262#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00007263
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007264#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007265#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03007266#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00007267#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03007268#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7269#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7270#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007271
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007272#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007273# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03007274# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007275# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02007276# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007277
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007278#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00007279# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07007280# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07007281# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08007282# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08007283# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08007284# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08007285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007286#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00007287# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03007288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007289#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007290#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03007291#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007292
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007293#define GEN6_RCGCTL1 _MMIO(0x9410)
7294#define GEN6_RCGCTL2 _MMIO(0x9414)
7295#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03007296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007297#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00007298#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007299#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02007300#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007301
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007302#define GEN6_GFXPAUSE _MMIO(0xA000)
7303#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00007304#define GEN6_TURBO_DISABLE (1<<31)
7305#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03007306#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05307307#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00007308#define GEN6_OFFSET(x) ((x)<<19)
7309#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007310#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7311#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00007312#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7313#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7314#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7315#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7316#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007317#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007318#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00007319#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7320#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007321#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7322#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7323#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007324#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08007325#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05307326#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08007327#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08007328#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05307329#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007330#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00007331#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08007332#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7333#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7334#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7335#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7336#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00007337#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7338#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007339#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7340#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7341#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01007342#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007343#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007344#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7345#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7346#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01007347#define GEN6_RP_EI_MASK 0xffffff
7348#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007349#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01007350#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007351#define GEN6_RP_PREV_UP _MMIO(0xA058)
7352#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01007353#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007354#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7355#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7356#define GEN6_RP_UP_EI _MMIO(0xA068)
7357#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7358#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7359#define GEN6_RPDEUHWTC _MMIO(0xA080)
7360#define GEN6_RPDEUC _MMIO(0xA084)
7361#define GEN6_RPDEUCSW _MMIO(0xA088)
7362#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03007363#define RC_SW_TARGET_STATE_SHIFT 16
7364#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007365#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7366#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7367#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7368#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7369#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7370#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7371#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7372#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7373#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7374#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7375#define VLV_RCEDATA _MMIO(0xA0BC)
7376#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7377#define GEN6_PMINTRMSK _MMIO(0xA168)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01007378#define GEN8_PMINTR_REDIRECT_TO_GUC (1<<31)
Imre Deakfc619842016-06-29 19:13:55 +03007379#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007380#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7381#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7382#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7383#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307384#define GEN9_RENDER_PG_ENABLE (1<<0)
7385#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03007386#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7387#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7388#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007390#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307391#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7392#define PIXEL_OVERLAP_CNT_SHIFT 30
7393
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007394#define GEN6_PMISR _MMIO(0x44020)
7395#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7396#define GEN6_PMIIR _MMIO(0x44028)
7397#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007398#define GEN6_PM_MBOX_EVENT (1<<25)
7399#define GEN6_PM_THERMAL_EVENT (1<<24)
7400#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7401#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7402#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7403#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7404#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007405#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007406 GEN6_PM_RP_DOWN_THRESHOLD | \
7407 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007408
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007409#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007410#define GEN7_GT_SCRATCH_REG_NUM 8
7411
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007412#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307413#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7414#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7415
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007416#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7417#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007418#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007419#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7420#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007421#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7422#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007423#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7424#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7425#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007427#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7428#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7429#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7430#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007431
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007432#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007433#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04007434#define GEN6_PCODE_ERROR_MASK 0xFF
7435#define GEN6_PCODE_SUCCESS 0x0
7436#define GEN6_PCODE_ILLEGAL_CMD 0x1
7437#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7438#define GEN6_PCODE_TIMEOUT 0x3
7439#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7440#define GEN7_PCODE_TIMEOUT 0x2
7441#define GEN7_PCODE_ILLEGAL_DATA 0x3
7442#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ben Widawsky31643d52012-09-26 10:34:01 -07007443#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7444#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007445#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7446#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007447#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007448#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7449#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7450#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7451#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7452#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007453#define SKL_PCODE_CDCLK_CONTROL 0x7
7454#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7455#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007456#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7457#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7458#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007459#define GEN6_PCODE_READ_D_COMP 0x10
7460#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307461#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007462#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007463#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04007464#define GEN9_PCODE_SAGV_CONTROL 0x21
7465#define GEN9_SAGV_DISABLE 0x0
7466#define GEN9_SAGV_IS_DISABLED 0x1
7467#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007468#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007469#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007470#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007471#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007472
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007473#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007474#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7475#define GEN6_RCn_MASK 7
7476#define GEN6_RC0 0
7477#define GEN6_RC3 2
7478#define GEN6_RC6 3
7479#define GEN6_RC7 4
7480
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007481#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007482#define GEN8_LSLICESTAT_MASK 0x7
7483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007484#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7485#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007486#define CHV_SS_PG_ENABLE (1<<1)
7487#define CHV_EU08_PG_ENABLE (1<<9)
7488#define CHV_EU19_PG_ENABLE (1<<17)
7489#define CHV_EU210_PG_ENABLE (1<<25)
7490
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007491#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7492#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007493#define CHV_EU311_PG_ENABLE (1<<1)
7494
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007495#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007496#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007497#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007498
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007499#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7500#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007501#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7502#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7503#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7504#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7505#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7506#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7507#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7508#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7509
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007510#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007511#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7512#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7513#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007514#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007515
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007516#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007517#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7518
Ben Widawskye3689192012-05-25 16:56:22 -07007519/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007520#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007521#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7522#define GEN7_PARITY_ERROR_VALID (1<<13)
7523#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7524#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7525#define GEN7_PARITY_ERROR_ROW(reg) \
7526 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7527#define GEN7_PARITY_ERROR_BANK(reg) \
7528 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7529#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7530 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7531#define GEN7_L3CDERRST1_ENABLE (1<<7)
7532
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007533#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007534#define GEN7_L3LOG_SIZE 0x80
7535
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007536#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7537#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007538#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007539#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007540#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007541#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007543#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007544#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007545#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007546
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007547#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00007548#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007549#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007550#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007551
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007552#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7553#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007554#define DOP_CLOCK_GATING_DISABLE (1<<0)
7555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007556#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007557#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7558
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007559#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007560#define GEN8_ST_PO_DISABLE (1<<13)
7561
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007562#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007563#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007564#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007565#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007566#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007567
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007568#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007569#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01007570#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00007571
Jani Nikulac46f1112014-10-27 16:26:52 +02007572/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007573#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007574#define INTEL_AUDIO_DEVCL 0x808629FB
7575#define INTEL_AUDIO_DEVBLC 0x80862801
7576#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007577
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007578#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007579#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7580#define G4X_ELDV_DEVCTG (1 << 14)
7581#define G4X_ELD_ADDR_MASK (0xf << 5)
7582#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007583#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007584
Jani Nikulac46f1112014-10-27 16:26:52 +02007585#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7586#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007587#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7588 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007589#define _IBX_AUD_CNTL_ST_A 0xE20B4
7590#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007591#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7592 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007593#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7594#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7595#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007596#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007597#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7598#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007599
Jani Nikulac46f1112014-10-27 16:26:52 +02007600#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7601#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007602#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007603#define _CPT_AUD_CNTL_ST_A 0xE50B4
7604#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007605#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7606#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007607
Jani Nikulac46f1112014-10-27 16:26:52 +02007608#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7609#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007610#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007611#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7612#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007613#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7614#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007615
Eric Anholtae662d32012-01-03 09:23:29 -08007616/* These are the 4 32-bit write offset registers for each stream
7617 * output buffer. It determines the offset from the
7618 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7619 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007620#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007621
Jani Nikulac46f1112014-10-27 16:26:52 +02007622#define _IBX_AUD_CONFIG_A 0xe2000
7623#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007624#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007625#define _CPT_AUD_CONFIG_A 0xe5000
7626#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007627#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007628#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7629#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007630#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007631
Wu Fengguangb6daa022012-01-06 14:41:31 -06007632#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7633#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7634#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007635#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007636#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007637#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03007638#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
7639#define AUD_CONFIG_N(n) \
7640 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
7641 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06007642#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007643#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7644#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7645#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7646#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7647#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7648#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7649#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7650#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7651#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7652#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7653#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007654#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7655
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007656/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007657#define _HSW_AUD_CONFIG_A 0x65000
7658#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007659#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007660
Jani Nikulac46f1112014-10-27 16:26:52 +02007661#define _HSW_AUD_MISC_CTRL_A 0x65010
7662#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007663#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007664
Libin Yang6014ac12016-10-25 17:54:18 +03007665#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
7666#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
7667#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
7668#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
7669#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
7670#define AUD_CONFIG_M_MASK 0xfffff
7671
Jani Nikulac46f1112014-10-27 16:26:52 +02007672#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7673#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007674#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007675
7676/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007677#define _HSW_AUD_DIG_CNVT_1 0x65080
7678#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007679#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007680#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007681
Jani Nikulac46f1112014-10-27 16:26:52 +02007682#define _HSW_AUD_EDID_DATA_A 0x65050
7683#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007684#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007685
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007686#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7687#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007688#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7689#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7690#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7691#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007693#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007694#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7695
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007696/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007697#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7698#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7699#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7700#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007701#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7702#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007703#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007704#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7705#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007706#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007707#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007708
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007709/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007710#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007711#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7712#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7713#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7714#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7715
Praveen Paneri85ee17e2016-11-15 22:49:20 +05307716/* Decoupled MMIO register pair for kernel driver */
7717#define GEN9_DECOUPLED_REG0_DW0 _MMIO(0xF00)
7718#define GEN9_DECOUPLED_REG0_DW1 _MMIO(0xF04)
7719#define GEN9_DECOUPLED_DW1_GO (1<<31)
7720#define GEN9_DECOUPLED_PD_SHIFT 28
7721#define GEN9_DECOUPLED_OP_SHIFT 24
7722
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007723/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007724#define _TRANS_DDI_FUNC_CTL_A 0x60400
7725#define _TRANS_DDI_FUNC_CTL_B 0x61400
7726#define _TRANS_DDI_FUNC_CTL_C 0x62400
7727#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007728#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007729
Paulo Zanoniad80a812012-10-24 16:06:19 -02007730#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007731/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007732#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007733#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007734#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7735#define TRANS_DDI_PORT_NONE (0<<28)
7736#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7737#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7738#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7739#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7740#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7741#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7742#define TRANS_DDI_BPC_MASK (7<<20)
7743#define TRANS_DDI_BPC_8 (0<<20)
7744#define TRANS_DDI_BPC_10 (1<<20)
7745#define TRANS_DDI_BPC_6 (2<<20)
7746#define TRANS_DDI_BPC_12 (3<<20)
7747#define TRANS_DDI_PVSYNC (1<<17)
7748#define TRANS_DDI_PHSYNC (1<<16)
7749#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7750#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7751#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7752#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7753#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007754#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007755#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007756
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007757/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007758#define _DP_TP_CTL_A 0x64040
7759#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007760#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007761#define DP_TP_CTL_ENABLE (1<<31)
7762#define DP_TP_CTL_MODE_SST (0<<27)
7763#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007764#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007765#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007766#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007767#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7768#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7769#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007770#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7771#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007772#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007773#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007774
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007775/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007776#define _DP_TP_STATUS_A 0x64044
7777#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007778#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007779#define DP_TP_STATUS_IDLE_DONE (1<<25)
7780#define DP_TP_STATUS_ACT_SENT (1<<24)
7781#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7782#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7783#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7784#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7785#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007786
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007787/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007788#define _DDI_BUF_CTL_A 0x64000
7789#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007790#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007791#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307792#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007793#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007794#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007795#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007796#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007797#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007798#define DDI_PORT_WIDTH_MASK (7 << 1)
7799#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007800#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7801
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007802/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007803#define _DDI_BUF_TRANS_A 0x64E00
7804#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007805#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03007806#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007807#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007808
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007809/* Sideband Interface (SBI) is programmed indirectly, via
7810 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7811 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007812#define SBI_ADDR _MMIO(0xC6000)
7813#define SBI_DATA _MMIO(0xC6004)
7814#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007815#define SBI_CTL_DEST_ICLK (0x0<<16)
7816#define SBI_CTL_DEST_MPHY (0x1<<16)
7817#define SBI_CTL_OP_IORD (0x2<<8)
7818#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007819#define SBI_CTL_OP_CRRD (0x6<<8)
7820#define SBI_CTL_OP_CRWR (0x7<<8)
7821#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007822#define SBI_RESPONSE_SUCCESS (0x0<<1)
7823#define SBI_BUSY (0x1<<0)
7824#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007825
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007826/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007827#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007828#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007829#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7830#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007831#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007832#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7833#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007834#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007835#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007836#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007837#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007838#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007839#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007840#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007841#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007842#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007843#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7844#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007845#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007846#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007847#define SBI_GEN0 0x1f00
7848#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007849
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007850/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007851#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007852#define PIXCLK_GATE_UNGATE (1<<0)
7853#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007854
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007855/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007856#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007857#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007858#define SPLL_PLL_SSC (1<<28)
7859#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007860#define SPLL_PLL_LCPLL (3<<28)
7861#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007862#define SPLL_PLL_FREQ_810MHz (0<<26)
7863#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007864#define SPLL_PLL_FREQ_2700MHz (2<<26)
7865#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007866
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007867/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007868#define _WRPLL_CTL1 0x46040
7869#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007870#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007871#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007872#define WRPLL_PLL_SSC (1<<28)
7873#define WRPLL_PLL_NON_SSC (2<<28)
7874#define WRPLL_PLL_LCPLL (3<<28)
7875#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007876/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007877#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007878#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007879#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007880#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7881#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007882#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007883#define WRPLL_DIVIDER_FB_SHIFT 16
7884#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007885
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007886/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007887#define _PORT_CLK_SEL_A 0x46100
7888#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007889#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007890#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7891#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7892#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007893#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007894#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007895#define PORT_CLK_SEL_WRPLL1 (4<<29)
7896#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007897#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007898#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007899
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007900/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007901#define _TRANS_CLK_SEL_A 0x46140
7902#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007903#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007904/* For each transcoder, we need to select the corresponding port clock */
7905#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007906#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007907
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03007908#define CDCLK_FREQ _MMIO(0x46200)
7909
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007910#define _TRANSA_MSA_MISC 0x60410
7911#define _TRANSB_MSA_MISC 0x61410
7912#define _TRANSC_MSA_MISC 0x62410
7913#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007914#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007915
Paulo Zanonic9809792012-10-23 18:30:00 -02007916#define TRANS_MSA_SYNC_CLK (1<<0)
7917#define TRANS_MSA_6_BPC (0<<5)
7918#define TRANS_MSA_8_BPC (1<<5)
7919#define TRANS_MSA_10_BPC (2<<5)
7920#define TRANS_MSA_12_BPC (3<<5)
7921#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007922
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007923/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007924#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007925#define LCPLL_PLL_DISABLE (1<<31)
7926#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007927#define LCPLL_CLK_FREQ_MASK (3<<26)
7928#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007929#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7930#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7931#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007932#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007933#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007934#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007935#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007936#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007937#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7938
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007939/*
7940 * SKL Clocks
7941 */
7942
7943/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007944#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007945#define CDCLK_FREQ_SEL_MASK (3<<26)
7946#define CDCLK_FREQ_450_432 (0<<26)
7947#define CDCLK_FREQ_540 (1<<26)
7948#define CDCLK_FREQ_337_308 (2<<26)
7949#define CDCLK_FREQ_675_617 (3<<26)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307950#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7951#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7952#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7953#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7954#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03007955#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
7956#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307957#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03007958#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307959
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007960/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007961#define LCPLL1_CTL _MMIO(0x46010)
7962#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007963#define LCPLL_PLL_ENABLE (1<<31)
7964
7965/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007966#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007967#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7968#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007969#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7970#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7971#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007972#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007973#define DPLL_CTRL1_LINK_RATE_2700 0
7974#define DPLL_CTRL1_LINK_RATE_1350 1
7975#define DPLL_CTRL1_LINK_RATE_810 2
7976#define DPLL_CTRL1_LINK_RATE_1620 3
7977#define DPLL_CTRL1_LINK_RATE_1080 4
7978#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007979
7980/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007981#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007982#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007983#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007984#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007985#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007986#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7987
7988/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007989#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007990#define DPLL_LOCK(id) (1<<((id)*8))
7991
7992/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007993#define _DPLL1_CFGCR1 0x6C040
7994#define _DPLL2_CFGCR1 0x6C048
7995#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007996#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7997#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007998#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007999#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8000
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008001#define _DPLL1_CFGCR2 0x6C044
8002#define _DPLL2_CFGCR2 0x6C04C
8003#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008004#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008005#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8006#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008007#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008008#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008009#define DPLL_CFGCR2_KDIV_5 (0<<5)
8010#define DPLL_CFGCR2_KDIV_2 (1<<5)
8011#define DPLL_CFGCR2_KDIV_3 (2<<5)
8012#define DPLL_CFGCR2_KDIV_1 (3<<5)
8013#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008014#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00008015#define DPLL_CFGCR2_PDIV_1 (0<<2)
8016#define DPLL_CFGCR2_PDIV_2 (1<<2)
8017#define DPLL_CFGCR2_PDIV_3 (2<<2)
8018#define DPLL_CFGCR2_PDIV_7 (4<<2)
8019#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8020
Lyudeda3b8912016-02-04 10:43:21 -05008021#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008022#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008023
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308024/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008025#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308026#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8027#define BXT_DE_PLL_RATIO_MASK 0xff
8028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008029#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308030#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8031#define BXT_DE_PLL_LOCK (1 << 30)
8032
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308033/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008034#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02008035#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308036#define DC_STATE_EN_UPTO_DC5 (1<<0)
8037#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308038#define DC_STATE_EN_UPTO_DC6 (2<<0)
8039#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008041#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02008042#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308043#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8044
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008045/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8046 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008047#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8048#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008049#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8050#define D_COMP_COMP_FORCE (1<<8)
8051#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008052
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008053/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008054#define _PIPE_WM_LINETIME_A 0x45270
8055#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008056#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008057#define PIPE_WM_LINETIME_MASK (0x1ff)
8058#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008059#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008060#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008061
8062/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008063#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008064#define SFUSE_STRAP_FUSE_LOCK (1<<13)
8065#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02008066#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008067#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8068#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8069#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8070
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008071#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03008072#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008074#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008075#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8076#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8077#define WM_DBG_DISALLOW_SPRITE (1<<2)
8078
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008079/* pipe CSC */
8080#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8081#define _PIPE_A_CSC_COEFF_BY 0x49014
8082#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8083#define _PIPE_A_CSC_COEFF_BU 0x4901c
8084#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8085#define _PIPE_A_CSC_COEFF_BV 0x49024
8086#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03008087#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8088#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8089#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008090#define _PIPE_A_CSC_PREOFF_HI 0x49030
8091#define _PIPE_A_CSC_PREOFF_ME 0x49034
8092#define _PIPE_A_CSC_PREOFF_LO 0x49038
8093#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8094#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8095#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8096
8097#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8098#define _PIPE_B_CSC_COEFF_BY 0x49114
8099#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8100#define _PIPE_B_CSC_COEFF_BU 0x4911c
8101#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8102#define _PIPE_B_CSC_COEFF_BV 0x49124
8103#define _PIPE_B_CSC_MODE 0x49128
8104#define _PIPE_B_CSC_PREOFF_HI 0x49130
8105#define _PIPE_B_CSC_PREOFF_ME 0x49134
8106#define _PIPE_B_CSC_PREOFF_LO 0x49138
8107#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8108#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8109#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008111#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8112#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8113#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8114#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8115#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8116#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8117#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8118#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8119#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8120#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8121#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8122#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8123#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008124
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008125/* pipe degamma/gamma LUTs on IVB+ */
8126#define _PAL_PREC_INDEX_A 0x4A400
8127#define _PAL_PREC_INDEX_B 0x4AC00
8128#define _PAL_PREC_INDEX_C 0x4B400
8129#define PAL_PREC_10_12_BIT (0 << 31)
8130#define PAL_PREC_SPLIT_MODE (1 << 31)
8131#define PAL_PREC_AUTO_INCREMENT (1 << 15)
8132#define _PAL_PREC_DATA_A 0x4A404
8133#define _PAL_PREC_DATA_B 0x4AC04
8134#define _PAL_PREC_DATA_C 0x4B404
8135#define _PAL_PREC_GC_MAX_A 0x4A410
8136#define _PAL_PREC_GC_MAX_B 0x4AC10
8137#define _PAL_PREC_GC_MAX_C 0x4B410
8138#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8139#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8140#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
8141
8142#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8143#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8144#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8145#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8146
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00008147/* pipe CSC & degamma/gamma LUTs on CHV */
8148#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8149#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8150#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8151#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8152#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8153#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8154#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8155#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8156#define CGM_PIPE_MODE_GAMMA (1 << 2)
8157#define CGM_PIPE_MODE_CSC (1 << 1)
8158#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8159
8160#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8161#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8162#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8163#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8164#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8165#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8166#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8167#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8168
8169#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8170#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8171#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8172#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8173#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8174#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8175#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8176#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8177
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008178/* MIPI DSI registers */
8179
8180#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008181#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03008182
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308183/* BXT MIPI clock controls */
8184#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8185
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008186#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308187#define BXT_MIPI1_DIV_SHIFT 26
8188#define BXT_MIPI2_DIV_SHIFT 10
8189#define BXT_MIPI_DIV_SHIFT(port) \
8190 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8191 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308192
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308193/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05308194#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8195#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308196#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8197 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8198 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05308199#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8200#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308201#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8202 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05308203 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8204#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8205 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8206/* RX upper control divider to select actual RX clock output from 8x */
8207#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8208#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8209#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8210 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8211 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8212#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8213#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8214#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8215 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8216 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8217#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8218 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8219/* 8/3X divider to select the actual 8/3X clock output from 8x */
8220#define BXT_MIPI1_8X_BY3_SHIFT 19
8221#define BXT_MIPI2_8X_BY3_SHIFT 3
8222#define BXT_MIPI_8X_BY3_SHIFT(port) \
8223 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8224 BXT_MIPI2_8X_BY3_SHIFT)
8225#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8226#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8227#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8228 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8229 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8230#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8231 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8232/* RX lower control divider to select actual RX clock output from 8x */
8233#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8234#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8235#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8236 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8237 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8238#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8239#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8240#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8241 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8242 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8243#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8244 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8245
8246#define RX_DIVIDER_BIT_1_2 0x3
8247#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308248
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308249/* BXT MIPI mode configure */
8250#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8251#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008252#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308253 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8254
8255#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8256#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008257#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308258 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8259
8260#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8261#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008262#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308263 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8264
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008265#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308266#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8267#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8268#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8269#define BXT_DSIC_16X_BY2 (1 << 10)
8270#define BXT_DSIC_16X_BY3 (2 << 10)
8271#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008272#define BXT_DSIC_16X_MASK (3 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308273#define BXT_DSIA_16X_BY2 (1 << 8)
8274#define BXT_DSIA_16X_BY3 (2 << 8)
8275#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008276#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308277#define BXT_DSI_FREQ_SEL_SHIFT 8
8278#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8279
8280#define BXT_DSI_PLL_RATIO_MAX 0x7D
8281#define BXT_DSI_PLL_RATIO_MIN 0x22
8282#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05308283#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008285#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308286#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8287#define BXT_DSI_PLL_LOCKED (1 << 30)
8288
Jani Nikula3230bf12013-08-27 15:12:16 +03008289#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008290#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008291#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308292
8293 /* BXT port control */
8294#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8295#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008296#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308297
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008298#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008299#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8300#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05308301#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03008302#define DUAL_LINK_MODE_MASK (1 << 26)
8303#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8304#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008305#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008306#define FLOPPED_HSTX (1 << 23)
8307#define DE_INVERT (1 << 19) /* XXX */
8308#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8309#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8310#define AFE_LATCHOUT (1 << 17)
8311#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008312#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8313#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8314#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8315#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03008316#define CSB_SHIFT 9
8317#define CSB_MASK (3 << 9)
8318#define CSB_20MHZ (0 << 9)
8319#define CSB_10MHZ (1 << 9)
8320#define CSB_40MHZ (2 << 9)
8321#define BANDGAP_MASK (1 << 8)
8322#define BANDGAP_PNW_CIRCUIT (0 << 8)
8323#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008324#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8325#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8326#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8327#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008328#define TEARING_EFFECT_MASK (3 << 2)
8329#define TEARING_EFFECT_OFF (0 << 2)
8330#define TEARING_EFFECT_DSI (1 << 2)
8331#define TEARING_EFFECT_GPIO (2 << 2)
8332#define LANE_CONFIGURATION_SHIFT 0
8333#define LANE_CONFIGURATION_MASK (3 << 0)
8334#define LANE_CONFIGURATION_4LANE (0 << 0)
8335#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8336#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8337
8338#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008339#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008340#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008341#define TEARING_EFFECT_DELAY_SHIFT 0
8342#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8343
8344/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308345#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008346
8347/* MIPI DSI Controller and D-PHY registers */
8348
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308349#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008350#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008351#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03008352#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8353#define ULPS_STATE_MASK (3 << 1)
8354#define ULPS_STATE_ENTER (2 << 1)
8355#define ULPS_STATE_EXIT (1 << 1)
8356#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8357#define DEVICE_READY (1 << 0)
8358
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308359#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008360#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008361#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308362#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008363#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008364#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03008365#define TEARING_EFFECT (1 << 31)
8366#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8367#define GEN_READ_DATA_AVAIL (1 << 29)
8368#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8369#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8370#define RX_PROT_VIOLATION (1 << 26)
8371#define RX_INVALID_TX_LENGTH (1 << 25)
8372#define ACK_WITH_NO_ERROR (1 << 24)
8373#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8374#define LP_RX_TIMEOUT (1 << 22)
8375#define HS_TX_TIMEOUT (1 << 21)
8376#define DPI_FIFO_UNDERRUN (1 << 20)
8377#define LOW_CONTENTION (1 << 19)
8378#define HIGH_CONTENTION (1 << 18)
8379#define TXDSI_VC_ID_INVALID (1 << 17)
8380#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8381#define TXCHECKSUM_ERROR (1 << 15)
8382#define TXECC_MULTIBIT_ERROR (1 << 14)
8383#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8384#define TXFALSE_CONTROL_ERROR (1 << 12)
8385#define RXDSI_VC_ID_INVALID (1 << 11)
8386#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8387#define RXCHECKSUM_ERROR (1 << 9)
8388#define RXECC_MULTIBIT_ERROR (1 << 8)
8389#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8390#define RXFALSE_CONTROL_ERROR (1 << 6)
8391#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8392#define RX_LP_TX_SYNC_ERROR (1 << 4)
8393#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8394#define RXEOT_SYNC_ERROR (1 << 2)
8395#define RXSOT_SYNC_ERROR (1 << 1)
8396#define RXSOT_ERROR (1 << 0)
8397
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308398#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008399#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008400#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03008401#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8402#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8403#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8404#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8405#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8406#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8407#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8408#define VID_MODE_FORMAT_MASK (0xf << 7)
8409#define VID_MODE_NOT_SUPPORTED (0 << 7)
8410#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02008411#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8412#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03008413#define VID_MODE_FORMAT_RGB888 (4 << 7)
8414#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8415#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8416#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8417#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8418#define DATA_LANES_PRG_REG_SHIFT 0
8419#define DATA_LANES_PRG_REG_MASK (7 << 0)
8420
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308421#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008422#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008423#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008424#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8425
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308426#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008427#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008428#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008429#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8430
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308431#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008432#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008433#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008434#define TURN_AROUND_TIMEOUT_MASK 0x3f
8435
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308436#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008437#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008438#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03008439#define DEVICE_RESET_TIMER_MASK 0xffff
8440
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308441#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008442#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008443#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03008444#define VERTICAL_ADDRESS_SHIFT 16
8445#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8446#define HORIZONTAL_ADDRESS_SHIFT 0
8447#define HORIZONTAL_ADDRESS_MASK 0xffff
8448
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308449#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008450#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008451#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008452#define DBI_FIFO_EMPTY_HALF (0 << 0)
8453#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8454#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8455
8456/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308457#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008458#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008459#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008460
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308461#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008462#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008463#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008464
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308465#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008466#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008467#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008468
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308469#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008470#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008471#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008472
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308473#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008474#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008475#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008476
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308477#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008478#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008479#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008480
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308481#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008482#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008483#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008484
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308485#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008486#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008487#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308488
Jani Nikula3230bf12013-08-27 15:12:16 +03008489/* regs above are bits 15:0 */
8490
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308491#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008492#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008493#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008494#define DPI_LP_MODE (1 << 6)
8495#define BACKLIGHT_OFF (1 << 5)
8496#define BACKLIGHT_ON (1 << 4)
8497#define COLOR_MODE_OFF (1 << 3)
8498#define COLOR_MODE_ON (1 << 2)
8499#define TURN_ON (1 << 1)
8500#define SHUTDOWN (1 << 0)
8501
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308502#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008503#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008504#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008505#define COMMAND_BYTE_SHIFT 0
8506#define COMMAND_BYTE_MASK (0x3f << 0)
8507
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308508#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008509#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008510#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008511#define MASTER_INIT_TIMER_SHIFT 0
8512#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8513
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308514#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008515#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008516#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008517 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008518#define MAX_RETURN_PKT_SIZE_SHIFT 0
8519#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8520
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308521#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008522#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008523#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008524#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8525#define DISABLE_VIDEO_BTA (1 << 3)
8526#define IP_TG_CONFIG (1 << 2)
8527#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8528#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8529#define VIDEO_MODE_BURST (3 << 0)
8530
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308531#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008532#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008533#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03008534#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8535#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03008536#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8537#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8538#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8539#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8540#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8541#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8542#define CLOCKSTOP (1 << 1)
8543#define EOT_DISABLE (1 << 0)
8544
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308545#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008546#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008547#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008548#define LP_BYTECLK_SHIFT 0
8549#define LP_BYTECLK_MASK (0xffff << 0)
8550
8551/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308552#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008553#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008554#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008555
8556/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308557#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008558#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008559#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008560
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308561#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008562#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008563#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308564#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008565#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008566#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008567#define LONG_PACKET_WORD_COUNT_SHIFT 8
8568#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8569#define SHORT_PACKET_PARAM_SHIFT 8
8570#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8571#define VIRTUAL_CHANNEL_SHIFT 6
8572#define VIRTUAL_CHANNEL_MASK (3 << 6)
8573#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008574#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008575/* data type values, see include/video/mipi_display.h */
8576
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308577#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008578#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008579#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008580#define DPI_FIFO_EMPTY (1 << 28)
8581#define DBI_FIFO_EMPTY (1 << 27)
8582#define LP_CTRL_FIFO_EMPTY (1 << 26)
8583#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8584#define LP_CTRL_FIFO_FULL (1 << 24)
8585#define HS_CTRL_FIFO_EMPTY (1 << 18)
8586#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8587#define HS_CTRL_FIFO_FULL (1 << 16)
8588#define LP_DATA_FIFO_EMPTY (1 << 10)
8589#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8590#define LP_DATA_FIFO_FULL (1 << 8)
8591#define HS_DATA_FIFO_EMPTY (1 << 2)
8592#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8593#define HS_DATA_FIFO_FULL (1 << 0)
8594
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308595#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008596#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008597#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008598#define DBI_HS_LP_MODE_MASK (1 << 0)
8599#define DBI_LP_MODE (1 << 0)
8600#define DBI_HS_MODE (0 << 0)
8601
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308602#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008603#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008604#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008605#define EXIT_ZERO_COUNT_SHIFT 24
8606#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8607#define TRAIL_COUNT_SHIFT 16
8608#define TRAIL_COUNT_MASK (0x1f << 16)
8609#define CLK_ZERO_COUNT_SHIFT 8
8610#define CLK_ZERO_COUNT_MASK (0xff << 8)
8611#define PREPARE_COUNT_SHIFT 0
8612#define PREPARE_COUNT_MASK (0x3f << 0)
8613
8614/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308615#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008616#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008617#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008618
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008619#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8620#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8621#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008622#define LP_HS_SSW_CNT_SHIFT 16
8623#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8624#define HS_LP_PWR_SW_CNT_SHIFT 0
8625#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8626
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308627#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008628#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008629#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008630#define STOP_STATE_STALL_COUNTER_SHIFT 0
8631#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8632
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308633#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008634#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008635#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308636#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008637#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008638#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008639#define RX_CONTENTION_DETECTED (1 << 0)
8640
8641/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308642#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008643#define DBI_TYPEC_ENABLE (1 << 31)
8644#define DBI_TYPEC_WIP (1 << 30)
8645#define DBI_TYPEC_OPTION_SHIFT 28
8646#define DBI_TYPEC_OPTION_MASK (3 << 28)
8647#define DBI_TYPEC_FREQ_SHIFT 24
8648#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8649#define DBI_TYPEC_OVERRIDE (1 << 8)
8650#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8651#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8652
8653
8654/* MIPI adapter registers */
8655
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308656#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008657#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008658#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008659#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8660#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8661#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8662#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8663#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8664#define READ_REQUEST_PRIORITY_SHIFT 3
8665#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8666#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8667#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8668#define RGB_FLIP_TO_BGR (1 << 2)
8669
Jani Nikula6b93e9c2016-03-15 21:51:12 +02008670#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308671#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05308672#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308673
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308674#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008675#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008676#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008677#define DATA_MEM_ADDRESS_SHIFT 5
8678#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8679#define DATA_VALID (1 << 0)
8680
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308681#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008682#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008683#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008684#define DATA_LENGTH_SHIFT 0
8685#define DATA_LENGTH_MASK (0xfffff << 0)
8686
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308687#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008688#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008689#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008690#define COMMAND_MEM_ADDRESS_SHIFT 5
8691#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8692#define AUTO_PWG_ENABLE (1 << 2)
8693#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8694#define COMMAND_VALID (1 << 0)
8695
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308696#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008697#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008698#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008699#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8700#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8701
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308702#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008703#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008704#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008705
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308706#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008707#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008708#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008709#define READ_DATA_VALID(n) (1 << (n))
8710
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008711/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008712#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8713#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008714
Peter Antoine3bbaba02015-07-10 20:13:11 +03008715/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008716#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008717
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008718#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8719#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8720#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8721#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8722#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008723
Tim Gored5165eb2016-02-04 11:49:34 +00008724/* gamt regs */
8725#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8726#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8727#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8728#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8729#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8730
Jesse Barnes585fb112008-07-29 11:54:06 -07008731#endif /* _I915_REG_H_ */