blob: 312d30e96dc2c9894eef24fde3c85c7e514fff35 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
183 assert_spin_locked(&dev_priv->irq_lock);
184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200225 assert_spin_locked(&dev_priv->irq_lock);
226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
253 assert_spin_locked(&dev_priv->irq_lock);
254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300305 assert_spin_locked(&dev_priv->irq_lock);
306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
343 assert_spin_locked(&dev_priv->irq_lock);
344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
352 assert_spin_locked(&dev_priv->irq_lock);
353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
362 assert_spin_locked(&dev_priv->irq_lock);
363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Imre Deak59d02a12014-12-19 19:33:26 +0200392u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
393{
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530394 return (mask & ~dev_priv->rps.pm_intr_keep);
Imre Deak59d02a12014-12-19 19:33:26 +0200395}
396
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100397void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200398{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100399 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400 return;
401
Imre Deakd4d70aa2014-11-19 15:30:04 +0200402 spin_lock_irq(&dev_priv->irq_lock);
403 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200404
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
Akash Goelf4e9af42016-10-12 21:54:30 +0530407 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200408
409 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100410 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100411
412 /* Now that we will not be generating any more work, flush any
413 * outsanding tasks. As we are called on the RPS idle path,
414 * we will reset the GPU to minimum frequencies, so the current
415 * state of the worker can be discarded.
416 */
417 cancel_work_sync(&dev_priv->rps.work);
418 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200419}
420
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530421void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
422{
423 spin_lock_irq(&dev_priv->irq_lock);
424 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
425 spin_unlock_irq(&dev_priv->irq_lock);
426}
427
428void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
429{
430 spin_lock_irq(&dev_priv->irq_lock);
431 if (!dev_priv->guc.interrupts_enabled) {
432 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
433 dev_priv->pm_guc_events);
434 dev_priv->guc.interrupts_enabled = true;
435 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
436 }
437 spin_unlock_irq(&dev_priv->irq_lock);
438}
439
440void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
441{
442 spin_lock_irq(&dev_priv->irq_lock);
443 dev_priv->guc.interrupts_enabled = false;
444
445 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
446
447 spin_unlock_irq(&dev_priv->irq_lock);
448 synchronize_irq(dev_priv->drm.irq);
449
450 gen9_reset_guc_interrupts(dev_priv);
451}
452
Ben Widawsky09610212014-05-15 20:58:08 +0300453/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200454 * bdw_update_port_irq - update DE port interrupt
455 * @dev_priv: driver private
456 * @interrupt_mask: mask of interrupt bits to update
457 * @enabled_irq_mask: mask of interrupt bits to enable
458 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300459static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
460 uint32_t interrupt_mask,
461 uint32_t enabled_irq_mask)
462{
463 uint32_t new_val;
464 uint32_t old_val;
465
466 assert_spin_locked(&dev_priv->irq_lock);
467
468 WARN_ON(enabled_irq_mask & ~interrupt_mask);
469
470 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471 return;
472
473 old_val = I915_READ(GEN8_DE_PORT_IMR);
474
475 new_val = old_val;
476 new_val &= ~interrupt_mask;
477 new_val |= (~enabled_irq_mask & interrupt_mask);
478
479 if (new_val != old_val) {
480 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
481 POSTING_READ(GEN8_DE_PORT_IMR);
482 }
483}
484
485/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200486 * bdw_update_pipe_irq - update DE pipe interrupt
487 * @dev_priv: driver private
488 * @pipe: pipe whose interrupt to update
489 * @interrupt_mask: mask of interrupt bits to update
490 * @enabled_irq_mask: mask of interrupt bits to enable
491 */
492void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493 enum pipe pipe,
494 uint32_t interrupt_mask,
495 uint32_t enabled_irq_mask)
496{
497 uint32_t new_val;
498
499 assert_spin_locked(&dev_priv->irq_lock);
500
501 WARN_ON(enabled_irq_mask & ~interrupt_mask);
502
503 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504 return;
505
506 new_val = dev_priv->de_irq_mask[pipe];
507 new_val &= ~interrupt_mask;
508 new_val |= (~enabled_irq_mask & interrupt_mask);
509
510 if (new_val != dev_priv->de_irq_mask[pipe]) {
511 dev_priv->de_irq_mask[pipe] = new_val;
512 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514 }
515}
516
517/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200518 * ibx_display_interrupt_update - update SDEIMR
519 * @dev_priv: driver private
520 * @interrupt_mask: mask of interrupt bits to update
521 * @enabled_irq_mask: mask of interrupt bits to enable
522 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200523void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524 uint32_t interrupt_mask,
525 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200526{
527 uint32_t sdeimr = I915_READ(SDEIMR);
528 sdeimr &= ~interrupt_mask;
529 sdeimr |= (~enabled_irq_mask & interrupt_mask);
530
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100531 WARN_ON(enabled_irq_mask & ~interrupt_mask);
532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 assert_spin_locked(&dev_priv->irq_lock);
534
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300536 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300537
Daniel Vetterfee884e2013-07-04 23:35:21 +0200538 I915_WRITE(SDEIMR, sdeimr);
539 POSTING_READ(SDEIMR);
540}
Paulo Zanoni86642812013-04-12 17:57:57 -0300541
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100542static void
Imre Deak755e9012014-02-10 18:42:47 +0200543__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800545{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200547 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800548
Daniel Vetterb79480b2013-06-27 17:52:10 +0200549 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200550 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200551
Ville Syrjälä04feced2014-04-03 13:28:33 +0300552 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
553 status_mask & ~PIPESTAT_INT_STATUS_MASK,
554 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
555 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200556 return;
557
558 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200559 return;
560
Imre Deak91d181d2014-02-10 18:42:49 +0200561 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
562
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200563 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200564 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 I915_WRITE(reg, pipestat);
566 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800567}
568
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100569static void
Imre Deak755e9012014-02-10 18:42:47 +0200570__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800572{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200574 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800575
Daniel Vetterb79480b2013-06-27 17:52:10 +0200576 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200577 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200578
Ville Syrjälä04feced2014-04-03 13:28:33 +0300579 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
580 status_mask & ~PIPESTAT_INT_STATUS_MASK,
581 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
582 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200583 return;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 if ((pipestat & enable_mask) == 0)
586 return;
587
Imre Deak91d181d2014-02-10 18:42:49 +0200588 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
589
Imre Deak755e9012014-02-10 18:42:47 +0200590 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200591 I915_WRITE(reg, pipestat);
592 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800593}
594
Imre Deak10c59c52014-02-10 18:42:48 +0200595static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
596{
597 u32 enable_mask = status_mask << 16;
598
599 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 * On pipe A we don't support the PSR interrupt yet,
601 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200602 */
603 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
604 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300605 /*
606 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607 * A the same bit is for perf counters which we don't use either.
608 */
609 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200611
612 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
613 SPRITE0_FLIP_DONE_INT_EN_VLV |
614 SPRITE1_FLIP_DONE_INT_EN_VLV);
615 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
616 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
617 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
618 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
619
620 return enable_mask;
621}
622
Imre Deak755e9012014-02-10 18:42:47 +0200623void
624i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625 u32 status_mask)
626{
627 u32 enable_mask;
628
Wayne Boyer666a4532015-12-09 12:29:35 -0800629 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100630 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200631 status_mask);
632 else
633 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200634 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635}
636
637void
638i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639 u32 status_mask)
640{
641 u32 enable_mask;
642
Wayne Boyer666a4532015-12-09 12:29:35 -0800643 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100644 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200645 status_mask);
646 else
647 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200648 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649}
650
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000651/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300652 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100653 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000654 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100655static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000656{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100657 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300658 return;
659
Daniel Vetter13321782014-09-15 14:55:29 +0200660 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000661
Imre Deak755e9012014-02-10 18:42:47 +0200662 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100663 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200664 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200665 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000666
Daniel Vetter13321782014-09-15 14:55:29 +0200667 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000668}
669
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300670/*
671 * This timing diagram depicts the video signal in and
672 * around the vertical blanking period.
673 *
674 * Assumptions about the fictitious mode used in this example:
675 * vblank_start >= 3
676 * vsync_start = vblank_start + 1
677 * vsync_end = vblank_start + 2
678 * vtotal = vblank_start + 3
679 *
680 * start of vblank:
681 * latch double buffered registers
682 * increment frame counter (ctg+)
683 * generate start of vblank interrupt (gen4+)
684 * |
685 * | frame start:
686 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
687 * | may be shifted forward 1-3 extra lines via PIPECONF
688 * | |
689 * | | start of vsync:
690 * | | generate vsync interrupt
691 * | | |
692 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
693 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
694 * ----va---> <-----------------vb--------------------> <--------va-------------
695 * | | <----vs-----> |
696 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699 * | | |
700 * last visible pixel first visible pixel
701 * | increment frame counter (gen3/4)
702 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
703 *
704 * x = horizontal active
705 * _ = horizontal blanking
706 * hs = horizontal sync
707 * va = vertical active
708 * vb = vertical blanking
709 * vs = vertical sync
710 * vbs = vblank_start (number)
711 *
712 * Summary:
713 * - most events happen at the start of horizontal sync
714 * - frame start happens at the start of horizontal blank, 1-4 lines
715 * (depending on PIPECONF settings) after the start of vblank
716 * - gen3/4 pixel and frame counter are synchronized with the start
717 * of horizontal active on the first line of vertical active
718 */
719
Keith Packard42f52ef2008-10-18 19:39:29 -0700720/* Called from drm generic code, passed a 'crtc', which
721 * we use as a pipe index
722 */
Thierry Reding88e72712015-09-24 18:35:31 +0200723static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100725 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300727 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200728 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
729 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200730 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100732 htotal = mode->crtc_htotal;
733 hsync_start = mode->crtc_hsync_start;
734 vbl_start = mode->crtc_vblank_start;
735 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
736 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300737
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300738 /* Convert to pixel count */
739 vbl_start *= htotal;
740
741 /* Start of vblank event occurs at start of hsync */
742 vbl_start -= htotal - hsync_start;
743
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 high_frame = PIPEFRAME(pipe);
745 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100746
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700747 /*
748 * High & low register fields aren't synchronized, so make sure
749 * we get a low value that's stable across two reads of the high
750 * register.
751 */
752 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100753 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300754 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700756 } while (high1 != high2);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä80715b22014-05-15 20:23:23 +0300786 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788 vtotal /= 2;
789
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100790 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300791 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300792 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300793 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300794
795 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700796 * On HSW, the DSL reg (0x70000) appears to return 0 if we
797 * read it just before the start of vblank. So try it again
798 * so we don't accidentally end up spanning a vblank frame
799 * increment, causing the pipe_update_end() code to squak at us.
800 *
801 * The nature of this problem means we can't simply check the ISR
802 * bit and return the vblank start value; nor can we use the scanline
803 * debug register in the transcoder as it appears to have the same
804 * problem. We may need to extend this to include other platforms,
805 * but so far testing only shows the problem on HSW.
806 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100807 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700808 int i, temp;
809
810 for (i = 0; i < 100; i++) {
811 udelay(1);
812 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
813 DSL_LINEMASK_GEN3;
814 if (temp != position) {
815 position = temp;
816 break;
817 }
818 }
819 }
820
821 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300822 * See update_scanline_offset() for the details on the
823 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300824 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300825 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826}
827
Thierry Reding88e72712015-09-24 18:35:31 +0200828static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200829 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300830 ktime_t *stime, ktime_t *etime,
831 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100833 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200834 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
835 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300836 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100838 bool in_vbl = true;
839 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100840 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200842 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 return 0;
846 }
847
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300848 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300849 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
856 vbl_end /= 2;
857 vtotal /= 2;
858 }
859
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300860 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /*
863 * Lock uncore.lock, as we will do multiple timing critical raw
864 * register reads, potentially with preemption disabled, so the
865 * following code must not block on uncore.lock.
866 */
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868
Mario Kleinerad3543e2013-10-30 05:13:08 +0100869 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870
871 /* Get optional system timestamp before query. */
872 if (stime)
873 *stime = ktime_get();
874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100875 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100876 /* No obvious pixelcount register. Only query vertical
877 * scanout position from Display scan line register.
878 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300879 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880 } else {
881 /* Have access to pixelcount since start of frame.
882 * We can split this into vertical and horizontal
883 * scanout position.
884 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300885 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 /* convert to pixel counts */
888 vbl_start *= htotal;
889 vbl_end *= htotal;
890 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300891
892 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300893 * In interlaced modes, the pixel counter counts all pixels,
894 * so one field will have htotal more pixels. In order to avoid
895 * the reported position from jumping backwards when the pixel
896 * counter is beyond the length of the shorter field, just
897 * clamp the position the length of the shorter field. This
898 * matches how the scanline counter based position works since
899 * the scanline counter doesn't count the two half lines.
900 */
901 if (position >= vtotal)
902 position = vtotal - 1;
903
904 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300905 * Start of vblank interrupt is triggered at start of hsync,
906 * just prior to the first active line of vblank. However we
907 * consider lines to start at the leading edge of horizontal
908 * active. So, should we get here before we've crossed into
909 * the horizontal active of the first line in vblank, we would
910 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
911 * always add htotal-hsync_start to the current pixel position.
912 */
913 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300914 }
915
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 /* Get optional system timestamp after query. */
917 if (etime)
918 *etime = ktime_get();
919
920 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921
922 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300924 in_vbl = position >= vbl_start && position < vbl_end;
925
926 /*
927 * While in vblank, position will be negative
928 * counting up towards 0 at vbl_end. And outside
929 * vblank, position will be positive counting
930 * up since vbl_end.
931 */
932 if (position >= vbl_start)
933 position -= vbl_end;
934 else
935 position += vtotal - vbl_end;
936
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100937 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300938 *vpos = position;
939 *hpos = 0;
940 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100941 *vpos = position / htotal;
942 *hpos = position - (*vpos * htotal);
943 }
944
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 /* In vblank? */
946 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200947 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100948
949 return ret;
950}
951
Ville Syrjäläa225f072014-04-29 13:35:45 +0300952int intel_get_crtc_scanline(struct intel_crtc *crtc)
953{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100954 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 unsigned long irqflags;
956 int position;
957
958 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959 position = __intel_get_crtc_scanline(crtc);
960 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961
962 return position;
963}
964
Thierry Reding88e72712015-09-24 18:35:31 +0200965static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100966 int *max_error,
967 struct timeval *vblank_time,
968 unsigned flags)
969{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200970 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200971 struct intel_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100972
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200973 if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
Thierry Reding88e72712015-09-24 18:35:31 +0200974 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100975 return -EINVAL;
976 }
977
978 /* Get drm_crtc to timestamp: */
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200979 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000980 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200981 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000982 return -EINVAL;
983 }
984
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200985 if (!crtc->base.hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200986 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000987 return -EBUSY;
988 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100989
990 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000991 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
992 vblank_time, flags,
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200993 &crtc->base.hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100994}
995
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100996static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800997{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000998 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200999 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001000
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001001 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001002
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001003 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1004
Daniel Vetter20e4d402012-08-08 23:35:39 +02001005 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001006
Jesse Barnes7648fa92010-05-20 14:28:11 -07001007 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001008 busy_up = I915_READ(RCPREVBSYTUPAVG);
1009 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001010 max_avg = I915_READ(RCBMAXAVG);
1011 min_avg = I915_READ(RCBMINAVG);
1012
1013 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001014 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001015 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1016 new_delay = dev_priv->ips.cur_delay - 1;
1017 if (new_delay < dev_priv->ips.max_delay)
1018 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001019 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001020 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1021 new_delay = dev_priv->ips.cur_delay + 1;
1022 if (new_delay > dev_priv->ips.min_delay)
1023 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001024 }
1025
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001026 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001027 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001029 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001030
Jesse Barnesf97108d2010-01-29 11:27:07 -08001031 return;
1032}
1033
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001034static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001035{
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001036 bool waiters;
1037
Chris Wilson2246bea2017-02-17 15:13:00 +00001038 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001039 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001040 waiters = intel_engine_wakeup(engine);
1041 trace_intel_engine_notify(engine, waiters);
Chris Wilson549f7362010-10-19 11:19:32 +01001042}
1043
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044static void vlv_c0_read(struct drm_i915_private *dev_priv,
1045 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001046{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001047 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1048 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1049 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001050}
1051
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001052static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1053 const struct intel_rps_ei *old,
1054 const struct intel_rps_ei *now,
1055 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001056{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001057 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001058 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001059
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001060 if (old->cz_clock == 0)
1061 return false;
Deepak S31685c22014-07-03 17:33:01 -04001062
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001063 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1064 mul <<= 8;
1065
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001066 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001067 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001068
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001069 /* Workload can be split between render + media, e.g. SwapBuffers
1070 * being blitted in X after being rendered in mesa. To account for
1071 * this we need to combine both engines into our activity counter.
1072 */
1073 c0 = now->render_c0 - old->render_c0;
1074 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001075 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001076
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001077 return c0 >= time;
1078}
Deepak S31685c22014-07-03 17:33:01 -04001079
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001080void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1081{
1082 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1083 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001084}
1085
1086static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1087{
1088 struct intel_rps_ei now;
1089 u32 events = 0;
1090
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001091 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001092 return 0;
1093
1094 vlv_c0_read(dev_priv, &now);
1095 if (now.cz_clock == 0)
1096 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001097
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001098 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1099 if (!vlv_c0_above(dev_priv,
1100 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001101 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001102 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1103 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001104 }
1105
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001106 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1107 if (vlv_c0_above(dev_priv,
1108 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001109 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001110 events |= GEN6_PM_RP_UP_THRESHOLD;
1111 dev_priv->rps.up_ei = now;
1112 }
1113
1114 return events;
Deepak S31685c22014-07-03 17:33:01 -04001115}
1116
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001117static bool any_waiters(struct drm_i915_private *dev_priv)
1118{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001119 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301120 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001121
Akash Goel3b3f1652016-10-13 22:44:48 +05301122 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001123 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001124 return true;
1125
1126 return false;
1127}
1128
Ben Widawsky4912d042011-04-25 11:25:20 -07001129static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001130{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001131 struct drm_i915_private *dev_priv =
1132 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001133 bool client_boost;
1134 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001135 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001136
Daniel Vetter59cdb632013-07-04 23:35:28 +02001137 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001138 /* Speed up work cancelation during disabling rps interrupts. */
1139 if (!dev_priv->rps.interrupts_enabled) {
1140 spin_unlock_irq(&dev_priv->irq_lock);
1141 return;
1142 }
Imre Deak1f814da2015-12-16 02:52:19 +02001143
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001144 pm_iir = dev_priv->rps.pm_iir;
1145 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001146 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
Akash Goelf4e9af42016-10-12 21:54:30 +05301147 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001148 client_boost = dev_priv->rps.client_boost;
1149 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001150 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001151
Paulo Zanoni60611c12013-08-15 11:50:01 -03001152 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301153 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001154
Chris Wilson8d3afd72015-05-21 21:01:47 +01001155 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilsonc33d2472016-07-04 08:08:36 +01001156 return;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001157
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001158 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001159
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001160 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1161
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001162 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001163 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001164 min = dev_priv->rps.min_freq_softlimit;
1165 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001166 if (client_boost || any_waiters(dev_priv))
1167 max = dev_priv->rps.max_freq;
1168 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1169 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001170 adj = 0;
1171 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001172 if (adj > 0)
1173 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001174 else /* CHV needs even encode values */
1175 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301176
1177 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1178 adj = 0;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001179 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001180 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001181 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001182 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1183 new_delay = dev_priv->rps.efficient_freq;
Chris Wilson17136d52017-02-10 15:03:47 +00001184 else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
Ben Widawskyb39fb292014-03-19 18:31:11 -07001185 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001186 adj = 0;
1187 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1188 if (adj < 0)
1189 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001190 else /* CHV needs even encode values */
1191 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301192
1193 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1194 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001195 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001196 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001197 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001198
Chris Wilsonedcf2842015-04-07 16:20:29 +01001199 dev_priv->rps.last_adj = adj;
1200
Ben Widawsky79249632012-09-07 19:43:42 -07001201 /* sysfs frequency interfaces may have snuck in while servicing the
1202 * interrupt
1203 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001204 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001205 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301206
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001207 if (intel_set_rps(dev_priv, new_delay)) {
1208 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1209 dev_priv->rps.last_adj = 0;
1210 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001211
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001212 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001213}
1214
Ben Widawskye3689192012-05-25 16:56:22 -07001215
1216/**
1217 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1218 * occurred.
1219 * @work: workqueue struct
1220 *
1221 * Doesn't actually do anything except notify userspace. As a consequence of
1222 * this event, userspace should try to remap the bad rows since statistically
1223 * it is likely the same row is more likely to go bad again.
1224 */
1225static void ivybridge_parity_work(struct work_struct *work)
1226{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001227 struct drm_i915_private *dev_priv =
1228 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001229 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001230 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001231 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001232 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001233
1234 /* We must turn off DOP level clock gating to access the L3 registers.
1235 * In order to prevent a get/put style interface, acquire struct mutex
1236 * any time we access those registers.
1237 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001238 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001239
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001240 /* If we've screwed up tracking, just let the interrupt fire again */
1241 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1242 goto out;
1243
Ben Widawskye3689192012-05-25 16:56:22 -07001244 misccpctl = I915_READ(GEN7_MISCCPCTL);
1245 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1246 POSTING_READ(GEN7_MISCCPCTL);
1247
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001248 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001249 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001250
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001251 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001252 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001253 break;
1254
1255 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1256
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001257 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001258
1259 error_status = I915_READ(reg);
1260 row = GEN7_PARITY_ERROR_ROW(error_status);
1261 bank = GEN7_PARITY_ERROR_BANK(error_status);
1262 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1263
1264 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1265 POSTING_READ(reg);
1266
1267 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1268 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1269 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1270 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1271 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1272 parity_event[5] = NULL;
1273
Chris Wilson91c8a322016-07-05 10:40:23 +01001274 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001275 KOBJ_CHANGE, parity_event);
1276
1277 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1278 slice, row, bank, subbank);
1279
1280 kfree(parity_event[4]);
1281 kfree(parity_event[3]);
1282 kfree(parity_event[2]);
1283 kfree(parity_event[1]);
1284 }
Ben Widawskye3689192012-05-25 16:56:22 -07001285
1286 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1287
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001288out:
1289 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001290 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001291 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001292 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001293
Chris Wilson91c8a322016-07-05 10:40:23 +01001294 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001295}
1296
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001297static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1298 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001299{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001300 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001301 return;
1302
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001303 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001304 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001305 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001306
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001307 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001308 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1309 dev_priv->l3_parity.which_slice |= 1 << 1;
1310
1311 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1312 dev_priv->l3_parity.which_slice |= 1 << 0;
1313
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001314 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001315}
1316
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001317static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001318 u32 gt_iir)
1319{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001320 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301321 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001322 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301323 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001324}
1325
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001326static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001327 u32 gt_iir)
1328{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001329 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301330 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001331 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301332 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001333 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301334 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001335
Ben Widawskycc609d52013-05-28 19:22:29 -07001336 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1337 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001338 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1339 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001340
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001341 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1342 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001343}
1344
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001345static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001346gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001347{
1348 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001349 notify_ring(engine);
Chris Wilsonf7470262017-01-24 15:20:21 +00001350
1351 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1352 set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1353 tasklet_hi_schedule(&engine->irq_tasklet);
1354 }
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001355}
1356
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001357static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1358 u32 master_ctl,
1359 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001360{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001361 irqreturn_t ret = IRQ_NONE;
1362
1363 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001364 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1365 if (gt_iir[0]) {
1366 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001367 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001368 } else
1369 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1370 }
1371
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001372 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001373 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1374 if (gt_iir[1]) {
1375 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001376 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001377 } else
1378 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1379 }
1380
Chris Wilson74cdb332015-04-07 16:21:05 +01001381 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001382 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1383 if (gt_iir[3]) {
1384 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001385 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001386 } else
1387 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1388 }
1389
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301390 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001391 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301392 if (gt_iir[2] & (dev_priv->pm_rps_events |
1393 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001394 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301395 gt_iir[2] & (dev_priv->pm_rps_events |
1396 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001397 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001398 } else
1399 DRM_ERROR("The master control interrupt lied (PM)!\n");
1400 }
1401
Ben Widawskyabd58f02013-11-02 21:07:09 -07001402 return ret;
1403}
1404
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001405static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1406 u32 gt_iir[4])
1407{
1408 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301409 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001410 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301411 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001412 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1413 }
1414
1415 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301416 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001417 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301418 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001419 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1420 }
1421
1422 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301423 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001424 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1425
1426 if (gt_iir[2] & dev_priv->pm_rps_events)
1427 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301428
1429 if (gt_iir[2] & dev_priv->pm_guc_events)
1430 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001431}
1432
Imre Deak63c88d22015-07-20 14:43:39 -07001433static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1434{
1435 switch (port) {
1436 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001437 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001438 case PORT_B:
1439 return val & PORTB_HOTPLUG_LONG_DETECT;
1440 case PORT_C:
1441 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001442 default:
1443 return false;
1444 }
1445}
1446
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001447static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1448{
1449 switch (port) {
1450 case PORT_E:
1451 return val & PORTE_HOTPLUG_LONG_DETECT;
1452 default:
1453 return false;
1454 }
1455}
1456
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001457static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1458{
1459 switch (port) {
1460 case PORT_A:
1461 return val & PORTA_HOTPLUG_LONG_DETECT;
1462 case PORT_B:
1463 return val & PORTB_HOTPLUG_LONG_DETECT;
1464 case PORT_C:
1465 return val & PORTC_HOTPLUG_LONG_DETECT;
1466 case PORT_D:
1467 return val & PORTD_HOTPLUG_LONG_DETECT;
1468 default:
1469 return false;
1470 }
1471}
1472
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001473static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1474{
1475 switch (port) {
1476 case PORT_A:
1477 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1478 default:
1479 return false;
1480 }
1481}
1482
Jani Nikula676574d2015-05-28 15:43:53 +03001483static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001484{
1485 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001486 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001487 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001488 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001489 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001490 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001491 return val & PORTD_HOTPLUG_LONG_DETECT;
1492 default:
1493 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001494 }
1495}
1496
Jani Nikula676574d2015-05-28 15:43:53 +03001497static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001498{
1499 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001500 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001501 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001502 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001503 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001504 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001505 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1506 default:
1507 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001508 }
1509}
1510
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001511/*
1512 * Get a bit mask of pins that have triggered, and which ones may be long.
1513 * This can be called multiple times with the same masks to accumulate
1514 * hotplug detection results from several registers.
1515 *
1516 * Note that the caller is expected to zero out the masks initially.
1517 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001518static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001519 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001520 const u32 hpd[HPD_NUM_PINS],
1521 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001522{
Jani Nikula8c841e52015-06-18 13:06:17 +03001523 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001524 int i;
1525
Jani Nikula676574d2015-05-28 15:43:53 +03001526 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001527 if ((hpd[i] & hotplug_trigger) == 0)
1528 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001529
Jani Nikula8c841e52015-06-18 13:06:17 +03001530 *pin_mask |= BIT(i);
1531
Imre Deakcc24fcd2015-07-21 15:32:45 -07001532 if (!intel_hpd_pin_to_port(i, &port))
1533 continue;
1534
Imre Deakfd63e2a2015-07-21 15:32:44 -07001535 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001536 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001537 }
1538
1539 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1540 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1541
1542}
1543
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001544static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001545{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001546 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001547}
1548
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001549static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001550{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001551 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001552}
1553
Shuang He8bf1e9f2013-10-15 18:55:27 +01001554#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001555static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1556 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001557 uint32_t crc0, uint32_t crc1,
1558 uint32_t crc2, uint32_t crc3,
1559 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001560{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001561 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1562 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001563 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1564 struct drm_driver *driver = dev_priv->drm.driver;
1565 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001566 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001567
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001568 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001569 if (pipe_crc->source) {
1570 if (!pipe_crc->entries) {
1571 spin_unlock(&pipe_crc->lock);
1572 DRM_DEBUG_KMS("spurious interrupt\n");
1573 return;
1574 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001575
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001576 head = pipe_crc->head;
1577 tail = pipe_crc->tail;
1578
1579 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1580 spin_unlock(&pipe_crc->lock);
1581 DRM_ERROR("CRC buffer overflowing\n");
1582 return;
1583 }
1584
1585 entry = &pipe_crc->entries[head];
1586
1587 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1588 entry->crc[0] = crc0;
1589 entry->crc[1] = crc1;
1590 entry->crc[2] = crc2;
1591 entry->crc[3] = crc3;
1592 entry->crc[4] = crc4;
1593
1594 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1595 pipe_crc->head = head;
1596
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001597 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001598
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001599 wake_up_interruptible(&pipe_crc->wq);
1600 } else {
1601 /*
1602 * For some not yet identified reason, the first CRC is
1603 * bonkers. So let's just wait for the next vblank and read
1604 * out the buggy result.
1605 *
1606 * On CHV sometimes the second CRC is bonkers as well, so
1607 * don't trust that one either.
1608 */
1609 if (pipe_crc->skipped == 0 ||
1610 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1611 pipe_crc->skipped++;
1612 spin_unlock(&pipe_crc->lock);
1613 return;
1614 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001615 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001616 crcs[0] = crc0;
1617 crcs[1] = crc1;
1618 crcs[2] = crc2;
1619 crcs[3] = crc3;
1620 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001621 drm_crtc_add_crc_entry(&crtc->base, true,
1622 drm_accurate_vblank_count(&crtc->base),
1623 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001624 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001625}
Daniel Vetter277de952013-10-18 16:37:07 +02001626#else
1627static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001628display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1629 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001630 uint32_t crc0, uint32_t crc1,
1631 uint32_t crc2, uint32_t crc3,
1632 uint32_t crc4) {}
1633#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001634
Daniel Vetter277de952013-10-18 16:37:07 +02001635
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001636static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1637 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001638{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001639 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001640 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1641 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001642}
1643
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001644static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1645 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001646{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001647 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001648 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1649 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1650 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1651 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1652 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001653}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001654
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001655static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1656 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001657{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001658 uint32_t res1, res2;
1659
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001660 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001661 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1662 else
1663 res1 = 0;
1664
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001665 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001666 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1667 else
1668 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001669
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001670 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001671 I915_READ(PIPE_CRC_RES_RED(pipe)),
1672 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1673 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1674 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001675}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001676
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001677/* The RPS events need forcewake, so we add them to a work queue and mask their
1678 * IMR bits until the work is done. Other interrupts can be processed without
1679 * the work queue. */
1680static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001681{
Deepak Sa6706b42014-03-15 20:23:22 +05301682 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001683 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301684 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001685 if (dev_priv->rps.interrupts_enabled) {
1686 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001687 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001688 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001689 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001690 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001691
Imre Deakc9a9a262014-11-05 20:48:37 +02001692 if (INTEL_INFO(dev_priv)->gen >= 8)
1693 return;
1694
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001695 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001696 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301697 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001698
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001699 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1700 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001701 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001702}
1703
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301704static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1705{
1706 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301707 /* Sample the log buffer flush related bits & clear them out now
1708 * itself from the message identity register to minimize the
1709 * probability of losing a flush interrupt, when there are back
1710 * to back flush interrupts.
1711 * There can be a new flush interrupt, for different log buffer
1712 * type (like for ISR), whilst Host is handling one (for DPC).
1713 * Since same bit is used in message register for ISR & DPC, it
1714 * could happen that GuC sets the bit for 2nd interrupt but Host
1715 * clears out the bit on handling the 1st interrupt.
1716 */
1717 u32 msg, flush;
1718
1719 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001720 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1721 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301722 if (flush) {
1723 /* Clear the message bits that are handled */
1724 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1725
1726 /* Handle flush interrupt in bottom half */
1727 queue_work(dev_priv->guc.log.flush_wq,
1728 &dev_priv->guc.log.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301729
1730 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301731 } else {
1732 /* Not clearing of unhandled event bits won't result in
1733 * re-triggering of the interrupt.
1734 */
1735 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301736 }
1737}
1738
Daniel Vetter5a21b662016-05-24 17:13:53 +02001739static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001740 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001741{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001742 bool ret;
1743
Chris Wilson91c8a322016-07-05 10:40:23 +01001744 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001745 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001746 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001747
1748 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001749}
1750
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001751static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1752 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001753{
Imre Deakc1874ed2014-02-04 21:35:46 +02001754 int pipe;
1755
Imre Deak58ead0d2014-02-04 21:35:47 +02001756 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001757
1758 if (!dev_priv->display_irqs_enabled) {
1759 spin_unlock(&dev_priv->irq_lock);
1760 return;
1761 }
1762
Damien Lespiau055e3932014-08-18 13:49:10 +01001763 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001764 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001765 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001766
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001767 /*
1768 * PIPESTAT bits get signalled even when the interrupt is
1769 * disabled with the mask bits, and some of the status bits do
1770 * not generate interrupts at all (like the underrun bit). Hence
1771 * we need to be careful that we only handle what we want to
1772 * handle.
1773 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001774
1775 /* fifo underruns are filterered in the underrun handler. */
1776 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001777
1778 switch (pipe) {
1779 case PIPE_A:
1780 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1781 break;
1782 case PIPE_B:
1783 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1784 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001785 case PIPE_C:
1786 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1787 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001788 }
1789 if (iir & iir_bit)
1790 mask |= dev_priv->pipestat_irq_mask[pipe];
1791
1792 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001793 continue;
1794
1795 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001796 mask |= PIPESTAT_INT_ENABLE_MASK;
1797 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001798
1799 /*
1800 * Clear the PIPE*STAT regs before the IIR
1801 */
Imre Deak91d181d2014-02-10 18:42:49 +02001802 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1803 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001804 I915_WRITE(reg, pipe_stats[pipe]);
1805 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001806 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001807}
1808
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001809static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001810 u32 pipe_stats[I915_MAX_PIPES])
1811{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001812 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001813
Damien Lespiau055e3932014-08-18 13:49:10 +01001814 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001815 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1816 intel_pipe_handle_vblank(dev_priv, pipe))
1817 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001818
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001819 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001820 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001821
1822 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001823 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001824
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001825 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1826 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001827 }
1828
1829 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001830 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001831}
1832
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001833static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001834{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001835 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001836
1837 if (hotplug_status)
1838 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1839
1840 return hotplug_status;
1841}
1842
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001843static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001844 u32 hotplug_status)
1845{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001846 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001847
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001848 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1849 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001850 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001851
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001852 if (hotplug_trigger) {
1853 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1854 hotplug_trigger, hpd_status_g4x,
1855 i9xx_port_hotplug_long_detect);
1856
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001857 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001858 }
Jani Nikula369712e2015-05-27 15:03:40 +03001859
1860 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001861 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001862 } else {
1863 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001864
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001865 if (hotplug_trigger) {
1866 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001867 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001868 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001869 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001870 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001871 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001872}
1873
Daniel Vetterff1f5252012-10-02 15:10:55 +02001874static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001875{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001876 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001877 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001878 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001879
Imre Deak2dd2a882015-02-24 11:14:30 +02001880 if (!intel_irqs_enabled(dev_priv))
1881 return IRQ_NONE;
1882
Imre Deak1f814da2015-12-16 02:52:19 +02001883 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1884 disable_rpm_wakeref_asserts(dev_priv);
1885
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001886 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001887 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001888 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001889 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001890 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001891
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001892 gt_iir = I915_READ(GTIIR);
1893 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001894 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001895
1896 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001897 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001898
1899 ret = IRQ_HANDLED;
1900
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001901 /*
1902 * Theory on interrupt generation, based on empirical evidence:
1903 *
1904 * x = ((VLV_IIR & VLV_IER) ||
1905 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1906 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1907 *
1908 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1909 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1910 * guarantee the CPU interrupt will be raised again even if we
1911 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1912 * bits this time around.
1913 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001914 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001915 ier = I915_READ(VLV_IER);
1916 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001917
1918 if (gt_iir)
1919 I915_WRITE(GTIIR, gt_iir);
1920 if (pm_iir)
1921 I915_WRITE(GEN6_PMIIR, pm_iir);
1922
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001923 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001924 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001925
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001926 /* Call regardless, as some status bits might not be
1927 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001928 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001929
1930 /*
1931 * VLV_IIR is single buffered, and reflects the level
1932 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1933 */
1934 if (iir)
1935 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001936
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001937 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001938 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1939 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001940
Ville Syrjälä52894872016-04-13 21:19:56 +03001941 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001942 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001943 if (pm_iir)
1944 gen6_rps_irq_handler(dev_priv, pm_iir);
1945
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001946 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001947 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001948
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001949 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001950 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001951
Imre Deak1f814da2015-12-16 02:52:19 +02001952 enable_rpm_wakeref_asserts(dev_priv);
1953
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001954 return ret;
1955}
1956
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001957static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1958{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001959 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001960 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001961 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001962
Imre Deak2dd2a882015-02-24 11:14:30 +02001963 if (!intel_irqs_enabled(dev_priv))
1964 return IRQ_NONE;
1965
Imre Deak1f814da2015-12-16 02:52:19 +02001966 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1967 disable_rpm_wakeref_asserts(dev_priv);
1968
Chris Wilson579de732016-03-14 09:01:57 +00001969 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001970 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001971 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001972 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001973 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001974 u32 ier = 0;
1975
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001976 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1977 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001978
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001979 if (master_ctl == 0 && iir == 0)
1980 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001981
Oscar Mateo27b6c122014-06-16 16:11:00 +01001982 ret = IRQ_HANDLED;
1983
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001984 /*
1985 * Theory on interrupt generation, based on empirical evidence:
1986 *
1987 * x = ((VLV_IIR & VLV_IER) ||
1988 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1989 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1990 *
1991 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1992 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1993 * guarantee the CPU interrupt will be raised again even if we
1994 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1995 * bits this time around.
1996 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001997 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001998 ier = I915_READ(VLV_IER);
1999 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002000
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002001 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002002
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002003 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002004 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002005
Oscar Mateo27b6c122014-06-16 16:11:00 +01002006 /* Call regardless, as some status bits might not be
2007 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002008 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002009
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002010 /*
2011 * VLV_IIR is single buffered, and reflects the level
2012 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2013 */
2014 if (iir)
2015 I915_WRITE(VLV_IIR, iir);
2016
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002017 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002018 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002019 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002020
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002021 gen8_gt_irq_handler(dev_priv, gt_iir);
2022
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002023 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002024 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002025
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002026 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002027 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002028
Imre Deak1f814da2015-12-16 02:52:19 +02002029 enable_rpm_wakeref_asserts(dev_priv);
2030
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002031 return ret;
2032}
2033
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002034static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2035 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002036 const u32 hpd[HPD_NUM_PINS])
2037{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002038 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2039
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002040 /*
2041 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2042 * unless we touch the hotplug register, even if hotplug_trigger is
2043 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2044 * errors.
2045 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002046 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002047 if (!hotplug_trigger) {
2048 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2049 PORTD_HOTPLUG_STATUS_MASK |
2050 PORTC_HOTPLUG_STATUS_MASK |
2051 PORTB_HOTPLUG_STATUS_MASK;
2052 dig_hotplug_reg &= ~mask;
2053 }
2054
Ville Syrjälä40e56412015-08-27 23:56:10 +03002055 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002056 if (!hotplug_trigger)
2057 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002058
2059 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2060 dig_hotplug_reg, hpd,
2061 pch_port_hotplug_long_detect);
2062
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002063 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002064}
2065
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002066static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002067{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002068 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002069 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002070
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002071 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002072
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002073 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2074 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2075 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002076 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002077 port_name(port));
2078 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002079
Daniel Vetterce99c252012-12-01 13:53:47 +01002080 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002081 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002082
Jesse Barnes776ad802011-01-04 15:09:39 -08002083 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002084 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002085
2086 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2087 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2088
2089 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2090 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2091
2092 if (pch_iir & SDE_POISON)
2093 DRM_ERROR("PCH poison interrupt\n");
2094
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002095 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002096 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002097 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2098 pipe_name(pipe),
2099 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002100
2101 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2102 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2103
2104 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2105 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2106
Jesse Barnes776ad802011-01-04 15:09:39 -08002107 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002108 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002109
2110 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002111 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002112}
2113
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002114static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002115{
Paulo Zanoni86642812013-04-12 17:57:57 -03002116 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002117 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002118
Paulo Zanonide032bf2013-04-12 17:57:58 -03002119 if (err_int & ERR_INT_POISON)
2120 DRM_ERROR("Poison interrupt\n");
2121
Damien Lespiau055e3932014-08-18 13:49:10 +01002122 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002123 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2124 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002125
Daniel Vetter5a69b892013-10-16 22:55:52 +02002126 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002127 if (IS_IVYBRIDGE(dev_priv))
2128 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002129 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002130 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002131 }
2132 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002133
Paulo Zanoni86642812013-04-12 17:57:57 -03002134 I915_WRITE(GEN7_ERR_INT, err_int);
2135}
2136
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002137static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002138{
Paulo Zanoni86642812013-04-12 17:57:57 -03002139 u32 serr_int = I915_READ(SERR_INT);
2140
Paulo Zanonide032bf2013-04-12 17:57:58 -03002141 if (serr_int & SERR_INT_POISON)
2142 DRM_ERROR("PCH poison interrupt\n");
2143
Paulo Zanoni86642812013-04-12 17:57:57 -03002144 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002145 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002146
2147 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002148 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002149
2150 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002151 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002152
2153 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002154}
2155
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002156static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002157{
Adam Jackson23e81d62012-06-06 15:45:44 -04002158 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002159 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002160
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002161 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002162
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002163 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2164 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2165 SDE_AUDIO_POWER_SHIFT_CPT);
2166 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2167 port_name(port));
2168 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002169
2170 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002171 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002172
2173 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002174 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002175
2176 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2177 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2178
2179 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2180 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2181
2182 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002183 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002184 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2185 pipe_name(pipe),
2186 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002187
2188 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002189 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002190}
2191
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002192static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002193{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002194 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2195 ~SDE_PORTE_HOTPLUG_SPT;
2196 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2197 u32 pin_mask = 0, long_mask = 0;
2198
2199 if (hotplug_trigger) {
2200 u32 dig_hotplug_reg;
2201
2202 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2203 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2204
2205 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2206 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002207 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002208 }
2209
2210 if (hotplug2_trigger) {
2211 u32 dig_hotplug_reg;
2212
2213 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2214 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2215
2216 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2217 dig_hotplug_reg, hpd_spt,
2218 spt_port_hotplug2_long_detect);
2219 }
2220
2221 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002222 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002223
2224 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002225 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002226}
2227
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002228static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2229 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002230 const u32 hpd[HPD_NUM_PINS])
2231{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002232 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2233
2234 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2235 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2236
2237 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2238 dig_hotplug_reg, hpd,
2239 ilk_port_hotplug_long_detect);
2240
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002241 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002242}
2243
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002244static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2245 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002246{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002247 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002248 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2249
Ville Syrjälä40e56412015-08-27 23:56:10 +03002250 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002251 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002252
2253 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002254 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002255
2256 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002257 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002258
Paulo Zanonic008bc62013-07-12 16:35:10 -03002259 if (de_iir & DE_POISON)
2260 DRM_ERROR("Poison interrupt\n");
2261
Damien Lespiau055e3932014-08-18 13:49:10 +01002262 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002263 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2264 intel_pipe_handle_vblank(dev_priv, pipe))
2265 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002266
Daniel Vetter40da17c22013-10-21 18:04:36 +02002267 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002268 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002269
Daniel Vetter40da17c22013-10-21 18:04:36 +02002270 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002271 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002272
Daniel Vetter40da17c22013-10-21 18:04:36 +02002273 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002274 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002275 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002276 }
2277
2278 /* check event from PCH */
2279 if (de_iir & DE_PCH_EVENT) {
2280 u32 pch_iir = I915_READ(SDEIIR);
2281
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002282 if (HAS_PCH_CPT(dev_priv))
2283 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002284 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002285 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002286
2287 /* should clear PCH hotplug event before clear CPU irq */
2288 I915_WRITE(SDEIIR, pch_iir);
2289 }
2290
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002291 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2292 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002293}
2294
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002295static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2296 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002297{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002298 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002299 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2300
Ville Syrjälä40e56412015-08-27 23:56:10 +03002301 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002302 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002303
2304 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002305 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002306
2307 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002308 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002309
2310 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002311 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002312
Damien Lespiau055e3932014-08-18 13:49:10 +01002313 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002314 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2315 intel_pipe_handle_vblank(dev_priv, pipe))
2316 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002317
2318 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002319 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002320 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002321 }
2322
2323 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002324 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002325 u32 pch_iir = I915_READ(SDEIIR);
2326
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002327 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002328
2329 /* clear PCH hotplug event before clear CPU irq */
2330 I915_WRITE(SDEIIR, pch_iir);
2331 }
2332}
2333
Oscar Mateo72c90f62014-06-16 16:10:57 +01002334/*
2335 * To handle irqs with the minimum potential races with fresh interrupts, we:
2336 * 1 - Disable Master Interrupt Control.
2337 * 2 - Find the source(s) of the interrupt.
2338 * 3 - Clear the Interrupt Identity bits (IIR).
2339 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2340 * 5 - Re-enable Master Interrupt Control.
2341 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002342static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002343{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002344 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002345 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002346 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002347 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002348
Imre Deak2dd2a882015-02-24 11:14:30 +02002349 if (!intel_irqs_enabled(dev_priv))
2350 return IRQ_NONE;
2351
Imre Deak1f814da2015-12-16 02:52:19 +02002352 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2353 disable_rpm_wakeref_asserts(dev_priv);
2354
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002355 /* disable master interrupt before clearing iir */
2356 de_ier = I915_READ(DEIER);
2357 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002358 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002359
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002360 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2361 * interrupts will will be stored on its back queue, and then we'll be
2362 * able to process them after we restore SDEIER (as soon as we restore
2363 * it, we'll get an interrupt if SDEIIR still has something to process
2364 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002365 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002366 sde_ier = I915_READ(SDEIER);
2367 I915_WRITE(SDEIER, 0);
2368 POSTING_READ(SDEIER);
2369 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002370
Oscar Mateo72c90f62014-06-16 16:10:57 +01002371 /* Find, clear, then process each source of interrupt */
2372
Chris Wilson0e434062012-05-09 21:45:44 +01002373 gt_iir = I915_READ(GTIIR);
2374 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002375 I915_WRITE(GTIIR, gt_iir);
2376 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002377 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002378 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002379 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002380 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002381 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002382
2383 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002384 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002385 I915_WRITE(DEIIR, de_iir);
2386 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002387 if (INTEL_GEN(dev_priv) >= 7)
2388 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002389 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002390 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002391 }
2392
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002393 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002394 u32 pm_iir = I915_READ(GEN6_PMIIR);
2395 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002396 I915_WRITE(GEN6_PMIIR, pm_iir);
2397 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002398 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002399 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002400 }
2401
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002402 I915_WRITE(DEIER, de_ier);
2403 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002404 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002405 I915_WRITE(SDEIER, sde_ier);
2406 POSTING_READ(SDEIER);
2407 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002408
Imre Deak1f814da2015-12-16 02:52:19 +02002409 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2410 enable_rpm_wakeref_asserts(dev_priv);
2411
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002412 return ret;
2413}
2414
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002415static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2416 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002417 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302418{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002419 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302420
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002421 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2422 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302423
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002424 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002425 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002426 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002427
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002428 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302429}
2430
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002431static irqreturn_t
2432gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002433{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002434 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002435 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002436 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002437
Ben Widawskyabd58f02013-11-02 21:07:09 -07002438 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002439 iir = I915_READ(GEN8_DE_MISC_IIR);
2440 if (iir) {
2441 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002442 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002443 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002444 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002445 else
2446 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002447 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002448 else
2449 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002450 }
2451
Daniel Vetter6d766f02013-11-07 14:49:55 +01002452 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002453 iir = I915_READ(GEN8_DE_PORT_IIR);
2454 if (iir) {
2455 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302456 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002457
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002458 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002459 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002460
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002461 tmp_mask = GEN8_AUX_CHANNEL_A;
2462 if (INTEL_INFO(dev_priv)->gen >= 9)
2463 tmp_mask |= GEN9_AUX_CHANNEL_B |
2464 GEN9_AUX_CHANNEL_C |
2465 GEN9_AUX_CHANNEL_D;
2466
2467 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002468 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302469 found = true;
2470 }
2471
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002472 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002473 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2474 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002475 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2476 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002477 found = true;
2478 }
2479 } else if (IS_BROADWELL(dev_priv)) {
2480 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2481 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002482 ilk_hpd_irq_handler(dev_priv,
2483 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002484 found = true;
2485 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302486 }
2487
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002488 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002489 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302490 found = true;
2491 }
2492
Shashank Sharmad04a4922014-08-22 17:40:41 +05302493 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002494 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002495 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002496 else
2497 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002498 }
2499
Damien Lespiau055e3932014-08-18 13:49:10 +01002500 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002501 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002502
Daniel Vetterc42664c2013-11-07 11:05:40 +01002503 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2504 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002505
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002506 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2507 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002508 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002509 continue;
2510 }
2511
2512 ret = IRQ_HANDLED;
2513 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2514
Daniel Vetter5a21b662016-05-24 17:13:53 +02002515 if (iir & GEN8_PIPE_VBLANK &&
2516 intel_pipe_handle_vblank(dev_priv, pipe))
2517 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002518
2519 flip_done = iir;
2520 if (INTEL_INFO(dev_priv)->gen >= 9)
2521 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2522 else
2523 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2524
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002525 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002526 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002527
2528 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002529 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002530
2531 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2532 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2533
2534 fault_errors = iir;
2535 if (INTEL_INFO(dev_priv)->gen >= 9)
2536 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2537 else
2538 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2539
2540 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002541 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002542 pipe_name(pipe),
2543 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002544 }
2545
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002546 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302547 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002548 /*
2549 * FIXME(BDW): Assume for now that the new interrupt handling
2550 * scheme also closed the SDE interrupt handling race we've seen
2551 * on older pch-split platforms. But this needs testing.
2552 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002553 iir = I915_READ(SDEIIR);
2554 if (iir) {
2555 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002556 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002557
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002558 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002559 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002560 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002561 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002562 } else {
2563 /*
2564 * Like on previous PCH there seems to be something
2565 * fishy going on with forwarding PCH interrupts.
2566 */
2567 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2568 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002569 }
2570
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002571 return ret;
2572}
2573
2574static irqreturn_t gen8_irq_handler(int irq, void *arg)
2575{
2576 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002577 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002578 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002579 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002580 irqreturn_t ret;
2581
2582 if (!intel_irqs_enabled(dev_priv))
2583 return IRQ_NONE;
2584
2585 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2586 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2587 if (!master_ctl)
2588 return IRQ_NONE;
2589
2590 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2591
2592 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2593 disable_rpm_wakeref_asserts(dev_priv);
2594
2595 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002596 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2597 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002598 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2599
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002600 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2601 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002602
Imre Deak1f814da2015-12-16 02:52:19 +02002603 enable_rpm_wakeref_asserts(dev_priv);
2604
Ben Widawskyabd58f02013-11-02 21:07:09 -07002605 return ret;
2606}
2607
Chris Wilson1f15b762016-07-01 17:23:14 +01002608static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002609{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002610 /*
2611 * Notify all waiters for GPU completion events that reset state has
2612 * been changed, and that they need to restart their wait after
2613 * checking for potential errors (and bail out to drop locks if there is
2614 * a gpu reset pending so that i915_error_work_func can acquire them).
2615 */
2616
2617 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002618 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002619
2620 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2621 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002622}
2623
Jesse Barnes8a905232009-07-11 16:48:03 -04002624/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002625 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002626 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002627 *
2628 * Fire an error uevent so userspace can see that a hang or error
2629 * was detected.
2630 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002631static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002632{
Chris Wilson91c8a322016-07-05 10:40:23 +01002633 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002634 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2635 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2636 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002637
Chris Wilsonc0336662016-05-06 15:40:21 +01002638 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002639
Chris Wilson8af29b02016-09-09 14:11:47 +01002640 DRM_DEBUG_DRIVER("resetting chip\n");
2641 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2642
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002643 /*
Chris Wilson8af29b02016-09-09 14:11:47 +01002644 * In most cases it's guaranteed that we get here with an RPM
2645 * reference held, for example because there is a pending GPU
2646 * request that won't finish until the reset is done. This
2647 * isn't the case at least when we get here by doing a
2648 * simulated reset via debugs, so get an RPM reference.
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002649 */
Chris Wilson8af29b02016-09-09 14:11:47 +01002650 intel_runtime_pm_get(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002651 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002652
Chris Wilson780f2622016-09-09 14:11:52 +01002653 do {
2654 /*
2655 * All state reset _must_ be completed before we update the
2656 * reset counter, for otherwise waiters might miss the reset
2657 * pending state and not properly drop locks, resulting in
2658 * deadlocks with the reset work.
2659 */
2660 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2661 i915_reset(dev_priv);
2662 mutex_unlock(&dev_priv->drm.struct_mutex);
2663 }
2664
2665 /* We need to wait for anyone holding the lock to wakeup */
2666 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2667 I915_RESET_IN_PROGRESS,
2668 TASK_UNINTERRUPTIBLE,
2669 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002670
Chris Wilson8af29b02016-09-09 14:11:47 +01002671 intel_finish_reset(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002672 intel_runtime_pm_put(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002673
Chris Wilson780f2622016-09-09 14:11:52 +01002674 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002675 kobject_uevent_env(kobj,
2676 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002677
Chris Wilson8af29b02016-09-09 14:11:47 +01002678 /*
2679 * Note: The wake_up also serves as a memory barrier so that
2680 * waiters see the updated value of the dev_priv->gpu_error.
2681 */
2682 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002683}
2684
Ben Widawskyd6369512016-09-20 16:54:32 +03002685static inline void
2686i915_err_print_instdone(struct drm_i915_private *dev_priv,
2687 struct intel_instdone *instdone)
2688{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002689 int slice;
2690 int subslice;
2691
Ben Widawskyd6369512016-09-20 16:54:32 +03002692 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2693
2694 if (INTEL_GEN(dev_priv) <= 3)
2695 return;
2696
2697 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2698
2699 if (INTEL_GEN(dev_priv) <= 6)
2700 return;
2701
Ben Widawskyf9e61372016-09-20 16:54:33 +03002702 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2703 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2704 slice, subslice, instdone->sampler[slice][subslice]);
2705
2706 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2707 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2708 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002709}
2710
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002711static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002712{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002713 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002714
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002715 if (!IS_GEN2(dev_priv))
2716 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002717
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002718 if (INTEL_GEN(dev_priv) < 4)
2719 I915_WRITE(IPEIR, I915_READ(IPEIR));
2720 else
2721 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002722
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002723 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002724 eir = I915_READ(EIR);
2725 if (eir) {
2726 /*
2727 * some errors might have become stuck,
2728 * mask them.
2729 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002730 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002731 I915_WRITE(EMR, I915_READ(EMR) | eir);
2732 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2733 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002734}
2735
2736/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002737 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002738 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002739 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002740 * @fmt: Error message format string
2741 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002742 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002743 * dump it to the syslog. Also call i915_capture_error_state() to make
2744 * sure we get a record and make it available in debugfs. Fire a uevent
2745 * so userspace knows something bad happened (should trigger collection
2746 * of a ring dump etc.).
2747 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002748void i915_handle_error(struct drm_i915_private *dev_priv,
2749 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002750 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002751{
Mika Kuoppala58174462014-02-25 17:11:26 +02002752 va_list args;
2753 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002754
Mika Kuoppala58174462014-02-25 17:11:26 +02002755 va_start(args, fmt);
2756 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2757 va_end(args);
2758
Chris Wilsonc0336662016-05-06 15:40:21 +01002759 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002760 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002761
Chris Wilson8af29b02016-09-09 14:11:47 +01002762 if (!engine_mask)
2763 return;
Ben Gamariba1234d2009-09-14 17:48:47 -04002764
Chris Wilson8af29b02016-09-09 14:11:47 +01002765 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2766 &dev_priv->gpu_error.flags))
2767 return;
2768
2769 /*
2770 * Wakeup waiting processes so that the reset function
2771 * i915_reset_and_wakeup doesn't deadlock trying to grab
2772 * various locks. By bumping the reset counter first, the woken
2773 * processes will see a reset in progress and back off,
2774 * releasing their locks and then wait for the reset completion.
2775 * We must do this for _all_ gpu waiters that might hold locks
2776 * that the reset work needs to acquire.
2777 *
2778 * Note: The wake_up also provides a memory barrier to ensure that the
2779 * waiters see the updated value of the reset flags.
2780 */
2781 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002782
Chris Wilsonc0336662016-05-06 15:40:21 +01002783 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002784}
2785
Keith Packard42f52ef2008-10-18 19:39:29 -07002786/* Called from drm generic code, passed 'crtc' which
2787 * we use as a pipe index
2788 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002789static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002790{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002791 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002792 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002793
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002794 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002795 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2796 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2797
2798 return 0;
2799}
2800
2801static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2802{
2803 struct drm_i915_private *dev_priv = to_i915(dev);
2804 unsigned long irqflags;
2805
2806 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2807 i915_enable_pipestat(dev_priv, pipe,
2808 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002809 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002810
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002811 return 0;
2812}
2813
Thierry Reding88e72712015-09-24 18:35:31 +02002814static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002815{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002816 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002817 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002818 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002819 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002820
Jesse Barnesf796cf82011-04-07 13:58:17 -07002821 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002822 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002823 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2824
2825 return 0;
2826}
2827
Thierry Reding88e72712015-09-24 18:35:31 +02002828static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002829{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002830 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002831 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002832
Ben Widawskyabd58f02013-11-02 21:07:09 -07002833 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002834 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002835 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002836
Ben Widawskyabd58f02013-11-02 21:07:09 -07002837 return 0;
2838}
2839
Keith Packard42f52ef2008-10-18 19:39:29 -07002840/* Called from drm generic code, passed 'crtc' which
2841 * we use as a pipe index
2842 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002843static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2844{
2845 struct drm_i915_private *dev_priv = to_i915(dev);
2846 unsigned long irqflags;
2847
2848 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2849 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2850 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2851}
2852
2853static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002854{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002855 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002856 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002857
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002858 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002859 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002860 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002861 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2862}
2863
Thierry Reding88e72712015-09-24 18:35:31 +02002864static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002865{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002866 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002867 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002868 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002869 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002870
2871 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002872 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002873 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2874}
2875
Thierry Reding88e72712015-09-24 18:35:31 +02002876static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002877{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002878 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002879 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002880
Ben Widawskyabd58f02013-11-02 21:07:09 -07002881 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002882 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002883 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2884}
2885
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002886static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002887{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002888 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002889 return;
2890
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002891 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002892
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002893 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002894 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002895}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002896
Paulo Zanoni622364b2014-04-01 15:37:22 -03002897/*
2898 * SDEIER is also touched by the interrupt handler to work around missed PCH
2899 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2900 * instead we unconditionally enable all PCH interrupt sources here, but then
2901 * only unmask them as needed with SDEIMR.
2902 *
2903 * This function needs to be called before interrupts are enabled.
2904 */
2905static void ibx_irq_pre_postinstall(struct drm_device *dev)
2906{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002907 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002908
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002909 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002910 return;
2911
2912 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002913 I915_WRITE(SDEIER, 0xffffffff);
2914 POSTING_READ(SDEIER);
2915}
2916
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002917static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002918{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002919 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002920 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002921 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002922}
2923
Ville Syrjälä70591a42014-10-30 19:42:58 +02002924static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2925{
2926 enum pipe pipe;
2927
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002928 if (IS_CHERRYVIEW(dev_priv))
2929 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2930 else
2931 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2932
Ville Syrjäläad22d102016-04-12 18:56:14 +03002933 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002934 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2935
Ville Syrjäläad22d102016-04-12 18:56:14 +03002936 for_each_pipe(dev_priv, pipe) {
2937 I915_WRITE(PIPESTAT(pipe),
2938 PIPE_FIFO_UNDERRUN_STATUS |
2939 PIPESTAT_INT_STATUS_MASK);
2940 dev_priv->pipestat_irq_mask[pipe] = 0;
2941 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002942
2943 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002944 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002945}
2946
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002947static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2948{
2949 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002950 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002951 enum pipe pipe;
2952
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002953 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2954 PIPE_CRC_DONE_INTERRUPT_STATUS;
2955
2956 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2957 for_each_pipe(dev_priv, pipe)
2958 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2959
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002960 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2961 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2962 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002963 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002964 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002965
2966 WARN_ON(dev_priv->irq_mask != ~0);
2967
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002968 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002969
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002970 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002971}
2972
2973/* drm_dma.h hooks
2974*/
2975static void ironlake_irq_reset(struct drm_device *dev)
2976{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002977 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002978
2979 I915_WRITE(HWSTAM, 0xffffffff);
2980
2981 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002982 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002983 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2984
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002985 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002986
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002987 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002988}
2989
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002990static void valleyview_irq_preinstall(struct drm_device *dev)
2991{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002992 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002993
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03002994 I915_WRITE(VLV_MASTER_IER, 0);
2995 POSTING_READ(VLV_MASTER_IER);
2996
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002997 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002998
Ville Syrjäläad22d102016-04-12 18:56:14 +03002999 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003000 if (dev_priv->display_irqs_enabled)
3001 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003002 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003003}
3004
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003005static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3006{
3007 GEN8_IRQ_RESET_NDX(GT, 0);
3008 GEN8_IRQ_RESET_NDX(GT, 1);
3009 GEN8_IRQ_RESET_NDX(GT, 2);
3010 GEN8_IRQ_RESET_NDX(GT, 3);
3011}
3012
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003013static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003014{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003015 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003016 int pipe;
3017
Ben Widawskyabd58f02013-11-02 21:07:09 -07003018 I915_WRITE(GEN8_MASTER_IRQ, 0);
3019 POSTING_READ(GEN8_MASTER_IRQ);
3020
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003021 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003022
Damien Lespiau055e3932014-08-18 13:49:10 +01003023 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003024 if (intel_display_power_is_enabled(dev_priv,
3025 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003026 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003027
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003028 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3029 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3030 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003031
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003032 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003033 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003034}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003035
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003036void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3037 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003038{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003039 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003040 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003041
Daniel Vetter13321782014-09-15 14:55:29 +02003042 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003043 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3044 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3045 dev_priv->de_irq_mask[pipe],
3046 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003047 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003048}
3049
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003050void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3051 unsigned int pipe_mask)
3052{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003053 enum pipe pipe;
3054
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003055 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003056 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3057 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003058 spin_unlock_irq(&dev_priv->irq_lock);
3059
3060 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003061 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003062}
3063
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003064static void cherryview_irq_preinstall(struct drm_device *dev)
3065{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003066 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003067
3068 I915_WRITE(GEN8_MASTER_IRQ, 0);
3069 POSTING_READ(GEN8_MASTER_IRQ);
3070
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003071 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003072
3073 GEN5_IRQ_RESET(GEN8_PCU_);
3074
Ville Syrjäläad22d102016-04-12 18:56:14 +03003075 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003076 if (dev_priv->display_irqs_enabled)
3077 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003078 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003079}
3080
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003081static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003082 const u32 hpd[HPD_NUM_PINS])
3083{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003084 struct intel_encoder *encoder;
3085 u32 enabled_irqs = 0;
3086
Chris Wilson91c8a322016-07-05 10:40:23 +01003087 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003088 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3089 enabled_irqs |= hpd[encoder->hpd_pin];
3090
3091 return enabled_irqs;
3092}
3093
Imre Deak1a56b1a2017-01-27 11:39:21 +02003094static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3095{
3096 u32 hotplug;
3097
3098 /*
3099 * Enable digital hotplug on the PCH, and configure the DP short pulse
3100 * duration to 2ms (which is the minimum in the Display Port spec).
3101 * The pulse duration bits are reserved on LPT+.
3102 */
3103 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3104 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3105 PORTC_PULSE_DURATION_MASK |
3106 PORTD_PULSE_DURATION_MASK);
3107 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3108 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3109 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3110 /*
3111 * When CPU and PCH are on the same package, port A
3112 * HPD must be enabled in both north and south.
3113 */
3114 if (HAS_PCH_LPT_LP(dev_priv))
3115 hotplug |= PORTA_HOTPLUG_ENABLE;
3116 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3117}
3118
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003119static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003120{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003121 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003122
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003123 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003124 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003125 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003126 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003127 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003128 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003129 }
3130
Daniel Vetterfee884e2013-07-04 23:35:21 +02003131 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003132
Imre Deak1a56b1a2017-01-27 11:39:21 +02003133 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003134}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003135
Imre Deak7fff8122017-01-27 11:39:18 +02003136static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3137{
3138 u32 hotplug;
3139
3140 /* Enable digital hotplug on the PCH */
3141 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3142 hotplug |= PORTA_HOTPLUG_ENABLE |
3143 PORTB_HOTPLUG_ENABLE |
3144 PORTC_HOTPLUG_ENABLE |
3145 PORTD_HOTPLUG_ENABLE;
3146 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3147
3148 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3149 hotplug |= PORTE_HOTPLUG_ENABLE;
3150 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3151}
3152
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003153static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003154{
Imre Deak7fff8122017-01-27 11:39:18 +02003155 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003156
3157 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003158 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003159
3160 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3161
Imre Deak7fff8122017-01-27 11:39:18 +02003162 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003163}
3164
Imre Deak1a56b1a2017-01-27 11:39:21 +02003165static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3166{
3167 u32 hotplug;
3168
3169 /*
3170 * Enable digital hotplug on the CPU, and configure the DP short pulse
3171 * duration to 2ms (which is the minimum in the Display Port spec)
3172 * The pulse duration bits are reserved on HSW+.
3173 */
3174 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3175 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3176 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3177 DIGITAL_PORTA_PULSE_DURATION_2ms;
3178 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3179}
3180
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003181static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003182{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003183 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003184
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003185 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003186 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003187 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003188
3189 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003190 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003191 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003192 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003193
3194 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003195 } else {
3196 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003197 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003198
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003199 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3200 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003201
Imre Deak1a56b1a2017-01-27 11:39:21 +02003202 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003203
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003204 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003205}
3206
Imre Deak7fff8122017-01-27 11:39:18 +02003207static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3208 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003209{
Imre Deak7fff8122017-01-27 11:39:18 +02003210 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003211
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003212 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak7fff8122017-01-27 11:39:18 +02003213 hotplug |= PORTA_HOTPLUG_ENABLE |
3214 PORTB_HOTPLUG_ENABLE |
3215 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303216
3217 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3218 hotplug, enabled_irqs);
3219 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3220
3221 /*
3222 * For BXT invert bit has to be set based on AOB design
3223 * for HPD detection logic, update it based on VBT fields.
3224 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303225 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3226 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3227 hotplug |= BXT_DDIA_HPD_INVERT;
3228 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3229 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3230 hotplug |= BXT_DDIB_HPD_INVERT;
3231 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3232 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3233 hotplug |= BXT_DDIC_HPD_INVERT;
3234
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003235 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003236}
3237
Imre Deak7fff8122017-01-27 11:39:18 +02003238static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3239{
3240 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3241}
3242
3243static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3244{
3245 u32 hotplug_irqs, enabled_irqs;
3246
3247 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3248 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3249
3250 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3251
3252 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3253}
3254
Paulo Zanonid46da432013-02-08 17:35:15 -02003255static void ibx_irq_postinstall(struct drm_device *dev)
3256{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003257 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003258 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003259
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003260 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003261 return;
3262
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003263 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003264 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003265 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003266 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003267
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003268 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003269 I915_WRITE(SDEIMR, ~mask);
Imre Deak7fff8122017-01-27 11:39:18 +02003270
3271 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3272 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003273 ibx_hpd_detection_setup(dev_priv);
Imre Deak7fff8122017-01-27 11:39:18 +02003274 else
3275 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003276}
3277
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003278static void gen5_gt_irq_postinstall(struct drm_device *dev)
3279{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003280 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003281 u32 pm_irqs, gt_irqs;
3282
3283 pm_irqs = gt_irqs = 0;
3284
3285 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003286 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003287 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003288 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3289 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003290 }
3291
3292 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003293 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003294 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003295 } else {
3296 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3297 }
3298
Paulo Zanoni35079892014-04-01 15:37:15 -03003299 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003300
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003301 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003302 /*
3303 * RPS interrupts will get enabled/disabled on demand when RPS
3304 * itself is enabled/disabled.
3305 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303306 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003307 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303308 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3309 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003310
Akash Goelf4e9af42016-10-12 21:54:30 +05303311 dev_priv->pm_imr = 0xffffffff;
3312 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003313 }
3314}
3315
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003316static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003317{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003318 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003319 u32 display_mask, extra_mask;
3320
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003321 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003322 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3323 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3324 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003325 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003326 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003327 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3328 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003329 } else {
3330 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3331 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003332 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003333 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3334 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003335 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3336 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3337 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003338 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003339
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003340 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003341
Paulo Zanoni0c841212014-04-01 15:37:27 -03003342 I915_WRITE(HWSTAM, 0xeffe);
3343
Paulo Zanoni622364b2014-04-01 15:37:22 -03003344 ibx_irq_pre_postinstall(dev);
3345
Paulo Zanoni35079892014-04-01 15:37:15 -03003346 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003347
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003348 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003349
Imre Deak1a56b1a2017-01-27 11:39:21 +02003350 ilk_hpd_detection_setup(dev_priv);
3351
Paulo Zanonid46da432013-02-08 17:35:15 -02003352 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003353
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003354 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003355 /* Enable PCU event interrupts
3356 *
3357 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003358 * setup is guaranteed to run in single-threaded context. But we
3359 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003360 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003361 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003362 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003363 }
3364
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003365 return 0;
3366}
3367
Imre Deakf8b79e52014-03-04 19:23:07 +02003368void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3369{
3370 assert_spin_locked(&dev_priv->irq_lock);
3371
3372 if (dev_priv->display_irqs_enabled)
3373 return;
3374
3375 dev_priv->display_irqs_enabled = true;
3376
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003377 if (intel_irqs_enabled(dev_priv)) {
3378 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003379 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003380 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003381}
3382
3383void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3384{
3385 assert_spin_locked(&dev_priv->irq_lock);
3386
3387 if (!dev_priv->display_irqs_enabled)
3388 return;
3389
3390 dev_priv->display_irqs_enabled = false;
3391
Imre Deak950eaba2014-09-08 15:21:09 +03003392 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003393 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003394}
3395
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003396
3397static int valleyview_irq_postinstall(struct drm_device *dev)
3398{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003399 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003400
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003401 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003402
Ville Syrjäläad22d102016-04-12 18:56:14 +03003403 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003404 if (dev_priv->display_irqs_enabled)
3405 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003406 spin_unlock_irq(&dev_priv->irq_lock);
3407
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003408 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003409 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003410
3411 return 0;
3412}
3413
Ben Widawskyabd58f02013-11-02 21:07:09 -07003414static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3415{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003416 /* These are interrupts we'll toggle with the ring mask register */
3417 uint32_t gt_interrupts[] = {
3418 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003419 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003420 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3421 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003422 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003423 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3424 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3425 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003426 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003427 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3428 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003429 };
3430
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003431 if (HAS_L3_DPF(dev_priv))
3432 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3433
Akash Goelf4e9af42016-10-12 21:54:30 +05303434 dev_priv->pm_ier = 0x0;
3435 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303436 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3437 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003438 /*
3439 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303440 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003441 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303442 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303443 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003444}
3445
3446static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3447{
Damien Lespiau770de832014-03-20 20:45:01 +00003448 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3449 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003450 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3451 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003452 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003453 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003454
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003455 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003456 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3457 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003458 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3459 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003460 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003461 de_port_masked |= BXT_DE_PORT_GMBUS;
3462 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003463 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3464 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003465 }
Damien Lespiau770de832014-03-20 20:45:01 +00003466
3467 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3468 GEN8_PIPE_FIFO_UNDERRUN;
3469
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003470 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003471 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003472 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3473 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003474 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3475
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003476 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3477 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3478 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003479
Damien Lespiau055e3932014-08-18 13:49:10 +01003480 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003481 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003482 POWER_DOMAIN_PIPE(pipe)))
3483 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3484 dev_priv->de_irq_mask[pipe],
3485 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003486
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003487 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003488 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak7fff8122017-01-27 11:39:18 +02003489
3490 if (IS_GEN9_LP(dev_priv))
3491 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003492 else if (IS_BROADWELL(dev_priv))
3493 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003494}
3495
3496static int gen8_irq_postinstall(struct drm_device *dev)
3497{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003498 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003499
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003500 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303501 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003502
Ben Widawskyabd58f02013-11-02 21:07:09 -07003503 gen8_gt_irq_postinstall(dev_priv);
3504 gen8_de_irq_postinstall(dev_priv);
3505
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003506 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303507 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003508
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003509 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003510 POSTING_READ(GEN8_MASTER_IRQ);
3511
3512 return 0;
3513}
3514
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003515static int cherryview_irq_postinstall(struct drm_device *dev)
3516{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003517 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003518
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003519 gen8_gt_irq_postinstall(dev_priv);
3520
Ville Syrjäläad22d102016-04-12 18:56:14 +03003521 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003522 if (dev_priv->display_irqs_enabled)
3523 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003524 spin_unlock_irq(&dev_priv->irq_lock);
3525
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003526 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003527 POSTING_READ(GEN8_MASTER_IRQ);
3528
3529 return 0;
3530}
3531
Ben Widawskyabd58f02013-11-02 21:07:09 -07003532static void gen8_irq_uninstall(struct drm_device *dev)
3533{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003534 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003535
3536 if (!dev_priv)
3537 return;
3538
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003539 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003540}
3541
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003542static void valleyview_irq_uninstall(struct drm_device *dev)
3543{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003544 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003545
3546 if (!dev_priv)
3547 return;
3548
Imre Deak843d0e72014-04-14 20:24:23 +03003549 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003550 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003551
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003552 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003554 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003555
Ville Syrjäläad22d102016-04-12 18:56:14 +03003556 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003557 if (dev_priv->display_irqs_enabled)
3558 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003559 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003560}
3561
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003562static void cherryview_irq_uninstall(struct drm_device *dev)
3563{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003564 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003565
3566 if (!dev_priv)
3567 return;
3568
3569 I915_WRITE(GEN8_MASTER_IRQ, 0);
3570 POSTING_READ(GEN8_MASTER_IRQ);
3571
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003572 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003573
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003574 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003575
Ville Syrjäläad22d102016-04-12 18:56:14 +03003576 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003577 if (dev_priv->display_irqs_enabled)
3578 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003579 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003580}
3581
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003582static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003583{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003584 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003585
3586 if (!dev_priv)
3587 return;
3588
Paulo Zanonibe30b292014-04-01 15:37:25 -03003589 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003590}
3591
Chris Wilsonc2798b12012-04-22 21:13:57 +01003592static void i8xx_irq_preinstall(struct drm_device * dev)
3593{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003594 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003595 int pipe;
3596
Damien Lespiau055e3932014-08-18 13:49:10 +01003597 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003598 I915_WRITE(PIPESTAT(pipe), 0);
3599 I915_WRITE16(IMR, 0xffff);
3600 I915_WRITE16(IER, 0x0);
3601 POSTING_READ16(IER);
3602}
3603
3604static int i8xx_irq_postinstall(struct drm_device *dev)
3605{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003606 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003607
Chris Wilsonc2798b12012-04-22 21:13:57 +01003608 I915_WRITE16(EMR,
3609 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3610
3611 /* Unmask the interrupts that we always want on. */
3612 dev_priv->irq_mask =
3613 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3614 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3615 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003616 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003617 I915_WRITE16(IMR, dev_priv->irq_mask);
3618
3619 I915_WRITE16(IER,
3620 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3621 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003622 I915_USER_INTERRUPT);
3623 POSTING_READ16(IER);
3624
Daniel Vetter379ef822013-10-16 22:55:56 +02003625 /* Interrupt setup is already guaranteed to be single-threaded, this is
3626 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003627 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003628 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3629 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003630 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003631
Chris Wilsonc2798b12012-04-22 21:13:57 +01003632 return 0;
3633}
3634
Daniel Vetter5a21b662016-05-24 17:13:53 +02003635/*
3636 * Returns true when a page flip has completed.
3637 */
3638static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3639 int plane, int pipe, u32 iir)
3640{
3641 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3642
3643 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3644 return false;
3645
3646 if ((iir & flip_pending) == 0)
3647 goto check_page_flip;
3648
3649 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3650 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3651 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3652 * the flip is completed (no longer pending). Since this doesn't raise
3653 * an interrupt per se, we watch for the change at vblank.
3654 */
3655 if (I915_READ16(ISR) & flip_pending)
3656 goto check_page_flip;
3657
3658 intel_finish_page_flip_cs(dev_priv, pipe);
3659 return true;
3660
3661check_page_flip:
3662 intel_check_page_flip(dev_priv, pipe);
3663 return false;
3664}
3665
Daniel Vetterff1f5252012-10-02 15:10:55 +02003666static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003667{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003668 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003669 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003670 u16 iir, new_iir;
3671 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003672 int pipe;
3673 u16 flip_mask =
3674 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3675 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003676 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003677
Imre Deak2dd2a882015-02-24 11:14:30 +02003678 if (!intel_irqs_enabled(dev_priv))
3679 return IRQ_NONE;
3680
Imre Deak1f814da2015-12-16 02:52:19 +02003681 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3682 disable_rpm_wakeref_asserts(dev_priv);
3683
3684 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003685 iir = I915_READ16(IIR);
3686 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003687 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003688
3689 while (iir & ~flip_mask) {
3690 /* Can't rely on pipestat interrupt bit in iir as it might
3691 * have been cleared after the pipestat interrupt was received.
3692 * It doesn't set the bit in iir again, but it still produces
3693 * interrupts (for non-MSI).
3694 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003695 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003696 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003697 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003698
Damien Lespiau055e3932014-08-18 13:49:10 +01003699 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003700 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003701 pipe_stats[pipe] = I915_READ(reg);
3702
3703 /*
3704 * Clear the PIPE*STAT regs before the IIR
3705 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003706 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003707 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003708 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003709 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003710
3711 I915_WRITE16(IIR, iir & ~flip_mask);
3712 new_iir = I915_READ16(IIR); /* Flush posted writes */
3713
Chris Wilsonc2798b12012-04-22 21:13:57 +01003714 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303715 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003716
Damien Lespiau055e3932014-08-18 13:49:10 +01003717 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003718 int plane = pipe;
3719 if (HAS_FBC(dev_priv))
3720 plane = !plane;
3721
3722 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3723 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3724 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003725
Daniel Vetter4356d582013-10-16 22:55:55 +02003726 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003727 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003728
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003729 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3730 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3731 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003732 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003733
3734 iir = new_iir;
3735 }
Imre Deak1f814da2015-12-16 02:52:19 +02003736 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003737
Imre Deak1f814da2015-12-16 02:52:19 +02003738out:
3739 enable_rpm_wakeref_asserts(dev_priv);
3740
3741 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003742}
3743
3744static void i8xx_irq_uninstall(struct drm_device * dev)
3745{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003746 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003747 int pipe;
3748
Damien Lespiau055e3932014-08-18 13:49:10 +01003749 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003750 /* Clear enable bits; then clear status bits */
3751 I915_WRITE(PIPESTAT(pipe), 0);
3752 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3753 }
3754 I915_WRITE16(IMR, 0xffff);
3755 I915_WRITE16(IER, 0x0);
3756 I915_WRITE16(IIR, I915_READ16(IIR));
3757}
3758
Chris Wilsona266c7d2012-04-24 22:59:44 +01003759static void i915_irq_preinstall(struct drm_device * dev)
3760{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003761 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003762 int pipe;
3763
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003764 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003765 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003766 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3767 }
3768
Chris Wilson00d98eb2012-04-24 22:59:48 +01003769 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003770 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003771 I915_WRITE(PIPESTAT(pipe), 0);
3772 I915_WRITE(IMR, 0xffffffff);
3773 I915_WRITE(IER, 0x0);
3774 POSTING_READ(IER);
3775}
3776
3777static int i915_irq_postinstall(struct drm_device *dev)
3778{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003779 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003780 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003781
Chris Wilson38bde182012-04-24 22:59:50 +01003782 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3783
3784 /* Unmask the interrupts that we always want on. */
3785 dev_priv->irq_mask =
3786 ~(I915_ASLE_INTERRUPT |
3787 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3788 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3789 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003790 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003791
3792 enable_mask =
3793 I915_ASLE_INTERRUPT |
3794 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3795 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003796 I915_USER_INTERRUPT;
3797
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003798 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003799 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003800 POSTING_READ(PORT_HOTPLUG_EN);
3801
Chris Wilsona266c7d2012-04-24 22:59:44 +01003802 /* Enable in IER... */
3803 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3804 /* and unmask in IMR */
3805 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3806 }
3807
Chris Wilsona266c7d2012-04-24 22:59:44 +01003808 I915_WRITE(IMR, dev_priv->irq_mask);
3809 I915_WRITE(IER, enable_mask);
3810 POSTING_READ(IER);
3811
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003812 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003813
Daniel Vetter379ef822013-10-16 22:55:56 +02003814 /* Interrupt setup is already guaranteed to be single-threaded, this is
3815 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003816 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003817 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3818 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003819 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003820
Daniel Vetter20afbda2012-12-11 14:05:07 +01003821 return 0;
3822}
3823
Daniel Vetter5a21b662016-05-24 17:13:53 +02003824/*
3825 * Returns true when a page flip has completed.
3826 */
3827static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3828 int plane, int pipe, u32 iir)
3829{
3830 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3831
3832 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3833 return false;
3834
3835 if ((iir & flip_pending) == 0)
3836 goto check_page_flip;
3837
3838 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3839 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3840 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3841 * the flip is completed (no longer pending). Since this doesn't raise
3842 * an interrupt per se, we watch for the change at vblank.
3843 */
3844 if (I915_READ(ISR) & flip_pending)
3845 goto check_page_flip;
3846
3847 intel_finish_page_flip_cs(dev_priv, pipe);
3848 return true;
3849
3850check_page_flip:
3851 intel_check_page_flip(dev_priv, pipe);
3852 return false;
3853}
3854
Daniel Vetterff1f5252012-10-02 15:10:55 +02003855static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003856{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003857 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003858 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003859 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003860 u32 flip_mask =
3861 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3862 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003863 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864
Imre Deak2dd2a882015-02-24 11:14:30 +02003865 if (!intel_irqs_enabled(dev_priv))
3866 return IRQ_NONE;
3867
Imre Deak1f814da2015-12-16 02:52:19 +02003868 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3869 disable_rpm_wakeref_asserts(dev_priv);
3870
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003872 do {
3873 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003874 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003875
3876 /* Can't rely on pipestat interrupt bit in iir as it might
3877 * have been cleared after the pipestat interrupt was received.
3878 * It doesn't set the bit in iir again, but it still produces
3879 * interrupts (for non-MSI).
3880 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003881 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003883 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003884
Damien Lespiau055e3932014-08-18 13:49:10 +01003885 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003886 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887 pipe_stats[pipe] = I915_READ(reg);
3888
Chris Wilson38bde182012-04-24 22:59:50 +01003889 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003890 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003891 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003892 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003893 }
3894 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003895 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003896
3897 if (!irq_received)
3898 break;
3899
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003901 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003902 iir & I915_DISPLAY_PORT_INTERRUPT) {
3903 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3904 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003905 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003906 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907
Chris Wilson38bde182012-04-24 22:59:50 +01003908 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909 new_iir = I915_READ(IIR); /* Flush posted writes */
3910
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303912 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003913
Damien Lespiau055e3932014-08-18 13:49:10 +01003914 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003915 int plane = pipe;
3916 if (HAS_FBC(dev_priv))
3917 plane = !plane;
3918
3919 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3920 i915_handle_vblank(dev_priv, plane, pipe, iir))
3921 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922
3923 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3924 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003925
3926 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003927 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003928
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003929 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3930 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3931 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003932 }
3933
Chris Wilsona266c7d2012-04-24 22:59:44 +01003934 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003935 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003936
3937 /* With MSI, interrupts are only generated when iir
3938 * transitions from zero to nonzero. If another bit got
3939 * set while we were handling the existing iir bits, then
3940 * we would never get another interrupt.
3941 *
3942 * This is fine on non-MSI as well, as if we hit this path
3943 * we avoid exiting the interrupt handler only to generate
3944 * another one.
3945 *
3946 * Note that for MSI this could cause a stray interrupt report
3947 * if an interrupt landed in the time between writing IIR and
3948 * the posting read. This should be rare enough to never
3949 * trigger the 99% of 100,000 interrupts test for disabling
3950 * stray interrupts.
3951 */
Chris Wilson38bde182012-04-24 22:59:50 +01003952 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003954 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003955
Imre Deak1f814da2015-12-16 02:52:19 +02003956 enable_rpm_wakeref_asserts(dev_priv);
3957
Chris Wilsona266c7d2012-04-24 22:59:44 +01003958 return ret;
3959}
3960
3961static void i915_irq_uninstall(struct drm_device * dev)
3962{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003963 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964 int pipe;
3965
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003966 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003967 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3969 }
3970
Chris Wilson00d98eb2012-04-24 22:59:48 +01003971 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003972 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003973 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003974 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003975 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3976 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003977 I915_WRITE(IMR, 0xffffffff);
3978 I915_WRITE(IER, 0x0);
3979
Chris Wilsona266c7d2012-04-24 22:59:44 +01003980 I915_WRITE(IIR, I915_READ(IIR));
3981}
3982
3983static void i965_irq_preinstall(struct drm_device * dev)
3984{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003985 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003986 int pipe;
3987
Egbert Eich0706f172015-09-23 16:15:27 +02003988 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003989 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990
3991 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003992 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993 I915_WRITE(PIPESTAT(pipe), 0);
3994 I915_WRITE(IMR, 0xffffffff);
3995 I915_WRITE(IER, 0x0);
3996 POSTING_READ(IER);
3997}
3998
3999static int i965_irq_postinstall(struct drm_device *dev)
4000{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004001 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004002 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004003 u32 error_mask;
4004
Chris Wilsona266c7d2012-04-24 22:59:44 +01004005 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004006 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004007 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004008 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4009 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4010 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4011 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4012 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4013
4014 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004015 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4016 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004017 enable_mask |= I915_USER_INTERRUPT;
4018
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004019 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004020 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004021
Daniel Vetterb79480b2013-06-27 17:52:10 +02004022 /* Interrupt setup is already guaranteed to be single-threaded, this is
4023 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004024 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004025 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4026 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4027 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004028 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029
Chris Wilsona266c7d2012-04-24 22:59:44 +01004030 /*
4031 * Enable some error detection, note the instruction error mask
4032 * bit is reserved, so we leave it masked.
4033 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004034 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4036 GM45_ERROR_MEM_PRIV |
4037 GM45_ERROR_CP_PRIV |
4038 I915_ERROR_MEMORY_REFRESH);
4039 } else {
4040 error_mask = ~(I915_ERROR_PAGE_TABLE |
4041 I915_ERROR_MEMORY_REFRESH);
4042 }
4043 I915_WRITE(EMR, error_mask);
4044
4045 I915_WRITE(IMR, dev_priv->irq_mask);
4046 I915_WRITE(IER, enable_mask);
4047 POSTING_READ(IER);
4048
Egbert Eich0706f172015-09-23 16:15:27 +02004049 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004050 POSTING_READ(PORT_HOTPLUG_EN);
4051
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004052 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004053
4054 return 0;
4055}
4056
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004057static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004058{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004059 u32 hotplug_en;
4060
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004061 assert_spin_locked(&dev_priv->irq_lock);
4062
Ville Syrjälä778eb332015-01-09 14:21:13 +02004063 /* Note HDMI and DP share hotplug bits */
4064 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004065 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004066 /* Programming the CRT detection parameters tends
4067 to generate a spurious hotplug event about three
4068 seconds later. So just do it once.
4069 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004070 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004071 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004072 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004073
Ville Syrjälä778eb332015-01-09 14:21:13 +02004074 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004075 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004076 HOTPLUG_INT_EN_MASK |
4077 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4078 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4079 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004080}
4081
Daniel Vetterff1f5252012-10-02 15:10:55 +02004082static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004083{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004084 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004085 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086 u32 iir, new_iir;
4087 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004089 u32 flip_mask =
4090 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4091 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004092
Imre Deak2dd2a882015-02-24 11:14:30 +02004093 if (!intel_irqs_enabled(dev_priv))
4094 return IRQ_NONE;
4095
Imre Deak1f814da2015-12-16 02:52:19 +02004096 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4097 disable_rpm_wakeref_asserts(dev_priv);
4098
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099 iir = I915_READ(IIR);
4100
Chris Wilsona266c7d2012-04-24 22:59:44 +01004101 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004102 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004103 bool blc_event = false;
4104
Chris Wilsona266c7d2012-04-24 22:59:44 +01004105 /* Can't rely on pipestat interrupt bit in iir as it might
4106 * have been cleared after the pipestat interrupt was received.
4107 * It doesn't set the bit in iir again, but it still produces
4108 * interrupts (for non-MSI).
4109 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004110 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004111 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004112 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113
Damien Lespiau055e3932014-08-18 13:49:10 +01004114 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004115 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116 pipe_stats[pipe] = I915_READ(reg);
4117
4118 /*
4119 * Clear the PIPE*STAT regs before the IIR
4120 */
4121 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004122 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004123 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124 }
4125 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004126 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004127
4128 if (!irq_received)
4129 break;
4130
4131 ret = IRQ_HANDLED;
4132
4133 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004134 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4135 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4136 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004137 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004138 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004140 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004141 new_iir = I915_READ(IIR); /* Flush posted writes */
4142
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304144 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304146 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004147
Damien Lespiau055e3932014-08-18 13:49:10 +01004148 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004149 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4150 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4151 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004152
4153 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4154 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004155
4156 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004157 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004159 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4160 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004161 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162
4163 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004164 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004165
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004166 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004167 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004168
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169 /* With MSI, interrupts are only generated when iir
4170 * transitions from zero to nonzero. If another bit got
4171 * set while we were handling the existing iir bits, then
4172 * we would never get another interrupt.
4173 *
4174 * This is fine on non-MSI as well, as if we hit this path
4175 * we avoid exiting the interrupt handler only to generate
4176 * another one.
4177 *
4178 * Note that for MSI this could cause a stray interrupt report
4179 * if an interrupt landed in the time between writing IIR and
4180 * the posting read. This should be rare enough to never
4181 * trigger the 99% of 100,000 interrupts test for disabling
4182 * stray interrupts.
4183 */
4184 iir = new_iir;
4185 }
4186
Imre Deak1f814da2015-12-16 02:52:19 +02004187 enable_rpm_wakeref_asserts(dev_priv);
4188
Chris Wilsona266c7d2012-04-24 22:59:44 +01004189 return ret;
4190}
4191
4192static void i965_irq_uninstall(struct drm_device * dev)
4193{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004194 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004195 int pipe;
4196
4197 if (!dev_priv)
4198 return;
4199
Egbert Eich0706f172015-09-23 16:15:27 +02004200 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004201 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004202
4203 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004204 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004205 I915_WRITE(PIPESTAT(pipe), 0);
4206 I915_WRITE(IMR, 0xffffffff);
4207 I915_WRITE(IER, 0x0);
4208
Damien Lespiau055e3932014-08-18 13:49:10 +01004209 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004210 I915_WRITE(PIPESTAT(pipe),
4211 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4212 I915_WRITE(IIR, I915_READ(IIR));
4213}
4214
Daniel Vetterfca52a52014-09-30 10:56:45 +02004215/**
4216 * intel_irq_init - initializes irq support
4217 * @dev_priv: i915 device instance
4218 *
4219 * This function initializes all the irq support including work items, timers
4220 * and all the vtables. It does not setup the interrupt itself though.
4221 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004222void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004223{
Chris Wilson91c8a322016-07-05 10:40:23 +01004224 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004225
Jani Nikula77913b32015-06-18 13:06:16 +03004226 intel_hpd_init_work(dev_priv);
4227
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004228 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004229 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004230
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004231 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304232 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4233
Deepak Sa6706b42014-03-15 20:23:22 +05304234 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004235 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004236 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004237 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004238 else
4239 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304240
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304241 dev_priv->rps.pm_intr_keep = 0;
4242
4243 /*
4244 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4245 * if GEN6_PM_UP_EI_EXPIRED is masked.
4246 *
4247 * TODO: verify if this can be reproduced on VLV,CHV.
4248 */
4249 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4250 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4251
4252 if (INTEL_INFO(dev_priv)->gen >= 8)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01004253 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304254
Daniel Vetterb9632912014-09-30 10:56:44 +02004255 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004256 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004257 dev->max_vblank_count = 0;
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004258 dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004259 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004260 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004261 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004262 } else {
4263 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4264 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004265 }
4266
Ville Syrjälä21da2702014-08-06 14:49:55 +03004267 /*
4268 * Opt out of the vblank disable timer on everything except gen2.
4269 * Gen2 doesn't have a hardware frame counter and so depends on
4270 * vblank interrupts to produce sane vblank seuquence numbers.
4271 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004272 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004273 dev->vblank_disable_immediate = true;
4274
Chris Wilson262fd482017-02-15 13:15:47 +00004275 /* Most platforms treat the display irq block as an always-on
4276 * power domain. vlv/chv can disable it at runtime and need
4277 * special care to avoid writing any of the display block registers
4278 * outside of the power domain. We defer setting up the display irqs
4279 * in this case to the runtime pm.
4280 */
4281 dev_priv->display_irqs_enabled = true;
4282 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4283 dev_priv->display_irqs_enabled = false;
4284
Lyude317eaa92017-02-03 21:18:25 -05004285 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4286
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004287 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4288 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004289
Daniel Vetterb9632912014-09-30 10:56:44 +02004290 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004291 dev->driver->irq_handler = cherryview_irq_handler;
4292 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4293 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4294 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004295 dev->driver->enable_vblank = i965_enable_vblank;
4296 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004297 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004298 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004299 dev->driver->irq_handler = valleyview_irq_handler;
4300 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4301 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4302 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004303 dev->driver->enable_vblank = i965_enable_vblank;
4304 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004305 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004306 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004307 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004308 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004309 dev->driver->irq_postinstall = gen8_irq_postinstall;
4310 dev->driver->irq_uninstall = gen8_irq_uninstall;
4311 dev->driver->enable_vblank = gen8_enable_vblank;
4312 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004313 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004314 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004315 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004316 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4317 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004318 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004319 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004320 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004321 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004322 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4323 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4324 dev->driver->enable_vblank = ironlake_enable_vblank;
4325 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004326 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004327 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004328 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004329 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4330 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4331 dev->driver->irq_handler = i8xx_irq_handler;
4332 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004333 dev->driver->enable_vblank = i8xx_enable_vblank;
4334 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004335 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004336 dev->driver->irq_preinstall = i915_irq_preinstall;
4337 dev->driver->irq_postinstall = i915_irq_postinstall;
4338 dev->driver->irq_uninstall = i915_irq_uninstall;
4339 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004340 dev->driver->enable_vblank = i8xx_enable_vblank;
4341 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004342 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004343 dev->driver->irq_preinstall = i965_irq_preinstall;
4344 dev->driver->irq_postinstall = i965_irq_postinstall;
4345 dev->driver->irq_uninstall = i965_irq_uninstall;
4346 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004347 dev->driver->enable_vblank = i965_enable_vblank;
4348 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004349 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004350 if (I915_HAS_HOTPLUG(dev_priv))
4351 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004352 }
4353}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004354
Daniel Vetterfca52a52014-09-30 10:56:45 +02004355/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004356 * intel_irq_install - enables the hardware interrupt
4357 * @dev_priv: i915 device instance
4358 *
4359 * This function enables the hardware interrupt handling, but leaves the hotplug
4360 * handling still disabled. It is called after intel_irq_init().
4361 *
4362 * In the driver load and resume code we need working interrupts in a few places
4363 * but don't want to deal with the hassle of concurrent probe and hotplug
4364 * workers. Hence the split into this two-stage approach.
4365 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004366int intel_irq_install(struct drm_i915_private *dev_priv)
4367{
4368 /*
4369 * We enable some interrupt sources in our postinstall hooks, so mark
4370 * interrupts as enabled _before_ actually enabling them to avoid
4371 * special cases in our ordering checks.
4372 */
4373 dev_priv->pm.irqs_enabled = true;
4374
Chris Wilson91c8a322016-07-05 10:40:23 +01004375 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004376}
4377
Daniel Vetterfca52a52014-09-30 10:56:45 +02004378/**
4379 * intel_irq_uninstall - finilizes all irq handling
4380 * @dev_priv: i915 device instance
4381 *
4382 * This stops interrupt and hotplug handling and unregisters and frees all
4383 * resources acquired in the init functions.
4384 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004385void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4386{
Chris Wilson91c8a322016-07-05 10:40:23 +01004387 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004388 intel_hpd_cancel_work(dev_priv);
4389 dev_priv->pm.irqs_enabled = false;
4390}
4391
Daniel Vetterfca52a52014-09-30 10:56:45 +02004392/**
4393 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4394 * @dev_priv: i915 device instance
4395 *
4396 * This function is used to disable interrupts at runtime, both in the runtime
4397 * pm and the system suspend/resume code.
4398 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004399void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004400{
Chris Wilson91c8a322016-07-05 10:40:23 +01004401 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004402 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004403 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004404}
4405
Daniel Vetterfca52a52014-09-30 10:56:45 +02004406/**
4407 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4408 * @dev_priv: i915 device instance
4409 *
4410 * This function is used to enable interrupts at runtime, both in the runtime
4411 * pm and the system suspend/resume code.
4412 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004413void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004414{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004415 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004416 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4417 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004418}