blob: bd83bf9ef326948c72954cdf1a81345b9d1bab1e [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Pavel Machek22d3efe2016-11-28 12:55:59 +0100108/* By default the driver will use the ring mode to manage tx and rx descriptors,
109 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
jpintof573c0b2017-01-09 12:35:09 +0000161 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200224 struct net_device *ndev = priv->dev;
225 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000226
227 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000228 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000229}
230
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000231/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100232 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000233 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100234 * Description: this function is to verify and enter in LPI mode in case of
235 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000236 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000237static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
238{
239 /* Check and enter in LPI mode */
240 if ((priv->dirty_tx == priv->cur_tx) &&
241 (priv->tx_path_in_lpi_mode == false))
jpintob4b7b772017-01-09 12:35:08 +0000242 priv->hw->mac->set_eee_mode(priv->hw,
243 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000244}
245
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000246/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100247 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000248 * @priv: driver private structure
249 * Description: this function is to exit and disable EEE in case of
250 * LPI state is true. This is called by the xmit.
251 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000252void stmmac_disable_eee_mode(struct stmmac_priv *priv)
253{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500254 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000255 del_timer_sync(&priv->eee_ctrl_timer);
256 priv->tx_path_in_lpi_mode = false;
257}
258
259/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100260 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000261 * @arg : data hook
262 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000263 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000264 * then MAC Transmitter can be moved to LPI state.
265 */
266static void stmmac_eee_ctrl_timer(unsigned long arg)
267{
268 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
269
270 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200271 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000272}
273
274/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100275 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000276 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000277 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100278 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
279 * can also manage EEE, this function enable the LPI state and start related
280 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000281 */
282bool stmmac_eee_init(struct stmmac_priv *priv)
283{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200284 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100285 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000286 bool ret = false;
287
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200288 /* Using PCS we cannot dial with the phy registers at this stage
289 * so we do not support extra feature like EEE.
290 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200291 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
292 (priv->hw->pcs == STMMAC_PCS_TBI) ||
293 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200294 goto out;
295
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000296 /* MAC core supports the EEE feature. */
297 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000299
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100300 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200301 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100302 /* To manage at run-time if the EEE cannot be supported
303 * anymore (for example because the lp caps have been
304 * changed).
305 * In that case the driver disable own timers.
306 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100307 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100309 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100310 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500311 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 tx_lpi_timer);
313 }
314 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100316 goto out;
317 }
318 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100319 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200320 if (!priv->eee_active) {
321 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530322 setup_timer(&priv->eee_ctrl_timer,
323 stmmac_eee_ctrl_timer,
324 (unsigned long)priv);
325 mod_timer(&priv->eee_ctrl_timer,
326 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000327
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500328 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200329 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100330 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200331 }
332 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200333 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100336 spin_unlock_irqrestore(&priv->lock, flags);
337
LABBE Corentin38ddc592016-11-16 20:09:39 +0100338 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000339 }
340out:
341 return ret;
342}
343
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100344/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100346 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000347 * @skb : the socket buffer
348 * Description :
349 * This function will read timestamp from the descriptor & pass it to stack.
350 * and also perform some sanity checks.
351 */
352static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100353 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000354{
355 struct skb_shared_hwtstamps shhwtstamp;
356 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000357
358 if (!priv->hwts_tx_en)
359 return;
360
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000361 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800362 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000363 return;
364
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000365 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100366 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
367 /* get the valid tstamp */
368 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000369
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100370 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
371 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000372
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100373 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
374 /* pass tstamp to stack */
375 skb_tstamp_tx(skb, &shhwtstamp);
376 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000377
378 return;
379}
380
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100381/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000382 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100383 * @p : descriptor pointer
384 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000385 * @skb : the socket buffer
386 * Description :
387 * This function will read received packet's timestamp from the descriptor
388 * and pass it to stack. It also perform some sanity checks.
389 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100390static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
391 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000392{
393 struct skb_shared_hwtstamps *shhwtstamp = NULL;
394 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000395
396 if (!priv->hwts_rx_en)
397 return;
398
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100399 /* Check if timestamp is available */
400 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
401 /* For GMAC4, the valid timestamp is from CTX next desc. */
402 if (priv->plat->has_gmac4)
403 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
404 else
405 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000406
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100407 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
408 shhwtstamp = skb_hwtstamps(skb);
409 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
410 shhwtstamp->hwtstamp = ns_to_ktime(ns);
411 } else {
412 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
413 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000414}
415
416/**
417 * stmmac_hwtstamp_ioctl - control hardware timestamping.
418 * @dev: device pointer.
419 * @ifr: An IOCTL specefic structure, that can contain a pointer to
420 * a proprietary structure used to pass information to the driver.
421 * Description:
422 * This function configures the MAC to enable/disable both outgoing(TX)
423 * and incoming(RX) packets time stamping based on user input.
424 * Return Value:
425 * 0 on success and an appropriate -ve integer on failure.
426 */
427static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
428{
429 struct stmmac_priv *priv = netdev_priv(dev);
430 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200431 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000432 u64 temp = 0;
433 u32 ptp_v2 = 0;
434 u32 tstamp_all = 0;
435 u32 ptp_over_ipv4_udp = 0;
436 u32 ptp_over_ipv6_udp = 0;
437 u32 ptp_over_ethernet = 0;
438 u32 snap_type_sel = 0;
439 u32 ts_master_en = 0;
440 u32 ts_event_en = 0;
441 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800442 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000443
444 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
445 netdev_alert(priv->dev, "No support for HW time stamping\n");
446 priv->hwts_tx_en = 0;
447 priv->hwts_rx_en = 0;
448
449 return -EOPNOTSUPP;
450 }
451
452 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000453 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454 return -EFAULT;
455
LABBE Corentin38ddc592016-11-16 20:09:39 +0100456 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
457 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458
459 /* reserved for future extensions */
460 if (config.flags)
461 return -EINVAL;
462
Ben Hutchings5f3da322013-11-14 00:43:41 +0000463 if (config.tx_type != HWTSTAMP_TX_OFF &&
464 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466
467 if (priv->adv_ts) {
468 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000470 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 config.rx_filter = HWTSTAMP_FILTER_NONE;
472 break;
473
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000475 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000476 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
477 /* take time stamp for all event messages */
478 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
479
480 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
481 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
482 break;
483
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000484 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000485 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000486 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
487 /* take time stamp for SYNC messages only */
488 ts_event_en = PTP_TCR_TSEVNTENA;
489
490 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
491 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
492 break;
493
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000494 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000495 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
497 /* take time stamp for Delay_Req messages only */
498 ts_master_en = PTP_TCR_TSMSTRENA;
499 ts_event_en = PTP_TCR_TSEVNTENA;
500
501 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
502 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
503 break;
504
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000505 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000506 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000507 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
508 ptp_v2 = PTP_TCR_TSVER2ENA;
509 /* take time stamp for all event messages */
510 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
511
512 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
513 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
514 break;
515
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000516 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000517 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000518 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
519 ptp_v2 = PTP_TCR_TSVER2ENA;
520 /* take time stamp for SYNC messages only */
521 ts_event_en = PTP_TCR_TSEVNTENA;
522
523 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
524 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
525 break;
526
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000527 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000528 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000529 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
530 ptp_v2 = PTP_TCR_TSVER2ENA;
531 /* take time stamp for Delay_Req messages only */
532 ts_master_en = PTP_TCR_TSMSTRENA;
533 ts_event_en = PTP_TCR_TSEVNTENA;
534
535 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
536 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
537 break;
538
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000539 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000540 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000541 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
542 ptp_v2 = PTP_TCR_TSVER2ENA;
543 /* take time stamp for all event messages */
544 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
545
546 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
547 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
548 ptp_over_ethernet = PTP_TCR_TSIPENA;
549 break;
550
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000552 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000553 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
554 ptp_v2 = PTP_TCR_TSVER2ENA;
555 /* take time stamp for SYNC messages only */
556 ts_event_en = PTP_TCR_TSEVNTENA;
557
558 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
559 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
560 ptp_over_ethernet = PTP_TCR_TSIPENA;
561 break;
562
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000563 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000564 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
566 ptp_v2 = PTP_TCR_TSVER2ENA;
567 /* take time stamp for Delay_Req messages only */
568 ts_master_en = PTP_TCR_TSMSTRENA;
569 ts_event_en = PTP_TCR_TSEVNTENA;
570
571 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
572 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
573 ptp_over_ethernet = PTP_TCR_TSIPENA;
574 break;
575
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000577 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000578 config.rx_filter = HWTSTAMP_FILTER_ALL;
579 tstamp_all = PTP_TCR_TSENALL;
580 break;
581
582 default:
583 return -ERANGE;
584 }
585 } else {
586 switch (config.rx_filter) {
587 case HWTSTAMP_FILTER_NONE:
588 config.rx_filter = HWTSTAMP_FILTER_NONE;
589 break;
590 default:
591 /* PTP v1, UDP, any kind of event packet */
592 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
593 break;
594 }
595 }
596 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000597 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000598
599 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100600 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000601 else {
602 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000603 tstamp_all | ptp_v2 | ptp_over_ethernet |
604 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
605 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100606 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000607
608 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800609 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000610 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100611 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800612 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000613
614 /* calculate default added value:
615 * formula is :
616 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800617 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 */
Phil Reid19d857c2015-12-14 11:32:01 +0800619 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000620 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100621 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000622 priv->default_addend);
623
624 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200625 ktime_get_real_ts64(&now);
626
627 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100628 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000629 now.tv_nsec);
630 }
631
632 return copy_to_user(ifr->ifr_data, &config,
633 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
634}
635
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000643static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000644{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
646 return -EOPNOTSUPP;
647
Vince Bridgers7cd01392013-12-20 11:19:34 -0600648 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200649 /* Check if adv_ts can be enabled for dwmac 4.x core */
650 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
651 priv->adv_ts = 1;
652 /* Dwmac 3.x core with extend_desc can support adv_ts */
653 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600654 priv->adv_ts = 1;
655
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200656 if (priv->dma_cap.time_stamp)
657 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600658
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200659 if (priv->adv_ts)
660 netdev_info(priv->dev,
661 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000662
663 priv->hw->ptp = &stmmac_ptp;
664 priv->hwts_tx_en = 0;
665 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000666
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200667 stmmac_ptp_register(priv);
668
669 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000670}
671
672static void stmmac_release_ptp(struct stmmac_priv *priv)
673{
jpintof573c0b2017-01-09 12:35:09 +0000674 if (priv->plat->clk_ptp_ref)
675 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000676 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000677}
678
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700679/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100680 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700681 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100682 * Description: this is the helper called by the physical abstraction layer
683 * drivers to communicate the phy link status. According the speed and duplex
684 * this driver can invoke registered glue-logic as well.
685 * It also invoke the eee initialization because it could happen when switch
686 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700687 */
688static void stmmac_adjust_link(struct net_device *dev)
689{
690 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200691 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700692 unsigned long flags;
693 int new_state = 0;
694 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
695
696 if (phydev == NULL)
697 return;
698
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000700
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700701 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000702 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700703
704 /* Now we make sure that we can be in full duplex mode.
705 * If not, we operate in half-duplex mode. */
706 if (phydev->duplex != priv->oldduplex) {
707 new_state = 1;
708 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000709 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700710 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000711 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700712 priv->oldduplex = phydev->duplex;
713 }
714 /* Flow Control operation */
715 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500716 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000717 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700718
719 if (phydev->speed != priv->speed) {
720 new_state = 1;
721 switch (phydev->speed) {
722 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200723 if (likely((priv->plat->has_gmac) ||
724 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000725 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000726 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700727 break;
728 case 100:
729 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200730 if (likely((priv->plat->has_gmac) ||
731 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000732 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000734 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700735 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000736 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700737 }
738 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000739 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700740 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000741 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700742 break;
743 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100744 netif_warn(priv, link, priv->dev,
745 "Speed (%d) not 10/100\n",
746 phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700747 break;
748 }
749
750 priv->speed = phydev->speed;
751 }
752
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000753 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700754
755 if (!priv->oldlink) {
756 new_state = 1;
757 priv->oldlink = 1;
758 }
759 } else if (priv->oldlink) {
760 new_state = 1;
761 priv->oldlink = 0;
762 priv->speed = 0;
763 priv->oldduplex = -1;
764 }
765
766 if (new_state && netif_msg_link(priv))
767 phy_print_status(phydev);
768
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100769 spin_unlock_irqrestore(&priv->lock, flags);
770
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200771 if (phydev->is_pseudo_fixed_link)
772 /* Stop PHY layer to call the hook to adjust the link in case
773 * of a switch is attached to the stmmac driver.
774 */
775 phydev->irq = PHY_IGNORE_INTERRUPT;
776 else
777 /* At this stage, init the EEE if supported.
778 * Never called in case of fixed_link.
779 */
780 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700781}
782
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000783/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100784 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000785 * @priv: driver private structure
786 * Description: this is to verify if the HW supports the PCS.
787 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
788 * configured for the TBI, RTBI, or SGMII PHY interface.
789 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000790static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
791{
792 int interface = priv->plat->interface;
793
794 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900795 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
796 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
797 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
798 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100799 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200800 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900801 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100802 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200803 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000804 }
805 }
806}
807
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700808/**
809 * stmmac_init_phy - PHY initialization
810 * @dev: net device structure
811 * Description: it initializes the driver's PHY state, and attaches the PHY
812 * to the mac driver.
813 * Return value:
814 * 0 on success
815 */
816static int stmmac_init_phy(struct net_device *dev)
817{
818 struct stmmac_priv *priv = netdev_priv(dev);
819 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000820 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000821 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000822 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000823 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824 priv->oldlink = 0;
825 priv->speed = 0;
826 priv->oldduplex = -1;
827
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700828 if (priv->plat->phy_node) {
829 phydev = of_phy_connect(dev, priv->plat->phy_node,
830 &stmmac_adjust_link, 0, interface);
831 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200832 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
833 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000834
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700835 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
836 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100837 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100838 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700839
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700840 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
841 interface);
842 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700843
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300844 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100845 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300846 if (!phydev)
847 return -ENODEV;
848
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700849 return PTR_ERR(phydev);
850 }
851
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000852 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000853 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000854 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200855 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000856 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
857 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000858
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700859 /*
860 * Broken HW is sometimes missing the pull-up resistor on the
861 * MDIO line, which results in reads to non-existent devices returning
862 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
863 * device as well.
864 * Note: phydev->phy_id is the result of reading the UID PHY registers.
865 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700866 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700867 phy_disconnect(phydev);
868 return -ENODEV;
869 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100870
Florian Fainellic51e4242016-11-13 17:50:35 -0800871 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
872 * subsequent PHY polling, make sure we force a link transition if
873 * we have a UP/DOWN/UP transition
874 */
875 if (phydev->is_pseudo_fixed_link)
876 phydev->irq = PHY_POLL;
877
LABBE Corentinde9a2162016-11-16 20:09:40 +0100878 netdev_dbg(priv->dev, "%s: attached to PHY (UID 0x%x) Link = %d\n",
879 __func__, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700880
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700881 return 0;
882}
883
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000884static void stmmac_display_rings(struct stmmac_priv *priv)
885{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200886 void *head_rx, *head_tx;
887
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000888 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200889 head_rx = (void *)priv->dma_erx;
890 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000891 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200892 head_rx = (void *)priv->dma_rx;
893 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000894 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200895
896 /* Display Rx ring */
897 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
898 /* Display Tx ring */
899 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000900}
901
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000902static int stmmac_set_bfsize(int mtu, int bufsize)
903{
904 int ret = bufsize;
905
906 if (mtu >= BUF_SIZE_4KiB)
907 ret = BUF_SIZE_8KiB;
908 else if (mtu >= BUF_SIZE_2KiB)
909 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100910 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000911 ret = BUF_SIZE_2KiB;
912 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100913 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000914
915 return ret;
916}
917
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000918/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100919 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000920 * @priv: driver private structure
921 * Description: this function is called to clear the tx and rx descriptors
922 * in case of both basic and extended descriptors are used.
923 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000924static void stmmac_clear_descriptors(struct stmmac_priv *priv)
925{
926 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000927
928 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100929 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000930 if (priv->extend_desc)
931 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
932 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100933 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000934 else
935 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
936 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100937 (i == DMA_RX_SIZE - 1));
938 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000939 if (priv->extend_desc)
940 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
941 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100942 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000943 else
944 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
945 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100946 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000947}
948
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100949/**
950 * stmmac_init_rx_buffers - init the RX descriptor buffer.
951 * @priv: driver private structure
952 * @p: descriptor pointer
953 * @i: descriptor index
954 * @flags: gfp flag.
955 * Description: this function is called to allocate a receive buffer, perform
956 * the DMA mapping and init the descriptor.
957 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000958static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100959 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000960{
961 struct sk_buff *skb;
962
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530963 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200964 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100965 netdev_err(priv->dev,
966 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200967 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000968 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000969 priv->rx_skbuff[i] = skb;
970 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
971 priv->dma_buf_sz,
972 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200973 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100974 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200975 dev_kfree_skb_any(skb);
976 return -EINVAL;
977 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000978
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200979 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100980 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200981 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100982 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000983
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100984 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000985 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100986 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000987
988 return 0;
989}
990
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200991static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
992{
993 if (priv->rx_skbuff[i]) {
994 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
995 priv->dma_buf_sz, DMA_FROM_DEVICE);
996 dev_kfree_skb_any(priv->rx_skbuff[i]);
997 }
998 priv->rx_skbuff[i] = NULL;
999}
1000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001001/**
1002 * init_dma_desc_rings - init the RX/TX descriptor rings
1003 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001004 * @flags: gfp flag.
1005 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001006 * and allocates the socket buffers. It suppors the chained and ring
1007 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001008 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001009static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001010{
1011 int i;
1012 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001013 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001014 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001015
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001016 if (priv->hw->mode->set_16kib_bfsize)
1017 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001018
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001019 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001020 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001021
Vince Bridgers2618abb2014-01-20 05:39:01 -06001022 priv->dma_buf_sz = bfsize;
1023
LABBE Corentinb3e51062016-11-16 20:09:41 +01001024 netif_dbg(priv, probe, priv->dev,
1025 "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1026 __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001027
LABBE Corentinb3e51062016-11-16 20:09:41 +01001028 /* RX INITIALIZATION */
1029 netif_dbg(priv, probe, priv->dev,
1030 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1031
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001032 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001033 struct dma_desc *p;
1034 if (priv->extend_desc)
1035 p = &((priv->dma_erx + i)->basic);
1036 else
1037 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001038
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001039 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001040 if (ret)
1041 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001042
LABBE Corentinb3e51062016-11-16 20:09:41 +01001043 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1044 priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
1045 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001046 }
1047 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001048 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001049 buf_sz = bfsize;
1050
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001051 /* Setup the chained descriptor addresses */
1052 if (priv->mode == STMMAC_CHAIN_MODE) {
1053 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001054 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001055 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001056 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001057 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001058 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001059 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001060 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001061 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001062 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001063 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001064 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001065
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001066 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001067 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001068 struct dma_desc *p;
1069 if (priv->extend_desc)
1070 p = &((priv->dma_etx + i)->basic);
1071 else
1072 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001073
1074 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1075 p->des0 = 0;
1076 p->des1 = 0;
1077 p->des2 = 0;
1078 p->des3 = 0;
1079 } else {
1080 p->des2 = 0;
1081 }
1082
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001083 priv->tx_skbuff_dma[i].buf = 0;
1084 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001085 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001086 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001087 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001088 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001089
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001090 priv->dirty_tx = 0;
1091 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001092 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001093
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001094 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001095
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001096 if (netif_msg_hw(priv))
1097 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001098
1099 return 0;
1100err_init_rx_buffers:
1101 while (--i >= 0)
1102 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001103 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001104}
1105
1106static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1107{
1108 int i;
1109
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001110 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001111 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001112}
1113
1114static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1115{
1116 int i;
1117
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001118 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001119 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001120
damuzi00075e43642014-01-17 23:47:59 +08001121 if (priv->extend_desc)
1122 p = &((priv->dma_etx + i)->basic);
1123 else
1124 p = priv->dma_tx + i;
1125
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001126 if (priv->tx_skbuff_dma[i].buf) {
1127 if (priv->tx_skbuff_dma[i].map_as_page)
1128 dma_unmap_page(priv->device,
1129 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001130 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001131 DMA_TO_DEVICE);
1132 else
1133 dma_unmap_single(priv->device,
1134 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001135 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001136 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001137 }
1138
1139 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001140 dev_kfree_skb_any(priv->tx_skbuff[i]);
1141 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001142 priv->tx_skbuff_dma[i].buf = 0;
1143 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001144 }
1145 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001146}
1147
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001148/**
1149 * alloc_dma_desc_resources - alloc TX/RX resources.
1150 * @priv: private structure
1151 * Description: according to which descriptor can be used (extend or basic)
1152 * this function allocates the resources for TX and RX paths. In case of
1153 * reception, for example, it pre-allocated the RX socket buffer in order to
1154 * allow zero-copy mechanism.
1155 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001156static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1157{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001158 int ret = -ENOMEM;
1159
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001160 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001161 GFP_KERNEL);
1162 if (!priv->rx_skbuff_dma)
1163 return -ENOMEM;
1164
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001165 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001166 GFP_KERNEL);
1167 if (!priv->rx_skbuff)
1168 goto err_rx_skbuff;
1169
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001170 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001171 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001172 GFP_KERNEL);
1173 if (!priv->tx_skbuff_dma)
1174 goto err_tx_skbuff_dma;
1175
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001176 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001177 GFP_KERNEL);
1178 if (!priv->tx_skbuff)
1179 goto err_tx_skbuff;
1180
1181 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001182 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001183 sizeof(struct
1184 dma_extended_desc),
1185 &priv->dma_rx_phy,
1186 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001187 if (!priv->dma_erx)
1188 goto err_dma;
1189
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001190 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001191 sizeof(struct
1192 dma_extended_desc),
1193 &priv->dma_tx_phy,
1194 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001195 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001196 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001197 sizeof(struct dma_extended_desc),
1198 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001199 goto err_dma;
1200 }
1201 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001202 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001203 sizeof(struct dma_desc),
1204 &priv->dma_rx_phy,
1205 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001206 if (!priv->dma_rx)
1207 goto err_dma;
1208
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001209 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001210 sizeof(struct dma_desc),
1211 &priv->dma_tx_phy,
1212 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001213 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001214 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001215 sizeof(struct dma_desc),
1216 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001217 goto err_dma;
1218 }
1219 }
1220
1221 return 0;
1222
1223err_dma:
1224 kfree(priv->tx_skbuff);
1225err_tx_skbuff:
1226 kfree(priv->tx_skbuff_dma);
1227err_tx_skbuff_dma:
1228 kfree(priv->rx_skbuff);
1229err_rx_skbuff:
1230 kfree(priv->rx_skbuff_dma);
1231 return ret;
1232}
1233
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001234static void free_dma_desc_resources(struct stmmac_priv *priv)
1235{
1236 /* Release the DMA TX/RX socket buffers */
1237 dma_free_rx_skbufs(priv);
1238 dma_free_tx_skbufs(priv);
1239
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001240 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001241 if (!priv->extend_desc) {
1242 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001243 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001244 priv->dma_tx, priv->dma_tx_phy);
1245 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001246 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001247 priv->dma_rx, priv->dma_rx_phy);
1248 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001249 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001250 sizeof(struct dma_extended_desc),
1251 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001252 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001253 sizeof(struct dma_extended_desc),
1254 priv->dma_erx, priv->dma_rx_phy);
1255 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001256 kfree(priv->rx_skbuff_dma);
1257 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001258 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001259 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001260}
1261
1262/**
jpinto9eb12472016-12-28 12:57:48 +00001263 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1264 * @priv: driver private structure
1265 * Description: It is used for enabling the rx queues in the MAC
1266 */
1267static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1268{
1269 int rx_count = priv->dma_cap.number_rx_queues;
1270 int queue = 0;
1271
1272 /* If GMAC does not have multiple queues, then this is not necessary*/
1273 if (rx_count == 1)
1274 return;
1275
1276 /**
1277 * If the core is synthesized with multiple rx queues / multiple
1278 * dma channels, then rx queues will be disabled by default.
1279 * For now only rx queue 0 is enabled.
1280 */
1281 priv->hw->mac->rx_queue_enable(priv->hw, queue);
1282}
1283
1284/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001285 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001286 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001287 * Description: it is used for configuring the DMA operation mode register in
1288 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001289 */
1290static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1291{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001292 int rxfifosz = priv->plat->rx_fifo_size;
1293
Sonic Zhange2a240c2013-08-28 18:55:39 +08001294 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001295 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001296 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001297 /*
1298 * In case of GMAC, SF mode can be enabled
1299 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001300 * 1) TX COE if actually supported
1301 * 2) There is no bugged Jumbo frame support
1302 * that needs to not insert csum in the TDES.
1303 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001304 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1305 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001306 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001307 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001308 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1309 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001310}
1311
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001312/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001313 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001314 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001315 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001316 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001317static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001318{
Beniamino Galvani38979572015-01-21 19:07:27 +01001319 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001320 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001321
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001322 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001323
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001324 priv->xstats.tx_clean++;
1325
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001326 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001327 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001328 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001329 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001330
1331 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001332 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001333 else
1334 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001335
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001336 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001337 &priv->xstats, p,
1338 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001339 /* Check if the descriptor is owned by the DMA */
1340 if (unlikely(status & tx_dma_own))
1341 break;
1342
1343 /* Just consider the last segment and ...*/
1344 if (likely(!(status & tx_not_ls))) {
1345 /* ... verify the status error condition */
1346 if (unlikely(status & tx_err)) {
1347 priv->dev->stats.tx_errors++;
1348 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001349 priv->dev->stats.tx_packets++;
1350 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001351 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001352 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001353 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001354
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001355 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1356 if (priv->tx_skbuff_dma[entry].map_as_page)
1357 dma_unmap_page(priv->device,
1358 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001359 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001360 DMA_TO_DEVICE);
1361 else
1362 dma_unmap_single(priv->device,
1363 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001364 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001365 DMA_TO_DEVICE);
1366 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001367 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001368 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001369 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001370
1371 if (priv->hw->mode->clean_desc3)
1372 priv->hw->mode->clean_desc3(priv, p);
1373
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001374 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001375 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001376
1377 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001378 pkts_compl++;
1379 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001380 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001381 priv->tx_skbuff[entry] = NULL;
1382 }
1383
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001384 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001386 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001388 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001389
1390 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1391
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001392 if (unlikely(netif_queue_stopped(priv->dev) &&
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001393 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1394 netif_dbg(priv, tx_done, priv->dev,
1395 "%s: restart transmit\n", __func__);
1396 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001397 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001398
1399 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1400 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001401 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001402 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001403 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404}
1405
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001406static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001407{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001408 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409}
1410
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001411static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001412{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001413 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001414}
1415
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001417 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001418 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001419 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001420 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421 */
1422static void stmmac_tx_err(struct stmmac_priv *priv)
1423{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001424 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001425 netif_stop_queue(priv->dev);
1426
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001427 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001428 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001429 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001430 if (priv->extend_desc)
1431 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1432 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001433 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001434 else
1435 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1436 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001437 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001438 priv->dirty_tx = 0;
1439 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001440 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001441 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001442
1443 priv->dev->stats.tx_errors++;
1444 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001445}
1446
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001447/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001448 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001449 * @priv: driver private structure
1450 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001451 * It calls the dwmac dma routine and schedule poll method in case of some
1452 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001453 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001454static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001455{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001456 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001457 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001458
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001459 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001460 if (likely((status & handle_rx)) || (status & handle_tx)) {
1461 if (likely(napi_schedule_prep(&priv->napi))) {
1462 stmmac_disable_dma_irq(priv);
1463 __napi_schedule(&priv->napi);
1464 }
1465 }
1466 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001467 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001468 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1469 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001470 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001471 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001472 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1473 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001474 else
1475 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001476 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001477 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001478 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001479 } else if (unlikely(status == tx_hard_error))
1480 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001481}
1482
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001483/**
1484 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1485 * @priv: driver private structure
1486 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1487 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001488static void stmmac_mmc_setup(struct stmmac_priv *priv)
1489{
1490 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001491 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001492
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001493 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1494 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001495 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001496 } else {
1497 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001498 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001499 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001500
1501 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001502
1503 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001504 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001505 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1506 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001507 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001508}
1509
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001510/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001511 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001512 * @priv: driver private structure
1513 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001514 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1515 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001516 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001517static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1518{
1519 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001520 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001521
1522 /* GMAC older than 3.50 has no extended descriptors */
1523 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001524 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001525 priv->extend_desc = 1;
1526 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001527 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001528
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001529 priv->hw->desc = &enh_desc_ops;
1530 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001531 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001532 priv->hw->desc = &ndesc_ops;
1533 }
1534}
1535
1536/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001537 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001538 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001539 * Description:
1540 * new GMAC chip generations have a new register to indicate the
1541 * presence of the optional feature/functions.
1542 * This can be also used to override the value passed through the
1543 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001544 */
1545static int stmmac_get_hw_features(struct stmmac_priv *priv)
1546{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001547 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001548
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001549 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001550 priv->hw->dma->get_hw_feature(priv->ioaddr,
1551 &priv->dma_cap);
1552 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001553 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001554
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001555 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001556}
1557
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001558/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001559 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001560 * @priv: driver private structure
1561 * Description:
1562 * it is to verify if the MAC address is valid, in case of failures it
1563 * generates a random MAC address
1564 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001565static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1566{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001567 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001568 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001569 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001570 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001571 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001572 netdev_info(priv->dev, "device MAC address %pM\n",
1573 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001574 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001575}
1576
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001577/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001578 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001579 * @priv: driver private structure
1580 * Description:
1581 * It inits the DMA invoking the specific MAC/GMAC callback.
1582 * Some DMA parameters can be passed from the platform;
1583 * in case of these are not passed a default is kept for the MAC or GMAC.
1584 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001585static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1586{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001587 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001588 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001589
Niklas Cassela332e2f2016-12-07 15:20:05 +01001590 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
1591 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001592 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001593 }
1594
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001595 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1596 atds = 1;
1597
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001598 ret = priv->hw->dma->reset(priv->ioaddr);
1599 if (ret) {
1600 dev_err(priv->device, "Failed to reset the dma\n");
1601 return ret;
1602 }
1603
Niklas Cassel50ca9032016-12-07 15:20:04 +01001604 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001605 priv->dma_tx_phy, priv->dma_rx_phy, atds);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001606
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001607 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1608 priv->rx_tail_addr = priv->dma_rx_phy +
1609 (DMA_RX_SIZE * sizeof(struct dma_desc));
1610 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1611 STMMAC_CHAN0);
1612
1613 priv->tx_tail_addr = priv->dma_tx_phy +
1614 (DMA_TX_SIZE * sizeof(struct dma_desc));
1615 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1616 STMMAC_CHAN0);
1617 }
1618
1619 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001620 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1621
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001622 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001623}
1624
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001625/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001626 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001627 * @data: data pointer
1628 * Description:
1629 * This is the timer handler to directly invoke the stmmac_tx_clean.
1630 */
1631static void stmmac_tx_timer(unsigned long data)
1632{
1633 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1634
1635 stmmac_tx_clean(priv);
1636}
1637
1638/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001639 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001640 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001641 * Description:
1642 * This inits the transmit coalesce parameters: i.e. timer rate,
1643 * timer handler and default threshold used for enabling the
1644 * interrupt on completion bit.
1645 */
1646static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1647{
1648 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1649 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1650 init_timer(&priv->txtimer);
1651 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1652 priv->txtimer.data = (unsigned long)priv;
1653 priv->txtimer.function = stmmac_tx_timer;
1654 add_timer(&priv->txtimer);
1655}
1656
1657/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001658 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001659 * @dev : pointer to the device structure.
1660 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001661 * this is the main function to setup the HW in a usable state because the
1662 * dma engine is reset, the core registers are configured (e.g. AXI,
1663 * Checksum features, timers). The DMA is ready to start receiving and
1664 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001665 * Return value:
1666 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1667 * file on failure.
1668 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001669static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001670{
1671 struct stmmac_priv *priv = netdev_priv(dev);
1672 int ret;
1673
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001674 /* DMA initialization and SW reset */
1675 ret = stmmac_init_dma_engine(priv);
1676 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001677 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1678 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001679 return ret;
1680 }
1681
1682 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001683 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001684
1685 /* If required, perform hw setup of the bus. */
1686 if (priv->plat->bus_setup)
1687 priv->plat->bus_setup(priv->ioaddr);
1688
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001689 /* PS and related bits will be programmed according to the speed */
1690 if (priv->hw->pcs) {
1691 int speed = priv->plat->mac_port_sel_speed;
1692
1693 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1694 (speed == SPEED_1000)) {
1695 priv->hw->ps = speed;
1696 } else {
1697 dev_warn(priv->device, "invalid port speed\n");
1698 priv->hw->ps = 0;
1699 }
1700 }
1701
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001702 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001703 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001704
jpinto9eb12472016-12-28 12:57:48 +00001705 /* Initialize MAC RX Queues */
1706 if (priv->hw->mac->rx_queue_enable)
1707 stmmac_mac_enable_rx_queues(priv);
1708
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001709 ret = priv->hw->mac->rx_ipc(priv->hw);
1710 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001711 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001712 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001713 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001714 }
1715
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001716 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001717 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1718 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1719 else
1720 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001721
1722 /* Set the HW DMA mode and the COE */
1723 stmmac_dma_operation_mode(priv);
1724
1725 stmmac_mmc_setup(priv);
1726
Huacai Chenfe1319292014-12-19 22:38:18 +08001727 if (init_ptp) {
1728 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01001729 if (ret == -EOPNOTSUPP)
1730 netdev_warn(priv->dev, "PTP not supported by HW\n");
1731 else if (ret)
1732 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001733 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001734
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001735#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001736 ret = stmmac_init_fs(dev);
1737 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01001738 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
1739 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001740#endif
1741 /* Start the ball rolling... */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001742 netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001743 priv->hw->dma->start_tx(priv->ioaddr);
1744 priv->hw->dma->start_rx(priv->ioaddr);
1745
1746 /* Dump DMA/MAC registers */
1747 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001748 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001749 priv->hw->dma->dump_regs(priv->ioaddr);
1750 }
1751 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1752
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001753 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1754 priv->rx_riwt = MAX_DMA_RIWT;
1755 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1756 }
1757
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001758 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001759 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001760
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001761 /* set TX ring length */
1762 if (priv->hw->dma->set_tx_ring_len)
1763 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1764 (DMA_TX_SIZE - 1));
1765 /* set RX ring length */
1766 if (priv->hw->dma->set_rx_ring_len)
1767 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1768 (DMA_RX_SIZE - 1));
1769 /* Enable TSO */
1770 if (priv->tso)
1771 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1772
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001773 return 0;
1774}
1775
1776/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001777 * stmmac_open - open entry point of the driver
1778 * @dev : pointer to the device structure.
1779 * Description:
1780 * This function is the open entry point of the driver.
1781 * Return value:
1782 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1783 * file on failure.
1784 */
1785static int stmmac_open(struct net_device *dev)
1786{
1787 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001788 int ret;
1789
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001790 stmmac_check_ether_addr(priv);
1791
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001792 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1793 priv->hw->pcs != STMMAC_PCS_TBI &&
1794 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001795 ret = stmmac_init_phy(dev);
1796 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001797 netdev_err(priv->dev,
1798 "%s: Cannot attach to PHY (error: %d)\n",
1799 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001800 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001801 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001802 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001803
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001804 /* Extra statistics */
1805 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1806 priv->xstats.threshold = tc;
1807
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001808 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001809 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001810
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001811 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001812 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001813 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
1814 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001815 goto dma_desc_error;
1816 }
1817
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001818 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1819 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001820 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
1821 __func__);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001822 goto init_error;
1823 }
1824
Huacai Chenfe1319292014-12-19 22:38:18 +08001825 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001826 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001827 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001828 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001829 }
1830
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001831 stmmac_init_tx_coalesce(priv);
1832
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001833 if (dev->phydev)
1834 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001835
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001836 /* Request the IRQ lines */
1837 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001838 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001839 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001840 netdev_err(priv->dev,
1841 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1842 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001843 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001844 }
1845
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001846 /* Request the Wake IRQ in case of another line is used for WoL */
1847 if (priv->wol_irq != dev->irq) {
1848 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1849 IRQF_SHARED, dev->name, dev);
1850 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001851 netdev_err(priv->dev,
1852 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1853 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001854 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001855 }
1856 }
1857
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001858 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001859 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001860 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1861 dev->name, dev);
1862 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001863 netdev_err(priv->dev,
1864 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1865 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001866 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001867 }
1868 }
1869
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001871 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001872
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001873 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001874
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001875lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001876 if (priv->wol_irq != dev->irq)
1877 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001878wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001879 free_irq(dev->irq, dev);
1880
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001881init_error:
1882 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001883dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001884 if (dev->phydev)
1885 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001886
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001887 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001888}
1889
1890/**
1891 * stmmac_release - close entry point of the driver
1892 * @dev : device pointer.
1893 * Description:
1894 * This is the stop entry point of the driver.
1895 */
1896static int stmmac_release(struct net_device *dev)
1897{
1898 struct stmmac_priv *priv = netdev_priv(dev);
1899
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001900 if (priv->eee_enabled)
1901 del_timer_sync(&priv->eee_ctrl_timer);
1902
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001904 if (dev->phydev) {
1905 phy_stop(dev->phydev);
1906 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001907 }
1908
1909 netif_stop_queue(dev);
1910
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001913 del_timer_sync(&priv->txtimer);
1914
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001915 /* Free the IRQ lines */
1916 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001917 if (priv->wol_irq != dev->irq)
1918 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001919 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001920 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001921
1922 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001923 priv->hw->dma->stop_tx(priv->ioaddr);
1924 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001925
1926 /* Release and free the Rx/Tx resources */
1927 free_dma_desc_resources(priv);
1928
avisconti19449bf2010-10-25 18:58:14 +00001929 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001930 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001931
1932 netif_carrier_off(dev);
1933
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001934#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001935 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001936#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001937
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001938 stmmac_release_ptp(priv);
1939
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001940 return 0;
1941}
1942
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001943/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001944 * stmmac_tso_allocator - close entry point of the driver
1945 * @priv: driver private structure
1946 * @des: buffer start address
1947 * @total_len: total length to fill in descriptors
1948 * @last_segmant: condition for the last descriptor
1949 * Description:
1950 * This function fills descriptor and request new descriptors according to
1951 * buffer length to fill
1952 */
1953static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1954 int total_len, bool last_segment)
1955{
1956 struct dma_desc *desc;
1957 int tmp_len;
1958 u32 buff_size;
1959
1960 tmp_len = total_len;
1961
1962 while (tmp_len > 0) {
1963 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1964 desc = priv->dma_tx + priv->cur_tx;
1965
Michael Weiserf8be0d72016-11-14 18:58:05 +01001966 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001967 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1968 TSO_MAX_BUFF_SIZE : tmp_len;
1969
1970 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1971 0, 1,
1972 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1973 0, 0);
1974
1975 tmp_len -= TSO_MAX_BUFF_SIZE;
1976 }
1977}
1978
1979/**
1980 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1981 * @skb : the socket buffer
1982 * @dev : device pointer
1983 * Description: this is the transmit function that is called on TSO frames
1984 * (support available on GMAC4 and newer chips).
1985 * Diagram below show the ring programming in case of TSO frames:
1986 *
1987 * First Descriptor
1988 * --------
1989 * | DES0 |---> buffer1 = L2/L3/L4 header
1990 * | DES1 |---> TCP Payload (can continue on next descr...)
1991 * | DES2 |---> buffer 1 and 2 len
1992 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1993 * --------
1994 * |
1995 * ...
1996 * |
1997 * --------
1998 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1999 * | DES1 | --|
2000 * | DES2 | --> buffer 1 and 2 len
2001 * | DES3 |
2002 * --------
2003 *
2004 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2005 */
2006static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2007{
2008 u32 pay_len, mss;
2009 int tmp_pay_len = 0;
2010 struct stmmac_priv *priv = netdev_priv(dev);
2011 int nfrags = skb_shinfo(skb)->nr_frags;
2012 unsigned int first_entry, des;
2013 struct dma_desc *desc, *first, *mss_desc = NULL;
2014 u8 proto_hdr_len;
2015 int i;
2016
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002017 /* Compute header lengths */
2018 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2019
2020 /* Desc availability based on threshold should be enough safe */
2021 if (unlikely(stmmac_tx_avail(priv) <
2022 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2023 if (!netif_queue_stopped(dev)) {
2024 netif_stop_queue(dev);
2025 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002026 netdev_err(priv->dev,
2027 "%s: Tx Ring full when queue awake\n",
2028 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002029 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002030 return NETDEV_TX_BUSY;
2031 }
2032
2033 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2034
2035 mss = skb_shinfo(skb)->gso_size;
2036
2037 /* set new MSS value if needed */
2038 if (mss != priv->mss) {
2039 mss_desc = priv->dma_tx + priv->cur_tx;
2040 priv->hw->desc->set_mss(mss_desc, mss);
2041 priv->mss = mss;
2042 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2043 }
2044
2045 if (netif_msg_tx_queued(priv)) {
2046 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2047 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2048 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2049 skb->data_len);
2050 }
2051
2052 first_entry = priv->cur_tx;
2053
2054 desc = priv->dma_tx + first_entry;
2055 first = desc;
2056
2057 /* first descriptor: fill Headers on Buf1 */
2058 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2059 DMA_TO_DEVICE);
2060 if (dma_mapping_error(priv->device, des))
2061 goto dma_map_err;
2062
2063 priv->tx_skbuff_dma[first_entry].buf = des;
2064 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2065 priv->tx_skbuff[first_entry] = skb;
2066
Michael Weiserf8be0d72016-11-14 18:58:05 +01002067 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002068
2069 /* Fill start of payload in buff2 of first descriptor */
2070 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002071 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002072
2073 /* If needed take extra descriptors to fill the remaining payload */
2074 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2075
2076 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2077
2078 /* Prepare fragments */
2079 for (i = 0; i < nfrags; i++) {
2080 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2081
2082 des = skb_frag_dma_map(priv->device, frag, 0,
2083 skb_frag_size(frag),
2084 DMA_TO_DEVICE);
2085
2086 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2087 (i == nfrags - 1));
2088
2089 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2090 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2091 priv->tx_skbuff[priv->cur_tx] = NULL;
2092 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2093 }
2094
2095 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2096
2097 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2098
2099 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002100 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2101 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002102 netif_stop_queue(dev);
2103 }
2104
2105 dev->stats.tx_bytes += skb->len;
2106 priv->xstats.tx_tso_frames++;
2107 priv->xstats.tx_tso_nfrags += nfrags;
2108
2109 /* Manage tx mitigation */
2110 priv->tx_count_frames += nfrags + 1;
2111 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2112 mod_timer(&priv->txtimer,
2113 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2114 } else {
2115 priv->tx_count_frames = 0;
2116 priv->hw->desc->set_tx_ic(desc);
2117 priv->xstats.tx_set_ic_bit++;
2118 }
2119
2120 if (!priv->hwts_tx_en)
2121 skb_tx_timestamp(skb);
2122
2123 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2124 priv->hwts_tx_en)) {
2125 /* declare that device is doing timestamping */
2126 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2127 priv->hw->desc->enable_tx_timestamp(first);
2128 }
2129
2130 /* Complete the first descriptor before granting the DMA */
2131 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2132 proto_hdr_len,
2133 pay_len,
2134 1, priv->tx_skbuff_dma[first_entry].last_segment,
2135 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2136
2137 /* If context desc is used to change MSS */
2138 if (mss_desc)
2139 priv->hw->desc->set_tx_owner(mss_desc);
2140
2141 /* The own bit must be the latest setting done when prepare the
2142 * descriptor and then barrier is needed to make sure that
2143 * all is coherent before granting the DMA engine.
2144 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002145 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002146
2147 if (netif_msg_pktdata(priv)) {
2148 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2149 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2150 priv->cur_tx, first, nfrags);
2151
2152 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2153 0);
2154
2155 pr_info(">>> frame to be transmitted: ");
2156 print_pkt(skb->data, skb_headlen(skb));
2157 }
2158
2159 netdev_sent_queue(dev, skb->len);
2160
2161 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2162 STMMAC_CHAN0);
2163
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002164 return NETDEV_TX_OK;
2165
2166dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002167 dev_err(priv->device, "Tx dma map failed\n");
2168 dev_kfree_skb(skb);
2169 priv->dev->stats.tx_dropped++;
2170 return NETDEV_TX_OK;
2171}
2172
2173/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002174 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002175 * @skb : the socket buffer
2176 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002177 * Description : this is the tx entry point of the driver.
2178 * It programs the chain or the ring and supports oversized frames
2179 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002180 */
2181static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2182{
2183 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002184 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002185 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002186 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002187 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002188 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002189 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002190 unsigned int des;
2191
2192 /* Manage oversized TCP frames for GMAC4 device */
2193 if (skb_is_gso(skb) && priv->tso) {
2194 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2195 return stmmac_tso_xmit(skb, dev);
2196 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002197
2198 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
2199 if (!netif_queue_stopped(dev)) {
2200 netif_stop_queue(dev);
2201 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002202 netdev_err(priv->dev,
2203 "%s: Tx Ring full when queue awake\n",
2204 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002205 }
2206 return NETDEV_TX_BUSY;
2207 }
2208
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002209 if (priv->tx_path_in_lpi_mode)
2210 stmmac_disable_eee_mode(priv);
2211
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002212 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002213 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002214
Michał Mirosław5e982f32011-04-09 02:46:55 +00002215 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002216
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002217 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002218 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002219 else
2220 desc = priv->dma_tx + entry;
2221
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002222 first = desc;
2223
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002224 priv->tx_skbuff[first_entry] = skb;
2225
2226 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002227 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002228 if (enh_desc)
2229 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2230
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002231 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2232 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002233 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002234 if (unlikely(entry < 0))
2235 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002236 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002237
2238 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002239 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2240 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002241 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002242
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002243 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2244
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002245 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002246 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002247 else
2248 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002249
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002250 des = skb_frag_dma_map(priv->device, frag, 0, len,
2251 DMA_TO_DEVICE);
2252 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002253 goto dma_map_err; /* should reuse desc w/o issues */
2254
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002255 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002256
Michael Weiserf8be0d72016-11-14 18:58:05 +01002257 priv->tx_skbuff_dma[entry].buf = des;
2258 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2259 desc->des0 = cpu_to_le32(des);
2260 else
2261 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002262
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002263 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002264 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002265 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2266
2267 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002268 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002269 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002270 }
2271
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002272 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2273
2274 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002275
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002276 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002277 void *tx_head;
2278
LABBE Corentin38ddc592016-11-16 20:09:39 +01002279 netdev_dbg(priv->dev,
2280 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2281 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2282 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002283
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002284 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002285 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002286 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002287 tx_head = (void *)priv->dma_tx;
2288
2289 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002290
LABBE Corentin38ddc592016-11-16 20:09:39 +01002291 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002292 print_pkt(skb->data, skb->len);
2293 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002294
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002295 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002296 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2297 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002298 netif_stop_queue(dev);
2299 }
2300
2301 dev->stats.tx_bytes += skb->len;
2302
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002303 /* According to the coalesce parameter the IC bit for the latest
2304 * segment is reset and the timer re-started to clean the tx status.
2305 * This approach takes care about the fragments: desc is the first
2306 * element in case of no SG.
2307 */
2308 priv->tx_count_frames += nfrags + 1;
2309 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2310 mod_timer(&priv->txtimer,
2311 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2312 } else {
2313 priv->tx_count_frames = 0;
2314 priv->hw->desc->set_tx_ic(desc);
2315 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002316 }
2317
2318 if (!priv->hwts_tx_en)
2319 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002320
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002321 /* Ready to fill the first descriptor and set the OWN bit w/o any
2322 * problems because all the descriptors are actually ready to be
2323 * passed to the DMA engine.
2324 */
2325 if (likely(!is_jumbo)) {
2326 bool last_segment = (nfrags == 0);
2327
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002328 des = dma_map_single(priv->device, skb->data,
2329 nopaged_len, DMA_TO_DEVICE);
2330 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002331 goto dma_map_err;
2332
Michael Weiserf8be0d72016-11-14 18:58:05 +01002333 priv->tx_skbuff_dma[first_entry].buf = des;
2334 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2335 first->des0 = cpu_to_le32(des);
2336 else
2337 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002338
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002339 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2340 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2341
2342 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2343 priv->hwts_tx_en)) {
2344 /* declare that device is doing timestamping */
2345 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2346 priv->hw->desc->enable_tx_timestamp(first);
2347 }
2348
2349 /* Prepare the first descriptor setting the OWN bit too */
2350 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2351 csum_insertion, priv->mode, 1,
2352 last_segment);
2353
2354 /* The own bit must be the latest setting done when prepare the
2355 * descriptor and then barrier is needed to make sure that
2356 * all is coherent before granting the DMA engine.
2357 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002358 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002359 }
2360
Beniamino Galvani38979572015-01-21 19:07:27 +01002361 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002362
2363 if (priv->synopsys_id < DWMAC_CORE_4_00)
2364 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2365 else
2366 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2367 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002368
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002369 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002370
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002371dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01002372 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002373 dev_kfree_skb(skb);
2374 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002375 return NETDEV_TX_OK;
2376}
2377
Vince Bridgersb9381982014-01-14 13:42:05 -06002378static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2379{
2380 struct ethhdr *ehdr;
2381 u16 vlanid;
2382
2383 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2384 NETIF_F_HW_VLAN_CTAG_RX &&
2385 !__vlan_get_tag(skb, &vlanid)) {
2386 /* pop the vlan tag */
2387 ehdr = (struct ethhdr *)skb->data;
2388 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2389 skb_pull(skb, VLAN_HLEN);
2390 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2391 }
2392}
2393
2394
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002395static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2396{
2397 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2398 return 0;
2399
2400 return 1;
2401}
2402
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002403/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002404 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002405 * @priv: driver private structure
2406 * Description : this is to reallocate the skb for the reception process
2407 * that is based on zero-copy.
2408 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002409static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2410{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002411 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002412 unsigned int entry = priv->dirty_rx;
2413 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002414
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002415 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002416 struct dma_desc *p;
2417
2418 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002419 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002420 else
2421 p = priv->dma_rx + entry;
2422
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002423 if (likely(priv->rx_skbuff[entry] == NULL)) {
2424 struct sk_buff *skb;
2425
Eric Dumazetacb600d2012-10-05 06:23:55 +00002426 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002427 if (unlikely(!skb)) {
2428 /* so for a while no zero-copy! */
2429 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2430 if (unlikely(net_ratelimit()))
2431 dev_err(priv->device,
2432 "fail to alloc skb entry %d\n",
2433 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002434 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002435 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002436
2437 priv->rx_skbuff[entry] = skb;
2438 priv->rx_skbuff_dma[entry] =
2439 dma_map_single(priv->device, skb->data, bfsize,
2440 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002441 if (dma_mapping_error(priv->device,
2442 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002443 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002444 dev_kfree_skb(skb);
2445 break;
2446 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002447
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002448 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002449 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002450 p->des1 = 0;
2451 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002452 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002453 }
2454 if (priv->hw->mode->refill_desc3)
2455 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002456
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002457 if (priv->rx_zeroc_thresh > 0)
2458 priv->rx_zeroc_thresh--;
2459
LABBE Corentinb3e51062016-11-16 20:09:41 +01002460 netif_dbg(priv, rx_status, priv->dev,
2461 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002462 }
Pavel Machekad688cd2016-12-18 21:38:12 +01002463 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002464
2465 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2466 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2467 else
2468 priv->hw->desc->set_rx_owner(p);
2469
Pavel Machekad688cd2016-12-18 21:38:12 +01002470 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002471
2472 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002473 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002474 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002475}
2476
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002477/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002478 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002479 * @priv: driver private structure
2480 * @limit: napi bugget.
2481 * Description : this the function called by the napi poll method.
2482 * It gets all the frames inside the ring.
2483 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002484static int stmmac_rx(struct stmmac_priv *priv, int limit)
2485{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002486 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002487 unsigned int next_entry;
2488 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002489 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002490
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002491 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002492 void *rx_head;
2493
LABBE Corentin38ddc592016-11-16 20:09:39 +01002494 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002495 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002496 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002497 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002498 rx_head = (void *)priv->dma_rx;
2499
2500 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002501 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002502 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002503 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002504 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002505 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002506
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002507 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002508 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002509 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002510 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002511
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002512 /* read the status of the incoming frame */
2513 status = priv->hw->desc->rx_status(&priv->dev->stats,
2514 &priv->xstats, p);
2515 /* check if managed by the DMA otherwise go ahead */
2516 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002517 break;
2518
2519 count++;
2520
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002521 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2522 next_entry = priv->cur_rx;
2523
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002524 if (priv->extend_desc)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002525 np = (struct dma_desc *)(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002526 else
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002527 np = priv->dma_rx + next_entry;
2528
2529 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002530
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002531 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2532 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2533 &priv->xstats,
2534 priv->dma_erx +
2535 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002536 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002537 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002538 if (priv->hwts_rx_en && !priv->extend_desc) {
2539 /* DESC2 & DESC3 will be overwitten by device
2540 * with timestamp value, hence reinitialize
2541 * them in stmmac_rx_refill() function so that
2542 * device can reuse it.
2543 */
2544 priv->rx_skbuff[entry] = NULL;
2545 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002546 priv->rx_skbuff_dma[entry],
2547 priv->dma_buf_sz,
2548 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002549 }
2550 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002551 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002552 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002553 unsigned int des;
2554
2555 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002556 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002557 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002558 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002559
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002560 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2561
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002562 /* If frame length is greather than skb buffer size
2563 * (preallocated during init) then the packet is
2564 * ignored
2565 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002566 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002567 netdev_err(priv->dev,
2568 "len %d larger than size (%d)\n",
2569 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002570 priv->dev->stats.rx_length_errors++;
2571 break;
2572 }
2573
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002574 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002575 * Type frames (LLC/LLC-SNAP)
2576 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002577 if (unlikely(status != llc_snap))
2578 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002579
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002580 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002581 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2582 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002583 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002584 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2585 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002586 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002587
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002588 /* The zero-copy is always used for all the sizes
2589 * in case of GMAC4 because it needs
2590 * to refill the used descriptors, always.
2591 */
2592 if (unlikely(!priv->plat->has_gmac4 &&
2593 ((frame_len < priv->rx_copybreak) ||
2594 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002595 skb = netdev_alloc_skb_ip_align(priv->dev,
2596 frame_len);
2597 if (unlikely(!skb)) {
2598 if (net_ratelimit())
2599 dev_warn(priv->device,
2600 "packet dropped\n");
2601 priv->dev->stats.rx_dropped++;
2602 break;
2603 }
2604
2605 dma_sync_single_for_cpu(priv->device,
2606 priv->rx_skbuff_dma
2607 [entry], frame_len,
2608 DMA_FROM_DEVICE);
2609 skb_copy_to_linear_data(skb,
2610 priv->
2611 rx_skbuff[entry]->data,
2612 frame_len);
2613
2614 skb_put(skb, frame_len);
2615 dma_sync_single_for_device(priv->device,
2616 priv->rx_skbuff_dma
2617 [entry], frame_len,
2618 DMA_FROM_DEVICE);
2619 } else {
2620 skb = priv->rx_skbuff[entry];
2621 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002622 netdev_err(priv->dev,
2623 "%s: Inconsistent Rx chain\n",
2624 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002625 priv->dev->stats.rx_dropped++;
2626 break;
2627 }
2628 prefetch(skb->data - NET_IP_ALIGN);
2629 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002630 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002631
2632 skb_put(skb, frame_len);
2633 dma_unmap_single(priv->device,
2634 priv->rx_skbuff_dma[entry],
2635 priv->dma_buf_sz,
2636 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002637 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002638
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002639 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002640 netdev_dbg(priv->dev, "frame received (%dbytes)",
2641 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002642 print_pkt(skb->data, frame_len);
2643 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002644
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002645 stmmac_get_rx_hwtstamp(priv, p, np, skb);
2646
Vince Bridgersb9381982014-01-14 13:42:05 -06002647 stmmac_rx_vlan(priv->dev, skb);
2648
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002649 skb->protocol = eth_type_trans(skb, priv->dev);
2650
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002651 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002652 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002653 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002654 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002655
2656 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002657
2658 priv->dev->stats.rx_packets++;
2659 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002660 }
2661 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002662 }
2663
2664 stmmac_rx_refill(priv);
2665
2666 priv->xstats.rx_pkt_n += count;
2667
2668 return count;
2669}
2670
2671/**
2672 * stmmac_poll - stmmac poll method (NAPI)
2673 * @napi : pointer to the napi structure.
2674 * @budget : maximum number of packets that the current CPU can receive from
2675 * all interfaces.
2676 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002677 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002678 */
2679static int stmmac_poll(struct napi_struct *napi, int budget)
2680{
2681 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2682 int work_done = 0;
2683
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002684 priv->xstats.napi_poll++;
2685 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002686
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002687 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002688 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08002689 napi_complete_done(napi, work_done);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002690 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002691 }
2692 return work_done;
2693}
2694
2695/**
2696 * stmmac_tx_timeout
2697 * @dev : Pointer to net device structure
2698 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002699 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002700 * netdev structure and arrange for the device to be reset to a sane state
2701 * in order to transmit a new packet.
2702 */
2703static void stmmac_tx_timeout(struct net_device *dev)
2704{
2705 struct stmmac_priv *priv = netdev_priv(dev);
2706
2707 /* Clear Tx resources and restart transmitting again */
2708 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002709}
2710
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002711/**
Jiri Pirko01789342011-08-16 06:29:00 +00002712 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002713 * @dev : pointer to the device structure
2714 * Description:
2715 * This function is a driver entry point which gets called by the kernel
2716 * whenever multicast addresses must be enabled/disabled.
2717 * Return value:
2718 * void.
2719 */
Jiri Pirko01789342011-08-16 06:29:00 +00002720static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002721{
2722 struct stmmac_priv *priv = netdev_priv(dev);
2723
Vince Bridgers3b57de92014-07-31 15:49:17 -05002724 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002725}
2726
2727/**
2728 * stmmac_change_mtu - entry point to change MTU size for the device.
2729 * @dev : device pointer.
2730 * @new_mtu : the new MTU size for the device.
2731 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2732 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2733 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2734 * Return value:
2735 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2736 * file on failure.
2737 */
2738static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2739{
LABBE Corentin38ddc592016-11-16 20:09:39 +01002740 struct stmmac_priv *priv = netdev_priv(dev);
2741
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002742 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002743 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002744 return -EBUSY;
2745 }
2746
Michał Mirosław5e982f32011-04-09 02:46:55 +00002747 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002748
Michał Mirosław5e982f32011-04-09 02:46:55 +00002749 netdev_update_features(dev);
2750
2751 return 0;
2752}
2753
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002754static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002755 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002756{
2757 struct stmmac_priv *priv = netdev_priv(dev);
2758
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002759 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002760 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002761
Michał Mirosław5e982f32011-04-09 02:46:55 +00002762 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002763 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002764
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002765 /* Some GMAC devices have a bugged Jumbo frame support that
2766 * needs to have the Tx COE disabled for oversized frames
2767 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002768 * the TX csum insertionin the TDES and not use SF.
2769 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002770 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002771 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002772
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002773 /* Disable tso if asked by ethtool */
2774 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2775 if (features & NETIF_F_TSO)
2776 priv->tso = true;
2777 else
2778 priv->tso = false;
2779 }
2780
Michał Mirosław5e982f32011-04-09 02:46:55 +00002781 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002782}
2783
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002784static int stmmac_set_features(struct net_device *netdev,
2785 netdev_features_t features)
2786{
2787 struct stmmac_priv *priv = netdev_priv(netdev);
2788
2789 /* Keep the COE Type in case of csum is supporting */
2790 if (features & NETIF_F_RXCSUM)
2791 priv->hw->rx_csum = priv->plat->rx_coe;
2792 else
2793 priv->hw->rx_csum = 0;
2794 /* No check needed because rx_coe has been set before and it will be
2795 * fixed in case of issue.
2796 */
2797 priv->hw->mac->rx_ipc(priv->hw);
2798
2799 return 0;
2800}
2801
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002802/**
2803 * stmmac_interrupt - main ISR
2804 * @irq: interrupt number.
2805 * @dev_id: to pass the net device pointer.
2806 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002807 * It can call:
2808 * o DMA service routine (to manage incoming frame reception and transmission
2809 * status)
2810 * o Core interrupts to manage: remote wake-up, management counter, LPI
2811 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002812 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002813static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2814{
2815 struct net_device *dev = (struct net_device *)dev_id;
2816 struct stmmac_priv *priv = netdev_priv(dev);
2817
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002818 if (priv->irq_wake)
2819 pm_wakeup_event(priv->device, 0);
2820
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002821 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002822 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002823 return IRQ_NONE;
2824 }
2825
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002826 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002827 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002828 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002829 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002830 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002831 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002832 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002833 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002834 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002835 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002836 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002837 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2838 priv->rx_tail_addr,
2839 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002840 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002841
2842 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002843 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002844 if (priv->xstats.pcs_link)
2845 netif_carrier_on(dev);
2846 else
2847 netif_carrier_off(dev);
2848 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002849 }
2850
2851 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002852 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002853
2854 return IRQ_HANDLED;
2855}
2856
2857#ifdef CONFIG_NET_POLL_CONTROLLER
2858/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002859 * to allow network I/O with interrupts disabled.
2860 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002861static void stmmac_poll_controller(struct net_device *dev)
2862{
2863 disable_irq(dev->irq);
2864 stmmac_interrupt(dev->irq, dev);
2865 enable_irq(dev->irq);
2866}
2867#endif
2868
2869/**
2870 * stmmac_ioctl - Entry point for the Ioctl
2871 * @dev: Device pointer.
2872 * @rq: An IOCTL specefic structure, that can contain a pointer to
2873 * a proprietary structure used to pass information to the driver.
2874 * @cmd: IOCTL command
2875 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002876 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002877 */
2878static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2879{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002880 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002881
2882 if (!netif_running(dev))
2883 return -EINVAL;
2884
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002885 switch (cmd) {
2886 case SIOCGMIIPHY:
2887 case SIOCGMIIREG:
2888 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002889 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002890 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002891 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002892 break;
2893 case SIOCSHWTSTAMP:
2894 ret = stmmac_hwtstamp_ioctl(dev, rq);
2895 break;
2896 default:
2897 break;
2898 }
Richard Cochran28b04112010-07-17 08:48:55 +00002899
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002900 return ret;
2901}
2902
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002903#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002904static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002905
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002906static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002907 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002908{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002909 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002910 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2911 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002912
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002913 for (i = 0; i < size; i++) {
2914 u64 x;
2915 if (extend_desc) {
2916 x = *(u64 *) ep;
2917 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002918 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002919 le32_to_cpu(ep->basic.des0),
2920 le32_to_cpu(ep->basic.des1),
2921 le32_to_cpu(ep->basic.des2),
2922 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002923 ep++;
2924 } else {
2925 x = *(u64 *) p;
2926 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002927 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002928 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
2929 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002930 p++;
2931 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002932 seq_printf(seq, "\n");
2933 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002934}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002935
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002936static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2937{
2938 struct net_device *dev = seq->private;
2939 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002940
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002941 if (priv->extend_desc) {
2942 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002943 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002944 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002945 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002946 } else {
2947 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002948 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002949 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002950 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002951 }
2952
2953 return 0;
2954}
2955
2956static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2957{
2958 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2959}
2960
Pavel Machek22d3efe2016-11-28 12:55:59 +01002961/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
2962
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002963static const struct file_operations stmmac_rings_status_fops = {
2964 .owner = THIS_MODULE,
2965 .open = stmmac_sysfs_ring_open,
2966 .read = seq_read,
2967 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002968 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002969};
2970
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002971static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2972{
2973 struct net_device *dev = seq->private;
2974 struct stmmac_priv *priv = netdev_priv(dev);
2975
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002976 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002977 seq_printf(seq, "DMA HW features not supported\n");
2978 return 0;
2979 }
2980
2981 seq_printf(seq, "==============================\n");
2982 seq_printf(seq, "\tDMA HW features\n");
2983 seq_printf(seq, "==============================\n");
2984
Pavel Machek22d3efe2016-11-28 12:55:59 +01002985 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002986 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002987 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002988 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002989 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002990 (priv->dma_cap.half_duplex) ? "Y" : "N");
2991 seq_printf(seq, "\tHash Filter: %s\n",
2992 (priv->dma_cap.hash_filter) ? "Y" : "N");
2993 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2994 (priv->dma_cap.multi_addr) ? "Y" : "N");
2995 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2996 (priv->dma_cap.pcs) ? "Y" : "N");
2997 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2998 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2999 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3000 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3001 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3002 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3003 seq_printf(seq, "\tRMON module: %s\n",
3004 (priv->dma_cap.rmon) ? "Y" : "N");
3005 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3006 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003007 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003008 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003009 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003010 (priv->dma_cap.eee) ? "Y" : "N");
3011 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3012 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3013 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003014 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3015 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3016 (priv->dma_cap.rx_coe) ? "Y" : "N");
3017 } else {
3018 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3019 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3020 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3021 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3022 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003023 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3024 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3025 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3026 priv->dma_cap.number_rx_channel);
3027 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3028 priv->dma_cap.number_tx_channel);
3029 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3030 (priv->dma_cap.enh_desc) ? "Y" : "N");
3031
3032 return 0;
3033}
3034
3035static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3036{
3037 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3038}
3039
3040static const struct file_operations stmmac_dma_cap_fops = {
3041 .owner = THIS_MODULE,
3042 .open = stmmac_sysfs_dma_cap_open,
3043 .read = seq_read,
3044 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003045 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003046};
3047
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003048static int stmmac_init_fs(struct net_device *dev)
3049{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003050 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003051
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003052 /* Create per netdev entries */
3053 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3054
3055 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003056 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003057
3058 return -ENOMEM;
3059 }
3060
3061 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003062 priv->dbgfs_rings_status =
3063 debugfs_create_file("descriptors_status", S_IRUGO,
3064 priv->dbgfs_dir, dev,
3065 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003066
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003067 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003068 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003069 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003070
3071 return -ENOMEM;
3072 }
3073
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003074 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003075 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3076 priv->dbgfs_dir,
3077 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003078
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003079 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003080 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003081 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003082
3083 return -ENOMEM;
3084 }
3085
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003086 return 0;
3087}
3088
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003089static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003090{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003091 struct stmmac_priv *priv = netdev_priv(dev);
3092
3093 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003094}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003095#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003096
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003097static const struct net_device_ops stmmac_netdev_ops = {
3098 .ndo_open = stmmac_open,
3099 .ndo_start_xmit = stmmac_xmit,
3100 .ndo_stop = stmmac_release,
3101 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003102 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003103 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003104 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003105 .ndo_tx_timeout = stmmac_tx_timeout,
3106 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003107#ifdef CONFIG_NET_POLL_CONTROLLER
3108 .ndo_poll_controller = stmmac_poll_controller,
3109#endif
3110 .ndo_set_mac_address = eth_mac_addr,
3111};
3112
3113/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003114 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003115 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003116 * Description: this function is to configure the MAC device according to
3117 * some platform parameters or the HW capability register. It prepares the
3118 * driver to use either ring or chain modes and to setup either enhanced or
3119 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003120 */
3121static int stmmac_hw_init(struct stmmac_priv *priv)
3122{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003123 struct mac_device_info *mac;
3124
3125 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003126 if (priv->plat->has_gmac) {
3127 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003128 mac = dwmac1000_setup(priv->ioaddr,
3129 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003130 priv->plat->unicast_filter_entries,
3131 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003132 } else if (priv->plat->has_gmac4) {
3133 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3134 mac = dwmac4_setup(priv->ioaddr,
3135 priv->plat->multicast_filter_bins,
3136 priv->plat->unicast_filter_entries,
3137 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003138 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003139 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003140 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003141 if (!mac)
3142 return -ENOMEM;
3143
3144 priv->hw = mac;
3145
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003146 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003147 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3148 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003149 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003150 if (chain_mode) {
3151 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003152 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003153 priv->mode = STMMAC_CHAIN_MODE;
3154 } else {
3155 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003156 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003157 priv->mode = STMMAC_RING_MODE;
3158 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003159 }
3160
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003161 /* Get the HW capability (new GMAC newer than 3.50a) */
3162 priv->hw_cap_support = stmmac_get_hw_features(priv);
3163 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003164 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003165
3166 /* We can override some gmac/dma configuration fields: e.g.
3167 * enh_desc, tx_coe (e.g. that are passed through the
3168 * platform) with the values from the HW capability
3169 * register (if supported).
3170 */
3171 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003172 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003173 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003174
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003175 /* TXCOE doesn't work in thresh DMA mode */
3176 if (priv->plat->force_thresh_dma_mode)
3177 priv->plat->tx_coe = 0;
3178 else
3179 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3180
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003181 /* In case of GMAC4 rx_coe is from HW cap register. */
3182 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003183
3184 if (priv->dma_cap.rx_coe_type2)
3185 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3186 else if (priv->dma_cap.rx_coe_type1)
3187 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3188
LABBE Corentin38ddc592016-11-16 20:09:39 +01003189 } else {
3190 dev_info(priv->device, "No HW DMA feature register supported\n");
3191 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003192
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003193 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3194 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3195 priv->hw->desc = &dwmac4_desc_ops;
3196 else
3197 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003198
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003199 if (priv->plat->rx_coe) {
3200 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003201 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003202 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003203 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003204 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003205 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003206 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003207
3208 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003209 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003210 device_set_wakeup_capable(priv->device, 1);
3211 }
3212
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003213 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003214 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003215
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003216 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003217}
3218
3219/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003220 * stmmac_dvr_probe
3221 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003222 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003223 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003224 * Description: this is the main probe function used to
3225 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003226 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003227 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003228 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003229int stmmac_dvr_probe(struct device *device,
3230 struct plat_stmmacenet_data *plat_dat,
3231 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003232{
3233 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003234 struct net_device *ndev = NULL;
3235 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003236
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003237 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003238 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003239 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003240
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003241 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003242
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003243 priv = netdev_priv(ndev);
3244 priv->device = device;
3245 priv->dev = ndev;
3246
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003247 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003248 priv->pause = pause;
3249 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003250 priv->ioaddr = res->addr;
3251 priv->dev->base_addr = (unsigned long)res->addr;
3252
3253 priv->dev->irq = res->irq;
3254 priv->wol_irq = res->wol_irq;
3255 priv->lpi_irq = res->lpi_irq;
3256
3257 if (res->mac)
3258 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003259
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003260 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003261
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003262 /* Verify driver arguments */
3263 stmmac_verify_args();
3264
3265 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003266 * this needs to have multiple instances
3267 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003268 if ((phyaddr >= 0) && (phyaddr <= 31))
3269 priv->plat->phy_addr = phyaddr;
3270
jpintof573c0b2017-01-09 12:35:09 +00003271 if (priv->plat->stmmac_rst)
3272 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003273
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003274 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003275 ret = stmmac_hw_init(priv);
3276 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003277 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003278
3279 ndev->netdev_ops = &stmmac_netdev_ops;
3280
3281 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3282 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003283
3284 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3285 ndev->hw_features |= NETIF_F_TSO;
3286 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003287 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003288 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003289 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3290 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003291#ifdef STMMAC_VLAN_TAG_USED
3292 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003293 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003294#endif
3295 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3296
Jarod Wilson44770e12016-10-17 15:54:17 -04003297 /* MTU range: 46 - hw-specific max */
3298 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3299 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3300 ndev->max_mtu = JUMBO_LEN;
3301 else
3302 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003303 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
3304 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
3305 */
3306 if ((priv->plat->maxmtu < ndev->max_mtu) &&
3307 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04003308 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003309 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003310 dev_warn(priv->device,
3311 "%s: warning: maxmtu having invalid value (%d)\n",
3312 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04003313
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003314 if (flow_ctrl)
3315 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3316
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003317 /* Rx Watchdog is available in the COREs newer than the 3.40.
3318 * In some case, for example on bugged HW this feature
3319 * has to be disable and this can be done by passing the
3320 * riwt_off field from the platform.
3321 */
3322 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3323 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003324 dev_info(priv->device,
3325 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003326 }
3327
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003328 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003329
Vlad Lunguf8e96162010-11-29 22:52:52 +00003330 spin_lock_init(&priv->lock);
3331
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003332 /* If a specific clk_csr value is passed from the platform
3333 * this means that the CSR Clock Range selection cannot be
3334 * changed at run-time and it is fixed. Viceversa the driver'll try to
3335 * set the MDC clock dynamically according to the csr actual
3336 * clock input.
3337 */
3338 if (!priv->plat->clk_csr)
3339 stmmac_clk_csr_set(priv);
3340 else
3341 priv->clk_csr = priv->plat->clk_csr;
3342
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003343 stmmac_check_pcs_mode(priv);
3344
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003345 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3346 priv->hw->pcs != STMMAC_PCS_TBI &&
3347 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003348 /* MDIO bus Registration */
3349 ret = stmmac_mdio_register(ndev);
3350 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003351 dev_err(priv->device,
3352 "%s: MDIO bus (id: %d) registration failed",
3353 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003354 goto error_mdio_register;
3355 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003356 }
3357
Florian Fainelli57016592016-12-27 18:23:06 -08003358 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003359 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003360 dev_err(priv->device, "%s: ERROR %i registering the device\n",
3361 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003362 goto error_netdev_register;
3363 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003364
Florian Fainelli57016592016-12-27 18:23:06 -08003365 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003366
Viresh Kumar6a81c262012-07-30 14:39:41 -07003367error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003368 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3369 priv->hw->pcs != STMMAC_PCS_TBI &&
3370 priv->hw->pcs != STMMAC_PCS_RTBI)
3371 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003372error_mdio_register:
Viresh Kumar6a81c262012-07-30 14:39:41 -07003373 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003374error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003375 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003376
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003377 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003378}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003379EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003380
3381/**
3382 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003383 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003384 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003385 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003386 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003387int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003388{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003389 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003390 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003391
LABBE Corentin38ddc592016-11-16 20:09:39 +01003392 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003393
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003394 priv->hw->dma->stop_rx(priv->ioaddr);
3395 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003396
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003397 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003398 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003399 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00003400 if (priv->plat->stmmac_rst)
3401 reset_control_assert(priv->plat->stmmac_rst);
3402 clk_disable_unprepare(priv->plat->pclk);
3403 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003404 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3405 priv->hw->pcs != STMMAC_PCS_TBI &&
3406 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003407 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003408 free_netdev(ndev);
3409
3410 return 0;
3411}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003412EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003414/**
3415 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003416 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003417 * Description: this is the function to suspend the device and it is called
3418 * by the platform driver to stop the network queue, release the resources,
3419 * program the PMT register (for WoL), clean and release driver resources.
3420 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003421int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003422{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003423 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003424 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003425 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003426
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003427 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003428 return 0;
3429
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003430 if (ndev->phydev)
3431 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003432
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003433 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003434
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003435 netif_device_detach(ndev);
3436 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003437
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003438 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003439
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003440 /* Stop TX/RX DMA */
3441 priv->hw->dma->stop_tx(priv->ioaddr);
3442 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003443
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003444 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003445 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003446 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003447 priv->irq_wake = 1;
3448 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003449 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003450 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003451 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00003452 clk_disable(priv->plat->pclk);
3453 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003454 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003455 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003456
3457 priv->oldlink = 0;
3458 priv->speed = 0;
3459 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003460 return 0;
3461}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003462EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003463
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003464/**
3465 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003466 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003467 * Description: when resume this function is invoked to setup the DMA and CORE
3468 * in a usable state.
3469 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003470int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003471{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003472 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003473 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003474 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003475
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003476 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003477 return 0;
3478
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003479 /* Power Down bit, into the PM register, is cleared
3480 * automatically as soon as a magic packet or a Wake-up frame
3481 * is received. Anyway, it's better to manually clear
3482 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003483 * from another devices (e.g. serial console).
3484 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003485 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003486 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003487 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003488 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003489 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003490 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003491 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003492 /* enable the clk prevously disabled */
jpintof573c0b2017-01-09 12:35:09 +00003493 clk_enable(priv->plat->stmmac_clk);
3494 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003495 /* reset the phy so that it's ready */
3496 if (priv->mii)
3497 stmmac_mdio_reset(priv->mii);
3498 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003499
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003500 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003501
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003502 spin_lock_irqsave(&priv->lock, flags);
3503
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003504 priv->cur_rx = 0;
3505 priv->dirty_rx = 0;
3506 priv->dirty_tx = 0;
3507 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003508 /* reset private mss value to force mss context settings at
3509 * next tso xmit (only used for gmac4).
3510 */
3511 priv->mss = 0;
3512
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003513 stmmac_clear_descriptors(priv);
3514
Huacai Chenfe1319292014-12-19 22:38:18 +08003515 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003516 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003517 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003519 napi_enable(&priv->napi);
3520
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003521 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003522
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003523 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003524
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003525 if (ndev->phydev)
3526 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003527
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003528 return 0;
3529}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003530EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003531
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003532#ifndef MODULE
3533static int __init stmmac_cmdline_opt(char *str)
3534{
3535 char *opt;
3536
3537 if (!str || !*str)
3538 return -EINVAL;
3539 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003540 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003541 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003542 goto err;
3543 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003544 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003545 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003546 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003547 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003548 goto err;
3549 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003550 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003551 goto err;
3552 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003553 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003554 goto err;
3555 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003556 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003557 goto err;
3558 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003559 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003560 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003561 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003562 if (kstrtoint(opt + 10, 0, &eee_timer))
3563 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003564 } else if (!strncmp(opt, "chain_mode:", 11)) {
3565 if (kstrtoint(opt + 11, 0, &chain_mode))
3566 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003567 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003568 }
3569 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003570
3571err:
3572 pr_err("%s: ERROR broken module parameter conversion", __func__);
3573 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003574}
3575
3576__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003577#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003578
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003579static int __init stmmac_init(void)
3580{
3581#ifdef CONFIG_DEBUG_FS
3582 /* Create debugfs main directory if it doesn't exist yet */
3583 if (!stmmac_fs_dir) {
3584 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3585
3586 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3587 pr_err("ERROR %s, debugfs create directory failed\n",
3588 STMMAC_RESOURCE_NAME);
3589
3590 return -ENOMEM;
3591 }
3592 }
3593#endif
3594
3595 return 0;
3596}
3597
3598static void __exit stmmac_exit(void)
3599{
3600#ifdef CONFIG_DEBUG_FS
3601 debugfs_remove_recursive(stmmac_fs_dir);
3602#endif
3603}
3604
3605module_init(stmmac_init)
3606module_exit(stmmac_exit)
3607
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003608MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3609MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3610MODULE_LICENSE("GPL");