blob: f26cc721ee0fe141123bcc59af76bbd03529bcff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010070 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010071 return true;
72 }
73
74 return false;
75}
Chris Wilson51c18bf2018-06-09 12:10:58 +010076
77bool i915_error_injected(void)
78{
79 return i915_load_fail_count && !i915_modparams.inject_load_failure;
80}
81
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000082#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010083
84#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
85#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
86 "providing the dmesg log by booting with drm.debug=0xf"
87
88void
89__i915_printk(struct drm_i915_private *dev_priv, const char *level,
90 const char *fmt, ...)
91{
92 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030093 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010094 bool is_error = level[1] <= KERN_ERR[1];
95 bool is_debug = level[1] == KERN_DEBUG[1];
96 struct va_format vaf;
97 va_list args;
98
99 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
100 return;
101
102 va_start(args, fmt);
103
104 vaf.fmt = fmt;
105 vaf.va = &args;
106
Chris Wilson8cff1f42018-07-09 14:48:58 +0100107 if (is_error)
108 dev_printk(level, kdev, "%pV", &vaf);
109 else
110 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
111 __builtin_return_address(0), &vaf);
112
113 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100114
115 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100116 /*
117 * Ask the user to file a bug report for the error, except
118 * if they may have caused the bug by fiddling with unsafe
119 * module parameters.
120 */
121 if (!test_taint(TAINT_USER))
122 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100123 shown_bug_once = true;
124 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100125}
126
Jani Nikulada6c10c22018-02-05 19:31:36 +0200127/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
128static enum intel_pch
129intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
130{
131 switch (id) {
132 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
133 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
134 WARN_ON(!IS_GEN5(dev_priv));
135 return PCH_IBX;
136 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
137 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
138 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
139 return PCH_CPT;
140 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
141 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
142 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
143 /* PantherPoint is CPT compatible */
144 return PCH_CPT;
145 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
146 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
147 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
148 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
149 return PCH_LPT;
150 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
151 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
152 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
153 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
154 return PCH_LPT;
155 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
157 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
158 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
159 /* WildcatPoint is LPT compatible */
160 return PCH_LPT;
161 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
162 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
163 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
164 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
165 /* WildcatPoint is LPT compatible */
166 return PCH_LPT;
167 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
168 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
169 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
170 return PCH_SPT;
171 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
172 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
173 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
174 return PCH_SPT;
175 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
176 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
177 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
178 !IS_COFFEELAKE(dev_priv));
179 return PCH_KBP;
180 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
181 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
182 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
183 return PCH_CNP;
184 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
185 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
186 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
187 return PCH_CNP;
188 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
189 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
190 WARN_ON(!IS_ICELAKE(dev_priv));
191 return PCH_ICP;
192 default:
193 return PCH_NONE;
194 }
195}
Chris Wilson0673ad42016-06-24 14:00:22 +0100196
Jani Nikula435ad2c2018-02-05 19:31:37 +0200197static bool intel_is_virt_pch(unsigned short id,
198 unsigned short svendor, unsigned short sdevice)
199{
200 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
201 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
202 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
203 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
204 sdevice == PCI_SUBDEVICE_ID_QEMU));
205}
206
Jani Nikula40ace642018-02-05 19:31:38 +0200207static unsigned short
208intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100209{
Jani Nikula40ace642018-02-05 19:31:38 +0200210 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100211
212 /*
213 * In a virtualized passthrough environment we can be in a
214 * setup where the ISA bridge is not able to be passed through.
215 * In this case, a south bridge can be emulated and we have to
216 * make an educated guess as to which PCH is really there.
217 */
218
Jani Nikula40ace642018-02-05 19:31:38 +0200219 if (IS_GEN5(dev_priv))
220 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
221 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
222 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
223 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
224 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
225 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
226 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
227 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
228 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
229 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
230 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Anusha Srivatsaf17ca502018-05-21 17:25:43 -0700231 else if (IS_ICELAKE(dev_priv))
232 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100233
Jani Nikula40ace642018-02-05 19:31:38 +0200234 if (id)
235 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
236 else
237 DRM_DEBUG_KMS("Assuming no PCH\n");
238
239 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100240}
241
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000242static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800243{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200244 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800245
246 /*
247 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
248 * make graphics device passthrough work easy for VMM, that only
249 * need to expose ISA bridge to let driver know the real hardware
250 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800251 *
252 * In some virtualized environments (e.g. XEN), there is irrelevant
253 * ISA bridge in the system. To work reliably, we should scan trhough
254 * all the ISA bridge devices and check for the first match, instead
255 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800256 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200257 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200258 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200259 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300260
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200261 if (pch->vendor != PCI_VENDOR_ID_INTEL)
262 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700263
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200264 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200265
Jani Nikulada6c10c22018-02-05 19:31:36 +0200266 pch_type = intel_pch_type(dev_priv, id);
267 if (pch_type != PCH_NONE) {
268 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200269 dev_priv->pch_id = id;
270 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200271 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200272 pch->subsystem_device)) {
273 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300274 pch_type = intel_pch_type(dev_priv, id);
275
276 /* Sanity check virtual PCH id */
277 if (WARN_ON(id && pch_type == PCH_NONE))
278 id = 0;
279
Jani Nikula40ace642018-02-05 19:31:38 +0200280 dev_priv->pch_type = pch_type;
281 dev_priv->pch_id = id;
282 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800283 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800284 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300285
286 /*
287 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
288 * display.
289 */
290 if (pch && INTEL_INFO(dev_priv)->num_pipes == 0) {
291 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
292 dev_priv->pch_type = PCH_NOP;
293 dev_priv->pch_id = 0;
294 }
295
Rui Guo6a9c4b32013-06-19 21:10:23 +0800296 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200297 DRM_DEBUG_KMS("No PCH found.\n");
298
299 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800300}
301
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200302static int i915_getparam_ioctl(struct drm_device *dev, void *data,
303 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100304{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100305 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300306 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 drm_i915_getparam_t *param = data;
308 int value;
309
310 switch (param->param) {
311 case I915_PARAM_IRQ_ACTIVE:
312 case I915_PARAM_ALLOW_BATCHBUFFER:
313 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800314 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 /* Reject all old ums/dri params. */
316 return -ENODEV;
317 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300318 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 break;
320 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300321 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100323 case I915_PARAM_NUM_FENCES_AVAIL:
324 value = dev_priv->num_fence_regs;
325 break;
326 case I915_PARAM_HAS_OVERLAY:
327 value = dev_priv->overlay ? 1 : 0;
328 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530330 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 break;
332 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530333 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 break;
335 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530336 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 break;
338 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530339 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100341 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300342 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 break;
344 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300345 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 break;
347 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300348 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 break;
350 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000351 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100352 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 case I915_PARAM_HAS_SECURE_BATCHES:
354 value = capable(CAP_SYS_ADMIN);
355 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100356 case I915_PARAM_CMD_PARSER_VERSION:
357 value = i915_cmd_parser_get_version(dev_priv);
358 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100359 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300360 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 if (!value)
362 return -ENODEV;
363 break;
364 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300365 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 if (!value)
367 return -ENODEV;
368 break;
369 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000370 value = i915_modparams.enable_hangcheck &&
371 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100372 if (value && intel_has_reset_engine(dev_priv))
373 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100374 break;
375 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300376 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100378 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300379 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100380 break;
381 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300382 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100383 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800384 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000385 value = intel_huc_check_status(&dev_priv->huc);
386 if (value < 0)
387 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800388 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100389 case I915_PARAM_MMAP_GTT_VERSION:
390 /* Though we've started our numbering from 1, and so class all
391 * earlier versions as 0, in effect their value is undefined as
392 * the ioctl will report EINVAL for the unknown param!
393 */
394 value = i915_gem_mmap_gtt_version();
395 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000396 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000397 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000398 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100399
David Weinehall16162472016-09-02 13:46:17 +0300400 case I915_PARAM_MMAP_VERSION:
401 /* Remember to bump this if the version changes! */
402 case I915_PARAM_HAS_GEM:
403 case I915_PARAM_HAS_PAGEFLIPPING:
404 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
405 case I915_PARAM_HAS_RELAXED_FENCING:
406 case I915_PARAM_HAS_COHERENT_RINGS:
407 case I915_PARAM_HAS_RELAXED_DELTA:
408 case I915_PARAM_HAS_GEN7_SOL_RESET:
409 case I915_PARAM_HAS_WAIT_TIMEOUT:
410 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
411 case I915_PARAM_HAS_PINNED_BATCHES:
412 case I915_PARAM_HAS_EXEC_NO_RELOC:
413 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
414 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
415 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000416 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000417 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100418 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100419 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100420 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300421 /* For the time being all of these are always true;
422 * if some supported hardware does not have one of these
423 * features this value needs to be provided from
424 * INTEL_INFO(), a feature macro, or similar.
425 */
426 value = 1;
427 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000428 case I915_PARAM_HAS_CONTEXT_ISOLATION:
429 value = intel_engines_has_context_isolation(dev_priv);
430 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100431 case I915_PARAM_SLICE_MASK:
432 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
433 if (!value)
434 return -ENODEV;
435 break;
Robert Braggf5320232017-06-13 12:23:00 +0100436 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000437 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100438 if (!value)
439 return -ENODEV;
440 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000441 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000442 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000443 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100444 default:
445 DRM_DEBUG("Unknown parameter %d\n", param->param);
446 return -EINVAL;
447 }
448
Chris Wilsondda33002016-06-24 14:00:23 +0100449 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100450 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100451
452 return 0;
453}
454
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000455static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100456{
Sinan Kaya57b296462017-11-27 11:57:46 -0500457 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
458
459 dev_priv->bridge_dev =
460 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100461 if (!dev_priv->bridge_dev) {
462 DRM_ERROR("bridge device not found\n");
463 return -1;
464 }
465 return 0;
466}
467
468/* Allocate space for the MCH regs if needed, return nonzero on error */
469static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000470intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100471{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000472 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100473 u32 temp_lo, temp_hi = 0;
474 u64 mchbar_addr;
475 int ret;
476
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000477 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100478 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
479 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
480 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
481
482 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
483#ifdef CONFIG_PNP
484 if (mchbar_addr &&
485 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
486 return 0;
487#endif
488
489 /* Get some space for it */
490 dev_priv->mch_res.name = "i915 MCHBAR";
491 dev_priv->mch_res.flags = IORESOURCE_MEM;
492 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
493 &dev_priv->mch_res,
494 MCHBAR_SIZE, MCHBAR_SIZE,
495 PCIBIOS_MIN_MEM,
496 0, pcibios_align_resource,
497 dev_priv->bridge_dev);
498 if (ret) {
499 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
500 dev_priv->mch_res.start = 0;
501 return ret;
502 }
503
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000504 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100505 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
506 upper_32_bits(dev_priv->mch_res.start));
507
508 pci_write_config_dword(dev_priv->bridge_dev, reg,
509 lower_32_bits(dev_priv->mch_res.start));
510 return 0;
511}
512
513/* Setup MCHBAR if possible, return true if we should disable it again */
514static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000515intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100516{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000517 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100518 u32 temp;
519 bool enabled;
520
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100521 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100522 return;
523
524 dev_priv->mchbar_need_disable = false;
525
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100526 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100527 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
528 enabled = !!(temp & DEVEN_MCHBAR_EN);
529 } else {
530 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
531 enabled = temp & 1;
532 }
533
534 /* If it's already enabled, don't have to do anything */
535 if (enabled)
536 return;
537
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000538 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100539 return;
540
541 dev_priv->mchbar_need_disable = true;
542
543 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100544 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100545 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
546 temp | DEVEN_MCHBAR_EN);
547 } else {
548 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
549 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
550 }
551}
552
553static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000554intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100555{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000556 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100557
558 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100559 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100560 u32 deven_val;
561
562 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
563 &deven_val);
564 deven_val &= ~DEVEN_MCHBAR_EN;
565 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
566 deven_val);
567 } else {
568 u32 mchbar_val;
569
570 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
571 &mchbar_val);
572 mchbar_val &= ~1;
573 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
574 mchbar_val);
575 }
576 }
577
578 if (dev_priv->mch_res.start)
579 release_resource(&dev_priv->mch_res);
580}
581
582/* true = enable decode, false = disable decoder */
583static unsigned int i915_vga_set_decode(void *cookie, bool state)
584{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000585 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100586
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000587 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100588 if (state)
589 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
590 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
591 else
592 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
593}
594
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000595static int i915_resume_switcheroo(struct drm_device *dev);
596static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
597
Chris Wilson0673ad42016-06-24 14:00:22 +0100598static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
599{
600 struct drm_device *dev = pci_get_drvdata(pdev);
601 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
602
603 if (state == VGA_SWITCHEROO_ON) {
604 pr_info("switched on\n");
605 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
606 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300607 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100608 i915_resume_switcheroo(dev);
609 dev->switch_power_state = DRM_SWITCH_POWER_ON;
610 } else {
611 pr_info("switched off\n");
612 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
613 i915_suspend_switcheroo(dev, pmm);
614 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
615 }
616}
617
618static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
619{
620 struct drm_device *dev = pci_get_drvdata(pdev);
621
622 /*
623 * FIXME: open_count is protected by drm_global_mutex but that would lead to
624 * locking inversion with the driver load path. And the access here is
625 * completely racy anyway. So don't bother with locking for now.
626 */
627 return dev->open_count == 0;
628}
629
630static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
631 .set_gpu_state = i915_switcheroo_set_state,
632 .reprobe = NULL,
633 .can_switch = i915_switcheroo_can_switch,
634};
635
Chris Wilson0673ad42016-06-24 14:00:22 +0100636static int i915_load_modeset_init(struct drm_device *dev)
637{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100638 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300639 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100640 int ret;
641
642 if (i915_inject_load_failure())
643 return -ENODEV;
644
Jani Nikula66578852017-03-10 15:27:57 +0200645 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100646
647 /* If we have > 1 VGA cards, then we need to arbitrate access
648 * to the common VGA resources.
649 *
650 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
651 * then we do not take part in VGA arbitration and the
652 * vga_client_register() fails with -ENODEV.
653 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000654 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100655 if (ret && ret != -ENODEV)
656 goto out;
657
658 intel_register_dsm_handler();
659
David Weinehall52a05c32016-08-22 13:32:44 +0300660 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100661 if (ret)
662 goto cleanup_vga_client;
663
664 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
665 intel_update_rawclk(dev_priv);
666
667 intel_power_domains_init_hw(dev_priv, false);
668
669 intel_csr_ucode_init(dev_priv);
670
671 ret = intel_irq_install(dev_priv);
672 if (ret)
673 goto cleanup_csr;
674
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000675 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100676
677 /* Important: The output setup functions called by modeset_init need
678 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300679 ret = intel_modeset_init(dev);
680 if (ret)
681 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100682
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000683 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100684 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100685 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100686
Chris Wilsond378a3e2017-11-10 14:26:31 +0000687 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100688
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000689 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100690 return 0;
691
692 ret = intel_fbdev_init(dev);
693 if (ret)
694 goto cleanup_gem;
695
696 /* Only enable hotplug handling once the fbdev is fully set up. */
697 intel_hpd_init(dev_priv);
698
Chris Wilson0673ad42016-06-24 14:00:22 +0100699 return 0;
700
701cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000702 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300703 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100704 i915_gem_fini(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100705cleanup_modeset:
706 intel_modeset_cleanup(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100707cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100708 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000709 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100710cleanup_csr:
711 intel_csr_ucode_fini(dev_priv);
712 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300713 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100714cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300715 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100716out:
717 return ret;
718}
719
Chris Wilson0673ad42016-06-24 14:00:22 +0100720static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
721{
722 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100723 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100724 struct i915_ggtt *ggtt = &dev_priv->ggtt;
725 bool primary;
726 int ret;
727
728 ap = alloc_apertures(1);
729 if (!ap)
730 return -ENOMEM;
731
Matthew Auld73ebd502017-12-11 15:18:20 +0000732 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100733 ap->ranges[0].size = ggtt->mappable_end;
734
735 primary =
736 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
737
Daniel Vetter44adece2016-08-10 18:52:34 +0200738 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100739
740 kfree(ap);
741
742 return ret;
743}
Chris Wilson0673ad42016-06-24 14:00:22 +0100744
745#if !defined(CONFIG_VGA_CONSOLE)
746static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
747{
748 return 0;
749}
750#elif !defined(CONFIG_DUMMY_CONSOLE)
751static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
752{
753 return -ENODEV;
754}
755#else
756static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
757{
758 int ret = 0;
759
760 DRM_INFO("Replacing VGA console driver\n");
761
762 console_lock();
763 if (con_is_bound(&vga_con))
764 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
765 if (ret == 0) {
766 ret = do_unregister_con_driver(&vga_con);
767
768 /* Ignore "already unregistered". */
769 if (ret == -ENODEV)
770 ret = 0;
771 }
772 console_unlock();
773
774 return ret;
775}
776#endif
777
Chris Wilson0673ad42016-06-24 14:00:22 +0100778static void intel_init_dpio(struct drm_i915_private *dev_priv)
779{
780 /*
781 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
782 * CHV x1 PHY (DP/HDMI D)
783 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
784 */
785 if (IS_CHERRYVIEW(dev_priv)) {
786 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
787 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
788 } else if (IS_VALLEYVIEW(dev_priv)) {
789 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
790 }
791}
792
793static int i915_workqueues_init(struct drm_i915_private *dev_priv)
794{
795 /*
796 * The i915 workqueue is primarily used for batched retirement of
797 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000798 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100799 * need high-priority retirement, such as waiting for an explicit
800 * bo.
801 *
802 * It is also used for periodic low-priority events, such as
803 * idle-timers and recording error state.
804 *
805 * All tasks on the workqueue are expected to acquire the dev mutex
806 * so there is no point in running more than one instance of the
807 * workqueue at any time. Use an ordered one.
808 */
809 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
810 if (dev_priv->wq == NULL)
811 goto out_err;
812
813 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
814 if (dev_priv->hotplug.dp_wq == NULL)
815 goto out_free_wq;
816
Chris Wilson0673ad42016-06-24 14:00:22 +0100817 return 0;
818
Chris Wilson0673ad42016-06-24 14:00:22 +0100819out_free_wq:
820 destroy_workqueue(dev_priv->wq);
821out_err:
822 DRM_ERROR("Failed to allocate workqueues.\n");
823
824 return -ENOMEM;
825}
826
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000827static void i915_engines_cleanup(struct drm_i915_private *i915)
828{
829 struct intel_engine_cs *engine;
830 enum intel_engine_id id;
831
832 for_each_engine(engine, i915, id)
833 kfree(engine);
834}
835
Chris Wilson0673ad42016-06-24 14:00:22 +0100836static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
837{
Chris Wilson0673ad42016-06-24 14:00:22 +0100838 destroy_workqueue(dev_priv->hotplug.dp_wq);
839 destroy_workqueue(dev_priv->wq);
840}
841
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300842/*
843 * We don't keep the workarounds for pre-production hardware, so we expect our
844 * driver to fail on these machines in one way or another. A little warning on
845 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000846 *
847 * Our policy for removing pre-production workarounds is to keep the
848 * current gen workarounds as a guide to the bring-up of the next gen
849 * (workarounds have a habit of persisting!). Anything older than that
850 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300851 */
852static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
853{
Chris Wilson248a1242017-01-30 10:44:56 +0000854 bool pre = false;
855
856 pre |= IS_HSW_EARLY_SDV(dev_priv);
857 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000858 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000859
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000860 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300861 DRM_ERROR("This is a pre-production stepping. "
862 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000863 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
864 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300865}
866
Chris Wilson0673ad42016-06-24 14:00:22 +0100867/**
868 * i915_driver_init_early - setup state not requiring device access
869 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000870 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100871 *
872 * Initialize everything that is a "SW-only" state, that is state not
873 * requiring accessing the device or exposing the driver via kernel internal
874 * or userspace interfaces. Example steps belonging here: lock initialization,
875 * system memory allocation, setting up device specific attributes and
876 * function hooks not requiring accessing the device.
877 */
878static int i915_driver_init_early(struct drm_i915_private *dev_priv,
879 const struct pci_device_id *ent)
880{
881 const struct intel_device_info *match_info =
882 (struct intel_device_info *)ent->driver_data;
883 struct intel_device_info *device_info;
884 int ret = 0;
885
886 if (i915_inject_load_failure())
887 return -ENODEV;
888
889 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100890 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100891 memcpy(device_info, match_info, sizeof(*device_info));
892 device_info->device_id = dev_priv->drm.pdev->device;
893
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100894 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
895 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100896 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100897 spin_lock_init(&dev_priv->irq_lock);
898 spin_lock_init(&dev_priv->gpu_error.lock);
899 mutex_init(&dev_priv->backlight_lock);
900 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500901
Chris Wilson0673ad42016-06-24 14:00:22 +0100902 mutex_init(&dev_priv->sb_lock);
903 mutex_init(&dev_priv->modeset_restore_lock);
904 mutex_init(&dev_priv->av_mutex);
905 mutex_init(&dev_priv->wm.wm_mutex);
906 mutex_init(&dev_priv->pps_mutex);
907
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100908 i915_memcpy_init_early(dev_priv);
909
Chris Wilson0673ad42016-06-24 14:00:22 +0100910 ret = i915_workqueues_init(dev_priv);
911 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000912 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100913
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000914 ret = i915_gem_init_early(dev_priv);
915 if (ret < 0)
916 goto err_workqueues;
917
Chris Wilson0673ad42016-06-24 14:00:22 +0100918 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000919 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100920
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000921 intel_wopcm_init_early(&dev_priv->wopcm);
922 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000923 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100924 intel_init_dpio(dev_priv);
925 intel_power_domains_init(dev_priv);
926 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200927 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100928 intel_init_display_hooks(dev_priv);
929 intel_init_clock_gating_hooks(dev_priv);
930 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300931 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100932
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300933 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100934
935 return 0;
936
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000937err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100938 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000939err_engines:
940 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100941 return ret;
942}
943
944/**
945 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
946 * @dev_priv: device private
947 */
948static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
949{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300950 intel_irq_fini(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000951 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000952 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100953 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000954 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100955}
956
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000957static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100958{
David Weinehall52a05c32016-08-22 13:32:44 +0300959 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100960 int mmio_bar;
961 int mmio_size;
962
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100963 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100964 /*
965 * Before gen4, the registers and the GTT are behind different BARs.
966 * However, from gen4 onwards, the registers and the GTT are shared
967 * in the same BAR, so we want to restrict this ioremap from
968 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
969 * the register BAR remains the same size for all the earlier
970 * generations up to Ironlake.
971 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000972 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100973 mmio_size = 512 * 1024;
974 else
975 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300976 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100977 if (dev_priv->regs == NULL) {
978 DRM_ERROR("failed to map registers\n");
979
980 return -EIO;
981 }
982
983 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000984 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100985
986 return 0;
987}
988
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000989static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100990{
David Weinehall52a05c32016-08-22 13:32:44 +0300991 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100992
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000993 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300994 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100995}
996
997/**
998 * i915_driver_init_mmio - setup device MMIO
999 * @dev_priv: device private
1000 *
1001 * Setup minimal device state necessary for MMIO accesses later in the
1002 * initialization sequence. The setup here should avoid any other device-wide
1003 * side effects or exposing the driver via kernel internal or user space
1004 * interfaces.
1005 */
1006static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1007{
Chris Wilson0673ad42016-06-24 14:00:22 +01001008 int ret;
1009
1010 if (i915_inject_load_failure())
1011 return -ENODEV;
1012
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001013 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001014 return -EIO;
1015
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001016 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001017 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001018 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001019
1020 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001021
Oscar Mateo26376a72018-03-16 14:14:49 +02001022 intel_device_info_init_mmio(dev_priv);
1023
1024 intel_uncore_prune(dev_priv);
1025
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001026 intel_uc_init_mmio(dev_priv);
1027
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001028 ret = intel_engines_init_mmio(dev_priv);
1029 if (ret)
1030 goto err_uncore;
1031
Chris Wilson24145512017-01-24 11:01:35 +00001032 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001033
1034 return 0;
1035
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001036err_uncore:
1037 intel_uncore_fini(dev_priv);
1038err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001039 pci_dev_put(dev_priv->bridge_dev);
1040
1041 return ret;
1042}
1043
1044/**
1045 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1046 * @dev_priv: device private
1047 */
1048static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1049{
Chris Wilson0673ad42016-06-24 14:00:22 +01001050 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001051 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001052 pci_dev_put(dev_priv->bridge_dev);
1053}
1054
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001055static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1056{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001057 /*
1058 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1059 * user's requested state against the hardware/driver capabilities. We
1060 * do this now so that we can print out any log messages once rather
1061 * than every time we check intel_enable_ppgtt().
1062 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001063 i915_modparams.enable_ppgtt =
1064 intel_sanitize_enable_ppgtt(dev_priv,
1065 i915_modparams.enable_ppgtt);
1066 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001067
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001068 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001069}
1070
Chris Wilson0673ad42016-06-24 14:00:22 +01001071/**
1072 * i915_driver_init_hw - setup state requiring device access
1073 * @dev_priv: device private
1074 *
1075 * Setup state that requires accessing the device, but doesn't require
1076 * exposing the driver via kernel internal or userspace interfaces.
1077 */
1078static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1079{
David Weinehall52a05c32016-08-22 13:32:44 +03001080 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001081 int ret;
1082
1083 if (i915_inject_load_failure())
1084 return -ENODEV;
1085
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001086 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001087
1088 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001089
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001090 i915_perf_init(dev_priv);
1091
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001092 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001093 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001094 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001095
Chris Wilson9f172f62018-04-14 10:12:33 +01001096 /*
1097 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1098 * otherwise the vga fbdev driver falls over.
1099 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001100 ret = i915_kick_out_firmware_fb(dev_priv);
1101 if (ret) {
1102 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001103 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001104 }
1105
1106 ret = i915_kick_out_vgacon(dev_priv);
1107 if (ret) {
1108 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001109 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001110 }
1111
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001112 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001113 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001114 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001115
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001116 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001117 if (ret) {
1118 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001119 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001120 }
1121
David Weinehall52a05c32016-08-22 13:32:44 +03001122 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001123
1124 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001125 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001126 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001127 if (ret) {
1128 DRM_ERROR("failed to set DMA mask\n");
1129
Chris Wilson9f172f62018-04-14 10:12:33 +01001130 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001131 }
1132 }
1133
Chris Wilson0673ad42016-06-24 14:00:22 +01001134 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1135 * using 32bit addressing, overwriting memory if HWS is located
1136 * above 4GB.
1137 *
1138 * The documentation also mentions an issue with undefined
1139 * behaviour if any general state is accessed within a page above 4GB,
1140 * which also needs to be handled carefully.
1141 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001142 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001143 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001144
1145 if (ret) {
1146 DRM_ERROR("failed to set DMA mask\n");
1147
Chris Wilson9f172f62018-04-14 10:12:33 +01001148 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001149 }
1150 }
1151
Chris Wilson0673ad42016-06-24 14:00:22 +01001152 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1153 PM_QOS_DEFAULT_VALUE);
1154
1155 intel_uncore_sanitize(dev_priv);
1156
1157 intel_opregion_setup(dev_priv);
1158
1159 i915_gem_load_init_fences(dev_priv);
1160
1161 /* On the 945G/GM, the chipset reports the MSI capability on the
1162 * integrated graphics even though the support isn't actually there
1163 * according to the published specs. It doesn't appear to function
1164 * correctly in testing on 945G.
1165 * This may be a side effect of MSI having been made available for PEG
1166 * and the registers being closely associated.
1167 *
1168 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001169 * be lost or delayed, and was defeatured. MSI interrupts seem to
1170 * get lost on g4x as well, and interrupt delivery seems to stay
1171 * properly dead afterwards. So we'll just disable them for all
1172 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001173 *
1174 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1175 * interrupts even when in MSI mode. This results in spurious
1176 * interrupt warnings if the legacy irq no. is shared with another
1177 * device. The kernel then disables that interrupt source and so
1178 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001179 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001180 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001181 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001182 DRM_DEBUG_DRIVER("can't enable MSI");
1183 }
1184
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001185 ret = intel_gvt_init(dev_priv);
1186 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001187 goto err_ggtt;
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001188
Chris Wilson0673ad42016-06-24 14:00:22 +01001189 return 0;
1190
Chris Wilson9f172f62018-04-14 10:12:33 +01001191err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001192 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001193err_perf:
1194 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001195 return ret;
1196}
1197
1198/**
1199 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1200 * @dev_priv: device private
1201 */
1202static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1203{
David Weinehall52a05c32016-08-22 13:32:44 +03001204 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001205
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001206 i915_perf_fini(dev_priv);
1207
David Weinehall52a05c32016-08-22 13:32:44 +03001208 if (pdev->msi_enabled)
1209 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001210
1211 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001212 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001213}
1214
1215/**
1216 * i915_driver_register - register the driver with the rest of the system
1217 * @dev_priv: device private
1218 *
1219 * Perform any steps necessary to make the driver available via kernel
1220 * internal or userspace interfaces.
1221 */
1222static void i915_driver_register(struct drm_i915_private *dev_priv)
1223{
Chris Wilson91c8a322016-07-05 10:40:23 +01001224 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001225
Chris Wilson848b3652017-11-23 11:53:37 +00001226 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001227 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001228
1229 /*
1230 * Notify a valid surface after modesetting,
1231 * when running inside a VM.
1232 */
1233 if (intel_vgpu_active(dev_priv))
1234 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1235
1236 /* Reveal our presence to userspace */
1237 if (drm_dev_register(dev, 0) == 0) {
1238 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001239 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001240
1241 /* Depends on sysfs having been initialized */
1242 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001243 } else
1244 DRM_ERROR("Failed to register driver for userspace access!\n");
1245
1246 if (INTEL_INFO(dev_priv)->num_pipes) {
1247 /* Must be done after probing outputs */
1248 intel_opregion_register(dev_priv);
1249 acpi_video_register();
1250 }
1251
1252 if (IS_GEN5(dev_priv))
1253 intel_gpu_ips_init(dev_priv);
1254
Jerome Anandeef57322017-01-25 04:27:49 +05301255 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001256
1257 /*
1258 * Some ports require correctly set-up hpd registers for detection to
1259 * work properly (leading to ghost connected connector status), e.g. VGA
1260 * on gm45. Hence we can only set up the initial fbdev config after hpd
1261 * irqs are fully enabled. We do it last so that the async config
1262 * cannot run before the connectors are registered.
1263 */
1264 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001265
1266 /*
1267 * We need to coordinate the hotplugs with the asynchronous fbdev
1268 * configuration, for which we use the fbdev->async_cookie.
1269 */
1270 if (INTEL_INFO(dev_priv)->num_pipes)
1271 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001272}
1273
1274/**
1275 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1276 * @dev_priv: device private
1277 */
1278static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1279{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001280 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301281 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001282
Chris Wilson448aa912017-11-28 11:01:47 +00001283 /*
1284 * After flushing the fbdev (incl. a late async config which will
1285 * have delayed queuing of a hotplug event), then flush the hotplug
1286 * events.
1287 */
1288 drm_kms_helper_poll_fini(&dev_priv->drm);
1289
Chris Wilson0673ad42016-06-24 14:00:22 +01001290 intel_gpu_ips_teardown();
1291 acpi_video_unregister();
1292 intel_opregion_unregister(dev_priv);
1293
Robert Bragg442b8c02016-11-07 19:49:53 +00001294 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001295 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001296
David Weinehall694c2822016-08-22 13:32:43 +03001297 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001298 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001299
Chris Wilson848b3652017-11-23 11:53:37 +00001300 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001301}
1302
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001303static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1304{
1305 if (drm_debug & DRM_UT_DRIVER) {
1306 struct drm_printer p = drm_debug_printer("i915 device info:");
1307
1308 intel_device_info_dump(&dev_priv->info, &p);
1309 intel_device_info_dump_runtime(&dev_priv->info, &p);
1310 }
1311
1312 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1313 DRM_INFO("DRM_I915_DEBUG enabled\n");
1314 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1315 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1316}
1317
Chris Wilson0673ad42016-06-24 14:00:22 +01001318/**
1319 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001320 * @pdev: PCI device
1321 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001322 *
1323 * The driver load routine has to do several things:
1324 * - drive output discovery via intel_modeset_init()
1325 * - initialize the memory manager
1326 * - allocate initial config memory
1327 * - setup the DRM framebuffer with the allocated memory
1328 */
Chris Wilson42f55512016-06-24 14:00:26 +01001329int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001330{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001331 const struct intel_device_info *match_info =
1332 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001333 struct drm_i915_private *dev_priv;
1334 int ret;
1335
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001336 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001337 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001338 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001339
Chris Wilson0673ad42016-06-24 14:00:22 +01001340 ret = -ENOMEM;
1341 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1342 if (dev_priv)
1343 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1344 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001345 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001346 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001347 }
1348
Chris Wilson0673ad42016-06-24 14:00:22 +01001349 dev_priv->drm.pdev = pdev;
1350 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001351
1352 ret = pci_enable_device(pdev);
1353 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001354 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001355
1356 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001357 /*
1358 * Disable the system suspend direct complete optimization, which can
1359 * leave the device suspended skipping the driver's suspend handlers
1360 * if the device was already runtime suspended. This is needed due to
1361 * the difference in our runtime and system suspend sequence and
1362 * becaue the HDA driver may require us to enable the audio power
1363 * domain during system suspend.
1364 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001365 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001366
1367 ret = i915_driver_init_early(dev_priv, ent);
1368 if (ret < 0)
1369 goto out_pci_disable;
1370
1371 intel_runtime_pm_get(dev_priv);
1372
1373 ret = i915_driver_init_mmio(dev_priv);
1374 if (ret < 0)
1375 goto out_runtime_pm_put;
1376
1377 ret = i915_driver_init_hw(dev_priv);
1378 if (ret < 0)
1379 goto out_cleanup_mmio;
1380
1381 /*
1382 * TODO: move the vblank init and parts of modeset init steps into one
1383 * of the i915_driver_init_/i915_driver_register functions according
1384 * to the role/effect of the given init step.
1385 */
1386 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001387 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001388 INTEL_INFO(dev_priv)->num_pipes);
1389 if (ret)
1390 goto out_cleanup_hw;
1391 }
1392
Chris Wilson91c8a322016-07-05 10:40:23 +01001393 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001394 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001395 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001396
1397 i915_driver_register(dev_priv);
1398
1399 intel_runtime_pm_enable(dev_priv);
1400
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301401 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301402
Chris Wilson0673ad42016-06-24 14:00:22 +01001403 intel_runtime_pm_put(dev_priv);
1404
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001405 i915_welcome_messages(dev_priv);
1406
Chris Wilson0673ad42016-06-24 14:00:22 +01001407 return 0;
1408
Chris Wilson0673ad42016-06-24 14:00:22 +01001409out_cleanup_hw:
1410 i915_driver_cleanup_hw(dev_priv);
1411out_cleanup_mmio:
1412 i915_driver_cleanup_mmio(dev_priv);
1413out_runtime_pm_put:
1414 intel_runtime_pm_put(dev_priv);
1415 i915_driver_cleanup_early(dev_priv);
1416out_pci_disable:
1417 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001418out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001419 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001420 drm_dev_fini(&dev_priv->drm);
1421out_free:
1422 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001423 return ret;
1424}
1425
Chris Wilson42f55512016-06-24 14:00:26 +01001426void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001427{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001428 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001429 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001430
Daniel Vetter99c539b2017-07-15 00:46:56 +02001431 i915_driver_unregister(dev_priv);
1432
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001433 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001434 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001435
1436 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1437
Daniel Vetter18dddad2017-03-21 17:41:49 +01001438 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001439
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001440 intel_gvt_cleanup(dev_priv);
1441
Chris Wilson0673ad42016-06-24 14:00:22 +01001442 intel_modeset_cleanup(dev);
1443
Hans de Goede785f0762018-02-14 09:21:49 +01001444 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001445
David Weinehall52a05c32016-08-22 13:32:44 +03001446 vga_switcheroo_unregister_client(pdev);
1447 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001448
1449 intel_csr_ucode_fini(dev_priv);
1450
1451 /* Free error state after interrupts are fully disabled. */
1452 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001453 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001454
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001455 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001456 intel_fbc_cleanup_cfb(dev_priv);
1457
1458 intel_power_domains_fini(dev_priv);
1459
1460 i915_driver_cleanup_hw(dev_priv);
1461 i915_driver_cleanup_mmio(dev_priv);
1462
1463 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001464}
1465
1466static void i915_driver_release(struct drm_device *dev)
1467{
1468 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001469
1470 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001471 drm_dev_fini(&dev_priv->drm);
1472
1473 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001474}
1475
1476static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1477{
Chris Wilson829a0af2017-06-20 12:05:45 +01001478 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001479 int ret;
1480
Chris Wilson829a0af2017-06-20 12:05:45 +01001481 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001482 if (ret)
1483 return ret;
1484
1485 return 0;
1486}
1487
1488/**
1489 * i915_driver_lastclose - clean up after all DRM clients have exited
1490 * @dev: DRM device
1491 *
1492 * Take care of cleaning up after all DRM clients have exited. In the
1493 * mode setting case, we want to restore the kernel's initial mode (just
1494 * in case the last client left us in a bad state).
1495 *
1496 * Additionally, in the non-mode setting case, we'll tear down the GTT
1497 * and DMA structures, since the kernel won't be using them, and clea
1498 * up any GEM state.
1499 */
1500static void i915_driver_lastclose(struct drm_device *dev)
1501{
1502 intel_fbdev_restore_mode(dev);
1503 vga_switcheroo_process_delayed_switch();
1504}
1505
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001506static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001507{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001508 struct drm_i915_file_private *file_priv = file->driver_priv;
1509
Chris Wilson0673ad42016-06-24 14:00:22 +01001510 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001511 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001512 i915_gem_release(dev, file);
1513 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001514
1515 kfree(file_priv);
1516}
1517
Imre Deak07f9cd02014-08-18 14:42:45 +03001518static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1519{
Chris Wilson91c8a322016-07-05 10:40:23 +01001520 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001521 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001522
1523 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001524 for_each_intel_encoder(dev, encoder)
1525 if (encoder->suspend)
1526 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001527 drm_modeset_unlock_all(dev);
1528}
1529
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001530static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1531 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001532static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301533
Imre Deakbc872292015-11-18 17:32:30 +02001534static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1535{
1536#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1537 if (acpi_target_system_state() < ACPI_STATE_S3)
1538 return true;
1539#endif
1540 return false;
1541}
Sagar Kambleebc32822014-08-13 23:07:05 +05301542
Chris Wilson73b66f82018-05-25 10:26:29 +01001543static int i915_drm_prepare(struct drm_device *dev)
1544{
1545 struct drm_i915_private *i915 = to_i915(dev);
1546 int err;
1547
1548 /*
1549 * NB intel_display_suspend() may issue new requests after we've
1550 * ostensibly marked the GPU as ready-to-sleep here. We need to
1551 * split out that work and pull it forward so that after point,
1552 * the GPU is not woken again.
1553 */
1554 err = i915_gem_suspend(i915);
1555 if (err)
1556 dev_err(&i915->drm.pdev->dev,
1557 "GEM idle failed, suspend/resume might fail\n");
1558
1559 return err;
1560}
1561
Imre Deak5e365c32014-10-23 19:23:25 +03001562static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001563{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001564 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001565 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001566 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001567
Zhang Ruib8efb172013-02-05 15:41:53 +08001568 /* ignore lid events during suspend */
1569 mutex_lock(&dev_priv->modeset_restore_lock);
1570 dev_priv->modeset_restore = MODESET_SUSPENDED;
1571 mutex_unlock(&dev_priv->modeset_restore_lock);
1572
Imre Deak1f814da2015-12-16 02:52:19 +02001573 disable_rpm_wakeref_asserts(dev_priv);
1574
Paulo Zanonic67a4702013-08-19 13:18:09 -03001575 /* We do a lot of poking in a lot of registers, make sure they work
1576 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001577 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001578
Dave Airlie5bcf7192010-12-07 09:20:40 +10001579 drm_kms_helper_poll_disable(dev);
1580
David Weinehall52a05c32016-08-22 13:32:44 +03001581 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001582
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001583 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001584
1585 intel_dp_mst_suspend(dev);
1586
1587 intel_runtime_pm_disable_interrupts(dev_priv);
1588 intel_hpd_cancel_work(dev_priv);
1589
1590 intel_suspend_encoders(dev_priv);
1591
Ville Syrjälä712bf362016-10-31 22:37:23 +02001592 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001593
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001594 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001595
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001596 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001597
Imre Deakbc872292015-11-18 17:32:30 +02001598 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001599 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001600
Chris Wilson03d92e42016-05-23 15:08:10 +01001601 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001602
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001603 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001604
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001605 dev_priv->suspend_count++;
1606
Imre Deakf74ed082016-04-18 14:48:21 +03001607 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001608
Imre Deak1f814da2015-12-16 02:52:19 +02001609 enable_rpm_wakeref_asserts(dev_priv);
1610
Chris Wilson73b66f82018-05-25 10:26:29 +01001611 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001612}
1613
David Weinehallc49d13e2016-08-22 13:32:42 +03001614static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001615{
David Weinehallc49d13e2016-08-22 13:32:42 +03001616 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001617 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001618 int ret;
1619
Imre Deak1f814da2015-12-16 02:52:19 +02001620 disable_rpm_wakeref_asserts(dev_priv);
1621
Chris Wilsonec92ad02018-05-31 09:22:46 +01001622 i915_gem_suspend_late(dev_priv);
1623
Imre Deak4c494a52016-10-13 14:34:06 +03001624 intel_display_set_init_power(dev_priv, false);
Chris Wilsonec92ad02018-05-31 09:22:46 +01001625 intel_uncore_suspend(dev_priv);
Imre Deak4c494a52016-10-13 14:34:06 +03001626
Imre Deakbc872292015-11-18 17:32:30 +02001627 /*
1628 * In case of firmware assisted context save/restore don't manually
1629 * deinit the power domains. This also means the CSR/DMC firmware will
1630 * stay active, it will power down any HW resources as required and
1631 * also enable deeper system power states that would be blocked if the
1632 * firmware was inactive.
1633 */
Imre Deak0f906032018-03-22 16:36:42 +02001634 if (IS_GEN9_LP(dev_priv) || hibernation || !suspend_to_idle(dev_priv) ||
1635 dev_priv->csr.dmc_payload == NULL) {
Imre Deakbc872292015-11-18 17:32:30 +02001636 intel_power_domains_suspend(dev_priv);
Imre Deak0f906032018-03-22 16:36:42 +02001637 dev_priv->power_domains_suspended = true;
1638 }
Imre Deak73dfc222015-11-17 17:33:53 +02001639
Imre Deak507e1262016-04-20 20:27:54 +03001640 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001641 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001642 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001643 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001644 hsw_enable_pc8(dev_priv);
1645 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1646 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001647
1648 if (ret) {
1649 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak0f906032018-03-22 16:36:42 +02001650 if (dev_priv->power_domains_suspended) {
Imre Deakbc872292015-11-18 17:32:30 +02001651 intel_power_domains_init_hw(dev_priv, true);
Imre Deak0f906032018-03-22 16:36:42 +02001652 dev_priv->power_domains_suspended = false;
1653 }
Imre Deakc3c09c92014-10-23 19:23:15 +03001654
Imre Deak1f814da2015-12-16 02:52:19 +02001655 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001656 }
1657
David Weinehall52a05c32016-08-22 13:32:44 +03001658 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001659 /*
Imre Deak54875572015-06-30 17:06:47 +03001660 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001661 * the device even though it's already in D3 and hang the machine. So
1662 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001663 * power down the device properly. The issue was seen on multiple old
1664 * GENs with different BIOS vendors, so having an explicit blacklist
1665 * is inpractical; apply the workaround on everything pre GEN6. The
1666 * platforms where the issue was seen:
1667 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1668 * Fujitsu FSC S7110
1669 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001670 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001671 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001672 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001673
Imre Deak1f814da2015-12-16 02:52:19 +02001674out:
1675 enable_rpm_wakeref_asserts(dev_priv);
1676
1677 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001678}
1679
Matthew Aulda9a251c2016-12-02 10:24:11 +00001680static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001681{
1682 int error;
1683
Chris Wilsonded8b072016-07-05 10:40:22 +01001684 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001685 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001686 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001687 return -ENODEV;
1688 }
1689
Imre Deak0b14cbd2014-09-10 18:16:55 +03001690 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1691 state.event != PM_EVENT_FREEZE))
1692 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001693
1694 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1695 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001696
Imre Deak5e365c32014-10-23 19:23:25 +03001697 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001698 if (error)
1699 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001700
Imre Deakab3be732015-03-02 13:04:41 +02001701 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001702}
1703
Imre Deak5e365c32014-10-23 19:23:25 +03001704static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001705{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001706 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001707 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001708
Imre Deak1f814da2015-12-16 02:52:19 +02001709 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001710 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001711
Chris Wilson12887862018-06-14 10:40:59 +01001712 i915_gem_sanitize(dev_priv);
1713
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001714 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001715 if (ret)
1716 DRM_ERROR("failed to re-enable GGTT\n");
1717
Imre Deakf74ed082016-04-18 14:48:21 +03001718 intel_csr_ucode_resume(dev_priv);
1719
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001720 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001721 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001722 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001723
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001724 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001725
Peter Antoine364aece2015-05-11 08:50:45 +01001726 /*
1727 * Interrupts have to be enabled before any batches are run. If not the
1728 * GPU will hang. i915_gem_init_hw() will initiate batches to
1729 * update/restore the context.
1730 *
Imre Deak908764f2016-11-29 21:40:29 +02001731 * drm_mode_config_reset() needs AUX interrupts.
1732 *
Peter Antoine364aece2015-05-11 08:50:45 +01001733 * Modeset enabling in intel_modeset_init_hw() also needs working
1734 * interrupts.
1735 */
1736 intel_runtime_pm_enable_interrupts(dev_priv);
1737
Imre Deak908764f2016-11-29 21:40:29 +02001738 drm_mode_config_reset(dev);
1739
Chris Wilson37cd3302017-11-12 11:27:38 +00001740 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001741
Daniel Vetterd5818932015-02-23 12:03:26 +01001742 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001743 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001744
1745 spin_lock_irq(&dev_priv->irq_lock);
1746 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001747 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001748 spin_unlock_irq(&dev_priv->irq_lock);
1749
Daniel Vetterd5818932015-02-23 12:03:26 +01001750 intel_dp_mst_resume(dev);
1751
Lyudea16b7652016-03-11 10:57:01 -05001752 intel_display_resume(dev);
1753
Lyudee0b70062016-11-01 21:06:30 -04001754 drm_kms_helper_poll_enable(dev);
1755
Daniel Vetterd5818932015-02-23 12:03:26 +01001756 /*
1757 * ... but also need to make sure that hotplug processing
1758 * doesn't cause havoc. Like in the driver load code we don't
1759 * bother with the tiny race here where we might loose hotplug
1760 * notifications.
1761 * */
1762 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001763
Chris Wilson03d92e42016-05-23 15:08:10 +01001764 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001765
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001766 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001767
Zhang Ruib8efb172013-02-05 15:41:53 +08001768 mutex_lock(&dev_priv->modeset_restore_lock);
1769 dev_priv->modeset_restore = MODESET_DONE;
1770 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001771
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001772 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001773
Imre Deak1f814da2015-12-16 02:52:19 +02001774 enable_rpm_wakeref_asserts(dev_priv);
1775
Chris Wilson074c6ad2014-04-09 09:19:43 +01001776 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001777}
1778
Imre Deak5e365c32014-10-23 19:23:25 +03001779static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001780{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001781 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001782 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001783 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001784
Imre Deak76c4b252014-04-01 19:55:22 +03001785 /*
1786 * We have a resume ordering issue with the snd-hda driver also
1787 * requiring our device to be power up. Due to the lack of a
1788 * parent/child relationship we currently solve this with an early
1789 * resume hook.
1790 *
1791 * FIXME: This should be solved with a special hdmi sink device or
1792 * similar so that power domains can be employed.
1793 */
Imre Deak44410cd2016-04-18 14:45:54 +03001794
1795 /*
1796 * Note that we need to set the power state explicitly, since we
1797 * powered off the device during freeze and the PCI core won't power
1798 * it back up for us during thaw. Powering off the device during
1799 * freeze is not a hard requirement though, and during the
1800 * suspend/resume phases the PCI core makes sure we get here with the
1801 * device powered on. So in case we change our freeze logic and keep
1802 * the device powered we can also remove the following set power state
1803 * call.
1804 */
David Weinehall52a05c32016-08-22 13:32:44 +03001805 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001806 if (ret) {
1807 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1808 goto out;
1809 }
1810
1811 /*
1812 * Note that pci_enable_device() first enables any parent bridge
1813 * device and only then sets the power state for this device. The
1814 * bridge enabling is a nop though, since bridge devices are resumed
1815 * first. The order of enabling power and enabling the device is
1816 * imposed by the PCI core as described above, so here we preserve the
1817 * same order for the freeze/thaw phases.
1818 *
1819 * TODO: eventually we should remove pci_disable_device() /
1820 * pci_enable_enable_device() from suspend/resume. Due to how they
1821 * depend on the device enable refcount we can't anyway depend on them
1822 * disabling/enabling the device.
1823 */
David Weinehall52a05c32016-08-22 13:32:44 +03001824 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001825 ret = -EIO;
1826 goto out;
1827 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001828
David Weinehall52a05c32016-08-22 13:32:44 +03001829 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001830
Imre Deak1f814da2015-12-16 02:52:19 +02001831 disable_rpm_wakeref_asserts(dev_priv);
1832
Wayne Boyer666a4532015-12-09 12:29:35 -08001833 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001834 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001835 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001836 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1837 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001838
Hans de Goede68f60942017-02-10 11:28:01 +01001839 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001840
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001841 if (IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02001842 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001843 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001844 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001845 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001846 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001847
Chris Wilsondc979972016-05-10 14:10:04 +01001848 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001849
Imre Deak0f906032018-03-22 16:36:42 +02001850 if (dev_priv->power_domains_suspended)
Imre Deakbc872292015-11-18 17:32:30 +02001851 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001852 else
1853 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001854
Chris Wilson4fdd5b42018-06-16 21:25:34 +01001855 intel_engines_sanitize(dev_priv);
1856
Imre Deak6e35e8a2016-04-18 10:04:19 +03001857 enable_rpm_wakeref_asserts(dev_priv);
1858
Imre Deakbc872292015-11-18 17:32:30 +02001859out:
Imre Deak0f906032018-03-22 16:36:42 +02001860 dev_priv->power_domains_suspended = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001861
1862 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001863}
1864
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001865static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001866{
Imre Deak50a00722014-10-23 19:23:17 +03001867 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001868
Imre Deak097dd832014-10-23 19:23:19 +03001869 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1870 return 0;
1871
Imre Deak5e365c32014-10-23 19:23:25 +03001872 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001873 if (ret)
1874 return ret;
1875
Imre Deak5a175142014-10-23 19:23:18 +03001876 return i915_drm_resume(dev);
1877}
1878
Ben Gamari11ed50e2009-09-14 17:48:45 -04001879/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001880 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001881 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01001882 * @stalled_mask: mask of the stalled engines with the guilty requests
1883 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04001884 *
Chris Wilson780f2622016-09-09 14:11:52 +01001885 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1886 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001887 *
Chris Wilson221fe792016-09-09 14:11:51 +01001888 * Caller must hold the struct_mutex.
1889 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001890 * Procedure is fairly simple:
1891 * - reset the chip using the reset reg
1892 * - re-init context state
1893 * - re-init hardware status page
1894 * - re-init ring buffer
1895 * - re-init interrupt state
1896 * - re-init display
1897 */
Chris Wilsond0667e92018-04-06 23:03:54 +01001898void i915_reset(struct drm_i915_private *i915,
1899 unsigned int stalled_mask,
1900 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001901{
Chris Wilson535275d2017-07-21 13:32:37 +01001902 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001903 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001904 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001905
Chris Wilson02866672018-03-30 14:18:01 +01001906 GEM_TRACE("flags=%lx\n", error->flags);
1907
Chris Wilsonf7096d42017-12-01 12:20:11 +00001908 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001909 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001910 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001911
Chris Wilson8c185ec2017-03-16 17:13:02 +00001912 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001913 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001914
Chris Wilsond98c52c2016-04-13 17:35:05 +01001915 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001916 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001917 goto wakeup;
1918
Chris Wilsond0667e92018-04-06 23:03:54 +01001919 if (reason)
1920 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01001921 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001922
Chris Wilson535275d2017-07-21 13:32:37 +01001923 disable_irq(i915->drm.irq);
1924 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001925 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001926 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001927 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001928 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001929
Chris Wilsonf7096d42017-12-01 12:20:11 +00001930 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001931 if (i915_modparams.reset)
1932 dev_err(i915->drm.dev, "GPU reset not supported\n");
1933 else
1934 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001935 goto error;
1936 }
1937
1938 for (i = 0; i < 3; i++) {
1939 ret = intel_gpu_reset(i915, ALL_ENGINES);
1940 if (ret == 0)
1941 break;
1942
1943 msleep(100);
1944 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001945 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001946 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001947 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001948 }
1949
1950 /* Ok, now get things going again... */
1951
1952 /*
1953 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001954 * there.
1955 */
1956 ret = i915_ggtt_enable_hw(i915);
1957 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001958 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1959 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001960 goto error;
1961 }
1962
Chris Wilsond0667e92018-04-06 23:03:54 +01001963 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00001964 intel_overlay_reset(i915);
1965
Chris Wilson0db8c962017-09-06 12:14:05 +01001966 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001967 * Next we need to restore the context, but we don't use those
1968 * yet either...
1969 *
1970 * Ring buffer needs to be re-initialized in the KMS case, or if X
1971 * was running at the time of the reset (i.e. we weren't VT
1972 * switched away).
1973 */
Chris Wilson535275d2017-07-21 13:32:37 +01001974 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001975 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001976 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1977 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001978 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001979 }
1980
Chris Wilson535275d2017-07-21 13:32:37 +01001981 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001982
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001983finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001984 i915_gem_reset_finish(i915);
1985 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001986
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001987wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001988 clear_bit(I915_RESET_HANDOFF, &error->flags);
1989 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001990 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001991
Chris Wilson107783d2017-12-05 17:27:57 +00001992taint:
1993 /*
1994 * History tells us that if we cannot reset the GPU now, we
1995 * never will. This then impacts everything that is run
1996 * subsequently. On failing the reset, we mark the driver
1997 * as wedged, preventing further execution on the GPU.
1998 * We also want to go one step further and add a taint to the
1999 * kernel so that any subsequent faults can be traced back to
2000 * this failure. This is important for CI, where if the
2001 * GPU/driver fails we would like to reboot and restart testing
2002 * rather than continue on into oblivion. For everyone else,
2003 * the system should still plod along, but they have been warned!
2004 */
2005 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002006error:
Chris Wilson535275d2017-07-21 13:32:37 +01002007 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002008 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002009 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002010}
2011
Michel Thierry6acbea82017-10-31 15:53:09 -07002012static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2013 struct intel_engine_cs *engine)
2014{
2015 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2016}
2017
Michel Thierry142bc7d2017-06-20 10:57:46 +01002018/**
2019 * i915_reset_engine - reset GPU engine to recover from a hang
2020 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002021 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002022 *
2023 * Reset a specific GPU engine. Useful if a hang is detected.
2024 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002025 *
2026 * Procedure is:
2027 * - identifies the request that caused the hang and it is dropped
2028 * - reset engine (which will force the engine to idle)
2029 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002030 */
Chris Wilsonce800752018-03-20 10:04:49 +00002031int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002032{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002033 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002034 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002035 int ret;
2036
Chris Wilson02866672018-03-30 14:18:01 +01002037 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002038 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2039
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002040 active_request = i915_gem_reset_prepare_engine(engine);
2041 if (IS_ERR_OR_NULL(active_request)) {
2042 /* Either the previous reset failed, or we pardon the reset. */
2043 ret = PTR_ERR(active_request);
2044 goto out;
2045 }
2046
Chris Wilsonce800752018-03-20 10:04:49 +00002047 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002048 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002049 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002050 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002051
Michel Thierry6acbea82017-10-31 15:53:09 -07002052 if (!engine->i915->guc.execbuf_client)
2053 ret = intel_gt_reset_engine(engine->i915, engine);
2054 else
2055 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002056 if (ret) {
2057 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002058 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2059 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002060 engine->name, ret);
2061 goto out;
2062 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002063
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002064 /*
2065 * The request that caused the hang is stuck on elsp, we know the
2066 * active request and can drop it, adjust head to skip the offending
2067 * request to resume executing remaining requests in the queue.
2068 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002069 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002070
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002071 /*
2072 * The engine and its registers (and workarounds in case of render)
2073 * have been reset to their default values. Follow the init_ring
2074 * process to program RING_MODE, HWSP and re-enable submission.
2075 */
2076 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002077 if (ret)
2078 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002079
2080out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002081 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002082 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002083}
2084
Chris Wilson73b66f82018-05-25 10:26:29 +01002085static int i915_pm_prepare(struct device *kdev)
2086{
2087 struct pci_dev *pdev = to_pci_dev(kdev);
2088 struct drm_device *dev = pci_get_drvdata(pdev);
2089
2090 if (!dev) {
2091 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2092 return -ENODEV;
2093 }
2094
2095 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2096 return 0;
2097
2098 return i915_drm_prepare(dev);
2099}
2100
David Weinehallc49d13e2016-08-22 13:32:42 +03002101static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002102{
David Weinehallc49d13e2016-08-22 13:32:42 +03002103 struct pci_dev *pdev = to_pci_dev(kdev);
2104 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002105
David Weinehallc49d13e2016-08-22 13:32:42 +03002106 if (!dev) {
2107 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002108 return -ENODEV;
2109 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002110
David Weinehallc49d13e2016-08-22 13:32:42 +03002111 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002112 return 0;
2113
David Weinehallc49d13e2016-08-22 13:32:42 +03002114 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002115}
2116
David Weinehallc49d13e2016-08-22 13:32:42 +03002117static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002118{
David Weinehallc49d13e2016-08-22 13:32:42 +03002119 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002120
2121 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002122 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002123 * requiring our device to be power up. Due to the lack of a
2124 * parent/child relationship we currently solve this with an late
2125 * suspend hook.
2126 *
2127 * FIXME: This should be solved with a special hdmi sink device or
2128 * similar so that power domains can be employed.
2129 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002130 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002131 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002132
David Weinehallc49d13e2016-08-22 13:32:42 +03002133 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002134}
2135
David Weinehallc49d13e2016-08-22 13:32:42 +03002136static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002137{
David Weinehallc49d13e2016-08-22 13:32:42 +03002138 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002139
David Weinehallc49d13e2016-08-22 13:32:42 +03002140 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002141 return 0;
2142
David Weinehallc49d13e2016-08-22 13:32:42 +03002143 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002144}
2145
David Weinehallc49d13e2016-08-22 13:32:42 +03002146static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002147{
David Weinehallc49d13e2016-08-22 13:32:42 +03002148 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002149
David Weinehallc49d13e2016-08-22 13:32:42 +03002150 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002151 return 0;
2152
David Weinehallc49d13e2016-08-22 13:32:42 +03002153 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002154}
2155
David Weinehallc49d13e2016-08-22 13:32:42 +03002156static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002157{
David Weinehallc49d13e2016-08-22 13:32:42 +03002158 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002159
David Weinehallc49d13e2016-08-22 13:32:42 +03002160 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002161 return 0;
2162
David Weinehallc49d13e2016-08-22 13:32:42 +03002163 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002164}
2165
Chris Wilson1f19ac22016-05-14 07:26:32 +01002166/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002167static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002168{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002169 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002170 int ret;
2171
Imre Deakdd9f31c2017-08-16 17:46:07 +03002172 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2173 ret = i915_drm_suspend(dev);
2174 if (ret)
2175 return ret;
2176 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002177
2178 ret = i915_gem_freeze(kdev_to_i915(kdev));
2179 if (ret)
2180 return ret;
2181
2182 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002183}
2184
David Weinehallc49d13e2016-08-22 13:32:42 +03002185static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002186{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002187 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002188 int ret;
2189
Imre Deakdd9f31c2017-08-16 17:46:07 +03002190 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2191 ret = i915_drm_suspend_late(dev, true);
2192 if (ret)
2193 return ret;
2194 }
Chris Wilson461fb992016-05-14 07:26:33 +01002195
David Weinehallc49d13e2016-08-22 13:32:42 +03002196 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002197 if (ret)
2198 return ret;
2199
2200 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002201}
2202
2203/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002204static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002205{
David Weinehallc49d13e2016-08-22 13:32:42 +03002206 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002207}
2208
David Weinehallc49d13e2016-08-22 13:32:42 +03002209static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002210{
David Weinehallc49d13e2016-08-22 13:32:42 +03002211 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002212}
2213
2214/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002215static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002216{
David Weinehallc49d13e2016-08-22 13:32:42 +03002217 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002218}
2219
David Weinehallc49d13e2016-08-22 13:32:42 +03002220static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002221{
David Weinehallc49d13e2016-08-22 13:32:42 +03002222 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002223}
2224
Imre Deakddeea5b2014-05-05 15:19:56 +03002225/*
2226 * Save all Gunit registers that may be lost after a D3 and a subsequent
2227 * S0i[R123] transition. The list of registers needing a save/restore is
2228 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2229 * registers in the following way:
2230 * - Driver: saved/restored by the driver
2231 * - Punit : saved/restored by the Punit firmware
2232 * - No, w/o marking: no need to save/restore, since the register is R/O or
2233 * used internally by the HW in a way that doesn't depend
2234 * keeping the content across a suspend/resume.
2235 * - Debug : used for debugging
2236 *
2237 * We save/restore all registers marked with 'Driver', with the following
2238 * exceptions:
2239 * - Registers out of use, including also registers marked with 'Debug'.
2240 * These have no effect on the driver's operation, so we don't save/restore
2241 * them to reduce the overhead.
2242 * - Registers that are fully setup by an initialization function called from
2243 * the resume path. For example many clock gating and RPS/RC6 registers.
2244 * - Registers that provide the right functionality with their reset defaults.
2245 *
2246 * TODO: Except for registers that based on the above 3 criteria can be safely
2247 * ignored, we save/restore all others, practically treating the HW context as
2248 * a black-box for the driver. Further investigation is needed to reduce the
2249 * saved/restored registers even further, by following the same 3 criteria.
2250 */
2251static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2252{
2253 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2254 int i;
2255
2256 /* GAM 0x4000-0x4770 */
2257 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2258 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2259 s->arb_mode = I915_READ(ARB_MODE);
2260 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2261 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2262
2263 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002264 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002265
2266 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002267 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002268
2269 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2270 s->ecochk = I915_READ(GAM_ECOCHK);
2271 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2272 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2273
2274 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2275
2276 /* MBC 0x9024-0x91D0, 0x8500 */
2277 s->g3dctl = I915_READ(VLV_G3DCTL);
2278 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2279 s->mbctl = I915_READ(GEN6_MBCTL);
2280
2281 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2282 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2283 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2284 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2285 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2286 s->rstctl = I915_READ(GEN6_RSTCTL);
2287 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2288
2289 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2290 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2291 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2292 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2293 s->ecobus = I915_READ(ECOBUS);
2294 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2295 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2296 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2297 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2298 s->rcedata = I915_READ(VLV_RCEDATA);
2299 s->spare2gh = I915_READ(VLV_SPAREG2H);
2300
2301 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2302 s->gt_imr = I915_READ(GTIMR);
2303 s->gt_ier = I915_READ(GTIER);
2304 s->pm_imr = I915_READ(GEN6_PMIMR);
2305 s->pm_ier = I915_READ(GEN6_PMIER);
2306
2307 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002308 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002309
2310 /* GT SA CZ domain, 0x100000-0x138124 */
2311 s->tilectl = I915_READ(TILECTL);
2312 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2313 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2314 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2315 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2316
2317 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2318 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2319 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002320 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002321 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2322
2323 /*
2324 * Not saving any of:
2325 * DFT, 0x9800-0x9EC0
2326 * SARB, 0xB000-0xB1FC
2327 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2328 * PCI CFG
2329 */
2330}
2331
2332static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2333{
2334 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2335 u32 val;
2336 int i;
2337
2338 /* GAM 0x4000-0x4770 */
2339 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2340 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2341 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2342 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2343 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2344
2345 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002346 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002347
2348 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002349 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002350
2351 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2352 I915_WRITE(GAM_ECOCHK, s->ecochk);
2353 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2354 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2355
2356 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2357
2358 /* MBC 0x9024-0x91D0, 0x8500 */
2359 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2360 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2361 I915_WRITE(GEN6_MBCTL, s->mbctl);
2362
2363 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2364 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2365 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2366 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2367 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2368 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2369 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2370
2371 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2372 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2373 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2374 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2375 I915_WRITE(ECOBUS, s->ecobus);
2376 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2377 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2378 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2379 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2380 I915_WRITE(VLV_RCEDATA, s->rcedata);
2381 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2382
2383 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2384 I915_WRITE(GTIMR, s->gt_imr);
2385 I915_WRITE(GTIER, s->gt_ier);
2386 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2387 I915_WRITE(GEN6_PMIER, s->pm_ier);
2388
2389 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002390 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002391
2392 /* GT SA CZ domain, 0x100000-0x138124 */
2393 I915_WRITE(TILECTL, s->tilectl);
2394 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2395 /*
2396 * Preserve the GT allow wake and GFX force clock bit, they are not
2397 * be restored, as they are used to control the s0ix suspend/resume
2398 * sequence by the caller.
2399 */
2400 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2401 val &= VLV_GTLC_ALLOWWAKEREQ;
2402 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2403 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2404
2405 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2406 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2407 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2408 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2409
2410 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2411
2412 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2413 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2414 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002415 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002416 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2417}
2418
Chris Wilson3dd14c02017-04-21 14:58:15 +01002419static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2420 u32 mask, u32 val)
2421{
2422 /* The HW does not like us polling for PW_STATUS frequently, so
2423 * use the sleeping loop rather than risk the busy spin within
2424 * intel_wait_for_register().
2425 *
2426 * Transitioning between RC6 states should be at most 2ms (see
2427 * valleyview_enable_rps) so use a 3ms timeout.
2428 */
2429 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2430 3);
2431}
2432
Imre Deak650ad972014-04-18 16:35:02 +03002433int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2434{
2435 u32 val;
2436 int err;
2437
Imre Deak650ad972014-04-18 16:35:02 +03002438 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2439 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2440 if (force_on)
2441 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2442 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2443
2444 if (!force_on)
2445 return 0;
2446
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002447 err = intel_wait_for_register(dev_priv,
2448 VLV_GTLC_SURVIVABILITY_REG,
2449 VLV_GFX_CLK_STATUS_BIT,
2450 VLV_GFX_CLK_STATUS_BIT,
2451 20);
Imre Deak650ad972014-04-18 16:35:02 +03002452 if (err)
2453 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2454 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2455
2456 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002457}
2458
Imre Deakddeea5b2014-05-05 15:19:56 +03002459static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2460{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002461 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002462 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002463 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002464
2465 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2466 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2467 if (allow)
2468 val |= VLV_GTLC_ALLOWWAKEREQ;
2469 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2470 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2471
Chris Wilson3dd14c02017-04-21 14:58:15 +01002472 mask = VLV_GTLC_ALLOWWAKEACK;
2473 val = allow ? mask : 0;
2474
2475 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002476 if (err)
2477 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002478
Imre Deakddeea5b2014-05-05 15:19:56 +03002479 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002480}
2481
Chris Wilson3dd14c02017-04-21 14:58:15 +01002482static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2483 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002484{
2485 u32 mask;
2486 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002487
2488 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2489 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002490
2491 /*
2492 * RC6 transitioning can be delayed up to 2 msec (see
2493 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002494 *
2495 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2496 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002497 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002498 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002499 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2500 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002501}
2502
2503static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2504{
2505 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2506 return;
2507
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002508 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002509 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2510}
2511
Sagar Kambleebc32822014-08-13 23:07:05 +05302512static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002513{
2514 u32 mask;
2515 int err;
2516
2517 /*
2518 * Bspec defines the following GT well on flags as debug only, so
2519 * don't treat them as hard failures.
2520 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002521 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002522
2523 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2524 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2525
2526 vlv_check_no_gt_access(dev_priv);
2527
2528 err = vlv_force_gfx_clock(dev_priv, true);
2529 if (err)
2530 goto err1;
2531
2532 err = vlv_allow_gt_wake(dev_priv, false);
2533 if (err)
2534 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302535
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002536 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302537 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002538
2539 err = vlv_force_gfx_clock(dev_priv, false);
2540 if (err)
2541 goto err2;
2542
2543 return 0;
2544
2545err2:
2546 /* For safety always re-enable waking and disable gfx clock forcing */
2547 vlv_allow_gt_wake(dev_priv, true);
2548err1:
2549 vlv_force_gfx_clock(dev_priv, false);
2550
2551 return err;
2552}
2553
Sagar Kamble016970b2014-08-13 23:07:06 +05302554static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2555 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002556{
Imre Deakddeea5b2014-05-05 15:19:56 +03002557 int err;
2558 int ret;
2559
2560 /*
2561 * If any of the steps fail just try to continue, that's the best we
2562 * can do at this point. Return the first error code (which will also
2563 * leave RPM permanently disabled).
2564 */
2565 ret = vlv_force_gfx_clock(dev_priv, true);
2566
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002567 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302568 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002569
2570 err = vlv_allow_gt_wake(dev_priv, true);
2571 if (!ret)
2572 ret = err;
2573
2574 err = vlv_force_gfx_clock(dev_priv, false);
2575 if (!ret)
2576 ret = err;
2577
2578 vlv_check_no_gt_access(dev_priv);
2579
Chris Wilson7c108fd2016-10-24 13:42:18 +01002580 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002581 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002582
2583 return ret;
2584}
2585
David Weinehallc49d13e2016-08-22 13:32:42 +03002586static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002587{
David Weinehallc49d13e2016-08-22 13:32:42 +03002588 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002589 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002590 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002591 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002592
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002593 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002594 return -ENODEV;
2595
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002596 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002597 return -ENODEV;
2598
Paulo Zanoni8a187452013-12-06 20:32:13 -02002599 DRM_DEBUG_KMS("Suspending device\n");
2600
Imre Deak1f814da2015-12-16 02:52:19 +02002601 disable_rpm_wakeref_asserts(dev_priv);
2602
Imre Deakd6102972014-05-07 19:57:49 +03002603 /*
2604 * We are safe here against re-faults, since the fault handler takes
2605 * an RPM reference.
2606 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002607 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002608
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002609 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002610
Imre Deak2eb52522014-11-19 15:30:05 +02002611 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002612
Hans de Goede01c799c2017-11-14 14:55:18 +01002613 intel_uncore_suspend(dev_priv);
2614
Imre Deak507e1262016-04-20 20:27:54 +03002615 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002616 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002617 bxt_display_core_uninit(dev_priv);
2618 bxt_enable_dc9(dev_priv);
2619 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2620 hsw_enable_pc8(dev_priv);
2621 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2622 ret = vlv_suspend_complete(dev_priv);
2623 }
2624
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002625 if (ret) {
2626 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002627 intel_uncore_runtime_resume(dev_priv);
2628
Daniel Vetterb9632912014-09-30 10:56:44 +02002629 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002630
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002631 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302632
2633 i915_gem_init_swizzling(dev_priv);
2634 i915_gem_restore_fences(dev_priv);
2635
Imre Deak1f814da2015-12-16 02:52:19 +02002636 enable_rpm_wakeref_asserts(dev_priv);
2637
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002638 return ret;
2639 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002640
Imre Deak1f814da2015-12-16 02:52:19 +02002641 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002642 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002643
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002644 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002645 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2646
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002647 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002648
2649 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002650 * FIXME: We really should find a document that references the arguments
2651 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002652 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002653 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002654 /*
2655 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2656 * being detected, and the call we do at intel_runtime_resume()
2657 * won't be able to restore them. Since PCI_D3hot matches the
2658 * actual specification and appears to be working, use it.
2659 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002660 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002661 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002662 /*
2663 * current versions of firmware which depend on this opregion
2664 * notification have repurposed the D1 definition to mean
2665 * "runtime suspended" vs. what you would normally expect (D3)
2666 * to distinguish it from notifications that might be sent via
2667 * the suspend path.
2668 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002669 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002670 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002671
Mika Kuoppala59bad942015-01-16 11:34:40 +02002672 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002673
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002674 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002675 intel_hpd_poll_init(dev_priv);
2676
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002677 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002678 return 0;
2679}
2680
David Weinehallc49d13e2016-08-22 13:32:42 +03002681static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002682{
David Weinehallc49d13e2016-08-22 13:32:42 +03002683 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002684 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002685 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002686 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002687
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002688 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002689 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002690
2691 DRM_DEBUG_KMS("Resuming device\n");
2692
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002693 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002694 disable_rpm_wakeref_asserts(dev_priv);
2695
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002696 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002697 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002698 if (intel_uncore_unclaimed_mmio(dev_priv))
2699 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002700
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002701 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002702 bxt_disable_dc9(dev_priv);
2703 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002704 if (dev_priv->csr.dmc_payload &&
2705 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2706 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002707 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002708 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002709 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002710 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002711 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002712
Hans de Goedebedf4d72017-11-14 14:55:17 +01002713 intel_uncore_runtime_resume(dev_priv);
2714
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302715 intel_runtime_pm_enable_interrupts(dev_priv);
2716
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002717 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302718
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002719 /*
2720 * No point of rolling back things in case of an error, as the best
2721 * we can do is to hope that things will still work (and disable RPM).
2722 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002723 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002724 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002725
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002726 /*
2727 * On VLV/CHV display interrupts are part of the display
2728 * power well, so hpd is reinitialized from there. For
2729 * everyone else do it here.
2730 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002731 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002732 intel_hpd_init(dev_priv);
2733
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302734 intel_enable_ipc(dev_priv);
2735
Imre Deak1f814da2015-12-16 02:52:19 +02002736 enable_rpm_wakeref_asserts(dev_priv);
2737
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002738 if (ret)
2739 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2740 else
2741 DRM_DEBUG_KMS("Device resumed\n");
2742
2743 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002744}
2745
Chris Wilson42f55512016-06-24 14:00:26 +01002746const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002747 /*
2748 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2749 * PMSG_RESUME]
2750 */
Chris Wilson73b66f82018-05-25 10:26:29 +01002751 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04002752 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002753 .suspend_late = i915_pm_suspend_late,
2754 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002755 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002756
2757 /*
2758 * S4 event handlers
2759 * @freeze, @freeze_late : called (1) before creating the
2760 * hibernation image [PMSG_FREEZE] and
2761 * (2) after rebooting, before restoring
2762 * the image [PMSG_QUIESCE]
2763 * @thaw, @thaw_early : called (1) after creating the hibernation
2764 * image, before writing it [PMSG_THAW]
2765 * and (2) after failing to create or
2766 * restore the image [PMSG_RECOVER]
2767 * @poweroff, @poweroff_late: called after writing the hibernation
2768 * image, before rebooting [PMSG_HIBERNATE]
2769 * @restore, @restore_early : called after rebooting and restoring the
2770 * hibernation image [PMSG_RESTORE]
2771 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002772 .freeze = i915_pm_freeze,
2773 .freeze_late = i915_pm_freeze_late,
2774 .thaw_early = i915_pm_thaw_early,
2775 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002776 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002777 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002778 .restore_early = i915_pm_restore_early,
2779 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002780
2781 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002782 .runtime_suspend = intel_runtime_suspend,
2783 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002784};
2785
Laurent Pinchart78b68552012-05-17 13:27:22 +02002786static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002787 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002788 .open = drm_gem_vm_open,
2789 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002790};
2791
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002792static const struct file_operations i915_driver_fops = {
2793 .owner = THIS_MODULE,
2794 .open = drm_open,
2795 .release = drm_release,
2796 .unlocked_ioctl = drm_ioctl,
2797 .mmap = drm_gem_mmap,
2798 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002799 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002800 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002801 .llseek = noop_llseek,
2802};
2803
Chris Wilson0673ad42016-06-24 14:00:22 +01002804static int
2805i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2806 struct drm_file *file)
2807{
2808 return -ENODEV;
2809}
2810
2811static const struct drm_ioctl_desc i915_ioctls[] = {
2812 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2813 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2814 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2815 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2816 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2817 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002818 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002819 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2820 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2821 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2822 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2823 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2824 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2825 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2826 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2827 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2828 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2829 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002830 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2831 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002832 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2833 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2834 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2835 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2836 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2837 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2838 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2839 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2840 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2841 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2842 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2843 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2844 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2845 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2846 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002847 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2848 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002849 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002850 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002851 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2852 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2853 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002854 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002855 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2856 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2857 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2858 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2859 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2860 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2861 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2862 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2863 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002864 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002865 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2866 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00002867 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002868};
2869
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002871 /* Don't use MTRRs here; the Xserver or userspace app should
2872 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002873 */
Eric Anholt673a3942008-07-30 12:06:12 -07002874 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002875 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002876 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002877 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002878 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002879 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002880 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002881
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002882 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002883 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002884 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002885
2886 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2887 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2888 .gem_prime_export = i915_gem_prime_export,
2889 .gem_prime_import = i915_gem_prime_import,
2890
Dave Airlieff72145b2011-02-07 12:16:14 +10002891 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002892 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002894 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002895 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002896 .name = DRIVER_NAME,
2897 .desc = DRIVER_DESC,
2898 .date = DRIVER_DATE,
2899 .major = DRIVER_MAJOR,
2900 .minor = DRIVER_MINOR,
2901 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002903
2904#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2905#include "selftests/mock_drm.c"
2906#endif