blob: a9ea83ea321b30c13a9a6f3b3b8e0c0ca046d229 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000038#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000039#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010040#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070041#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000043#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020046#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070047
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010048static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilson2c225692013-08-09 12:26:45 +010050static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
51{
Chris Wilsone27ab732017-06-15 13:38:49 +010052 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053053 return false;
54
Chris Wilson7fc92e92017-06-16 11:54:55 +010055 if (!obj->cache_coherent)
Chris Wilson2c225692013-08-09 12:26:45 +010056 return true;
57
58 return obj->pin_display;
59}
60
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053061static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010062insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053063 struct drm_mm_node *node, u32 size)
64{
65 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000066 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
67 size, 0, I915_COLOR_UNEVICTABLE,
68 0, ggtt->mappable_end,
69 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053070}
71
72static void
73remove_mappable_node(struct drm_mm_node *node)
74{
75 drm_mm_remove_node(node);
76}
77
Chris Wilson73aa8082010-09-30 11:46:12 +010078/* some bookkeeping */
79static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010080 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010081{
Daniel Vetterc20e8352013-07-24 22:40:23 +020082 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010083 dev_priv->mm.object_count++;
84 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086}
87
88static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010089 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010090{
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092 dev_priv->mm.object_count--;
93 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095}
96
Chris Wilson21dd3732011-01-26 15:55:56 +000097static int
Daniel Vetter33196de2012-11-14 17:14:05 +010098i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010099{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100 int ret;
101
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100102 might_sleep();
103
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200104 /*
105 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
106 * userspace. If it takes that long something really bad is going on and
107 * we should simply try to bail out and fail as gracefully as possible.
108 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100109 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000110 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100111 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 if (ret == 0) {
113 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
114 return -EIO;
115 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 } else {
118 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100120}
121
Chris Wilson54cf91d2010-11-25 18:00:26 +0000122int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100123{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100124 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125 int ret;
126
Daniel Vetter33196de2012-11-14 17:14:05 +0100127 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 if (ret)
129 return ret;
130
131 ret = mutex_lock_interruptible(&dev->struct_mutex);
132 if (ret)
133 return ret;
134
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
Eric Anholt5a125c32008-10-22 21:40:13 -0700139i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700141{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300142 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200143 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300144 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100145 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800146 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700147
Weinan Liff8f7972017-05-31 10:35:52 +0800148 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100149 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000150 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100151 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100152 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000153 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100154 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300158 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000160
Eric Anholt5a125c32008-10-22 21:40:13 -0700161 return 0;
162}
163
Chris Wilson03ac84f2016-10-28 13:58:36 +0100164static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800165i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100166{
Al Viro93c76a32015-12-04 23:45:44 -0500167 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000168 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169 struct sg_table *st;
170 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000171 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100173
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilsondbb43512016-12-07 13:34:11 +0000177 /* Always aligning to the object size, allows a single allocation
178 * to handle all possible callers, and given typical object sizes,
179 * the alignment of the buddy allocation will naturally match.
180 */
181 phys = drm_pci_alloc(obj->base.dev,
182 obj->base.size,
183 roundup_pow_of_two(obj->base.size));
184 if (!phys)
185 return ERR_PTR(-ENOMEM);
186
187 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800188 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
189 struct page *page;
190 char *src;
191
192 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000193 if (IS_ERR(page)) {
194 st = ERR_CAST(page);
195 goto err_phys;
196 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800197
198 src = kmap_atomic(page);
199 memcpy(vaddr, src, PAGE_SIZE);
200 drm_clflush_virt_range(vaddr, PAGE_SIZE);
201 kunmap_atomic(src);
202
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300203 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800204 vaddr += PAGE_SIZE;
205 }
206
Chris Wilsonc0336662016-05-06 15:40:21 +0100207 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000210 if (!st) {
211 st = ERR_PTR(-ENOMEM);
212 goto err_phys;
213 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214
215 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
216 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000217 st = ERR_PTR(-ENOMEM);
218 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219 }
220
221 sg = st->sgl;
222 sg->offset = 0;
223 sg->length = obj->base.size;
224
Chris Wilsondbb43512016-12-07 13:34:11 +0000225 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 sg_dma_len(sg) = obj->base.size;
227
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 obj->phys_handle = phys;
229 return st;
230
231err_phys:
232 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100233 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234}
235
Chris Wilsone27ab732017-06-15 13:38:49 +0100236static void __start_cpu_write(struct drm_i915_gem_object *obj)
237{
238 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
239 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
240 if (cpu_write_needs_clflush(obj))
241 obj->cache_dirty = true;
242}
243
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000245__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000246 struct sg_table *pages,
247 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100249 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 if (obj->mm.madv == I915_MADV_DONTNEED)
252 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253
Chris Wilsone5facdf2016-12-23 14:57:57 +0000254 if (needs_clflush &&
255 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilson7fc92e92017-06-16 11:54:55 +0100256 !obj->cache_coherent)
Chris Wilson2b3c8312016-11-11 14:58:09 +0000257 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100258
Chris Wilsone27ab732017-06-15 13:38:49 +0100259 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100260}
261
262static void
263i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
264 struct sg_table *pages)
265{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000266 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100267
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100268 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500269 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100271 int i;
272
273 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274 struct page *page;
275 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100276
Chris Wilson6a2c4232014-11-04 04:51:40 -0800277 page = shmem_read_mapping_page(mapping, i);
278 if (IS_ERR(page))
279 continue;
280
281 dst = kmap_atomic(page);
282 drm_clflush_virt_range(vaddr, PAGE_SIZE);
283 memcpy(dst, vaddr, PAGE_SIZE);
284 kunmap_atomic(dst);
285
286 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100287 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100288 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300289 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100290 vaddr += PAGE_SIZE;
291 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100293 }
294
Chris Wilson03ac84f2016-10-28 13:58:36 +0100295 sg_free_table(pages);
296 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000297
298 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800299}
300
301static void
302i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
303{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100304 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305}
306
307static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
308 .get_pages = i915_gem_object_get_pages_phys,
309 .put_pages = i915_gem_object_put_pages_phys,
310 .release = i915_gem_object_release_phys,
311};
312
Chris Wilson581ab1f2017-02-15 16:39:00 +0000313static const struct drm_i915_gem_object_ops i915_gem_object_ops;
314
Chris Wilson35a96112016-08-14 18:44:40 +0100315int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316{
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100320
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 lockdep_assert_held(&obj->base.dev->struct_mutex);
322
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100327 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
330 I915_WAIT_LOCKED |
331 I915_WAIT_ALL,
332 MAX_SCHEDULE_TIMEOUT,
333 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
337 i915_gem_retire_requests(to_i915(obj->base.dev));
338
Chris Wilsonaa653a62016-08-04 07:52:27 +0100339 while ((vma = list_first_entry_or_null(&obj->vma_list,
340 struct i915_vma,
341 obj_link))) {
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
344 if (ret)
345 break;
346 }
347 list_splice(&still_in_list, &obj->vma_list);
348
349 return ret;
350}
351
Chris Wilsone95433c2016-10-28 13:58:27 +0100352static long
353i915_gem_object_wait_fence(struct dma_fence *fence,
354 unsigned int flags,
355 long timeout,
356 struct intel_rps_client *rps)
357{
358 struct drm_i915_gem_request *rq;
359
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
361
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
363 return timeout;
364
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
368 timeout);
369
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
372 goto out;
373
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
388 */
389 if (rps) {
390 if (INTEL_GEN(rq->i915) >= 6)
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100391 gen6_rps_boost(rq, rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100392 else
393 rps = NULL;
394 }
395
396 timeout = i915_wait_request(rq, flags, timeout);
397
398out:
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
401
Chris Wilsone95433c2016-10-28 13:58:27 +0100402 return timeout;
403}
404
405static long
406i915_gem_object_wait_reservation(struct reservation_object *resv,
407 unsigned int flags,
408 long timeout,
409 struct intel_rps_client *rps)
410{
Chris Wilsone54ca972017-02-17 15:13:04 +0000411 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100412 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000413 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100414
415 if (flags & I915_WAIT_ALL) {
416 struct dma_fence **shared;
417 unsigned int count, i;
418 int ret;
419
420 ret = reservation_object_get_fences_rcu(resv,
421 &excl, &count, &shared);
422 if (ret)
423 return ret;
424
425 for (i = 0; i < count; i++) {
426 timeout = i915_gem_object_wait_fence(shared[i],
427 flags, timeout,
428 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000429 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100430 break;
431
432 dma_fence_put(shared[i]);
433 }
434
435 for (; i < count; i++)
436 dma_fence_put(shared[i]);
437 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000438
439 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100440 } else {
441 excl = reservation_object_get_excl_rcu(resv);
442 }
443
Chris Wilsone54ca972017-02-17 15:13:04 +0000444 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100445 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000446 prune_fences = timeout >= 0;
447 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100448
449 dma_fence_put(excl);
450
Chris Wilson03d1cac2017-03-08 13:26:28 +0000451 /* Oportunistically prune the fences iff we know they have *all* been
452 * signaled and that the reservation object has not been changed (i.e.
453 * no new fences have been added).
454 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000455 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000456 if (reservation_object_trylock(resv)) {
457 if (!__read_seqcount_retry(&resv->seq, seq))
458 reservation_object_add_excl_fence(resv, NULL);
459 reservation_object_unlock(resv);
460 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000461 }
462
Chris Wilsone95433c2016-10-28 13:58:27 +0100463 return timeout;
464}
465
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000466static void __fence_set_priority(struct dma_fence *fence, int prio)
467{
468 struct drm_i915_gem_request *rq;
469 struct intel_engine_cs *engine;
470
471 if (!dma_fence_is_i915(fence))
472 return;
473
474 rq = to_request(fence);
475 engine = rq->engine;
476 if (!engine->schedule)
477 return;
478
479 engine->schedule(rq, prio);
480}
481
482static void fence_set_priority(struct dma_fence *fence, int prio)
483{
484 /* Recurse once into a fence-array */
485 if (dma_fence_is_array(fence)) {
486 struct dma_fence_array *array = to_dma_fence_array(fence);
487 int i;
488
489 for (i = 0; i < array->num_fences; i++)
490 __fence_set_priority(array->fences[i], prio);
491 } else {
492 __fence_set_priority(fence, prio);
493 }
494}
495
496int
497i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
498 unsigned int flags,
499 int prio)
500{
501 struct dma_fence *excl;
502
503 if (flags & I915_WAIT_ALL) {
504 struct dma_fence **shared;
505 unsigned int count, i;
506 int ret;
507
508 ret = reservation_object_get_fences_rcu(obj->resv,
509 &excl, &count, &shared);
510 if (ret)
511 return ret;
512
513 for (i = 0; i < count; i++) {
514 fence_set_priority(shared[i], prio);
515 dma_fence_put(shared[i]);
516 }
517
518 kfree(shared);
519 } else {
520 excl = reservation_object_get_excl_rcu(obj->resv);
521 }
522
523 if (excl) {
524 fence_set_priority(excl, prio);
525 dma_fence_put(excl);
526 }
527 return 0;
528}
529
Chris Wilson00e60f22016-08-04 16:32:40 +0100530/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100532 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100533 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
534 * @timeout: how long to wait
535 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100536 */
537int
Chris Wilsone95433c2016-10-28 13:58:27 +0100538i915_gem_object_wait(struct drm_i915_gem_object *obj,
539 unsigned int flags,
540 long timeout,
541 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100542{
Chris Wilsone95433c2016-10-28 13:58:27 +0100543 might_sleep();
544#if IS_ENABLED(CONFIG_LOCKDEP)
545 GEM_BUG_ON(debug_locks &&
546 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
547 !!(flags & I915_WAIT_LOCKED));
548#endif
549 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100550
Chris Wilsond07f0e52016-10-28 13:58:44 +0100551 timeout = i915_gem_object_wait_reservation(obj->resv,
552 flags, timeout,
553 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100554 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100555}
556
557static struct intel_rps_client *to_rps_client(struct drm_file *file)
558{
559 struct drm_i915_file_private *fpriv = file->driver_priv;
560
561 return &fpriv->rps;
562}
563
Chris Wilson00731152014-05-21 12:42:56 +0100564int
565i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
566 int align)
567{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800568 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100569
Chris Wilsondbb43512016-12-07 13:34:11 +0000570 if (align > obj->base.size)
571 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100572
Chris Wilsondbb43512016-12-07 13:34:11 +0000573 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100574 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100575
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100576 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100577 return -EFAULT;
578
579 if (obj->base.filp == NULL)
580 return -EINVAL;
581
Chris Wilson4717ca92016-08-04 07:52:28 +0100582 ret = i915_gem_object_unbind(obj);
583 if (ret)
584 return ret;
585
Chris Wilson548625e2016-11-01 12:11:34 +0000586 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100587 if (obj->mm.pages)
588 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800589
Chris Wilson581ab1f2017-02-15 16:39:00 +0000590 GEM_BUG_ON(obj->ops != &i915_gem_object_ops);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800591 obj->ops = &i915_gem_phys_ops;
592
Chris Wilson581ab1f2017-02-15 16:39:00 +0000593 ret = i915_gem_object_pin_pages(obj);
594 if (ret)
595 goto err_xfer;
596
597 return 0;
598
599err_xfer:
600 obj->ops = &i915_gem_object_ops;
601 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100602}
603
604static int
605i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
606 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100607 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100608{
Chris Wilson00731152014-05-21 12:42:56 +0100609 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300610 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800611
612 /* We manually control the domain here and pretend that it
613 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
614 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700615 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000616 if (copy_from_user(vaddr, user_data, args->size))
617 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100618
Chris Wilson6a2c4232014-11-04 04:51:40 -0800619 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000620 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200621
Chris Wilsond59b21e2017-02-22 11:40:49 +0000622 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000623 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100624}
625
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000626void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000627{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100628 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000629}
630
631void i915_gem_object_free(struct drm_i915_gem_object *obj)
632{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100633 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100634 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000635}
636
Dave Airlieff72145b2011-02-07 12:16:14 +1000637static int
638i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000639 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000640 uint64_t size,
641 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700642{
Chris Wilson05394f32010-11-08 19:18:58 +0000643 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300644 int ret;
645 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700646
Dave Airlieff72145b2011-02-07 12:16:14 +1000647 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200648 if (size == 0)
649 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700650
651 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000652 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100653 if (IS_ERR(obj))
654 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Chris Wilson05394f32010-11-08 19:18:58 +0000656 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100657 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100658 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200659 if (ret)
660 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100661
Dave Airlieff72145b2011-02-07 12:16:14 +1000662 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700663 return 0;
664}
665
Dave Airlieff72145b2011-02-07 12:16:14 +1000666int
667i915_gem_dumb_create(struct drm_file *file,
668 struct drm_device *dev,
669 struct drm_mode_create_dumb *args)
670{
671 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300672 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000673 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000674 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000675 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000676}
677
Chris Wilsone27ab732017-06-15 13:38:49 +0100678static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
679{
680 return !(obj->cache_level == I915_CACHE_NONE ||
681 obj->cache_level == I915_CACHE_WT);
682}
683
Dave Airlieff72145b2011-02-07 12:16:14 +1000684/**
685 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100686 * @dev: drm device pointer
687 * @data: ioctl data blob
688 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000689 */
690int
691i915_gem_create_ioctl(struct drm_device *dev, void *data,
692 struct drm_file *file)
693{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000694 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000695 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200696
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000697 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100698
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000699 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000700 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000701}
702
Chris Wilsonef749212017-04-12 12:01:10 +0100703static inline enum fb_op_origin
704fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
705{
706 return (domain == I915_GEM_DOMAIN_GTT ?
707 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
708}
709
710static void
711flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
712{
713 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
714
715 if (!(obj->base.write_domain & flush_domains))
716 return;
717
718 /* No actual flushing is required for the GTT write domain. Writes
719 * to it "immediately" go to main memory as far as we know, so there's
720 * no chipset flush. It also doesn't land in render cache.
721 *
722 * However, we do have to enforce the order so that all writes through
723 * the GTT land before any writes to the device, such as updates to
724 * the GATT itself.
725 *
726 * We also have to wait a bit for the writes to land from the GTT.
727 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
728 * timing. This issue has only been observed when switching quickly
729 * between GTT writes and CPU reads from inside the kernel on recent hw,
730 * and it appears to only affect discrete GTT blocks (i.e. on LLC
731 * system agents we cannot reproduce this behaviour).
732 */
733 wmb();
734
735 switch (obj->base.write_domain) {
736 case I915_GEM_DOMAIN_GTT:
737 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) {
738 if (intel_runtime_pm_get_if_in_use(dev_priv)) {
739 spin_lock_irq(&dev_priv->uncore.lock);
740 POSTING_READ_FW(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
741 spin_unlock_irq(&dev_priv->uncore.lock);
742 intel_runtime_pm_put(dev_priv);
743 }
744 }
745
746 intel_fb_obj_flush(obj,
747 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
748 break;
749
750 case I915_GEM_DOMAIN_CPU:
751 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
752 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100753
754 case I915_GEM_DOMAIN_RENDER:
755 if (gpu_write_needs_clflush(obj))
756 obj->cache_dirty = true;
757 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100758 }
759
760 obj->base.write_domain = 0;
761}
762
Daniel Vetter8c599672011-12-14 13:57:31 +0100763static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100764__copy_to_user_swizzled(char __user *cpu_vaddr,
765 const char *gpu_vaddr, int gpu_offset,
766 int length)
767{
768 int ret, cpu_offset = 0;
769
770 while (length > 0) {
771 int cacheline_end = ALIGN(gpu_offset + 1, 64);
772 int this_length = min(cacheline_end - gpu_offset, length);
773 int swizzled_gpu_offset = gpu_offset ^ 64;
774
775 ret = __copy_to_user(cpu_vaddr + cpu_offset,
776 gpu_vaddr + swizzled_gpu_offset,
777 this_length);
778 if (ret)
779 return ret + length;
780
781 cpu_offset += this_length;
782 gpu_offset += this_length;
783 length -= this_length;
784 }
785
786 return 0;
787}
788
789static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700790__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
791 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100792 int length)
793{
794 int ret, cpu_offset = 0;
795
796 while (length > 0) {
797 int cacheline_end = ALIGN(gpu_offset + 1, 64);
798 int this_length = min(cacheline_end - gpu_offset, length);
799 int swizzled_gpu_offset = gpu_offset ^ 64;
800
801 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
802 cpu_vaddr + cpu_offset,
803 this_length);
804 if (ret)
805 return ret + length;
806
807 cpu_offset += this_length;
808 gpu_offset += this_length;
809 length -= this_length;
810 }
811
812 return 0;
813}
814
Brad Volkin4c914c02014-02-18 10:15:45 -0800815/*
816 * Pins the specified object's pages and synchronizes the object with
817 * GPU accesses. Sets needs_clflush to non-zero if the caller should
818 * flush the object from the CPU cache.
819 */
820int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100821 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800822{
823 int ret;
824
Chris Wilsone95433c2016-10-28 13:58:27 +0100825 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800826
Chris Wilsone95433c2016-10-28 13:58:27 +0100827 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100828 if (!i915_gem_object_has_struct_page(obj))
829 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800830
Chris Wilsone95433c2016-10-28 13:58:27 +0100831 ret = i915_gem_object_wait(obj,
832 I915_WAIT_INTERRUPTIBLE |
833 I915_WAIT_LOCKED,
834 MAX_SCHEDULE_TIMEOUT,
835 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100836 if (ret)
837 return ret;
838
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100839 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100840 if (ret)
841 return ret;
842
Chris Wilson7fc92e92017-06-16 11:54:55 +0100843 if (obj->cache_coherent || !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000844 ret = i915_gem_object_set_to_cpu_domain(obj, false);
845 if (ret)
846 goto err_unpin;
847 else
848 goto out;
849 }
850
Chris Wilsonef749212017-04-12 12:01:10 +0100851 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100852
Chris Wilson43394c72016-08-18 17:16:47 +0100853 /* If we're not in the cpu read domain, set ourself into the gtt
854 * read domain and manually flush cachelines (if required). This
855 * optimizes for the case when the gpu will dirty the data
856 * anyway again before the next pread happens.
857 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100858 if (!obj->cache_dirty &&
859 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000860 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800861
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000862out:
Chris Wilson97649512016-08-18 17:16:50 +0100863 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100864 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100865
866err_unpin:
867 i915_gem_object_unpin_pages(obj);
868 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100869}
870
871int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
872 unsigned int *needs_clflush)
873{
874 int ret;
875
Chris Wilsone95433c2016-10-28 13:58:27 +0100876 lockdep_assert_held(&obj->base.dev->struct_mutex);
877
Chris Wilson43394c72016-08-18 17:16:47 +0100878 *needs_clflush = 0;
879 if (!i915_gem_object_has_struct_page(obj))
880 return -ENODEV;
881
Chris Wilsone95433c2016-10-28 13:58:27 +0100882 ret = i915_gem_object_wait(obj,
883 I915_WAIT_INTERRUPTIBLE |
884 I915_WAIT_LOCKED |
885 I915_WAIT_ALL,
886 MAX_SCHEDULE_TIMEOUT,
887 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100888 if (ret)
889 return ret;
890
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100891 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100892 if (ret)
893 return ret;
894
Chris Wilson7fc92e92017-06-16 11:54:55 +0100895 if (obj->cache_coherent || !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000896 ret = i915_gem_object_set_to_cpu_domain(obj, true);
897 if (ret)
898 goto err_unpin;
899 else
900 goto out;
901 }
902
Chris Wilsonef749212017-04-12 12:01:10 +0100903 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100904
Chris Wilson43394c72016-08-18 17:16:47 +0100905 /* If we're not in the cpu write domain, set ourself into the
906 * gtt write domain and manually flush cachelines (as required).
907 * This optimizes for the case when the gpu will use the data
908 * right away and we therefore have to clflush anyway.
909 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100910 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000911 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100912
Chris Wilsone27ab732017-06-15 13:38:49 +0100913 /*
914 * Same trick applies to invalidate partially written
915 * cachelines read before writing.
916 */
917 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
918 *needs_clflush |= CLFLUSH_BEFORE;
919 }
Chris Wilson43394c72016-08-18 17:16:47 +0100920
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000921out:
Chris Wilson43394c72016-08-18 17:16:47 +0100922 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100923 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100924 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100925 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100926
927err_unpin:
928 i915_gem_object_unpin_pages(obj);
929 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800930}
931
Daniel Vetter23c18c72012-03-25 19:47:42 +0200932static void
933shmem_clflush_swizzled_range(char *addr, unsigned long length,
934 bool swizzled)
935{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200936 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200937 unsigned long start = (unsigned long) addr;
938 unsigned long end = (unsigned long) addr + length;
939
940 /* For swizzling simply ensure that we always flush both
941 * channels. Lame, but simple and it works. Swizzled
942 * pwrite/pread is far from a hotpath - current userspace
943 * doesn't use it at all. */
944 start = round_down(start, 128);
945 end = round_up(end, 128);
946
947 drm_clflush_virt_range((void *)start, end - start);
948 } else {
949 drm_clflush_virt_range(addr, length);
950 }
951
952}
953
Daniel Vetterd174bd62012-03-25 19:47:40 +0200954/* Only difference to the fast-path function is that this can handle bit17
955 * and uses non-atomic copy and kmap functions. */
956static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100957shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200958 char __user *user_data,
959 bool page_do_bit17_swizzling, bool needs_clflush)
960{
961 char *vaddr;
962 int ret;
963
964 vaddr = kmap(page);
965 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100966 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200967 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200968
969 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100970 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200971 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100972 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200973 kunmap(page);
974
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100975 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200976}
977
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100978static int
979shmem_pread(struct page *page, int offset, int length, char __user *user_data,
980 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530981{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100982 int ret;
983
984 ret = -ENODEV;
985 if (!page_do_bit17_swizzling) {
986 char *vaddr = kmap_atomic(page);
987
988 if (needs_clflush)
989 drm_clflush_virt_range(vaddr + offset, length);
990 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
991 kunmap_atomic(vaddr);
992 }
993 if (ret == 0)
994 return 0;
995
996 return shmem_pread_slow(page, offset, length, user_data,
997 page_do_bit17_swizzling, needs_clflush);
998}
999
1000static int
1001i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
1002 struct drm_i915_gem_pread *args)
1003{
1004 char __user *user_data;
1005 u64 remain;
1006 unsigned int obj_do_bit17_swizzling;
1007 unsigned int needs_clflush;
1008 unsigned int idx, offset;
1009 int ret;
1010
1011 obj_do_bit17_swizzling = 0;
1012 if (i915_gem_object_needs_bit17_swizzle(obj))
1013 obj_do_bit17_swizzling = BIT(17);
1014
1015 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
1016 if (ret)
1017 return ret;
1018
1019 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
1020 mutex_unlock(&obj->base.dev->struct_mutex);
1021 if (ret)
1022 return ret;
1023
1024 remain = args->size;
1025 user_data = u64_to_user_ptr(args->data_ptr);
1026 offset = offset_in_page(args->offset);
1027 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1028 struct page *page = i915_gem_object_get_page(obj, idx);
1029 int length;
1030
1031 length = remain;
1032 if (offset + length > PAGE_SIZE)
1033 length = PAGE_SIZE - offset;
1034
1035 ret = shmem_pread(page, offset, length, user_data,
1036 page_to_phys(page) & obj_do_bit17_swizzling,
1037 needs_clflush);
1038 if (ret)
1039 break;
1040
1041 remain -= length;
1042 user_data += length;
1043 offset = 0;
1044 }
1045
1046 i915_gem_obj_finish_shmem_access(obj);
1047 return ret;
1048}
1049
1050static inline bool
1051gtt_user_read(struct io_mapping *mapping,
1052 loff_t base, int offset,
1053 char __user *user_data, int length)
1054{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301055 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001056 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301057
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301058 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001059 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1060 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1061 io_mapping_unmap_atomic(vaddr);
1062 if (unwritten) {
1063 vaddr = (void __force *)
1064 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1065 unwritten = copy_to_user(user_data, vaddr + offset, length);
1066 io_mapping_unmap(vaddr);
1067 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301068 return unwritten;
1069}
1070
1071static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001072i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1073 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301074{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001075 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1076 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301077 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001078 struct i915_vma *vma;
1079 void __user *user_data;
1080 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301081 int ret;
1082
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001083 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1084 if (ret)
1085 return ret;
1086
1087 intel_runtime_pm_get(i915);
1088 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1089 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001090 if (!IS_ERR(vma)) {
1091 node.start = i915_ggtt_offset(vma);
1092 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001093 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001094 if (ret) {
1095 i915_vma_unpin(vma);
1096 vma = ERR_PTR(ret);
1097 }
1098 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001099 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001100 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301101 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001102 goto out_unlock;
1103 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301104 }
1105
1106 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1107 if (ret)
1108 goto out_unpin;
1109
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001110 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301111
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001112 user_data = u64_to_user_ptr(args->data_ptr);
1113 remain = args->size;
1114 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301115
1116 while (remain > 0) {
1117 /* Operation in this page
1118 *
1119 * page_base = page offset within aperture
1120 * page_offset = offset within page
1121 * page_length = bytes to copy for this page
1122 */
1123 u32 page_base = node.start;
1124 unsigned page_offset = offset_in_page(offset);
1125 unsigned page_length = PAGE_SIZE - page_offset;
1126 page_length = remain < page_length ? remain : page_length;
1127 if (node.allocated) {
1128 wmb();
1129 ggtt->base.insert_page(&ggtt->base,
1130 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001131 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301132 wmb();
1133 } else {
1134 page_base += offset & PAGE_MASK;
1135 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001136
1137 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1138 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301139 ret = -EFAULT;
1140 break;
1141 }
1142
1143 remain -= page_length;
1144 user_data += page_length;
1145 offset += page_length;
1146 }
1147
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001148 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301149out_unpin:
1150 if (node.allocated) {
1151 wmb();
1152 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001153 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301154 remove_mappable_node(&node);
1155 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001156 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301157 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001158out_unlock:
1159 intel_runtime_pm_put(i915);
1160 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001161
Eric Anholteb014592009-03-10 11:44:52 -07001162 return ret;
1163}
1164
Eric Anholt673a3942008-07-30 12:06:12 -07001165/**
1166 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001167 * @dev: drm device pointer
1168 * @data: ioctl data blob
1169 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001170 *
1171 * On error, the contents of *data are undefined.
1172 */
1173int
1174i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001175 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001176{
1177 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001178 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001179 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001180
Chris Wilson51311d02010-11-17 09:10:42 +00001181 if (args->size == 0)
1182 return 0;
1183
1184 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001185 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001186 args->size))
1187 return -EFAULT;
1188
Chris Wilson03ac0642016-07-20 13:31:51 +01001189 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001190 if (!obj)
1191 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001192
Chris Wilson7dcd2492010-09-26 20:21:44 +01001193 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001194 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001195 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001196 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001197 }
1198
Chris Wilsondb53a302011-02-03 11:57:46 +00001199 trace_i915_gem_object_pread(obj, args->offset, args->size);
1200
Chris Wilsone95433c2016-10-28 13:58:27 +01001201 ret = i915_gem_object_wait(obj,
1202 I915_WAIT_INTERRUPTIBLE,
1203 MAX_SCHEDULE_TIMEOUT,
1204 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001205 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001206 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001207
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001208 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001209 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001210 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001211
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001212 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001213 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001214 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301215
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001216 i915_gem_object_unpin_pages(obj);
1217out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001218 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001219 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001220}
1221
Keith Packard0839ccb2008-10-30 19:38:48 -07001222/* This is the fast write path which cannot handle
1223 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001224 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001225
Chris Wilsonfe115622016-10-28 13:58:40 +01001226static inline bool
1227ggtt_write(struct io_mapping *mapping,
1228 loff_t base, int offset,
1229 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001230{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001231 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001232 unsigned long unwritten;
1233
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001234 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001235 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1236 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001237 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001238 io_mapping_unmap_atomic(vaddr);
1239 if (unwritten) {
1240 vaddr = (void __force *)
1241 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1242 unwritten = copy_from_user(vaddr + offset, user_data, length);
1243 io_mapping_unmap(vaddr);
1244 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001245
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001246 return unwritten;
1247}
1248
Eric Anholt3de09aa2009-03-09 09:42:23 -07001249/**
1250 * This is the fast pwrite path, where we copy the data directly from the
1251 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001252 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001253 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001254 */
Eric Anholt673a3942008-07-30 12:06:12 -07001255static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001256i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1257 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001258{
Chris Wilsonfe115622016-10-28 13:58:40 +01001259 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301260 struct i915_ggtt *ggtt = &i915->ggtt;
1261 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001262 struct i915_vma *vma;
1263 u64 remain, offset;
1264 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301265 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301266
Chris Wilsonfe115622016-10-28 13:58:40 +01001267 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1268 if (ret)
1269 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001270
Chris Wilson9c870d02016-10-24 13:42:15 +01001271 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001272 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001273 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001274 if (!IS_ERR(vma)) {
1275 node.start = i915_ggtt_offset(vma);
1276 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001277 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001278 if (ret) {
1279 i915_vma_unpin(vma);
1280 vma = ERR_PTR(ret);
1281 }
1282 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001283 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001284 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301285 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001286 goto out_unlock;
1287 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301288 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001289
1290 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1291 if (ret)
1292 goto out_unpin;
1293
Chris Wilsonfe115622016-10-28 13:58:40 +01001294 mutex_unlock(&i915->drm.struct_mutex);
1295
Chris Wilsonb19482d2016-08-18 17:16:43 +01001296 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001297
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301298 user_data = u64_to_user_ptr(args->data_ptr);
1299 offset = args->offset;
1300 remain = args->size;
1301 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001302 /* Operation in this page
1303 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001304 * page_base = page offset within aperture
1305 * page_offset = offset within page
1306 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001307 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301308 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001309 unsigned int page_offset = offset_in_page(offset);
1310 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301311 page_length = remain < page_length ? remain : page_length;
1312 if (node.allocated) {
1313 wmb(); /* flush the write before we modify the GGTT */
1314 ggtt->base.insert_page(&ggtt->base,
1315 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1316 node.start, I915_CACHE_NONE, 0);
1317 wmb(); /* flush modifications to the GGTT (insert_page) */
1318 } else {
1319 page_base += offset & PAGE_MASK;
1320 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001321 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001322 * source page isn't available. Return the error and we'll
1323 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301324 * If the object is non-shmem backed, we retry again with the
1325 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001326 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001327 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1328 user_data, page_length)) {
1329 ret = -EFAULT;
1330 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001331 }
Eric Anholt673a3942008-07-30 12:06:12 -07001332
Keith Packard0839ccb2008-10-30 19:38:48 -07001333 remain -= page_length;
1334 user_data += page_length;
1335 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001336 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001337 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001338
1339 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001340out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301341 if (node.allocated) {
1342 wmb();
1343 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001344 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301345 remove_mappable_node(&node);
1346 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001347 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301348 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001349out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001350 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001351 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001352 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001353}
1354
Eric Anholt673a3942008-07-30 12:06:12 -07001355static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001356shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001357 char __user *user_data,
1358 bool page_do_bit17_swizzling,
1359 bool needs_clflush_before,
1360 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001361{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001362 char *vaddr;
1363 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001364
Daniel Vetterd174bd62012-03-25 19:47:40 +02001365 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001366 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001367 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001368 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001369 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001370 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1371 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001372 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001373 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001374 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001375 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001376 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001377 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001378
Chris Wilson755d2212012-09-04 21:02:55 +01001379 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001380}
1381
Chris Wilsonfe115622016-10-28 13:58:40 +01001382/* Per-page copy function for the shmem pwrite fastpath.
1383 * Flushes invalid cachelines before writing to the target if
1384 * needs_clflush_before is set and flushes out any written cachelines after
1385 * writing if needs_clflush is set.
1386 */
Eric Anholt40123c12009-03-09 13:42:30 -07001387static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001388shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1389 bool page_do_bit17_swizzling,
1390 bool needs_clflush_before,
1391 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001392{
Chris Wilsonfe115622016-10-28 13:58:40 +01001393 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001394
Chris Wilsonfe115622016-10-28 13:58:40 +01001395 ret = -ENODEV;
1396 if (!page_do_bit17_swizzling) {
1397 char *vaddr = kmap_atomic(page);
1398
1399 if (needs_clflush_before)
1400 drm_clflush_virt_range(vaddr + offset, len);
1401 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1402 if (needs_clflush_after)
1403 drm_clflush_virt_range(vaddr + offset, len);
1404
1405 kunmap_atomic(vaddr);
1406 }
1407 if (ret == 0)
1408 return ret;
1409
1410 return shmem_pwrite_slow(page, offset, len, user_data,
1411 page_do_bit17_swizzling,
1412 needs_clflush_before,
1413 needs_clflush_after);
1414}
1415
1416static int
1417i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1418 const struct drm_i915_gem_pwrite *args)
1419{
1420 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1421 void __user *user_data;
1422 u64 remain;
1423 unsigned int obj_do_bit17_swizzling;
1424 unsigned int partial_cacheline_write;
1425 unsigned int needs_clflush;
1426 unsigned int offset, idx;
1427 int ret;
1428
1429 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001430 if (ret)
1431 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001432
Chris Wilsonfe115622016-10-28 13:58:40 +01001433 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1434 mutex_unlock(&i915->drm.struct_mutex);
1435 if (ret)
1436 return ret;
1437
1438 obj_do_bit17_swizzling = 0;
1439 if (i915_gem_object_needs_bit17_swizzle(obj))
1440 obj_do_bit17_swizzling = BIT(17);
1441
1442 /* If we don't overwrite a cacheline completely we need to be
1443 * careful to have up-to-date data by first clflushing. Don't
1444 * overcomplicate things and flush the entire patch.
1445 */
1446 partial_cacheline_write = 0;
1447 if (needs_clflush & CLFLUSH_BEFORE)
1448 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1449
Chris Wilson43394c72016-08-18 17:16:47 +01001450 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001451 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001452 offset = offset_in_page(args->offset);
1453 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1454 struct page *page = i915_gem_object_get_page(obj, idx);
1455 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001456
Chris Wilsonfe115622016-10-28 13:58:40 +01001457 length = remain;
1458 if (offset + length > PAGE_SIZE)
1459 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001460
Chris Wilsonfe115622016-10-28 13:58:40 +01001461 ret = shmem_pwrite(page, offset, length, user_data,
1462 page_to_phys(page) & obj_do_bit17_swizzling,
1463 (offset | length) & partial_cacheline_write,
1464 needs_clflush & CLFLUSH_AFTER);
1465 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001466 break;
1467
Chris Wilsonfe115622016-10-28 13:58:40 +01001468 remain -= length;
1469 user_data += length;
1470 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001471 }
1472
Chris Wilsond59b21e2017-02-22 11:40:49 +00001473 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001474 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001475 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001476}
1477
1478/**
1479 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001480 * @dev: drm device
1481 * @data: ioctl data blob
1482 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001483 *
1484 * On error, the contents of the buffer that were to be modified are undefined.
1485 */
1486int
1487i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001488 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001489{
1490 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001491 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001492 int ret;
1493
1494 if (args->size == 0)
1495 return 0;
1496
1497 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001498 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001499 args->size))
1500 return -EFAULT;
1501
Chris Wilson03ac0642016-07-20 13:31:51 +01001502 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001503 if (!obj)
1504 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001505
Chris Wilson7dcd2492010-09-26 20:21:44 +01001506 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001507 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001508 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001509 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001510 }
1511
Chris Wilsondb53a302011-02-03 11:57:46 +00001512 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1513
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001514 ret = -ENODEV;
1515 if (obj->ops->pwrite)
1516 ret = obj->ops->pwrite(obj, args);
1517 if (ret != -ENODEV)
1518 goto err;
1519
Chris Wilsone95433c2016-10-28 13:58:27 +01001520 ret = i915_gem_object_wait(obj,
1521 I915_WAIT_INTERRUPTIBLE |
1522 I915_WAIT_ALL,
1523 MAX_SCHEDULE_TIMEOUT,
1524 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001525 if (ret)
1526 goto err;
1527
Chris Wilsonfe115622016-10-28 13:58:40 +01001528 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001529 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001530 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001531
Daniel Vetter935aaa62012-03-25 19:47:35 +02001532 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001533 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1534 * it would end up going through the fenced access, and we'll get
1535 * different detiling behavior between reading and writing.
1536 * pread/pwrite currently are reading and writing from the CPU
1537 * perspective, requiring manual detiling by the client.
1538 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001539 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001540 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001541 /* Note that the gtt paths might fail with non-page-backed user
1542 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001543 * textures). Fallback to the shmem path in that case.
1544 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001545 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001546
Chris Wilsond1054ee2016-07-16 18:42:36 +01001547 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001548 if (obj->phys_handle)
1549 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301550 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001551 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001552 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001553
Chris Wilsonfe115622016-10-28 13:58:40 +01001554 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001555err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001556 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001557 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001558}
1559
Chris Wilson40e62d52016-10-28 13:58:41 +01001560static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1561{
1562 struct drm_i915_private *i915;
1563 struct list_head *list;
1564 struct i915_vma *vma;
1565
1566 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1567 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001568 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001569
1570 if (i915_vma_is_active(vma))
1571 continue;
1572
1573 if (!drm_mm_node_allocated(&vma->node))
1574 continue;
1575
1576 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1577 }
1578
1579 i915 = to_i915(obj->base.dev);
1580 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001581 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001582}
1583
Eric Anholt673a3942008-07-30 12:06:12 -07001584/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001585 * Called when user space prepares to use an object with the CPU, either
1586 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001587 * @dev: drm device
1588 * @data: ioctl data blob
1589 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001590 */
1591int
1592i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001593 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001594{
1595 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001596 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001597 uint32_t read_domains = args->read_domains;
1598 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001599 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001600
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001601 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001602 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001603 return -EINVAL;
1604
1605 /* Having something in the write domain implies it's in the read
1606 * domain, and only that read domain. Enforce that in the request.
1607 */
1608 if (write_domain != 0 && read_domains != write_domain)
1609 return -EINVAL;
1610
Chris Wilson03ac0642016-07-20 13:31:51 +01001611 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001612 if (!obj)
1613 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001614
Chris Wilson3236f572012-08-24 09:35:09 +01001615 /* Try to flush the object off the GPU without holding the lock.
1616 * We will repeat the flush holding the lock in the normal manner
1617 * to catch cases where we are gazumped.
1618 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001619 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001620 I915_WAIT_INTERRUPTIBLE |
1621 (write_domain ? I915_WAIT_ALL : 0),
1622 MAX_SCHEDULE_TIMEOUT,
1623 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001624 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001625 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001626
Chris Wilson40e62d52016-10-28 13:58:41 +01001627 /* Flush and acquire obj->pages so that we are coherent through
1628 * direct access in memory with previous cached writes through
1629 * shmemfs and that our cache domain tracking remains valid.
1630 * For example, if the obj->filp was moved to swap without us
1631 * being notified and releasing the pages, we would mistakenly
1632 * continue to assume that the obj remained out of the CPU cached
1633 * domain.
1634 */
1635 err = i915_gem_object_pin_pages(obj);
1636 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001637 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001638
1639 err = i915_mutex_lock_interruptible(dev);
1640 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001641 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001642
Chris Wilsone22d8e32017-04-12 12:01:11 +01001643 if (read_domains & I915_GEM_DOMAIN_WC)
1644 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1645 else if (read_domains & I915_GEM_DOMAIN_GTT)
1646 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301647 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001648 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001649
1650 /* And bump the LRU for this access */
1651 i915_gem_object_bump_inactive_ggtt(obj);
1652
1653 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001654
Daniel Vetter031b6982015-06-26 19:35:16 +02001655 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001656 intel_fb_obj_invalidate(obj,
1657 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001658
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001659out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001660 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001661out:
1662 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001663 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001664}
1665
1666/**
1667 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001668 * @dev: drm device
1669 * @data: ioctl data blob
1670 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001671 */
1672int
1673i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001674 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001675{
1676 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001677 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001678
Chris Wilson03ac0642016-07-20 13:31:51 +01001679 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001680 if (!obj)
1681 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001682
Eric Anholt673a3942008-07-30 12:06:12 -07001683 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001684 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001685 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001686
1687 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001688}
1689
1690/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001691 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1692 * it is mapped to.
1693 * @dev: drm device
1694 * @data: ioctl data blob
1695 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001696 *
1697 * While the mapping holds a reference on the contents of the object, it doesn't
1698 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001699 *
1700 * IMPORTANT:
1701 *
1702 * DRM driver writers who look a this function as an example for how to do GEM
1703 * mmap support, please don't implement mmap support like here. The modern way
1704 * to implement DRM mmap support is with an mmap offset ioctl (like
1705 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1706 * That way debug tooling like valgrind will understand what's going on, hiding
1707 * the mmap call in a driver private ioctl will break that. The i915 driver only
1708 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001709 */
1710int
1711i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001712 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001713{
1714 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001715 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001716 unsigned long addr;
1717
Akash Goel1816f922015-01-02 16:29:30 +05301718 if (args->flags & ~(I915_MMAP_WC))
1719 return -EINVAL;
1720
Borislav Petkov568a58e2016-03-29 17:42:01 +02001721 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301722 return -ENODEV;
1723
Chris Wilson03ac0642016-07-20 13:31:51 +01001724 obj = i915_gem_object_lookup(file, args->handle);
1725 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001726 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001727
Daniel Vetter1286ff72012-05-10 15:25:09 +02001728 /* prime objects have no backing filp to GEM mmap
1729 * pages from.
1730 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001731 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001732 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001733 return -EINVAL;
1734 }
1735
Chris Wilson03ac0642016-07-20 13:31:51 +01001736 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001737 PROT_READ | PROT_WRITE, MAP_SHARED,
1738 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301739 if (args->flags & I915_MMAP_WC) {
1740 struct mm_struct *mm = current->mm;
1741 struct vm_area_struct *vma;
1742
Michal Hocko80a89a52016-05-23 16:26:11 -07001743 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001744 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001745 return -EINTR;
1746 }
Akash Goel1816f922015-01-02 16:29:30 +05301747 vma = find_vma(mm, addr);
1748 if (vma)
1749 vma->vm_page_prot =
1750 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1751 else
1752 addr = -ENOMEM;
1753 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001754
1755 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001756 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301757 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001758 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001759 if (IS_ERR((void *)addr))
1760 return addr;
1761
1762 args->addr_ptr = (uint64_t) addr;
1763
1764 return 0;
1765}
1766
Chris Wilson03af84f2016-08-18 17:17:01 +01001767static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1768{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001769 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001770}
1771
Jesse Barnesde151cf2008-11-12 10:03:55 -08001772/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001773 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1774 *
1775 * A history of the GTT mmap interface:
1776 *
1777 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1778 * aligned and suitable for fencing, and still fit into the available
1779 * mappable space left by the pinned display objects. A classic problem
1780 * we called the page-fault-of-doom where we would ping-pong between
1781 * two objects that could not fit inside the GTT and so the memcpy
1782 * would page one object in at the expense of the other between every
1783 * single byte.
1784 *
1785 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1786 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1787 * object is too large for the available space (or simply too large
1788 * for the mappable aperture!), a view is created instead and faulted
1789 * into userspace. (This view is aligned and sized appropriately for
1790 * fenced access.)
1791 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001792 * 2 - Recognise WC as a separate cache domain so that we can flush the
1793 * delayed writes via GTT before performing direct access via WC.
1794 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001795 * Restrictions:
1796 *
1797 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1798 * hangs on some architectures, corruption on others. An attempt to service
1799 * a GTT page fault from a snoopable object will generate a SIGBUS.
1800 *
1801 * * the object must be able to fit into RAM (physical memory, though no
1802 * limited to the mappable aperture).
1803 *
1804 *
1805 * Caveats:
1806 *
1807 * * a new GTT page fault will synchronize rendering from the GPU and flush
1808 * all data to system memory. Subsequent access will not be synchronized.
1809 *
1810 * * all mappings are revoked on runtime device suspend.
1811 *
1812 * * there are only 8, 16 or 32 fence registers to share between all users
1813 * (older machines require fence register for display and blitter access
1814 * as well). Contention of the fence registers will cause the previous users
1815 * to be unmapped and any new access will generate new page faults.
1816 *
1817 * * running out of memory while servicing a fault may generate a SIGBUS,
1818 * rather than the expected SIGSEGV.
1819 */
1820int i915_gem_mmap_gtt_version(void)
1821{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001822 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001823}
1824
Chris Wilson2d4281b2017-01-10 09:56:32 +00001825static inline struct i915_ggtt_view
1826compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001827 pgoff_t page_offset,
1828 unsigned int chunk)
1829{
1830 struct i915_ggtt_view view;
1831
1832 if (i915_gem_object_is_tiled(obj))
1833 chunk = roundup(chunk, tile_row_pages(obj));
1834
Chris Wilson2d4281b2017-01-10 09:56:32 +00001835 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001836 view.partial.offset = rounddown(page_offset, chunk);
1837 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001838 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001839 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001840
1841 /* If the partial covers the entire object, just create a normal VMA. */
1842 if (chunk >= obj->base.size >> PAGE_SHIFT)
1843 view.type = I915_GGTT_VIEW_NORMAL;
1844
1845 return view;
1846}
1847
Chris Wilson4cc69072016-08-25 19:05:19 +01001848/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001849 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001850 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001851 *
1852 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1853 * from userspace. The fault handler takes care of binding the object to
1854 * the GTT (if needed), allocating and programming a fence register (again,
1855 * only if needed based on whether the old reg is still valid or the object
1856 * is tiled) and inserting a new PTE into the faulting process.
1857 *
1858 * Note that the faulting process may involve evicting existing objects
1859 * from the GTT and/or fence registers to make room. So performance may
1860 * suffer if the GTT working set is large or there are few fence registers
1861 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001862 *
1863 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1864 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001865 */
Dave Jiang11bac802017-02-24 14:56:41 -08001866int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001867{
Chris Wilson03af84f2016-08-18 17:17:01 +01001868#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001869 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001870 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001871 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001872 struct drm_i915_private *dev_priv = to_i915(dev);
1873 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001874 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001875 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001876 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001877 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001878 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001879
Jesse Barnesde151cf2008-11-12 10:03:55 -08001880 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001881 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001882
Chris Wilsondb53a302011-02-03 11:57:46 +00001883 trace_i915_gem_object_fault(obj, page_offset, true, write);
1884
Chris Wilson6e4930f2014-02-07 18:37:06 -02001885 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001886 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001887 * repeat the flush holding the lock in the normal manner to catch cases
1888 * where we are gazumped.
1889 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001890 ret = i915_gem_object_wait(obj,
1891 I915_WAIT_INTERRUPTIBLE,
1892 MAX_SCHEDULE_TIMEOUT,
1893 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001894 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001895 goto err;
1896
Chris Wilson40e62d52016-10-28 13:58:41 +01001897 ret = i915_gem_object_pin_pages(obj);
1898 if (ret)
1899 goto err;
1900
Chris Wilsonb8f90962016-08-05 10:14:07 +01001901 intel_runtime_pm_get(dev_priv);
1902
1903 ret = i915_mutex_lock_interruptible(dev);
1904 if (ret)
1905 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001906
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001907 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001908 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001909 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001910 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001911 }
1912
Chris Wilson82118872016-08-18 17:17:05 +01001913 /* If the object is smaller than a couple of partial vma, it is
1914 * not worth only creating a single partial vma - we may as well
1915 * clear enough space for the full object.
1916 */
1917 flags = PIN_MAPPABLE;
1918 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1919 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1920
Chris Wilsona61007a2016-08-18 17:17:02 +01001921 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001922 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001923 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001924 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001925 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001926 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001927
Chris Wilson50349242016-08-18 17:17:04 +01001928 /* Userspace is now writing through an untracked VMA, abandon
1929 * all hope that the hardware is able to track future writes.
1930 */
1931 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1932
Chris Wilsona61007a2016-08-18 17:17:02 +01001933 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1934 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001935 if (IS_ERR(vma)) {
1936 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001937 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001938 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001939
Chris Wilsonc9839302012-11-20 10:45:17 +00001940 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1941 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001942 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001943
Chris Wilson49ef5292016-08-18 17:17:00 +01001944 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001945 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001946 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001947
Chris Wilson275f0392016-10-24 13:42:14 +01001948 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001949 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001950 if (list_empty(&obj->userfault_link))
1951 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001952
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001953 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001954 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001955 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001956 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1957 min_t(u64, vma->size, area->vm_end - area->vm_start),
1958 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001959
Chris Wilsonb8f90962016-08-05 10:14:07 +01001960err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001961 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001962err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001963 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001964err_rpm:
1965 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001966 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001967err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001968 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001969 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001970 /*
1971 * We eat errors when the gpu is terminally wedged to avoid
1972 * userspace unduly crashing (gl has no provisions for mmaps to
1973 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1974 * and so needs to be reported.
1975 */
1976 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001977 ret = VM_FAULT_SIGBUS;
1978 break;
1979 }
Chris Wilson045e7692010-11-07 09:18:22 +00001980 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001981 /*
1982 * EAGAIN means the gpu is hung and we'll wait for the error
1983 * handler to reset everything when re-faulting in
1984 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001985 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001986 case 0:
1987 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001988 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001989 case -EBUSY:
1990 /*
1991 * EBUSY is ok: this just means that another thread
1992 * already did the job.
1993 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001994 ret = VM_FAULT_NOPAGE;
1995 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001996 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001997 ret = VM_FAULT_OOM;
1998 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001999 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002000 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002001 ret = VM_FAULT_SIGBUS;
2002 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002003 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002004 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02002005 ret = VM_FAULT_SIGBUS;
2006 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002007 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02002008 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002009}
2010
2011/**
Chris Wilson901782b2009-07-10 08:18:50 +01002012 * i915_gem_release_mmap - remove physical page mappings
2013 * @obj: obj in question
2014 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002015 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002016 * relinquish ownership of the pages back to the system.
2017 *
2018 * It is vital that we remove the page mapping if we have mapped a tiled
2019 * object through the GTT and then lose the fence register due to
2020 * resource pressure. Similarly if the object has been moved out of the
2021 * aperture, than pages mapped into userspace must be revoked. Removing the
2022 * mapping will then trigger a page fault on the next user access, allowing
2023 * fixup by i915_gem_fault().
2024 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002025void
Chris Wilson05394f32010-11-08 19:18:58 +00002026i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002027{
Chris Wilson275f0392016-10-24 13:42:14 +01002028 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01002029
Chris Wilson349f2cc2016-04-13 17:35:12 +01002030 /* Serialisation between user GTT access and our code depends upon
2031 * revoking the CPU's PTE whilst the mutex is held. The next user
2032 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01002033 *
2034 * Note that RPM complicates somewhat by adding an additional
2035 * requirement that operations to the GGTT be made holding the RPM
2036 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01002037 */
Chris Wilson275f0392016-10-24 13:42:14 +01002038 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002039 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002040
Chris Wilson3594a3e2016-10-24 13:42:16 +01002041 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01002042 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002043
Chris Wilson3594a3e2016-10-24 13:42:16 +01002044 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01002045 drm_vma_node_unmap(&obj->base.vma_node,
2046 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002047
2048 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2049 * memory transactions from userspace before we return. The TLB
2050 * flushing implied above by changing the PTE above *should* be
2051 * sufficient, an extra barrier here just provides us with a bit
2052 * of paranoid documentation about our requirement to serialise
2053 * memory writes before touching registers / GSM.
2054 */
2055 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002056
2057out:
2058 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002059}
2060
Chris Wilson7c108fd2016-10-24 13:42:18 +01002061void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002062{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002063 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002064 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002065
Chris Wilson3594a3e2016-10-24 13:42:16 +01002066 /*
2067 * Only called during RPM suspend. All users of the userfault_list
2068 * must be holding an RPM wakeref to ensure that this can not
2069 * run concurrently with themselves (and use the struct_mutex for
2070 * protection between themselves).
2071 */
2072
2073 list_for_each_entry_safe(obj, on,
2074 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002075 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002076 drm_vma_node_unmap(&obj->base.vma_node,
2077 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002078 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002079
2080 /* The fence will be lost when the device powers down. If any were
2081 * in use by hardware (i.e. they are pinned), we should not be powering
2082 * down! All other fences will be reacquired by the user upon waking.
2083 */
2084 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2085 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2086
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002087 /* Ideally we want to assert that the fence register is not
2088 * live at this point (i.e. that no piece of code will be
2089 * trying to write through fence + GTT, as that both violates
2090 * our tracking of activity and associated locking/barriers,
2091 * but also is illegal given that the hw is powered down).
2092 *
2093 * Previously we used reg->pin_count as a "liveness" indicator.
2094 * That is not sufficient, and we need a more fine-grained
2095 * tool if we want to have a sanity check here.
2096 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002097
2098 if (!reg->vma)
2099 continue;
2100
2101 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2102 reg->dirty = true;
2103 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002104}
2105
Chris Wilsond8cb5082012-08-11 15:41:03 +01002106static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2107{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002108 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002109 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002110
Chris Wilsonf3f61842016-08-05 10:14:14 +01002111 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002112 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002113 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002114
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002115 /* Attempt to reap some mmap space from dead objects */
2116 do {
2117 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2118 if (err)
2119 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002120
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002121 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002122 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002123 if (!err)
2124 break;
2125
2126 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002127
Chris Wilsonf3f61842016-08-05 10:14:14 +01002128 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002129}
2130
2131static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2132{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002133 drm_gem_free_mmap_offset(&obj->base);
2134}
2135
Dave Airlieda6b51d2014-12-24 13:11:17 +10002136int
Dave Airlieff72145b2011-02-07 12:16:14 +10002137i915_gem_mmap_gtt(struct drm_file *file,
2138 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002139 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002140 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002141{
Chris Wilson05394f32010-11-08 19:18:58 +00002142 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002143 int ret;
2144
Chris Wilson03ac0642016-07-20 13:31:51 +01002145 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002146 if (!obj)
2147 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002148
Chris Wilsond8cb5082012-08-11 15:41:03 +01002149 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002150 if (ret == 0)
2151 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002152
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002153 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002154 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002155}
2156
Dave Airlieff72145b2011-02-07 12:16:14 +10002157/**
2158 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2159 * @dev: DRM device
2160 * @data: GTT mapping ioctl data
2161 * @file: GEM object info
2162 *
2163 * Simply returns the fake offset to userspace so it can mmap it.
2164 * The mmap call will end up in drm_gem_mmap(), which will set things
2165 * up so we can get faults in the handler above.
2166 *
2167 * The fault handler will take care of binding the object into the GTT
2168 * (since it may have been evicted to make room for something), allocating
2169 * a fence register, and mapping the appropriate aperture address into
2170 * userspace.
2171 */
2172int
2173i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2174 struct drm_file *file)
2175{
2176 struct drm_i915_gem_mmap_gtt *args = data;
2177
Dave Airlieda6b51d2014-12-24 13:11:17 +10002178 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002179}
2180
Daniel Vetter225067e2012-08-20 10:23:20 +02002181/* Immediately discard the backing storage */
2182static void
2183i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002184{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002185 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002186
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002187 if (obj->base.filp == NULL)
2188 return;
2189
Daniel Vetter225067e2012-08-20 10:23:20 +02002190 /* Our goal here is to return as much of the memory as
2191 * is possible back to the system as we are called from OOM.
2192 * To do this we must instruct the shmfs to drop all of its
2193 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002194 */
Chris Wilson55372522014-03-25 13:23:06 +00002195 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002196 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002197 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002198}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002199
Chris Wilson55372522014-03-25 13:23:06 +00002200/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002201void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002202{
Chris Wilson55372522014-03-25 13:23:06 +00002203 struct address_space *mapping;
2204
Chris Wilson1233e2d2016-10-28 13:58:37 +01002205 lockdep_assert_held(&obj->mm.lock);
2206 GEM_BUG_ON(obj->mm.pages);
2207
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002208 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002209 case I915_MADV_DONTNEED:
2210 i915_gem_object_truncate(obj);
2211 case __I915_MADV_PURGED:
2212 return;
2213 }
2214
2215 if (obj->base.filp == NULL)
2216 return;
2217
Al Viro93c76a32015-12-04 23:45:44 -05002218 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002219 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002220}
2221
Chris Wilson5cdf5882010-09-27 15:51:07 +01002222static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002223i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2224 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002225{
Dave Gordon85d12252016-05-20 11:54:06 +01002226 struct sgt_iter sgt_iter;
2227 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002228
Chris Wilsone5facdf2016-12-23 14:57:57 +00002229 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002230
Chris Wilson03ac84f2016-10-28 13:58:36 +01002231 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002232
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002233 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002234 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002235
Chris Wilson03ac84f2016-10-28 13:58:36 +01002236 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002237 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002238 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002239
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002240 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002241 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002242
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002243 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002244 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002245 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002246
Chris Wilson03ac84f2016-10-28 13:58:36 +01002247 sg_free_table(pages);
2248 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002249}
2250
Chris Wilson96d77632016-10-28 13:58:33 +01002251static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2252{
2253 struct radix_tree_iter iter;
2254 void **slot;
2255
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002256 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2257 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002258}
2259
Chris Wilson548625e2016-11-01 12:11:34 +00002260void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2261 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002262{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002263 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002264
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002265 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002266 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002267
Chris Wilson15717de2016-08-04 07:52:26 +01002268 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002269 if (!READ_ONCE(obj->mm.pages))
2270 return;
2271
2272 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002273 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002274 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2275 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002276
Chris Wilsona2165e32012-12-03 11:49:00 +00002277 /* ->put_pages might need to allocate memory for the bit17 swizzle
2278 * array, hence protect them from being reaped by removing them from gtt
2279 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002280 pages = fetch_and_zero(&obj->mm.pages);
2281 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002282
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002283 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002284 void *ptr;
2285
Chris Wilson0ce81782017-05-17 13:09:59 +01002286 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002287 if (is_vmalloc_addr(ptr))
2288 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002289 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002290 kunmap(kmap_to_page(ptr));
2291
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002292 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002293 }
2294
Chris Wilson96d77632016-10-28 13:58:33 +01002295 __i915_gem_object_reset_page_iter(obj);
2296
Chris Wilson4e5462e2017-03-07 13:20:31 +00002297 if (!IS_ERR(pages))
2298 obj->ops->put_pages(obj, pages);
2299
Chris Wilson1233e2d2016-10-28 13:58:37 +01002300unlock:
2301 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002302}
2303
Chris Wilson935a2f72017-02-13 17:15:13 +00002304static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002305{
2306 struct sg_table new_st;
2307 struct scatterlist *sg, *new_sg;
2308 unsigned int i;
2309
2310 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002311 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002312
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002313 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002314 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002315
2316 new_sg = new_st.sgl;
2317 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2318 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2319 /* called before being DMA mapped, no need to copy sg->dma_* */
2320 new_sg = sg_next(new_sg);
2321 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002322 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002323
2324 sg_free_table(orig_st);
2325
2326 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002327 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002328}
2329
Chris Wilson03ac84f2016-10-28 13:58:36 +01002330static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002331i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002332{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002333 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002334 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2335 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002336 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002337 struct sg_table *st;
2338 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002339 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002340 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002341 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002342 unsigned int max_segment;
Chris Wilson4846bf02017-06-09 12:03:46 +01002343 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002344 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002345
Chris Wilson6c085a72012-08-20 11:40:46 +02002346 /* Assert that the object is not currently in any GPU domain. As it
2347 * wasn't in the GTT, there shouldn't be any way it could have been in
2348 * a GPU cache
2349 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002350 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2351 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002352
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002353 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002354 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002355 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002356
Chris Wilson9da3da62012-06-01 15:20:22 +01002357 st = kmalloc(sizeof(*st), GFP_KERNEL);
2358 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002359 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002360
Chris Wilsond766ef52016-12-19 12:43:45 +00002361rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002362 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002363 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002364 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002365 }
2366
2367 /* Get the list of pages out of our struct file. They'll be pinned
2368 * at this point until we release them.
2369 *
2370 * Fail silently without starting the shrinker
2371 */
Al Viro93c76a32015-12-04 23:45:44 -05002372 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002373 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002374 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2375
Imre Deak90797e62013-02-18 19:28:03 +02002376 sg = st->sgl;
2377 st->nents = 0;
2378 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002379 const unsigned int shrink[] = {
2380 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2381 0,
2382 }, *s = shrink;
2383 gfp_t gfp = noreclaim;
2384
2385 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002386 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002387 if (likely(!IS_ERR(page)))
2388 break;
2389
2390 if (!*s) {
2391 ret = PTR_ERR(page);
2392 goto err_sg;
2393 }
2394
2395 i915_gem_shrink(dev_priv, 2 * page_count, *s++);
2396 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002397
Chris Wilson6c085a72012-08-20 11:40:46 +02002398 /* We've tried hard to allocate the memory by reaping
2399 * our own buffer, now let the real VM do its job and
2400 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002401 *
2402 * However, since graphics tend to be disposable,
2403 * defer the oom here by reporting the ENOMEM back
2404 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002405 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002406 if (!*s) {
2407 /* reclaim and warn, but no oom */
2408 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002409
2410 /* Our bo are always dirty and so we require
2411 * kswapd to reclaim our pages (direct reclaim
2412 * does not effectively begin pageout of our
2413 * buffers on its own). However, direct reclaim
2414 * only waits for kswapd when under allocation
2415 * congestion. So as a result __GFP_RECLAIM is
2416 * unreliable and fails to actually reclaim our
2417 * dirty pages -- unless you try over and over
2418 * again with !__GFP_NORETRY. However, we still
2419 * want to fail this allocation rather than
2420 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002421 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002422 */
Michal Hockodbb32952017-07-12 14:36:55 -07002423 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002424 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002425 } while (1);
2426
Chris Wilson871dfbd2016-10-11 09:20:21 +01002427 if (!i ||
2428 sg->length >= max_segment ||
2429 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002430 if (i)
2431 sg = sg_next(sg);
2432 st->nents++;
2433 sg_set_page(sg, page, PAGE_SIZE, 0);
2434 } else {
2435 sg->length += PAGE_SIZE;
2436 }
2437 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002438
2439 /* Check that the i965g/gm workaround works. */
2440 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002441 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002442 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002443 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002444
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002445 /* Trim unused sg entries to avoid wasting memory. */
2446 i915_sg_trim(st);
2447
Chris Wilson03ac84f2016-10-28 13:58:36 +01002448 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002449 if (ret) {
2450 /* DMA remapping failed? One possible cause is that
2451 * it could not reserve enough large entries, asking
2452 * for PAGE_SIZE chunks instead may be helpful.
2453 */
2454 if (max_segment > PAGE_SIZE) {
2455 for_each_sgt_page(page, sgt_iter, st)
2456 put_page(page);
2457 sg_free_table(st);
2458
2459 max_segment = PAGE_SIZE;
2460 goto rebuild_st;
2461 } else {
2462 dev_warn(&dev_priv->drm.pdev->dev,
2463 "Failed to DMA remap %lu pages\n",
2464 page_count);
2465 goto err_pages;
2466 }
2467 }
Imre Deake2273302015-07-09 12:59:05 +03002468
Eric Anholt673a3942008-07-30 12:06:12 -07002469 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002470 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002471
Chris Wilson03ac84f2016-10-28 13:58:36 +01002472 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002473
Chris Wilsonb17993b2016-11-14 11:29:30 +00002474err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002475 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002476err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002477 for_each_sgt_page(page, sgt_iter, st)
2478 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002479 sg_free_table(st);
2480 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002481
2482 /* shmemfs first checks if there is enough memory to allocate the page
2483 * and reports ENOSPC should there be insufficient, along with the usual
2484 * ENOMEM for a genuine allocation failure.
2485 *
2486 * We use ENOSPC in our driver to mean that we have run out of aperture
2487 * space and so want to translate the error from shmemfs back to our
2488 * usual understanding of ENOMEM.
2489 */
Imre Deake2273302015-07-09 12:59:05 +03002490 if (ret == -ENOSPC)
2491 ret = -ENOMEM;
2492
Chris Wilson03ac84f2016-10-28 13:58:36 +01002493 return ERR_PTR(ret);
2494}
2495
2496void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2497 struct sg_table *pages)
2498{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002499 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002500
2501 obj->mm.get_page.sg_pos = pages->sgl;
2502 obj->mm.get_page.sg_idx = 0;
2503
2504 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002505
2506 if (i915_gem_object_is_tiled(obj) &&
2507 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2508 GEM_BUG_ON(obj->mm.quirked);
2509 __i915_gem_object_pin_pages(obj);
2510 obj->mm.quirked = true;
2511 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002512}
2513
2514static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2515{
2516 struct sg_table *pages;
2517
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002518 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2519
Chris Wilson03ac84f2016-10-28 13:58:36 +01002520 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2521 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2522 return -EFAULT;
2523 }
2524
2525 pages = obj->ops->get_pages(obj);
2526 if (unlikely(IS_ERR(pages)))
2527 return PTR_ERR(pages);
2528
2529 __i915_gem_object_set_pages(obj, pages);
2530 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002531}
2532
Chris Wilson37e680a2012-06-07 15:38:42 +01002533/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002534 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002535 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002536 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002537 * either as a result of memory pressure (reaping pages under the shrinker)
2538 * or as the object is itself released.
2539 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002540int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002541{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002542 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002543
Chris Wilson1233e2d2016-10-28 13:58:37 +01002544 err = mutex_lock_interruptible(&obj->mm.lock);
2545 if (err)
2546 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002547
Chris Wilson4e5462e2017-03-07 13:20:31 +00002548 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002549 err = ____i915_gem_object_get_pages(obj);
2550 if (err)
2551 goto unlock;
2552
2553 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002554 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002555 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002556
Chris Wilson1233e2d2016-10-28 13:58:37 +01002557unlock:
2558 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002559 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002560}
2561
Dave Gordondd6034c2016-05-20 11:54:04 +01002562/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002563static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2564 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002565{
2566 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002567 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002568 struct sgt_iter sgt_iter;
2569 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002570 struct page *stack_pages[32];
2571 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002572 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002573 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002574 void *addr;
2575
2576 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002577 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002578 return kmap(sg_page(sgt->sgl));
2579
Dave Gordonb338fa42016-05-20 11:54:05 +01002580 if (n_pages > ARRAY_SIZE(stack_pages)) {
2581 /* Too big for stack -- allocate temporary array instead */
Michal Hocko20981052017-05-17 14:23:12 +02002582 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_TEMPORARY);
Dave Gordonb338fa42016-05-20 11:54:05 +01002583 if (!pages)
2584 return NULL;
2585 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002586
Dave Gordon85d12252016-05-20 11:54:06 +01002587 for_each_sgt_page(page, sgt_iter, sgt)
2588 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002589
2590 /* Check that we have the expected number of pages */
2591 GEM_BUG_ON(i != n_pages);
2592
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002593 switch (type) {
2594 case I915_MAP_WB:
2595 pgprot = PAGE_KERNEL;
2596 break;
2597 case I915_MAP_WC:
2598 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2599 break;
2600 }
2601 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002602
Dave Gordonb338fa42016-05-20 11:54:05 +01002603 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002604 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002605
2606 return addr;
2607}
2608
2609/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002610void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2611 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002612{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002613 enum i915_map_type has_type;
2614 bool pinned;
2615 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002616 int ret;
2617
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002618 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002619
Chris Wilson1233e2d2016-10-28 13:58:37 +01002620 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002621 if (ret)
2622 return ERR_PTR(ret);
2623
Chris Wilson1233e2d2016-10-28 13:58:37 +01002624 pinned = true;
2625 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002626 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002627 ret = ____i915_gem_object_get_pages(obj);
2628 if (ret)
2629 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002630
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002631 smp_mb__before_atomic();
2632 }
2633 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002634 pinned = false;
2635 }
2636 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002637
Chris Wilson0ce81782017-05-17 13:09:59 +01002638 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002639 if (ptr && has_type != type) {
2640 if (pinned) {
2641 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002642 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002643 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002644
2645 if (is_vmalloc_addr(ptr))
2646 vunmap(ptr);
2647 else
2648 kunmap(kmap_to_page(ptr));
2649
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002650 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002651 }
2652
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002653 if (!ptr) {
2654 ptr = i915_gem_object_map(obj, type);
2655 if (!ptr) {
2656 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002657 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002658 }
2659
Chris Wilson0ce81782017-05-17 13:09:59 +01002660 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002661 }
2662
Chris Wilson1233e2d2016-10-28 13:58:37 +01002663out_unlock:
2664 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002665 return ptr;
2666
Chris Wilson1233e2d2016-10-28 13:58:37 +01002667err_unpin:
2668 atomic_dec(&obj->mm.pages_pin_count);
2669err_unlock:
2670 ptr = ERR_PTR(ret);
2671 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002672}
2673
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002674static int
2675i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2676 const struct drm_i915_gem_pwrite *arg)
2677{
2678 struct address_space *mapping = obj->base.filp->f_mapping;
2679 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2680 u64 remain, offset;
2681 unsigned int pg;
2682
2683 /* Before we instantiate/pin the backing store for our use, we
2684 * can prepopulate the shmemfs filp efficiently using a write into
2685 * the pagecache. We avoid the penalty of instantiating all the
2686 * pages, important if the user is just writing to a few and never
2687 * uses the object on the GPU, and using a direct write into shmemfs
2688 * allows it to avoid the cost of retrieving a page (either swapin
2689 * or clearing-before-use) before it is overwritten.
2690 */
2691 if (READ_ONCE(obj->mm.pages))
2692 return -ENODEV;
2693
2694 /* Before the pages are instantiated the object is treated as being
2695 * in the CPU domain. The pages will be clflushed as required before
2696 * use, and we can freely write into the pages directly. If userspace
2697 * races pwrite with any other operation; corruption will ensue -
2698 * that is userspace's prerogative!
2699 */
2700
2701 remain = arg->size;
2702 offset = arg->offset;
2703 pg = offset_in_page(offset);
2704
2705 do {
2706 unsigned int len, unwritten;
2707 struct page *page;
2708 void *data, *vaddr;
2709 int err;
2710
2711 len = PAGE_SIZE - pg;
2712 if (len > remain)
2713 len = remain;
2714
2715 err = pagecache_write_begin(obj->base.filp, mapping,
2716 offset, len, 0,
2717 &page, &data);
2718 if (err < 0)
2719 return err;
2720
2721 vaddr = kmap(page);
2722 unwritten = copy_from_user(vaddr + pg, user_data, len);
2723 kunmap(page);
2724
2725 err = pagecache_write_end(obj->base.filp, mapping,
2726 offset, len, len - unwritten,
2727 page, data);
2728 if (err < 0)
2729 return err;
2730
2731 if (unwritten)
2732 return -EFAULT;
2733
2734 remain -= len;
2735 user_data += len;
2736 offset += len;
2737 pg = 0;
2738 } while (remain);
2739
2740 return 0;
2741}
2742
Chris Wilson77b25a92017-07-21 13:32:30 +01002743static bool ban_context(const struct i915_gem_context *ctx,
2744 unsigned int score)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002745{
Chris Wilson60958682016-12-31 11:20:11 +00002746 return (i915_gem_context_is_bannable(ctx) &&
Chris Wilson77b25a92017-07-21 13:32:30 +01002747 score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002748}
2749
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002750static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002751{
Chris Wilson77b25a92017-07-21 13:32:30 +01002752 unsigned int score;
2753 bool banned;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002754
Chris Wilson77b25a92017-07-21 13:32:30 +01002755 atomic_inc(&ctx->guilty_count);
2756
2757 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
2758 banned = ban_context(ctx, score);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002759 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Chris Wilson77b25a92017-07-21 13:32:30 +01002760 ctx->name, score, yesno(banned));
2761 if (!banned)
Mika Kuoppalab083a082016-11-18 15:10:47 +02002762 return;
2763
Chris Wilson77b25a92017-07-21 13:32:30 +01002764 i915_gem_context_set_banned(ctx);
2765 if (!IS_ERR_OR_NULL(ctx->file_priv)) {
2766 atomic_inc(&ctx->file_priv->context_bans);
2767 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2768 ctx->name, atomic_read(&ctx->file_priv->context_bans));
2769 }
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002770}
2771
2772static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2773{
Chris Wilson77b25a92017-07-21 13:32:30 +01002774 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002775}
2776
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002777struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002778i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002779{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002780 struct drm_i915_gem_request *request, *active = NULL;
2781 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002782
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002783 /* We are called by the error capture and reset at a random
2784 * point in time. In particular, note that neither is crucially
2785 * ordered with an interrupt. After a hang, the GPU is dead and we
2786 * assume that no more writes can happen (we waited long enough for
2787 * all writes that were in transaction to be flushed) - adding an
2788 * extra delay for a recent interrupt is pointless. Hence, we do
2789 * not need an engine->irq_seqno_barrier() before the seqno reads.
2790 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002791 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002792 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002793 if (__i915_gem_request_completed(request,
2794 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002795 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002796
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002797 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002798 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2799 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002800
Chris Wilson754c9fd2017-02-23 07:44:14 +00002801 active = request;
2802 break;
2803 }
2804 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2805
2806 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002807}
2808
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002809static bool engine_stalled(struct intel_engine_cs *engine)
2810{
2811 if (!engine->hangcheck.stalled)
2812 return false;
2813
2814 /* Check for possible seqno movement after hang declaration */
2815 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2816 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2817 return false;
2818 }
2819
2820 return true;
2821}
2822
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002823/*
2824 * Ensure irq handler finishes, and not run again.
2825 * Also return the active request so that we only search for it once.
2826 */
2827struct drm_i915_gem_request *
2828i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
2829{
2830 struct drm_i915_gem_request *request = NULL;
2831
2832 /* Prevent the signaler thread from updating the request
2833 * state (by calling dma_fence_signal) as we are processing
2834 * the reset. The write from the GPU of the seqno is
2835 * asynchronous and the signaler thread may see a different
2836 * value to us and declare the request complete, even though
2837 * the reset routine have picked that request as the active
2838 * (incomplete) request. This conflict is not handled
2839 * gracefully!
2840 */
2841 kthread_park(engine->breadcrumbs.signaler);
2842
2843 /* Prevent request submission to the hardware until we have
2844 * completed the reset in i915_gem_reset_finish(). If a request
2845 * is completed by one engine, it may then queue a request
2846 * to a second via its engine->irq_tasklet *just* as we are
2847 * calling engine->init_hw() and also writing the ELSP.
2848 * Turning off the engine->irq_tasklet until the reset is over
2849 * prevents the race.
2850 */
2851 tasklet_kill(&engine->irq_tasklet);
2852 tasklet_disable(&engine->irq_tasklet);
2853
2854 if (engine->irq_seqno_barrier)
2855 engine->irq_seqno_barrier(engine);
2856
2857 if (engine_stalled(engine)) {
2858 request = i915_gem_find_active_request(engine);
2859 if (request && request->fence.error == -EIO)
2860 request = ERR_PTR(-EIO); /* Previous reset failed! */
2861 }
2862
2863 return request;
2864}
2865
Chris Wilson0e178ae2017-01-17 17:59:06 +02002866int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002867{
2868 struct intel_engine_cs *engine;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002869 struct drm_i915_gem_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02002870 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002871 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002872
Chris Wilson0e178ae2017-01-17 17:59:06 +02002873 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002874 request = i915_gem_reset_prepare_engine(engine);
2875 if (IS_ERR(request)) {
2876 err = PTR_ERR(request);
2877 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002878 }
Michel Thierryc64992e2017-06-20 10:57:44 +01002879
2880 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002881 }
2882
Chris Wilson4c965542017-01-17 17:59:01 +02002883 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002884
2885 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002886}
2887
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002888static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002889{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002890 void *vaddr = request->ring->vaddr;
2891 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002892
Chris Wilson821ed7d2016-09-09 14:11:53 +01002893 /* As this request likely depends on state from the lost
2894 * context, clear out all the user operations leaving the
2895 * breadcrumb at the end (so we get the fence notifications).
2896 */
2897 head = request->head;
2898 if (request->postfix < head) {
2899 memset(vaddr + head, 0, request->ring->size - head);
2900 head = 0;
2901 }
2902 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002903
2904 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002905}
2906
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002907static void engine_skip_context(struct drm_i915_gem_request *request)
2908{
2909 struct intel_engine_cs *engine = request->engine;
2910 struct i915_gem_context *hung_ctx = request->ctx;
2911 struct intel_timeline *timeline;
2912 unsigned long flags;
2913
2914 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2915
2916 spin_lock_irqsave(&engine->timeline->lock, flags);
2917 spin_lock(&timeline->lock);
2918
2919 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2920 if (request->ctx == hung_ctx)
2921 skip_request(request);
2922
2923 list_for_each_entry(request, &timeline->requests, link)
2924 skip_request(request);
2925
2926 spin_unlock(&timeline->lock);
2927 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2928}
2929
Mika Kuoppala61da5362017-01-17 17:59:05 +02002930/* Returns true if the request was guilty of hang */
2931static bool i915_gem_reset_request(struct drm_i915_gem_request *request)
2932{
2933 /* Read once and return the resolution */
Michel Thierryc64992e2017-06-20 10:57:44 +01002934 const bool guilty = !i915_gem_request_completed(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02002935
Mika Kuoppala71895a02017-01-17 17:59:07 +02002936 /* The guilty request will get skipped on a hung engine.
2937 *
2938 * Users of client default contexts do not rely on logical
2939 * state preserved between batches so it is safe to execute
2940 * queued requests following the hang. Non default contexts
2941 * rely on preserved state, so skipping a batch loses the
2942 * evolution of the state and it needs to be considered corrupted.
2943 * Executing more queued batches on top of corrupted state is
2944 * risky. But we take the risk by trying to advance through
2945 * the queued requests in order to make the client behaviour
2946 * more predictable around resets, by not throwing away random
2947 * amount of batches it has prepared for execution. Sophisticated
2948 * clients can use gem_reset_stats_ioctl and dma fence status
2949 * (exported via sync_file info ioctl on explicit fences) to observe
2950 * when it loses the context state and should rebuild accordingly.
2951 *
2952 * The context ban, and ultimately the client ban, mechanism are safety
2953 * valves if client submission ends up resulting in nothing more than
2954 * subsequent hangs.
2955 */
2956
Mika Kuoppala61da5362017-01-17 17:59:05 +02002957 if (guilty) {
2958 i915_gem_context_mark_guilty(request->ctx);
2959 skip_request(request);
2960 } else {
2961 i915_gem_context_mark_innocent(request->ctx);
2962 dma_fence_set_error(&request->fence, -EAGAIN);
2963 }
2964
2965 return guilty;
2966}
2967
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002968void i915_gem_reset_engine(struct intel_engine_cs *engine,
2969 struct drm_i915_gem_request *request)
Chris Wilson4db080f2013-12-04 11:37:09 +00002970{
Chris Wilsoned454f22017-07-21 13:32:29 +01002971 engine->irq_posted = 0;
2972
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002973 if (request && i915_gem_reset_request(request)) {
2974 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2975 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002976
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002977 /* If this context is now banned, skip all pending requests. */
2978 if (i915_gem_context_is_banned(request->ctx))
2979 engine_skip_context(request);
2980 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002981
2982 /* Setup the CS to resume from the breadcrumb of the hung request */
2983 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002984}
2985
Chris Wilsond8027092017-02-08 14:30:32 +00002986void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002987{
2988 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302989 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002990
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002991 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2992
Chris Wilson821ed7d2016-09-09 14:11:53 +01002993 i915_gem_retire_requests(dev_priv);
2994
Chris Wilson2ae55732017-02-12 17:20:02 +00002995 for_each_engine(engine, dev_priv, id) {
2996 struct i915_gem_context *ctx;
2997
Michel Thierryc64992e2017-06-20 10:57:44 +01002998 i915_gem_reset_engine(engine, engine->hangcheck.active_request);
Chris Wilson2ae55732017-02-12 17:20:02 +00002999 ctx = fetch_and_zero(&engine->last_retired_context);
3000 if (ctx)
3001 engine->context_unpin(engine, ctx);
3002 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003003
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003004 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01003005
3006 if (dev_priv->gt.awake) {
3007 intel_sanitize_gt_powersave(dev_priv);
3008 intel_enable_gt_powersave(dev_priv);
3009 if (INTEL_GEN(dev_priv) >= 6)
3010 gen6_rps_busy(dev_priv);
3011 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003012}
3013
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003014void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
3015{
3016 tasklet_enable(&engine->irq_tasklet);
3017 kthread_unpark(engine->breadcrumbs.signaler);
3018}
3019
Chris Wilsond8027092017-02-08 14:30:32 +00003020void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3021{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003022 struct intel_engine_cs *engine;
3023 enum intel_engine_id id;
3024
Chris Wilsond8027092017-02-08 14:30:32 +00003025 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003026
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003027 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003028 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003029 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003030 }
Chris Wilsond8027092017-02-08 14:30:32 +00003031}
3032
Chris Wilson821ed7d2016-09-09 14:11:53 +01003033static void nop_submit_request(struct drm_i915_gem_request *request)
3034{
Chris Wilsonbf2eac32017-07-21 13:32:28 +01003035 GEM_BUG_ON(!i915_terminally_wedged(&request->i915->gpu_error));
Chris Wilson3cd94422017-01-10 17:22:45 +00003036 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f2016-11-22 14:41:20 +00003037 i915_gem_request_submit(request);
3038 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003039}
3040
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003041static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003042{
Chris Wilson3cd94422017-01-10 17:22:45 +00003043 struct drm_i915_gem_request *request;
3044 unsigned long flags;
3045
Chris Wilson20e49332016-11-22 14:41:21 +00003046 /* We need to be sure that no thread is running the old callback as
3047 * we install the nop handler (otherwise we would submit a request
3048 * to hardware that will never complete). In order to prevent this
3049 * race, we wait until the machine is idle before making the swap
3050 * (using stop_machine()).
3051 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01003052 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01003053
Chris Wilson3cd94422017-01-10 17:22:45 +00003054 /* Mark all executing requests as skipped */
3055 spin_lock_irqsave(&engine->timeline->lock, flags);
3056 list_for_each_entry(request, &engine->timeline->requests, link)
Chris Wilson36703e72017-06-22 11:56:25 +01003057 if (!i915_gem_request_completed(request))
3058 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3cd94422017-01-10 17:22:45 +00003059 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3060
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003061 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003062 * Clear the execlists queue up before freeing the requests, as those
3063 * are the ones that keep the context and ringbuffer backing objects
3064 * pinned in place.
3065 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003066
Tomas Elf7de1691a2015-10-19 16:32:32 +01003067 if (i915.enable_execlists) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003068 struct execlist_port *port = engine->execlist_port;
Chris Wilson663f71e2016-11-14 20:41:00 +00003069 unsigned long flags;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003070 unsigned int n;
Chris Wilson663f71e2016-11-14 20:41:00 +00003071
3072 spin_lock_irqsave(&engine->timeline->lock, flags);
3073
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003074 for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++)
3075 i915_gem_request_put(port_request(&port[n]));
Chris Wilson70c2a242016-09-09 14:11:46 +01003076 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00003077 engine->execlist_queue = RB_ROOT;
3078 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00003079
3080 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson4ee056f2017-06-21 13:48:04 +01003081
3082 /* The port is checked prior to scheduling a tasklet, but
3083 * just in case we have suspended the tasklet to do the
3084 * wedging make sure that when it wakes, it decides there
3085 * is no work to do by clearing the irq_posted bit.
3086 */
3087 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003088 }
Chris Wilson5e32d742017-07-21 13:32:25 +01003089
3090 /* Mark all pending requests as complete so that any concurrent
3091 * (lockless) lookup doesn't try and wait upon the request as we
3092 * reset it.
3093 */
3094 intel_engine_init_global_seqno(engine,
3095 intel_engine_last_submit(engine));
Eric Anholt673a3942008-07-30 12:06:12 -07003096}
3097
Chris Wilson20e49332016-11-22 14:41:21 +00003098static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07003099{
Chris Wilson20e49332016-11-22 14:41:21 +00003100 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003101 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303102 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003103
Chris Wilson20e49332016-11-22 14:41:21 +00003104 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003105 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00003106
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003107 set_bit(I915_WEDGED, &i915->gpu_error.flags);
3108 wake_up_all(&i915->gpu_error.reset_queue);
3109
Chris Wilson20e49332016-11-22 14:41:21 +00003110 return 0;
3111}
3112
3113void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
3114{
Chris Wilson20e49332016-11-22 14:41:21 +00003115 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003116}
3117
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003118bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3119{
3120 struct i915_gem_timeline *tl;
3121 int i;
3122
3123 lockdep_assert_held(&i915->drm.struct_mutex);
3124 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3125 return true;
3126
3127 /* Before unwedging, make sure that all pending operations
3128 * are flushed and errored out - we may have requests waiting upon
3129 * third party fences. We marked all inflight requests as EIO, and
3130 * every execbuf since returned EIO, for consistency we want all
3131 * the currently pending requests to also be marked as EIO, which
3132 * is done inside our nop_submit_request - and so we must wait.
3133 *
3134 * No more can be submitted until we reset the wedged bit.
3135 */
3136 list_for_each_entry(tl, &i915->gt.timelines, link) {
3137 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3138 struct drm_i915_gem_request *rq;
3139
3140 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3141 &i915->drm.struct_mutex);
3142 if (!rq)
3143 continue;
3144
3145 /* We can't use our normal waiter as we want to
3146 * avoid recursively trying to handle the current
3147 * reset. The basic dma_fence_default_wait() installs
3148 * a callback for dma_fence_signal(), which is
3149 * triggered by our nop handler (indirectly, the
3150 * callback enables the signaler thread which is
3151 * woken by the nop_submit_request() advancing the seqno
3152 * and when the seqno passes the fence, the signaler
3153 * then signals the fence waking us up).
3154 */
3155 if (dma_fence_default_wait(&rq->fence, true,
3156 MAX_SCHEDULE_TIMEOUT) < 0)
3157 return false;
3158 }
3159 }
3160
3161 /* Undo nop_submit_request. We prevent all new i915 requests from
3162 * being queued (by disallowing execbuf whilst wedged) so having
3163 * waited for all active requests above, we know the system is idle
3164 * and do not have to worry about a thread being inside
3165 * engine->submit_request() as we swap over. So unlike installing
3166 * the nop_submit_request on reset, we can do this from normal
3167 * context and do not require stop_machine().
3168 */
3169 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003170 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003171
3172 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3173 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3174
3175 return true;
3176}
3177
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003178static void
Eric Anholt673a3942008-07-30 12:06:12 -07003179i915_gem_retire_work_handler(struct work_struct *work)
3180{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003181 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003182 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003183 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003184
Chris Wilson891b48c2010-09-29 12:26:37 +01003185 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003186 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003187 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003188 mutex_unlock(&dev->struct_mutex);
3189 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003190
3191 /* Keep the retire handler running until we are finally idle.
3192 * We do not need to do this test under locking as in the worst-case
3193 * we queue the retire worker once too often.
3194 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003195 if (READ_ONCE(dev_priv->gt.awake)) {
3196 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003197 queue_delayed_work(dev_priv->wq,
3198 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003199 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003200 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003201}
Chris Wilson891b48c2010-09-29 12:26:37 +01003202
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003203static void
3204i915_gem_idle_work_handler(struct work_struct *work)
3205{
3206 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003207 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003208 struct drm_device *dev = &dev_priv->drm;
Chris Wilson67d97da2016-07-04 08:08:31 +01003209 bool rearm_hangcheck;
3210
3211 if (!READ_ONCE(dev_priv->gt.awake))
3212 return;
3213
Imre Deak0cb56702016-11-07 11:20:04 +02003214 /*
3215 * Wait for last execlists context complete, but bail out in case a
3216 * new request is submitted.
3217 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003218 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003219 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003220 return;
3221
3222 rearm_hangcheck =
3223 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3224
3225 if (!mutex_trylock(&dev->struct_mutex)) {
3226 /* Currently busy, come back later */
3227 mod_delayed_work(dev_priv->wq,
3228 &dev_priv->gt.idle_work,
3229 msecs_to_jiffies(50));
3230 goto out_rearm;
3231 }
3232
Imre Deak93c97dc2016-11-07 11:20:03 +02003233 /*
3234 * New request retired after this work handler started, extend active
3235 * period until next instance of the work.
3236 */
3237 if (work_pending(work))
3238 goto out_unlock;
3239
Chris Wilson28176ef2016-10-28 13:58:56 +01003240 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003241 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003242
Chris Wilson05425242017-03-03 12:19:47 +00003243 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003244 DRM_ERROR("Timeout waiting for engines to idle\n");
3245
Chris Wilson6c067572017-05-17 13:10:03 +01003246 intel_engines_mark_idle(dev_priv);
Chris Wilson47979482017-05-03 10:39:21 +01003247 i915_gem_timelines_mark_idle(dev_priv);
Zou Nan hai852835f2010-05-21 09:08:56 +08003248
Chris Wilson67d97da2016-07-04 08:08:31 +01003249 GEM_BUG_ON(!dev_priv->gt.awake);
3250 dev_priv->gt.awake = false;
3251 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003252
Chris Wilson67d97da2016-07-04 08:08:31 +01003253 if (INTEL_GEN(dev_priv) >= 6)
3254 gen6_rps_idle(dev_priv);
3255 intel_runtime_pm_put(dev_priv);
3256out_unlock:
3257 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003258
Chris Wilson67d97da2016-07-04 08:08:31 +01003259out_rearm:
3260 if (rearm_hangcheck) {
3261 GEM_BUG_ON(!dev_priv->gt.awake);
3262 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003263 }
Eric Anholt673a3942008-07-30 12:06:12 -07003264}
3265
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003266void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3267{
3268 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3269 struct drm_i915_file_private *fpriv = file->driver_priv;
3270 struct i915_vma *vma, *vn;
3271
3272 mutex_lock(&obj->base.dev->struct_mutex);
3273 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
3274 if (vma->vm->file == fpriv)
3275 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003276
Chris Wilson4ff4b442017-06-16 15:05:16 +01003277 vma = obj->vma_hashed;
3278 if (vma && vma->ctx->file_priv == fpriv)
3279 i915_vma_unlink_ctx(vma);
3280
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003281 if (i915_gem_object_is_active(obj) &&
3282 !i915_gem_object_has_active_reference(obj)) {
3283 i915_gem_object_set_active_reference(obj);
3284 i915_gem_object_get(obj);
3285 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003286 mutex_unlock(&obj->base.dev->struct_mutex);
3287}
3288
Chris Wilsone95433c2016-10-28 13:58:27 +01003289static unsigned long to_wait_timeout(s64 timeout_ns)
3290{
3291 if (timeout_ns < 0)
3292 return MAX_SCHEDULE_TIMEOUT;
3293
3294 if (timeout_ns == 0)
3295 return 0;
3296
3297 return nsecs_to_jiffies_timeout(timeout_ns);
3298}
3299
Ben Widawsky5816d642012-04-11 11:18:19 -07003300/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003301 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003302 * @dev: drm device pointer
3303 * @data: ioctl data blob
3304 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003305 *
3306 * Returns 0 if successful, else an error is returned with the remaining time in
3307 * the timeout parameter.
3308 * -ETIME: object is still busy after timeout
3309 * -ERESTARTSYS: signal interrupted the wait
3310 * -ENONENT: object doesn't exist
3311 * Also possible, but rare:
3312 * -EAGAIN: GPU wedged
3313 * -ENOMEM: damn
3314 * -ENODEV: Internal IRQ fail
3315 * -E?: The add request failed
3316 *
3317 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3318 * non-zero timeout parameter the wait ioctl will wait for the given number of
3319 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3320 * without holding struct_mutex the object may become re-busied before this
3321 * function completes. A similar but shorter * race condition exists in the busy
3322 * ioctl
3323 */
3324int
3325i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3326{
3327 struct drm_i915_gem_wait *args = data;
3328 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003329 ktime_t start;
3330 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003331
Daniel Vetter11b5d512014-09-29 15:31:26 +02003332 if (args->flags != 0)
3333 return -EINVAL;
3334
Chris Wilson03ac0642016-07-20 13:31:51 +01003335 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003336 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003337 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003338
Chris Wilsone95433c2016-10-28 13:58:27 +01003339 start = ktime_get();
3340
3341 ret = i915_gem_object_wait(obj,
3342 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3343 to_wait_timeout(args->timeout_ns),
3344 to_rps_client(file));
3345
3346 if (args->timeout_ns > 0) {
3347 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3348 if (args->timeout_ns < 0)
3349 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003350
3351 /*
3352 * Apparently ktime isn't accurate enough and occasionally has a
3353 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3354 * things up to make the test happy. We allow up to 1 jiffy.
3355 *
3356 * This is a regression from the timespec->ktime conversion.
3357 */
3358 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3359 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003360 }
3361
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003362 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003363 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003364}
3365
Chris Wilson73cb9702016-10-28 13:58:46 +01003366static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003367{
Chris Wilson73cb9702016-10-28 13:58:46 +01003368 int ret, i;
3369
3370 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3371 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3372 if (ret)
3373 return ret;
3374 }
3375
3376 return 0;
3377}
3378
Chris Wilson25112b62017-03-30 15:50:39 +01003379static int wait_for_engine(struct intel_engine_cs *engine, int timeout_ms)
3380{
3381 return wait_for(intel_engine_is_idle(engine), timeout_ms);
3382}
3383
3384static int wait_for_engines(struct drm_i915_private *i915)
3385{
3386 struct intel_engine_cs *engine;
3387 enum intel_engine_id id;
3388
3389 for_each_engine(engine, i915, id) {
3390 if (GEM_WARN_ON(wait_for_engine(engine, 50))) {
3391 i915_gem_set_wedged(i915);
3392 return -EIO;
3393 }
3394
3395 GEM_BUG_ON(intel_engine_get_seqno(engine) !=
3396 intel_engine_last_submit(engine));
3397 }
3398
3399 return 0;
3400}
3401
Chris Wilson73cb9702016-10-28 13:58:46 +01003402int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3403{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003404 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003405
Chris Wilson863e9fd2017-05-30 13:13:32 +01003406 /* If the device is asleep, we have no requests outstanding */
3407 if (!READ_ONCE(i915->gt.awake))
3408 return 0;
3409
Chris Wilson9caa34a2016-11-11 14:58:08 +00003410 if (flags & I915_WAIT_LOCKED) {
3411 struct i915_gem_timeline *tl;
3412
3413 lockdep_assert_held(&i915->drm.struct_mutex);
3414
3415 list_for_each_entry(tl, &i915->gt.timelines, link) {
3416 ret = wait_for_timeline(tl, flags);
3417 if (ret)
3418 return ret;
3419 }
Chris Wilson72022a72017-03-30 15:50:38 +01003420
3421 i915_gem_retire_requests(i915);
3422 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003423
3424 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003425 } else {
3426 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003427 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003428
Chris Wilson25112b62017-03-30 15:50:39 +01003429 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003430}
3431
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003432static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3433{
Chris Wilsone27ab732017-06-15 13:38:49 +01003434 /*
3435 * We manually flush the CPU domain so that we can override and
3436 * force the flush for the display, and perform it asyncrhonously.
3437 */
3438 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3439 if (obj->cache_dirty)
3440 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003441 obj->base.write_domain = 0;
3442}
3443
3444void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3445{
3446 if (!READ_ONCE(obj->pin_display))
3447 return;
3448
3449 mutex_lock(&obj->base.dev->struct_mutex);
3450 __i915_gem_object_flush_for_display(obj);
3451 mutex_unlock(&obj->base.dev->struct_mutex);
3452}
3453
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003454/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003455 * Moves a single object to the WC read, and possibly write domain.
3456 * @obj: object to act on
3457 * @write: ask for write access or read only
3458 *
3459 * This function returns when the move is complete, including waiting on
3460 * flushes to occur.
3461 */
3462int
3463i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3464{
3465 int ret;
3466
3467 lockdep_assert_held(&obj->base.dev->struct_mutex);
3468
3469 ret = i915_gem_object_wait(obj,
3470 I915_WAIT_INTERRUPTIBLE |
3471 I915_WAIT_LOCKED |
3472 (write ? I915_WAIT_ALL : 0),
3473 MAX_SCHEDULE_TIMEOUT,
3474 NULL);
3475 if (ret)
3476 return ret;
3477
3478 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3479 return 0;
3480
3481 /* Flush and acquire obj->pages so that we are coherent through
3482 * direct access in memory with previous cached writes through
3483 * shmemfs and that our cache domain tracking remains valid.
3484 * For example, if the obj->filp was moved to swap without us
3485 * being notified and releasing the pages, we would mistakenly
3486 * continue to assume that the obj remained out of the CPU cached
3487 * domain.
3488 */
3489 ret = i915_gem_object_pin_pages(obj);
3490 if (ret)
3491 return ret;
3492
3493 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3494
3495 /* Serialise direct access to this object with the barriers for
3496 * coherent writes from the GPU, by effectively invalidating the
3497 * WC domain upon first access.
3498 */
3499 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3500 mb();
3501
3502 /* It should now be out of any other write domains, and we can update
3503 * the domain values for our changes.
3504 */
3505 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3506 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3507 if (write) {
3508 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3509 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3510 obj->mm.dirty = true;
3511 }
3512
3513 i915_gem_object_unpin_pages(obj);
3514 return 0;
3515}
3516
3517/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003518 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003519 * @obj: object to act on
3520 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003521 *
3522 * This function returns when the move is complete, including waiting on
3523 * flushes to occur.
3524 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003525int
Chris Wilson20217462010-11-23 15:26:33 +00003526i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003527{
Eric Anholte47c68e2008-11-14 13:35:19 -08003528 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003529
Chris Wilsone95433c2016-10-28 13:58:27 +01003530 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003531
Chris Wilsone95433c2016-10-28 13:58:27 +01003532 ret = i915_gem_object_wait(obj,
3533 I915_WAIT_INTERRUPTIBLE |
3534 I915_WAIT_LOCKED |
3535 (write ? I915_WAIT_ALL : 0),
3536 MAX_SCHEDULE_TIMEOUT,
3537 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003538 if (ret)
3539 return ret;
3540
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003541 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3542 return 0;
3543
Chris Wilson43566de2015-01-02 16:29:29 +05303544 /* Flush and acquire obj->pages so that we are coherent through
3545 * direct access in memory with previous cached writes through
3546 * shmemfs and that our cache domain tracking remains valid.
3547 * For example, if the obj->filp was moved to swap without us
3548 * being notified and releasing the pages, we would mistakenly
3549 * continue to assume that the obj remained out of the CPU cached
3550 * domain.
3551 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003552 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303553 if (ret)
3554 return ret;
3555
Chris Wilsonef749212017-04-12 12:01:10 +01003556 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003557
Chris Wilsond0a57782012-10-09 19:24:37 +01003558 /* Serialise direct access to this object with the barriers for
3559 * coherent writes from the GPU, by effectively invalidating the
3560 * GTT domain upon first access.
3561 */
3562 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3563 mb();
3564
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003565 /* It should now be out of any other write domains, and we can update
3566 * the domain values for our changes.
3567 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003568 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003569 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003570 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003571 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3572 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003573 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003574 }
3575
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003576 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 return 0;
3578}
3579
Chris Wilsonef55f922015-10-09 14:11:27 +01003580/**
3581 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003582 * @obj: object to act on
3583 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003584 *
3585 * After this function returns, the object will be in the new cache-level
3586 * across all GTT and the contents of the backing storage will be coherent,
3587 * with respect to the new cache-level. In order to keep the backing storage
3588 * coherent for all users, we only allow a single cache level to be set
3589 * globally on the object and prevent it from being changed whilst the
3590 * hardware is reading from the object. That is if the object is currently
3591 * on the scanout it will be set to uncached (or equivalent display
3592 * cache coherency) and all non-MOCS GPU access will also be uncached so
3593 * that all direct access to the scanout remains coherent.
3594 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003595int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3596 enum i915_cache_level cache_level)
3597{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003598 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003599 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003600
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003601 lockdep_assert_held(&obj->base.dev->struct_mutex);
3602
Chris Wilsone4ffd172011-04-04 09:44:39 +01003603 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003604 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003605
Chris Wilsonef55f922015-10-09 14:11:27 +01003606 /* Inspect the list of currently bound VMA and unbind any that would
3607 * be invalid given the new cache-level. This is principally to
3608 * catch the issue of the CS prefetch crossing page boundaries and
3609 * reading an invalid PTE on older architectures.
3610 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003611restart:
3612 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003613 if (!drm_mm_node_allocated(&vma->node))
3614 continue;
3615
Chris Wilson20dfbde2016-08-04 16:32:30 +01003616 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003617 DRM_DEBUG("can not change the cache level of pinned objects\n");
3618 return -EBUSY;
3619 }
3620
Chris Wilsonaa653a62016-08-04 07:52:27 +01003621 if (i915_gem_valid_gtt_space(vma, cache_level))
3622 continue;
3623
3624 ret = i915_vma_unbind(vma);
3625 if (ret)
3626 return ret;
3627
3628 /* As unbinding may affect other elements in the
3629 * obj->vma_list (due to side-effects from retiring
3630 * an active vma), play safe and restart the iterator.
3631 */
3632 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003633 }
3634
Chris Wilsonef55f922015-10-09 14:11:27 +01003635 /* We can reuse the existing drm_mm nodes but need to change the
3636 * cache-level on the PTE. We could simply unbind them all and
3637 * rebind with the correct cache-level on next use. However since
3638 * we already have a valid slot, dma mapping, pages etc, we may as
3639 * rewrite the PTE in the belief that doing so tramples upon less
3640 * state and so involves less work.
3641 */
Chris Wilson15717de2016-08-04 07:52:26 +01003642 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003643 /* Before we change the PTE, the GPU must not be accessing it.
3644 * If we wait upon the object, we know that all the bound
3645 * VMA are no longer active.
3646 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003647 ret = i915_gem_object_wait(obj,
3648 I915_WAIT_INTERRUPTIBLE |
3649 I915_WAIT_LOCKED |
3650 I915_WAIT_ALL,
3651 MAX_SCHEDULE_TIMEOUT,
3652 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003653 if (ret)
3654 return ret;
3655
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003656 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3657 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003658 /* Access to snoopable pages through the GTT is
3659 * incoherent and on some machines causes a hard
3660 * lockup. Relinquish the CPU mmaping to force
3661 * userspace to refault in the pages and we can
3662 * then double check if the GTT mapping is still
3663 * valid for that pointer access.
3664 */
3665 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003666
Chris Wilsonef55f922015-10-09 14:11:27 +01003667 /* As we no longer need a fence for GTT access,
3668 * we can relinquish it now (and so prevent having
3669 * to steal a fence from someone else on the next
3670 * fence request). Note GPU activity would have
3671 * dropped the fence as all snoopable access is
3672 * supposed to be linear.
3673 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003674 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3675 ret = i915_vma_put_fence(vma);
3676 if (ret)
3677 return ret;
3678 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003679 } else {
3680 /* We either have incoherent backing store and
3681 * so no GTT access or the architecture is fully
3682 * coherent. In such cases, existing GTT mmaps
3683 * ignore the cache bit in the PTE and we can
3684 * rewrite it without confusing the GPU or having
3685 * to force userspace to fault back in its mmaps.
3686 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003687 }
3688
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003689 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003690 if (!drm_mm_node_allocated(&vma->node))
3691 continue;
3692
3693 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3694 if (ret)
3695 return ret;
3696 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003697 }
3698
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003699 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003700 vma->node.color = cache_level;
3701 obj->cache_level = cache_level;
Chris Wilson7fc92e92017-06-16 11:54:55 +01003702 obj->cache_coherent = i915_gem_object_is_coherent(obj);
Chris Wilsone27ab732017-06-15 13:38:49 +01003703 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003704
Chris Wilsone4ffd172011-04-04 09:44:39 +01003705 return 0;
3706}
3707
Ben Widawsky199adf42012-09-21 17:01:20 -07003708int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3709 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003710{
Ben Widawsky199adf42012-09-21 17:01:20 -07003711 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003712 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003713 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003714
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003715 rcu_read_lock();
3716 obj = i915_gem_object_lookup_rcu(file, args->handle);
3717 if (!obj) {
3718 err = -ENOENT;
3719 goto out;
3720 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003721
Chris Wilson651d7942013-08-08 14:41:10 +01003722 switch (obj->cache_level) {
3723 case I915_CACHE_LLC:
3724 case I915_CACHE_L3_LLC:
3725 args->caching = I915_CACHING_CACHED;
3726 break;
3727
Chris Wilson4257d3b2013-08-08 14:41:11 +01003728 case I915_CACHE_WT:
3729 args->caching = I915_CACHING_DISPLAY;
3730 break;
3731
Chris Wilson651d7942013-08-08 14:41:10 +01003732 default:
3733 args->caching = I915_CACHING_NONE;
3734 break;
3735 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003736out:
3737 rcu_read_unlock();
3738 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003739}
3740
Ben Widawsky199adf42012-09-21 17:01:20 -07003741int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3742 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003743{
Chris Wilson9c870d02016-10-24 13:42:15 +01003744 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003745 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003746 struct drm_i915_gem_object *obj;
3747 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003748 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003749
Ben Widawsky199adf42012-09-21 17:01:20 -07003750 switch (args->caching) {
3751 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003752 level = I915_CACHE_NONE;
3753 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003754 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003755 /*
3756 * Due to a HW issue on BXT A stepping, GPU stores via a
3757 * snooped mapping may leave stale data in a corresponding CPU
3758 * cacheline, whereas normally such cachelines would get
3759 * invalidated.
3760 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003761 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003762 return -ENODEV;
3763
Chris Wilsone6994ae2012-07-10 10:27:08 +01003764 level = I915_CACHE_LLC;
3765 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003766 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003767 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003768 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003769 default:
3770 return -EINVAL;
3771 }
3772
Chris Wilsond65415d2017-01-19 08:22:10 +00003773 obj = i915_gem_object_lookup(file, args->handle);
3774 if (!obj)
3775 return -ENOENT;
3776
3777 if (obj->cache_level == level)
3778 goto out;
3779
3780 ret = i915_gem_object_wait(obj,
3781 I915_WAIT_INTERRUPTIBLE,
3782 MAX_SCHEDULE_TIMEOUT,
3783 to_rps_client(file));
3784 if (ret)
3785 goto out;
3786
Ben Widawsky3bc29132012-09-26 16:15:20 -07003787 ret = i915_mutex_lock_interruptible(dev);
3788 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003789 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003790
3791 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003792 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003793
3794out:
3795 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003796 return ret;
3797}
3798
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003799/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003800 * Prepare buffer for display plane (scanout, cursors, etc).
3801 * Can be called from an uninterruptible phase (modesetting) and allows
3802 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003803 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003804struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003805i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3806 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003807 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003808{
Chris Wilson058d88c2016-08-15 10:49:06 +01003809 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003810 int ret;
3811
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003812 lockdep_assert_held(&obj->base.dev->struct_mutex);
3813
Chris Wilsoncc98b412013-08-09 12:25:09 +01003814 /* Mark the pin_display early so that we account for the
3815 * display coherency whilst setting up the cache domains.
3816 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003817 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003818
Eric Anholta7ef0642011-03-29 16:59:54 -07003819 /* The display engine is not coherent with the LLC cache on gen6. As
3820 * a result, we make sure that the pinning that is about to occur is
3821 * done with uncached PTEs. This is lowest common denominator for all
3822 * chipsets.
3823 *
3824 * However for gen6+, we could do better by using the GFDT bit instead
3825 * of uncaching, which would allow us to flush all the LLC-cached data
3826 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3827 */
Chris Wilson651d7942013-08-08 14:41:10 +01003828 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003829 HAS_WT(to_i915(obj->base.dev)) ?
3830 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003831 if (ret) {
3832 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003833 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003834 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003835
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003836 /* As the user may map the buffer once pinned in the display plane
3837 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003838 * always use map_and_fenceable for all scanout buffers. However,
3839 * it may simply be too big to fit into mappable, in which case
3840 * put it anyway and hope that userspace can cope (but always first
3841 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003842 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003843 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003844 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003845 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3846 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003847 if (IS_ERR(vma)) {
3848 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3849 unsigned int flags;
3850
3851 /* Valleyview is definitely limited to scanning out the first
3852 * 512MiB. Lets presume this behaviour was inherited from the
3853 * g4x display engine and that all earlier gen are similarly
3854 * limited. Testing suggests that it is a little more
3855 * complicated than this. For example, Cherryview appears quite
3856 * happy to scanout from anywhere within its global aperture.
3857 */
3858 flags = 0;
3859 if (HAS_GMCH_DISPLAY(i915))
3860 flags = PIN_MAPPABLE;
3861 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3862 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003863 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003864 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003865
Chris Wilsond8923dc2016-08-18 17:17:07 +01003866 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3867
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003868 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003869 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003870 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003871
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003872 /* It should now be out of any other write domains, and we can update
3873 * the domain values for our changes.
3874 */
Chris Wilson05394f32010-11-08 19:18:58 +00003875 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003876
Chris Wilson058d88c2016-08-15 10:49:06 +01003877 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003878
3879err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003880 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003881 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003882}
3883
3884void
Chris Wilson058d88c2016-08-15 10:49:06 +01003885i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003886{
Chris Wilson49d73912016-11-29 09:50:08 +00003887 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003888
Chris Wilson058d88c2016-08-15 10:49:06 +01003889 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003890 return;
3891
Chris Wilsond8923dc2016-08-18 17:17:07 +01003892 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003893 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003894
Chris Wilson383d5822016-08-18 17:17:08 +01003895 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003896 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003897
Chris Wilson058d88c2016-08-15 10:49:06 +01003898 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003899}
3900
Eric Anholte47c68e2008-11-14 13:35:19 -08003901/**
3902 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003903 * @obj: object to act on
3904 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003905 *
3906 * This function returns when the move is complete, including waiting on
3907 * flushes to occur.
3908 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003909int
Chris Wilson919926a2010-11-12 13:42:53 +00003910i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003911{
Eric Anholte47c68e2008-11-14 13:35:19 -08003912 int ret;
3913
Chris Wilsone95433c2016-10-28 13:58:27 +01003914 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003915
Chris Wilsone95433c2016-10-28 13:58:27 +01003916 ret = i915_gem_object_wait(obj,
3917 I915_WAIT_INTERRUPTIBLE |
3918 I915_WAIT_LOCKED |
3919 (write ? I915_WAIT_ALL : 0),
3920 MAX_SCHEDULE_TIMEOUT,
3921 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003922 if (ret)
3923 return ret;
3924
Chris Wilsonef749212017-04-12 12:01:10 +01003925 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003926
Eric Anholte47c68e2008-11-14 13:35:19 -08003927 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003928 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003929 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003930 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003931 }
3932
3933 /* It should now be out of any other write domains, and we can update
3934 * the domain values for our changes.
3935 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003936 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003937
3938 /* If we're writing through the CPU, then the GPU read domains will
3939 * need to be invalidated at next use.
3940 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003941 if (write)
3942 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003943
3944 return 0;
3945}
3946
Eric Anholt673a3942008-07-30 12:06:12 -07003947/* Throttle our rendering by waiting until the ring has completed our requests
3948 * emitted over 20 msec ago.
3949 *
Eric Anholtb9624422009-06-03 07:27:35 +00003950 * Note that if we were to use the current jiffies each time around the loop,
3951 * we wouldn't escape the function with any frames outstanding if the time to
3952 * render a frame was over 20ms.
3953 *
Eric Anholt673a3942008-07-30 12:06:12 -07003954 * This should get us reasonable parallelism between CPU and GPU but also
3955 * relatively low latency when blocking on a particular request to finish.
3956 */
3957static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003958i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003959{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003960 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003961 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003962 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003963 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003964 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003965
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003966 /* ABI: return -EIO if already wedged */
3967 if (i915_terminally_wedged(&dev_priv->gpu_error))
3968 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003969
Chris Wilson1c255952010-09-26 11:03:27 +01003970 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003971 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00003972 if (time_after_eq(request->emitted_jiffies, recent_enough))
3973 break;
3974
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003975 if (target) {
3976 list_del(&target->client_link);
3977 target->file_priv = NULL;
3978 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01003979
John Harrison54fb2412014-11-24 18:49:27 +00003980 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003981 }
John Harrisonff865882014-11-24 18:49:28 +00003982 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003983 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003984 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003985
John Harrison54fb2412014-11-24 18:49:27 +00003986 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003987 return 0;
3988
Chris Wilsone95433c2016-10-28 13:58:27 +01003989 ret = i915_wait_request(target,
3990 I915_WAIT_INTERRUPTIBLE,
3991 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003992 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003993
Chris Wilsone95433c2016-10-28 13:58:27 +01003994 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003995}
3996
Chris Wilson058d88c2016-08-15 10:49:06 +01003997struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003998i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3999 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01004000 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01004001 u64 alignment,
4002 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004003{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004004 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
4005 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01004006 struct i915_vma *vma;
4007 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004008
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004009 lockdep_assert_held(&obj->base.dev->struct_mutex);
4010
Chris Wilson718659a2017-01-16 15:21:28 +00004011 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00004012 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004013 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01004014
4015 if (i915_vma_misplaced(vma, size, alignment, flags)) {
4016 if (flags & PIN_NONBLOCK &&
4017 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004018 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01004019
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004020 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004021 /* If the required space is larger than the available
4022 * aperture, we will not able to find a slot for the
4023 * object and unbinding the object now will be in
4024 * vain. Worse, doing so may cause us to ping-pong
4025 * the object in and out of the Global GTT and
4026 * waste a lot of cycles under the mutex.
4027 */
Chris Wilson944397f2017-01-09 16:16:11 +00004028 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004029 return ERR_PTR(-E2BIG);
4030
4031 /* If NONBLOCK is set the caller is optimistically
4032 * trying to cache the full object within the mappable
4033 * aperture, and *must* have a fallback in place for
4034 * situations where we cannot bind the object. We
4035 * can be a little more lax here and use the fallback
4036 * more often to avoid costly migrations of ourselves
4037 * and other objects within the aperture.
4038 *
4039 * Half-the-aperture is used as a simple heuristic.
4040 * More interesting would to do search for a free
4041 * block prior to making the commitment to unbind.
4042 * That caters for the self-harm case, and with a
4043 * little more heuristics (e.g. NOFAULT, NOEVICT)
4044 * we could try to minimise harm to others.
4045 */
4046 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00004047 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004048 return ERR_PTR(-ENOSPC);
4049 }
4050
Chris Wilson59bfa122016-08-04 16:32:31 +01004051 WARN(i915_vma_is_pinned(vma),
4052 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004053 " offset=%08x, req.alignment=%llx,"
4054 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4055 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004056 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004057 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004058 ret = i915_vma_unbind(vma);
4059 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004060 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004061 }
4062
Chris Wilson058d88c2016-08-15 10:49:06 +01004063 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4064 if (ret)
4065 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004066
Chris Wilson058d88c2016-08-15 10:49:06 +01004067 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004068}
4069
Chris Wilsonedf6b762016-08-09 09:23:33 +01004070static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004071{
4072 /* Note that we could alias engines in the execbuf API, but
4073 * that would be very unwise as it prevents userspace from
4074 * fine control over engine selection. Ahem.
4075 *
4076 * This should be something like EXEC_MAX_ENGINE instead of
4077 * I915_NUM_ENGINES.
4078 */
4079 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4080 return 0x10000 << id;
4081}
4082
4083static __always_inline unsigned int __busy_write_id(unsigned int id)
4084{
Chris Wilson70cb4722016-08-09 18:08:25 +01004085 /* The uABI guarantees an active writer is also amongst the read
4086 * engines. This would be true if we accessed the activity tracking
4087 * under the lock, but as we perform the lookup of the object and
4088 * its activity locklessly we can not guarantee that the last_write
4089 * being active implies that we have set the same engine flag from
4090 * last_read - hence we always set both read and write busy for
4091 * last_write.
4092 */
4093 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004094}
4095
Chris Wilsonedf6b762016-08-09 09:23:33 +01004096static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004097__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004098 unsigned int (*flag)(unsigned int id))
4099{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004100 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004101
Chris Wilsond07f0e52016-10-28 13:58:44 +01004102 /* We have to check the current hw status of the fence as the uABI
4103 * guarantees forward progress. We could rely on the idle worker
4104 * to eventually flush us, but to minimise latency just ask the
4105 * hardware.
4106 *
4107 * Note we only report on the status of native fences.
4108 */
4109 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004110 return 0;
4111
Chris Wilsond07f0e52016-10-28 13:58:44 +01004112 /* opencode to_request() in order to avoid const warnings */
4113 rq = container_of(fence, struct drm_i915_gem_request, fence);
4114 if (i915_gem_request_completed(rq))
4115 return 0;
4116
Chris Wilson1d39f282017-04-11 13:43:06 +01004117 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004118}
4119
Chris Wilsonedf6b762016-08-09 09:23:33 +01004120static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004121busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004122{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004123 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004124}
4125
Chris Wilsonedf6b762016-08-09 09:23:33 +01004126static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004127busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004128{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004129 if (!fence)
4130 return 0;
4131
4132 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004133}
4134
Eric Anholt673a3942008-07-30 12:06:12 -07004135int
Eric Anholt673a3942008-07-30 12:06:12 -07004136i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004137 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004138{
4139 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004140 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004141 struct reservation_object_list *list;
4142 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004143 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004144
Chris Wilsond07f0e52016-10-28 13:58:44 +01004145 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004146 rcu_read_lock();
4147 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004148 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004149 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004150
4151 /* A discrepancy here is that we do not report the status of
4152 * non-i915 fences, i.e. even though we may report the object as idle,
4153 * a call to set-domain may still stall waiting for foreign rendering.
4154 * This also means that wait-ioctl may report an object as busy,
4155 * where busy-ioctl considers it idle.
4156 *
4157 * We trade the ability to warn of foreign fences to report on which
4158 * i915 engines are active for the object.
4159 *
4160 * Alternatively, we can trade that extra information on read/write
4161 * activity with
4162 * args->busy =
4163 * !reservation_object_test_signaled_rcu(obj->resv, true);
4164 * to report the overall busyness. This is what the wait-ioctl does.
4165 *
4166 */
4167retry:
4168 seq = raw_read_seqcount(&obj->resv->seq);
4169
4170 /* Translate the exclusive fence to the READ *and* WRITE engine */
4171 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4172
4173 /* Translate shared fences to READ set of engines */
4174 list = rcu_dereference(obj->resv->fence);
4175 if (list) {
4176 unsigned int shared_count = list->shared_count, i;
4177
4178 for (i = 0; i < shared_count; ++i) {
4179 struct dma_fence *fence =
4180 rcu_dereference(list->shared[i]);
4181
4182 args->busy |= busy_check_reader(fence);
4183 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004184 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004185
Chris Wilsond07f0e52016-10-28 13:58:44 +01004186 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4187 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004188
Chris Wilsond07f0e52016-10-28 13:58:44 +01004189 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004190out:
4191 rcu_read_unlock();
4192 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004193}
4194
4195int
4196i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4197 struct drm_file *file_priv)
4198{
Akshay Joshi0206e352011-08-16 15:34:10 -04004199 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004200}
4201
Chris Wilson3ef94da2009-09-14 16:50:29 +01004202int
4203i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4204 struct drm_file *file_priv)
4205{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004206 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004207 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004208 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004209 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004210
4211 switch (args->madv) {
4212 case I915_MADV_DONTNEED:
4213 case I915_MADV_WILLNEED:
4214 break;
4215 default:
4216 return -EINVAL;
4217 }
4218
Chris Wilson03ac0642016-07-20 13:31:51 +01004219 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004220 if (!obj)
4221 return -ENOENT;
4222
4223 err = mutex_lock_interruptible(&obj->mm.lock);
4224 if (err)
4225 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004226
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004227 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004228 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004229 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004230 if (obj->mm.madv == I915_MADV_WILLNEED) {
4231 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004232 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004233 obj->mm.quirked = false;
4234 }
4235 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004236 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004237 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004238 obj->mm.quirked = true;
4239 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004240 }
4241
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004242 if (obj->mm.madv != __I915_MADV_PURGED)
4243 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004244
Chris Wilson6c085a72012-08-20 11:40:46 +02004245 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004246 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004247 i915_gem_object_truncate(obj);
4248
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004249 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004250 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004251
Chris Wilson1233e2d2016-10-28 13:58:37 +01004252out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004253 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004254 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004255}
4256
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004257static void
4258frontbuffer_retire(struct i915_gem_active *active,
4259 struct drm_i915_gem_request *request)
4260{
4261 struct drm_i915_gem_object *obj =
4262 container_of(active, typeof(*obj), frontbuffer_write);
4263
Chris Wilsond59b21e2017-02-22 11:40:49 +00004264 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004265}
4266
Chris Wilson37e680a2012-06-07 15:38:42 +01004267void i915_gem_object_init(struct drm_i915_gem_object *obj,
4268 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004269{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004270 mutex_init(&obj->mm.lock);
4271
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004272 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004273 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004274 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004275 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004276
Chris Wilson37e680a2012-06-07 15:38:42 +01004277 obj->ops = ops;
4278
Chris Wilsond07f0e52016-10-28 13:58:44 +01004279 reservation_object_init(&obj->__builtin_resv);
4280 obj->resv = &obj->__builtin_resv;
4281
Chris Wilson50349242016-08-18 17:17:04 +01004282 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004283 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004284
4285 obj->mm.madv = I915_MADV_WILLNEED;
4286 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4287 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004288
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004289 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004290}
4291
Chris Wilson37e680a2012-06-07 15:38:42 +01004292static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004293 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4294 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004295
Chris Wilson37e680a2012-06-07 15:38:42 +01004296 .get_pages = i915_gem_object_get_pages_gtt,
4297 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004298
4299 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004300};
4301
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004302struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004303i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004304{
Daniel Vetterc397b902010-04-09 19:05:07 +00004305 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004306 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004307 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004308 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004309
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004310 /* There is a prevalence of the assumption that we fit the object's
4311 * page count inside a 32bit _signed_ variable. Let's document this and
4312 * catch if we ever need to fix it. In the meantime, if you do spot
4313 * such a local variable, please consider fixing!
4314 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004315 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004316 return ERR_PTR(-E2BIG);
4317
4318 if (overflows_type(size, obj->base.size))
4319 return ERR_PTR(-E2BIG);
4320
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004321 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004322 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004323 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004324
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004325 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004326 if (ret)
4327 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004328
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004329 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004330 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004331 /* 965gm cannot relocate objects above 4GiB. */
4332 mask &= ~__GFP_HIGHMEM;
4333 mask |= __GFP_DMA32;
4334 }
4335
Al Viro93c76a32015-12-04 23:45:44 -05004336 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004337 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004338 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004339
Chris Wilson37e680a2012-06-07 15:38:42 +01004340 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004341
Daniel Vetterc397b902010-04-09 19:05:07 +00004342 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4343 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4344
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004345 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004346 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004347 * cache) for about a 10% performance improvement
4348 * compared to uncached. Graphics requests other than
4349 * display scanout are coherent with the CPU in
4350 * accessing this cache. This means in this mode we
4351 * don't need to clflush on the CPU side, and on the
4352 * GPU side we only need to flush internal caches to
4353 * get data visible to the CPU.
4354 *
4355 * However, we maintain the display planes as UC, and so
4356 * need to rebind when first used as such.
4357 */
4358 obj->cache_level = I915_CACHE_LLC;
4359 } else
4360 obj->cache_level = I915_CACHE_NONE;
4361
Chris Wilson7fc92e92017-06-16 11:54:55 +01004362 obj->cache_coherent = i915_gem_object_is_coherent(obj);
4363 obj->cache_dirty = !obj->cache_coherent;
Chris Wilsone27ab732017-06-15 13:38:49 +01004364
Daniel Vetterd861e332013-07-24 23:25:03 +02004365 trace_i915_gem_object_create(obj);
4366
Chris Wilson05394f32010-11-08 19:18:58 +00004367 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004368
4369fail:
4370 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004371 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004372}
4373
Chris Wilson340fbd82014-05-22 09:16:52 +01004374static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4375{
4376 /* If we are the last user of the backing storage (be it shmemfs
4377 * pages or stolen etc), we know that the pages are going to be
4378 * immediately released. In this case, we can then skip copying
4379 * back the contents from the GPU.
4380 */
4381
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004382 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004383 return false;
4384
4385 if (obj->base.filp == NULL)
4386 return true;
4387
4388 /* At first glance, this looks racy, but then again so would be
4389 * userspace racing mmap against close. However, the first external
4390 * reference to the filp can only be obtained through the
4391 * i915_gem_mmap_ioctl() which safeguards us against the user
4392 * acquiring such a reference whilst we are in the middle of
4393 * freeing the object.
4394 */
4395 return atomic_long_read(&obj->base.filp->f_count) == 1;
4396}
4397
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004398static void __i915_gem_free_objects(struct drm_i915_private *i915,
4399 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004400{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004401 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004402
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004403 mutex_lock(&i915->drm.struct_mutex);
4404 intel_runtime_pm_get(i915);
4405 llist_for_each_entry(obj, freed, freed) {
4406 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004407
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004408 trace_i915_gem_object_destroy(obj);
4409
4410 GEM_BUG_ON(i915_gem_object_is_active(obj));
4411 list_for_each_entry_safe(vma, vn,
4412 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004413 GEM_BUG_ON(i915_vma_is_active(vma));
4414 vma->flags &= ~I915_VMA_PIN_MASK;
4415 i915_vma_close(vma);
4416 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004417 GEM_BUG_ON(!list_empty(&obj->vma_list));
4418 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004419
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004420 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004421 }
4422 intel_runtime_pm_put(i915);
4423 mutex_unlock(&i915->drm.struct_mutex);
4424
Chris Wilsonf2be9d62017-04-07 11:25:52 +01004425 cond_resched();
4426
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004427 llist_for_each_entry_safe(obj, on, freed, freed) {
4428 GEM_BUG_ON(obj->bind_count);
4429 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4430
4431 if (obj->ops->release)
4432 obj->ops->release(obj);
4433
4434 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4435 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004436 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004437 GEM_BUG_ON(obj->mm.pages);
4438
4439 if (obj->base.import_attach)
4440 drm_prime_gem_destroy(&obj->base, NULL);
4441
Chris Wilsond07f0e52016-10-28 13:58:44 +01004442 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004443 drm_gem_object_release(&obj->base);
4444 i915_gem_info_remove_obj(i915, obj->base.size);
4445
4446 kfree(obj->bit_17);
4447 i915_gem_object_free(obj);
4448 }
4449}
4450
4451static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4452{
4453 struct llist_node *freed;
4454
4455 freed = llist_del_all(&i915->mm.free_list);
4456 if (unlikely(freed))
4457 __i915_gem_free_objects(i915, freed);
4458}
4459
4460static void __i915_gem_free_work(struct work_struct *work)
4461{
4462 struct drm_i915_private *i915 =
4463 container_of(work, struct drm_i915_private, mm.free_work);
4464 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004465
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004466 /* All file-owned VMA should have been released by this point through
4467 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4468 * However, the object may also be bound into the global GTT (e.g.
4469 * older GPUs without per-process support, or for direct access through
4470 * the GTT either for the user or for scanout). Those VMA still need to
4471 * unbound now.
4472 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004473
Chris Wilson5ad08be2017-04-07 11:25:51 +01004474 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004475 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004476 if (need_resched())
4477 break;
4478 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004479}
4480
4481static void __i915_gem_free_object_rcu(struct rcu_head *head)
4482{
4483 struct drm_i915_gem_object *obj =
4484 container_of(head, typeof(*obj), rcu);
4485 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4486
4487 /* We can't simply use call_rcu() from i915_gem_free_object()
4488 * as we need to block whilst unbinding, and the call_rcu
4489 * task may be called from softirq context. So we take a
4490 * detour through a worker.
4491 */
4492 if (llist_add(&obj->freed, &i915->mm.free_list))
4493 schedule_work(&i915->mm.free_work);
4494}
4495
4496void i915_gem_free_object(struct drm_gem_object *gem_obj)
4497{
4498 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4499
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004500 if (obj->mm.quirked)
4501 __i915_gem_object_unpin_pages(obj);
4502
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004503 if (discard_backing_storage(obj))
4504 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004505
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004506 /* Before we free the object, make sure any pure RCU-only
4507 * read-side critical sections are complete, e.g.
4508 * i915_gem_busy_ioctl(). For the corresponding synchronized
4509 * lookup see i915_gem_object_lookup_rcu().
4510 */
4511 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004512}
4513
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004514void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4515{
4516 lockdep_assert_held(&obj->base.dev->struct_mutex);
4517
4518 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4519 if (i915_gem_object_is_active(obj))
4520 i915_gem_object_set_active_reference(obj);
4521 else
4522 i915_gem_object_put(obj);
4523}
4524
Chris Wilson3033aca2016-10-28 13:58:47 +01004525static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4526{
4527 struct intel_engine_cs *engine;
4528 enum intel_engine_id id;
4529
4530 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004531 GEM_BUG_ON(engine->last_retired_context &&
4532 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004533}
4534
Chris Wilson24145512017-01-24 11:01:35 +00004535void i915_gem_sanitize(struct drm_i915_private *i915)
4536{
4537 /*
4538 * If we inherit context state from the BIOS or earlier occupants
4539 * of the GPU, the GPU may be in an inconsistent state when we
4540 * try to take over. The only way to remove the earlier state
4541 * is by resetting. However, resetting on earlier gen is tricky as
4542 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004543 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004544 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004545 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004546 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4547 WARN_ON(reset && reset != -ENODEV);
4548 }
4549}
4550
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004551int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004552{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004553 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004554 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004555
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004556 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004557 intel_suspend_gt_powersave(dev_priv);
4558
Chris Wilson45c5f202013-10-16 11:50:01 +01004559 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004560
4561 /* We have to flush all the executing contexts to main memory so
4562 * that they can saved in the hibernation image. To ensure the last
4563 * context image is coherent, we have to switch away from it. That
4564 * leaves the dev_priv->kernel_context still active when
4565 * we actually suspend, and its image in memory may not match the GPU
4566 * state. Fortunately, the kernel_context is disposable and we do
4567 * not rely on its state.
4568 */
4569 ret = i915_gem_switch_to_kernel_context(dev_priv);
4570 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004571 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004572
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004573 ret = i915_gem_wait_for_idle(dev_priv,
4574 I915_WAIT_INTERRUPTIBLE |
4575 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004576 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004577 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004578
Chris Wilson3033aca2016-10-28 13:58:47 +01004579 assert_kernel_context_is_current(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +01004580 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004581 mutex_unlock(&dev->struct_mutex);
4582
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304583 intel_guc_suspend(dev_priv);
4584
Chris Wilson737b1502015-01-26 18:03:03 +02004585 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004586 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004587
4588 /* As the idle_work is rearming if it detects a race, play safe and
4589 * repeat the flush until it is definitely idle.
4590 */
4591 while (flush_delayed_work(&dev_priv->gt.idle_work))
4592 ;
4593
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004594 /* Assert that we sucessfully flushed all the work and
4595 * reset the GPU back to its idle, low power state.
4596 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004597 WARN_ON(dev_priv->gt.awake);
Chris Wilson05425242017-03-03 12:19:47 +00004598 WARN_ON(!intel_engines_are_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004599
Imre Deak1c777c52016-10-12 17:46:37 +03004600 /*
4601 * Neither the BIOS, ourselves or any other kernel
4602 * expects the system to be in execlists mode on startup,
4603 * so we need to reset the GPU back to legacy mode. And the only
4604 * known way to disable logical contexts is through a GPU reset.
4605 *
4606 * So in order to leave the system in a known default configuration,
4607 * always reset the GPU upon unload and suspend. Afterwards we then
4608 * clean up the GEM state tracking, flushing off the requests and
4609 * leaving the system in a known idle state.
4610 *
4611 * Note that is of the upmost importance that the GPU is idle and
4612 * all stray writes are flushed *before* we dismantle the backing
4613 * storage for the pinned objects.
4614 *
4615 * However, since we are uncertain that resetting the GPU on older
4616 * machines is a good idea, we don't - just in case it leaves the
4617 * machine in an unusable condition.
4618 */
Chris Wilson24145512017-01-24 11:01:35 +00004619 i915_gem_sanitize(dev_priv);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004620 goto out_rpm_put;
Imre Deak1c777c52016-10-12 17:46:37 +03004621
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004622err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004623 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004624out_rpm_put:
4625 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004626 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004627}
4628
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004629void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004630{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004631 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004632
Imre Deak31ab49a2016-11-07 11:20:05 +02004633 WARN_ON(dev_priv->gt.awake);
4634
Chris Wilson5ab57c72016-07-15 14:56:20 +01004635 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004636 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004637
4638 /* As we didn't flush the kernel context before suspend, we cannot
4639 * guarantee that the context image is complete. So let's just reset
4640 * it and start again.
4641 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004642 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004643
4644 mutex_unlock(&dev->struct_mutex);
4645}
4646
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004647void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004648{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004649 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004650 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4651 return;
4652
4653 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4654 DISP_TILE_SURFACE_SWIZZLING);
4655
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004656 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004657 return;
4658
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004659 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004660 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004661 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004662 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004663 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004664 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004665 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004666 else
4667 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004668}
Daniel Vettere21af882012-02-09 20:53:27 +01004669
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004670static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004671{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004672 I915_WRITE(RING_CTL(base), 0);
4673 I915_WRITE(RING_HEAD(base), 0);
4674 I915_WRITE(RING_TAIL(base), 0);
4675 I915_WRITE(RING_START(base), 0);
4676}
4677
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004678static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004679{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004680 if (IS_I830(dev_priv)) {
4681 init_unused_ring(dev_priv, PRB1_BASE);
4682 init_unused_ring(dev_priv, SRB0_BASE);
4683 init_unused_ring(dev_priv, SRB1_BASE);
4684 init_unused_ring(dev_priv, SRB2_BASE);
4685 init_unused_ring(dev_priv, SRB3_BASE);
4686 } else if (IS_GEN2(dev_priv)) {
4687 init_unused_ring(dev_priv, SRB0_BASE);
4688 init_unused_ring(dev_priv, SRB1_BASE);
4689 } else if (IS_GEN3(dev_priv)) {
4690 init_unused_ring(dev_priv, PRB1_BASE);
4691 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004692 }
4693}
4694
Chris Wilson20a8a742017-02-08 14:30:31 +00004695static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004696{
Chris Wilson20a8a742017-02-08 14:30:31 +00004697 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004698 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304699 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004700 int err;
4701
4702 for_each_engine(engine, i915, id) {
4703 err = engine->init_hw(engine);
4704 if (err)
4705 return err;
4706 }
4707
4708 return 0;
4709}
4710
4711int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4712{
Chris Wilsond200cda2016-04-28 09:56:44 +01004713 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004714
Chris Wilsonde867c22016-10-25 13:16:02 +01004715 dev_priv->gt.last_init_time = ktime_get();
4716
Chris Wilson5e4f5182015-02-13 14:35:59 +00004717 /* Double layer security blanket, see i915_gem_init() */
4718 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4719
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004720 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004721 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004722
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004723 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004724 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004725 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004726
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004727 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004728 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004729 u32 temp = I915_READ(GEN7_MSG_CTL);
4730 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4731 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004732 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004733 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4734 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4735 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4736 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004737 }
4738
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004739 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004740
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004741 /*
4742 * At least 830 can leave some of the unused rings
4743 * "active" (ie. head != tail) after resume which
4744 * will prevent c3 entry. Makes sure all unused rings
4745 * are totally idle.
4746 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004747 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004748
Dave Gordoned54c1a2016-01-19 19:02:54 +00004749 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004750
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004751 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004752 if (ret) {
4753 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4754 goto out;
4755 }
4756
4757 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004758 ret = __i915_gem_restart_engines(dev_priv);
4759 if (ret)
4760 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004761
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004762 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004763
Oscar Mateob8991402017-03-28 09:53:47 -07004764 /* We can't enable contexts until all firmware is loaded */
4765 ret = intel_uc_init_hw(dev_priv);
4766 if (ret)
4767 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004768
Chris Wilson5e4f5182015-02-13 14:35:59 +00004769out:
4770 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004771 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004772}
4773
Chris Wilson39df9192016-07-20 13:31:57 +01004774bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4775{
4776 if (INTEL_INFO(dev_priv)->gen < 6)
4777 return false;
4778
4779 /* TODO: make semaphores and Execlists play nicely together */
4780 if (i915.enable_execlists)
4781 return false;
4782
4783 if (value >= 0)
4784 return value;
4785
Chris Wilson39df9192016-07-20 13:31:57 +01004786 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilson80debff2017-05-25 13:16:12 +01004787 if (IS_GEN6(dev_priv) && intel_vtd_active())
Chris Wilson39df9192016-07-20 13:31:57 +01004788 return false;
Chris Wilson39df9192016-07-20 13:31:57 +01004789
4790 return true;
4791}
4792
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004793int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004794{
Chris Wilson1070a422012-04-24 15:47:41 +01004795 int ret;
4796
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004797 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004798
Chris Wilson94312822017-05-03 10:39:18 +01004799 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00004800
Oscar Mateoa83014d2014-07-24 17:04:21 +01004801 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004802 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004803 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004804 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004805 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004806 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004807 }
4808
Chris Wilson5e4f5182015-02-13 14:35:59 +00004809 /* This is just a security blanket to placate dragons.
4810 * On some systems, we very sporadically observe that the first TLBs
4811 * used by the CS may be stale, despite us poking the TLB reset. If
4812 * we hold the forcewake during initialisation these problems
4813 * just magically go away.
4814 */
4815 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4816
Chris Wilson8a2421b2017-06-16 15:05:22 +01004817 ret = i915_gem_init_userptr(dev_priv);
4818 if (ret)
4819 goto out_unlock;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004820
4821 ret = i915_gem_init_ggtt(dev_priv);
4822 if (ret)
4823 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004824
Chris Wilson829a0af2017-06-20 12:05:45 +01004825 ret = i915_gem_contexts_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004826 if (ret)
4827 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004828
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004829 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004830 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004831 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004832
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004833 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004834 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004835 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004836 * wedged. But we only want to do this where the GPU is angry,
4837 * for all other failure, such as an allocation failure, bail.
4838 */
4839 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004840 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004841 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004842 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004843
4844out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004845 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004846 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004847
Chris Wilson60990322014-04-09 09:19:42 +01004848 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004849}
4850
Chris Wilson24145512017-01-24 11:01:35 +00004851void i915_gem_init_mmio(struct drm_i915_private *i915)
4852{
4853 i915_gem_sanitize(i915);
4854}
4855
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004856void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004857i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004858{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004859 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304860 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004861
Akash Goel3b3f1652016-10-13 22:44:48 +05304862 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004863 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004864}
4865
Eric Anholt673a3942008-07-30 12:06:12 -07004866void
Imre Deak40ae4e12016-03-16 14:54:03 +02004867i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4868{
Chris Wilson49ef5292016-08-18 17:17:00 +01004869 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004870
4871 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4872 !IS_CHERRYVIEW(dev_priv))
4873 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004874 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4875 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4876 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004877 dev_priv->num_fence_regs = 16;
4878 else
4879 dev_priv->num_fence_regs = 8;
4880
Chris Wilsonc0336662016-05-06 15:40:21 +01004881 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004882 dev_priv->num_fence_regs =
4883 I915_READ(vgtif_reg(avail_rs.fence_num));
4884
4885 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004886 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4887 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4888
4889 fence->i915 = dev_priv;
4890 fence->id = i;
4891 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4892 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004893 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004894
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004895 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004896}
4897
Chris Wilson73cb9702016-10-28 13:58:46 +01004898int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004899i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004900{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004901 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004902
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004903 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4904 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004905 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004906
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004907 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4908 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004909 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004910
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004911 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4912 SLAB_HWCACHE_ALIGN |
4913 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08004914 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004915 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004916 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004917
Chris Wilson52e54202016-11-14 20:41:02 +00004918 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4919 SLAB_HWCACHE_ALIGN |
4920 SLAB_RECLAIM_ACCOUNT);
4921 if (!dev_priv->dependencies)
4922 goto err_requests;
4923
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004924 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
4925 if (!dev_priv->priorities)
4926 goto err_dependencies;
4927
Chris Wilson73cb9702016-10-28 13:58:46 +01004928 mutex_lock(&dev_priv->drm.struct_mutex);
4929 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004930 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004931 mutex_unlock(&dev_priv->drm.struct_mutex);
4932 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004933 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07004934
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004935 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4936 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004937 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4938 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004939 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004940 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004941 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004942 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004943 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004944 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004945 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004946 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004947
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004948 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4949
Chris Wilsonb5add952016-08-04 16:32:36 +01004950 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004951
4952 return 0;
4953
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004954err_priorities:
4955 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004956err_dependencies:
4957 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004958err_requests:
4959 kmem_cache_destroy(dev_priv->requests);
4960err_vmas:
4961 kmem_cache_destroy(dev_priv->vmas);
4962err_objects:
4963 kmem_cache_destroy(dev_priv->objects);
4964err_out:
4965 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004966}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004967
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004968void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004969{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004970 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004971 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004972 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004973
Matthew Auldea84aa72016-11-17 21:04:11 +00004974 mutex_lock(&dev_priv->drm.struct_mutex);
4975 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4976 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4977 mutex_unlock(&dev_priv->drm.struct_mutex);
4978
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004979 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004980 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004981 kmem_cache_destroy(dev_priv->requests);
4982 kmem_cache_destroy(dev_priv->vmas);
4983 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004984
4985 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4986 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004987}
4988
Chris Wilson6a800ea2016-09-21 14:51:07 +01004989int i915_gem_freeze(struct drm_i915_private *dev_priv)
4990{
Chris Wilsond0aa3012017-04-07 11:25:49 +01004991 /* Discard all purgeable objects, let userspace recover those as
4992 * required after resuming.
4993 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01004994 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01004995
Chris Wilson6a800ea2016-09-21 14:51:07 +01004996 return 0;
4997}
4998
Chris Wilson461fb992016-05-14 07:26:33 +01004999int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5000{
5001 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01005002 struct list_head *phases[] = {
5003 &dev_priv->mm.unbound_list,
5004 &dev_priv->mm.bound_list,
5005 NULL
5006 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01005007
5008 /* Called just before we write the hibernation image.
5009 *
5010 * We need to update the domain tracking to reflect that the CPU
5011 * will be accessing all the pages to create and restore from the
5012 * hibernation, and so upon restoration those pages will be in the
5013 * CPU domain.
5014 *
5015 * To make sure the hibernation image contains the latest state,
5016 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005017 *
5018 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005019 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005020 */
5021
Chris Wilson6a800ea2016-09-21 14:51:07 +01005022 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01005023 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01005024
Chris Wilsond0aa3012017-04-07 11:25:49 +01005025 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005026 for (p = phases; *p; p++) {
Chris Wilsone27ab732017-06-15 13:38:49 +01005027 list_for_each_entry(obj, *p, global_link)
5028 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005029 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01005030 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01005031
5032 return 0;
5033}
5034
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005035void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005036{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005037 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005038 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005039
5040 /* Clean up our request list when the client is going away, so that
5041 * later retire_requests won't dereference our soon-to-be-gone
5042 * file_priv.
5043 */
Chris Wilson1c255952010-09-26 11:03:27 +01005044 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005045 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005046 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005047 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005048}
5049
Chris Wilson829a0af2017-06-20 12:05:45 +01005050int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005051{
5052 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005053 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005054
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005055 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005056
5057 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5058 if (!file_priv)
5059 return -ENOMEM;
5060
5061 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005062 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005063 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005064
5065 spin_lock_init(&file_priv->mm.lock);
5066 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005067
Chris Wilsonc80ff162016-07-27 09:07:27 +01005068 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005069
Chris Wilson829a0af2017-06-20 12:05:45 +01005070 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005071 if (ret)
5072 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005073
Ben Widawskye422b882013-12-06 14:10:58 -08005074 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005075}
5076
Daniel Vetterb680c372014-09-19 18:27:27 +02005077/**
5078 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005079 * @old: current GEM buffer for the frontbuffer slots
5080 * @new: new GEM buffer for the frontbuffer slots
5081 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005082 *
5083 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5084 * from @old and setting them in @new. Both @old and @new can be NULL.
5085 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005086void i915_gem_track_fb(struct drm_i915_gem_object *old,
5087 struct drm_i915_gem_object *new,
5088 unsigned frontbuffer_bits)
5089{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005090 /* Control of individual bits within the mask are guarded by
5091 * the owning plane->mutex, i.e. we can never see concurrent
5092 * manipulation of individual bits. But since the bitfield as a whole
5093 * is updated using RMW, we need to use atomics in order to update
5094 * the bits.
5095 */
5096 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5097 sizeof(atomic_t) * BITS_PER_BYTE);
5098
Daniel Vettera071fa02014-06-18 23:28:09 +02005099 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005100 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5101 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005102 }
5103
5104 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005105 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5106 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005107 }
5108}
5109
Dave Gordonea702992015-07-09 19:29:02 +01005110/* Allocate a new GEM object and fill it with the supplied data */
5111struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005112i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005113 const void *data, size_t size)
5114{
5115 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005116 struct file *file;
5117 size_t offset;
5118 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005119
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005120 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005121 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005122 return obj;
5123
Chris Wilsonce8ff092017-03-17 19:46:47 +00005124 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005125
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005126 file = obj->base.filp;
5127 offset = 0;
5128 do {
5129 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5130 struct page *page;
5131 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005132
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005133 err = pagecache_write_begin(file, file->f_mapping,
5134 offset, len, 0,
5135 &page, &pgdata);
5136 if (err < 0)
5137 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005138
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005139 vaddr = kmap(page);
5140 memcpy(vaddr, data, len);
5141 kunmap(page);
5142
5143 err = pagecache_write_end(file, file->f_mapping,
5144 offset, len, len,
5145 page, pgdata);
5146 if (err < 0)
5147 goto fail;
5148
5149 size -= len;
5150 data += len;
5151 offset += len;
5152 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005153
5154 return obj;
5155
5156fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005157 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005158 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005159}
Chris Wilson96d77632016-10-28 13:58:33 +01005160
5161struct scatterlist *
5162i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5163 unsigned int n,
5164 unsigned int *offset)
5165{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005166 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005167 struct scatterlist *sg;
5168 unsigned int idx, count;
5169
5170 might_sleep();
5171 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005172 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005173
5174 /* As we iterate forward through the sg, we record each entry in a
5175 * radixtree for quick repeated (backwards) lookups. If we have seen
5176 * this index previously, we will have an entry for it.
5177 *
5178 * Initial lookup is O(N), but this is amortized to O(1) for
5179 * sequential page access (where each new request is consecutive
5180 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5181 * i.e. O(1) with a large constant!
5182 */
5183 if (n < READ_ONCE(iter->sg_idx))
5184 goto lookup;
5185
5186 mutex_lock(&iter->lock);
5187
5188 /* We prefer to reuse the last sg so that repeated lookup of this
5189 * (or the subsequent) sg are fast - comparing against the last
5190 * sg is faster than going through the radixtree.
5191 */
5192
5193 sg = iter->sg_pos;
5194 idx = iter->sg_idx;
5195 count = __sg_page_count(sg);
5196
5197 while (idx + count <= n) {
5198 unsigned long exception, i;
5199 int ret;
5200
5201 /* If we cannot allocate and insert this entry, or the
5202 * individual pages from this range, cancel updating the
5203 * sg_idx so that on this lookup we are forced to linearly
5204 * scan onwards, but on future lookups we will try the
5205 * insertion again (in which case we need to be careful of
5206 * the error return reporting that we have already inserted
5207 * this index).
5208 */
5209 ret = radix_tree_insert(&iter->radix, idx, sg);
5210 if (ret && ret != -EEXIST)
5211 goto scan;
5212
5213 exception =
5214 RADIX_TREE_EXCEPTIONAL_ENTRY |
5215 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5216 for (i = 1; i < count; i++) {
5217 ret = radix_tree_insert(&iter->radix, idx + i,
5218 (void *)exception);
5219 if (ret && ret != -EEXIST)
5220 goto scan;
5221 }
5222
5223 idx += count;
5224 sg = ____sg_next(sg);
5225 count = __sg_page_count(sg);
5226 }
5227
5228scan:
5229 iter->sg_pos = sg;
5230 iter->sg_idx = idx;
5231
5232 mutex_unlock(&iter->lock);
5233
5234 if (unlikely(n < idx)) /* insertion completed by another thread */
5235 goto lookup;
5236
5237 /* In case we failed to insert the entry into the radixtree, we need
5238 * to look beyond the current sg.
5239 */
5240 while (idx + count <= n) {
5241 idx += count;
5242 sg = ____sg_next(sg);
5243 count = __sg_page_count(sg);
5244 }
5245
5246 *offset = n - idx;
5247 return sg;
5248
5249lookup:
5250 rcu_read_lock();
5251
5252 sg = radix_tree_lookup(&iter->radix, n);
5253 GEM_BUG_ON(!sg);
5254
5255 /* If this index is in the middle of multi-page sg entry,
5256 * the radixtree will contain an exceptional entry that points
5257 * to the start of that range. We will return the pointer to
5258 * the base page and the offset of this page within the
5259 * sg entry's range.
5260 */
5261 *offset = 0;
5262 if (unlikely(radix_tree_exception(sg))) {
5263 unsigned long base =
5264 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5265
5266 sg = radix_tree_lookup(&iter->radix, base);
5267 GEM_BUG_ON(!sg);
5268
5269 *offset = n - base;
5270 }
5271
5272 rcu_read_unlock();
5273
5274 return sg;
5275}
5276
5277struct page *
5278i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5279{
5280 struct scatterlist *sg;
5281 unsigned int offset;
5282
5283 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5284
5285 sg = i915_gem_object_get_sg(obj, n, &offset);
5286 return nth_page(sg_page(sg), offset);
5287}
5288
5289/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5290struct page *
5291i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5292 unsigned int n)
5293{
5294 struct page *page;
5295
5296 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005297 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005298 set_page_dirty(page);
5299
5300 return page;
5301}
5302
5303dma_addr_t
5304i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5305 unsigned long n)
5306{
5307 struct scatterlist *sg;
5308 unsigned int offset;
5309
5310 sg = i915_gem_object_get_sg(obj, n, &offset);
5311 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5312}
Chris Wilson935a2f72017-02-13 17:15:13 +00005313
5314#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5315#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005316#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005317#include "selftests/huge_gem_object.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005318#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005319#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005320#endif