blob: e71f824cb040e528386d4d9fac909b1631ee2d7c [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include <asm/unaligned.h>
23
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070024#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040025#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040026#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053027#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053028#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070029#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020038static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053039{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020040 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020041 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020042 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053043
Felix Fietkau087b6ff2011-07-09 11:12:49 +070044 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
45 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
46 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020047 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020048 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020049 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020050 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
51 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
52 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040053 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020054 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
55
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010056 if (chan) {
57 if (IS_CHAN_HT40(chan))
58 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020059 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070060 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020061 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070062 clockrate /= 4;
63 }
64
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020065 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053066}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070067
Sujithcbe61d82009-02-09 13:27:12 +053068static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053069{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020070 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053071
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020072 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053073}
74
Sujith0caa7b12009-02-16 13:23:20 +053075bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076{
77 int i;
78
Sujith0caa7b12009-02-16 13:23:20 +053079 BUG_ON(timeout < AH_TIME_QUANTUM);
80
81 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070082 if ((REG_READ(ah, reg) & mask) == val)
83 return true;
84
85 udelay(AH_TIME_QUANTUM);
86 }
Sujith04bd46382008-11-28 22:18:05 +053087
Joe Perchesd2182b62011-12-15 14:55:53 -080088 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080089 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
90 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053091
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070092 return false;
93}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040094EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095
Felix Fietkau7c5adc82012-04-19 21:18:26 +020096void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
97 int hw_delay)
98{
Felix Fietkau1a5e6322013-10-11 23:30:54 +020099 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200100
101 if (IS_CHAN_HALF_RATE(chan))
102 hw_delay *= 2;
103 else if (IS_CHAN_QUARTER_RATE(chan))
104 hw_delay *= 4;
105
106 udelay(hw_delay + BASE_ACTIVATE_DELAY);
107}
108
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100109void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100110 int column, unsigned int *writecnt)
111{
112 int r;
113
114 ENABLE_REGWRITE_BUFFER(ah);
115 for (r = 0; r < array->ia_rows; r++) {
116 REG_WRITE(ah, INI_RA(array, r, 0),
117 INI_RA(array, r, column));
118 DO_DELAY(*writecnt);
119 }
120 REGWRITE_BUFFER_FLUSH(ah);
121}
122
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123u32 ath9k_hw_reverse_bits(u32 val, u32 n)
124{
125 u32 retval;
126 int i;
127
128 for (i = 0, retval = 0; i < n; i++) {
129 retval = (retval << 1) | (val & 1);
130 val >>= 1;
131 }
132 return retval;
133}
134
Sujithcbe61d82009-02-09 13:27:12 +0530135u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100136 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530137 u32 frameLen, u16 rateix,
138 bool shortPreamble)
139{
140 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530141
142 if (kbps == 0)
143 return 0;
144
Felix Fietkau545750d2009-11-23 22:21:01 +0100145 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530146 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530147 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100148 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530149 phyTime >>= 1;
150 numBits = frameLen << 3;
151 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
152 break;
Sujith46d14a52008-11-18 09:08:13 +0530153 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530154 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530155 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
156 numBits = OFDM_PLCP_BITS + (frameLen << 3);
157 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
158 txTime = OFDM_SIFS_TIME_QUARTER
159 + OFDM_PREAMBLE_TIME_QUARTER
160 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530161 } else if (ah->curchan &&
162 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530163 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
164 numBits = OFDM_PLCP_BITS + (frameLen << 3);
165 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
166 txTime = OFDM_SIFS_TIME_HALF +
167 OFDM_PREAMBLE_TIME_HALF
168 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
169 } else {
170 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
171 numBits = OFDM_PLCP_BITS + (frameLen << 3);
172 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
173 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
174 + (numSymbols * OFDM_SYMBOL_TIME);
175 }
176 break;
177 default:
Joe Perches38002762010-12-02 19:12:36 -0800178 ath_err(ath9k_hw_common(ah),
179 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530180 txTime = 0;
181 break;
182 }
183
184 return txTime;
185}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400186EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530187
Sujithcbe61d82009-02-09 13:27:12 +0530188void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530189 struct ath9k_channel *chan,
190 struct chan_centers *centers)
191{
192 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530193
194 if (!IS_CHAN_HT40(chan)) {
195 centers->ctl_center = centers->ext_center =
196 centers->synth_center = chan->channel;
197 return;
198 }
199
Felix Fietkau88969342013-10-11 23:30:53 +0200200 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530201 centers->synth_center =
202 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
203 extoff = 1;
204 } else {
205 centers->synth_center =
206 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
207 extoff = -1;
208 }
209
210 centers->ctl_center =
211 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700212 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530213 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700214 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530215}
216
217/******************/
218/* Chip Revisions */
219/******************/
220
Sujithcbe61d82009-02-09 13:27:12 +0530221static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530222{
223 u32 val;
224
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530225 switch (ah->hw_version.devid) {
226 case AR5416_AR9100_DEVID:
227 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
228 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200229 case AR9300_DEVID_AR9330:
230 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
231 if (ah->get_mac_revision) {
232 ah->hw_version.macRev = ah->get_mac_revision();
233 } else {
234 val = REG_READ(ah, AR_SREV);
235 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
236 }
237 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530238 case AR9300_DEVID_AR9340:
239 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
240 val = REG_READ(ah, AR_SREV);
241 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
242 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200243 case AR9300_DEVID_QCA955X:
244 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
245 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530246 case AR9300_DEVID_AR953X:
247 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
Felix Fietkau7a42e4e2014-05-05 01:33:01 +0200248 if (ah->get_mac_revision)
249 ah->hw_version.macRev = ah->get_mac_revision();
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530250 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530251 }
252
Sujithf1dc5602008-10-29 10:16:30 +0530253 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254
255 if (val == 0xFF) {
256 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530257 ah->hw_version.macVersion =
258 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
259 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530260
Sujith Manoharan77fac462012-09-11 20:09:18 +0530261 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530262 ah->is_pciexpress = true;
263 else
264 ah->is_pciexpress = (val &
265 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530266 } else {
267 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530268 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530269
Sujithd535a422009-02-09 13:27:06 +0530270 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530271
Sujithd535a422009-02-09 13:27:06 +0530272 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530273 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530274 }
275}
276
Sujithf1dc5602008-10-29 10:16:30 +0530277/************************************/
278/* HW Attach, Detach, Init Routines */
279/************************************/
280
Sujithcbe61d82009-02-09 13:27:12 +0530281static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530282{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100283 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530284 return;
285
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295
296 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297}
298
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400299/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530300static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530301{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700302 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400303 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530304 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800305 static const u32 patternData[4] = {
306 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
307 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400308 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530309
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400310 if (!AR_SREV_9300_20_OR_LATER(ah)) {
311 loop_max = 2;
312 regAddr[1] = AR_PHY_BASE + (8 << 2);
313 } else
314 loop_max = 1;
315
316 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530317 u32 addr = regAddr[i];
318 u32 wrData, rdData;
319
320 regHold[i] = REG_READ(ah, addr);
321 for (j = 0; j < 0x100; j++) {
322 wrData = (j << 16) | j;
323 REG_WRITE(ah, addr, wrData);
324 rdData = REG_READ(ah, addr);
325 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800326 ath_err(common,
327 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
328 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530329 return false;
330 }
331 }
332 for (j = 0; j < 4; j++) {
333 wrData = patternData[j];
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800337 ath_err(common,
338 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
339 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530340 return false;
341 }
342 }
343 REG_WRITE(ah, regAddr[i], regHold[i]);
344 }
345 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530346
Sujithf1dc5602008-10-29 10:16:30 +0530347 return true;
348}
349
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700350static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700351{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530352 struct ath_common *common = ath9k_hw_common(ah);
353
Felix Fietkau689e7562012-04-12 22:35:56 +0200354 ah->config.dma_beacon_response_time = 1;
355 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530356 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358
Sujith0ce024c2009-12-14 14:57:00 +0530359 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400360
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530361 if (AR_SREV_9300_20_OR_LATER(ah)) {
362 ah->config.rimt_last = 500;
363 ah->config.rimt_first = 2000;
364 } else {
365 ah->config.rimt_last = 250;
366 ah->config.rimt_first = 700;
367 }
368
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400369 /*
370 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
371 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
372 * This means we use it for all AR5416 devices, and the few
373 * minor PCI AR9280 devices out there.
374 *
375 * Serialization is required because these devices do not handle
376 * well the case of two concurrent reads/writes due to the latency
377 * involved. During one read/write another read/write can be issued
378 * on another CPU while the previous read/write may still be working
379 * on our hardware, if we hit this case the hardware poops in a loop.
380 * We prevent this by serializing reads and writes.
381 *
382 * This issue is not present on PCI-Express devices or pre-AR5416
383 * devices (legacy, 802.11abg).
384 */
385 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700386 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530387
388 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
389 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
390 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
391 !ah->is_pciexpress)) {
392 ah->config.serialize_regmode = SER_REG_MODE_ON;
393 } else {
394 ah->config.serialize_regmode = SER_REG_MODE_OFF;
395 }
396 }
397
398 ath_dbg(common, RESET, "serialize_regmode is %d\n",
399 ah->config.serialize_regmode);
400
401 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
402 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
403 else
404 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405}
406
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700407static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700409 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
410
411 regulatory->country_code = CTRY_DEFAULT;
412 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700413
Sujithd535a422009-02-09 13:27:06 +0530414 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530417 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
418 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100419 if (AR_SREV_9100(ah))
420 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530421
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530422 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530423 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200424 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100425 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530426
427 ah->ani_function = ATH9K_ANI_ALL;
428 if (!AR_SREV_9300_20_OR_LATER(ah))
429 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
430
431 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
432 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
433 else
434 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435}
436
Sujithcbe61d82009-02-09 13:27:12 +0530437static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700439 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530440 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530442 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800443 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444
Sujithf1dc5602008-10-29 10:16:30 +0530445 sum = 0;
446 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400447 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530448 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700449 common->macaddr[2 * i] = eeval >> 8;
450 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451 }
Sujithd8baa932009-03-30 15:28:25 +0530452 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530453 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455 return 0;
456}
457
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700458static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530460 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700461 int ecode;
462
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530463 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530464 if (!ath9k_hw_chip_test(ah))
465 return -ENODEV;
466 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400468 if (!AR_SREV_9300_20_OR_LATER(ah)) {
469 ecode = ar9002_hw_rf_claim(ah);
470 if (ecode != 0)
471 return ecode;
472 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700473
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700474 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475 if (ecode != 0)
476 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530477
Joe Perchesd2182b62011-12-15 14:55:53 -0800478 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800479 ah->eep_ops->get_eeprom_ver(ah),
480 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530481
Sujith Manoharane3233002013-06-03 09:19:26 +0530482 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530483
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530484 /*
485 * EEPROM needs to be initialized before we do this.
486 * This is required for regulatory compliance.
487 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530488 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530489 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
490 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530491 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
492 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530493 }
494 }
495
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700496 return 0;
497}
498
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100499static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700500{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100501 if (!AR_SREV_9300_20_OR_LATER(ah))
502 return ar9002_hw_attach_ops(ah);
503
504 ar9003_hw_attach_ops(ah);
505 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700506}
507
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400508/* Called for all hardware families */
509static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700510{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700511 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700512 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700513
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530514 ath9k_hw_read_revisions(ah);
515
Sujith Manoharande825822013-12-28 09:47:11 +0530516 switch (ah->hw_version.macVersion) {
517 case AR_SREV_VERSION_5416_PCI:
518 case AR_SREV_VERSION_5416_PCIE:
519 case AR_SREV_VERSION_9160:
520 case AR_SREV_VERSION_9100:
521 case AR_SREV_VERSION_9280:
522 case AR_SREV_VERSION_9285:
523 case AR_SREV_VERSION_9287:
524 case AR_SREV_VERSION_9271:
525 case AR_SREV_VERSION_9300:
526 case AR_SREV_VERSION_9330:
527 case AR_SREV_VERSION_9485:
528 case AR_SREV_VERSION_9340:
529 case AR_SREV_VERSION_9462:
530 case AR_SREV_VERSION_9550:
531 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530532 case AR_SREV_VERSION_9531:
Sujith Manoharande825822013-12-28 09:47:11 +0530533 break;
534 default:
535 ath_err(common,
536 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
537 ah->hw_version.macVersion, ah->hw_version.macRev);
538 return -EOPNOTSUPP;
539 }
540
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530541 /*
542 * Read back AR_WA into a permanent copy and set bits 14 and 17.
543 * We need to do this to avoid RMW of this register. We cannot
544 * read the reg when chip is asleep.
545 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530546 if (AR_SREV_9300_20_OR_LATER(ah)) {
547 ah->WARegVal = REG_READ(ah, AR_WA);
548 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
549 AR_WA_ASPM_TIMER_BASED_DISABLE);
550 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530551
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700552 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800553 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700554 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700555 }
556
Sujith Manoharana4a29542012-09-10 09:20:03 +0530557 if (AR_SREV_9565(ah)) {
558 ah->WARegVal |= AR_WA_BIT22;
559 REG_WRITE(ah, AR_WA, ah->WARegVal);
560 }
561
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400562 ath9k_hw_init_defaults(ah);
563 ath9k_hw_init_config(ah);
564
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100565 r = ath9k_hw_attach_ops(ah);
566 if (r)
567 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400568
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700569 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800570 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700571 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572 }
573
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200574 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200575 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400576 ah->is_pciexpress = false;
577
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700578 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700579 ath9k_hw_init_cal_settings(ah);
580
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200581 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582 ath9k_hw_disablepcie(ah);
583
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700584 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700586 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700587
588 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100589 r = ath9k_hw_fill_cap_info(ah);
590 if (r)
591 return r;
592
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700593 r = ath9k_hw_init_macaddr(ah);
594 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800595 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700596 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597 }
598
Sujith Manoharan45987022013-12-24 10:44:18 +0530599 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400601 common->state = ATH_HW_INITIALIZED;
602
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700603 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604}
605
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400606int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530607{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400608 int ret;
609 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530610
Sujith Manoharan77fac462012-09-11 20:09:18 +0530611 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400612 switch (ah->hw_version.devid) {
613 case AR5416_DEVID_PCI:
614 case AR5416_DEVID_PCIE:
615 case AR5416_AR9100_DEVID:
616 case AR9160_DEVID_PCI:
617 case AR9280_DEVID_PCI:
618 case AR9280_DEVID_PCIE:
619 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400620 case AR9287_DEVID_PCI:
621 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400622 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400623 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800624 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200625 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530626 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200627 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700628 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530629 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530630 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530631 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530632 case AR9300_DEVID_AR953X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400633 break;
634 default:
635 if (common->bus_ops->ath_bus_type == ATH_USB)
636 break;
Joe Perches38002762010-12-02 19:12:36 -0800637 ath_err(common, "Hardware device ID 0x%04x not supported\n",
638 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400639 return -EOPNOTSUPP;
640 }
Sujithf1dc5602008-10-29 10:16:30 +0530641
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642 ret = __ath9k_hw_init(ah);
643 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800644 ath_err(common,
645 "Unable to initialize hardware; initialization status: %d\n",
646 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400647 return ret;
648 }
Sujithf1dc5602008-10-29 10:16:30 +0530649
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200650 ath_dynack_init(ah);
651
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400652 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530653}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400654EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530655
Sujithcbe61d82009-02-09 13:27:12 +0530656static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530657{
Sujith7d0d0df2010-04-16 11:53:57 +0530658 ENABLE_REGWRITE_BUFFER(ah);
659
Sujithf1dc5602008-10-29 10:16:30 +0530660 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
661 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
662
663 REG_WRITE(ah, AR_QOS_NO_ACK,
664 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
665 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
666 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
667
668 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
669 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
670 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
671 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
672 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530673
674 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530675}
676
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530677u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530678{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530679 struct ath_common *common = ath9k_hw_common(ah);
680 int i = 0;
681
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100682 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
683 udelay(100);
684 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
685
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530686 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
687
Vivek Natarajanb1415812011-01-27 14:45:07 +0530688 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530689
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530690 if (WARN_ON_ONCE(i >= 100)) {
691 ath_err(common, "PLL4 meaurement not done\n");
692 break;
693 }
694
695 i++;
696 }
697
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100698 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530699}
700EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
701
Sujithcbe61d82009-02-09 13:27:12 +0530702static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530703 struct ath9k_channel *chan)
704{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800705 u32 pll;
706
Sujith Manoharana4a29542012-09-10 09:20:03 +0530707 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530708 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
709 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
710 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
711 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
712 AR_CH0_DPLL2_KD, 0x40);
713 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
714 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530715
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530716 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
717 AR_CH0_BB_DPLL1_REFDIV, 0x5);
718 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
719 AR_CH0_BB_DPLL1_NINI, 0x58);
720 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
721 AR_CH0_BB_DPLL1_NFRAC, 0x0);
722
723 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
724 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
725 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
726 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
727 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
728 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
729
730 /* program BB PLL phase_shift to 0x6 */
731 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
732 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
733
734 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
735 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530736 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200737 } else if (AR_SREV_9330(ah)) {
738 u32 ddr_dpll2, pll_control2, kd;
739
740 if (ah->is_clk_25mhz) {
741 ddr_dpll2 = 0x18e82f01;
742 pll_control2 = 0xe04a3d;
743 kd = 0x1d;
744 } else {
745 ddr_dpll2 = 0x19e82f01;
746 pll_control2 = 0x886666;
747 kd = 0x3d;
748 }
749
750 /* program DDR PLL ki and kd value */
751 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
752
753 /* program DDR PLL phase_shift */
754 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
755 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
756
757 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
758 udelay(1000);
759
760 /* program refdiv, nint, frac to RTC register */
761 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
762
763 /* program BB PLL kd and ki value */
764 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
765 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
766
767 /* program BB PLL phase_shift */
768 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
769 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530770 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530771 u32 regval, pll2_divint, pll2_divfrac, refdiv;
772
773 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
774 udelay(1000);
775
776 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
777 udelay(100);
778
779 if (ah->is_clk_25mhz) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530780 if (AR_SREV_9531(ah)) {
781 pll2_divint = 0x1c;
782 pll2_divfrac = 0xa3d2;
783 refdiv = 1;
784 } else {
785 pll2_divint = 0x54;
786 pll2_divfrac = 0x1eb85;
787 refdiv = 3;
788 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530789 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200790 if (AR_SREV_9340(ah)) {
791 pll2_divint = 88;
792 pll2_divfrac = 0;
793 refdiv = 5;
794 } else {
795 pll2_divint = 0x11;
Rajkumar Manoharan76ac9ed2014-06-24 22:27:40 +0530796 pll2_divfrac =
797 AR_SREV_9531(ah) ? 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200798 refdiv = 1;
799 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530800 }
801
802 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530803 if (AR_SREV_9531(ah))
804 regval |= (0x1 << 22);
805 else
806 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530807 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
808 udelay(100);
809
810 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
811 (pll2_divint << 18) | pll2_divfrac);
812 udelay(100);
813
814 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200815 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530816 regval = (regval & 0x80071fff) |
817 (0x1 << 30) |
818 (0x1 << 13) |
819 (0x4 << 26) |
820 (0x18 << 19);
821 else if (AR_SREV_9531(ah))
822 regval = (regval & 0x01c00fff) |
823 (0x1 << 31) |
824 (0x2 << 29) |
825 (0xa << 25) |
826 (0x1 << 19) |
827 (0x6 << 12);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200828 else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530829 regval = (regval & 0x80071fff) |
830 (0x3 << 30) |
831 (0x1 << 13) |
832 (0x4 << 26) |
833 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530834 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530835
836 if (AR_SREV_9531(ah))
837 REG_WRITE(ah, AR_PHY_PLL_MODE,
838 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
839 else
840 REG_WRITE(ah, AR_PHY_PLL_MODE,
841 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
842
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530843 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530844 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800845
846 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530847 if (AR_SREV_9565(ah))
848 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100849 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530850
Gabor Juhosfc05a312012-07-03 19:13:31 +0200851 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
852 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530853 udelay(1000);
854
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400855 /* Switch the core clock for ar9271 to 117Mhz */
856 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530857 udelay(500);
858 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400859 }
860
Sujithf1dc5602008-10-29 10:16:30 +0530861 udelay(RTC_PLL_SETTLE_DELAY);
862
863 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530864
Gabor Juhosfc05a312012-07-03 19:13:31 +0200865 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530866 if (ah->is_clk_25mhz) {
867 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
868 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
869 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
870 } else {
871 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
872 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
873 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
874 }
875 udelay(100);
876 }
Sujithf1dc5602008-10-29 10:16:30 +0530877}
878
Sujithcbe61d82009-02-09 13:27:12 +0530879static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800880 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530881{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530882 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400883 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530884 AR_IMR_TXURN |
885 AR_IMR_RXERR |
886 AR_IMR_RXORN |
887 AR_IMR_BCNMISC;
888
Sujith Manoharanc90d4f72014-03-17 15:02:47 +0530889 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530890 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
891
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400892 if (AR_SREV_9300_20_OR_LATER(ah)) {
893 imr_reg |= AR_IMR_RXOK_HP;
894 if (ah->config.rx_intr_mitigation)
895 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
896 else
897 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530898
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400899 } else {
900 if (ah->config.rx_intr_mitigation)
901 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
902 else
903 imr_reg |= AR_IMR_RXOK;
904 }
905
906 if (ah->config.tx_intr_mitigation)
907 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
908 else
909 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530910
Sujith7d0d0df2010-04-16 11:53:57 +0530911 ENABLE_REGWRITE_BUFFER(ah);
912
Pavel Roskin152d5302010-03-31 18:05:37 -0400913 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500914 ah->imrs2_reg |= AR_IMR_S2_GTT;
915 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530916
917 if (!AR_SREV_9100(ah)) {
918 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530919 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530920 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
921 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400922
Sujith7d0d0df2010-04-16 11:53:57 +0530923 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530924
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400925 if (AR_SREV_9300_20_OR_LATER(ah)) {
926 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
927 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
928 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
929 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
930 }
Sujithf1dc5602008-10-29 10:16:30 +0530931}
932
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700933static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
934{
935 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
936 val = min(val, (u32) 0xFFFF);
937 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
938}
939
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200940void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530941{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100942 u32 val = ath9k_hw_mac_to_clks(ah, us);
943 val = min(val, (u32) 0xFFFF);
944 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530945}
946
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200947void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530948{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100949 u32 val = ath9k_hw_mac_to_clks(ah, us);
950 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
951 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
952}
953
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200954void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100955{
956 u32 val = ath9k_hw_mac_to_clks(ah, us);
957 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
958 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530959}
960
Sujithcbe61d82009-02-09 13:27:12 +0530961static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530962{
Sujithf1dc5602008-10-29 10:16:30 +0530963 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800964 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
965 tu);
Sujith2660b812009-02-09 13:27:26 +0530966 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530967 return false;
968 } else {
969 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530970 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530971 return true;
972 }
973}
974
Felix Fietkau0005baf2010-01-15 02:33:40 +0100975void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530976{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700977 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700978 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200979 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100980 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100981 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700982 int rx_lat = 0, tx_lat = 0, eifs = 0;
983 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100984
Joe Perchesd2182b62011-12-15 14:55:53 -0800985 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800986 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530987
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700988 if (!chan)
989 return;
990
Sujith2660b812009-02-09 13:27:26 +0530991 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100992 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100993
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +0530994 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
995 rx_lat = 41;
996 else
997 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700998 tx_lat = 54;
999
Felix Fietkaue88e4862012-04-19 21:18:22 +02001000 if (IS_CHAN_5GHZ(chan))
1001 sifstime = 16;
1002 else
1003 sifstime = 10;
1004
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001005 if (IS_CHAN_HALF_RATE(chan)) {
1006 eifs = 175;
1007 rx_lat *= 2;
1008 tx_lat *= 2;
1009 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1010 tx_lat += 11;
1011
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001012 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001013 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001014 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001015 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1016 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301017 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001018 tx_lat *= 4;
1019 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1020 tx_lat += 22;
1021
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001022 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001023 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001024 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001025 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301026 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1027 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1028 reg = AR_USEC_ASYNC_FIFO;
1029 } else {
1030 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1031 common->clockrate;
1032 reg = REG_READ(ah, AR_USEC);
1033 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001034 rx_lat = MS(reg, AR_USEC_RX_LAT);
1035 tx_lat = MS(reg, AR_USEC_TX_LAT);
1036
1037 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001038 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001039
Felix Fietkaue239d852010-01-15 02:34:58 +01001040 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001041 slottime += 3 * ah->coverage_class;
1042 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001043 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001044
1045 /*
1046 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001047 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001048 * This was initially only meant to work around an issue with delayed
1049 * BA frames in some implementations, but it has been found to fix ACK
1050 * timeout issues in other cases as well.
1051 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001052 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001053 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001054 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001055 ctstimeout += 48 - sifstime - ah->slottime;
1056 }
1057
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001058 ath9k_hw_set_sifs_time(ah, sifstime);
1059 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001060 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001061 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301062 if (ah->globaltxtimeout != (u32) -1)
1063 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001064
1065 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1066 REG_RMW(ah, AR_USEC,
1067 (common->clockrate - 1) |
1068 SM(rx_lat, AR_USEC_RX_LAT) |
1069 SM(tx_lat, AR_USEC_TX_LAT),
1070 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1071
Sujithf1dc5602008-10-29 10:16:30 +05301072}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001073EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301074
Sujith285f2dd2010-01-08 10:36:07 +05301075void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001076{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001077 struct ath_common *common = ath9k_hw_common(ah);
1078
Sujith736b3a22010-03-17 14:25:24 +05301079 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001080 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001081
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001082 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001083}
Sujith285f2dd2010-01-08 10:36:07 +05301084EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001085
Sujithf1dc5602008-10-29 10:16:30 +05301086/*******/
1087/* INI */
1088/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001089
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001090u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001091{
1092 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1093
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001094 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001095 ctl |= CTL_11G;
1096 else
1097 ctl |= CTL_11A;
1098
1099 return ctl;
1100}
1101
Sujithf1dc5602008-10-29 10:16:30 +05301102/****************************************/
1103/* Reset and Channel Switching Routines */
1104/****************************************/
1105
Sujithcbe61d82009-02-09 13:27:12 +05301106static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301107{
Felix Fietkau57b32222010-04-15 17:39:22 -04001108 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001109 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301110
Sujith7d0d0df2010-04-16 11:53:57 +05301111 ENABLE_REGWRITE_BUFFER(ah);
1112
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001113 /*
1114 * set AHB_MODE not to do cacheline prefetches
1115 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001116 if (!AR_SREV_9300_20_OR_LATER(ah))
1117 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301118
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001119 /*
1120 * let mac dma reads be in 128 byte chunks
1121 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001122 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301123
Sujith7d0d0df2010-04-16 11:53:57 +05301124 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301125
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001126 /*
1127 * Restore TX Trigger Level to its pre-reset value.
1128 * The initial value depends on whether aggregation is enabled, and is
1129 * adjusted whenever underruns are detected.
1130 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001131 if (!AR_SREV_9300_20_OR_LATER(ah))
1132 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301133
Sujith7d0d0df2010-04-16 11:53:57 +05301134 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301135
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001136 /*
1137 * let mac dma writes be in 128 byte chunks
1138 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001139 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301140
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001141 /*
1142 * Setup receive FIFO threshold to hold off TX activities
1143 */
Sujithf1dc5602008-10-29 10:16:30 +05301144 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1145
Felix Fietkau57b32222010-04-15 17:39:22 -04001146 if (AR_SREV_9300_20_OR_LATER(ah)) {
1147 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1148 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1149
1150 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1151 ah->caps.rx_status_len);
1152 }
1153
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001154 /*
1155 * reduce the number of usable entries in PCU TXBUF to avoid
1156 * wrap around issues.
1157 */
Sujithf1dc5602008-10-29 10:16:30 +05301158 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001159 /* For AR9285 the number of Fifos are reduced to half.
1160 * So set the usable tx buf size also to half to
1161 * avoid data/delimiter underruns
1162 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001163 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1164 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1165 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1166 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1167 } else {
1168 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301169 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001170
Felix Fietkau86c157b2013-05-23 12:20:56 +02001171 if (!AR_SREV_9271(ah))
1172 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1173
Sujith7d0d0df2010-04-16 11:53:57 +05301174 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301175
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001176 if (AR_SREV_9300_20_OR_LATER(ah))
1177 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301178}
1179
Sujithcbe61d82009-02-09 13:27:12 +05301180static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301181{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001182 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1183 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301184
Sujithf1dc5602008-10-29 10:16:30 +05301185 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001186 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001187 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301188 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1189 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001190 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001191 case NL80211_IFTYPE_AP:
1192 set |= AR_STA_ID1_STA_AP;
1193 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001194 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001195 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301196 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301197 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001198 if (!ah->is_monitoring)
1199 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301200 break;
Sujithf1dc5602008-10-29 10:16:30 +05301201 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001202 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301203}
1204
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001205void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1206 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001207{
1208 u32 coef_exp, coef_man;
1209
1210 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1211 if ((coef_scaled >> coef_exp) & 0x1)
1212 break;
1213
1214 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1215
1216 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1217
1218 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1219 *coef_exponent = coef_exp - 16;
1220}
1221
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301222/* AR9330 WAR:
1223 * call external reset function to reset WMAC if:
1224 * - doing a cold reset
1225 * - we have pending frames in the TX queues.
1226 */
1227static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1228{
1229 int i, npend = 0;
1230
1231 for (i = 0; i < AR_NUM_QCU; i++) {
1232 npend = ath9k_hw_numtxpending(ah, i);
1233 if (npend)
1234 break;
1235 }
1236
1237 if (ah->external_reset &&
1238 (npend || type == ATH9K_RESET_COLD)) {
1239 int reset_err = 0;
1240
1241 ath_dbg(ath9k_hw_common(ah), RESET,
1242 "reset MAC via external reset\n");
1243
1244 reset_err = ah->external_reset();
1245 if (reset_err) {
1246 ath_err(ath9k_hw_common(ah),
1247 "External reset failed, err=%d\n",
1248 reset_err);
1249 return false;
1250 }
1251
1252 REG_WRITE(ah, AR_RTC_RESET, 1);
1253 }
1254
1255 return true;
1256}
1257
Sujithcbe61d82009-02-09 13:27:12 +05301258static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301259{
1260 u32 rst_flags;
1261 u32 tmpReg;
1262
Sujith70768492009-02-16 13:23:12 +05301263 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001264 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1265 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301266 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1267 }
1268
Sujith7d0d0df2010-04-16 11:53:57 +05301269 ENABLE_REGWRITE_BUFFER(ah);
1270
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001271 if (AR_SREV_9300_20_OR_LATER(ah)) {
1272 REG_WRITE(ah, AR_WA, ah->WARegVal);
1273 udelay(10);
1274 }
1275
Sujithf1dc5602008-10-29 10:16:30 +05301276 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1277 AR_RTC_FORCE_WAKE_ON_INT);
1278
1279 if (AR_SREV_9100(ah)) {
1280 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1281 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1282 } else {
1283 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001284 if (AR_SREV_9340(ah))
1285 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1286 else
1287 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1288 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1289
1290 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001291 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301292 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001293
1294 val = AR_RC_HOSTIF;
1295 if (!AR_SREV_9300_20_OR_LATER(ah))
1296 val |= AR_RC_AHB;
1297 REG_WRITE(ah, AR_RC, val);
1298
1299 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301300 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301301
1302 rst_flags = AR_RTC_RC_MAC_WARM;
1303 if (type == ATH9K_RESET_COLD)
1304 rst_flags |= AR_RTC_RC_MAC_COLD;
1305 }
1306
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001307 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301308 if (!ath9k_hw_ar9330_reset_war(ah, type))
1309 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001310 }
1311
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301312 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301313 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301314
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001315 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301316
1317 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301318
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301319 if (AR_SREV_9300_20_OR_LATER(ah))
1320 udelay(50);
1321 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301322 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301323 else
1324 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301325
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001326 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301327 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001328 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301329 return false;
1330 }
1331
1332 if (!AR_SREV_9100(ah))
1333 REG_WRITE(ah, AR_RC, 0);
1334
Sujithf1dc5602008-10-29 10:16:30 +05301335 if (AR_SREV_9100(ah))
1336 udelay(50);
1337
1338 return true;
1339}
1340
Sujithcbe61d82009-02-09 13:27:12 +05301341static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301342{
Sujith7d0d0df2010-04-16 11:53:57 +05301343 ENABLE_REGWRITE_BUFFER(ah);
1344
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001345 if (AR_SREV_9300_20_OR_LATER(ah)) {
1346 REG_WRITE(ah, AR_WA, ah->WARegVal);
1347 udelay(10);
1348 }
1349
Sujithf1dc5602008-10-29 10:16:30 +05301350 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1351 AR_RTC_FORCE_WAKE_ON_INT);
1352
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001353 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301354 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1355
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001356 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301357
Sujith7d0d0df2010-04-16 11:53:57 +05301358 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301359
Sujith Manoharanafe36532013-12-18 09:53:25 +05301360 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001361
1362 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301363 REG_WRITE(ah, AR_RC, 0);
1364
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001365 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301366
1367 if (!ath9k_hw_wait(ah,
1368 AR_RTC_STATUS,
1369 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301370 AR_RTC_STATUS_ON,
1371 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001372 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301373 return false;
1374 }
1375
Sujithf1dc5602008-10-29 10:16:30 +05301376 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1377}
1378
Sujithcbe61d82009-02-09 13:27:12 +05301379static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301380{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301381 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301382
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001383 if (AR_SREV_9300_20_OR_LATER(ah)) {
1384 REG_WRITE(ah, AR_WA, ah->WARegVal);
1385 udelay(10);
1386 }
1387
Sujithf1dc5602008-10-29 10:16:30 +05301388 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1389 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1390
Felix Fietkauceb26a62012-10-03 21:07:51 +02001391 if (!ah->reset_power_on)
1392 type = ATH9K_RESET_POWER_ON;
1393
Sujithf1dc5602008-10-29 10:16:30 +05301394 switch (type) {
1395 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301396 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301397 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001398 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301399 break;
Sujithf1dc5602008-10-29 10:16:30 +05301400 case ATH9K_RESET_WARM:
1401 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301402 ret = ath9k_hw_set_reset(ah, type);
1403 break;
Sujithf1dc5602008-10-29 10:16:30 +05301404 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301405 break;
Sujithf1dc5602008-10-29 10:16:30 +05301406 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301407
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301408 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301409}
1410
Sujithcbe61d82009-02-09 13:27:12 +05301411static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301412 struct ath9k_channel *chan)
1413{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001414 int reset_type = ATH9K_RESET_WARM;
1415
1416 if (AR_SREV_9280(ah)) {
1417 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1418 reset_type = ATH9K_RESET_POWER_ON;
1419 else
1420 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001421 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1422 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1423 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001424
1425 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301426 return false;
1427
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001428 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301429 return false;
1430
Sujith2660b812009-02-09 13:27:26 +05301431 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001432
1433 if (AR_SREV_9330(ah))
1434 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301435 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301436
1437 return true;
1438}
1439
Sujithcbe61d82009-02-09 13:27:12 +05301440static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001441 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301442{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001443 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301444 struct ath9k_hw_capabilities *pCap = &ah->caps;
1445 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301446 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001447 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001448 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301449
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301450 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001451 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1452 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1453 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301454 }
Sujithf1dc5602008-10-29 10:16:30 +05301455
1456 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1457 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001458 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001459 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301460 return false;
1461 }
1462 }
1463
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001464 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001465 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301466 return false;
1467 }
1468
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301469 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301470 ath9k_hw_mark_phy_inactive(ah);
1471 udelay(5);
1472
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301473 if (band_switch)
1474 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301475
1476 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1477 ath_err(common, "Failed to do fast channel change\n");
1478 return false;
1479 }
1480 }
1481
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001482 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301483
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001484 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001485 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001486 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001487 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301488 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001489 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001490 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301491
Felix Fietkau81c507a2013-10-11 23:30:55 +02001492 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001493 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301494
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301495 if (band_switch || ini_reloaded)
1496 ah->eep_ops->set_board_values(ah, chan);
1497
1498 ath9k_hw_init_bb(ah, chan);
1499 ath9k_hw_rfbus_done(ah);
1500
1501 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301502 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301503 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301504 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301505 }
1506
Sujithf1dc5602008-10-29 10:16:30 +05301507 return true;
1508}
1509
Felix Fietkau691680b2011-03-19 13:55:38 +01001510static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1511{
1512 u32 gpio_mask = ah->gpio_mask;
1513 int i;
1514
1515 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1516 if (!(gpio_mask & 1))
1517 continue;
1518
1519 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1520 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1521 }
1522}
1523
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301524void ath9k_hw_check_nav(struct ath_hw *ah)
1525{
1526 struct ath_common *common = ath9k_hw_common(ah);
1527 u32 val;
1528
1529 val = REG_READ(ah, AR_NAV);
1530 if (val != 0xdeadbeef && val > 0x7fff) {
1531 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1532 REG_WRITE(ah, AR_NAV, 0);
1533 }
1534}
1535EXPORT_SYMBOL(ath9k_hw_check_nav);
1536
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001537bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301538{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001539 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001540 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301541
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301542 if (AR_SREV_9300(ah))
1543 return !ath9k_hw_detect_mac_hang(ah);
1544
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001545 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001546 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301547
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001548 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001549 do {
1550 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001551 if (reg != last_val)
1552 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001553
Felix Fietkau105ff412014-03-09 09:51:16 +01001554 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001555 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001556 if ((reg & 0x7E7FFFEF) == 0x00702400)
1557 continue;
1558
1559 switch (reg & 0x7E000B00) {
1560 case 0x1E000000:
1561 case 0x52000B00:
1562 case 0x18000B00:
1563 continue;
1564 default:
1565 return true;
1566 }
1567 } while (count-- > 0);
1568
1569 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301570}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001571EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301572
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301573static void ath9k_hw_init_mfp(struct ath_hw *ah)
1574{
1575 /* Setup MFP options for CCMP */
1576 if (AR_SREV_9280_20_OR_LATER(ah)) {
1577 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1578 * frames when constructing CCMP AAD. */
1579 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1580 0xc7ff);
1581 ah->sw_mgmt_crypto = false;
1582 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1583 /* Disable hardware crypto for management frames */
1584 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1585 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1586 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1587 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1588 ah->sw_mgmt_crypto = true;
1589 } else {
1590 ah->sw_mgmt_crypto = true;
1591 }
1592}
1593
1594static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1595 u32 macStaId1, u32 saveDefAntenna)
1596{
1597 struct ath_common *common = ath9k_hw_common(ah);
1598
1599 ENABLE_REGWRITE_BUFFER(ah);
1600
Felix Fietkauecbbed32013-04-16 12:51:56 +02001601 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301602 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001603 | ah->sta_id1_defaults,
1604 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301605 ath_hw_setbssidmask(common);
1606 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1607 ath9k_hw_write_associd(ah);
1608 REG_WRITE(ah, AR_ISR, ~0);
1609 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1610
1611 REGWRITE_BUFFER_FLUSH(ah);
1612
1613 ath9k_hw_set_operating_mode(ah, ah->opmode);
1614}
1615
1616static void ath9k_hw_init_queues(struct ath_hw *ah)
1617{
1618 int i;
1619
1620 ENABLE_REGWRITE_BUFFER(ah);
1621
1622 for (i = 0; i < AR_NUM_DCU; i++)
1623 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1624
1625 REGWRITE_BUFFER_FLUSH(ah);
1626
1627 ah->intr_txqs = 0;
1628 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1629 ath9k_hw_resettxqueue(ah, i);
1630}
1631
1632/*
1633 * For big endian systems turn on swapping for descriptors
1634 */
1635static void ath9k_hw_init_desc(struct ath_hw *ah)
1636{
1637 struct ath_common *common = ath9k_hw_common(ah);
1638
1639 if (AR_SREV_9100(ah)) {
1640 u32 mask;
1641 mask = REG_READ(ah, AR_CFG);
1642 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1643 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1644 mask);
1645 } else {
1646 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1647 REG_WRITE(ah, AR_CFG, mask);
1648 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1649 REG_READ(ah, AR_CFG));
1650 }
1651 } else {
1652 if (common->bus_ops->ath_bus_type == ATH_USB) {
1653 /* Configure AR9271 target WLAN */
1654 if (AR_SREV_9271(ah))
1655 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1656 else
1657 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1658 }
1659#ifdef __BIG_ENDIAN
1660 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Sujith Manoharan2c323052013-12-31 08:12:02 +05301661 AR_SREV_9550(ah) || AR_SREV_9531(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301662 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1663 else
1664 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1665#endif
1666 }
1667}
1668
Sujith Manoharancaed6572012-03-14 14:40:46 +05301669/*
1670 * Fast channel change:
1671 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301672 */
1673static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1674{
1675 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301676 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301677 int ret;
1678
1679 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1680 goto fail;
1681
1682 if (ah->chip_fullsleep)
1683 goto fail;
1684
1685 if (!ah->curchan)
1686 goto fail;
1687
1688 if (chan->channel == ah->curchan->channel)
1689 goto fail;
1690
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001691 if ((ah->curchan->channelFlags | chan->channelFlags) &
1692 (CHANNEL_HALF | CHANNEL_QUARTER))
1693 goto fail;
1694
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301695 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001696 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301697 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001698 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001699 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001700 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301701
1702 if (!ath9k_hw_check_alive(ah))
1703 goto fail;
1704
1705 /*
1706 * For AR9462, make sure that calibration data for
1707 * re-using are present.
1708 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301709 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301710 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1711 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1712 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301713 goto fail;
1714
1715 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1716 ah->curchan->channel, chan->channel);
1717
1718 ret = ath9k_hw_channel_change(ah, chan);
1719 if (!ret)
1720 goto fail;
1721
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301722 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301723 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301724
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301725 ath9k_hw_loadnf(ah, ah->curchan);
1726 ath9k_hw_start_nfcal(ah, true);
1727
Sujith Manoharancaed6572012-03-14 14:40:46 +05301728 if (AR_SREV_9271(ah))
1729 ar9002_hw_load_ani_reg(ah, chan);
1730
1731 return 0;
1732fail:
1733 return -EINVAL;
1734}
1735
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301736u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1737{
1738 struct timespec ts;
1739 s64 usec;
1740
1741 if (!cur) {
1742 getrawmonotonic(&ts);
1743 cur = &ts;
1744 }
1745
1746 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1747 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1748
1749 return (u32) usec;
1750}
1751EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1752
Sujithcbe61d82009-02-09 13:27:12 +05301753int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301754 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001755{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001756 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001757 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001758 u32 saveDefAntenna;
1759 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301760 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001761 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301762 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301763 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301764 bool save_fullsleep = ah->chip_fullsleep;
1765
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301766 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301767 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1768 if (start_mci_reset)
1769 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301770 }
1771
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001772 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001773 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001774
Sujith Manoharancaed6572012-03-14 14:40:46 +05301775 if (ah->curchan && !ah->chip_fullsleep)
1776 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001777
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001778 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301779 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001780 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001781 /* Operating channel changed, reset channel calibration data */
1782 memset(caldata, 0, sizeof(*caldata));
1783 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001784 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301785 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001786 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001787 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001788
Sujith Manoharancaed6572012-03-14 14:40:46 +05301789 if (fastcc) {
1790 r = ath9k_hw_do_fastcc(ah, chan);
1791 if (!r)
1792 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001793 }
1794
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301795 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301796 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301797
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001798 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1799 if (saveDefAntenna == 0)
1800 saveDefAntenna = 1;
1801
1802 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1803
Felix Fietkau09d8e312013-11-18 20:14:43 +01001804 /* Save TSF before chip reset, a cold reset clears it */
1805 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001806 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301807
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001808 saveLedState = REG_READ(ah, AR_CFG_LED) &
1809 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1810 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1811
1812 ath9k_hw_mark_phy_inactive(ah);
1813
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001814 ah->paprd_table_write_done = false;
1815
Sujith05020d22010-03-17 14:25:23 +05301816 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001817 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1818 REG_WRITE(ah,
1819 AR9271_RESET_POWER_DOWN_CONTROL,
1820 AR9271_RADIO_RF_RST);
1821 udelay(50);
1822 }
1823
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001824 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001825 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001826 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001827 }
1828
Sujith05020d22010-03-17 14:25:23 +05301829 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001830 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1831 ah->htc_reset_init = false;
1832 REG_WRITE(ah,
1833 AR9271_RESET_POWER_DOWN_CONTROL,
1834 AR9271_GATE_MAC_CTL);
1835 udelay(50);
1836 }
1837
Sujith46fe7822009-09-17 09:25:25 +05301838 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001839 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001840 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301841
Felix Fietkau7a370812010-09-22 12:34:52 +02001842 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301843 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001844
Sujithe9141f72010-06-01 15:14:10 +05301845 if (!AR_SREV_9300_20_OR_LATER(ah))
1846 ar9002_hw_enable_async_fifo(ah);
1847
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001848 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001849 if (r)
1850 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001851
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001852 ath9k_hw_set_rfmode(ah, chan);
1853
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301854 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301855 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1856
Felix Fietkauf860d522010-06-30 02:07:48 +02001857 /*
1858 * Some AR91xx SoC devices frequently fail to accept TSF writes
1859 * right after the chip reset. When that happens, write a new
1860 * value after the initvals have been applied, with an offset
1861 * based on measured time difference
1862 */
1863 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1864 tsf += 1500;
1865 ath9k_hw_settsf64(ah, tsf);
1866 }
1867
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301868 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001869
Felix Fietkau81c507a2013-10-11 23:30:55 +02001870 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001871 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301872 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001873
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301874 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301875
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001876 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001877 if (r)
1878 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001879
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001880 ath9k_hw_set_clockrate(ah);
1881
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301882 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301883 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001884 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001885 ath9k_hw_init_qos(ah);
1886
Sujith2660b812009-02-09 13:27:26 +05301887 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001888 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301889
Felix Fietkau0005baf2010-01-15 02:33:40 +01001890 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001892 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1893 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1894 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1895 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1896 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1897 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1898 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301899 }
1900
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001901 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001902
1903 ath9k_hw_set_dma(ah);
1904
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301905 if (!ath9k_hw_mci_is_enabled(ah))
1906 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001907
Sujith0ce024c2009-12-14 14:57:00 +05301908 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301909 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1910 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911 }
1912
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001913 if (ah->config.tx_intr_mitigation) {
1914 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1915 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1916 }
1917
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001918 ath9k_hw_init_bb(ah, chan);
1919
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301920 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301921 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1922 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301923 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001924 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001925 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001926
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301927 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301928 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301929
Sujith7d0d0df2010-04-16 11:53:57 +05301930 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001931
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001932 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001933 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1934
Sujith7d0d0df2010-04-16 11:53:57 +05301935 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301936
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301937 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001938
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301939 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301940 ath9k_hw_btcoex_enable(ah);
1941
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301942 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301943 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301944
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301945 ath9k_hw_loadnf(ah, chan);
1946 ath9k_hw_start_nfcal(ah, true);
1947
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301948 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001949 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301950
1951 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301952 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301953
Felix Fietkau691680b2011-03-19 13:55:38 +01001954 ath9k_hw_apply_gpio_override(ah);
1955
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301956 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301957 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1958
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001959 if (ah->hw->conf.radar_enabled) {
1960 /* set HW specific DFS configuration */
1961 ath9k_hw_set_radar_params(ah);
1962 }
1963
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001964 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001966EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001967
Sujithf1dc5602008-10-29 10:16:30 +05301968/******************************/
1969/* Power Management (Chipset) */
1970/******************************/
1971
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001972/*
1973 * Notify Power Mgt is disabled in self-generated frames.
1974 * If requested, force chip to sleep.
1975 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301976static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301977{
1978 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301979
Sujith Manoharana4a29542012-09-10 09:20:03 +05301980 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05301981 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
1982 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
1983 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301984 /* xxx Required for WLAN only case ? */
1985 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
1986 udelay(100);
1987 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301988
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301989 /*
1990 * Clear the RTC force wake bit to allow the
1991 * mac to go to sleep.
1992 */
1993 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301994
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05301995 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301996 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301997
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301998 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1999 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2000
2001 /* Shutdown chip. Active low */
2002 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2003 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2004 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302005 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002006
2007 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002008 if (AR_SREV_9300_20_OR_LATER(ah))
2009 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002010}
2011
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002012/*
2013 * Notify Power Management is enabled in self-generating
2014 * frames. If request, set power mode of chip to
2015 * auto/normal. Duration in units of 128us (1/8 TU).
2016 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302017static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002018{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302019 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302020
Sujithf1dc5602008-10-29 10:16:30 +05302021 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002022
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302023 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2024 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2025 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2026 AR_RTC_FORCE_WAKE_ON_INT);
2027 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302028
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302029 /* When chip goes into network sleep, it could be waken
2030 * up by MCI_INT interrupt caused by BT's HW messages
2031 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2032 * rate (~100us). This will cause chip to leave and
2033 * re-enter network sleep mode frequently, which in
2034 * consequence will have WLAN MCI HW to generate lots of
2035 * SYS_WAKING and SYS_SLEEPING messages which will make
2036 * BT CPU to busy to process.
2037 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302038 if (ath9k_hw_mci_is_enabled(ah))
2039 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2040 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302041 /*
2042 * Clear the RTC force wake bit to allow the
2043 * mac to go to sleep.
2044 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302045 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302046
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302047 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302048 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302049 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002050
2051 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2052 if (AR_SREV_9300_20_OR_LATER(ah))
2053 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302054}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002055
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302056static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302057{
2058 u32 val;
2059 int i;
2060
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002061 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2062 if (AR_SREV_9300_20_OR_LATER(ah)) {
2063 REG_WRITE(ah, AR_WA, ah->WARegVal);
2064 udelay(10);
2065 }
2066
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302067 if ((REG_READ(ah, AR_RTC_STATUS) &
2068 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2069 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302070 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002071 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302072 if (!AR_SREV_9300_20_OR_LATER(ah))
2073 ath9k_hw_init_pll(ah, NULL);
2074 }
2075 if (AR_SREV_9100(ah))
2076 REG_SET_BIT(ah, AR_RTC_RESET,
2077 AR_RTC_RESET_EN);
2078
2079 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2080 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302081 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302082 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302083 else
2084 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302085
2086 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2087 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2088 if (val == AR_RTC_STATUS_ON)
2089 break;
2090 udelay(50);
2091 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2092 AR_RTC_FORCE_WAKE_EN);
2093 }
2094 if (i == 0) {
2095 ath_err(ath9k_hw_common(ah),
2096 "Failed to wakeup in %uus\n",
2097 POWER_UP_TIME / 20);
2098 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002099 }
2100
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302101 if (ath9k_hw_mci_is_enabled(ah))
2102 ar9003_mci_set_power_awake(ah);
2103
Sujithf1dc5602008-10-29 10:16:30 +05302104 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2105
2106 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002107}
2108
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002109bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302110{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002111 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302112 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302113 static const char *modes[] = {
2114 "AWAKE",
2115 "FULL-SLEEP",
2116 "NETWORK SLEEP",
2117 "UNDEFINED"
2118 };
Sujithf1dc5602008-10-29 10:16:30 +05302119
Gabor Juhoscbdec972009-07-24 17:27:22 +02002120 if (ah->power_mode == mode)
2121 return status;
2122
Joe Perchesd2182b62011-12-15 14:55:53 -08002123 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002124 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302125
2126 switch (mode) {
2127 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302128 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302129 break;
2130 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302131 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302132 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302133
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302134 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302135 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302136 break;
2137 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302138 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302139 break;
2140 default:
Joe Perches38002762010-12-02 19:12:36 -08002141 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302142 return false;
2143 }
Sujith2660b812009-02-09 13:27:26 +05302144 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302145
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002146 /*
2147 * XXX: If this warning never comes up after a while then
2148 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2149 * ath9k_hw_setpower() return type void.
2150 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302151
2152 if (!(ah->ah_flags & AH_UNPLUGGED))
2153 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002154
Sujithf1dc5602008-10-29 10:16:30 +05302155 return status;
2156}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002157EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302158
Sujithf1dc5602008-10-29 10:16:30 +05302159/*******************/
2160/* Beacon Handling */
2161/*******************/
2162
Sujithcbe61d82009-02-09 13:27:12 +05302163void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002164{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002165 int flags = 0;
2166
Sujith7d0d0df2010-04-16 11:53:57 +05302167 ENABLE_REGWRITE_BUFFER(ah);
2168
Sujith2660b812009-02-09 13:27:26 +05302169 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002170 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002171 REG_SET_BIT(ah, AR_TXCFG,
2172 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002173 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002174 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002175 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2176 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2177 TU_TO_USEC(ah->config.dma_beacon_response_time));
2178 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2179 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002180 flags |=
2181 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2182 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002183 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002184 ath_dbg(ath9k_hw_common(ah), BEACON,
2185 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002186 return;
2187 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002188 }
2189
Felix Fietkaudd347f22011-03-22 21:54:17 +01002190 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2191 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2192 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002193
Sujith7d0d0df2010-04-16 11:53:57 +05302194 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302195
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002196 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2197}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002198EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002199
Sujithcbe61d82009-02-09 13:27:12 +05302200void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302201 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002202{
2203 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302204 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002205 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002206
Sujith7d0d0df2010-04-16 11:53:57 +05302207 ENABLE_REGWRITE_BUFFER(ah);
2208
Felix Fietkau4ed15762013-12-14 18:03:44 +01002209 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2210 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2211 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002212
Sujith7d0d0df2010-04-16 11:53:57 +05302213 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302214
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002215 REG_RMW_FIELD(ah, AR_RSSI_THR,
2216 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2217
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302218 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219
2220 if (bs->bs_sleepduration > beaconintval)
2221 beaconintval = bs->bs_sleepduration;
2222
2223 dtimperiod = bs->bs_dtimperiod;
2224 if (bs->bs_sleepduration > dtimperiod)
2225 dtimperiod = bs->bs_sleepduration;
2226
2227 if (beaconintval == dtimperiod)
2228 nextTbtt = bs->bs_nextdtim;
2229 else
2230 nextTbtt = bs->bs_nexttbtt;
2231
Joe Perchesd2182b62011-12-15 14:55:53 -08002232 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2233 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2234 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2235 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002236
Sujith7d0d0df2010-04-16 11:53:57 +05302237 ENABLE_REGWRITE_BUFFER(ah);
2238
Felix Fietkau4ed15762013-12-14 18:03:44 +01002239 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2240 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002241
2242 REG_WRITE(ah, AR_SLEEP1,
2243 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2244 | AR_SLEEP1_ASSUME_DTIM);
2245
Sujith60b67f52008-08-07 10:52:38 +05302246 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002247 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2248 else
2249 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2250
2251 REG_WRITE(ah, AR_SLEEP2,
2252 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2253
Felix Fietkau4ed15762013-12-14 18:03:44 +01002254 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2255 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002256
Sujith7d0d0df2010-04-16 11:53:57 +05302257 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302258
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002259 REG_SET_BIT(ah, AR_TIMER_MODE,
2260 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2261 AR_DTIM_TIMER_EN);
2262
Sujith4af9cf42009-02-12 10:06:47 +05302263 /* TSF Out of Range Threshold */
2264 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002265}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002266EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267
Sujithf1dc5602008-10-29 10:16:30 +05302268/*******************/
2269/* HW Capabilities */
2270/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002271
Felix Fietkau60540692011-07-19 08:46:44 +02002272static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2273{
2274 eeprom_chainmask &= chip_chainmask;
2275 if (eeprom_chainmask)
2276 return eeprom_chainmask;
2277 else
2278 return chip_chainmask;
2279}
2280
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002281/**
2282 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2283 * @ah: the atheros hardware data structure
2284 *
2285 * We enable DFS support upstream on chipsets which have passed a series
2286 * of tests. The testing requirements are going to be documented. Desired
2287 * test requirements are documented at:
2288 *
2289 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2290 *
2291 * Once a new chipset gets properly tested an individual commit can be used
2292 * to document the testing for DFS for that chipset.
2293 */
2294static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2295{
2296
2297 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002298 /* for temporary testing DFS with 9280 */
2299 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002300 /* AR9580 will likely be our first target to get testing on */
2301 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002302 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002303 default:
2304 return false;
2305 }
2306}
2307
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002308int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002309{
Sujith2660b812009-02-09 13:27:26 +05302310 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002311 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002312 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002313 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002314
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302315 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002316 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002317
Sujithf74df6f2009-02-09 13:27:24 +05302318 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002319 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302320
Sujith2660b812009-02-09 13:27:26 +05302321 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302322 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002323 if (regulatory->current_rd == 0x64 ||
2324 regulatory->current_rd == 0x65)
2325 regulatory->current_rd += 5;
2326 else if (regulatory->current_rd == 0x41)
2327 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002328 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2329 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002330 }
Sujithdc2222a2008-08-14 13:26:55 +05302331
Sujithf74df6f2009-02-09 13:27:24 +05302332 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002333 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002334 ath_err(common,
2335 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002336 return -EINVAL;
2337 }
2338
Felix Fietkaud4659912010-10-14 16:02:39 +02002339 if (eeval & AR5416_OPFLAGS_11A)
2340 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002341
Felix Fietkaud4659912010-10-14 16:02:39 +02002342 if (eeval & AR5416_OPFLAGS_11G)
2343 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302344
Sujith Manoharane41db612012-09-10 09:20:12 +05302345 if (AR_SREV_9485(ah) ||
2346 AR_SREV_9285(ah) ||
2347 AR_SREV_9330(ah) ||
2348 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002349 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302350 else if (AR_SREV_9462(ah))
2351 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002352 else if (!AR_SREV_9280_20_OR_LATER(ah))
2353 chip_chainmask = 7;
2354 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2355 chip_chainmask = 3;
2356 else
2357 chip_chainmask = 7;
2358
Sujithf74df6f2009-02-09 13:27:24 +05302359 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002360 /*
2361 * For AR9271 we will temporarilly uses the rx chainmax as read from
2362 * the EEPROM.
2363 */
Sujith8147f5d2009-02-20 15:13:23 +05302364 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002365 !(eeval & AR5416_OPFLAGS_11A) &&
2366 !(AR_SREV_9271(ah)))
2367 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302368 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002369 else if (AR_SREV_9100(ah))
2370 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302371 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002372 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302373 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302374
Felix Fietkau60540692011-07-19 08:46:44 +02002375 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2376 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002377 ah->txchainmask = pCap->tx_chainmask;
2378 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002379
Felix Fietkau7a370812010-09-22 12:34:52 +02002380 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302381
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002382 /* enable key search for every frame in an aggregate */
2383 if (AR_SREV_9300_20_OR_LATER(ah))
2384 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2385
Bruno Randolfce2220d2010-09-17 11:36:25 +09002386 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2387
Felix Fietkau0db156e2011-03-23 20:57:29 +01002388 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302389 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2390 else
2391 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2392
Sujith5b5fa352010-03-17 14:25:15 +05302393 if (AR_SREV_9271(ah))
2394 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302395 else if (AR_DEVID_7010(ah))
2396 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302397 else if (AR_SREV_9300_20_OR_LATER(ah))
2398 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2399 else if (AR_SREV_9287_11_OR_LATER(ah))
2400 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002401 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302402 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002403 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302404 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2405 else
2406 pCap->num_gpio_pins = AR_NUM_GPIO;
2407
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302408 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302409 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302410 else
Sujithf1dc5602008-10-29 10:16:30 +05302411 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302412
Johannes Berg74e13062013-07-03 20:55:38 +02002413#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302414 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2415 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2416 ah->rfkill_gpio =
2417 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2418 ah->rfkill_polarity =
2419 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302420
2421 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2422 }
2423#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002424 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302425 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2426 else
2427 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302428
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302429 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302430 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2431 else
2432 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2433
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002434 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002435 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302436 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002437 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2438
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002439 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2440 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2441 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002442 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002443 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002444 } else {
2445 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002446 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002447 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002448 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002449
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002450 if (AR_SREV_9300_20_OR_LATER(ah))
2451 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2452
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002453 if (AR_SREV_9300_20_OR_LATER(ah))
2454 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2455
Felix Fietkaua42acef2010-09-22 12:34:54 +02002456 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002457 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2458
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302459 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002460 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2461 ant_div_ctl1 =
2462 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302463 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002464 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302465 ath_info(common, "Enable LNA combining\n");
2466 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002467 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302468 }
2469
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302470 if (AR_SREV_9300_20_OR_LATER(ah)) {
2471 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2472 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2473 }
2474
Sujith Manoharan06236e52012-09-16 08:07:12 +05302475 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302476 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302477 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302478 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302479 ath_info(common, "Enable LNA combining\n");
2480 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302481 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002482
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002483 if (ath9k_hw_dfs_tested(ah))
2484 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2485
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002486 tx_chainmask = pCap->tx_chainmask;
2487 rx_chainmask = pCap->rx_chainmask;
2488 while (tx_chainmask || rx_chainmask) {
2489 if (tx_chainmask & BIT(0))
2490 pCap->max_txchains++;
2491 if (rx_chainmask & BIT(0))
2492 pCap->max_rxchains++;
2493
2494 tx_chainmask >>= 1;
2495 rx_chainmask >>= 1;
2496 }
2497
Sujith Manoharana4a29542012-09-10 09:20:03 +05302498 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302499 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2500 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2501
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302502 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302503 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302504 }
2505
Sujith Manoharan846e4382013-06-03 09:19:24 +05302506 if (AR_SREV_9462(ah))
2507 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302508
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302509 if (AR_SREV_9300_20_OR_LATER(ah) &&
2510 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2511 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2512
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002513 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002514}
2515
Sujithf1dc5602008-10-29 10:16:30 +05302516/****************************/
2517/* GPIO / RFKILL / Antennae */
2518/****************************/
2519
Sujithcbe61d82009-02-09 13:27:12 +05302520static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302521 u32 gpio, u32 type)
2522{
2523 int addr;
2524 u32 gpio_shift, tmp;
2525
2526 if (gpio > 11)
2527 addr = AR_GPIO_OUTPUT_MUX3;
2528 else if (gpio > 5)
2529 addr = AR_GPIO_OUTPUT_MUX2;
2530 else
2531 addr = AR_GPIO_OUTPUT_MUX1;
2532
2533 gpio_shift = (gpio % 6) * 5;
2534
2535 if (AR_SREV_9280_20_OR_LATER(ah)
2536 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2537 REG_RMW(ah, addr, (type << gpio_shift),
2538 (0x1f << gpio_shift));
2539 } else {
2540 tmp = REG_READ(ah, addr);
2541 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2542 tmp &= ~(0x1f << gpio_shift);
2543 tmp |= (type << gpio_shift);
2544 REG_WRITE(ah, addr, tmp);
2545 }
2546}
2547
Sujithcbe61d82009-02-09 13:27:12 +05302548void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302549{
2550 u32 gpio_shift;
2551
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002552 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302553
Sujith88c1f4f2010-06-30 14:46:31 +05302554 if (AR_DEVID_7010(ah)) {
2555 gpio_shift = gpio;
2556 REG_RMW(ah, AR7010_GPIO_OE,
2557 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2558 (AR7010_GPIO_OE_MASK << gpio_shift));
2559 return;
2560 }
Sujithf1dc5602008-10-29 10:16:30 +05302561
Sujith88c1f4f2010-06-30 14:46:31 +05302562 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302563 REG_RMW(ah,
2564 AR_GPIO_OE_OUT,
2565 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2566 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2567}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002568EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302569
Sujithcbe61d82009-02-09 13:27:12 +05302570u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302571{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302572#define MS_REG_READ(x, y) \
2573 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2574
Sujith2660b812009-02-09 13:27:26 +05302575 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302576 return 0xffffffff;
2577
Sujith88c1f4f2010-06-30 14:46:31 +05302578 if (AR_DEVID_7010(ah)) {
2579 u32 val;
2580 val = REG_READ(ah, AR7010_GPIO_IN);
2581 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2582 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002583 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2584 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002585 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302586 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002587 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302588 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002589 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302590 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002591 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302592 return MS_REG_READ(AR928X, gpio) != 0;
2593 else
2594 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302595}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002596EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302597
Sujithcbe61d82009-02-09 13:27:12 +05302598void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302599 u32 ah_signal_type)
2600{
2601 u32 gpio_shift;
2602
Sujith88c1f4f2010-06-30 14:46:31 +05302603 if (AR_DEVID_7010(ah)) {
2604 gpio_shift = gpio;
2605 REG_RMW(ah, AR7010_GPIO_OE,
2606 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2607 (AR7010_GPIO_OE_MASK << gpio_shift));
2608 return;
2609 }
2610
Sujithf1dc5602008-10-29 10:16:30 +05302611 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302612 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302613 REG_RMW(ah,
2614 AR_GPIO_OE_OUT,
2615 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2616 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2617}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002618EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302619
Sujithcbe61d82009-02-09 13:27:12 +05302620void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302621{
Sujith88c1f4f2010-06-30 14:46:31 +05302622 if (AR_DEVID_7010(ah)) {
2623 val = val ? 0 : 1;
2624 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2625 AR_GPIO_BIT(gpio));
2626 return;
2627 }
2628
Sujith5b5fa352010-03-17 14:25:15 +05302629 if (AR_SREV_9271(ah))
2630 val = ~val;
2631
Sujithf1dc5602008-10-29 10:16:30 +05302632 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2633 AR_GPIO_BIT(gpio));
2634}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002635EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302636
Sujithcbe61d82009-02-09 13:27:12 +05302637void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302638{
2639 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2640}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002641EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302642
Sujithf1dc5602008-10-29 10:16:30 +05302643/*********************/
2644/* General Operation */
2645/*********************/
2646
Sujithcbe61d82009-02-09 13:27:12 +05302647u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302648{
2649 u32 bits = REG_READ(ah, AR_RX_FILTER);
2650 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2651
2652 if (phybits & AR_PHY_ERR_RADAR)
2653 bits |= ATH9K_RX_FILTER_PHYRADAR;
2654 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2655 bits |= ATH9K_RX_FILTER_PHYERR;
2656
2657 return bits;
2658}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002659EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302660
Sujithcbe61d82009-02-09 13:27:12 +05302661void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302662{
2663 u32 phybits;
2664
Sujith7d0d0df2010-04-16 11:53:57 +05302665 ENABLE_REGWRITE_BUFFER(ah);
2666
Sujith Manoharana4a29542012-09-10 09:20:03 +05302667 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302668 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2669
Sujith7ea310b2009-09-03 12:08:43 +05302670 REG_WRITE(ah, AR_RX_FILTER, bits);
2671
Sujithf1dc5602008-10-29 10:16:30 +05302672 phybits = 0;
2673 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2674 phybits |= AR_PHY_ERR_RADAR;
2675 if (bits & ATH9K_RX_FILTER_PHYERR)
2676 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2677 REG_WRITE(ah, AR_PHY_ERR, phybits);
2678
2679 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002680 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302681 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002682 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302683
2684 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302685}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002686EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302687
Sujithcbe61d82009-02-09 13:27:12 +05302688bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302689{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302690 if (ath9k_hw_mci_is_enabled(ah))
2691 ar9003_mci_bt_gain_ctrl(ah);
2692
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302693 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2694 return false;
2695
2696 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002697 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302698 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302699}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002700EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302701
Sujithcbe61d82009-02-09 13:27:12 +05302702bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302703{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002704 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302705 return false;
2706
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302707 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2708 return false;
2709
2710 ath9k_hw_init_pll(ah, NULL);
2711 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302712}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002713EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302714
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002715static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302716{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002717 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002718
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002719 if (IS_CHAN_2GHZ(chan))
2720 gain_param = EEP_ANTENNA_GAIN_2G;
2721 else
2722 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302723
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002724 return ah->eep_ops->get_eeprom(ah, gain_param);
2725}
2726
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002727void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2728 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002729{
2730 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2731 struct ieee80211_channel *channel;
2732 int chan_pwr, new_pwr, max_gain;
2733 int ant_gain, ant_reduction = 0;
2734
2735 if (!chan)
2736 return;
2737
2738 channel = chan->chan;
2739 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2740 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2741 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2742
2743 ant_gain = get_antenna_gain(ah, chan);
2744 if (ant_gain > max_gain)
2745 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302746
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002747 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002748 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002749 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002750}
2751
2752void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2753{
2754 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2755 struct ath9k_channel *chan = ah->curchan;
2756 struct ieee80211_channel *channel = chan->chan;
2757
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002758 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002759 if (test)
2760 channel->max_power = MAX_RATE_POWER / 2;
2761
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002762 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002763
2764 if (test)
2765 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302766}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002767EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302768
Sujithcbe61d82009-02-09 13:27:12 +05302769void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302770{
Sujith2660b812009-02-09 13:27:26 +05302771 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302772}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002773EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302774
Sujithcbe61d82009-02-09 13:27:12 +05302775void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302776{
2777 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2778 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2779}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002780EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302781
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002782void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302783{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002784 struct ath_common *common = ath9k_hw_common(ah);
2785
2786 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2787 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2788 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302789}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002790EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302791
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002792#define ATH9K_MAX_TSF_READ 10
2793
Sujithcbe61d82009-02-09 13:27:12 +05302794u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302795{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002796 u32 tsf_lower, tsf_upper1, tsf_upper2;
2797 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302798
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002799 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2800 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2801 tsf_lower = REG_READ(ah, AR_TSF_L32);
2802 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2803 if (tsf_upper2 == tsf_upper1)
2804 break;
2805 tsf_upper1 = tsf_upper2;
2806 }
Sujithf1dc5602008-10-29 10:16:30 +05302807
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002808 WARN_ON( i == ATH9K_MAX_TSF_READ );
2809
2810 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302811}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002812EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302813
Sujithcbe61d82009-02-09 13:27:12 +05302814void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002815{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002816 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002817 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002818}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002819EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002820
Sujithcbe61d82009-02-09 13:27:12 +05302821void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302822{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002823 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2824 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002825 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002826 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002827
Sujithf1dc5602008-10-29 10:16:30 +05302828 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002829}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002830EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002831
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302832void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002833{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302834 if (set)
Sujith2660b812009-02-09 13:27:26 +05302835 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002836 else
Sujith2660b812009-02-09 13:27:26 +05302837 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002838}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002839EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002840
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002841void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002842{
Sujithf1dc5602008-10-29 10:16:30 +05302843 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002844
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002845 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302846 macmode = AR_2040_JOINED_RX_CLEAR;
2847 else
2848 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002849
Sujithf1dc5602008-10-29 10:16:30 +05302850 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002851}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302852
2853/* HW Generic timers configuration */
2854
2855static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2856{
2857 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2858 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2859 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2860 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2861 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2862 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2863 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2864 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2865 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2866 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2867 AR_NDP2_TIMER_MODE, 0x0002},
2868 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2869 AR_NDP2_TIMER_MODE, 0x0004},
2870 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2871 AR_NDP2_TIMER_MODE, 0x0008},
2872 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2873 AR_NDP2_TIMER_MODE, 0x0010},
2874 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2875 AR_NDP2_TIMER_MODE, 0x0020},
2876 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2877 AR_NDP2_TIMER_MODE, 0x0040},
2878 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2879 AR_NDP2_TIMER_MODE, 0x0080}
2880};
2881
2882/* HW generic timer primitives */
2883
Felix Fietkaudd347f22011-03-22 21:54:17 +01002884u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302885{
2886 return REG_READ(ah, AR_TSF_L32);
2887}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002888EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302889
2890struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2891 void (*trigger)(void *),
2892 void (*overflow)(void *),
2893 void *arg,
2894 u8 timer_index)
2895{
2896 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2897 struct ath_gen_timer *timer;
2898
Felix Fietkauc67ce332013-12-14 18:03:38 +01002899 if ((timer_index < AR_FIRST_NDP_TIMER) ||
2900 (timer_index >= ATH_MAX_GEN_TIMER))
2901 return NULL;
2902
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302903 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002904 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302905 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302906
2907 /* allocate a hardware generic timer slot */
2908 timer_table->timers[timer_index] = timer;
2909 timer->index = timer_index;
2910 timer->trigger = trigger;
2911 timer->overflow = overflow;
2912 timer->arg = arg;
2913
2914 return timer;
2915}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002916EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302917
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002918void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2919 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002920 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002921 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302922{
2923 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002924 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302925
Felix Fietkauc67ce332013-12-14 18:03:38 +01002926 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302927
2928 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302929 * Program generic timer registers
2930 */
2931 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2932 timer_next);
2933 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2934 timer_period);
2935 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2936 gen_tmr_configuration[timer->index].mode_mask);
2937
Sujith Manoharana4a29542012-09-10 09:20:03 +05302938 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302939 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302940 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302941 * to use. But we still follow the old rule, 0 - 7 use tsf and
2942 * 8 - 15 use tsf2.
2943 */
2944 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
2945 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2946 (1 << timer->index));
2947 else
2948 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2949 (1 << timer->index));
2950 }
2951
Felix Fietkauc67ce332013-12-14 18:03:38 +01002952 if (timer->trigger)
2953 mask |= SM(AR_GENTMR_BIT(timer->index),
2954 AR_IMR_S5_GENTIMER_TRIG);
2955 if (timer->overflow)
2956 mask |= SM(AR_GENTMR_BIT(timer->index),
2957 AR_IMR_S5_GENTIMER_THRESH);
2958
2959 REG_SET_BIT(ah, AR_IMR_S5, mask);
2960
2961 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
2962 ah->imask |= ATH9K_INT_GENTIMER;
2963 ath9k_hw_set_interrupts(ah);
2964 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302965}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002966EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302967
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002968void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302969{
2970 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2971
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302972 /* Clear generic timer enable bits. */
2973 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2974 gen_tmr_configuration[timer->index].mode_mask);
2975
Sujith Manoharanb7f59762012-09-11 10:46:24 +05302976 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2977 /*
2978 * Need to switch back to TSF if it was using TSF2.
2979 */
2980 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
2981 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2982 (1 << timer->index));
2983 }
2984 }
2985
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302986 /* Disable both trigger and thresh interrupt masks */
2987 REG_CLR_BIT(ah, AR_IMR_S5,
2988 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2989 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2990
Felix Fietkauc67ce332013-12-14 18:03:38 +01002991 timer_table->timer_mask &= ~BIT(timer->index);
2992
2993 if (timer_table->timer_mask == 0) {
2994 ah->imask &= ~ATH9K_INT_GENTIMER;
2995 ath9k_hw_set_interrupts(ah);
2996 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302997}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002998EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302999
3000void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3001{
3002 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3003
3004 /* free the hardware generic timer slot */
3005 timer_table->timers[timer->index] = NULL;
3006 kfree(timer);
3007}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003008EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303009
3010/*
3011 * Generic Timer Interrupts handling
3012 */
3013void ath_gen_timer_isr(struct ath_hw *ah)
3014{
3015 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3016 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003017 unsigned long trigger_mask, thresh_mask;
3018 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303019
3020 /* get hardware generic timer interrupt status */
3021 trigger_mask = ah->intr_gen_timer_trigger;
3022 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003023 trigger_mask &= timer_table->timer_mask;
3024 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303025
Felix Fietkauc67ce332013-12-14 18:03:38 +01003026 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303027 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003028 if (!timer)
3029 continue;
3030 if (!timer->overflow)
3031 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003032
3033 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303034 timer->overflow(timer->arg);
3035 }
3036
Felix Fietkauc67ce332013-12-14 18:03:38 +01003037 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303038 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003039 if (!timer)
3040 continue;
3041 if (!timer->trigger)
3042 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303043 timer->trigger(timer->arg);
3044 }
3045}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003046EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003047
Sujith05020d22010-03-17 14:25:23 +05303048/********/
3049/* HTC */
3050/********/
3051
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003052static struct {
3053 u32 version;
3054 const char * name;
3055} ath_mac_bb_names[] = {
3056 /* Devices with external radios */
3057 { AR_SREV_VERSION_5416_PCI, "5416" },
3058 { AR_SREV_VERSION_5416_PCIE, "5418" },
3059 { AR_SREV_VERSION_9100, "9100" },
3060 { AR_SREV_VERSION_9160, "9160" },
3061 /* Single-chip solutions */
3062 { AR_SREV_VERSION_9280, "9280" },
3063 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003064 { AR_SREV_VERSION_9287, "9287" },
3065 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003066 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003067 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003068 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303069 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303070 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003071 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303072 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303073 { AR_SREV_VERSION_9531, "9531" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003074};
3075
3076/* For devices with external radios */
3077static struct {
3078 u16 version;
3079 const char * name;
3080} ath_rf_names[] = {
3081 { 0, "5133" },
3082 { AR_RAD5133_SREV_MAJOR, "5133" },
3083 { AR_RAD5122_SREV_MAJOR, "5122" },
3084 { AR_RAD2133_SREV_MAJOR, "2133" },
3085 { AR_RAD2122_SREV_MAJOR, "2122" }
3086};
3087
3088/*
3089 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3090 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003091static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003092{
3093 int i;
3094
3095 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3096 if (ath_mac_bb_names[i].version == mac_bb_version) {
3097 return ath_mac_bb_names[i].name;
3098 }
3099 }
3100
3101 return "????";
3102}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003103
3104/*
3105 * Return the RF name. "????" is returned if the RF is unknown.
3106 * Used for devices with external radios.
3107 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003108static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003109{
3110 int i;
3111
3112 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3113 if (ath_rf_names[i].version == rf_version) {
3114 return ath_rf_names[i].name;
3115 }
3116 }
3117
3118 return "????";
3119}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003120
3121void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3122{
3123 int used;
3124
3125 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003126 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003127 used = scnprintf(hw_name, len,
3128 "Atheros AR%s Rev:%x",
3129 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3130 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003131 }
3132 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003133 used = scnprintf(hw_name, len,
3134 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3135 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3136 ah->hw_version.macRev,
3137 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3138 & AR_RADIO_SREV_MAJOR)),
3139 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003140 }
3141
3142 hw_name[used] = '\0';
3143}
3144EXPORT_SYMBOL(ath9k_hw_name);