blob: 02ff4133849173cbebd352526d33db8237f1e8df [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010039#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020040#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010041#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010042#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020043#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelot914b32f2016-06-20 13:14:11 -040053/* The switch ADDR[4:1] configuration pins define the chip SMI device address
54 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
55 *
56 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
57 * is the only device connected to the SMI master. In this mode it responds to
58 * all 32 possible SMI addresses, and thus maps directly the internal devices.
59 *
60 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
61 * multiple devices to share the SMI interface. In this mode it responds to only
62 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000063 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040064
Vivien Didelotfad09c72016-06-21 12:28:20 -040065static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 int addr, int reg, u16 *val)
67{
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069 return -EOPNOTSUPP;
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040072}
73
Vivien Didelotfad09c72016-06-21 12:28:20 -040074static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 int addr, int reg, u16 val)
76{
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040078 return -EOPNOTSUPP;
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040081}
82
Vivien Didelotfad09c72016-06-21 12:28:20 -040083static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040084 int addr, int reg, u16 *val)
85{
86 int ret;
87
Vivien Didelotfad09c72016-06-21 12:28:20 -040088 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040089 if (ret < 0)
90 return ret;
91
92 *val = ret & 0xffff;
93
94 return 0;
95}
96
Vivien Didelotfad09c72016-06-21 12:28:20 -040097static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040098 int addr, int reg, u16 val)
99{
100 int ret;
101
Vivien Didelotfad09c72016-06-21 12:28:20 -0400102 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400103 if (ret < 0)
104 return ret;
105
106 return 0;
107}
108
Vivien Didelotc08026a2016-09-29 12:21:59 -0400109static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400110 .read = mv88e6xxx_smi_single_chip_read,
111 .write = mv88e6xxx_smi_single_chip_write,
112};
113
Vivien Didelotfad09c72016-06-21 12:28:20 -0400114static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000115{
116 int ret;
117 int i;
118
119 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400120 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000121 if (ret < 0)
122 return ret;
123
Andrew Lunncca8b132015-04-02 04:06:39 +0200124 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000125 return 0;
126 }
127
128 return -ETIMEDOUT;
129}
130
Vivien Didelotfad09c72016-06-21 12:28:20 -0400131static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400132 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000133{
134 int ret;
135
Barry Grussling3675c8d2013-01-08 16:05:53 +0000136 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400137 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000138 if (ret < 0)
139 return ret;
140
Barry Grussling3675c8d2013-01-08 16:05:53 +0000141 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400142 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200143 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000144 if (ret < 0)
145 return ret;
146
Barry Grussling3675c8d2013-01-08 16:05:53 +0000147 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400148 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000149 if (ret < 0)
150 return ret;
151
Barry Grussling3675c8d2013-01-08 16:05:53 +0000152 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400153 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000154 if (ret < 0)
155 return ret;
156
Vivien Didelot914b32f2016-06-20 13:14:11 -0400157 *val = ret & 0xffff;
158
159 return 0;
160}
161
Vivien Didelotfad09c72016-06-21 12:28:20 -0400162static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400163 int addr, int reg, u16 val)
164{
165 int ret;
166
167 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400168 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400169 if (ret < 0)
170 return ret;
171
172 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400173 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400174 if (ret < 0)
175 return ret;
176
177 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400178 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400179 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
180 if (ret < 0)
181 return ret;
182
183 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400184 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400185 if (ret < 0)
186 return ret;
187
188 return 0;
189}
190
Vivien Didelotc08026a2016-09-29 12:21:59 -0400191static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400192 .read = mv88e6xxx_smi_multi_chip_read,
193 .write = mv88e6xxx_smi_multi_chip_write,
194};
195
Vivien Didelotec561272016-09-02 14:45:33 -0400196int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400197{
198 int err;
199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201
Vivien Didelotfad09c72016-06-21 12:28:20 -0400202 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400203 if (err)
204 return err;
205
Vivien Didelotfad09c72016-06-21 12:28:20 -0400206 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400207 addr, reg, *val);
208
209 return 0;
210}
211
Vivien Didelotec561272016-09-02 14:45:33 -0400212int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400213{
214 int err;
215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217
Vivien Didelotfad09c72016-06-21 12:28:20 -0400218 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400219 if (err)
220 return err;
221
Vivien Didelotfad09c72016-06-21 12:28:20 -0400222 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400223 addr, reg, val);
224
225 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000226}
227
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200228struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100229{
230 struct mv88e6xxx_mdio_bus *mdio_bus;
231
232 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
233 list);
234 if (!mdio_bus)
235 return NULL;
236
237 return mdio_bus->bus;
238}
239
Andrew Lunndc30c352016-10-16 19:56:49 +0200240static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
241{
242 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
243 unsigned int n = d->hwirq;
244
245 chip->g1_irq.masked |= (1 << n);
246}
247
248static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
249{
250 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
251 unsigned int n = d->hwirq;
252
253 chip->g1_irq.masked &= ~(1 << n);
254}
255
Andrew Lunn294d7112018-02-22 22:58:32 +0100256static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200257{
Andrew Lunndc30c352016-10-16 19:56:49 +0200258 unsigned int nhandled = 0;
259 unsigned int sub_irq;
260 unsigned int n;
261 u16 reg;
262 int err;
263
264 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400265 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200266 mutex_unlock(&chip->reg_lock);
267
268 if (err)
269 goto out;
270
271 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
272 if (reg & (1 << n)) {
273 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
274 handle_nested_irq(sub_irq);
275 ++nhandled;
276 }
277 }
278out:
279 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
280}
281
Andrew Lunn294d7112018-02-22 22:58:32 +0100282static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
283{
284 struct mv88e6xxx_chip *chip = dev_id;
285
286 return mv88e6xxx_g1_irq_thread_work(chip);
287}
288
Andrew Lunndc30c352016-10-16 19:56:49 +0200289static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
290{
291 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
292
293 mutex_lock(&chip->reg_lock);
294}
295
296static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
297{
298 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
299 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
300 u16 reg;
301 int err;
302
Vivien Didelotd77f4322017-06-15 12:14:03 -0400303 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200304 if (err)
305 goto out;
306
307 reg &= ~mask;
308 reg |= (~chip->g1_irq.masked & mask);
309
Vivien Didelotd77f4322017-06-15 12:14:03 -0400310 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 if (err)
312 goto out;
313
314out:
315 mutex_unlock(&chip->reg_lock);
316}
317
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530318static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200319 .name = "mv88e6xxx-g1",
320 .irq_mask = mv88e6xxx_g1_irq_mask,
321 .irq_unmask = mv88e6xxx_g1_irq_unmask,
322 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
323 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
324};
325
326static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
327 unsigned int irq,
328 irq_hw_number_t hwirq)
329{
330 struct mv88e6xxx_chip *chip = d->host_data;
331
332 irq_set_chip_data(irq, d->host_data);
333 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
334 irq_set_noprobe(irq);
335
336 return 0;
337}
338
339static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
340 .map = mv88e6xxx_g1_irq_domain_map,
341 .xlate = irq_domain_xlate_twocell,
342};
343
Andrew Lunn294d7112018-02-22 22:58:32 +0100344static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200345{
346 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100347 u16 mask;
348
Vivien Didelotd77f4322017-06-15 12:14:03 -0400349 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100350 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400351 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100352
Andreas Färber5edef2f2016-11-27 23:26:28 +0100353 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100354 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200355 irq_dispose_mapping(virq);
356 }
357
Andrew Lunna3db3d32016-11-20 20:14:14 +0100358 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200359}
360
Andrew Lunn294d7112018-02-22 22:58:32 +0100361static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
362{
Andrew Lunnb19e5c12018-03-08 21:21:36 +0100363 mv88e6xxx_g1_irq_free_common(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100364
365 free_irq(chip->irq, chip);
366}
367
368static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200369{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100370 int err, irq, virq;
371 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200372
373 chip->g1_irq.nirqs = chip->info->g1_irqs;
374 chip->g1_irq.domain = irq_domain_add_simple(
375 NULL, chip->g1_irq.nirqs, 0,
376 &mv88e6xxx_g1_irq_domain_ops, chip);
377 if (!chip->g1_irq.domain)
378 return -ENOMEM;
379
380 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
381 irq_create_mapping(chip->g1_irq.domain, irq);
382
383 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
384 chip->g1_irq.masked = ~0;
385
Vivien Didelotd77f4322017-06-15 12:14:03 -0400386 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200387 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100388 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200389
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100390 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200391
Vivien Didelotd77f4322017-06-15 12:14:03 -0400392 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200393 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100394 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200395
396 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400397 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200398 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100399 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200400
Andrew Lunndc30c352016-10-16 19:56:49 +0200401 return 0;
402
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100403out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100404 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400405 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100406
407out_mapping:
408 for (irq = 0; irq < 16; irq++) {
409 virq = irq_find_mapping(chip->g1_irq.domain, irq);
410 irq_dispose_mapping(virq);
411 }
412
413 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200414
415 return err;
416}
417
Andrew Lunn294d7112018-02-22 22:58:32 +0100418static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
419{
420 int err;
421
422 err = mv88e6xxx_g1_irq_setup_common(chip);
423 if (err)
424 return err;
425
426 err = request_threaded_irq(chip->irq, NULL,
427 mv88e6xxx_g1_irq_thread_fn,
Andrew Lunn422a9fd62018-03-25 23:43:14 +0200428 IRQF_ONESHOT,
Andrew Lunn294d7112018-02-22 22:58:32 +0100429 dev_name(chip->dev), chip);
430 if (err)
431 mv88e6xxx_g1_irq_free_common(chip);
432
433 return err;
434}
435
436static void mv88e6xxx_irq_poll(struct kthread_work *work)
437{
438 struct mv88e6xxx_chip *chip = container_of(work,
439 struct mv88e6xxx_chip,
440 irq_poll_work.work);
441 mv88e6xxx_g1_irq_thread_work(chip);
442
443 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
444 msecs_to_jiffies(100));
445}
446
447static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
448{
449 int err;
450
451 err = mv88e6xxx_g1_irq_setup_common(chip);
452 if (err)
453 return err;
454
455 kthread_init_delayed_work(&chip->irq_poll_work,
456 mv88e6xxx_irq_poll);
457
458 chip->kworker = kthread_create_worker(0, dev_name(chip->dev));
459 if (IS_ERR(chip->kworker))
460 return PTR_ERR(chip->kworker);
461
462 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
463 msecs_to_jiffies(100));
464
465 return 0;
466}
467
468static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
469{
Andrew Lunn71f74ae2018-03-25 23:43:15 +0200470 mv88e6xxx_g1_irq_free_common(chip);
471
Andrew Lunn294d7112018-02-22 22:58:32 +0100472 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
473 kthread_destroy_worker(chip->kworker);
474}
475
Vivien Didelotec561272016-09-02 14:45:33 -0400476int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400477{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200478 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400479
Andrew Lunn6441e6692016-08-19 00:01:55 +0200480 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400481 u16 val;
482 int err;
483
484 err = mv88e6xxx_read(chip, addr, reg, &val);
485 if (err)
486 return err;
487
488 if (!(val & mask))
489 return 0;
490
491 usleep_range(1000, 2000);
492 }
493
Andrew Lunn30853552016-08-19 00:01:57 +0200494 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400495 return -ETIMEDOUT;
496}
497
Vivien Didelotf22ab642016-07-18 20:45:31 -0400498/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400499int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400500{
501 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200502 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400503
504 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200505 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
506 if (err)
507 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400508
509 /* Set the Update bit to trigger a write operation */
510 val = BIT(15) | update;
511
512 return mv88e6xxx_write(chip, addr, reg, val);
513}
514
Vivien Didelotd78343d2016-11-04 03:23:36 +0100515static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
516 int link, int speed, int duplex,
517 phy_interface_t mode)
518{
519 int err;
520
521 if (!chip->info->ops->port_set_link)
522 return 0;
523
524 /* Port's MAC control must not be changed unless the link is down */
525 err = chip->info->ops->port_set_link(chip, port, 0);
526 if (err)
527 return err;
528
529 if (chip->info->ops->port_set_speed) {
530 err = chip->info->ops->port_set_speed(chip, port, speed);
531 if (err && err != -EOPNOTSUPP)
532 goto restore_link;
533 }
534
535 if (chip->info->ops->port_set_duplex) {
536 err = chip->info->ops->port_set_duplex(chip, port, duplex);
537 if (err && err != -EOPNOTSUPP)
538 goto restore_link;
539 }
540
541 if (chip->info->ops->port_set_rgmii_delay) {
542 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
543 if (err && err != -EOPNOTSUPP)
544 goto restore_link;
545 }
546
Andrew Lunnf39908d2017-02-04 20:02:50 +0100547 if (chip->info->ops->port_set_cmode) {
548 err = chip->info->ops->port_set_cmode(chip, port, mode);
549 if (err && err != -EOPNOTSUPP)
550 goto restore_link;
551 }
552
Vivien Didelotd78343d2016-11-04 03:23:36 +0100553 err = 0;
554restore_link:
555 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400556 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100557
558 return err;
559}
560
Andrew Lunndea87022015-08-31 15:56:47 +0200561/* We expect the switch to perform auto negotiation if there is a real
562 * phy. However, in the case of a fixed link phy, we force the port
563 * settings from the fixed link settings.
564 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400565static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
566 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200567{
Vivien Didelot04bed142016-08-31 18:06:13 -0400568 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200569 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200570
571 if (!phy_is_pseudo_fixed_link(phydev))
572 return;
573
Vivien Didelotfad09c72016-06-21 12:28:20 -0400574 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100575 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
576 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400577 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100578
579 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400580 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200581}
582
Andrew Lunna605a0f2016-11-21 23:26:58 +0100583static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000584{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100585 if (!chip->info->ops->stats_snapshot)
586 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000587
Andrew Lunna605a0f2016-11-21 23:26:58 +0100588 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000589}
590
Andrew Lunne413e7e2015-04-02 04:06:38 +0200591static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100592 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
593 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
594 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
595 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
596 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
597 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
598 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
599 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
600 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
601 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
602 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
603 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
604 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
605 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
606 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
607 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
608 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
609 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
610 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
611 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
612 { "single", 4, 0x14, STATS_TYPE_BANK0, },
613 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
614 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
615 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
616 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
617 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
618 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
619 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
620 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
621 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
622 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
623 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
624 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
625 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
626 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
627 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
628 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
629 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
630 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
631 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
632 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
633 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
634 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
635 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
636 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
637 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
638 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
639 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
640 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
641 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
642 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
643 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
644 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
645 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
646 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
647 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
648 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
649 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
650 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200651};
652
Vivien Didelotfad09c72016-06-21 12:28:20 -0400653static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100654 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100655 int port, u16 bank1_select,
656 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200657{
Andrew Lunn80c46272015-06-20 18:42:30 +0200658 u32 low;
659 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100660 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200661 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200662 u64 value;
663
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100664 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100665 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200666 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
667 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800668 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200669
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200670 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100671 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200672 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
673 if (err)
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800674 return U64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200675 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200676 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100677 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100678 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100679 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100680 /* fall through */
681 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100682 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100683 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100684 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100685 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500686 break;
687 default:
Jisheng Zhang6c3442f2018-04-27 16:18:58 +0800688 return U64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200689 }
690 value = (((u64)high) << 16) | low;
691 return value;
692}
693
Andrew Lunn436fe172018-03-01 02:02:29 +0100694static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
695 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100696{
697 struct mv88e6xxx_hw_stat *stat;
698 int i, j;
699
700 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
701 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100702 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100703 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
704 ETH_GSTRING_LEN);
705 j++;
706 }
707 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100708
709 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100710}
711
Andrew Lunn436fe172018-03-01 02:02:29 +0100712static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
713 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100714{
Andrew Lunn436fe172018-03-01 02:02:29 +0100715 return mv88e6xxx_stats_get_strings(chip, data,
716 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100717}
718
Andrew Lunn436fe172018-03-01 02:02:29 +0100719static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
720 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100721{
Andrew Lunn436fe172018-03-01 02:02:29 +0100722 return mv88e6xxx_stats_get_strings(chip, data,
723 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100724}
725
Andrew Lunn65f60e42018-03-28 23:50:28 +0200726static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
727 "atu_member_violation",
728 "atu_miss_violation",
729 "atu_full_violation",
730 "vtu_member_violation",
731 "vtu_miss_violation",
732};
733
734static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
735{
736 unsigned int i;
737
738 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
739 strlcpy(data + i * ETH_GSTRING_LEN,
740 mv88e6xxx_atu_vtu_stats_strings[i],
741 ETH_GSTRING_LEN);
742}
743
Andrew Lunndfafe442016-11-21 23:27:02 +0100744static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
Florian Fainelli89f09042018-04-25 12:12:50 -0700745 u32 stringset, uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100746{
Vivien Didelot04bed142016-08-31 18:06:13 -0400747 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100748 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100749
Florian Fainelli89f09042018-04-25 12:12:50 -0700750 if (stringset != ETH_SS_STATS)
751 return;
752
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100753 mutex_lock(&chip->reg_lock);
754
Andrew Lunndfafe442016-11-21 23:27:02 +0100755 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100756 count = chip->info->ops->stats_get_strings(chip, data);
757
758 if (chip->info->ops->serdes_get_strings) {
759 data += count * ETH_GSTRING_LEN;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200760 count = chip->info->ops->serdes_get_strings(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100761 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100762
Andrew Lunn65f60e42018-03-28 23:50:28 +0200763 data += count * ETH_GSTRING_LEN;
764 mv88e6xxx_atu_vtu_get_strings(data);
765
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100766 mutex_unlock(&chip->reg_lock);
Andrew Lunndfafe442016-11-21 23:27:02 +0100767}
768
769static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
770 int types)
771{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100772 struct mv88e6xxx_hw_stat *stat;
773 int i, j;
774
775 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
776 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100777 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100778 j++;
779 }
780 return j;
781}
782
Andrew Lunndfafe442016-11-21 23:27:02 +0100783static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
784{
785 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
786 STATS_TYPE_PORT);
787}
788
789static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
790{
791 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
792 STATS_TYPE_BANK1);
793}
794
Florian Fainelli89f09042018-04-25 12:12:50 -0700795static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
Andrew Lunndfafe442016-11-21 23:27:02 +0100796{
797 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100798 int serdes_count = 0;
799 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100800
Florian Fainelli89f09042018-04-25 12:12:50 -0700801 if (sset != ETH_SS_STATS)
802 return 0;
803
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100804 mutex_lock(&chip->reg_lock);
Andrew Lunndfafe442016-11-21 23:27:02 +0100805 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +0100806 count = chip->info->ops->stats_get_sset_count(chip);
807 if (count < 0)
808 goto out;
809
810 if (chip->info->ops->serdes_get_sset_count)
811 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
812 port);
Andrew Lunn65f60e42018-03-28 23:50:28 +0200813 if (serdes_count < 0) {
Andrew Lunn436fe172018-03-01 02:02:29 +0100814 count = serdes_count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200815 goto out;
816 }
817 count += serdes_count;
818 count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
819
Andrew Lunn436fe172018-03-01 02:02:29 +0100820out:
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100821 mutex_unlock(&chip->reg_lock);
Andrew Lunndfafe442016-11-21 23:27:02 +0100822
Andrew Lunn436fe172018-03-01 02:02:29 +0100823 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +0100824}
825
Andrew Lunn436fe172018-03-01 02:02:29 +0100826static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
827 uint64_t *data, int types,
828 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100829{
830 struct mv88e6xxx_hw_stat *stat;
831 int i, j;
832
833 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
834 stat = &mv88e6xxx_hw_stats[i];
835 if (stat->type & types) {
Andrew Lunn377cda12018-02-15 14:38:34 +0100836 mutex_lock(&chip->reg_lock);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100837 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
838 bank1_select,
839 histogram);
Andrew Lunn377cda12018-02-15 14:38:34 +0100840 mutex_unlock(&chip->reg_lock);
841
Andrew Lunn052f9472016-11-21 23:27:03 +0100842 j++;
843 }
844 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100845 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +0100846}
847
Andrew Lunn436fe172018-03-01 02:02:29 +0100848static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
849 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100850{
851 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100852 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400853 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100854}
855
Andrew Lunn436fe172018-03-01 02:02:29 +0100856static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
857 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100858{
859 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100860 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400861 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
862 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100863}
864
Andrew Lunn436fe172018-03-01 02:02:29 +0100865static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
866 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +0100867{
868 return mv88e6xxx_stats_get_stats(chip, port, data,
869 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400870 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
871 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100872}
873
Andrew Lunn65f60e42018-03-28 23:50:28 +0200874static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
875 uint64_t *data)
876{
877 *data++ = chip->ports[port].atu_member_violation;
878 *data++ = chip->ports[port].atu_miss_violation;
879 *data++ = chip->ports[port].atu_full_violation;
880 *data++ = chip->ports[port].vtu_member_violation;
881 *data++ = chip->ports[port].vtu_miss_violation;
882}
883
Andrew Lunn052f9472016-11-21 23:27:03 +0100884static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
885 uint64_t *data)
886{
Andrew Lunn436fe172018-03-01 02:02:29 +0100887 int count = 0;
888
Andrew Lunn052f9472016-11-21 23:27:03 +0100889 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +0100890 count = chip->info->ops->stats_get_stats(chip, port, data);
891
Andrew Lunn65f60e42018-03-28 23:50:28 +0200892 mutex_lock(&chip->reg_lock);
Andrew Lunn436fe172018-03-01 02:02:29 +0100893 if (chip->info->ops->serdes_get_stats) {
894 data += count;
Andrew Lunn65f60e42018-03-28 23:50:28 +0200895 count = chip->info->ops->serdes_get_stats(chip, port, data);
Andrew Lunn436fe172018-03-01 02:02:29 +0100896 }
Andrew Lunn65f60e42018-03-28 23:50:28 +0200897 data += count;
898 mv88e6xxx_atu_vtu_get_stats(chip, port, data);
899 mutex_unlock(&chip->reg_lock);
Andrew Lunn052f9472016-11-21 23:27:03 +0100900}
901
Vivien Didelotf81ec902016-05-09 13:22:58 -0400902static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
903 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000904{
Vivien Didelot04bed142016-08-31 18:06:13 -0400905 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000906 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000907
Vivien Didelotfad09c72016-06-21 12:28:20 -0400908 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000909
Andrew Lunna605a0f2016-11-21 23:26:58 +0100910 ret = mv88e6xxx_stats_snapshot(chip, port);
Andrew Lunn377cda12018-02-15 14:38:34 +0100911 mutex_unlock(&chip->reg_lock);
912
913 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000914 return;
Andrew Lunn052f9472016-11-21 23:27:03 +0100915
916 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000917
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000918}
Ben Hutchings98e67302011-11-25 14:36:19 +0000919
Andrew Lunnde2273872016-11-21 23:27:01 +0100920static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
921{
922 if (chip->info->ops->stats_set_histogram)
923 return chip->info->ops->stats_set_histogram(chip);
924
925 return 0;
926}
927
Vivien Didelotf81ec902016-05-09 13:22:58 -0400928static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700929{
930 return 32 * sizeof(u16);
931}
932
Vivien Didelotf81ec902016-05-09 13:22:58 -0400933static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
934 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700935{
Vivien Didelot04bed142016-08-31 18:06:13 -0400936 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200937 int err;
938 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700939 u16 *p = _p;
940 int i;
941
942 regs->version = 0;
943
944 memset(p, 0xff, 32 * sizeof(u16));
945
Vivien Didelotfad09c72016-06-21 12:28:20 -0400946 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400947
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700948 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700949
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200950 err = mv88e6xxx_port_read(chip, port, i, &reg);
951 if (!err)
952 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700953 }
Vivien Didelot23062512016-05-09 13:22:45 -0400954
Vivien Didelotfad09c72016-06-21 12:28:20 -0400955 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700956}
957
Vivien Didelot08f50062017-08-01 16:32:41 -0400958static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
959 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800960{
Vivien Didelot5480db62017-08-01 16:32:40 -0400961 /* Nothing to do on the port's MAC */
962 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800963}
964
Vivien Didelot08f50062017-08-01 16:32:41 -0400965static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
966 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800967{
Vivien Didelot5480db62017-08-01 16:32:40 -0400968 /* Nothing to do on the port's MAC */
969 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800970}
971
Vivien Didelote5887a22017-03-30 17:37:11 -0400972static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700973{
Vivien Didelote5887a22017-03-30 17:37:11 -0400974 struct dsa_switch *ds = NULL;
975 struct net_device *br;
976 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500977 int i;
978
Vivien Didelote5887a22017-03-30 17:37:11 -0400979 if (dev < DSA_MAX_SWITCHES)
980 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500981
Vivien Didelote5887a22017-03-30 17:37:11 -0400982 /* Prevent frames from unknown switch or port */
983 if (!ds || port >= ds->num_ports)
984 return 0;
985
986 /* Frames from DSA links and CPU ports can egress any local port */
987 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
988 return mv88e6xxx_port_mask(chip);
989
990 br = ds->ports[port].bridge_dev;
991 pvlan = 0;
992
993 /* Frames from user ports can egress any local DSA links and CPU ports,
994 * as well as any local member of their bridge group.
995 */
996 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
997 if (dsa_is_cpu_port(chip->ds, i) ||
998 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -0400999 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -04001000 pvlan |= BIT(i);
1001
1002 return pvlan;
1003}
1004
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001005static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001006{
1007 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001008
1009 /* prevent frames from going back out of the port they came in on */
1010 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001011
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001012 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001013}
1014
Vivien Didelotf81ec902016-05-09 13:22:58 -04001015static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1016 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001017{
Vivien Didelot04bed142016-08-31 18:06:13 -04001018 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -04001019 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001020
Vivien Didelotfad09c72016-06-21 12:28:20 -04001021 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -04001022 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001023 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001024
1025 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001026 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001027}
1028
Vivien Didelotb28f8722018-04-26 21:56:44 -04001029static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
1030{
1031 /* Clear all trunk masks and mapping */
1032 if (chip->info->global2_addr)
1033 return mv88e6xxx_g2_trunk_clear(chip);
1034
1035 return 0;
1036}
1037
Vivien Didelot9e907d72017-07-17 13:03:43 -04001038static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
1039{
1040 if (chip->info->ops->pot_clear)
1041 return chip->info->ops->pot_clear(chip);
1042
1043 return 0;
1044}
1045
Vivien Didelot51c901a2017-07-17 13:03:41 -04001046static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
1047{
1048 if (chip->info->ops->mgmt_rsvd2cpu)
1049 return chip->info->ops->mgmt_rsvd2cpu(chip);
1050
1051 return 0;
1052}
1053
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001054static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1055{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001056 int err;
1057
Vivien Didelotdaefc942017-03-11 16:12:54 -05001058 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1059 if (err)
1060 return err;
1061
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001062 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1063 if (err)
1064 return err;
1065
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001066 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1067}
1068
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001069static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1070{
1071 int port;
1072 int err;
1073
1074 if (!chip->info->ops->irl_init_all)
1075 return 0;
1076
1077 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1078 /* Disable ingress rate limiting by resetting all per port
1079 * ingress rate limit resources to their initial state.
1080 */
1081 err = chip->info->ops->irl_init_all(chip, port);
1082 if (err)
1083 return err;
1084 }
1085
1086 return 0;
1087}
1088
Vivien Didelot04a69a12017-10-13 14:18:05 -04001089static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1090{
1091 if (chip->info->ops->set_switch_mac) {
1092 u8 addr[ETH_ALEN];
1093
1094 eth_random_addr(addr);
1095
1096 return chip->info->ops->set_switch_mac(chip, addr);
1097 }
1098
1099 return 0;
1100}
1101
Vivien Didelot17a15942017-03-30 17:37:09 -04001102static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1103{
1104 u16 pvlan = 0;
1105
1106 if (!mv88e6xxx_has_pvt(chip))
1107 return -EOPNOTSUPP;
1108
1109 /* Skip the local source device, which uses in-chip port VLAN */
1110 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001111 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001112
1113 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1114}
1115
Vivien Didelot81228992017-03-30 17:37:08 -04001116static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1117{
Vivien Didelot17a15942017-03-30 17:37:09 -04001118 int dev, port;
1119 int err;
1120
Vivien Didelot81228992017-03-30 17:37:08 -04001121 if (!mv88e6xxx_has_pvt(chip))
1122 return 0;
1123
1124 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1125 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1126 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001127 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1128 if (err)
1129 return err;
1130
1131 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1132 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1133 err = mv88e6xxx_pvt_map(chip, dev, port);
1134 if (err)
1135 return err;
1136 }
1137 }
1138
1139 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001140}
1141
Vivien Didelot749efcb2016-09-22 16:49:24 -04001142static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1143{
1144 struct mv88e6xxx_chip *chip = ds->priv;
1145 int err;
1146
1147 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001148 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001149 mutex_unlock(&chip->reg_lock);
1150
1151 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001152 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001153}
1154
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001155static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1156{
1157 if (!chip->info->max_vid)
1158 return 0;
1159
1160 return mv88e6xxx_g1_vtu_flush(chip);
1161}
1162
Vivien Didelotf1394b72017-05-01 14:05:22 -04001163static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1164 struct mv88e6xxx_vtu_entry *entry)
1165{
1166 if (!chip->info->ops->vtu_getnext)
1167 return -EOPNOTSUPP;
1168
1169 return chip->info->ops->vtu_getnext(chip, entry);
1170}
1171
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001172static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1173 struct mv88e6xxx_vtu_entry *entry)
1174{
1175 if (!chip->info->ops->vtu_loadpurge)
1176 return -EOPNOTSUPP;
1177
1178 return chip->info->ops->vtu_loadpurge(chip, entry);
1179}
1180
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001181static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001182{
1183 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001184 struct mv88e6xxx_vtu_entry vlan = {
1185 .vid = chip->info->max_vid,
1186 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001187 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001188
1189 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1190
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001191 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001192 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001193 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001194 if (err)
1195 return err;
1196
1197 set_bit(*fid, fid_bitmap);
1198 }
1199
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001200 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001201 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001202 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001203 if (err)
1204 return err;
1205
1206 if (!vlan.valid)
1207 break;
1208
1209 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001210 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001211
1212 /* The reset value 0x000 is used to indicate that multiple address
1213 * databases are not needed. Return the next positive available.
1214 */
1215 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001216 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001217 return -ENOSPC;
1218
1219 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001220 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001221}
1222
Vivien Didelot567aa592017-05-01 14:05:25 -04001223static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1224 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001225{
1226 int err;
1227
1228 if (!vid)
1229 return -EINVAL;
1230
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001231 entry->vid = vid - 1;
1232 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001233
Vivien Didelotf1394b72017-05-01 14:05:22 -04001234 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001235 if (err)
1236 return err;
1237
Vivien Didelot567aa592017-05-01 14:05:25 -04001238 if (entry->vid == vid && entry->valid)
1239 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001240
Vivien Didelot567aa592017-05-01 14:05:25 -04001241 if (new) {
1242 int i;
1243
1244 /* Initialize a fresh VLAN entry */
1245 memset(entry, 0, sizeof(*entry));
1246 entry->valid = true;
1247 entry->vid = vid;
1248
Vivien Didelot553a7682017-06-07 18:12:16 -04001249 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001250 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001251 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001252 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001253
1254 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001255 }
1256
Vivien Didelot567aa592017-05-01 14:05:25 -04001257 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1258 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001259}
1260
Vivien Didelotda9c3592016-02-12 12:09:40 -05001261static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1262 u16 vid_begin, u16 vid_end)
1263{
Vivien Didelot04bed142016-08-31 18:06:13 -04001264 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001265 struct mv88e6xxx_vtu_entry vlan = {
1266 .vid = vid_begin - 1,
1267 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001268 int i, err;
1269
Andrew Lunndb06ae412017-09-25 23:32:20 +02001270 /* DSA and CPU ports have to be members of multiple vlans */
1271 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1272 return 0;
1273
Vivien Didelotda9c3592016-02-12 12:09:40 -05001274 if (!vid_begin)
1275 return -EOPNOTSUPP;
1276
Vivien Didelotfad09c72016-06-21 12:28:20 -04001277 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001278
Vivien Didelotda9c3592016-02-12 12:09:40 -05001279 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001280 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001281 if (err)
1282 goto unlock;
1283
1284 if (!vlan.valid)
1285 break;
1286
1287 if (vlan.vid > vid_end)
1288 break;
1289
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001290 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001291 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1292 continue;
1293
Andrew Lunncd886462017-11-09 22:29:53 +01001294 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001295 continue;
1296
Vivien Didelotbd00e052017-05-01 14:05:11 -04001297 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001298 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001299 continue;
1300
Vivien Didelotc8652c82017-10-16 11:12:19 -04001301 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001302 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001303 break; /* same bridge, check next VLAN */
1304
Vivien Didelotc8652c82017-10-16 11:12:19 -04001305 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001306 continue;
1307
Andrew Lunn743fcc22017-11-09 22:29:54 +01001308 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1309 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001310 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001311 err = -EOPNOTSUPP;
1312 goto unlock;
1313 }
1314 } while (vlan.vid < vid_end);
1315
1316unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001317 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001318
1319 return err;
1320}
1321
Vivien Didelotf81ec902016-05-09 13:22:58 -04001322static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1323 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001324{
Vivien Didelot04bed142016-08-31 18:06:13 -04001325 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001326 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1327 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001328 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001329
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001330 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001331 return -EOPNOTSUPP;
1332
Vivien Didelotfad09c72016-06-21 12:28:20 -04001333 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001334 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001335 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001336
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001337 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001338}
1339
Vivien Didelot57d32312016-06-20 13:13:58 -04001340static int
1341mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001342 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001343{
Vivien Didelot04bed142016-08-31 18:06:13 -04001344 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001345 int err;
1346
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001347 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001348 return -EOPNOTSUPP;
1349
Vivien Didelotda9c3592016-02-12 12:09:40 -05001350 /* If the requested port doesn't belong to the same bridge as the VLAN
1351 * members, do not support it (yet) and fallback to software VLAN.
1352 */
1353 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1354 vlan->vid_end);
1355 if (err)
1356 return err;
1357
Vivien Didelot76e398a2015-11-01 12:33:55 -05001358 /* We don't need any dynamic resource from the kernel (yet),
1359 * so skip the prepare phase.
1360 */
1361 return 0;
1362}
1363
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001364static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1365 const unsigned char *addr, u16 vid,
1366 u8 state)
1367{
1368 struct mv88e6xxx_vtu_entry vlan;
1369 struct mv88e6xxx_atu_entry entry;
1370 int err;
1371
1372 /* Null VLAN ID corresponds to the port private database */
1373 if (vid == 0)
1374 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1375 else
1376 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1377 if (err)
1378 return err;
1379
1380 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1381 ether_addr_copy(entry.mac, addr);
1382 eth_addr_dec(entry.mac);
1383
1384 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1385 if (err)
1386 return err;
1387
1388 /* Initialize a fresh ATU entry if it isn't found */
1389 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1390 !ether_addr_equal(entry.mac, addr)) {
1391 memset(&entry, 0, sizeof(entry));
1392 ether_addr_copy(entry.mac, addr);
1393 }
1394
1395 /* Purge the ATU entry only if no port is using it anymore */
1396 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1397 entry.portvec &= ~BIT(port);
1398 if (!entry.portvec)
1399 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1400 } else {
1401 entry.portvec |= BIT(port);
1402 entry.state = state;
1403 }
1404
1405 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1406}
1407
Andrew Lunn87fa8862017-11-09 22:29:56 +01001408static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1409 u16 vid)
1410{
1411 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1412 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1413
1414 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1415}
1416
1417static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1418{
1419 int port;
1420 int err;
1421
1422 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1423 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1424 if (err)
1425 return err;
1426 }
1427
1428 return 0;
1429}
1430
Vivien Didelotfad09c72016-06-21 12:28:20 -04001431static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001432 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001433{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001434 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001435 int err;
1436
Vivien Didelot567aa592017-05-01 14:05:25 -04001437 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001438 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001439 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001440
Vivien Didelotc91498e2017-06-07 18:12:13 -04001441 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001442
Andrew Lunn87fa8862017-11-09 22:29:56 +01001443 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1444 if (err)
1445 return err;
1446
1447 return mv88e6xxx_broadcast_setup(chip, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001448}
1449
Vivien Didelotf81ec902016-05-09 13:22:58 -04001450static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001451 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001452{
Vivien Didelot04bed142016-08-31 18:06:13 -04001453 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001454 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1455 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001456 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001457 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001458
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001459 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001460 return;
1461
Vivien Didelotc91498e2017-06-07 18:12:13 -04001462 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001463 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001464 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001465 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001466 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001467 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001468
Vivien Didelotfad09c72016-06-21 12:28:20 -04001469 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001470
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001471 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001472 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001473 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1474 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001475
Vivien Didelot77064f32016-11-04 03:23:30 +01001476 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001477 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1478 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001479
Vivien Didelotfad09c72016-06-21 12:28:20 -04001480 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001481}
1482
Vivien Didelotfad09c72016-06-21 12:28:20 -04001483static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001484 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001485{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001486 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001487 int i, err;
1488
Vivien Didelot567aa592017-05-01 14:05:25 -04001489 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001490 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001491 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001492
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001493 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001494 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001495 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001496
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001497 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001498
1499 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001500 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001501 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001502 if (vlan.member[i] !=
1503 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001504 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001505 break;
1506 }
1507 }
1508
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001509 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001510 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001511 return err;
1512
Vivien Didelote606ca32017-03-11 16:12:55 -05001513 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001514}
1515
Vivien Didelotf81ec902016-05-09 13:22:58 -04001516static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1517 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001518{
Vivien Didelot04bed142016-08-31 18:06:13 -04001519 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001520 u16 pvid, vid;
1521 int err = 0;
1522
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001523 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001524 return -EOPNOTSUPP;
1525
Vivien Didelotfad09c72016-06-21 12:28:20 -04001526 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001527
Vivien Didelot77064f32016-11-04 03:23:30 +01001528 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001529 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001530 goto unlock;
1531
Vivien Didelot76e398a2015-11-01 12:33:55 -05001532 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001533 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001534 if (err)
1535 goto unlock;
1536
1537 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001538 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001539 if (err)
1540 goto unlock;
1541 }
1542 }
1543
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001544unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001545 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001546
1547 return err;
1548}
1549
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001550static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1551 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001552{
Vivien Didelot04bed142016-08-31 18:06:13 -04001553 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001554 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001555
Vivien Didelotfad09c72016-06-21 12:28:20 -04001556 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001557 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1558 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001559 mutex_unlock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001560
1561 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001562}
1563
Vivien Didelotf81ec902016-05-09 13:22:58 -04001564static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001565 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001566{
Vivien Didelot04bed142016-08-31 18:06:13 -04001567 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001568 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001569
Vivien Didelotfad09c72016-06-21 12:28:20 -04001570 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001571 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001572 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001573 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001574
Vivien Didelot83dabd12016-08-31 11:50:04 -04001575 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001576}
1577
Vivien Didelot83dabd12016-08-31 11:50:04 -04001578static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1579 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001580 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001581{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001582 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001583 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001584 int err;
1585
Vivien Didelot27c0e602017-06-15 12:14:01 -04001586 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001587 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001588
1589 do {
Andrew Lunna61e5402018-02-15 14:38:35 +01001590 mutex_lock(&chip->reg_lock);
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001591 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Andrew Lunna61e5402018-02-15 14:38:35 +01001592 mutex_unlock(&chip->reg_lock);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001593 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001594 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001595
Vivien Didelot27c0e602017-06-15 12:14:01 -04001596 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001597 break;
1598
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001599 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001600 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001601
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001602 if (!is_unicast_ether_addr(addr.mac))
1603 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001604
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001605 is_static = (addr.state ==
1606 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1607 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001608 if (err)
1609 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001610 } while (!is_broadcast_ether_addr(addr.mac));
1611
1612 return err;
1613}
1614
Vivien Didelot83dabd12016-08-31 11:50:04 -04001615static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001616 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001617{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001618 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001619 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001620 };
1621 u16 fid;
1622 int err;
1623
1624 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Andrew Lunna61e5402018-02-15 14:38:35 +01001625 mutex_lock(&chip->reg_lock);
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001626 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Andrew Lunna61e5402018-02-15 14:38:35 +01001627 mutex_unlock(&chip->reg_lock);
1628
Vivien Didelot83dabd12016-08-31 11:50:04 -04001629 if (err)
1630 return err;
1631
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001632 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001633 if (err)
1634 return err;
1635
1636 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001637 do {
Andrew Lunna61e5402018-02-15 14:38:35 +01001638 mutex_lock(&chip->reg_lock);
Vivien Didelotf1394b72017-05-01 14:05:22 -04001639 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Andrew Lunna61e5402018-02-15 14:38:35 +01001640 mutex_unlock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001641 if (err)
1642 return err;
1643
1644 if (!vlan.valid)
1645 break;
1646
1647 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001648 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001649 if (err)
1650 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001651 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001652
1653 return err;
1654}
1655
Vivien Didelotf81ec902016-05-09 13:22:58 -04001656static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001657 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001658{
Vivien Didelot04bed142016-08-31 18:06:13 -04001659 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001660
Andrew Lunna61e5402018-02-15 14:38:35 +01001661 return mv88e6xxx_port_db_dump(chip, port, cb, data);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001662}
1663
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001664static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1665 struct net_device *br)
1666{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001667 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001668 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001669 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001670 int err;
1671
1672 /* Remap the Port VLAN of each local bridge group member */
1673 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1674 if (chip->ds->ports[port].bridge_dev == br) {
1675 err = mv88e6xxx_port_vlan_map(chip, port);
1676 if (err)
1677 return err;
1678 }
1679 }
1680
Vivien Didelote96a6e02017-03-30 17:37:13 -04001681 if (!mv88e6xxx_has_pvt(chip))
1682 return 0;
1683
1684 /* Remap the Port VLAN of each cross-chip bridge group member */
1685 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1686 ds = chip->ds->dst->ds[dev];
1687 if (!ds)
1688 break;
1689
1690 for (port = 0; port < ds->num_ports; ++port) {
1691 if (ds->ports[port].bridge_dev == br) {
1692 err = mv88e6xxx_pvt_map(chip, dev, port);
1693 if (err)
1694 return err;
1695 }
1696 }
1697 }
1698
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001699 return 0;
1700}
1701
Vivien Didelotf81ec902016-05-09 13:22:58 -04001702static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001703 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001704{
Vivien Didelot04bed142016-08-31 18:06:13 -04001705 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001706 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001707
Vivien Didelotfad09c72016-06-21 12:28:20 -04001708 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001709 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001710 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001711
Vivien Didelot466dfa02016-02-26 13:16:05 -05001712 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001713}
1714
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001715static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1716 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001717{
Vivien Didelot04bed142016-08-31 18:06:13 -04001718 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001719
Vivien Didelotfad09c72016-06-21 12:28:20 -04001720 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001721 if (mv88e6xxx_bridge_map(chip, br) ||
1722 mv88e6xxx_port_vlan_map(chip, port))
1723 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001724 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001725}
1726
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001727static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1728 int port, struct net_device *br)
1729{
1730 struct mv88e6xxx_chip *chip = ds->priv;
1731 int err;
1732
1733 if (!mv88e6xxx_has_pvt(chip))
1734 return 0;
1735
1736 mutex_lock(&chip->reg_lock);
1737 err = mv88e6xxx_pvt_map(chip, dev, port);
1738 mutex_unlock(&chip->reg_lock);
1739
1740 return err;
1741}
1742
1743static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1744 int port, struct net_device *br)
1745{
1746 struct mv88e6xxx_chip *chip = ds->priv;
1747
1748 if (!mv88e6xxx_has_pvt(chip))
1749 return;
1750
1751 mutex_lock(&chip->reg_lock);
1752 if (mv88e6xxx_pvt_map(chip, dev, port))
1753 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1754 mutex_unlock(&chip->reg_lock);
1755}
1756
Vivien Didelot17e708b2016-12-05 17:30:27 -05001757static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1758{
1759 if (chip->info->ops->reset)
1760 return chip->info->ops->reset(chip);
1761
1762 return 0;
1763}
1764
Vivien Didelot309eca62016-12-05 17:30:26 -05001765static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1766{
1767 struct gpio_desc *gpiod = chip->reset;
1768
1769 /* If there is a GPIO connected to the reset pin, toggle it */
1770 if (gpiod) {
1771 gpiod_set_value_cansleep(gpiod, 1);
1772 usleep_range(10000, 20000);
1773 gpiod_set_value_cansleep(gpiod, 0);
1774 usleep_range(10000, 20000);
1775 }
1776}
1777
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001778static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1779{
1780 int i, err;
1781
1782 /* Set all ports to the Disabled state */
1783 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001784 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001785 if (err)
1786 return err;
1787 }
1788
1789 /* Wait for transmit queues to drain,
1790 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1791 */
1792 usleep_range(2000, 4000);
1793
1794 return 0;
1795}
1796
Vivien Didelotfad09c72016-06-21 12:28:20 -04001797static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001798{
Vivien Didelota935c052016-09-29 12:21:53 -04001799 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001800
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001801 err = mv88e6xxx_disable_ports(chip);
1802 if (err)
1803 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001804
Vivien Didelot309eca62016-12-05 17:30:26 -05001805 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001806
Vivien Didelot17e708b2016-12-05 17:30:27 -05001807 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001808}
1809
Vivien Didelot43145572017-03-11 16:12:59 -05001810static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001811 enum mv88e6xxx_frame_mode frame,
1812 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001813{
1814 int err;
1815
Vivien Didelot43145572017-03-11 16:12:59 -05001816 if (!chip->info->ops->port_set_frame_mode)
1817 return -EOPNOTSUPP;
1818
1819 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001820 if (err)
1821 return err;
1822
Vivien Didelot43145572017-03-11 16:12:59 -05001823 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1824 if (err)
1825 return err;
1826
1827 if (chip->info->ops->port_set_ether_type)
1828 return chip->info->ops->port_set_ether_type(chip, port, etype);
1829
1830 return 0;
1831}
1832
1833static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1834{
1835 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001836 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001837 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001838}
1839
1840static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1841{
1842 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001843 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001844 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001845}
1846
1847static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1848{
1849 return mv88e6xxx_set_port_mode(chip, port,
1850 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001851 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1852 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001853}
1854
1855static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1856{
1857 if (dsa_is_dsa_port(chip->ds, port))
1858 return mv88e6xxx_set_port_mode_dsa(chip, port);
1859
Vivien Didelot2b3e9892017-10-26 11:22:54 -04001860 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05001861 return mv88e6xxx_set_port_mode_normal(chip, port);
1862
1863 /* Setup CPU port mode depending on its supported tag format */
1864 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1865 return mv88e6xxx_set_port_mode_dsa(chip, port);
1866
1867 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1868 return mv88e6xxx_set_port_mode_edsa(chip, port);
1869
1870 return -EINVAL;
1871}
1872
Vivien Didelotea698f42017-03-11 16:12:50 -05001873static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1874{
1875 bool message = dsa_is_dsa_port(chip->ds, port);
1876
1877 return mv88e6xxx_port_set_message_port(chip, port, message);
1878}
1879
Vivien Didelot601aeed2017-03-11 16:13:00 -05001880static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1881{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05001882 struct dsa_switch *ds = chip->ds;
1883 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05001884
1885 /* Upstream ports flood frames with unknown unicast or multicast DA */
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05001886 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
Vivien Didelot601aeed2017-03-11 16:13:00 -05001887 if (chip->info->ops->port_set_egress_floods)
1888 return chip->info->ops->port_set_egress_floods(chip, port,
1889 flood, flood);
1890
1891 return 0;
1892}
1893
Andrew Lunn6d917822017-05-26 01:03:21 +02001894static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1895 bool on)
1896{
Vivien Didelot523a8902017-05-26 18:02:42 -04001897 if (chip->info->ops->serdes_power)
1898 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001899
Vivien Didelot523a8902017-05-26 18:02:42 -04001900 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001901}
1902
Vivien Didelotfa371c82017-12-05 15:34:10 -05001903static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
1904{
1905 struct dsa_switch *ds = chip->ds;
1906 int upstream_port;
1907 int err;
1908
Vivien Didelot07073c72017-12-05 15:34:13 -05001909 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05001910 if (chip->info->ops->port_set_upstream_port) {
1911 err = chip->info->ops->port_set_upstream_port(chip, port,
1912 upstream_port);
1913 if (err)
1914 return err;
1915 }
1916
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05001917 if (port == upstream_port) {
1918 if (chip->info->ops->set_cpu_port) {
1919 err = chip->info->ops->set_cpu_port(chip,
1920 upstream_port);
1921 if (err)
1922 return err;
1923 }
1924
1925 if (chip->info->ops->set_egress_port) {
1926 err = chip->info->ops->set_egress_port(chip,
1927 upstream_port);
1928 if (err)
1929 return err;
1930 }
1931 }
1932
Vivien Didelotfa371c82017-12-05 15:34:10 -05001933 return 0;
1934}
1935
Vivien Didelotfad09c72016-06-21 12:28:20 -04001936static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001937{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001938 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001939 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001940 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001941
Vivien Didelotd78343d2016-11-04 03:23:36 +01001942 /* MAC Forcing register: don't force link, speed, duplex or flow control
1943 * state to any particular values on physical ports, but force the CPU
1944 * port and all DSA ports to their maximum bandwidth and full duplex.
1945 */
1946 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1947 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1948 SPEED_MAX, DUPLEX_FULL,
1949 PHY_INTERFACE_MODE_NA);
1950 else
1951 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1952 SPEED_UNFORCED, DUPLEX_UNFORCED,
1953 PHY_INTERFACE_MODE_NA);
1954 if (err)
1955 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001956
1957 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1958 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1959 * tunneling, determine priority by looking at 802.1p and IP
1960 * priority fields (IP prio has precedence), and set STP state
1961 * to Forwarding.
1962 *
1963 * If this is the CPU link, use DSA or EDSA tagging depending
1964 * on which tagging mode was configured.
1965 *
1966 * If this is a link to another switch, use DSA tagging mode.
1967 *
1968 * If this is the upstream port for this switch, enable
1969 * forwarding of unknown unicasts and multicasts.
1970 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001971 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1972 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1973 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1974 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001975 if (err)
1976 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001977
Vivien Didelot601aeed2017-03-11 16:13:00 -05001978 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001979 if (err)
1980 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001981
Vivien Didelot601aeed2017-03-11 16:13:00 -05001982 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001983 if (err)
1984 return err;
1985
Andrew Lunn04aca992017-05-26 01:03:24 +02001986 /* Enable the SERDES interface for DSA and CPU ports. Normal
1987 * ports SERDES are enabled when the port is enabled, thus
1988 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001989 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001990 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1991 err = mv88e6xxx_serdes_power(chip, port, true);
1992 if (err)
1993 return err;
1994 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001995
Vivien Didelot8efdda42015-08-13 12:52:23 -04001996 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001997 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001998 * untagged frames on this port, do a destination address lookup on all
1999 * received packets as usual, disable ARP mirroring and don't send a
2000 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002001 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002002 err = mv88e6xxx_port_set_map_da(chip, port);
2003 if (err)
2004 return err;
2005
Vivien Didelotfa371c82017-12-05 15:34:10 -05002006 err = mv88e6xxx_setup_upstream_port(chip, port);
2007 if (err)
2008 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002009
Andrew Lunna23b2962017-02-04 20:15:28 +01002010 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04002011 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01002012 if (err)
2013 return err;
2014
Vivien Didelotcd782652017-06-08 18:34:13 -04002015 if (chip->info->ops->port_set_jumbo_size) {
2016 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01002017 if (err)
2018 return err;
2019 }
2020
Andrew Lunn54d792f2015-05-06 01:09:47 +02002021 /* Port Association Vector: when learning source addresses
2022 * of packets, add the address to the address database using
2023 * a port bitmap that has only the bit for this port set and
2024 * the other bits clear.
2025 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002026 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002027 /* Disable learning for CPU port */
2028 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002029 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002030
Vivien Didelot2a4614e2017-06-12 12:37:43 -04002031 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
2032 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002033 if (err)
2034 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002035
2036 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04002037 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
2038 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002039 if (err)
2040 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002041
Vivien Didelot08984322017-06-08 18:34:12 -04002042 if (chip->info->ops->port_pause_limit) {
2043 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002044 if (err)
2045 return err;
2046 }
2047
Vivien Didelotc8c94892017-03-11 16:13:01 -05002048 if (chip->info->ops->port_disable_learn_limit) {
2049 err = chip->info->ops->port_disable_learn_limit(chip, port);
2050 if (err)
2051 return err;
2052 }
2053
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002054 if (chip->info->ops->port_disable_pri_override) {
2055 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002056 if (err)
2057 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002058 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002059
Andrew Lunnef0a7312016-12-03 04:35:16 +01002060 if (chip->info->ops->port_tag_remap) {
2061 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002062 if (err)
2063 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002064 }
2065
Andrew Lunnef70b112016-12-03 04:45:18 +01002066 if (chip->info->ops->port_egress_rate_limiting) {
2067 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002068 if (err)
2069 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002070 }
2071
Vivien Didelotea698f42017-03-11 16:12:50 -05002072 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002073 if (err)
2074 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002075
Vivien Didelot207afda2016-04-14 14:42:09 -04002076 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002077 * database, and allow bidirectional communication between the
2078 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002079 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002080 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002081 if (err)
2082 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002083
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002084 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002085 if (err)
2086 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002087
2088 /* Default VLAN ID and priority: don't set a default VLAN
2089 * ID, and set the default packet priority to zero.
2090 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002091 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002092}
2093
Andrew Lunn04aca992017-05-26 01:03:24 +02002094static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2095 struct phy_device *phydev)
2096{
2097 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002098 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002099
2100 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04002101 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02002102 mutex_unlock(&chip->reg_lock);
2103
2104 return err;
2105}
2106
2107static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
2108 struct phy_device *phydev)
2109{
2110 struct mv88e6xxx_chip *chip = ds->priv;
2111
2112 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04002113 if (mv88e6xxx_serdes_power(chip, port, false))
2114 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02002115 mutex_unlock(&chip->reg_lock);
2116}
2117
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002118static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2119 unsigned int ageing_time)
2120{
Vivien Didelot04bed142016-08-31 18:06:13 -04002121 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002122 int err;
2123
2124 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002125 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002126 mutex_unlock(&chip->reg_lock);
2127
2128 return err;
2129}
2130
Vivien Didelot97299342016-07-18 20:45:30 -04002131static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002132{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002133 struct dsa_switch *ds = chip->ds;
Vivien Didelot08a01262016-05-09 13:22:50 -04002134 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002135
Vivien Didelot50484ff2016-05-09 13:22:54 -04002136 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotd77f4322017-06-15 12:14:03 -04002137 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
2138 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
Vivien Didelota935c052016-09-29 12:21:53 -04002139 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002140 if (err)
2141 return err;
2142
Vivien Didelot08a01262016-05-09 13:22:50 -04002143 /* Configure the IP ToS mapping registers. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04002144 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002145 if (err)
2146 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002147 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002148 if (err)
2149 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002150 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002151 if (err)
2152 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002153 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002154 if (err)
2155 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002156 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002157 if (err)
2158 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002159 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002160 if (err)
2161 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002162 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002163 if (err)
2164 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002165 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002166 if (err)
2167 return err;
2168
2169 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04002170 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002171 if (err)
2172 return err;
2173
Andrew Lunnde2273872016-11-21 23:27:01 +01002174 /* Initialize the statistics unit */
2175 err = mv88e6xxx_stats_set_histogram(chip);
2176 if (err)
2177 return err;
2178
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002179 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002180}
2181
Vivien Didelotf81ec902016-05-09 13:22:58 -04002182static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002183{
Vivien Didelot04bed142016-08-31 18:06:13 -04002184 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002185 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002186 int i;
2187
Vivien Didelotfad09c72016-06-21 12:28:20 -04002188 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002189 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002190
Vivien Didelotfad09c72016-06-21 12:28:20 -04002191 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002192
Vivien Didelot97299342016-07-18 20:45:30 -04002193 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002194 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot91dee142017-10-26 11:22:52 -04002195 if (dsa_is_unused_port(ds, i))
2196 continue;
2197
Vivien Didelot97299342016-07-18 20:45:30 -04002198 err = mv88e6xxx_setup_port(chip, i);
2199 if (err)
2200 goto unlock;
2201 }
2202
2203 /* Setup Switch Global 1 Registers */
2204 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002205 if (err)
2206 goto unlock;
2207
Vivien Didelot97299342016-07-18 20:45:30 -04002208 /* Setup Switch Global 2 Registers */
Vivien Didelot9069c132017-07-17 13:03:44 -04002209 if (chip->info->global2_addr) {
Vivien Didelot97299342016-07-18 20:45:30 -04002210 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002211 if (err)
2212 goto unlock;
2213 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002214
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002215 err = mv88e6xxx_irl_setup(chip);
2216 if (err)
2217 goto unlock;
2218
Vivien Didelot04a69a12017-10-13 14:18:05 -04002219 err = mv88e6xxx_mac_setup(chip);
2220 if (err)
2221 goto unlock;
2222
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002223 err = mv88e6xxx_phy_setup(chip);
2224 if (err)
2225 goto unlock;
2226
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002227 err = mv88e6xxx_vtu_setup(chip);
2228 if (err)
2229 goto unlock;
2230
Vivien Didelot81228992017-03-30 17:37:08 -04002231 err = mv88e6xxx_pvt_setup(chip);
2232 if (err)
2233 goto unlock;
2234
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002235 err = mv88e6xxx_atu_setup(chip);
2236 if (err)
2237 goto unlock;
2238
Andrew Lunn87fa8862017-11-09 22:29:56 +01002239 err = mv88e6xxx_broadcast_setup(chip, 0);
2240 if (err)
2241 goto unlock;
2242
Vivien Didelot9e907d72017-07-17 13:03:43 -04002243 err = mv88e6xxx_pot_setup(chip);
2244 if (err)
2245 goto unlock;
2246
Vivien Didelot51c901a2017-07-17 13:03:41 -04002247 err = mv88e6xxx_rsvd2cpu_setup(chip);
2248 if (err)
2249 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002250
Vivien Didelotb28f8722018-04-26 21:56:44 -04002251 err = mv88e6xxx_trunk_setup(chip);
2252 if (err)
2253 goto unlock;
2254
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002255 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002256 if (chip->info->ptp_support) {
2257 err = mv88e6xxx_ptp_setup(chip);
2258 if (err)
2259 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002260
2261 err = mv88e6xxx_hwtstamp_setup(chip);
2262 if (err)
2263 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002264 }
2265
Vivien Didelot6b17e862015-08-13 12:52:18 -04002266unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002267 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002268
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002269 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002270}
2271
Vivien Didelote57e5e72016-08-15 17:19:00 -04002272static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002273{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002274 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2275 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002276 u16 val;
2277 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002278
Andrew Lunnee26a222017-01-24 14:53:48 +01002279 if (!chip->info->ops->phy_read)
2280 return -EOPNOTSUPP;
2281
Vivien Didelotfad09c72016-06-21 12:28:20 -04002282 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002283 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002284 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002285
Andrew Lunnda9f3302017-02-01 03:40:05 +01002286 if (reg == MII_PHYSID2) {
2287 /* Some internal PHYS don't have a model number. Use
2288 * the mv88e6390 family model number instead.
2289 */
2290 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002291 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002292 }
2293
Vivien Didelote57e5e72016-08-15 17:19:00 -04002294 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002295}
2296
Vivien Didelote57e5e72016-08-15 17:19:00 -04002297static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002298{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002299 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2300 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002301 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002302
Andrew Lunnee26a222017-01-24 14:53:48 +01002303 if (!chip->info->ops->phy_write)
2304 return -EOPNOTSUPP;
2305
Vivien Didelotfad09c72016-06-21 12:28:20 -04002306 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002307 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002308 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002309
2310 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002311}
2312
Vivien Didelotfad09c72016-06-21 12:28:20 -04002313static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002314 struct device_node *np,
2315 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002316{
2317 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002318 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002319 struct mii_bus *bus;
2320 int err;
2321
Andrew Lunn2510bab2018-02-22 01:51:49 +01002322 if (external) {
2323 mutex_lock(&chip->reg_lock);
2324 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
2325 mutex_unlock(&chip->reg_lock);
2326
2327 if (err)
2328 return err;
2329 }
2330
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002331 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002332 if (!bus)
2333 return -ENOMEM;
2334
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002335 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002336 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002337 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002338 INIT_LIST_HEAD(&mdio_bus->list);
2339 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002340
Andrew Lunnb516d452016-06-04 21:17:06 +02002341 if (np) {
2342 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002343 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002344 } else {
2345 bus->name = "mv88e6xxx SMI";
2346 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2347 }
2348
2349 bus->read = mv88e6xxx_mdio_read;
2350 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002351 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002352
Andrew Lunn6f882842018-03-17 20:32:05 +01002353 if (!external) {
2354 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
2355 if (err)
2356 return err;
2357 }
2358
Andrew Lunna3c53be52017-01-24 14:53:50 +01002359 if (np)
2360 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002361 else
2362 err = mdiobus_register(bus);
2363 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002364 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01002365 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002366 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002367 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002368
2369 if (external)
2370 list_add_tail(&mdio_bus->list, &chip->mdios);
2371 else
2372 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002373
2374 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002375}
2376
Andrew Lunna3c53be52017-01-24 14:53:50 +01002377static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2378 { .compatible = "marvell,mv88e6xxx-mdio-external",
2379 .data = (void *)true },
2380 { },
2381};
2382
Andrew Lunn3126aee2017-12-07 01:05:57 +01002383static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2384
2385{
2386 struct mv88e6xxx_mdio_bus *mdio_bus;
2387 struct mii_bus *bus;
2388
2389 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2390 bus = mdio_bus->bus;
2391
Andrew Lunn6f882842018-03-17 20:32:05 +01002392 if (!mdio_bus->external)
2393 mv88e6xxx_g2_irq_mdio_free(chip, bus);
2394
Andrew Lunn3126aee2017-12-07 01:05:57 +01002395 mdiobus_unregister(bus);
2396 }
2397}
2398
Andrew Lunna3c53be52017-01-24 14:53:50 +01002399static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2400 struct device_node *np)
2401{
2402 const struct of_device_id *match;
2403 struct device_node *child;
2404 int err;
2405
2406 /* Always register one mdio bus for the internal/default mdio
2407 * bus. This maybe represented in the device tree, but is
2408 * optional.
2409 */
2410 child = of_get_child_by_name(np, "mdio");
2411 err = mv88e6xxx_mdio_register(chip, child, false);
2412 if (err)
2413 return err;
2414
2415 /* Walk the device tree, and see if there are any other nodes
2416 * which say they are compatible with the external mdio
2417 * bus.
2418 */
2419 for_each_available_child_of_node(np, child) {
2420 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2421 if (match) {
2422 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01002423 if (err) {
2424 mv88e6xxx_mdios_unregister(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002425 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01002426 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002427 }
2428 }
2429
2430 return 0;
2431}
2432
Vivien Didelot855b1932016-07-20 18:18:35 -04002433static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2434{
Vivien Didelot04bed142016-08-31 18:06:13 -04002435 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002436
2437 return chip->eeprom_len;
2438}
2439
Vivien Didelot855b1932016-07-20 18:18:35 -04002440static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2441 struct ethtool_eeprom *eeprom, u8 *data)
2442{
Vivien Didelot04bed142016-08-31 18:06:13 -04002443 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002444 int err;
2445
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002446 if (!chip->info->ops->get_eeprom)
2447 return -EOPNOTSUPP;
2448
Vivien Didelot855b1932016-07-20 18:18:35 -04002449 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002450 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002451 mutex_unlock(&chip->reg_lock);
2452
2453 if (err)
2454 return err;
2455
2456 eeprom->magic = 0xc3ec4951;
2457
2458 return 0;
2459}
2460
Vivien Didelot855b1932016-07-20 18:18:35 -04002461static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2462 struct ethtool_eeprom *eeprom, u8 *data)
2463{
Vivien Didelot04bed142016-08-31 18:06:13 -04002464 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002465 int err;
2466
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002467 if (!chip->info->ops->set_eeprom)
2468 return -EOPNOTSUPP;
2469
Vivien Didelot855b1932016-07-20 18:18:35 -04002470 if (eeprom->magic != 0xc3ec4951)
2471 return -EINVAL;
2472
2473 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002474 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002475 mutex_unlock(&chip->reg_lock);
2476
2477 return err;
2478}
2479
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002480static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002481 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002482 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002483 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002484 .phy_read = mv88e6185_phy_ppu_read,
2485 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002486 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002487 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002488 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002489 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002490 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002491 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002492 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002493 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002494 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002495 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002496 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002497 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002498 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002499 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2500 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002501 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002502 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2503 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002504 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002505 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002506 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002507 .ppu_enable = mv88e6185_g1_ppu_enable,
2508 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002509 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002510 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002511 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002512};
2513
2514static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002515 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002516 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002517 .phy_read = mv88e6185_phy_ppu_read,
2518 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002519 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002520 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002521 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002522 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002523 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002524 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002525 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002526 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002527 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2528 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002529 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002530 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002531 .ppu_enable = mv88e6185_g1_ppu_enable,
2532 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002533 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002534 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002535 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002536};
2537
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002538static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002539 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002540 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002541 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2542 .phy_read = mv88e6xxx_g2_smi_phy_read,
2543 .phy_write = mv88e6xxx_g2_smi_phy_write,
2544 .port_set_link = mv88e6xxx_port_set_link,
2545 .port_set_duplex = mv88e6xxx_port_set_duplex,
2546 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002547 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002548 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002549 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002550 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002551 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002552 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002553 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002554 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002555 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002556 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002557 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002558 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2559 .stats_get_strings = mv88e6095_stats_get_strings,
2560 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002561 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2562 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002563 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002564 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002565 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002566 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002567 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002568 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002569};
2570
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002571static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002572 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002573 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002574 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002575 .phy_read = mv88e6xxx_g2_smi_phy_read,
2576 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002577 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002578 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002579 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002580 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002581 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002582 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002583 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002584 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002585 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002586 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2587 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002588 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002589 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2590 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002591 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002592 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002593 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002594 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002595 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002596 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002597};
2598
2599static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002600 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002601 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002602 .phy_read = mv88e6185_phy_ppu_read,
2603 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002604 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002605 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002606 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002607 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002608 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002609 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002610 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002611 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002612 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002613 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002614 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002615 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002616 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002617 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2618 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002619 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002620 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2621 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002622 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002623 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002624 .ppu_enable = mv88e6185_g1_ppu_enable,
2625 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002626 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002627 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002628 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002629};
2630
Vivien Didelot990e27b2017-03-28 13:50:32 -04002631static const struct mv88e6xxx_ops mv88e6141_ops = {
2632 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002633 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002634 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2635 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2636 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2637 .phy_read = mv88e6xxx_g2_smi_phy_read,
2638 .phy_write = mv88e6xxx_g2_smi_phy_write,
2639 .port_set_link = mv88e6xxx_port_set_link,
2640 .port_set_duplex = mv88e6xxx_port_set_duplex,
2641 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2642 .port_set_speed = mv88e6390_port_set_speed,
2643 .port_tag_remap = mv88e6095_port_tag_remap,
2644 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2645 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2646 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002647 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002648 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002649 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002650 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2651 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2652 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002653 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002654 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2655 .stats_get_strings = mv88e6320_stats_get_strings,
2656 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002657 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2658 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002659 .watchdog_ops = &mv88e6390_watchdog_ops,
2660 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002661 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002662 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002663 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002664 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002665 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002666};
2667
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002668static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002669 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002670 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002671 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002672 .phy_read = mv88e6xxx_g2_smi_phy_read,
2673 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002674 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002675 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002676 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002677 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002678 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002679 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002680 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002681 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002682 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002683 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002684 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002685 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002686 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002687 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002688 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2689 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002690 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002691 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2692 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002693 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002694 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002695 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002696 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002697 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002698 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002699};
2700
2701static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002702 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002703 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002704 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002705 .phy_read = mv88e6165_phy_read,
2706 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002707 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002708 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002709 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002710 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002711 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002712 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002713 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002714 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2715 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002716 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002717 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2718 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002719 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002720 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002721 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002722 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002723 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002724 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002725};
2726
2727static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002728 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002729 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002730 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002731 .phy_read = mv88e6xxx_g2_smi_phy_read,
2732 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002733 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002734 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002735 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002736 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002737 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002738 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002739 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002740 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002741 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002742 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002743 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002744 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002745 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002746 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002747 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002748 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2749 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002750 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002751 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2752 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002753 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002754 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002755 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002756 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002757 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002758 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002759};
2760
2761static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002762 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002763 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002764 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2765 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002766 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002767 .phy_read = mv88e6xxx_g2_smi_phy_read,
2768 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002769 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002770 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002771 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002772 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002773 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002774 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002775 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002776 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002777 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002778 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002779 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002780 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002781 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002782 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002783 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002784 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2785 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002786 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002787 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2788 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002789 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002790 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002791 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002792 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002793 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002794 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002795 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002796 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002797};
2798
2799static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002800 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002801 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002802 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002803 .phy_read = mv88e6xxx_g2_smi_phy_read,
2804 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002805 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002806 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002807 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002808 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002809 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002810 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002811 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002812 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002813 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002814 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002815 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002816 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002817 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002818 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002819 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002820 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2821 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002822 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002823 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2824 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002825 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002826 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002827 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002828 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002829 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002830 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002831};
2832
2833static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002834 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002835 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002836 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2837 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002838 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002839 .phy_read = mv88e6xxx_g2_smi_phy_read,
2840 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002841 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002842 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002843 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002844 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002845 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002846 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002847 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002848 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002849 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002850 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002851 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002852 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002853 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002854 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002855 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002856 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2857 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002858 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002859 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2860 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002861 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002862 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002863 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002864 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002865 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002866 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002867 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002868 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002869};
2870
2871static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002872 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002873 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002874 .phy_read = mv88e6185_phy_ppu_read,
2875 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002876 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002877 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002878 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002879 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002880 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002881 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002882 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002883 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002884 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002885 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2886 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002887 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002888 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2889 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002890 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002891 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002892 .ppu_enable = mv88e6185_g1_ppu_enable,
2893 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002894 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002895 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002896 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002897};
2898
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002899static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002900 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002901 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002902 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2903 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002904 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2905 .phy_read = mv88e6xxx_g2_smi_phy_read,
2906 .phy_write = mv88e6xxx_g2_smi_phy_write,
2907 .port_set_link = mv88e6xxx_port_set_link,
2908 .port_set_duplex = mv88e6xxx_port_set_duplex,
2909 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2910 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002911 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002912 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002913 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002914 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002915 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002916 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002917 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002918 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002919 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002920 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2921 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002922 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002923 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2924 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002925 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002926 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002927 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002928 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002929 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2930 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002931 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002932 .gpio_ops = &mv88e6352_gpio_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002933};
2934
2935static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002936 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002937 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002938 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2939 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002940 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2941 .phy_read = mv88e6xxx_g2_smi_phy_read,
2942 .phy_write = mv88e6xxx_g2_smi_phy_write,
2943 .port_set_link = mv88e6xxx_port_set_link,
2944 .port_set_duplex = mv88e6xxx_port_set_duplex,
2945 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2946 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002947 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002948 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002949 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002950 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002951 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002952 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002953 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002954 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002955 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002956 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2957 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002958 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002959 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2960 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002961 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002962 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002963 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002964 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002965 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2966 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002967 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002968 .gpio_ops = &mv88e6352_gpio_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002969};
2970
2971static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002972 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002973 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002974 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2975 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002976 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2977 .phy_read = mv88e6xxx_g2_smi_phy_read,
2978 .phy_write = mv88e6xxx_g2_smi_phy_write,
2979 .port_set_link = mv88e6xxx_port_set_link,
2980 .port_set_duplex = mv88e6xxx_port_set_duplex,
2981 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2982 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002983 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002984 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002985 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002986 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002987 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002988 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002989 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002990 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002991 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002992 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2993 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002994 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002995 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2996 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002997 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002998 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002999 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003000 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003001 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3002 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003003 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003004};
3005
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003006static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003007 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003008 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003009 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3010 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003011 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003012 .phy_read = mv88e6xxx_g2_smi_phy_read,
3013 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003014 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003015 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003016 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003017 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003018 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003019 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003020 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003021 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003022 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003023 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003024 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003025 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003026 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003027 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003028 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003029 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3030 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003031 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003032 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3033 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003034 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003035 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003036 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003037 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003038 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003039 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003040 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003041 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003042 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003043};
3044
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003045static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003046 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003047 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003048 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3049 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003050 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3051 .phy_read = mv88e6xxx_g2_smi_phy_read,
3052 .phy_write = mv88e6xxx_g2_smi_phy_write,
3053 .port_set_link = mv88e6xxx_port_set_link,
3054 .port_set_duplex = mv88e6xxx_port_set_duplex,
3055 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3056 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003057 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003058 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003059 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003060 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003061 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003062 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003063 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003064 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003065 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003066 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003067 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3068 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003069 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003070 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3071 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003072 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003073 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003074 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003075 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003076 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3077 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003078 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003079 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003080 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003081};
3082
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003083static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003084 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003085 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003086 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3087 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003088 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003089 .phy_read = mv88e6xxx_g2_smi_phy_read,
3090 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003091 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003092 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003093 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003094 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003095 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003096 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003097 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003098 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003099 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003100 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003101 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003102 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003103 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003104 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003105 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3106 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003107 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003108 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3109 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003110 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003111 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003112 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003113 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003114 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003115 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003116 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003117};
3118
3119static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04003120 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003121 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003122 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3123 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003124 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003125 .phy_read = mv88e6xxx_g2_smi_phy_read,
3126 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003127 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003128 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003129 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003130 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003131 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003132 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003133 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003134 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003135 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003136 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003137 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003138 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003139 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003140 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003141 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3142 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003143 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003144 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3145 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003146 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003147 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003148 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003149 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003150 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003151};
3152
Vivien Didelot16e329a2017-03-28 13:50:33 -04003153static const struct mv88e6xxx_ops mv88e6341_ops = {
3154 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003155 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003156 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3157 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3158 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3159 .phy_read = mv88e6xxx_g2_smi_phy_read,
3160 .phy_write = mv88e6xxx_g2_smi_phy_write,
3161 .port_set_link = mv88e6xxx_port_set_link,
3162 .port_set_duplex = mv88e6xxx_port_set_duplex,
3163 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3164 .port_set_speed = mv88e6390_port_set_speed,
3165 .port_tag_remap = mv88e6095_port_tag_remap,
3166 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3167 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3168 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003169 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003170 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003171 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003172 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3173 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3174 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003175 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003176 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3177 .stats_get_strings = mv88e6320_stats_get_strings,
3178 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003179 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3180 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003181 .watchdog_ops = &mv88e6390_watchdog_ops,
3182 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003183 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003184 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003185 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003186 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003187 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003188 .avb_ops = &mv88e6390_avb_ops,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003189};
3190
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003191static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003192 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003193 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003194 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003195 .phy_read = mv88e6xxx_g2_smi_phy_read,
3196 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003197 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003198 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003199 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003200 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003201 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003202 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003203 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003204 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003205 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003206 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003207 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003208 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003209 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003210 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003211 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003212 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3213 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003214 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003215 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3216 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003217 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003218 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003219 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003220 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003221 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003222 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003223};
3224
3225static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003226 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003227 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003228 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003229 .phy_read = mv88e6xxx_g2_smi_phy_read,
3230 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003231 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003232 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003233 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003234 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003235 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003236 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003237 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003238 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003239 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003240 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003241 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003242 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003243 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003244 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003245 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003246 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3247 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003248 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003249 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3250 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003251 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003252 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003253 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003254 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003255 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003256 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003257 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003258};
3259
3260static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003261 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003262 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003263 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3264 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003265 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003266 .phy_read = mv88e6xxx_g2_smi_phy_read,
3267 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003268 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003269 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003270 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003271 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003272 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003273 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003274 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003275 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003276 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003277 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003278 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003279 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003280 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003281 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003282 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003283 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3284 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003285 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003286 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3287 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003288 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003289 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003290 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003291 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003292 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003293 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003294 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003295 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003296 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01003297 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
3298 .serdes_get_strings = mv88e6352_serdes_get_strings,
3299 .serdes_get_stats = mv88e6352_serdes_get_stats,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003300};
3301
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003302static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003303 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003304 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003305 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3306 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003307 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3308 .phy_read = mv88e6xxx_g2_smi_phy_read,
3309 .phy_write = mv88e6xxx_g2_smi_phy_write,
3310 .port_set_link = mv88e6xxx_port_set_link,
3311 .port_set_duplex = mv88e6xxx_port_set_duplex,
3312 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3313 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003314 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003315 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003316 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003317 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003318 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003319 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003320 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003321 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003322 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003323 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003324 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003325 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003326 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3327 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003328 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003329 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3330 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003331 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003332 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003333 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003334 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003335 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3336 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003337 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003338 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003339 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003340};
3341
3342static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003343 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003344 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003345 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3346 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003347 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3348 .phy_read = mv88e6xxx_g2_smi_phy_read,
3349 .phy_write = mv88e6xxx_g2_smi_phy_write,
3350 .port_set_link = mv88e6xxx_port_set_link,
3351 .port_set_duplex = mv88e6xxx_port_set_duplex,
3352 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3353 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003354 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003355 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003356 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003357 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003358 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003359 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003360 .port_pause_limit = mv88e6390_port_pause_limit,
Martin Hundebøllbb0a2672017-07-19 08:17:02 +02003361 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003362 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003363 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003364 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003365 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003366 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3367 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003368 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003369 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3370 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003371 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003372 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003373 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003374 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003375 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3376 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003377 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003378 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003379 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003380};
3381
Vivien Didelotf81ec902016-05-09 13:22:58 -04003382static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3383 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003384 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003385 .family = MV88E6XXX_FAMILY_6097,
3386 .name = "Marvell 88E6085",
3387 .num_databases = 4096,
3388 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01003389 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003390 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003391 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003392 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003393 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003394 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003395 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003396 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003397 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003398 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003399 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003400 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003401 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003402 },
3403
3404 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003405 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003406 .family = MV88E6XXX_FAMILY_6095,
3407 .name = "Marvell 88E6095/88E6095F",
3408 .num_databases = 256,
3409 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003410 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003411 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003412 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003413 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003414 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003415 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003416 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003417 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003418 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003419 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003420 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003421 },
3422
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003423 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003424 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003425 .family = MV88E6XXX_FAMILY_6097,
3426 .name = "Marvell 88E6097/88E6097F",
3427 .num_databases = 4096,
3428 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003429 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003430 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003431 .port_base_addr = 0x10,
3432 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003433 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003434 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003435 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003436 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003437 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003438 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003439 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003440 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003441 .ops = &mv88e6097_ops,
3442 },
3443
Vivien Didelotf81ec902016-05-09 13:22:58 -04003444 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003445 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003446 .family = MV88E6XXX_FAMILY_6165,
3447 .name = "Marvell 88E6123",
3448 .num_databases = 4096,
3449 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01003450 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003451 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003452 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003453 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003454 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003455 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003456 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003457 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003458 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003459 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003460 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003461 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003462 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003463 },
3464
3465 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003466 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003467 .family = MV88E6XXX_FAMILY_6185,
3468 .name = "Marvell 88E6131",
3469 .num_databases = 256,
3470 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01003471 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003472 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003473 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003474 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003475 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003476 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003477 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003478 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003479 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003480 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003481 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003482 },
3483
Vivien Didelot990e27b2017-03-28 13:50:32 -04003484 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003485 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003486 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01003487 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04003488 .num_databases = 4096,
3489 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01003490 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003491 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003492 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003493 .port_base_addr = 0x10,
3494 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003495 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003496 .age_time_coeff = 3750,
3497 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01003498 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003499 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003500 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003501 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003502 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003503 .ops = &mv88e6141_ops,
3504 },
3505
Vivien Didelotf81ec902016-05-09 13:22:58 -04003506 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003507 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003508 .family = MV88E6XXX_FAMILY_6165,
3509 .name = "Marvell 88E6161",
3510 .num_databases = 4096,
3511 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01003512 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003513 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003514 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003515 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003516 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003517 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003518 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003519 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003520 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003521 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003522 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003523 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003524 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003525 },
3526
3527 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003528 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003529 .family = MV88E6XXX_FAMILY_6165,
3530 .name = "Marvell 88E6165",
3531 .num_databases = 4096,
3532 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01003533 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003534 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003535 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003536 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003537 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003538 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003539 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003540 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003541 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003542 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003543 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003544 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003545 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003546 },
3547
3548 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003549 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003550 .family = MV88E6XXX_FAMILY_6351,
3551 .name = "Marvell 88E6171",
3552 .num_databases = 4096,
3553 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003554 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003555 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003556 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003557 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003558 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003559 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003560 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003561 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003562 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003563 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003564 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003565 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003566 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003567 },
3568
3569 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003570 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003571 .family = MV88E6XXX_FAMILY_6352,
3572 .name = "Marvell 88E6172",
3573 .num_databases = 4096,
3574 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003575 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003576 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003577 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003578 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003579 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003580 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003581 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003582 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003583 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003584 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003585 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003586 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003587 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003588 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003589 },
3590
3591 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003592 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003593 .family = MV88E6XXX_FAMILY_6351,
3594 .name = "Marvell 88E6175",
3595 .num_databases = 4096,
3596 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003597 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003598 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003599 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003600 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003601 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003602 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003603 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003604 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003605 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003606 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003607 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003608 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003609 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003610 },
3611
3612 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003613 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003614 .family = MV88E6XXX_FAMILY_6352,
3615 .name = "Marvell 88E6176",
3616 .num_databases = 4096,
3617 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003618 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003619 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003620 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003621 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003622 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003623 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003624 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003625 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003626 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003627 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003628 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003629 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003630 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003631 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003632 },
3633
3634 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003635 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003636 .family = MV88E6XXX_FAMILY_6185,
3637 .name = "Marvell 88E6185",
3638 .num_databases = 256,
3639 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01003640 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003641 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003642 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003643 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003644 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003645 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003646 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003647 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003648 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003649 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003650 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003651 },
3652
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003653 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003654 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003655 .family = MV88E6XXX_FAMILY_6390,
3656 .name = "Marvell 88E6190",
3657 .num_databases = 4096,
3658 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003659 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003660 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003661 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003662 .port_base_addr = 0x0,
3663 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003664 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003665 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003666 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003667 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003668 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04003669 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003670 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003671 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003672 .ops = &mv88e6190_ops,
3673 },
3674
3675 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003676 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003677 .family = MV88E6XXX_FAMILY_6390,
3678 .name = "Marvell 88E6190X",
3679 .num_databases = 4096,
3680 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003681 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003682 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003683 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003684 .port_base_addr = 0x0,
3685 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003686 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003687 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003688 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003689 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003690 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003691 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003692 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003693 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003694 .ops = &mv88e6190x_ops,
3695 },
3696
3697 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003698 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003699 .family = MV88E6XXX_FAMILY_6390,
3700 .name = "Marvell 88E6191",
3701 .num_databases = 4096,
3702 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003703 .num_internal_phys = 11,
Vivien Didelot931d1822017-05-01 14:05:27 -04003704 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003705 .port_base_addr = 0x0,
3706 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003707 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003708 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003709 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003710 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003711 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003712 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003713 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003714 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003715 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003716 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003717 },
3718
Vivien Didelotf81ec902016-05-09 13:22:58 -04003719 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003720 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003721 .family = MV88E6XXX_FAMILY_6352,
3722 .name = "Marvell 88E6240",
3723 .num_databases = 4096,
3724 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003725 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003726 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003727 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003728 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003729 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003730 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003731 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003732 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003733 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003734 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003735 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003736 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003737 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003738 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003739 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003740 },
3741
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003742 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003743 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003744 .family = MV88E6XXX_FAMILY_6390,
3745 .name = "Marvell 88E6290",
3746 .num_databases = 4096,
3747 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003748 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003749 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003750 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003751 .port_base_addr = 0x0,
3752 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003753 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003754 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003755 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003756 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003757 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003758 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003759 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003760 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003761 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003762 .ops = &mv88e6290_ops,
3763 },
3764
Vivien Didelotf81ec902016-05-09 13:22:58 -04003765 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003766 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003767 .family = MV88E6XXX_FAMILY_6320,
3768 .name = "Marvell 88E6320",
3769 .num_databases = 4096,
3770 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003771 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003772 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003773 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003774 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003775 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003776 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003777 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003778 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01003779 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003780 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003781 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003782 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003783 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003784 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003785 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003786 },
3787
3788 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003789 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003790 .family = MV88E6XXX_FAMILY_6320,
3791 .name = "Marvell 88E6321",
3792 .num_databases = 4096,
3793 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003794 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003795 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003796 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003797 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003798 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003799 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003800 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003801 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01003802 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003803 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003804 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003805 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003806 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003807 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003808 },
3809
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003810 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003811 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003812 .family = MV88E6XXX_FAMILY_6341,
3813 .name = "Marvell 88E6341",
3814 .num_databases = 4096,
Andrew Lunnbc393152018-03-17 20:32:04 +01003815 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003816 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003817 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003818 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003819 .port_base_addr = 0x10,
3820 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003821 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003822 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003823 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01003824 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003825 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003826 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003827 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003828 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003829 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003830 .ops = &mv88e6341_ops,
3831 },
3832
Vivien Didelotf81ec902016-05-09 13:22:58 -04003833 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003834 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003835 .family = MV88E6XXX_FAMILY_6351,
3836 .name = "Marvell 88E6350",
3837 .num_databases = 4096,
3838 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003839 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003840 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003841 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003842 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003843 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003844 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003845 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003846 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003847 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003848 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003849 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003850 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003851 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003852 },
3853
3854 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003855 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003856 .family = MV88E6XXX_FAMILY_6351,
3857 .name = "Marvell 88E6351",
3858 .num_databases = 4096,
3859 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003860 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003861 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003862 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003863 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003864 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003865 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003866 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003867 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003868 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003869 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003870 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003871 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003872 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003873 },
3874
3875 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003876 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003877 .family = MV88E6XXX_FAMILY_6352,
3878 .name = "Marvell 88E6352",
3879 .num_databases = 4096,
3880 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003881 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003882 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003883 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003884 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003885 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003886 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003887 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003888 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003889 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003890 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003891 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003892 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003893 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003894 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003895 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003896 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003897 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003898 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003899 .family = MV88E6XXX_FAMILY_6390,
3900 .name = "Marvell 88E6390",
3901 .num_databases = 4096,
3902 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003903 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003904 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003905 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003906 .port_base_addr = 0x0,
3907 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003908 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003909 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003910 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003911 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003912 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003913 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003914 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003915 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003916 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003917 .ops = &mv88e6390_ops,
3918 },
3919 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003920 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003921 .family = MV88E6XXX_FAMILY_6390,
3922 .name = "Marvell 88E6390X",
3923 .num_databases = 4096,
3924 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003925 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003926 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003927 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003928 .port_base_addr = 0x0,
3929 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003930 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003931 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003932 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003933 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003934 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003935 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003936 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003937 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003938 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003939 .ops = &mv88e6390x_ops,
3940 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003941};
3942
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003943static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003944{
Vivien Didelota439c062016-04-17 13:23:58 -04003945 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003946
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003947 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3948 if (mv88e6xxx_table[i].prod_num == prod_num)
3949 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003950
Vivien Didelotb9b37712015-10-30 19:39:48 -04003951 return NULL;
3952}
3953
Vivien Didelotfad09c72016-06-21 12:28:20 -04003954static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003955{
3956 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003957 unsigned int prod_num, rev;
3958 u16 id;
3959 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003960
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003961 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003962 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003963 mutex_unlock(&chip->reg_lock);
3964 if (err)
3965 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003966
Vivien Didelot107fcc12017-06-12 12:37:36 -04003967 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3968 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003969
3970 info = mv88e6xxx_lookup_info(prod_num);
3971 if (!info)
3972 return -ENODEV;
3973
Vivien Didelotcaac8542016-06-20 13:14:09 -04003974 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003975 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003976
Vivien Didelotca070c12016-09-02 14:45:34 -04003977 err = mv88e6xxx_g2_require(chip);
3978 if (err)
3979 return err;
3980
Vivien Didelotfad09c72016-06-21 12:28:20 -04003981 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3982 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003983
3984 return 0;
3985}
3986
Vivien Didelotfad09c72016-06-21 12:28:20 -04003987static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003988{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003989 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003990
Vivien Didelotfad09c72016-06-21 12:28:20 -04003991 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3992 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003993 return NULL;
3994
Vivien Didelotfad09c72016-06-21 12:28:20 -04003995 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003996
Vivien Didelotfad09c72016-06-21 12:28:20 -04003997 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003998 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003999
Vivien Didelotfad09c72016-06-21 12:28:20 -04004000 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004001}
4002
Vivien Didelotfad09c72016-06-21 12:28:20 -04004003static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004004 struct mii_bus *bus, int sw_addr)
4005{
Vivien Didelot914b32f2016-06-20 13:14:11 -04004006 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004007 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04004008 else if (chip->info->multi_chip)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004009 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004010 else
4011 return -EINVAL;
4012
Vivien Didelotfad09c72016-06-21 12:28:20 -04004013 chip->bus = bus;
4014 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004015
4016 return 0;
4017}
4018
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08004019static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
4020 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02004021{
Vivien Didelot04bed142016-08-31 18:06:13 -04004022 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004023
Andrew Lunn443d5a12016-12-03 04:35:18 +01004024 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004025}
4026
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004027#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004028static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4029 struct device *host_dev, int sw_addr,
4030 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004031{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004032 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004033 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004034 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004035
Vivien Didelota439c062016-04-17 13:23:58 -04004036 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004037 if (!bus)
4038 return NULL;
4039
Vivien Didelotfad09c72016-06-21 12:28:20 -04004040 chip = mv88e6xxx_alloc_chip(dsa_dev);
4041 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004042 return NULL;
4043
Vivien Didelotcaac8542016-06-20 13:14:09 -04004044 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004045 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004046
Vivien Didelotfad09c72016-06-21 12:28:20 -04004047 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004048 if (err)
4049 goto free;
4050
Vivien Didelotfad09c72016-06-21 12:28:20 -04004051 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004052 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004053 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004054
Andrew Lunndc30c352016-10-16 19:56:49 +02004055 mutex_lock(&chip->reg_lock);
4056 err = mv88e6xxx_switch_reset(chip);
4057 mutex_unlock(&chip->reg_lock);
4058 if (err)
4059 goto free;
4060
Vivien Didelote57e5e72016-08-15 17:19:00 -04004061 mv88e6xxx_phy_init(chip);
4062
Andrew Lunna3c53be52017-01-24 14:53:50 +01004063 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004064 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004065 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004066
Vivien Didelotfad09c72016-06-21 12:28:20 -04004067 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004068
Vivien Didelotfad09c72016-06-21 12:28:20 -04004069 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004070free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004071 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004072
4073 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004074}
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004075#endif
Andrew Lunna77d43f2016-04-13 02:40:42 +02004076
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004077static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004078 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004079{
4080 /* We don't need any dynamic resource from the kernel (yet),
4081 * so skip the prepare phase.
4082 */
4083
4084 return 0;
4085}
4086
4087static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004088 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004089{
Vivien Didelot04bed142016-08-31 18:06:13 -04004090 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004091
4092 mutex_lock(&chip->reg_lock);
4093 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004094 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04004095 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
4096 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004097 mutex_unlock(&chip->reg_lock);
4098}
4099
4100static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4101 const struct switchdev_obj_port_mdb *mdb)
4102{
Vivien Didelot04bed142016-08-31 18:06:13 -04004103 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004104 int err;
4105
4106 mutex_lock(&chip->reg_lock);
4107 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004108 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004109 mutex_unlock(&chip->reg_lock);
4110
4111 return err;
4112}
4113
Florian Fainellia82f67a2017-01-08 14:52:08 -08004114static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004115#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004116 .probe = mv88e6xxx_drv_probe,
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004117#endif
Andrew Lunn7b314362016-08-22 16:01:01 +02004118 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004119 .setup = mv88e6xxx_setup,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004120 .adjust_link = mv88e6xxx_adjust_link,
4121 .get_strings = mv88e6xxx_get_strings,
4122 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4123 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02004124 .port_enable = mv88e6xxx_port_enable,
4125 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04004126 .get_mac_eee = mv88e6xxx_get_mac_eee,
4127 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004128 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004129 .get_eeprom = mv88e6xxx_get_eeprom,
4130 .set_eeprom = mv88e6xxx_set_eeprom,
4131 .get_regs_len = mv88e6xxx_get_regs_len,
4132 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004133 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004134 .port_bridge_join = mv88e6xxx_port_bridge_join,
4135 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4136 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004137 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004138 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4139 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4140 .port_vlan_add = mv88e6xxx_port_vlan_add,
4141 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004142 .port_fdb_add = mv88e6xxx_port_fdb_add,
4143 .port_fdb_del = mv88e6xxx_port_fdb_del,
4144 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004145 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4146 .port_mdb_add = mv88e6xxx_port_mdb_add,
4147 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004148 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4149 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004150 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
4151 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
4152 .port_txtstamp = mv88e6xxx_port_txtstamp,
4153 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
4154 .get_ts_info = mv88e6xxx_get_ts_info,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004155};
4156
Florian Fainelliab3d4082017-01-08 14:52:07 -08004157static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4158 .ops = &mv88e6xxx_switch_ops,
4159};
4160
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004161static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004162{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004163 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004164 struct dsa_switch *ds;
4165
Vivien Didelot73b12042017-03-30 17:37:10 -04004166 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004167 if (!ds)
4168 return -ENOMEM;
4169
Vivien Didelotfad09c72016-06-21 12:28:20 -04004170 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004171 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004172 ds->ageing_time_min = chip->info->age_time_coeff;
4173 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004174
4175 dev_set_drvdata(dev, ds);
4176
Vivien Didelot23c9ee42017-05-26 18:12:51 -04004177 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004178}
4179
Vivien Didelotfad09c72016-06-21 12:28:20 -04004180static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004181{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004182 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004183}
4184
Vivien Didelot57d32312016-06-20 13:13:58 -04004185static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004186{
4187 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004188 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004189 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004190 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004191 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004192 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004193
Vivien Didelotcaac8542016-06-20 13:14:09 -04004194 compat_info = of_device_get_match_data(dev);
4195 if (!compat_info)
4196 return -EINVAL;
4197
Vivien Didelotfad09c72016-06-21 12:28:20 -04004198 chip = mv88e6xxx_alloc_chip(dev);
4199 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004200 return -ENOMEM;
4201
Vivien Didelotfad09c72016-06-21 12:28:20 -04004202 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004203
Vivien Didelotfad09c72016-06-21 12:28:20 -04004204 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004205 if (err)
4206 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004207
Andrew Lunnb4308f02016-11-21 23:26:55 +01004208 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4209 if (IS_ERR(chip->reset))
4210 return PTR_ERR(chip->reset);
4211
Vivien Didelotfad09c72016-06-21 12:28:20 -04004212 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004213 if (err)
4214 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004215
Vivien Didelote57e5e72016-08-15 17:19:00 -04004216 mv88e6xxx_phy_init(chip);
4217
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004218 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004219 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004220 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004221
Andrew Lunndc30c352016-10-16 19:56:49 +02004222 mutex_lock(&chip->reg_lock);
4223 err = mv88e6xxx_switch_reset(chip);
4224 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004225 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004226 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004227
Andrew Lunndc30c352016-10-16 19:56:49 +02004228 chip->irq = of_irq_get(np, 0);
4229 if (chip->irq == -EPROBE_DEFER) {
4230 err = chip->irq;
4231 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004232 }
4233
Andrew Lunn294d7112018-02-22 22:58:32 +01004234 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01004235 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01004236 * controllers
4237 */
4238 mutex_lock(&chip->reg_lock);
4239 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004240 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004241 else
4242 err = mv88e6xxx_irq_poll_setup(chip);
4243 mutex_unlock(&chip->reg_lock);
Andrew Lunndc30c352016-10-16 19:56:49 +02004244
Andrew Lunn294d7112018-02-22 22:58:32 +01004245 if (err)
4246 goto out;
4247
4248 if (chip->info->g2_irqs > 0) {
4249 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004250 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01004251 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004252 }
4253
Andrew Lunn294d7112018-02-22 22:58:32 +01004254 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
4255 if (err)
4256 goto out_g2_irq;
4257
4258 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
4259 if (err)
4260 goto out_g1_atu_prob_irq;
4261
Andrew Lunna3c53be52017-01-24 14:53:50 +01004262 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004263 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01004264 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004265
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004266 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004267 if (err)
4268 goto out_mdio;
4269
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004270 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004271
4272out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004273 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01004274out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004275 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01004276out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004277 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004278out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004279 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004280 mv88e6xxx_g2_irq_free(chip);
4281out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004282 mutex_lock(&chip->reg_lock);
4283 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004284 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004285 else
4286 mv88e6xxx_irq_poll_free(chip);
4287 mutex_unlock(&chip->reg_lock);
Andrew Lunndc30c352016-10-16 19:56:49 +02004288out:
4289 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004290}
4291
4292static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4293{
4294 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004295 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004296
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004297 if (chip->info->ptp_support) {
4298 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004299 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004300 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004301
Andrew Lunn930188c2016-08-22 16:01:03 +02004302 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004303 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004304 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004305
Andrew Lunn76f38f12018-03-17 20:21:09 +01004306 mv88e6xxx_g1_vtu_prob_irq_free(chip);
4307 mv88e6xxx_g1_atu_prob_irq_free(chip);
4308
4309 if (chip->info->g2_irqs > 0)
4310 mv88e6xxx_g2_irq_free(chip);
4311
4312 mutex_lock(&chip->reg_lock);
4313 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004314 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01004315 else
4316 mv88e6xxx_irq_poll_free(chip);
4317 mutex_unlock(&chip->reg_lock);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004318}
4319
4320static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004321 {
4322 .compatible = "marvell,mv88e6085",
4323 .data = &mv88e6xxx_table[MV88E6085],
4324 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004325 {
4326 .compatible = "marvell,mv88e6190",
4327 .data = &mv88e6xxx_table[MV88E6190],
4328 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004329 { /* sentinel */ },
4330};
4331
4332MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4333
4334static struct mdio_driver mv88e6xxx_driver = {
4335 .probe = mv88e6xxx_probe,
4336 .remove = mv88e6xxx_remove,
4337 .mdiodrv.driver = {
4338 .name = "mv88e6085",
4339 .of_match_table = mv88e6xxx_of_match,
4340 },
4341};
4342
Ben Hutchings98e67302011-11-25 14:36:19 +00004343static int __init mv88e6xxx_init(void)
4344{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004345 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004346 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004347}
4348module_init(mv88e6xxx_init);
4349
4350static void __exit mv88e6xxx_cleanup(void)
4351{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004352 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004353 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004354}
4355module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004356
4357MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4358MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4359MODULE_LICENSE("GPL");