blob: 0db46c0eac4841d7d95c0df78397d32c52a1bf74 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030049enum omap_burst_size {
50 BURST_SIZE_X2 = 0,
51 BURST_SIZE_X4 = 1,
52 BURST_SIZE_X8 = 2,
53};
54
Tomi Valkeinen80c39712009-11-12 11:41:42 +020055#define REG_GET(idx, start, end) \
56 FLD_GET(dispc_read_reg(idx), start, end)
57
58#define REG_FLD_MOD(idx, val, start, end) \
59 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
60
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053061struct dispc_features {
62 u8 sw_start;
63 u8 fp_start;
64 u8 bp_start;
65 u16 sw_max;
66 u16 vp_max;
67 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053068 u8 mgr_width_start;
69 u8 mgr_height_start;
70 u16 mgr_width_max;
71 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053072 unsigned long max_lcd_pclk;
73 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030074 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053075 const struct omap_video_timings *mgr_timings,
76 u16 width, u16 height, u16 out_width, u16 out_height,
77 enum omap_color_mode color_mode, bool *five_taps,
78 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053079 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030080 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053081 u16 width, u16 height, u16 out_width, u16 out_height,
82 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030083 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030084
85 /* swap GFX & WB fifos */
86 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020087
88 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
89 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053090
91 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
92 bool mstandby_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053093};
94
Tomi Valkeinen42a69612012-08-22 16:56:57 +030095#define DISPC_MAX_NR_FIFOS 5
96
Tomi Valkeinen80c39712009-11-12 11:41:42 +020097static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000098 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020099 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300100
101 int ctx_loss_cnt;
102
archit tanejaaffe3602011-02-23 08:41:03 +0000103 int irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200104
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200105 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300106 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200107
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300108 u32 fifo_size[DISPC_MAX_NR_FIFOS];
109 /* maps which plane is using a fifo. fifo-id -> plane-id */
110 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300112 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200114
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530115 const struct dispc_features *feat;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200116} dispc;
117
Amber Jain0d66cbb2011-05-19 19:47:54 +0530118enum omap_color_component {
119 /* used for all color formats for OMAP3 and earlier
120 * and for RGB and Y color component on OMAP4
121 */
122 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
123 /* used for UV component for
124 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
125 * color formats on OMAP4
126 */
127 DISPC_COLOR_COMPONENT_UV = 1 << 1,
128};
129
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530130enum mgr_reg_fields {
131 DISPC_MGR_FLD_ENABLE,
132 DISPC_MGR_FLD_STNTFT,
133 DISPC_MGR_FLD_GO,
134 DISPC_MGR_FLD_TFTDATALINES,
135 DISPC_MGR_FLD_STALLMODE,
136 DISPC_MGR_FLD_TCKENABLE,
137 DISPC_MGR_FLD_TCKSELECTION,
138 DISPC_MGR_FLD_CPR,
139 DISPC_MGR_FLD_FIFOHANDCHECK,
140 /* used to maintain a count of the above fields */
141 DISPC_MGR_FLD_NUM,
142};
143
144static const struct {
145 const char *name;
146 u32 vsync_irq;
147 u32 framedone_irq;
148 u32 sync_lost_irq;
149 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
150} mgr_desc[] = {
151 [OMAP_DSS_CHANNEL_LCD] = {
152 .name = "LCD",
153 .vsync_irq = DISPC_IRQ_VSYNC,
154 .framedone_irq = DISPC_IRQ_FRAMEDONE,
155 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
156 .reg_desc = {
157 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
158 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
159 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
160 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
161 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
162 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
163 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
164 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
165 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
166 },
167 },
168 [OMAP_DSS_CHANNEL_DIGIT] = {
169 .name = "DIGIT",
170 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200171 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530172 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
173 .reg_desc = {
174 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
175 [DISPC_MGR_FLD_STNTFT] = { },
176 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
177 [DISPC_MGR_FLD_TFTDATALINES] = { },
178 [DISPC_MGR_FLD_STALLMODE] = { },
179 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
180 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
181 [DISPC_MGR_FLD_CPR] = { },
182 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
183 },
184 },
185 [OMAP_DSS_CHANNEL_LCD2] = {
186 .name = "LCD2",
187 .vsync_irq = DISPC_IRQ_VSYNC2,
188 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
189 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
190 .reg_desc = {
191 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
192 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
193 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
194 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
195 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
196 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
197 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
198 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
199 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
200 },
201 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530202 [OMAP_DSS_CHANNEL_LCD3] = {
203 .name = "LCD3",
204 .vsync_irq = DISPC_IRQ_VSYNC3,
205 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
206 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
207 .reg_desc = {
208 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
209 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
210 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
211 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
212 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
213 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
214 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
215 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
216 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
217 },
218 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530219};
220
Archit Taneja6e5264b2012-09-11 12:04:47 +0530221struct color_conv_coef {
222 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
223 int full_range;
224};
225
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530226static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
227static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200228
Archit Taneja55978cc2011-05-06 11:45:51 +0530229static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200230{
Archit Taneja55978cc2011-05-06 11:45:51 +0530231 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200232}
233
Archit Taneja55978cc2011-05-06 11:45:51 +0530234static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200235{
Archit Taneja55978cc2011-05-06 11:45:51 +0530236 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200237}
238
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530239static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
240{
241 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
242 return REG_GET(rfld.reg, rfld.high, rfld.low);
243}
244
245static void mgr_fld_write(enum omap_channel channel,
246 enum mgr_reg_fields regfld, int val) {
247 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
248 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
249}
250
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530252 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200253#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530254 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200255
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300256static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200257{
Archit Tanejac6104b82011-08-05 19:06:02 +0530258 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300260 DSSDBG("dispc_save_context\n");
261
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200262 SR(IRQENABLE);
263 SR(CONTROL);
264 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530266 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
267 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300268 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000269 if (dss_has_feature(FEAT_MGR_LCD2)) {
270 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000271 SR(CONFIG2);
272 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530273 if (dss_has_feature(FEAT_MGR_LCD3)) {
274 SR(CONTROL3);
275 SR(CONFIG3);
276 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200277
Archit Tanejac6104b82011-08-05 19:06:02 +0530278 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
279 SR(DEFAULT_COLOR(i));
280 SR(TRANS_COLOR(i));
281 SR(SIZE_MGR(i));
282 if (i == OMAP_DSS_CHANNEL_DIGIT)
283 continue;
284 SR(TIMING_H(i));
285 SR(TIMING_V(i));
286 SR(POL_FREQ(i));
287 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288
Archit Tanejac6104b82011-08-05 19:06:02 +0530289 SR(DATA_CYCLE1(i));
290 SR(DATA_CYCLE2(i));
291 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300293 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530294 SR(CPR_COEF_R(i));
295 SR(CPR_COEF_G(i));
296 SR(CPR_COEF_B(i));
297 }
298 }
299
300 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
301 SR(OVL_BA0(i));
302 SR(OVL_BA1(i));
303 SR(OVL_POSITION(i));
304 SR(OVL_SIZE(i));
305 SR(OVL_ATTRIBUTES(i));
306 SR(OVL_FIFO_THRESHOLD(i));
307 SR(OVL_ROW_INC(i));
308 SR(OVL_PIXEL_INC(i));
309 if (dss_has_feature(FEAT_PRELOAD))
310 SR(OVL_PRELOAD(i));
311 if (i == OMAP_DSS_GFX) {
312 SR(OVL_WINDOW_SKIP(i));
313 SR(OVL_TABLE_BA(i));
314 continue;
315 }
316 SR(OVL_FIR(i));
317 SR(OVL_PICTURE_SIZE(i));
318 SR(OVL_ACCU0(i));
319 SR(OVL_ACCU1(i));
320
321 for (j = 0; j < 8; j++)
322 SR(OVL_FIR_COEF_H(i, j));
323
324 for (j = 0; j < 8; j++)
325 SR(OVL_FIR_COEF_HV(i, j));
326
327 for (j = 0; j < 5; j++)
328 SR(OVL_CONV_COEF(i, j));
329
330 if (dss_has_feature(FEAT_FIR_COEF_V)) {
331 for (j = 0; j < 8; j++)
332 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300333 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000334
Archit Tanejac6104b82011-08-05 19:06:02 +0530335 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
336 SR(OVL_BA0_UV(i));
337 SR(OVL_BA1_UV(i));
338 SR(OVL_FIR2(i));
339 SR(OVL_ACCU2_0(i));
340 SR(OVL_ACCU2_1(i));
341
342 for (j = 0; j < 8; j++)
343 SR(OVL_FIR_COEF_H2(i, j));
344
345 for (j = 0; j < 8; j++)
346 SR(OVL_FIR_COEF_HV2(i, j));
347
348 for (j = 0; j < 8; j++)
349 SR(OVL_FIR_COEF_V2(i, j));
350 }
351 if (dss_has_feature(FEAT_ATTR2))
352 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000353 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200354
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600355 if (dss_has_feature(FEAT_CORE_CLK_DIV))
356 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300357
Archit Tanejabdb736a2012-11-28 17:01:39 +0530358 dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300359 dispc.ctx_valid = true;
360
361 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200362}
363
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300364static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200365{
Archit Tanejac6104b82011-08-05 19:06:02 +0530366 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300367
368 DSSDBG("dispc_restore_context\n");
369
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300370 if (!dispc.ctx_valid)
371 return;
372
Archit Tanejabdb736a2012-11-28 17:01:39 +0530373 ctx = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300374
375 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
376 return;
377
378 DSSDBG("ctx_loss_count: saved %d, current %d\n",
379 dispc.ctx_loss_cnt, ctx);
380
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200381 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200382 /*RR(CONTROL);*/
383 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200384 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530385 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
386 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300387 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530388 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000389 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530390 if (dss_has_feature(FEAT_MGR_LCD3))
391 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200392
Archit Tanejac6104b82011-08-05 19:06:02 +0530393 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
394 RR(DEFAULT_COLOR(i));
395 RR(TRANS_COLOR(i));
396 RR(SIZE_MGR(i));
397 if (i == OMAP_DSS_CHANNEL_DIGIT)
398 continue;
399 RR(TIMING_H(i));
400 RR(TIMING_V(i));
401 RR(POL_FREQ(i));
402 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530403
Archit Tanejac6104b82011-08-05 19:06:02 +0530404 RR(DATA_CYCLE1(i));
405 RR(DATA_CYCLE2(i));
406 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000407
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300408 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530409 RR(CPR_COEF_R(i));
410 RR(CPR_COEF_G(i));
411 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300412 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000413 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200414
Archit Tanejac6104b82011-08-05 19:06:02 +0530415 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
416 RR(OVL_BA0(i));
417 RR(OVL_BA1(i));
418 RR(OVL_POSITION(i));
419 RR(OVL_SIZE(i));
420 RR(OVL_ATTRIBUTES(i));
421 RR(OVL_FIFO_THRESHOLD(i));
422 RR(OVL_ROW_INC(i));
423 RR(OVL_PIXEL_INC(i));
424 if (dss_has_feature(FEAT_PRELOAD))
425 RR(OVL_PRELOAD(i));
426 if (i == OMAP_DSS_GFX) {
427 RR(OVL_WINDOW_SKIP(i));
428 RR(OVL_TABLE_BA(i));
429 continue;
430 }
431 RR(OVL_FIR(i));
432 RR(OVL_PICTURE_SIZE(i));
433 RR(OVL_ACCU0(i));
434 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200435
Archit Tanejac6104b82011-08-05 19:06:02 +0530436 for (j = 0; j < 8; j++)
437 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200438
Archit Tanejac6104b82011-08-05 19:06:02 +0530439 for (j = 0; j < 8; j++)
440 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200441
Archit Tanejac6104b82011-08-05 19:06:02 +0530442 for (j = 0; j < 5; j++)
443 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200444
Archit Tanejac6104b82011-08-05 19:06:02 +0530445 if (dss_has_feature(FEAT_FIR_COEF_V)) {
446 for (j = 0; j < 8; j++)
447 RR(OVL_FIR_COEF_V(i, j));
448 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200449
Archit Tanejac6104b82011-08-05 19:06:02 +0530450 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
451 RR(OVL_BA0_UV(i));
452 RR(OVL_BA1_UV(i));
453 RR(OVL_FIR2(i));
454 RR(OVL_ACCU2_0(i));
455 RR(OVL_ACCU2_1(i));
456
457 for (j = 0; j < 8; j++)
458 RR(OVL_FIR_COEF_H2(i, j));
459
460 for (j = 0; j < 8; j++)
461 RR(OVL_FIR_COEF_HV2(i, j));
462
463 for (j = 0; j < 8; j++)
464 RR(OVL_FIR_COEF_V2(i, j));
465 }
466 if (dss_has_feature(FEAT_ATTR2))
467 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300468 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600470 if (dss_has_feature(FEAT_CORE_CLK_DIV))
471 RR(DIVISOR);
472
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200473 /* enable last, because LCD & DIGIT enable are here */
474 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000475 if (dss_has_feature(FEAT_MGR_LCD2))
476 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530477 if (dss_has_feature(FEAT_MGR_LCD3))
478 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200479 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300480 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200481
482 /*
483 * enable last so IRQs won't trigger before
484 * the context is fully restored
485 */
486 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300487
488 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200489}
490
491#undef SR
492#undef RR
493
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300494int dispc_runtime_get(void)
495{
496 int r;
497
498 DSSDBG("dispc_runtime_get\n");
499
500 r = pm_runtime_get_sync(&dispc.pdev->dev);
501 WARN_ON(r < 0);
502 return r < 0 ? r : 0;
503}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200504EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300505
506void dispc_runtime_put(void)
507{
508 int r;
509
510 DSSDBG("dispc_runtime_put\n");
511
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200512 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300513 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300514}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200515EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300516
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200517u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
518{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530519 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200520}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200521EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200522
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200523u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
524{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200525 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
526 return 0;
527
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530528 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200529}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200530EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200531
Tomi Valkeinencb699202012-10-17 10:38:52 +0300532u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
533{
534 return mgr_desc[channel].sync_lost_irq;
535}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200536EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300537
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530538u32 dispc_wb_get_framedone_irq(void)
539{
540 return DISPC_IRQ_FRAMEDONEWB;
541}
542
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300543bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200544{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530545 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200546}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200547EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200548
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300549void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300551 WARN_ON(dispc_mgr_is_enabled(channel) == false);
552 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530554 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200555
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530556 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200558EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200559
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530560bool dispc_wb_go_busy(void)
561{
562 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
563}
564
565void dispc_wb_go(void)
566{
567 enum omap_plane plane = OMAP_DSS_WB;
568 bool enable, go;
569
570 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
571
572 if (!enable)
573 return;
574
575 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
576 if (go) {
577 DSSERR("GO bit not down for WB\n");
578 return;
579 }
580
581 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
582}
583
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300584static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585{
Archit Taneja9b372c22011-05-06 11:45:49 +0530586 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587}
588
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300589static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200590{
Archit Taneja9b372c22011-05-06 11:45:49 +0530591 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200592}
593
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300594static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200595{
Archit Taneja9b372c22011-05-06 11:45:49 +0530596 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200597}
598
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300599static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530600{
601 BUG_ON(plane == OMAP_DSS_GFX);
602
603 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
604}
605
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300606static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
607 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530608{
609 BUG_ON(plane == OMAP_DSS_GFX);
610
611 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
612}
613
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300614static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530615{
616 BUG_ON(plane == OMAP_DSS_GFX);
617
618 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
619}
620
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530621static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
622 int fir_vinc, int five_taps,
623 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530625 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200626 int i;
627
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530628 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
629 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200630
631 for (i = 0; i < 8; i++) {
632 u32 h, hv;
633
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530634 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
635 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
636 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
637 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
638 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
639 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
640 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
641 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200642
Amber Jain0d66cbb2011-05-19 19:47:54 +0530643 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300644 dispc_ovl_write_firh_reg(plane, i, h);
645 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530646 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300647 dispc_ovl_write_firh2_reg(plane, i, h);
648 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530649 }
650
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651 }
652
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200653 if (five_taps) {
654 for (i = 0; i < 8; i++) {
655 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530656 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
657 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530658 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300659 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530660 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300661 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200662 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200663 }
664}
665
Archit Taneja6e5264b2012-09-11 12:04:47 +0530666
667static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
668 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200669{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
671
Archit Taneja6e5264b2012-09-11 12:04:47 +0530672 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
673 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
674 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
675 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
676 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200677
Archit Taneja6e5264b2012-09-11 12:04:47 +0530678 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679
680#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200681}
682
Archit Taneja6e5264b2012-09-11 12:04:47 +0530683static void dispc_setup_color_conv_coef(void)
684{
685 int i;
686 int num_ovl = dss_feat_get_num_ovls();
687 int num_wb = dss_feat_get_num_wbs();
688 const struct color_conv_coef ctbl_bt601_5_ovl = {
689 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
690 };
691 const struct color_conv_coef ctbl_bt601_5_wb = {
692 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
693 };
694
695 for (i = 1; i < num_ovl; i++)
696 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
697
698 for (; i < num_wb; i++)
699 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
700}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200701
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300702static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200703{
Archit Taneja9b372c22011-05-06 11:45:49 +0530704 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705}
706
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300707static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200708{
Archit Taneja9b372c22011-05-06 11:45:49 +0530709 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200710}
711
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300712static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530713{
714 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
715}
716
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300717static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530718{
719 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
720}
721
Archit Tanejad79db852012-09-22 12:30:17 +0530722static void dispc_ovl_set_pos(enum omap_plane plane,
723 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724{
Archit Tanejad79db852012-09-22 12:30:17 +0530725 u32 val;
726
727 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
728 return;
729
730 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530731
732 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200733}
734
Archit Taneja78b687f2012-09-21 14:51:49 +0530735static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
736 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200738 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530739
Archit Taneja36d87d92012-07-28 22:59:03 +0530740 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530741 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
742 else
743 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200744}
745
Archit Taneja78b687f2012-09-21 14:51:49 +0530746static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
747 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200748{
749 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200750
751 BUG_ON(plane == OMAP_DSS_GFX);
752
753 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530754
Archit Taneja36d87d92012-07-28 22:59:03 +0530755 if (plane == OMAP_DSS_WB)
756 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
757 else
758 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200759}
760
Archit Taneja5b54ed32012-09-26 16:55:27 +0530761static void dispc_ovl_set_zorder(enum omap_plane plane,
762 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530763{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530764 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530765 return;
766
767 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
768}
769
770static void dispc_ovl_enable_zorder_planes(void)
771{
772 int i;
773
774 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
775 return;
776
777 for (i = 0; i < dss_feat_get_num_ovls(); i++)
778 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
779}
780
Archit Taneja5b54ed32012-09-26 16:55:27 +0530781static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
782 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100783{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530784 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100785 return;
786
Archit Taneja9b372c22011-05-06 11:45:49 +0530787 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100788}
789
Archit Taneja5b54ed32012-09-26 16:55:27 +0530790static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
791 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200792{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530793 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300794 int shift;
795
Archit Taneja5b54ed32012-09-26 16:55:27 +0530796 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100797 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530798
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300799 shift = shifts[plane];
800 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200801}
802
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300803static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200804{
Archit Taneja9b372c22011-05-06 11:45:49 +0530805 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200806}
807
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300808static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200809{
Archit Taneja9b372c22011-05-06 11:45:49 +0530810 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200811}
812
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300813static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200814 enum omap_color_mode color_mode)
815{
816 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530817 if (plane != OMAP_DSS_GFX) {
818 switch (color_mode) {
819 case OMAP_DSS_COLOR_NV12:
820 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530821 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530822 m = 0x1; break;
823 case OMAP_DSS_COLOR_RGBA16:
824 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530825 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530826 m = 0x4; break;
827 case OMAP_DSS_COLOR_ARGB16:
828 m = 0x5; break;
829 case OMAP_DSS_COLOR_RGB16:
830 m = 0x6; break;
831 case OMAP_DSS_COLOR_ARGB16_1555:
832 m = 0x7; break;
833 case OMAP_DSS_COLOR_RGB24U:
834 m = 0x8; break;
835 case OMAP_DSS_COLOR_RGB24P:
836 m = 0x9; break;
837 case OMAP_DSS_COLOR_YUV2:
838 m = 0xa; break;
839 case OMAP_DSS_COLOR_UYVY:
840 m = 0xb; break;
841 case OMAP_DSS_COLOR_ARGB32:
842 m = 0xc; break;
843 case OMAP_DSS_COLOR_RGBA32:
844 m = 0xd; break;
845 case OMAP_DSS_COLOR_RGBX32:
846 m = 0xe; break;
847 case OMAP_DSS_COLOR_XRGB16_1555:
848 m = 0xf; break;
849 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300850 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530851 }
852 } else {
853 switch (color_mode) {
854 case OMAP_DSS_COLOR_CLUT1:
855 m = 0x0; break;
856 case OMAP_DSS_COLOR_CLUT2:
857 m = 0x1; break;
858 case OMAP_DSS_COLOR_CLUT4:
859 m = 0x2; break;
860 case OMAP_DSS_COLOR_CLUT8:
861 m = 0x3; break;
862 case OMAP_DSS_COLOR_RGB12U:
863 m = 0x4; break;
864 case OMAP_DSS_COLOR_ARGB16:
865 m = 0x5; break;
866 case OMAP_DSS_COLOR_RGB16:
867 m = 0x6; break;
868 case OMAP_DSS_COLOR_ARGB16_1555:
869 m = 0x7; break;
870 case OMAP_DSS_COLOR_RGB24U:
871 m = 0x8; break;
872 case OMAP_DSS_COLOR_RGB24P:
873 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530874 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530875 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530876 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530877 m = 0xb; break;
878 case OMAP_DSS_COLOR_ARGB32:
879 m = 0xc; break;
880 case OMAP_DSS_COLOR_RGBA32:
881 m = 0xd; break;
882 case OMAP_DSS_COLOR_RGBX32:
883 m = 0xe; break;
884 case OMAP_DSS_COLOR_XRGB16_1555:
885 m = 0xf; break;
886 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300887 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530888 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200889 }
890
Archit Taneja9b372c22011-05-06 11:45:49 +0530891 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200892}
893
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530894static void dispc_ovl_configure_burst_type(enum omap_plane plane,
895 enum omap_dss_rotation_type rotation_type)
896{
897 if (dss_has_feature(FEAT_BURST_2D) == 0)
898 return;
899
900 if (rotation_type == OMAP_DSS_ROT_TILER)
901 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
902 else
903 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
904}
905
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300906void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200907{
908 int shift;
909 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000910 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200911
912 switch (plane) {
913 case OMAP_DSS_GFX:
914 shift = 8;
915 break;
916 case OMAP_DSS_VIDEO1:
917 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530918 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200919 shift = 16;
920 break;
921 default:
922 BUG();
923 return;
924 }
925
Archit Taneja9b372c22011-05-06 11:45:49 +0530926 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000927 if (dss_has_feature(FEAT_MGR_LCD2)) {
928 switch (channel) {
929 case OMAP_DSS_CHANNEL_LCD:
930 chan = 0;
931 chan2 = 0;
932 break;
933 case OMAP_DSS_CHANNEL_DIGIT:
934 chan = 1;
935 chan2 = 0;
936 break;
937 case OMAP_DSS_CHANNEL_LCD2:
938 chan = 0;
939 chan2 = 1;
940 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530941 case OMAP_DSS_CHANNEL_LCD3:
942 if (dss_has_feature(FEAT_MGR_LCD3)) {
943 chan = 0;
944 chan2 = 2;
945 } else {
946 BUG();
947 return;
948 }
949 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000950 default:
951 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300952 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000953 }
954
955 val = FLD_MOD(val, chan, shift, shift);
956 val = FLD_MOD(val, chan2, 31, 30);
957 } else {
958 val = FLD_MOD(val, channel, shift, shift);
959 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530960 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200961}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200962EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200963
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200964static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
965{
966 int shift;
967 u32 val;
968 enum omap_channel channel;
969
970 switch (plane) {
971 case OMAP_DSS_GFX:
972 shift = 8;
973 break;
974 case OMAP_DSS_VIDEO1:
975 case OMAP_DSS_VIDEO2:
976 case OMAP_DSS_VIDEO3:
977 shift = 16;
978 break;
979 default:
980 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300981 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200982 }
983
984 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
985
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530986 if (dss_has_feature(FEAT_MGR_LCD3)) {
987 if (FLD_GET(val, 31, 30) == 0)
988 channel = FLD_GET(val, shift, shift);
989 else if (FLD_GET(val, 31, 30) == 1)
990 channel = OMAP_DSS_CHANNEL_LCD2;
991 else
992 channel = OMAP_DSS_CHANNEL_LCD3;
993 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200994 if (FLD_GET(val, 31, 30) == 0)
995 channel = FLD_GET(val, shift, shift);
996 else
997 channel = OMAP_DSS_CHANNEL_LCD2;
998 } else {
999 channel = FLD_GET(val, shift, shift);
1000 }
1001
1002 return channel;
1003}
1004
Archit Tanejad9ac7732012-09-22 12:38:19 +05301005void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1006{
1007 enum omap_plane plane = OMAP_DSS_WB;
1008
1009 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1010}
1011
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001012static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001013 enum omap_burst_size burst_size)
1014{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301015 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001016 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001017
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001018 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001019 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001020}
1021
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001022static void dispc_configure_burst_sizes(void)
1023{
1024 int i;
1025 const int burst_size = BURST_SIZE_X8;
1026
1027 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001028 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001029 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001030}
1031
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001032static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001033{
1034 unsigned unit = dss_feat_get_burst_size_unit();
1035 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1036 return unit * 8;
1037}
1038
Mythri P Kd3862612011-03-11 18:02:49 +05301039void dispc_enable_gamma_table(bool enable)
1040{
1041 /*
1042 * This is partially implemented to support only disabling of
1043 * the gamma table.
1044 */
1045 if (enable) {
1046 DSSWARN("Gamma table enabling for TV not yet supported");
1047 return;
1048 }
1049
1050 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1051}
1052
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001053static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001054{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301055 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001056 return;
1057
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301058 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001059}
1060
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001061static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001062 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001063{
1064 u32 coef_r, coef_g, coef_b;
1065
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301066 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001067 return;
1068
1069 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1070 FLD_VAL(coefs->rb, 9, 0);
1071 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1072 FLD_VAL(coefs->gb, 9, 0);
1073 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1074 FLD_VAL(coefs->bb, 9, 0);
1075
1076 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1077 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1078 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1079}
1080
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001081static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001082{
1083 u32 val;
1084
1085 BUG_ON(plane == OMAP_DSS_GFX);
1086
Archit Taneja9b372c22011-05-06 11:45:49 +05301087 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001088 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301089 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001090}
1091
Archit Tanejad79db852012-09-22 12:30:17 +05301092static void dispc_ovl_enable_replication(enum omap_plane plane,
1093 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001094{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301095 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001096 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001097
Archit Tanejad79db852012-09-22 12:30:17 +05301098 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1099 return;
1100
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001101 shift = shifts[plane];
1102 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001103}
1104
Archit Taneja8f366162012-04-16 12:53:44 +05301105static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301106 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107{
1108 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301109
Archit Taneja33b89922012-11-14 13:50:15 +05301110 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1111 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1112
Archit Taneja702d1442011-05-06 11:45:50 +05301113 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001114}
1115
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001116static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001117{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001118 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001119 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301120 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001121 u32 unit;
1122
1123 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001124
Archit Tanejaa0acb552010-09-15 19:20:00 +05301125 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001127 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1128 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001129 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001130 dispc.fifo_size[fifo] = size;
1131
1132 /*
1133 * By default fifos are mapped directly to overlays, fifo 0 to
1134 * ovl 0, fifo 1 to ovl 1, etc.
1135 */
1136 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001138
1139 /*
1140 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1141 * causes problems with certain use cases, like using the tiler in 2D
1142 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1143 * giving GFX plane a larger fifo. WB but should work fine with a
1144 * smaller fifo.
1145 */
1146 if (dispc.feat->gfx_fifo_workaround) {
1147 u32 v;
1148
1149 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1150
1151 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1152 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1153 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1154 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1155
1156 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1157
1158 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1159 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1160 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001161}
1162
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001163static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001164{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001165 int fifo;
1166 u32 size = 0;
1167
1168 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1169 if (dispc.fifo_assignment[fifo] == plane)
1170 size += dispc.fifo_size[fifo];
1171 }
1172
1173 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001174}
1175
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001176void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001177{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301178 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001179 u32 unit;
1180
1181 unit = dss_feat_get_buffer_size_unit();
1182
1183 WARN_ON(low % unit != 0);
1184 WARN_ON(high % unit != 0);
1185
1186 low /= unit;
1187 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301188
Archit Taneja9b372c22011-05-06 11:45:49 +05301189 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1190 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1191
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001192 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001193 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301194 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001195 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301196 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001197 hi_start, hi_end) * unit,
1198 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001199
Archit Taneja9b372c22011-05-06 11:45:49 +05301200 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301201 FLD_VAL(high, hi_start, hi_end) |
1202 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001203}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001204EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001205
1206void dispc_enable_fifomerge(bool enable)
1207{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001208 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1209 WARN_ON(enable);
1210 return;
1211 }
1212
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001213 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1214 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001215}
1216
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001217void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001218 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1219 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001220{
1221 /*
1222 * All sizes are in bytes. Both the buffer and burst are made of
1223 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1224 */
1225
1226 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001227 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1228 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001229
1230 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001231 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001232
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001233 if (use_fifomerge) {
1234 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001235 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001236 total_fifo_size += dispc_ovl_get_fifo_size(i);
1237 } else {
1238 total_fifo_size = ovl_fifo_size;
1239 }
1240
1241 /*
1242 * We use the same low threshold for both fifomerge and non-fifomerge
1243 * cases, but for fifomerge we calculate the high threshold using the
1244 * combined fifo size
1245 */
1246
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001247 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001248 *fifo_low = ovl_fifo_size - burst_size * 2;
1249 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301250 } else if (plane == OMAP_DSS_WB) {
1251 /*
1252 * Most optimal configuration for writeback is to push out data
1253 * to the interconnect the moment writeback pushes enough pixels
1254 * in the FIFO to form a burst
1255 */
1256 *fifo_low = 0;
1257 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001258 } else {
1259 *fifo_low = ovl_fifo_size - burst_size;
1260 *fifo_high = total_fifo_size - buf_unit;
1261 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001262}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001263EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001264
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001265static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301266 int hinc, int vinc,
1267 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001268{
1269 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001270
Amber Jain0d66cbb2011-05-19 19:47:54 +05301271 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1272 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301273
Amber Jain0d66cbb2011-05-19 19:47:54 +05301274 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1275 &hinc_start, &hinc_end);
1276 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1277 &vinc_start, &vinc_end);
1278 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1279 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301280
Amber Jain0d66cbb2011-05-19 19:47:54 +05301281 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1282 } else {
1283 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1284 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1285 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001286}
1287
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001288static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001289{
1290 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301291 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001292
Archit Taneja87a74842011-03-02 11:19:50 +05301293 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1294 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1295
1296 val = FLD_VAL(vaccu, vert_start, vert_end) |
1297 FLD_VAL(haccu, hor_start, hor_end);
1298
Archit Taneja9b372c22011-05-06 11:45:49 +05301299 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001300}
1301
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001302static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001303{
1304 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301305 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001306
Archit Taneja87a74842011-03-02 11:19:50 +05301307 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1308 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1309
1310 val = FLD_VAL(vaccu, vert_start, vert_end) |
1311 FLD_VAL(haccu, hor_start, hor_end);
1312
Archit Taneja9b372c22011-05-06 11:45:49 +05301313 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001314}
1315
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001316static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1317 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301318{
1319 u32 val;
1320
1321 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1322 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1323}
1324
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001325static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1326 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301327{
1328 u32 val;
1329
1330 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1331 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1332}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001333
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001334static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001335 u16 orig_width, u16 orig_height,
1336 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301337 bool five_taps, u8 rotation,
1338 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001339{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301340 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001341
Amber Jained14a3c2011-05-19 19:47:51 +05301342 fir_hinc = 1024 * orig_width / out_width;
1343 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001344
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301345 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1346 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001347 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301348}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001349
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301350static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1351 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1352 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1353{
1354 int h_accu2_0, h_accu2_1;
1355 int v_accu2_0, v_accu2_1;
1356 int chroma_hinc, chroma_vinc;
1357 int idx;
1358
1359 struct accu {
1360 s8 h0_m, h0_n;
1361 s8 h1_m, h1_n;
1362 s8 v0_m, v0_n;
1363 s8 v1_m, v1_n;
1364 };
1365
1366 const struct accu *accu_table;
1367 const struct accu *accu_val;
1368
1369 static const struct accu accu_nv12[4] = {
1370 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1371 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1372 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1373 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1374 };
1375
1376 static const struct accu accu_nv12_ilace[4] = {
1377 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1378 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1379 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1380 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1381 };
1382
1383 static const struct accu accu_yuv[4] = {
1384 { 0, 1, 0, 1, 0, 1, 0, 1 },
1385 { 0, 1, 0, 1, 0, 1, 0, 1 },
1386 { -1, 1, 0, 1, 0, 1, 0, 1 },
1387 { 0, 1, 0, 1, -1, 1, 0, 1 },
1388 };
1389
1390 switch (rotation) {
1391 case OMAP_DSS_ROT_0:
1392 idx = 0;
1393 break;
1394 case OMAP_DSS_ROT_90:
1395 idx = 1;
1396 break;
1397 case OMAP_DSS_ROT_180:
1398 idx = 2;
1399 break;
1400 case OMAP_DSS_ROT_270:
1401 idx = 3;
1402 break;
1403 default:
1404 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001405 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301406 }
1407
1408 switch (color_mode) {
1409 case OMAP_DSS_COLOR_NV12:
1410 if (ilace)
1411 accu_table = accu_nv12_ilace;
1412 else
1413 accu_table = accu_nv12;
1414 break;
1415 case OMAP_DSS_COLOR_YUV2:
1416 case OMAP_DSS_COLOR_UYVY:
1417 accu_table = accu_yuv;
1418 break;
1419 default:
1420 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001421 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301422 }
1423
1424 accu_val = &accu_table[idx];
1425
1426 chroma_hinc = 1024 * orig_width / out_width;
1427 chroma_vinc = 1024 * orig_height / out_height;
1428
1429 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1430 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1431 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1432 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1433
1434 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1435 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1436}
1437
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001438static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301439 u16 orig_width, u16 orig_height,
1440 u16 out_width, u16 out_height,
1441 bool ilace, bool five_taps,
1442 bool fieldmode, enum omap_color_mode color_mode,
1443 u8 rotation)
1444{
1445 int accu0 = 0;
1446 int accu1 = 0;
1447 u32 l;
1448
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001449 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301450 out_width, out_height, five_taps,
1451 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301452 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001453
Archit Taneja87a74842011-03-02 11:19:50 +05301454 /* RESIZEENABLE and VERTICALTAPS */
1455 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301456 l |= (orig_width != out_width) ? (1 << 5) : 0;
1457 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001458 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301459
1460 /* VRESIZECONF and HRESIZECONF */
1461 if (dss_has_feature(FEAT_RESIZECONF)) {
1462 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301463 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1464 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301465 }
1466
1467 /* LINEBUFFERSPLIT */
1468 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1469 l &= ~(0x1 << 22);
1470 l |= five_taps ? (1 << 22) : 0;
1471 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001472
Archit Taneja9b372c22011-05-06 11:45:49 +05301473 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001474
1475 /*
1476 * field 0 = even field = bottom field
1477 * field 1 = odd field = top field
1478 */
1479 if (ilace && !fieldmode) {
1480 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301481 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001482 if (accu0 >= 1024/2) {
1483 accu1 = 1024/2;
1484 accu0 -= accu1;
1485 }
1486 }
1487
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001488 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1489 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001490}
1491
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001492static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301493 u16 orig_width, u16 orig_height,
1494 u16 out_width, u16 out_height,
1495 bool ilace, bool five_taps,
1496 bool fieldmode, enum omap_color_mode color_mode,
1497 u8 rotation)
1498{
1499 int scale_x = out_width != orig_width;
1500 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301501 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301502
1503 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1504 return;
1505 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1506 color_mode != OMAP_DSS_COLOR_UYVY &&
1507 color_mode != OMAP_DSS_COLOR_NV12)) {
1508 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301509 if (plane != OMAP_DSS_WB)
1510 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301511 return;
1512 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001513
1514 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1515 out_height, ilace, color_mode, rotation);
1516
Amber Jain0d66cbb2011-05-19 19:47:54 +05301517 switch (color_mode) {
1518 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301519 if (chroma_upscale) {
1520 /* UV is subsampled by 2 horizontally and vertically */
1521 orig_height >>= 1;
1522 orig_width >>= 1;
1523 } else {
1524 /* UV is downsampled by 2 horizontally and vertically */
1525 orig_height <<= 1;
1526 orig_width <<= 1;
1527 }
1528
Amber Jain0d66cbb2011-05-19 19:47:54 +05301529 break;
1530 case OMAP_DSS_COLOR_YUV2:
1531 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301532 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301533 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301534 rotation == OMAP_DSS_ROT_180) {
1535 if (chroma_upscale)
1536 /* UV is subsampled by 2 horizontally */
1537 orig_width >>= 1;
1538 else
1539 /* UV is downsampled by 2 horizontally */
1540 orig_width <<= 1;
1541 }
1542
Amber Jain0d66cbb2011-05-19 19:47:54 +05301543 /* must use FIR for YUV422 if rotated */
1544 if (rotation != OMAP_DSS_ROT_0)
1545 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301546
Amber Jain0d66cbb2011-05-19 19:47:54 +05301547 break;
1548 default:
1549 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001550 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301551 }
1552
1553 if (out_width != orig_width)
1554 scale_x = true;
1555 if (out_height != orig_height)
1556 scale_y = true;
1557
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001558 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301559 out_width, out_height, five_taps,
1560 rotation, DISPC_COLOR_COMPONENT_UV);
1561
Archit Taneja2a5561b2012-07-16 16:37:45 +05301562 if (plane != OMAP_DSS_WB)
1563 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1564 (scale_x || scale_y) ? 1 : 0, 8, 8);
1565
Amber Jain0d66cbb2011-05-19 19:47:54 +05301566 /* set H scaling */
1567 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1568 /* set V scaling */
1569 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301570}
1571
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001572static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301573 u16 orig_width, u16 orig_height,
1574 u16 out_width, u16 out_height,
1575 bool ilace, bool five_taps,
1576 bool fieldmode, enum omap_color_mode color_mode,
1577 u8 rotation)
1578{
1579 BUG_ON(plane == OMAP_DSS_GFX);
1580
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001581 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301582 orig_width, orig_height,
1583 out_width, out_height,
1584 ilace, five_taps,
1585 fieldmode, color_mode,
1586 rotation);
1587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001588 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301589 orig_width, orig_height,
1590 out_width, out_height,
1591 ilace, five_taps,
1592 fieldmode, color_mode,
1593 rotation);
1594}
1595
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001596static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301597 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001598 bool mirroring, enum omap_color_mode color_mode)
1599{
Archit Taneja87a74842011-03-02 11:19:50 +05301600 bool row_repeat = false;
1601 int vidrot = 0;
1602
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001603 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1604 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001605
1606 if (mirroring) {
1607 switch (rotation) {
1608 case OMAP_DSS_ROT_0:
1609 vidrot = 2;
1610 break;
1611 case OMAP_DSS_ROT_90:
1612 vidrot = 1;
1613 break;
1614 case OMAP_DSS_ROT_180:
1615 vidrot = 0;
1616 break;
1617 case OMAP_DSS_ROT_270:
1618 vidrot = 3;
1619 break;
1620 }
1621 } else {
1622 switch (rotation) {
1623 case OMAP_DSS_ROT_0:
1624 vidrot = 0;
1625 break;
1626 case OMAP_DSS_ROT_90:
1627 vidrot = 1;
1628 break;
1629 case OMAP_DSS_ROT_180:
1630 vidrot = 2;
1631 break;
1632 case OMAP_DSS_ROT_270:
1633 vidrot = 3;
1634 break;
1635 }
1636 }
1637
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001638 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301639 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001640 else
Archit Taneja87a74842011-03-02 11:19:50 +05301641 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001642 }
Archit Taneja87a74842011-03-02 11:19:50 +05301643
Archit Taneja9b372c22011-05-06 11:45:49 +05301644 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301645 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301646 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1647 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301648
1649 if (color_mode == OMAP_DSS_COLOR_NV12) {
1650 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1651 (rotation == OMAP_DSS_ROT_0 ||
1652 rotation == OMAP_DSS_ROT_180);
1653 /* DOUBLESTRIDE */
1654 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1655 }
1656
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001657}
1658
1659static int color_mode_to_bpp(enum omap_color_mode color_mode)
1660{
1661 switch (color_mode) {
1662 case OMAP_DSS_COLOR_CLUT1:
1663 return 1;
1664 case OMAP_DSS_COLOR_CLUT2:
1665 return 2;
1666 case OMAP_DSS_COLOR_CLUT4:
1667 return 4;
1668 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301669 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001670 return 8;
1671 case OMAP_DSS_COLOR_RGB12U:
1672 case OMAP_DSS_COLOR_RGB16:
1673 case OMAP_DSS_COLOR_ARGB16:
1674 case OMAP_DSS_COLOR_YUV2:
1675 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301676 case OMAP_DSS_COLOR_RGBA16:
1677 case OMAP_DSS_COLOR_RGBX16:
1678 case OMAP_DSS_COLOR_ARGB16_1555:
1679 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001680 return 16;
1681 case OMAP_DSS_COLOR_RGB24P:
1682 return 24;
1683 case OMAP_DSS_COLOR_RGB24U:
1684 case OMAP_DSS_COLOR_ARGB32:
1685 case OMAP_DSS_COLOR_RGBA32:
1686 case OMAP_DSS_COLOR_RGBX32:
1687 return 32;
1688 default:
1689 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001690 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001691 }
1692}
1693
1694static s32 pixinc(int pixels, u8 ps)
1695{
1696 if (pixels == 1)
1697 return 1;
1698 else if (pixels > 1)
1699 return 1 + (pixels - 1) * ps;
1700 else if (pixels < 0)
1701 return 1 - (-pixels + 1) * ps;
1702 else
1703 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001704 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001705}
1706
1707static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1708 u16 screen_width,
1709 u16 width, u16 height,
1710 enum omap_color_mode color_mode, bool fieldmode,
1711 unsigned int field_offset,
1712 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301713 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001714{
1715 u8 ps;
1716
1717 /* FIXME CLUT formats */
1718 switch (color_mode) {
1719 case OMAP_DSS_COLOR_CLUT1:
1720 case OMAP_DSS_COLOR_CLUT2:
1721 case OMAP_DSS_COLOR_CLUT4:
1722 case OMAP_DSS_COLOR_CLUT8:
1723 BUG();
1724 return;
1725 case OMAP_DSS_COLOR_YUV2:
1726 case OMAP_DSS_COLOR_UYVY:
1727 ps = 4;
1728 break;
1729 default:
1730 ps = color_mode_to_bpp(color_mode) / 8;
1731 break;
1732 }
1733
1734 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1735 width, height);
1736
1737 /*
1738 * field 0 = even field = bottom field
1739 * field 1 = odd field = top field
1740 */
1741 switch (rotation + mirror * 4) {
1742 case OMAP_DSS_ROT_0:
1743 case OMAP_DSS_ROT_180:
1744 /*
1745 * If the pixel format is YUV or UYVY divide the width
1746 * of the image by 2 for 0 and 180 degree rotation.
1747 */
1748 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1749 color_mode == OMAP_DSS_COLOR_UYVY)
1750 width = width >> 1;
1751 case OMAP_DSS_ROT_90:
1752 case OMAP_DSS_ROT_270:
1753 *offset1 = 0;
1754 if (field_offset)
1755 *offset0 = field_offset * screen_width * ps;
1756 else
1757 *offset0 = 0;
1758
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301759 *row_inc = pixinc(1 +
1760 (y_predecim * screen_width - x_predecim * width) +
1761 (fieldmode ? screen_width : 0), ps);
1762 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001763 break;
1764
1765 case OMAP_DSS_ROT_0 + 4:
1766 case OMAP_DSS_ROT_180 + 4:
1767 /* If the pixel format is YUV or UYVY divide the width
1768 * of the image by 2 for 0 degree and 180 degree
1769 */
1770 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1771 color_mode == OMAP_DSS_COLOR_UYVY)
1772 width = width >> 1;
1773 case OMAP_DSS_ROT_90 + 4:
1774 case OMAP_DSS_ROT_270 + 4:
1775 *offset1 = 0;
1776 if (field_offset)
1777 *offset0 = field_offset * screen_width * ps;
1778 else
1779 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301780 *row_inc = pixinc(1 -
1781 (y_predecim * screen_width + x_predecim * width) -
1782 (fieldmode ? screen_width : 0), ps);
1783 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001784 break;
1785
1786 default:
1787 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001788 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001789 }
1790}
1791
1792static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1793 u16 screen_width,
1794 u16 width, u16 height,
1795 enum omap_color_mode color_mode, bool fieldmode,
1796 unsigned int field_offset,
1797 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301798 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001799{
1800 u8 ps;
1801 u16 fbw, fbh;
1802
1803 /* FIXME CLUT formats */
1804 switch (color_mode) {
1805 case OMAP_DSS_COLOR_CLUT1:
1806 case OMAP_DSS_COLOR_CLUT2:
1807 case OMAP_DSS_COLOR_CLUT4:
1808 case OMAP_DSS_COLOR_CLUT8:
1809 BUG();
1810 return;
1811 default:
1812 ps = color_mode_to_bpp(color_mode) / 8;
1813 break;
1814 }
1815
1816 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1817 width, height);
1818
1819 /* width & height are overlay sizes, convert to fb sizes */
1820
1821 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1822 fbw = width;
1823 fbh = height;
1824 } else {
1825 fbw = height;
1826 fbh = width;
1827 }
1828
1829 /*
1830 * field 0 = even field = bottom field
1831 * field 1 = odd field = top field
1832 */
1833 switch (rotation + mirror * 4) {
1834 case OMAP_DSS_ROT_0:
1835 *offset1 = 0;
1836 if (field_offset)
1837 *offset0 = *offset1 + field_offset * screen_width * ps;
1838 else
1839 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301840 *row_inc = pixinc(1 +
1841 (y_predecim * screen_width - fbw * x_predecim) +
1842 (fieldmode ? screen_width : 0), ps);
1843 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1844 color_mode == OMAP_DSS_COLOR_UYVY)
1845 *pix_inc = pixinc(x_predecim, 2 * ps);
1846 else
1847 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001848 break;
1849 case OMAP_DSS_ROT_90:
1850 *offset1 = screen_width * (fbh - 1) * ps;
1851 if (field_offset)
1852 *offset0 = *offset1 + field_offset * ps;
1853 else
1854 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301855 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1856 y_predecim + (fieldmode ? 1 : 0), ps);
1857 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001858 break;
1859 case OMAP_DSS_ROT_180:
1860 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1861 if (field_offset)
1862 *offset0 = *offset1 - field_offset * screen_width * ps;
1863 else
1864 *offset0 = *offset1;
1865 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301866 (y_predecim * screen_width - fbw * x_predecim) -
1867 (fieldmode ? screen_width : 0), ps);
1868 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1869 color_mode == OMAP_DSS_COLOR_UYVY)
1870 *pix_inc = pixinc(-x_predecim, 2 * ps);
1871 else
1872 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001873 break;
1874 case OMAP_DSS_ROT_270:
1875 *offset1 = (fbw - 1) * ps;
1876 if (field_offset)
1877 *offset0 = *offset1 - field_offset * ps;
1878 else
1879 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301880 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1881 y_predecim - (fieldmode ? 1 : 0), ps);
1882 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001883 break;
1884
1885 /* mirroring */
1886 case OMAP_DSS_ROT_0 + 4:
1887 *offset1 = (fbw - 1) * ps;
1888 if (field_offset)
1889 *offset0 = *offset1 + field_offset * screen_width * ps;
1890 else
1891 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301892 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001893 (fieldmode ? screen_width : 0),
1894 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301895 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1896 color_mode == OMAP_DSS_COLOR_UYVY)
1897 *pix_inc = pixinc(-x_predecim, 2 * ps);
1898 else
1899 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001900 break;
1901
1902 case OMAP_DSS_ROT_90 + 4:
1903 *offset1 = 0;
1904 if (field_offset)
1905 *offset0 = *offset1 + field_offset * ps;
1906 else
1907 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301908 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1909 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001910 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301911 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001912 break;
1913
1914 case OMAP_DSS_ROT_180 + 4:
1915 *offset1 = screen_width * (fbh - 1) * ps;
1916 if (field_offset)
1917 *offset0 = *offset1 - field_offset * screen_width * ps;
1918 else
1919 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301920 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001921 (fieldmode ? screen_width : 0),
1922 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301923 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1924 color_mode == OMAP_DSS_COLOR_UYVY)
1925 *pix_inc = pixinc(x_predecim, 2 * ps);
1926 else
1927 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001928 break;
1929
1930 case OMAP_DSS_ROT_270 + 4:
1931 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1932 if (field_offset)
1933 *offset0 = *offset1 - field_offset * ps;
1934 else
1935 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301936 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1937 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001938 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301939 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001940 break;
1941
1942 default:
1943 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001944 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001945 }
1946}
1947
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301948static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1949 enum omap_color_mode color_mode, bool fieldmode,
1950 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1951 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1952{
1953 u8 ps;
1954
1955 switch (color_mode) {
1956 case OMAP_DSS_COLOR_CLUT1:
1957 case OMAP_DSS_COLOR_CLUT2:
1958 case OMAP_DSS_COLOR_CLUT4:
1959 case OMAP_DSS_COLOR_CLUT8:
1960 BUG();
1961 return;
1962 default:
1963 ps = color_mode_to_bpp(color_mode) / 8;
1964 break;
1965 }
1966
1967 DSSDBG("scrw %d, width %d\n", screen_width, width);
1968
1969 /*
1970 * field 0 = even field = bottom field
1971 * field 1 = odd field = top field
1972 */
1973 *offset1 = 0;
1974 if (field_offset)
1975 *offset0 = *offset1 + field_offset * screen_width * ps;
1976 else
1977 *offset0 = *offset1;
1978 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1979 (fieldmode ? screen_width : 0), ps);
1980 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1981 color_mode == OMAP_DSS_COLOR_UYVY)
1982 *pix_inc = pixinc(x_predecim, 2 * ps);
1983 else
1984 *pix_inc = pixinc(x_predecim, ps);
1985}
1986
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301987/*
1988 * This function is used to avoid synclosts in OMAP3, because of some
1989 * undocumented horizontal position and timing related limitations.
1990 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03001991static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301992 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301993 u16 width, u16 height, u16 out_width, u16 out_height)
1994{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02001995 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301996 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301997 static const u8 limits[3] = { 8, 10, 20 };
1998 u64 val, blank;
1999 int i;
2000
Archit Taneja81ab95b2012-05-08 15:53:20 +05302001 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302002
2003 i = 0;
2004 if (out_height < height)
2005 i++;
2006 if (out_width < width)
2007 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302008 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302009 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2010 if (blank <= limits[i])
2011 return -EINVAL;
2012
2013 /*
2014 * Pixel data should be prepared before visible display point starts.
2015 * So, atleast DS-2 lines must have already been fetched by DISPC
2016 * during nonactive - pos_x period.
2017 */
2018 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2019 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002020 val, max(0, ds - 2) * width);
2021 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302022 return -EINVAL;
2023
2024 /*
2025 * All lines need to be refilled during the nonactive period of which
2026 * only one line can be loaded during the active period. So, atleast
2027 * DS - 1 lines should be loaded during nonactive period.
2028 */
2029 val = div_u64((u64)nonactive * lclk, pclk);
2030 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002031 val, max(0, ds - 1) * width);
2032 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302033 return -EINVAL;
2034
2035 return 0;
2036}
2037
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002038static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302039 const struct omap_video_timings *mgr_timings, u16 width,
2040 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002041 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002042{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302043 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302044 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002045
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302046 if (height <= out_height && width <= out_width)
2047 return (unsigned long) pclk;
2048
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002049 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302050 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002051
2052 tmp = pclk * height * out_width;
2053 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302054 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002055
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002056 if (height > 2 * out_height) {
2057 if (ppl == out_width)
2058 return 0;
2059
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002060 tmp = pclk * (height - 2 * out_height) * out_width;
2061 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302062 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002063 }
2064 }
2065
2066 if (width > out_width) {
2067 tmp = pclk * width;
2068 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302069 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002070
2071 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302072 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002073 }
2074
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302075 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002076}
2077
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002078static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302079 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302080{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302081 if (height > out_height && width > out_width)
2082 return pclk * 4;
2083 else
2084 return pclk * 2;
2085}
2086
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002087static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302088 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002089{
2090 unsigned int hf, vf;
2091
2092 /*
2093 * FIXME how to determine the 'A' factor
2094 * for the no downscaling case ?
2095 */
2096
2097 if (width > 3 * out_width)
2098 hf = 4;
2099 else if (width > 2 * out_width)
2100 hf = 3;
2101 else if (width > out_width)
2102 hf = 2;
2103 else
2104 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002105 if (height > out_height)
2106 vf = 2;
2107 else
2108 vf = 1;
2109
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302110 return pclk * vf * hf;
2111}
2112
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002113static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302114 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302115{
Archit Taneja8ba85302012-09-26 17:00:37 +05302116 /*
2117 * If the overlay/writeback is in mem to mem mode, there are no
2118 * downscaling limitations with respect to pixel clock, return 1 as
2119 * required core clock to represent that we have sufficient enough
2120 * core clock to do maximum downscaling
2121 */
2122 if (mem_to_mem)
2123 return 1;
2124
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302125 if (width > out_width)
2126 return DIV_ROUND_UP(pclk, out_width) * width;
2127 else
2128 return pclk;
2129}
2130
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002131static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302132 const struct omap_video_timings *mgr_timings,
2133 u16 width, u16 height, u16 out_width, u16 out_height,
2134 enum omap_color_mode color_mode, bool *five_taps,
2135 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302136 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302137{
2138 int error;
2139 u16 in_width, in_height;
2140 int min_factor = min(*decim_x, *decim_y);
2141 const int maxsinglelinewidth =
2142 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302143
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302144 *five_taps = false;
2145
2146 do {
2147 in_height = DIV_ROUND_UP(height, *decim_y);
2148 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002149 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302150 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302151 error = (in_width > maxsinglelinewidth || !*core_clk ||
2152 *core_clk > dispc_core_clk_rate());
2153 if (error) {
2154 if (*decim_x == *decim_y) {
2155 *decim_x = min_factor;
2156 ++*decim_y;
2157 } else {
2158 swap(*decim_x, *decim_y);
2159 if (*decim_x < *decim_y)
2160 ++*decim_x;
2161 }
2162 }
2163 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2164
2165 if (in_width > maxsinglelinewidth) {
2166 DSSERR("Cannot scale max input width exceeded");
2167 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302168 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302169 return 0;
2170}
2171
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002172static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302173 const struct omap_video_timings *mgr_timings,
2174 u16 width, u16 height, u16 out_width, u16 out_height,
2175 enum omap_color_mode color_mode, bool *five_taps,
2176 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302177 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302178{
2179 int error;
2180 u16 in_width, in_height;
2181 int min_factor = min(*decim_x, *decim_y);
2182 const int maxsinglelinewidth =
2183 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2184
2185 do {
2186 in_height = DIV_ROUND_UP(height, *decim_y);
2187 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002188 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302189 in_width, in_height, out_width, out_height, color_mode);
2190
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002191 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302192 pos_x, in_width, in_height, out_width,
2193 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302194
2195 if (in_width > maxsinglelinewidth)
2196 if (in_height > out_height &&
2197 in_height < out_height * 2)
2198 *five_taps = false;
2199 if (!*five_taps)
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002200 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302201 in_height, out_width, out_height,
2202 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302203
2204 error = (error || in_width > maxsinglelinewidth * 2 ||
2205 (in_width > maxsinglelinewidth && *five_taps) ||
2206 !*core_clk || *core_clk > dispc_core_clk_rate());
2207 if (error) {
2208 if (*decim_x == *decim_y) {
2209 *decim_x = min_factor;
2210 ++*decim_y;
2211 } else {
2212 swap(*decim_x, *decim_y);
2213 if (*decim_x < *decim_y)
2214 ++*decim_x;
2215 }
2216 }
2217 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2218
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002219 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
2220 height, out_width, out_height)){
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302221 DSSERR("horizontal timing too tight\n");
2222 return -EINVAL;
2223 }
2224
2225 if (in_width > (maxsinglelinewidth * 2)) {
2226 DSSERR("Cannot setup scaling");
2227 DSSERR("width exceeds maximum width possible");
2228 return -EINVAL;
2229 }
2230
2231 if (in_width > maxsinglelinewidth && *five_taps) {
2232 DSSERR("cannot setup scaling with five taps");
2233 return -EINVAL;
2234 }
2235 return 0;
2236}
2237
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002238static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302239 const struct omap_video_timings *mgr_timings,
2240 u16 width, u16 height, u16 out_width, u16 out_height,
2241 enum omap_color_mode color_mode, bool *five_taps,
2242 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302243 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302244{
2245 u16 in_width, in_width_max;
2246 int decim_x_min = *decim_x;
2247 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2248 const int maxsinglelinewidth =
2249 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302250 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302251
Archit Taneja5d501082012-11-07 11:45:02 +05302252 if (mem_to_mem) {
2253 in_width_max = out_width * maxdownscale;
2254 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302255 in_width_max = dispc_core_clk_rate() /
2256 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302257 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302258
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302259 *decim_x = DIV_ROUND_UP(width, in_width_max);
2260
2261 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2262 if (*decim_x > *x_predecim)
2263 return -EINVAL;
2264
2265 do {
2266 in_width = DIV_ROUND_UP(width, *decim_x);
2267 } while (*decim_x <= *x_predecim &&
2268 in_width > maxsinglelinewidth && ++*decim_x);
2269
2270 if (in_width > maxsinglelinewidth) {
2271 DSSERR("Cannot scale width exceeds max line width");
2272 return -EINVAL;
2273 }
2274
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002275 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302276 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302277 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002278}
2279
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002280static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302281 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302282 const struct omap_video_timings *mgr_timings,
2283 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302284 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302285 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302286 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302287{
Archit Taneja0373cac2011-09-08 13:25:17 +05302288 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302289 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302290 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302291 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302292
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002293 if (width == out_width && height == out_height)
2294 return 0;
2295
Archit Taneja5b54ed32012-09-26 16:55:27 +05302296 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002297 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302298
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002299 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302300 *x_predecim = *y_predecim = 1;
2301 } else {
2302 *x_predecim = max_decim_limit;
2303 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2304 dss_has_feature(FEAT_BURST_2D)) ?
2305 2 : max_decim_limit;
2306 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302307
2308 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2309 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2310 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2311 color_mode == OMAP_DSS_COLOR_CLUT8) {
2312 *x_predecim = 1;
2313 *y_predecim = 1;
2314 *five_taps = false;
2315 return 0;
2316 }
2317
2318 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2319 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2320
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302321 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302322 return -EINVAL;
2323
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302324 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302325 return -EINVAL;
2326
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002327 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302328 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302329 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2330 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302331 if (ret)
2332 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302333
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302334 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2335 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302336
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302337 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302338 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302339 "required core clk rate = %lu Hz, "
2340 "current core clk rate = %lu Hz\n",
2341 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302342 return -EINVAL;
2343 }
2344
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302345 *x_predecim = decim_x;
2346 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302347 return 0;
2348}
2349
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002350int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2351 const struct omap_overlay_info *oi,
2352 const struct omap_video_timings *timings,
2353 int *x_predecim, int *y_predecim)
2354{
2355 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2356 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002357 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002358 u16 in_height = oi->height;
2359 u16 in_width = oi->width;
2360 bool ilace = timings->interlace;
2361 u16 out_width, out_height;
2362 int pos_x = oi->pos_x;
2363 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2364 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2365
2366 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2367 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2368
2369 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002370 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002371
2372 if (ilace) {
2373 if (fieldmode)
2374 in_height /= 2;
2375 out_height /= 2;
2376
2377 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2378 in_height, out_height);
2379 }
2380
2381 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2382 return -EINVAL;
2383
2384 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2385 in_height, out_width, out_height, oi->color_mode,
2386 &five_taps, x_predecim, y_predecim, pos_x,
2387 oi->rotation_type, false);
2388}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002389EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002390
Archit Taneja84a880f2012-09-26 16:57:37 +05302391static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302392 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2393 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2394 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2395 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2396 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302397 bool replication, const struct omap_video_timings *mgr_timings,
2398 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002399{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302400 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002401 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302402 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002403 unsigned offset0, offset1;
2404 s32 row_inc;
2405 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302406 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002407 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302408 u16 in_height = height;
2409 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302410 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302411 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002412 unsigned long pclk = dispc_plane_pclk_rate(plane);
2413 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002414
Archit Taneja84a880f2012-09-26 16:57:37 +05302415 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002416 return -EINVAL;
2417
Archit Taneja84a880f2012-09-26 16:57:37 +05302418 out_width = out_width == 0 ? width : out_width;
2419 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002420
Archit Taneja84a880f2012-09-26 16:57:37 +05302421 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002422 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002423
2424 if (ilace) {
2425 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302426 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302427 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302428 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002429
2430 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302431 "out_height %d\n", in_height, pos_y,
2432 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002433 }
2434
Archit Taneja84a880f2012-09-26 16:57:37 +05302435 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302436 return -EINVAL;
2437
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002438 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302439 in_height, out_width, out_height, color_mode,
2440 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302441 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302442 if (r)
2443 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002444
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302445 in_width = DIV_ROUND_UP(in_width, x_predecim);
2446 in_height = DIV_ROUND_UP(in_height, y_predecim);
2447
Archit Taneja84a880f2012-09-26 16:57:37 +05302448 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2449 color_mode == OMAP_DSS_COLOR_UYVY ||
2450 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302451 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002452
2453 if (ilace && !fieldmode) {
2454 /*
2455 * when downscaling the bottom field may have to start several
2456 * source lines below the top field. Unfortunately ACCUI
2457 * registers will only hold the fractional part of the offset
2458 * so the integer part must be added to the base address of the
2459 * bottom field.
2460 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302461 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002462 field_offset = 0;
2463 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302464 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002465 }
2466
2467 /* Fields are independent but interleaved in memory. */
2468 if (fieldmode)
2469 field_offset = 1;
2470
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002471 offset0 = 0;
2472 offset1 = 0;
2473 row_inc = 0;
2474 pix_inc = 0;
2475
Archit Taneja6be0d732012-11-07 11:45:04 +05302476 if (plane == OMAP_DSS_WB) {
2477 frame_width = out_width;
2478 frame_height = out_height;
2479 } else {
2480 frame_width = in_width;
2481 frame_height = height;
2482 }
2483
Archit Taneja84a880f2012-09-26 16:57:37 +05302484 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302485 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302486 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302487 &offset0, &offset1, &row_inc, &pix_inc,
2488 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302489 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302490 calc_dma_rotation_offset(rotation, mirror, screen_width,
2491 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302492 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302493 &offset0, &offset1, &row_inc, &pix_inc,
2494 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002495 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302496 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302497 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302498 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302499 &offset0, &offset1, &row_inc, &pix_inc,
2500 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002501
2502 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2503 offset0, offset1, row_inc, pix_inc);
2504
Archit Taneja84a880f2012-09-26 16:57:37 +05302505 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002506
Archit Taneja84a880f2012-09-26 16:57:37 +05302507 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302508
Archit Taneja84a880f2012-09-26 16:57:37 +05302509 dispc_ovl_set_ba0(plane, paddr + offset0);
2510 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002511
Archit Taneja84a880f2012-09-26 16:57:37 +05302512 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2513 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2514 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302515 }
2516
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002517 dispc_ovl_set_row_inc(plane, row_inc);
2518 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002519
Archit Taneja84a880f2012-09-26 16:57:37 +05302520 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302521 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002522
Archit Taneja84a880f2012-09-26 16:57:37 +05302523 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002524
Archit Taneja78b687f2012-09-21 14:51:49 +05302525 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002526
Archit Taneja5b54ed32012-09-26 16:55:27 +05302527 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302528 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2529 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302530 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302531 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002532 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002533 }
2534
Archit Tanejac35eeb22013-03-26 19:15:24 +05302535 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2536 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002537
Archit Taneja84a880f2012-09-26 16:57:37 +05302538 dispc_ovl_set_zorder(plane, caps, zorder);
2539 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2540 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002541
Archit Tanejad79db852012-09-22 12:30:17 +05302542 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302543
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002544 return 0;
2545}
2546
Archit Taneja84a880f2012-09-26 16:57:37 +05302547int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302548 bool replication, const struct omap_video_timings *mgr_timings,
2549 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302550{
2551 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002552 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302553 enum omap_channel channel;
2554
2555 channel = dispc_ovl_get_channel_out(plane);
2556
2557 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2558 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2559 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2560 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2561 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2562
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002563 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302564 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2565 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2566 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302567 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302568
2569 return r;
2570}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002571EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302572
Archit Taneja749feff2012-08-31 12:32:52 +05302573int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302574 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302575{
2576 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302577 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302578 enum omap_plane plane = OMAP_DSS_WB;
2579 const int pos_x = 0, pos_y = 0;
2580 const u8 zorder = 0, global_alpha = 0;
2581 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302582 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302583 int in_width = mgr_timings->x_res;
2584 int in_height = mgr_timings->y_res;
2585 enum omap_overlay_caps caps =
2586 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2587
2588 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2589 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2590 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2591 wi->mirror);
2592
2593 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2594 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2595 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2596 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302597 replication, mgr_timings, mem_to_mem);
2598
2599 switch (wi->color_mode) {
2600 case OMAP_DSS_COLOR_RGB16:
2601 case OMAP_DSS_COLOR_RGB24P:
2602 case OMAP_DSS_COLOR_ARGB16:
2603 case OMAP_DSS_COLOR_RGBA16:
2604 case OMAP_DSS_COLOR_RGB12U:
2605 case OMAP_DSS_COLOR_ARGB16_1555:
2606 case OMAP_DSS_COLOR_XRGB16_1555:
2607 case OMAP_DSS_COLOR_RGBX16:
2608 truncation = true;
2609 break;
2610 default:
2611 truncation = false;
2612 break;
2613 }
2614
2615 /* setup extra DISPC_WB_ATTRIBUTES */
2616 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2617 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2618 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2619 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302620
2621 return r;
2622}
2623
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002624int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002625{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002626 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2627
Archit Taneja9b372c22011-05-06 11:45:49 +05302628 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002629
2630 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002631}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002632EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002633
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002634bool dispc_ovl_enabled(enum omap_plane plane)
2635{
2636 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2637}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002638EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002639
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002640void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002641{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302642 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2643 /* flush posted write */
2644 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002645}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002646EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002647
Tomi Valkeinen65398512012-10-10 11:44:17 +03002648bool dispc_mgr_is_enabled(enum omap_channel channel)
2649{
2650 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2651}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002652EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002653
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302654void dispc_wb_enable(bool enable)
2655{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002656 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302657}
2658
2659bool dispc_wb_is_enabled(void)
2660{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002661 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302662}
2663
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002664static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002665{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002666 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2667 return;
2668
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002670}
2671
2672void dispc_lcd_enable_signal(bool enable)
2673{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002674 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2675 return;
2676
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002677 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002678}
2679
2680void dispc_pck_free_enable(bool enable)
2681{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002682 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2683 return;
2684
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002685 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002686}
2687
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002688static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002689{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302690 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002691}
2692
2693
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002694static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302696 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002697}
2698
2699void dispc_set_loadmode(enum omap_dss_load_mode mode)
2700{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002701 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702}
2703
2704
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002705static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002706{
Sumit Semwal8613b002010-12-02 11:27:09 +00002707 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708}
2709
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002710static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002711 enum omap_dss_trans_key_type type,
2712 u32 trans_key)
2713{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302714 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002715
Sumit Semwal8613b002010-12-02 11:27:09 +00002716 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002717}
2718
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002719static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002720{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302721 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002722}
Archit Taneja11354dd2011-09-26 11:47:29 +05302723
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002724static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2725 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002726{
Archit Taneja11354dd2011-09-26 11:47:29 +05302727 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002728 return;
2729
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002730 if (ch == OMAP_DSS_CHANNEL_LCD)
2731 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002732 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002734}
Archit Taneja11354dd2011-09-26 11:47:29 +05302735
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002736void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002737 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002738{
2739 dispc_mgr_set_default_color(channel, info->default_color);
2740 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2741 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2742 dispc_mgr_enable_alpha_fixed_zorder(channel,
2743 info->partial_alpha_enabled);
2744 if (dss_has_feature(FEAT_CPR)) {
2745 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2746 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2747 }
2748}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002749EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002750
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002751static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002752{
2753 int code;
2754
2755 switch (data_lines) {
2756 case 12:
2757 code = 0;
2758 break;
2759 case 16:
2760 code = 1;
2761 break;
2762 case 18:
2763 code = 2;
2764 break;
2765 case 24:
2766 code = 3;
2767 break;
2768 default:
2769 BUG();
2770 return;
2771 }
2772
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302773 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002774}
2775
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002776static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002777{
2778 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302779 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780
2781 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302782 case DSS_IO_PAD_MODE_RESET:
2783 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002784 gpout1 = 0;
2785 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302786 case DSS_IO_PAD_MODE_RFBI:
2787 gpout0 = 1;
2788 gpout1 = 0;
2789 break;
2790 case DSS_IO_PAD_MODE_BYPASS:
2791 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002792 gpout1 = 1;
2793 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002794 default:
2795 BUG();
2796 return;
2797 }
2798
Archit Taneja569969d2011-08-22 17:41:57 +05302799 l = dispc_read_reg(DISPC_CONTROL);
2800 l = FLD_MOD(l, gpout0, 15, 15);
2801 l = FLD_MOD(l, gpout1, 16, 16);
2802 dispc_write_reg(DISPC_CONTROL, l);
2803}
2804
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002805static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302806{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302807 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002808}
2809
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002810void dispc_mgr_set_lcd_config(enum omap_channel channel,
2811 const struct dss_lcd_mgr_config *config)
2812{
2813 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2814
2815 dispc_mgr_enable_stallmode(channel, config->stallmode);
2816 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2817
2818 dispc_mgr_set_clock_div(channel, &config->clock_info);
2819
2820 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2821
2822 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2823
2824 dispc_mgr_set_lcd_type_tft(channel);
2825}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002826EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002827
Archit Taneja8f366162012-04-16 12:53:44 +05302828static bool _dispc_mgr_size_ok(u16 width, u16 height)
2829{
Archit Taneja33b89922012-11-14 13:50:15 +05302830 return width <= dispc.feat->mgr_width_max &&
2831 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302832}
2833
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002834static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2835 int vsw, int vfp, int vbp)
2836{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302837 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2838 hfp < 1 || hfp > dispc.feat->hp_max ||
2839 hbp < 1 || hbp > dispc.feat->hp_max ||
2840 vsw < 1 || vsw > dispc.feat->sw_max ||
2841 vfp < 0 || vfp > dispc.feat->vp_max ||
2842 vbp < 0 || vbp > dispc.feat->vp_max)
2843 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002844 return true;
2845}
2846
Archit Tanejaca5ca692013-03-26 19:15:22 +05302847static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2848 unsigned long pclk)
2849{
2850 if (dss_mgr_is_lcd(channel))
2851 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
2852 else
2853 return pclk <= dispc.feat->max_tv_pclk ? true : false;
2854}
2855
Archit Taneja8f366162012-04-16 12:53:44 +05302856bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302857 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002858{
Archit Taneja8f366162012-04-16 12:53:44 +05302859 bool timings_ok;
2860
2861 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2862
Archit Tanejaca5ca692013-03-26 19:15:22 +05302863 timings_ok &= _dispc_mgr_pclk_ok(channel, timings->pixel_clock * 1000);
2864
2865 if (dss_mgr_is_lcd(channel)) {
2866 timings_ok &= _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2867 timings->hbp, timings->vsw, timings->vfp,
2868 timings->vbp);
2869 }
Archit Taneja8f366162012-04-16 12:53:44 +05302870
2871 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002872}
2873
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002874static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302875 int hfp, int hbp, int vsw, int vfp, int vbp,
2876 enum omap_dss_signal_level vsync_level,
2877 enum omap_dss_signal_level hsync_level,
2878 enum omap_dss_signal_edge data_pclk_edge,
2879 enum omap_dss_signal_level de_level,
2880 enum omap_dss_signal_edge sync_pclk_edge)
2881
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002882{
Archit Taneja655e2942012-06-21 10:37:43 +05302883 u32 timing_h, timing_v, l;
2884 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002885
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302886 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2887 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2888 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2889 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2890 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2891 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002892
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002893 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2894 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302895
2896 switch (data_pclk_edge) {
2897 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2898 ipc = false;
2899 break;
2900 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2901 ipc = true;
2902 break;
2903 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2904 default:
2905 BUG();
2906 }
2907
2908 switch (sync_pclk_edge) {
2909 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2910 onoff = false;
2911 rf = false;
2912 break;
2913 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2914 onoff = true;
2915 rf = false;
2916 break;
2917 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2918 onoff = true;
2919 rf = true;
2920 break;
2921 default:
2922 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07002923 }
Archit Taneja655e2942012-06-21 10:37:43 +05302924
2925 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2926 l |= FLD_VAL(onoff, 17, 17);
2927 l |= FLD_VAL(rf, 16, 16);
2928 l |= FLD_VAL(de_level, 15, 15);
2929 l |= FLD_VAL(ipc, 14, 14);
2930 l |= FLD_VAL(hsync_level, 13, 13);
2931 l |= FLD_VAL(vsync_level, 12, 12);
2932 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002933}
2934
2935/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302936void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002937 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002938{
2939 unsigned xtot, ytot;
2940 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302941 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002942
Archit Taneja2aefad42012-05-18 14:36:54 +05302943 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302944
Archit Taneja2aefad42012-05-18 14:36:54 +05302945 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302946 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002947 return;
2948 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302949
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302950 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302951 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302952 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2953 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302954
Archit Taneja2aefad42012-05-18 14:36:54 +05302955 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2956 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302957
2958 ht = (timings->pixel_clock * 1000) / xtot;
2959 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2960
2961 DSSDBG("pck %u\n", timings->pixel_clock);
2962 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302963 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302964 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2965 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2966 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002967
Archit Tanejac51d9212012-04-16 12:53:43 +05302968 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302969 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302970 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302971 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302972 }
Archit Taneja8f366162012-04-16 12:53:44 +05302973
Archit Taneja2aefad42012-05-18 14:36:54 +05302974 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002975}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002976EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002977
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002978static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002979 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002980{
2981 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002982 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002983
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002984 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002985 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02002986
2987 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
2988 channel == OMAP_DSS_CHANNEL_LCD)
2989 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002990}
2991
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002992static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002993 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002994{
2995 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002996 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002997 *lck_div = FLD_GET(l, 23, 16);
2998 *pck_div = FLD_GET(l, 7, 0);
2999}
3000
3001unsigned long dispc_fclk_rate(void)
3002{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303003 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003004 unsigned long r = 0;
3005
Taneja, Archit66534e82011-03-08 05:50:34 -06003006 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303007 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003008 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003009 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303010 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303011 dsidev = dsi_get_dsidev_from_id(0);
3012 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003013 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303014 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3015 dsidev = dsi_get_dsidev_from_id(1);
3016 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3017 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003018 default:
3019 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003020 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003021 }
3022
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003023 return r;
3024}
3025
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003026unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003027{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303028 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003029 int lcd;
3030 unsigned long r;
3031 u32 l;
3032
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003033 if (dss_mgr_is_lcd(channel)) {
3034 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003035
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003036 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003037
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003038 switch (dss_get_lcd_clk_source(channel)) {
3039 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003040 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003041 break;
3042 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3043 dsidev = dsi_get_dsidev_from_id(0);
3044 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3045 break;
3046 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3047 dsidev = dsi_get_dsidev_from_id(1);
3048 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3049 break;
3050 default:
3051 BUG();
3052 return 0;
3053 }
3054
3055 return r / lcd;
3056 } else {
3057 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003058 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003059}
3060
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003061unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003062{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003063 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003064
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303065 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303066 int pcd;
3067 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003068
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303069 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003070
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303071 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003072
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303073 r = dispc_mgr_lclk_rate(channel);
3074
3075 return r / pcd;
3076 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003077 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303078 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003079}
3080
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003081void dispc_set_tv_pclk(unsigned long pclk)
3082{
3083 dispc.tv_pclk_rate = pclk;
3084}
3085
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303086unsigned long dispc_core_clk_rate(void)
3087{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003088 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303089}
3090
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303091static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3092{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003093 enum omap_channel channel;
3094
3095 if (plane == OMAP_DSS_WB)
3096 return 0;
3097
3098 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303099
3100 return dispc_mgr_pclk_rate(channel);
3101}
3102
3103static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3104{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003105 enum omap_channel channel;
3106
3107 if (plane == OMAP_DSS_WB)
3108 return 0;
3109
3110 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303111
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003112 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303113}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003114
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303115static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003116{
3117 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303118 enum omap_dss_clk_source lcd_clk_src;
3119
3120 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3121
3122 lcd_clk_src = dss_get_lcd_clk_source(channel);
3123
3124 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3125 dss_get_generic_clk_source_name(lcd_clk_src),
3126 dss_feat_get_clk_source_name(lcd_clk_src));
3127
3128 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3129
3130 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3131 dispc_mgr_lclk_rate(channel), lcd);
3132 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3133 dispc_mgr_pclk_rate(channel), pcd);
3134}
3135
3136void dispc_dump_clocks(struct seq_file *s)
3137{
3138 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003139 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303140 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003141
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003142 if (dispc_runtime_get())
3143 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003144
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003145 seq_printf(s, "- DISPC -\n");
3146
Archit Taneja067a57e2011-03-02 11:57:25 +05303147 seq_printf(s, "dispc fclk source = %s (%s)\n",
3148 dss_get_generic_clk_source_name(dispc_clk_src),
3149 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003150
3151 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003152
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003153 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3154 seq_printf(s, "- DISPC-CORE-CLK -\n");
3155 l = dispc_read_reg(DISPC_DIVISOR);
3156 lcd = FLD_GET(l, 23, 16);
3157
3158 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3159 (dispc_fclk_rate()/lcd), lcd);
3160 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003161
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303162 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003163
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303164 if (dss_has_feature(FEAT_MGR_LCD2))
3165 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3166 if (dss_has_feature(FEAT_MGR_LCD3))
3167 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003168
3169 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003170}
3171
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003172static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003173{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303174 int i, j;
3175 const char *mgr_names[] = {
3176 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3177 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3178 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303179 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303180 };
3181 const char *ovl_names[] = {
3182 [OMAP_DSS_GFX] = "GFX",
3183 [OMAP_DSS_VIDEO1] = "VID1",
3184 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303185 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303186 };
3187 const char **p_names;
3188
Archit Taneja9b372c22011-05-06 11:45:49 +05303189#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003190
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003191 if (dispc_runtime_get())
3192 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003193
Archit Taneja5010be82011-08-05 19:06:00 +05303194 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003195 DUMPREG(DISPC_REVISION);
3196 DUMPREG(DISPC_SYSCONFIG);
3197 DUMPREG(DISPC_SYSSTATUS);
3198 DUMPREG(DISPC_IRQSTATUS);
3199 DUMPREG(DISPC_IRQENABLE);
3200 DUMPREG(DISPC_CONTROL);
3201 DUMPREG(DISPC_CONFIG);
3202 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003203 DUMPREG(DISPC_LINE_STATUS);
3204 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303205 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3206 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003207 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003208 if (dss_has_feature(FEAT_MGR_LCD2)) {
3209 DUMPREG(DISPC_CONTROL2);
3210 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003211 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303212 if (dss_has_feature(FEAT_MGR_LCD3)) {
3213 DUMPREG(DISPC_CONTROL3);
3214 DUMPREG(DISPC_CONFIG3);
3215 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003216 if (dss_has_feature(FEAT_MFLAG))
3217 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003218
Archit Taneja5010be82011-08-05 19:06:00 +05303219#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003220
Archit Taneja5010be82011-08-05 19:06:00 +05303221#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303222#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003223 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303224 dispc_read_reg(DISPC_REG(i, r)))
3225
Archit Taneja4dd2da12011-08-05 19:06:01 +05303226 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303227
Archit Taneja4dd2da12011-08-05 19:06:01 +05303228 /* DISPC channel specific registers */
3229 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3230 DUMPREG(i, DISPC_DEFAULT_COLOR);
3231 DUMPREG(i, DISPC_TRANS_COLOR);
3232 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003233
Archit Taneja4dd2da12011-08-05 19:06:01 +05303234 if (i == OMAP_DSS_CHANNEL_DIGIT)
3235 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303236
Archit Taneja4dd2da12011-08-05 19:06:01 +05303237 DUMPREG(i, DISPC_DEFAULT_COLOR);
3238 DUMPREG(i, DISPC_TRANS_COLOR);
3239 DUMPREG(i, DISPC_TIMING_H);
3240 DUMPREG(i, DISPC_TIMING_V);
3241 DUMPREG(i, DISPC_POL_FREQ);
3242 DUMPREG(i, DISPC_DIVISORo);
3243 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303244
Archit Taneja4dd2da12011-08-05 19:06:01 +05303245 DUMPREG(i, DISPC_DATA_CYCLE1);
3246 DUMPREG(i, DISPC_DATA_CYCLE2);
3247 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003248
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003249 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303250 DUMPREG(i, DISPC_CPR_COEF_R);
3251 DUMPREG(i, DISPC_CPR_COEF_G);
3252 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003253 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003254 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003255
Archit Taneja4dd2da12011-08-05 19:06:01 +05303256 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003257
Archit Taneja4dd2da12011-08-05 19:06:01 +05303258 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3259 DUMPREG(i, DISPC_OVL_BA0);
3260 DUMPREG(i, DISPC_OVL_BA1);
3261 DUMPREG(i, DISPC_OVL_POSITION);
3262 DUMPREG(i, DISPC_OVL_SIZE);
3263 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3264 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3265 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3266 DUMPREG(i, DISPC_OVL_ROW_INC);
3267 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3268 if (dss_has_feature(FEAT_PRELOAD))
3269 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003270
Archit Taneja4dd2da12011-08-05 19:06:01 +05303271 if (i == OMAP_DSS_GFX) {
3272 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3273 DUMPREG(i, DISPC_OVL_TABLE_BA);
3274 continue;
3275 }
3276
3277 DUMPREG(i, DISPC_OVL_FIR);
3278 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3279 DUMPREG(i, DISPC_OVL_ACCU0);
3280 DUMPREG(i, DISPC_OVL_ACCU1);
3281 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3282 DUMPREG(i, DISPC_OVL_BA0_UV);
3283 DUMPREG(i, DISPC_OVL_BA1_UV);
3284 DUMPREG(i, DISPC_OVL_FIR2);
3285 DUMPREG(i, DISPC_OVL_ACCU2_0);
3286 DUMPREG(i, DISPC_OVL_ACCU2_1);
3287 }
3288 if (dss_has_feature(FEAT_ATTR2))
3289 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3290 if (dss_has_feature(FEAT_PRELOAD))
3291 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003292 if (dss_has_feature(FEAT_MFLAG))
3293 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Archit Taneja5010be82011-08-05 19:06:00 +05303294 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003295
Archit Taneja5010be82011-08-05 19:06:00 +05303296#undef DISPC_REG
3297#undef DUMPREG
3298
3299#define DISPC_REG(plane, name, i) name(plane, i)
3300#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303301 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003302 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303303 dispc_read_reg(DISPC_REG(plane, name, i)))
3304
Archit Taneja4dd2da12011-08-05 19:06:01 +05303305 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303306
Archit Taneja4dd2da12011-08-05 19:06:01 +05303307 /* start from OMAP_DSS_VIDEO1 */
3308 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3309 for (j = 0; j < 8; j++)
3310 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303311
Archit Taneja4dd2da12011-08-05 19:06:01 +05303312 for (j = 0; j < 8; j++)
3313 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303314
Archit Taneja4dd2da12011-08-05 19:06:01 +05303315 for (j = 0; j < 5; j++)
3316 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003317
Archit Taneja4dd2da12011-08-05 19:06:01 +05303318 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3319 for (j = 0; j < 8; j++)
3320 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3321 }
Amber Jainab5ca072011-05-19 19:47:53 +05303322
Archit Taneja4dd2da12011-08-05 19:06:01 +05303323 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3324 for (j = 0; j < 8; j++)
3325 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303326
Archit Taneja4dd2da12011-08-05 19:06:01 +05303327 for (j = 0; j < 8; j++)
3328 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303329
Archit Taneja4dd2da12011-08-05 19:06:01 +05303330 for (j = 0; j < 8; j++)
3331 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3332 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003333 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003334
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003335 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303336
3337#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003338#undef DUMPREG
3339}
3340
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003341/* calculate clock rates using dividers in cinfo */
3342int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3343 struct dispc_clock_info *cinfo)
3344{
3345 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3346 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003347 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003348 return -EINVAL;
3349
3350 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3351 cinfo->pck = cinfo->lck / cinfo->pck_div;
3352
3353 return 0;
3354}
3355
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003356bool dispc_div_calc(unsigned long dispc,
3357 unsigned long pck_min, unsigned long pck_max,
3358 dispc_div_calc_func func, void *data)
3359{
3360 int lckd, lckd_start, lckd_stop;
3361 int pckd, pckd_start, pckd_stop;
3362 unsigned long pck, lck;
3363 unsigned long lck_max;
3364 unsigned long pckd_hw_min, pckd_hw_max;
3365 unsigned min_fck_per_pck;
3366 unsigned long fck;
3367
3368#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3369 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3370#else
3371 min_fck_per_pck = 0;
3372#endif
3373
3374 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3375 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3376
3377 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3378
3379 pck_min = pck_min ? pck_min : 1;
3380 pck_max = pck_max ? pck_max : ULONG_MAX;
3381
3382 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3383 lckd_stop = min(dispc / pck_min, 255ul);
3384
3385 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3386 lck = dispc / lckd;
3387
3388 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3389 pckd_stop = min(lck / pck_min, pckd_hw_max);
3390
3391 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3392 pck = lck / pckd;
3393
3394 /*
3395 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3396 * clock, which means we're configuring DISPC fclk here
3397 * also. Thus we need to use the calculated lck. For
3398 * OMAP4+ the DISPC fclk is a separate clock.
3399 */
3400 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3401 fck = dispc_core_clk_rate();
3402 else
3403 fck = lck;
3404
3405 if (fck < pck * min_fck_per_pck)
3406 continue;
3407
3408 if (func(lckd, pckd, lck, pck, data))
3409 return true;
3410 }
3411 }
3412
3413 return false;
3414}
3415
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303416void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003417 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003418{
3419 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3420 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3421
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003422 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003423}
3424
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003425int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003426 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003427{
3428 unsigned long fck;
3429
3430 fck = dispc_fclk_rate();
3431
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003432 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3433 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003434
3435 cinfo->lck = fck / cinfo->lck_div;
3436 cinfo->pck = cinfo->lck / cinfo->pck_div;
3437
3438 return 0;
3439}
3440
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003441u32 dispc_read_irqstatus(void)
3442{
3443 return dispc_read_reg(DISPC_IRQSTATUS);
3444}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003445EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003446
3447void dispc_clear_irqstatus(u32 mask)
3448{
3449 dispc_write_reg(DISPC_IRQSTATUS, mask);
3450}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003451EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003452
3453u32 dispc_read_irqenable(void)
3454{
3455 return dispc_read_reg(DISPC_IRQENABLE);
3456}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003457EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003458
3459void dispc_write_irqenable(u32 mask)
3460{
3461 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3462
3463 /* clear the irqstatus for newly enabled irqs */
3464 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3465
3466 dispc_write_reg(DISPC_IRQENABLE, mask);
3467}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003468EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003469
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003470void dispc_enable_sidle(void)
3471{
3472 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3473}
3474
3475void dispc_disable_sidle(void)
3476{
3477 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3478}
3479
3480static void _omap_dispc_initial_config(void)
3481{
3482 u32 l;
3483
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003484 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3485 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3486 l = dispc_read_reg(DISPC_DIVISOR);
3487 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3488 l = FLD_MOD(l, 1, 0, 0);
3489 l = FLD_MOD(l, 1, 23, 16);
3490 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003491
3492 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003493 }
3494
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003495 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003496 if (dss_has_feature(FEAT_FUNCGATED))
3497 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003498
Archit Taneja6e5264b2012-09-11 12:04:47 +05303499 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003500
3501 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3502
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003503 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003504
3505 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303506
3507 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303508
3509 if (dispc.feat->mstandby_workaround)
3510 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003511}
3512
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303513static const struct dispc_features omap24xx_dispc_feats __initconst = {
3514 .sw_start = 5,
3515 .fp_start = 15,
3516 .bp_start = 27,
3517 .sw_max = 64,
3518 .vp_max = 255,
3519 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303520 .mgr_width_start = 10,
3521 .mgr_height_start = 26,
3522 .mgr_width_max = 2048,
3523 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303524 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303525 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3526 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003527 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003528 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303529};
3530
3531static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3532 .sw_start = 5,
3533 .fp_start = 15,
3534 .bp_start = 27,
3535 .sw_max = 64,
3536 .vp_max = 255,
3537 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303538 .mgr_width_start = 10,
3539 .mgr_height_start = 26,
3540 .mgr_width_max = 2048,
3541 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303542 .max_lcd_pclk = 173000000,
3543 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303544 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3545 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003546 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003547 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303548};
3549
3550static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3551 .sw_start = 7,
3552 .fp_start = 19,
3553 .bp_start = 31,
3554 .sw_max = 256,
3555 .vp_max = 4095,
3556 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303557 .mgr_width_start = 10,
3558 .mgr_height_start = 26,
3559 .mgr_width_max = 2048,
3560 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303561 .max_lcd_pclk = 173000000,
3562 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303563 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3564 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003565 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003566 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303567};
3568
3569static const struct dispc_features omap44xx_dispc_feats __initconst = {
3570 .sw_start = 7,
3571 .fp_start = 19,
3572 .bp_start = 31,
3573 .sw_max = 256,
3574 .vp_max = 4095,
3575 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303576 .mgr_width_start = 10,
3577 .mgr_height_start = 26,
3578 .mgr_width_max = 2048,
3579 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303580 .max_lcd_pclk = 170000000,
3581 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303582 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3583 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003584 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003585 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303586};
3587
Archit Taneja264236f2012-11-14 13:50:16 +05303588static const struct dispc_features omap54xx_dispc_feats __initconst = {
3589 .sw_start = 7,
3590 .fp_start = 19,
3591 .bp_start = 31,
3592 .sw_max = 256,
3593 .vp_max = 4095,
3594 .hp_max = 4096,
3595 .mgr_width_start = 11,
3596 .mgr_height_start = 27,
3597 .mgr_width_max = 4096,
3598 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303599 .max_lcd_pclk = 170000000,
3600 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303601 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3602 .calc_core_clk = calc_core_clk_44xx,
3603 .num_fifos = 5,
3604 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303605 .mstandby_workaround = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303606};
3607
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003608static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303609{
3610 const struct dispc_features *src;
3611 struct dispc_features *dst;
3612
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003613 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303614 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003615 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303616 return -ENOMEM;
3617 }
3618
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003619 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003620 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303621 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003622 break;
3623
3624 case OMAPDSS_VER_OMAP34xx_ES1:
3625 src = &omap34xx_rev1_0_dispc_feats;
3626 break;
3627
3628 case OMAPDSS_VER_OMAP34xx_ES3:
3629 case OMAPDSS_VER_OMAP3630:
3630 case OMAPDSS_VER_AM35xx:
3631 src = &omap34xx_rev3_0_dispc_feats;
3632 break;
3633
3634 case OMAPDSS_VER_OMAP4430_ES1:
3635 case OMAPDSS_VER_OMAP4430_ES2:
3636 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303637 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003638 break;
3639
3640 case OMAPDSS_VER_OMAP5:
Archit Taneja264236f2012-11-14 13:50:16 +05303641 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003642 break;
3643
3644 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303645 return -ENODEV;
3646 }
3647
3648 memcpy(dst, src, sizeof(*dst));
3649 dispc.feat = dst;
3650
3651 return 0;
3652}
3653
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003654int dispc_request_irq(irq_handler_t handler, void *dev_id)
3655{
3656 return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
3657 IRQF_SHARED, "OMAP DISPC", dev_id);
3658}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003659EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003660
3661void dispc_free_irq(void *dev_id)
3662{
3663 devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
3664}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003665EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003666
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003667/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003668static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003669{
3670 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003671 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003672 struct resource *dispc_mem;
3673
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003674 dispc.pdev = pdev;
3675
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003676 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303677 if (r)
3678 return r;
3679
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003680 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3681 if (!dispc_mem) {
3682 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003683 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003684 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003685
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003686 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3687 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003688 if (!dispc.base) {
3689 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003690 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003691 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003692
archit tanejaaffe3602011-02-23 08:41:03 +00003693 dispc.irq = platform_get_irq(dispc.pdev, 0);
3694 if (dispc.irq < 0) {
3695 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003696 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003697 }
3698
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003699 pm_runtime_enable(&pdev->dev);
Tomi Valkeinen48664b212013-09-19 12:59:57 +03003700 pm_runtime_irq_safe(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003701
3702 r = dispc_runtime_get();
3703 if (r)
3704 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003705
3706 _omap_dispc_initial_config();
3707
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003708 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003709 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003710 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3711
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003712 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003713
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003714 dss_init_overlay_managers();
3715
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003716 dss_debugfs_create_file("dispc", dispc_dump_regs);
3717
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003718 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003719
3720err_runtime_get:
3721 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00003722 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003723}
3724
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003725static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003726{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003727 pm_runtime_disable(&pdev->dev);
3728
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003729 dss_uninit_overlay_managers();
3730
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003731 return 0;
3732}
3733
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003734static int dispc_runtime_suspend(struct device *dev)
3735{
3736 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003737
3738 return 0;
3739}
3740
3741static int dispc_runtime_resume(struct device *dev)
3742{
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02003743 _omap_dispc_initial_config();
3744
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003745 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003746
3747 return 0;
3748}
3749
3750static const struct dev_pm_ops dispc_pm_ops = {
3751 .runtime_suspend = dispc_runtime_suspend,
3752 .runtime_resume = dispc_runtime_resume,
3753};
3754
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003755static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003756 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003757 .driver = {
3758 .name = "omapdss_dispc",
3759 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003760 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003761 },
3762};
3763
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003764int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003765{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003766 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003767}
3768
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003769void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003770{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003771 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003772}