blob: ea9a8481059c4ed8f364920fde2be0eaf0b9b8dc [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030049enum omap_burst_size {
50 BURST_SIZE_X2 = 0,
51 BURST_SIZE_X4 = 1,
52 BURST_SIZE_X8 = 2,
53};
54
Tomi Valkeinen80c39712009-11-12 11:41:42 +020055#define REG_GET(idx, start, end) \
56 FLD_GET(dispc_read_reg(idx), start, end)
57
58#define REG_FLD_MOD(idx, val, start, end) \
59 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
60
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053061struct dispc_features {
62 u8 sw_start;
63 u8 fp_start;
64 u8 bp_start;
65 u16 sw_max;
66 u16 vp_max;
67 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053068 u8 mgr_width_start;
69 u8 mgr_height_start;
70 u16 mgr_width_max;
71 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053072 unsigned long max_lcd_pclk;
73 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030074 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053075 const struct omap_video_timings *mgr_timings,
76 u16 width, u16 height, u16 out_width, u16 out_height,
77 enum omap_color_mode color_mode, bool *five_taps,
78 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053079 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030080 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053081 u16 width, u16 height, u16 out_width, u16 out_height,
82 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030083 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030084
85 /* swap GFX & WB fifos */
86 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020087
88 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
89 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053090
91 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
92 bool mstandby_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053093};
94
Tomi Valkeinen42a69612012-08-22 16:56:57 +030095#define DISPC_MAX_NR_FIFOS 5
96
Tomi Valkeinen80c39712009-11-12 11:41:42 +020097static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000098 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020099 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300100
101 int ctx_loss_cnt;
102
archit tanejaaffe3602011-02-23 08:41:03 +0000103 int irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200104
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300105 u32 fifo_size[DISPC_MAX_NR_FIFOS];
106 /* maps which plane is using a fifo. fifo-id -> plane-id */
107 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300109 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200110 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200111
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530112 const struct dispc_features *feat;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113} dispc;
114
Amber Jain0d66cbb2011-05-19 19:47:54 +0530115enum omap_color_component {
116 /* used for all color formats for OMAP3 and earlier
117 * and for RGB and Y color component on OMAP4
118 */
119 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
120 /* used for UV component for
121 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
122 * color formats on OMAP4
123 */
124 DISPC_COLOR_COMPONENT_UV = 1 << 1,
125};
126
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530127enum mgr_reg_fields {
128 DISPC_MGR_FLD_ENABLE,
129 DISPC_MGR_FLD_STNTFT,
130 DISPC_MGR_FLD_GO,
131 DISPC_MGR_FLD_TFTDATALINES,
132 DISPC_MGR_FLD_STALLMODE,
133 DISPC_MGR_FLD_TCKENABLE,
134 DISPC_MGR_FLD_TCKSELECTION,
135 DISPC_MGR_FLD_CPR,
136 DISPC_MGR_FLD_FIFOHANDCHECK,
137 /* used to maintain a count of the above fields */
138 DISPC_MGR_FLD_NUM,
139};
140
141static const struct {
142 const char *name;
143 u32 vsync_irq;
144 u32 framedone_irq;
145 u32 sync_lost_irq;
146 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
147} mgr_desc[] = {
148 [OMAP_DSS_CHANNEL_LCD] = {
149 .name = "LCD",
150 .vsync_irq = DISPC_IRQ_VSYNC,
151 .framedone_irq = DISPC_IRQ_FRAMEDONE,
152 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
153 .reg_desc = {
154 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
155 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
156 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
157 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
158 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
159 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
160 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
161 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
162 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
163 },
164 },
165 [OMAP_DSS_CHANNEL_DIGIT] = {
166 .name = "DIGIT",
167 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200168 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530169 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
170 .reg_desc = {
171 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
172 [DISPC_MGR_FLD_STNTFT] = { },
173 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
174 [DISPC_MGR_FLD_TFTDATALINES] = { },
175 [DISPC_MGR_FLD_STALLMODE] = { },
176 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
177 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
178 [DISPC_MGR_FLD_CPR] = { },
179 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
180 },
181 },
182 [OMAP_DSS_CHANNEL_LCD2] = {
183 .name = "LCD2",
184 .vsync_irq = DISPC_IRQ_VSYNC2,
185 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
186 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
187 .reg_desc = {
188 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
189 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
190 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
191 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
192 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
193 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
194 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
195 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
196 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
197 },
198 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530199 [OMAP_DSS_CHANNEL_LCD3] = {
200 .name = "LCD3",
201 .vsync_irq = DISPC_IRQ_VSYNC3,
202 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
203 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
204 .reg_desc = {
205 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
206 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
207 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
208 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
209 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
210 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
211 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
212 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
213 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
214 },
215 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530216};
217
Archit Taneja6e5264b2012-09-11 12:04:47 +0530218struct color_conv_coef {
219 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
220 int full_range;
221};
222
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530223static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
224static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200225
Archit Taneja55978cc2011-05-06 11:45:51 +0530226static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200227{
Archit Taneja55978cc2011-05-06 11:45:51 +0530228 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200229}
230
Archit Taneja55978cc2011-05-06 11:45:51 +0530231static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200232{
Archit Taneja55978cc2011-05-06 11:45:51 +0530233 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200234}
235
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530236static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
237{
238 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
239 return REG_GET(rfld.reg, rfld.high, rfld.low);
240}
241
242static void mgr_fld_write(enum omap_channel channel,
243 enum mgr_reg_fields regfld, int val) {
244 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
245 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
246}
247
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200248#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530249 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200250#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530251 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200252
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300253static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200254{
Archit Tanejac6104b82011-08-05 19:06:02 +0530255 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300257 DSSDBG("dispc_save_context\n");
258
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259 SR(IRQENABLE);
260 SR(CONTROL);
261 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200262 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530263 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
264 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300265 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000266 if (dss_has_feature(FEAT_MGR_LCD2)) {
267 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000268 SR(CONFIG2);
269 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530270 if (dss_has_feature(FEAT_MGR_LCD3)) {
271 SR(CONTROL3);
272 SR(CONFIG3);
273 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200274
Archit Tanejac6104b82011-08-05 19:06:02 +0530275 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
276 SR(DEFAULT_COLOR(i));
277 SR(TRANS_COLOR(i));
278 SR(SIZE_MGR(i));
279 if (i == OMAP_DSS_CHANNEL_DIGIT)
280 continue;
281 SR(TIMING_H(i));
282 SR(TIMING_V(i));
283 SR(POL_FREQ(i));
284 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200285
Archit Tanejac6104b82011-08-05 19:06:02 +0530286 SR(DATA_CYCLE1(i));
287 SR(DATA_CYCLE2(i));
288 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200289
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300290 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530291 SR(CPR_COEF_R(i));
292 SR(CPR_COEF_G(i));
293 SR(CPR_COEF_B(i));
294 }
295 }
296
297 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
298 SR(OVL_BA0(i));
299 SR(OVL_BA1(i));
300 SR(OVL_POSITION(i));
301 SR(OVL_SIZE(i));
302 SR(OVL_ATTRIBUTES(i));
303 SR(OVL_FIFO_THRESHOLD(i));
304 SR(OVL_ROW_INC(i));
305 SR(OVL_PIXEL_INC(i));
306 if (dss_has_feature(FEAT_PRELOAD))
307 SR(OVL_PRELOAD(i));
308 if (i == OMAP_DSS_GFX) {
309 SR(OVL_WINDOW_SKIP(i));
310 SR(OVL_TABLE_BA(i));
311 continue;
312 }
313 SR(OVL_FIR(i));
314 SR(OVL_PICTURE_SIZE(i));
315 SR(OVL_ACCU0(i));
316 SR(OVL_ACCU1(i));
317
318 for (j = 0; j < 8; j++)
319 SR(OVL_FIR_COEF_H(i, j));
320
321 for (j = 0; j < 8; j++)
322 SR(OVL_FIR_COEF_HV(i, j));
323
324 for (j = 0; j < 5; j++)
325 SR(OVL_CONV_COEF(i, j));
326
327 if (dss_has_feature(FEAT_FIR_COEF_V)) {
328 for (j = 0; j < 8; j++)
329 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300330 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000331
Archit Tanejac6104b82011-08-05 19:06:02 +0530332 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
333 SR(OVL_BA0_UV(i));
334 SR(OVL_BA1_UV(i));
335 SR(OVL_FIR2(i));
336 SR(OVL_ACCU2_0(i));
337 SR(OVL_ACCU2_1(i));
338
339 for (j = 0; j < 8; j++)
340 SR(OVL_FIR_COEF_H2(i, j));
341
342 for (j = 0; j < 8; j++)
343 SR(OVL_FIR_COEF_HV2(i, j));
344
345 for (j = 0; j < 8; j++)
346 SR(OVL_FIR_COEF_V2(i, j));
347 }
348 if (dss_has_feature(FEAT_ATTR2))
349 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000350 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200351
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600352 if (dss_has_feature(FEAT_CORE_CLK_DIV))
353 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300354
Archit Tanejabdb736a2012-11-28 17:01:39 +0530355 dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300356 dispc.ctx_valid = true;
357
358 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200359}
360
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300361static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200362{
Archit Tanejac6104b82011-08-05 19:06:02 +0530363 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300364
365 DSSDBG("dispc_restore_context\n");
366
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300367 if (!dispc.ctx_valid)
368 return;
369
Archit Tanejabdb736a2012-11-28 17:01:39 +0530370 ctx = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300371
372 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
373 return;
374
375 DSSDBG("ctx_loss_count: saved %d, current %d\n",
376 dispc.ctx_loss_cnt, ctx);
377
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200378 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200379 /*RR(CONTROL);*/
380 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200381 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530382 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
383 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300384 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530385 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000386 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530387 if (dss_has_feature(FEAT_MGR_LCD3))
388 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200389
Archit Tanejac6104b82011-08-05 19:06:02 +0530390 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
391 RR(DEFAULT_COLOR(i));
392 RR(TRANS_COLOR(i));
393 RR(SIZE_MGR(i));
394 if (i == OMAP_DSS_CHANNEL_DIGIT)
395 continue;
396 RR(TIMING_H(i));
397 RR(TIMING_V(i));
398 RR(POL_FREQ(i));
399 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530400
Archit Tanejac6104b82011-08-05 19:06:02 +0530401 RR(DATA_CYCLE1(i));
402 RR(DATA_CYCLE2(i));
403 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000404
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300405 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530406 RR(CPR_COEF_R(i));
407 RR(CPR_COEF_G(i));
408 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300409 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000410 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200411
Archit Tanejac6104b82011-08-05 19:06:02 +0530412 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
413 RR(OVL_BA0(i));
414 RR(OVL_BA1(i));
415 RR(OVL_POSITION(i));
416 RR(OVL_SIZE(i));
417 RR(OVL_ATTRIBUTES(i));
418 RR(OVL_FIFO_THRESHOLD(i));
419 RR(OVL_ROW_INC(i));
420 RR(OVL_PIXEL_INC(i));
421 if (dss_has_feature(FEAT_PRELOAD))
422 RR(OVL_PRELOAD(i));
423 if (i == OMAP_DSS_GFX) {
424 RR(OVL_WINDOW_SKIP(i));
425 RR(OVL_TABLE_BA(i));
426 continue;
427 }
428 RR(OVL_FIR(i));
429 RR(OVL_PICTURE_SIZE(i));
430 RR(OVL_ACCU0(i));
431 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200432
Archit Tanejac6104b82011-08-05 19:06:02 +0530433 for (j = 0; j < 8; j++)
434 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200435
Archit Tanejac6104b82011-08-05 19:06:02 +0530436 for (j = 0; j < 8; j++)
437 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200438
Archit Tanejac6104b82011-08-05 19:06:02 +0530439 for (j = 0; j < 5; j++)
440 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200441
Archit Tanejac6104b82011-08-05 19:06:02 +0530442 if (dss_has_feature(FEAT_FIR_COEF_V)) {
443 for (j = 0; j < 8; j++)
444 RR(OVL_FIR_COEF_V(i, j));
445 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200446
Archit Tanejac6104b82011-08-05 19:06:02 +0530447 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
448 RR(OVL_BA0_UV(i));
449 RR(OVL_BA1_UV(i));
450 RR(OVL_FIR2(i));
451 RR(OVL_ACCU2_0(i));
452 RR(OVL_ACCU2_1(i));
453
454 for (j = 0; j < 8; j++)
455 RR(OVL_FIR_COEF_H2(i, j));
456
457 for (j = 0; j < 8; j++)
458 RR(OVL_FIR_COEF_HV2(i, j));
459
460 for (j = 0; j < 8; j++)
461 RR(OVL_FIR_COEF_V2(i, j));
462 }
463 if (dss_has_feature(FEAT_ATTR2))
464 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300465 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600467 if (dss_has_feature(FEAT_CORE_CLK_DIV))
468 RR(DIVISOR);
469
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200470 /* enable last, because LCD & DIGIT enable are here */
471 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000472 if (dss_has_feature(FEAT_MGR_LCD2))
473 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530474 if (dss_has_feature(FEAT_MGR_LCD3))
475 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200476 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300477 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200478
479 /*
480 * enable last so IRQs won't trigger before
481 * the context is fully restored
482 */
483 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300484
485 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200486}
487
488#undef SR
489#undef RR
490
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300491int dispc_runtime_get(void)
492{
493 int r;
494
495 DSSDBG("dispc_runtime_get\n");
496
497 r = pm_runtime_get_sync(&dispc.pdev->dev);
498 WARN_ON(r < 0);
499 return r < 0 ? r : 0;
500}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200501EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300502
503void dispc_runtime_put(void)
504{
505 int r;
506
507 DSSDBG("dispc_runtime_put\n");
508
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200509 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300510 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300511}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200512EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300513
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200514u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
515{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530516 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200517}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200518EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200519
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200520u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
521{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200522 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
523 return 0;
524
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530525 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200526}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200527EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200528
Tomi Valkeinencb699202012-10-17 10:38:52 +0300529u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
530{
531 return mgr_desc[channel].sync_lost_irq;
532}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200533EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300534
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530535u32 dispc_wb_get_framedone_irq(void)
536{
537 return DISPC_IRQ_FRAMEDONEWB;
538}
539
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300540bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200541{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530542 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200543}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200544EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300546void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200547{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300548 WARN_ON(dispc_mgr_is_enabled(channel) == false);
549 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530551 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530553 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200554}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200555EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200556
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530557bool dispc_wb_go_busy(void)
558{
559 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
560}
561
562void dispc_wb_go(void)
563{
564 enum omap_plane plane = OMAP_DSS_WB;
565 bool enable, go;
566
567 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
568
569 if (!enable)
570 return;
571
572 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
573 if (go) {
574 DSSERR("GO bit not down for WB\n");
575 return;
576 }
577
578 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
579}
580
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300581static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200582{
Archit Taneja9b372c22011-05-06 11:45:49 +0530583 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200584}
585
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300586static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587{
Archit Taneja9b372c22011-05-06 11:45:49 +0530588 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200589}
590
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300591static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200592{
Archit Taneja9b372c22011-05-06 11:45:49 +0530593 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200594}
595
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300596static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530597{
598 BUG_ON(plane == OMAP_DSS_GFX);
599
600 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
601}
602
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300603static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
604 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530605{
606 BUG_ON(plane == OMAP_DSS_GFX);
607
608 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
609}
610
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300611static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530612{
613 BUG_ON(plane == OMAP_DSS_GFX);
614
615 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
616}
617
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530618static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
619 int fir_vinc, int five_taps,
620 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200621{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530622 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623 int i;
624
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530625 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
626 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200627
628 for (i = 0; i < 8; i++) {
629 u32 h, hv;
630
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530631 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
632 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
633 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
634 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
635 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
636 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
637 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
638 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200639
Amber Jain0d66cbb2011-05-19 19:47:54 +0530640 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300641 dispc_ovl_write_firh_reg(plane, i, h);
642 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530643 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300644 dispc_ovl_write_firh2_reg(plane, i, h);
645 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530646 }
647
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200648 }
649
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200650 if (five_taps) {
651 for (i = 0; i < 8; i++) {
652 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
654 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530655 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300656 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530657 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300658 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200659 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200660 }
661}
662
Archit Taneja6e5264b2012-09-11 12:04:47 +0530663
664static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
665 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200666{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200667#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
668
Archit Taneja6e5264b2012-09-11 12:04:47 +0530669 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
670 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
671 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
672 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
673 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674
Archit Taneja6e5264b2012-09-11 12:04:47 +0530675 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200676
677#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200678}
679
Archit Taneja6e5264b2012-09-11 12:04:47 +0530680static void dispc_setup_color_conv_coef(void)
681{
682 int i;
683 int num_ovl = dss_feat_get_num_ovls();
684 int num_wb = dss_feat_get_num_wbs();
685 const struct color_conv_coef ctbl_bt601_5_ovl = {
686 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
687 };
688 const struct color_conv_coef ctbl_bt601_5_wb = {
689 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
690 };
691
692 for (i = 1; i < num_ovl; i++)
693 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
694
695 for (; i < num_wb; i++)
696 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
697}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300699static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200700{
Archit Taneja9b372c22011-05-06 11:45:49 +0530701 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200702}
703
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300704static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705{
Archit Taneja9b372c22011-05-06 11:45:49 +0530706 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707}
708
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300709static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530710{
711 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
712}
713
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300714static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530715{
716 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
717}
718
Archit Tanejad79db852012-09-22 12:30:17 +0530719static void dispc_ovl_set_pos(enum omap_plane plane,
720 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200721{
Archit Tanejad79db852012-09-22 12:30:17 +0530722 u32 val;
723
724 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
725 return;
726
727 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530728
729 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730}
731
Archit Taneja78b687f2012-09-21 14:51:49 +0530732static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
733 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200734{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530736
Archit Taneja36d87d92012-07-28 22:59:03 +0530737 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530738 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
739 else
740 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200741}
742
Archit Taneja78b687f2012-09-21 14:51:49 +0530743static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
744 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200745{
746 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200747
748 BUG_ON(plane == OMAP_DSS_GFX);
749
750 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530751
Archit Taneja36d87d92012-07-28 22:59:03 +0530752 if (plane == OMAP_DSS_WB)
753 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
754 else
755 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200756}
757
Archit Taneja5b54ed32012-09-26 16:55:27 +0530758static void dispc_ovl_set_zorder(enum omap_plane plane,
759 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530760{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530761 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530762 return;
763
764 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
765}
766
767static void dispc_ovl_enable_zorder_planes(void)
768{
769 int i;
770
771 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
772 return;
773
774 for (i = 0; i < dss_feat_get_num_ovls(); i++)
775 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
776}
777
Archit Taneja5b54ed32012-09-26 16:55:27 +0530778static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
779 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100780{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530781 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100782 return;
783
Archit Taneja9b372c22011-05-06 11:45:49 +0530784 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100785}
786
Archit Taneja5b54ed32012-09-26 16:55:27 +0530787static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
788 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200789{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530790 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300791 int shift;
792
Archit Taneja5b54ed32012-09-26 16:55:27 +0530793 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100794 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530795
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300796 shift = shifts[plane];
797 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200798}
799
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300800static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200801{
Archit Taneja9b372c22011-05-06 11:45:49 +0530802 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200803}
804
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300805static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200806{
Archit Taneja9b372c22011-05-06 11:45:49 +0530807 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200808}
809
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300810static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200811 enum omap_color_mode color_mode)
812{
813 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530814 if (plane != OMAP_DSS_GFX) {
815 switch (color_mode) {
816 case OMAP_DSS_COLOR_NV12:
817 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530818 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530819 m = 0x1; break;
820 case OMAP_DSS_COLOR_RGBA16:
821 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530822 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530823 m = 0x4; break;
824 case OMAP_DSS_COLOR_ARGB16:
825 m = 0x5; break;
826 case OMAP_DSS_COLOR_RGB16:
827 m = 0x6; break;
828 case OMAP_DSS_COLOR_ARGB16_1555:
829 m = 0x7; break;
830 case OMAP_DSS_COLOR_RGB24U:
831 m = 0x8; break;
832 case OMAP_DSS_COLOR_RGB24P:
833 m = 0x9; break;
834 case OMAP_DSS_COLOR_YUV2:
835 m = 0xa; break;
836 case OMAP_DSS_COLOR_UYVY:
837 m = 0xb; break;
838 case OMAP_DSS_COLOR_ARGB32:
839 m = 0xc; break;
840 case OMAP_DSS_COLOR_RGBA32:
841 m = 0xd; break;
842 case OMAP_DSS_COLOR_RGBX32:
843 m = 0xe; break;
844 case OMAP_DSS_COLOR_XRGB16_1555:
845 m = 0xf; break;
846 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300847 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530848 }
849 } else {
850 switch (color_mode) {
851 case OMAP_DSS_COLOR_CLUT1:
852 m = 0x0; break;
853 case OMAP_DSS_COLOR_CLUT2:
854 m = 0x1; break;
855 case OMAP_DSS_COLOR_CLUT4:
856 m = 0x2; break;
857 case OMAP_DSS_COLOR_CLUT8:
858 m = 0x3; break;
859 case OMAP_DSS_COLOR_RGB12U:
860 m = 0x4; break;
861 case OMAP_DSS_COLOR_ARGB16:
862 m = 0x5; break;
863 case OMAP_DSS_COLOR_RGB16:
864 m = 0x6; break;
865 case OMAP_DSS_COLOR_ARGB16_1555:
866 m = 0x7; break;
867 case OMAP_DSS_COLOR_RGB24U:
868 m = 0x8; break;
869 case OMAP_DSS_COLOR_RGB24P:
870 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530871 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530872 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530873 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530874 m = 0xb; break;
875 case OMAP_DSS_COLOR_ARGB32:
876 m = 0xc; break;
877 case OMAP_DSS_COLOR_RGBA32:
878 m = 0xd; break;
879 case OMAP_DSS_COLOR_RGBX32:
880 m = 0xe; break;
881 case OMAP_DSS_COLOR_XRGB16_1555:
882 m = 0xf; break;
883 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300884 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530885 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200886 }
887
Archit Taneja9b372c22011-05-06 11:45:49 +0530888 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200889}
890
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530891static void dispc_ovl_configure_burst_type(enum omap_plane plane,
892 enum omap_dss_rotation_type rotation_type)
893{
894 if (dss_has_feature(FEAT_BURST_2D) == 0)
895 return;
896
897 if (rotation_type == OMAP_DSS_ROT_TILER)
898 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
899 else
900 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
901}
902
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300903void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200904{
905 int shift;
906 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000907 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200908
909 switch (plane) {
910 case OMAP_DSS_GFX:
911 shift = 8;
912 break;
913 case OMAP_DSS_VIDEO1:
914 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530915 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200916 shift = 16;
917 break;
918 default:
919 BUG();
920 return;
921 }
922
Archit Taneja9b372c22011-05-06 11:45:49 +0530923 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000924 if (dss_has_feature(FEAT_MGR_LCD2)) {
925 switch (channel) {
926 case OMAP_DSS_CHANNEL_LCD:
927 chan = 0;
928 chan2 = 0;
929 break;
930 case OMAP_DSS_CHANNEL_DIGIT:
931 chan = 1;
932 chan2 = 0;
933 break;
934 case OMAP_DSS_CHANNEL_LCD2:
935 chan = 0;
936 chan2 = 1;
937 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530938 case OMAP_DSS_CHANNEL_LCD3:
939 if (dss_has_feature(FEAT_MGR_LCD3)) {
940 chan = 0;
941 chan2 = 2;
942 } else {
943 BUG();
944 return;
945 }
946 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000947 default:
948 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300949 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000950 }
951
952 val = FLD_MOD(val, chan, shift, shift);
953 val = FLD_MOD(val, chan2, 31, 30);
954 } else {
955 val = FLD_MOD(val, channel, shift, shift);
956 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530957 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200958}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200959EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200960
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200961static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
962{
963 int shift;
964 u32 val;
965 enum omap_channel channel;
966
967 switch (plane) {
968 case OMAP_DSS_GFX:
969 shift = 8;
970 break;
971 case OMAP_DSS_VIDEO1:
972 case OMAP_DSS_VIDEO2:
973 case OMAP_DSS_VIDEO3:
974 shift = 16;
975 break;
976 default:
977 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300978 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200979 }
980
981 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
982
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530983 if (dss_has_feature(FEAT_MGR_LCD3)) {
984 if (FLD_GET(val, 31, 30) == 0)
985 channel = FLD_GET(val, shift, shift);
986 else if (FLD_GET(val, 31, 30) == 1)
987 channel = OMAP_DSS_CHANNEL_LCD2;
988 else
989 channel = OMAP_DSS_CHANNEL_LCD3;
990 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200991 if (FLD_GET(val, 31, 30) == 0)
992 channel = FLD_GET(val, shift, shift);
993 else
994 channel = OMAP_DSS_CHANNEL_LCD2;
995 } else {
996 channel = FLD_GET(val, shift, shift);
997 }
998
999 return channel;
1000}
1001
Archit Tanejad9ac7732012-09-22 12:38:19 +05301002void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1003{
1004 enum omap_plane plane = OMAP_DSS_WB;
1005
1006 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1007}
1008
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001009static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001010 enum omap_burst_size burst_size)
1011{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301012 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001013 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001014
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001015 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001016 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001017}
1018
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001019static void dispc_configure_burst_sizes(void)
1020{
1021 int i;
1022 const int burst_size = BURST_SIZE_X8;
1023
1024 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001025 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001026 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001027}
1028
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001029static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001030{
1031 unsigned unit = dss_feat_get_burst_size_unit();
1032 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1033 return unit * 8;
1034}
1035
Mythri P Kd3862612011-03-11 18:02:49 +05301036void dispc_enable_gamma_table(bool enable)
1037{
1038 /*
1039 * This is partially implemented to support only disabling of
1040 * the gamma table.
1041 */
1042 if (enable) {
1043 DSSWARN("Gamma table enabling for TV not yet supported");
1044 return;
1045 }
1046
1047 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1048}
1049
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001050static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001051{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301052 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001053 return;
1054
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301055 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001056}
1057
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001058static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001059 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001060{
1061 u32 coef_r, coef_g, coef_b;
1062
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301063 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001064 return;
1065
1066 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1067 FLD_VAL(coefs->rb, 9, 0);
1068 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1069 FLD_VAL(coefs->gb, 9, 0);
1070 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1071 FLD_VAL(coefs->bb, 9, 0);
1072
1073 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1074 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1075 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1076}
1077
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001078static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001079{
1080 u32 val;
1081
1082 BUG_ON(plane == OMAP_DSS_GFX);
1083
Archit Taneja9b372c22011-05-06 11:45:49 +05301084 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001085 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301086 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001087}
1088
Archit Tanejad79db852012-09-22 12:30:17 +05301089static void dispc_ovl_enable_replication(enum omap_plane plane,
1090 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001091{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301092 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001093 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001094
Archit Tanejad79db852012-09-22 12:30:17 +05301095 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1096 return;
1097
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001098 shift = shifts[plane];
1099 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001100}
1101
Archit Taneja8f366162012-04-16 12:53:44 +05301102static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301103 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001104{
1105 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301106
Archit Taneja33b89922012-11-14 13:50:15 +05301107 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1108 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1109
Archit Taneja702d1442011-05-06 11:45:50 +05301110 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001111}
1112
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001113static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001114{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001115 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001116 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301117 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001118 u32 unit;
1119
1120 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001121
Archit Tanejaa0acb552010-09-15 19:20:00 +05301122 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001123
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001124 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1125 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001126 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001127 dispc.fifo_size[fifo] = size;
1128
1129 /*
1130 * By default fifos are mapped directly to overlays, fifo 0 to
1131 * ovl 0, fifo 1 to ovl 1, etc.
1132 */
1133 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001134 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001135
1136 /*
1137 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1138 * causes problems with certain use cases, like using the tiler in 2D
1139 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1140 * giving GFX plane a larger fifo. WB but should work fine with a
1141 * smaller fifo.
1142 */
1143 if (dispc.feat->gfx_fifo_workaround) {
1144 u32 v;
1145
1146 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1147
1148 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1149 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1150 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1151 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1152
1153 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1154
1155 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1156 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1157 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001158}
1159
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001160static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001161{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001162 int fifo;
1163 u32 size = 0;
1164
1165 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1166 if (dispc.fifo_assignment[fifo] == plane)
1167 size += dispc.fifo_size[fifo];
1168 }
1169
1170 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001171}
1172
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001173void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001174{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301175 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001176 u32 unit;
1177
1178 unit = dss_feat_get_buffer_size_unit();
1179
1180 WARN_ON(low % unit != 0);
1181 WARN_ON(high % unit != 0);
1182
1183 low /= unit;
1184 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301185
Archit Taneja9b372c22011-05-06 11:45:49 +05301186 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1187 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1188
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001189 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001190 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301191 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001192 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301193 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001194 hi_start, hi_end) * unit,
1195 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001196
Archit Taneja9b372c22011-05-06 11:45:49 +05301197 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301198 FLD_VAL(high, hi_start, hi_end) |
1199 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001200}
1201
1202void dispc_enable_fifomerge(bool enable)
1203{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001204 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1205 WARN_ON(enable);
1206 return;
1207 }
1208
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001209 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1210 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001211}
1212
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001213void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001214 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1215 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001216{
1217 /*
1218 * All sizes are in bytes. Both the buffer and burst are made of
1219 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1220 */
1221
1222 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001223 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1224 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001225
1226 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001227 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001228
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001229 if (use_fifomerge) {
1230 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001231 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001232 total_fifo_size += dispc_ovl_get_fifo_size(i);
1233 } else {
1234 total_fifo_size = ovl_fifo_size;
1235 }
1236
1237 /*
1238 * We use the same low threshold for both fifomerge and non-fifomerge
1239 * cases, but for fifomerge we calculate the high threshold using the
1240 * combined fifo size
1241 */
1242
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001243 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001244 *fifo_low = ovl_fifo_size - burst_size * 2;
1245 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301246 } else if (plane == OMAP_DSS_WB) {
1247 /*
1248 * Most optimal configuration for writeback is to push out data
1249 * to the interconnect the moment writeback pushes enough pixels
1250 * in the FIFO to form a burst
1251 */
1252 *fifo_low = 0;
1253 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001254 } else {
1255 *fifo_low = ovl_fifo_size - burst_size;
1256 *fifo_high = total_fifo_size - buf_unit;
1257 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001258}
1259
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001260static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301261 int hinc, int vinc,
1262 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001263{
1264 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001265
Amber Jain0d66cbb2011-05-19 19:47:54 +05301266 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1267 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301268
Amber Jain0d66cbb2011-05-19 19:47:54 +05301269 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1270 &hinc_start, &hinc_end);
1271 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1272 &vinc_start, &vinc_end);
1273 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1274 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301275
Amber Jain0d66cbb2011-05-19 19:47:54 +05301276 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1277 } else {
1278 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1279 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1280 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001281}
1282
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001283static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001284{
1285 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301286 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001287
Archit Taneja87a74842011-03-02 11:19:50 +05301288 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1289 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1290
1291 val = FLD_VAL(vaccu, vert_start, vert_end) |
1292 FLD_VAL(haccu, hor_start, hor_end);
1293
Archit Taneja9b372c22011-05-06 11:45:49 +05301294 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001295}
1296
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001297static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001298{
1299 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301300 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001301
Archit Taneja87a74842011-03-02 11:19:50 +05301302 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1303 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1304
1305 val = FLD_VAL(vaccu, vert_start, vert_end) |
1306 FLD_VAL(haccu, hor_start, hor_end);
1307
Archit Taneja9b372c22011-05-06 11:45:49 +05301308 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001309}
1310
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001311static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1312 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301313{
1314 u32 val;
1315
1316 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1317 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1318}
1319
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001320static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1321 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301322{
1323 u32 val;
1324
1325 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1326 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1327}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001328
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001329static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001330 u16 orig_width, u16 orig_height,
1331 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301332 bool five_taps, u8 rotation,
1333 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001334{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301335 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001336
Amber Jained14a3c2011-05-19 19:47:51 +05301337 fir_hinc = 1024 * orig_width / out_width;
1338 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001339
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301340 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1341 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001342 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301343}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001344
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301345static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1346 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1347 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1348{
1349 int h_accu2_0, h_accu2_1;
1350 int v_accu2_0, v_accu2_1;
1351 int chroma_hinc, chroma_vinc;
1352 int idx;
1353
1354 struct accu {
1355 s8 h0_m, h0_n;
1356 s8 h1_m, h1_n;
1357 s8 v0_m, v0_n;
1358 s8 v1_m, v1_n;
1359 };
1360
1361 const struct accu *accu_table;
1362 const struct accu *accu_val;
1363
1364 static const struct accu accu_nv12[4] = {
1365 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1366 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1367 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1368 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1369 };
1370
1371 static const struct accu accu_nv12_ilace[4] = {
1372 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1373 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1374 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1375 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1376 };
1377
1378 static const struct accu accu_yuv[4] = {
1379 { 0, 1, 0, 1, 0, 1, 0, 1 },
1380 { 0, 1, 0, 1, 0, 1, 0, 1 },
1381 { -1, 1, 0, 1, 0, 1, 0, 1 },
1382 { 0, 1, 0, 1, -1, 1, 0, 1 },
1383 };
1384
1385 switch (rotation) {
1386 case OMAP_DSS_ROT_0:
1387 idx = 0;
1388 break;
1389 case OMAP_DSS_ROT_90:
1390 idx = 1;
1391 break;
1392 case OMAP_DSS_ROT_180:
1393 idx = 2;
1394 break;
1395 case OMAP_DSS_ROT_270:
1396 idx = 3;
1397 break;
1398 default:
1399 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001400 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301401 }
1402
1403 switch (color_mode) {
1404 case OMAP_DSS_COLOR_NV12:
1405 if (ilace)
1406 accu_table = accu_nv12_ilace;
1407 else
1408 accu_table = accu_nv12;
1409 break;
1410 case OMAP_DSS_COLOR_YUV2:
1411 case OMAP_DSS_COLOR_UYVY:
1412 accu_table = accu_yuv;
1413 break;
1414 default:
1415 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001416 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301417 }
1418
1419 accu_val = &accu_table[idx];
1420
1421 chroma_hinc = 1024 * orig_width / out_width;
1422 chroma_vinc = 1024 * orig_height / out_height;
1423
1424 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1425 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1426 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1427 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1428
1429 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1430 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1431}
1432
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001433static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301434 u16 orig_width, u16 orig_height,
1435 u16 out_width, u16 out_height,
1436 bool ilace, bool five_taps,
1437 bool fieldmode, enum omap_color_mode color_mode,
1438 u8 rotation)
1439{
1440 int accu0 = 0;
1441 int accu1 = 0;
1442 u32 l;
1443
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001444 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301445 out_width, out_height, five_taps,
1446 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301447 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001448
Archit Taneja87a74842011-03-02 11:19:50 +05301449 /* RESIZEENABLE and VERTICALTAPS */
1450 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301451 l |= (orig_width != out_width) ? (1 << 5) : 0;
1452 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001453 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301454
1455 /* VRESIZECONF and HRESIZECONF */
1456 if (dss_has_feature(FEAT_RESIZECONF)) {
1457 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301458 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1459 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301460 }
1461
1462 /* LINEBUFFERSPLIT */
1463 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1464 l &= ~(0x1 << 22);
1465 l |= five_taps ? (1 << 22) : 0;
1466 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001467
Archit Taneja9b372c22011-05-06 11:45:49 +05301468 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001469
1470 /*
1471 * field 0 = even field = bottom field
1472 * field 1 = odd field = top field
1473 */
1474 if (ilace && !fieldmode) {
1475 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301476 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001477 if (accu0 >= 1024/2) {
1478 accu1 = 1024/2;
1479 accu0 -= accu1;
1480 }
1481 }
1482
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001483 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1484 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001485}
1486
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001487static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301488 u16 orig_width, u16 orig_height,
1489 u16 out_width, u16 out_height,
1490 bool ilace, bool five_taps,
1491 bool fieldmode, enum omap_color_mode color_mode,
1492 u8 rotation)
1493{
1494 int scale_x = out_width != orig_width;
1495 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301496 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301497
1498 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1499 return;
1500 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1501 color_mode != OMAP_DSS_COLOR_UYVY &&
1502 color_mode != OMAP_DSS_COLOR_NV12)) {
1503 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301504 if (plane != OMAP_DSS_WB)
1505 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301506 return;
1507 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001508
1509 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1510 out_height, ilace, color_mode, rotation);
1511
Amber Jain0d66cbb2011-05-19 19:47:54 +05301512 switch (color_mode) {
1513 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301514 if (chroma_upscale) {
1515 /* UV is subsampled by 2 horizontally and vertically */
1516 orig_height >>= 1;
1517 orig_width >>= 1;
1518 } else {
1519 /* UV is downsampled by 2 horizontally and vertically */
1520 orig_height <<= 1;
1521 orig_width <<= 1;
1522 }
1523
Amber Jain0d66cbb2011-05-19 19:47:54 +05301524 break;
1525 case OMAP_DSS_COLOR_YUV2:
1526 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301527 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301528 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301529 rotation == OMAP_DSS_ROT_180) {
1530 if (chroma_upscale)
1531 /* UV is subsampled by 2 horizontally */
1532 orig_width >>= 1;
1533 else
1534 /* UV is downsampled by 2 horizontally */
1535 orig_width <<= 1;
1536 }
1537
Amber Jain0d66cbb2011-05-19 19:47:54 +05301538 /* must use FIR for YUV422 if rotated */
1539 if (rotation != OMAP_DSS_ROT_0)
1540 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301541
Amber Jain0d66cbb2011-05-19 19:47:54 +05301542 break;
1543 default:
1544 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001545 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301546 }
1547
1548 if (out_width != orig_width)
1549 scale_x = true;
1550 if (out_height != orig_height)
1551 scale_y = true;
1552
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001553 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301554 out_width, out_height, five_taps,
1555 rotation, DISPC_COLOR_COMPONENT_UV);
1556
Archit Taneja2a5561b2012-07-16 16:37:45 +05301557 if (plane != OMAP_DSS_WB)
1558 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1559 (scale_x || scale_y) ? 1 : 0, 8, 8);
1560
Amber Jain0d66cbb2011-05-19 19:47:54 +05301561 /* set H scaling */
1562 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1563 /* set V scaling */
1564 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301565}
1566
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001567static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301568 u16 orig_width, u16 orig_height,
1569 u16 out_width, u16 out_height,
1570 bool ilace, bool five_taps,
1571 bool fieldmode, enum omap_color_mode color_mode,
1572 u8 rotation)
1573{
1574 BUG_ON(plane == OMAP_DSS_GFX);
1575
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001576 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301577 orig_width, orig_height,
1578 out_width, out_height,
1579 ilace, five_taps,
1580 fieldmode, color_mode,
1581 rotation);
1582
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001583 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301584 orig_width, orig_height,
1585 out_width, out_height,
1586 ilace, five_taps,
1587 fieldmode, color_mode,
1588 rotation);
1589}
1590
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001591static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301592 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001593 bool mirroring, enum omap_color_mode color_mode)
1594{
Archit Taneja87a74842011-03-02 11:19:50 +05301595 bool row_repeat = false;
1596 int vidrot = 0;
1597
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001598 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1599 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001600
1601 if (mirroring) {
1602 switch (rotation) {
1603 case OMAP_DSS_ROT_0:
1604 vidrot = 2;
1605 break;
1606 case OMAP_DSS_ROT_90:
1607 vidrot = 1;
1608 break;
1609 case OMAP_DSS_ROT_180:
1610 vidrot = 0;
1611 break;
1612 case OMAP_DSS_ROT_270:
1613 vidrot = 3;
1614 break;
1615 }
1616 } else {
1617 switch (rotation) {
1618 case OMAP_DSS_ROT_0:
1619 vidrot = 0;
1620 break;
1621 case OMAP_DSS_ROT_90:
1622 vidrot = 1;
1623 break;
1624 case OMAP_DSS_ROT_180:
1625 vidrot = 2;
1626 break;
1627 case OMAP_DSS_ROT_270:
1628 vidrot = 3;
1629 break;
1630 }
1631 }
1632
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001633 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301634 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001635 else
Archit Taneja87a74842011-03-02 11:19:50 +05301636 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001637 }
Archit Taneja87a74842011-03-02 11:19:50 +05301638
Archit Taneja9b372c22011-05-06 11:45:49 +05301639 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301640 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301641 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1642 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301643
1644 if (color_mode == OMAP_DSS_COLOR_NV12) {
1645 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1646 (rotation == OMAP_DSS_ROT_0 ||
1647 rotation == OMAP_DSS_ROT_180);
1648 /* DOUBLESTRIDE */
1649 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1650 }
1651
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001652}
1653
1654static int color_mode_to_bpp(enum omap_color_mode color_mode)
1655{
1656 switch (color_mode) {
1657 case OMAP_DSS_COLOR_CLUT1:
1658 return 1;
1659 case OMAP_DSS_COLOR_CLUT2:
1660 return 2;
1661 case OMAP_DSS_COLOR_CLUT4:
1662 return 4;
1663 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301664 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001665 return 8;
1666 case OMAP_DSS_COLOR_RGB12U:
1667 case OMAP_DSS_COLOR_RGB16:
1668 case OMAP_DSS_COLOR_ARGB16:
1669 case OMAP_DSS_COLOR_YUV2:
1670 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301671 case OMAP_DSS_COLOR_RGBA16:
1672 case OMAP_DSS_COLOR_RGBX16:
1673 case OMAP_DSS_COLOR_ARGB16_1555:
1674 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001675 return 16;
1676 case OMAP_DSS_COLOR_RGB24P:
1677 return 24;
1678 case OMAP_DSS_COLOR_RGB24U:
1679 case OMAP_DSS_COLOR_ARGB32:
1680 case OMAP_DSS_COLOR_RGBA32:
1681 case OMAP_DSS_COLOR_RGBX32:
1682 return 32;
1683 default:
1684 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001685 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001686 }
1687}
1688
1689static s32 pixinc(int pixels, u8 ps)
1690{
1691 if (pixels == 1)
1692 return 1;
1693 else if (pixels > 1)
1694 return 1 + (pixels - 1) * ps;
1695 else if (pixels < 0)
1696 return 1 - (-pixels + 1) * ps;
1697 else
1698 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001699 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001700}
1701
1702static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1703 u16 screen_width,
1704 u16 width, u16 height,
1705 enum omap_color_mode color_mode, bool fieldmode,
1706 unsigned int field_offset,
1707 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301708 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001709{
1710 u8 ps;
1711
1712 /* FIXME CLUT formats */
1713 switch (color_mode) {
1714 case OMAP_DSS_COLOR_CLUT1:
1715 case OMAP_DSS_COLOR_CLUT2:
1716 case OMAP_DSS_COLOR_CLUT4:
1717 case OMAP_DSS_COLOR_CLUT8:
1718 BUG();
1719 return;
1720 case OMAP_DSS_COLOR_YUV2:
1721 case OMAP_DSS_COLOR_UYVY:
1722 ps = 4;
1723 break;
1724 default:
1725 ps = color_mode_to_bpp(color_mode) / 8;
1726 break;
1727 }
1728
1729 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1730 width, height);
1731
1732 /*
1733 * field 0 = even field = bottom field
1734 * field 1 = odd field = top field
1735 */
1736 switch (rotation + mirror * 4) {
1737 case OMAP_DSS_ROT_0:
1738 case OMAP_DSS_ROT_180:
1739 /*
1740 * If the pixel format is YUV or UYVY divide the width
1741 * of the image by 2 for 0 and 180 degree rotation.
1742 */
1743 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1744 color_mode == OMAP_DSS_COLOR_UYVY)
1745 width = width >> 1;
1746 case OMAP_DSS_ROT_90:
1747 case OMAP_DSS_ROT_270:
1748 *offset1 = 0;
1749 if (field_offset)
1750 *offset0 = field_offset * screen_width * ps;
1751 else
1752 *offset0 = 0;
1753
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301754 *row_inc = pixinc(1 +
1755 (y_predecim * screen_width - x_predecim * width) +
1756 (fieldmode ? screen_width : 0), ps);
1757 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001758 break;
1759
1760 case OMAP_DSS_ROT_0 + 4:
1761 case OMAP_DSS_ROT_180 + 4:
1762 /* If the pixel format is YUV or UYVY divide the width
1763 * of the image by 2 for 0 degree and 180 degree
1764 */
1765 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1766 color_mode == OMAP_DSS_COLOR_UYVY)
1767 width = width >> 1;
1768 case OMAP_DSS_ROT_90 + 4:
1769 case OMAP_DSS_ROT_270 + 4:
1770 *offset1 = 0;
1771 if (field_offset)
1772 *offset0 = field_offset * screen_width * ps;
1773 else
1774 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301775 *row_inc = pixinc(1 -
1776 (y_predecim * screen_width + x_predecim * width) -
1777 (fieldmode ? screen_width : 0), ps);
1778 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001779 break;
1780
1781 default:
1782 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001783 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001784 }
1785}
1786
1787static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1788 u16 screen_width,
1789 u16 width, u16 height,
1790 enum omap_color_mode color_mode, bool fieldmode,
1791 unsigned int field_offset,
1792 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301793 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001794{
1795 u8 ps;
1796 u16 fbw, fbh;
1797
1798 /* FIXME CLUT formats */
1799 switch (color_mode) {
1800 case OMAP_DSS_COLOR_CLUT1:
1801 case OMAP_DSS_COLOR_CLUT2:
1802 case OMAP_DSS_COLOR_CLUT4:
1803 case OMAP_DSS_COLOR_CLUT8:
1804 BUG();
1805 return;
1806 default:
1807 ps = color_mode_to_bpp(color_mode) / 8;
1808 break;
1809 }
1810
1811 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1812 width, height);
1813
1814 /* width & height are overlay sizes, convert to fb sizes */
1815
1816 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1817 fbw = width;
1818 fbh = height;
1819 } else {
1820 fbw = height;
1821 fbh = width;
1822 }
1823
1824 /*
1825 * field 0 = even field = bottom field
1826 * field 1 = odd field = top field
1827 */
1828 switch (rotation + mirror * 4) {
1829 case OMAP_DSS_ROT_0:
1830 *offset1 = 0;
1831 if (field_offset)
1832 *offset0 = *offset1 + field_offset * screen_width * ps;
1833 else
1834 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301835 *row_inc = pixinc(1 +
1836 (y_predecim * screen_width - fbw * x_predecim) +
1837 (fieldmode ? screen_width : 0), ps);
1838 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1839 color_mode == OMAP_DSS_COLOR_UYVY)
1840 *pix_inc = pixinc(x_predecim, 2 * ps);
1841 else
1842 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001843 break;
1844 case OMAP_DSS_ROT_90:
1845 *offset1 = screen_width * (fbh - 1) * ps;
1846 if (field_offset)
1847 *offset0 = *offset1 + field_offset * ps;
1848 else
1849 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301850 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1851 y_predecim + (fieldmode ? 1 : 0), ps);
1852 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001853 break;
1854 case OMAP_DSS_ROT_180:
1855 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1856 if (field_offset)
1857 *offset0 = *offset1 - field_offset * screen_width * ps;
1858 else
1859 *offset0 = *offset1;
1860 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301861 (y_predecim * screen_width - fbw * x_predecim) -
1862 (fieldmode ? screen_width : 0), ps);
1863 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1864 color_mode == OMAP_DSS_COLOR_UYVY)
1865 *pix_inc = pixinc(-x_predecim, 2 * ps);
1866 else
1867 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001868 break;
1869 case OMAP_DSS_ROT_270:
1870 *offset1 = (fbw - 1) * ps;
1871 if (field_offset)
1872 *offset0 = *offset1 - field_offset * ps;
1873 else
1874 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301875 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1876 y_predecim - (fieldmode ? 1 : 0), ps);
1877 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001878 break;
1879
1880 /* mirroring */
1881 case OMAP_DSS_ROT_0 + 4:
1882 *offset1 = (fbw - 1) * ps;
1883 if (field_offset)
1884 *offset0 = *offset1 + field_offset * screen_width * ps;
1885 else
1886 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301887 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001888 (fieldmode ? screen_width : 0),
1889 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301890 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1891 color_mode == OMAP_DSS_COLOR_UYVY)
1892 *pix_inc = pixinc(-x_predecim, 2 * ps);
1893 else
1894 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001895 break;
1896
1897 case OMAP_DSS_ROT_90 + 4:
1898 *offset1 = 0;
1899 if (field_offset)
1900 *offset0 = *offset1 + field_offset * ps;
1901 else
1902 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301903 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1904 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001905 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301906 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001907 break;
1908
1909 case OMAP_DSS_ROT_180 + 4:
1910 *offset1 = screen_width * (fbh - 1) * ps;
1911 if (field_offset)
1912 *offset0 = *offset1 - field_offset * screen_width * ps;
1913 else
1914 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301915 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001916 (fieldmode ? screen_width : 0),
1917 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301918 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1919 color_mode == OMAP_DSS_COLOR_UYVY)
1920 *pix_inc = pixinc(x_predecim, 2 * ps);
1921 else
1922 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001923 break;
1924
1925 case OMAP_DSS_ROT_270 + 4:
1926 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1927 if (field_offset)
1928 *offset0 = *offset1 - field_offset * ps;
1929 else
1930 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301931 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1932 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001933 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301934 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001935 break;
1936
1937 default:
1938 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001939 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001940 }
1941}
1942
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301943static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1944 enum omap_color_mode color_mode, bool fieldmode,
1945 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1946 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1947{
1948 u8 ps;
1949
1950 switch (color_mode) {
1951 case OMAP_DSS_COLOR_CLUT1:
1952 case OMAP_DSS_COLOR_CLUT2:
1953 case OMAP_DSS_COLOR_CLUT4:
1954 case OMAP_DSS_COLOR_CLUT8:
1955 BUG();
1956 return;
1957 default:
1958 ps = color_mode_to_bpp(color_mode) / 8;
1959 break;
1960 }
1961
1962 DSSDBG("scrw %d, width %d\n", screen_width, width);
1963
1964 /*
1965 * field 0 = even field = bottom field
1966 * field 1 = odd field = top field
1967 */
1968 *offset1 = 0;
1969 if (field_offset)
1970 *offset0 = *offset1 + field_offset * screen_width * ps;
1971 else
1972 *offset0 = *offset1;
1973 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1974 (fieldmode ? screen_width : 0), ps);
1975 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1976 color_mode == OMAP_DSS_COLOR_UYVY)
1977 *pix_inc = pixinc(x_predecim, 2 * ps);
1978 else
1979 *pix_inc = pixinc(x_predecim, ps);
1980}
1981
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301982/*
1983 * This function is used to avoid synclosts in OMAP3, because of some
1984 * undocumented horizontal position and timing related limitations.
1985 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03001986static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301987 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301988 u16 width, u16 height, u16 out_width, u16 out_height)
1989{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02001990 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301991 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301992 static const u8 limits[3] = { 8, 10, 20 };
1993 u64 val, blank;
1994 int i;
1995
Archit Taneja81ab95b2012-05-08 15:53:20 +05301996 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301997
1998 i = 0;
1999 if (out_height < height)
2000 i++;
2001 if (out_width < width)
2002 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302003 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302004 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2005 if (blank <= limits[i])
2006 return -EINVAL;
2007
2008 /*
2009 * Pixel data should be prepared before visible display point starts.
2010 * So, atleast DS-2 lines must have already been fetched by DISPC
2011 * during nonactive - pos_x period.
2012 */
2013 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2014 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002015 val, max(0, ds - 2) * width);
2016 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302017 return -EINVAL;
2018
2019 /*
2020 * All lines need to be refilled during the nonactive period of which
2021 * only one line can be loaded during the active period. So, atleast
2022 * DS - 1 lines should be loaded during nonactive period.
2023 */
2024 val = div_u64((u64)nonactive * lclk, pclk);
2025 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002026 val, max(0, ds - 1) * width);
2027 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302028 return -EINVAL;
2029
2030 return 0;
2031}
2032
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002033static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302034 const struct omap_video_timings *mgr_timings, u16 width,
2035 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002036 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002037{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302038 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302039 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002040
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302041 if (height <= out_height && width <= out_width)
2042 return (unsigned long) pclk;
2043
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002044 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302045 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002046
2047 tmp = pclk * height * out_width;
2048 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302049 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002050
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002051 if (height > 2 * out_height) {
2052 if (ppl == out_width)
2053 return 0;
2054
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002055 tmp = pclk * (height - 2 * out_height) * out_width;
2056 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302057 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002058 }
2059 }
2060
2061 if (width > out_width) {
2062 tmp = pclk * width;
2063 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302064 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002065
2066 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302067 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002068 }
2069
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302070 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002071}
2072
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002073static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302074 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302075{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302076 if (height > out_height && width > out_width)
2077 return pclk * 4;
2078 else
2079 return pclk * 2;
2080}
2081
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002082static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302083 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002084{
2085 unsigned int hf, vf;
2086
2087 /*
2088 * FIXME how to determine the 'A' factor
2089 * for the no downscaling case ?
2090 */
2091
2092 if (width > 3 * out_width)
2093 hf = 4;
2094 else if (width > 2 * out_width)
2095 hf = 3;
2096 else if (width > out_width)
2097 hf = 2;
2098 else
2099 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002100 if (height > out_height)
2101 vf = 2;
2102 else
2103 vf = 1;
2104
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302105 return pclk * vf * hf;
2106}
2107
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002108static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302109 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302110{
Archit Taneja8ba85302012-09-26 17:00:37 +05302111 /*
2112 * If the overlay/writeback is in mem to mem mode, there are no
2113 * downscaling limitations with respect to pixel clock, return 1 as
2114 * required core clock to represent that we have sufficient enough
2115 * core clock to do maximum downscaling
2116 */
2117 if (mem_to_mem)
2118 return 1;
2119
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302120 if (width > out_width)
2121 return DIV_ROUND_UP(pclk, out_width) * width;
2122 else
2123 return pclk;
2124}
2125
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002126static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302127 const struct omap_video_timings *mgr_timings,
2128 u16 width, u16 height, u16 out_width, u16 out_height,
2129 enum omap_color_mode color_mode, bool *five_taps,
2130 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302131 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302132{
2133 int error;
2134 u16 in_width, in_height;
2135 int min_factor = min(*decim_x, *decim_y);
2136 const int maxsinglelinewidth =
2137 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302138
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302139 *five_taps = false;
2140
2141 do {
2142 in_height = DIV_ROUND_UP(height, *decim_y);
2143 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002144 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302145 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302146 error = (in_width > maxsinglelinewidth || !*core_clk ||
2147 *core_clk > dispc_core_clk_rate());
2148 if (error) {
2149 if (*decim_x == *decim_y) {
2150 *decim_x = min_factor;
2151 ++*decim_y;
2152 } else {
2153 swap(*decim_x, *decim_y);
2154 if (*decim_x < *decim_y)
2155 ++*decim_x;
2156 }
2157 }
2158 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2159
2160 if (in_width > maxsinglelinewidth) {
2161 DSSERR("Cannot scale max input width exceeded");
2162 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302163 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302164 return 0;
2165}
2166
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002167static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302168 const struct omap_video_timings *mgr_timings,
2169 u16 width, u16 height, u16 out_width, u16 out_height,
2170 enum omap_color_mode color_mode, bool *five_taps,
2171 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302172 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302173{
2174 int error;
2175 u16 in_width, in_height;
2176 int min_factor = min(*decim_x, *decim_y);
2177 const int maxsinglelinewidth =
2178 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2179
2180 do {
2181 in_height = DIV_ROUND_UP(height, *decim_y);
2182 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002183 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302184 in_width, in_height, out_width, out_height, color_mode);
2185
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002186 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302187 pos_x, in_width, in_height, out_width,
2188 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302189
2190 if (in_width > maxsinglelinewidth)
2191 if (in_height > out_height &&
2192 in_height < out_height * 2)
2193 *five_taps = false;
2194 if (!*five_taps)
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002195 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302196 in_height, out_width, out_height,
2197 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302198
2199 error = (error || in_width > maxsinglelinewidth * 2 ||
2200 (in_width > maxsinglelinewidth && *five_taps) ||
2201 !*core_clk || *core_clk > dispc_core_clk_rate());
2202 if (error) {
2203 if (*decim_x == *decim_y) {
2204 *decim_x = min_factor;
2205 ++*decim_y;
2206 } else {
2207 swap(*decim_x, *decim_y);
2208 if (*decim_x < *decim_y)
2209 ++*decim_x;
2210 }
2211 }
2212 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2213
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002214 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
2215 height, out_width, out_height)){
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302216 DSSERR("horizontal timing too tight\n");
2217 return -EINVAL;
2218 }
2219
2220 if (in_width > (maxsinglelinewidth * 2)) {
2221 DSSERR("Cannot setup scaling");
2222 DSSERR("width exceeds maximum width possible");
2223 return -EINVAL;
2224 }
2225
2226 if (in_width > maxsinglelinewidth && *five_taps) {
2227 DSSERR("cannot setup scaling with five taps");
2228 return -EINVAL;
2229 }
2230 return 0;
2231}
2232
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002233static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302234 const struct omap_video_timings *mgr_timings,
2235 u16 width, u16 height, u16 out_width, u16 out_height,
2236 enum omap_color_mode color_mode, bool *five_taps,
2237 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302238 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302239{
2240 u16 in_width, in_width_max;
2241 int decim_x_min = *decim_x;
2242 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2243 const int maxsinglelinewidth =
2244 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302245 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302246
Archit Taneja5d501082012-11-07 11:45:02 +05302247 if (mem_to_mem) {
2248 in_width_max = out_width * maxdownscale;
2249 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302250 in_width_max = dispc_core_clk_rate() /
2251 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302252 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302253
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302254 *decim_x = DIV_ROUND_UP(width, in_width_max);
2255
2256 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2257 if (*decim_x > *x_predecim)
2258 return -EINVAL;
2259
2260 do {
2261 in_width = DIV_ROUND_UP(width, *decim_x);
2262 } while (*decim_x <= *x_predecim &&
2263 in_width > maxsinglelinewidth && ++*decim_x);
2264
2265 if (in_width > maxsinglelinewidth) {
2266 DSSERR("Cannot scale width exceeds max line width");
2267 return -EINVAL;
2268 }
2269
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002270 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302271 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302272 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002273}
2274
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002275static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302276 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302277 const struct omap_video_timings *mgr_timings,
2278 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302279 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302280 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302281 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302282{
Archit Taneja0373cac2011-09-08 13:25:17 +05302283 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302284 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302285 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302286 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302287
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002288 if (width == out_width && height == out_height)
2289 return 0;
2290
Archit Taneja5b54ed32012-09-26 16:55:27 +05302291 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002292 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302293
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002294 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302295 *x_predecim = *y_predecim = 1;
2296 } else {
2297 *x_predecim = max_decim_limit;
2298 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2299 dss_has_feature(FEAT_BURST_2D)) ?
2300 2 : max_decim_limit;
2301 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302302
2303 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2304 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2305 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2306 color_mode == OMAP_DSS_COLOR_CLUT8) {
2307 *x_predecim = 1;
2308 *y_predecim = 1;
2309 *five_taps = false;
2310 return 0;
2311 }
2312
2313 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2314 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2315
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302316 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302317 return -EINVAL;
2318
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302319 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302320 return -EINVAL;
2321
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002322 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302323 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302324 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2325 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302326 if (ret)
2327 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302328
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302329 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2330 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302331
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302332 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302333 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302334 "required core clk rate = %lu Hz, "
2335 "current core clk rate = %lu Hz\n",
2336 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302337 return -EINVAL;
2338 }
2339
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302340 *x_predecim = decim_x;
2341 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302342 return 0;
2343}
2344
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002345int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2346 const struct omap_overlay_info *oi,
2347 const struct omap_video_timings *timings,
2348 int *x_predecim, int *y_predecim)
2349{
2350 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2351 bool five_taps = true;
2352 bool fieldmode = 0;
2353 u16 in_height = oi->height;
2354 u16 in_width = oi->width;
2355 bool ilace = timings->interlace;
2356 u16 out_width, out_height;
2357 int pos_x = oi->pos_x;
2358 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2359 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2360
2361 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2362 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2363
2364 if (ilace && oi->height == out_height)
2365 fieldmode = 1;
2366
2367 if (ilace) {
2368 if (fieldmode)
2369 in_height /= 2;
2370 out_height /= 2;
2371
2372 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2373 in_height, out_height);
2374 }
2375
2376 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2377 return -EINVAL;
2378
2379 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2380 in_height, out_width, out_height, oi->color_mode,
2381 &five_taps, x_predecim, y_predecim, pos_x,
2382 oi->rotation_type, false);
2383}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002384EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002385
Archit Taneja84a880f2012-09-26 16:57:37 +05302386static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302387 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2388 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2389 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2390 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2391 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302392 bool replication, const struct omap_video_timings *mgr_timings,
2393 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002394{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302395 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002396 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302397 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002398 unsigned offset0, offset1;
2399 s32 row_inc;
2400 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302401 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002402 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302403 u16 in_height = height;
2404 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302405 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302406 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002407 unsigned long pclk = dispc_plane_pclk_rate(plane);
2408 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002409
Archit Taneja84a880f2012-09-26 16:57:37 +05302410 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002411 return -EINVAL;
2412
Archit Taneja84a880f2012-09-26 16:57:37 +05302413 out_width = out_width == 0 ? width : out_width;
2414 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002415
Archit Taneja84a880f2012-09-26 16:57:37 +05302416 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002417 fieldmode = 1;
2418
2419 if (ilace) {
2420 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302421 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302422 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302423 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002424
2425 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302426 "out_height %d\n", in_height, pos_y,
2427 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002428 }
2429
Archit Taneja84a880f2012-09-26 16:57:37 +05302430 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302431 return -EINVAL;
2432
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002433 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302434 in_height, out_width, out_height, color_mode,
2435 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302436 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302437 if (r)
2438 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002439
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302440 in_width = DIV_ROUND_UP(in_width, x_predecim);
2441 in_height = DIV_ROUND_UP(in_height, y_predecim);
2442
Archit Taneja84a880f2012-09-26 16:57:37 +05302443 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2444 color_mode == OMAP_DSS_COLOR_UYVY ||
2445 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302446 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002447
2448 if (ilace && !fieldmode) {
2449 /*
2450 * when downscaling the bottom field may have to start several
2451 * source lines below the top field. Unfortunately ACCUI
2452 * registers will only hold the fractional part of the offset
2453 * so the integer part must be added to the base address of the
2454 * bottom field.
2455 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302456 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002457 field_offset = 0;
2458 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302459 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002460 }
2461
2462 /* Fields are independent but interleaved in memory. */
2463 if (fieldmode)
2464 field_offset = 1;
2465
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002466 offset0 = 0;
2467 offset1 = 0;
2468 row_inc = 0;
2469 pix_inc = 0;
2470
Archit Taneja6be0d732012-11-07 11:45:04 +05302471 if (plane == OMAP_DSS_WB) {
2472 frame_width = out_width;
2473 frame_height = out_height;
2474 } else {
2475 frame_width = in_width;
2476 frame_height = height;
2477 }
2478
Archit Taneja84a880f2012-09-26 16:57:37 +05302479 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302480 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302481 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302482 &offset0, &offset1, &row_inc, &pix_inc,
2483 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302484 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302485 calc_dma_rotation_offset(rotation, mirror, screen_width,
2486 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302487 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302488 &offset0, &offset1, &row_inc, &pix_inc,
2489 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002490 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302491 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302492 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302493 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302494 &offset0, &offset1, &row_inc, &pix_inc,
2495 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002496
2497 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2498 offset0, offset1, row_inc, pix_inc);
2499
Archit Taneja84a880f2012-09-26 16:57:37 +05302500 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002501
Archit Taneja84a880f2012-09-26 16:57:37 +05302502 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302503
Archit Taneja84a880f2012-09-26 16:57:37 +05302504 dispc_ovl_set_ba0(plane, paddr + offset0);
2505 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002506
Archit Taneja84a880f2012-09-26 16:57:37 +05302507 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2508 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2509 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302510 }
2511
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002512 dispc_ovl_set_row_inc(plane, row_inc);
2513 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002514
Archit Taneja84a880f2012-09-26 16:57:37 +05302515 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302516 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002517
Archit Taneja84a880f2012-09-26 16:57:37 +05302518 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002519
Archit Taneja78b687f2012-09-21 14:51:49 +05302520 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002521
Archit Taneja5b54ed32012-09-26 16:55:27 +05302522 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302523 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2524 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302525 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302526 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002527 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002528 }
2529
Archit Tanejac35eeb22013-03-26 19:15:24 +05302530 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2531 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002532
Archit Taneja84a880f2012-09-26 16:57:37 +05302533 dispc_ovl_set_zorder(plane, caps, zorder);
2534 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2535 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002536
Archit Tanejad79db852012-09-22 12:30:17 +05302537 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302538
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002539 return 0;
2540}
2541
Archit Taneja84a880f2012-09-26 16:57:37 +05302542int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302543 bool replication, const struct omap_video_timings *mgr_timings,
2544 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302545{
2546 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002547 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302548 enum omap_channel channel;
2549
2550 channel = dispc_ovl_get_channel_out(plane);
2551
2552 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2553 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2554 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2555 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2556 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2557
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002558 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302559 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2560 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2561 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302562 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302563
2564 return r;
2565}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002566EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302567
Archit Taneja749feff2012-08-31 12:32:52 +05302568int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302569 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302570{
2571 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302572 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302573 enum omap_plane plane = OMAP_DSS_WB;
2574 const int pos_x = 0, pos_y = 0;
2575 const u8 zorder = 0, global_alpha = 0;
2576 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302577 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302578 int in_width = mgr_timings->x_res;
2579 int in_height = mgr_timings->y_res;
2580 enum omap_overlay_caps caps =
2581 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2582
2583 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2584 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2585 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2586 wi->mirror);
2587
2588 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2589 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2590 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2591 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302592 replication, mgr_timings, mem_to_mem);
2593
2594 switch (wi->color_mode) {
2595 case OMAP_DSS_COLOR_RGB16:
2596 case OMAP_DSS_COLOR_RGB24P:
2597 case OMAP_DSS_COLOR_ARGB16:
2598 case OMAP_DSS_COLOR_RGBA16:
2599 case OMAP_DSS_COLOR_RGB12U:
2600 case OMAP_DSS_COLOR_ARGB16_1555:
2601 case OMAP_DSS_COLOR_XRGB16_1555:
2602 case OMAP_DSS_COLOR_RGBX16:
2603 truncation = true;
2604 break;
2605 default:
2606 truncation = false;
2607 break;
2608 }
2609
2610 /* setup extra DISPC_WB_ATTRIBUTES */
2611 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2612 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2613 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2614 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302615
2616 return r;
2617}
2618
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002619int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002620{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002621 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2622
Archit Taneja9b372c22011-05-06 11:45:49 +05302623 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002624
2625 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002626}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002627EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002628
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002629bool dispc_ovl_enabled(enum omap_plane plane)
2630{
2631 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2632}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002633EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002634
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002635void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002636{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302637 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2638 /* flush posted write */
2639 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002640}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002641EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002642
Tomi Valkeinen65398512012-10-10 11:44:17 +03002643bool dispc_mgr_is_enabled(enum omap_channel channel)
2644{
2645 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2646}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002647EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002648
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302649void dispc_wb_enable(bool enable)
2650{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002651 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302652}
2653
2654bool dispc_wb_is_enabled(void)
2655{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002656 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302657}
2658
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002659static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002660{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002661 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2662 return;
2663
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002664 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002665}
2666
2667void dispc_lcd_enable_signal(bool enable)
2668{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002669 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2670 return;
2671
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002672 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002673}
2674
2675void dispc_pck_free_enable(bool enable)
2676{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002677 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2678 return;
2679
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002680 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002681}
2682
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002683static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002684{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302685 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002686}
2687
2688
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002689static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002690{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302691 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002692}
2693
2694void dispc_set_loadmode(enum omap_dss_load_mode mode)
2695{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002696 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002697}
2698
2699
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002700static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002701{
Sumit Semwal8613b002010-12-02 11:27:09 +00002702 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002703}
2704
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002705static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002706 enum omap_dss_trans_key_type type,
2707 u32 trans_key)
2708{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302709 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002710
Sumit Semwal8613b002010-12-02 11:27:09 +00002711 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002712}
2713
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002714static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002715{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302716 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002717}
Archit Taneja11354dd2011-09-26 11:47:29 +05302718
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002719static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2720 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002721{
Archit Taneja11354dd2011-09-26 11:47:29 +05302722 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002723 return;
2724
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002725 if (ch == OMAP_DSS_CHANNEL_LCD)
2726 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002727 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002728 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002729}
Archit Taneja11354dd2011-09-26 11:47:29 +05302730
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002731void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002732 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002733{
2734 dispc_mgr_set_default_color(channel, info->default_color);
2735 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2736 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2737 dispc_mgr_enable_alpha_fixed_zorder(channel,
2738 info->partial_alpha_enabled);
2739 if (dss_has_feature(FEAT_CPR)) {
2740 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2741 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2742 }
2743}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002744EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002745
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002746static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002747{
2748 int code;
2749
2750 switch (data_lines) {
2751 case 12:
2752 code = 0;
2753 break;
2754 case 16:
2755 code = 1;
2756 break;
2757 case 18:
2758 code = 2;
2759 break;
2760 case 24:
2761 code = 3;
2762 break;
2763 default:
2764 BUG();
2765 return;
2766 }
2767
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302768 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002769}
2770
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002771static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772{
2773 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302774 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002775
2776 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302777 case DSS_IO_PAD_MODE_RESET:
2778 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002779 gpout1 = 0;
2780 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302781 case DSS_IO_PAD_MODE_RFBI:
2782 gpout0 = 1;
2783 gpout1 = 0;
2784 break;
2785 case DSS_IO_PAD_MODE_BYPASS:
2786 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002787 gpout1 = 1;
2788 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002789 default:
2790 BUG();
2791 return;
2792 }
2793
Archit Taneja569969d2011-08-22 17:41:57 +05302794 l = dispc_read_reg(DISPC_CONTROL);
2795 l = FLD_MOD(l, gpout0, 15, 15);
2796 l = FLD_MOD(l, gpout1, 16, 16);
2797 dispc_write_reg(DISPC_CONTROL, l);
2798}
2799
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002800static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302801{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302802 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002803}
2804
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002805void dispc_mgr_set_lcd_config(enum omap_channel channel,
2806 const struct dss_lcd_mgr_config *config)
2807{
2808 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2809
2810 dispc_mgr_enable_stallmode(channel, config->stallmode);
2811 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2812
2813 dispc_mgr_set_clock_div(channel, &config->clock_info);
2814
2815 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2816
2817 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2818
2819 dispc_mgr_set_lcd_type_tft(channel);
2820}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002821EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002822
Archit Taneja8f366162012-04-16 12:53:44 +05302823static bool _dispc_mgr_size_ok(u16 width, u16 height)
2824{
Archit Taneja33b89922012-11-14 13:50:15 +05302825 return width <= dispc.feat->mgr_width_max &&
2826 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302827}
2828
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002829static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2830 int vsw, int vfp, int vbp)
2831{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302832 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2833 hfp < 1 || hfp > dispc.feat->hp_max ||
2834 hbp < 1 || hbp > dispc.feat->hp_max ||
2835 vsw < 1 || vsw > dispc.feat->sw_max ||
2836 vfp < 0 || vfp > dispc.feat->vp_max ||
2837 vbp < 0 || vbp > dispc.feat->vp_max)
2838 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002839 return true;
2840}
2841
Archit Tanejaca5ca692013-03-26 19:15:22 +05302842static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2843 unsigned long pclk)
2844{
2845 if (dss_mgr_is_lcd(channel))
2846 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
2847 else
2848 return pclk <= dispc.feat->max_tv_pclk ? true : false;
2849}
2850
Archit Taneja8f366162012-04-16 12:53:44 +05302851bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302852 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002853{
Archit Taneja8f366162012-04-16 12:53:44 +05302854 bool timings_ok;
2855
2856 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2857
Archit Tanejaca5ca692013-03-26 19:15:22 +05302858 timings_ok &= _dispc_mgr_pclk_ok(channel, timings->pixel_clock * 1000);
2859
2860 if (dss_mgr_is_lcd(channel)) {
2861 timings_ok &= _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2862 timings->hbp, timings->vsw, timings->vfp,
2863 timings->vbp);
2864 }
Archit Taneja8f366162012-04-16 12:53:44 +05302865
2866 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002867}
2868
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002869static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302870 int hfp, int hbp, int vsw, int vfp, int vbp,
2871 enum omap_dss_signal_level vsync_level,
2872 enum omap_dss_signal_level hsync_level,
2873 enum omap_dss_signal_edge data_pclk_edge,
2874 enum omap_dss_signal_level de_level,
2875 enum omap_dss_signal_edge sync_pclk_edge)
2876
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002877{
Archit Taneja655e2942012-06-21 10:37:43 +05302878 u32 timing_h, timing_v, l;
2879 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002880
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302881 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2882 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2883 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2884 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2885 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2886 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002887
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002888 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2889 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302890
2891 switch (data_pclk_edge) {
2892 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2893 ipc = false;
2894 break;
2895 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2896 ipc = true;
2897 break;
2898 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2899 default:
2900 BUG();
2901 }
2902
2903 switch (sync_pclk_edge) {
2904 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2905 onoff = false;
2906 rf = false;
2907 break;
2908 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2909 onoff = true;
2910 rf = false;
2911 break;
2912 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2913 onoff = true;
2914 rf = true;
2915 break;
2916 default:
2917 BUG();
2918 };
2919
2920 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2921 l |= FLD_VAL(onoff, 17, 17);
2922 l |= FLD_VAL(rf, 16, 16);
2923 l |= FLD_VAL(de_level, 15, 15);
2924 l |= FLD_VAL(ipc, 14, 14);
2925 l |= FLD_VAL(hsync_level, 13, 13);
2926 l |= FLD_VAL(vsync_level, 12, 12);
2927 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002928}
2929
2930/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302931void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002932 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002933{
2934 unsigned xtot, ytot;
2935 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302936 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002937
Archit Taneja2aefad42012-05-18 14:36:54 +05302938 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302939
Archit Taneja2aefad42012-05-18 14:36:54 +05302940 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302941 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002942 return;
2943 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302944
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302945 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302946 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302947 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2948 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302949
Archit Taneja2aefad42012-05-18 14:36:54 +05302950 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2951 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302952
2953 ht = (timings->pixel_clock * 1000) / xtot;
2954 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2955
2956 DSSDBG("pck %u\n", timings->pixel_clock);
2957 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302958 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302959 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2960 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2961 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002962
Archit Tanejac51d9212012-04-16 12:53:43 +05302963 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302964 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302965 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302966 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302967 }
Archit Taneja8f366162012-04-16 12:53:44 +05302968
Archit Taneja2aefad42012-05-18 14:36:54 +05302969 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002970}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002971EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002972
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002973static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002974 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002975{
2976 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002977 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002978
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002979 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002980 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002981}
2982
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002983static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002984 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002985{
2986 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002987 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002988 *lck_div = FLD_GET(l, 23, 16);
2989 *pck_div = FLD_GET(l, 7, 0);
2990}
2991
2992unsigned long dispc_fclk_rate(void)
2993{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302994 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002995 unsigned long r = 0;
2996
Taneja, Archit66534e82011-03-08 05:50:34 -06002997 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302998 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02002999 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003000 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303001 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303002 dsidev = dsi_get_dsidev_from_id(0);
3003 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003004 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303005 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3006 dsidev = dsi_get_dsidev_from_id(1);
3007 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3008 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003009 default:
3010 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003011 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003012 }
3013
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003014 return r;
3015}
3016
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003017unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003018{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303019 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003020 int lcd;
3021 unsigned long r;
3022 u32 l;
3023
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003024 if (dss_mgr_is_lcd(channel)) {
3025 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003026
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003027 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003028
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003029 switch (dss_get_lcd_clk_source(channel)) {
3030 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003031 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003032 break;
3033 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3034 dsidev = dsi_get_dsidev_from_id(0);
3035 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3036 break;
3037 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3038 dsidev = dsi_get_dsidev_from_id(1);
3039 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3040 break;
3041 default:
3042 BUG();
3043 return 0;
3044 }
3045
3046 return r / lcd;
3047 } else {
3048 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003049 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003050}
3051
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003052unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003053{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003054 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003055
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303056 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303057 int pcd;
3058 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003059
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303060 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003061
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303062 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003063
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303064 r = dispc_mgr_lclk_rate(channel);
3065
3066 return r / pcd;
3067 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303068 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303069
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303070 source = dss_get_hdmi_venc_clk_source();
3071
3072 switch (source) {
3073 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303074 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303075 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303076 return hdmi_get_pixel_clock();
3077 default:
3078 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003079 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303080 }
3081 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003082}
3083
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303084unsigned long dispc_core_clk_rate(void)
3085{
3086 int lcd;
3087 unsigned long fclk = dispc_fclk_rate();
3088
3089 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3090 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3091 else
3092 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3093
3094 return fclk / lcd;
3095}
3096
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303097static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3098{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003099 enum omap_channel channel;
3100
3101 if (plane == OMAP_DSS_WB)
3102 return 0;
3103
3104 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303105
3106 return dispc_mgr_pclk_rate(channel);
3107}
3108
3109static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3110{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003111 enum omap_channel channel;
3112
3113 if (plane == OMAP_DSS_WB)
3114 return 0;
3115
3116 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303117
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003118 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303119}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003120
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303121static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003122{
3123 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303124 enum omap_dss_clk_source lcd_clk_src;
3125
3126 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3127
3128 lcd_clk_src = dss_get_lcd_clk_source(channel);
3129
3130 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3131 dss_get_generic_clk_source_name(lcd_clk_src),
3132 dss_feat_get_clk_source_name(lcd_clk_src));
3133
3134 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3135
3136 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3137 dispc_mgr_lclk_rate(channel), lcd);
3138 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3139 dispc_mgr_pclk_rate(channel), pcd);
3140}
3141
3142void dispc_dump_clocks(struct seq_file *s)
3143{
3144 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003145 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303146 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003147
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003148 if (dispc_runtime_get())
3149 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003150
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003151 seq_printf(s, "- DISPC -\n");
3152
Archit Taneja067a57e2011-03-02 11:57:25 +05303153 seq_printf(s, "dispc fclk source = %s (%s)\n",
3154 dss_get_generic_clk_source_name(dispc_clk_src),
3155 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003156
3157 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003158
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003159 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3160 seq_printf(s, "- DISPC-CORE-CLK -\n");
3161 l = dispc_read_reg(DISPC_DIVISOR);
3162 lcd = FLD_GET(l, 23, 16);
3163
3164 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3165 (dispc_fclk_rate()/lcd), lcd);
3166 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003167
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303168 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003169
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303170 if (dss_has_feature(FEAT_MGR_LCD2))
3171 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3172 if (dss_has_feature(FEAT_MGR_LCD3))
3173 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003174
3175 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003176}
3177
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003178static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003179{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303180 int i, j;
3181 const char *mgr_names[] = {
3182 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3183 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3184 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303185 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303186 };
3187 const char *ovl_names[] = {
3188 [OMAP_DSS_GFX] = "GFX",
3189 [OMAP_DSS_VIDEO1] = "VID1",
3190 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303191 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303192 };
3193 const char **p_names;
3194
Archit Taneja9b372c22011-05-06 11:45:49 +05303195#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003196
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003197 if (dispc_runtime_get())
3198 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003199
Archit Taneja5010be82011-08-05 19:06:00 +05303200 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003201 DUMPREG(DISPC_REVISION);
3202 DUMPREG(DISPC_SYSCONFIG);
3203 DUMPREG(DISPC_SYSSTATUS);
3204 DUMPREG(DISPC_IRQSTATUS);
3205 DUMPREG(DISPC_IRQENABLE);
3206 DUMPREG(DISPC_CONTROL);
3207 DUMPREG(DISPC_CONFIG);
3208 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003209 DUMPREG(DISPC_LINE_STATUS);
3210 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303211 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3212 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003213 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003214 if (dss_has_feature(FEAT_MGR_LCD2)) {
3215 DUMPREG(DISPC_CONTROL2);
3216 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003217 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303218 if (dss_has_feature(FEAT_MGR_LCD3)) {
3219 DUMPREG(DISPC_CONTROL3);
3220 DUMPREG(DISPC_CONFIG3);
3221 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003222
Archit Taneja5010be82011-08-05 19:06:00 +05303223#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003224
Archit Taneja5010be82011-08-05 19:06:00 +05303225#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303226#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003227 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303228 dispc_read_reg(DISPC_REG(i, r)))
3229
Archit Taneja4dd2da12011-08-05 19:06:01 +05303230 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303231
Archit Taneja4dd2da12011-08-05 19:06:01 +05303232 /* DISPC channel specific registers */
3233 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3234 DUMPREG(i, DISPC_DEFAULT_COLOR);
3235 DUMPREG(i, DISPC_TRANS_COLOR);
3236 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003237
Archit Taneja4dd2da12011-08-05 19:06:01 +05303238 if (i == OMAP_DSS_CHANNEL_DIGIT)
3239 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303240
Archit Taneja4dd2da12011-08-05 19:06:01 +05303241 DUMPREG(i, DISPC_DEFAULT_COLOR);
3242 DUMPREG(i, DISPC_TRANS_COLOR);
3243 DUMPREG(i, DISPC_TIMING_H);
3244 DUMPREG(i, DISPC_TIMING_V);
3245 DUMPREG(i, DISPC_POL_FREQ);
3246 DUMPREG(i, DISPC_DIVISORo);
3247 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303248
Archit Taneja4dd2da12011-08-05 19:06:01 +05303249 DUMPREG(i, DISPC_DATA_CYCLE1);
3250 DUMPREG(i, DISPC_DATA_CYCLE2);
3251 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003252
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003253 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303254 DUMPREG(i, DISPC_CPR_COEF_R);
3255 DUMPREG(i, DISPC_CPR_COEF_G);
3256 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003257 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003258 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003259
Archit Taneja4dd2da12011-08-05 19:06:01 +05303260 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003261
Archit Taneja4dd2da12011-08-05 19:06:01 +05303262 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3263 DUMPREG(i, DISPC_OVL_BA0);
3264 DUMPREG(i, DISPC_OVL_BA1);
3265 DUMPREG(i, DISPC_OVL_POSITION);
3266 DUMPREG(i, DISPC_OVL_SIZE);
3267 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3268 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3269 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3270 DUMPREG(i, DISPC_OVL_ROW_INC);
3271 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3272 if (dss_has_feature(FEAT_PRELOAD))
3273 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003274
Archit Taneja4dd2da12011-08-05 19:06:01 +05303275 if (i == OMAP_DSS_GFX) {
3276 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3277 DUMPREG(i, DISPC_OVL_TABLE_BA);
3278 continue;
3279 }
3280
3281 DUMPREG(i, DISPC_OVL_FIR);
3282 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3283 DUMPREG(i, DISPC_OVL_ACCU0);
3284 DUMPREG(i, DISPC_OVL_ACCU1);
3285 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3286 DUMPREG(i, DISPC_OVL_BA0_UV);
3287 DUMPREG(i, DISPC_OVL_BA1_UV);
3288 DUMPREG(i, DISPC_OVL_FIR2);
3289 DUMPREG(i, DISPC_OVL_ACCU2_0);
3290 DUMPREG(i, DISPC_OVL_ACCU2_1);
3291 }
3292 if (dss_has_feature(FEAT_ATTR2))
3293 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3294 if (dss_has_feature(FEAT_PRELOAD))
3295 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303296 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003297
Archit Taneja5010be82011-08-05 19:06:00 +05303298#undef DISPC_REG
3299#undef DUMPREG
3300
3301#define DISPC_REG(plane, name, i) name(plane, i)
3302#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303303 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003304 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303305 dispc_read_reg(DISPC_REG(plane, name, i)))
3306
Archit Taneja4dd2da12011-08-05 19:06:01 +05303307 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303308
Archit Taneja4dd2da12011-08-05 19:06:01 +05303309 /* start from OMAP_DSS_VIDEO1 */
3310 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3311 for (j = 0; j < 8; j++)
3312 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303313
Archit Taneja4dd2da12011-08-05 19:06:01 +05303314 for (j = 0; j < 8; j++)
3315 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303316
Archit Taneja4dd2da12011-08-05 19:06:01 +05303317 for (j = 0; j < 5; j++)
3318 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003319
Archit Taneja4dd2da12011-08-05 19:06:01 +05303320 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3321 for (j = 0; j < 8; j++)
3322 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3323 }
Amber Jainab5ca072011-05-19 19:47:53 +05303324
Archit Taneja4dd2da12011-08-05 19:06:01 +05303325 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3326 for (j = 0; j < 8; j++)
3327 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303328
Archit Taneja4dd2da12011-08-05 19:06:01 +05303329 for (j = 0; j < 8; j++)
3330 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303331
Archit Taneja4dd2da12011-08-05 19:06:01 +05303332 for (j = 0; j < 8; j++)
3333 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3334 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003335 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003336
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003337 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303338
3339#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003340#undef DUMPREG
3341}
3342
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003343/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303344void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003345 struct dispc_clock_info *cinfo)
3346{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003347 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003348 unsigned long best_pck;
3349 u16 best_ld, cur_ld;
3350 u16 best_pd, cur_pd;
3351
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003352 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3353 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3354
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003355 best_pck = 0;
3356 best_ld = 0;
3357 best_pd = 0;
3358
3359 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3360 unsigned long lck = fck / cur_ld;
3361
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003362 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003363 unsigned long pck = lck / cur_pd;
3364 long old_delta = abs(best_pck - req_pck);
3365 long new_delta = abs(pck - req_pck);
3366
3367 if (best_pck == 0 || new_delta < old_delta) {
3368 best_pck = pck;
3369 best_ld = cur_ld;
3370 best_pd = cur_pd;
3371
3372 if (pck == req_pck)
3373 goto found;
3374 }
3375
3376 if (pck < req_pck)
3377 break;
3378 }
3379
3380 if (lck / pcd_min < req_pck)
3381 break;
3382 }
3383
3384found:
3385 cinfo->lck_div = best_ld;
3386 cinfo->pck_div = best_pd;
3387 cinfo->lck = fck / cinfo->lck_div;
3388 cinfo->pck = cinfo->lck / cinfo->pck_div;
3389}
3390
3391/* calculate clock rates using dividers in cinfo */
3392int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3393 struct dispc_clock_info *cinfo)
3394{
3395 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3396 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003397 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003398 return -EINVAL;
3399
3400 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3401 cinfo->pck = cinfo->lck / cinfo->pck_div;
3402
3403 return 0;
3404}
3405
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303406void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003407 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003408{
3409 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3410 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3411
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003412 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003413}
3414
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003415int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003416 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003417{
3418 unsigned long fck;
3419
3420 fck = dispc_fclk_rate();
3421
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003422 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3423 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003424
3425 cinfo->lck = fck / cinfo->lck_div;
3426 cinfo->pck = cinfo->lck / cinfo->pck_div;
3427
3428 return 0;
3429}
3430
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003431u32 dispc_read_irqstatus(void)
3432{
3433 return dispc_read_reg(DISPC_IRQSTATUS);
3434}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003435EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003436
3437void dispc_clear_irqstatus(u32 mask)
3438{
3439 dispc_write_reg(DISPC_IRQSTATUS, mask);
3440}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003441EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003442
3443u32 dispc_read_irqenable(void)
3444{
3445 return dispc_read_reg(DISPC_IRQENABLE);
3446}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003447EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003448
3449void dispc_write_irqenable(u32 mask)
3450{
3451 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3452
3453 /* clear the irqstatus for newly enabled irqs */
3454 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3455
3456 dispc_write_reg(DISPC_IRQENABLE, mask);
3457}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003458EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003459
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003460void dispc_enable_sidle(void)
3461{
3462 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3463}
3464
3465void dispc_disable_sidle(void)
3466{
3467 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3468}
3469
3470static void _omap_dispc_initial_config(void)
3471{
3472 u32 l;
3473
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003474 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3475 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3476 l = dispc_read_reg(DISPC_DIVISOR);
3477 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3478 l = FLD_MOD(l, 1, 0, 0);
3479 l = FLD_MOD(l, 1, 23, 16);
3480 dispc_write_reg(DISPC_DIVISOR, l);
3481 }
3482
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003483 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003484 if (dss_has_feature(FEAT_FUNCGATED))
3485 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003486
Archit Taneja6e5264b2012-09-11 12:04:47 +05303487 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003488
3489 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3490
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003491 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003492
3493 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303494
3495 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303496
3497 if (dispc.feat->mstandby_workaround)
3498 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003499}
3500
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303501static const struct dispc_features omap24xx_dispc_feats __initconst = {
3502 .sw_start = 5,
3503 .fp_start = 15,
3504 .bp_start = 27,
3505 .sw_max = 64,
3506 .vp_max = 255,
3507 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303508 .mgr_width_start = 10,
3509 .mgr_height_start = 26,
3510 .mgr_width_max = 2048,
3511 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303512 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303513 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3514 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003515 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003516 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303517};
3518
3519static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3520 .sw_start = 5,
3521 .fp_start = 15,
3522 .bp_start = 27,
3523 .sw_max = 64,
3524 .vp_max = 255,
3525 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303526 .mgr_width_start = 10,
3527 .mgr_height_start = 26,
3528 .mgr_width_max = 2048,
3529 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303530 .max_lcd_pclk = 173000000,
3531 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303532 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3533 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003534 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003535 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303536};
3537
3538static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3539 .sw_start = 7,
3540 .fp_start = 19,
3541 .bp_start = 31,
3542 .sw_max = 256,
3543 .vp_max = 4095,
3544 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303545 .mgr_width_start = 10,
3546 .mgr_height_start = 26,
3547 .mgr_width_max = 2048,
3548 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303549 .max_lcd_pclk = 173000000,
3550 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303551 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3552 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003553 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003554 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303555};
3556
3557static const struct dispc_features omap44xx_dispc_feats __initconst = {
3558 .sw_start = 7,
3559 .fp_start = 19,
3560 .bp_start = 31,
3561 .sw_max = 256,
3562 .vp_max = 4095,
3563 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303564 .mgr_width_start = 10,
3565 .mgr_height_start = 26,
3566 .mgr_width_max = 2048,
3567 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303568 .max_lcd_pclk = 170000000,
3569 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303570 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3571 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003572 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003573 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303574};
3575
Archit Taneja264236f2012-11-14 13:50:16 +05303576static const struct dispc_features omap54xx_dispc_feats __initconst = {
3577 .sw_start = 7,
3578 .fp_start = 19,
3579 .bp_start = 31,
3580 .sw_max = 256,
3581 .vp_max = 4095,
3582 .hp_max = 4096,
3583 .mgr_width_start = 11,
3584 .mgr_height_start = 27,
3585 .mgr_width_max = 4096,
3586 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303587 .max_lcd_pclk = 170000000,
3588 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303589 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3590 .calc_core_clk = calc_core_clk_44xx,
3591 .num_fifos = 5,
3592 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303593 .mstandby_workaround = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303594};
3595
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003596static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303597{
3598 const struct dispc_features *src;
3599 struct dispc_features *dst;
3600
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003601 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303602 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003603 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303604 return -ENOMEM;
3605 }
3606
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003607 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003608 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303609 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003610 break;
3611
3612 case OMAPDSS_VER_OMAP34xx_ES1:
3613 src = &omap34xx_rev1_0_dispc_feats;
3614 break;
3615
3616 case OMAPDSS_VER_OMAP34xx_ES3:
3617 case OMAPDSS_VER_OMAP3630:
3618 case OMAPDSS_VER_AM35xx:
3619 src = &omap34xx_rev3_0_dispc_feats;
3620 break;
3621
3622 case OMAPDSS_VER_OMAP4430_ES1:
3623 case OMAPDSS_VER_OMAP4430_ES2:
3624 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303625 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003626 break;
3627
3628 case OMAPDSS_VER_OMAP5:
Archit Taneja264236f2012-11-14 13:50:16 +05303629 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003630 break;
3631
3632 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303633 return -ENODEV;
3634 }
3635
3636 memcpy(dst, src, sizeof(*dst));
3637 dispc.feat = dst;
3638
3639 return 0;
3640}
3641
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003642int dispc_request_irq(irq_handler_t handler, void *dev_id)
3643{
3644 return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
3645 IRQF_SHARED, "OMAP DISPC", dev_id);
3646}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003647EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003648
3649void dispc_free_irq(void *dev_id)
3650{
3651 devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
3652}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003653EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003654
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003655/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003656static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003657{
3658 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003659 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003660 struct resource *dispc_mem;
3661
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003662 dispc.pdev = pdev;
3663
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003664 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303665 if (r)
3666 return r;
3667
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003668 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3669 if (!dispc_mem) {
3670 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003671 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003672 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003673
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003674 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3675 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003676 if (!dispc.base) {
3677 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003678 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003679 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003680
archit tanejaaffe3602011-02-23 08:41:03 +00003681 dispc.irq = platform_get_irq(dispc.pdev, 0);
3682 if (dispc.irq < 0) {
3683 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003684 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003685 }
3686
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003687 pm_runtime_enable(&pdev->dev);
3688
3689 r = dispc_runtime_get();
3690 if (r)
3691 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003692
3693 _omap_dispc_initial_config();
3694
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003695 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003696 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003697 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3698
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003699 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003700
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003701 dss_debugfs_create_file("dispc", dispc_dump_regs);
3702
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003703 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003704
3705err_runtime_get:
3706 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00003707 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003708}
3709
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003710static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003711{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003712 pm_runtime_disable(&pdev->dev);
3713
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003714 return 0;
3715}
3716
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003717static int dispc_runtime_suspend(struct device *dev)
3718{
3719 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003720
3721 return 0;
3722}
3723
3724static int dispc_runtime_resume(struct device *dev)
3725{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003726 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003727
3728 return 0;
3729}
3730
3731static const struct dev_pm_ops dispc_pm_ops = {
3732 .runtime_suspend = dispc_runtime_suspend,
3733 .runtime_resume = dispc_runtime_resume,
3734};
3735
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003736static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003737 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003738 .driver = {
3739 .name = "omapdss_dispc",
3740 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003741 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003742 },
3743};
3744
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003745int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003746{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003747 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003748}
3749
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003750void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003751{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003752 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003753}