blob: 104d4819aca8591371b20553d2b97556a16d4f43 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Chris Wilsone2efd132016-05-24 14:53:34 +0100137static void i915_gem_context_clean(struct i915_gem_context *ctx)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100138{
139 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
140 struct i915_vma *vma, *next;
141
Tvrtko Ursulin61fb5882015-10-08 15:37:00 +0100142 if (!ppgtt)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100143 return;
144
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100145 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000146 vm_link) {
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100147 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
148 break;
149 }
150}
151
Mika Kuoppaladce32712013-04-30 13:30:33 +0300152void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700153{
Chris Wilsone2efd132016-05-24 14:53:34 +0100154 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700155
Chris Wilson499f2692016-05-24 14:53:35 +0100156 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000157 trace_i915_context_free(ctx);
158
Daniel Vetterae6c4802014-08-06 15:04:53 +0200159 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100160 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800161
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100162 /*
163 * This context is going away and we need to remove all VMAs still
164 * around. This is to handle imported shared objects for which
165 * destructor did not run when their handles were closed.
166 */
167 i915_gem_context_clean(ctx);
168
Daniel Vetterae6c4802014-08-06 15:04:53 +0200169 i915_ppgtt_put(ctx->ppgtt);
170
Ben Widawsky2f295792014-07-01 11:17:47 -0700171 if (ctx->legacy_hw_ctx.rcs_state)
172 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800173 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100174
175 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700176 kfree(ctx);
177}
178
Oscar Mateo8c8579172014-07-24 17:04:14 +0100179struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100180i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
181{
182 struct drm_i915_gem_object *obj;
183 int ret;
184
Chris Wilson499f2692016-05-24 14:53:35 +0100185 lockdep_assert_held(&dev->struct_mutex);
186
Dave Gordond37cd8a2016-04-22 19:14:32 +0100187 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100188 if (IS_ERR(obj))
189 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100190
191 /*
192 * Try to make the context utilize L3 as well as LLC.
193 *
194 * On VLV we don't have L3 controls in the PTEs so we
195 * shouldn't touch the cache level, especially as that
196 * would make the object snooped which might have a
197 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800198 *
199 * Snooping is required on non-llc platforms in execlist
200 * mode, but since all GGTT accesses use PAT entry 0 we
201 * get snooping anyway regardless of cache_level.
202 *
203 * This is only applicable for Ivy Bridge devices since
204 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100205 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800206 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100207 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
208 /* Failure shouldn't ever happen this early */
209 if (WARN_ON(ret)) {
210 drm_gem_object_unreference(&obj->base);
211 return ERR_PTR(ret);
212 }
213 }
214
215 return obj;
216}
217
Chris Wilson5d1808e2016-04-28 09:56:51 +0100218static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
219{
220 int ret;
221
222 ret = ida_simple_get(&dev_priv->context_hw_ida,
223 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
224 if (ret < 0) {
225 /* Contexts are only released when no longer active.
226 * Flush any pending retires to hopefully release some
227 * stale contexts and try again.
228 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100229 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100230 ret = ida_simple_get(&dev_priv->context_hw_ida,
231 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
232 if (ret < 0)
233 return ret;
234 }
235
236 *out = ret;
237 return 0;
238}
239
Chris Wilsone2efd132016-05-24 14:53:34 +0100240static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800241__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200242 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700243{
244 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone2efd132016-05-24 14:53:34 +0100245 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800246 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700247
Ben Widawskyf94982b2012-11-10 10:56:04 -0800248 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700249 if (ctx == NULL)
250 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700251
Chris Wilson5d1808e2016-04-28 09:56:51 +0100252 ret = assign_hw_id(dev_priv, &ctx->hw_id);
253 if (ret) {
254 kfree(ctx);
255 return ERR_PTR(ret);
256 }
257
Mika Kuoppaladce32712013-04-30 13:30:33 +0300258 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700259 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100260 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700261
Chris Wilson691e6412014-04-09 09:07:36 +0100262 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100263 struct drm_i915_gem_object *obj =
264 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
265 if (IS_ERR(obj)) {
266 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100267 goto err_out;
268 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100269 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100270 }
271
272 /* Default context will never have a file_priv */
273 if (file_priv != NULL) {
274 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100275 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100276 if (ret < 0)
277 goto err_out;
278 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100279 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300280
281 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100282 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700283 /* NB: Mark all slices as needing a remap so that when the context first
284 * loads it will restore whatever remap state already exists. If there
285 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100286 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700287
Chris Wilson676fa572014-12-24 08:13:39 -0800288 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
289
Ben Widawsky146937e2012-06-29 10:30:39 -0700290 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700291
292err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300293 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700294 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700295}
296
Ben Widawsky254f9652012-06-04 14:42:42 -0700297/**
298 * The default context needs to exist per ring that uses contexts. It stores the
299 * context state of the GPU for applications that don't utilize HW contexts, as
300 * well as an idle case.
301 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100302static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800303i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200304 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700305{
Chris Wilsone2efd132016-05-24 14:53:34 +0100306 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700307
Chris Wilson499f2692016-05-24 14:53:35 +0100308 lockdep_assert_held(&dev->struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700309
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800310 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700311 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800312 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700313
Daniel Vetterd624d862014-08-06 15:04:54 +0200314 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200315 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800316
Chris Wilsonc6aab912016-05-24 14:53:38 +0100317 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800318 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
319 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100320 idr_remove(&file_priv->context_idr, ctx->user_handle);
321 i915_gem_context_unreference(ctx);
322 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200323 }
324
325 ctx->ppgtt = ppgtt;
326 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800327
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000328 trace_i915_context_create(ctx);
329
Ben Widawskya45d0f62013-12-06 14:11:05 -0800330 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700331}
332
Chris Wilsone2efd132016-05-24 14:53:34 +0100333static void i915_gem_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000334 struct intel_engine_cs *engine)
335{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000336 if (i915.enable_execlists) {
337 intel_lr_context_unpin(ctx, engine);
338 } else {
339 if (engine->id == RCS && ctx->legacy_hw_ctx.rcs_state)
340 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
341 i915_gem_context_unreference(ctx);
342 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000343}
344
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800345void i915_gem_context_reset(struct drm_device *dev)
346{
347 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800348
Chris Wilson499f2692016-05-24 14:53:35 +0100349 lockdep_assert_held(&dev->struct_mutex);
350
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000351 if (i915.enable_execlists) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100352 struct i915_gem_context *ctx;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000353
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000354 list_for_each_entry(ctx, &dev_priv->context_list, link)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100355 intel_lr_context_reset(dev_priv, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000356 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100357
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100358 i915_gem_context_lost(dev_priv);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800359}
360
Ben Widawsky8245be32013-11-06 13:56:29 -0200361int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700362{
363 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone2efd132016-05-24 14:53:34 +0100364 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700365
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800366 /* Init should only be called once per module load. Eventually the
367 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000368 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200369 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700370
Chris Wilsonc0336662016-05-06 15:40:21 +0100371 if (intel_vgpu_active(dev_priv) &&
372 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800373 if (!i915.enable_execlists) {
374 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
375 return -EINVAL;
376 }
377 }
378
Chris Wilson5d1808e2016-04-28 09:56:51 +0100379 /* Using the simple ida interface, the max is limited by sizeof(int) */
380 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
381 ida_init(&dev_priv->context_hw_ida);
382
Oscar Mateoede7d422014-07-24 17:04:12 +0100383 if (i915.enable_execlists) {
384 /* NB: intentionally left blank. We will allocate our own
385 * backing objects as we need them, thank you very much */
386 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100387 } else if (HAS_HW_CONTEXTS(dev_priv)) {
388 dev_priv->hw_context_size =
389 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100390 if (dev_priv->hw_context_size > (1<<20)) {
391 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
392 dev_priv->hw_context_size);
393 dev_priv->hw_context_size = 0;
394 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700395 }
396
Daniel Vetterd624d862014-08-06 15:04:54 +0200397 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100398 if (IS_ERR(ctx)) {
399 DRM_ERROR("Failed to create default global context (error %ld)\n",
400 PTR_ERR(ctx));
401 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700402 }
403
Chris Wilsonc6aab912016-05-24 14:53:38 +0100404 if (ctx->legacy_hw_ctx.rcs_state) {
405 int ret;
406
407 /* We may need to do things with the shrinker which
408 * require us to immediately switch back to the default
409 * context. This can cause a problem as pinning the
410 * default context also requires GTT space which may not
411 * be available. To avoid this we always pin the default
412 * context.
413 */
414 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
415 get_context_alignment(dev_priv), 0);
416 if (ret) {
417 DRM_ERROR("Failed to pinned default global context (error %d)\n",
418 ret);
419 i915_gem_context_unreference(ctx);
420 return ret;
421 }
422 }
423
Dave Gordoned54c1a2016-01-19 19:02:54 +0000424 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100425
426 DRM_DEBUG_DRIVER("%s context support initialized\n",
427 i915.enable_execlists ? "LR" :
428 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200429 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700430}
431
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100432void i915_gem_context_lost(struct drm_i915_private *dev_priv)
433{
434 struct intel_engine_cs *engine;
435
Chris Wilson499f2692016-05-24 14:53:35 +0100436 lockdep_assert_held(&dev_priv->dev->struct_mutex);
437
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100438 for_each_engine(engine, dev_priv) {
439 if (engine->last_context == NULL)
440 continue;
441
442 i915_gem_context_unpin(engine->last_context, engine);
443 engine->last_context = NULL;
444 }
445
446 /* Force the GPU state to be reinitialised on enabling */
447 dev_priv->kernel_context->legacy_hw_ctx.initialized = false;
448 dev_priv->kernel_context->remap_slice = ALL_L3_SLICES(dev_priv);
449}
450
Ben Widawsky254f9652012-06-04 14:42:42 -0700451void i915_gem_context_fini(struct drm_device *dev)
452{
453 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone2efd132016-05-24 14:53:34 +0100454 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100455
Chris Wilson499f2692016-05-24 14:53:35 +0100456 lockdep_assert_held(&dev->struct_mutex);
457
Chris Wilsone7ae86b2016-04-28 09:56:59 +0100458 if (dctx->legacy_hw_ctx.rcs_state)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100459 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800460
Mika Kuoppaladce32712013-04-30 13:30:33 +0300461 i915_gem_context_unreference(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000462 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100463
464 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700465}
466
Ben Widawsky40521052012-06-04 14:42:43 -0700467static int context_idr_cleanup(int id, void *p, void *data)
468{
Chris Wilsone2efd132016-05-24 14:53:34 +0100469 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700470
Mika Kuoppaladce32712013-04-30 13:30:33 +0300471 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700472 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700473}
474
Ben Widawskye422b882013-12-06 14:10:58 -0800475int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
476{
477 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100478 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800479
480 idr_init(&file_priv->context_idr);
481
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800482 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200483 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800484 mutex_unlock(&dev->struct_mutex);
485
Oscar Mateof83d6512014-05-22 14:13:38 +0100486 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800487 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100488 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800489 }
490
Ben Widawskye422b882013-12-06 14:10:58 -0800491 return 0;
492}
493
Ben Widawsky254f9652012-06-04 14:42:42 -0700494void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
495{
Ben Widawsky40521052012-06-04 14:42:43 -0700496 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700497
Chris Wilson499f2692016-05-24 14:53:35 +0100498 lockdep_assert_held(&dev->struct_mutex);
499
Daniel Vetter73c273e2012-06-19 20:27:39 +0200500 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700501 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700502}
503
Ben Widawskye0556842012-06-04 14:42:46 -0700504static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100505mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700506{
Chris Wilsonc0336662016-05-06 15:40:21 +0100507 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000508 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700509 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000510 const int num_rings =
511 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilsonc0336662016-05-06 15:40:21 +0100512 i915_semaphore_is_enabled(dev_priv) ?
513 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000514 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000515 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700516
Ben Widawsky12b02862012-06-04 14:42:50 -0700517 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
518 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
519 * explicitly, so we rely on the value at ring init, stored in
520 * itlb_before_ctx_switch.
521 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100522 if (IS_GEN6(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000523 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700524 if (ret)
525 return ret;
526 }
527
Ben Widawskye80f14b2014-08-18 10:35:28 -0700528 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100529 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300530 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100531 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700532 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
533
Chris Wilson2c550182014-12-16 10:02:27 +0000534
535 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100536 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100537 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000538
John Harrison5fb9de12015-05-29 17:44:07 +0100539 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700540 if (ret)
541 return ret;
542
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300543 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100544 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000545 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000546 if (num_rings) {
547 struct intel_engine_cs *signaller;
548
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000549 intel_ring_emit(engine,
550 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100551 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000552 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000553 continue;
554
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000555 intel_ring_emit_reg(engine,
556 RING_PSMI_CTL(signaller->mmio_base));
557 intel_ring_emit(engine,
558 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000559 }
560 }
561 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700562
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000563 intel_ring_emit(engine, MI_NOOP);
564 intel_ring_emit(engine, MI_SET_CONTEXT);
565 intel_ring_emit(engine,
566 i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700567 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200568 /*
569 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
570 * WaMiSetContext_Hang:snb,ivb,vlv
571 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000572 intel_ring_emit(engine, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700573
Chris Wilsonc0336662016-05-06 15:40:21 +0100574 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000575 if (num_rings) {
576 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100577 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000578
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000579 intel_ring_emit(engine,
580 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100581 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000582 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000583 continue;
584
Chris Wilsone9135c42016-04-13 17:35:10 +0100585 last_reg = RING_PSMI_CTL(signaller->mmio_base);
586 intel_ring_emit_reg(engine, last_reg);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000587 intel_ring_emit(engine,
588 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000589 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100590
591 /* Insert a delay before the next switch! */
592 intel_ring_emit(engine,
593 MI_STORE_REGISTER_MEM |
594 MI_SRM_LRM_GLOBAL_GTT);
595 intel_ring_emit_reg(engine, last_reg);
596 intel_ring_emit(engine, engine->scratch.gtt_offset);
597 intel_ring_emit(engine, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000598 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000599 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000600 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700601
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000602 intel_ring_advance(engine);
Ben Widawskye0556842012-06-04 14:42:46 -0700603
604 return ret;
605}
606
Chris Wilsond200cda2016-04-28 09:56:44 +0100607static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100608{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100609 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100610 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100611 int i, ret;
612
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100613 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100614 return 0;
615
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100616 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100617 if (ret)
618 return ret;
619
620 /*
621 * Note: We do not worry about the concurrent register cacheline hang
622 * here because no other code should access these registers other than
623 * at initialization time.
624 */
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100625 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
626 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100627 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
628 intel_ring_emit(engine, remap_info[i]);
629 }
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100630 intel_ring_emit(engine, MI_NOOP);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100631 intel_ring_advance(engine);
632
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100633 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100634}
635
Chris Wilsonf9326be2016-04-28 09:56:45 +0100636static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
637 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100638 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000639{
Ben Widawsky563222a2015-03-19 12:53:28 +0000640 if (to->remap_slice)
641 return false;
642
Chris Wilsonfcb51062016-04-13 17:35:14 +0100643 if (!to->legacy_hw_ctx.initialized)
644 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000645
Chris Wilsonf9326be2016-04-28 09:56:45 +0100646 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100647 return false;
648
649 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000650}
651
652static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100653needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
654 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100655 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000656{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100657 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000658 return false;
659
Chris Wilsonf9326be2016-04-28 09:56:45 +0100660 /* Always load the ppgtt on first use */
661 if (!engine->last_context)
662 return true;
663
664 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100665 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100666 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100667 return false;
668
669 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000670 return true;
671
Chris Wilsonc0336662016-05-06 15:40:21 +0100672 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000673 return true;
674
675 return false;
676}
677
678static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100679needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100680 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100681 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000682{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100683 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000684 return false;
685
Chris Wilsonfcb51062016-04-13 17:35:14 +0100686 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000687 return false;
688
Ben Widawsky6702cf12015-03-16 16:00:58 +0000689 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000690 return true;
691
692 return false;
693}
694
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100695static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700696{
Chris Wilsone2efd132016-05-24 14:53:34 +0100697 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000698 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100699 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone2efd132016-05-24 14:53:34 +0100700 struct i915_gem_context *from;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100701 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700702 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700703
Chris Wilsonf9326be2016-04-28 09:56:45 +0100704 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100705 return 0;
706
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800707 /* Trying to pin first makes error handling easier. */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100708 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Chris Wilsonc0336662016-05-06 15:40:21 +0100709 get_context_alignment(engine->i915),
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100710 0);
711 if (ret)
712 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800713
Daniel Vetteracc240d2013-12-05 15:42:34 +0100714 /*
715 * Pin can switch back to the default context if we end up calling into
716 * evict_everything - as a last ditch gtt defrag effort that also
717 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100718 *
719 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100720 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000721 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100722
723 /*
724 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100725 * that thanks to write = false in this call and us not setting any gpu
726 * write domains when putting a context object onto the active list
727 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100728 *
729 * XXX: We need a real interface to do this instead of trickery.
730 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100731 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800732 if (ret)
733 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100734
Chris Wilsonf9326be2016-04-28 09:56:45 +0100735 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100736 /* Older GENs and non render rings still want the load first,
737 * "PP_DCLV followed by PP_DIR_BASE register through Load
738 * Register Immediate commands in Ring Buffer before submitting
739 * a context."*/
740 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100741 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100742 if (ret)
743 goto unpin_out;
744 }
745
746 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000747 /* NB: If we inhibit the restore, the context is not allowed to
748 * die because future work may end up depending on valid address
749 * space. This means we must enforce that a page table load
750 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100751 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100752 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100753 hw_flags = MI_FORCE_RESTORE;
754 else
755 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700756
Chris Wilsonfcb51062016-04-13 17:35:14 +0100757 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
758 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700759 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100760 goto unpin_out;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700761 }
762
Ben Widawskye0556842012-06-04 14:42:46 -0700763 /* The backing object for the context is done after switching to the
764 * *next* context. Therefore we cannot retire the previous context until
765 * the next context has already started running. In fact, the below code
766 * is a bit suboptimal because the retiring can occur simply after the
767 * MI_SET_CONTEXT instead of when the next seqno has completed.
768 */
Chris Wilson112522f2013-05-02 16:48:07 +0300769 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100770 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
John Harrisonb2af0372015-05-29 17:43:50 +0100771 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req);
Ben Widawskye0556842012-06-04 14:42:46 -0700772 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
773 * whole damn pipeline, we don't need to explicitly mark the
774 * object dirty. The only exception is that the context must be
775 * correct in case the object gets swapped out. Ideally we'd be
776 * able to defer doing this until we know the object would be
777 * swapped, but there is no way to do that yet.
778 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100779 from->legacy_hw_ctx.rcs_state->dirty = 1;
Chris Wilsonb259b312012-07-15 12:34:23 +0100780
Chris Wilsonc0321e22013-08-26 19:50:53 -0300781 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100782 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300783 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700784 }
Chris Wilson112522f2013-05-02 16:48:07 +0300785 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000786 engine->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700787
Chris Wilsonfcb51062016-04-13 17:35:14 +0100788 /* GEN8 does *not* require an explicit reload if the PDPs have been
789 * setup, and we do not wish to move them.
790 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100791 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100792 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100793 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100794 /* The hardware context switch is emitted, but we haven't
795 * actually changed the state - so it's probably safe to bail
796 * here. Still, let the user know something dangerous has
797 * happened.
798 */
799 if (ret)
800 return ret;
801 }
802
Chris Wilsonf9326be2016-04-28 09:56:45 +0100803 if (ppgtt)
804 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100805
806 for (i = 0; i < MAX_L3_SLICES; i++) {
807 if (!(to->remap_slice & (1<<i)))
808 continue;
809
Chris Wilsond200cda2016-04-28 09:56:44 +0100810 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100811 if (ret)
812 return ret;
813
814 to->remap_slice &= ~(1<<i);
815 }
816
817 if (!to->legacy_hw_ctx.initialized) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000818 if (engine->init_context) {
819 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100820 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100821 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100822 }
Chris Wilsonfcb51062016-04-13 17:35:14 +0100823 to->legacy_hw_ctx.initialized = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300824 }
825
Ben Widawskye0556842012-06-04 14:42:46 -0700826 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800827
828unpin_out:
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100829 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800830 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700831}
832
833/**
834 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100835 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700836 *
837 * The context life cycle is simple. The context refcount is incremented and
838 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100839 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700840 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100841 *
842 * This function should not be used in execlists mode. Instead the context is
843 * switched by writing to the ELSP and requests keep a reference to their
844 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700845 */
John Harrisonba01cc92015-05-29 17:43:41 +0100846int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700847{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000848 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700849
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100850 WARN_ON(i915.enable_execlists);
Chris Wilson499f2692016-05-24 14:53:35 +0100851 lockdep_assert_held(&req->i915->dev->struct_mutex);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800852
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100853 if (engine->id != RCS ||
854 req->ctx->legacy_hw_ctx.rcs_state == NULL) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100855 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100856 struct i915_hw_ppgtt *ppgtt =
857 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100858
Chris Wilsonf9326be2016-04-28 09:56:45 +0100859 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100860 int ret;
861
862 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100863 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100864 if (ret)
865 return ret;
866
Chris Wilsonf9326be2016-04-28 09:56:45 +0100867 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100868 }
869
870 if (to != engine->last_context) {
871 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000872 if (engine->last_context)
873 i915_gem_context_unreference(engine->last_context);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100874 engine->last_context = to;
Chris Wilson691e6412014-04-09 09:07:36 +0100875 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100876
Ben Widawskyc4829722013-12-06 14:11:20 -0800877 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200878 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800879
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100880 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700881}
Ben Widawsky84624812012-06-04 14:42:54 -0700882
Oscar Mateoec3e9962014-07-24 17:04:18 +0100883static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100884{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100885 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100886}
887
Ben Widawsky84624812012-06-04 14:42:54 -0700888int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
889 struct drm_file *file)
890{
Ben Widawsky84624812012-06-04 14:42:54 -0700891 struct drm_i915_gem_context_create *args = data;
892 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100893 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700894 int ret;
895
Oscar Mateoec3e9962014-07-24 17:04:18 +0100896 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200897 return -ENODEV;
898
Chris Wilsonb31e5132016-02-05 16:45:59 +0000899 if (args->pad != 0)
900 return -EINVAL;
901
Ben Widawsky84624812012-06-04 14:42:54 -0700902 ret = i915_mutex_lock_interruptible(dev);
903 if (ret)
904 return ret;
905
Daniel Vetterd624d862014-08-06 15:04:54 +0200906 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700907 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300908 if (IS_ERR(ctx))
909 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700910
Oscar Mateo821d66d2014-07-03 16:28:00 +0100911 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700912 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
913
Dan Carpenterbe636382012-07-17 09:44:49 +0300914 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700915}
916
917int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
918 struct drm_file *file)
919{
920 struct drm_i915_gem_context_destroy *args = data;
921 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100922 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700923 int ret;
924
Chris Wilsonb31e5132016-02-05 16:45:59 +0000925 if (args->pad != 0)
926 return -EINVAL;
927
Oscar Mateo821d66d2014-07-03 16:28:00 +0100928 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800929 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800930
Ben Widawsky84624812012-06-04 14:42:54 -0700931 ret = i915_mutex_lock_interruptible(dev);
932 if (ret)
933 return ret;
934
Chris Wilsonca585b52016-05-24 14:53:36 +0100935 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000936 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700937 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000938 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700939 }
940
Oscar Mateo821d66d2014-07-03 16:28:00 +0100941 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300942 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700943 mutex_unlock(&dev->struct_mutex);
944
945 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
946 return 0;
947}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800948
949int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
950 struct drm_file *file)
951{
952 struct drm_i915_file_private *file_priv = file->driver_priv;
953 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +0100954 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800955 int ret;
956
957 ret = i915_mutex_lock_interruptible(dev);
958 if (ret)
959 return ret;
960
Chris Wilsonca585b52016-05-24 14:53:36 +0100961 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800962 if (IS_ERR(ctx)) {
963 mutex_unlock(&dev->struct_mutex);
964 return PTR_ERR(ctx);
965 }
966
967 args->size = 0;
968 switch (args->param) {
969 case I915_CONTEXT_PARAM_BAN_PERIOD:
970 args->value = ctx->hang_stats.ban_period_seconds;
971 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300972 case I915_CONTEXT_PARAM_NO_ZEROMAP:
973 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
974 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100975 case I915_CONTEXT_PARAM_GTT_SIZE:
976 if (ctx->ppgtt)
977 args->value = ctx->ppgtt->base.total;
978 else if (to_i915(dev)->mm.aliasing_ppgtt)
979 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
980 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200981 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100982 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800983 default:
984 ret = -EINVAL;
985 break;
986 }
987 mutex_unlock(&dev->struct_mutex);
988
989 return ret;
990}
991
992int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
993 struct drm_file *file)
994{
995 struct drm_i915_file_private *file_priv = file->driver_priv;
996 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +0100997 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800998 int ret;
999
1000 ret = i915_mutex_lock_interruptible(dev);
1001 if (ret)
1002 return ret;
1003
Chris Wilsonca585b52016-05-24 14:53:36 +01001004 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001005 if (IS_ERR(ctx)) {
1006 mutex_unlock(&dev->struct_mutex);
1007 return PTR_ERR(ctx);
1008 }
1009
1010 switch (args->param) {
1011 case I915_CONTEXT_PARAM_BAN_PERIOD:
1012 if (args->size)
1013 ret = -EINVAL;
1014 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1015 !capable(CAP_SYS_ADMIN))
1016 ret = -EPERM;
1017 else
1018 ctx->hang_stats.ban_period_seconds = args->value;
1019 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001020 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1021 if (args->size) {
1022 ret = -EINVAL;
1023 } else {
1024 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1025 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1026 }
1027 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001028 default:
1029 ret = -EINVAL;
1030 break;
1031 }
1032 mutex_unlock(&dev->struct_mutex);
1033
1034 return ret;
1035}
Chris Wilsond5387042016-05-13 11:57:19 +01001036
1037int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1038 void *data, struct drm_file *file)
1039{
1040 struct drm_i915_private *dev_priv = dev->dev_private;
1041 struct drm_i915_reset_stats *args = data;
1042 struct i915_ctx_hang_stats *hs;
Chris Wilsone2efd132016-05-24 14:53:34 +01001043 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001044 int ret;
1045
1046 if (args->flags || args->pad)
1047 return -EINVAL;
1048
1049 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1050 return -EPERM;
1051
Chris Wilsonbdb04612016-05-13 11:57:20 +01001052 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001053 if (ret)
1054 return ret;
1055
Chris Wilsonca585b52016-05-24 14:53:36 +01001056 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001057 if (IS_ERR(ctx)) {
1058 mutex_unlock(&dev->struct_mutex);
1059 return PTR_ERR(ctx);
1060 }
1061 hs = &ctx->hang_stats;
1062
1063 if (capable(CAP_SYS_ADMIN))
1064 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1065 else
1066 args->reset_count = 0;
1067
1068 args->batch_active = hs->batch_active;
1069 args->batch_pending = hs->batch_pending;
1070
1071 mutex_unlock(&dev->struct_mutex);
1072
1073 return 0;
1074}