blob: 1768cfa53208b4d8874af709489fe16895cc7752 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
55static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
56 u8 subsystem)
57{
58 int i;
59 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
60 u32 cmd_privileges = adapter->cmd_privileges;
61
62 for (i = 0; i < num_entries; i++)
63 if (opcode == cmd_priv_map[i].opcode &&
64 subsystem == cmd_priv_map[i].subsystem)
65 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
66 return false;
67
68 return true;
69}
70
Somnath Kotur3de09452011-09-30 07:25:05 +000071static inline void *embedded_payload(struct be_mcc_wrb *wrb)
72{
73 return wrb->payload.embedded_payload;
74}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000075
Sathya Perla8788fdc2009-07-27 22:52:03 +000076static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000077{
Sathya Perla8788fdc2009-07-27 22:52:03 +000078 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000079 u32 val = 0;
80
Sathya Perla6589ade2011-11-10 19:18:00 +000081 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000083
Sathya Perla5fb379e2009-06-18 00:02:59 +000084 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
85 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000086
87 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000088 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
91/* To check if valid bit is set, check the entire word as we don't know
92 * the endianness of the data (old entry is host endian while a new entry is
93 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000094static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000095{
96 if (compl->flags != 0) {
97 compl->flags = le32_to_cpu(compl->flags);
98 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
99 return true;
100 } else {
101 return false;
102 }
103}
104
105/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000106static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000107{
108 compl->flags = 0;
109}
110
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000111static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
112{
113 unsigned long addr;
114
115 addr = tag1;
116 addr = ((addr << 16) << 16) | tag0;
117 return (void *)addr;
118}
119
Sathya Perla8788fdc2009-07-27 22:52:03 +0000120static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000121 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000122{
123 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000124 struct be_cmd_resp_hdr *resp_hdr;
125 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000126
127 /* Just swap the status to host endian; mcc tag is opaquely copied
128 * from mcc_wrb */
129 be_dws_le_to_cpu(compl, 4);
130
131 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
132 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700133
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000134 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
135
136 if (resp_hdr) {
137 opcode = resp_hdr->opcode;
138 subsystem = resp_hdr->subsystem;
139 }
140
141 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
142 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
143 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700144 adapter->flash_status = compl_status;
145 complete(&adapter->flash_compl);
146 }
147
Sathya Perlab31c50a2009-09-17 10:30:13 -0700148 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000149 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
150 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
151 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000152 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000153 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700154 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000155 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
156 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000157 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000158 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000159 adapter->drv_stats.be_on_die_temperature =
160 resp->on_die_temperature;
161 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000162 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000163 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000164 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000165
Sathya Perla2b3f2912011-06-29 23:32:56 +0000166 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
167 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
168 goto done;
169
170 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000171 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000172 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000173 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000174 } else {
175 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
176 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000177 dev_err(&adapter->pdev->dev,
178 "opcode %d-%d failed:status %d-%d\n",
179 opcode, subsystem, compl_status, extd_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000180 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000181 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000182done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700183 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000184}
185
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000186/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000187static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000188 struct be_async_event_link_state *evt)
189{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000190 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000191 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000192
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000193 /* Ignore physical link event */
194 if (lancer_chip(adapter) &&
195 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
196 return;
197
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000198 /* For the initial link status do not rely on the ASYNC event as
199 * it may not be received in some cases.
200 */
201 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
202 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000203}
204
Somnath Koturcc4ce022010-10-21 07:11:14 -0700205/* Grp5 CoS Priority evt */
206static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
207 struct be_async_event_grp5_cos_priority *evt)
208{
209 if (evt->valid) {
210 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000211 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700212 adapter->recommended_prio =
213 evt->reco_default_priority << VLAN_PRIO_SHIFT;
214 }
215}
216
Sathya Perla323ff712012-09-28 04:39:43 +0000217/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700218static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
219 struct be_async_event_grp5_qos_link_speed *evt)
220{
Sathya Perla323ff712012-09-28 04:39:43 +0000221 if (adapter->phy.link_speed >= 0 &&
222 evt->physical_port == adapter->port_num)
223 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700224}
225
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000226/*Grp5 PVID evt*/
227static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
228 struct be_async_event_grp5_pvid_state *evt)
229{
230 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700231 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000232 else
233 adapter->pvid = 0;
234}
235
Somnath Koturcc4ce022010-10-21 07:11:14 -0700236static void be_async_grp5_evt_process(struct be_adapter *adapter,
237 u32 trailer, struct be_mcc_compl *evt)
238{
239 u8 event_type = 0;
240
241 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
242 ASYNC_TRAILER_EVENT_TYPE_MASK;
243
244 switch (event_type) {
245 case ASYNC_EVENT_COS_PRIORITY:
246 be_async_grp5_cos_priority_process(adapter,
247 (struct be_async_event_grp5_cos_priority *)evt);
248 break;
249 case ASYNC_EVENT_QOS_SPEED:
250 be_async_grp5_qos_speed_process(adapter,
251 (struct be_async_event_grp5_qos_link_speed *)evt);
252 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000253 case ASYNC_EVENT_PVID_STATE:
254 be_async_grp5_pvid_state_process(adapter,
255 (struct be_async_event_grp5_pvid_state *)evt);
256 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700257 default:
258 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
259 break;
260 }
261}
262
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000263static inline bool is_link_state_evt(u32 trailer)
264{
Eric Dumazet807540b2010-09-23 05:40:09 +0000265 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000266 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000267 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000268}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000269
Somnath Koturcc4ce022010-10-21 07:11:14 -0700270static inline bool is_grp5_evt(u32 trailer)
271{
272 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
273 ASYNC_TRAILER_EVENT_CODE_MASK) ==
274 ASYNC_EVENT_CODE_GRP_5);
275}
276
Sathya Perlaefd2e402009-07-27 22:53:10 +0000277static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000278{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000279 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000280 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000281
282 if (be_mcc_compl_is_new(compl)) {
283 queue_tail_inc(mcc_cq);
284 return compl;
285 }
286 return NULL;
287}
288
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000289void be_async_mcc_enable(struct be_adapter *adapter)
290{
291 spin_lock_bh(&adapter->mcc_cq_lock);
292
293 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
294 adapter->mcc_obj.rearm_cq = true;
295
296 spin_unlock_bh(&adapter->mcc_cq_lock);
297}
298
299void be_async_mcc_disable(struct be_adapter *adapter)
300{
301 adapter->mcc_obj.rearm_cq = false;
302}
303
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000304int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000305{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000306 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000307 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000308 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000309
Amerigo Wang072a9c42012-08-24 21:41:11 +0000310 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000311 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000312 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
313 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000314 if (is_link_state_evt(compl->flags))
315 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000316 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700317 else if (is_grp5_evt(compl->flags))
318 be_async_grp5_evt_process(adapter,
319 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700320 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000321 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000322 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000323 }
324 be_mcc_compl_use(compl);
325 num++;
326 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700327
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000328 if (num)
329 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
330
Amerigo Wang072a9c42012-08-24 21:41:11 +0000331 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000332 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000333}
334
Sathya Perla6ac7b682009-06-18 00:05:54 +0000335/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700336static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000337{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700338#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000339 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800340 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700341
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800342 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000343 if (be_error(adapter))
344 return -EIO;
345
Amerigo Wang072a9c42012-08-24 21:41:11 +0000346 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000347 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000348 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800349
350 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000351 break;
352 udelay(100);
353 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700354 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000355 dev_err(&adapter->pdev->dev, "FW not responding\n");
356 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000357 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700358 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800359 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000360}
361
362/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700363static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000364{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000365 int status;
366 struct be_mcc_wrb *wrb;
367 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
368 u16 index = mcc_obj->q.head;
369 struct be_cmd_resp_hdr *resp;
370
371 index_dec(&index, mcc_obj->q.len);
372 wrb = queue_index_node(&mcc_obj->q, index);
373
374 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
375
Sathya Perla8788fdc2009-07-27 22:52:03 +0000376 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000377
378 status = be_mcc_wait_compl(adapter);
379 if (status == -EIO)
380 goto out;
381
382 status = resp->status;
383out:
384 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000385}
386
Sathya Perla5f0b8492009-07-27 22:52:56 +0000387static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700388{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000389 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700390 u32 ready;
391
392 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000393 if (be_error(adapter))
394 return -EIO;
395
Sathya Perlacf588472010-02-14 21:22:01 +0000396 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000397 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000398 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000399
400 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700401 if (ready)
402 break;
403
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000404 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000405 dev_err(&adapter->pdev->dev, "FW not responding\n");
406 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000407 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700408 return -1;
409 }
410
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000411 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000412 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700413 } while (true);
414
415 return 0;
416}
417
418/*
419 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000420 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700421 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700422static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700423{
424 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700425 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000426 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
427 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700428 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000429 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700430
Sathya Perlacf588472010-02-14 21:22:01 +0000431 /* wait for ready to be set */
432 status = be_mbox_db_ready_wait(adapter, db);
433 if (status != 0)
434 return status;
435
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700436 val |= MPU_MAILBOX_DB_HI_MASK;
437 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
438 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
439 iowrite32(val, db);
440
441 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000442 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700443 if (status != 0)
444 return status;
445
446 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700447 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
448 val |= (u32)(mbox_mem->dma >> 4) << 2;
449 iowrite32(val, db);
450
Sathya Perla5f0b8492009-07-27 22:52:56 +0000451 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700452 if (status != 0)
453 return status;
454
Sathya Perla5fb379e2009-06-18 00:02:59 +0000455 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000456 if (be_mcc_compl_is_new(compl)) {
457 status = be_mcc_compl_process(adapter, &mbox->compl);
458 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000459 if (status)
460 return status;
461 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000462 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700463 return -1;
464 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000465 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700466}
467
Sathya Perla8788fdc2009-07-27 22:52:03 +0000468static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700469{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000470 u32 sem;
471
472 if (lancer_chip(adapter))
473 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
474 else
475 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700476
477 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
478 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
479 return -1;
480 else
481 return 0;
482}
483
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000484int lancer_wait_ready(struct be_adapter *adapter)
485{
486#define SLIPORT_READY_TIMEOUT 30
487 u32 sliport_status;
488 int status = 0, i;
489
490 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
491 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
492 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
493 break;
494
495 msleep(1000);
496 }
497
498 if (i == SLIPORT_READY_TIMEOUT)
499 status = -1;
500
501 return status;
502}
503
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000504static bool lancer_provisioning_error(struct be_adapter *adapter)
505{
506 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
507 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
508 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
509 sliport_err1 = ioread32(adapter->db +
510 SLIPORT_ERROR1_OFFSET);
511 sliport_err2 = ioread32(adapter->db +
512 SLIPORT_ERROR2_OFFSET);
513
514 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
515 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
516 return true;
517 }
518 return false;
519}
520
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000521int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
522{
523 int status;
524 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000525 bool resource_error;
526
527 resource_error = lancer_provisioning_error(adapter);
528 if (resource_error)
529 return -1;
530
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000531 status = lancer_wait_ready(adapter);
532 if (!status) {
533 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
534 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
535 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
536 if (err && reset_needed) {
537 iowrite32(SLI_PORT_CONTROL_IP_MASK,
538 adapter->db + SLIPORT_CONTROL_OFFSET);
539
540 /* check adapter has corrected the error */
541 status = lancer_wait_ready(adapter);
542 sliport_status = ioread32(adapter->db +
543 SLIPORT_STATUS_OFFSET);
544 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
545 SLIPORT_STATUS_RN_MASK);
546 if (status || sliport_status)
547 status = -1;
548 } else if (err || reset_needed) {
549 status = -1;
550 }
551 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000552 /* Stop error recovery if error is not recoverable.
553 * No resource error is temporary errors and will go away
554 * when PF provisions resources.
555 */
556 resource_error = lancer_provisioning_error(adapter);
557 if (status == -1 && !resource_error)
558 adapter->eeh_error = true;
559
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000560 return status;
561}
562
563int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700564{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000565 u16 stage;
566 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000567 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700568
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000569 if (lancer_chip(adapter)) {
570 status = lancer_wait_ready(adapter);
571 return status;
572 }
573
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000574 do {
575 status = be_POST_stage_get(adapter, &stage);
576 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000577 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000578 return -1;
579 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000580 if (msleep_interruptible(2000)) {
581 dev_err(dev, "Waiting for POST aborted\n");
582 return -EINTR;
583 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000584 timeout += 2;
585 } else {
586 return 0;
587 }
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000588 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700589
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000590 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000591 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700592}
593
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700594
595static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
596{
597 return &wrb->payload.sgl[0];
598}
599
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600
601/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000602/* mem will be NULL for embedded commands */
603static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
604 u8 subsystem, u8 opcode, int cmd_len,
605 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700606{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000607 struct be_sge *sge;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000608 unsigned long addr = (unsigned long)req_hdr;
609 u64 req_addr = addr;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000610
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611 req_hdr->opcode = opcode;
612 req_hdr->subsystem = subsystem;
613 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000614 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000615
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000616 wrb->tag0 = req_addr & 0xFFFFFFFF;
617 wrb->tag1 = upper_32_bits(req_addr);
618
Somnath Kotur106df1e2011-10-27 07:12:13 +0000619 wrb->payload_length = cmd_len;
620 if (mem) {
621 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
622 MCC_WRB_SGE_CNT_SHIFT;
623 sge = nonembedded_sgl(wrb);
624 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
625 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
626 sge->len = cpu_to_le32(mem->size);
627 } else
628 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
629 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700630}
631
632static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
633 struct be_dma_mem *mem)
634{
635 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
636 u64 dma = (u64)mem->dma;
637
638 for (i = 0; i < buf_pages; i++) {
639 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
640 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
641 dma += PAGE_SIZE_4K;
642 }
643}
644
645/* Converts interrupt delay in microseconds to multiplier value */
646static u32 eq_delay_to_mult(u32 usec_delay)
647{
648#define MAX_INTR_RATE 651042
649 const u32 round = 10;
650 u32 multiplier;
651
652 if (usec_delay == 0)
653 multiplier = 0;
654 else {
655 u32 interrupt_rate = 1000000 / usec_delay;
656 /* Max delay, corresponding to the lowest interrupt rate */
657 if (interrupt_rate == 0)
658 multiplier = 1023;
659 else {
660 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
661 multiplier /= interrupt_rate;
662 /* Round the multiplier to the closest value.*/
663 multiplier = (multiplier + round/2) / round;
664 multiplier = min(multiplier, (u32)1023);
665 }
666 }
667 return multiplier;
668}
669
Sathya Perlab31c50a2009-09-17 10:30:13 -0700670static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700671{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700672 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
673 struct be_mcc_wrb *wrb
674 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
675 memset(wrb, 0, sizeof(*wrb));
676 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700677}
678
Sathya Perlab31c50a2009-09-17 10:30:13 -0700679static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000680{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700681 struct be_queue_info *mccq = &adapter->mcc_obj.q;
682 struct be_mcc_wrb *wrb;
683
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000684 if (!mccq->created)
685 return NULL;
686
Sathya Perla713d03942009-11-22 22:02:45 +0000687 if (atomic_read(&mccq->used) >= mccq->len) {
688 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
689 return NULL;
690 }
691
Sathya Perlab31c50a2009-09-17 10:30:13 -0700692 wrb = queue_head_node(mccq);
693 queue_head_inc(mccq);
694 atomic_inc(&mccq->used);
695 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000696 return wrb;
697}
698
Sathya Perla2243e2e2009-11-22 22:02:03 +0000699/* Tell fw we're about to start firing cmds by writing a
700 * special pattern across the wrb hdr; uses mbox
701 */
702int be_cmd_fw_init(struct be_adapter *adapter)
703{
704 u8 *wrb;
705 int status;
706
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000707 if (lancer_chip(adapter))
708 return 0;
709
Ivan Vecera29849612010-12-14 05:43:19 +0000710 if (mutex_lock_interruptible(&adapter->mbox_lock))
711 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000712
713 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000714 *wrb++ = 0xFF;
715 *wrb++ = 0x12;
716 *wrb++ = 0x34;
717 *wrb++ = 0xFF;
718 *wrb++ = 0xFF;
719 *wrb++ = 0x56;
720 *wrb++ = 0x78;
721 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000722
723 status = be_mbox_notify_wait(adapter);
724
Ivan Vecera29849612010-12-14 05:43:19 +0000725 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000726 return status;
727}
728
729/* Tell fw we're done with firing cmds by writing a
730 * special pattern across the wrb hdr; uses mbox
731 */
732int be_cmd_fw_clean(struct be_adapter *adapter)
733{
734 u8 *wrb;
735 int status;
736
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000737 if (lancer_chip(adapter))
738 return 0;
739
Ivan Vecera29849612010-12-14 05:43:19 +0000740 if (mutex_lock_interruptible(&adapter->mbox_lock))
741 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000742
743 wrb = (u8 *)wrb_from_mbox(adapter);
744 *wrb++ = 0xFF;
745 *wrb++ = 0xAA;
746 *wrb++ = 0xBB;
747 *wrb++ = 0xFF;
748 *wrb++ = 0xFF;
749 *wrb++ = 0xCC;
750 *wrb++ = 0xDD;
751 *wrb = 0xFF;
752
753 status = be_mbox_notify_wait(adapter);
754
Ivan Vecera29849612010-12-14 05:43:19 +0000755 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000756 return status;
757}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000758
Sathya Perla8788fdc2009-07-27 22:52:03 +0000759int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700760 struct be_queue_info *eq, int eq_delay)
761{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700762 struct be_mcc_wrb *wrb;
763 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700764 struct be_dma_mem *q_mem = &eq->dma_mem;
765 int status;
766
Ivan Vecera29849612010-12-14 05:43:19 +0000767 if (mutex_lock_interruptible(&adapter->mbox_lock))
768 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700769
770 wrb = wrb_from_mbox(adapter);
771 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700772
Somnath Kotur106df1e2011-10-27 07:12:13 +0000773 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
774 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700775
776 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
777
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700778 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
779 /* 4byte eqe*/
780 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
781 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
782 __ilog2_u32(eq->len/256));
783 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
784 eq_delay_to_mult(eq_delay));
785 be_dws_cpu_to_le(req->context, sizeof(req->context));
786
787 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
788
Sathya Perlab31c50a2009-09-17 10:30:13 -0700789 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700790 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700791 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700792 eq->id = le16_to_cpu(resp->eq_id);
793 eq->created = true;
794 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700795
Ivan Vecera29849612010-12-14 05:43:19 +0000796 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700797 return status;
798}
799
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000800/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000801int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000802 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700803{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700804 struct be_mcc_wrb *wrb;
805 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700806 int status;
807
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000808 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700809
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000810 wrb = wrb_from_mccq(adapter);
811 if (!wrb) {
812 status = -EBUSY;
813 goto err;
814 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700815 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700816
Somnath Kotur106df1e2011-10-27 07:12:13 +0000817 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
818 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000819 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700820 if (permanent) {
821 req->permanent = 1;
822 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700823 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000824 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700825 req->permanent = 0;
826 }
827
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000828 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700829 if (!status) {
830 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700831 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700832 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700833
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000834err:
835 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700836 return status;
837}
838
Sathya Perlab31c50a2009-09-17 10:30:13 -0700839/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000840int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000841 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700842{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700843 struct be_mcc_wrb *wrb;
844 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700845 int status;
846
Sathya Perlab31c50a2009-09-17 10:30:13 -0700847 spin_lock_bh(&adapter->mcc_lock);
848
849 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000850 if (!wrb) {
851 status = -EBUSY;
852 goto err;
853 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700854 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700855
Somnath Kotur106df1e2011-10-27 07:12:13 +0000856 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
857 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700858
Ajit Khapardef8617e02011-02-11 13:36:37 +0000859 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700860 req->if_id = cpu_to_le32(if_id);
861 memcpy(req->mac_address, mac_addr, ETH_ALEN);
862
Sathya Perlab31c50a2009-09-17 10:30:13 -0700863 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700864 if (!status) {
865 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
866 *pmac_id = le32_to_cpu(resp->pmac_id);
867 }
868
Sathya Perla713d03942009-11-22 22:02:45 +0000869err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700870 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000871
872 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
873 status = -EPERM;
874
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700875 return status;
876}
877
Sathya Perlab31c50a2009-09-17 10:30:13 -0700878/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000879int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700880{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700881 struct be_mcc_wrb *wrb;
882 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700883 int status;
884
Sathya Perla30128032011-11-10 19:17:57 +0000885 if (pmac_id == -1)
886 return 0;
887
Sathya Perlab31c50a2009-09-17 10:30:13 -0700888 spin_lock_bh(&adapter->mcc_lock);
889
890 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000891 if (!wrb) {
892 status = -EBUSY;
893 goto err;
894 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700896
Somnath Kotur106df1e2011-10-27 07:12:13 +0000897 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
898 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700899
Ajit Khapardef8617e02011-02-11 13:36:37 +0000900 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700901 req->if_id = cpu_to_le32(if_id);
902 req->pmac_id = cpu_to_le32(pmac_id);
903
Sathya Perlab31c50a2009-09-17 10:30:13 -0700904 status = be_mcc_notify_wait(adapter);
905
Sathya Perla713d03942009-11-22 22:02:45 +0000906err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700907 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700908 return status;
909}
910
Sathya Perlab31c50a2009-09-17 10:30:13 -0700911/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000912int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
913 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700914{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700915 struct be_mcc_wrb *wrb;
916 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700917 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700918 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700919 int status;
920
Ivan Vecera29849612010-12-14 05:43:19 +0000921 if (mutex_lock_interruptible(&adapter->mbox_lock))
922 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700923
924 wrb = wrb_from_mbox(adapter);
925 req = embedded_payload(wrb);
926 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700927
Somnath Kotur106df1e2011-10-27 07:12:13 +0000928 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
929 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700930
931 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000932 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000933 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000934 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000935 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
936 no_delay);
937 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
938 __ilog2_u32(cq->len/256));
939 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
940 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
941 ctxt, 1);
942 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
943 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000944 } else {
945 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
946 coalesce_wm);
947 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
948 ctxt, no_delay);
949 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
950 __ilog2_u32(cq->len/256));
951 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000952 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
953 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000954 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700956 be_dws_cpu_to_le(ctxt, sizeof(req->context));
957
958 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
959
Sathya Perlab31c50a2009-09-17 10:30:13 -0700960 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700962 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700963 cq->id = le16_to_cpu(resp->cq_id);
964 cq->created = true;
965 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700966
Ivan Vecera29849612010-12-14 05:43:19 +0000967 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000968
969 return status;
970}
971
972static u32 be_encoded_q_len(int q_len)
973{
974 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
975 if (len_encoded == 16)
976 len_encoded = 0;
977 return len_encoded;
978}
979
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000980int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000981 struct be_queue_info *mccq,
982 struct be_queue_info *cq)
983{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700984 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000985 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000986 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700987 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000988 int status;
989
Ivan Vecera29849612010-12-14 05:43:19 +0000990 if (mutex_lock_interruptible(&adapter->mbox_lock))
991 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700992
993 wrb = wrb_from_mbox(adapter);
994 req = embedded_payload(wrb);
995 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000996
Somnath Kotur106df1e2011-10-27 07:12:13 +0000997 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
998 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000999
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001000 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001001 if (lancer_chip(adapter)) {
1002 req->hdr.version = 1;
1003 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001004
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001005 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
1006 be_encoded_q_len(mccq->len));
1007 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
1008 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
1009 ctxt, cq->id);
1010 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
1011 ctxt, 1);
1012
1013 } else {
1014 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1015 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1016 be_encoded_q_len(mccq->len));
1017 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1018 }
1019
Somnath Koturcc4ce022010-10-21 07:11:14 -07001020 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001021 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001022 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1023
1024 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1025
Sathya Perlab31c50a2009-09-17 10:30:13 -07001026 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001027 if (!status) {
1028 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1029 mccq->id = le16_to_cpu(resp->id);
1030 mccq->created = true;
1031 }
Ivan Vecera29849612010-12-14 05:43:19 +00001032 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001033
1034 return status;
1035}
1036
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001037int be_cmd_mccq_org_create(struct be_adapter *adapter,
1038 struct be_queue_info *mccq,
1039 struct be_queue_info *cq)
1040{
1041 struct be_mcc_wrb *wrb;
1042 struct be_cmd_req_mcc_create *req;
1043 struct be_dma_mem *q_mem = &mccq->dma_mem;
1044 void *ctxt;
1045 int status;
1046
1047 if (mutex_lock_interruptible(&adapter->mbox_lock))
1048 return -1;
1049
1050 wrb = wrb_from_mbox(adapter);
1051 req = embedded_payload(wrb);
1052 ctxt = &req->context;
1053
Somnath Kotur106df1e2011-10-27 07:12:13 +00001054 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1055 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001056
1057 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1058
1059 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1060 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1061 be_encoded_q_len(mccq->len));
1062 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1063
1064 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1065
1066 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1067
1068 status = be_mbox_notify_wait(adapter);
1069 if (!status) {
1070 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1071 mccq->id = le16_to_cpu(resp->id);
1072 mccq->created = true;
1073 }
1074
1075 mutex_unlock(&adapter->mbox_lock);
1076 return status;
1077}
1078
1079int be_cmd_mccq_create(struct be_adapter *adapter,
1080 struct be_queue_info *mccq,
1081 struct be_queue_info *cq)
1082{
1083 int status;
1084
1085 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1086 if (status && !lancer_chip(adapter)) {
1087 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1088 "or newer to avoid conflicting priorities between NIC "
1089 "and FCoE traffic");
1090 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1091 }
1092 return status;
1093}
1094
Sathya Perla8788fdc2009-07-27 22:52:03 +00001095int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001096 struct be_queue_info *txq,
1097 struct be_queue_info *cq)
1098{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001099 struct be_mcc_wrb *wrb;
1100 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001102 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001103 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001104
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001105 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001106
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001107 wrb = wrb_from_mccq(adapter);
1108 if (!wrb) {
1109 status = -EBUSY;
1110 goto err;
1111 }
1112
Sathya Perlab31c50a2009-09-17 10:30:13 -07001113 req = embedded_payload(wrb);
1114 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001115
Somnath Kotur106df1e2011-10-27 07:12:13 +00001116 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1117 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001118
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001119 if (lancer_chip(adapter)) {
1120 req->hdr.version = 1;
1121 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
1122 adapter->if_handle);
1123 }
1124
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001125 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1126 req->ulp_num = BE_ULP1_NUM;
1127 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
1128
Sathya Perlab31c50a2009-09-17 10:30:13 -07001129 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
1130 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001131 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
1132 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
1133
1134 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1135
1136 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1137
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001138 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001139 if (!status) {
1140 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
1141 txq->id = le16_to_cpu(resp->cid);
1142 txq->created = true;
1143 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001144
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001145err:
1146 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001147
1148 return status;
1149}
1150
Sathya Perla482c9e72011-06-29 23:33:17 +00001151/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001152int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001153 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001154 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001155{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001156 struct be_mcc_wrb *wrb;
1157 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001158 struct be_dma_mem *q_mem = &rxq->dma_mem;
1159 int status;
1160
Sathya Perla482c9e72011-06-29 23:33:17 +00001161 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001162
Sathya Perla482c9e72011-06-29 23:33:17 +00001163 wrb = wrb_from_mccq(adapter);
1164 if (!wrb) {
1165 status = -EBUSY;
1166 goto err;
1167 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001168 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001169
Somnath Kotur106df1e2011-10-27 07:12:13 +00001170 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1171 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001172
1173 req->cq_id = cpu_to_le16(cq_id);
1174 req->frag_size = fls(frag_size) - 1;
1175 req->num_pages = 2;
1176 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1177 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001178 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001179 req->rss_queue = cpu_to_le32(rss);
1180
Sathya Perla482c9e72011-06-29 23:33:17 +00001181 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001182 if (!status) {
1183 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1184 rxq->id = le16_to_cpu(resp->id);
1185 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001186 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001187 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001188
Sathya Perla482c9e72011-06-29 23:33:17 +00001189err:
1190 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001191 return status;
1192}
1193
Sathya Perlab31c50a2009-09-17 10:30:13 -07001194/* Generic destroyer function for all types of queues
1195 * Uses Mbox
1196 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001197int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001198 int queue_type)
1199{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001200 struct be_mcc_wrb *wrb;
1201 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001202 u8 subsys = 0, opcode = 0;
1203 int status;
1204
Ivan Vecera29849612010-12-14 05:43:19 +00001205 if (mutex_lock_interruptible(&adapter->mbox_lock))
1206 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001207
Sathya Perlab31c50a2009-09-17 10:30:13 -07001208 wrb = wrb_from_mbox(adapter);
1209 req = embedded_payload(wrb);
1210
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001211 switch (queue_type) {
1212 case QTYPE_EQ:
1213 subsys = CMD_SUBSYSTEM_COMMON;
1214 opcode = OPCODE_COMMON_EQ_DESTROY;
1215 break;
1216 case QTYPE_CQ:
1217 subsys = CMD_SUBSYSTEM_COMMON;
1218 opcode = OPCODE_COMMON_CQ_DESTROY;
1219 break;
1220 case QTYPE_TXQ:
1221 subsys = CMD_SUBSYSTEM_ETH;
1222 opcode = OPCODE_ETH_TX_DESTROY;
1223 break;
1224 case QTYPE_RXQ:
1225 subsys = CMD_SUBSYSTEM_ETH;
1226 opcode = OPCODE_ETH_RX_DESTROY;
1227 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001228 case QTYPE_MCCQ:
1229 subsys = CMD_SUBSYSTEM_COMMON;
1230 opcode = OPCODE_COMMON_MCC_DESTROY;
1231 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001232 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001233 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001234 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001235
Somnath Kotur106df1e2011-10-27 07:12:13 +00001236 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1237 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001238 req->id = cpu_to_le16(q->id);
1239
Sathya Perlab31c50a2009-09-17 10:30:13 -07001240 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001241 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001242
Ivan Vecera29849612010-12-14 05:43:19 +00001243 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001244 return status;
1245}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001246
Sathya Perla482c9e72011-06-29 23:33:17 +00001247/* Uses MCC */
1248int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1249{
1250 struct be_mcc_wrb *wrb;
1251 struct be_cmd_req_q_destroy *req;
1252 int status;
1253
1254 spin_lock_bh(&adapter->mcc_lock);
1255
1256 wrb = wrb_from_mccq(adapter);
1257 if (!wrb) {
1258 status = -EBUSY;
1259 goto err;
1260 }
1261 req = embedded_payload(wrb);
1262
Somnath Kotur106df1e2011-10-27 07:12:13 +00001263 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1264 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001265 req->id = cpu_to_le16(q->id);
1266
1267 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001268 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001269
1270err:
1271 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001272 return status;
1273}
1274
Sathya Perlab31c50a2009-09-17 10:30:13 -07001275/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001276 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001277 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001278int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001279 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001280{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001281 struct be_mcc_wrb *wrb;
1282 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001283 int status;
1284
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001285 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001286
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001287 wrb = wrb_from_mccq(adapter);
1288 if (!wrb) {
1289 status = -EBUSY;
1290 goto err;
1291 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001292 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001293
Somnath Kotur106df1e2011-10-27 07:12:13 +00001294 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1295 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001296 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001297 req->capability_flags = cpu_to_le32(cap_flags);
1298 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001299
1300 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001301
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001302 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001303 if (!status) {
1304 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1305 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001306 }
1307
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001308err:
1309 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001310 return status;
1311}
1312
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001313/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001314int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001315{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001316 struct be_mcc_wrb *wrb;
1317 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001318 int status;
1319
Sathya Perla30128032011-11-10 19:17:57 +00001320 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001321 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001322
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001323 spin_lock_bh(&adapter->mcc_lock);
1324
1325 wrb = wrb_from_mccq(adapter);
1326 if (!wrb) {
1327 status = -EBUSY;
1328 goto err;
1329 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001330 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001331
Somnath Kotur106df1e2011-10-27 07:12:13 +00001332 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1333 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001334 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001335 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001336
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001337 status = be_mcc_notify_wait(adapter);
1338err:
1339 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001340 return status;
1341}
1342
1343/* Get stats is a non embedded command: the request is not embedded inside
1344 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001345 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001346 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001347int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001348{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001349 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001350 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001351 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001352
Sathya Perlab31c50a2009-09-17 10:30:13 -07001353 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001354
Sathya Perlab31c50a2009-09-17 10:30:13 -07001355 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001356 if (!wrb) {
1357 status = -EBUSY;
1358 goto err;
1359 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001360 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001361
Somnath Kotur106df1e2011-10-27 07:12:13 +00001362 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1363 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001364
Sathya Perlaca34fe32012-11-06 17:48:56 +00001365 /* version 1 of the cmd is not supported only by BE2 */
1366 if (!BE2_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001367 hdr->version = 1;
1368
Sathya Perlab31c50a2009-09-17 10:30:13 -07001369 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001370 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001371
Sathya Perla713d03942009-11-22 22:02:45 +00001372err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001373 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001374 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001375}
1376
Selvin Xavier005d5692011-05-16 07:36:35 +00001377/* Lancer Stats */
1378int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1379 struct be_dma_mem *nonemb_cmd)
1380{
1381
1382 struct be_mcc_wrb *wrb;
1383 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001384 int status = 0;
1385
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001386 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1387 CMD_SUBSYSTEM_ETH))
1388 return -EPERM;
1389
Selvin Xavier005d5692011-05-16 07:36:35 +00001390 spin_lock_bh(&adapter->mcc_lock);
1391
1392 wrb = wrb_from_mccq(adapter);
1393 if (!wrb) {
1394 status = -EBUSY;
1395 goto err;
1396 }
1397 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001398
Somnath Kotur106df1e2011-10-27 07:12:13 +00001399 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1400 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1401 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001402
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001403 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001404 req->cmd_params.params.reset_stats = 0;
1405
Selvin Xavier005d5692011-05-16 07:36:35 +00001406 be_mcc_notify(adapter);
1407 adapter->stats_cmd_sent = true;
1408
1409err:
1410 spin_unlock_bh(&adapter->mcc_lock);
1411 return status;
1412}
1413
Sathya Perla323ff712012-09-28 04:39:43 +00001414static int be_mac_to_link_speed(int mac_speed)
1415{
1416 switch (mac_speed) {
1417 case PHY_LINK_SPEED_ZERO:
1418 return 0;
1419 case PHY_LINK_SPEED_10MBPS:
1420 return 10;
1421 case PHY_LINK_SPEED_100MBPS:
1422 return 100;
1423 case PHY_LINK_SPEED_1GBPS:
1424 return 1000;
1425 case PHY_LINK_SPEED_10GBPS:
1426 return 10000;
1427 }
1428 return 0;
1429}
1430
1431/* Uses synchronous mcc
1432 * Returns link_speed in Mbps
1433 */
1434int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1435 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001436{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001437 struct be_mcc_wrb *wrb;
1438 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001439 int status;
1440
Sathya Perlab31c50a2009-09-17 10:30:13 -07001441 spin_lock_bh(&adapter->mcc_lock);
1442
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001443 if (link_status)
1444 *link_status = LINK_DOWN;
1445
Sathya Perlab31c50a2009-09-17 10:30:13 -07001446 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001447 if (!wrb) {
1448 status = -EBUSY;
1449 goto err;
1450 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001451 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001452
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001453 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1454 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1455
Sathya Perlaca34fe32012-11-06 17:48:56 +00001456 /* version 1 of the cmd is not supported only by BE2 */
1457 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001458 req->hdr.version = 1;
1459
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001460 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001461
Sathya Perlab31c50a2009-09-17 10:30:13 -07001462 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001463 if (!status) {
1464 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001465 if (link_speed) {
1466 *link_speed = resp->link_speed ?
1467 le16_to_cpu(resp->link_speed) * 10 :
1468 be_mac_to_link_speed(resp->mac_speed);
1469
1470 if (!resp->logical_link_status)
1471 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001472 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001473 if (link_status)
1474 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001475 }
1476
Sathya Perla713d03942009-11-22 22:02:45 +00001477err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001478 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001479 return status;
1480}
1481
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001482/* Uses synchronous mcc */
1483int be_cmd_get_die_temperature(struct be_adapter *adapter)
1484{
1485 struct be_mcc_wrb *wrb;
1486 struct be_cmd_req_get_cntl_addnl_attribs *req;
1487 int status;
1488
1489 spin_lock_bh(&adapter->mcc_lock);
1490
1491 wrb = wrb_from_mccq(adapter);
1492 if (!wrb) {
1493 status = -EBUSY;
1494 goto err;
1495 }
1496 req = embedded_payload(wrb);
1497
Somnath Kotur106df1e2011-10-27 07:12:13 +00001498 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1499 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1500 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001501
Somnath Kotur3de09452011-09-30 07:25:05 +00001502 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001503
1504err:
1505 spin_unlock_bh(&adapter->mcc_lock);
1506 return status;
1507}
1508
Somnath Kotur311fddc2011-03-16 21:22:43 +00001509/* Uses synchronous mcc */
1510int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1511{
1512 struct be_mcc_wrb *wrb;
1513 struct be_cmd_req_get_fat *req;
1514 int status;
1515
1516 spin_lock_bh(&adapter->mcc_lock);
1517
1518 wrb = wrb_from_mccq(adapter);
1519 if (!wrb) {
1520 status = -EBUSY;
1521 goto err;
1522 }
1523 req = embedded_payload(wrb);
1524
Somnath Kotur106df1e2011-10-27 07:12:13 +00001525 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1526 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001527 req->fat_operation = cpu_to_le32(QUERY_FAT);
1528 status = be_mcc_notify_wait(adapter);
1529 if (!status) {
1530 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1531 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001532 *log_size = le32_to_cpu(resp->log_size) -
1533 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001534 }
1535err:
1536 spin_unlock_bh(&adapter->mcc_lock);
1537 return status;
1538}
1539
1540void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1541{
1542 struct be_dma_mem get_fat_cmd;
1543 struct be_mcc_wrb *wrb;
1544 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001545 u32 offset = 0, total_size, buf_size,
1546 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001547 int status;
1548
1549 if (buf_len == 0)
1550 return;
1551
1552 total_size = buf_len;
1553
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001554 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1555 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1556 get_fat_cmd.size,
1557 &get_fat_cmd.dma);
1558 if (!get_fat_cmd.va) {
1559 status = -ENOMEM;
1560 dev_err(&adapter->pdev->dev,
1561 "Memory allocation failure while retrieving FAT data\n");
1562 return;
1563 }
1564
Somnath Kotur311fddc2011-03-16 21:22:43 +00001565 spin_lock_bh(&adapter->mcc_lock);
1566
Somnath Kotur311fddc2011-03-16 21:22:43 +00001567 while (total_size) {
1568 buf_size = min(total_size, (u32)60*1024);
1569 total_size -= buf_size;
1570
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001571 wrb = wrb_from_mccq(adapter);
1572 if (!wrb) {
1573 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001574 goto err;
1575 }
1576 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001577
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001578 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001579 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1580 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1581 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001582
1583 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1584 req->read_log_offset = cpu_to_le32(log_offset);
1585 req->read_log_length = cpu_to_le32(buf_size);
1586 req->data_buffer_size = cpu_to_le32(buf_size);
1587
1588 status = be_mcc_notify_wait(adapter);
1589 if (!status) {
1590 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1591 memcpy(buf + offset,
1592 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001593 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001594 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001595 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001596 goto err;
1597 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001598 offset += buf_size;
1599 log_offset += buf_size;
1600 }
1601err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001602 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1603 get_fat_cmd.va,
1604 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001605 spin_unlock_bh(&adapter->mcc_lock);
1606}
1607
Sathya Perla04b71172011-09-27 13:30:27 -04001608/* Uses synchronous mcc */
1609int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1610 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001611{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001612 struct be_mcc_wrb *wrb;
1613 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001614 int status;
1615
Sathya Perla04b71172011-09-27 13:30:27 -04001616 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001617
Sathya Perla04b71172011-09-27 13:30:27 -04001618 wrb = wrb_from_mccq(adapter);
1619 if (!wrb) {
1620 status = -EBUSY;
1621 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001622 }
1623
Sathya Perla04b71172011-09-27 13:30:27 -04001624 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001625
Somnath Kotur106df1e2011-10-27 07:12:13 +00001626 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1627 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001628 status = be_mcc_notify_wait(adapter);
1629 if (!status) {
1630 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1631 strcpy(fw_ver, resp->firmware_version_string);
1632 if (fw_on_flash)
1633 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1634 }
1635err:
1636 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001637 return status;
1638}
1639
Sathya Perlab31c50a2009-09-17 10:30:13 -07001640/* set the EQ delay interval of an EQ to specified value
1641 * Uses async mcc
1642 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001643int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001644{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001645 struct be_mcc_wrb *wrb;
1646 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001647 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001648
Sathya Perlab31c50a2009-09-17 10:30:13 -07001649 spin_lock_bh(&adapter->mcc_lock);
1650
1651 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001652 if (!wrb) {
1653 status = -EBUSY;
1654 goto err;
1655 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001656 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001657
Somnath Kotur106df1e2011-10-27 07:12:13 +00001658 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1659 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001660
1661 req->num_eq = cpu_to_le32(1);
1662 req->delay[0].eq_id = cpu_to_le32(eq_id);
1663 req->delay[0].phase = 0;
1664 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1665
Sathya Perlab31c50a2009-09-17 10:30:13 -07001666 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001667
Sathya Perla713d03942009-11-22 22:02:45 +00001668err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001669 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001670 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001671}
1672
Sathya Perlab31c50a2009-09-17 10:30:13 -07001673/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001674int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001675 u32 num, bool untagged, bool promiscuous)
1676{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001677 struct be_mcc_wrb *wrb;
1678 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001679 int status;
1680
Sathya Perlab31c50a2009-09-17 10:30:13 -07001681 spin_lock_bh(&adapter->mcc_lock);
1682
1683 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001684 if (!wrb) {
1685 status = -EBUSY;
1686 goto err;
1687 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001688 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001689
Somnath Kotur106df1e2011-10-27 07:12:13 +00001690 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1691 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001692
1693 req->interface_id = if_id;
1694 req->promiscuous = promiscuous;
1695 req->untagged = untagged;
1696 req->num_vlan = num;
1697 if (!promiscuous) {
1698 memcpy(req->normal_vlan, vtag_array,
1699 req->num_vlan * sizeof(vtag_array[0]));
1700 }
1701
Sathya Perlab31c50a2009-09-17 10:30:13 -07001702 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001703
Sathya Perla713d03942009-11-22 22:02:45 +00001704err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001705 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001706 return status;
1707}
1708
Sathya Perla5b8821b2011-08-02 19:57:44 +00001709int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001710{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001711 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001712 struct be_dma_mem *mem = &adapter->rx_filter;
1713 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001714 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001715
Sathya Perla8788fdc2009-07-27 22:52:03 +00001716 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001717
Sathya Perlab31c50a2009-09-17 10:30:13 -07001718 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001719 if (!wrb) {
1720 status = -EBUSY;
1721 goto err;
1722 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001723 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001724 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1725 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1726 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001727
Sathya Perla5b8821b2011-08-02 19:57:44 +00001728 req->if_id = cpu_to_le32(adapter->if_handle);
1729 if (flags & IFF_PROMISC) {
1730 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1731 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1732 if (value == ON)
1733 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001734 BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001735 } else if (flags & IFF_ALLMULTI) {
1736 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001737 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001738 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001739 struct netdev_hw_addr *ha;
1740 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001741
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001742 req->if_flags_mask = req->if_flags =
1743 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001744
1745 /* Reset mcast promisc mode if already set by setting mask
1746 * and not setting flags field
1747 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001748 req->if_flags_mask |=
1749 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
1750 adapter->if_cap_flags);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001751
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001752 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001753 netdev_for_each_mc_addr(ha, adapter->netdev)
1754 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1755 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001756
Sathya Perla0d1d5872011-08-03 05:19:27 -07001757 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001758err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001759 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001760 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001761}
1762
Sathya Perlab31c50a2009-09-17 10:30:13 -07001763/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001764int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001765{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001766 struct be_mcc_wrb *wrb;
1767 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001768 int status;
1769
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001770 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1771 CMD_SUBSYSTEM_COMMON))
1772 return -EPERM;
1773
Sathya Perlab31c50a2009-09-17 10:30:13 -07001774 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001775
Sathya Perlab31c50a2009-09-17 10:30:13 -07001776 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001777 if (!wrb) {
1778 status = -EBUSY;
1779 goto err;
1780 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001781 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001782
Somnath Kotur106df1e2011-10-27 07:12:13 +00001783 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1784 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001785
1786 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1787 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1788
Sathya Perlab31c50a2009-09-17 10:30:13 -07001789 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001790
Sathya Perla713d03942009-11-22 22:02:45 +00001791err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001792 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001793 return status;
1794}
1795
Sathya Perlab31c50a2009-09-17 10:30:13 -07001796/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001797int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001798{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001799 struct be_mcc_wrb *wrb;
1800 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001801 int status;
1802
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001803 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1804 CMD_SUBSYSTEM_COMMON))
1805 return -EPERM;
1806
Sathya Perlab31c50a2009-09-17 10:30:13 -07001807 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001808
Sathya Perlab31c50a2009-09-17 10:30:13 -07001809 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001810 if (!wrb) {
1811 status = -EBUSY;
1812 goto err;
1813 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001814 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001815
Somnath Kotur106df1e2011-10-27 07:12:13 +00001816 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1817 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001818
Sathya Perlab31c50a2009-09-17 10:30:13 -07001819 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001820 if (!status) {
1821 struct be_cmd_resp_get_flow_control *resp =
1822 embedded_payload(wrb);
1823 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1824 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1825 }
1826
Sathya Perla713d03942009-11-22 22:02:45 +00001827err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001828 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001829 return status;
1830}
1831
Sathya Perlab31c50a2009-09-17 10:30:13 -07001832/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001833int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1834 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001835{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001836 struct be_mcc_wrb *wrb;
1837 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001838 int status;
1839
Ivan Vecera29849612010-12-14 05:43:19 +00001840 if (mutex_lock_interruptible(&adapter->mbox_lock))
1841 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001842
Sathya Perlab31c50a2009-09-17 10:30:13 -07001843 wrb = wrb_from_mbox(adapter);
1844 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001845
Somnath Kotur106df1e2011-10-27 07:12:13 +00001846 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1847 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001848
Sathya Perlab31c50a2009-09-17 10:30:13 -07001849 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001850 if (!status) {
1851 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1852 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001853 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001854 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001855 }
1856
Ivan Vecera29849612010-12-14 05:43:19 +00001857 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001858 return status;
1859}
sarveshwarb14074ea2009-08-05 13:05:24 -07001860
Sathya Perlab31c50a2009-09-17 10:30:13 -07001861/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001862int be_cmd_reset_function(struct be_adapter *adapter)
1863{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001864 struct be_mcc_wrb *wrb;
1865 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001866 int status;
1867
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001868 if (lancer_chip(adapter)) {
1869 status = lancer_wait_ready(adapter);
1870 if (!status) {
1871 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1872 adapter->db + SLIPORT_CONTROL_OFFSET);
1873 status = lancer_test_and_set_rdy_state(adapter);
1874 }
1875 if (status) {
1876 dev_err(&adapter->pdev->dev,
1877 "Adapter in non recoverable error\n");
1878 }
1879 return status;
1880 }
1881
Ivan Vecera29849612010-12-14 05:43:19 +00001882 if (mutex_lock_interruptible(&adapter->mbox_lock))
1883 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001884
Sathya Perlab31c50a2009-09-17 10:30:13 -07001885 wrb = wrb_from_mbox(adapter);
1886 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001887
Somnath Kotur106df1e2011-10-27 07:12:13 +00001888 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1889 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001890
Sathya Perlab31c50a2009-09-17 10:30:13 -07001891 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001892
Ivan Vecera29849612010-12-14 05:43:19 +00001893 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001894 return status;
1895}
Ajit Khaparde84517482009-09-04 03:12:16 +00001896
Sathya Perla3abcded2010-10-03 22:12:27 -07001897int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1898{
1899 struct be_mcc_wrb *wrb;
1900 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001901 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1902 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1903 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001904 int status;
1905
Ivan Vecera29849612010-12-14 05:43:19 +00001906 if (mutex_lock_interruptible(&adapter->mbox_lock))
1907 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001908
1909 wrb = wrb_from_mbox(adapter);
1910 req = embedded_payload(wrb);
1911
Somnath Kotur106df1e2011-10-27 07:12:13 +00001912 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1913 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001914
1915 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perla1ca7ba92012-02-23 18:50:16 +00001916 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
1917 RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001918
1919 if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
1920 req->hdr.version = 1;
1921 req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
1922 RSS_ENABLE_UDP_IPV6);
1923 }
1924
Sathya Perla3abcded2010-10-03 22:12:27 -07001925 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1926 memcpy(req->cpu_table, rsstable, table_size);
1927 memcpy(req->hash, myhash, sizeof(myhash));
1928 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1929
1930 status = be_mbox_notify_wait(adapter);
1931
Ivan Vecera29849612010-12-14 05:43:19 +00001932 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001933 return status;
1934}
1935
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001936/* Uses sync mcc */
1937int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1938 u8 bcn, u8 sts, u8 state)
1939{
1940 struct be_mcc_wrb *wrb;
1941 struct be_cmd_req_enable_disable_beacon *req;
1942 int status;
1943
1944 spin_lock_bh(&adapter->mcc_lock);
1945
1946 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001947 if (!wrb) {
1948 status = -EBUSY;
1949 goto err;
1950 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001951 req = embedded_payload(wrb);
1952
Somnath Kotur106df1e2011-10-27 07:12:13 +00001953 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1954 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001955
1956 req->port_num = port_num;
1957 req->beacon_state = state;
1958 req->beacon_duration = bcn;
1959 req->status_duration = sts;
1960
1961 status = be_mcc_notify_wait(adapter);
1962
Sathya Perla713d03942009-11-22 22:02:45 +00001963err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001964 spin_unlock_bh(&adapter->mcc_lock);
1965 return status;
1966}
1967
1968/* Uses sync mcc */
1969int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1970{
1971 struct be_mcc_wrb *wrb;
1972 struct be_cmd_req_get_beacon_state *req;
1973 int status;
1974
1975 spin_lock_bh(&adapter->mcc_lock);
1976
1977 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001978 if (!wrb) {
1979 status = -EBUSY;
1980 goto err;
1981 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001982 req = embedded_payload(wrb);
1983
Somnath Kotur106df1e2011-10-27 07:12:13 +00001984 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1985 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001986
1987 req->port_num = port_num;
1988
1989 status = be_mcc_notify_wait(adapter);
1990 if (!status) {
1991 struct be_cmd_resp_get_beacon_state *resp =
1992 embedded_payload(wrb);
1993 *state = resp->beacon_state;
1994 }
1995
Sathya Perla713d03942009-11-22 22:02:45 +00001996err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001997 spin_unlock_bh(&adapter->mcc_lock);
1998 return status;
1999}
2000
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002001int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002002 u32 data_size, u32 data_offset,
2003 const char *obj_name, u32 *data_written,
2004 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002005{
2006 struct be_mcc_wrb *wrb;
2007 struct lancer_cmd_req_write_object *req;
2008 struct lancer_cmd_resp_write_object *resp;
2009 void *ctxt = NULL;
2010 int status;
2011
2012 spin_lock_bh(&adapter->mcc_lock);
2013 adapter->flash_status = 0;
2014
2015 wrb = wrb_from_mccq(adapter);
2016 if (!wrb) {
2017 status = -EBUSY;
2018 goto err_unlock;
2019 }
2020
2021 req = embedded_payload(wrb);
2022
Somnath Kotur106df1e2011-10-27 07:12:13 +00002023 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002024 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00002025 sizeof(struct lancer_cmd_req_write_object), wrb,
2026 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002027
2028 ctxt = &req->context;
2029 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2030 write_length, ctxt, data_size);
2031
2032 if (data_size == 0)
2033 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2034 eof, ctxt, 1);
2035 else
2036 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2037 eof, ctxt, 0);
2038
2039 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2040 req->write_offset = cpu_to_le32(data_offset);
2041 strcpy(req->object_name, obj_name);
2042 req->descriptor_count = cpu_to_le32(1);
2043 req->buf_len = cpu_to_le32(data_size);
2044 req->addr_low = cpu_to_le32((cmd->dma +
2045 sizeof(struct lancer_cmd_req_write_object))
2046 & 0xFFFFFFFF);
2047 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2048 sizeof(struct lancer_cmd_req_write_object)));
2049
2050 be_mcc_notify(adapter);
2051 spin_unlock_bh(&adapter->mcc_lock);
2052
2053 if (!wait_for_completion_timeout(&adapter->flash_compl,
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00002054 msecs_to_jiffies(30000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002055 status = -1;
2056 else
2057 status = adapter->flash_status;
2058
2059 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002060 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002061 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002062 *change_status = resp->change_status;
2063 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002064 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002065 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002066
2067 return status;
2068
2069err_unlock:
2070 spin_unlock_bh(&adapter->mcc_lock);
2071 return status;
2072}
2073
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002074int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2075 u32 data_size, u32 data_offset, const char *obj_name,
2076 u32 *data_read, u32 *eof, u8 *addn_status)
2077{
2078 struct be_mcc_wrb *wrb;
2079 struct lancer_cmd_req_read_object *req;
2080 struct lancer_cmd_resp_read_object *resp;
2081 int status;
2082
2083 spin_lock_bh(&adapter->mcc_lock);
2084
2085 wrb = wrb_from_mccq(adapter);
2086 if (!wrb) {
2087 status = -EBUSY;
2088 goto err_unlock;
2089 }
2090
2091 req = embedded_payload(wrb);
2092
2093 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2094 OPCODE_COMMON_READ_OBJECT,
2095 sizeof(struct lancer_cmd_req_read_object), wrb,
2096 NULL);
2097
2098 req->desired_read_len = cpu_to_le32(data_size);
2099 req->read_offset = cpu_to_le32(data_offset);
2100 strcpy(req->object_name, obj_name);
2101 req->descriptor_count = cpu_to_le32(1);
2102 req->buf_len = cpu_to_le32(data_size);
2103 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2104 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2105
2106 status = be_mcc_notify_wait(adapter);
2107
2108 resp = embedded_payload(wrb);
2109 if (!status) {
2110 *data_read = le32_to_cpu(resp->actual_read_len);
2111 *eof = le32_to_cpu(resp->eof);
2112 } else {
2113 *addn_status = resp->additional_status;
2114 }
2115
2116err_unlock:
2117 spin_unlock_bh(&adapter->mcc_lock);
2118 return status;
2119}
2120
Ajit Khaparde84517482009-09-04 03:12:16 +00002121int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2122 u32 flash_type, u32 flash_opcode, u32 buf_size)
2123{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002124 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002125 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002126 int status;
2127
Sathya Perlab31c50a2009-09-17 10:30:13 -07002128 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002129 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002130
2131 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002132 if (!wrb) {
2133 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002134 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002135 }
2136 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002137
Somnath Kotur106df1e2011-10-27 07:12:13 +00002138 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2139 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002140
2141 req->params.op_type = cpu_to_le32(flash_type);
2142 req->params.op_code = cpu_to_le32(flash_opcode);
2143 req->params.data_buf_size = cpu_to_le32(buf_size);
2144
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002145 be_mcc_notify(adapter);
2146 spin_unlock_bh(&adapter->mcc_lock);
2147
2148 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00002149 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002150 status = -1;
2151 else
2152 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002153
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002154 return status;
2155
2156err_unlock:
2157 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002158 return status;
2159}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002160
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002161int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2162 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002163{
2164 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002165 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002166 int status;
2167
2168 spin_lock_bh(&adapter->mcc_lock);
2169
2170 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002171 if (!wrb) {
2172 status = -EBUSY;
2173 goto err;
2174 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002175 req = embedded_payload(wrb);
2176
Somnath Kotur106df1e2011-10-27 07:12:13 +00002177 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002178 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2179 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002180
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002181 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002182 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002183 req->params.offset = cpu_to_le32(offset);
2184 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002185
2186 status = be_mcc_notify_wait(adapter);
2187 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002188 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002189
Sathya Perla713d03942009-11-22 22:02:45 +00002190err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002191 spin_unlock_bh(&adapter->mcc_lock);
2192 return status;
2193}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002194
Dan Carpenterc196b022010-05-26 04:47:39 +00002195int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002196 struct be_dma_mem *nonemb_cmd)
2197{
2198 struct be_mcc_wrb *wrb;
2199 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002200 int status;
2201
2202 spin_lock_bh(&adapter->mcc_lock);
2203
2204 wrb = wrb_from_mccq(adapter);
2205 if (!wrb) {
2206 status = -EBUSY;
2207 goto err;
2208 }
2209 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002210
Somnath Kotur106df1e2011-10-27 07:12:13 +00002211 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2212 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2213 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002214 memcpy(req->magic_mac, mac, ETH_ALEN);
2215
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002216 status = be_mcc_notify_wait(adapter);
2217
2218err:
2219 spin_unlock_bh(&adapter->mcc_lock);
2220 return status;
2221}
Suresh Rff33a6e2009-12-03 16:15:52 -08002222
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002223int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2224 u8 loopback_type, u8 enable)
2225{
2226 struct be_mcc_wrb *wrb;
2227 struct be_cmd_req_set_lmode *req;
2228 int status;
2229
2230 spin_lock_bh(&adapter->mcc_lock);
2231
2232 wrb = wrb_from_mccq(adapter);
2233 if (!wrb) {
2234 status = -EBUSY;
2235 goto err;
2236 }
2237
2238 req = embedded_payload(wrb);
2239
Somnath Kotur106df1e2011-10-27 07:12:13 +00002240 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2241 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2242 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002243
2244 req->src_port = port_num;
2245 req->dest_port = port_num;
2246 req->loopback_type = loopback_type;
2247 req->loopback_state = enable;
2248
2249 status = be_mcc_notify_wait(adapter);
2250err:
2251 spin_unlock_bh(&adapter->mcc_lock);
2252 return status;
2253}
2254
Suresh Rff33a6e2009-12-03 16:15:52 -08002255int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2256 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2257{
2258 struct be_mcc_wrb *wrb;
2259 struct be_cmd_req_loopback_test *req;
2260 int status;
2261
2262 spin_lock_bh(&adapter->mcc_lock);
2263
2264 wrb = wrb_from_mccq(adapter);
2265 if (!wrb) {
2266 status = -EBUSY;
2267 goto err;
2268 }
2269
2270 req = embedded_payload(wrb);
2271
Somnath Kotur106df1e2011-10-27 07:12:13 +00002272 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2273 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002274 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002275
2276 req->pattern = cpu_to_le64(pattern);
2277 req->src_port = cpu_to_le32(port_num);
2278 req->dest_port = cpu_to_le32(port_num);
2279 req->pkt_size = cpu_to_le32(pkt_size);
2280 req->num_pkts = cpu_to_le32(num_pkts);
2281 req->loopback_type = cpu_to_le32(loopback_type);
2282
2283 status = be_mcc_notify_wait(adapter);
2284 if (!status) {
2285 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2286 status = le32_to_cpu(resp->status);
2287 }
2288
2289err:
2290 spin_unlock_bh(&adapter->mcc_lock);
2291 return status;
2292}
2293
2294int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2295 u32 byte_cnt, struct be_dma_mem *cmd)
2296{
2297 struct be_mcc_wrb *wrb;
2298 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002299 int status;
2300 int i, j = 0;
2301
2302 spin_lock_bh(&adapter->mcc_lock);
2303
2304 wrb = wrb_from_mccq(adapter);
2305 if (!wrb) {
2306 status = -EBUSY;
2307 goto err;
2308 }
2309 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002310 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2311 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002312
2313 req->pattern = cpu_to_le64(pattern);
2314 req->byte_count = cpu_to_le32(byte_cnt);
2315 for (i = 0; i < byte_cnt; i++) {
2316 req->snd_buff[i] = (u8)(pattern >> (j*8));
2317 j++;
2318 if (j > 7)
2319 j = 0;
2320 }
2321
2322 status = be_mcc_notify_wait(adapter);
2323
2324 if (!status) {
2325 struct be_cmd_resp_ddrdma_test *resp;
2326 resp = cmd->va;
2327 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2328 resp->snd_err) {
2329 status = -1;
2330 }
2331 }
2332
2333err:
2334 spin_unlock_bh(&adapter->mcc_lock);
2335 return status;
2336}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002337
Dan Carpenterc196b022010-05-26 04:47:39 +00002338int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002339 struct be_dma_mem *nonemb_cmd)
2340{
2341 struct be_mcc_wrb *wrb;
2342 struct be_cmd_req_seeprom_read *req;
2343 struct be_sge *sge;
2344 int status;
2345
2346 spin_lock_bh(&adapter->mcc_lock);
2347
2348 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002349 if (!wrb) {
2350 status = -EBUSY;
2351 goto err;
2352 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002353 req = nonemb_cmd->va;
2354 sge = nonembedded_sgl(wrb);
2355
Somnath Kotur106df1e2011-10-27 07:12:13 +00002356 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2357 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2358 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002359
2360 status = be_mcc_notify_wait(adapter);
2361
Ajit Khapardee45ff012011-02-04 17:18:28 +00002362err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002363 spin_unlock_bh(&adapter->mcc_lock);
2364 return status;
2365}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002366
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002367int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002368{
2369 struct be_mcc_wrb *wrb;
2370 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002371 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002372 int status;
2373
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002374 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2375 CMD_SUBSYSTEM_COMMON))
2376 return -EPERM;
2377
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002378 spin_lock_bh(&adapter->mcc_lock);
2379
2380 wrb = wrb_from_mccq(adapter);
2381 if (!wrb) {
2382 status = -EBUSY;
2383 goto err;
2384 }
Sathya Perla306f1342011-08-02 19:57:45 +00002385 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2386 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2387 &cmd.dma);
2388 if (!cmd.va) {
2389 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2390 status = -ENOMEM;
2391 goto err;
2392 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002393
Sathya Perla306f1342011-08-02 19:57:45 +00002394 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002395
Somnath Kotur106df1e2011-10-27 07:12:13 +00002396 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2397 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2398 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002399
2400 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002401 if (!status) {
2402 struct be_phy_info *resp_phy_info =
2403 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002404 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2405 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002406 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002407 adapter->phy.auto_speeds_supported =
2408 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2409 adapter->phy.fixed_speeds_supported =
2410 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2411 adapter->phy.misc_params =
2412 le32_to_cpu(resp_phy_info->misc_params);
Sathya Perla306f1342011-08-02 19:57:45 +00002413 }
2414 pci_free_consistent(adapter->pdev, cmd.size,
2415 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002416err:
2417 spin_unlock_bh(&adapter->mcc_lock);
2418 return status;
2419}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002420
2421int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2422{
2423 struct be_mcc_wrb *wrb;
2424 struct be_cmd_req_set_qos *req;
2425 int status;
2426
2427 spin_lock_bh(&adapter->mcc_lock);
2428
2429 wrb = wrb_from_mccq(adapter);
2430 if (!wrb) {
2431 status = -EBUSY;
2432 goto err;
2433 }
2434
2435 req = embedded_payload(wrb);
2436
Somnath Kotur106df1e2011-10-27 07:12:13 +00002437 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2438 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002439
2440 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002441 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2442 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002443
2444 status = be_mcc_notify_wait(adapter);
2445
2446err:
2447 spin_unlock_bh(&adapter->mcc_lock);
2448 return status;
2449}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002450
2451int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2452{
2453 struct be_mcc_wrb *wrb;
2454 struct be_cmd_req_cntl_attribs *req;
2455 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002456 int status;
2457 int payload_len = max(sizeof(*req), sizeof(*resp));
2458 struct mgmt_controller_attrib *attribs;
2459 struct be_dma_mem attribs_cmd;
2460
2461 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2462 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2463 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2464 &attribs_cmd.dma);
2465 if (!attribs_cmd.va) {
2466 dev_err(&adapter->pdev->dev,
2467 "Memory allocation failure\n");
2468 return -ENOMEM;
2469 }
2470
2471 if (mutex_lock_interruptible(&adapter->mbox_lock))
2472 return -1;
2473
2474 wrb = wrb_from_mbox(adapter);
2475 if (!wrb) {
2476 status = -EBUSY;
2477 goto err;
2478 }
2479 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002480
Somnath Kotur106df1e2011-10-27 07:12:13 +00002481 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2482 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2483 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002484
2485 status = be_mbox_notify_wait(adapter);
2486 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002487 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002488 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2489 }
2490
2491err:
2492 mutex_unlock(&adapter->mbox_lock);
2493 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2494 attribs_cmd.dma);
2495 return status;
2496}
Sathya Perla2e588f82011-03-11 02:49:26 +00002497
2498/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002499int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002500{
2501 struct be_mcc_wrb *wrb;
2502 struct be_cmd_req_set_func_cap *req;
2503 int status;
2504
2505 if (mutex_lock_interruptible(&adapter->mbox_lock))
2506 return -1;
2507
2508 wrb = wrb_from_mbox(adapter);
2509 if (!wrb) {
2510 status = -EBUSY;
2511 goto err;
2512 }
2513
2514 req = embedded_payload(wrb);
2515
Somnath Kotur106df1e2011-10-27 07:12:13 +00002516 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2517 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002518
2519 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2520 CAPABILITY_BE3_NATIVE_ERX_API);
2521 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2522
2523 status = be_mbox_notify_wait(adapter);
2524 if (!status) {
2525 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2526 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2527 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002528 if (!adapter->be3_native)
2529 dev_warn(&adapter->pdev->dev,
2530 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002531 }
2532err:
2533 mutex_unlock(&adapter->mbox_lock);
2534 return status;
2535}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002536
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002537/* Get privilege(s) for a function */
2538int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2539 u32 domain)
2540{
2541 struct be_mcc_wrb *wrb;
2542 struct be_cmd_req_get_fn_privileges *req;
2543 int status;
2544
2545 spin_lock_bh(&adapter->mcc_lock);
2546
2547 wrb = wrb_from_mccq(adapter);
2548 if (!wrb) {
2549 status = -EBUSY;
2550 goto err;
2551 }
2552
2553 req = embedded_payload(wrb);
2554
2555 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2556 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2557 wrb, NULL);
2558
2559 req->hdr.domain = domain;
2560
2561 status = be_mcc_notify_wait(adapter);
2562 if (!status) {
2563 struct be_cmd_resp_get_fn_privileges *resp =
2564 embedded_payload(wrb);
2565 *privilege = le32_to_cpu(resp->privilege_mask);
2566 }
2567
2568err:
2569 spin_unlock_bh(&adapter->mcc_lock);
2570 return status;
2571}
2572
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002573/* Uses synchronous MCCQ */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002574int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2575 bool *pmac_id_active, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002576{
2577 struct be_mcc_wrb *wrb;
2578 struct be_cmd_req_get_mac_list *req;
2579 int status;
2580 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002581 struct be_dma_mem get_mac_list_cmd;
2582 int i;
2583
2584 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2585 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2586 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2587 get_mac_list_cmd.size,
2588 &get_mac_list_cmd.dma);
2589
2590 if (!get_mac_list_cmd.va) {
2591 dev_err(&adapter->pdev->dev,
2592 "Memory allocation failure during GET_MAC_LIST\n");
2593 return -ENOMEM;
2594 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002595
2596 spin_lock_bh(&adapter->mcc_lock);
2597
2598 wrb = wrb_from_mccq(adapter);
2599 if (!wrb) {
2600 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002601 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002602 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002603
2604 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002605
2606 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2607 OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002608 wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002609
2610 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002611 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
2612 req->perm_override = 1;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002613
2614 status = be_mcc_notify_wait(adapter);
2615 if (!status) {
2616 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002617 get_mac_list_cmd.va;
2618 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2619 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002620 * or one or more true or pseudo permanant mac addresses.
2621 * If an active mac_id is present, return first active mac_id
2622 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002623 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002624 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002625 struct get_list_macaddr *mac_entry;
2626 u16 mac_addr_size;
2627 u32 mac_id;
2628
2629 mac_entry = &resp->macaddr_list[i];
2630 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2631 /* mac_id is a 32 bit value and mac_addr size
2632 * is 6 bytes
2633 */
2634 if (mac_addr_size == sizeof(u32)) {
2635 *pmac_id_active = true;
2636 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2637 *pmac_id = le32_to_cpu(mac_id);
2638 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002639 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002640 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002641 /* If no active mac_id found, return first mac addr */
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002642 *pmac_id_active = false;
2643 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2644 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002645 }
2646
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002647out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002648 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002649 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2650 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002651 return status;
2652}
2653
2654/* Uses synchronous MCCQ */
2655int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2656 u8 mac_count, u32 domain)
2657{
2658 struct be_mcc_wrb *wrb;
2659 struct be_cmd_req_set_mac_list *req;
2660 int status;
2661 struct be_dma_mem cmd;
2662
2663 memset(&cmd, 0, sizeof(struct be_dma_mem));
2664 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2665 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2666 &cmd.dma, GFP_KERNEL);
2667 if (!cmd.va) {
2668 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2669 return -ENOMEM;
2670 }
2671
2672 spin_lock_bh(&adapter->mcc_lock);
2673
2674 wrb = wrb_from_mccq(adapter);
2675 if (!wrb) {
2676 status = -EBUSY;
2677 goto err;
2678 }
2679
2680 req = cmd.va;
2681 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2682 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2683 wrb, &cmd);
2684
2685 req->hdr.domain = domain;
2686 req->mac_count = mac_count;
2687 if (mac_count)
2688 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2689
2690 status = be_mcc_notify_wait(adapter);
2691
2692err:
2693 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2694 cmd.va, cmd.dma);
2695 spin_unlock_bh(&adapter->mcc_lock);
2696 return status;
2697}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002698
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002699int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
2700 u32 domain, u16 intf_id)
2701{
2702 struct be_mcc_wrb *wrb;
2703 struct be_cmd_req_set_hsw_config *req;
2704 void *ctxt;
2705 int status;
2706
2707 spin_lock_bh(&adapter->mcc_lock);
2708
2709 wrb = wrb_from_mccq(adapter);
2710 if (!wrb) {
2711 status = -EBUSY;
2712 goto err;
2713 }
2714
2715 req = embedded_payload(wrb);
2716 ctxt = &req->context;
2717
2718 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2719 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2720
2721 req->hdr.domain = domain;
2722 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2723 if (pvid) {
2724 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2725 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2726 }
2727
2728 be_dws_cpu_to_le(req->context, sizeof(req->context));
2729 status = be_mcc_notify_wait(adapter);
2730
2731err:
2732 spin_unlock_bh(&adapter->mcc_lock);
2733 return status;
2734}
2735
2736/* Get Hyper switch config */
2737int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
2738 u32 domain, u16 intf_id)
2739{
2740 struct be_mcc_wrb *wrb;
2741 struct be_cmd_req_get_hsw_config *req;
2742 void *ctxt;
2743 int status;
2744 u16 vid;
2745
2746 spin_lock_bh(&adapter->mcc_lock);
2747
2748 wrb = wrb_from_mccq(adapter);
2749 if (!wrb) {
2750 status = -EBUSY;
2751 goto err;
2752 }
2753
2754 req = embedded_payload(wrb);
2755 ctxt = &req->context;
2756
2757 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2758 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2759
2760 req->hdr.domain = domain;
2761 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
2762 intf_id);
2763 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
2764 be_dws_cpu_to_le(req->context, sizeof(req->context));
2765
2766 status = be_mcc_notify_wait(adapter);
2767 if (!status) {
2768 struct be_cmd_resp_get_hsw_config *resp =
2769 embedded_payload(wrb);
2770 be_dws_le_to_cpu(&resp->context,
2771 sizeof(resp->context));
2772 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2773 pvid, &resp->context);
2774 *pvid = le16_to_cpu(vid);
2775 }
2776
2777err:
2778 spin_unlock_bh(&adapter->mcc_lock);
2779 return status;
2780}
2781
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002782int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2783{
2784 struct be_mcc_wrb *wrb;
2785 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2786 int status;
2787 int payload_len = sizeof(*req);
2788 struct be_dma_mem cmd;
2789
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002790 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2791 CMD_SUBSYSTEM_ETH))
2792 return -EPERM;
2793
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002794 memset(&cmd, 0, sizeof(struct be_dma_mem));
2795 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
2796 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2797 &cmd.dma);
2798 if (!cmd.va) {
2799 dev_err(&adapter->pdev->dev,
2800 "Memory allocation failure\n");
2801 return -ENOMEM;
2802 }
2803
2804 if (mutex_lock_interruptible(&adapter->mbox_lock))
2805 return -1;
2806
2807 wrb = wrb_from_mbox(adapter);
2808 if (!wrb) {
2809 status = -EBUSY;
2810 goto err;
2811 }
2812
2813 req = cmd.va;
2814
2815 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2816 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2817 payload_len, wrb, &cmd);
2818
2819 req->hdr.version = 1;
2820 req->query_options = BE_GET_WOL_CAP;
2821
2822 status = be_mbox_notify_wait(adapter);
2823 if (!status) {
2824 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
2825 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
2826
2827 /* the command could succeed misleadingly on old f/w
2828 * which is not aware of the V1 version. fake an error. */
2829 if (resp->hdr.response_length < payload_len) {
2830 status = -1;
2831 goto err;
2832 }
2833 adapter->wol_cap = resp->wol_settings;
2834 }
2835err:
2836 mutex_unlock(&adapter->mbox_lock);
2837 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2838 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00002839
2840}
2841int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2842 struct be_dma_mem *cmd)
2843{
2844 struct be_mcc_wrb *wrb;
2845 struct be_cmd_req_get_ext_fat_caps *req;
2846 int status;
2847
2848 if (mutex_lock_interruptible(&adapter->mbox_lock))
2849 return -1;
2850
2851 wrb = wrb_from_mbox(adapter);
2852 if (!wrb) {
2853 status = -EBUSY;
2854 goto err;
2855 }
2856
2857 req = cmd->va;
2858 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2859 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
2860 cmd->size, wrb, cmd);
2861 req->parameter_type = cpu_to_le32(1);
2862
2863 status = be_mbox_notify_wait(adapter);
2864err:
2865 mutex_unlock(&adapter->mbox_lock);
2866 return status;
2867}
2868
2869int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2870 struct be_dma_mem *cmd,
2871 struct be_fat_conf_params *configs)
2872{
2873 struct be_mcc_wrb *wrb;
2874 struct be_cmd_req_set_ext_fat_caps *req;
2875 int status;
2876
2877 spin_lock_bh(&adapter->mcc_lock);
2878
2879 wrb = wrb_from_mccq(adapter);
2880 if (!wrb) {
2881 status = -EBUSY;
2882 goto err;
2883 }
2884
2885 req = cmd->va;
2886 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
2887 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2888 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
2889 cmd->size, wrb, cmd);
2890
2891 status = be_mcc_notify_wait(adapter);
2892err:
2893 spin_unlock_bh(&adapter->mcc_lock);
2894 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002895}
Parav Pandit6a4ab662012-03-26 14:27:12 +00002896
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00002897int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
2898{
2899 struct be_mcc_wrb *wrb;
2900 struct be_cmd_req_get_port_name *req;
2901 int status;
2902
2903 if (!lancer_chip(adapter)) {
2904 *port_name = adapter->hba_port_num + '0';
2905 return 0;
2906 }
2907
2908 spin_lock_bh(&adapter->mcc_lock);
2909
2910 wrb = wrb_from_mccq(adapter);
2911 if (!wrb) {
2912 status = -EBUSY;
2913 goto err;
2914 }
2915
2916 req = embedded_payload(wrb);
2917
2918 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2919 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
2920 NULL);
2921 req->hdr.version = 1;
2922
2923 status = be_mcc_notify_wait(adapter);
2924 if (!status) {
2925 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
2926 *port_name = resp->port_name[adapter->hba_port_num];
2927 } else {
2928 *port_name = adapter->hba_port_num + '0';
2929 }
2930err:
2931 spin_unlock_bh(&adapter->mcc_lock);
2932 return status;
2933}
2934
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002935static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
2936 u32 max_buf_size)
2937{
2938 struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
2939 int i;
2940
2941 for (i = 0; i < desc_count; i++) {
2942 desc->desc_len = RESOURCE_DESC_SIZE;
2943 if (((void *)desc + desc->desc_len) >
2944 (void *)(buf + max_buf_size)) {
2945 desc = NULL;
2946 break;
2947 }
2948
2949 if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_ID)
2950 break;
2951
2952 desc = (void *)desc + desc->desc_len;
2953 }
2954
2955 if (!desc || i == MAX_RESOURCE_DESC)
2956 return NULL;
2957
2958 return desc;
2959}
2960
2961/* Uses Mbox */
2962int be_cmd_get_func_config(struct be_adapter *adapter)
2963{
2964 struct be_mcc_wrb *wrb;
2965 struct be_cmd_req_get_func_config *req;
2966 int status;
2967 struct be_dma_mem cmd;
2968
2969 memset(&cmd, 0, sizeof(struct be_dma_mem));
2970 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
2971 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2972 &cmd.dma);
2973 if (!cmd.va) {
2974 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2975 return -ENOMEM;
2976 }
2977 if (mutex_lock_interruptible(&adapter->mbox_lock))
2978 return -1;
2979
2980 wrb = wrb_from_mbox(adapter);
2981 if (!wrb) {
2982 status = -EBUSY;
2983 goto err;
2984 }
2985
2986 req = cmd.va;
2987
2988 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2989 OPCODE_COMMON_GET_FUNC_CONFIG,
2990 cmd.size, wrb, &cmd);
2991
2992 status = be_mbox_notify_wait(adapter);
2993 if (!status) {
2994 struct be_cmd_resp_get_func_config *resp = cmd.va;
2995 u32 desc_count = le32_to_cpu(resp->desc_count);
2996 struct be_nic_resource_desc *desc;
2997
2998 desc = be_get_nic_desc(resp->func_param, desc_count,
2999 sizeof(resp->func_param));
3000 if (!desc) {
3001 status = -EINVAL;
3002 goto err;
3003 }
3004
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003005 adapter->pf_number = desc->pf_num;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003006 adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
3007 adapter->max_vlans = le16_to_cpu(desc->vlan_count);
3008 adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3009 adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
3010 adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
3011 adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
3012
3013 adapter->max_event_queues = le16_to_cpu(desc->eq_count);
3014 adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
3015 }
3016err:
3017 mutex_unlock(&adapter->mbox_lock);
3018 pci_free_consistent(adapter->pdev, cmd.size,
3019 cmd.va, cmd.dma);
3020 return status;
3021}
3022
3023 /* Uses sync mcc */
3024int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
3025 u8 domain)
3026{
3027 struct be_mcc_wrb *wrb;
3028 struct be_cmd_req_get_profile_config *req;
3029 int status;
3030 struct be_dma_mem cmd;
3031
3032 memset(&cmd, 0, sizeof(struct be_dma_mem));
3033 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3034 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3035 &cmd.dma);
3036 if (!cmd.va) {
3037 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
3038 return -ENOMEM;
3039 }
3040
3041 spin_lock_bh(&adapter->mcc_lock);
3042
3043 wrb = wrb_from_mccq(adapter);
3044 if (!wrb) {
3045 status = -EBUSY;
3046 goto err;
3047 }
3048
3049 req = cmd.va;
3050
3051 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3052 OPCODE_COMMON_GET_PROFILE_CONFIG,
3053 cmd.size, wrb, &cmd);
3054
3055 req->type = ACTIVE_PROFILE_TYPE;
3056 req->hdr.domain = domain;
3057
3058 status = be_mcc_notify_wait(adapter);
3059 if (!status) {
3060 struct be_cmd_resp_get_profile_config *resp = cmd.va;
3061 u32 desc_count = le32_to_cpu(resp->desc_count);
3062 struct be_nic_resource_desc *desc;
3063
3064 desc = be_get_nic_desc(resp->func_param, desc_count,
3065 sizeof(resp->func_param));
3066
3067 if (!desc) {
3068 status = -EINVAL;
3069 goto err;
3070 }
3071 *cap_flags = le32_to_cpu(desc->cap_flags);
3072 }
3073err:
3074 spin_unlock_bh(&adapter->mcc_lock);
3075 pci_free_consistent(adapter->pdev, cmd.size,
3076 cmd.va, cmd.dma);
3077 return status;
3078}
3079
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003080/* Uses sync mcc */
3081int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
3082 u8 domain)
3083{
3084 struct be_mcc_wrb *wrb;
3085 struct be_cmd_req_set_profile_config *req;
3086 int status;
3087
3088 spin_lock_bh(&adapter->mcc_lock);
3089
3090 wrb = wrb_from_mccq(adapter);
3091 if (!wrb) {
3092 status = -EBUSY;
3093 goto err;
3094 }
3095
3096 req = embedded_payload(wrb);
3097
3098 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3099 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3100 wrb, NULL);
3101
3102 req->hdr.domain = domain;
3103 req->desc_count = cpu_to_le32(1);
3104
3105 req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_ID;
3106 req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
3107 req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
3108 req->nic_desc.pf_num = adapter->pf_number;
3109 req->nic_desc.vf_num = domain;
3110
3111 /* Mark fields invalid */
3112 req->nic_desc.unicast_mac_count = 0xFFFF;
3113 req->nic_desc.mcc_count = 0xFFFF;
3114 req->nic_desc.vlan_count = 0xFFFF;
3115 req->nic_desc.mcast_mac_count = 0xFFFF;
3116 req->nic_desc.txq_count = 0xFFFF;
3117 req->nic_desc.rq_count = 0xFFFF;
3118 req->nic_desc.rssq_count = 0xFFFF;
3119 req->nic_desc.lro_count = 0xFFFF;
3120 req->nic_desc.cq_count = 0xFFFF;
3121 req->nic_desc.toe_conn_count = 0xFFFF;
3122 req->nic_desc.eq_count = 0xFFFF;
3123 req->nic_desc.link_param = 0xFF;
3124 req->nic_desc.bw_min = 0xFFFFFFFF;
3125 req->nic_desc.acpi_params = 0xFF;
3126 req->nic_desc.wol_param = 0x0F;
3127
3128 /* Change BW */
3129 req->nic_desc.bw_min = cpu_to_le32(bps);
3130 req->nic_desc.bw_max = cpu_to_le32(bps);
3131 status = be_mcc_notify_wait(adapter);
3132err:
3133 spin_unlock_bh(&adapter->mcc_lock);
3134 return status;
3135}
3136
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003137/* Uses sync mcc */
3138int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3139{
3140 struct be_mcc_wrb *wrb;
3141 struct be_cmd_enable_disable_vf *req;
3142 int status;
3143
3144 if (!lancer_chip(adapter))
3145 return 0;
3146
3147 spin_lock_bh(&adapter->mcc_lock);
3148
3149 wrb = wrb_from_mccq(adapter);
3150 if (!wrb) {
3151 status = -EBUSY;
3152 goto err;
3153 }
3154
3155 req = embedded_payload(wrb);
3156
3157 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3158 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3159 wrb, NULL);
3160
3161 req->hdr.domain = domain;
3162 req->enable = 1;
3163 status = be_mcc_notify_wait(adapter);
3164err:
3165 spin_unlock_bh(&adapter->mcc_lock);
3166 return status;
3167}
3168
Parav Pandit6a4ab662012-03-26 14:27:12 +00003169int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3170 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3171{
3172 struct be_adapter *adapter = netdev_priv(netdev_handle);
3173 struct be_mcc_wrb *wrb;
3174 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3175 struct be_cmd_req_hdr *req;
3176 struct be_cmd_resp_hdr *resp;
3177 int status;
3178
3179 spin_lock_bh(&adapter->mcc_lock);
3180
3181 wrb = wrb_from_mccq(adapter);
3182 if (!wrb) {
3183 status = -EBUSY;
3184 goto err;
3185 }
3186 req = embedded_payload(wrb);
3187 resp = embedded_payload(wrb);
3188
3189 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3190 hdr->opcode, wrb_payload_size, wrb, NULL);
3191 memcpy(req, wrb_payload, wrb_payload_size);
3192 be_dws_cpu_to_le(req, wrb_payload_size);
3193
3194 status = be_mcc_notify_wait(adapter);
3195 if (cmd_status)
3196 *cmd_status = (status & 0xffff);
3197 if (ext_status)
3198 *ext_status = 0;
3199 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3200 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3201err:
3202 spin_unlock_bh(&adapter->mcc_lock);
3203 return status;
3204}
3205EXPORT_SYMBOL(be_roce_mcc_cmd);