blob: 51a8dbbf27bd580ae290dc5b593b254cc329c74a [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000038#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000039#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010040#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070041#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000043#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020046#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070047
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010048static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilson2c225692013-08-09 12:26:45 +010050static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
51{
Chris Wilsone27ab732017-06-15 13:38:49 +010052 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053053 return false;
54
Chris Wilsonb8f55be2017-08-11 12:11:16 +010055 if (!(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE))
Chris Wilson2c225692013-08-09 12:26:45 +010056 return true;
57
58 return obj->pin_display;
59}
60
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053061static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010062insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053063 struct drm_mm_node *node, u32 size)
64{
65 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000066 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
67 size, 0, I915_COLOR_UNEVICTABLE,
68 0, ggtt->mappable_end,
69 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053070}
71
72static void
73remove_mappable_node(struct drm_mm_node *node)
74{
75 drm_mm_remove_node(node);
76}
77
Chris Wilson73aa8082010-09-30 11:46:12 +010078/* some bookkeeping */
79static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010080 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010081{
Daniel Vetterc20e8352013-07-24 22:40:23 +020082 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010083 dev_priv->mm.object_count++;
84 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086}
87
88static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010089 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010090{
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092 dev_priv->mm.object_count--;
93 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095}
96
Chris Wilson21dd3732011-01-26 15:55:56 +000097static int
Daniel Vetter33196de2012-11-14 17:14:05 +010098i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010099{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100 int ret;
101
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100102 might_sleep();
103
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200104 /*
105 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
106 * userspace. If it takes that long something really bad is going on and
107 * we should simply try to bail out and fail as gracefully as possible.
108 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100109 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000110 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100111 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 if (ret == 0) {
113 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
114 return -EIO;
115 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 } else {
118 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100120}
121
Chris Wilson54cf91d2010-11-25 18:00:26 +0000122int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100123{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100124 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125 int ret;
126
Daniel Vetter33196de2012-11-14 17:14:05 +0100127 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 if (ret)
129 return ret;
130
131 ret = mutex_lock_interruptible(&dev->struct_mutex);
132 if (ret)
133 return ret;
134
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
Eric Anholt5a125c32008-10-22 21:40:13 -0700139i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700141{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300142 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200143 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300144 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100145 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800146 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700147
Weinan Liff8f7972017-05-31 10:35:52 +0800148 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100149 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000150 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100151 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100152 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000153 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100154 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300158 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000160
Eric Anholt5a125c32008-10-22 21:40:13 -0700161 return 0;
162}
163
Chris Wilson03ac84f2016-10-28 13:58:36 +0100164static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800165i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100166{
Al Viro93c76a32015-12-04 23:45:44 -0500167 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000168 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169 struct sg_table *st;
170 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000171 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100173
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilsondbb43512016-12-07 13:34:11 +0000177 /* Always aligning to the object size, allows a single allocation
178 * to handle all possible callers, and given typical object sizes,
179 * the alignment of the buddy allocation will naturally match.
180 */
181 phys = drm_pci_alloc(obj->base.dev,
182 obj->base.size,
183 roundup_pow_of_two(obj->base.size));
184 if (!phys)
185 return ERR_PTR(-ENOMEM);
186
187 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800188 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
189 struct page *page;
190 char *src;
191
192 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000193 if (IS_ERR(page)) {
194 st = ERR_CAST(page);
195 goto err_phys;
196 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800197
198 src = kmap_atomic(page);
199 memcpy(vaddr, src, PAGE_SIZE);
200 drm_clflush_virt_range(vaddr, PAGE_SIZE);
201 kunmap_atomic(src);
202
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300203 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800204 vaddr += PAGE_SIZE;
205 }
206
Chris Wilsonc0336662016-05-06 15:40:21 +0100207 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000210 if (!st) {
211 st = ERR_PTR(-ENOMEM);
212 goto err_phys;
213 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214
215 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
216 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000217 st = ERR_PTR(-ENOMEM);
218 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219 }
220
221 sg = st->sgl;
222 sg->offset = 0;
223 sg->length = obj->base.size;
224
Chris Wilsondbb43512016-12-07 13:34:11 +0000225 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 sg_dma_len(sg) = obj->base.size;
227
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 obj->phys_handle = phys;
229 return st;
230
231err_phys:
232 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100233 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234}
235
Chris Wilsone27ab732017-06-15 13:38:49 +0100236static void __start_cpu_write(struct drm_i915_gem_object *obj)
237{
238 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
239 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
240 if (cpu_write_needs_clflush(obj))
241 obj->cache_dirty = true;
242}
243
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000245__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000246 struct sg_table *pages,
247 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100249 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 if (obj->mm.madv == I915_MADV_DONTNEED)
252 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253
Chris Wilsone5facdf2016-12-23 14:57:57 +0000254 if (needs_clflush &&
255 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100256 !(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000257 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100258
Chris Wilsone27ab732017-06-15 13:38:49 +0100259 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100260}
261
262static void
263i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
264 struct sg_table *pages)
265{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000266 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100267
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100268 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500269 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100271 int i;
272
273 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274 struct page *page;
275 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100276
Chris Wilson6a2c4232014-11-04 04:51:40 -0800277 page = shmem_read_mapping_page(mapping, i);
278 if (IS_ERR(page))
279 continue;
280
281 dst = kmap_atomic(page);
282 drm_clflush_virt_range(vaddr, PAGE_SIZE);
283 memcpy(dst, vaddr, PAGE_SIZE);
284 kunmap_atomic(dst);
285
286 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100287 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100288 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300289 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100290 vaddr += PAGE_SIZE;
291 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100293 }
294
Chris Wilson03ac84f2016-10-28 13:58:36 +0100295 sg_free_table(pages);
296 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000297
298 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800299}
300
301static void
302i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
303{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100304 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305}
306
307static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
308 .get_pages = i915_gem_object_get_pages_phys,
309 .put_pages = i915_gem_object_put_pages_phys,
310 .release = i915_gem_object_release_phys,
311};
312
Chris Wilson581ab1f2017-02-15 16:39:00 +0000313static const struct drm_i915_gem_object_ops i915_gem_object_ops;
314
Chris Wilson35a96112016-08-14 18:44:40 +0100315int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316{
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100320
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 lockdep_assert_held(&obj->base.dev->struct_mutex);
322
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100327 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
330 I915_WAIT_LOCKED |
331 I915_WAIT_ALL,
332 MAX_SCHEDULE_TIMEOUT,
333 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
337 i915_gem_retire_requests(to_i915(obj->base.dev));
338
Chris Wilsonaa653a62016-08-04 07:52:27 +0100339 while ((vma = list_first_entry_or_null(&obj->vma_list,
340 struct i915_vma,
341 obj_link))) {
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
344 if (ret)
345 break;
346 }
347 list_splice(&still_in_list, &obj->vma_list);
348
349 return ret;
350}
351
Chris Wilsone95433c2016-10-28 13:58:27 +0100352static long
353i915_gem_object_wait_fence(struct dma_fence *fence,
354 unsigned int flags,
355 long timeout,
356 struct intel_rps_client *rps)
357{
358 struct drm_i915_gem_request *rq;
359
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
361
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
363 return timeout;
364
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
368 timeout);
369
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
372 goto out;
373
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
388 */
389 if (rps) {
390 if (INTEL_GEN(rq->i915) >= 6)
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100391 gen6_rps_boost(rq, rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100392 else
393 rps = NULL;
394 }
395
396 timeout = i915_wait_request(rq, flags, timeout);
397
398out:
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
401
Chris Wilsone95433c2016-10-28 13:58:27 +0100402 return timeout;
403}
404
405static long
406i915_gem_object_wait_reservation(struct reservation_object *resv,
407 unsigned int flags,
408 long timeout,
409 struct intel_rps_client *rps)
410{
Chris Wilsone54ca972017-02-17 15:13:04 +0000411 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100412 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000413 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100414
415 if (flags & I915_WAIT_ALL) {
416 struct dma_fence **shared;
417 unsigned int count, i;
418 int ret;
419
420 ret = reservation_object_get_fences_rcu(resv,
421 &excl, &count, &shared);
422 if (ret)
423 return ret;
424
425 for (i = 0; i < count; i++) {
426 timeout = i915_gem_object_wait_fence(shared[i],
427 flags, timeout,
428 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000429 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100430 break;
431
432 dma_fence_put(shared[i]);
433 }
434
435 for (; i < count; i++)
436 dma_fence_put(shared[i]);
437 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000438
439 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100440 } else {
441 excl = reservation_object_get_excl_rcu(resv);
442 }
443
Chris Wilsone54ca972017-02-17 15:13:04 +0000444 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100445 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000446 prune_fences = timeout >= 0;
447 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100448
449 dma_fence_put(excl);
450
Chris Wilson03d1cac2017-03-08 13:26:28 +0000451 /* Oportunistically prune the fences iff we know they have *all* been
452 * signaled and that the reservation object has not been changed (i.e.
453 * no new fences have been added).
454 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000455 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000456 if (reservation_object_trylock(resv)) {
457 if (!__read_seqcount_retry(&resv->seq, seq))
458 reservation_object_add_excl_fence(resv, NULL);
459 reservation_object_unlock(resv);
460 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000461 }
462
Chris Wilsone95433c2016-10-28 13:58:27 +0100463 return timeout;
464}
465
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000466static void __fence_set_priority(struct dma_fence *fence, int prio)
467{
468 struct drm_i915_gem_request *rq;
469 struct intel_engine_cs *engine;
470
471 if (!dma_fence_is_i915(fence))
472 return;
473
474 rq = to_request(fence);
475 engine = rq->engine;
476 if (!engine->schedule)
477 return;
478
479 engine->schedule(rq, prio);
480}
481
482static void fence_set_priority(struct dma_fence *fence, int prio)
483{
484 /* Recurse once into a fence-array */
485 if (dma_fence_is_array(fence)) {
486 struct dma_fence_array *array = to_dma_fence_array(fence);
487 int i;
488
489 for (i = 0; i < array->num_fences; i++)
490 __fence_set_priority(array->fences[i], prio);
491 } else {
492 __fence_set_priority(fence, prio);
493 }
494}
495
496int
497i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
498 unsigned int flags,
499 int prio)
500{
501 struct dma_fence *excl;
502
503 if (flags & I915_WAIT_ALL) {
504 struct dma_fence **shared;
505 unsigned int count, i;
506 int ret;
507
508 ret = reservation_object_get_fences_rcu(obj->resv,
509 &excl, &count, &shared);
510 if (ret)
511 return ret;
512
513 for (i = 0; i < count; i++) {
514 fence_set_priority(shared[i], prio);
515 dma_fence_put(shared[i]);
516 }
517
518 kfree(shared);
519 } else {
520 excl = reservation_object_get_excl_rcu(obj->resv);
521 }
522
523 if (excl) {
524 fence_set_priority(excl, prio);
525 dma_fence_put(excl);
526 }
527 return 0;
528}
529
Chris Wilson00e60f22016-08-04 16:32:40 +0100530/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100532 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100533 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
534 * @timeout: how long to wait
535 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100536 */
537int
Chris Wilsone95433c2016-10-28 13:58:27 +0100538i915_gem_object_wait(struct drm_i915_gem_object *obj,
539 unsigned int flags,
540 long timeout,
541 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100542{
Chris Wilsone95433c2016-10-28 13:58:27 +0100543 might_sleep();
544#if IS_ENABLED(CONFIG_LOCKDEP)
545 GEM_BUG_ON(debug_locks &&
546 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
547 !!(flags & I915_WAIT_LOCKED));
548#endif
549 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100550
Chris Wilsond07f0e52016-10-28 13:58:44 +0100551 timeout = i915_gem_object_wait_reservation(obj->resv,
552 flags, timeout,
553 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100554 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100555}
556
557static struct intel_rps_client *to_rps_client(struct drm_file *file)
558{
559 struct drm_i915_file_private *fpriv = file->driver_priv;
560
561 return &fpriv->rps;
562}
563
Chris Wilson00731152014-05-21 12:42:56 +0100564static int
565i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
566 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100567 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100568{
Chris Wilson00731152014-05-21 12:42:56 +0100569 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300570 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800571
572 /* We manually control the domain here and pretend that it
573 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
574 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700575 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000576 if (copy_from_user(vaddr, user_data, args->size))
577 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100578
Chris Wilson6a2c4232014-11-04 04:51:40 -0800579 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000580 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200581
Chris Wilsond59b21e2017-02-22 11:40:49 +0000582 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000583 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100584}
585
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000586void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000587{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100588 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000589}
590
591void i915_gem_object_free(struct drm_i915_gem_object *obj)
592{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100593 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100594 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000595}
596
Dave Airlieff72145b2011-02-07 12:16:14 +1000597static int
598i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000599 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000600 uint64_t size,
601 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700602{
Chris Wilson05394f32010-11-08 19:18:58 +0000603 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300604 int ret;
605 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700606
Dave Airlieff72145b2011-02-07 12:16:14 +1000607 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200608 if (size == 0)
609 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700610
611 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000612 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100613 if (IS_ERR(obj))
614 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Chris Wilson05394f32010-11-08 19:18:58 +0000616 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100617 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100618 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200619 if (ret)
620 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100621
Dave Airlieff72145b2011-02-07 12:16:14 +1000622 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700623 return 0;
624}
625
Dave Airlieff72145b2011-02-07 12:16:14 +1000626int
627i915_gem_dumb_create(struct drm_file *file,
628 struct drm_device *dev,
629 struct drm_mode_create_dumb *args)
630{
631 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300632 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000633 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000634 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000635 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000636}
637
Chris Wilsone27ab732017-06-15 13:38:49 +0100638static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
639{
640 return !(obj->cache_level == I915_CACHE_NONE ||
641 obj->cache_level == I915_CACHE_WT);
642}
643
Dave Airlieff72145b2011-02-07 12:16:14 +1000644/**
645 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100646 * @dev: drm device pointer
647 * @data: ioctl data blob
648 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000649 */
650int
651i915_gem_create_ioctl(struct drm_device *dev, void *data,
652 struct drm_file *file)
653{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000654 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000655 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200656
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000657 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100658
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000659 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000660 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000661}
662
Chris Wilsonef749212017-04-12 12:01:10 +0100663static inline enum fb_op_origin
664fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
665{
666 return (domain == I915_GEM_DOMAIN_GTT ?
667 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
668}
669
670static void
671flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
672{
673 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
674
675 if (!(obj->base.write_domain & flush_domains))
676 return;
677
678 /* No actual flushing is required for the GTT write domain. Writes
679 * to it "immediately" go to main memory as far as we know, so there's
680 * no chipset flush. It also doesn't land in render cache.
681 *
682 * However, we do have to enforce the order so that all writes through
683 * the GTT land before any writes to the device, such as updates to
684 * the GATT itself.
685 *
686 * We also have to wait a bit for the writes to land from the GTT.
687 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
688 * timing. This issue has only been observed when switching quickly
689 * between GTT writes and CPU reads from inside the kernel on recent hw,
690 * and it appears to only affect discrete GTT blocks (i.e. on LLC
691 * system agents we cannot reproduce this behaviour).
692 */
693 wmb();
694
695 switch (obj->base.write_domain) {
696 case I915_GEM_DOMAIN_GTT:
697 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) {
698 if (intel_runtime_pm_get_if_in_use(dev_priv)) {
699 spin_lock_irq(&dev_priv->uncore.lock);
700 POSTING_READ_FW(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
701 spin_unlock_irq(&dev_priv->uncore.lock);
702 intel_runtime_pm_put(dev_priv);
703 }
704 }
705
706 intel_fb_obj_flush(obj,
707 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
708 break;
709
710 case I915_GEM_DOMAIN_CPU:
711 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
712 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100713
714 case I915_GEM_DOMAIN_RENDER:
715 if (gpu_write_needs_clflush(obj))
716 obj->cache_dirty = true;
717 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100718 }
719
720 obj->base.write_domain = 0;
721}
722
Daniel Vetter8c599672011-12-14 13:57:31 +0100723static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100724__copy_to_user_swizzled(char __user *cpu_vaddr,
725 const char *gpu_vaddr, int gpu_offset,
726 int length)
727{
728 int ret, cpu_offset = 0;
729
730 while (length > 0) {
731 int cacheline_end = ALIGN(gpu_offset + 1, 64);
732 int this_length = min(cacheline_end - gpu_offset, length);
733 int swizzled_gpu_offset = gpu_offset ^ 64;
734
735 ret = __copy_to_user(cpu_vaddr + cpu_offset,
736 gpu_vaddr + swizzled_gpu_offset,
737 this_length);
738 if (ret)
739 return ret + length;
740
741 cpu_offset += this_length;
742 gpu_offset += this_length;
743 length -= this_length;
744 }
745
746 return 0;
747}
748
749static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700750__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
751 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100752 int length)
753{
754 int ret, cpu_offset = 0;
755
756 while (length > 0) {
757 int cacheline_end = ALIGN(gpu_offset + 1, 64);
758 int this_length = min(cacheline_end - gpu_offset, length);
759 int swizzled_gpu_offset = gpu_offset ^ 64;
760
761 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
762 cpu_vaddr + cpu_offset,
763 this_length);
764 if (ret)
765 return ret + length;
766
767 cpu_offset += this_length;
768 gpu_offset += this_length;
769 length -= this_length;
770 }
771
772 return 0;
773}
774
Brad Volkin4c914c02014-02-18 10:15:45 -0800775/*
776 * Pins the specified object's pages and synchronizes the object with
777 * GPU accesses. Sets needs_clflush to non-zero if the caller should
778 * flush the object from the CPU cache.
779 */
780int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100781 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800782{
783 int ret;
784
Chris Wilsone95433c2016-10-28 13:58:27 +0100785 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800786
Chris Wilsone95433c2016-10-28 13:58:27 +0100787 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100788 if (!i915_gem_object_has_struct_page(obj))
789 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800790
Chris Wilsone95433c2016-10-28 13:58:27 +0100791 ret = i915_gem_object_wait(obj,
792 I915_WAIT_INTERRUPTIBLE |
793 I915_WAIT_LOCKED,
794 MAX_SCHEDULE_TIMEOUT,
795 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100796 if (ret)
797 return ret;
798
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100799 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100800 if (ret)
801 return ret;
802
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100803 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ ||
804 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000805 ret = i915_gem_object_set_to_cpu_domain(obj, false);
806 if (ret)
807 goto err_unpin;
808 else
809 goto out;
810 }
811
Chris Wilsonef749212017-04-12 12:01:10 +0100812 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100813
Chris Wilson43394c72016-08-18 17:16:47 +0100814 /* If we're not in the cpu read domain, set ourself into the gtt
815 * read domain and manually flush cachelines (if required). This
816 * optimizes for the case when the gpu will dirty the data
817 * anyway again before the next pread happens.
818 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100819 if (!obj->cache_dirty &&
820 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000821 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800822
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000823out:
Chris Wilson97649512016-08-18 17:16:50 +0100824 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100825 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100826
827err_unpin:
828 i915_gem_object_unpin_pages(obj);
829 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100830}
831
832int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
833 unsigned int *needs_clflush)
834{
835 int ret;
836
Chris Wilsone95433c2016-10-28 13:58:27 +0100837 lockdep_assert_held(&obj->base.dev->struct_mutex);
838
Chris Wilson43394c72016-08-18 17:16:47 +0100839 *needs_clflush = 0;
840 if (!i915_gem_object_has_struct_page(obj))
841 return -ENODEV;
842
Chris Wilsone95433c2016-10-28 13:58:27 +0100843 ret = i915_gem_object_wait(obj,
844 I915_WAIT_INTERRUPTIBLE |
845 I915_WAIT_LOCKED |
846 I915_WAIT_ALL,
847 MAX_SCHEDULE_TIMEOUT,
848 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100849 if (ret)
850 return ret;
851
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100852 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100853 if (ret)
854 return ret;
855
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100856 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE ||
857 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000858 ret = i915_gem_object_set_to_cpu_domain(obj, true);
859 if (ret)
860 goto err_unpin;
861 else
862 goto out;
863 }
864
Chris Wilsonef749212017-04-12 12:01:10 +0100865 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100866
Chris Wilson43394c72016-08-18 17:16:47 +0100867 /* If we're not in the cpu write domain, set ourself into the
868 * gtt write domain and manually flush cachelines (as required).
869 * This optimizes for the case when the gpu will use the data
870 * right away and we therefore have to clflush anyway.
871 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100872 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000873 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100874
Chris Wilsone27ab732017-06-15 13:38:49 +0100875 /*
876 * Same trick applies to invalidate partially written
877 * cachelines read before writing.
878 */
879 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
880 *needs_clflush |= CLFLUSH_BEFORE;
881 }
Chris Wilson43394c72016-08-18 17:16:47 +0100882
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000883out:
Chris Wilson43394c72016-08-18 17:16:47 +0100884 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100885 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100886 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100887 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100888
889err_unpin:
890 i915_gem_object_unpin_pages(obj);
891 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800892}
893
Daniel Vetter23c18c72012-03-25 19:47:42 +0200894static void
895shmem_clflush_swizzled_range(char *addr, unsigned long length,
896 bool swizzled)
897{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200898 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200899 unsigned long start = (unsigned long) addr;
900 unsigned long end = (unsigned long) addr + length;
901
902 /* For swizzling simply ensure that we always flush both
903 * channels. Lame, but simple and it works. Swizzled
904 * pwrite/pread is far from a hotpath - current userspace
905 * doesn't use it at all. */
906 start = round_down(start, 128);
907 end = round_up(end, 128);
908
909 drm_clflush_virt_range((void *)start, end - start);
910 } else {
911 drm_clflush_virt_range(addr, length);
912 }
913
914}
915
Daniel Vetterd174bd62012-03-25 19:47:40 +0200916/* Only difference to the fast-path function is that this can handle bit17
917 * and uses non-atomic copy and kmap functions. */
918static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100919shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200920 char __user *user_data,
921 bool page_do_bit17_swizzling, bool needs_clflush)
922{
923 char *vaddr;
924 int ret;
925
926 vaddr = kmap(page);
927 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100928 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200929 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200930
931 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100932 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200933 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100934 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200935 kunmap(page);
936
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100937 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200938}
939
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100940static int
941shmem_pread(struct page *page, int offset, int length, char __user *user_data,
942 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530943{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100944 int ret;
945
946 ret = -ENODEV;
947 if (!page_do_bit17_swizzling) {
948 char *vaddr = kmap_atomic(page);
949
950 if (needs_clflush)
951 drm_clflush_virt_range(vaddr + offset, length);
952 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
953 kunmap_atomic(vaddr);
954 }
955 if (ret == 0)
956 return 0;
957
958 return shmem_pread_slow(page, offset, length, user_data,
959 page_do_bit17_swizzling, needs_clflush);
960}
961
962static int
963i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
964 struct drm_i915_gem_pread *args)
965{
966 char __user *user_data;
967 u64 remain;
968 unsigned int obj_do_bit17_swizzling;
969 unsigned int needs_clflush;
970 unsigned int idx, offset;
971 int ret;
972
973 obj_do_bit17_swizzling = 0;
974 if (i915_gem_object_needs_bit17_swizzle(obj))
975 obj_do_bit17_swizzling = BIT(17);
976
977 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
978 if (ret)
979 return ret;
980
981 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
982 mutex_unlock(&obj->base.dev->struct_mutex);
983 if (ret)
984 return ret;
985
986 remain = args->size;
987 user_data = u64_to_user_ptr(args->data_ptr);
988 offset = offset_in_page(args->offset);
989 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
990 struct page *page = i915_gem_object_get_page(obj, idx);
991 int length;
992
993 length = remain;
994 if (offset + length > PAGE_SIZE)
995 length = PAGE_SIZE - offset;
996
997 ret = shmem_pread(page, offset, length, user_data,
998 page_to_phys(page) & obj_do_bit17_swizzling,
999 needs_clflush);
1000 if (ret)
1001 break;
1002
1003 remain -= length;
1004 user_data += length;
1005 offset = 0;
1006 }
1007
1008 i915_gem_obj_finish_shmem_access(obj);
1009 return ret;
1010}
1011
1012static inline bool
1013gtt_user_read(struct io_mapping *mapping,
1014 loff_t base, int offset,
1015 char __user *user_data, int length)
1016{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301017 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001018 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301019
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301020 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001021 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1022 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1023 io_mapping_unmap_atomic(vaddr);
1024 if (unwritten) {
1025 vaddr = (void __force *)
1026 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1027 unwritten = copy_to_user(user_data, vaddr + offset, length);
1028 io_mapping_unmap(vaddr);
1029 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301030 return unwritten;
1031}
1032
1033static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001034i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1035 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301036{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001037 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1038 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301039 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001040 struct i915_vma *vma;
1041 void __user *user_data;
1042 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301043 int ret;
1044
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001045 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1046 if (ret)
1047 return ret;
1048
1049 intel_runtime_pm_get(i915);
1050 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1051 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001052 if (!IS_ERR(vma)) {
1053 node.start = i915_ggtt_offset(vma);
1054 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001055 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001056 if (ret) {
1057 i915_vma_unpin(vma);
1058 vma = ERR_PTR(ret);
1059 }
1060 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001061 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001062 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301063 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001064 goto out_unlock;
1065 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301066 }
1067
1068 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1069 if (ret)
1070 goto out_unpin;
1071
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001072 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301073
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001074 user_data = u64_to_user_ptr(args->data_ptr);
1075 remain = args->size;
1076 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301077
1078 while (remain > 0) {
1079 /* Operation in this page
1080 *
1081 * page_base = page offset within aperture
1082 * page_offset = offset within page
1083 * page_length = bytes to copy for this page
1084 */
1085 u32 page_base = node.start;
1086 unsigned page_offset = offset_in_page(offset);
1087 unsigned page_length = PAGE_SIZE - page_offset;
1088 page_length = remain < page_length ? remain : page_length;
1089 if (node.allocated) {
1090 wmb();
1091 ggtt->base.insert_page(&ggtt->base,
1092 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001093 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301094 wmb();
1095 } else {
1096 page_base += offset & PAGE_MASK;
1097 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001098
1099 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1100 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301101 ret = -EFAULT;
1102 break;
1103 }
1104
1105 remain -= page_length;
1106 user_data += page_length;
1107 offset += page_length;
1108 }
1109
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001110 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301111out_unpin:
1112 if (node.allocated) {
1113 wmb();
1114 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001115 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301116 remove_mappable_node(&node);
1117 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001118 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301119 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001120out_unlock:
1121 intel_runtime_pm_put(i915);
1122 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001123
Eric Anholteb014592009-03-10 11:44:52 -07001124 return ret;
1125}
1126
Eric Anholt673a3942008-07-30 12:06:12 -07001127/**
1128 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001129 * @dev: drm device pointer
1130 * @data: ioctl data blob
1131 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001132 *
1133 * On error, the contents of *data are undefined.
1134 */
1135int
1136i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001137 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001138{
1139 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001140 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001141 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001142
Chris Wilson51311d02010-11-17 09:10:42 +00001143 if (args->size == 0)
1144 return 0;
1145
1146 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001147 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001148 args->size))
1149 return -EFAULT;
1150
Chris Wilson03ac0642016-07-20 13:31:51 +01001151 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001152 if (!obj)
1153 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001154
Chris Wilson7dcd2492010-09-26 20:21:44 +01001155 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001156 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001157 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001158 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001159 }
1160
Chris Wilsondb53a302011-02-03 11:57:46 +00001161 trace_i915_gem_object_pread(obj, args->offset, args->size);
1162
Chris Wilsone95433c2016-10-28 13:58:27 +01001163 ret = i915_gem_object_wait(obj,
1164 I915_WAIT_INTERRUPTIBLE,
1165 MAX_SCHEDULE_TIMEOUT,
1166 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001167 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001168 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001169
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001170 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001171 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001172 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001173
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001174 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001175 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001176 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301177
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001178 i915_gem_object_unpin_pages(obj);
1179out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001180 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001181 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001182}
1183
Keith Packard0839ccb2008-10-30 19:38:48 -07001184/* This is the fast write path which cannot handle
1185 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001186 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001187
Chris Wilsonfe115622016-10-28 13:58:40 +01001188static inline bool
1189ggtt_write(struct io_mapping *mapping,
1190 loff_t base, int offset,
1191 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001192{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001193 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001194 unsigned long unwritten;
1195
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001196 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001197 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1198 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001199 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001200 io_mapping_unmap_atomic(vaddr);
1201 if (unwritten) {
1202 vaddr = (void __force *)
1203 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1204 unwritten = copy_from_user(vaddr + offset, user_data, length);
1205 io_mapping_unmap(vaddr);
1206 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001207
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001208 return unwritten;
1209}
1210
Eric Anholt3de09aa2009-03-09 09:42:23 -07001211/**
1212 * This is the fast pwrite path, where we copy the data directly from the
1213 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001214 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001215 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001216 */
Eric Anholt673a3942008-07-30 12:06:12 -07001217static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001218i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1219 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001220{
Chris Wilsonfe115622016-10-28 13:58:40 +01001221 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301222 struct i915_ggtt *ggtt = &i915->ggtt;
1223 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001224 struct i915_vma *vma;
1225 u64 remain, offset;
1226 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301227 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301228
Chris Wilsonfe115622016-10-28 13:58:40 +01001229 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1230 if (ret)
1231 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001232
Chris Wilson9c870d02016-10-24 13:42:15 +01001233 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001234 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001235 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001236 if (!IS_ERR(vma)) {
1237 node.start = i915_ggtt_offset(vma);
1238 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001239 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001240 if (ret) {
1241 i915_vma_unpin(vma);
1242 vma = ERR_PTR(ret);
1243 }
1244 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001245 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001246 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301247 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001248 goto out_unlock;
1249 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301250 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001251
1252 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1253 if (ret)
1254 goto out_unpin;
1255
Chris Wilsonfe115622016-10-28 13:58:40 +01001256 mutex_unlock(&i915->drm.struct_mutex);
1257
Chris Wilsonb19482d2016-08-18 17:16:43 +01001258 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001259
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301260 user_data = u64_to_user_ptr(args->data_ptr);
1261 offset = args->offset;
1262 remain = args->size;
1263 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001264 /* Operation in this page
1265 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001266 * page_base = page offset within aperture
1267 * page_offset = offset within page
1268 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001269 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301270 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001271 unsigned int page_offset = offset_in_page(offset);
1272 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301273 page_length = remain < page_length ? remain : page_length;
1274 if (node.allocated) {
1275 wmb(); /* flush the write before we modify the GGTT */
1276 ggtt->base.insert_page(&ggtt->base,
1277 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1278 node.start, I915_CACHE_NONE, 0);
1279 wmb(); /* flush modifications to the GGTT (insert_page) */
1280 } else {
1281 page_base += offset & PAGE_MASK;
1282 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001283 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001284 * source page isn't available. Return the error and we'll
1285 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301286 * If the object is non-shmem backed, we retry again with the
1287 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001288 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001289 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1290 user_data, page_length)) {
1291 ret = -EFAULT;
1292 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001293 }
Eric Anholt673a3942008-07-30 12:06:12 -07001294
Keith Packard0839ccb2008-10-30 19:38:48 -07001295 remain -= page_length;
1296 user_data += page_length;
1297 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001298 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001299 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001300
1301 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001302out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301303 if (node.allocated) {
1304 wmb();
1305 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001306 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301307 remove_mappable_node(&node);
1308 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001309 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301310 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001311out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001312 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001313 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001314 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001315}
1316
Eric Anholt673a3942008-07-30 12:06:12 -07001317static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001318shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001319 char __user *user_data,
1320 bool page_do_bit17_swizzling,
1321 bool needs_clflush_before,
1322 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001323{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001324 char *vaddr;
1325 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001326
Daniel Vetterd174bd62012-03-25 19:47:40 +02001327 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001328 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001329 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001330 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001331 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001332 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1333 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001334 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001335 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001336 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001337 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001338 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001339 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001340
Chris Wilson755d2212012-09-04 21:02:55 +01001341 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001342}
1343
Chris Wilsonfe115622016-10-28 13:58:40 +01001344/* Per-page copy function for the shmem pwrite fastpath.
1345 * Flushes invalid cachelines before writing to the target if
1346 * needs_clflush_before is set and flushes out any written cachelines after
1347 * writing if needs_clflush is set.
1348 */
Eric Anholt40123c12009-03-09 13:42:30 -07001349static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001350shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1351 bool page_do_bit17_swizzling,
1352 bool needs_clflush_before,
1353 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001354{
Chris Wilsonfe115622016-10-28 13:58:40 +01001355 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001356
Chris Wilsonfe115622016-10-28 13:58:40 +01001357 ret = -ENODEV;
1358 if (!page_do_bit17_swizzling) {
1359 char *vaddr = kmap_atomic(page);
1360
1361 if (needs_clflush_before)
1362 drm_clflush_virt_range(vaddr + offset, len);
1363 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1364 if (needs_clflush_after)
1365 drm_clflush_virt_range(vaddr + offset, len);
1366
1367 kunmap_atomic(vaddr);
1368 }
1369 if (ret == 0)
1370 return ret;
1371
1372 return shmem_pwrite_slow(page, offset, len, user_data,
1373 page_do_bit17_swizzling,
1374 needs_clflush_before,
1375 needs_clflush_after);
1376}
1377
1378static int
1379i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1380 const struct drm_i915_gem_pwrite *args)
1381{
1382 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1383 void __user *user_data;
1384 u64 remain;
1385 unsigned int obj_do_bit17_swizzling;
1386 unsigned int partial_cacheline_write;
1387 unsigned int needs_clflush;
1388 unsigned int offset, idx;
1389 int ret;
1390
1391 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001392 if (ret)
1393 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001394
Chris Wilsonfe115622016-10-28 13:58:40 +01001395 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1396 mutex_unlock(&i915->drm.struct_mutex);
1397 if (ret)
1398 return ret;
1399
1400 obj_do_bit17_swizzling = 0;
1401 if (i915_gem_object_needs_bit17_swizzle(obj))
1402 obj_do_bit17_swizzling = BIT(17);
1403
1404 /* If we don't overwrite a cacheline completely we need to be
1405 * careful to have up-to-date data by first clflushing. Don't
1406 * overcomplicate things and flush the entire patch.
1407 */
1408 partial_cacheline_write = 0;
1409 if (needs_clflush & CLFLUSH_BEFORE)
1410 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1411
Chris Wilson43394c72016-08-18 17:16:47 +01001412 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001413 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001414 offset = offset_in_page(args->offset);
1415 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1416 struct page *page = i915_gem_object_get_page(obj, idx);
1417 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001418
Chris Wilsonfe115622016-10-28 13:58:40 +01001419 length = remain;
1420 if (offset + length > PAGE_SIZE)
1421 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001422
Chris Wilsonfe115622016-10-28 13:58:40 +01001423 ret = shmem_pwrite(page, offset, length, user_data,
1424 page_to_phys(page) & obj_do_bit17_swizzling,
1425 (offset | length) & partial_cacheline_write,
1426 needs_clflush & CLFLUSH_AFTER);
1427 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001428 break;
1429
Chris Wilsonfe115622016-10-28 13:58:40 +01001430 remain -= length;
1431 user_data += length;
1432 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001433 }
1434
Chris Wilsond59b21e2017-02-22 11:40:49 +00001435 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001436 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001437 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001438}
1439
1440/**
1441 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001442 * @dev: drm device
1443 * @data: ioctl data blob
1444 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001445 *
1446 * On error, the contents of the buffer that were to be modified are undefined.
1447 */
1448int
1449i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001450 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001451{
1452 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001453 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001454 int ret;
1455
1456 if (args->size == 0)
1457 return 0;
1458
1459 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001460 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001461 args->size))
1462 return -EFAULT;
1463
Chris Wilson03ac0642016-07-20 13:31:51 +01001464 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001465 if (!obj)
1466 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001467
Chris Wilson7dcd2492010-09-26 20:21:44 +01001468 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001469 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001470 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001471 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001472 }
1473
Chris Wilsondb53a302011-02-03 11:57:46 +00001474 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1475
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001476 ret = -ENODEV;
1477 if (obj->ops->pwrite)
1478 ret = obj->ops->pwrite(obj, args);
1479 if (ret != -ENODEV)
1480 goto err;
1481
Chris Wilsone95433c2016-10-28 13:58:27 +01001482 ret = i915_gem_object_wait(obj,
1483 I915_WAIT_INTERRUPTIBLE |
1484 I915_WAIT_ALL,
1485 MAX_SCHEDULE_TIMEOUT,
1486 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001487 if (ret)
1488 goto err;
1489
Chris Wilsonfe115622016-10-28 13:58:40 +01001490 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001491 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001492 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001493
Daniel Vetter935aaa62012-03-25 19:47:35 +02001494 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001495 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1496 * it would end up going through the fenced access, and we'll get
1497 * different detiling behavior between reading and writing.
1498 * pread/pwrite currently are reading and writing from the CPU
1499 * perspective, requiring manual detiling by the client.
1500 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001501 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001502 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001503 /* Note that the gtt paths might fail with non-page-backed user
1504 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001505 * textures). Fallback to the shmem path in that case.
1506 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001507 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001508
Chris Wilsond1054ee2016-07-16 18:42:36 +01001509 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001510 if (obj->phys_handle)
1511 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301512 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001513 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001514 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001515
Chris Wilsonfe115622016-10-28 13:58:40 +01001516 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001517err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001518 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001519 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001520}
1521
Chris Wilson40e62d52016-10-28 13:58:41 +01001522static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1523{
1524 struct drm_i915_private *i915;
1525 struct list_head *list;
1526 struct i915_vma *vma;
1527
1528 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1529 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001530 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001531
1532 if (i915_vma_is_active(vma))
1533 continue;
1534
1535 if (!drm_mm_node_allocated(&vma->node))
1536 continue;
1537
1538 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1539 }
1540
1541 i915 = to_i915(obj->base.dev);
1542 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001543 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001544}
1545
Eric Anholt673a3942008-07-30 12:06:12 -07001546/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001547 * Called when user space prepares to use an object with the CPU, either
1548 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001549 * @dev: drm device
1550 * @data: ioctl data blob
1551 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001552 */
1553int
1554i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001555 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001556{
1557 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001558 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001559 uint32_t read_domains = args->read_domains;
1560 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001561 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001562
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001563 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001564 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001565 return -EINVAL;
1566
1567 /* Having something in the write domain implies it's in the read
1568 * domain, and only that read domain. Enforce that in the request.
1569 */
1570 if (write_domain != 0 && read_domains != write_domain)
1571 return -EINVAL;
1572
Chris Wilson03ac0642016-07-20 13:31:51 +01001573 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001574 if (!obj)
1575 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001576
Chris Wilson3236f572012-08-24 09:35:09 +01001577 /* Try to flush the object off the GPU without holding the lock.
1578 * We will repeat the flush holding the lock in the normal manner
1579 * to catch cases where we are gazumped.
1580 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001581 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001582 I915_WAIT_INTERRUPTIBLE |
1583 (write_domain ? I915_WAIT_ALL : 0),
1584 MAX_SCHEDULE_TIMEOUT,
1585 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001586 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001587 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001588
Chris Wilson40e62d52016-10-28 13:58:41 +01001589 /* Flush and acquire obj->pages so that we are coherent through
1590 * direct access in memory with previous cached writes through
1591 * shmemfs and that our cache domain tracking remains valid.
1592 * For example, if the obj->filp was moved to swap without us
1593 * being notified and releasing the pages, we would mistakenly
1594 * continue to assume that the obj remained out of the CPU cached
1595 * domain.
1596 */
1597 err = i915_gem_object_pin_pages(obj);
1598 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001599 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001600
1601 err = i915_mutex_lock_interruptible(dev);
1602 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001603 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001604
Chris Wilsone22d8e32017-04-12 12:01:11 +01001605 if (read_domains & I915_GEM_DOMAIN_WC)
1606 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1607 else if (read_domains & I915_GEM_DOMAIN_GTT)
1608 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301609 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001610 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001611
1612 /* And bump the LRU for this access */
1613 i915_gem_object_bump_inactive_ggtt(obj);
1614
1615 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001616
Daniel Vetter031b6982015-06-26 19:35:16 +02001617 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001618 intel_fb_obj_invalidate(obj,
1619 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001620
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001621out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001622 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001623out:
1624 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001625 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001626}
1627
1628/**
1629 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001630 * @dev: drm device
1631 * @data: ioctl data blob
1632 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001633 */
1634int
1635i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001636 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001637{
1638 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001639 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001640
Chris Wilson03ac0642016-07-20 13:31:51 +01001641 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001642 if (!obj)
1643 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001644
Eric Anholt673a3942008-07-30 12:06:12 -07001645 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001646 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001647 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001648
1649 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001650}
1651
1652/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001653 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1654 * it is mapped to.
1655 * @dev: drm device
1656 * @data: ioctl data blob
1657 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001658 *
1659 * While the mapping holds a reference on the contents of the object, it doesn't
1660 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001661 *
1662 * IMPORTANT:
1663 *
1664 * DRM driver writers who look a this function as an example for how to do GEM
1665 * mmap support, please don't implement mmap support like here. The modern way
1666 * to implement DRM mmap support is with an mmap offset ioctl (like
1667 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1668 * That way debug tooling like valgrind will understand what's going on, hiding
1669 * the mmap call in a driver private ioctl will break that. The i915 driver only
1670 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001671 */
1672int
1673i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001674 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001675{
1676 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001677 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001678 unsigned long addr;
1679
Akash Goel1816f922015-01-02 16:29:30 +05301680 if (args->flags & ~(I915_MMAP_WC))
1681 return -EINVAL;
1682
Borislav Petkov568a58e2016-03-29 17:42:01 +02001683 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301684 return -ENODEV;
1685
Chris Wilson03ac0642016-07-20 13:31:51 +01001686 obj = i915_gem_object_lookup(file, args->handle);
1687 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001688 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001689
Daniel Vetter1286ff72012-05-10 15:25:09 +02001690 /* prime objects have no backing filp to GEM mmap
1691 * pages from.
1692 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001693 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001694 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001695 return -EINVAL;
1696 }
1697
Chris Wilson03ac0642016-07-20 13:31:51 +01001698 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001699 PROT_READ | PROT_WRITE, MAP_SHARED,
1700 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301701 if (args->flags & I915_MMAP_WC) {
1702 struct mm_struct *mm = current->mm;
1703 struct vm_area_struct *vma;
1704
Michal Hocko80a89a52016-05-23 16:26:11 -07001705 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001706 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001707 return -EINTR;
1708 }
Akash Goel1816f922015-01-02 16:29:30 +05301709 vma = find_vma(mm, addr);
1710 if (vma)
1711 vma->vm_page_prot =
1712 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1713 else
1714 addr = -ENOMEM;
1715 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001716
1717 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001718 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301719 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001720 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001721 if (IS_ERR((void *)addr))
1722 return addr;
1723
1724 args->addr_ptr = (uint64_t) addr;
1725
1726 return 0;
1727}
1728
Chris Wilson03af84f2016-08-18 17:17:01 +01001729static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1730{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001731 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001732}
1733
Jesse Barnesde151cf2008-11-12 10:03:55 -08001734/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001735 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1736 *
1737 * A history of the GTT mmap interface:
1738 *
1739 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1740 * aligned and suitable for fencing, and still fit into the available
1741 * mappable space left by the pinned display objects. A classic problem
1742 * we called the page-fault-of-doom where we would ping-pong between
1743 * two objects that could not fit inside the GTT and so the memcpy
1744 * would page one object in at the expense of the other between every
1745 * single byte.
1746 *
1747 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1748 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1749 * object is too large for the available space (or simply too large
1750 * for the mappable aperture!), a view is created instead and faulted
1751 * into userspace. (This view is aligned and sized appropriately for
1752 * fenced access.)
1753 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001754 * 2 - Recognise WC as a separate cache domain so that we can flush the
1755 * delayed writes via GTT before performing direct access via WC.
1756 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001757 * Restrictions:
1758 *
1759 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1760 * hangs on some architectures, corruption on others. An attempt to service
1761 * a GTT page fault from a snoopable object will generate a SIGBUS.
1762 *
1763 * * the object must be able to fit into RAM (physical memory, though no
1764 * limited to the mappable aperture).
1765 *
1766 *
1767 * Caveats:
1768 *
1769 * * a new GTT page fault will synchronize rendering from the GPU and flush
1770 * all data to system memory. Subsequent access will not be synchronized.
1771 *
1772 * * all mappings are revoked on runtime device suspend.
1773 *
1774 * * there are only 8, 16 or 32 fence registers to share between all users
1775 * (older machines require fence register for display and blitter access
1776 * as well). Contention of the fence registers will cause the previous users
1777 * to be unmapped and any new access will generate new page faults.
1778 *
1779 * * running out of memory while servicing a fault may generate a SIGBUS,
1780 * rather than the expected SIGSEGV.
1781 */
1782int i915_gem_mmap_gtt_version(void)
1783{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001784 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001785}
1786
Chris Wilson2d4281b2017-01-10 09:56:32 +00001787static inline struct i915_ggtt_view
1788compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001789 pgoff_t page_offset,
1790 unsigned int chunk)
1791{
1792 struct i915_ggtt_view view;
1793
1794 if (i915_gem_object_is_tiled(obj))
1795 chunk = roundup(chunk, tile_row_pages(obj));
1796
Chris Wilson2d4281b2017-01-10 09:56:32 +00001797 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001798 view.partial.offset = rounddown(page_offset, chunk);
1799 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001800 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001801 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001802
1803 /* If the partial covers the entire object, just create a normal VMA. */
1804 if (chunk >= obj->base.size >> PAGE_SHIFT)
1805 view.type = I915_GGTT_VIEW_NORMAL;
1806
1807 return view;
1808}
1809
Chris Wilson4cc69072016-08-25 19:05:19 +01001810/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001811 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001812 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001813 *
1814 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1815 * from userspace. The fault handler takes care of binding the object to
1816 * the GTT (if needed), allocating and programming a fence register (again,
1817 * only if needed based on whether the old reg is still valid or the object
1818 * is tiled) and inserting a new PTE into the faulting process.
1819 *
1820 * Note that the faulting process may involve evicting existing objects
1821 * from the GTT and/or fence registers to make room. So performance may
1822 * suffer if the GTT working set is large or there are few fence registers
1823 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001824 *
1825 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1826 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001827 */
Dave Jiang11bac802017-02-24 14:56:41 -08001828int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001829{
Chris Wilson03af84f2016-08-18 17:17:01 +01001830#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001831 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001832 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001833 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001834 struct drm_i915_private *dev_priv = to_i915(dev);
1835 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001836 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001837 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001838 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001839 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001840 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001841
Jesse Barnesde151cf2008-11-12 10:03:55 -08001842 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001843 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001844
Chris Wilsondb53a302011-02-03 11:57:46 +00001845 trace_i915_gem_object_fault(obj, page_offset, true, write);
1846
Chris Wilson6e4930f2014-02-07 18:37:06 -02001847 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001848 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001849 * repeat the flush holding the lock in the normal manner to catch cases
1850 * where we are gazumped.
1851 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001852 ret = i915_gem_object_wait(obj,
1853 I915_WAIT_INTERRUPTIBLE,
1854 MAX_SCHEDULE_TIMEOUT,
1855 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001856 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001857 goto err;
1858
Chris Wilson40e62d52016-10-28 13:58:41 +01001859 ret = i915_gem_object_pin_pages(obj);
1860 if (ret)
1861 goto err;
1862
Chris Wilsonb8f90962016-08-05 10:14:07 +01001863 intel_runtime_pm_get(dev_priv);
1864
1865 ret = i915_mutex_lock_interruptible(dev);
1866 if (ret)
1867 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001868
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001869 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001870 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001871 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001872 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001873 }
1874
Chris Wilson82118872016-08-18 17:17:05 +01001875 /* If the object is smaller than a couple of partial vma, it is
1876 * not worth only creating a single partial vma - we may as well
1877 * clear enough space for the full object.
1878 */
1879 flags = PIN_MAPPABLE;
1880 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1881 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1882
Chris Wilsona61007a2016-08-18 17:17:02 +01001883 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001884 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001885 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001886 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001887 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001888 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001889
Chris Wilson50349242016-08-18 17:17:04 +01001890 /* Userspace is now writing through an untracked VMA, abandon
1891 * all hope that the hardware is able to track future writes.
1892 */
1893 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1894
Chris Wilsona61007a2016-08-18 17:17:02 +01001895 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1896 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001897 if (IS_ERR(vma)) {
1898 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001899 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001900 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001901
Chris Wilsonc9839302012-11-20 10:45:17 +00001902 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1903 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001904 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001905
Chris Wilson49ef5292016-08-18 17:17:00 +01001906 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001907 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001908 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001909
Chris Wilson275f0392016-10-24 13:42:14 +01001910 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001911 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001912 if (list_empty(&obj->userfault_link))
1913 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001914
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001915 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001916 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001917 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001918 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1919 min_t(u64, vma->size, area->vm_end - area->vm_start),
1920 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001921
Chris Wilsonb8f90962016-08-05 10:14:07 +01001922err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001923 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001924err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001925 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001926err_rpm:
1927 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001928 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001929err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001930 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001931 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001932 /*
1933 * We eat errors when the gpu is terminally wedged to avoid
1934 * userspace unduly crashing (gl has no provisions for mmaps to
1935 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1936 * and so needs to be reported.
1937 */
1938 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001939 ret = VM_FAULT_SIGBUS;
1940 break;
1941 }
Chris Wilson045e7692010-11-07 09:18:22 +00001942 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001943 /*
1944 * EAGAIN means the gpu is hung and we'll wait for the error
1945 * handler to reset everything when re-faulting in
1946 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001947 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001948 case 0:
1949 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001950 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001951 case -EBUSY:
1952 /*
1953 * EBUSY is ok: this just means that another thread
1954 * already did the job.
1955 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001956 ret = VM_FAULT_NOPAGE;
1957 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001959 ret = VM_FAULT_OOM;
1960 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001961 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001962 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001963 ret = VM_FAULT_SIGBUS;
1964 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001965 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001966 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001967 ret = VM_FAULT_SIGBUS;
1968 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001969 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001970 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001971}
1972
1973/**
Chris Wilson901782b2009-07-10 08:18:50 +01001974 * i915_gem_release_mmap - remove physical page mappings
1975 * @obj: obj in question
1976 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001977 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001978 * relinquish ownership of the pages back to the system.
1979 *
1980 * It is vital that we remove the page mapping if we have mapped a tiled
1981 * object through the GTT and then lose the fence register due to
1982 * resource pressure. Similarly if the object has been moved out of the
1983 * aperture, than pages mapped into userspace must be revoked. Removing the
1984 * mapping will then trigger a page fault on the next user access, allowing
1985 * fixup by i915_gem_fault().
1986 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001987void
Chris Wilson05394f32010-11-08 19:18:58 +00001988i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001989{
Chris Wilson275f0392016-10-24 13:42:14 +01001990 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001991
Chris Wilson349f2cc2016-04-13 17:35:12 +01001992 /* Serialisation between user GTT access and our code depends upon
1993 * revoking the CPU's PTE whilst the mutex is held. The next user
1994 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001995 *
1996 * Note that RPM complicates somewhat by adding an additional
1997 * requirement that operations to the GGTT be made holding the RPM
1998 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001999 */
Chris Wilson275f0392016-10-24 13:42:14 +01002000 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002001 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002002
Chris Wilson3594a3e2016-10-24 13:42:16 +01002003 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01002004 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002005
Chris Wilson3594a3e2016-10-24 13:42:16 +01002006 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01002007 drm_vma_node_unmap(&obj->base.vma_node,
2008 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002009
2010 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2011 * memory transactions from userspace before we return. The TLB
2012 * flushing implied above by changing the PTE above *should* be
2013 * sufficient, an extra barrier here just provides us with a bit
2014 * of paranoid documentation about our requirement to serialise
2015 * memory writes before touching registers / GSM.
2016 */
2017 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002018
2019out:
2020 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002021}
2022
Chris Wilson7c108fd2016-10-24 13:42:18 +01002023void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002024{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002025 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002026 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002027
Chris Wilson3594a3e2016-10-24 13:42:16 +01002028 /*
2029 * Only called during RPM suspend. All users of the userfault_list
2030 * must be holding an RPM wakeref to ensure that this can not
2031 * run concurrently with themselves (and use the struct_mutex for
2032 * protection between themselves).
2033 */
2034
2035 list_for_each_entry_safe(obj, on,
2036 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002037 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002038 drm_vma_node_unmap(&obj->base.vma_node,
2039 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002040 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002041
2042 /* The fence will be lost when the device powers down. If any were
2043 * in use by hardware (i.e. they are pinned), we should not be powering
2044 * down! All other fences will be reacquired by the user upon waking.
2045 */
2046 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2047 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2048
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002049 /* Ideally we want to assert that the fence register is not
2050 * live at this point (i.e. that no piece of code will be
2051 * trying to write through fence + GTT, as that both violates
2052 * our tracking of activity and associated locking/barriers,
2053 * but also is illegal given that the hw is powered down).
2054 *
2055 * Previously we used reg->pin_count as a "liveness" indicator.
2056 * That is not sufficient, and we need a more fine-grained
2057 * tool if we want to have a sanity check here.
2058 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002059
2060 if (!reg->vma)
2061 continue;
2062
2063 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2064 reg->dirty = true;
2065 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002066}
2067
Chris Wilsond8cb5082012-08-11 15:41:03 +01002068static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2069{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002070 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002071 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002072
Chris Wilsonf3f61842016-08-05 10:14:14 +01002073 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002074 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002075 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002076
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002077 /* Attempt to reap some mmap space from dead objects */
2078 do {
2079 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2080 if (err)
2081 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002082
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002083 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002084 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002085 if (!err)
2086 break;
2087
2088 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002089
Chris Wilsonf3f61842016-08-05 10:14:14 +01002090 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002091}
2092
2093static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2094{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002095 drm_gem_free_mmap_offset(&obj->base);
2096}
2097
Dave Airlieda6b51d2014-12-24 13:11:17 +10002098int
Dave Airlieff72145b2011-02-07 12:16:14 +10002099i915_gem_mmap_gtt(struct drm_file *file,
2100 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002101 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002102 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002103{
Chris Wilson05394f32010-11-08 19:18:58 +00002104 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002105 int ret;
2106
Chris Wilson03ac0642016-07-20 13:31:51 +01002107 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002108 if (!obj)
2109 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002110
Chris Wilsond8cb5082012-08-11 15:41:03 +01002111 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002112 if (ret == 0)
2113 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002114
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002115 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002116 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002117}
2118
Dave Airlieff72145b2011-02-07 12:16:14 +10002119/**
2120 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2121 * @dev: DRM device
2122 * @data: GTT mapping ioctl data
2123 * @file: GEM object info
2124 *
2125 * Simply returns the fake offset to userspace so it can mmap it.
2126 * The mmap call will end up in drm_gem_mmap(), which will set things
2127 * up so we can get faults in the handler above.
2128 *
2129 * The fault handler will take care of binding the object into the GTT
2130 * (since it may have been evicted to make room for something), allocating
2131 * a fence register, and mapping the appropriate aperture address into
2132 * userspace.
2133 */
2134int
2135i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2136 struct drm_file *file)
2137{
2138 struct drm_i915_gem_mmap_gtt *args = data;
2139
Dave Airlieda6b51d2014-12-24 13:11:17 +10002140 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002141}
2142
Daniel Vetter225067e2012-08-20 10:23:20 +02002143/* Immediately discard the backing storage */
2144static void
2145i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002146{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002147 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002148
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002149 if (obj->base.filp == NULL)
2150 return;
2151
Daniel Vetter225067e2012-08-20 10:23:20 +02002152 /* Our goal here is to return as much of the memory as
2153 * is possible back to the system as we are called from OOM.
2154 * To do this we must instruct the shmfs to drop all of its
2155 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002156 */
Chris Wilson55372522014-03-25 13:23:06 +00002157 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002158 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002159 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002160}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002161
Chris Wilson55372522014-03-25 13:23:06 +00002162/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002163void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002164{
Chris Wilson55372522014-03-25 13:23:06 +00002165 struct address_space *mapping;
2166
Chris Wilson1233e2d2016-10-28 13:58:37 +01002167 lockdep_assert_held(&obj->mm.lock);
2168 GEM_BUG_ON(obj->mm.pages);
2169
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002170 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002171 case I915_MADV_DONTNEED:
2172 i915_gem_object_truncate(obj);
2173 case __I915_MADV_PURGED:
2174 return;
2175 }
2176
2177 if (obj->base.filp == NULL)
2178 return;
2179
Al Viro93c76a32015-12-04 23:45:44 -05002180 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002181 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002182}
2183
Chris Wilson5cdf5882010-09-27 15:51:07 +01002184static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002185i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2186 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002187{
Dave Gordon85d12252016-05-20 11:54:06 +01002188 struct sgt_iter sgt_iter;
2189 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002190
Chris Wilsone5facdf2016-12-23 14:57:57 +00002191 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002192
Chris Wilson03ac84f2016-10-28 13:58:36 +01002193 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002194
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002195 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002196 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002197
Chris Wilson03ac84f2016-10-28 13:58:36 +01002198 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002199 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002200 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002201
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002202 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002203 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002204
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002205 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002206 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002207 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002208
Chris Wilson03ac84f2016-10-28 13:58:36 +01002209 sg_free_table(pages);
2210 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002211}
2212
Chris Wilson96d77632016-10-28 13:58:33 +01002213static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2214{
2215 struct radix_tree_iter iter;
2216 void **slot;
2217
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002218 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2219 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002220}
2221
Chris Wilson548625e2016-11-01 12:11:34 +00002222void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2223 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002224{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002225 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002226
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002227 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002228 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002229
Chris Wilson15717de2016-08-04 07:52:26 +01002230 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002231 if (!READ_ONCE(obj->mm.pages))
2232 return;
2233
2234 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002235 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002236 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2237 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002238
Chris Wilsona2165e32012-12-03 11:49:00 +00002239 /* ->put_pages might need to allocate memory for the bit17 swizzle
2240 * array, hence protect them from being reaped by removing them from gtt
2241 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002242 pages = fetch_and_zero(&obj->mm.pages);
2243 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002244
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002245 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002246 void *ptr;
2247
Chris Wilson0ce81782017-05-17 13:09:59 +01002248 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002249 if (is_vmalloc_addr(ptr))
2250 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002251 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002252 kunmap(kmap_to_page(ptr));
2253
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002254 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002255 }
2256
Chris Wilson96d77632016-10-28 13:58:33 +01002257 __i915_gem_object_reset_page_iter(obj);
2258
Chris Wilson4e5462e2017-03-07 13:20:31 +00002259 if (!IS_ERR(pages))
2260 obj->ops->put_pages(obj, pages);
2261
Chris Wilson1233e2d2016-10-28 13:58:37 +01002262unlock:
2263 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002264}
2265
Chris Wilson935a2f72017-02-13 17:15:13 +00002266static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002267{
2268 struct sg_table new_st;
2269 struct scatterlist *sg, *new_sg;
2270 unsigned int i;
2271
2272 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002273 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002274
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002275 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002276 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002277
2278 new_sg = new_st.sgl;
2279 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2280 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2281 /* called before being DMA mapped, no need to copy sg->dma_* */
2282 new_sg = sg_next(new_sg);
2283 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002284 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002285
2286 sg_free_table(orig_st);
2287
2288 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002289 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002290}
2291
Chris Wilson03ac84f2016-10-28 13:58:36 +01002292static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002293i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002294{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002295 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002296 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2297 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002298 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002299 struct sg_table *st;
2300 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002301 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002302 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002303 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002304 unsigned int max_segment;
Chris Wilson4846bf02017-06-09 12:03:46 +01002305 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002306 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002307
Chris Wilson6c085a72012-08-20 11:40:46 +02002308 /* Assert that the object is not currently in any GPU domain. As it
2309 * wasn't in the GTT, there shouldn't be any way it could have been in
2310 * a GPU cache
2311 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002312 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2313 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002314
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002315 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002316 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002317 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002318
Chris Wilson9da3da62012-06-01 15:20:22 +01002319 st = kmalloc(sizeof(*st), GFP_KERNEL);
2320 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002321 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002322
Chris Wilsond766ef52016-12-19 12:43:45 +00002323rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002324 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002325 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002326 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002327 }
2328
2329 /* Get the list of pages out of our struct file. They'll be pinned
2330 * at this point until we release them.
2331 *
2332 * Fail silently without starting the shrinker
2333 */
Al Viro93c76a32015-12-04 23:45:44 -05002334 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002335 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002336 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2337
Imre Deak90797e62013-02-18 19:28:03 +02002338 sg = st->sgl;
2339 st->nents = 0;
2340 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002341 const unsigned int shrink[] = {
2342 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2343 0,
2344 }, *s = shrink;
2345 gfp_t gfp = noreclaim;
2346
2347 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002348 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002349 if (likely(!IS_ERR(page)))
2350 break;
2351
2352 if (!*s) {
2353 ret = PTR_ERR(page);
2354 goto err_sg;
2355 }
2356
2357 i915_gem_shrink(dev_priv, 2 * page_count, *s++);
2358 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002359
Chris Wilson6c085a72012-08-20 11:40:46 +02002360 /* We've tried hard to allocate the memory by reaping
2361 * our own buffer, now let the real VM do its job and
2362 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002363 *
2364 * However, since graphics tend to be disposable,
2365 * defer the oom here by reporting the ENOMEM back
2366 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002367 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002368 if (!*s) {
2369 /* reclaim and warn, but no oom */
2370 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002371
2372 /* Our bo are always dirty and so we require
2373 * kswapd to reclaim our pages (direct reclaim
2374 * does not effectively begin pageout of our
2375 * buffers on its own). However, direct reclaim
2376 * only waits for kswapd when under allocation
2377 * congestion. So as a result __GFP_RECLAIM is
2378 * unreliable and fails to actually reclaim our
2379 * dirty pages -- unless you try over and over
2380 * again with !__GFP_NORETRY. However, we still
2381 * want to fail this allocation rather than
2382 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002383 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002384 */
Michal Hockodbb32952017-07-12 14:36:55 -07002385 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002386 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002387 } while (1);
2388
Chris Wilson871dfbd2016-10-11 09:20:21 +01002389 if (!i ||
2390 sg->length >= max_segment ||
2391 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002392 if (i)
2393 sg = sg_next(sg);
2394 st->nents++;
2395 sg_set_page(sg, page, PAGE_SIZE, 0);
2396 } else {
2397 sg->length += PAGE_SIZE;
2398 }
2399 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002400
2401 /* Check that the i965g/gm workaround works. */
2402 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002403 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002404 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002405 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002406
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002407 /* Trim unused sg entries to avoid wasting memory. */
2408 i915_sg_trim(st);
2409
Chris Wilson03ac84f2016-10-28 13:58:36 +01002410 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002411 if (ret) {
2412 /* DMA remapping failed? One possible cause is that
2413 * it could not reserve enough large entries, asking
2414 * for PAGE_SIZE chunks instead may be helpful.
2415 */
2416 if (max_segment > PAGE_SIZE) {
2417 for_each_sgt_page(page, sgt_iter, st)
2418 put_page(page);
2419 sg_free_table(st);
2420
2421 max_segment = PAGE_SIZE;
2422 goto rebuild_st;
2423 } else {
2424 dev_warn(&dev_priv->drm.pdev->dev,
2425 "Failed to DMA remap %lu pages\n",
2426 page_count);
2427 goto err_pages;
2428 }
2429 }
Imre Deake2273302015-07-09 12:59:05 +03002430
Eric Anholt673a3942008-07-30 12:06:12 -07002431 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002432 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002433
Chris Wilson03ac84f2016-10-28 13:58:36 +01002434 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002435
Chris Wilsonb17993b2016-11-14 11:29:30 +00002436err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002437 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002438err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002439 for_each_sgt_page(page, sgt_iter, st)
2440 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002441 sg_free_table(st);
2442 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002443
2444 /* shmemfs first checks if there is enough memory to allocate the page
2445 * and reports ENOSPC should there be insufficient, along with the usual
2446 * ENOMEM for a genuine allocation failure.
2447 *
2448 * We use ENOSPC in our driver to mean that we have run out of aperture
2449 * space and so want to translate the error from shmemfs back to our
2450 * usual understanding of ENOMEM.
2451 */
Imre Deake2273302015-07-09 12:59:05 +03002452 if (ret == -ENOSPC)
2453 ret = -ENOMEM;
2454
Chris Wilson03ac84f2016-10-28 13:58:36 +01002455 return ERR_PTR(ret);
2456}
2457
2458void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2459 struct sg_table *pages)
2460{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002461 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002462
2463 obj->mm.get_page.sg_pos = pages->sgl;
2464 obj->mm.get_page.sg_idx = 0;
2465
2466 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002467
2468 if (i915_gem_object_is_tiled(obj) &&
2469 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2470 GEM_BUG_ON(obj->mm.quirked);
2471 __i915_gem_object_pin_pages(obj);
2472 obj->mm.quirked = true;
2473 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002474}
2475
2476static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2477{
2478 struct sg_table *pages;
2479
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002480 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2481
Chris Wilson03ac84f2016-10-28 13:58:36 +01002482 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2483 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2484 return -EFAULT;
2485 }
2486
2487 pages = obj->ops->get_pages(obj);
2488 if (unlikely(IS_ERR(pages)))
2489 return PTR_ERR(pages);
2490
2491 __i915_gem_object_set_pages(obj, pages);
2492 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002493}
2494
Chris Wilson37e680a2012-06-07 15:38:42 +01002495/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002496 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002497 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002498 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002499 * either as a result of memory pressure (reaping pages under the shrinker)
2500 * or as the object is itself released.
2501 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002502int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002503{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002504 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002505
Chris Wilson1233e2d2016-10-28 13:58:37 +01002506 err = mutex_lock_interruptible(&obj->mm.lock);
2507 if (err)
2508 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002509
Chris Wilson4e5462e2017-03-07 13:20:31 +00002510 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002511 err = ____i915_gem_object_get_pages(obj);
2512 if (err)
2513 goto unlock;
2514
2515 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002516 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002517 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002518
Chris Wilson1233e2d2016-10-28 13:58:37 +01002519unlock:
2520 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002521 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002522}
2523
Dave Gordondd6034c2016-05-20 11:54:04 +01002524/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002525static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2526 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002527{
2528 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002529 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002530 struct sgt_iter sgt_iter;
2531 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002532 struct page *stack_pages[32];
2533 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002534 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002535 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002536 void *addr;
2537
2538 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002539 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002540 return kmap(sg_page(sgt->sgl));
2541
Dave Gordonb338fa42016-05-20 11:54:05 +01002542 if (n_pages > ARRAY_SIZE(stack_pages)) {
2543 /* Too big for stack -- allocate temporary array instead */
Michal Hocko20981052017-05-17 14:23:12 +02002544 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_TEMPORARY);
Dave Gordonb338fa42016-05-20 11:54:05 +01002545 if (!pages)
2546 return NULL;
2547 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002548
Dave Gordon85d12252016-05-20 11:54:06 +01002549 for_each_sgt_page(page, sgt_iter, sgt)
2550 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002551
2552 /* Check that we have the expected number of pages */
2553 GEM_BUG_ON(i != n_pages);
2554
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002555 switch (type) {
Chris Wilsona575c672017-08-28 11:46:31 +01002556 default:
2557 MISSING_CASE(type);
2558 /* fallthrough to use PAGE_KERNEL anyway */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002559 case I915_MAP_WB:
2560 pgprot = PAGE_KERNEL;
2561 break;
2562 case I915_MAP_WC:
2563 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2564 break;
2565 }
2566 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002567
Dave Gordonb338fa42016-05-20 11:54:05 +01002568 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002569 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002570
2571 return addr;
2572}
2573
2574/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002575void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2576 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002577{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002578 enum i915_map_type has_type;
2579 bool pinned;
2580 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002581 int ret;
2582
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002583 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002584
Chris Wilson1233e2d2016-10-28 13:58:37 +01002585 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002586 if (ret)
2587 return ERR_PTR(ret);
2588
Chris Wilsona575c672017-08-28 11:46:31 +01002589 pinned = !(type & I915_MAP_OVERRIDE);
2590 type &= ~I915_MAP_OVERRIDE;
2591
Chris Wilson1233e2d2016-10-28 13:58:37 +01002592 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002593 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002594 ret = ____i915_gem_object_get_pages(obj);
2595 if (ret)
2596 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002597
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002598 smp_mb__before_atomic();
2599 }
2600 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002601 pinned = false;
2602 }
2603 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002604
Chris Wilson0ce81782017-05-17 13:09:59 +01002605 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002606 if (ptr && has_type != type) {
2607 if (pinned) {
2608 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002609 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002610 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002611
2612 if (is_vmalloc_addr(ptr))
2613 vunmap(ptr);
2614 else
2615 kunmap(kmap_to_page(ptr));
2616
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002617 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002618 }
2619
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002620 if (!ptr) {
2621 ptr = i915_gem_object_map(obj, type);
2622 if (!ptr) {
2623 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002624 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002625 }
2626
Chris Wilson0ce81782017-05-17 13:09:59 +01002627 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002628 }
2629
Chris Wilson1233e2d2016-10-28 13:58:37 +01002630out_unlock:
2631 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002632 return ptr;
2633
Chris Wilson1233e2d2016-10-28 13:58:37 +01002634err_unpin:
2635 atomic_dec(&obj->mm.pages_pin_count);
2636err_unlock:
2637 ptr = ERR_PTR(ret);
2638 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002639}
2640
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002641static int
2642i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2643 const struct drm_i915_gem_pwrite *arg)
2644{
2645 struct address_space *mapping = obj->base.filp->f_mapping;
2646 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2647 u64 remain, offset;
2648 unsigned int pg;
2649
2650 /* Before we instantiate/pin the backing store for our use, we
2651 * can prepopulate the shmemfs filp efficiently using a write into
2652 * the pagecache. We avoid the penalty of instantiating all the
2653 * pages, important if the user is just writing to a few and never
2654 * uses the object on the GPU, and using a direct write into shmemfs
2655 * allows it to avoid the cost of retrieving a page (either swapin
2656 * or clearing-before-use) before it is overwritten.
2657 */
2658 if (READ_ONCE(obj->mm.pages))
2659 return -ENODEV;
2660
2661 /* Before the pages are instantiated the object is treated as being
2662 * in the CPU domain. The pages will be clflushed as required before
2663 * use, and we can freely write into the pages directly. If userspace
2664 * races pwrite with any other operation; corruption will ensue -
2665 * that is userspace's prerogative!
2666 */
2667
2668 remain = arg->size;
2669 offset = arg->offset;
2670 pg = offset_in_page(offset);
2671
2672 do {
2673 unsigned int len, unwritten;
2674 struct page *page;
2675 void *data, *vaddr;
2676 int err;
2677
2678 len = PAGE_SIZE - pg;
2679 if (len > remain)
2680 len = remain;
2681
2682 err = pagecache_write_begin(obj->base.filp, mapping,
2683 offset, len, 0,
2684 &page, &data);
2685 if (err < 0)
2686 return err;
2687
2688 vaddr = kmap(page);
2689 unwritten = copy_from_user(vaddr + pg, user_data, len);
2690 kunmap(page);
2691
2692 err = pagecache_write_end(obj->base.filp, mapping,
2693 offset, len, len - unwritten,
2694 page, data);
2695 if (err < 0)
2696 return err;
2697
2698 if (unwritten)
2699 return -EFAULT;
2700
2701 remain -= len;
2702 user_data += len;
2703 offset += len;
2704 pg = 0;
2705 } while (remain);
2706
2707 return 0;
2708}
2709
Chris Wilson77b25a92017-07-21 13:32:30 +01002710static bool ban_context(const struct i915_gem_context *ctx,
2711 unsigned int score)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002712{
Chris Wilson60958682016-12-31 11:20:11 +00002713 return (i915_gem_context_is_bannable(ctx) &&
Chris Wilson77b25a92017-07-21 13:32:30 +01002714 score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002715}
2716
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002717static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002718{
Chris Wilson77b25a92017-07-21 13:32:30 +01002719 unsigned int score;
2720 bool banned;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002721
Chris Wilson77b25a92017-07-21 13:32:30 +01002722 atomic_inc(&ctx->guilty_count);
2723
2724 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
2725 banned = ban_context(ctx, score);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002726 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Chris Wilson77b25a92017-07-21 13:32:30 +01002727 ctx->name, score, yesno(banned));
2728 if (!banned)
Mika Kuoppalab083a082016-11-18 15:10:47 +02002729 return;
2730
Chris Wilson77b25a92017-07-21 13:32:30 +01002731 i915_gem_context_set_banned(ctx);
2732 if (!IS_ERR_OR_NULL(ctx->file_priv)) {
2733 atomic_inc(&ctx->file_priv->context_bans);
2734 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2735 ctx->name, atomic_read(&ctx->file_priv->context_bans));
2736 }
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002737}
2738
2739static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2740{
Chris Wilson77b25a92017-07-21 13:32:30 +01002741 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002742}
2743
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002744struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002745i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002746{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002747 struct drm_i915_gem_request *request, *active = NULL;
2748 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002749
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002750 /* We are called by the error capture and reset at a random
2751 * point in time. In particular, note that neither is crucially
2752 * ordered with an interrupt. After a hang, the GPU is dead and we
2753 * assume that no more writes can happen (we waited long enough for
2754 * all writes that were in transaction to be flushed) - adding an
2755 * extra delay for a recent interrupt is pointless. Hence, we do
2756 * not need an engine->irq_seqno_barrier() before the seqno reads.
2757 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002758 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002759 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002760 if (__i915_gem_request_completed(request,
2761 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002762 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002763
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002764 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002765 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2766 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002767
Chris Wilson754c9fd2017-02-23 07:44:14 +00002768 active = request;
2769 break;
2770 }
2771 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2772
2773 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002774}
2775
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002776static bool engine_stalled(struct intel_engine_cs *engine)
2777{
2778 if (!engine->hangcheck.stalled)
2779 return false;
2780
2781 /* Check for possible seqno movement after hang declaration */
2782 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2783 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2784 return false;
2785 }
2786
2787 return true;
2788}
2789
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002790/*
2791 * Ensure irq handler finishes, and not run again.
2792 * Also return the active request so that we only search for it once.
2793 */
2794struct drm_i915_gem_request *
2795i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
2796{
2797 struct drm_i915_gem_request *request = NULL;
2798
2799 /* Prevent the signaler thread from updating the request
2800 * state (by calling dma_fence_signal) as we are processing
2801 * the reset. The write from the GPU of the seqno is
2802 * asynchronous and the signaler thread may see a different
2803 * value to us and declare the request complete, even though
2804 * the reset routine have picked that request as the active
2805 * (incomplete) request. This conflict is not handled
2806 * gracefully!
2807 */
2808 kthread_park(engine->breadcrumbs.signaler);
2809
2810 /* Prevent request submission to the hardware until we have
2811 * completed the reset in i915_gem_reset_finish(). If a request
2812 * is completed by one engine, it may then queue a request
2813 * to a second via its engine->irq_tasklet *just* as we are
2814 * calling engine->init_hw() and also writing the ELSP.
2815 * Turning off the engine->irq_tasklet until the reset is over
2816 * prevents the race.
2817 */
2818 tasklet_kill(&engine->irq_tasklet);
2819 tasklet_disable(&engine->irq_tasklet);
2820
2821 if (engine->irq_seqno_barrier)
2822 engine->irq_seqno_barrier(engine);
2823
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002824 request = i915_gem_find_active_request(engine);
2825 if (request && request->fence.error == -EIO)
2826 request = ERR_PTR(-EIO); /* Previous reset failed! */
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002827
2828 return request;
2829}
2830
Chris Wilson0e178ae2017-01-17 17:59:06 +02002831int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002832{
2833 struct intel_engine_cs *engine;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002834 struct drm_i915_gem_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02002835 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002836 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002837
Chris Wilson0e178ae2017-01-17 17:59:06 +02002838 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002839 request = i915_gem_reset_prepare_engine(engine);
2840 if (IS_ERR(request)) {
2841 err = PTR_ERR(request);
2842 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002843 }
Michel Thierryc64992e2017-06-20 10:57:44 +01002844
2845 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002846 }
2847
Chris Wilson4c965542017-01-17 17:59:01 +02002848 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002849
2850 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002851}
2852
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002853static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002854{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002855 void *vaddr = request->ring->vaddr;
2856 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002857
Chris Wilson821ed7d2016-09-09 14:11:53 +01002858 /* As this request likely depends on state from the lost
2859 * context, clear out all the user operations leaving the
2860 * breadcrumb at the end (so we get the fence notifications).
2861 */
2862 head = request->head;
2863 if (request->postfix < head) {
2864 memset(vaddr + head, 0, request->ring->size - head);
2865 head = 0;
2866 }
2867 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002868
2869 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002870}
2871
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002872static void engine_skip_context(struct drm_i915_gem_request *request)
2873{
2874 struct intel_engine_cs *engine = request->engine;
2875 struct i915_gem_context *hung_ctx = request->ctx;
2876 struct intel_timeline *timeline;
2877 unsigned long flags;
2878
2879 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2880
2881 spin_lock_irqsave(&engine->timeline->lock, flags);
2882 spin_lock(&timeline->lock);
2883
2884 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2885 if (request->ctx == hung_ctx)
2886 skip_request(request);
2887
2888 list_for_each_entry(request, &timeline->requests, link)
2889 skip_request(request);
2890
2891 spin_unlock(&timeline->lock);
2892 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2893}
2894
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002895/* Returns the request if it was guilty of the hang */
2896static struct drm_i915_gem_request *
2897i915_gem_reset_request(struct intel_engine_cs *engine,
2898 struct drm_i915_gem_request *request)
Mika Kuoppala61da5362017-01-17 17:59:05 +02002899{
Mika Kuoppala71895a02017-01-17 17:59:07 +02002900 /* The guilty request will get skipped on a hung engine.
2901 *
2902 * Users of client default contexts do not rely on logical
2903 * state preserved between batches so it is safe to execute
2904 * queued requests following the hang. Non default contexts
2905 * rely on preserved state, so skipping a batch loses the
2906 * evolution of the state and it needs to be considered corrupted.
2907 * Executing more queued batches on top of corrupted state is
2908 * risky. But we take the risk by trying to advance through
2909 * the queued requests in order to make the client behaviour
2910 * more predictable around resets, by not throwing away random
2911 * amount of batches it has prepared for execution. Sophisticated
2912 * clients can use gem_reset_stats_ioctl and dma fence status
2913 * (exported via sync_file info ioctl on explicit fences) to observe
2914 * when it loses the context state and should rebuild accordingly.
2915 *
2916 * The context ban, and ultimately the client ban, mechanism are safety
2917 * valves if client submission ends up resulting in nothing more than
2918 * subsequent hangs.
2919 */
2920
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002921 if (engine_stalled(engine)) {
Mika Kuoppala61da5362017-01-17 17:59:05 +02002922 i915_gem_context_mark_guilty(request->ctx);
2923 skip_request(request);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002924
2925 /* If this context is now banned, skip all pending requests. */
2926 if (i915_gem_context_is_banned(request->ctx))
2927 engine_skip_context(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02002928 } else {
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002929 /*
2930 * Since this is not the hung engine, it may have advanced
2931 * since the hang declaration. Double check by refinding
2932 * the active request at the time of the reset.
2933 */
2934 request = i915_gem_find_active_request(engine);
2935 if (request) {
2936 i915_gem_context_mark_innocent(request->ctx);
2937 dma_fence_set_error(&request->fence, -EAGAIN);
2938
2939 /* Rewind the engine to replay the incomplete rq */
2940 spin_lock_irq(&engine->timeline->lock);
2941 request = list_prev_entry(request, link);
2942 if (&request->link == &engine->timeline->requests)
2943 request = NULL;
2944 spin_unlock_irq(&engine->timeline->lock);
2945 }
Mika Kuoppala61da5362017-01-17 17:59:05 +02002946 }
2947
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002948 return request;
Mika Kuoppala61da5362017-01-17 17:59:05 +02002949}
2950
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002951void i915_gem_reset_engine(struct intel_engine_cs *engine,
2952 struct drm_i915_gem_request *request)
Chris Wilson4db080f2013-12-04 11:37:09 +00002953{
Chris Wilsoned454f22017-07-21 13:32:29 +01002954 engine->irq_posted = 0;
2955
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002956 if (request)
2957 request = i915_gem_reset_request(engine, request);
2958
2959 if (request) {
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002960 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2961 engine->name, request->global_seqno);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002962 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002963
2964 /* Setup the CS to resume from the breadcrumb of the hung request */
2965 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002966}
2967
Chris Wilsond8027092017-02-08 14:30:32 +00002968void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002969{
2970 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302971 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002972
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002973 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2974
Chris Wilson821ed7d2016-09-09 14:11:53 +01002975 i915_gem_retire_requests(dev_priv);
2976
Chris Wilson2ae55732017-02-12 17:20:02 +00002977 for_each_engine(engine, dev_priv, id) {
2978 struct i915_gem_context *ctx;
2979
Michel Thierryc64992e2017-06-20 10:57:44 +01002980 i915_gem_reset_engine(engine, engine->hangcheck.active_request);
Chris Wilson2ae55732017-02-12 17:20:02 +00002981 ctx = fetch_and_zero(&engine->last_retired_context);
2982 if (ctx)
2983 engine->context_unpin(engine, ctx);
2984 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002985
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002986 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002987
2988 if (dev_priv->gt.awake) {
2989 intel_sanitize_gt_powersave(dev_priv);
2990 intel_enable_gt_powersave(dev_priv);
2991 if (INTEL_GEN(dev_priv) >= 6)
2992 gen6_rps_busy(dev_priv);
2993 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002994}
2995
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002996void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
2997{
2998 tasklet_enable(&engine->irq_tasklet);
2999 kthread_unpark(engine->breadcrumbs.signaler);
3000}
3001
Chris Wilsond8027092017-02-08 14:30:32 +00003002void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3003{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003004 struct intel_engine_cs *engine;
3005 enum intel_engine_id id;
3006
Chris Wilsond8027092017-02-08 14:30:32 +00003007 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003008
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003009 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003010 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003011 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003012 }
Chris Wilsond8027092017-02-08 14:30:32 +00003013}
3014
Chris Wilson821ed7d2016-09-09 14:11:53 +01003015static void nop_submit_request(struct drm_i915_gem_request *request)
3016{
Chris Wilsonbf2eac32017-07-21 13:32:28 +01003017 GEM_BUG_ON(!i915_terminally_wedged(&request->i915->gpu_error));
Chris Wilson3cd94422017-01-10 17:22:45 +00003018 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f2016-11-22 14:41:20 +00003019 i915_gem_request_submit(request);
3020 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003021}
3022
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003023static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003024{
Chris Wilson3cd94422017-01-10 17:22:45 +00003025 struct drm_i915_gem_request *request;
3026 unsigned long flags;
3027
Chris Wilson20e49332016-11-22 14:41:21 +00003028 /* We need to be sure that no thread is running the old callback as
3029 * we install the nop handler (otherwise we would submit a request
3030 * to hardware that will never complete). In order to prevent this
3031 * race, we wait until the machine is idle before making the swap
3032 * (using stop_machine()).
3033 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01003034 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01003035
Chris Wilson3cd94422017-01-10 17:22:45 +00003036 /* Mark all executing requests as skipped */
3037 spin_lock_irqsave(&engine->timeline->lock, flags);
3038 list_for_each_entry(request, &engine->timeline->requests, link)
Chris Wilson36703e72017-06-22 11:56:25 +01003039 if (!i915_gem_request_completed(request))
3040 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3cd94422017-01-10 17:22:45 +00003041 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3042
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003043 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003044 * Clear the execlists queue up before freeing the requests, as those
3045 * are the ones that keep the context and ringbuffer backing objects
3046 * pinned in place.
3047 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003048
Tomas Elf7de1691a2015-10-19 16:32:32 +01003049 if (i915.enable_execlists) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003050 struct execlist_port *port = engine->execlist_port;
Chris Wilson663f71e2016-11-14 20:41:00 +00003051 unsigned long flags;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003052 unsigned int n;
Chris Wilson663f71e2016-11-14 20:41:00 +00003053
3054 spin_lock_irqsave(&engine->timeline->lock, flags);
3055
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003056 for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++)
3057 i915_gem_request_put(port_request(&port[n]));
Chris Wilson70c2a242016-09-09 14:11:46 +01003058 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00003059 engine->execlist_queue = RB_ROOT;
3060 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00003061
3062 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson4ee056f2017-06-21 13:48:04 +01003063
3064 /* The port is checked prior to scheduling a tasklet, but
3065 * just in case we have suspended the tasklet to do the
3066 * wedging make sure that when it wakes, it decides there
3067 * is no work to do by clearing the irq_posted bit.
3068 */
3069 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003070 }
Chris Wilson5e32d742017-07-21 13:32:25 +01003071
3072 /* Mark all pending requests as complete so that any concurrent
3073 * (lockless) lookup doesn't try and wait upon the request as we
3074 * reset it.
3075 */
3076 intel_engine_init_global_seqno(engine,
3077 intel_engine_last_submit(engine));
Eric Anholt673a3942008-07-30 12:06:12 -07003078}
3079
Chris Wilson20e49332016-11-22 14:41:21 +00003080static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07003081{
Chris Wilson20e49332016-11-22 14:41:21 +00003082 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003083 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303084 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003085
Chris Wilson20e49332016-11-22 14:41:21 +00003086 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003087 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00003088
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003089 set_bit(I915_WEDGED, &i915->gpu_error.flags);
3090 wake_up_all(&i915->gpu_error.reset_queue);
3091
Chris Wilson20e49332016-11-22 14:41:21 +00003092 return 0;
3093}
3094
3095void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
3096{
Chris Wilson20e49332016-11-22 14:41:21 +00003097 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003098}
3099
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003100bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3101{
3102 struct i915_gem_timeline *tl;
3103 int i;
3104
3105 lockdep_assert_held(&i915->drm.struct_mutex);
3106 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3107 return true;
3108
3109 /* Before unwedging, make sure that all pending operations
3110 * are flushed and errored out - we may have requests waiting upon
3111 * third party fences. We marked all inflight requests as EIO, and
3112 * every execbuf since returned EIO, for consistency we want all
3113 * the currently pending requests to also be marked as EIO, which
3114 * is done inside our nop_submit_request - and so we must wait.
3115 *
3116 * No more can be submitted until we reset the wedged bit.
3117 */
3118 list_for_each_entry(tl, &i915->gt.timelines, link) {
3119 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3120 struct drm_i915_gem_request *rq;
3121
3122 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3123 &i915->drm.struct_mutex);
3124 if (!rq)
3125 continue;
3126
3127 /* We can't use our normal waiter as we want to
3128 * avoid recursively trying to handle the current
3129 * reset. The basic dma_fence_default_wait() installs
3130 * a callback for dma_fence_signal(), which is
3131 * triggered by our nop handler (indirectly, the
3132 * callback enables the signaler thread which is
3133 * woken by the nop_submit_request() advancing the seqno
3134 * and when the seqno passes the fence, the signaler
3135 * then signals the fence waking us up).
3136 */
3137 if (dma_fence_default_wait(&rq->fence, true,
3138 MAX_SCHEDULE_TIMEOUT) < 0)
3139 return false;
3140 }
3141 }
3142
3143 /* Undo nop_submit_request. We prevent all new i915 requests from
3144 * being queued (by disallowing execbuf whilst wedged) so having
3145 * waited for all active requests above, we know the system is idle
3146 * and do not have to worry about a thread being inside
3147 * engine->submit_request() as we swap over. So unlike installing
3148 * the nop_submit_request on reset, we can do this from normal
3149 * context and do not require stop_machine().
3150 */
3151 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003152 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003153
3154 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3155 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3156
3157 return true;
3158}
3159
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003160static void
Eric Anholt673a3942008-07-30 12:06:12 -07003161i915_gem_retire_work_handler(struct work_struct *work)
3162{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003163 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003164 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003165 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003166
Chris Wilson891b48c2010-09-29 12:26:37 +01003167 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003168 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003169 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003170 mutex_unlock(&dev->struct_mutex);
3171 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003172
3173 /* Keep the retire handler running until we are finally idle.
3174 * We do not need to do this test under locking as in the worst-case
3175 * we queue the retire worker once too often.
3176 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003177 if (READ_ONCE(dev_priv->gt.awake)) {
3178 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003179 queue_delayed_work(dev_priv->wq,
3180 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003181 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003182 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003183}
Chris Wilson891b48c2010-09-29 12:26:37 +01003184
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003185static void
3186i915_gem_idle_work_handler(struct work_struct *work)
3187{
3188 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003189 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003190 struct drm_device *dev = &dev_priv->drm;
Chris Wilson67d97da2016-07-04 08:08:31 +01003191 bool rearm_hangcheck;
3192
3193 if (!READ_ONCE(dev_priv->gt.awake))
3194 return;
3195
Imre Deak0cb56702016-11-07 11:20:04 +02003196 /*
3197 * Wait for last execlists context complete, but bail out in case a
3198 * new request is submitted.
3199 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003200 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003201 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003202 return;
3203
3204 rearm_hangcheck =
3205 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3206
3207 if (!mutex_trylock(&dev->struct_mutex)) {
3208 /* Currently busy, come back later */
3209 mod_delayed_work(dev_priv->wq,
3210 &dev_priv->gt.idle_work,
3211 msecs_to_jiffies(50));
3212 goto out_rearm;
3213 }
3214
Imre Deak93c97dc2016-11-07 11:20:03 +02003215 /*
3216 * New request retired after this work handler started, extend active
3217 * period until next instance of the work.
3218 */
3219 if (work_pending(work))
3220 goto out_unlock;
3221
Chris Wilson28176ef2016-10-28 13:58:56 +01003222 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003223 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003224
Chris Wilson05425242017-03-03 12:19:47 +00003225 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003226 DRM_ERROR("Timeout waiting for engines to idle\n");
3227
Chris Wilson6c067572017-05-17 13:10:03 +01003228 intel_engines_mark_idle(dev_priv);
Chris Wilson47979482017-05-03 10:39:21 +01003229 i915_gem_timelines_mark_idle(dev_priv);
Zou Nan hai852835f2010-05-21 09:08:56 +08003230
Chris Wilson67d97da2016-07-04 08:08:31 +01003231 GEM_BUG_ON(!dev_priv->gt.awake);
3232 dev_priv->gt.awake = false;
3233 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003234
Chris Wilson67d97da2016-07-04 08:08:31 +01003235 if (INTEL_GEN(dev_priv) >= 6)
3236 gen6_rps_idle(dev_priv);
3237 intel_runtime_pm_put(dev_priv);
3238out_unlock:
3239 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003240
Chris Wilson67d97da2016-07-04 08:08:31 +01003241out_rearm:
3242 if (rearm_hangcheck) {
3243 GEM_BUG_ON(!dev_priv->gt.awake);
3244 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003245 }
Eric Anholt673a3942008-07-30 12:06:12 -07003246}
3247
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003248void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3249{
Chris Wilsond1b48c12017-08-16 09:52:08 +01003250 struct drm_i915_private *i915 = to_i915(gem->dev);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003251 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3252 struct drm_i915_file_private *fpriv = file->driver_priv;
Chris Wilsond1b48c12017-08-16 09:52:08 +01003253 struct i915_lut_handle *lut, *ln;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003254
Chris Wilsond1b48c12017-08-16 09:52:08 +01003255 mutex_lock(&i915->drm.struct_mutex);
3256
3257 list_for_each_entry_safe(lut, ln, &obj->lut_list, obj_link) {
3258 struct i915_gem_context *ctx = lut->ctx;
3259 struct i915_vma *vma;
3260
Chris Wilson432295d2017-08-22 12:05:15 +01003261 GEM_BUG_ON(ctx->file_priv == ERR_PTR(-EBADF));
Chris Wilsond1b48c12017-08-16 09:52:08 +01003262 if (ctx->file_priv != fpriv)
3263 continue;
3264
3265 vma = radix_tree_delete(&ctx->handles_vma, lut->handle);
Chris Wilson3ffff012017-08-22 12:05:17 +01003266 GEM_BUG_ON(vma->obj != obj);
3267
3268 /* We allow the process to have multiple handles to the same
3269 * vma, in the same fd namespace, by virtue of flink/open.
3270 */
3271 GEM_BUG_ON(!vma->open_count);
3272 if (!--vma->open_count && !i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003273 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003274
Chris Wilsond1b48c12017-08-16 09:52:08 +01003275 list_del(&lut->obj_link);
3276 list_del(&lut->ctx_link);
Chris Wilson4ff4b442017-06-16 15:05:16 +01003277
Chris Wilsond1b48c12017-08-16 09:52:08 +01003278 kmem_cache_free(i915->luts, lut);
3279 __i915_gem_object_release_unless_active(obj);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003280 }
Chris Wilsond1b48c12017-08-16 09:52:08 +01003281
3282 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003283}
3284
Chris Wilsone95433c2016-10-28 13:58:27 +01003285static unsigned long to_wait_timeout(s64 timeout_ns)
3286{
3287 if (timeout_ns < 0)
3288 return MAX_SCHEDULE_TIMEOUT;
3289
3290 if (timeout_ns == 0)
3291 return 0;
3292
3293 return nsecs_to_jiffies_timeout(timeout_ns);
3294}
3295
Ben Widawsky5816d642012-04-11 11:18:19 -07003296/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003297 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003298 * @dev: drm device pointer
3299 * @data: ioctl data blob
3300 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003301 *
3302 * Returns 0 if successful, else an error is returned with the remaining time in
3303 * the timeout parameter.
3304 * -ETIME: object is still busy after timeout
3305 * -ERESTARTSYS: signal interrupted the wait
3306 * -ENONENT: object doesn't exist
3307 * Also possible, but rare:
Chris Wilsonb8050142017-08-11 11:57:31 +01003308 * -EAGAIN: incomplete, restart syscall
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003309 * -ENOMEM: damn
3310 * -ENODEV: Internal IRQ fail
3311 * -E?: The add request failed
3312 *
3313 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3314 * non-zero timeout parameter the wait ioctl will wait for the given number of
3315 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3316 * without holding struct_mutex the object may become re-busied before this
3317 * function completes. A similar but shorter * race condition exists in the busy
3318 * ioctl
3319 */
3320int
3321i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3322{
3323 struct drm_i915_gem_wait *args = data;
3324 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003325 ktime_t start;
3326 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003327
Daniel Vetter11b5d512014-09-29 15:31:26 +02003328 if (args->flags != 0)
3329 return -EINVAL;
3330
Chris Wilson03ac0642016-07-20 13:31:51 +01003331 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003332 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003333 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003334
Chris Wilsone95433c2016-10-28 13:58:27 +01003335 start = ktime_get();
3336
3337 ret = i915_gem_object_wait(obj,
3338 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3339 to_wait_timeout(args->timeout_ns),
3340 to_rps_client(file));
3341
3342 if (args->timeout_ns > 0) {
3343 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3344 if (args->timeout_ns < 0)
3345 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003346
3347 /*
3348 * Apparently ktime isn't accurate enough and occasionally has a
3349 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3350 * things up to make the test happy. We allow up to 1 jiffy.
3351 *
3352 * This is a regression from the timespec->ktime conversion.
3353 */
3354 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3355 args->timeout_ns = 0;
Chris Wilsonb8050142017-08-11 11:57:31 +01003356
3357 /* Asked to wait beyond the jiffie/scheduler precision? */
3358 if (ret == -ETIME && args->timeout_ns)
3359 ret = -EAGAIN;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003360 }
3361
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003362 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003363 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003364}
3365
Chris Wilson73cb9702016-10-28 13:58:46 +01003366static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003367{
Chris Wilson73cb9702016-10-28 13:58:46 +01003368 int ret, i;
3369
3370 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3371 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3372 if (ret)
3373 return ret;
3374 }
3375
3376 return 0;
3377}
3378
Chris Wilson25112b62017-03-30 15:50:39 +01003379static int wait_for_engine(struct intel_engine_cs *engine, int timeout_ms)
3380{
3381 return wait_for(intel_engine_is_idle(engine), timeout_ms);
3382}
3383
3384static int wait_for_engines(struct drm_i915_private *i915)
3385{
3386 struct intel_engine_cs *engine;
3387 enum intel_engine_id id;
3388
3389 for_each_engine(engine, i915, id) {
3390 if (GEM_WARN_ON(wait_for_engine(engine, 50))) {
3391 i915_gem_set_wedged(i915);
3392 return -EIO;
3393 }
3394
3395 GEM_BUG_ON(intel_engine_get_seqno(engine) !=
3396 intel_engine_last_submit(engine));
3397 }
3398
3399 return 0;
3400}
3401
Chris Wilson73cb9702016-10-28 13:58:46 +01003402int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3403{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003404 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003405
Chris Wilson863e9fd2017-05-30 13:13:32 +01003406 /* If the device is asleep, we have no requests outstanding */
3407 if (!READ_ONCE(i915->gt.awake))
3408 return 0;
3409
Chris Wilson9caa34a2016-11-11 14:58:08 +00003410 if (flags & I915_WAIT_LOCKED) {
3411 struct i915_gem_timeline *tl;
3412
3413 lockdep_assert_held(&i915->drm.struct_mutex);
3414
3415 list_for_each_entry(tl, &i915->gt.timelines, link) {
3416 ret = wait_for_timeline(tl, flags);
3417 if (ret)
3418 return ret;
3419 }
Chris Wilson72022a72017-03-30 15:50:38 +01003420
3421 i915_gem_retire_requests(i915);
3422 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003423
3424 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003425 } else {
3426 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003427 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003428
Chris Wilson25112b62017-03-30 15:50:39 +01003429 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003430}
3431
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003432static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3433{
Chris Wilsone27ab732017-06-15 13:38:49 +01003434 /*
3435 * We manually flush the CPU domain so that we can override and
3436 * force the flush for the display, and perform it asyncrhonously.
3437 */
3438 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3439 if (obj->cache_dirty)
3440 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003441 obj->base.write_domain = 0;
3442}
3443
3444void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3445{
3446 if (!READ_ONCE(obj->pin_display))
3447 return;
3448
3449 mutex_lock(&obj->base.dev->struct_mutex);
3450 __i915_gem_object_flush_for_display(obj);
3451 mutex_unlock(&obj->base.dev->struct_mutex);
3452}
3453
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003454/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003455 * Moves a single object to the WC read, and possibly write domain.
3456 * @obj: object to act on
3457 * @write: ask for write access or read only
3458 *
3459 * This function returns when the move is complete, including waiting on
3460 * flushes to occur.
3461 */
3462int
3463i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3464{
3465 int ret;
3466
3467 lockdep_assert_held(&obj->base.dev->struct_mutex);
3468
3469 ret = i915_gem_object_wait(obj,
3470 I915_WAIT_INTERRUPTIBLE |
3471 I915_WAIT_LOCKED |
3472 (write ? I915_WAIT_ALL : 0),
3473 MAX_SCHEDULE_TIMEOUT,
3474 NULL);
3475 if (ret)
3476 return ret;
3477
3478 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3479 return 0;
3480
3481 /* Flush and acquire obj->pages so that we are coherent through
3482 * direct access in memory with previous cached writes through
3483 * shmemfs and that our cache domain tracking remains valid.
3484 * For example, if the obj->filp was moved to swap without us
3485 * being notified and releasing the pages, we would mistakenly
3486 * continue to assume that the obj remained out of the CPU cached
3487 * domain.
3488 */
3489 ret = i915_gem_object_pin_pages(obj);
3490 if (ret)
3491 return ret;
3492
3493 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3494
3495 /* Serialise direct access to this object with the barriers for
3496 * coherent writes from the GPU, by effectively invalidating the
3497 * WC domain upon first access.
3498 */
3499 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3500 mb();
3501
3502 /* It should now be out of any other write domains, and we can update
3503 * the domain values for our changes.
3504 */
3505 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3506 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3507 if (write) {
3508 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3509 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3510 obj->mm.dirty = true;
3511 }
3512
3513 i915_gem_object_unpin_pages(obj);
3514 return 0;
3515}
3516
3517/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003518 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003519 * @obj: object to act on
3520 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003521 *
3522 * This function returns when the move is complete, including waiting on
3523 * flushes to occur.
3524 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003525int
Chris Wilson20217462010-11-23 15:26:33 +00003526i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003527{
Eric Anholte47c68e2008-11-14 13:35:19 -08003528 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003529
Chris Wilsone95433c2016-10-28 13:58:27 +01003530 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003531
Chris Wilsone95433c2016-10-28 13:58:27 +01003532 ret = i915_gem_object_wait(obj,
3533 I915_WAIT_INTERRUPTIBLE |
3534 I915_WAIT_LOCKED |
3535 (write ? I915_WAIT_ALL : 0),
3536 MAX_SCHEDULE_TIMEOUT,
3537 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003538 if (ret)
3539 return ret;
3540
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003541 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3542 return 0;
3543
Chris Wilson43566de2015-01-02 16:29:29 +05303544 /* Flush and acquire obj->pages so that we are coherent through
3545 * direct access in memory with previous cached writes through
3546 * shmemfs and that our cache domain tracking remains valid.
3547 * For example, if the obj->filp was moved to swap without us
3548 * being notified and releasing the pages, we would mistakenly
3549 * continue to assume that the obj remained out of the CPU cached
3550 * domain.
3551 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003552 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303553 if (ret)
3554 return ret;
3555
Chris Wilsonef749212017-04-12 12:01:10 +01003556 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003557
Chris Wilsond0a57782012-10-09 19:24:37 +01003558 /* Serialise direct access to this object with the barriers for
3559 * coherent writes from the GPU, by effectively invalidating the
3560 * GTT domain upon first access.
3561 */
3562 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3563 mb();
3564
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003565 /* It should now be out of any other write domains, and we can update
3566 * the domain values for our changes.
3567 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003568 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003569 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003570 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003571 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3572 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003573 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003574 }
3575
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003576 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 return 0;
3578}
3579
Chris Wilsonef55f922015-10-09 14:11:27 +01003580/**
3581 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003582 * @obj: object to act on
3583 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003584 *
3585 * After this function returns, the object will be in the new cache-level
3586 * across all GTT and the contents of the backing storage will be coherent,
3587 * with respect to the new cache-level. In order to keep the backing storage
3588 * coherent for all users, we only allow a single cache level to be set
3589 * globally on the object and prevent it from being changed whilst the
3590 * hardware is reading from the object. That is if the object is currently
3591 * on the scanout it will be set to uncached (or equivalent display
3592 * cache coherency) and all non-MOCS GPU access will also be uncached so
3593 * that all direct access to the scanout remains coherent.
3594 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003595int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3596 enum i915_cache_level cache_level)
3597{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003598 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003599 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003600
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003601 lockdep_assert_held(&obj->base.dev->struct_mutex);
3602
Chris Wilsone4ffd172011-04-04 09:44:39 +01003603 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003604 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003605
Chris Wilsonef55f922015-10-09 14:11:27 +01003606 /* Inspect the list of currently bound VMA and unbind any that would
3607 * be invalid given the new cache-level. This is principally to
3608 * catch the issue of the CS prefetch crossing page boundaries and
3609 * reading an invalid PTE on older architectures.
3610 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003611restart:
3612 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003613 if (!drm_mm_node_allocated(&vma->node))
3614 continue;
3615
Chris Wilson20dfbde2016-08-04 16:32:30 +01003616 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003617 DRM_DEBUG("can not change the cache level of pinned objects\n");
3618 return -EBUSY;
3619 }
3620
Chris Wilsonaa653a62016-08-04 07:52:27 +01003621 if (i915_gem_valid_gtt_space(vma, cache_level))
3622 continue;
3623
3624 ret = i915_vma_unbind(vma);
3625 if (ret)
3626 return ret;
3627
3628 /* As unbinding may affect other elements in the
3629 * obj->vma_list (due to side-effects from retiring
3630 * an active vma), play safe and restart the iterator.
3631 */
3632 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003633 }
3634
Chris Wilsonef55f922015-10-09 14:11:27 +01003635 /* We can reuse the existing drm_mm nodes but need to change the
3636 * cache-level on the PTE. We could simply unbind them all and
3637 * rebind with the correct cache-level on next use. However since
3638 * we already have a valid slot, dma mapping, pages etc, we may as
3639 * rewrite the PTE in the belief that doing so tramples upon less
3640 * state and so involves less work.
3641 */
Chris Wilson15717de2016-08-04 07:52:26 +01003642 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003643 /* Before we change the PTE, the GPU must not be accessing it.
3644 * If we wait upon the object, we know that all the bound
3645 * VMA are no longer active.
3646 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003647 ret = i915_gem_object_wait(obj,
3648 I915_WAIT_INTERRUPTIBLE |
3649 I915_WAIT_LOCKED |
3650 I915_WAIT_ALL,
3651 MAX_SCHEDULE_TIMEOUT,
3652 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003653 if (ret)
3654 return ret;
3655
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003656 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3657 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003658 /* Access to snoopable pages through the GTT is
3659 * incoherent and on some machines causes a hard
3660 * lockup. Relinquish the CPU mmaping to force
3661 * userspace to refault in the pages and we can
3662 * then double check if the GTT mapping is still
3663 * valid for that pointer access.
3664 */
3665 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003666
Chris Wilsonef55f922015-10-09 14:11:27 +01003667 /* As we no longer need a fence for GTT access,
3668 * we can relinquish it now (and so prevent having
3669 * to steal a fence from someone else on the next
3670 * fence request). Note GPU activity would have
3671 * dropped the fence as all snoopable access is
3672 * supposed to be linear.
3673 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003674 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3675 ret = i915_vma_put_fence(vma);
3676 if (ret)
3677 return ret;
3678 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003679 } else {
3680 /* We either have incoherent backing store and
3681 * so no GTT access or the architecture is fully
3682 * coherent. In such cases, existing GTT mmaps
3683 * ignore the cache bit in the PTE and we can
3684 * rewrite it without confusing the GPU or having
3685 * to force userspace to fault back in its mmaps.
3686 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003687 }
3688
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003689 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003690 if (!drm_mm_node_allocated(&vma->node))
3691 continue;
3692
3693 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3694 if (ret)
3695 return ret;
3696 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003697 }
3698
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003699 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003700 vma->node.color = cache_level;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01003701 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01003702 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003703
Chris Wilsone4ffd172011-04-04 09:44:39 +01003704 return 0;
3705}
3706
Ben Widawsky199adf42012-09-21 17:01:20 -07003707int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3708 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003709{
Ben Widawsky199adf42012-09-21 17:01:20 -07003710 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003711 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003712 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003713
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003714 rcu_read_lock();
3715 obj = i915_gem_object_lookup_rcu(file, args->handle);
3716 if (!obj) {
3717 err = -ENOENT;
3718 goto out;
3719 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003720
Chris Wilson651d7942013-08-08 14:41:10 +01003721 switch (obj->cache_level) {
3722 case I915_CACHE_LLC:
3723 case I915_CACHE_L3_LLC:
3724 args->caching = I915_CACHING_CACHED;
3725 break;
3726
Chris Wilson4257d3b2013-08-08 14:41:11 +01003727 case I915_CACHE_WT:
3728 args->caching = I915_CACHING_DISPLAY;
3729 break;
3730
Chris Wilson651d7942013-08-08 14:41:10 +01003731 default:
3732 args->caching = I915_CACHING_NONE;
3733 break;
3734 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003735out:
3736 rcu_read_unlock();
3737 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003738}
3739
Ben Widawsky199adf42012-09-21 17:01:20 -07003740int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3741 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003742{
Chris Wilson9c870d02016-10-24 13:42:15 +01003743 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003744 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003745 struct drm_i915_gem_object *obj;
3746 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003747 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003748
Ben Widawsky199adf42012-09-21 17:01:20 -07003749 switch (args->caching) {
3750 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003751 level = I915_CACHE_NONE;
3752 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003753 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003754 /*
3755 * Due to a HW issue on BXT A stepping, GPU stores via a
3756 * snooped mapping may leave stale data in a corresponding CPU
3757 * cacheline, whereas normally such cachelines would get
3758 * invalidated.
3759 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003760 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003761 return -ENODEV;
3762
Chris Wilsone6994ae2012-07-10 10:27:08 +01003763 level = I915_CACHE_LLC;
3764 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003765 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003766 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003767 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003768 default:
3769 return -EINVAL;
3770 }
3771
Chris Wilsond65415d2017-01-19 08:22:10 +00003772 obj = i915_gem_object_lookup(file, args->handle);
3773 if (!obj)
3774 return -ENOENT;
3775
3776 if (obj->cache_level == level)
3777 goto out;
3778
3779 ret = i915_gem_object_wait(obj,
3780 I915_WAIT_INTERRUPTIBLE,
3781 MAX_SCHEDULE_TIMEOUT,
3782 to_rps_client(file));
3783 if (ret)
3784 goto out;
3785
Ben Widawsky3bc29132012-09-26 16:15:20 -07003786 ret = i915_mutex_lock_interruptible(dev);
3787 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003788 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003789
3790 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003791 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003792
3793out:
3794 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003795 return ret;
3796}
3797
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003798/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003799 * Prepare buffer for display plane (scanout, cursors, etc).
3800 * Can be called from an uninterruptible phase (modesetting) and allows
3801 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003802 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003803struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003804i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3805 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003806 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003807{
Chris Wilson058d88c2016-08-15 10:49:06 +01003808 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003809 int ret;
3810
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003811 lockdep_assert_held(&obj->base.dev->struct_mutex);
3812
Chris Wilsoncc98b412013-08-09 12:25:09 +01003813 /* Mark the pin_display early so that we account for the
3814 * display coherency whilst setting up the cache domains.
3815 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003816 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003817
Eric Anholta7ef0642011-03-29 16:59:54 -07003818 /* The display engine is not coherent with the LLC cache on gen6. As
3819 * a result, we make sure that the pinning that is about to occur is
3820 * done with uncached PTEs. This is lowest common denominator for all
3821 * chipsets.
3822 *
3823 * However for gen6+, we could do better by using the GFDT bit instead
3824 * of uncaching, which would allow us to flush all the LLC-cached data
3825 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3826 */
Chris Wilson651d7942013-08-08 14:41:10 +01003827 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003828 HAS_WT(to_i915(obj->base.dev)) ?
3829 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003830 if (ret) {
3831 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003832 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003833 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003834
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003835 /* As the user may map the buffer once pinned in the display plane
3836 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003837 * always use map_and_fenceable for all scanout buffers. However,
3838 * it may simply be too big to fit into mappable, in which case
3839 * put it anyway and hope that userspace can cope (but always first
3840 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003841 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003842 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003843 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003844 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3845 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003846 if (IS_ERR(vma)) {
3847 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3848 unsigned int flags;
3849
3850 /* Valleyview is definitely limited to scanning out the first
3851 * 512MiB. Lets presume this behaviour was inherited from the
3852 * g4x display engine and that all earlier gen are similarly
3853 * limited. Testing suggests that it is a little more
3854 * complicated than this. For example, Cherryview appears quite
3855 * happy to scanout from anywhere within its global aperture.
3856 */
3857 flags = 0;
3858 if (HAS_GMCH_DISPLAY(i915))
3859 flags = PIN_MAPPABLE;
3860 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3861 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003862 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003863 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003864
Chris Wilsond8923dc2016-08-18 17:17:07 +01003865 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3866
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003867 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003868 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003869 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003870
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003871 /* It should now be out of any other write domains, and we can update
3872 * the domain values for our changes.
3873 */
Chris Wilson05394f32010-11-08 19:18:58 +00003874 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003875
Chris Wilson058d88c2016-08-15 10:49:06 +01003876 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003877
3878err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003879 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003880 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003881}
3882
3883void
Chris Wilson058d88c2016-08-15 10:49:06 +01003884i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003885{
Chris Wilson49d73912016-11-29 09:50:08 +00003886 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003887
Chris Wilson058d88c2016-08-15 10:49:06 +01003888 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003889 return;
3890
Chris Wilsond8923dc2016-08-18 17:17:07 +01003891 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003892 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003893
Chris Wilson383d5822016-08-18 17:17:08 +01003894 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003895 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003896
Chris Wilson058d88c2016-08-15 10:49:06 +01003897 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003898}
3899
Eric Anholte47c68e2008-11-14 13:35:19 -08003900/**
3901 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003902 * @obj: object to act on
3903 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003904 *
3905 * This function returns when the move is complete, including waiting on
3906 * flushes to occur.
3907 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003908int
Chris Wilson919926a2010-11-12 13:42:53 +00003909i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003910{
Eric Anholte47c68e2008-11-14 13:35:19 -08003911 int ret;
3912
Chris Wilsone95433c2016-10-28 13:58:27 +01003913 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003914
Chris Wilsone95433c2016-10-28 13:58:27 +01003915 ret = i915_gem_object_wait(obj,
3916 I915_WAIT_INTERRUPTIBLE |
3917 I915_WAIT_LOCKED |
3918 (write ? I915_WAIT_ALL : 0),
3919 MAX_SCHEDULE_TIMEOUT,
3920 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003921 if (ret)
3922 return ret;
3923
Chris Wilsonef749212017-04-12 12:01:10 +01003924 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003925
Eric Anholte47c68e2008-11-14 13:35:19 -08003926 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003927 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003928 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003929 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003930 }
3931
3932 /* It should now be out of any other write domains, and we can update
3933 * the domain values for our changes.
3934 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003935 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003936
3937 /* If we're writing through the CPU, then the GPU read domains will
3938 * need to be invalidated at next use.
3939 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003940 if (write)
3941 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003942
3943 return 0;
3944}
3945
Eric Anholt673a3942008-07-30 12:06:12 -07003946/* Throttle our rendering by waiting until the ring has completed our requests
3947 * emitted over 20 msec ago.
3948 *
Eric Anholtb9624422009-06-03 07:27:35 +00003949 * Note that if we were to use the current jiffies each time around the loop,
3950 * we wouldn't escape the function with any frames outstanding if the time to
3951 * render a frame was over 20ms.
3952 *
Eric Anholt673a3942008-07-30 12:06:12 -07003953 * This should get us reasonable parallelism between CPU and GPU but also
3954 * relatively low latency when blocking on a particular request to finish.
3955 */
3956static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003957i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003958{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003959 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003960 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003961 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003962 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003963 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003964
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003965 /* ABI: return -EIO if already wedged */
3966 if (i915_terminally_wedged(&dev_priv->gpu_error))
3967 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003968
Chris Wilson1c255952010-09-26 11:03:27 +01003969 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003970 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00003971 if (time_after_eq(request->emitted_jiffies, recent_enough))
3972 break;
3973
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003974 if (target) {
3975 list_del(&target->client_link);
3976 target->file_priv = NULL;
3977 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01003978
John Harrison54fb2412014-11-24 18:49:27 +00003979 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003980 }
John Harrisonff865882014-11-24 18:49:28 +00003981 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003982 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003983 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003984
John Harrison54fb2412014-11-24 18:49:27 +00003985 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003986 return 0;
3987
Chris Wilsone95433c2016-10-28 13:58:27 +01003988 ret = i915_wait_request(target,
3989 I915_WAIT_INTERRUPTIBLE,
3990 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003991 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003992
Chris Wilsone95433c2016-10-28 13:58:27 +01003993 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003994}
3995
Chris Wilson058d88c2016-08-15 10:49:06 +01003996struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003997i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3998 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003999 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01004000 u64 alignment,
4001 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004002{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004003 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
4004 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01004005 struct i915_vma *vma;
4006 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004007
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004008 lockdep_assert_held(&obj->base.dev->struct_mutex);
4009
Chris Wilson718659a2017-01-16 15:21:28 +00004010 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00004011 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004012 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01004013
4014 if (i915_vma_misplaced(vma, size, alignment, flags)) {
4015 if (flags & PIN_NONBLOCK &&
4016 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004017 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01004018
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004019 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004020 /* If the required space is larger than the available
4021 * aperture, we will not able to find a slot for the
4022 * object and unbinding the object now will be in
4023 * vain. Worse, doing so may cause us to ping-pong
4024 * the object in and out of the Global GTT and
4025 * waste a lot of cycles under the mutex.
4026 */
Chris Wilson944397f2017-01-09 16:16:11 +00004027 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004028 return ERR_PTR(-E2BIG);
4029
4030 /* If NONBLOCK is set the caller is optimistically
4031 * trying to cache the full object within the mappable
4032 * aperture, and *must* have a fallback in place for
4033 * situations where we cannot bind the object. We
4034 * can be a little more lax here and use the fallback
4035 * more often to avoid costly migrations of ourselves
4036 * and other objects within the aperture.
4037 *
4038 * Half-the-aperture is used as a simple heuristic.
4039 * More interesting would to do search for a free
4040 * block prior to making the commitment to unbind.
4041 * That caters for the self-harm case, and with a
4042 * little more heuristics (e.g. NOFAULT, NOEVICT)
4043 * we could try to minimise harm to others.
4044 */
4045 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00004046 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004047 return ERR_PTR(-ENOSPC);
4048 }
4049
Chris Wilson59bfa122016-08-04 16:32:31 +01004050 WARN(i915_vma_is_pinned(vma),
4051 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004052 " offset=%08x, req.alignment=%llx,"
4053 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4054 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004055 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004056 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004057 ret = i915_vma_unbind(vma);
4058 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004059 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004060 }
4061
Chris Wilson058d88c2016-08-15 10:49:06 +01004062 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4063 if (ret)
4064 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004065
Chris Wilson058d88c2016-08-15 10:49:06 +01004066 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004067}
4068
Chris Wilsonedf6b762016-08-09 09:23:33 +01004069static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004070{
4071 /* Note that we could alias engines in the execbuf API, but
4072 * that would be very unwise as it prevents userspace from
4073 * fine control over engine selection. Ahem.
4074 *
4075 * This should be something like EXEC_MAX_ENGINE instead of
4076 * I915_NUM_ENGINES.
4077 */
4078 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4079 return 0x10000 << id;
4080}
4081
4082static __always_inline unsigned int __busy_write_id(unsigned int id)
4083{
Chris Wilson70cb4722016-08-09 18:08:25 +01004084 /* The uABI guarantees an active writer is also amongst the read
4085 * engines. This would be true if we accessed the activity tracking
4086 * under the lock, but as we perform the lookup of the object and
4087 * its activity locklessly we can not guarantee that the last_write
4088 * being active implies that we have set the same engine flag from
4089 * last_read - hence we always set both read and write busy for
4090 * last_write.
4091 */
4092 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004093}
4094
Chris Wilsonedf6b762016-08-09 09:23:33 +01004095static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004096__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004097 unsigned int (*flag)(unsigned int id))
4098{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004099 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004100
Chris Wilsond07f0e52016-10-28 13:58:44 +01004101 /* We have to check the current hw status of the fence as the uABI
4102 * guarantees forward progress. We could rely on the idle worker
4103 * to eventually flush us, but to minimise latency just ask the
4104 * hardware.
4105 *
4106 * Note we only report on the status of native fences.
4107 */
4108 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004109 return 0;
4110
Chris Wilsond07f0e52016-10-28 13:58:44 +01004111 /* opencode to_request() in order to avoid const warnings */
4112 rq = container_of(fence, struct drm_i915_gem_request, fence);
4113 if (i915_gem_request_completed(rq))
4114 return 0;
4115
Chris Wilson1d39f282017-04-11 13:43:06 +01004116 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004117}
4118
Chris Wilsonedf6b762016-08-09 09:23:33 +01004119static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004120busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004121{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004122 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004123}
4124
Chris Wilsonedf6b762016-08-09 09:23:33 +01004125static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004126busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004127{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004128 if (!fence)
4129 return 0;
4130
4131 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004132}
4133
Eric Anholt673a3942008-07-30 12:06:12 -07004134int
Eric Anholt673a3942008-07-30 12:06:12 -07004135i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004136 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004137{
4138 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004139 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004140 struct reservation_object_list *list;
4141 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004142 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004143
Chris Wilsond07f0e52016-10-28 13:58:44 +01004144 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004145 rcu_read_lock();
4146 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004147 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004148 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004149
4150 /* A discrepancy here is that we do not report the status of
4151 * non-i915 fences, i.e. even though we may report the object as idle,
4152 * a call to set-domain may still stall waiting for foreign rendering.
4153 * This also means that wait-ioctl may report an object as busy,
4154 * where busy-ioctl considers it idle.
4155 *
4156 * We trade the ability to warn of foreign fences to report on which
4157 * i915 engines are active for the object.
4158 *
4159 * Alternatively, we can trade that extra information on read/write
4160 * activity with
4161 * args->busy =
4162 * !reservation_object_test_signaled_rcu(obj->resv, true);
4163 * to report the overall busyness. This is what the wait-ioctl does.
4164 *
4165 */
4166retry:
4167 seq = raw_read_seqcount(&obj->resv->seq);
4168
4169 /* Translate the exclusive fence to the READ *and* WRITE engine */
4170 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4171
4172 /* Translate shared fences to READ set of engines */
4173 list = rcu_dereference(obj->resv->fence);
4174 if (list) {
4175 unsigned int shared_count = list->shared_count, i;
4176
4177 for (i = 0; i < shared_count; ++i) {
4178 struct dma_fence *fence =
4179 rcu_dereference(list->shared[i]);
4180
4181 args->busy |= busy_check_reader(fence);
4182 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004183 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004184
Chris Wilsond07f0e52016-10-28 13:58:44 +01004185 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4186 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004187
Chris Wilsond07f0e52016-10-28 13:58:44 +01004188 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004189out:
4190 rcu_read_unlock();
4191 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004192}
4193
4194int
4195i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4196 struct drm_file *file_priv)
4197{
Akshay Joshi0206e352011-08-16 15:34:10 -04004198 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004199}
4200
Chris Wilson3ef94da2009-09-14 16:50:29 +01004201int
4202i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4203 struct drm_file *file_priv)
4204{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004205 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004206 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004207 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004208 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004209
4210 switch (args->madv) {
4211 case I915_MADV_DONTNEED:
4212 case I915_MADV_WILLNEED:
4213 break;
4214 default:
4215 return -EINVAL;
4216 }
4217
Chris Wilson03ac0642016-07-20 13:31:51 +01004218 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004219 if (!obj)
4220 return -ENOENT;
4221
4222 err = mutex_lock_interruptible(&obj->mm.lock);
4223 if (err)
4224 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004225
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004226 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004227 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004228 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004229 if (obj->mm.madv == I915_MADV_WILLNEED) {
4230 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004231 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004232 obj->mm.quirked = false;
4233 }
4234 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004235 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004236 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004237 obj->mm.quirked = true;
4238 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004239 }
4240
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004241 if (obj->mm.madv != __I915_MADV_PURGED)
4242 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004243
Chris Wilson6c085a72012-08-20 11:40:46 +02004244 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004245 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004246 i915_gem_object_truncate(obj);
4247
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004248 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004249 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004250
Chris Wilson1233e2d2016-10-28 13:58:37 +01004251out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004252 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004253 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004254}
4255
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004256static void
4257frontbuffer_retire(struct i915_gem_active *active,
4258 struct drm_i915_gem_request *request)
4259{
4260 struct drm_i915_gem_object *obj =
4261 container_of(active, typeof(*obj), frontbuffer_write);
4262
Chris Wilsond59b21e2017-02-22 11:40:49 +00004263 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004264}
4265
Chris Wilson37e680a2012-06-07 15:38:42 +01004266void i915_gem_object_init(struct drm_i915_gem_object *obj,
4267 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004268{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004269 mutex_init(&obj->mm.lock);
4270
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004271 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004272 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004273 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004274 INIT_LIST_HEAD(&obj->lut_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004275 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004276
Chris Wilson37e680a2012-06-07 15:38:42 +01004277 obj->ops = ops;
4278
Chris Wilsond07f0e52016-10-28 13:58:44 +01004279 reservation_object_init(&obj->__builtin_resv);
4280 obj->resv = &obj->__builtin_resv;
4281
Chris Wilson50349242016-08-18 17:17:04 +01004282 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004283 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004284
4285 obj->mm.madv = I915_MADV_WILLNEED;
4286 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4287 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004288
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004289 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004290}
4291
Chris Wilson37e680a2012-06-07 15:38:42 +01004292static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004293 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4294 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004295
Chris Wilson37e680a2012-06-07 15:38:42 +01004296 .get_pages = i915_gem_object_get_pages_gtt,
4297 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004298
4299 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004300};
4301
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004302struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004303i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004304{
Daniel Vetterc397b902010-04-09 19:05:07 +00004305 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004306 struct address_space *mapping;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004307 unsigned int cache_level;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004308 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004309 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004310
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004311 /* There is a prevalence of the assumption that we fit the object's
4312 * page count inside a 32bit _signed_ variable. Let's document this and
4313 * catch if we ever need to fix it. In the meantime, if you do spot
4314 * such a local variable, please consider fixing!
4315 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004316 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004317 return ERR_PTR(-E2BIG);
4318
4319 if (overflows_type(size, obj->base.size))
4320 return ERR_PTR(-E2BIG);
4321
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004322 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004323 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004324 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004325
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004326 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004327 if (ret)
4328 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004329
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004330 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004331 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004332 /* 965gm cannot relocate objects above 4GiB. */
4333 mask &= ~__GFP_HIGHMEM;
4334 mask |= __GFP_DMA32;
4335 }
4336
Al Viro93c76a32015-12-04 23:45:44 -05004337 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004338 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004339 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004340
Chris Wilson37e680a2012-06-07 15:38:42 +01004341 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004342
Daniel Vetterc397b902010-04-09 19:05:07 +00004343 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4344 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4345
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004346 if (HAS_LLC(dev_priv))
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004347 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004348 * cache) for about a 10% performance improvement
4349 * compared to uncached. Graphics requests other than
4350 * display scanout are coherent with the CPU in
4351 * accessing this cache. This means in this mode we
4352 * don't need to clflush on the CPU side, and on the
4353 * GPU side we only need to flush internal caches to
4354 * get data visible to the CPU.
4355 *
4356 * However, we maintain the display planes as UC, and so
4357 * need to rebind when first used as such.
4358 */
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004359 cache_level = I915_CACHE_LLC;
4360 else
4361 cache_level = I915_CACHE_NONE;
Eric Anholta1871112011-03-29 16:59:55 -07004362
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004363 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01004364
Daniel Vetterd861e332013-07-24 23:25:03 +02004365 trace_i915_gem_object_create(obj);
4366
Chris Wilson05394f32010-11-08 19:18:58 +00004367 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004368
4369fail:
4370 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004371 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004372}
4373
Chris Wilson340fbd82014-05-22 09:16:52 +01004374static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4375{
4376 /* If we are the last user of the backing storage (be it shmemfs
4377 * pages or stolen etc), we know that the pages are going to be
4378 * immediately released. In this case, we can then skip copying
4379 * back the contents from the GPU.
4380 */
4381
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004382 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004383 return false;
4384
4385 if (obj->base.filp == NULL)
4386 return true;
4387
4388 /* At first glance, this looks racy, but then again so would be
4389 * userspace racing mmap against close. However, the first external
4390 * reference to the filp can only be obtained through the
4391 * i915_gem_mmap_ioctl() which safeguards us against the user
4392 * acquiring such a reference whilst we are in the middle of
4393 * freeing the object.
4394 */
4395 return atomic_long_read(&obj->base.filp->f_count) == 1;
4396}
4397
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004398static void __i915_gem_free_objects(struct drm_i915_private *i915,
4399 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004400{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004401 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004402
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004403 mutex_lock(&i915->drm.struct_mutex);
4404 intel_runtime_pm_get(i915);
4405 llist_for_each_entry(obj, freed, freed) {
4406 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004407
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004408 trace_i915_gem_object_destroy(obj);
4409
4410 GEM_BUG_ON(i915_gem_object_is_active(obj));
4411 list_for_each_entry_safe(vma, vn,
4412 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004413 GEM_BUG_ON(i915_vma_is_active(vma));
4414 vma->flags &= ~I915_VMA_PIN_MASK;
4415 i915_vma_close(vma);
4416 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004417 GEM_BUG_ON(!list_empty(&obj->vma_list));
4418 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004419
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004420 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004421 }
4422 intel_runtime_pm_put(i915);
4423 mutex_unlock(&i915->drm.struct_mutex);
4424
Chris Wilsonf2be9d62017-04-07 11:25:52 +01004425 cond_resched();
4426
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004427 llist_for_each_entry_safe(obj, on, freed, freed) {
4428 GEM_BUG_ON(obj->bind_count);
4429 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
Chris Wilson67b48042017-08-22 12:05:16 +01004430 GEM_BUG_ON(!list_empty(&obj->lut_list));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004431
4432 if (obj->ops->release)
4433 obj->ops->release(obj);
4434
4435 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4436 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004437 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004438 GEM_BUG_ON(obj->mm.pages);
4439
4440 if (obj->base.import_attach)
4441 drm_prime_gem_destroy(&obj->base, NULL);
4442
Chris Wilsond07f0e52016-10-28 13:58:44 +01004443 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004444 drm_gem_object_release(&obj->base);
4445 i915_gem_info_remove_obj(i915, obj->base.size);
4446
4447 kfree(obj->bit_17);
4448 i915_gem_object_free(obj);
4449 }
4450}
4451
4452static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4453{
4454 struct llist_node *freed;
4455
4456 freed = llist_del_all(&i915->mm.free_list);
4457 if (unlikely(freed))
4458 __i915_gem_free_objects(i915, freed);
4459}
4460
4461static void __i915_gem_free_work(struct work_struct *work)
4462{
4463 struct drm_i915_private *i915 =
4464 container_of(work, struct drm_i915_private, mm.free_work);
4465 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004466
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004467 /* All file-owned VMA should have been released by this point through
4468 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4469 * However, the object may also be bound into the global GTT (e.g.
4470 * older GPUs without per-process support, or for direct access through
4471 * the GTT either for the user or for scanout). Those VMA still need to
4472 * unbound now.
4473 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004474
Chris Wilson5ad08be2017-04-07 11:25:51 +01004475 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004476 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004477 if (need_resched())
4478 break;
4479 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004480}
4481
4482static void __i915_gem_free_object_rcu(struct rcu_head *head)
4483{
4484 struct drm_i915_gem_object *obj =
4485 container_of(head, typeof(*obj), rcu);
4486 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4487
4488 /* We can't simply use call_rcu() from i915_gem_free_object()
4489 * as we need to block whilst unbinding, and the call_rcu
4490 * task may be called from softirq context. So we take a
4491 * detour through a worker.
4492 */
4493 if (llist_add(&obj->freed, &i915->mm.free_list))
4494 schedule_work(&i915->mm.free_work);
4495}
4496
4497void i915_gem_free_object(struct drm_gem_object *gem_obj)
4498{
4499 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4500
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004501 if (obj->mm.quirked)
4502 __i915_gem_object_unpin_pages(obj);
4503
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004504 if (discard_backing_storage(obj))
4505 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004506
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004507 /* Before we free the object, make sure any pure RCU-only
4508 * read-side critical sections are complete, e.g.
4509 * i915_gem_busy_ioctl(). For the corresponding synchronized
4510 * lookup see i915_gem_object_lookup_rcu().
4511 */
4512 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004513}
4514
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004515void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4516{
4517 lockdep_assert_held(&obj->base.dev->struct_mutex);
4518
Chris Wilsond1b48c12017-08-16 09:52:08 +01004519 if (!i915_gem_object_has_active_reference(obj) &&
4520 i915_gem_object_is_active(obj))
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004521 i915_gem_object_set_active_reference(obj);
4522 else
4523 i915_gem_object_put(obj);
4524}
4525
Chris Wilson3033aca2016-10-28 13:58:47 +01004526static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4527{
4528 struct intel_engine_cs *engine;
4529 enum intel_engine_id id;
4530
4531 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004532 GEM_BUG_ON(engine->last_retired_context &&
4533 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004534}
4535
Chris Wilson24145512017-01-24 11:01:35 +00004536void i915_gem_sanitize(struct drm_i915_private *i915)
4537{
4538 /*
4539 * If we inherit context state from the BIOS or earlier occupants
4540 * of the GPU, the GPU may be in an inconsistent state when we
4541 * try to take over. The only way to remove the earlier state
4542 * is by resetting. However, resetting on earlier gen is tricky as
4543 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004544 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004545 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004546 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004547 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4548 WARN_ON(reset && reset != -ENODEV);
4549 }
4550}
4551
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004552int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004553{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004554 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004555 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004556
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004557 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004558 intel_suspend_gt_powersave(dev_priv);
4559
Chris Wilson45c5f202013-10-16 11:50:01 +01004560 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004561
4562 /* We have to flush all the executing contexts to main memory so
4563 * that they can saved in the hibernation image. To ensure the last
4564 * context image is coherent, we have to switch away from it. That
4565 * leaves the dev_priv->kernel_context still active when
4566 * we actually suspend, and its image in memory may not match the GPU
4567 * state. Fortunately, the kernel_context is disposable and we do
4568 * not rely on its state.
4569 */
4570 ret = i915_gem_switch_to_kernel_context(dev_priv);
4571 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004572 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004573
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004574 ret = i915_gem_wait_for_idle(dev_priv,
4575 I915_WAIT_INTERRUPTIBLE |
4576 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004577 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004578 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004579
Chris Wilson3033aca2016-10-28 13:58:47 +01004580 assert_kernel_context_is_current(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +01004581 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004582 mutex_unlock(&dev->struct_mutex);
4583
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304584 intel_guc_suspend(dev_priv);
4585
Chris Wilson737b1502015-01-26 18:03:03 +02004586 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004587 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004588
4589 /* As the idle_work is rearming if it detects a race, play safe and
4590 * repeat the flush until it is definitely idle.
4591 */
4592 while (flush_delayed_work(&dev_priv->gt.idle_work))
4593 ;
4594
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004595 /* Assert that we sucessfully flushed all the work and
4596 * reset the GPU back to its idle, low power state.
4597 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004598 WARN_ON(dev_priv->gt.awake);
Chris Wilson05425242017-03-03 12:19:47 +00004599 WARN_ON(!intel_engines_are_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004600
Imre Deak1c777c52016-10-12 17:46:37 +03004601 /*
4602 * Neither the BIOS, ourselves or any other kernel
4603 * expects the system to be in execlists mode on startup,
4604 * so we need to reset the GPU back to legacy mode. And the only
4605 * known way to disable logical contexts is through a GPU reset.
4606 *
4607 * So in order to leave the system in a known default configuration,
4608 * always reset the GPU upon unload and suspend. Afterwards we then
4609 * clean up the GEM state tracking, flushing off the requests and
4610 * leaving the system in a known idle state.
4611 *
4612 * Note that is of the upmost importance that the GPU is idle and
4613 * all stray writes are flushed *before* we dismantle the backing
4614 * storage for the pinned objects.
4615 *
4616 * However, since we are uncertain that resetting the GPU on older
4617 * machines is a good idea, we don't - just in case it leaves the
4618 * machine in an unusable condition.
4619 */
Chris Wilson24145512017-01-24 11:01:35 +00004620 i915_gem_sanitize(dev_priv);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004621 goto out_rpm_put;
Imre Deak1c777c52016-10-12 17:46:37 +03004622
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004623err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004624 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004625out_rpm_put:
4626 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004627 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004628}
4629
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004630void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004631{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004632 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004633
Imre Deak31ab49a2016-11-07 11:20:05 +02004634 WARN_ON(dev_priv->gt.awake);
4635
Chris Wilson5ab57c72016-07-15 14:56:20 +01004636 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004637 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004638
4639 /* As we didn't flush the kernel context before suspend, we cannot
4640 * guarantee that the context image is complete. So let's just reset
4641 * it and start again.
4642 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004643 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004644
4645 mutex_unlock(&dev->struct_mutex);
4646}
4647
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004648void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004649{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004650 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004651 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4652 return;
4653
4654 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4655 DISP_TILE_SURFACE_SWIZZLING);
4656
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004657 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004658 return;
4659
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004660 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004661 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004662 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004663 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004664 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004665 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004666 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004667 else
4668 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004669}
Daniel Vettere21af882012-02-09 20:53:27 +01004670
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004671static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004672{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004673 I915_WRITE(RING_CTL(base), 0);
4674 I915_WRITE(RING_HEAD(base), 0);
4675 I915_WRITE(RING_TAIL(base), 0);
4676 I915_WRITE(RING_START(base), 0);
4677}
4678
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004679static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004680{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004681 if (IS_I830(dev_priv)) {
4682 init_unused_ring(dev_priv, PRB1_BASE);
4683 init_unused_ring(dev_priv, SRB0_BASE);
4684 init_unused_ring(dev_priv, SRB1_BASE);
4685 init_unused_ring(dev_priv, SRB2_BASE);
4686 init_unused_ring(dev_priv, SRB3_BASE);
4687 } else if (IS_GEN2(dev_priv)) {
4688 init_unused_ring(dev_priv, SRB0_BASE);
4689 init_unused_ring(dev_priv, SRB1_BASE);
4690 } else if (IS_GEN3(dev_priv)) {
4691 init_unused_ring(dev_priv, PRB1_BASE);
4692 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004693 }
4694}
4695
Chris Wilson20a8a742017-02-08 14:30:31 +00004696static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004697{
Chris Wilson20a8a742017-02-08 14:30:31 +00004698 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004699 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304700 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004701 int err;
4702
4703 for_each_engine(engine, i915, id) {
4704 err = engine->init_hw(engine);
4705 if (err)
4706 return err;
4707 }
4708
4709 return 0;
4710}
4711
4712int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4713{
Chris Wilsond200cda2016-04-28 09:56:44 +01004714 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004715
Chris Wilsonde867c22016-10-25 13:16:02 +01004716 dev_priv->gt.last_init_time = ktime_get();
4717
Chris Wilson5e4f5182015-02-13 14:35:59 +00004718 /* Double layer security blanket, see i915_gem_init() */
4719 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4720
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004721 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004722 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004723
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004724 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004725 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004726 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004727
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004728 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004729 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004730 u32 temp = I915_READ(GEN7_MSG_CTL);
4731 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4732 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004733 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004734 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4735 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4736 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4737 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004738 }
4739
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004740 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004741
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004742 /*
4743 * At least 830 can leave some of the unused rings
4744 * "active" (ie. head != tail) after resume which
4745 * will prevent c3 entry. Makes sure all unused rings
4746 * are totally idle.
4747 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004748 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004749
Dave Gordoned54c1a2016-01-19 19:02:54 +00004750 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004751
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004752 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004753 if (ret) {
4754 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4755 goto out;
4756 }
4757
4758 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004759 ret = __i915_gem_restart_engines(dev_priv);
4760 if (ret)
4761 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004762
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004763 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004764
Oscar Mateob8991402017-03-28 09:53:47 -07004765 /* We can't enable contexts until all firmware is loaded */
4766 ret = intel_uc_init_hw(dev_priv);
4767 if (ret)
4768 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004769
Chris Wilson5e4f5182015-02-13 14:35:59 +00004770out:
4771 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004772 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004773}
4774
Chris Wilson39df9192016-07-20 13:31:57 +01004775bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4776{
4777 if (INTEL_INFO(dev_priv)->gen < 6)
4778 return false;
4779
4780 /* TODO: make semaphores and Execlists play nicely together */
4781 if (i915.enable_execlists)
4782 return false;
4783
4784 if (value >= 0)
4785 return value;
4786
Chris Wilson39df9192016-07-20 13:31:57 +01004787 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilson80debff2017-05-25 13:16:12 +01004788 if (IS_GEN6(dev_priv) && intel_vtd_active())
Chris Wilson39df9192016-07-20 13:31:57 +01004789 return false;
Chris Wilson39df9192016-07-20 13:31:57 +01004790
4791 return true;
4792}
4793
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004794int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004795{
Chris Wilson1070a422012-04-24 15:47:41 +01004796 int ret;
4797
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004798 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004799
Chris Wilson94312822017-05-03 10:39:18 +01004800 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00004801
Oscar Mateoa83014d2014-07-24 17:04:21 +01004802 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004803 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004804 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004805 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004806 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004807 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004808 }
4809
Chris Wilson5e4f5182015-02-13 14:35:59 +00004810 /* This is just a security blanket to placate dragons.
4811 * On some systems, we very sporadically observe that the first TLBs
4812 * used by the CS may be stale, despite us poking the TLB reset. If
4813 * we hold the forcewake during initialisation these problems
4814 * just magically go away.
4815 */
4816 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4817
Chris Wilson8a2421b2017-06-16 15:05:22 +01004818 ret = i915_gem_init_userptr(dev_priv);
4819 if (ret)
4820 goto out_unlock;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004821
4822 ret = i915_gem_init_ggtt(dev_priv);
4823 if (ret)
4824 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004825
Chris Wilson829a0af2017-06-20 12:05:45 +01004826 ret = i915_gem_contexts_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004827 if (ret)
4828 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004829
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004830 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004831 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004832 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004833
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004834 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004835 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004836 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004837 * wedged. But we only want to do this where the GPU is angry,
4838 * for all other failure, such as an allocation failure, bail.
4839 */
4840 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004841 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004842 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004843 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004844
4845out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004846 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004847 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004848
Chris Wilson60990322014-04-09 09:19:42 +01004849 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004850}
4851
Chris Wilson24145512017-01-24 11:01:35 +00004852void i915_gem_init_mmio(struct drm_i915_private *i915)
4853{
4854 i915_gem_sanitize(i915);
4855}
4856
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004857void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004858i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004859{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004860 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304861 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004862
Akash Goel3b3f1652016-10-13 22:44:48 +05304863 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004864 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004865}
4866
Eric Anholt673a3942008-07-30 12:06:12 -07004867void
Imre Deak40ae4e12016-03-16 14:54:03 +02004868i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4869{
Chris Wilson49ef5292016-08-18 17:17:00 +01004870 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004871
4872 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4873 !IS_CHERRYVIEW(dev_priv))
4874 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004875 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4876 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4877 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004878 dev_priv->num_fence_regs = 16;
4879 else
4880 dev_priv->num_fence_regs = 8;
4881
Chris Wilsonc0336662016-05-06 15:40:21 +01004882 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004883 dev_priv->num_fence_regs =
4884 I915_READ(vgtif_reg(avail_rs.fence_num));
4885
4886 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004887 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4888 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4889
4890 fence->i915 = dev_priv;
4891 fence->id = i;
4892 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4893 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004894 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004895
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004896 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004897}
4898
Chris Wilson73cb9702016-10-28 13:58:46 +01004899int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004900i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004901{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004902 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004903
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004904 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4905 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004906 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004907
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004908 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4909 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004910 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004911
Chris Wilsond1b48c12017-08-16 09:52:08 +01004912 dev_priv->luts = KMEM_CACHE(i915_lut_handle, 0);
4913 if (!dev_priv->luts)
4914 goto err_vmas;
4915
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004916 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4917 SLAB_HWCACHE_ALIGN |
4918 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08004919 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004920 if (!dev_priv->requests)
Chris Wilsond1b48c12017-08-16 09:52:08 +01004921 goto err_luts;
Chris Wilson73cb9702016-10-28 13:58:46 +01004922
Chris Wilson52e54202016-11-14 20:41:02 +00004923 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4924 SLAB_HWCACHE_ALIGN |
4925 SLAB_RECLAIM_ACCOUNT);
4926 if (!dev_priv->dependencies)
4927 goto err_requests;
4928
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004929 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
4930 if (!dev_priv->priorities)
4931 goto err_dependencies;
4932
Chris Wilson73cb9702016-10-28 13:58:46 +01004933 mutex_lock(&dev_priv->drm.struct_mutex);
4934 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004935 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004936 mutex_unlock(&dev_priv->drm.struct_mutex);
4937 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004938 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07004939
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004940 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4941 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004942 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4943 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004944 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004945 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004946 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004947 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004948 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004949 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004950 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004951 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004952
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004953 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4954
Chris Wilsonb5add952016-08-04 16:32:36 +01004955 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004956
4957 return 0;
4958
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004959err_priorities:
4960 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004961err_dependencies:
4962 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004963err_requests:
4964 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004965err_luts:
4966 kmem_cache_destroy(dev_priv->luts);
Chris Wilson73cb9702016-10-28 13:58:46 +01004967err_vmas:
4968 kmem_cache_destroy(dev_priv->vmas);
4969err_objects:
4970 kmem_cache_destroy(dev_priv->objects);
4971err_out:
4972 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004973}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004974
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004975void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004976{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004977 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004978 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004979 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004980
Matthew Auldea84aa72016-11-17 21:04:11 +00004981 mutex_lock(&dev_priv->drm.struct_mutex);
4982 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4983 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4984 mutex_unlock(&dev_priv->drm.struct_mutex);
4985
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004986 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004987 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004988 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004989 kmem_cache_destroy(dev_priv->luts);
Imre Deakd64aa092016-01-19 15:26:29 +02004990 kmem_cache_destroy(dev_priv->vmas);
4991 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004992
4993 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4994 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004995}
4996
Chris Wilson6a800ea2016-09-21 14:51:07 +01004997int i915_gem_freeze(struct drm_i915_private *dev_priv)
4998{
Chris Wilsond0aa3012017-04-07 11:25:49 +01004999 /* Discard all purgeable objects, let userspace recover those as
5000 * required after resuming.
5001 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01005002 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01005003
Chris Wilson6a800ea2016-09-21 14:51:07 +01005004 return 0;
5005}
5006
Chris Wilson461fb992016-05-14 07:26:33 +01005007int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5008{
5009 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01005010 struct list_head *phases[] = {
5011 &dev_priv->mm.unbound_list,
5012 &dev_priv->mm.bound_list,
5013 NULL
5014 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01005015
5016 /* Called just before we write the hibernation image.
5017 *
5018 * We need to update the domain tracking to reflect that the CPU
5019 * will be accessing all the pages to create and restore from the
5020 * hibernation, and so upon restoration those pages will be in the
5021 * CPU domain.
5022 *
5023 * To make sure the hibernation image contains the latest state,
5024 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005025 *
5026 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005027 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005028 */
5029
Chris Wilson6a800ea2016-09-21 14:51:07 +01005030 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01005031 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01005032
Chris Wilsond0aa3012017-04-07 11:25:49 +01005033 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005034 for (p = phases; *p; p++) {
Chris Wilsone27ab732017-06-15 13:38:49 +01005035 list_for_each_entry(obj, *p, global_link)
5036 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005037 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01005038 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01005039
5040 return 0;
5041}
5042
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005043void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005044{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005045 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005046 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005047
5048 /* Clean up our request list when the client is going away, so that
5049 * later retire_requests won't dereference our soon-to-be-gone
5050 * file_priv.
5051 */
Chris Wilson1c255952010-09-26 11:03:27 +01005052 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005053 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005054 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005055 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005056}
5057
Chris Wilson829a0af2017-06-20 12:05:45 +01005058int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005059{
5060 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005061 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005062
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005063 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005064
5065 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5066 if (!file_priv)
5067 return -ENOMEM;
5068
5069 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005070 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005071 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005072
5073 spin_lock_init(&file_priv->mm.lock);
5074 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005075
Chris Wilsonc80ff162016-07-27 09:07:27 +01005076 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005077
Chris Wilson829a0af2017-06-20 12:05:45 +01005078 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005079 if (ret)
5080 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005081
Ben Widawskye422b882013-12-06 14:10:58 -08005082 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005083}
5084
Daniel Vetterb680c372014-09-19 18:27:27 +02005085/**
5086 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005087 * @old: current GEM buffer for the frontbuffer slots
5088 * @new: new GEM buffer for the frontbuffer slots
5089 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005090 *
5091 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5092 * from @old and setting them in @new. Both @old and @new can be NULL.
5093 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005094void i915_gem_track_fb(struct drm_i915_gem_object *old,
5095 struct drm_i915_gem_object *new,
5096 unsigned frontbuffer_bits)
5097{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005098 /* Control of individual bits within the mask are guarded by
5099 * the owning plane->mutex, i.e. we can never see concurrent
5100 * manipulation of individual bits. But since the bitfield as a whole
5101 * is updated using RMW, we need to use atomics in order to update
5102 * the bits.
5103 */
5104 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5105 sizeof(atomic_t) * BITS_PER_BYTE);
5106
Daniel Vettera071fa02014-06-18 23:28:09 +02005107 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005108 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5109 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005110 }
5111
5112 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005113 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5114 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005115 }
5116}
5117
Dave Gordonea702992015-07-09 19:29:02 +01005118/* Allocate a new GEM object and fill it with the supplied data */
5119struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005120i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005121 const void *data, size_t size)
5122{
5123 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005124 struct file *file;
5125 size_t offset;
5126 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005127
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005128 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005129 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005130 return obj;
5131
Chris Wilsonce8ff092017-03-17 19:46:47 +00005132 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005133
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005134 file = obj->base.filp;
5135 offset = 0;
5136 do {
5137 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5138 struct page *page;
5139 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005140
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005141 err = pagecache_write_begin(file, file->f_mapping,
5142 offset, len, 0,
5143 &page, &pgdata);
5144 if (err < 0)
5145 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005146
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005147 vaddr = kmap(page);
5148 memcpy(vaddr, data, len);
5149 kunmap(page);
5150
5151 err = pagecache_write_end(file, file->f_mapping,
5152 offset, len, len,
5153 page, pgdata);
5154 if (err < 0)
5155 goto fail;
5156
5157 size -= len;
5158 data += len;
5159 offset += len;
5160 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005161
5162 return obj;
5163
5164fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005165 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005166 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005167}
Chris Wilson96d77632016-10-28 13:58:33 +01005168
5169struct scatterlist *
5170i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5171 unsigned int n,
5172 unsigned int *offset)
5173{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005174 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005175 struct scatterlist *sg;
5176 unsigned int idx, count;
5177
5178 might_sleep();
5179 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005180 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005181
5182 /* As we iterate forward through the sg, we record each entry in a
5183 * radixtree for quick repeated (backwards) lookups. If we have seen
5184 * this index previously, we will have an entry for it.
5185 *
5186 * Initial lookup is O(N), but this is amortized to O(1) for
5187 * sequential page access (where each new request is consecutive
5188 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5189 * i.e. O(1) with a large constant!
5190 */
5191 if (n < READ_ONCE(iter->sg_idx))
5192 goto lookup;
5193
5194 mutex_lock(&iter->lock);
5195
5196 /* We prefer to reuse the last sg so that repeated lookup of this
5197 * (or the subsequent) sg are fast - comparing against the last
5198 * sg is faster than going through the radixtree.
5199 */
5200
5201 sg = iter->sg_pos;
5202 idx = iter->sg_idx;
5203 count = __sg_page_count(sg);
5204
5205 while (idx + count <= n) {
5206 unsigned long exception, i;
5207 int ret;
5208
5209 /* If we cannot allocate and insert this entry, or the
5210 * individual pages from this range, cancel updating the
5211 * sg_idx so that on this lookup we are forced to linearly
5212 * scan onwards, but on future lookups we will try the
5213 * insertion again (in which case we need to be careful of
5214 * the error return reporting that we have already inserted
5215 * this index).
5216 */
5217 ret = radix_tree_insert(&iter->radix, idx, sg);
5218 if (ret && ret != -EEXIST)
5219 goto scan;
5220
5221 exception =
5222 RADIX_TREE_EXCEPTIONAL_ENTRY |
5223 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5224 for (i = 1; i < count; i++) {
5225 ret = radix_tree_insert(&iter->radix, idx + i,
5226 (void *)exception);
5227 if (ret && ret != -EEXIST)
5228 goto scan;
5229 }
5230
5231 idx += count;
5232 sg = ____sg_next(sg);
5233 count = __sg_page_count(sg);
5234 }
5235
5236scan:
5237 iter->sg_pos = sg;
5238 iter->sg_idx = idx;
5239
5240 mutex_unlock(&iter->lock);
5241
5242 if (unlikely(n < idx)) /* insertion completed by another thread */
5243 goto lookup;
5244
5245 /* In case we failed to insert the entry into the radixtree, we need
5246 * to look beyond the current sg.
5247 */
5248 while (idx + count <= n) {
5249 idx += count;
5250 sg = ____sg_next(sg);
5251 count = __sg_page_count(sg);
5252 }
5253
5254 *offset = n - idx;
5255 return sg;
5256
5257lookup:
5258 rcu_read_lock();
5259
5260 sg = radix_tree_lookup(&iter->radix, n);
5261 GEM_BUG_ON(!sg);
5262
5263 /* If this index is in the middle of multi-page sg entry,
5264 * the radixtree will contain an exceptional entry that points
5265 * to the start of that range. We will return the pointer to
5266 * the base page and the offset of this page within the
5267 * sg entry's range.
5268 */
5269 *offset = 0;
5270 if (unlikely(radix_tree_exception(sg))) {
5271 unsigned long base =
5272 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5273
5274 sg = radix_tree_lookup(&iter->radix, base);
5275 GEM_BUG_ON(!sg);
5276
5277 *offset = n - base;
5278 }
5279
5280 rcu_read_unlock();
5281
5282 return sg;
5283}
5284
5285struct page *
5286i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5287{
5288 struct scatterlist *sg;
5289 unsigned int offset;
5290
5291 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5292
5293 sg = i915_gem_object_get_sg(obj, n, &offset);
5294 return nth_page(sg_page(sg), offset);
5295}
5296
5297/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5298struct page *
5299i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5300 unsigned int n)
5301{
5302 struct page *page;
5303
5304 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005305 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005306 set_page_dirty(page);
5307
5308 return page;
5309}
5310
5311dma_addr_t
5312i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5313 unsigned long n)
5314{
5315 struct scatterlist *sg;
5316 unsigned int offset;
5317
5318 sg = i915_gem_object_get_sg(obj, n, &offset);
5319 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5320}
Chris Wilson935a2f72017-02-13 17:15:13 +00005321
Chris Wilson8eeb7902017-07-26 19:16:01 +01005322int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align)
5323{
5324 struct sg_table *pages;
5325 int err;
5326
5327 if (align > obj->base.size)
5328 return -EINVAL;
5329
5330 if (obj->ops == &i915_gem_phys_ops)
5331 return 0;
5332
5333 if (obj->ops != &i915_gem_object_ops)
5334 return -EINVAL;
5335
5336 err = i915_gem_object_unbind(obj);
5337 if (err)
5338 return err;
5339
5340 mutex_lock(&obj->mm.lock);
5341
5342 if (obj->mm.madv != I915_MADV_WILLNEED) {
5343 err = -EFAULT;
5344 goto err_unlock;
5345 }
5346
5347 if (obj->mm.quirked) {
5348 err = -EFAULT;
5349 goto err_unlock;
5350 }
5351
5352 if (obj->mm.mapping) {
5353 err = -EBUSY;
5354 goto err_unlock;
5355 }
5356
5357 pages = obj->mm.pages;
5358 obj->ops = &i915_gem_phys_ops;
5359
Chris Wilson8fb6a5d2017-07-26 19:16:02 +01005360 err = ____i915_gem_object_get_pages(obj);
Chris Wilson8eeb7902017-07-26 19:16:01 +01005361 if (err)
5362 goto err_xfer;
5363
5364 /* Perma-pin (until release) the physical set of pages */
5365 __i915_gem_object_pin_pages(obj);
5366
5367 if (!IS_ERR_OR_NULL(pages))
5368 i915_gem_object_ops.put_pages(obj, pages);
5369 mutex_unlock(&obj->mm.lock);
5370 return 0;
5371
5372err_xfer:
5373 obj->ops = &i915_gem_object_ops;
5374 obj->mm.pages = pages;
5375err_unlock:
5376 mutex_unlock(&obj->mm.lock);
5377 return err;
5378}
5379
Chris Wilson935a2f72017-02-13 17:15:13 +00005380#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5381#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005382#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005383#include "selftests/huge_gem_object.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005384#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005385#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005386#endif