blob: 0657ac44a58270b862113b8c304d1a7e1cc69aaa [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
183 assert_spin_locked(&dev_priv->irq_lock);
184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200225 assert_spin_locked(&dev_priv->irq_lock);
226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
253 assert_spin_locked(&dev_priv->irq_lock);
254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300305 assert_spin_locked(&dev_priv->irq_lock);
306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
343 assert_spin_locked(&dev_priv->irq_lock);
344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
352 assert_spin_locked(&dev_priv->irq_lock);
353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
362 assert_spin_locked(&dev_priv->irq_lock);
363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Imre Deak59d02a12014-12-19 19:33:26 +0200392u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
393{
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530394 return (mask & ~dev_priv->rps.pm_intr_keep);
Imre Deak59d02a12014-12-19 19:33:26 +0200395}
396
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100397void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200398{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100399 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400 return;
401
Imre Deakd4d70aa2014-11-19 15:30:04 +0200402 spin_lock_irq(&dev_priv->irq_lock);
403 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200404
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
Akash Goelf4e9af42016-10-12 21:54:30 +0530407 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200408
409 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100410 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100411
412 /* Now that we will not be generating any more work, flush any
413 * outsanding tasks. As we are called on the RPS idle path,
414 * we will reset the GPU to minimum frequencies, so the current
415 * state of the worker can be discarded.
416 */
417 cancel_work_sync(&dev_priv->rps.work);
418 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200419}
420
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530421void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
422{
423 spin_lock_irq(&dev_priv->irq_lock);
424 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
425 spin_unlock_irq(&dev_priv->irq_lock);
426}
427
428void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
429{
430 spin_lock_irq(&dev_priv->irq_lock);
431 if (!dev_priv->guc.interrupts_enabled) {
432 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
433 dev_priv->pm_guc_events);
434 dev_priv->guc.interrupts_enabled = true;
435 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
436 }
437 spin_unlock_irq(&dev_priv->irq_lock);
438}
439
440void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
441{
442 spin_lock_irq(&dev_priv->irq_lock);
443 dev_priv->guc.interrupts_enabled = false;
444
445 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
446
447 spin_unlock_irq(&dev_priv->irq_lock);
448 synchronize_irq(dev_priv->drm.irq);
449
450 gen9_reset_guc_interrupts(dev_priv);
451}
452
Ben Widawsky09610212014-05-15 20:58:08 +0300453/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200454 * bdw_update_port_irq - update DE port interrupt
455 * @dev_priv: driver private
456 * @interrupt_mask: mask of interrupt bits to update
457 * @enabled_irq_mask: mask of interrupt bits to enable
458 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300459static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
460 uint32_t interrupt_mask,
461 uint32_t enabled_irq_mask)
462{
463 uint32_t new_val;
464 uint32_t old_val;
465
466 assert_spin_locked(&dev_priv->irq_lock);
467
468 WARN_ON(enabled_irq_mask & ~interrupt_mask);
469
470 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471 return;
472
473 old_val = I915_READ(GEN8_DE_PORT_IMR);
474
475 new_val = old_val;
476 new_val &= ~interrupt_mask;
477 new_val |= (~enabled_irq_mask & interrupt_mask);
478
479 if (new_val != old_val) {
480 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
481 POSTING_READ(GEN8_DE_PORT_IMR);
482 }
483}
484
485/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200486 * bdw_update_pipe_irq - update DE pipe interrupt
487 * @dev_priv: driver private
488 * @pipe: pipe whose interrupt to update
489 * @interrupt_mask: mask of interrupt bits to update
490 * @enabled_irq_mask: mask of interrupt bits to enable
491 */
492void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493 enum pipe pipe,
494 uint32_t interrupt_mask,
495 uint32_t enabled_irq_mask)
496{
497 uint32_t new_val;
498
499 assert_spin_locked(&dev_priv->irq_lock);
500
501 WARN_ON(enabled_irq_mask & ~interrupt_mask);
502
503 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504 return;
505
506 new_val = dev_priv->de_irq_mask[pipe];
507 new_val &= ~interrupt_mask;
508 new_val |= (~enabled_irq_mask & interrupt_mask);
509
510 if (new_val != dev_priv->de_irq_mask[pipe]) {
511 dev_priv->de_irq_mask[pipe] = new_val;
512 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514 }
515}
516
517/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200518 * ibx_display_interrupt_update - update SDEIMR
519 * @dev_priv: driver private
520 * @interrupt_mask: mask of interrupt bits to update
521 * @enabled_irq_mask: mask of interrupt bits to enable
522 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200523void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524 uint32_t interrupt_mask,
525 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200526{
527 uint32_t sdeimr = I915_READ(SDEIMR);
528 sdeimr &= ~interrupt_mask;
529 sdeimr |= (~enabled_irq_mask & interrupt_mask);
530
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100531 WARN_ON(enabled_irq_mask & ~interrupt_mask);
532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 assert_spin_locked(&dev_priv->irq_lock);
534
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300536 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300537
Daniel Vetterfee884e2013-07-04 23:35:21 +0200538 I915_WRITE(SDEIMR, sdeimr);
539 POSTING_READ(SDEIMR);
540}
Paulo Zanoni86642812013-04-12 17:57:57 -0300541
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100542static void
Imre Deak755e9012014-02-10 18:42:47 +0200543__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800545{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200547 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800548
Daniel Vetterb79480b2013-06-27 17:52:10 +0200549 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200550 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200551
Ville Syrjälä04feced2014-04-03 13:28:33 +0300552 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
553 status_mask & ~PIPESTAT_INT_STATUS_MASK,
554 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
555 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200556 return;
557
558 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200559 return;
560
Imre Deak91d181d2014-02-10 18:42:49 +0200561 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
562
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200563 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200564 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 I915_WRITE(reg, pipestat);
566 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800567}
568
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100569static void
Imre Deak755e9012014-02-10 18:42:47 +0200570__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800572{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200574 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800575
Daniel Vetterb79480b2013-06-27 17:52:10 +0200576 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200577 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200578
Ville Syrjälä04feced2014-04-03 13:28:33 +0300579 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
580 status_mask & ~PIPESTAT_INT_STATUS_MASK,
581 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
582 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200583 return;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 if ((pipestat & enable_mask) == 0)
586 return;
587
Imre Deak91d181d2014-02-10 18:42:49 +0200588 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
589
Imre Deak755e9012014-02-10 18:42:47 +0200590 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200591 I915_WRITE(reg, pipestat);
592 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800593}
594
Imre Deak10c59c52014-02-10 18:42:48 +0200595static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
596{
597 u32 enable_mask = status_mask << 16;
598
599 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 * On pipe A we don't support the PSR interrupt yet,
601 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200602 */
603 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
604 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300605 /*
606 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607 * A the same bit is for perf counters which we don't use either.
608 */
609 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200611
612 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
613 SPRITE0_FLIP_DONE_INT_EN_VLV |
614 SPRITE1_FLIP_DONE_INT_EN_VLV);
615 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
616 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
617 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
618 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
619
620 return enable_mask;
621}
622
Imre Deak755e9012014-02-10 18:42:47 +0200623void
624i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625 u32 status_mask)
626{
627 u32 enable_mask;
628
Wayne Boyer666a4532015-12-09 12:29:35 -0800629 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100630 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200631 status_mask);
632 else
633 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200634 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635}
636
637void
638i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639 u32 status_mask)
640{
641 u32 enable_mask;
642
Wayne Boyer666a4532015-12-09 12:29:35 -0800643 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100644 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200645 status_mask);
646 else
647 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200648 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649}
650
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000651/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300652 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100653 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000654 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100655static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000656{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100657 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300658 return;
659
Daniel Vetter13321782014-09-15 14:55:29 +0200660 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000661
Imre Deak755e9012014-02-10 18:42:47 +0200662 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100663 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200664 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200665 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000666
Daniel Vetter13321782014-09-15 14:55:29 +0200667 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000668}
669
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300670/*
671 * This timing diagram depicts the video signal in and
672 * around the vertical blanking period.
673 *
674 * Assumptions about the fictitious mode used in this example:
675 * vblank_start >= 3
676 * vsync_start = vblank_start + 1
677 * vsync_end = vblank_start + 2
678 * vtotal = vblank_start + 3
679 *
680 * start of vblank:
681 * latch double buffered registers
682 * increment frame counter (ctg+)
683 * generate start of vblank interrupt (gen4+)
684 * |
685 * | frame start:
686 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
687 * | may be shifted forward 1-3 extra lines via PIPECONF
688 * | |
689 * | | start of vsync:
690 * | | generate vsync interrupt
691 * | | |
692 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
693 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
694 * ----va---> <-----------------vb--------------------> <--------va-------------
695 * | | <----vs-----> |
696 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699 * | | |
700 * last visible pixel first visible pixel
701 * | increment frame counter (gen3/4)
702 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
703 *
704 * x = horizontal active
705 * _ = horizontal blanking
706 * hs = horizontal sync
707 * va = vertical active
708 * vb = vertical blanking
709 * vs = vertical sync
710 * vbs = vblank_start (number)
711 *
712 * Summary:
713 * - most events happen at the start of horizontal sync
714 * - frame start happens at the start of horizontal blank, 1-4 lines
715 * (depending on PIPECONF settings) after the start of vblank
716 * - gen3/4 pixel and frame counter are synchronized with the start
717 * of horizontal active on the first line of vertical active
718 */
719
Keith Packard42f52ef2008-10-18 19:39:29 -0700720/* Called from drm generic code, passed a 'crtc', which
721 * we use as a pipe index
722 */
Thierry Reding88e72712015-09-24 18:35:31 +0200723static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100725 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300727 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200728 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
729 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200730 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100732 htotal = mode->crtc_htotal;
733 hsync_start = mode->crtc_hsync_start;
734 vbl_start = mode->crtc_vblank_start;
735 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
736 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300737
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300738 /* Convert to pixel count */
739 vbl_start *= htotal;
740
741 /* Start of vblank event occurs at start of hsync */
742 vbl_start -= htotal - hsync_start;
743
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 high_frame = PIPEFRAME(pipe);
745 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100746
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700747 /*
748 * High & low register fields aren't synchronized, so make sure
749 * we get a low value that's stable across two reads of the high
750 * register.
751 */
752 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100753 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300754 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700756 } while (high1 != high2);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä80715b22014-05-15 20:23:23 +0300786 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788 vtotal /= 2;
789
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100790 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300791 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300792 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300793 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300794
795 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700796 * On HSW, the DSL reg (0x70000) appears to return 0 if we
797 * read it just before the start of vblank. So try it again
798 * so we don't accidentally end up spanning a vblank frame
799 * increment, causing the pipe_update_end() code to squak at us.
800 *
801 * The nature of this problem means we can't simply check the ISR
802 * bit and return the vblank start value; nor can we use the scanline
803 * debug register in the transcoder as it appears to have the same
804 * problem. We may need to extend this to include other platforms,
805 * but so far testing only shows the problem on HSW.
806 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100807 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700808 int i, temp;
809
810 for (i = 0; i < 100; i++) {
811 udelay(1);
812 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
813 DSL_LINEMASK_GEN3;
814 if (temp != position) {
815 position = temp;
816 break;
817 }
818 }
819 }
820
821 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300822 * See update_scanline_offset() for the details on the
823 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300824 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300825 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826}
827
Thierry Reding88e72712015-09-24 18:35:31 +0200828static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200829 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300830 ktime_t *stime, ktime_t *etime,
831 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100833 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200834 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
835 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300836 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100838 bool in_vbl = true;
839 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100840 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200842 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 return 0;
846 }
847
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300848 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300849 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
856 vbl_end /= 2;
857 vtotal /= 2;
858 }
859
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300860 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /*
863 * Lock uncore.lock, as we will do multiple timing critical raw
864 * register reads, potentially with preemption disabled, so the
865 * following code must not block on uncore.lock.
866 */
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868
Mario Kleinerad3543e2013-10-30 05:13:08 +0100869 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870
871 /* Get optional system timestamp before query. */
872 if (stime)
873 *stime = ktime_get();
874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100875 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100876 /* No obvious pixelcount register. Only query vertical
877 * scanout position from Display scan line register.
878 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300879 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880 } else {
881 /* Have access to pixelcount since start of frame.
882 * We can split this into vertical and horizontal
883 * scanout position.
884 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300885 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 /* convert to pixel counts */
888 vbl_start *= htotal;
889 vbl_end *= htotal;
890 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300891
892 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300893 * In interlaced modes, the pixel counter counts all pixels,
894 * so one field will have htotal more pixels. In order to avoid
895 * the reported position from jumping backwards when the pixel
896 * counter is beyond the length of the shorter field, just
897 * clamp the position the length of the shorter field. This
898 * matches how the scanline counter based position works since
899 * the scanline counter doesn't count the two half lines.
900 */
901 if (position >= vtotal)
902 position = vtotal - 1;
903
904 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300905 * Start of vblank interrupt is triggered at start of hsync,
906 * just prior to the first active line of vblank. However we
907 * consider lines to start at the leading edge of horizontal
908 * active. So, should we get here before we've crossed into
909 * the horizontal active of the first line in vblank, we would
910 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
911 * always add htotal-hsync_start to the current pixel position.
912 */
913 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300914 }
915
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 /* Get optional system timestamp after query. */
917 if (etime)
918 *etime = ktime_get();
919
920 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921
922 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300924 in_vbl = position >= vbl_start && position < vbl_end;
925
926 /*
927 * While in vblank, position will be negative
928 * counting up towards 0 at vbl_end. And outside
929 * vblank, position will be positive counting
930 * up since vbl_end.
931 */
932 if (position >= vbl_start)
933 position -= vbl_end;
934 else
935 position += vtotal - vbl_end;
936
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100937 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300938 *vpos = position;
939 *hpos = 0;
940 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100941 *vpos = position / htotal;
942 *hpos = position - (*vpos * htotal);
943 }
944
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 /* In vblank? */
946 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200947 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100948
949 return ret;
950}
951
Ville Syrjäläa225f072014-04-29 13:35:45 +0300952int intel_get_crtc_scanline(struct intel_crtc *crtc)
953{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100954 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 unsigned long irqflags;
956 int position;
957
958 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959 position = __intel_get_crtc_scanline(crtc);
960 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961
962 return position;
963}
964
Thierry Reding88e72712015-09-24 18:35:31 +0200965static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100966 int *max_error,
967 struct timeval *vblank_time,
968 unsigned flags)
969{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200970 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200971 struct intel_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100972
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200973 if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
Thierry Reding88e72712015-09-24 18:35:31 +0200974 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100975 return -EINVAL;
976 }
977
978 /* Get drm_crtc to timestamp: */
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200979 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000980 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200981 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000982 return -EINVAL;
983 }
984
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200985 if (!crtc->base.hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200986 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000987 return -EBUSY;
988 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100989
990 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000991 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
992 vblank_time, flags,
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200993 &crtc->base.hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100994}
995
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100996static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800997{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000998 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200999 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001000
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001001 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001002
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001003 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1004
Daniel Vetter20e4d402012-08-08 23:35:39 +02001005 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001006
Jesse Barnes7648fa92010-05-20 14:28:11 -07001007 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001008 busy_up = I915_READ(RCPREVBSYTUPAVG);
1009 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001010 max_avg = I915_READ(RCBMAXAVG);
1011 min_avg = I915_READ(RCBMINAVG);
1012
1013 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001014 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001015 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1016 new_delay = dev_priv->ips.cur_delay - 1;
1017 if (new_delay < dev_priv->ips.max_delay)
1018 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001019 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001020 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1021 new_delay = dev_priv->ips.cur_delay + 1;
1022 if (new_delay > dev_priv->ips.min_delay)
1023 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001024 }
1025
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001026 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001027 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001029 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001030
Jesse Barnesf97108d2010-01-29 11:27:07 -08001031 return;
1032}
1033
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001034static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001035{
Chris Wilson2246bea2017-02-17 15:13:00 +00001036 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001037 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson83348ba2016-08-09 17:47:51 +01001038 if (intel_engine_wakeup(engine))
Chris Wilson688e6c72016-07-01 17:23:15 +01001039 trace_i915_gem_request_notify(engine);
Chris Wilson549f7362010-10-19 11:19:32 +01001040}
1041
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001042static void vlv_c0_read(struct drm_i915_private *dev_priv,
1043 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001044{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001045 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1046 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1047 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001048}
1049
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001050static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1051 const struct intel_rps_ei *old,
1052 const struct intel_rps_ei *now,
1053 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001054{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001055 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001056 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001057
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001058 if (old->cz_clock == 0)
1059 return false;
Deepak S31685c22014-07-03 17:33:01 -04001060
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001061 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1062 mul <<= 8;
1063
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001064 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001065 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001066
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001067 /* Workload can be split between render + media, e.g. SwapBuffers
1068 * being blitted in X after being rendered in mesa. To account for
1069 * this we need to combine both engines into our activity counter.
1070 */
1071 c0 = now->render_c0 - old->render_c0;
1072 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001073 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001074
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001075 return c0 >= time;
1076}
Deepak S31685c22014-07-03 17:33:01 -04001077
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001078void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1079{
1080 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1081 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001082}
1083
1084static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1085{
1086 struct intel_rps_ei now;
1087 u32 events = 0;
1088
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001089 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001090 return 0;
1091
1092 vlv_c0_read(dev_priv, &now);
1093 if (now.cz_clock == 0)
1094 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001095
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001096 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1097 if (!vlv_c0_above(dev_priv,
1098 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001099 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001100 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1101 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001102 }
1103
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001104 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1105 if (vlv_c0_above(dev_priv,
1106 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001107 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001108 events |= GEN6_PM_RP_UP_THRESHOLD;
1109 dev_priv->rps.up_ei = now;
1110 }
1111
1112 return events;
Deepak S31685c22014-07-03 17:33:01 -04001113}
1114
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001115static bool any_waiters(struct drm_i915_private *dev_priv)
1116{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001117 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301118 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001119
Akash Goel3b3f1652016-10-13 22:44:48 +05301120 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001121 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001122 return true;
1123
1124 return false;
1125}
1126
Ben Widawsky4912d042011-04-25 11:25:20 -07001127static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001128{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001129 struct drm_i915_private *dev_priv =
1130 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001131 bool client_boost;
1132 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001133 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001134
Daniel Vetter59cdb632013-07-04 23:35:28 +02001135 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001136 /* Speed up work cancelation during disabling rps interrupts. */
1137 if (!dev_priv->rps.interrupts_enabled) {
1138 spin_unlock_irq(&dev_priv->irq_lock);
1139 return;
1140 }
Imre Deak1f814da2015-12-16 02:52:19 +02001141
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001142 pm_iir = dev_priv->rps.pm_iir;
1143 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001144 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
Akash Goelf4e9af42016-10-12 21:54:30 +05301145 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001146 client_boost = dev_priv->rps.client_boost;
1147 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001148 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001149
Paulo Zanoni60611c12013-08-15 11:50:01 -03001150 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301151 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001152
Chris Wilson8d3afd72015-05-21 21:01:47 +01001153 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilsonc33d2472016-07-04 08:08:36 +01001154 return;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001155
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001156 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001157
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001158 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1159
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001160 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001161 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001162 min = dev_priv->rps.min_freq_softlimit;
1163 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001164 if (client_boost || any_waiters(dev_priv))
1165 max = dev_priv->rps.max_freq;
1166 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1167 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001168 adj = 0;
1169 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001170 if (adj > 0)
1171 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001172 else /* CHV needs even encode values */
1173 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301174
1175 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1176 adj = 0;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001177 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001178 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001179 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001180 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1181 new_delay = dev_priv->rps.efficient_freq;
Chris Wilson17136d52017-02-10 15:03:47 +00001182 else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
Ben Widawskyb39fb292014-03-19 18:31:11 -07001183 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001184 adj = 0;
1185 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1186 if (adj < 0)
1187 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001188 else /* CHV needs even encode values */
1189 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301190
1191 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1192 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001193 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001194 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001195 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001196
Chris Wilsonedcf2842015-04-07 16:20:29 +01001197 dev_priv->rps.last_adj = adj;
1198
Ben Widawsky79249632012-09-07 19:43:42 -07001199 /* sysfs frequency interfaces may have snuck in while servicing the
1200 * interrupt
1201 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001202 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001203 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301204
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001205 if (intel_set_rps(dev_priv, new_delay)) {
1206 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1207 dev_priv->rps.last_adj = 0;
1208 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001209
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001210 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001211}
1212
Ben Widawskye3689192012-05-25 16:56:22 -07001213
1214/**
1215 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1216 * occurred.
1217 * @work: workqueue struct
1218 *
1219 * Doesn't actually do anything except notify userspace. As a consequence of
1220 * this event, userspace should try to remap the bad rows since statistically
1221 * it is likely the same row is more likely to go bad again.
1222 */
1223static void ivybridge_parity_work(struct work_struct *work)
1224{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001225 struct drm_i915_private *dev_priv =
1226 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001227 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001229 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001230 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001231
1232 /* We must turn off DOP level clock gating to access the L3 registers.
1233 * In order to prevent a get/put style interface, acquire struct mutex
1234 * any time we access those registers.
1235 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001236 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001237
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001238 /* If we've screwed up tracking, just let the interrupt fire again */
1239 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1240 goto out;
1241
Ben Widawskye3689192012-05-25 16:56:22 -07001242 misccpctl = I915_READ(GEN7_MISCCPCTL);
1243 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1244 POSTING_READ(GEN7_MISCCPCTL);
1245
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001246 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001247 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001248
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001249 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001250 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001251 break;
1252
1253 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1254
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001255 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001256
1257 error_status = I915_READ(reg);
1258 row = GEN7_PARITY_ERROR_ROW(error_status);
1259 bank = GEN7_PARITY_ERROR_BANK(error_status);
1260 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1261
1262 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1263 POSTING_READ(reg);
1264
1265 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1266 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1267 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1268 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1269 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1270 parity_event[5] = NULL;
1271
Chris Wilson91c8a322016-07-05 10:40:23 +01001272 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001273 KOBJ_CHANGE, parity_event);
1274
1275 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1276 slice, row, bank, subbank);
1277
1278 kfree(parity_event[4]);
1279 kfree(parity_event[3]);
1280 kfree(parity_event[2]);
1281 kfree(parity_event[1]);
1282 }
Ben Widawskye3689192012-05-25 16:56:22 -07001283
1284 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1285
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001286out:
1287 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001288 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001289 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001290 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001291
Chris Wilson91c8a322016-07-05 10:40:23 +01001292 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001293}
1294
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001295static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1296 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001297{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001298 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001299 return;
1300
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001301 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001302 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001303 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001304
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001305 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001306 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1307 dev_priv->l3_parity.which_slice |= 1 << 1;
1308
1309 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1310 dev_priv->l3_parity.which_slice |= 1 << 0;
1311
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001312 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001313}
1314
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001315static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001316 u32 gt_iir)
1317{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001318 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301319 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001320 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301321 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001322}
1323
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001324static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001325 u32 gt_iir)
1326{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001327 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301328 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001329 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301330 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001331 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301332 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001333
Ben Widawskycc609d52013-05-28 19:22:29 -07001334 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1335 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001336 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1337 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001338
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001339 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1340 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001341}
1342
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001343static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001344gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001345{
1346 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001347 notify_ring(engine);
Chris Wilsonf7470262017-01-24 15:20:21 +00001348
1349 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1350 set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1351 tasklet_hi_schedule(&engine->irq_tasklet);
1352 }
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001353}
1354
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001355static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1356 u32 master_ctl,
1357 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001358{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001359 irqreturn_t ret = IRQ_NONE;
1360
1361 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001362 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1363 if (gt_iir[0]) {
1364 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001365 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001366 } else
1367 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1368 }
1369
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001370 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001371 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1372 if (gt_iir[1]) {
1373 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001374 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001375 } else
1376 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1377 }
1378
Chris Wilson74cdb332015-04-07 16:21:05 +01001379 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001380 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1381 if (gt_iir[3]) {
1382 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001383 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001384 } else
1385 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1386 }
1387
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301388 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001389 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301390 if (gt_iir[2] & (dev_priv->pm_rps_events |
1391 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001392 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301393 gt_iir[2] & (dev_priv->pm_rps_events |
1394 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001395 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001396 } else
1397 DRM_ERROR("The master control interrupt lied (PM)!\n");
1398 }
1399
Ben Widawskyabd58f02013-11-02 21:07:09 -07001400 return ret;
1401}
1402
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001403static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1404 u32 gt_iir[4])
1405{
1406 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301407 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001408 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301409 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001410 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1411 }
1412
1413 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301414 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001415 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301416 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001417 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1418 }
1419
1420 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301421 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001422 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1423
1424 if (gt_iir[2] & dev_priv->pm_rps_events)
1425 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301426
1427 if (gt_iir[2] & dev_priv->pm_guc_events)
1428 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001429}
1430
Imre Deak63c88d22015-07-20 14:43:39 -07001431static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1432{
1433 switch (port) {
1434 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001435 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001436 case PORT_B:
1437 return val & PORTB_HOTPLUG_LONG_DETECT;
1438 case PORT_C:
1439 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001440 default:
1441 return false;
1442 }
1443}
1444
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001445static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1446{
1447 switch (port) {
1448 case PORT_E:
1449 return val & PORTE_HOTPLUG_LONG_DETECT;
1450 default:
1451 return false;
1452 }
1453}
1454
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001455static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1456{
1457 switch (port) {
1458 case PORT_A:
1459 return val & PORTA_HOTPLUG_LONG_DETECT;
1460 case PORT_B:
1461 return val & PORTB_HOTPLUG_LONG_DETECT;
1462 case PORT_C:
1463 return val & PORTC_HOTPLUG_LONG_DETECT;
1464 case PORT_D:
1465 return val & PORTD_HOTPLUG_LONG_DETECT;
1466 default:
1467 return false;
1468 }
1469}
1470
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001471static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1472{
1473 switch (port) {
1474 case PORT_A:
1475 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1476 default:
1477 return false;
1478 }
1479}
1480
Jani Nikula676574d2015-05-28 15:43:53 +03001481static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001482{
1483 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001484 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001485 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001486 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001487 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001488 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001489 return val & PORTD_HOTPLUG_LONG_DETECT;
1490 default:
1491 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001492 }
1493}
1494
Jani Nikula676574d2015-05-28 15:43:53 +03001495static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001496{
1497 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001498 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001499 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001500 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001501 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001502 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001503 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1504 default:
1505 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001506 }
1507}
1508
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001509/*
1510 * Get a bit mask of pins that have triggered, and which ones may be long.
1511 * This can be called multiple times with the same masks to accumulate
1512 * hotplug detection results from several registers.
1513 *
1514 * Note that the caller is expected to zero out the masks initially.
1515 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001516static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001517 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001518 const u32 hpd[HPD_NUM_PINS],
1519 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001520{
Jani Nikula8c841e52015-06-18 13:06:17 +03001521 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001522 int i;
1523
Jani Nikula676574d2015-05-28 15:43:53 +03001524 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001525 if ((hpd[i] & hotplug_trigger) == 0)
1526 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001527
Jani Nikula8c841e52015-06-18 13:06:17 +03001528 *pin_mask |= BIT(i);
1529
Imre Deakcc24fcd2015-07-21 15:32:45 -07001530 if (!intel_hpd_pin_to_port(i, &port))
1531 continue;
1532
Imre Deakfd63e2a2015-07-21 15:32:44 -07001533 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001534 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001535 }
1536
1537 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1538 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1539
1540}
1541
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001542static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001543{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001544 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001545}
1546
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001547static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001548{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001549 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001550}
1551
Shuang He8bf1e9f2013-10-15 18:55:27 +01001552#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001553static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1554 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001555 uint32_t crc0, uint32_t crc1,
1556 uint32_t crc2, uint32_t crc3,
1557 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001558{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001559 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1560 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001561 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1562 struct drm_driver *driver = dev_priv->drm.driver;
1563 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001564 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001565
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001566 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001567 if (pipe_crc->source) {
1568 if (!pipe_crc->entries) {
1569 spin_unlock(&pipe_crc->lock);
1570 DRM_DEBUG_KMS("spurious interrupt\n");
1571 return;
1572 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001573
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001574 head = pipe_crc->head;
1575 tail = pipe_crc->tail;
1576
1577 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1578 spin_unlock(&pipe_crc->lock);
1579 DRM_ERROR("CRC buffer overflowing\n");
1580 return;
1581 }
1582
1583 entry = &pipe_crc->entries[head];
1584
1585 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1586 entry->crc[0] = crc0;
1587 entry->crc[1] = crc1;
1588 entry->crc[2] = crc2;
1589 entry->crc[3] = crc3;
1590 entry->crc[4] = crc4;
1591
1592 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1593 pipe_crc->head = head;
1594
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001595 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001596
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001597 wake_up_interruptible(&pipe_crc->wq);
1598 } else {
1599 /*
1600 * For some not yet identified reason, the first CRC is
1601 * bonkers. So let's just wait for the next vblank and read
1602 * out the buggy result.
1603 *
1604 * On CHV sometimes the second CRC is bonkers as well, so
1605 * don't trust that one either.
1606 */
1607 if (pipe_crc->skipped == 0 ||
1608 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1609 pipe_crc->skipped++;
1610 spin_unlock(&pipe_crc->lock);
1611 return;
1612 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001613 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001614 crcs[0] = crc0;
1615 crcs[1] = crc1;
1616 crcs[2] = crc2;
1617 crcs[3] = crc3;
1618 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001619 drm_crtc_add_crc_entry(&crtc->base, true,
1620 drm_accurate_vblank_count(&crtc->base),
1621 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001622 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001623}
Daniel Vetter277de952013-10-18 16:37:07 +02001624#else
1625static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001626display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1627 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001628 uint32_t crc0, uint32_t crc1,
1629 uint32_t crc2, uint32_t crc3,
1630 uint32_t crc4) {}
1631#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001632
Daniel Vetter277de952013-10-18 16:37:07 +02001633
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001634static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1635 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001636{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001637 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001638 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1639 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001640}
1641
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001642static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1643 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001644{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001645 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001646 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1647 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1648 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1649 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1650 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001651}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001652
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001653static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1654 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001655{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001656 uint32_t res1, res2;
1657
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001658 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001659 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1660 else
1661 res1 = 0;
1662
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001663 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001664 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1665 else
1666 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001667
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001668 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001669 I915_READ(PIPE_CRC_RES_RED(pipe)),
1670 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1671 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1672 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001673}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001674
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001675/* The RPS events need forcewake, so we add them to a work queue and mask their
1676 * IMR bits until the work is done. Other interrupts can be processed without
1677 * the work queue. */
1678static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001679{
Deepak Sa6706b42014-03-15 20:23:22 +05301680 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001681 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301682 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001683 if (dev_priv->rps.interrupts_enabled) {
1684 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001685 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001686 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001687 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001688 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001689
Imre Deakc9a9a262014-11-05 20:48:37 +02001690 if (INTEL_INFO(dev_priv)->gen >= 8)
1691 return;
1692
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001693 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001694 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301695 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001696
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001697 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1698 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001699 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001700}
1701
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301702static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1703{
1704 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301705 /* Sample the log buffer flush related bits & clear them out now
1706 * itself from the message identity register to minimize the
1707 * probability of losing a flush interrupt, when there are back
1708 * to back flush interrupts.
1709 * There can be a new flush interrupt, for different log buffer
1710 * type (like for ISR), whilst Host is handling one (for DPC).
1711 * Since same bit is used in message register for ISR & DPC, it
1712 * could happen that GuC sets the bit for 2nd interrupt but Host
1713 * clears out the bit on handling the 1st interrupt.
1714 */
1715 u32 msg, flush;
1716
1717 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001718 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1719 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301720 if (flush) {
1721 /* Clear the message bits that are handled */
1722 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1723
1724 /* Handle flush interrupt in bottom half */
1725 queue_work(dev_priv->guc.log.flush_wq,
1726 &dev_priv->guc.log.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301727
1728 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301729 } else {
1730 /* Not clearing of unhandled event bits won't result in
1731 * re-triggering of the interrupt.
1732 */
1733 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301734 }
1735}
1736
Daniel Vetter5a21b662016-05-24 17:13:53 +02001737static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001738 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001739{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001740 bool ret;
1741
Chris Wilson91c8a322016-07-05 10:40:23 +01001742 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001743 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001744 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001745
1746 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001747}
1748
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001749static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1750 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001751{
Imre Deakc1874ed2014-02-04 21:35:46 +02001752 int pipe;
1753
Imre Deak58ead0d2014-02-04 21:35:47 +02001754 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001755
1756 if (!dev_priv->display_irqs_enabled) {
1757 spin_unlock(&dev_priv->irq_lock);
1758 return;
1759 }
1760
Damien Lespiau055e3932014-08-18 13:49:10 +01001761 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001762 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001763 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001764
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001765 /*
1766 * PIPESTAT bits get signalled even when the interrupt is
1767 * disabled with the mask bits, and some of the status bits do
1768 * not generate interrupts at all (like the underrun bit). Hence
1769 * we need to be careful that we only handle what we want to
1770 * handle.
1771 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001772
1773 /* fifo underruns are filterered in the underrun handler. */
1774 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001775
1776 switch (pipe) {
1777 case PIPE_A:
1778 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1779 break;
1780 case PIPE_B:
1781 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1782 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001783 case PIPE_C:
1784 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1785 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001786 }
1787 if (iir & iir_bit)
1788 mask |= dev_priv->pipestat_irq_mask[pipe];
1789
1790 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001791 continue;
1792
1793 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001794 mask |= PIPESTAT_INT_ENABLE_MASK;
1795 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001796
1797 /*
1798 * Clear the PIPE*STAT regs before the IIR
1799 */
Imre Deak91d181d2014-02-10 18:42:49 +02001800 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1801 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001802 I915_WRITE(reg, pipe_stats[pipe]);
1803 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001804 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001805}
1806
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001807static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001808 u32 pipe_stats[I915_MAX_PIPES])
1809{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001810 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001811
Damien Lespiau055e3932014-08-18 13:49:10 +01001812 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001813 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1814 intel_pipe_handle_vblank(dev_priv, pipe))
1815 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001816
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001817 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001818 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001819
1820 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001821 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001822
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001823 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1824 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001825 }
1826
1827 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001828 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001829}
1830
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001831static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001832{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001833 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001834
1835 if (hotplug_status)
1836 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1837
1838 return hotplug_status;
1839}
1840
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001841static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001842 u32 hotplug_status)
1843{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001844 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001845
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001846 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1847 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001848 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001849
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001850 if (hotplug_trigger) {
1851 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1852 hotplug_trigger, hpd_status_g4x,
1853 i9xx_port_hotplug_long_detect);
1854
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001855 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001856 }
Jani Nikula369712e2015-05-27 15:03:40 +03001857
1858 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001859 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001860 } else {
1861 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001862
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001863 if (hotplug_trigger) {
1864 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001865 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001866 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001867 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001868 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001869 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001870}
1871
Daniel Vetterff1f5252012-10-02 15:10:55 +02001872static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001873{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001874 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001875 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001876 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001877
Imre Deak2dd2a882015-02-24 11:14:30 +02001878 if (!intel_irqs_enabled(dev_priv))
1879 return IRQ_NONE;
1880
Imre Deak1f814da2015-12-16 02:52:19 +02001881 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1882 disable_rpm_wakeref_asserts(dev_priv);
1883
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001884 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001885 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001886 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001887 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001888 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001889
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001890 gt_iir = I915_READ(GTIIR);
1891 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001892 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001893
1894 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001895 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001896
1897 ret = IRQ_HANDLED;
1898
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001899 /*
1900 * Theory on interrupt generation, based on empirical evidence:
1901 *
1902 * x = ((VLV_IIR & VLV_IER) ||
1903 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1904 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1905 *
1906 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1907 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1908 * guarantee the CPU interrupt will be raised again even if we
1909 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1910 * bits this time around.
1911 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001912 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001913 ier = I915_READ(VLV_IER);
1914 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001915
1916 if (gt_iir)
1917 I915_WRITE(GTIIR, gt_iir);
1918 if (pm_iir)
1919 I915_WRITE(GEN6_PMIIR, pm_iir);
1920
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001921 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001922 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001923
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001924 /* Call regardless, as some status bits might not be
1925 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001926 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001927
1928 /*
1929 * VLV_IIR is single buffered, and reflects the level
1930 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1931 */
1932 if (iir)
1933 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001934
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001935 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001936 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1937 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001938
Ville Syrjälä52894872016-04-13 21:19:56 +03001939 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001940 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001941 if (pm_iir)
1942 gen6_rps_irq_handler(dev_priv, pm_iir);
1943
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001944 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001945 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001946
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001947 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001948 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001949
Imre Deak1f814da2015-12-16 02:52:19 +02001950 enable_rpm_wakeref_asserts(dev_priv);
1951
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001952 return ret;
1953}
1954
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001955static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1956{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001957 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001958 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001959 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001960
Imre Deak2dd2a882015-02-24 11:14:30 +02001961 if (!intel_irqs_enabled(dev_priv))
1962 return IRQ_NONE;
1963
Imre Deak1f814da2015-12-16 02:52:19 +02001964 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1965 disable_rpm_wakeref_asserts(dev_priv);
1966
Chris Wilson579de732016-03-14 09:01:57 +00001967 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001968 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001969 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001970 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001971 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001972 u32 ier = 0;
1973
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001974 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1975 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001976
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001977 if (master_ctl == 0 && iir == 0)
1978 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001979
Oscar Mateo27b6c122014-06-16 16:11:00 +01001980 ret = IRQ_HANDLED;
1981
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001982 /*
1983 * Theory on interrupt generation, based on empirical evidence:
1984 *
1985 * x = ((VLV_IIR & VLV_IER) ||
1986 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1987 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1988 *
1989 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1990 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1991 * guarantee the CPU interrupt will be raised again even if we
1992 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1993 * bits this time around.
1994 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001995 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001996 ier = I915_READ(VLV_IER);
1997 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001998
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001999 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002000
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002001 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002002 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002003
Oscar Mateo27b6c122014-06-16 16:11:00 +01002004 /* Call regardless, as some status bits might not be
2005 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002006 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002007
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002008 /*
2009 * VLV_IIR is single buffered, and reflects the level
2010 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2011 */
2012 if (iir)
2013 I915_WRITE(VLV_IIR, iir);
2014
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002015 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002016 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002017 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002018
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002019 gen8_gt_irq_handler(dev_priv, gt_iir);
2020
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002021 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002022 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002023
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002024 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002025 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002026
Imre Deak1f814da2015-12-16 02:52:19 +02002027 enable_rpm_wakeref_asserts(dev_priv);
2028
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002029 return ret;
2030}
2031
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002032static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2033 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002034 const u32 hpd[HPD_NUM_PINS])
2035{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002036 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2037
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002038 /*
2039 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2040 * unless we touch the hotplug register, even if hotplug_trigger is
2041 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2042 * errors.
2043 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002044 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002045 if (!hotplug_trigger) {
2046 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2047 PORTD_HOTPLUG_STATUS_MASK |
2048 PORTC_HOTPLUG_STATUS_MASK |
2049 PORTB_HOTPLUG_STATUS_MASK;
2050 dig_hotplug_reg &= ~mask;
2051 }
2052
Ville Syrjälä40e56412015-08-27 23:56:10 +03002053 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002054 if (!hotplug_trigger)
2055 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002056
2057 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2058 dig_hotplug_reg, hpd,
2059 pch_port_hotplug_long_detect);
2060
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002061 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002062}
2063
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002064static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002065{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002066 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002067 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002068
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002069 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002070
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002071 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2072 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2073 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002074 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002075 port_name(port));
2076 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002077
Daniel Vetterce99c252012-12-01 13:53:47 +01002078 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002079 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002080
Jesse Barnes776ad802011-01-04 15:09:39 -08002081 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002082 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002083
2084 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2085 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2086
2087 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2088 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2089
2090 if (pch_iir & SDE_POISON)
2091 DRM_ERROR("PCH poison interrupt\n");
2092
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002093 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002094 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002095 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2096 pipe_name(pipe),
2097 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002098
2099 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2100 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2101
2102 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2103 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2104
Jesse Barnes776ad802011-01-04 15:09:39 -08002105 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002106 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002107
2108 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002109 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002110}
2111
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002112static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002113{
Paulo Zanoni86642812013-04-12 17:57:57 -03002114 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002115 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002116
Paulo Zanonide032bf2013-04-12 17:57:58 -03002117 if (err_int & ERR_INT_POISON)
2118 DRM_ERROR("Poison interrupt\n");
2119
Damien Lespiau055e3932014-08-18 13:49:10 +01002120 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002121 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2122 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002123
Daniel Vetter5a69b892013-10-16 22:55:52 +02002124 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002125 if (IS_IVYBRIDGE(dev_priv))
2126 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002127 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002128 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002129 }
2130 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002131
Paulo Zanoni86642812013-04-12 17:57:57 -03002132 I915_WRITE(GEN7_ERR_INT, err_int);
2133}
2134
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002135static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002136{
Paulo Zanoni86642812013-04-12 17:57:57 -03002137 u32 serr_int = I915_READ(SERR_INT);
2138
Paulo Zanonide032bf2013-04-12 17:57:58 -03002139 if (serr_int & SERR_INT_POISON)
2140 DRM_ERROR("PCH poison interrupt\n");
2141
Paulo Zanoni86642812013-04-12 17:57:57 -03002142 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002143 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002144
2145 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002146 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002147
2148 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002149 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002150
2151 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002152}
2153
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002154static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002155{
Adam Jackson23e81d62012-06-06 15:45:44 -04002156 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002157 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002158
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002159 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002160
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002161 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2162 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2163 SDE_AUDIO_POWER_SHIFT_CPT);
2164 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2165 port_name(port));
2166 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002167
2168 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002169 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002170
2171 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002172 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002173
2174 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2175 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2176
2177 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2178 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2179
2180 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002181 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002182 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2183 pipe_name(pipe),
2184 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002185
2186 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002187 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002188}
2189
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002190static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002191{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002192 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2193 ~SDE_PORTE_HOTPLUG_SPT;
2194 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2195 u32 pin_mask = 0, long_mask = 0;
2196
2197 if (hotplug_trigger) {
2198 u32 dig_hotplug_reg;
2199
2200 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2201 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2202
2203 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2204 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002205 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002206 }
2207
2208 if (hotplug2_trigger) {
2209 u32 dig_hotplug_reg;
2210
2211 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2212 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2213
2214 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2215 dig_hotplug_reg, hpd_spt,
2216 spt_port_hotplug2_long_detect);
2217 }
2218
2219 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002220 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002221
2222 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002223 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002224}
2225
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002226static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2227 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002228 const u32 hpd[HPD_NUM_PINS])
2229{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002230 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2231
2232 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2233 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2234
2235 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2236 dig_hotplug_reg, hpd,
2237 ilk_port_hotplug_long_detect);
2238
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002239 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002240}
2241
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002242static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2243 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002244{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002245 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002246 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2247
Ville Syrjälä40e56412015-08-27 23:56:10 +03002248 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002249 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002250
2251 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002252 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002253
2254 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002255 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002256
Paulo Zanonic008bc62013-07-12 16:35:10 -03002257 if (de_iir & DE_POISON)
2258 DRM_ERROR("Poison interrupt\n");
2259
Damien Lespiau055e3932014-08-18 13:49:10 +01002260 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002261 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2262 intel_pipe_handle_vblank(dev_priv, pipe))
2263 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002264
Daniel Vetter40da17c22013-10-21 18:04:36 +02002265 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002266 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002267
Daniel Vetter40da17c22013-10-21 18:04:36 +02002268 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002269 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002270
Daniel Vetter40da17c22013-10-21 18:04:36 +02002271 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002272 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002273 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002274 }
2275
2276 /* check event from PCH */
2277 if (de_iir & DE_PCH_EVENT) {
2278 u32 pch_iir = I915_READ(SDEIIR);
2279
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002280 if (HAS_PCH_CPT(dev_priv))
2281 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002282 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002283 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002284
2285 /* should clear PCH hotplug event before clear CPU irq */
2286 I915_WRITE(SDEIIR, pch_iir);
2287 }
2288
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002289 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2290 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002291}
2292
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002293static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2294 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002295{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002296 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002297 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2298
Ville Syrjälä40e56412015-08-27 23:56:10 +03002299 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002300 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002301
2302 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002303 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002304
2305 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002306 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002307
2308 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002309 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002310
Damien Lespiau055e3932014-08-18 13:49:10 +01002311 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002312 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2313 intel_pipe_handle_vblank(dev_priv, pipe))
2314 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002315
2316 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002317 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002318 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002319 }
2320
2321 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002322 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002323 u32 pch_iir = I915_READ(SDEIIR);
2324
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002325 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002326
2327 /* clear PCH hotplug event before clear CPU irq */
2328 I915_WRITE(SDEIIR, pch_iir);
2329 }
2330}
2331
Oscar Mateo72c90f62014-06-16 16:10:57 +01002332/*
2333 * To handle irqs with the minimum potential races with fresh interrupts, we:
2334 * 1 - Disable Master Interrupt Control.
2335 * 2 - Find the source(s) of the interrupt.
2336 * 3 - Clear the Interrupt Identity bits (IIR).
2337 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2338 * 5 - Re-enable Master Interrupt Control.
2339 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002340static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002341{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002342 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002343 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002344 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002345 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002346
Imre Deak2dd2a882015-02-24 11:14:30 +02002347 if (!intel_irqs_enabled(dev_priv))
2348 return IRQ_NONE;
2349
Imre Deak1f814da2015-12-16 02:52:19 +02002350 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2351 disable_rpm_wakeref_asserts(dev_priv);
2352
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002353 /* disable master interrupt before clearing iir */
2354 de_ier = I915_READ(DEIER);
2355 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002356 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002357
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002358 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2359 * interrupts will will be stored on its back queue, and then we'll be
2360 * able to process them after we restore SDEIER (as soon as we restore
2361 * it, we'll get an interrupt if SDEIIR still has something to process
2362 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002363 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002364 sde_ier = I915_READ(SDEIER);
2365 I915_WRITE(SDEIER, 0);
2366 POSTING_READ(SDEIER);
2367 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002368
Oscar Mateo72c90f62014-06-16 16:10:57 +01002369 /* Find, clear, then process each source of interrupt */
2370
Chris Wilson0e434062012-05-09 21:45:44 +01002371 gt_iir = I915_READ(GTIIR);
2372 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002373 I915_WRITE(GTIIR, gt_iir);
2374 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002375 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002376 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002377 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002378 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002379 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002380
2381 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002382 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002383 I915_WRITE(DEIIR, de_iir);
2384 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002385 if (INTEL_GEN(dev_priv) >= 7)
2386 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002387 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002388 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002389 }
2390
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002391 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002392 u32 pm_iir = I915_READ(GEN6_PMIIR);
2393 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002394 I915_WRITE(GEN6_PMIIR, pm_iir);
2395 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002396 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002397 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002398 }
2399
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002400 I915_WRITE(DEIER, de_ier);
2401 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002402 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002403 I915_WRITE(SDEIER, sde_ier);
2404 POSTING_READ(SDEIER);
2405 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002406
Imre Deak1f814da2015-12-16 02:52:19 +02002407 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2408 enable_rpm_wakeref_asserts(dev_priv);
2409
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002410 return ret;
2411}
2412
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002413static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2414 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002415 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302416{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002417 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302418
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002419 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2420 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302421
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002422 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002423 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002424 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002425
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002426 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302427}
2428
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002429static irqreturn_t
2430gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002431{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002432 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002433 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002434 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002435
Ben Widawskyabd58f02013-11-02 21:07:09 -07002436 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002437 iir = I915_READ(GEN8_DE_MISC_IIR);
2438 if (iir) {
2439 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002440 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002441 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002442 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002443 else
2444 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002445 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002446 else
2447 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002448 }
2449
Daniel Vetter6d766f02013-11-07 14:49:55 +01002450 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002451 iir = I915_READ(GEN8_DE_PORT_IIR);
2452 if (iir) {
2453 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302454 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002455
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002456 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002457 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002458
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002459 tmp_mask = GEN8_AUX_CHANNEL_A;
2460 if (INTEL_INFO(dev_priv)->gen >= 9)
2461 tmp_mask |= GEN9_AUX_CHANNEL_B |
2462 GEN9_AUX_CHANNEL_C |
2463 GEN9_AUX_CHANNEL_D;
2464
2465 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002466 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302467 found = true;
2468 }
2469
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002470 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002471 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2472 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002473 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2474 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002475 found = true;
2476 }
2477 } else if (IS_BROADWELL(dev_priv)) {
2478 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2479 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002480 ilk_hpd_irq_handler(dev_priv,
2481 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002482 found = true;
2483 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302484 }
2485
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002486 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002487 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302488 found = true;
2489 }
2490
Shashank Sharmad04a4922014-08-22 17:40:41 +05302491 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002492 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002493 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002494 else
2495 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002496 }
2497
Damien Lespiau055e3932014-08-18 13:49:10 +01002498 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002499 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002500
Daniel Vetterc42664c2013-11-07 11:05:40 +01002501 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2502 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002503
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002504 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2505 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002506 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002507 continue;
2508 }
2509
2510 ret = IRQ_HANDLED;
2511 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2512
Daniel Vetter5a21b662016-05-24 17:13:53 +02002513 if (iir & GEN8_PIPE_VBLANK &&
2514 intel_pipe_handle_vblank(dev_priv, pipe))
2515 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002516
2517 flip_done = iir;
2518 if (INTEL_INFO(dev_priv)->gen >= 9)
2519 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2520 else
2521 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2522
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002523 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002524 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002525
2526 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002527 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002528
2529 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2530 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2531
2532 fault_errors = iir;
2533 if (INTEL_INFO(dev_priv)->gen >= 9)
2534 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2535 else
2536 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2537
2538 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002539 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002540 pipe_name(pipe),
2541 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002542 }
2543
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002544 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302545 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002546 /*
2547 * FIXME(BDW): Assume for now that the new interrupt handling
2548 * scheme also closed the SDE interrupt handling race we've seen
2549 * on older pch-split platforms. But this needs testing.
2550 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002551 iir = I915_READ(SDEIIR);
2552 if (iir) {
2553 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002554 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002555
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002556 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002557 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002558 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002559 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002560 } else {
2561 /*
2562 * Like on previous PCH there seems to be something
2563 * fishy going on with forwarding PCH interrupts.
2564 */
2565 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2566 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002567 }
2568
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002569 return ret;
2570}
2571
2572static irqreturn_t gen8_irq_handler(int irq, void *arg)
2573{
2574 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002575 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002576 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002577 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002578 irqreturn_t ret;
2579
2580 if (!intel_irqs_enabled(dev_priv))
2581 return IRQ_NONE;
2582
2583 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2584 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2585 if (!master_ctl)
2586 return IRQ_NONE;
2587
2588 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2589
2590 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2591 disable_rpm_wakeref_asserts(dev_priv);
2592
2593 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002594 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2595 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002596 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2597
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002598 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2599 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002600
Imre Deak1f814da2015-12-16 02:52:19 +02002601 enable_rpm_wakeref_asserts(dev_priv);
2602
Ben Widawskyabd58f02013-11-02 21:07:09 -07002603 return ret;
2604}
2605
Chris Wilson1f15b762016-07-01 17:23:14 +01002606static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002607{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002608 /*
2609 * Notify all waiters for GPU completion events that reset state has
2610 * been changed, and that they need to restart their wait after
2611 * checking for potential errors (and bail out to drop locks if there is
2612 * a gpu reset pending so that i915_error_work_func can acquire them).
2613 */
2614
2615 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002616 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002617
2618 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2619 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002620}
2621
Jesse Barnes8a905232009-07-11 16:48:03 -04002622/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002623 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002624 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002625 *
2626 * Fire an error uevent so userspace can see that a hang or error
2627 * was detected.
2628 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002629static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002630{
Chris Wilson91c8a322016-07-05 10:40:23 +01002631 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002632 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2633 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2634 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002635
Chris Wilsonc0336662016-05-06 15:40:21 +01002636 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002637
Chris Wilson8af29b02016-09-09 14:11:47 +01002638 DRM_DEBUG_DRIVER("resetting chip\n");
2639 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2640
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002641 /*
Chris Wilson8af29b02016-09-09 14:11:47 +01002642 * In most cases it's guaranteed that we get here with an RPM
2643 * reference held, for example because there is a pending GPU
2644 * request that won't finish until the reset is done. This
2645 * isn't the case at least when we get here by doing a
2646 * simulated reset via debugs, so get an RPM reference.
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002647 */
Chris Wilson8af29b02016-09-09 14:11:47 +01002648 intel_runtime_pm_get(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002649 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002650
Chris Wilson780f2622016-09-09 14:11:52 +01002651 do {
2652 /*
2653 * All state reset _must_ be completed before we update the
2654 * reset counter, for otherwise waiters might miss the reset
2655 * pending state and not properly drop locks, resulting in
2656 * deadlocks with the reset work.
2657 */
2658 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2659 i915_reset(dev_priv);
2660 mutex_unlock(&dev_priv->drm.struct_mutex);
2661 }
2662
2663 /* We need to wait for anyone holding the lock to wakeup */
2664 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2665 I915_RESET_IN_PROGRESS,
2666 TASK_UNINTERRUPTIBLE,
2667 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002668
Chris Wilson8af29b02016-09-09 14:11:47 +01002669 intel_finish_reset(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002670 intel_runtime_pm_put(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002671
Chris Wilson780f2622016-09-09 14:11:52 +01002672 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002673 kobject_uevent_env(kobj,
2674 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002675
Chris Wilson8af29b02016-09-09 14:11:47 +01002676 /*
2677 * Note: The wake_up also serves as a memory barrier so that
2678 * waiters see the updated value of the dev_priv->gpu_error.
2679 */
2680 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002681}
2682
Ben Widawskyd6369512016-09-20 16:54:32 +03002683static inline void
2684i915_err_print_instdone(struct drm_i915_private *dev_priv,
2685 struct intel_instdone *instdone)
2686{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002687 int slice;
2688 int subslice;
2689
Ben Widawskyd6369512016-09-20 16:54:32 +03002690 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2691
2692 if (INTEL_GEN(dev_priv) <= 3)
2693 return;
2694
2695 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2696
2697 if (INTEL_GEN(dev_priv) <= 6)
2698 return;
2699
Ben Widawskyf9e61372016-09-20 16:54:33 +03002700 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2701 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2702 slice, subslice, instdone->sampler[slice][subslice]);
2703
2704 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2705 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2706 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002707}
2708
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002709static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002710{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002711 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002712
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002713 if (!IS_GEN2(dev_priv))
2714 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002715
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002716 if (INTEL_GEN(dev_priv) < 4)
2717 I915_WRITE(IPEIR, I915_READ(IPEIR));
2718 else
2719 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002720
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002721 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002722 eir = I915_READ(EIR);
2723 if (eir) {
2724 /*
2725 * some errors might have become stuck,
2726 * mask them.
2727 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002728 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002729 I915_WRITE(EMR, I915_READ(EMR) | eir);
2730 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2731 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002732}
2733
2734/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002735 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002736 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002737 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002738 * @fmt: Error message format string
2739 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002740 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002741 * dump it to the syslog. Also call i915_capture_error_state() to make
2742 * sure we get a record and make it available in debugfs. Fire a uevent
2743 * so userspace knows something bad happened (should trigger collection
2744 * of a ring dump etc.).
2745 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002746void i915_handle_error(struct drm_i915_private *dev_priv,
2747 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002748 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002749{
Mika Kuoppala58174462014-02-25 17:11:26 +02002750 va_list args;
2751 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002752
Mika Kuoppala58174462014-02-25 17:11:26 +02002753 va_start(args, fmt);
2754 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2755 va_end(args);
2756
Chris Wilsonc0336662016-05-06 15:40:21 +01002757 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002758 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002759
Chris Wilson8af29b02016-09-09 14:11:47 +01002760 if (!engine_mask)
2761 return;
Ben Gamariba1234d2009-09-14 17:48:47 -04002762
Chris Wilson8af29b02016-09-09 14:11:47 +01002763 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2764 &dev_priv->gpu_error.flags))
2765 return;
2766
2767 /*
2768 * Wakeup waiting processes so that the reset function
2769 * i915_reset_and_wakeup doesn't deadlock trying to grab
2770 * various locks. By bumping the reset counter first, the woken
2771 * processes will see a reset in progress and back off,
2772 * releasing their locks and then wait for the reset completion.
2773 * We must do this for _all_ gpu waiters that might hold locks
2774 * that the reset work needs to acquire.
2775 *
2776 * Note: The wake_up also provides a memory barrier to ensure that the
2777 * waiters see the updated value of the reset flags.
2778 */
2779 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002780
Chris Wilsonc0336662016-05-06 15:40:21 +01002781 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002782}
2783
Keith Packard42f52ef2008-10-18 19:39:29 -07002784/* Called from drm generic code, passed 'crtc' which
2785 * we use as a pipe index
2786 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002787static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002788{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002789 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002790 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002791
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002792 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002793 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2794 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2795
2796 return 0;
2797}
2798
2799static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2800{
2801 struct drm_i915_private *dev_priv = to_i915(dev);
2802 unsigned long irqflags;
2803
2804 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2805 i915_enable_pipestat(dev_priv, pipe,
2806 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002807 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002808
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002809 return 0;
2810}
2811
Thierry Reding88e72712015-09-24 18:35:31 +02002812static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002813{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002814 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002815 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002816 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002817 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002818
Jesse Barnesf796cf82011-04-07 13:58:17 -07002819 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002820 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002821 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2822
2823 return 0;
2824}
2825
Thierry Reding88e72712015-09-24 18:35:31 +02002826static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002827{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002828 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002829 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002830
Ben Widawskyabd58f02013-11-02 21:07:09 -07002831 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002832 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002833 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002834
Ben Widawskyabd58f02013-11-02 21:07:09 -07002835 return 0;
2836}
2837
Keith Packard42f52ef2008-10-18 19:39:29 -07002838/* Called from drm generic code, passed 'crtc' which
2839 * we use as a pipe index
2840 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002841static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2842{
2843 struct drm_i915_private *dev_priv = to_i915(dev);
2844 unsigned long irqflags;
2845
2846 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2847 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2848 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2849}
2850
2851static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002852{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002853 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002854 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002855
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002856 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002857 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002858 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002859 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2860}
2861
Thierry Reding88e72712015-09-24 18:35:31 +02002862static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002863{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002864 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002865 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002866 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002867 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002868
2869 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002870 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002871 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2872}
2873
Thierry Reding88e72712015-09-24 18:35:31 +02002874static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002875{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002876 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002877 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002878
Ben Widawskyabd58f02013-11-02 21:07:09 -07002879 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002880 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002881 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2882}
2883
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002884static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002885{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002886 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002887 return;
2888
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002889 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002890
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002891 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002892 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002893}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002894
Paulo Zanoni622364b2014-04-01 15:37:22 -03002895/*
2896 * SDEIER is also touched by the interrupt handler to work around missed PCH
2897 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2898 * instead we unconditionally enable all PCH interrupt sources here, but then
2899 * only unmask them as needed with SDEIMR.
2900 *
2901 * This function needs to be called before interrupts are enabled.
2902 */
2903static void ibx_irq_pre_postinstall(struct drm_device *dev)
2904{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002905 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002906
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002907 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002908 return;
2909
2910 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002911 I915_WRITE(SDEIER, 0xffffffff);
2912 POSTING_READ(SDEIER);
2913}
2914
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002915static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002916{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002917 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002918 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002919 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002920}
2921
Ville Syrjälä70591a42014-10-30 19:42:58 +02002922static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2923{
2924 enum pipe pipe;
2925
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002926 if (IS_CHERRYVIEW(dev_priv))
2927 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2928 else
2929 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2930
Ville Syrjäläad22d102016-04-12 18:56:14 +03002931 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002932 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2933
Ville Syrjäläad22d102016-04-12 18:56:14 +03002934 for_each_pipe(dev_priv, pipe) {
2935 I915_WRITE(PIPESTAT(pipe),
2936 PIPE_FIFO_UNDERRUN_STATUS |
2937 PIPESTAT_INT_STATUS_MASK);
2938 dev_priv->pipestat_irq_mask[pipe] = 0;
2939 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002940
2941 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002942 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002943}
2944
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002945static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2946{
2947 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002948 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002949 enum pipe pipe;
2950
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002951 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2952 PIPE_CRC_DONE_INTERRUPT_STATUS;
2953
2954 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2955 for_each_pipe(dev_priv, pipe)
2956 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2957
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002958 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2959 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2960 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002961 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002962 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002963
2964 WARN_ON(dev_priv->irq_mask != ~0);
2965
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002966 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002967
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002968 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002969}
2970
2971/* drm_dma.h hooks
2972*/
2973static void ironlake_irq_reset(struct drm_device *dev)
2974{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002975 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002976
2977 I915_WRITE(HWSTAM, 0xffffffff);
2978
2979 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002980 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002981 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2982
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002983 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002984
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002985 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002986}
2987
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002988static void valleyview_irq_preinstall(struct drm_device *dev)
2989{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002990 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002991
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03002992 I915_WRITE(VLV_MASTER_IER, 0);
2993 POSTING_READ(VLV_MASTER_IER);
2994
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002995 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002996
Ville Syrjäläad22d102016-04-12 18:56:14 +03002997 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03002998 if (dev_priv->display_irqs_enabled)
2999 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003000 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003001}
3002
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003003static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3004{
3005 GEN8_IRQ_RESET_NDX(GT, 0);
3006 GEN8_IRQ_RESET_NDX(GT, 1);
3007 GEN8_IRQ_RESET_NDX(GT, 2);
3008 GEN8_IRQ_RESET_NDX(GT, 3);
3009}
3010
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003011static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003012{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003013 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003014 int pipe;
3015
Ben Widawskyabd58f02013-11-02 21:07:09 -07003016 I915_WRITE(GEN8_MASTER_IRQ, 0);
3017 POSTING_READ(GEN8_MASTER_IRQ);
3018
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003019 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003020
Damien Lespiau055e3932014-08-18 13:49:10 +01003021 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003022 if (intel_display_power_is_enabled(dev_priv,
3023 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003024 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003025
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003026 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3027 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3028 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003029
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003030 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003031 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003032}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003033
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003034void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3035 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003036{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003037 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003038 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003039
Daniel Vetter13321782014-09-15 14:55:29 +02003040 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003041 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3042 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3043 dev_priv->de_irq_mask[pipe],
3044 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003045 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003046}
3047
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003048void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3049 unsigned int pipe_mask)
3050{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003051 enum pipe pipe;
3052
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003053 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003054 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3055 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003056 spin_unlock_irq(&dev_priv->irq_lock);
3057
3058 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003059 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003060}
3061
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003062static void cherryview_irq_preinstall(struct drm_device *dev)
3063{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003064 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003065
3066 I915_WRITE(GEN8_MASTER_IRQ, 0);
3067 POSTING_READ(GEN8_MASTER_IRQ);
3068
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003069 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003070
3071 GEN5_IRQ_RESET(GEN8_PCU_);
3072
Ville Syrjäläad22d102016-04-12 18:56:14 +03003073 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003074 if (dev_priv->display_irqs_enabled)
3075 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003076 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003077}
3078
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003079static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003080 const u32 hpd[HPD_NUM_PINS])
3081{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003082 struct intel_encoder *encoder;
3083 u32 enabled_irqs = 0;
3084
Chris Wilson91c8a322016-07-05 10:40:23 +01003085 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003086 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3087 enabled_irqs |= hpd[encoder->hpd_pin];
3088
3089 return enabled_irqs;
3090}
3091
Imre Deak1a56b1a2017-01-27 11:39:21 +02003092static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3093{
3094 u32 hotplug;
3095
3096 /*
3097 * Enable digital hotplug on the PCH, and configure the DP short pulse
3098 * duration to 2ms (which is the minimum in the Display Port spec).
3099 * The pulse duration bits are reserved on LPT+.
3100 */
3101 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3102 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3103 PORTC_PULSE_DURATION_MASK |
3104 PORTD_PULSE_DURATION_MASK);
3105 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3106 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3107 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3108 /*
3109 * When CPU and PCH are on the same package, port A
3110 * HPD must be enabled in both north and south.
3111 */
3112 if (HAS_PCH_LPT_LP(dev_priv))
3113 hotplug |= PORTA_HOTPLUG_ENABLE;
3114 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3115}
3116
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003117static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003118{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003119 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003120
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003121 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003122 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003123 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003124 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003125 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003126 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003127 }
3128
Daniel Vetterfee884e2013-07-04 23:35:21 +02003129 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003130
Imre Deak1a56b1a2017-01-27 11:39:21 +02003131 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003132}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003133
Imre Deak7fff8122017-01-27 11:39:18 +02003134static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3135{
3136 u32 hotplug;
3137
3138 /* Enable digital hotplug on the PCH */
3139 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3140 hotplug |= PORTA_HOTPLUG_ENABLE |
3141 PORTB_HOTPLUG_ENABLE |
3142 PORTC_HOTPLUG_ENABLE |
3143 PORTD_HOTPLUG_ENABLE;
3144 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3145
3146 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3147 hotplug |= PORTE_HOTPLUG_ENABLE;
3148 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3149}
3150
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003151static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003152{
Imre Deak7fff8122017-01-27 11:39:18 +02003153 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003154
3155 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003156 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003157
3158 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3159
Imre Deak7fff8122017-01-27 11:39:18 +02003160 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003161}
3162
Imre Deak1a56b1a2017-01-27 11:39:21 +02003163static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3164{
3165 u32 hotplug;
3166
3167 /*
3168 * Enable digital hotplug on the CPU, and configure the DP short pulse
3169 * duration to 2ms (which is the minimum in the Display Port spec)
3170 * The pulse duration bits are reserved on HSW+.
3171 */
3172 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3173 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3174 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3175 DIGITAL_PORTA_PULSE_DURATION_2ms;
3176 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3177}
3178
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003179static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003180{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003181 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003182
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003183 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003184 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003185 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003186
3187 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003188 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003189 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003190 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003191
3192 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003193 } else {
3194 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003195 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003196
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003197 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3198 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003199
Imre Deak1a56b1a2017-01-27 11:39:21 +02003200 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003201
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003202 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003203}
3204
Imre Deak7fff8122017-01-27 11:39:18 +02003205static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3206 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003207{
Imre Deak7fff8122017-01-27 11:39:18 +02003208 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003209
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003210 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak7fff8122017-01-27 11:39:18 +02003211 hotplug |= PORTA_HOTPLUG_ENABLE |
3212 PORTB_HOTPLUG_ENABLE |
3213 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303214
3215 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3216 hotplug, enabled_irqs);
3217 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3218
3219 /*
3220 * For BXT invert bit has to be set based on AOB design
3221 * for HPD detection logic, update it based on VBT fields.
3222 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303223 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3224 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3225 hotplug |= BXT_DDIA_HPD_INVERT;
3226 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3227 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3228 hotplug |= BXT_DDIB_HPD_INVERT;
3229 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3230 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3231 hotplug |= BXT_DDIC_HPD_INVERT;
3232
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003233 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003234}
3235
Imre Deak7fff8122017-01-27 11:39:18 +02003236static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3237{
3238 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3239}
3240
3241static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3242{
3243 u32 hotplug_irqs, enabled_irqs;
3244
3245 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3246 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3247
3248 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3249
3250 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3251}
3252
Paulo Zanonid46da432013-02-08 17:35:15 -02003253static void ibx_irq_postinstall(struct drm_device *dev)
3254{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003255 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003256 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003257
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003258 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003259 return;
3260
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003261 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003262 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003263 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003264 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003265
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003266 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003267 I915_WRITE(SDEIMR, ~mask);
Imre Deak7fff8122017-01-27 11:39:18 +02003268
3269 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3270 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003271 ibx_hpd_detection_setup(dev_priv);
Imre Deak7fff8122017-01-27 11:39:18 +02003272 else
3273 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003274}
3275
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003276static void gen5_gt_irq_postinstall(struct drm_device *dev)
3277{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003278 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003279 u32 pm_irqs, gt_irqs;
3280
3281 pm_irqs = gt_irqs = 0;
3282
3283 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003284 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003285 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003286 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3287 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003288 }
3289
3290 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003291 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003292 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003293 } else {
3294 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3295 }
3296
Paulo Zanoni35079892014-04-01 15:37:15 -03003297 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003298
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003299 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003300 /*
3301 * RPS interrupts will get enabled/disabled on demand when RPS
3302 * itself is enabled/disabled.
3303 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303304 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003305 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303306 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3307 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003308
Akash Goelf4e9af42016-10-12 21:54:30 +05303309 dev_priv->pm_imr = 0xffffffff;
3310 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003311 }
3312}
3313
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003314static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003315{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003316 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003317 u32 display_mask, extra_mask;
3318
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003319 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003320 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3321 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3322 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003323 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003324 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003325 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3326 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003327 } else {
3328 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3329 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003330 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003331 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3332 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003333 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3334 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3335 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003336 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003337
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003338 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003339
Paulo Zanoni0c841212014-04-01 15:37:27 -03003340 I915_WRITE(HWSTAM, 0xeffe);
3341
Paulo Zanoni622364b2014-04-01 15:37:22 -03003342 ibx_irq_pre_postinstall(dev);
3343
Paulo Zanoni35079892014-04-01 15:37:15 -03003344 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003345
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003346 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003347
Imre Deak1a56b1a2017-01-27 11:39:21 +02003348 ilk_hpd_detection_setup(dev_priv);
3349
Paulo Zanonid46da432013-02-08 17:35:15 -02003350 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003351
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003352 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003353 /* Enable PCU event interrupts
3354 *
3355 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003356 * setup is guaranteed to run in single-threaded context. But we
3357 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003358 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003359 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003360 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003361 }
3362
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003363 return 0;
3364}
3365
Imre Deakf8b79e52014-03-04 19:23:07 +02003366void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3367{
3368 assert_spin_locked(&dev_priv->irq_lock);
3369
3370 if (dev_priv->display_irqs_enabled)
3371 return;
3372
3373 dev_priv->display_irqs_enabled = true;
3374
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003375 if (intel_irqs_enabled(dev_priv)) {
3376 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003377 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003378 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003379}
3380
3381void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3382{
3383 assert_spin_locked(&dev_priv->irq_lock);
3384
3385 if (!dev_priv->display_irqs_enabled)
3386 return;
3387
3388 dev_priv->display_irqs_enabled = false;
3389
Imre Deak950eaba2014-09-08 15:21:09 +03003390 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003391 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003392}
3393
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003394
3395static int valleyview_irq_postinstall(struct drm_device *dev)
3396{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003397 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003398
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003399 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003400
Ville Syrjäläad22d102016-04-12 18:56:14 +03003401 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003402 if (dev_priv->display_irqs_enabled)
3403 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003404 spin_unlock_irq(&dev_priv->irq_lock);
3405
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003406 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003407 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003408
3409 return 0;
3410}
3411
Ben Widawskyabd58f02013-11-02 21:07:09 -07003412static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3413{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003414 /* These are interrupts we'll toggle with the ring mask register */
3415 uint32_t gt_interrupts[] = {
3416 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003417 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003418 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3419 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003420 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003421 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3422 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3423 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003424 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003425 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3426 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003427 };
3428
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003429 if (HAS_L3_DPF(dev_priv))
3430 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3431
Akash Goelf4e9af42016-10-12 21:54:30 +05303432 dev_priv->pm_ier = 0x0;
3433 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303434 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3435 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003436 /*
3437 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303438 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003439 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303440 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303441 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003442}
3443
3444static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3445{
Damien Lespiau770de832014-03-20 20:45:01 +00003446 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3447 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003448 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3449 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003450 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003451 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003452
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003453 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003454 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3455 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003456 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3457 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003458 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003459 de_port_masked |= BXT_DE_PORT_GMBUS;
3460 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003461 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3462 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003463 }
Damien Lespiau770de832014-03-20 20:45:01 +00003464
3465 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3466 GEN8_PIPE_FIFO_UNDERRUN;
3467
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003468 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003469 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003470 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3471 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003472 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3473
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003474 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3475 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3476 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003477
Damien Lespiau055e3932014-08-18 13:49:10 +01003478 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003479 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003480 POWER_DOMAIN_PIPE(pipe)))
3481 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3482 dev_priv->de_irq_mask[pipe],
3483 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003484
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003485 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003486 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak7fff8122017-01-27 11:39:18 +02003487
3488 if (IS_GEN9_LP(dev_priv))
3489 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003490 else if (IS_BROADWELL(dev_priv))
3491 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003492}
3493
3494static int gen8_irq_postinstall(struct drm_device *dev)
3495{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003496 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003497
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003498 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303499 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003500
Ben Widawskyabd58f02013-11-02 21:07:09 -07003501 gen8_gt_irq_postinstall(dev_priv);
3502 gen8_de_irq_postinstall(dev_priv);
3503
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003504 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303505 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003506
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003507 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003508 POSTING_READ(GEN8_MASTER_IRQ);
3509
3510 return 0;
3511}
3512
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003513static int cherryview_irq_postinstall(struct drm_device *dev)
3514{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003515 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003516
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003517 gen8_gt_irq_postinstall(dev_priv);
3518
Ville Syrjäläad22d102016-04-12 18:56:14 +03003519 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003520 if (dev_priv->display_irqs_enabled)
3521 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003522 spin_unlock_irq(&dev_priv->irq_lock);
3523
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003524 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003525 POSTING_READ(GEN8_MASTER_IRQ);
3526
3527 return 0;
3528}
3529
Ben Widawskyabd58f02013-11-02 21:07:09 -07003530static void gen8_irq_uninstall(struct drm_device *dev)
3531{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003532 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003533
3534 if (!dev_priv)
3535 return;
3536
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003537 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003538}
3539
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003540static void valleyview_irq_uninstall(struct drm_device *dev)
3541{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003542 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003543
3544 if (!dev_priv)
3545 return;
3546
Imre Deak843d0e72014-04-14 20:24:23 +03003547 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003548 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003549
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003550 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003551
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003552 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003553
Ville Syrjäläad22d102016-04-12 18:56:14 +03003554 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003555 if (dev_priv->display_irqs_enabled)
3556 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003557 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003558}
3559
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003560static void cherryview_irq_uninstall(struct drm_device *dev)
3561{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003562 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003563
3564 if (!dev_priv)
3565 return;
3566
3567 I915_WRITE(GEN8_MASTER_IRQ, 0);
3568 POSTING_READ(GEN8_MASTER_IRQ);
3569
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003570 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003571
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003572 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003573
Ville Syrjäläad22d102016-04-12 18:56:14 +03003574 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003575 if (dev_priv->display_irqs_enabled)
3576 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003577 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003578}
3579
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003580static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003581{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003582 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003583
3584 if (!dev_priv)
3585 return;
3586
Paulo Zanonibe30b292014-04-01 15:37:25 -03003587 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003588}
3589
Chris Wilsonc2798b12012-04-22 21:13:57 +01003590static void i8xx_irq_preinstall(struct drm_device * dev)
3591{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003592 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003593 int pipe;
3594
Damien Lespiau055e3932014-08-18 13:49:10 +01003595 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003596 I915_WRITE(PIPESTAT(pipe), 0);
3597 I915_WRITE16(IMR, 0xffff);
3598 I915_WRITE16(IER, 0x0);
3599 POSTING_READ16(IER);
3600}
3601
3602static int i8xx_irq_postinstall(struct drm_device *dev)
3603{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003604 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003605
Chris Wilsonc2798b12012-04-22 21:13:57 +01003606 I915_WRITE16(EMR,
3607 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3608
3609 /* Unmask the interrupts that we always want on. */
3610 dev_priv->irq_mask =
3611 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3612 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3613 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003614 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003615 I915_WRITE16(IMR, dev_priv->irq_mask);
3616
3617 I915_WRITE16(IER,
3618 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3619 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003620 I915_USER_INTERRUPT);
3621 POSTING_READ16(IER);
3622
Daniel Vetter379ef822013-10-16 22:55:56 +02003623 /* Interrupt setup is already guaranteed to be single-threaded, this is
3624 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003625 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003626 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3627 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003628 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003629
Chris Wilsonc2798b12012-04-22 21:13:57 +01003630 return 0;
3631}
3632
Daniel Vetter5a21b662016-05-24 17:13:53 +02003633/*
3634 * Returns true when a page flip has completed.
3635 */
3636static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3637 int plane, int pipe, u32 iir)
3638{
3639 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3640
3641 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3642 return false;
3643
3644 if ((iir & flip_pending) == 0)
3645 goto check_page_flip;
3646
3647 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3648 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3649 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3650 * the flip is completed (no longer pending). Since this doesn't raise
3651 * an interrupt per se, we watch for the change at vblank.
3652 */
3653 if (I915_READ16(ISR) & flip_pending)
3654 goto check_page_flip;
3655
3656 intel_finish_page_flip_cs(dev_priv, pipe);
3657 return true;
3658
3659check_page_flip:
3660 intel_check_page_flip(dev_priv, pipe);
3661 return false;
3662}
3663
Daniel Vetterff1f5252012-10-02 15:10:55 +02003664static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003665{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003666 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003667 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003668 u16 iir, new_iir;
3669 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003670 int pipe;
3671 u16 flip_mask =
3672 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3673 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003674 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003675
Imre Deak2dd2a882015-02-24 11:14:30 +02003676 if (!intel_irqs_enabled(dev_priv))
3677 return IRQ_NONE;
3678
Imre Deak1f814da2015-12-16 02:52:19 +02003679 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3680 disable_rpm_wakeref_asserts(dev_priv);
3681
3682 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683 iir = I915_READ16(IIR);
3684 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003685 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003686
3687 while (iir & ~flip_mask) {
3688 /* Can't rely on pipestat interrupt bit in iir as it might
3689 * have been cleared after the pipestat interrupt was received.
3690 * It doesn't set the bit in iir again, but it still produces
3691 * interrupts (for non-MSI).
3692 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003693 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003694 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003695 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003696
Damien Lespiau055e3932014-08-18 13:49:10 +01003697 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003698 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699 pipe_stats[pipe] = I915_READ(reg);
3700
3701 /*
3702 * Clear the PIPE*STAT regs before the IIR
3703 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003704 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003705 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003706 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003707 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003708
3709 I915_WRITE16(IIR, iir & ~flip_mask);
3710 new_iir = I915_READ16(IIR); /* Flush posted writes */
3711
Chris Wilsonc2798b12012-04-22 21:13:57 +01003712 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303713 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003714
Damien Lespiau055e3932014-08-18 13:49:10 +01003715 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003716 int plane = pipe;
3717 if (HAS_FBC(dev_priv))
3718 plane = !plane;
3719
3720 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3721 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3722 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003723
Daniel Vetter4356d582013-10-16 22:55:55 +02003724 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003725 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003726
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003727 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3728 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3729 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003730 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003731
3732 iir = new_iir;
3733 }
Imre Deak1f814da2015-12-16 02:52:19 +02003734 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003735
Imre Deak1f814da2015-12-16 02:52:19 +02003736out:
3737 enable_rpm_wakeref_asserts(dev_priv);
3738
3739 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003740}
3741
3742static void i8xx_irq_uninstall(struct drm_device * dev)
3743{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003744 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003745 int pipe;
3746
Damien Lespiau055e3932014-08-18 13:49:10 +01003747 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003748 /* Clear enable bits; then clear status bits */
3749 I915_WRITE(PIPESTAT(pipe), 0);
3750 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3751 }
3752 I915_WRITE16(IMR, 0xffff);
3753 I915_WRITE16(IER, 0x0);
3754 I915_WRITE16(IIR, I915_READ16(IIR));
3755}
3756
Chris Wilsona266c7d2012-04-24 22:59:44 +01003757static void i915_irq_preinstall(struct drm_device * dev)
3758{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003759 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003760 int pipe;
3761
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003762 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003763 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003764 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3765 }
3766
Chris Wilson00d98eb2012-04-24 22:59:48 +01003767 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003768 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003769 I915_WRITE(PIPESTAT(pipe), 0);
3770 I915_WRITE(IMR, 0xffffffff);
3771 I915_WRITE(IER, 0x0);
3772 POSTING_READ(IER);
3773}
3774
3775static int i915_irq_postinstall(struct drm_device *dev)
3776{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003777 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003778 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003779
Chris Wilson38bde182012-04-24 22:59:50 +01003780 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3781
3782 /* Unmask the interrupts that we always want on. */
3783 dev_priv->irq_mask =
3784 ~(I915_ASLE_INTERRUPT |
3785 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3786 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3787 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003788 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003789
3790 enable_mask =
3791 I915_ASLE_INTERRUPT |
3792 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3793 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003794 I915_USER_INTERRUPT;
3795
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003796 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003797 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003798 POSTING_READ(PORT_HOTPLUG_EN);
3799
Chris Wilsona266c7d2012-04-24 22:59:44 +01003800 /* Enable in IER... */
3801 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3802 /* and unmask in IMR */
3803 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3804 }
3805
Chris Wilsona266c7d2012-04-24 22:59:44 +01003806 I915_WRITE(IMR, dev_priv->irq_mask);
3807 I915_WRITE(IER, enable_mask);
3808 POSTING_READ(IER);
3809
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003810 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003811
Daniel Vetter379ef822013-10-16 22:55:56 +02003812 /* Interrupt setup is already guaranteed to be single-threaded, this is
3813 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003814 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003815 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3816 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003817 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003818
Daniel Vetter20afbda2012-12-11 14:05:07 +01003819 return 0;
3820}
3821
Daniel Vetter5a21b662016-05-24 17:13:53 +02003822/*
3823 * Returns true when a page flip has completed.
3824 */
3825static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3826 int plane, int pipe, u32 iir)
3827{
3828 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3829
3830 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3831 return false;
3832
3833 if ((iir & flip_pending) == 0)
3834 goto check_page_flip;
3835
3836 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3837 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3838 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3839 * the flip is completed (no longer pending). Since this doesn't raise
3840 * an interrupt per se, we watch for the change at vblank.
3841 */
3842 if (I915_READ(ISR) & flip_pending)
3843 goto check_page_flip;
3844
3845 intel_finish_page_flip_cs(dev_priv, pipe);
3846 return true;
3847
3848check_page_flip:
3849 intel_check_page_flip(dev_priv, pipe);
3850 return false;
3851}
3852
Daniel Vetterff1f5252012-10-02 15:10:55 +02003853static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003854{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003855 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003856 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003857 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003858 u32 flip_mask =
3859 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3860 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003861 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862
Imre Deak2dd2a882015-02-24 11:14:30 +02003863 if (!intel_irqs_enabled(dev_priv))
3864 return IRQ_NONE;
3865
Imre Deak1f814da2015-12-16 02:52:19 +02003866 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3867 disable_rpm_wakeref_asserts(dev_priv);
3868
Chris Wilsona266c7d2012-04-24 22:59:44 +01003869 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003870 do {
3871 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003872 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003873
3874 /* Can't rely on pipestat interrupt bit in iir as it might
3875 * have been cleared after the pipestat interrupt was received.
3876 * It doesn't set the bit in iir again, but it still produces
3877 * interrupts (for non-MSI).
3878 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003879 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003881 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882
Damien Lespiau055e3932014-08-18 13:49:10 +01003883 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003884 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003885 pipe_stats[pipe] = I915_READ(reg);
3886
Chris Wilson38bde182012-04-24 22:59:50 +01003887 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003888 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003889 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003890 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003891 }
3892 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003893 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003894
3895 if (!irq_received)
3896 break;
3897
Chris Wilsona266c7d2012-04-24 22:59:44 +01003898 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003899 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003900 iir & I915_DISPLAY_PORT_INTERRUPT) {
3901 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3902 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003903 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003904 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003905
Chris Wilson38bde182012-04-24 22:59:50 +01003906 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907 new_iir = I915_READ(IIR); /* Flush posted writes */
3908
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303910 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911
Damien Lespiau055e3932014-08-18 13:49:10 +01003912 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003913 int plane = pipe;
3914 if (HAS_FBC(dev_priv))
3915 plane = !plane;
3916
3917 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3918 i915_handle_vblank(dev_priv, plane, pipe, iir))
3919 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003920
3921 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3922 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003923
3924 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003925 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003926
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003927 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3928 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3929 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930 }
3931
Chris Wilsona266c7d2012-04-24 22:59:44 +01003932 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003933 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003934
3935 /* With MSI, interrupts are only generated when iir
3936 * transitions from zero to nonzero. If another bit got
3937 * set while we were handling the existing iir bits, then
3938 * we would never get another interrupt.
3939 *
3940 * This is fine on non-MSI as well, as if we hit this path
3941 * we avoid exiting the interrupt handler only to generate
3942 * another one.
3943 *
3944 * Note that for MSI this could cause a stray interrupt report
3945 * if an interrupt landed in the time between writing IIR and
3946 * the posting read. This should be rare enough to never
3947 * trigger the 99% of 100,000 interrupts test for disabling
3948 * stray interrupts.
3949 */
Chris Wilson38bde182012-04-24 22:59:50 +01003950 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003951 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003952 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953
Imre Deak1f814da2015-12-16 02:52:19 +02003954 enable_rpm_wakeref_asserts(dev_priv);
3955
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956 return ret;
3957}
3958
3959static void i915_irq_uninstall(struct drm_device * dev)
3960{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003961 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962 int pipe;
3963
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003964 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003965 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3967 }
3968
Chris Wilson00d98eb2012-04-24 22:59:48 +01003969 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003970 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003971 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003973 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3974 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003975 I915_WRITE(IMR, 0xffffffff);
3976 I915_WRITE(IER, 0x0);
3977
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978 I915_WRITE(IIR, I915_READ(IIR));
3979}
3980
3981static void i965_irq_preinstall(struct drm_device * dev)
3982{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003983 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003984 int pipe;
3985
Egbert Eich0706f172015-09-23 16:15:27 +02003986 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003987 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003988
3989 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003990 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 I915_WRITE(PIPESTAT(pipe), 0);
3992 I915_WRITE(IMR, 0xffffffff);
3993 I915_WRITE(IER, 0x0);
3994 POSTING_READ(IER);
3995}
3996
3997static int i965_irq_postinstall(struct drm_device *dev)
3998{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003999 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004000 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004001 u32 error_mask;
4002
Chris Wilsona266c7d2012-04-24 22:59:44 +01004003 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004004 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004005 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004006 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4007 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4008 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4009 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4010 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4011
4012 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004013 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4014 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004015 enable_mask |= I915_USER_INTERRUPT;
4016
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004017 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004018 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019
Daniel Vetterb79480b2013-06-27 17:52:10 +02004020 /* Interrupt setup is already guaranteed to be single-threaded, this is
4021 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004022 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004023 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4024 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4025 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004026 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027
Chris Wilsona266c7d2012-04-24 22:59:44 +01004028 /*
4029 * Enable some error detection, note the instruction error mask
4030 * bit is reserved, so we leave it masked.
4031 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004032 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004033 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4034 GM45_ERROR_MEM_PRIV |
4035 GM45_ERROR_CP_PRIV |
4036 I915_ERROR_MEMORY_REFRESH);
4037 } else {
4038 error_mask = ~(I915_ERROR_PAGE_TABLE |
4039 I915_ERROR_MEMORY_REFRESH);
4040 }
4041 I915_WRITE(EMR, error_mask);
4042
4043 I915_WRITE(IMR, dev_priv->irq_mask);
4044 I915_WRITE(IER, enable_mask);
4045 POSTING_READ(IER);
4046
Egbert Eich0706f172015-09-23 16:15:27 +02004047 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004048 POSTING_READ(PORT_HOTPLUG_EN);
4049
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004050 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004051
4052 return 0;
4053}
4054
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004055static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004056{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004057 u32 hotplug_en;
4058
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004059 assert_spin_locked(&dev_priv->irq_lock);
4060
Ville Syrjälä778eb332015-01-09 14:21:13 +02004061 /* Note HDMI and DP share hotplug bits */
4062 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004063 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004064 /* Programming the CRT detection parameters tends
4065 to generate a spurious hotplug event about three
4066 seconds later. So just do it once.
4067 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004068 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004069 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004070 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004071
Ville Syrjälä778eb332015-01-09 14:21:13 +02004072 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004073 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004074 HOTPLUG_INT_EN_MASK |
4075 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4076 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4077 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078}
4079
Daniel Vetterff1f5252012-10-02 15:10:55 +02004080static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004081{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004082 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004083 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004084 u32 iir, new_iir;
4085 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004087 u32 flip_mask =
4088 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4089 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004090
Imre Deak2dd2a882015-02-24 11:14:30 +02004091 if (!intel_irqs_enabled(dev_priv))
4092 return IRQ_NONE;
4093
Imre Deak1f814da2015-12-16 02:52:19 +02004094 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4095 disable_rpm_wakeref_asserts(dev_priv);
4096
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 iir = I915_READ(IIR);
4098
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004100 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004101 bool blc_event = false;
4102
Chris Wilsona266c7d2012-04-24 22:59:44 +01004103 /* Can't rely on pipestat interrupt bit in iir as it might
4104 * have been cleared after the pipestat interrupt was received.
4105 * It doesn't set the bit in iir again, but it still produces
4106 * interrupts (for non-MSI).
4107 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004108 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004109 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004110 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004111
Damien Lespiau055e3932014-08-18 13:49:10 +01004112 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004113 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114 pipe_stats[pipe] = I915_READ(reg);
4115
4116 /*
4117 * Clear the PIPE*STAT regs before the IIR
4118 */
4119 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004121 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004122 }
4123 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004124 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004125
4126 if (!irq_received)
4127 break;
4128
4129 ret = IRQ_HANDLED;
4130
4131 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004132 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4133 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4134 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004135 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004136 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004138 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 new_iir = I915_READ(IIR); /* Flush posted writes */
4140
Chris Wilsona266c7d2012-04-24 22:59:44 +01004141 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304142 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304144 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145
Damien Lespiau055e3932014-08-18 13:49:10 +01004146 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004147 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4148 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4149 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004150
4151 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4152 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004153
4154 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004155 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004157 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4158 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004159 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004160
4161 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004162 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004163
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004164 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004165 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004166
Chris Wilsona266c7d2012-04-24 22:59:44 +01004167 /* With MSI, interrupts are only generated when iir
4168 * transitions from zero to nonzero. If another bit got
4169 * set while we were handling the existing iir bits, then
4170 * we would never get another interrupt.
4171 *
4172 * This is fine on non-MSI as well, as if we hit this path
4173 * we avoid exiting the interrupt handler only to generate
4174 * another one.
4175 *
4176 * Note that for MSI this could cause a stray interrupt report
4177 * if an interrupt landed in the time between writing IIR and
4178 * the posting read. This should be rare enough to never
4179 * trigger the 99% of 100,000 interrupts test for disabling
4180 * stray interrupts.
4181 */
4182 iir = new_iir;
4183 }
4184
Imre Deak1f814da2015-12-16 02:52:19 +02004185 enable_rpm_wakeref_asserts(dev_priv);
4186
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187 return ret;
4188}
4189
4190static void i965_irq_uninstall(struct drm_device * dev)
4191{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004192 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004193 int pipe;
4194
4195 if (!dev_priv)
4196 return;
4197
Egbert Eich0706f172015-09-23 16:15:27 +02004198 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004199 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004200
4201 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004202 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004203 I915_WRITE(PIPESTAT(pipe), 0);
4204 I915_WRITE(IMR, 0xffffffff);
4205 I915_WRITE(IER, 0x0);
4206
Damien Lespiau055e3932014-08-18 13:49:10 +01004207 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004208 I915_WRITE(PIPESTAT(pipe),
4209 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4210 I915_WRITE(IIR, I915_READ(IIR));
4211}
4212
Daniel Vetterfca52a52014-09-30 10:56:45 +02004213/**
4214 * intel_irq_init - initializes irq support
4215 * @dev_priv: i915 device instance
4216 *
4217 * This function initializes all the irq support including work items, timers
4218 * and all the vtables. It does not setup the interrupt itself though.
4219 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004220void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004221{
Chris Wilson91c8a322016-07-05 10:40:23 +01004222 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004223
Jani Nikula77913b32015-06-18 13:06:16 +03004224 intel_hpd_init_work(dev_priv);
4225
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004226 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004227 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004228
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004229 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304230 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4231
Deepak Sa6706b42014-03-15 20:23:22 +05304232 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004233 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004234 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004235 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004236 else
4237 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304238
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304239 dev_priv->rps.pm_intr_keep = 0;
4240
4241 /*
4242 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4243 * if GEN6_PM_UP_EI_EXPIRED is masked.
4244 *
4245 * TODO: verify if this can be reproduced on VLV,CHV.
4246 */
4247 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4248 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4249
4250 if (INTEL_INFO(dev_priv)->gen >= 8)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01004251 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304252
Daniel Vetterb9632912014-09-30 10:56:44 +02004253 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004254 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004255 dev->max_vblank_count = 0;
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004256 dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004257 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004258 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004259 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004260 } else {
4261 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4262 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004263 }
4264
Ville Syrjälä21da2702014-08-06 14:49:55 +03004265 /*
4266 * Opt out of the vblank disable timer on everything except gen2.
4267 * Gen2 doesn't have a hardware frame counter and so depends on
4268 * vblank interrupts to produce sane vblank seuquence numbers.
4269 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004270 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004271 dev->vblank_disable_immediate = true;
4272
Chris Wilson262fd482017-02-15 13:15:47 +00004273 /* Most platforms treat the display irq block as an always-on
4274 * power domain. vlv/chv can disable it at runtime and need
4275 * special care to avoid writing any of the display block registers
4276 * outside of the power domain. We defer setting up the display irqs
4277 * in this case to the runtime pm.
4278 */
4279 dev_priv->display_irqs_enabled = true;
4280 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4281 dev_priv->display_irqs_enabled = false;
4282
Lyude317eaa92017-02-03 21:18:25 -05004283 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4284
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004285 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4286 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004287
Daniel Vetterb9632912014-09-30 10:56:44 +02004288 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004289 dev->driver->irq_handler = cherryview_irq_handler;
4290 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4291 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4292 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004293 dev->driver->enable_vblank = i965_enable_vblank;
4294 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004295 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004296 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004297 dev->driver->irq_handler = valleyview_irq_handler;
4298 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4299 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4300 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004301 dev->driver->enable_vblank = i965_enable_vblank;
4302 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004303 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004304 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004305 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004306 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004307 dev->driver->irq_postinstall = gen8_irq_postinstall;
4308 dev->driver->irq_uninstall = gen8_irq_uninstall;
4309 dev->driver->enable_vblank = gen8_enable_vblank;
4310 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004311 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004312 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004313 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004314 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4315 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004316 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004317 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004318 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004319 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004320 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4321 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4322 dev->driver->enable_vblank = ironlake_enable_vblank;
4323 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004324 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004325 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004326 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004327 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4328 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4329 dev->driver->irq_handler = i8xx_irq_handler;
4330 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004331 dev->driver->enable_vblank = i8xx_enable_vblank;
4332 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004333 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004334 dev->driver->irq_preinstall = i915_irq_preinstall;
4335 dev->driver->irq_postinstall = i915_irq_postinstall;
4336 dev->driver->irq_uninstall = i915_irq_uninstall;
4337 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004338 dev->driver->enable_vblank = i8xx_enable_vblank;
4339 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004340 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004341 dev->driver->irq_preinstall = i965_irq_preinstall;
4342 dev->driver->irq_postinstall = i965_irq_postinstall;
4343 dev->driver->irq_uninstall = i965_irq_uninstall;
4344 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004345 dev->driver->enable_vblank = i965_enable_vblank;
4346 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004347 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004348 if (I915_HAS_HOTPLUG(dev_priv))
4349 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004350 }
4351}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004352
Daniel Vetterfca52a52014-09-30 10:56:45 +02004353/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004354 * intel_irq_install - enables the hardware interrupt
4355 * @dev_priv: i915 device instance
4356 *
4357 * This function enables the hardware interrupt handling, but leaves the hotplug
4358 * handling still disabled. It is called after intel_irq_init().
4359 *
4360 * In the driver load and resume code we need working interrupts in a few places
4361 * but don't want to deal with the hassle of concurrent probe and hotplug
4362 * workers. Hence the split into this two-stage approach.
4363 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004364int intel_irq_install(struct drm_i915_private *dev_priv)
4365{
4366 /*
4367 * We enable some interrupt sources in our postinstall hooks, so mark
4368 * interrupts as enabled _before_ actually enabling them to avoid
4369 * special cases in our ordering checks.
4370 */
4371 dev_priv->pm.irqs_enabled = true;
4372
Chris Wilson91c8a322016-07-05 10:40:23 +01004373 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004374}
4375
Daniel Vetterfca52a52014-09-30 10:56:45 +02004376/**
4377 * intel_irq_uninstall - finilizes all irq handling
4378 * @dev_priv: i915 device instance
4379 *
4380 * This stops interrupt and hotplug handling and unregisters and frees all
4381 * resources acquired in the init functions.
4382 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004383void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4384{
Chris Wilson91c8a322016-07-05 10:40:23 +01004385 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004386 intel_hpd_cancel_work(dev_priv);
4387 dev_priv->pm.irqs_enabled = false;
4388}
4389
Daniel Vetterfca52a52014-09-30 10:56:45 +02004390/**
4391 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4392 * @dev_priv: i915 device instance
4393 *
4394 * This function is used to disable interrupts at runtime, both in the runtime
4395 * pm and the system suspend/resume code.
4396 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004397void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004398{
Chris Wilson91c8a322016-07-05 10:40:23 +01004399 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004400 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004401 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004402}
4403
Daniel Vetterfca52a52014-09-30 10:56:45 +02004404/**
4405 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4406 * @dev_priv: i915 device instance
4407 *
4408 * This function is used to enable interrupts at runtime, both in the runtime
4409 * pm and the system suspend/resume code.
4410 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004411void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004412{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004413 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004414 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4415 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004416}