blob: 891dda674d7c4dc4ec446ca0c37fefffbd46bcc4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020018#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020022#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/ip.h>
24#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000025#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000027#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000028#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
françois romieubca03d52011-01-03 15:07:31 +000035#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
36#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000037#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
38#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080039#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080040#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
41#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080042#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080043#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080044#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080045#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080046#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000047#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000048#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000049#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080050#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
51#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
52#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
53#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000054
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020055#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070056 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020057
Julien Ducourthial477206a2012-05-09 00:00:06 +020058#define TX_SLOTS_AVAIL(tp) \
59 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
60
61/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
62#define TX_FRAGS_READY_FOR(tp,nr_frags) \
63 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Linus Torvalds1da177e2005-04-16 15:20:36 -070065/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
66 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050067static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Michal Schmidtaee77e42012-09-09 13:55:26 +000069#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
71
72#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020073#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000075#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
77#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
78
79#define RTL8169_TX_TIMEOUT (6*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020082#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
83#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
84#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
85#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
86#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
87#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020090 RTL_GIGA_MAC_VER_01 = 0,
91 RTL_GIGA_MAC_VER_02,
92 RTL_GIGA_MAC_VER_03,
93 RTL_GIGA_MAC_VER_04,
94 RTL_GIGA_MAC_VER_05,
95 RTL_GIGA_MAC_VER_06,
96 RTL_GIGA_MAC_VER_07,
97 RTL_GIGA_MAC_VER_08,
98 RTL_GIGA_MAC_VER_09,
99 RTL_GIGA_MAC_VER_10,
100 RTL_GIGA_MAC_VER_11,
101 RTL_GIGA_MAC_VER_12,
102 RTL_GIGA_MAC_VER_13,
103 RTL_GIGA_MAC_VER_14,
104 RTL_GIGA_MAC_VER_15,
105 RTL_GIGA_MAC_VER_16,
106 RTL_GIGA_MAC_VER_17,
107 RTL_GIGA_MAC_VER_18,
108 RTL_GIGA_MAC_VER_19,
109 RTL_GIGA_MAC_VER_20,
110 RTL_GIGA_MAC_VER_21,
111 RTL_GIGA_MAC_VER_22,
112 RTL_GIGA_MAC_VER_23,
113 RTL_GIGA_MAC_VER_24,
114 RTL_GIGA_MAC_VER_25,
115 RTL_GIGA_MAC_VER_26,
116 RTL_GIGA_MAC_VER_27,
117 RTL_GIGA_MAC_VER_28,
118 RTL_GIGA_MAC_VER_29,
119 RTL_GIGA_MAC_VER_30,
120 RTL_GIGA_MAC_VER_31,
121 RTL_GIGA_MAC_VER_32,
122 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800123 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800124 RTL_GIGA_MAC_VER_35,
125 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800126 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800127 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800128 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800129 RTL_GIGA_MAC_VER_40,
130 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000131 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000132 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800133 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800134 RTL_GIGA_MAC_VER_45,
135 RTL_GIGA_MAC_VER_46,
136 RTL_GIGA_MAC_VER_47,
137 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800138 RTL_GIGA_MAC_VER_49,
139 RTL_GIGA_MAC_VER_50,
140 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200141 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142};
143
Francois Romieud58d46b2011-05-03 16:38:29 +0200144#define JUMBO_1K ETH_DATA_LEN
145#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
146#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
147#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
148#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
149
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200150#define _R(NAME, FW, SZ) { \
Francois Romieud58d46b2011-05-03 16:38:29 +0200151 .name = NAME, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200152 .fw_name = FW, \
153 .jumbo_max = SZ, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200154}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800156static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200158 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200159 u16 jumbo_max;
Francois Romieu85bffe62011-04-27 08:22:39 +0200160} rtl_chip_infos[] = {
161 /* PCI devices. */
162 [RTL_GIGA_MAC_VER_01] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200163 _R("RTL8169", NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200164 [RTL_GIGA_MAC_VER_02] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200165 _R("RTL8169s", NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200166 [RTL_GIGA_MAC_VER_03] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200167 _R("RTL8110s", NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200168 [RTL_GIGA_MAC_VER_04] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200169 _R("RTL8169sb/8110sb", NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200170 [RTL_GIGA_MAC_VER_05] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200171 _R("RTL8169sc/8110sc", NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200172 [RTL_GIGA_MAC_VER_06] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200173 _R("RTL8169sc/8110sc", NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200174 /* PCI-E devices. */
175 [RTL_GIGA_MAC_VER_07] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200176 _R("RTL8102e", NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200177 [RTL_GIGA_MAC_VER_08] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200178 _R("RTL8102e", NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200179 [RTL_GIGA_MAC_VER_09] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200180 _R("RTL8102e", NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200181 [RTL_GIGA_MAC_VER_10] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200182 _R("RTL8101e", NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200183 [RTL_GIGA_MAC_VER_11] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200184 _R("RTL8168b/8111b", NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200185 [RTL_GIGA_MAC_VER_12] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200186 _R("RTL8168b/8111b", NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200187 [RTL_GIGA_MAC_VER_13] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200188 _R("RTL8101e", NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200189 [RTL_GIGA_MAC_VER_14] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200190 _R("RTL8100e", NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200191 [RTL_GIGA_MAC_VER_15] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200192 _R("RTL8100e", NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200193 [RTL_GIGA_MAC_VER_16] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200194 _R("RTL8101e", NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200195 [RTL_GIGA_MAC_VER_17] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200196 _R("RTL8168b/8111b", NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200197 [RTL_GIGA_MAC_VER_18] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200198 _R("RTL8168cp/8111cp", NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200199 [RTL_GIGA_MAC_VER_19] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200200 _R("RTL8168c/8111c", NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200201 [RTL_GIGA_MAC_VER_20] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200202 _R("RTL8168c/8111c", NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200203 [RTL_GIGA_MAC_VER_21] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200204 _R("RTL8168c/8111c", NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200205 [RTL_GIGA_MAC_VER_22] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200206 _R("RTL8168c/8111c", NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200207 [RTL_GIGA_MAC_VER_23] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200208 _R("RTL8168cp/8111cp", NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200209 [RTL_GIGA_MAC_VER_24] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200210 _R("RTL8168cp/8111cp", NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200211 [RTL_GIGA_MAC_VER_25] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200212 _R("RTL8168d/8111d", FIRMWARE_8168D_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200213 [RTL_GIGA_MAC_VER_26] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200214 _R("RTL8168d/8111d", FIRMWARE_8168D_2, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200215 [RTL_GIGA_MAC_VER_27] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200216 _R("RTL8168dp/8111dp", NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200217 [RTL_GIGA_MAC_VER_28] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200218 _R("RTL8168dp/8111dp", NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200219 [RTL_GIGA_MAC_VER_29] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200220 _R("RTL8105e", FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200221 [RTL_GIGA_MAC_VER_30] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200222 _R("RTL8105e", FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200223 [RTL_GIGA_MAC_VER_31] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200224 _R("RTL8168dp/8111dp", NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200225 [RTL_GIGA_MAC_VER_32] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200226 _R("RTL8168e/8111e", FIRMWARE_8168E_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200227 [RTL_GIGA_MAC_VER_33] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200228 _R("RTL8168e/8111e", FIRMWARE_8168E_2, JUMBO_9K),
Hayes Wang70090422011-07-06 15:58:06 +0800229 [RTL_GIGA_MAC_VER_34] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200230 _R("RTL8168evl/8111evl", FIRMWARE_8168E_3, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800231 [RTL_GIGA_MAC_VER_35] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200232 _R("RTL8168f/8111f", FIRMWARE_8168F_1, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800233 [RTL_GIGA_MAC_VER_36] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200234 _R("RTL8168f/8111f", FIRMWARE_8168F_2, JUMBO_9K),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800235 [RTL_GIGA_MAC_VER_37] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200236 _R("RTL8402", FIRMWARE_8402_1, JUMBO_1K),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800237 [RTL_GIGA_MAC_VER_38] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200238 _R("RTL8411", FIRMWARE_8411_1, JUMBO_9K),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800239 [RTL_GIGA_MAC_VER_39] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200240 _R("RTL8106e", FIRMWARE_8106E_1, JUMBO_1K),
Hayes Wangc5583862012-07-02 17:23:22 +0800241 [RTL_GIGA_MAC_VER_40] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200242 _R("RTL8168g/8111g", FIRMWARE_8168G_2, JUMBO_9K),
Hayes Wangc5583862012-07-02 17:23:22 +0800243 [RTL_GIGA_MAC_VER_41] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200244 _R("RTL8168g/8111g", NULL, JUMBO_9K),
hayeswang57538c42013-04-01 22:23:40 +0000245 [RTL_GIGA_MAC_VER_42] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200246 _R("RTL8168g/8111g", FIRMWARE_8168G_3, JUMBO_9K),
hayeswang58152cd2013-04-01 22:23:42 +0000247 [RTL_GIGA_MAC_VER_43] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200248 _R("RTL8106e", FIRMWARE_8106E_2, JUMBO_1K),
hayeswang45dd95c2013-07-08 17:09:01 +0800249 [RTL_GIGA_MAC_VER_44] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200250 _R("RTL8411", FIRMWARE_8411_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800251 [RTL_GIGA_MAC_VER_45] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200252 _R("RTL8168h/8111h", FIRMWARE_8168H_1, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800253 [RTL_GIGA_MAC_VER_46] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200254 _R("RTL8168h/8111h", FIRMWARE_8168H_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800255 [RTL_GIGA_MAC_VER_47] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200256 _R("RTL8107e", FIRMWARE_8107E_1, JUMBO_1K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800257 [RTL_GIGA_MAC_VER_48] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200258 _R("RTL8107e", FIRMWARE_8107E_2, JUMBO_1K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800259 [RTL_GIGA_MAC_VER_49] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200260 _R("RTL8168ep/8111ep", NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800261 [RTL_GIGA_MAC_VER_50] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200262 _R("RTL8168ep/8111ep", NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800263 [RTL_GIGA_MAC_VER_51] =
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +0200264 _R("RTL8168ep/8111ep", NULL, JUMBO_9K),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265};
266#undef _R
267
Francois Romieubcf0bf92006-07-26 23:14:13 +0200268enum cfg_version {
269 RTL_CFG_0 = 0x00,
270 RTL_CFG_1,
271 RTL_CFG_2
272};
273
Benoit Taine9baa3c32014-08-08 15:56:03 +0200274static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200275 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200276 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800277 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200278 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100279 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200280 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200281 { PCI_VENDOR_ID_DLINK, 0x4300,
282 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200283 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000284 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200285 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200286 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
287 { PCI_VENDOR_ID_LINKSYS, 0x1032,
288 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100289 { 0x0001, 0x8168,
290 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 {0,},
292};
293
294MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
295
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200296static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200297static struct {
298 u32 msg_enable;
299} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
Francois Romieu07d3f512007-02-21 22:40:46 +0100301enum rtl_registers {
302 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100303 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100304 MAR0 = 8, /* Multicast filter. */
305 CounterAddrLow = 0x10,
306 CounterAddrHigh = 0x14,
307 TxDescStartAddrLow = 0x20,
308 TxDescStartAddrHigh = 0x24,
309 TxHDescStartAddrLow = 0x28,
310 TxHDescStartAddrHigh = 0x2c,
311 FLASH = 0x30,
312 ERSR = 0x36,
313 ChipCmd = 0x37,
314 TxPoll = 0x38,
315 IntrMask = 0x3c,
316 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700317
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800318 TxConfig = 0x40,
319#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
320#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
321
322 RxConfig = 0x44,
323#define RX128_INT_EN (1 << 15) /* 8111c and later */
324#define RX_MULTI_EN (1 << 14) /* 8111c only */
325#define RXCFG_FIFO_SHIFT 13
326 /* No threshold before first PCI xfer */
327#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000328#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800329#define RXCFG_DMA_SHIFT 8
330 /* Unlimited maximum PCI burst. */
331#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700332
Francois Romieu07d3f512007-02-21 22:40:46 +0100333 RxMissed = 0x4c,
334 Cfg9346 = 0x50,
335 Config0 = 0x51,
336 Config1 = 0x52,
337 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200338#define PME_SIGNAL (1 << 5) /* 8168c and later */
339
Francois Romieu07d3f512007-02-21 22:40:46 +0100340 Config3 = 0x54,
341 Config4 = 0x55,
342 Config5 = 0x56,
343 MultiIntr = 0x5c,
344 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100345 PHYstatus = 0x6c,
346 RxMaxSize = 0xda,
347 CPlusCmd = 0xe0,
348 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300349
350#define RTL_COALESCE_MASK 0x0f
351#define RTL_COALESCE_SHIFT 4
352#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
353#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
354
Francois Romieu07d3f512007-02-21 22:40:46 +0100355 RxDescAddrLow = 0xe4,
356 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000357 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
358
359#define NoEarlyTx 0x3f /* Max value : no early transmit. */
360
361 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
362
363#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800364#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000365
Francois Romieu07d3f512007-02-21 22:40:46 +0100366 FuncEvent = 0xf0,
367 FuncEventMask = 0xf4,
368 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800369 IBCR0 = 0xf8,
370 IBCR2 = 0xf9,
371 IBIMR0 = 0xfa,
372 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100373 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374};
375
Francois Romieuf162a5d2008-06-01 22:37:49 +0200376enum rtl8168_8101_registers {
377 CSIDR = 0x64,
378 CSIAR = 0x68,
379#define CSIAR_FLAG 0x80000000
380#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200381#define CSIAR_BYTE_ENABLE 0x0000f000
382#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000383 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200384 EPHYAR = 0x80,
385#define EPHYAR_FLAG 0x80000000
386#define EPHYAR_WRITE_CMD 0x80000000
387#define EPHYAR_REG_MASK 0x1f
388#define EPHYAR_REG_SHIFT 16
389#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800390 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800391#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800392#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200393 DBG_REG = 0xd1,
394#define FIX_NAK_1 (1 << 4)
395#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800396 TWSI = 0xd2,
397 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800398#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800399#define TX_EMPTY (1 << 5)
400#define RX_EMPTY (1 << 4)
401#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800402#define EN_NDP (1 << 3)
403#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800404#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000405 EFUSEAR = 0xdc,
406#define EFUSEAR_FLAG 0x80000000
407#define EFUSEAR_WRITE_CMD 0x80000000
408#define EFUSEAR_READ_CMD 0x00000000
409#define EFUSEAR_REG_MASK 0x03ff
410#define EFUSEAR_REG_SHIFT 8
411#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800412 MISC_1 = 0xf2,
413#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200414};
415
françois romieuc0e45c12011-01-03 15:08:04 +0000416enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800417 LED_FREQ = 0x1a,
418 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000419 ERIDR = 0x70,
420 ERIAR = 0x74,
421#define ERIAR_FLAG 0x80000000
422#define ERIAR_WRITE_CMD 0x80000000
423#define ERIAR_READ_CMD 0x00000000
424#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000425#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800426#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
427#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
428#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800429#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800430#define ERIAR_MASK_SHIFT 12
431#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
432#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800433#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800434#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800435#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000436 EPHY_RXER_NUM = 0x7c,
437 OCPDR = 0xb0, /* OCP GPHY access */
438#define OCPDR_WRITE_CMD 0x80000000
439#define OCPDR_READ_CMD 0x00000000
440#define OCPDR_REG_MASK 0x7f
441#define OCPDR_GPHY_REG_SHIFT 16
442#define OCPDR_DATA_MASK 0xffff
443 OCPAR = 0xb4,
444#define OCPAR_FLAG 0x80000000
445#define OCPAR_GPHY_WRITE_CMD 0x8000f060
446#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800447 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000448 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
449 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200450#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800451#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800452#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800453#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800454#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000455};
456
Francois Romieu07d3f512007-02-21 22:40:46 +0100457enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100459 SYSErr = 0x8000,
460 PCSTimeout = 0x4000,
461 SWInt = 0x0100,
462 TxDescUnavail = 0x0080,
463 RxFIFOOver = 0x0040,
464 LinkChg = 0x0020,
465 RxOverflow = 0x0010,
466 TxErr = 0x0008,
467 TxOK = 0x0004,
468 RxErr = 0x0002,
469 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
471 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400472 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200473 RxFOVF = (1 << 23),
474 RxRWT = (1 << 22),
475 RxRES = (1 << 21),
476 RxRUNT = (1 << 20),
477 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800480 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100481 CmdReset = 0x10,
482 CmdRxEnb = 0x08,
483 CmdTxEnb = 0x04,
484 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
Francois Romieu275391a2007-02-23 23:50:28 +0100486 /* TXPoll register p.5 */
487 HPQ = 0x80, /* Poll cmd on the high prio queue */
488 NPQ = 0x40, /* Poll cmd on the low prio queue */
489 FSWInt = 0x01, /* Forced software interrupt */
490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100492 Cfg9346_Lock = 0x00,
493 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
495 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100496 AcceptErr = 0x20,
497 AcceptRunt = 0x10,
498 AcceptBroadcast = 0x08,
499 AcceptMulticast = 0x04,
500 AcceptMyPhys = 0x02,
501 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200502#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 /* TxConfigBits */
505 TxInterFrameGapShift = 24,
506 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
507
Francois Romieu5d06a992006-02-23 00:47:58 +0100508 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200509 LEDS1 = (1 << 7),
510 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200511 Speed_down = (1 << 4),
512 MEMMAP = (1 << 3),
513 IOMAP = (1 << 2),
514 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100515 PMEnable = (1 << 0), /* Power Management Enable */
516
Francois Romieu6dccd162007-02-13 23:38:05 +0100517 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000518 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000519 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100520 PCI_Clock_66MHz = 0x01,
521 PCI_Clock_33MHz = 0x00,
522
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100523 /* Config3 register p.25 */
524 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
525 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200526 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800527 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200528 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100529
Francois Romieud58d46b2011-05-03 16:38:29 +0200530 /* Config4 register */
531 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
532
Francois Romieu5d06a992006-02-23 00:47:58 +0100533 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100534 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
535 MWF = (1 << 5), /* Accept Multicast wakeup frame */
536 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200537 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100538 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100539 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000540 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100541
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200543 EnableBist = (1 << 15), // 8168 8101
544 Mac_dbgo_oe = (1 << 14), // 8168 8101
545 Normal_mode = (1 << 13), // unused
546 Force_half_dup = (1 << 12), // 8168 8101
547 Force_rxflow_en = (1 << 11), // 8168 8101
548 Force_txflow_en = (1 << 10), // 8168 8101
549 Cxpl_dbg_sel = (1 << 9), // 8168 8101
550 ASF = (1 << 8), // 8168 8101
551 PktCntrDisable = (1 << 7), // 8168 8101
552 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 RxVlan = (1 << 6),
554 RxChkSum = (1 << 5),
555 PCIDAC = (1 << 4),
556 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200557#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100558 INTT_0 = 0x0000, // 8168
559 INTT_1 = 0x0001, // 8168
560 INTT_2 = 0x0002, // 8168
561 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
563 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100564 TBI_Enable = 0x80,
565 TxFlowCtrl = 0x40,
566 RxFlowCtrl = 0x20,
567 _1000bpsF = 0x10,
568 _100bps = 0x08,
569 _10bps = 0x04,
570 LinkStatus = 0x02,
571 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100574 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200575
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200576 /* ResetCounterCommand */
577 CounterReset = 0x1,
578
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200579 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100580 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800581
582 /* magic enable v2 */
583 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584};
585
Francois Romieu2b7b4312011-04-18 22:53:24 -0700586enum rtl_desc_bit {
587 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
589 RingEnd = (1 << 30), /* End of descriptor ring */
590 FirstFrag = (1 << 29), /* First segment of a packet */
591 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700592};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Francois Romieu2b7b4312011-04-18 22:53:24 -0700594/* Generic case. */
595enum rtl_tx_desc_bit {
596 /* First doubleword. */
597 TD_LSO = (1 << 27), /* Large Send Offload */
598#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
Francois Romieu2b7b4312011-04-18 22:53:24 -0700600 /* Second doubleword. */
601 TxVlanTag = (1 << 17), /* Add VLAN tag */
602};
603
604/* 8169, 8168b and 810x except 8102e. */
605enum rtl_tx_desc_bit_0 {
606 /* First doubleword. */
607#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
608 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
609 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
610 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
611};
612
613/* 8102e, 8168c and beyond. */
614enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800615 /* First doubleword. */
616 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800617 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800618#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800619#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800620
Francois Romieu2b7b4312011-04-18 22:53:24 -0700621 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800622#define TCPHO_SHIFT 18
623#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700624#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800625 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
626 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700627 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
628 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
629};
630
Francois Romieu2b7b4312011-04-18 22:53:24 -0700631enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 /* Rx private */
633 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500634 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635
636#define RxProtoUDP (PID1)
637#define RxProtoTCP (PID0)
638#define RxProtoIP (PID1 | PID0)
639#define RxProtoMask RxProtoIP
640
641 IPFail = (1 << 16), /* IP checksum failed */
642 UDPFail = (1 << 15), /* UDP/IP checksum failed */
643 TCPFail = (1 << 14), /* TCP/IP checksum failed */
644 RxVlanTag = (1 << 16), /* VLAN tag available */
645};
646
647#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200648#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649
650struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200651 __le32 opts1;
652 __le32 opts2;
653 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654};
655
656struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200657 __le32 opts1;
658 __le32 opts2;
659 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660};
661
662struct ring_info {
663 struct sk_buff *skb;
664 u32 len;
665 u8 __pad[sizeof(void *) - sizeof(u32)];
666};
667
Ivan Vecera355423d2009-02-06 21:49:57 -0800668struct rtl8169_counters {
669 __le64 tx_packets;
670 __le64 rx_packets;
671 __le64 tx_errors;
672 __le32 rx_errors;
673 __le16 rx_missed;
674 __le16 align_errors;
675 __le32 tx_one_collision;
676 __le32 tx_multi_collision;
677 __le64 rx_unicast;
678 __le64 rx_broadcast;
679 __le32 rx_multicast;
680 __le16 tx_aborted;
681 __le16 tx_underun;
682};
683
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200684struct rtl8169_tc_offsets {
685 bool inited;
686 __le64 tx_errors;
687 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200688 __le16 tx_aborted;
689};
690
Francois Romieuda78dbf2012-01-26 14:18:23 +0100691enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100692 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100693 RTL_FLAG_TASK_SLOW_PENDING,
694 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100695 RTL_FLAG_MAX
696};
697
Junchang Wang8027aa22012-03-04 23:30:32 +0100698struct rtl8169_stats {
699 u64 packets;
700 u64 bytes;
701 struct u64_stats_sync syncp;
702};
703
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704struct rtl8169_private {
705 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200706 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000707 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700708 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200709 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700710 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
712 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100714 struct rtl8169_stats rx_stats;
715 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
717 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
718 dma_addr_t TxPhyAddr;
719 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000720 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100723
724 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300725 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000726
727 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200728 void (*write)(struct rtl8169_private *, int, int);
729 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000730 } mdio_ops;
731
Francois Romieud58d46b2011-05-03 16:38:29 +0200732 struct jumbo_ops {
733 void (*enable)(struct rtl8169_private *);
734 void (*disable)(struct rtl8169_private *);
735 } jumbo_ops;
736
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200737 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800738 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100739
740 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100741 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
742 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100743 struct work_struct work;
744 } wk;
745
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200746 unsigned supports_gmii:1;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200747 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200748 dma_addr_t counters_phys_addr;
749 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200750 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000751 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000752
Francois Romieub6ffd972011-06-17 17:00:05 +0200753 struct rtl_fw {
754 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200755
756#define RTL_VER_SIZE 32
757
758 char version[RTL_VER_SIZE];
759
760 struct rtl_fw_phy_action {
761 __le32 *code;
762 size_t size;
763 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200764 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300765#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800766
767 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768};
769
Ralf Baechle979b6c12005-06-13 14:30:40 -0700770MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700773MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200774module_param_named(debug, debug.msg_enable, int, 0);
775MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000777MODULE_FIRMWARE(FIRMWARE_8168D_1);
778MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000779MODULE_FIRMWARE(FIRMWARE_8168E_1);
780MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400781MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800782MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800783MODULE_FIRMWARE(FIRMWARE_8168F_1);
784MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800785MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800786MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800787MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800788MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000789MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000790MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000791MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800792MODULE_FIRMWARE(FIRMWARE_8168H_1);
793MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200794MODULE_FIRMWARE(FIRMWARE_8107E_1);
795MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100797static inline struct device *tp_to_dev(struct rtl8169_private *tp)
798{
799 return &tp->pci_dev->dev;
800}
801
Francois Romieuda78dbf2012-01-26 14:18:23 +0100802static void rtl_lock_work(struct rtl8169_private *tp)
803{
804 mutex_lock(&tp->wk.mutex);
805}
806
807static void rtl_unlock_work(struct rtl8169_private *tp)
808{
809 mutex_unlock(&tp->wk.mutex);
810}
811
Heiner Kallweitcb732002018-03-20 07:45:35 +0100812static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200813{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100814 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800815 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200816}
817
Francois Romieuffc46952012-07-06 14:19:23 +0200818struct rtl_cond {
819 bool (*check)(struct rtl8169_private *);
820 const char *msg;
821};
822
823static void rtl_udelay(unsigned int d)
824{
825 udelay(d);
826}
827
828static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
829 void (*delay)(unsigned int), unsigned int d, int n,
830 bool high)
831{
832 int i;
833
834 for (i = 0; i < n; i++) {
835 delay(d);
836 if (c->check(tp) == high)
837 return true;
838 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200839 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
840 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200841 return false;
842}
843
844static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
845 const struct rtl_cond *c,
846 unsigned int d, int n)
847{
848 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
849}
850
851static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
852 const struct rtl_cond *c,
853 unsigned int d, int n)
854{
855 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
856}
857
858static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
859 const struct rtl_cond *c,
860 unsigned int d, int n)
861{
862 return rtl_loop_wait(tp, c, msleep, d, n, true);
863}
864
865static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
866 const struct rtl_cond *c,
867 unsigned int d, int n)
868{
869 return rtl_loop_wait(tp, c, msleep, d, n, false);
870}
871
872#define DECLARE_RTL_COND(name) \
873static bool name ## _check(struct rtl8169_private *); \
874 \
875static const struct rtl_cond name = { \
876 .check = name ## _check, \
877 .msg = #name \
878}; \
879 \
880static bool name ## _check(struct rtl8169_private *tp)
881
Hayes Wangc5583862012-07-02 17:23:22 +0800882static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
883{
884 if (reg & 0xffff0001) {
885 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
886 return true;
887 }
888 return false;
889}
890
891DECLARE_RTL_COND(rtl_ocp_gphy_cond)
892{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200893 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800894}
895
896static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
897{
Hayes Wangc5583862012-07-02 17:23:22 +0800898 if (rtl_ocp_reg_failure(tp, reg))
899 return;
900
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200901 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800902
903 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
904}
905
906static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
907{
Hayes Wangc5583862012-07-02 17:23:22 +0800908 if (rtl_ocp_reg_failure(tp, reg))
909 return 0;
910
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200911 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800912
913 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200914 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800915}
916
Hayes Wangc5583862012-07-02 17:23:22 +0800917static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
918{
Hayes Wangc5583862012-07-02 17:23:22 +0800919 if (rtl_ocp_reg_failure(tp, reg))
920 return;
921
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200922 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800923}
924
925static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
926{
Hayes Wangc5583862012-07-02 17:23:22 +0800927 if (rtl_ocp_reg_failure(tp, reg))
928 return 0;
929
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200930 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800931
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200932 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800933}
934
935#define OCP_STD_PHY_BASE 0xa400
936
937static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
938{
939 if (reg == 0x1f) {
940 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
941 return;
942 }
943
944 if (tp->ocp_base != OCP_STD_PHY_BASE)
945 reg -= 0x10;
946
947 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
948}
949
950static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
951{
952 if (tp->ocp_base != OCP_STD_PHY_BASE)
953 reg -= 0x10;
954
955 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
956}
957
hayeswangeee37862013-04-01 22:23:38 +0000958static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
959{
960 if (reg == 0x1f) {
961 tp->ocp_base = value << 4;
962 return;
963 }
964
965 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
966}
967
968static int mac_mcu_read(struct rtl8169_private *tp, int reg)
969{
970 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
971}
972
Francois Romieuffc46952012-07-06 14:19:23 +0200973DECLARE_RTL_COND(rtl_phyar_cond)
974{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200975 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200976}
977
Francois Romieu24192212012-07-06 20:19:42 +0200978static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200980 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
Francois Romieuffc46952012-07-06 14:19:23 +0200982 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700983 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700984 * According to hardware specs a 20us delay is required after write
985 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700986 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700987 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988}
989
Francois Romieu24192212012-07-06 20:19:42 +0200990static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991{
Francois Romieuffc46952012-07-06 14:19:23 +0200992 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200994 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
Francois Romieuffc46952012-07-06 14:19:23 +0200996 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200997 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200998
Timo Teräs81a95f02010-06-09 17:31:48 -0700999 /*
1000 * According to hardware specs a 20us delay is required after read
1001 * complete indication, but before sending next command.
1002 */
1003 udelay(20);
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 return value;
1006}
1007
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001008DECLARE_RTL_COND(rtl_ocpar_cond)
1009{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001010 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001011}
1012
Francois Romieu24192212012-07-06 20:19:42 +02001013static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001014{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001015 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1016 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1017 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001018
Francois Romieuffc46952012-07-06 14:19:23 +02001019 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001020}
1021
Francois Romieu24192212012-07-06 20:19:42 +02001022static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001023{
Francois Romieu24192212012-07-06 20:19:42 +02001024 r8168dp_1_mdio_access(tp, reg,
1025 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001026}
1027
Francois Romieu24192212012-07-06 20:19:42 +02001028static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001029{
Francois Romieu24192212012-07-06 20:19:42 +02001030 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001031
1032 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001033 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1034 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001035
Francois Romieuffc46952012-07-06 14:19:23 +02001036 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001037 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001038}
1039
françois romieue6de30d2011-01-03 15:08:37 +00001040#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1041
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001042static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001043{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001044 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001045}
1046
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001047static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001048{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001049 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001050}
1051
Francois Romieu24192212012-07-06 20:19:42 +02001052static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001053{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001054 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001055
Francois Romieu24192212012-07-06 20:19:42 +02001056 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001057
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001058 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001059}
1060
Francois Romieu24192212012-07-06 20:19:42 +02001061static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001062{
1063 int value;
1064
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001065 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001066
Francois Romieu24192212012-07-06 20:19:42 +02001067 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001068
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001069 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001070
1071 return value;
1072}
1073
françois romieu4da19632011-01-03 15:07:55 +00001074static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001075{
Francois Romieu24192212012-07-06 20:19:42 +02001076 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001077}
1078
françois romieu4da19632011-01-03 15:07:55 +00001079static int rtl_readphy(struct rtl8169_private *tp, int location)
1080{
Francois Romieu24192212012-07-06 20:19:42 +02001081 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001082}
1083
1084static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1085{
1086 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1087}
1088
Chun-Hao Lin76564422014-10-01 23:17:17 +08001089static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001090{
1091 int val;
1092
françois romieu4da19632011-01-03 15:07:55 +00001093 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001094 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001095}
1096
Francois Romieuffc46952012-07-06 14:19:23 +02001097DECLARE_RTL_COND(rtl_ephyar_cond)
1098{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001099 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001100}
1101
Francois Romieufdf6fc02012-07-06 22:40:38 +02001102static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001103{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001104 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001105 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1106
Francois Romieuffc46952012-07-06 14:19:23 +02001107 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1108
1109 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001110}
1111
Francois Romieufdf6fc02012-07-06 22:40:38 +02001112static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001113{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001114 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001115
Francois Romieuffc46952012-07-06 14:19:23 +02001116 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001117 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001118}
1119
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001120DECLARE_RTL_COND(rtl_eriar_cond)
1121{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001122 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001123}
1124
Francois Romieufdf6fc02012-07-06 22:40:38 +02001125static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1126 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001127{
Hayes Wang133ac402011-07-06 15:58:05 +08001128 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001129 RTL_W32(tp, ERIDR, val);
1130 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001131
Francois Romieuffc46952012-07-06 14:19:23 +02001132 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001133}
1134
Francois Romieufdf6fc02012-07-06 22:40:38 +02001135static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001136{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001137 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001138
Francois Romieuffc46952012-07-06 14:19:23 +02001139 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001140 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001141}
1142
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001143static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001144 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001145{
1146 u32 val;
1147
Francois Romieufdf6fc02012-07-06 22:40:38 +02001148 val = rtl_eri_read(tp, addr, type);
1149 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001150}
1151
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001152static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1153{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001154 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001155 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001156 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001157}
1158
1159static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1160{
1161 return rtl_eri_read(tp, reg, ERIAR_OOB);
1162}
1163
1164static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1165{
1166 switch (tp->mac_version) {
1167 case RTL_GIGA_MAC_VER_27:
1168 case RTL_GIGA_MAC_VER_28:
1169 case RTL_GIGA_MAC_VER_31:
1170 return r8168dp_ocp_read(tp, mask, reg);
1171 case RTL_GIGA_MAC_VER_49:
1172 case RTL_GIGA_MAC_VER_50:
1173 case RTL_GIGA_MAC_VER_51:
1174 return r8168ep_ocp_read(tp, mask, reg);
1175 default:
1176 BUG();
1177 return ~0;
1178 }
1179}
1180
1181static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1182 u32 data)
1183{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001184 RTL_W32(tp, OCPDR, data);
1185 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001186 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1187}
1188
1189static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1190 u32 data)
1191{
1192 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1193 data, ERIAR_OOB);
1194}
1195
1196static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1197{
1198 switch (tp->mac_version) {
1199 case RTL_GIGA_MAC_VER_27:
1200 case RTL_GIGA_MAC_VER_28:
1201 case RTL_GIGA_MAC_VER_31:
1202 r8168dp_ocp_write(tp, mask, reg, data);
1203 break;
1204 case RTL_GIGA_MAC_VER_49:
1205 case RTL_GIGA_MAC_VER_50:
1206 case RTL_GIGA_MAC_VER_51:
1207 r8168ep_ocp_write(tp, mask, reg, data);
1208 break;
1209 default:
1210 BUG();
1211 break;
1212 }
1213}
1214
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001215static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1216{
1217 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1218
1219 ocp_write(tp, 0x1, 0x30, 0x00000001);
1220}
1221
1222#define OOB_CMD_RESET 0x00
1223#define OOB_CMD_DRIVER_START 0x05
1224#define OOB_CMD_DRIVER_STOP 0x06
1225
1226static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1227{
1228 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1229}
1230
1231DECLARE_RTL_COND(rtl_ocp_read_cond)
1232{
1233 u16 reg;
1234
1235 reg = rtl8168_get_ocp_reg(tp);
1236
1237 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1238}
1239
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001240DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1241{
1242 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1243}
1244
1245DECLARE_RTL_COND(rtl_ocp_tx_cond)
1246{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001247 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001248}
1249
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001250static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1251{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001252 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001253 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001254 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1255 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001256}
1257
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001258static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001259{
1260 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001261 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1262}
1263
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001264static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1265{
1266 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1267 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1268 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1269}
1270
1271static void rtl8168_driver_start(struct rtl8169_private *tp)
1272{
1273 switch (tp->mac_version) {
1274 case RTL_GIGA_MAC_VER_27:
1275 case RTL_GIGA_MAC_VER_28:
1276 case RTL_GIGA_MAC_VER_31:
1277 rtl8168dp_driver_start(tp);
1278 break;
1279 case RTL_GIGA_MAC_VER_49:
1280 case RTL_GIGA_MAC_VER_50:
1281 case RTL_GIGA_MAC_VER_51:
1282 rtl8168ep_driver_start(tp);
1283 break;
1284 default:
1285 BUG();
1286 break;
1287 }
1288}
1289
1290static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1291{
1292 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1293 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1294}
1295
1296static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1297{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001298 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001299 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1300 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1301 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1302}
1303
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001304static void rtl8168_driver_stop(struct rtl8169_private *tp)
1305{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001306 switch (tp->mac_version) {
1307 case RTL_GIGA_MAC_VER_27:
1308 case RTL_GIGA_MAC_VER_28:
1309 case RTL_GIGA_MAC_VER_31:
1310 rtl8168dp_driver_stop(tp);
1311 break;
1312 case RTL_GIGA_MAC_VER_49:
1313 case RTL_GIGA_MAC_VER_50:
1314 case RTL_GIGA_MAC_VER_51:
1315 rtl8168ep_driver_stop(tp);
1316 break;
1317 default:
1318 BUG();
1319 break;
1320 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001321}
1322
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001323static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001324{
1325 u16 reg = rtl8168_get_ocp_reg(tp);
1326
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001327 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001328}
1329
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001330static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001331{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001332 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001333}
1334
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001335static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001336{
1337 switch (tp->mac_version) {
1338 case RTL_GIGA_MAC_VER_27:
1339 case RTL_GIGA_MAC_VER_28:
1340 case RTL_GIGA_MAC_VER_31:
1341 return r8168dp_check_dash(tp);
1342 case RTL_GIGA_MAC_VER_49:
1343 case RTL_GIGA_MAC_VER_50:
1344 case RTL_GIGA_MAC_VER_51:
1345 return r8168ep_check_dash(tp);
1346 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001347 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001348 }
1349}
1350
françois romieuc28aa382011-08-02 03:53:43 +00001351struct exgmac_reg {
1352 u16 addr;
1353 u16 mask;
1354 u32 val;
1355};
1356
Francois Romieufdf6fc02012-07-06 22:40:38 +02001357static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001358 const struct exgmac_reg *r, int len)
1359{
1360 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001361 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001362 r++;
1363 }
1364}
1365
Francois Romieuffc46952012-07-06 14:19:23 +02001366DECLARE_RTL_COND(rtl_efusear_cond)
1367{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001368 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001369}
1370
Francois Romieufdf6fc02012-07-06 22:40:38 +02001371static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001372{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001373 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001374
Francois Romieuffc46952012-07-06 14:19:23 +02001375 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001376 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001377}
1378
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001379static u16 rtl_get_events(struct rtl8169_private *tp)
1380{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001381 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001382}
1383
1384static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1385{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001386 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001387 mmiowb();
1388}
1389
1390static void rtl_irq_disable(struct rtl8169_private *tp)
1391{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001392 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001393 mmiowb();
1394}
1395
Francois Romieu3e990ff2012-01-26 12:50:01 +01001396static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1397{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001398 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001399}
1400
Francois Romieuda78dbf2012-01-26 14:18:23 +01001401#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1402#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1403#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1404
1405static void rtl_irq_enable_all(struct rtl8169_private *tp)
1406{
1407 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1408}
1409
françois romieu811fd302011-12-04 20:30:45 +00001410static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001412 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001413 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001414 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415}
1416
Hayes Wang70090422011-07-06 15:58:06 +08001417static void rtl_link_chg_patch(struct rtl8169_private *tp)
1418{
Hayes Wang70090422011-07-06 15:58:06 +08001419 struct net_device *dev = tp->dev;
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001420 struct phy_device *phydev = dev->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001421
1422 if (!netif_running(dev))
1423 return;
1424
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001425 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1426 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001427 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001428 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1429 ERIAR_EXGMAC);
1430 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1431 ERIAR_EXGMAC);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001432 } else if (phydev->speed == SPEED_100) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001433 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1434 ERIAR_EXGMAC);
1435 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1436 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001437 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001438 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1439 ERIAR_EXGMAC);
1440 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1441 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001442 }
1443 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001444 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001445 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001446 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001447 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001448 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1449 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001450 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001451 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1452 ERIAR_EXGMAC);
1453 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1454 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001455 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001456 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1457 ERIAR_EXGMAC);
1458 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1459 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001460 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001461 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001462 if (phydev->speed == SPEED_10) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001463 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1464 ERIAR_EXGMAC);
1465 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1466 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001467 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001468 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1469 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001470 }
Hayes Wang70090422011-07-06 15:58:06 +08001471 }
1472}
1473
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001474#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1475
1476static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1477{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001478 u8 options;
1479 u32 wolopts = 0;
1480
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001481 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001482 if (!(options & PMEnable))
1483 return 0;
1484
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001485 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001486 if (options & LinkUp)
1487 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001488 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001489 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1490 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001491 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1492 wolopts |= WAKE_MAGIC;
1493 break;
1494 default:
1495 if (options & MagicPacket)
1496 wolopts |= WAKE_MAGIC;
1497 break;
1498 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001499
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001500 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001501 if (options & UWF)
1502 wolopts |= WAKE_UCAST;
1503 if (options & BWF)
1504 wolopts |= WAKE_BCAST;
1505 if (options & MWF)
1506 wolopts |= WAKE_MCAST;
1507
1508 return wolopts;
1509}
1510
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001511static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1512{
1513 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001514
Francois Romieuda78dbf2012-01-26 14:18:23 +01001515 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001516 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001517 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001518 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001519}
1520
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001521static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001522{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001523 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001524 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001525 u32 opt;
1526 u16 reg;
1527 u8 mask;
1528 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001529 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001530 { WAKE_UCAST, Config5, UWF },
1531 { WAKE_BCAST, Config5, BWF },
1532 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001533 { WAKE_ANY, Config5, LanWake },
1534 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001535 };
Francois Romieu851e6022012-04-17 11:10:11 +02001536 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001537
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001538 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001539
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001540 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001541 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1542 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001543 tmp = ARRAY_SIZE(cfg) - 1;
1544 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001545 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001546 0x0dc,
1547 ERIAR_MASK_0100,
1548 MagicPacket_v2,
1549 0x0000,
1550 ERIAR_EXGMAC);
1551 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001552 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001553 0x0dc,
1554 ERIAR_MASK_0100,
1555 0x0000,
1556 MagicPacket_v2,
1557 ERIAR_EXGMAC);
1558 break;
1559 default:
1560 tmp = ARRAY_SIZE(cfg);
1561 break;
1562 }
1563
1564 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001565 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001566 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001567 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001568 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001569 }
1570
Francois Romieu851e6022012-04-17 11:10:11 +02001571 switch (tp->mac_version) {
1572 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001573 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001574 if (wolopts)
1575 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001576 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001577 break;
1578 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001579 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001580 if (wolopts)
1581 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001582 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001583 break;
1584 }
1585
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001586 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001587}
1588
1589static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1590{
1591 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001592 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001593
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001594 if (wol->wolopts & ~WAKE_ANY)
1595 return -EINVAL;
1596
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001597 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001598
Francois Romieuda78dbf2012-01-26 14:18:23 +01001599 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001600
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001601 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001602
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001603 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001604 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001605
1606 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001607
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001608 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001609
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001610 pm_runtime_put_noidle(d);
1611
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001612 return 0;
1613}
1614
Francois Romieu31bd2042011-04-26 18:58:59 +02001615static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1616{
Francois Romieu85bffe62011-04-27 08:22:39 +02001617 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001618}
1619
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620static void rtl8169_get_drvinfo(struct net_device *dev,
1621 struct ethtool_drvinfo *info)
1622{
1623 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001624 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625
Rick Jones68aad782011-11-07 13:29:27 +00001626 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001627 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001628 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001629 if (!IS_ERR_OR_NULL(rtl_fw))
1630 strlcpy(info->fw_version, rtl_fw->version,
1631 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632}
1633
1634static int rtl8169_get_regs_len(struct net_device *dev)
1635{
1636 return R8169_REGS_SIZE;
1637}
1638
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001639static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1640 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641{
Francois Romieud58d46b2011-05-03 16:38:29 +02001642 struct rtl8169_private *tp = netdev_priv(dev);
1643
Francois Romieu2b7b4312011-04-18 22:53:24 -07001644 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001645 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
Francois Romieud58d46b2011-05-03 16:38:29 +02001647 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001648 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001649 features &= ~NETIF_F_IP_CSUM;
1650
Michał Mirosław350fb322011-04-08 06:35:56 +00001651 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652}
1653
Heiner Kallweita3984572018-04-28 22:19:15 +02001654static int rtl8169_set_features(struct net_device *dev,
1655 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656{
1657 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001658 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
Heiner Kallweita3984572018-04-28 22:19:15 +02001660 rtl_lock_work(tp);
1661
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001662 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001663 if (features & NETIF_F_RXALL)
1664 rx_config |= (AcceptErr | AcceptRunt);
1665 else
1666 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001668 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001669
hayeswang929a0312014-09-16 11:40:47 +08001670 if (features & NETIF_F_RXCSUM)
1671 tp->cp_cmd |= RxChkSum;
1672 else
1673 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001674
hayeswang929a0312014-09-16 11:40:47 +08001675 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1676 tp->cp_cmd |= RxVlan;
1677 else
1678 tp->cp_cmd &= ~RxVlan;
1679
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001680 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1681 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
Francois Romieuda78dbf2012-01-26 14:18:23 +01001683 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684
1685 return 0;
1686}
1687
Kirill Smelkov810f4892012-11-10 21:11:02 +04001688static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001690 return (skb_vlan_tag_present(skb)) ?
1691 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692}
1693
Francois Romieu7a8fc772011-03-01 17:18:33 +01001694static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695{
1696 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
Francois Romieu7a8fc772011-03-01 17:18:33 +01001698 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001699 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700}
1701
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1703 void *p)
1704{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001705 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001706 u32 __iomem *data = tp->mmio_addr;
1707 u32 *dw = p;
1708 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
Francois Romieuda78dbf2012-01-26 14:18:23 +01001710 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001711 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1712 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001713 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714}
1715
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001716static u32 rtl8169_get_msglevel(struct net_device *dev)
1717{
1718 struct rtl8169_private *tp = netdev_priv(dev);
1719
1720 return tp->msg_enable;
1721}
1722
1723static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1724{
1725 struct rtl8169_private *tp = netdev_priv(dev);
1726
1727 tp->msg_enable = value;
1728}
1729
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001730static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1731 "tx_packets",
1732 "rx_packets",
1733 "tx_errors",
1734 "rx_errors",
1735 "rx_missed",
1736 "align_errors",
1737 "tx_single_collisions",
1738 "tx_multi_collisions",
1739 "unicast",
1740 "broadcast",
1741 "multicast",
1742 "tx_aborted",
1743 "tx_underrun",
1744};
1745
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001746static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001747{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001748 switch (sset) {
1749 case ETH_SS_STATS:
1750 return ARRAY_SIZE(rtl8169_gstrings);
1751 default:
1752 return -EOPNOTSUPP;
1753 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001754}
1755
Corinna Vinschen42020322015-09-10 10:47:35 +02001756DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001757{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001758 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001759}
1760
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001761static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001762{
Corinna Vinschen42020322015-09-10 10:47:35 +02001763 dma_addr_t paddr = tp->counters_phys_addr;
1764 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001765
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001766 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1767 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001768 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001769 RTL_W32(tp, CounterAddrLow, cmd);
1770 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001771
Francois Romieua78e9362018-01-26 01:53:26 +01001772 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001773}
1774
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001775static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001776{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001777 /*
1778 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1779 * tally counters.
1780 */
1781 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1782 return true;
1783
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001784 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001785}
1786
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001787static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001788{
Ivan Vecera355423d2009-02-06 21:49:57 -08001789 /*
1790 * Some chips are unable to dump tally counters when the receiver
1791 * is disabled.
1792 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001793 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001794 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001795
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001796 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001797}
1798
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001799static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001800{
Corinna Vinschen42020322015-09-10 10:47:35 +02001801 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001802 bool ret = false;
1803
1804 /*
1805 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1806 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1807 * reset by a power cycle, while the counter values collected by the
1808 * driver are reset at every driver unload/load cycle.
1809 *
1810 * To make sure the HW values returned by @get_stats64 match the SW
1811 * values, we collect the initial values at first open(*) and use them
1812 * as offsets to normalize the values returned by @get_stats64.
1813 *
1814 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1815 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1816 * set at open time by rtl_hw_start.
1817 */
1818
1819 if (tp->tc_offset.inited)
1820 return true;
1821
1822 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001823 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001824 ret = true;
1825
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001826 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001827 ret = true;
1828
Corinna Vinschen42020322015-09-10 10:47:35 +02001829 tp->tc_offset.tx_errors = counters->tx_errors;
1830 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1831 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001832 tp->tc_offset.inited = true;
1833
1834 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001835}
1836
Ivan Vecera355423d2009-02-06 21:49:57 -08001837static void rtl8169_get_ethtool_stats(struct net_device *dev,
1838 struct ethtool_stats *stats, u64 *data)
1839{
1840 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001841 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001842 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001843
1844 ASSERT_RTNL();
1845
Chun-Hao Line0636232016-07-29 16:37:55 +08001846 pm_runtime_get_noresume(d);
1847
1848 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001849 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001850
1851 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001852
Corinna Vinschen42020322015-09-10 10:47:35 +02001853 data[0] = le64_to_cpu(counters->tx_packets);
1854 data[1] = le64_to_cpu(counters->rx_packets);
1855 data[2] = le64_to_cpu(counters->tx_errors);
1856 data[3] = le32_to_cpu(counters->rx_errors);
1857 data[4] = le16_to_cpu(counters->rx_missed);
1858 data[5] = le16_to_cpu(counters->align_errors);
1859 data[6] = le32_to_cpu(counters->tx_one_collision);
1860 data[7] = le32_to_cpu(counters->tx_multi_collision);
1861 data[8] = le64_to_cpu(counters->rx_unicast);
1862 data[9] = le64_to_cpu(counters->rx_broadcast);
1863 data[10] = le32_to_cpu(counters->rx_multicast);
1864 data[11] = le16_to_cpu(counters->tx_aborted);
1865 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001866}
1867
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001868static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1869{
1870 switch(stringset) {
1871 case ETH_SS_STATS:
1872 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1873 break;
1874 }
1875}
1876
Francois Romieu50970832017-10-27 13:24:49 +03001877/*
1878 * Interrupt coalescing
1879 *
1880 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1881 * > 8169, 8168 and 810x line of chipsets
1882 *
1883 * 8169, 8168, and 8136(810x) serial chipsets support it.
1884 *
1885 * > 2 - the Tx timer unit at gigabit speed
1886 *
1887 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1888 * (0xe0) bit 1 and bit 0.
1889 *
1890 * For 8169
1891 * bit[1:0] \ speed 1000M 100M 10M
1892 * 0 0 320ns 2.56us 40.96us
1893 * 0 1 2.56us 20.48us 327.7us
1894 * 1 0 5.12us 40.96us 655.4us
1895 * 1 1 10.24us 81.92us 1.31ms
1896 *
1897 * For the other
1898 * bit[1:0] \ speed 1000M 100M 10M
1899 * 0 0 5us 2.56us 40.96us
1900 * 0 1 40us 20.48us 327.7us
1901 * 1 0 80us 40.96us 655.4us
1902 * 1 1 160us 81.92us 1.31ms
1903 */
1904
1905/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1906struct rtl_coalesce_scale {
1907 /* Rx / Tx */
1908 u32 nsecs[2];
1909};
1910
1911/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1912struct rtl_coalesce_info {
1913 u32 speed;
1914 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1915};
1916
1917/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1918#define rxtx_x1822(r, t) { \
1919 {{(r), (t)}}, \
1920 {{(r)*8, (t)*8}}, \
1921 {{(r)*8*2, (t)*8*2}}, \
1922 {{(r)*8*2*2, (t)*8*2*2}}, \
1923}
1924static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1925 /* speed delays: rx00 tx00 */
1926 { SPEED_10, rxtx_x1822(40960, 40960) },
1927 { SPEED_100, rxtx_x1822( 2560, 2560) },
1928 { SPEED_1000, rxtx_x1822( 320, 320) },
1929 { 0 },
1930};
1931
1932static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1933 /* speed delays: rx00 tx00 */
1934 { SPEED_10, rxtx_x1822(40960, 40960) },
1935 { SPEED_100, rxtx_x1822( 2560, 2560) },
1936 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1937 { 0 },
1938};
1939#undef rxtx_x1822
1940
1941/* get rx/tx scale vector corresponding to current speed */
1942static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1943{
1944 struct rtl8169_private *tp = netdev_priv(dev);
1945 struct ethtool_link_ksettings ecmd;
1946 const struct rtl_coalesce_info *ci;
1947 int rc;
1948
Heiner Kallweit45772432018-07-17 22:51:44 +02001949 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001950 if (rc < 0)
1951 return ERR_PTR(rc);
1952
1953 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1954 if (ecmd.base.speed == ci->speed) {
1955 return ci;
1956 }
1957 }
1958
1959 return ERR_PTR(-ELNRNG);
1960}
1961
1962static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1963{
1964 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001965 const struct rtl_coalesce_info *ci;
1966 const struct rtl_coalesce_scale *scale;
1967 struct {
1968 u32 *max_frames;
1969 u32 *usecs;
1970 } coal_settings [] = {
1971 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1972 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1973 }, *p = coal_settings;
1974 int i;
1975 u16 w;
1976
1977 memset(ec, 0, sizeof(*ec));
1978
1979 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1980 ci = rtl_coalesce_info(dev);
1981 if (IS_ERR(ci))
1982 return PTR_ERR(ci);
1983
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001984 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001985
1986 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001987 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001988 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1989 w >>= RTL_COALESCE_SHIFT;
1990 *p->usecs = w & RTL_COALESCE_MASK;
1991 }
1992
1993 for (i = 0; i < 2; i++) {
1994 p = coal_settings + i;
1995 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1996
1997 /*
1998 * ethtool_coalesce says it is illegal to set both usecs and
1999 * max_frames to 0.
2000 */
2001 if (!*p->usecs && !*p->max_frames)
2002 *p->max_frames = 1;
2003 }
2004
2005 return 0;
2006}
2007
2008/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2009static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2010 struct net_device *dev, u32 nsec, u16 *cp01)
2011{
2012 const struct rtl_coalesce_info *ci;
2013 u16 i;
2014
2015 ci = rtl_coalesce_info(dev);
2016 if (IS_ERR(ci))
2017 return ERR_CAST(ci);
2018
2019 for (i = 0; i < 4; i++) {
2020 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2021 ci->scalev[i].nsecs[1]);
2022 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2023 *cp01 = i;
2024 return &ci->scalev[i];
2025 }
2026 }
2027
2028 return ERR_PTR(-EINVAL);
2029}
2030
2031static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2032{
2033 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002034 const struct rtl_coalesce_scale *scale;
2035 struct {
2036 u32 frames;
2037 u32 usecs;
2038 } coal_settings [] = {
2039 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2040 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2041 }, *p = coal_settings;
2042 u16 w = 0, cp01;
2043 int i;
2044
2045 scale = rtl_coalesce_choose_scale(dev,
2046 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2047 if (IS_ERR(scale))
2048 return PTR_ERR(scale);
2049
2050 for (i = 0; i < 2; i++, p++) {
2051 u32 units;
2052
2053 /*
2054 * accept max_frames=1 we returned in rtl_get_coalesce.
2055 * accept it not only when usecs=0 because of e.g. the following scenario:
2056 *
2057 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2058 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2059 * - then user does `ethtool -C eth0 rx-usecs 100`
2060 *
2061 * since ethtool sends to kernel whole ethtool_coalesce
2062 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2063 * we'll reject it below in `frames % 4 != 0`.
2064 */
2065 if (p->frames == 1) {
2066 p->frames = 0;
2067 }
2068
2069 units = p->usecs * 1000 / scale->nsecs[i];
2070 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2071 return -EINVAL;
2072
2073 w <<= RTL_COALESCE_SHIFT;
2074 w |= units;
2075 w <<= RTL_COALESCE_SHIFT;
2076 w |= p->frames >> 2;
2077 }
2078
2079 rtl_lock_work(tp);
2080
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002081 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002082
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002083 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002084 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2085 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002086
2087 rtl_unlock_work(tp);
2088
2089 return 0;
2090}
2091
Jeff Garzik7282d492006-09-13 14:30:00 -04002092static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 .get_drvinfo = rtl8169_get_drvinfo,
2094 .get_regs_len = rtl8169_get_regs_len,
2095 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002096 .get_coalesce = rtl_get_coalesce,
2097 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002098 .get_msglevel = rtl8169_get_msglevel,
2099 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002101 .get_wol = rtl8169_get_wol,
2102 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002103 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002104 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002105 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002106 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002107 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002108 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2109 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110};
2111
Francois Romieu07d3f512007-02-21 22:40:46 +01002112static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002113 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114{
Francois Romieu0e485152007-02-20 00:00:26 +01002115 /*
2116 * The driver currently handles the 8168Bf and the 8168Be identically
2117 * but they can be identified more specifically through the test below
2118 * if needed:
2119 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002120 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002121 *
2122 * Same thing for the 8101Eb and the 8101Ec:
2123 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002124 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002125 */
Francois Romieu37441002011-06-17 22:58:54 +02002126 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002128 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 int mac_version;
2130 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002131 /* 8168EP family. */
2132 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2133 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2134 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2135
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002136 /* 8168H family. */
2137 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2138 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2139
Hayes Wangc5583862012-07-02 17:23:22 +08002140 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002141 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002142 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002143 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2144 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2145
Hayes Wangc2218922011-09-06 16:55:18 +08002146 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002147 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002148 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2149 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2150
hayeswang01dc7fe2011-03-21 01:50:28 +00002151 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002152 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002153 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2154 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2155
Francois Romieu5b538df2008-07-20 16:22:45 +02002156 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002157 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002158 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002159
françois romieue6de30d2011-01-03 15:08:37 +00002160 /* 8168DP family. */
2161 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2162 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002163 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002164
Francois Romieuef808d52008-06-29 13:10:54 +02002165 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002166 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002167 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002168 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002169 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2170 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002171 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002172 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002173
2174 /* 8168B family. */
2175 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002176 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2177 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2178
2179 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002180 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002181 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002182 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2183 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002184 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2185 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2186 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2187 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002188 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002189 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002190 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002191 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2192 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002193 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2194 /* FIXME: where did these entries come from ? -- FR */
2195 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2196 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2197
2198 /* 8110 family. */
2199 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2200 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2201 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2202 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2203 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2204 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2205
Jean Delvaref21b75e2009-05-26 20:54:48 -07002206 /* Catch-all */
2207 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002208 };
2209 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 u32 reg;
2211
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002212 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002213 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214 p++;
2215 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002216
2217 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002218 dev_notice(tp_to_dev(tp),
2219 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002220 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002221 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002222 tp->mac_version = tp->supports_gmii ?
hayeswang58152cd2013-04-01 22:23:42 +00002223 RTL_GIGA_MAC_VER_42 :
2224 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002225 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002226 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002227 RTL_GIGA_MAC_VER_45 :
2228 RTL_GIGA_MAC_VER_47;
2229 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002230 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002231 RTL_GIGA_MAC_VER_46 :
2232 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002233 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234}
2235
2236static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2237{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002238 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239}
2240
Francois Romieu867763c2007-08-17 18:21:58 +02002241struct phy_reg {
2242 u16 reg;
2243 u16 val;
2244};
2245
françois romieu4da19632011-01-03 15:07:55 +00002246static void rtl_writephy_batch(struct rtl8169_private *tp,
2247 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002248{
2249 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002250 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002251 regs++;
2252 }
2253}
2254
françois romieubca03d52011-01-03 15:07:31 +00002255#define PHY_READ 0x00000000
2256#define PHY_DATA_OR 0x10000000
2257#define PHY_DATA_AND 0x20000000
2258#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002259#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002260#define PHY_CLEAR_READCOUNT 0x70000000
2261#define PHY_WRITE 0x80000000
2262#define PHY_READCOUNT_EQ_SKIP 0x90000000
2263#define PHY_COMP_EQ_SKIPN 0xa0000000
2264#define PHY_COMP_NEQ_SKIPN 0xb0000000
2265#define PHY_WRITE_PREVIOUS 0xc0000000
2266#define PHY_SKIPN 0xd0000000
2267#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002268
Hayes Wang960aee62011-06-18 11:37:48 +02002269struct fw_info {
2270 u32 magic;
2271 char version[RTL_VER_SIZE];
2272 __le32 fw_start;
2273 __le32 fw_len;
2274 u8 chksum;
2275} __packed;
2276
Francois Romieu1c361ef2011-06-17 17:16:24 +02002277#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2278
2279static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002280{
Francois Romieub6ffd972011-06-17 17:00:05 +02002281 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002282 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002283 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2284 char *version = rtl_fw->version;
2285 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002286
Francois Romieu1c361ef2011-06-17 17:16:24 +02002287 if (fw->size < FW_OPCODE_SIZE)
2288 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002289
2290 if (!fw_info->magic) {
2291 size_t i, size, start;
2292 u8 checksum = 0;
2293
2294 if (fw->size < sizeof(*fw_info))
2295 goto out;
2296
2297 for (i = 0; i < fw->size; i++)
2298 checksum += fw->data[i];
2299 if (checksum != 0)
2300 goto out;
2301
2302 start = le32_to_cpu(fw_info->fw_start);
2303 if (start > fw->size)
2304 goto out;
2305
2306 size = le32_to_cpu(fw_info->fw_len);
2307 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2308 goto out;
2309
2310 memcpy(version, fw_info->version, RTL_VER_SIZE);
2311
2312 pa->code = (__le32 *)(fw->data + start);
2313 pa->size = size;
2314 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002315 if (fw->size % FW_OPCODE_SIZE)
2316 goto out;
2317
2318 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2319
2320 pa->code = (__le32 *)fw->data;
2321 pa->size = fw->size / FW_OPCODE_SIZE;
2322 }
2323 version[RTL_VER_SIZE - 1] = 0;
2324
2325 rc = true;
2326out:
2327 return rc;
2328}
2329
Francois Romieufd112f22011-06-18 00:10:29 +02002330static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2331 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002332{
Francois Romieufd112f22011-06-18 00:10:29 +02002333 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002334 size_t index;
2335
Francois Romieu1c361ef2011-06-17 17:16:24 +02002336 for (index = 0; index < pa->size; index++) {
2337 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002338 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002339
hayeswang42b82dc2011-01-10 02:07:25 +00002340 switch(action & 0xf0000000) {
2341 case PHY_READ:
2342 case PHY_DATA_OR:
2343 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002344 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002345 case PHY_CLEAR_READCOUNT:
2346 case PHY_WRITE:
2347 case PHY_WRITE_PREVIOUS:
2348 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002349 break;
2350
hayeswang42b82dc2011-01-10 02:07:25 +00002351 case PHY_BJMPN:
2352 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002353 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002354 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002355 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002356 }
2357 break;
2358 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002359 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002360 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002361 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002362 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002363 }
2364 break;
2365 case PHY_COMP_EQ_SKIPN:
2366 case PHY_COMP_NEQ_SKIPN:
2367 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002368 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002369 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002370 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002371 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002372 }
2373 break;
2374
hayeswang42b82dc2011-01-10 02:07:25 +00002375 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002376 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002377 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002378 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002379 }
2380 }
Francois Romieufd112f22011-06-18 00:10:29 +02002381 rc = true;
2382out:
2383 return rc;
2384}
françois romieubca03d52011-01-03 15:07:31 +00002385
Francois Romieufd112f22011-06-18 00:10:29 +02002386static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2387{
2388 struct net_device *dev = tp->dev;
2389 int rc = -EINVAL;
2390
2391 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002392 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002393 goto out;
2394 }
2395
2396 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2397 rc = 0;
2398out:
2399 return rc;
2400}
2401
2402static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2403{
2404 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002405 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002406 u32 predata, count;
2407 size_t index;
2408
2409 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002410 org.write = ops->write;
2411 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002412
Francois Romieu1c361ef2011-06-17 17:16:24 +02002413 for (index = 0; index < pa->size; ) {
2414 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002415 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002416 u32 regno = (action & 0x0fff0000) >> 16;
2417
2418 if (!action)
2419 break;
françois romieubca03d52011-01-03 15:07:31 +00002420
2421 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002422 case PHY_READ:
2423 predata = rtl_readphy(tp, regno);
2424 count++;
2425 index++;
françois romieubca03d52011-01-03 15:07:31 +00002426 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002427 case PHY_DATA_OR:
2428 predata |= data;
2429 index++;
2430 break;
2431 case PHY_DATA_AND:
2432 predata &= data;
2433 index++;
2434 break;
2435 case PHY_BJMPN:
2436 index -= regno;
2437 break;
hayeswangeee37862013-04-01 22:23:38 +00002438 case PHY_MDIO_CHG:
2439 if (data == 0) {
2440 ops->write = org.write;
2441 ops->read = org.read;
2442 } else if (data == 1) {
2443 ops->write = mac_mcu_write;
2444 ops->read = mac_mcu_read;
2445 }
2446
hayeswang42b82dc2011-01-10 02:07:25 +00002447 index++;
2448 break;
2449 case PHY_CLEAR_READCOUNT:
2450 count = 0;
2451 index++;
2452 break;
2453 case PHY_WRITE:
2454 rtl_writephy(tp, regno, data);
2455 index++;
2456 break;
2457 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002458 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002459 break;
2460 case PHY_COMP_EQ_SKIPN:
2461 if (predata == data)
2462 index += regno;
2463 index++;
2464 break;
2465 case PHY_COMP_NEQ_SKIPN:
2466 if (predata != data)
2467 index += regno;
2468 index++;
2469 break;
2470 case PHY_WRITE_PREVIOUS:
2471 rtl_writephy(tp, regno, predata);
2472 index++;
2473 break;
2474 case PHY_SKIPN:
2475 index += regno + 1;
2476 break;
2477 case PHY_DELAY_MS:
2478 mdelay(data);
2479 index++;
2480 break;
2481
françois romieubca03d52011-01-03 15:07:31 +00002482 default:
2483 BUG();
2484 }
2485 }
hayeswangeee37862013-04-01 22:23:38 +00002486
2487 ops->write = org.write;
2488 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002489}
2490
françois romieuf1e02ed2011-01-13 13:07:53 +00002491static void rtl_release_firmware(struct rtl8169_private *tp)
2492{
Francois Romieub6ffd972011-06-17 17:00:05 +02002493 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2494 release_firmware(tp->rtl_fw->fw);
2495 kfree(tp->rtl_fw);
2496 }
2497 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002498}
2499
François Romieu953a12c2011-04-24 17:38:48 +02002500static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002501{
Francois Romieub6ffd972011-06-17 17:00:05 +02002502 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002503
2504 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002505 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002506 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002507}
2508
2509static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2510{
2511 if (rtl_readphy(tp, reg) != val)
2512 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2513 else
2514 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002515}
2516
françois romieu4da19632011-01-03 15:07:55 +00002517static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002519 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002520 { 0x1f, 0x0001 },
2521 { 0x06, 0x006e },
2522 { 0x08, 0x0708 },
2523 { 0x15, 0x4000 },
2524 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525
françois romieu0b9b5712009-08-10 19:44:56 +00002526 { 0x1f, 0x0001 },
2527 { 0x03, 0x00a1 },
2528 { 0x02, 0x0008 },
2529 { 0x01, 0x0120 },
2530 { 0x00, 0x1000 },
2531 { 0x04, 0x0800 },
2532 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533
françois romieu0b9b5712009-08-10 19:44:56 +00002534 { 0x03, 0xff41 },
2535 { 0x02, 0xdf60 },
2536 { 0x01, 0x0140 },
2537 { 0x00, 0x0077 },
2538 { 0x04, 0x7800 },
2539 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540
françois romieu0b9b5712009-08-10 19:44:56 +00002541 { 0x03, 0x802f },
2542 { 0x02, 0x4f02 },
2543 { 0x01, 0x0409 },
2544 { 0x00, 0xf0f9 },
2545 { 0x04, 0x9800 },
2546 { 0x04, 0x9000 },
2547
2548 { 0x03, 0xdf01 },
2549 { 0x02, 0xdf20 },
2550 { 0x01, 0xff95 },
2551 { 0x00, 0xba00 },
2552 { 0x04, 0xa800 },
2553 { 0x04, 0xa000 },
2554
2555 { 0x03, 0xff41 },
2556 { 0x02, 0xdf20 },
2557 { 0x01, 0x0140 },
2558 { 0x00, 0x00bb },
2559 { 0x04, 0xb800 },
2560 { 0x04, 0xb000 },
2561
2562 { 0x03, 0xdf41 },
2563 { 0x02, 0xdc60 },
2564 { 0x01, 0x6340 },
2565 { 0x00, 0x007d },
2566 { 0x04, 0xd800 },
2567 { 0x04, 0xd000 },
2568
2569 { 0x03, 0xdf01 },
2570 { 0x02, 0xdf20 },
2571 { 0x01, 0x100a },
2572 { 0x00, 0xa0ff },
2573 { 0x04, 0xf800 },
2574 { 0x04, 0xf000 },
2575
2576 { 0x1f, 0x0000 },
2577 { 0x0b, 0x0000 },
2578 { 0x00, 0x9200 }
2579 };
2580
françois romieu4da19632011-01-03 15:07:55 +00002581 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002582}
2583
françois romieu4da19632011-01-03 15:07:55 +00002584static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002585{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002586 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002587 { 0x1f, 0x0002 },
2588 { 0x01, 0x90d0 },
2589 { 0x1f, 0x0000 }
2590 };
2591
françois romieu4da19632011-01-03 15:07:55 +00002592 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002593}
2594
françois romieu4da19632011-01-03 15:07:55 +00002595static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002596{
2597 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002598
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002599 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2600 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002601 return;
2602
françois romieu4da19632011-01-03 15:07:55 +00002603 rtl_writephy(tp, 0x1f, 0x0001);
2604 rtl_writephy(tp, 0x10, 0xf01b);
2605 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002606}
2607
françois romieu4da19632011-01-03 15:07:55 +00002608static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002609{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002610 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002611 { 0x1f, 0x0001 },
2612 { 0x04, 0x0000 },
2613 { 0x03, 0x00a1 },
2614 { 0x02, 0x0008 },
2615 { 0x01, 0x0120 },
2616 { 0x00, 0x1000 },
2617 { 0x04, 0x0800 },
2618 { 0x04, 0x9000 },
2619 { 0x03, 0x802f },
2620 { 0x02, 0x4f02 },
2621 { 0x01, 0x0409 },
2622 { 0x00, 0xf099 },
2623 { 0x04, 0x9800 },
2624 { 0x04, 0xa000 },
2625 { 0x03, 0xdf01 },
2626 { 0x02, 0xdf20 },
2627 { 0x01, 0xff95 },
2628 { 0x00, 0xba00 },
2629 { 0x04, 0xa800 },
2630 { 0x04, 0xf000 },
2631 { 0x03, 0xdf01 },
2632 { 0x02, 0xdf20 },
2633 { 0x01, 0x101a },
2634 { 0x00, 0xa0ff },
2635 { 0x04, 0xf800 },
2636 { 0x04, 0x0000 },
2637 { 0x1f, 0x0000 },
2638
2639 { 0x1f, 0x0001 },
2640 { 0x10, 0xf41b },
2641 { 0x14, 0xfb54 },
2642 { 0x18, 0xf5c7 },
2643 { 0x1f, 0x0000 },
2644
2645 { 0x1f, 0x0001 },
2646 { 0x17, 0x0cc0 },
2647 { 0x1f, 0x0000 }
2648 };
2649
françois romieu4da19632011-01-03 15:07:55 +00002650 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002651
françois romieu4da19632011-01-03 15:07:55 +00002652 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002653}
2654
françois romieu4da19632011-01-03 15:07:55 +00002655static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002656{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002657 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002658 { 0x1f, 0x0001 },
2659 { 0x04, 0x0000 },
2660 { 0x03, 0x00a1 },
2661 { 0x02, 0x0008 },
2662 { 0x01, 0x0120 },
2663 { 0x00, 0x1000 },
2664 { 0x04, 0x0800 },
2665 { 0x04, 0x9000 },
2666 { 0x03, 0x802f },
2667 { 0x02, 0x4f02 },
2668 { 0x01, 0x0409 },
2669 { 0x00, 0xf099 },
2670 { 0x04, 0x9800 },
2671 { 0x04, 0xa000 },
2672 { 0x03, 0xdf01 },
2673 { 0x02, 0xdf20 },
2674 { 0x01, 0xff95 },
2675 { 0x00, 0xba00 },
2676 { 0x04, 0xa800 },
2677 { 0x04, 0xf000 },
2678 { 0x03, 0xdf01 },
2679 { 0x02, 0xdf20 },
2680 { 0x01, 0x101a },
2681 { 0x00, 0xa0ff },
2682 { 0x04, 0xf800 },
2683 { 0x04, 0x0000 },
2684 { 0x1f, 0x0000 },
2685
2686 { 0x1f, 0x0001 },
2687 { 0x0b, 0x8480 },
2688 { 0x1f, 0x0000 },
2689
2690 { 0x1f, 0x0001 },
2691 { 0x18, 0x67c7 },
2692 { 0x04, 0x2000 },
2693 { 0x03, 0x002f },
2694 { 0x02, 0x4360 },
2695 { 0x01, 0x0109 },
2696 { 0x00, 0x3022 },
2697 { 0x04, 0x2800 },
2698 { 0x1f, 0x0000 },
2699
2700 { 0x1f, 0x0001 },
2701 { 0x17, 0x0cc0 },
2702 { 0x1f, 0x0000 }
2703 };
2704
françois romieu4da19632011-01-03 15:07:55 +00002705 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002706}
2707
françois romieu4da19632011-01-03 15:07:55 +00002708static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002709{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002710 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002711 { 0x10, 0xf41b },
2712 { 0x1f, 0x0000 }
2713 };
2714
françois romieu4da19632011-01-03 15:07:55 +00002715 rtl_writephy(tp, 0x1f, 0x0001);
2716 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002717
françois romieu4da19632011-01-03 15:07:55 +00002718 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002719}
2720
françois romieu4da19632011-01-03 15:07:55 +00002721static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002722{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002723 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002724 { 0x1f, 0x0001 },
2725 { 0x10, 0xf41b },
2726 { 0x1f, 0x0000 }
2727 };
2728
françois romieu4da19632011-01-03 15:07:55 +00002729 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002730}
2731
françois romieu4da19632011-01-03 15:07:55 +00002732static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002733{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002734 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002735 { 0x1f, 0x0000 },
2736 { 0x1d, 0x0f00 },
2737 { 0x1f, 0x0002 },
2738 { 0x0c, 0x1ec8 },
2739 { 0x1f, 0x0000 }
2740 };
2741
françois romieu4da19632011-01-03 15:07:55 +00002742 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002743}
2744
françois romieu4da19632011-01-03 15:07:55 +00002745static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002746{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002747 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002748 { 0x1f, 0x0001 },
2749 { 0x1d, 0x3d98 },
2750 { 0x1f, 0x0000 }
2751 };
2752
françois romieu4da19632011-01-03 15:07:55 +00002753 rtl_writephy(tp, 0x1f, 0x0000);
2754 rtl_patchphy(tp, 0x14, 1 << 5);
2755 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002756
françois romieu4da19632011-01-03 15:07:55 +00002757 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002758}
2759
françois romieu4da19632011-01-03 15:07:55 +00002760static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002761{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002762 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002763 { 0x1f, 0x0001 },
2764 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002765 { 0x1f, 0x0002 },
2766 { 0x00, 0x88d4 },
2767 { 0x01, 0x82b1 },
2768 { 0x03, 0x7002 },
2769 { 0x08, 0x9e30 },
2770 { 0x09, 0x01f0 },
2771 { 0x0a, 0x5500 },
2772 { 0x0c, 0x00c8 },
2773 { 0x1f, 0x0003 },
2774 { 0x12, 0xc096 },
2775 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002776 { 0x1f, 0x0000 },
2777 { 0x1f, 0x0000 },
2778 { 0x09, 0x2000 },
2779 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002780 };
2781
françois romieu4da19632011-01-03 15:07:55 +00002782 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002783
françois romieu4da19632011-01-03 15:07:55 +00002784 rtl_patchphy(tp, 0x14, 1 << 5);
2785 rtl_patchphy(tp, 0x0d, 1 << 5);
2786 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002787}
2788
françois romieu4da19632011-01-03 15:07:55 +00002789static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002790{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002791 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002792 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002793 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002794 { 0x03, 0x802f },
2795 { 0x02, 0x4f02 },
2796 { 0x01, 0x0409 },
2797 { 0x00, 0xf099 },
2798 { 0x04, 0x9800 },
2799 { 0x04, 0x9000 },
2800 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002801 { 0x1f, 0x0002 },
2802 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002803 { 0x06, 0x0761 },
2804 { 0x1f, 0x0003 },
2805 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002806 { 0x1f, 0x0000 }
2807 };
2808
françois romieu4da19632011-01-03 15:07:55 +00002809 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002810
françois romieu4da19632011-01-03 15:07:55 +00002811 rtl_patchphy(tp, 0x16, 1 << 0);
2812 rtl_patchphy(tp, 0x14, 1 << 5);
2813 rtl_patchphy(tp, 0x0d, 1 << 5);
2814 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002815}
2816
françois romieu4da19632011-01-03 15:07:55 +00002817static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002818{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002819 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002820 { 0x1f, 0x0001 },
2821 { 0x12, 0x2300 },
2822 { 0x1d, 0x3d98 },
2823 { 0x1f, 0x0002 },
2824 { 0x0c, 0x7eb8 },
2825 { 0x06, 0x5461 },
2826 { 0x1f, 0x0003 },
2827 { 0x16, 0x0f0a },
2828 { 0x1f, 0x0000 }
2829 };
2830
françois romieu4da19632011-01-03 15:07:55 +00002831 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002832
françois romieu4da19632011-01-03 15:07:55 +00002833 rtl_patchphy(tp, 0x16, 1 << 0);
2834 rtl_patchphy(tp, 0x14, 1 << 5);
2835 rtl_patchphy(tp, 0x0d, 1 << 5);
2836 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002837}
2838
françois romieu4da19632011-01-03 15:07:55 +00002839static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002840{
françois romieu4da19632011-01-03 15:07:55 +00002841 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002842}
2843
françois romieubca03d52011-01-03 15:07:31 +00002844static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002845{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002846 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002847 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002848 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002849 { 0x06, 0x4064 },
2850 { 0x07, 0x2863 },
2851 { 0x08, 0x059c },
2852 { 0x09, 0x26b4 },
2853 { 0x0a, 0x6a19 },
2854 { 0x0b, 0xdcc8 },
2855 { 0x10, 0xf06d },
2856 { 0x14, 0x7f68 },
2857 { 0x18, 0x7fd9 },
2858 { 0x1c, 0xf0ff },
2859 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002860 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002861 { 0x12, 0xf49f },
2862 { 0x13, 0x070b },
2863 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002864 { 0x14, 0x94c0 },
2865
2866 /*
2867 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002868 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002869 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002870 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002871 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002872 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002873 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002874 { 0x06, 0x5561 },
2875
2876 /*
2877 * Can not link to 1Gbps with bad cable
2878 * Decrease SNR threshold form 21.07dB to 19.04dB
2879 */
2880 { 0x1f, 0x0001 },
2881 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002882
2883 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002884 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002885 };
2886
françois romieu4da19632011-01-03 15:07:55 +00002887 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002888
françois romieubca03d52011-01-03 15:07:31 +00002889 /*
2890 * Rx Error Issue
2891 * Fine Tune Switching regulator parameter
2892 */
françois romieu4da19632011-01-03 15:07:55 +00002893 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002894 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2895 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002896
Francois Romieufdf6fc02012-07-06 22:40:38 +02002897 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002898 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002899 { 0x1f, 0x0002 },
2900 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002901 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002902 { 0x05, 0x8330 },
2903 { 0x06, 0x669a },
2904 { 0x1f, 0x0002 }
2905 };
2906 int val;
2907
françois romieu4da19632011-01-03 15:07:55 +00002908 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002909
françois romieu4da19632011-01-03 15:07:55 +00002910 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002911
2912 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002913 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002914 0x0065, 0x0066, 0x0067, 0x0068,
2915 0x0069, 0x006a, 0x006b, 0x006c
2916 };
2917 int i;
2918
françois romieu4da19632011-01-03 15:07:55 +00002919 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002920
2921 val &= 0xff00;
2922 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002923 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002924 }
2925 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002926 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002927 { 0x1f, 0x0002 },
2928 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002929 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002930 { 0x05, 0x8330 },
2931 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002932 };
2933
françois romieu4da19632011-01-03 15:07:55 +00002934 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002935 }
2936
françois romieubca03d52011-01-03 15:07:31 +00002937 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002938 rtl_writephy(tp, 0x1f, 0x0002);
2939 rtl_patchphy(tp, 0x0d, 0x0300);
2940 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002941
françois romieubca03d52011-01-03 15:07:31 +00002942 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002943 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002944 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2945 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002946
françois romieu4da19632011-01-03 15:07:55 +00002947 rtl_writephy(tp, 0x1f, 0x0005);
2948 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002949
2950 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002951
françois romieu4da19632011-01-03 15:07:55 +00002952 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002953}
2954
françois romieubca03d52011-01-03 15:07:31 +00002955static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002956{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002957 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002958 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002959 { 0x1f, 0x0001 },
2960 { 0x06, 0x4064 },
2961 { 0x07, 0x2863 },
2962 { 0x08, 0x059c },
2963 { 0x09, 0x26b4 },
2964 { 0x0a, 0x6a19 },
2965 { 0x0b, 0xdcc8 },
2966 { 0x10, 0xf06d },
2967 { 0x14, 0x7f68 },
2968 { 0x18, 0x7fd9 },
2969 { 0x1c, 0xf0ff },
2970 { 0x1d, 0x3d9c },
2971 { 0x1f, 0x0003 },
2972 { 0x12, 0xf49f },
2973 { 0x13, 0x070b },
2974 { 0x1a, 0x05ad },
2975 { 0x14, 0x94c0 },
2976
françois romieubca03d52011-01-03 15:07:31 +00002977 /*
2978 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002979 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002980 */
françois romieudaf9df62009-10-07 12:44:20 +00002981 { 0x1f, 0x0002 },
2982 { 0x06, 0x5561 },
2983 { 0x1f, 0x0005 },
2984 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002985 { 0x06, 0x5561 },
2986
2987 /*
2988 * Can not link to 1Gbps with bad cable
2989 * Decrease SNR threshold form 21.07dB to 19.04dB
2990 */
2991 { 0x1f, 0x0001 },
2992 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002993
2994 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002995 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002996 };
2997
françois romieu4da19632011-01-03 15:07:55 +00002998 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00002999
Francois Romieufdf6fc02012-07-06 22:40:38 +02003000 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003001 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003002 { 0x1f, 0x0002 },
3003 { 0x05, 0x669a },
3004 { 0x1f, 0x0005 },
3005 { 0x05, 0x8330 },
3006 { 0x06, 0x669a },
3007
3008 { 0x1f, 0x0002 }
3009 };
3010 int val;
3011
françois romieu4da19632011-01-03 15:07:55 +00003012 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003013
françois romieu4da19632011-01-03 15:07:55 +00003014 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003015 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003016 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003017 0x0065, 0x0066, 0x0067, 0x0068,
3018 0x0069, 0x006a, 0x006b, 0x006c
3019 };
3020 int i;
3021
françois romieu4da19632011-01-03 15:07:55 +00003022 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003023
3024 val &= 0xff00;
3025 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003026 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003027 }
3028 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003029 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003030 { 0x1f, 0x0002 },
3031 { 0x05, 0x2642 },
3032 { 0x1f, 0x0005 },
3033 { 0x05, 0x8330 },
3034 { 0x06, 0x2642 }
3035 };
3036
françois romieu4da19632011-01-03 15:07:55 +00003037 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003038 }
3039
françois romieubca03d52011-01-03 15:07:31 +00003040 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003041 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003042 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3043 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003044
françois romieubca03d52011-01-03 15:07:31 +00003045 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003046 rtl_writephy(tp, 0x1f, 0x0002);
3047 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003048
françois romieu4da19632011-01-03 15:07:55 +00003049 rtl_writephy(tp, 0x1f, 0x0005);
3050 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003051
3052 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003053
françois romieu4da19632011-01-03 15:07:55 +00003054 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003055}
3056
françois romieu4da19632011-01-03 15:07:55 +00003057static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003058{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003059 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003060 { 0x1f, 0x0002 },
3061 { 0x10, 0x0008 },
3062 { 0x0d, 0x006c },
3063
3064 { 0x1f, 0x0000 },
3065 { 0x0d, 0xf880 },
3066
3067 { 0x1f, 0x0001 },
3068 { 0x17, 0x0cc0 },
3069
3070 { 0x1f, 0x0001 },
3071 { 0x0b, 0xa4d8 },
3072 { 0x09, 0x281c },
3073 { 0x07, 0x2883 },
3074 { 0x0a, 0x6b35 },
3075 { 0x1d, 0x3da4 },
3076 { 0x1c, 0xeffd },
3077 { 0x14, 0x7f52 },
3078 { 0x18, 0x7fc6 },
3079 { 0x08, 0x0601 },
3080 { 0x06, 0x4063 },
3081 { 0x10, 0xf074 },
3082 { 0x1f, 0x0003 },
3083 { 0x13, 0x0789 },
3084 { 0x12, 0xf4bd },
3085 { 0x1a, 0x04fd },
3086 { 0x14, 0x84b0 },
3087 { 0x1f, 0x0000 },
3088 { 0x00, 0x9200 },
3089
3090 { 0x1f, 0x0005 },
3091 { 0x01, 0x0340 },
3092 { 0x1f, 0x0001 },
3093 { 0x04, 0x4000 },
3094 { 0x03, 0x1d21 },
3095 { 0x02, 0x0c32 },
3096 { 0x01, 0x0200 },
3097 { 0x00, 0x5554 },
3098 { 0x04, 0x4800 },
3099 { 0x04, 0x4000 },
3100 { 0x04, 0xf000 },
3101 { 0x03, 0xdf01 },
3102 { 0x02, 0xdf20 },
3103 { 0x01, 0x101a },
3104 { 0x00, 0xa0ff },
3105 { 0x04, 0xf800 },
3106 { 0x04, 0xf000 },
3107 { 0x1f, 0x0000 },
3108
3109 { 0x1f, 0x0007 },
3110 { 0x1e, 0x0023 },
3111 { 0x16, 0x0000 },
3112 { 0x1f, 0x0000 }
3113 };
3114
françois romieu4da19632011-01-03 15:07:55 +00003115 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003116}
3117
françois romieue6de30d2011-01-03 15:08:37 +00003118static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3119{
3120 static const struct phy_reg phy_reg_init[] = {
3121 { 0x1f, 0x0001 },
3122 { 0x17, 0x0cc0 },
3123
3124 { 0x1f, 0x0007 },
3125 { 0x1e, 0x002d },
3126 { 0x18, 0x0040 },
3127 { 0x1f, 0x0000 }
3128 };
3129
3130 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3131 rtl_patchphy(tp, 0x0d, 1 << 5);
3132}
3133
Hayes Wang70090422011-07-06 15:58:06 +08003134static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003135{
3136 static const struct phy_reg phy_reg_init[] = {
3137 /* Enable Delay cap */
3138 { 0x1f, 0x0005 },
3139 { 0x05, 0x8b80 },
3140 { 0x06, 0xc896 },
3141 { 0x1f, 0x0000 },
3142
3143 /* Channel estimation fine tune */
3144 { 0x1f, 0x0001 },
3145 { 0x0b, 0x6c20 },
3146 { 0x07, 0x2872 },
3147 { 0x1c, 0xefff },
3148 { 0x1f, 0x0003 },
3149 { 0x14, 0x6420 },
3150 { 0x1f, 0x0000 },
3151
3152 /* Update PFM & 10M TX idle timer */
3153 { 0x1f, 0x0007 },
3154 { 0x1e, 0x002f },
3155 { 0x15, 0x1919 },
3156 { 0x1f, 0x0000 },
3157
3158 { 0x1f, 0x0007 },
3159 { 0x1e, 0x00ac },
3160 { 0x18, 0x0006 },
3161 { 0x1f, 0x0000 }
3162 };
3163
Francois Romieu15ecd032011-04-27 13:52:22 -07003164 rtl_apply_firmware(tp);
3165
hayeswang01dc7fe2011-03-21 01:50:28 +00003166 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3167
3168 /* DCO enable for 10M IDLE Power */
3169 rtl_writephy(tp, 0x1f, 0x0007);
3170 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003171 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003172 rtl_writephy(tp, 0x1f, 0x0000);
3173
3174 /* For impedance matching */
3175 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003176 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003177 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003178
3179 /* PHY auto speed down */
3180 rtl_writephy(tp, 0x1f, 0x0007);
3181 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003182 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003183 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003184 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003185
3186 rtl_writephy(tp, 0x1f, 0x0005);
3187 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003188 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003189 rtl_writephy(tp, 0x1f, 0x0000);
3190
3191 rtl_writephy(tp, 0x1f, 0x0005);
3192 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003193 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003194 rtl_writephy(tp, 0x1f, 0x0007);
3195 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003196 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003197 rtl_writephy(tp, 0x1f, 0x0006);
3198 rtl_writephy(tp, 0x00, 0x5a00);
3199 rtl_writephy(tp, 0x1f, 0x0000);
3200 rtl_writephy(tp, 0x0d, 0x0007);
3201 rtl_writephy(tp, 0x0e, 0x003c);
3202 rtl_writephy(tp, 0x0d, 0x4007);
3203 rtl_writephy(tp, 0x0e, 0x0000);
3204 rtl_writephy(tp, 0x0d, 0x0000);
3205}
3206
françois romieu9ecb9aa2012-12-07 11:20:21 +00003207static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3208{
3209 const u16 w[] = {
3210 addr[0] | (addr[1] << 8),
3211 addr[2] | (addr[3] << 8),
3212 addr[4] | (addr[5] << 8)
3213 };
3214 const struct exgmac_reg e[] = {
3215 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3216 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3217 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3218 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3219 };
3220
3221 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3222}
3223
Hayes Wang70090422011-07-06 15:58:06 +08003224static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3225{
3226 static const struct phy_reg phy_reg_init[] = {
3227 /* Enable Delay cap */
3228 { 0x1f, 0x0004 },
3229 { 0x1f, 0x0007 },
3230 { 0x1e, 0x00ac },
3231 { 0x18, 0x0006 },
3232 { 0x1f, 0x0002 },
3233 { 0x1f, 0x0000 },
3234 { 0x1f, 0x0000 },
3235
3236 /* Channel estimation fine tune */
3237 { 0x1f, 0x0003 },
3238 { 0x09, 0xa20f },
3239 { 0x1f, 0x0000 },
3240 { 0x1f, 0x0000 },
3241
3242 /* Green Setting */
3243 { 0x1f, 0x0005 },
3244 { 0x05, 0x8b5b },
3245 { 0x06, 0x9222 },
3246 { 0x05, 0x8b6d },
3247 { 0x06, 0x8000 },
3248 { 0x05, 0x8b76 },
3249 { 0x06, 0x8000 },
3250 { 0x1f, 0x0000 }
3251 };
3252
3253 rtl_apply_firmware(tp);
3254
3255 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3256
3257 /* For 4-corner performance improve */
3258 rtl_writephy(tp, 0x1f, 0x0005);
3259 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003260 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003261 rtl_writephy(tp, 0x1f, 0x0000);
3262
3263 /* PHY auto speed down */
3264 rtl_writephy(tp, 0x1f, 0x0004);
3265 rtl_writephy(tp, 0x1f, 0x0007);
3266 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003267 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003268 rtl_writephy(tp, 0x1f, 0x0002);
3269 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003270 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003271
3272 /* improve 10M EEE waveform */
3273 rtl_writephy(tp, 0x1f, 0x0005);
3274 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003275 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003276 rtl_writephy(tp, 0x1f, 0x0000);
3277
3278 /* Improve 2-pair detection performance */
3279 rtl_writephy(tp, 0x1f, 0x0005);
3280 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003281 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003282 rtl_writephy(tp, 0x1f, 0x0000);
3283
3284 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003285 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003286 rtl_writephy(tp, 0x1f, 0x0005);
3287 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003288 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003289 rtl_writephy(tp, 0x1f, 0x0004);
3290 rtl_writephy(tp, 0x1f, 0x0007);
3291 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003292 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003293 rtl_writephy(tp, 0x1f, 0x0002);
3294 rtl_writephy(tp, 0x1f, 0x0000);
3295 rtl_writephy(tp, 0x0d, 0x0007);
3296 rtl_writephy(tp, 0x0e, 0x003c);
3297 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003298 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003299 rtl_writephy(tp, 0x0d, 0x0000);
3300
3301 /* Green feature */
3302 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003303 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3304 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003305 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003306 rtl_writephy(tp, 0x1f, 0x0005);
3307 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3308 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003309
françois romieu9ecb9aa2012-12-07 11:20:21 +00003310 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3311 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003312}
3313
Hayes Wang5f886e02012-03-30 14:33:03 +08003314static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3315{
3316 /* For 4-corner performance improve */
3317 rtl_writephy(tp, 0x1f, 0x0005);
3318 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003319 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003320 rtl_writephy(tp, 0x1f, 0x0000);
3321
3322 /* PHY auto speed down */
3323 rtl_writephy(tp, 0x1f, 0x0007);
3324 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003325 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003326 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003327 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003328
3329 /* Improve 10M EEE waveform */
3330 rtl_writephy(tp, 0x1f, 0x0005);
3331 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003332 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003333 rtl_writephy(tp, 0x1f, 0x0000);
3334}
3335
Hayes Wangc2218922011-09-06 16:55:18 +08003336static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3337{
3338 static const struct phy_reg phy_reg_init[] = {
3339 /* Channel estimation fine tune */
3340 { 0x1f, 0x0003 },
3341 { 0x09, 0xa20f },
3342 { 0x1f, 0x0000 },
3343
3344 /* Modify green table for giga & fnet */
3345 { 0x1f, 0x0005 },
3346 { 0x05, 0x8b55 },
3347 { 0x06, 0x0000 },
3348 { 0x05, 0x8b5e },
3349 { 0x06, 0x0000 },
3350 { 0x05, 0x8b67 },
3351 { 0x06, 0x0000 },
3352 { 0x05, 0x8b70 },
3353 { 0x06, 0x0000 },
3354 { 0x1f, 0x0000 },
3355 { 0x1f, 0x0007 },
3356 { 0x1e, 0x0078 },
3357 { 0x17, 0x0000 },
3358 { 0x19, 0x00fb },
3359 { 0x1f, 0x0000 },
3360
3361 /* Modify green table for 10M */
3362 { 0x1f, 0x0005 },
3363 { 0x05, 0x8b79 },
3364 { 0x06, 0xaa00 },
3365 { 0x1f, 0x0000 },
3366
3367 /* Disable hiimpedance detection (RTCT) */
3368 { 0x1f, 0x0003 },
3369 { 0x01, 0x328a },
3370 { 0x1f, 0x0000 }
3371 };
3372
3373 rtl_apply_firmware(tp);
3374
3375 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3376
Hayes Wang5f886e02012-03-30 14:33:03 +08003377 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003378
3379 /* Improve 2-pair detection performance */
3380 rtl_writephy(tp, 0x1f, 0x0005);
3381 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003382 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003383 rtl_writephy(tp, 0x1f, 0x0000);
3384}
3385
3386static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3387{
3388 rtl_apply_firmware(tp);
3389
Hayes Wang5f886e02012-03-30 14:33:03 +08003390 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003391}
3392
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003393static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3394{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003395 static const struct phy_reg phy_reg_init[] = {
3396 /* Channel estimation fine tune */
3397 { 0x1f, 0x0003 },
3398 { 0x09, 0xa20f },
3399 { 0x1f, 0x0000 },
3400
3401 /* Modify green table for giga & fnet */
3402 { 0x1f, 0x0005 },
3403 { 0x05, 0x8b55 },
3404 { 0x06, 0x0000 },
3405 { 0x05, 0x8b5e },
3406 { 0x06, 0x0000 },
3407 { 0x05, 0x8b67 },
3408 { 0x06, 0x0000 },
3409 { 0x05, 0x8b70 },
3410 { 0x06, 0x0000 },
3411 { 0x1f, 0x0000 },
3412 { 0x1f, 0x0007 },
3413 { 0x1e, 0x0078 },
3414 { 0x17, 0x0000 },
3415 { 0x19, 0x00aa },
3416 { 0x1f, 0x0000 },
3417
3418 /* Modify green table for 10M */
3419 { 0x1f, 0x0005 },
3420 { 0x05, 0x8b79 },
3421 { 0x06, 0xaa00 },
3422 { 0x1f, 0x0000 },
3423
3424 /* Disable hiimpedance detection (RTCT) */
3425 { 0x1f, 0x0003 },
3426 { 0x01, 0x328a },
3427 { 0x1f, 0x0000 }
3428 };
3429
3430
3431 rtl_apply_firmware(tp);
3432
3433 rtl8168f_hw_phy_config(tp);
3434
3435 /* Improve 2-pair detection performance */
3436 rtl_writephy(tp, 0x1f, 0x0005);
3437 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003438 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003439 rtl_writephy(tp, 0x1f, 0x0000);
3440
3441 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3442
3443 /* Modify green table for giga */
3444 rtl_writephy(tp, 0x1f, 0x0005);
3445 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003446 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003447 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003448 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003449 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003450 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003451 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003452 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003453 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003454 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003455 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003456 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003457 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003458 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003459 rtl_writephy(tp, 0x1f, 0x0000);
3460
3461 /* uc same-seed solution */
3462 rtl_writephy(tp, 0x1f, 0x0005);
3463 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003464 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003465 rtl_writephy(tp, 0x1f, 0x0000);
3466
3467 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003468 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003469 rtl_writephy(tp, 0x1f, 0x0005);
3470 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003471 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003472 rtl_writephy(tp, 0x1f, 0x0004);
3473 rtl_writephy(tp, 0x1f, 0x0007);
3474 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003475 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003476 rtl_writephy(tp, 0x1f, 0x0000);
3477 rtl_writephy(tp, 0x0d, 0x0007);
3478 rtl_writephy(tp, 0x0e, 0x003c);
3479 rtl_writephy(tp, 0x0d, 0x4007);
3480 rtl_writephy(tp, 0x0e, 0x0000);
3481 rtl_writephy(tp, 0x0d, 0x0000);
3482
3483 /* Green feature */
3484 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003485 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3486 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003487 rtl_writephy(tp, 0x1f, 0x0000);
3488}
3489
Hayes Wangc5583862012-07-02 17:23:22 +08003490static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3491{
Hayes Wangc5583862012-07-02 17:23:22 +08003492 rtl_apply_firmware(tp);
3493
hayeswang41f44d12013-04-01 22:23:36 +00003494 rtl_writephy(tp, 0x1f, 0x0a46);
3495 if (rtl_readphy(tp, 0x10) & 0x0100) {
3496 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003497 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003498 } else {
3499 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003500 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003501 }
Hayes Wangc5583862012-07-02 17:23:22 +08003502
hayeswang41f44d12013-04-01 22:23:36 +00003503 rtl_writephy(tp, 0x1f, 0x0a46);
3504 if (rtl_readphy(tp, 0x13) & 0x0100) {
3505 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003506 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003507 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003508 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003509 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003510 }
Hayes Wangc5583862012-07-02 17:23:22 +08003511
hayeswang41f44d12013-04-01 22:23:36 +00003512 /* Enable PHY auto speed down */
3513 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003514 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003515
hayeswangfe7524c2013-04-01 22:23:37 +00003516 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003517 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003518 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003519 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003520 rtl_writephy(tp, 0x1f, 0x0a43);
3521 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003522 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3523 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003524
hayeswang41f44d12013-04-01 22:23:36 +00003525 /* EEE auto-fallback function */
3526 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003527 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003528
hayeswang41f44d12013-04-01 22:23:36 +00003529 /* Enable UC LPF tune function */
3530 rtl_writephy(tp, 0x1f, 0x0a43);
3531 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003532 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003533
3534 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003535 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003536
hayeswangfe7524c2013-04-01 22:23:37 +00003537 /* Improve SWR Efficiency */
3538 rtl_writephy(tp, 0x1f, 0x0bcd);
3539 rtl_writephy(tp, 0x14, 0x5065);
3540 rtl_writephy(tp, 0x14, 0xd065);
3541 rtl_writephy(tp, 0x1f, 0x0bc8);
3542 rtl_writephy(tp, 0x11, 0x5655);
3543 rtl_writephy(tp, 0x1f, 0x0bcd);
3544 rtl_writephy(tp, 0x14, 0x1065);
3545 rtl_writephy(tp, 0x14, 0x9065);
3546 rtl_writephy(tp, 0x14, 0x1065);
3547
David Chang1bac1072013-11-27 15:48:36 +08003548 /* Check ALDPS bit, disable it if enabled */
3549 rtl_writephy(tp, 0x1f, 0x0a43);
3550 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003551 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003552
hayeswang41f44d12013-04-01 22:23:36 +00003553 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003554}
3555
hayeswang57538c42013-04-01 22:23:40 +00003556static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3557{
3558 rtl_apply_firmware(tp);
3559}
3560
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003561static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3562{
3563 u16 dout_tapbin;
3564 u32 data;
3565
3566 rtl_apply_firmware(tp);
3567
3568 /* CHN EST parameters adjust - giga master */
3569 rtl_writephy(tp, 0x1f, 0x0a43);
3570 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003571 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003572 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003573 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003574 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003575 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003576 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003577 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003578 rtl_writephy(tp, 0x1f, 0x0000);
3579
3580 /* CHN EST parameters adjust - giga slave */
3581 rtl_writephy(tp, 0x1f, 0x0a43);
3582 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003583 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003584 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003585 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003586 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003587 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003588 rtl_writephy(tp, 0x1f, 0x0000);
3589
3590 /* CHN EST parameters adjust - fnet */
3591 rtl_writephy(tp, 0x1f, 0x0a43);
3592 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003593 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003594 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003595 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003596 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003597 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003598 rtl_writephy(tp, 0x1f, 0x0000);
3599
3600 /* enable R-tune & PGA-retune function */
3601 dout_tapbin = 0;
3602 rtl_writephy(tp, 0x1f, 0x0a46);
3603 data = rtl_readphy(tp, 0x13);
3604 data &= 3;
3605 data <<= 2;
3606 dout_tapbin |= data;
3607 data = rtl_readphy(tp, 0x12);
3608 data &= 0xc000;
3609 data >>= 14;
3610 dout_tapbin |= data;
3611 dout_tapbin = ~(dout_tapbin^0x08);
3612 dout_tapbin <<= 12;
3613 dout_tapbin &= 0xf000;
3614 rtl_writephy(tp, 0x1f, 0x0a43);
3615 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003616 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003617 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003618 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003619 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003620 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003621 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003622 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003623
3624 rtl_writephy(tp, 0x1f, 0x0a43);
3625 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003626 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003627 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003628 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003629 rtl_writephy(tp, 0x1f, 0x0000);
3630
3631 /* enable GPHY 10M */
3632 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003633 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003634 rtl_writephy(tp, 0x1f, 0x0000);
3635
3636 /* SAR ADC performance */
3637 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003638 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003639 rtl_writephy(tp, 0x1f, 0x0000);
3640
3641 rtl_writephy(tp, 0x1f, 0x0a43);
3642 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003643 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003644 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003645 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003646 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003647 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003648 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003649 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003650 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003651 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003652 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003653 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003654 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003655 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003656 rtl_writephy(tp, 0x1f, 0x0000);
3657
3658 /* disable phy pfm mode */
3659 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003660 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003661 rtl_writephy(tp, 0x1f, 0x0000);
3662
3663 /* Check ALDPS bit, disable it if enabled */
3664 rtl_writephy(tp, 0x1f, 0x0a43);
3665 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003666 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003667
3668 rtl_writephy(tp, 0x1f, 0x0000);
3669}
3670
3671static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3672{
3673 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3674 u16 rlen;
3675 u32 data;
3676
3677 rtl_apply_firmware(tp);
3678
3679 /* CHIN EST parameter update */
3680 rtl_writephy(tp, 0x1f, 0x0a43);
3681 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003682 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003683 rtl_writephy(tp, 0x1f, 0x0000);
3684
3685 /* enable R-tune & PGA-retune function */
3686 rtl_writephy(tp, 0x1f, 0x0a43);
3687 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003688 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003689 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003690 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003691 rtl_writephy(tp, 0x1f, 0x0000);
3692
3693 /* enable GPHY 10M */
3694 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003695 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003696 rtl_writephy(tp, 0x1f, 0x0000);
3697
3698 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3699 data = r8168_mac_ocp_read(tp, 0xdd02);
3700 ioffset_p3 = ((data & 0x80)>>7);
3701 ioffset_p3 <<= 3;
3702
3703 data = r8168_mac_ocp_read(tp, 0xdd00);
3704 ioffset_p3 |= ((data & (0xe000))>>13);
3705 ioffset_p2 = ((data & (0x1e00))>>9);
3706 ioffset_p1 = ((data & (0x01e0))>>5);
3707 ioffset_p0 = ((data & 0x0010)>>4);
3708 ioffset_p0 <<= 3;
3709 ioffset_p0 |= (data & (0x07));
3710 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3711
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003712 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003713 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003714 rtl_writephy(tp, 0x1f, 0x0bcf);
3715 rtl_writephy(tp, 0x16, data);
3716 rtl_writephy(tp, 0x1f, 0x0000);
3717 }
3718
3719 /* Modify rlen (TX LPF corner frequency) level */
3720 rtl_writephy(tp, 0x1f, 0x0bcd);
3721 data = rtl_readphy(tp, 0x16);
3722 data &= 0x000f;
3723 rlen = 0;
3724 if (data > 3)
3725 rlen = data - 3;
3726 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3727 rtl_writephy(tp, 0x17, data);
3728 rtl_writephy(tp, 0x1f, 0x0bcd);
3729 rtl_writephy(tp, 0x1f, 0x0000);
3730
3731 /* disable phy pfm mode */
3732 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003733 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003734 rtl_writephy(tp, 0x1f, 0x0000);
3735
3736 /* Check ALDPS bit, disable it if enabled */
3737 rtl_writephy(tp, 0x1f, 0x0a43);
3738 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003739 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003740
3741 rtl_writephy(tp, 0x1f, 0x0000);
3742}
3743
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003744static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3745{
3746 /* Enable PHY auto speed down */
3747 rtl_writephy(tp, 0x1f, 0x0a44);
3748 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3749 rtl_writephy(tp, 0x1f, 0x0000);
3750
3751 /* patch 10M & ALDPS */
3752 rtl_writephy(tp, 0x1f, 0x0bcc);
3753 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3754 rtl_writephy(tp, 0x1f, 0x0a44);
3755 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3756 rtl_writephy(tp, 0x1f, 0x0a43);
3757 rtl_writephy(tp, 0x13, 0x8084);
3758 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3759 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3760 rtl_writephy(tp, 0x1f, 0x0000);
3761
3762 /* Enable EEE auto-fallback function */
3763 rtl_writephy(tp, 0x1f, 0x0a4b);
3764 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3765 rtl_writephy(tp, 0x1f, 0x0000);
3766
3767 /* Enable UC LPF tune function */
3768 rtl_writephy(tp, 0x1f, 0x0a43);
3769 rtl_writephy(tp, 0x13, 0x8012);
3770 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3771 rtl_writephy(tp, 0x1f, 0x0000);
3772
3773 /* set rg_sel_sdm_rate */
3774 rtl_writephy(tp, 0x1f, 0x0c42);
3775 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3776 rtl_writephy(tp, 0x1f, 0x0000);
3777
3778 /* Check ALDPS bit, disable it if enabled */
3779 rtl_writephy(tp, 0x1f, 0x0a43);
3780 if (rtl_readphy(tp, 0x10) & 0x0004)
3781 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3782
3783 rtl_writephy(tp, 0x1f, 0x0000);
3784}
3785
3786static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3787{
3788 /* patch 10M & ALDPS */
3789 rtl_writephy(tp, 0x1f, 0x0bcc);
3790 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3791 rtl_writephy(tp, 0x1f, 0x0a44);
3792 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3793 rtl_writephy(tp, 0x1f, 0x0a43);
3794 rtl_writephy(tp, 0x13, 0x8084);
3795 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3796 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3797 rtl_writephy(tp, 0x1f, 0x0000);
3798
3799 /* Enable UC LPF tune function */
3800 rtl_writephy(tp, 0x1f, 0x0a43);
3801 rtl_writephy(tp, 0x13, 0x8012);
3802 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3803 rtl_writephy(tp, 0x1f, 0x0000);
3804
3805 /* Set rg_sel_sdm_rate */
3806 rtl_writephy(tp, 0x1f, 0x0c42);
3807 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3808 rtl_writephy(tp, 0x1f, 0x0000);
3809
3810 /* Channel estimation parameters */
3811 rtl_writephy(tp, 0x1f, 0x0a43);
3812 rtl_writephy(tp, 0x13, 0x80f3);
3813 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3814 rtl_writephy(tp, 0x13, 0x80f0);
3815 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3816 rtl_writephy(tp, 0x13, 0x80ef);
3817 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3818 rtl_writephy(tp, 0x13, 0x80f6);
3819 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3820 rtl_writephy(tp, 0x13, 0x80ec);
3821 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3822 rtl_writephy(tp, 0x13, 0x80ed);
3823 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3824 rtl_writephy(tp, 0x13, 0x80f2);
3825 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3826 rtl_writephy(tp, 0x13, 0x80f4);
3827 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3828 rtl_writephy(tp, 0x1f, 0x0a43);
3829 rtl_writephy(tp, 0x13, 0x8110);
3830 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3831 rtl_writephy(tp, 0x13, 0x810f);
3832 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3833 rtl_writephy(tp, 0x13, 0x8111);
3834 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3835 rtl_writephy(tp, 0x13, 0x8113);
3836 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3837 rtl_writephy(tp, 0x13, 0x8115);
3838 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3839 rtl_writephy(tp, 0x13, 0x810e);
3840 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3841 rtl_writephy(tp, 0x13, 0x810c);
3842 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3843 rtl_writephy(tp, 0x13, 0x810b);
3844 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3845 rtl_writephy(tp, 0x1f, 0x0a43);
3846 rtl_writephy(tp, 0x13, 0x80d1);
3847 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3848 rtl_writephy(tp, 0x13, 0x80cd);
3849 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3850 rtl_writephy(tp, 0x13, 0x80d3);
3851 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3852 rtl_writephy(tp, 0x13, 0x80d5);
3853 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3854 rtl_writephy(tp, 0x13, 0x80d7);
3855 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3856
3857 /* Force PWM-mode */
3858 rtl_writephy(tp, 0x1f, 0x0bcd);
3859 rtl_writephy(tp, 0x14, 0x5065);
3860 rtl_writephy(tp, 0x14, 0xd065);
3861 rtl_writephy(tp, 0x1f, 0x0bc8);
3862 rtl_writephy(tp, 0x12, 0x00ed);
3863 rtl_writephy(tp, 0x1f, 0x0bcd);
3864 rtl_writephy(tp, 0x14, 0x1065);
3865 rtl_writephy(tp, 0x14, 0x9065);
3866 rtl_writephy(tp, 0x14, 0x1065);
3867 rtl_writephy(tp, 0x1f, 0x0000);
3868
3869 /* Check ALDPS bit, disable it if enabled */
3870 rtl_writephy(tp, 0x1f, 0x0a43);
3871 if (rtl_readphy(tp, 0x10) & 0x0004)
3872 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3873
3874 rtl_writephy(tp, 0x1f, 0x0000);
3875}
3876
françois romieu4da19632011-01-03 15:07:55 +00003877static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003878{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003879 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003880 { 0x1f, 0x0003 },
3881 { 0x08, 0x441d },
3882 { 0x01, 0x9100 },
3883 { 0x1f, 0x0000 }
3884 };
3885
françois romieu4da19632011-01-03 15:07:55 +00003886 rtl_writephy(tp, 0x1f, 0x0000);
3887 rtl_patchphy(tp, 0x11, 1 << 12);
3888 rtl_patchphy(tp, 0x19, 1 << 13);
3889 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003890
françois romieu4da19632011-01-03 15:07:55 +00003891 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003892}
3893
Hayes Wang5a5e4442011-02-22 17:26:21 +08003894static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3895{
3896 static const struct phy_reg phy_reg_init[] = {
3897 { 0x1f, 0x0005 },
3898 { 0x1a, 0x0000 },
3899 { 0x1f, 0x0000 },
3900
3901 { 0x1f, 0x0004 },
3902 { 0x1c, 0x0000 },
3903 { 0x1f, 0x0000 },
3904
3905 { 0x1f, 0x0001 },
3906 { 0x15, 0x7701 },
3907 { 0x1f, 0x0000 }
3908 };
3909
3910 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003911 rtl_writephy(tp, 0x1f, 0x0000);
3912 rtl_writephy(tp, 0x18, 0x0310);
3913 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003914
François Romieu953a12c2011-04-24 17:38:48 +02003915 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003916
3917 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3918}
3919
Hayes Wang7e18dca2012-03-30 14:33:02 +08003920static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3921{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003922 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003923 rtl_writephy(tp, 0x1f, 0x0000);
3924 rtl_writephy(tp, 0x18, 0x0310);
3925 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003926
3927 rtl_apply_firmware(tp);
3928
3929 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003930 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003931 rtl_writephy(tp, 0x1f, 0x0004);
3932 rtl_writephy(tp, 0x10, 0x401f);
3933 rtl_writephy(tp, 0x19, 0x7030);
3934 rtl_writephy(tp, 0x1f, 0x0000);
3935}
3936
Hayes Wang5598bfe2012-07-02 17:23:21 +08003937static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3938{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003939 static const struct phy_reg phy_reg_init[] = {
3940 { 0x1f, 0x0004 },
3941 { 0x10, 0xc07f },
3942 { 0x19, 0x7030 },
3943 { 0x1f, 0x0000 }
3944 };
3945
3946 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003947 rtl_writephy(tp, 0x1f, 0x0000);
3948 rtl_writephy(tp, 0x18, 0x0310);
3949 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003950
3951 rtl_apply_firmware(tp);
3952
Francois Romieufdf6fc02012-07-06 22:40:38 +02003953 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003954 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3955
Francois Romieufdf6fc02012-07-06 22:40:38 +02003956 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003957}
3958
Francois Romieu5615d9f2007-08-17 17:50:46 +02003959static void rtl_hw_phy_config(struct net_device *dev)
3960{
3961 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003962
3963 rtl8169_print_mac_version(tp);
3964
3965 switch (tp->mac_version) {
3966 case RTL_GIGA_MAC_VER_01:
3967 break;
3968 case RTL_GIGA_MAC_VER_02:
3969 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003970 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003971 break;
3972 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003973 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003974 break;
françois romieu2e9558562009-08-10 19:44:19 +00003975 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003976 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003977 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003978 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003979 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003980 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003981 case RTL_GIGA_MAC_VER_07:
3982 case RTL_GIGA_MAC_VER_08:
3983 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003984 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003985 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003986 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003987 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003988 break;
3989 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00003990 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003991 break;
3992 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00003993 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003994 break;
Francois Romieu867763c2007-08-17 18:21:58 +02003995 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00003996 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003997 break;
3998 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00003999 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004000 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004001 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004002 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004003 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004004 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004005 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004006 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004007 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004008 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004009 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004010 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004011 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004012 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004013 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004014 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004015 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004016 break;
4017 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004018 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004019 break;
4020 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004021 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004022 break;
françois romieue6de30d2011-01-03 15:08:37 +00004023 case RTL_GIGA_MAC_VER_28:
4024 rtl8168d_4_hw_phy_config(tp);
4025 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004026 case RTL_GIGA_MAC_VER_29:
4027 case RTL_GIGA_MAC_VER_30:
4028 rtl8105e_hw_phy_config(tp);
4029 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004030 case RTL_GIGA_MAC_VER_31:
4031 /* None. */
4032 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004033 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004034 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004035 rtl8168e_1_hw_phy_config(tp);
4036 break;
4037 case RTL_GIGA_MAC_VER_34:
4038 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004039 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004040 case RTL_GIGA_MAC_VER_35:
4041 rtl8168f_1_hw_phy_config(tp);
4042 break;
4043 case RTL_GIGA_MAC_VER_36:
4044 rtl8168f_2_hw_phy_config(tp);
4045 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004046
Hayes Wang7e18dca2012-03-30 14:33:02 +08004047 case RTL_GIGA_MAC_VER_37:
4048 rtl8402_hw_phy_config(tp);
4049 break;
4050
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004051 case RTL_GIGA_MAC_VER_38:
4052 rtl8411_hw_phy_config(tp);
4053 break;
4054
Hayes Wang5598bfe2012-07-02 17:23:21 +08004055 case RTL_GIGA_MAC_VER_39:
4056 rtl8106e_hw_phy_config(tp);
4057 break;
4058
Hayes Wangc5583862012-07-02 17:23:22 +08004059 case RTL_GIGA_MAC_VER_40:
4060 rtl8168g_1_hw_phy_config(tp);
4061 break;
hayeswang57538c42013-04-01 22:23:40 +00004062 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004063 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004064 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004065 rtl8168g_2_hw_phy_config(tp);
4066 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004067 case RTL_GIGA_MAC_VER_45:
4068 case RTL_GIGA_MAC_VER_47:
4069 rtl8168h_1_hw_phy_config(tp);
4070 break;
4071 case RTL_GIGA_MAC_VER_46:
4072 case RTL_GIGA_MAC_VER_48:
4073 rtl8168h_2_hw_phy_config(tp);
4074 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004075
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004076 case RTL_GIGA_MAC_VER_49:
4077 rtl8168ep_1_hw_phy_config(tp);
4078 break;
4079 case RTL_GIGA_MAC_VER_50:
4080 case RTL_GIGA_MAC_VER_51:
4081 rtl8168ep_2_hw_phy_config(tp);
4082 break;
4083
Hayes Wangc5583862012-07-02 17:23:22 +08004084 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004085 default:
4086 break;
4087 }
4088}
4089
Francois Romieuda78dbf2012-01-26 14:18:23 +01004090static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4091{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004092 if (!test_and_set_bit(flag, tp->wk.flags))
4093 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004094}
4095
David S. Miller8decf862011-09-22 03:23:13 -04004096static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4097{
David S. Miller8decf862011-09-22 03:23:13 -04004098 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004099 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004100}
4101
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004102static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004103{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004104 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004105
Marcus Sundberg773328942008-07-10 21:28:08 +02004106 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004107 netif_dbg(tp, drv, dev,
4108 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004109 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004110 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004111
Francois Romieu6dccd162007-02-13 23:38:05 +01004112 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4113
4114 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4115 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004116
Francois Romieubcf0bf92006-07-26 23:14:13 +02004117 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004118 netif_dbg(tp, drv, dev,
4119 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004120 RTL_W8(tp, 0x82, 0x01);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004121 netif_dbg(tp, drv, dev,
4122 "Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004123 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004124 }
4125
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004126 /* We may have called phy_speed_down before */
4127 phy_speed_up(dev->phydev);
4128
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004129 genphy_soft_reset(dev->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004130}
4131
Francois Romieu773d2022007-01-31 23:47:43 +01004132static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4133{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004134 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004135
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004136 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004137
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004138 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4139 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004140
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004141 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4142 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004143
françois romieu9ecb9aa2012-12-07 11:20:21 +00004144 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4145 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004146
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004147 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004148
Francois Romieuda78dbf2012-01-26 14:18:23 +01004149 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004150}
4151
4152static int rtl_set_mac_address(struct net_device *dev, void *p)
4153{
4154 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004155 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004156 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004157
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004158 ret = eth_mac_addr(dev, p);
4159 if (ret)
4160 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004161
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004162 pm_runtime_get_noresume(d);
4163
4164 if (pm_runtime_active(d))
4165 rtl_rar_set(tp, dev->dev_addr);
4166
4167 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004168
4169 return 0;
4170}
4171
Heiner Kallweite3972862018-06-29 08:07:04 +02004172static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004173{
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004174 if (!netif_running(dev))
4175 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004176
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004177 return phy_mii_ioctl(dev->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004178}
4179
Bill Pembertonbaf63292012-12-03 09:23:28 -05004180static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004181{
4182 struct mdio_ops *ops = &tp->mdio_ops;
4183
4184 switch (tp->mac_version) {
4185 case RTL_GIGA_MAC_VER_27:
4186 ops->write = r8168dp_1_mdio_write;
4187 ops->read = r8168dp_1_mdio_read;
4188 break;
françois romieue6de30d2011-01-03 15:08:37 +00004189 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004190 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004191 ops->write = r8168dp_2_mdio_write;
4192 ops->read = r8168dp_2_mdio_read;
4193 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004194 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004195 ops->write = r8168g_mdio_write;
4196 ops->read = r8168g_mdio_read;
4197 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004198 default:
4199 ops->write = r8169_mdio_write;
4200 ops->read = r8169_mdio_read;
4201 break;
4202 }
4203}
4204
David S. Miller1805b2f2011-10-24 18:18:09 -04004205static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4206{
David S. Miller1805b2f2011-10-24 18:18:09 -04004207 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004208 case RTL_GIGA_MAC_VER_25:
4209 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004210 case RTL_GIGA_MAC_VER_29:
4211 case RTL_GIGA_MAC_VER_30:
4212 case RTL_GIGA_MAC_VER_32:
4213 case RTL_GIGA_MAC_VER_33:
4214 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004215 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004216 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004217 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4218 break;
4219 default:
4220 break;
4221 }
4222}
4223
4224static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4225{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004226 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004227 return false;
4228
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004229 phy_speed_down(tp->dev->phydev, false);
David S. Miller1805b2f2011-10-24 18:18:09 -04004230 rtl_wol_suspend_quirk(tp);
4231
4232 return true;
4233}
4234
françois romieu065c27c2011-01-03 15:08:12 +00004235static void r8168_pll_power_down(struct rtl8169_private *tp)
4236{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004237 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004238 return;
4239
hayeswang01dc7fe2011-03-21 01:50:28 +00004240 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4241 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004242 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004243
David S. Miller1805b2f2011-10-24 18:18:09 -04004244 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004245 return;
françois romieu065c27c2011-01-03 15:08:12 +00004246
françois romieu065c27c2011-01-03 15:08:12 +00004247 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004248 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004249 case RTL_GIGA_MAC_VER_37:
4250 case RTL_GIGA_MAC_VER_39:
4251 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004252 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004253 case RTL_GIGA_MAC_VER_45:
4254 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004255 case RTL_GIGA_MAC_VER_47:
4256 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004257 case RTL_GIGA_MAC_VER_50:
4258 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004259 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004260 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004261 case RTL_GIGA_MAC_VER_40:
4262 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004263 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004264 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004265 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004266 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004267 break;
françois romieu065c27c2011-01-03 15:08:12 +00004268 }
4269}
4270
4271static void r8168_pll_power_up(struct rtl8169_private *tp)
4272{
françois romieu065c27c2011-01-03 15:08:12 +00004273 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004274 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004275 case RTL_GIGA_MAC_VER_37:
4276 case RTL_GIGA_MAC_VER_39:
4277 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004278 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004279 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004280 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004281 case RTL_GIGA_MAC_VER_45:
4282 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004283 case RTL_GIGA_MAC_VER_47:
4284 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004285 case RTL_GIGA_MAC_VER_50:
4286 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004287 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004288 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004289 case RTL_GIGA_MAC_VER_40:
4290 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004291 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004292 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004293 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004294 0x00000000, ERIAR_EXGMAC);
4295 break;
françois romieu065c27c2011-01-03 15:08:12 +00004296 }
4297
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004298 phy_resume(tp->dev->phydev);
4299 /* give MAC/PHY some time to resume */
4300 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004301}
4302
françois romieu065c27c2011-01-03 15:08:12 +00004303static void rtl_pll_power_down(struct rtl8169_private *tp)
4304{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004305 switch (tp->mac_version) {
4306 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4307 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4308 break;
4309 default:
4310 r8168_pll_power_down(tp);
4311 }
françois romieu065c27c2011-01-03 15:08:12 +00004312}
4313
4314static void rtl_pll_power_up(struct rtl8169_private *tp)
4315{
françois romieu065c27c2011-01-03 15:08:12 +00004316 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004317 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4318 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004319 break;
françois romieu065c27c2011-01-03 15:08:12 +00004320 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004321 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004322 }
4323}
4324
Hayes Wange542a222011-07-06 15:58:04 +08004325static void rtl_init_rxcfg(struct rtl8169_private *tp)
4326{
Hayes Wange542a222011-07-06 15:58:04 +08004327 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004328 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4329 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004330 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004331 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004332 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004333 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004334 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004335 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004336 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004337 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004338 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004339 break;
Hayes Wange542a222011-07-06 15:58:04 +08004340 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004341 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004342 break;
4343 }
4344}
4345
Hayes Wang92fc43b2011-07-06 15:58:03 +08004346static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4347{
Timo Teräs9fba0812013-01-15 21:01:24 +00004348 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004349}
4350
Francois Romieud58d46b2011-05-03 16:38:29 +02004351static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4352{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004353 if (tp->jumbo_ops.enable) {
4354 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4355 tp->jumbo_ops.enable(tp);
4356 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4357 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004358}
4359
4360static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4361{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004362 if (tp->jumbo_ops.disable) {
4363 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4364 tp->jumbo_ops.disable(tp);
4365 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4366 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004367}
4368
4369static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4370{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004371 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4372 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004373 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004374}
4375
4376static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4377{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004378 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4379 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004380 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004381}
4382
4383static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4384{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004385 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004386}
4387
4388static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4389{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004390 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004391}
4392
4393static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4394{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004395 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4396 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4397 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004398 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004399}
4400
4401static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4402{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004403 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4404 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4405 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004406 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004407}
4408
4409static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4410{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004411 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004412 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004413}
4414
4415static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4416{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004417 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004418 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004419}
4420
4421static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4422{
Francois Romieud58d46b2011-05-03 16:38:29 +02004423 r8168b_0_hw_jumbo_enable(tp);
4424
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004425 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004426}
4427
4428static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4429{
Francois Romieud58d46b2011-05-03 16:38:29 +02004430 r8168b_0_hw_jumbo_disable(tp);
4431
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004432 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004433}
4434
Bill Pembertonbaf63292012-12-03 09:23:28 -05004435static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004436{
4437 struct jumbo_ops *ops = &tp->jumbo_ops;
4438
4439 switch (tp->mac_version) {
4440 case RTL_GIGA_MAC_VER_11:
4441 ops->disable = r8168b_0_hw_jumbo_disable;
4442 ops->enable = r8168b_0_hw_jumbo_enable;
4443 break;
4444 case RTL_GIGA_MAC_VER_12:
4445 case RTL_GIGA_MAC_VER_17:
4446 ops->disable = r8168b_1_hw_jumbo_disable;
4447 ops->enable = r8168b_1_hw_jumbo_enable;
4448 break;
4449 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4450 case RTL_GIGA_MAC_VER_19:
4451 case RTL_GIGA_MAC_VER_20:
4452 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4453 case RTL_GIGA_MAC_VER_22:
4454 case RTL_GIGA_MAC_VER_23:
4455 case RTL_GIGA_MAC_VER_24:
4456 case RTL_GIGA_MAC_VER_25:
4457 case RTL_GIGA_MAC_VER_26:
4458 ops->disable = r8168c_hw_jumbo_disable;
4459 ops->enable = r8168c_hw_jumbo_enable;
4460 break;
4461 case RTL_GIGA_MAC_VER_27:
4462 case RTL_GIGA_MAC_VER_28:
4463 ops->disable = r8168dp_hw_jumbo_disable;
4464 ops->enable = r8168dp_hw_jumbo_enable;
4465 break;
4466 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4467 case RTL_GIGA_MAC_VER_32:
4468 case RTL_GIGA_MAC_VER_33:
4469 case RTL_GIGA_MAC_VER_34:
4470 ops->disable = r8168e_hw_jumbo_disable;
4471 ops->enable = r8168e_hw_jumbo_enable;
4472 break;
4473
4474 /*
4475 * No action needed for jumbo frames with 8169.
4476 * No jumbo for 810x at all.
4477 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004478 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004479 default:
4480 ops->disable = NULL;
4481 ops->enable = NULL;
4482 break;
4483 }
4484}
4485
Francois Romieuffc46952012-07-06 14:19:23 +02004486DECLARE_RTL_COND(rtl_chipcmd_cond)
4487{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004488 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004489}
4490
Francois Romieu6f43adc2011-04-29 15:05:51 +02004491static void rtl_hw_reset(struct rtl8169_private *tp)
4492{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004493 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004494
Francois Romieuffc46952012-07-06 14:19:23 +02004495 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004496}
4497
Francois Romieub6ffd972011-06-17 17:00:05 +02004498static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4499{
4500 struct rtl_fw *rtl_fw;
4501 const char *name;
4502 int rc = -ENOMEM;
4503
4504 name = rtl_lookup_firmware_name(tp);
4505 if (!name)
4506 goto out_no_firmware;
4507
4508 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4509 if (!rtl_fw)
4510 goto err_warn;
4511
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004512 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004513 if (rc < 0)
4514 goto err_free;
4515
Francois Romieufd112f22011-06-18 00:10:29 +02004516 rc = rtl_check_firmware(tp, rtl_fw);
4517 if (rc < 0)
4518 goto err_release_firmware;
4519
Francois Romieub6ffd972011-06-17 17:00:05 +02004520 tp->rtl_fw = rtl_fw;
4521out:
4522 return;
4523
Francois Romieufd112f22011-06-18 00:10:29 +02004524err_release_firmware:
4525 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004526err_free:
4527 kfree(rtl_fw);
4528err_warn:
4529 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4530 name, rc);
4531out_no_firmware:
4532 tp->rtl_fw = NULL;
4533 goto out;
4534}
4535
François Romieu953a12c2011-04-24 17:38:48 +02004536static void rtl_request_firmware(struct rtl8169_private *tp)
4537{
Francois Romieub6ffd972011-06-17 17:00:05 +02004538 if (IS_ERR(tp->rtl_fw))
4539 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004540}
4541
Hayes Wang92fc43b2011-07-06 15:58:03 +08004542static void rtl_rx_close(struct rtl8169_private *tp)
4543{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004544 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004545}
4546
Francois Romieuffc46952012-07-06 14:19:23 +02004547DECLARE_RTL_COND(rtl_npq_cond)
4548{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004549 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004550}
4551
4552DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4553{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004554 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004555}
4556
françois romieue6de30d2011-01-03 15:08:37 +00004557static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004558{
4559 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004560 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004561
Hayes Wang92fc43b2011-07-06 15:58:03 +08004562 rtl_rx_close(tp);
4563
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004564 switch (tp->mac_version) {
4565 case RTL_GIGA_MAC_VER_27:
4566 case RTL_GIGA_MAC_VER_28:
4567 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004568 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004569 break;
4570 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4571 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004572 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004573 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004574 break;
4575 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004576 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004577 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004578 break;
françois romieue6de30d2011-01-03 15:08:37 +00004579 }
4580
Hayes Wang92fc43b2011-07-06 15:58:03 +08004581 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004582}
4583
Francois Romieu7f796d832007-06-11 23:04:41 +02004584static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004585{
Francois Romieu9cb427b2006-11-02 00:10:16 +01004586 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004587 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01004588 (InterFrameGap << TxInterFrameGapShift));
4589}
4590
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004591static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004592{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004593 /* Low hurts. Let's disable the filtering. */
4594 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004595}
4596
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004597static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004598{
4599 /*
4600 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4601 * register to be written before TxDescAddrLow to work.
4602 * Switching from MMIO to I/O access fixes the issue as well.
4603 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004604 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4605 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4606 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4607 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004608}
4609
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004610static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004611{
Francois Romieu37441002011-06-17 22:58:54 +02004612 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004613 u32 mac_version;
4614 u32 clk;
4615 u32 val;
4616 } cfg2_info [] = {
4617 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4618 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4619 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4620 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004621 };
4622 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004623 unsigned int i;
4624 u32 clk;
4625
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004626 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004627 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004628 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004629 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004630 break;
4631 }
4632 }
4633}
4634
Francois Romieue6b763e2012-03-08 09:35:39 +01004635static void rtl_set_rx_mode(struct net_device *dev)
4636{
4637 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004638 u32 mc_filter[2]; /* Multicast hash filter */
4639 int rx_mode;
4640 u32 tmp = 0;
4641
4642 if (dev->flags & IFF_PROMISC) {
4643 /* Unconditionally log net taps. */
4644 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4645 rx_mode =
4646 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4647 AcceptAllPhys;
4648 mc_filter[1] = mc_filter[0] = 0xffffffff;
4649 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4650 (dev->flags & IFF_ALLMULTI)) {
4651 /* Too many to filter perfectly -- accept all multicasts. */
4652 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4653 mc_filter[1] = mc_filter[0] = 0xffffffff;
4654 } else {
4655 struct netdev_hw_addr *ha;
4656
4657 rx_mode = AcceptBroadcast | AcceptMyPhys;
4658 mc_filter[1] = mc_filter[0] = 0;
4659 netdev_for_each_mc_addr(ha, dev) {
4660 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4661 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4662 rx_mode |= AcceptMulticast;
4663 }
4664 }
4665
4666 if (dev->features & NETIF_F_RXALL)
4667 rx_mode |= (AcceptErr | AcceptRunt);
4668
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004669 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004670
4671 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4672 u32 data = mc_filter[0];
4673
4674 mc_filter[0] = swab32(mc_filter[1]);
4675 mc_filter[1] = swab32(data);
4676 }
4677
Nathan Walp04817762012-11-01 12:08:47 +00004678 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4679 mc_filter[1] = mc_filter[0] = 0xffffffff;
4680
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004681 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4682 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004683
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004684 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004685}
4686
Heiner Kallweit52f85602018-05-19 10:29:33 +02004687static void rtl_hw_start(struct rtl8169_private *tp)
4688{
4689 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4690
4691 tp->hw_start(tp);
4692
4693 rtl_set_rx_max_size(tp);
4694 rtl_set_rx_tx_desc_registers(tp);
4695 rtl_set_rx_tx_config_registers(tp);
4696 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4697
4698 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4699 RTL_R8(tp, IntrMask);
4700 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4701 rtl_set_rx_mode(tp->dev);
4702 /* no early-rx interrupts */
4703 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4704 rtl_irq_enable_all(tp);
4705}
4706
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004707static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004708{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004709 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004710 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004711
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004712 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004713
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004714 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004715
Francois Romieucecb5fd2011-04-01 10:21:07 +02004716 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4717 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004718 netif_dbg(tp, drv, tp->dev,
4719 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004720 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004721 }
4722
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004723 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004724
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004725 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004726
Linus Torvalds1da177e2005-04-16 15:20:36 -07004727 /*
4728 * Undocumented corner. Supposedly:
4729 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4730 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004731 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004732
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004733 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004734}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004735
Francois Romieuffc46952012-07-06 14:19:23 +02004736DECLARE_RTL_COND(rtl_csiar_cond)
4737{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004738 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004739}
4740
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004741static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004742{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004743 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4744
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004745 RTL_W32(tp, CSIDR, value);
4746 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004747 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004748
Francois Romieuffc46952012-07-06 14:19:23 +02004749 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004750}
4751
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004752static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004753{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004754 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4755
4756 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4757 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004758
Francois Romieuffc46952012-07-06 14:19:23 +02004759 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004760 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004761}
4762
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004763static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004764{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004765 struct pci_dev *pdev = tp->pci_dev;
4766 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004767
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004768 /* According to Realtek the value at config space address 0x070f
4769 * controls the L0s/L1 entrance latency. We try standard ECAM access
4770 * first and if it fails fall back to CSI.
4771 */
4772 if (pdev->cfg_size > 0x070f &&
4773 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4774 return;
4775
4776 netdev_notice_once(tp->dev,
4777 "No native access to PCI extended config space, falling back to CSI\n");
4778 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4779 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004780}
4781
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004782static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004783{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004784 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004785}
4786
4787struct ephy_info {
4788 unsigned int offset;
4789 u16 mask;
4790 u16 bits;
4791};
4792
Francois Romieufdf6fc02012-07-06 22:40:38 +02004793static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4794 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004795{
4796 u16 w;
4797
4798 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004799 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4800 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004801 e++;
4802 }
4803}
4804
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004805static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004806{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004807 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004808 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004809}
4810
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004811static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004812{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004813 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004814 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004815}
4816
hayeswangb51ecea2014-07-09 14:52:51 +08004817static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4818{
hayeswangb51ecea2014-07-09 14:52:51 +08004819 u8 data;
4820
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004821 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004822
4823 if (enable)
4824 data |= Rdy_to_L23;
4825 else
4826 data &= ~Rdy_to_L23;
4827
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004828 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004829}
4830
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004831static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4832{
4833 if (enable) {
4834 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
4835 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4836 } else {
4837 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4838 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4839 }
4840}
4841
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004842static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004843{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004844 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004845
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004846 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004847 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004848
françois romieufaf1e782013-02-27 13:01:57 +00004849 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004850 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004851 PCI_EXP_DEVCTL_NOSNOOP_EN);
4852 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004853}
4854
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004855static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004856{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004857 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004858
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004859 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004860
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004861 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004862}
4863
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004864static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004865{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004866 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004867
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004868 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004869
françois romieufaf1e782013-02-27 13:01:57 +00004870 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004871 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004872
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004873 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004874
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004875 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004876 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004877}
4878
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004879static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004880{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004881 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004882 { 0x01, 0, 0x0001 },
4883 { 0x02, 0x0800, 0x1000 },
4884 { 0x03, 0, 0x0042 },
4885 { 0x06, 0x0080, 0x0000 },
4886 { 0x07, 0, 0x2000 }
4887 };
4888
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004889 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004890
Francois Romieufdf6fc02012-07-06 22:40:38 +02004891 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004892
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004893 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004894}
4895
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004896static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004897{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004898 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004899
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004900 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004901
françois romieufaf1e782013-02-27 13:01:57 +00004902 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004903 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004904
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004905 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004906 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004907}
4908
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004909static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004910{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004911 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004912
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004913 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004914
4915 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004916 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004917
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004918 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004919
françois romieufaf1e782013-02-27 13:01:57 +00004920 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004921 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004922
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004923 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004924 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004925}
4926
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004927static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004928{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004929 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004930 { 0x02, 0x0800, 0x1000 },
4931 { 0x03, 0, 0x0002 },
4932 { 0x06, 0x0080, 0x0000 }
4933 };
4934
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004935 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004936
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004937 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004938
Francois Romieufdf6fc02012-07-06 22:40:38 +02004939 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004940
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004941 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004942}
4943
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004944static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004945{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004946 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004947 { 0x01, 0, 0x0001 },
4948 { 0x03, 0x0400, 0x0220 }
4949 };
4950
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004951 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004952
Francois Romieufdf6fc02012-07-06 22:40:38 +02004953 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004954
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004955 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004956}
4957
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004958static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004959{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004960 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004961}
4962
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004963static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004964{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004965 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004966
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004967 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004968}
4969
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004970static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004971{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004972 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004973
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004974 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004975
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004976 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004977
françois romieufaf1e782013-02-27 13:01:57 +00004978 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004979 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004980
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004981 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004982 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004983}
4984
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004985static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004986{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004987 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004988
françois romieufaf1e782013-02-27 13:01:57 +00004989 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004990 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004991
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004992 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004993
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004994 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004995}
4996
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004997static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004998{
4999 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005000 { 0x0b, 0x0000, 0x0048 },
5001 { 0x19, 0x0020, 0x0050 },
5002 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005003 };
françois romieue6de30d2011-01-03 15:08:37 +00005004
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005005 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005006
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005007 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005008
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005009 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005010
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005011 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005012
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005013 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005014}
5015
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005016static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005017{
Hayes Wang70090422011-07-06 15:58:06 +08005018 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005019 { 0x00, 0x0200, 0x0100 },
5020 { 0x00, 0x0000, 0x0004 },
5021 { 0x06, 0x0002, 0x0001 },
5022 { 0x06, 0x0000, 0x0030 },
5023 { 0x07, 0x0000, 0x2000 },
5024 { 0x00, 0x0000, 0x0020 },
5025 { 0x03, 0x5800, 0x2000 },
5026 { 0x03, 0x0000, 0x0001 },
5027 { 0x01, 0x0800, 0x1000 },
5028 { 0x07, 0x0000, 0x4000 },
5029 { 0x1e, 0x0000, 0x2000 },
5030 { 0x19, 0xffff, 0xfe6c },
5031 { 0x0a, 0x0000, 0x0040 }
5032 };
5033
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005034 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005035
Francois Romieufdf6fc02012-07-06 22:40:38 +02005036 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005037
françois romieufaf1e782013-02-27 13:01:57 +00005038 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005039 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005040
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005041 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005042
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005043 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005044
5045 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005046 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5047 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005048
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005049 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005050}
5051
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005052static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005053{
5054 static const struct ephy_info e_info_8168e_2[] = {
5055 { 0x09, 0x0000, 0x0080 },
5056 { 0x19, 0x0000, 0x0224 }
5057 };
5058
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005059 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005060
Francois Romieufdf6fc02012-07-06 22:40:38 +02005061 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005062
françois romieufaf1e782013-02-27 13:01:57 +00005063 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005064 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005065
Francois Romieufdf6fc02012-07-06 22:40:38 +02005066 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5067 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5068 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5069 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5070 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5071 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005072 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5073 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005074
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005075 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005076
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005077 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005078
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005079 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5080 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005081
5082 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005083 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005084
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005085 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5086 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5087 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005088
5089 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005090}
5091
Hayes Wang5f886e02012-03-30 14:33:03 +08005092static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005093{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005094 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005095
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005096 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005097
Francois Romieufdf6fc02012-07-06 22:40:38 +02005098 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5099 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5100 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5101 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005102 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5103 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5104 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5105 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005106 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5107 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005108
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005109 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005110
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005111 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005112
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005113 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5114 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5115 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5116 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5117 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005118}
5119
Hayes Wang5f886e02012-03-30 14:33:03 +08005120static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5121{
Hayes Wang5f886e02012-03-30 14:33:03 +08005122 static const struct ephy_info e_info_8168f_1[] = {
5123 { 0x06, 0x00c0, 0x0020 },
5124 { 0x08, 0x0001, 0x0002 },
5125 { 0x09, 0x0000, 0x0080 },
5126 { 0x19, 0x0000, 0x0224 }
5127 };
5128
5129 rtl_hw_start_8168f(tp);
5130
Francois Romieufdf6fc02012-07-06 22:40:38 +02005131 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005132
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005133 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005134
5135 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005136 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005137}
5138
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005139static void rtl_hw_start_8411(struct rtl8169_private *tp)
5140{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005141 static const struct ephy_info e_info_8168f_1[] = {
5142 { 0x06, 0x00c0, 0x0020 },
5143 { 0x0f, 0xffff, 0x5200 },
5144 { 0x1e, 0x0000, 0x4000 },
5145 { 0x19, 0x0000, 0x0224 }
5146 };
5147
5148 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005149 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005150
Francois Romieufdf6fc02012-07-06 22:40:38 +02005151 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005152
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005153 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005154}
5155
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005156static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005157{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005158 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005159
Hayes Wangc5583862012-07-02 17:23:22 +08005160 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5161 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5162 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5163 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5164
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005165 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005166
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005167 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005168
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005169 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5170 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005171 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005172
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005173 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5174 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005175
5176 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5177 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5178
5179 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005180 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005181
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005182 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5183 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005184
5185 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005186}
5187
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005188static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5189{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005190 static const struct ephy_info e_info_8168g_1[] = {
5191 { 0x00, 0x0000, 0x0008 },
5192 { 0x0c, 0x37d0, 0x0820 },
5193 { 0x1e, 0x0000, 0x0001 },
5194 { 0x19, 0x8000, 0x0000 }
5195 };
5196
5197 rtl_hw_start_8168g(tp);
5198
5199 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005200 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005201 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005202 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005203}
5204
hayeswang57538c42013-04-01 22:23:40 +00005205static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5206{
hayeswang57538c42013-04-01 22:23:40 +00005207 static const struct ephy_info e_info_8168g_2[] = {
5208 { 0x00, 0x0000, 0x0008 },
5209 { 0x0c, 0x3df0, 0x0200 },
5210 { 0x19, 0xffff, 0xfc00 },
5211 { 0x1e, 0xffff, 0x20eb }
5212 };
5213
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005214 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005215
5216 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005217 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5218 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005219 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5220}
5221
hayeswang45dd95c2013-07-08 17:09:01 +08005222static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5223{
hayeswang45dd95c2013-07-08 17:09:01 +08005224 static const struct ephy_info e_info_8411_2[] = {
5225 { 0x00, 0x0000, 0x0008 },
5226 { 0x0c, 0x3df0, 0x0200 },
5227 { 0x0f, 0xffff, 0x5200 },
5228 { 0x19, 0x0020, 0x0000 },
5229 { 0x1e, 0x0000, 0x2000 }
5230 };
5231
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005232 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005233
5234 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005235 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005236 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005237 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005238}
5239
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005240static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5241{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005242 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005243 u32 data;
5244 static const struct ephy_info e_info_8168h_1[] = {
5245 { 0x1e, 0x0800, 0x0001 },
5246 { 0x1d, 0x0000, 0x0800 },
5247 { 0x05, 0xffff, 0x2089 },
5248 { 0x06, 0xffff, 0x5881 },
5249 { 0x04, 0xffff, 0x154a },
5250 { 0x01, 0xffff, 0x068b }
5251 };
5252
5253 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005254 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005255 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5256
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005257 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005258
5259 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5260 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5261 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5262 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5263
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005264 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005265
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005266 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005267
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005268 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5269 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005270
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005271 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005272
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005273 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005274
5275 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5276
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005277 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5278 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005279
5280 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5281 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5282
5283 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005284 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005285
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005286 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5287 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005288
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005289 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005290
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005291 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005292
5293 rtl_pcie_state_l2l3_enable(tp, false);
5294
5295 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005296 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005297 rtl_writephy(tp, 0x1f, 0x0000);
5298 if (rg_saw_cnt > 0) {
5299 u16 sw_cnt_1ms_ini;
5300
5301 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5302 sw_cnt_1ms_ini &= 0x0fff;
5303 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005304 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005305 data |= sw_cnt_1ms_ini;
5306 r8168_mac_ocp_write(tp, 0xd412, data);
5307 }
5308
5309 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005310 data &= ~0xf0;
5311 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005312 r8168_mac_ocp_write(tp, 0xe056, data);
5313
5314 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005315 data &= ~0x6000;
5316 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005317 r8168_mac_ocp_write(tp, 0xe052, data);
5318
5319 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005320 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005321 data |= 0x017f;
5322 r8168_mac_ocp_write(tp, 0xe0d6, data);
5323
5324 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005325 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005326 data |= 0x047f;
5327 r8168_mac_ocp_write(tp, 0xd420, data);
5328
5329 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5330 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5331 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5332 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005333
5334 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005335}
5336
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005337static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5338{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005339 rtl8168ep_stop_cmac(tp);
5340
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005341 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005342
5343 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5344 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5345 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5346 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5347
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005348 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005349
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005350 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005351
5352 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5353 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5354
5355 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5356
5357 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5358
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005359 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5360 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005361
5362 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5363 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5364
5365 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005366 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005367
5368 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5369
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005370 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005371
5372 rtl_pcie_state_l2l3_enable(tp, false);
5373}
5374
5375static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5376{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005377 static const struct ephy_info e_info_8168ep_1[] = {
5378 { 0x00, 0xffff, 0x10ab },
5379 { 0x06, 0xffff, 0xf030 },
5380 { 0x08, 0xffff, 0x2006 },
5381 { 0x0d, 0xffff, 0x1666 },
5382 { 0x0c, 0x3ff0, 0x0000 }
5383 };
5384
5385 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005386 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005387 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5388
5389 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005390
5391 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005392}
5393
5394static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5395{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005396 static const struct ephy_info e_info_8168ep_2[] = {
5397 { 0x00, 0xffff, 0x10a3 },
5398 { 0x19, 0xffff, 0xfc00 },
5399 { 0x1e, 0xffff, 0x20ea }
5400 };
5401
5402 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005403 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005404 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5405
5406 rtl_hw_start_8168ep(tp);
5407
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005408 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5409 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005410
5411 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005412}
5413
5414static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5415{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005416 u32 data;
5417 static const struct ephy_info e_info_8168ep_3[] = {
5418 { 0x00, 0xffff, 0x10a3 },
5419 { 0x19, 0xffff, 0x7c00 },
5420 { 0x1e, 0xffff, 0x20eb },
5421 { 0x0d, 0xffff, 0x1666 }
5422 };
5423
5424 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005425 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005426 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5427
5428 rtl_hw_start_8168ep(tp);
5429
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005430 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5431 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005432
5433 data = r8168_mac_ocp_read(tp, 0xd3e2);
5434 data &= 0xf000;
5435 data |= 0x0271;
5436 r8168_mac_ocp_write(tp, 0xd3e2, data);
5437
5438 data = r8168_mac_ocp_read(tp, 0xd3e4);
5439 data &= 0xff00;
5440 r8168_mac_ocp_write(tp, 0xd3e4, data);
5441
5442 data = r8168_mac_ocp_read(tp, 0xe860);
5443 data |= 0x0080;
5444 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005445
5446 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005447}
5448
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005449static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005450{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005451 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005452
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005453 tp->cp_cmd &= ~INTT_MASK;
5454 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005455 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005456
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005457 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005458
5459 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005460 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005461 tp->event_slow |= RxFIFOOver | PCSTimeout;
5462 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005463 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005464
Francois Romieu219a1e92008-06-28 11:58:39 +02005465 switch (tp->mac_version) {
5466 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005467 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005468 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005469
5470 case RTL_GIGA_MAC_VER_12:
5471 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005472 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005473 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005474
5475 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005476 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005477 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005478
5479 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005480 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005481 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005482
5483 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005484 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005485 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005486
Francois Romieu197ff762008-06-28 13:16:02 +02005487 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005488 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005489 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005490
Francois Romieu6fb07052008-06-29 11:54:28 +02005491 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005492 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005493 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005494
Francois Romieuef3386f2008-06-29 12:24:30 +02005495 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005496 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005497 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005498
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005499 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005500 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005501 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005502
Francois Romieu5b538df2008-07-20 16:22:45 +02005503 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005504 case RTL_GIGA_MAC_VER_26:
5505 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005506 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005507 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005508
françois romieue6de30d2011-01-03 15:08:37 +00005509 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005510 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005511 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005512
hayeswang4804b3b2011-03-21 01:50:29 +00005513 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005514 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005515 break;
5516
hayeswang01dc7fe2011-03-21 01:50:28 +00005517 case RTL_GIGA_MAC_VER_32:
5518 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005519 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005520 break;
5521 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005522 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005523 break;
françois romieue6de30d2011-01-03 15:08:37 +00005524
Hayes Wangc2218922011-09-06 16:55:18 +08005525 case RTL_GIGA_MAC_VER_35:
5526 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005527 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005528 break;
5529
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005530 case RTL_GIGA_MAC_VER_38:
5531 rtl_hw_start_8411(tp);
5532 break;
5533
Hayes Wangc5583862012-07-02 17:23:22 +08005534 case RTL_GIGA_MAC_VER_40:
5535 case RTL_GIGA_MAC_VER_41:
5536 rtl_hw_start_8168g_1(tp);
5537 break;
hayeswang57538c42013-04-01 22:23:40 +00005538 case RTL_GIGA_MAC_VER_42:
5539 rtl_hw_start_8168g_2(tp);
5540 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005541
hayeswang45dd95c2013-07-08 17:09:01 +08005542 case RTL_GIGA_MAC_VER_44:
5543 rtl_hw_start_8411_2(tp);
5544 break;
5545
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005546 case RTL_GIGA_MAC_VER_45:
5547 case RTL_GIGA_MAC_VER_46:
5548 rtl_hw_start_8168h_1(tp);
5549 break;
5550
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005551 case RTL_GIGA_MAC_VER_49:
5552 rtl_hw_start_8168ep_1(tp);
5553 break;
5554
5555 case RTL_GIGA_MAC_VER_50:
5556 rtl_hw_start_8168ep_2(tp);
5557 break;
5558
5559 case RTL_GIGA_MAC_VER_51:
5560 rtl_hw_start_8168ep_3(tp);
5561 break;
5562
Francois Romieu219a1e92008-06-28 11:58:39 +02005563 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005564 netif_err(tp, drv, tp->dev,
5565 "unknown chipset (mac_version = %d)\n",
5566 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005567 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005568 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005569}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005570
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005571static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005572{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005573 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005574 { 0x01, 0, 0x6e65 },
5575 { 0x02, 0, 0x091f },
5576 { 0x03, 0, 0xc2f9 },
5577 { 0x06, 0, 0xafb5 },
5578 { 0x07, 0, 0x0e00 },
5579 { 0x19, 0, 0xec80 },
5580 { 0x01, 0, 0x2e65 },
5581 { 0x01, 0, 0x6e65 }
5582 };
5583 u8 cfg1;
5584
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005585 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005586
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005587 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005588
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005589 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005590
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005591 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005592 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005593 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005594
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005595 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005596 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005597 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005598
Francois Romieufdf6fc02012-07-06 22:40:38 +02005599 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005600}
5601
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005602static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005603{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005604 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005605
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005606 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005607
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005608 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5609 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005610}
5611
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005612static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005613{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005614 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005615
Francois Romieufdf6fc02012-07-06 22:40:38 +02005616 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005617}
5618
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005619static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005620{
5621 static const struct ephy_info e_info_8105e_1[] = {
5622 { 0x07, 0, 0x4000 },
5623 { 0x19, 0, 0x0200 },
5624 { 0x19, 0, 0x0020 },
5625 { 0x1e, 0, 0x2000 },
5626 { 0x03, 0, 0x0001 },
5627 { 0x19, 0, 0x0100 },
5628 { 0x19, 0, 0x0004 },
5629 { 0x0a, 0, 0x0020 }
5630 };
5631
Francois Romieucecb5fd2011-04-01 10:21:07 +02005632 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005633 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005634
Francois Romieucecb5fd2011-04-01 10:21:07 +02005635 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005636 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005637
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005638 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5639 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005640
Francois Romieufdf6fc02012-07-06 22:40:38 +02005641 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005642
5643 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005644}
5645
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005646static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005647{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005648 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005649 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005650}
5651
Hayes Wang7e18dca2012-03-30 14:33:02 +08005652static void rtl_hw_start_8402(struct rtl8169_private *tp)
5653{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005654 static const struct ephy_info e_info_8402[] = {
5655 { 0x19, 0xffff, 0xff64 },
5656 { 0x1e, 0, 0x4000 }
5657 };
5658
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005659 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005660
5661 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005662 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005663
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005664 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5665 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005666
Francois Romieufdf6fc02012-07-06 22:40:38 +02005667 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005668
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005669 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005670
Francois Romieufdf6fc02012-07-06 22:40:38 +02005671 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5672 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005673 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5674 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005675 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5676 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005677 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005678
5679 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005680}
5681
Hayes Wang5598bfe2012-07-02 17:23:21 +08005682static void rtl_hw_start_8106(struct rtl8169_private *tp)
5683{
Hayes Wang5598bfe2012-07-02 17:23:21 +08005684 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005685 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005686
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005687 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5688 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5689 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005690
5691 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005692}
5693
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005694static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005695{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005696 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5697 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005698
Francois Romieucecb5fd2011-04-01 10:21:07 +02005699 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005700 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005701 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005702 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005703
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005704 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005705
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005706 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005707 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005708
Francois Romieu2857ffb2008-08-02 21:08:49 +02005709 switch (tp->mac_version) {
5710 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005711 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005712 break;
5713
5714 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005715 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005716 break;
5717
5718 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005719 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005720 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005721
5722 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005723 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005724 break;
5725 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005726 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005727 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005728
5729 case RTL_GIGA_MAC_VER_37:
5730 rtl_hw_start_8402(tp);
5731 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005732
5733 case RTL_GIGA_MAC_VER_39:
5734 rtl_hw_start_8106(tp);
5735 break;
hayeswang58152cd2013-04-01 22:23:42 +00005736 case RTL_GIGA_MAC_VER_43:
5737 rtl_hw_start_8168g_2(tp);
5738 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005739 case RTL_GIGA_MAC_VER_47:
5740 case RTL_GIGA_MAC_VER_48:
5741 rtl_hw_start_8168h_1(tp);
5742 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005743 }
5744
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005745 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005746}
5747
5748static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5749{
Francois Romieud58d46b2011-05-03 16:38:29 +02005750 struct rtl8169_private *tp = netdev_priv(dev);
5751
Francois Romieud58d46b2011-05-03 16:38:29 +02005752 if (new_mtu > ETH_DATA_LEN)
5753 rtl_hw_jumbo_enable(tp);
5754 else
5755 rtl_hw_jumbo_disable(tp);
5756
Linus Torvalds1da177e2005-04-16 15:20:36 -07005757 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005758 netdev_update_features(dev);
5759
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005760 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005761}
5762
5763static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5764{
Al Viro95e09182007-12-22 18:55:39 +00005765 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005766 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5767}
5768
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005769static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5770 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005771{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005772 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5773 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005774
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005775 kfree(*data_buff);
5776 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005777 rtl8169_make_unusable_by_asic(desc);
5778}
5779
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005780static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005781{
5782 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5783
Alexander Duycka0750132014-12-11 15:02:17 -08005784 /* Force memory writes to complete before releasing descriptor */
5785 dma_wmb();
5786
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005787 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005788}
5789
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005790static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005791{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005792 return (void *)ALIGN((long)data, 16);
5793}
5794
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005795static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5796 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005797{
5798 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005799 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005800 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005801 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005802
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005803 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005804 if (!data)
5805 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005806
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005807 if (rtl8169_align(data) != data) {
5808 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005809 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005810 if (!data)
5811 return NULL;
5812 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005813
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005814 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005815 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005816 if (unlikely(dma_mapping_error(d, mapping))) {
5817 if (net_ratelimit())
5818 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005819 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005820 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005821
Heiner Kallweitd731af72018-04-17 23:26:41 +02005822 desc->addr = cpu_to_le64(mapping);
5823 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005824 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005825
5826err_out:
5827 kfree(data);
5828 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005829}
5830
5831static void rtl8169_rx_clear(struct rtl8169_private *tp)
5832{
Francois Romieu07d3f512007-02-21 22:40:46 +01005833 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005834
5835 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005836 if (tp->Rx_databuff[i]) {
5837 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005838 tp->RxDescArray + i);
5839 }
5840 }
5841}
5842
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005843static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005844{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005845 desc->opts1 |= cpu_to_le32(RingEnd);
5846}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005847
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005848static int rtl8169_rx_fill(struct rtl8169_private *tp)
5849{
5850 unsigned int i;
5851
5852 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005853 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005854
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005855 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005856 if (!data) {
5857 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005858 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005859 }
5860 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005861 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005862
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005863 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5864 return 0;
5865
5866err_out:
5867 rtl8169_rx_clear(tp);
5868 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005869}
5870
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005871static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005872{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005873 rtl8169_init_ring_indexes(tp);
5874
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005875 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5876 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005877
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005878 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005879}
5880
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005881static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005882 struct TxDesc *desc)
5883{
5884 unsigned int len = tx_skb->len;
5885
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005886 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5887
Linus Torvalds1da177e2005-04-16 15:20:36 -07005888 desc->opts1 = 0x00;
5889 desc->opts2 = 0x00;
5890 desc->addr = 0x00;
5891 tx_skb->len = 0;
5892}
5893
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005894static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5895 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005896{
5897 unsigned int i;
5898
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005899 for (i = 0; i < n; i++) {
5900 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005901 struct ring_info *tx_skb = tp->tx_skb + entry;
5902 unsigned int len = tx_skb->len;
5903
5904 if (len) {
5905 struct sk_buff *skb = tx_skb->skb;
5906
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005907 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005908 tp->TxDescArray + entry);
5909 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005910 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005911 tx_skb->skb = NULL;
5912 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913 }
5914 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005915}
5916
5917static void rtl8169_tx_clear(struct rtl8169_private *tp)
5918{
5919 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920 tp->cur_tx = tp->dirty_tx = 0;
5921}
5922
Francois Romieu4422bcd2012-01-26 11:23:32 +01005923static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005924{
David Howellsc4028952006-11-22 14:57:56 +00005925 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005926 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005927
Francois Romieuda78dbf2012-01-26 14:18:23 +01005928 napi_disable(&tp->napi);
5929 netif_stop_queue(dev);
5930 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005931
françois romieuc7c2c392011-12-04 20:30:52 +00005932 rtl8169_hw_reset(tp);
5933
Francois Romieu56de4142011-03-15 17:29:31 +01005934 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005935 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005936
Linus Torvalds1da177e2005-04-16 15:20:36 -07005937 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005938 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005939
Francois Romieuda78dbf2012-01-26 14:18:23 +01005940 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005941 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005942 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005943}
5944
5945static void rtl8169_tx_timeout(struct net_device *dev)
5946{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005947 struct rtl8169_private *tp = netdev_priv(dev);
5948
5949 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005950}
5951
5952static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005953 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954{
5955 struct skb_shared_info *info = skb_shinfo(skb);
5956 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005957 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005958 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005959
5960 entry = tp->cur_tx;
5961 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005962 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005963 dma_addr_t mapping;
5964 u32 status, len;
5965 void *addr;
5966
5967 entry = (entry + 1) % NUM_TX_DESC;
5968
5969 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005970 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005971 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005972 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005973 if (unlikely(dma_mapping_error(d, mapping))) {
5974 if (net_ratelimit())
5975 netif_err(tp, drv, tp->dev,
5976 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005977 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005978 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005979
Francois Romieucecb5fd2011-04-01 10:21:07 +02005980 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005981 status = opts[0] | len |
5982 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005983
5984 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005985 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005986 txd->addr = cpu_to_le64(mapping);
5987
5988 tp->tx_skb[entry].len = len;
5989 }
5990
5991 if (cur_frag) {
5992 tp->tx_skb[entry].skb = skb;
5993 txd->opts1 |= cpu_to_le32(LastFrag);
5994 }
5995
5996 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005997
5998err_out:
5999 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6000 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006001}
6002
françois romieub423e9a2013-05-18 01:24:46 +00006003static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6004{
6005 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6006}
6007
hayeswange9746042014-07-11 16:25:58 +08006008static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6009 struct net_device *dev);
6010/* r8169_csum_workaround()
6011 * The hw limites the value the transport offset. When the offset is out of the
6012 * range, calculate the checksum by sw.
6013 */
6014static void r8169_csum_workaround(struct rtl8169_private *tp,
6015 struct sk_buff *skb)
6016{
6017 if (skb_shinfo(skb)->gso_size) {
6018 netdev_features_t features = tp->dev->features;
6019 struct sk_buff *segs, *nskb;
6020
6021 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6022 segs = skb_gso_segment(skb, features);
6023 if (IS_ERR(segs) || !segs)
6024 goto drop;
6025
6026 do {
6027 nskb = segs;
6028 segs = segs->next;
6029 nskb->next = NULL;
6030 rtl8169_start_xmit(nskb, tp->dev);
6031 } while (segs);
6032
Alexander Duyckeb781392015-05-01 10:34:44 -07006033 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006034 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6035 if (skb_checksum_help(skb) < 0)
6036 goto drop;
6037
6038 rtl8169_start_xmit(skb, tp->dev);
6039 } else {
6040 struct net_device_stats *stats;
6041
6042drop:
6043 stats = &tp->dev->stats;
6044 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006045 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006046 }
6047}
6048
6049/* msdn_giant_send_check()
6050 * According to the document of microsoft, the TCP Pseudo Header excludes the
6051 * packet length for IPv6 TCP large packets.
6052 */
6053static int msdn_giant_send_check(struct sk_buff *skb)
6054{
6055 const struct ipv6hdr *ipv6h;
6056 struct tcphdr *th;
6057 int ret;
6058
6059 ret = skb_cow_head(skb, 0);
6060 if (ret)
6061 return ret;
6062
6063 ipv6h = ipv6_hdr(skb);
6064 th = tcp_hdr(skb);
6065
6066 th->check = 0;
6067 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6068
6069 return ret;
6070}
6071
hayeswang5888d3f2014-07-11 16:25:56 +08006072static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6073 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006074{
Michał Mirosław350fb322011-04-08 06:35:56 +00006075 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006076
Francois Romieu2b7b4312011-04-18 22:53:24 -07006077 if (mss) {
6078 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006079 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6080 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6081 const struct iphdr *ip = ip_hdr(skb);
6082
6083 if (ip->protocol == IPPROTO_TCP)
6084 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6085 else if (ip->protocol == IPPROTO_UDP)
6086 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6087 else
6088 WARN_ON_ONCE(1);
6089 }
6090
6091 return true;
6092}
6093
6094static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6095 struct sk_buff *skb, u32 *opts)
6096{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006097 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006098 u32 mss = skb_shinfo(skb)->gso_size;
6099
6100 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006101 if (transport_offset > GTTCPHO_MAX) {
6102 netif_warn(tp, tx_err, tp->dev,
6103 "Invalid transport offset 0x%x for TSO\n",
6104 transport_offset);
6105 return false;
6106 }
6107
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006108 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006109 case htons(ETH_P_IP):
6110 opts[0] |= TD1_GTSENV4;
6111 break;
6112
6113 case htons(ETH_P_IPV6):
6114 if (msdn_giant_send_check(skb))
6115 return false;
6116
6117 opts[0] |= TD1_GTSENV6;
6118 break;
6119
6120 default:
6121 WARN_ON_ONCE(1);
6122 break;
6123 }
6124
hayeswangbdfa4ed2014-07-11 16:25:57 +08006125 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006126 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006127 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006128 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006129
françois romieub423e9a2013-05-18 01:24:46 +00006130 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006131 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006132
hayeswange9746042014-07-11 16:25:58 +08006133 if (transport_offset > TCPHO_MAX) {
6134 netif_warn(tp, tx_err, tp->dev,
6135 "Invalid transport offset 0x%x\n",
6136 transport_offset);
6137 return false;
6138 }
6139
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006140 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006141 case htons(ETH_P_IP):
6142 opts[1] |= TD1_IPv4_CS;
6143 ip_protocol = ip_hdr(skb)->protocol;
6144 break;
6145
6146 case htons(ETH_P_IPV6):
6147 opts[1] |= TD1_IPv6_CS;
6148 ip_protocol = ipv6_hdr(skb)->nexthdr;
6149 break;
6150
6151 default:
6152 ip_protocol = IPPROTO_RAW;
6153 break;
6154 }
6155
6156 if (ip_protocol == IPPROTO_TCP)
6157 opts[1] |= TD1_TCP_CS;
6158 else if (ip_protocol == IPPROTO_UDP)
6159 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006160 else
6161 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006162
6163 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006164 } else {
6165 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006166 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006167 }
hayeswang5888d3f2014-07-11 16:25:56 +08006168
françois romieub423e9a2013-05-18 01:24:46 +00006169 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006170}
6171
Stephen Hemminger613573252009-08-31 19:50:58 +00006172static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6173 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006174{
6175 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006176 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006177 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006178 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006179 dma_addr_t mapping;
6180 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006181 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006182 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006183
Julien Ducourthial477206a2012-05-09 00:00:06 +02006184 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006185 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006186 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006187 }
6188
6189 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006190 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006191
françois romieub423e9a2013-05-18 01:24:46 +00006192 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6193 opts[0] = DescOwn;
6194
hayeswange9746042014-07-11 16:25:58 +08006195 if (!tp->tso_csum(tp, skb, opts)) {
6196 r8169_csum_workaround(tp, skb);
6197 return NETDEV_TX_OK;
6198 }
françois romieub423e9a2013-05-18 01:24:46 +00006199
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006200 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006201 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006202 if (unlikely(dma_mapping_error(d, mapping))) {
6203 if (net_ratelimit())
6204 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006205 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006206 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006207
6208 tp->tx_skb[entry].len = len;
6209 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006210
Francois Romieu2b7b4312011-04-18 22:53:24 -07006211 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006212 if (frags < 0)
6213 goto err_dma_1;
6214 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006215 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006216 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006217 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006218 tp->tx_skb[entry].skb = skb;
6219 }
6220
Francois Romieu2b7b4312011-04-18 22:53:24 -07006221 txd->opts2 = cpu_to_le32(opts[1]);
6222
Richard Cochran5047fb52012-03-10 07:29:42 +00006223 skb_tx_timestamp(skb);
6224
Alexander Duycka0750132014-12-11 15:02:17 -08006225 /* Force memory writes to complete before releasing descriptor */
6226 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006227
Francois Romieucecb5fd2011-04-01 10:21:07 +02006228 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006229 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006230 txd->opts1 = cpu_to_le32(status);
6231
Alexander Duycka0750132014-12-11 15:02:17 -08006232 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006233 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006234
Alexander Duycka0750132014-12-11 15:02:17 -08006235 tp->cur_tx += frags + 1;
6236
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006237 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006238
David S. Miller87cda7c2015-02-22 15:54:29 -05006239 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006240
David S. Miller87cda7c2015-02-22 15:54:29 -05006241 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006242 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6243 * not miss a ring update when it notices a stopped queue.
6244 */
6245 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006246 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006247 /* Sync with rtl_tx:
6248 * - publish queue status and cur_tx ring index (write barrier)
6249 * - refresh dirty_tx ring index (read barrier).
6250 * May the current thread have a pessimistic view of the ring
6251 * status and forget to wake up queue, a racing rtl_tx thread
6252 * can't.
6253 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006254 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006255 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006256 netif_wake_queue(dev);
6257 }
6258
Stephen Hemminger613573252009-08-31 19:50:58 +00006259 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006260
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006261err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006262 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006263err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006264 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006265 dev->stats.tx_dropped++;
6266 return NETDEV_TX_OK;
6267
6268err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006269 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006270 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006271 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006272}
6273
6274static void rtl8169_pcierr_interrupt(struct net_device *dev)
6275{
6276 struct rtl8169_private *tp = netdev_priv(dev);
6277 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006278 u16 pci_status, pci_cmd;
6279
6280 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6281 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6282
Joe Perchesbf82c182010-02-09 11:49:50 +00006283 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6284 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006285
6286 /*
6287 * The recovery sequence below admits a very elaborated explanation:
6288 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006289 * - I did not see what else could be done;
6290 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006291 *
6292 * Feel free to adjust to your needs.
6293 */
Francois Romieua27993f2006-12-18 00:04:19 +01006294 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006295 pci_cmd &= ~PCI_COMMAND_PARITY;
6296 else
6297 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6298
6299 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006300
6301 pci_write_config_word(pdev, PCI_STATUS,
6302 pci_status & (PCI_STATUS_DETECTED_PARITY |
6303 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6304 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6305
6306 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006307 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006308 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006309 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006310 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006311 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006312 }
6313
françois romieue6de30d2011-01-03 15:08:37 +00006314 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006315
Francois Romieu98ddf982012-01-31 10:47:34 +01006316 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006317}
6318
Francois Romieuda78dbf2012-01-26 14:18:23 +01006319static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006320{
6321 unsigned int dirty_tx, tx_left;
6322
Linus Torvalds1da177e2005-04-16 15:20:36 -07006323 dirty_tx = tp->dirty_tx;
6324 smp_rmb();
6325 tx_left = tp->cur_tx - dirty_tx;
6326
6327 while (tx_left > 0) {
6328 unsigned int entry = dirty_tx % NUM_TX_DESC;
6329 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006330 u32 status;
6331
Linus Torvalds1da177e2005-04-16 15:20:36 -07006332 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6333 if (status & DescOwn)
6334 break;
6335
Alexander Duycka0750132014-12-11 15:02:17 -08006336 /* This barrier is needed to keep us from reading
6337 * any other fields out of the Tx descriptor until
6338 * we know the status of DescOwn
6339 */
6340 dma_rmb();
6341
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006342 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006343 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006344 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006345 u64_stats_update_begin(&tp->tx_stats.syncp);
6346 tp->tx_stats.packets++;
6347 tp->tx_stats.bytes += tx_skb->skb->len;
6348 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006349 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006350 tx_skb->skb = NULL;
6351 }
6352 dirty_tx++;
6353 tx_left--;
6354 }
6355
6356 if (tp->dirty_tx != dirty_tx) {
6357 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006358 /* Sync with rtl8169_start_xmit:
6359 * - publish dirty_tx ring index (write barrier)
6360 * - refresh cur_tx ring index and queue status (read barrier)
6361 * May the current thread miss the stopped queue condition,
6362 * a racing xmit thread can only have a right view of the
6363 * ring status.
6364 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006365 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006366 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006367 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006368 netif_wake_queue(dev);
6369 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006370 /*
6371 * 8168 hack: TxPoll requests are lost when the Tx packets are
6372 * too close. Let's kick an extra TxPoll request when a burst
6373 * of start_xmit activity is detected (if it is not detected,
6374 * it is slow enough). -- FR
6375 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006376 if (tp->cur_tx != dirty_tx)
6377 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006378 }
6379}
6380
Francois Romieu126fa4b2005-05-12 20:09:17 -04006381static inline int rtl8169_fragmented_frame(u32 status)
6382{
6383 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6384}
6385
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006386static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006387{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006388 u32 status = opts1 & RxProtoMask;
6389
6390 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006391 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006392 skb->ip_summed = CHECKSUM_UNNECESSARY;
6393 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006394 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006395}
6396
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006397static struct sk_buff *rtl8169_try_rx_copy(void *data,
6398 struct rtl8169_private *tp,
6399 int pkt_size,
6400 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006401{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006402 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006403 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006404
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006405 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006406 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006407 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006408 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006409 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006410 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006411 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6412
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006413 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006414}
6415
Francois Romieuda78dbf2012-01-26 14:18:23 +01006416static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006417{
6418 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006419 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006420
Linus Torvalds1da177e2005-04-16 15:20:36 -07006421 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006422
Timo Teräs9fba0812013-01-15 21:01:24 +00006423 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006424 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006425 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006426 u32 status;
6427
Heiner Kallweit62028062018-04-17 23:30:29 +02006428 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006429 if (status & DescOwn)
6430 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006431
6432 /* This barrier is needed to keep us from reading
6433 * any other fields out of the Rx descriptor until
6434 * we know the status of DescOwn
6435 */
6436 dma_rmb();
6437
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006438 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006439 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6440 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006441 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006442 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006443 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006444 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006445 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006446 /* RxFOVF is a reserved bit on later chip versions */
6447 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6448 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006449 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006450 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006451 } else if (status & (RxRUNT | RxCRC) &&
6452 !(status & RxRWT) &&
6453 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006454 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006455 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006456 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006457 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006458 dma_addr_t addr;
6459 int pkt_size;
6460
6461process_pkt:
6462 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006463 if (likely(!(dev->features & NETIF_F_RXFCS)))
6464 pkt_size = (status & 0x00003fff) - 4;
6465 else
6466 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006467
Francois Romieu126fa4b2005-05-12 20:09:17 -04006468 /*
6469 * The driver does not support incoming fragmented
6470 * frames. They are seen as a symptom of over-mtu
6471 * sized frames.
6472 */
6473 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006474 dev->stats.rx_dropped++;
6475 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006476 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006477 }
6478
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006479 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6480 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006481 if (!skb) {
6482 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006483 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006484 }
6485
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006486 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006487 skb_put(skb, pkt_size);
6488 skb->protocol = eth_type_trans(skb, dev);
6489
Francois Romieu7a8fc772011-03-01 17:18:33 +01006490 rtl8169_rx_vlan_tag(desc, skb);
6491
françois romieu39174292015-11-11 23:35:18 +01006492 if (skb->pkt_type == PACKET_MULTICAST)
6493 dev->stats.multicast++;
6494
Francois Romieu56de4142011-03-15 17:29:31 +01006495 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006496
Junchang Wang8027aa22012-03-04 23:30:32 +01006497 u64_stats_update_begin(&tp->rx_stats.syncp);
6498 tp->rx_stats.packets++;
6499 tp->rx_stats.bytes += pkt_size;
6500 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006501 }
françois romieuce11ff52013-01-24 13:30:06 +00006502release_descriptor:
6503 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006504 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006505 }
6506
6507 count = cur_rx - tp->cur_rx;
6508 tp->cur_rx = cur_rx;
6509
Linus Torvalds1da177e2005-04-16 15:20:36 -07006510 return count;
6511}
6512
Francois Romieu07d3f512007-02-21 22:40:46 +01006513static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006514{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006515 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006516 u16 status = rtl_get_events(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006517
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006518 if (status == 0xffff || !(status & (RTL_EVENT_NAPI | tp->event_slow)))
6519 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006520
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006521 rtl_irq_disable(tp);
6522 napi_schedule_irqoff(&tp->napi);
6523
6524 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006525}
6526
Francois Romieuda78dbf2012-01-26 14:18:23 +01006527/*
6528 * Workqueue context.
6529 */
6530static void rtl_slow_event_work(struct rtl8169_private *tp)
6531{
6532 struct net_device *dev = tp->dev;
6533 u16 status;
6534
6535 status = rtl_get_events(tp) & tp->event_slow;
6536 rtl_ack_events(tp, status);
6537
6538 if (unlikely(status & RxFIFOOver)) {
6539 switch (tp->mac_version) {
6540 /* Work around for rx fifo overflow */
6541 case RTL_GIGA_MAC_VER_11:
6542 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006543 /* XXX - Hack alert. See rtl_task(). */
6544 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006545 default:
6546 break;
6547 }
6548 }
6549
6550 if (unlikely(status & SYSErr))
6551 rtl8169_pcierr_interrupt(dev);
6552
6553 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006554 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006555
françois romieu7dbb4912012-06-09 10:53:16 +00006556 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006557}
6558
Francois Romieu4422bcd2012-01-26 11:23:32 +01006559static void rtl_task(struct work_struct *work)
6560{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006561 static const struct {
6562 int bitnr;
6563 void (*action)(struct rtl8169_private *);
6564 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006565 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006566 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6567 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006568 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006569 struct rtl8169_private *tp =
6570 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006571 struct net_device *dev = tp->dev;
6572 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006573
Francois Romieuda78dbf2012-01-26 14:18:23 +01006574 rtl_lock_work(tp);
6575
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006576 if (!netif_running(dev) ||
6577 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006578 goto out_unlock;
6579
6580 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6581 bool pending;
6582
Francois Romieuda78dbf2012-01-26 14:18:23 +01006583 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006584 if (pending)
6585 rtl_work[i].action(tp);
6586 }
6587
6588out_unlock:
6589 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006590}
6591
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006592static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006593{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006594 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6595 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006596 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6597 int work_done= 0;
6598 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006599
Francois Romieuda78dbf2012-01-26 14:18:23 +01006600 status = rtl_get_events(tp);
6601 rtl_ack_events(tp, status & ~tp->event_slow);
6602
6603 if (status & RTL_EVENT_NAPI_RX)
6604 work_done = rtl_rx(dev, tp, (u32) budget);
6605
6606 if (status & RTL_EVENT_NAPI_TX)
6607 rtl_tx(dev, tp);
6608
6609 if (status & tp->event_slow) {
6610 enable_mask &= ~tp->event_slow;
6611
6612 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6613 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006614
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006615 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006616 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006617
Francois Romieuda78dbf2012-01-26 14:18:23 +01006618 rtl_irq_enable(tp, enable_mask);
6619 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006620 }
6621
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006622 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006623}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006624
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006625static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006626{
6627 struct rtl8169_private *tp = netdev_priv(dev);
6628
6629 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6630 return;
6631
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006632 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6633 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006634}
6635
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006636static void r8169_phylink_handler(struct net_device *ndev)
6637{
6638 struct rtl8169_private *tp = netdev_priv(ndev);
6639
6640 if (netif_carrier_ok(ndev)) {
6641 rtl_link_chg_patch(tp);
6642 pm_request_resume(&tp->pci_dev->dev);
6643 } else {
6644 pm_runtime_idle(&tp->pci_dev->dev);
6645 }
6646
6647 if (net_ratelimit())
6648 phy_print_status(ndev->phydev);
6649}
6650
6651static int r8169_phy_connect(struct rtl8169_private *tp)
6652{
6653 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6654 phy_interface_t phy_mode;
6655 int ret;
6656
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006657 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006658 PHY_INTERFACE_MODE_MII;
6659
6660 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6661 phy_mode);
6662 if (ret)
6663 return ret;
6664
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006665 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006666 phy_set_max_speed(phydev, SPEED_100);
6667
6668 /* Ensure to advertise everything, incl. pause */
6669 phydev->advertising = phydev->supported;
6670
6671 phy_attached_info(phydev);
6672
6673 return 0;
6674}
6675
Linus Torvalds1da177e2005-04-16 15:20:36 -07006676static void rtl8169_down(struct net_device *dev)
6677{
6678 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006679
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006680 phy_stop(dev->phydev);
6681
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006682 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006683 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006684
Hayes Wang92fc43b2011-07-06 15:58:03 +08006685 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006686 /*
6687 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006688 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6689 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006690 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006691 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006692
Linus Torvalds1da177e2005-04-16 15:20:36 -07006693 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006694 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006695
Linus Torvalds1da177e2005-04-16 15:20:36 -07006696 rtl8169_tx_clear(tp);
6697
6698 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006699
6700 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006701}
6702
6703static int rtl8169_close(struct net_device *dev)
6704{
6705 struct rtl8169_private *tp = netdev_priv(dev);
6706 struct pci_dev *pdev = tp->pci_dev;
6707
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006708 pm_runtime_get_sync(&pdev->dev);
6709
Francois Romieucecb5fd2011-04-01 10:21:07 +02006710 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006711 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006712
Francois Romieuda78dbf2012-01-26 14:18:23 +01006713 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006714 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006715
Linus Torvalds1da177e2005-04-16 15:20:36 -07006716 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006717 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006718
Lekensteyn4ea72442013-07-22 09:53:30 +02006719 cancel_work_sync(&tp->wk.work);
6720
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006721 phy_disconnect(dev->phydev);
6722
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006723 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006724
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006725 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6726 tp->RxPhyAddr);
6727 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6728 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006729 tp->TxDescArray = NULL;
6730 tp->RxDescArray = NULL;
6731
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006732 pm_runtime_put_sync(&pdev->dev);
6733
Linus Torvalds1da177e2005-04-16 15:20:36 -07006734 return 0;
6735}
6736
Francois Romieudc1c00c2012-03-08 10:06:18 +01006737#ifdef CONFIG_NET_POLL_CONTROLLER
6738static void rtl8169_netpoll(struct net_device *dev)
6739{
6740 struct rtl8169_private *tp = netdev_priv(dev);
6741
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006742 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006743}
6744#endif
6745
Francois Romieudf43ac72012-03-08 09:48:40 +01006746static int rtl_open(struct net_device *dev)
6747{
6748 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006749 struct pci_dev *pdev = tp->pci_dev;
6750 int retval = -ENOMEM;
6751
6752 pm_runtime_get_sync(&pdev->dev);
6753
6754 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006755 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006756 * dma_alloc_coherent provides more.
6757 */
6758 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6759 &tp->TxPhyAddr, GFP_KERNEL);
6760 if (!tp->TxDescArray)
6761 goto err_pm_runtime_put;
6762
6763 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6764 &tp->RxPhyAddr, GFP_KERNEL);
6765 if (!tp->RxDescArray)
6766 goto err_free_tx_0;
6767
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006768 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006769 if (retval < 0)
6770 goto err_free_rx_1;
6771
6772 INIT_WORK(&tp->wk.work, rtl_task);
6773
6774 smp_mb();
6775
6776 rtl_request_firmware(tp);
6777
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006778 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006779 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006780 if (retval < 0)
6781 goto err_release_fw_2;
6782
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006783 retval = r8169_phy_connect(tp);
6784 if (retval)
6785 goto err_free_irq;
6786
Francois Romieudf43ac72012-03-08 09:48:40 +01006787 rtl_lock_work(tp);
6788
6789 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6790
6791 napi_enable(&tp->napi);
6792
6793 rtl8169_init_phy(dev, tp);
6794
Francois Romieudf43ac72012-03-08 09:48:40 +01006795 rtl_pll_power_up(tp);
6796
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006797 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006798
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006799 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006800 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6801
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006802 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006803 netif_start_queue(dev);
6804
6805 rtl_unlock_work(tp);
6806
Heiner Kallweita92a0842018-01-08 21:39:13 +01006807 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006808out:
6809 return retval;
6810
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006811err_free_irq:
6812 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006813err_release_fw_2:
6814 rtl_release_firmware(tp);
6815 rtl8169_rx_clear(tp);
6816err_free_rx_1:
6817 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6818 tp->RxPhyAddr);
6819 tp->RxDescArray = NULL;
6820err_free_tx_0:
6821 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6822 tp->TxPhyAddr);
6823 tp->TxDescArray = NULL;
6824err_pm_runtime_put:
6825 pm_runtime_put_noidle(&pdev->dev);
6826 goto out;
6827}
6828
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006829static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006830rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006831{
6832 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006833 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006834 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006835 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006836
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006837 pm_runtime_get_noresume(&pdev->dev);
6838
6839 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006840 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006841
Junchang Wang8027aa22012-03-04 23:30:32 +01006842 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006843 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006844 stats->rx_packets = tp->rx_stats.packets;
6845 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006846 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006847
Junchang Wang8027aa22012-03-04 23:30:32 +01006848 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006849 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006850 stats->tx_packets = tp->tx_stats.packets;
6851 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006852 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006853
6854 stats->rx_dropped = dev->stats.rx_dropped;
6855 stats->tx_dropped = dev->stats.tx_dropped;
6856 stats->rx_length_errors = dev->stats.rx_length_errors;
6857 stats->rx_errors = dev->stats.rx_errors;
6858 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6859 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6860 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006861 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006862
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006863 /*
6864 * Fetch additonal counter values missing in stats collected by driver
6865 * from tally counters.
6866 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006867 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006868 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006869
6870 /*
6871 * Subtract values fetched during initalization.
6872 * See rtl8169_init_counter_offsets for a description why we do that.
6873 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006874 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006875 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006876 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006877 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006878 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006879 le16_to_cpu(tp->tc_offset.tx_aborted);
6880
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006881 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006882}
6883
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006884static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006885{
françois romieu065c27c2011-01-03 15:08:12 +00006886 struct rtl8169_private *tp = netdev_priv(dev);
6887
Francois Romieu5d06a992006-02-23 00:47:58 +01006888 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006889 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006890
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006891 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006892 netif_device_detach(dev);
6893 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006894
6895 rtl_lock_work(tp);
6896 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006897 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006898 rtl_unlock_work(tp);
6899
6900 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006901}
Francois Romieu5d06a992006-02-23 00:47:58 +01006902
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006903#ifdef CONFIG_PM
6904
6905static int rtl8169_suspend(struct device *device)
6906{
6907 struct pci_dev *pdev = to_pci_dev(device);
6908 struct net_device *dev = pci_get_drvdata(pdev);
6909
6910 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006911
Francois Romieu5d06a992006-02-23 00:47:58 +01006912 return 0;
6913}
6914
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006915static void __rtl8169_resume(struct net_device *dev)
6916{
françois romieu065c27c2011-01-03 15:08:12 +00006917 struct rtl8169_private *tp = netdev_priv(dev);
6918
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006919 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006920
6921 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006922 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006923
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006924 phy_start(tp->dev->phydev);
6925
Artem Savkovcff4c162012-04-03 10:29:11 +00006926 rtl_lock_work(tp);
6927 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006928 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006929 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006930
Francois Romieu98ddf982012-01-31 10:47:34 +01006931 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006932}
6933
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006934static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006935{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006936 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006937 struct net_device *dev = pci_get_drvdata(pdev);
6938
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006939 if (netif_running(dev))
6940 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006941
Francois Romieu5d06a992006-02-23 00:47:58 +01006942 return 0;
6943}
6944
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006945static int rtl8169_runtime_suspend(struct device *device)
6946{
6947 struct pci_dev *pdev = to_pci_dev(device);
6948 struct net_device *dev = pci_get_drvdata(pdev);
6949 struct rtl8169_private *tp = netdev_priv(dev);
6950
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006951 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006952 return 0;
6953
Francois Romieuda78dbf2012-01-26 14:18:23 +01006954 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006955 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006956 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006957
6958 rtl8169_net_suspend(dev);
6959
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006960 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006961 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006962 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006963
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006964 return 0;
6965}
6966
6967static int rtl8169_runtime_resume(struct device *device)
6968{
6969 struct pci_dev *pdev = to_pci_dev(device);
6970 struct net_device *dev = pci_get_drvdata(pdev);
6971 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006972 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006973
6974 if (!tp->TxDescArray)
6975 return 0;
6976
Francois Romieuda78dbf2012-01-26 14:18:23 +01006977 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006978 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006979 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006980
6981 __rtl8169_resume(dev);
6982
6983 return 0;
6984}
6985
6986static int rtl8169_runtime_idle(struct device *device)
6987{
6988 struct pci_dev *pdev = to_pci_dev(device);
6989 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006990
Heiner Kallweita92a0842018-01-08 21:39:13 +01006991 if (!netif_running(dev) || !netif_carrier_ok(dev))
6992 pm_schedule_suspend(device, 10000);
6993
6994 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006995}
6996
Alexey Dobriyan47145212009-12-14 18:00:08 -08006997static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006998 .suspend = rtl8169_suspend,
6999 .resume = rtl8169_resume,
7000 .freeze = rtl8169_suspend,
7001 .thaw = rtl8169_resume,
7002 .poweroff = rtl8169_suspend,
7003 .restore = rtl8169_resume,
7004 .runtime_suspend = rtl8169_runtime_suspend,
7005 .runtime_resume = rtl8169_runtime_resume,
7006 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007007};
7008
7009#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7010
7011#else /* !CONFIG_PM */
7012
7013#define RTL8169_PM_OPS NULL
7014
7015#endif /* !CONFIG_PM */
7016
David S. Miller1805b2f2011-10-24 18:18:09 -04007017static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7018{
David S. Miller1805b2f2011-10-24 18:18:09 -04007019 /* WoL fails with 8168b when the receiver is disabled. */
7020 switch (tp->mac_version) {
7021 case RTL_GIGA_MAC_VER_11:
7022 case RTL_GIGA_MAC_VER_12:
7023 case RTL_GIGA_MAC_VER_17:
7024 pci_clear_master(tp->pci_dev);
7025
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007026 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007027 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007028 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007029 break;
7030 default:
7031 break;
7032 }
7033}
7034
Francois Romieu1765f952008-09-13 17:21:40 +02007035static void rtl_shutdown(struct pci_dev *pdev)
7036{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007037 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007038 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007039
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007040 rtl8169_net_suspend(dev);
7041
Francois Romieucecb5fd2011-04-01 10:21:07 +02007042 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007043 rtl_rar_set(tp, dev->perm_addr);
7044
Hayes Wang92fc43b2011-07-06 15:58:03 +08007045 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007046
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007047 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007048 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007049 rtl_wol_suspend_quirk(tp);
7050 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007051 }
7052
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007053 pci_wake_from_d3(pdev, true);
7054 pci_set_power_state(pdev, PCI_D3hot);
7055 }
7056}
Francois Romieu5d06a992006-02-23 00:47:58 +01007057
Bill Pembertonbaf63292012-12-03 09:23:28 -05007058static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007059{
7060 struct net_device *dev = pci_get_drvdata(pdev);
7061 struct rtl8169_private *tp = netdev_priv(dev);
7062
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007063 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007064 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007065
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007066 netif_napi_del(&tp->napi);
7067
Francois Romieue27566e2012-03-08 09:54:01 +01007068 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007069 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007070
7071 rtl_release_firmware(tp);
7072
7073 if (pci_dev_run_wake(pdev))
7074 pm_runtime_get_noresume(&pdev->dev);
7075
7076 /* restore original MAC address */
7077 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007078}
7079
Francois Romieufa9c3852012-03-08 10:01:50 +01007080static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007081 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007082 .ndo_stop = rtl8169_close,
7083 .ndo_get_stats64 = rtl8169_get_stats64,
7084 .ndo_start_xmit = rtl8169_start_xmit,
7085 .ndo_tx_timeout = rtl8169_tx_timeout,
7086 .ndo_validate_addr = eth_validate_addr,
7087 .ndo_change_mtu = rtl8169_change_mtu,
7088 .ndo_fix_features = rtl8169_fix_features,
7089 .ndo_set_features = rtl8169_set_features,
7090 .ndo_set_mac_address = rtl_set_mac_address,
7091 .ndo_do_ioctl = rtl8169_ioctl,
7092 .ndo_set_rx_mode = rtl_set_rx_mode,
7093#ifdef CONFIG_NET_POLL_CONTROLLER
7094 .ndo_poll_controller = rtl8169_netpoll,
7095#endif
7096
7097};
7098
Francois Romieu31fa8b12012-03-08 10:09:40 +01007099static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007100 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007101 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007102 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007103 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007104 u8 default_ver;
7105} rtl_cfg_infos [] = {
7106 [RTL_CFG_0] = {
7107 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007108 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007109 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007110 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007111 .default_ver = RTL_GIGA_MAC_VER_01,
7112 },
7113 [RTL_CFG_1] = {
7114 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007115 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007116 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007117 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007118 .default_ver = RTL_GIGA_MAC_VER_11,
7119 },
7120 [RTL_CFG_2] = {
7121 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007122 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7123 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007124 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007125 .default_ver = RTL_GIGA_MAC_VER_13,
7126 }
7127};
7128
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007129static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007130{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007131 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007132
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007133 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007134 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7135 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7136 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007137 flags = PCI_IRQ_LEGACY;
7138 } else {
7139 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007140 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007141
7142 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007143}
7144
Hayes Wangc5583862012-07-02 17:23:22 +08007145DECLARE_RTL_COND(rtl_link_list_ready_cond)
7146{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007147 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007148}
7149
7150DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7151{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007152 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007153}
7154
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007155static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7156{
7157 struct rtl8169_private *tp = mii_bus->priv;
7158
7159 if (phyaddr > 0)
7160 return -ENODEV;
7161
7162 return rtl_readphy(tp, phyreg);
7163}
7164
7165static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7166 int phyreg, u16 val)
7167{
7168 struct rtl8169_private *tp = mii_bus->priv;
7169
7170 if (phyaddr > 0)
7171 return -ENODEV;
7172
7173 rtl_writephy(tp, phyreg, val);
7174
7175 return 0;
7176}
7177
7178static int r8169_mdio_register(struct rtl8169_private *tp)
7179{
7180 struct pci_dev *pdev = tp->pci_dev;
7181 struct phy_device *phydev;
7182 struct mii_bus *new_bus;
7183 int ret;
7184
7185 new_bus = devm_mdiobus_alloc(&pdev->dev);
7186 if (!new_bus)
7187 return -ENOMEM;
7188
7189 new_bus->name = "r8169";
7190 new_bus->priv = tp;
7191 new_bus->parent = &pdev->dev;
7192 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7193 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7194 PCI_DEVID(pdev->bus->number, pdev->devfn));
7195
7196 new_bus->read = r8169_mdio_read_reg;
7197 new_bus->write = r8169_mdio_write_reg;
7198
7199 ret = mdiobus_register(new_bus);
7200 if (ret)
7201 return ret;
7202
7203 phydev = mdiobus_get_phy(new_bus, 0);
7204 if (!phydev) {
7205 mdiobus_unregister(new_bus);
7206 return -ENODEV;
7207 }
7208
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007209 /* PHY will be woken up in rtl_open() */
7210 phy_suspend(phydev);
7211
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007212 tp->mii_bus = new_bus;
7213
7214 return 0;
7215}
7216
Bill Pembertonbaf63292012-12-03 09:23:28 -05007217static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007218{
Hayes Wangc5583862012-07-02 17:23:22 +08007219 u32 data;
7220
7221 tp->ocp_base = OCP_STD_PHY_BASE;
7222
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007223 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007224
7225 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7226 return;
7227
7228 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7229 return;
7230
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007231 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007232 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007233 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007234
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007235 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007236 data &= ~(1 << 14);
7237 r8168_mac_ocp_write(tp, 0xe8de, data);
7238
7239 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7240 return;
7241
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007242 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007243 data |= (1 << 15);
7244 r8168_mac_ocp_write(tp, 0xe8de, data);
7245
7246 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7247 return;
7248}
7249
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007250static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7251{
7252 rtl8168ep_stop_cmac(tp);
7253 rtl_hw_init_8168g(tp);
7254}
7255
Bill Pembertonbaf63292012-12-03 09:23:28 -05007256static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007257{
7258 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007259 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007260 rtl_hw_init_8168g(tp);
7261 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007262 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007263 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007264 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007265 default:
7266 break;
7267 }
7268}
7269
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007270/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
7271static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
7272{
7273 switch (tp->mac_version) {
7274 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7275 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
7276 return false;
7277 default:
7278 return true;
7279 }
7280}
7281
hayeswang929a0312014-09-16 11:40:47 +08007282static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007283{
7284 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007285 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007286 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007287 int chipset, region, i;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007288 int rc;
7289
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007290 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7291 if (!dev)
7292 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007293
7294 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007295 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007296 tp = netdev_priv(dev);
7297 tp->dev = dev;
7298 tp->pci_dev = pdev;
7299 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007300 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007301
Francois Romieu3b6cf252012-03-08 09:59:04 +01007302 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007303 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007304 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007305 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007306 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007307 }
7308
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007309 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007310 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007311
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007312 /* use first MMIO region */
7313 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7314 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007315 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007316 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007317 }
7318
7319 /* check for weird/broken PCI region reporting */
7320 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007321 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007322 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007323 }
7324
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007325 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007326 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007327 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007328 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007329 }
7330
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007331 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007332
7333 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007334 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007335
7336 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007337 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007338
Heiner Kallweite3972862018-06-29 08:07:04 +02007339 if (rtl_tbi_enabled(tp)) {
7340 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7341 return -ENODEV;
7342 }
7343
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007344 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007345
7346 if ((sizeof(dma_addr_t) > 4) &&
7347 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
7348 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01007349 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
7350 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007351
7352 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7353 if (!pci_is_pcie(pdev))
7354 tp->cp_cmd |= PCIDAC;
7355 dev->features |= NETIF_F_HIGHDMA;
7356 } else {
7357 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7358 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007359 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007360 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007361 }
7362 }
7363
Francois Romieu3b6cf252012-03-08 09:59:04 +01007364 rtl_init_rxcfg(tp);
7365
7366 rtl_irq_disable(tp);
7367
Hayes Wangc5583862012-07-02 17:23:22 +08007368 rtl_hw_initialize(tp);
7369
Francois Romieu3b6cf252012-03-08 09:59:04 +01007370 rtl_hw_reset(tp);
7371
7372 rtl_ack_events(tp, 0xffff);
7373
7374 pci_set_master(pdev);
7375
Francois Romieu3b6cf252012-03-08 09:59:04 +01007376 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007377 rtl_init_jumbo_ops(tp);
7378
7379 rtl8169_print_mac_version(tp);
7380
7381 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007382
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007383 rc = rtl_alloc_irq(tp);
7384 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007385 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007386 return rc;
7387 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007388
Heiner Kallweit18041b52018-07-24 22:21:04 +02007389 tp->saved_wolopts = __rtl8169_get_wol(tp);
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007390
Francois Romieu3b6cf252012-03-08 09:59:04 +01007391 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007392 u64_stats_init(&tp->rx_stats.syncp);
7393 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007394
7395 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007396 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007397 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007398 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7399 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007400 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007401 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007402
Heiner Kallweit353af852018-05-02 21:39:59 +02007403 if (is_valid_ether_addr(mac_addr))
7404 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007405 break;
7406 default:
7407 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007408 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007409 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007410 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007411
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007412 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007413 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007414
Heiner Kallweit37621492018-04-17 23:20:03 +02007415 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007416
7417 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7418 * properly for all devices */
7419 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007420 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007421
7422 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007423 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7424 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007425 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7426 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007427 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007428
hayeswang929a0312014-09-16 11:40:47 +08007429 tp->cp_cmd |= RxChkSum | RxVlan;
7430
7431 /*
7432 * Pretend we are using VLANs; This bypasses a nasty bug where
7433 * Interrupts stop flowing on high load on 8110SCd controllers.
7434 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007435 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007436 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007437 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007438
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007439 if (rtl_chip_supports_csum_v2(tp)) {
hayeswang5888d3f2014-07-11 16:25:56 +08007440 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007441 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007442 } else {
7443 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007444 }
hayeswang5888d3f2014-07-11 16:25:56 +08007445
Francois Romieu3b6cf252012-03-08 09:59:04 +01007446 dev->hw_features |= NETIF_F_RXALL;
7447 dev->hw_features |= NETIF_F_RXFCS;
7448
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007449 /* MTU range: 60 - hw-specific max */
7450 dev->min_mtu = ETH_ZLEN;
7451 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
7452
Francois Romieu3b6cf252012-03-08 09:59:04 +01007453 tp->hw_start = cfg->hw_start;
7454 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007455 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007456
Francois Romieu3b6cf252012-03-08 09:59:04 +01007457 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7458
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007459 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7460 &tp->counters_phys_addr,
7461 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007462 if (!tp->counters)
7463 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007464
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007465 pci_set_drvdata(pdev, dev);
7466
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007467 rc = r8169_mdio_register(tp);
7468 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007469 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007470
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007471 /* chip gets powered up in rtl_open() */
7472 rtl_pll_power_down(tp);
7473
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007474 rc = register_netdev(dev);
7475 if (rc)
7476 goto err_mdio_unregister;
7477
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007478 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7479 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007480 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007481 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01007482 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7483 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7484 "tx checksumming: %s]\n",
7485 rtl_chip_infos[chipset].jumbo_max,
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02007486 tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007487 }
7488
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007489 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007490 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007491
Heiner Kallweita92a0842018-01-08 21:39:13 +01007492 if (pci_dev_run_wake(pdev))
7493 pm_runtime_put_sync(&pdev->dev);
7494
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007495 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007496
7497err_mdio_unregister:
7498 mdiobus_unregister(tp->mii_bus);
7499 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007500}
7501
Linus Torvalds1da177e2005-04-16 15:20:36 -07007502static struct pci_driver rtl8169_pci_driver = {
7503 .name = MODULENAME,
7504 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007505 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007506 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007507 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007508 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007509};
7510
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007511module_pci_driver(rtl8169_pci_driver);