blob: 183eb82e9beb580742badd6f14c3976135360d0f [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
332 clock->vco = refclk * clock->m / clock->n;
333 clock->dot = clock->vco / clock->p;
334}
335
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300336/**
337 * Returns whether any output on the specified pipe is of the specified type
338 */
339static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
340{
341 struct drm_device *dev = crtc->dev;
342 struct intel_encoder *encoder;
343
344 for_each_encoder_on_crtc(dev, crtc, encoder)
345 if (encoder->type == type)
346 return true;
347
348 return false;
349}
350
Chris Wilson1b894b52010-12-14 20:04:54 +0000351static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
352 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800353{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356
357 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100358 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000359 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 limit = &intel_limits_ironlake_dual_lvds_100m;
361 else
362 limit = &intel_limits_ironlake_dual_lvds;
363 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_single_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_single_lvds;
368 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200369 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800371
372 return limit;
373}
374
Ma Ling044c7c42009-03-18 20:13:23 +0800375static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
376{
377 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 const intel_limit_t *limit;
379
380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100381 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700382 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 else
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
386 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392
393 return limit;
394}
395
Chris Wilson1b894b52010-12-14 20:04:54 +0000396static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800397{
398 struct drm_device *dev = crtc->dev;
399 const intel_limit_t *limit;
400
Eric Anholtbad720f2009-10-22 16:11:14 -0700401 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000402 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800403 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800404 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500405 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800408 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700410 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300411 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100412 } else if (!IS_GEN2(dev)) {
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
414 limit = &intel_limits_i9xx_lvds;
415 else
416 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 } else {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700419 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200420 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else
423 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800424 }
425 return limit;
426}
427
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500428/* m1 is reserved as 0 in Pineview, n is a ring counter */
429static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
Shaohua Li21778322009-02-23 15:19:16 +0800431 clock->m = clock->m2 + 2;
432 clock->p = clock->p1 * clock->p2;
433 clock->vco = refclk * clock->m / clock->n;
434 clock->dot = clock->vco / clock->p;
435}
436
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200437static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
438{
439 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
440}
441
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200442static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800443{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800445 clock->p = clock->p1 * clock->p2;
446 clock->vco = refclk * clock->m / (clock->n + 2);
447 clock->dot = clock->vco / clock->p;
448}
449
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800450#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800451/**
452 * Returns whether the given set of divisors are valid for a given refclk with
453 * the given connectors.
454 */
455
Chris Wilson1b894b52010-12-14 20:04:54 +0000456static bool intel_PLL_is_valid(struct drm_device *dev,
457 const intel_limit_t *limit,
458 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800459{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300460 if (clock->n < limit->n.min || limit->n.max < clock->n)
461 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800462 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400463 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800464 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400465 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300468
469 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
470 if (clock->m1 <= clock->m2)
471 INTELPllInvalid("m1 <= m2\n");
472
473 if (!IS_VALLEYVIEW(dev)) {
474 if (clock->p < limit->p.min || limit->p.max < clock->p)
475 INTELPllInvalid("p out of range\n");
476 if (clock->m < limit->m.min || limit->m.max < clock->m)
477 INTELPllInvalid("m out of range\n");
478 }
479
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700672{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300673 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300674 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300675 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300676 /* min update 19.2 MHz */
677 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300678 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700679
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 target *= 5; /* fast clock */
681
682 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700683
684 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300686 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300687 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300688 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700690 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300692 unsigned int ppm, diff;
693
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300694 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
695 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300696
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 vlv_clock(refclk, &clock);
698
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300699 if (!intel_PLL_is_valid(dev, limit,
700 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300701 continue;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 diff = abs(clock.dot - target);
704 ppm = div_u64(1000000ULL * diff, target);
705
706 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300708 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300709 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300711
Ville Syrjäläc6861222013-09-24 21:26:21 +0300712 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300713 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700716 }
717 }
718 }
719 }
720 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700721
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300722 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700723}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700724
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300725bool intel_crtc_active(struct drm_crtc *crtc)
726{
727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
728
729 /* Be paranoid as we can arrive here with only partial
730 * state retrieved from the hardware during setup.
731 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100732 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300733 * as Haswell has gained clock readout/fastboot support.
734 *
735 * We can ditch the crtc->fb check as soon as we can
736 * properly reconstruct framebuffers.
737 */
738 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100739 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300740}
741
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200742enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
743 enum pipe pipe)
744{
745 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
747
Daniel Vetter3b117c82013-04-17 20:15:07 +0200748 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200749}
750
Paulo Zanonia928d532012-05-04 17:18:15 -0300751static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
752{
753 struct drm_i915_private *dev_priv = dev->dev_private;
754 u32 frame, frame_reg = PIPEFRAME(pipe);
755
756 frame = I915_READ(frame_reg);
757
758 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
759 DRM_DEBUG_KMS("vblank wait timed out\n");
760}
761
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762/**
763 * intel_wait_for_vblank - wait for vblank on a given pipe
764 * @dev: drm device
765 * @pipe: pipe to wait for
766 *
767 * Wait for vblank to occur on a given pipe. Needed for various bits of
768 * mode setting code.
769 */
770void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800771{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800773 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700774
Paulo Zanonia928d532012-05-04 17:18:15 -0300775 if (INTEL_INFO(dev)->gen >= 5) {
776 ironlake_wait_for_vblank(dev, pipe);
777 return;
778 }
779
Chris Wilson300387c2010-09-05 20:25:43 +0100780 /* Clear existing vblank status. Note this will clear any other
781 * sticky status fields as well.
782 *
783 * This races with i915_driver_irq_handler() with the result
784 * that either function could miss a vblank event. Here it is not
785 * fatal, as we will either wait upon the next vblank interrupt or
786 * timeout. Generally speaking intel_wait_for_vblank() is only
787 * called during modeset at which time the GPU should be idle and
788 * should *not* be performing page flips and thus not waiting on
789 * vblanks...
790 * Currently, the result of us stealing a vblank from the irq
791 * handler is that a single frame will be skipped during swapbuffers.
792 */
793 I915_WRITE(pipestat_reg,
794 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
795
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700796 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100797 if (wait_for(I915_READ(pipestat_reg) &
798 PIPE_VBLANK_INTERRUPT_STATUS,
799 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700800 DRM_DEBUG_KMS("vblank wait timed out\n");
801}
802
Keith Packardab7ad7f2010-10-03 00:33:06 -0700803/*
804 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 * @dev: drm device
806 * @pipe: pipe to wait for
807 *
808 * After disabling a pipe, we can't wait for vblank in the usual way,
809 * spinning on the vblank interrupt status bit, since we won't actually
810 * see an interrupt when the pipe is disabled.
811 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700812 * On Gen4 and above:
813 * wait for the pipe register state bit to turn off
814 *
815 * Otherwise:
816 * wait for the display line value to settle (it usually
817 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100818 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700819 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700821{
822 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200823 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
824 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700825
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200827 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700828
Keith Packardab7ad7f2010-10-03 00:33:06 -0700829 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100830 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
831 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200832 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300834 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100835 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 unsigned long timeout = jiffies + msecs_to_jiffies(100);
837
Paulo Zanoni837ba002012-05-04 17:18:14 -0300838 if (IS_GEN2(dev))
839 line_mask = DSL_LINEMASK_GEN2;
840 else
841 line_mask = DSL_LINEMASK_GEN3;
842
Keith Packardab7ad7f2010-10-03 00:33:06 -0700843 /* Wait for the display line to settle */
844 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300845 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700846 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300847 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 time_after(timeout, jiffies));
849 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200850 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800852}
853
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000854/*
855 * ibx_digital_port_connected - is the specified port connected?
856 * @dev_priv: i915 private structure
857 * @port: the port to test
858 *
859 * Returns true if @port is connected, false otherwise.
860 */
861bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
862 struct intel_digital_port *port)
863{
864 u32 bit;
865
Damien Lespiauc36346e2012-12-13 16:09:03 +0000866 if (HAS_PCH_IBX(dev_priv->dev)) {
867 switch(port->port) {
868 case PORT_B:
869 bit = SDE_PORTB_HOTPLUG;
870 break;
871 case PORT_C:
872 bit = SDE_PORTC_HOTPLUG;
873 break;
874 case PORT_D:
875 bit = SDE_PORTD_HOTPLUG;
876 break;
877 default:
878 return true;
879 }
880 } else {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG_CPT;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG_CPT;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG_CPT;
890 break;
891 default:
892 return true;
893 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000894 }
895
896 return I915_READ(SDEISR) & bit;
897}
898
Jesse Barnesb24e7172011-01-04 15:09:30 -0800899static const char *state_string(bool enabled)
900{
901 return enabled ? "on" : "off";
902}
903
904/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200905void assert_pll(struct drm_i915_private *dev_priv,
906 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800907{
908 int reg;
909 u32 val;
910 bool cur_state;
911
912 reg = DPLL(pipe);
913 val = I915_READ(reg);
914 cur_state = !!(val & DPLL_VCO_ENABLE);
915 WARN(cur_state != state,
916 "PLL state assertion failure (expected %s, current %s)\n",
917 state_string(state), state_string(cur_state));
918}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800919
Jani Nikula23538ef2013-08-27 15:12:22 +0300920/* XXX: the dsi pll is shared between MIPI DSI ports */
921static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
922{
923 u32 val;
924 bool cur_state;
925
926 mutex_lock(&dev_priv->dpio_lock);
927 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
928 mutex_unlock(&dev_priv->dpio_lock);
929
930 cur_state = val & DSI_PLL_VCO_EN;
931 WARN(cur_state != state,
932 "DSI PLL state assertion failure (expected %s, current %s)\n",
933 state_string(state), state_string(cur_state));
934}
935#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
936#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
937
Daniel Vetter55607e82013-06-16 21:42:39 +0200938struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200939intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800940{
Daniel Vettere2b78262013-06-07 23:10:03 +0200941 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
942
Daniel Vettera43f6e02013-06-07 23:10:32 +0200943 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200944 return NULL;
945
Daniel Vettera43f6e02013-06-07 23:10:32 +0200946 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200947}
948
Jesse Barnesb24e7172011-01-04 15:09:30 -0800949/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200950void assert_shared_dpll(struct drm_i915_private *dev_priv,
951 struct intel_shared_dpll *pll,
952 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800953{
Jesse Barnes040484a2011-01-03 12:14:26 -0800954 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200955 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800956
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300957 if (HAS_PCH_LPT(dev_priv->dev)) {
958 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
959 return;
960 }
961
Chris Wilson92b27b02012-05-20 18:10:50 +0100962 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200963 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100964 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100965
Daniel Vetter53589012013-06-05 13:34:16 +0200966 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100967 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200968 "%s assertion failure (expected %s, current %s)\n",
969 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800970}
Jesse Barnes040484a2011-01-03 12:14:26 -0800971
972static void assert_fdi_tx(struct drm_i915_private *dev_priv,
973 enum pipe pipe, bool state)
974{
975 int reg;
976 u32 val;
977 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200978 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
979 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800980
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200981 if (HAS_DDI(dev_priv->dev)) {
982 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200983 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300984 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200985 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300986 } else {
987 reg = FDI_TX_CTL(pipe);
988 val = I915_READ(reg);
989 cur_state = !!(val & FDI_TX_ENABLE);
990 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800991 WARN(cur_state != state,
992 "FDI TX state assertion failure (expected %s, current %s)\n",
993 state_string(state), state_string(cur_state));
994}
995#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
996#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
997
998static void assert_fdi_rx(struct drm_i915_private *dev_priv,
999 enum pipe pipe, bool state)
1000{
1001 int reg;
1002 u32 val;
1003 bool cur_state;
1004
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001005 reg = FDI_RX_CTL(pipe);
1006 val = I915_READ(reg);
1007 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001008 WARN(cur_state != state,
1009 "FDI RX state assertion failure (expected %s, current %s)\n",
1010 state_string(state), state_string(cur_state));
1011}
1012#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1013#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1014
1015static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1016 enum pipe pipe)
1017{
1018 int reg;
1019 u32 val;
1020
1021 /* ILK FDI PLL is always enabled */
1022 if (dev_priv->info->gen == 5)
1023 return;
1024
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001025 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001026 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001027 return;
1028
Jesse Barnes040484a2011-01-03 12:14:26 -08001029 reg = FDI_TX_CTL(pipe);
1030 val = I915_READ(reg);
1031 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1032}
1033
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001036{
1037 int reg;
1038 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001039 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001040
1041 reg = FDI_RX_CTL(pipe);
1042 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001043 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1044 WARN(cur_state != state,
1045 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1046 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001047}
1048
Jesse Barnesea0760c2011-01-04 15:09:32 -08001049static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1050 enum pipe pipe)
1051{
1052 int pp_reg, lvds_reg;
1053 u32 val;
1054 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001055 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001056
1057 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1058 pp_reg = PCH_PP_CONTROL;
1059 lvds_reg = PCH_LVDS;
1060 } else {
1061 pp_reg = PP_CONTROL;
1062 lvds_reg = LVDS;
1063 }
1064
1065 val = I915_READ(pp_reg);
1066 if (!(val & PANEL_POWER_ON) ||
1067 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1068 locked = false;
1069
1070 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1071 panel_pipe = PIPE_B;
1072
1073 WARN(panel_pipe == pipe && locked,
1074 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001075 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001076}
1077
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001078static void assert_cursor(struct drm_i915_private *dev_priv,
1079 enum pipe pipe, bool state)
1080{
1081 struct drm_device *dev = dev_priv->dev;
1082 bool cur_state;
1083
1084 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1085 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1086 else if (IS_845G(dev) || IS_I865G(dev))
1087 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1088 else
1089 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1090
1091 WARN(cur_state != state,
1092 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1093 pipe_name(pipe), state_string(state), state_string(cur_state));
1094}
1095#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1096#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1097
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001098void assert_pipe(struct drm_i915_private *dev_priv,
1099 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100{
1101 int reg;
1102 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001103 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001104 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1105 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Daniel Vetter8e636782012-01-22 01:36:48 +01001107 /* if we need the pipe A quirk it must be always on */
1108 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1109 state = true;
1110
Paulo Zanonib97186f2013-05-03 12:15:36 -03001111 if (!intel_display_power_enabled(dev_priv->dev,
1112 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001113 cur_state = false;
1114 } else {
1115 reg = PIPECONF(cpu_transcoder);
1116 val = I915_READ(reg);
1117 cur_state = !!(val & PIPECONF_ENABLE);
1118 }
1119
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001120 WARN(cur_state != state,
1121 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001122 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001123}
1124
Chris Wilson931872f2012-01-16 23:01:13 +00001125static void assert_plane(struct drm_i915_private *dev_priv,
1126 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001127{
1128 int reg;
1129 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001130 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001131
1132 reg = DSPCNTR(plane);
1133 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001134 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1135 WARN(cur_state != state,
1136 "plane %c assertion failure (expected %s, current %s)\n",
1137 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138}
1139
Chris Wilson931872f2012-01-16 23:01:13 +00001140#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1141#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1142
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1144 enum pipe pipe)
1145{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001146 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001147 int reg, i;
1148 u32 val;
1149 int cur_pipe;
1150
Ville Syrjälä653e1022013-06-04 13:49:05 +03001151 /* Primary planes are fixed to pipes on gen4+ */
1152 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001153 reg = DSPCNTR(pipe);
1154 val = I915_READ(reg);
1155 WARN((val & DISPLAY_PLANE_ENABLE),
1156 "plane %c assertion failure, should be disabled but not\n",
1157 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001158 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001159 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001160
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001162 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 reg = DSPCNTR(i);
1164 val = I915_READ(reg);
1165 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1166 DISPPLANE_SEL_PIPE_SHIFT;
1167 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001168 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1169 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001170 }
1171}
1172
Jesse Barnes19332d72013-03-28 09:55:38 -07001173static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1174 enum pipe pipe)
1175{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001176 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001177 int reg, i;
1178 u32 val;
1179
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001180 if (IS_VALLEYVIEW(dev)) {
1181 for (i = 0; i < dev_priv->num_plane; i++) {
1182 reg = SPCNTR(pipe, i);
1183 val = I915_READ(reg);
1184 WARN((val & SP_ENABLE),
1185 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1186 sprite_name(pipe, i), pipe_name(pipe));
1187 }
1188 } else if (INTEL_INFO(dev)->gen >= 7) {
1189 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001190 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001192 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001193 plane_name(pipe), pipe_name(pipe));
1194 } else if (INTEL_INFO(dev)->gen >= 5) {
1195 reg = DVSCNTR(pipe);
1196 val = I915_READ(reg);
1197 WARN((val & DVS_ENABLE),
1198 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1199 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001200 }
1201}
1202
Jesse Barnes92f25842011-01-04 15:09:34 -08001203static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1204{
1205 u32 val;
1206 bool enabled;
1207
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001208 if (HAS_PCH_LPT(dev_priv->dev)) {
1209 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1210 return;
1211 }
1212
Jesse Barnes92f25842011-01-04 15:09:34 -08001213 val = I915_READ(PCH_DREF_CONTROL);
1214 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1215 DREF_SUPERSPREAD_SOURCE_MASK));
1216 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1217}
1218
Daniel Vetterab9412b2013-05-03 11:49:46 +02001219static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1220 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001221{
1222 int reg;
1223 u32 val;
1224 bool enabled;
1225
Daniel Vetterab9412b2013-05-03 11:49:46 +02001226 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001227 val = I915_READ(reg);
1228 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 WARN(enabled,
1230 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1231 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001232}
1233
Keith Packard4e634382011-08-06 10:39:45 -07001234static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1235 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001236{
1237 if ((val & DP_PORT_EN) == 0)
1238 return false;
1239
1240 if (HAS_PCH_CPT(dev_priv->dev)) {
1241 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1242 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1243 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1244 return false;
1245 } else {
1246 if ((val & DP_PIPE_MASK) != (pipe << 30))
1247 return false;
1248 }
1249 return true;
1250}
1251
Keith Packard1519b992011-08-06 10:35:34 -07001252static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1253 enum pipe pipe, u32 val)
1254{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001255 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001256 return false;
1257
1258 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001259 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001260 return false;
1261 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001262 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001263 return false;
1264 }
1265 return true;
1266}
1267
1268static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1269 enum pipe pipe, u32 val)
1270{
1271 if ((val & LVDS_PORT_EN) == 0)
1272 return false;
1273
1274 if (HAS_PCH_CPT(dev_priv->dev)) {
1275 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1276 return false;
1277 } else {
1278 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1279 return false;
1280 }
1281 return true;
1282}
1283
1284static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1285 enum pipe pipe, u32 val)
1286{
1287 if ((val & ADPA_DAC_ENABLE) == 0)
1288 return false;
1289 if (HAS_PCH_CPT(dev_priv->dev)) {
1290 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1291 return false;
1292 } else {
1293 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1294 return false;
1295 }
1296 return true;
1297}
1298
Jesse Barnes291906f2011-02-02 12:28:03 -08001299static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001300 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001301{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001302 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001303 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001304 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001305 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001306
Daniel Vetter75c5da22012-09-10 21:58:29 +02001307 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1308 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001309 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001310}
1311
1312static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1313 enum pipe pipe, int reg)
1314{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001315 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001316 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001317 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001318 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001319
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001320 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001321 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001322 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001323}
1324
1325static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1326 enum pipe pipe)
1327{
1328 int reg;
1329 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001330
Keith Packardf0575e92011-07-25 22:12:43 -07001331 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1332 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1333 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001334
1335 reg = PCH_ADPA;
1336 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001337 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001338 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001339 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001340
1341 reg = PCH_LVDS;
1342 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001343 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001344 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001345 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001346
Paulo Zanonie2debe92013-02-18 19:00:27 -03001347 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1348 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1349 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001350}
1351
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001352static void intel_init_dpio(struct drm_device *dev)
1353{
1354 struct drm_i915_private *dev_priv = dev->dev_private;
1355
1356 if (!IS_VALLEYVIEW(dev))
1357 return;
1358
1359 /*
1360 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1361 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1362 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1363 * b. The other bits such as sfr settings / modesel may all be set
1364 * to 0.
1365 *
1366 * This should only be done on init and resume from S3 with both
1367 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1368 */
1369 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1370}
1371
Daniel Vetter426115c2013-07-11 22:13:42 +02001372static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001373{
Daniel Vetter426115c2013-07-11 22:13:42 +02001374 struct drm_device *dev = crtc->base.dev;
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376 int reg = DPLL(crtc->pipe);
1377 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001378
Daniel Vetter426115c2013-07-11 22:13:42 +02001379 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001380
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001381 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001382 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1383
1384 /* PLL is protected by panel, make sure we can write it */
1385 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001386 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001387
Daniel Vetter426115c2013-07-11 22:13:42 +02001388 I915_WRITE(reg, dpll);
1389 POSTING_READ(reg);
1390 udelay(150);
1391
1392 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1393 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1394
1395 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1396 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001397
1398 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001399 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001400 POSTING_READ(reg);
1401 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001402 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001403 POSTING_READ(reg);
1404 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001405 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001406 POSTING_READ(reg);
1407 udelay(150); /* wait for warmup */
1408}
1409
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001410static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001411{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001412 struct drm_device *dev = crtc->base.dev;
1413 struct drm_i915_private *dev_priv = dev->dev_private;
1414 int reg = DPLL(crtc->pipe);
1415 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001417 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001418
1419 /* No really, not for ILK+ */
1420 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001421
1422 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001423 if (IS_MOBILE(dev) && !IS_I830(dev))
1424 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001425
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001426 I915_WRITE(reg, dpll);
1427
1428 /* Wait for the clocks to stabilize. */
1429 POSTING_READ(reg);
1430 udelay(150);
1431
1432 if (INTEL_INFO(dev)->gen >= 4) {
1433 I915_WRITE(DPLL_MD(crtc->pipe),
1434 crtc->config.dpll_hw_state.dpll_md);
1435 } else {
1436 /* The pixel multiplier can only be updated once the
1437 * DPLL is enabled and the clocks are stable.
1438 *
1439 * So write it again.
1440 */
1441 I915_WRITE(reg, dpll);
1442 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001443
1444 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001445 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001446 POSTING_READ(reg);
1447 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001448 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001449 POSTING_READ(reg);
1450 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001451 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001452 POSTING_READ(reg);
1453 udelay(150); /* wait for warmup */
1454}
1455
1456/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001457 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001458 * @dev_priv: i915 private structure
1459 * @pipe: pipe PLL to disable
1460 *
1461 * Disable the PLL for @pipe, making sure the pipe is off first.
1462 *
1463 * Note! This is for pre-ILK only.
1464 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001465static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001466{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001467 /* Don't disable pipe A or pipe A PLLs if needed */
1468 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1469 return;
1470
1471 /* Make sure the pipe isn't still relying on us */
1472 assert_pipe_disabled(dev_priv, pipe);
1473
Daniel Vetter50b44a42013-06-05 13:34:33 +02001474 I915_WRITE(DPLL(pipe), 0);
1475 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001476}
1477
Jesse Barnesf6071162013-10-01 10:41:38 -07001478static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1479{
1480 u32 val = 0;
1481
1482 /* Make sure the pipe isn't still relying on us */
1483 assert_pipe_disabled(dev_priv, pipe);
1484
1485 /* Leave integrated clock source enabled */
1486 if (pipe == PIPE_B)
1487 val = DPLL_INTEGRATED_CRI_CLK_VLV;
1488 I915_WRITE(DPLL(pipe), val);
1489 POSTING_READ(DPLL(pipe));
1490}
1491
Jesse Barnes89b667f2013-04-18 14:51:36 -07001492void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1493{
1494 u32 port_mask;
1495
1496 if (!port)
1497 port_mask = DPLL_PORTB_READY_MASK;
1498 else
1499 port_mask = DPLL_PORTC_READY_MASK;
1500
1501 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1502 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1503 'B' + port, I915_READ(DPLL(0)));
1504}
1505
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001506/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001507 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001508 * @dev_priv: i915 private structure
1509 * @pipe: pipe PLL to enable
1510 *
1511 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1512 * drives the transcoder clock.
1513 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001514static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001515{
Daniel Vettere2b78262013-06-07 23:10:03 +02001516 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1517 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001518
Chris Wilson48da64a2012-05-13 20:16:12 +01001519 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001520 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001521 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001522 return;
1523
1524 if (WARN_ON(pll->refcount == 0))
1525 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001526
Daniel Vetter46edb022013-06-05 13:34:12 +02001527 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1528 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001529 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001530
Daniel Vettercdbd2312013-06-05 13:34:03 +02001531 if (pll->active++) {
1532 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001533 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001534 return;
1535 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001536 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001537
Daniel Vetter46edb022013-06-05 13:34:12 +02001538 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001539 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001540 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001541}
1542
Daniel Vettere2b78262013-06-07 23:10:03 +02001543static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001544{
Daniel Vettere2b78262013-06-07 23:10:03 +02001545 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1546 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001547
Jesse Barnes92f25842011-01-04 15:09:34 -08001548 /* PCH only available on ILK+ */
1549 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001550 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001551 return;
1552
Chris Wilson48da64a2012-05-13 20:16:12 +01001553 if (WARN_ON(pll->refcount == 0))
1554 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001555
Daniel Vetter46edb022013-06-05 13:34:12 +02001556 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1557 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001558 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001559
Chris Wilson48da64a2012-05-13 20:16:12 +01001560 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001561 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563 }
1564
Daniel Vettere9d69442013-06-05 13:34:15 +02001565 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001566 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001567 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001568 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001569
Daniel Vetter46edb022013-06-05 13:34:12 +02001570 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001571 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001572 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001573}
1574
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001575static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001577{
Daniel Vetter23670b322012-11-01 09:15:30 +01001578 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001579 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001581 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001582
1583 /* PCH only available on ILK+ */
1584 BUG_ON(dev_priv->info->gen < 5);
1585
1586 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001587 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001588 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001589
1590 /* FDI must be feeding us bits for PCH ports */
1591 assert_fdi_tx_enabled(dev_priv, pipe);
1592 assert_fdi_rx_enabled(dev_priv, pipe);
1593
Daniel Vetter23670b322012-11-01 09:15:30 +01001594 if (HAS_PCH_CPT(dev)) {
1595 /* Workaround: Set the timing override bit before enabling the
1596 * pch transcoder. */
1597 reg = TRANS_CHICKEN2(pipe);
1598 val = I915_READ(reg);
1599 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1600 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001601 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001602
Daniel Vetterab9412b2013-05-03 11:49:46 +02001603 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001604 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001605 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001606
1607 if (HAS_PCH_IBX(dev_priv->dev)) {
1608 /*
1609 * make the BPC in transcoder be consistent with
1610 * that in pipeconf reg.
1611 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001612 val &= ~PIPECONF_BPC_MASK;
1613 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001614 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001615
1616 val &= ~TRANS_INTERLACE_MASK;
1617 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001618 if (HAS_PCH_IBX(dev_priv->dev) &&
1619 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1620 val |= TRANS_LEGACY_INTERLACED_ILK;
1621 else
1622 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001623 else
1624 val |= TRANS_PROGRESSIVE;
1625
Jesse Barnes040484a2011-01-03 12:14:26 -08001626 I915_WRITE(reg, val | TRANS_ENABLE);
1627 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001628 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001629}
1630
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001631static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001632 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001633{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001634 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001635
1636 /* PCH only available on ILK+ */
1637 BUG_ON(dev_priv->info->gen < 5);
1638
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001640 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001641 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001642
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001643 /* Workaround: set timing override bit. */
1644 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001645 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001646 I915_WRITE(_TRANSA_CHICKEN2, val);
1647
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001648 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001649 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001650
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001651 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1652 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001653 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001654 else
1655 val |= TRANS_PROGRESSIVE;
1656
Daniel Vetterab9412b2013-05-03 11:49:46 +02001657 I915_WRITE(LPT_TRANSCONF, val);
1658 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001659 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001660}
1661
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001662static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1663 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001664{
Daniel Vetter23670b322012-11-01 09:15:30 +01001665 struct drm_device *dev = dev_priv->dev;
1666 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001667
1668 /* FDI relies on the transcoder */
1669 assert_fdi_tx_disabled(dev_priv, pipe);
1670 assert_fdi_rx_disabled(dev_priv, pipe);
1671
Jesse Barnes291906f2011-02-02 12:28:03 -08001672 /* Ports must be off as well */
1673 assert_pch_ports_disabled(dev_priv, pipe);
1674
Daniel Vetterab9412b2013-05-03 11:49:46 +02001675 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676 val = I915_READ(reg);
1677 val &= ~TRANS_ENABLE;
1678 I915_WRITE(reg, val);
1679 /* wait for PCH transcoder off, transcoder state */
1680 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001681 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001682
1683 if (!HAS_PCH_IBX(dev)) {
1684 /* Workaround: Clear the timing override chicken bit again. */
1685 reg = TRANS_CHICKEN2(pipe);
1686 val = I915_READ(reg);
1687 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1688 I915_WRITE(reg, val);
1689 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001690}
1691
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001692static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001693{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001694 u32 val;
1695
Daniel Vetterab9412b2013-05-03 11:49:46 +02001696 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001697 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001700 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001701 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001702
1703 /* Workaround: clear timing override bit. */
1704 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001705 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001706 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001707}
1708
1709/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001710 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001711 * @dev_priv: i915 private structure
1712 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001713 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001714 *
1715 * Enable @pipe, making sure that various hardware specific requirements
1716 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1717 *
1718 * @pipe should be %PIPE_A or %PIPE_B.
1719 *
1720 * Will wait until the pipe is actually running (i.e. first vblank) before
1721 * returning.
1722 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001723static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001724 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001725{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001726 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1727 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001728 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001729 int reg;
1730 u32 val;
1731
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001732 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001733 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001734 assert_sprites_disabled(dev_priv, pipe);
1735
Paulo Zanoni681e5812012-12-06 11:12:38 -02001736 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001737 pch_transcoder = TRANSCODER_A;
1738 else
1739 pch_transcoder = pipe;
1740
Jesse Barnesb24e7172011-01-04 15:09:30 -08001741 /*
1742 * A pipe without a PLL won't actually be able to drive bits from
1743 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1744 * need the check.
1745 */
1746 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001747 if (dsi)
1748 assert_dsi_pll_enabled(dev_priv);
1749 else
1750 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001751 else {
1752 if (pch_port) {
1753 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001754 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001755 assert_fdi_tx_pll_enabled(dev_priv,
1756 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001757 }
1758 /* FIXME: assert CPU port conditions for SNB+ */
1759 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001760
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001761 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001763 if (val & PIPECONF_ENABLE)
1764 return;
1765
1766 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001767 intel_wait_for_vblank(dev_priv->dev, pipe);
1768}
1769
1770/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001771 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001772 * @dev_priv: i915 private structure
1773 * @pipe: pipe to disable
1774 *
1775 * Disable @pipe, making sure that various hardware specific requirements
1776 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1777 *
1778 * @pipe should be %PIPE_A or %PIPE_B.
1779 *
1780 * Will wait until the pipe has shut down before returning.
1781 */
1782static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1783 enum pipe pipe)
1784{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001785 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1786 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001787 int reg;
1788 u32 val;
1789
1790 /*
1791 * Make sure planes won't keep trying to pump pixels to us,
1792 * or we might hang the display.
1793 */
1794 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001795 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001796 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797
1798 /* Don't disable pipe A or pipe A PLLs if needed */
1799 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1800 return;
1801
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001802 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001804 if ((val & PIPECONF_ENABLE) == 0)
1805 return;
1806
1807 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1809}
1810
Keith Packardd74362c2011-07-28 14:47:14 -07001811/*
1812 * Plane regs are double buffered, going from enabled->disabled needs a
1813 * trigger in order to latch. The display address reg provides this.
1814 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001815void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001816 enum plane plane)
1817{
Damien Lespiau14f86142012-10-29 15:24:49 +00001818 if (dev_priv->info->gen >= 4)
1819 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1820 else
1821 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001822}
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824/**
1825 * intel_enable_plane - enable a display plane on a given pipe
1826 * @dev_priv: i915 private structure
1827 * @plane: plane to enable
1828 * @pipe: pipe being fed
1829 *
1830 * Enable @plane on @pipe, making sure that @pipe is running first.
1831 */
1832static void intel_enable_plane(struct drm_i915_private *dev_priv,
1833 enum plane plane, enum pipe pipe)
1834{
1835 int reg;
1836 u32 val;
1837
1838 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1839 assert_pipe_enabled(dev_priv, pipe);
1840
1841 reg = DSPCNTR(plane);
1842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if (val & DISPLAY_PLANE_ENABLE)
1844 return;
1845
1846 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001847 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001848 intel_wait_for_vblank(dev_priv->dev, pipe);
1849}
1850
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851/**
1852 * intel_disable_plane - disable a display plane
1853 * @dev_priv: i915 private structure
1854 * @plane: plane to disable
1855 * @pipe: pipe consuming the data
1856 *
1857 * Disable @plane; should be an independent operation.
1858 */
1859static void intel_disable_plane(struct drm_i915_private *dev_priv,
1860 enum plane plane, enum pipe pipe)
1861{
1862 int reg;
1863 u32 val;
1864
1865 reg = DSPCNTR(plane);
1866 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001867 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1868 return;
1869
1870 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871 intel_flush_display_plane(dev_priv, plane);
1872 intel_wait_for_vblank(dev_priv->dev, pipe);
1873}
1874
Chris Wilson693db182013-03-05 14:52:39 +00001875static bool need_vtd_wa(struct drm_device *dev)
1876{
1877#ifdef CONFIG_INTEL_IOMMU
1878 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1879 return true;
1880#endif
1881 return false;
1882}
1883
Chris Wilson127bd2a2010-07-23 23:32:05 +01001884int
Chris Wilson48b956c2010-09-14 12:50:34 +01001885intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001887 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888{
Chris Wilsonce453d82011-02-21 14:43:56 +00001889 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001890 u32 alignment;
1891 int ret;
1892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001894 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001895 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1896 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001897 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001898 alignment = 4 * 1024;
1899 else
1900 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 break;
1902 case I915_TILING_X:
1903 /* pin() will align the object as required by fence */
1904 alignment = 0;
1905 break;
1906 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001907 /* Despite that we check this in framebuffer_init userspace can
1908 * screw us over and change the tiling after the fact. Only
1909 * pinned buffers can't change their tiling. */
1910 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 return -EINVAL;
1912 default:
1913 BUG();
1914 }
1915
Chris Wilson693db182013-03-05 14:52:39 +00001916 /* Note that the w/a also requires 64 PTE of padding following the
1917 * bo. We currently fill all unused PTE with the shadow page and so
1918 * we should always have valid PTE following the scanout preventing
1919 * the VT-d warning.
1920 */
1921 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1922 alignment = 256 * 1024;
1923
Chris Wilsonce453d82011-02-21 14:43:56 +00001924 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001925 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001926 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001927 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928
1929 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930 * fence, whereas 965+ only requires a fence if using
1931 * framebuffer compression. For simplicity, we always install
1932 * a fence as the cost is not that onerous.
1933 */
Chris Wilson06d98132012-04-17 15:31:24 +01001934 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001935 if (ret)
1936 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001937
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001938 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
Chris Wilsonce453d82011-02-21 14:43:56 +00001940 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001942
1943err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001944 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001945err_interruptible:
1946 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001947 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948}
1949
Chris Wilson1690e1e2011-12-14 13:57:08 +01001950void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951{
1952 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001953 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001954}
1955
Daniel Vetterc2c75132012-07-05 12:17:30 +02001956/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001958unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1959 unsigned int tiling_mode,
1960 unsigned int cpp,
1961 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001962{
Chris Wilsonbc752862013-02-21 20:04:31 +00001963 if (tiling_mode != I915_TILING_NONE) {
1964 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001965
Chris Wilsonbc752862013-02-21 20:04:31 +00001966 tile_rows = *y / 8;
1967 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968
Chris Wilsonbc752862013-02-21 20:04:31 +00001969 tiles = *x / (512/cpp);
1970 *x %= 512/cpp;
1971
1972 return tile_rows * pitch * 8 + tiles * 4096;
1973 } else {
1974 unsigned int offset;
1975
1976 offset = *y * pitch + *x * cpp;
1977 *y = 0;
1978 *x = (offset & 4095) / cpp;
1979 return offset & -4096;
1980 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981}
1982
Jesse Barnes17638cd2011-06-24 12:19:23 -07001983static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1984 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001985{
1986 struct drm_device *dev = crtc->dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1989 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001990 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001991 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001992 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001993 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001994 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001995
1996 switch (plane) {
1997 case 0:
1998 case 1:
1999 break;
2000 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002001 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002002 return -EINVAL;
2003 }
2004
2005 intel_fb = to_intel_framebuffer(fb);
2006 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002007
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 reg = DSPCNTR(plane);
2009 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002010 /* Mask out pixel format bits in case we change it */
2011 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 switch (fb->pixel_format) {
2013 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002014 dspcntr |= DISPPLANE_8BPP;
2015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002016 case DRM_FORMAT_XRGB1555:
2017 case DRM_FORMAT_ARGB1555:
2018 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002019 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002020 case DRM_FORMAT_RGB565:
2021 dspcntr |= DISPPLANE_BGRX565;
2022 break;
2023 case DRM_FORMAT_XRGB8888:
2024 case DRM_FORMAT_ARGB8888:
2025 dspcntr |= DISPPLANE_BGRX888;
2026 break;
2027 case DRM_FORMAT_XBGR8888:
2028 case DRM_FORMAT_ABGR8888:
2029 dspcntr |= DISPPLANE_RGBX888;
2030 break;
2031 case DRM_FORMAT_XRGB2101010:
2032 case DRM_FORMAT_ARGB2101010:
2033 dspcntr |= DISPPLANE_BGRX101010;
2034 break;
2035 case DRM_FORMAT_XBGR2101010:
2036 case DRM_FORMAT_ABGR2101010:
2037 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 break;
2039 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002040 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002041 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002042
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002043 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002045 dspcntr |= DISPPLANE_TILED;
2046 else
2047 dspcntr &= ~DISPPLANE_TILED;
2048 }
2049
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002050 if (IS_G4X(dev))
2051 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2052
Chris Wilson5eddb702010-09-11 13:48:45 +01002053 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002054
Daniel Vettere506a0c2012-07-05 12:17:29 +02002055 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002056
Daniel Vetterc2c75132012-07-05 12:17:30 +02002057 if (INTEL_INFO(dev)->gen >= 4) {
2058 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002059 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2060 fb->bits_per_pixel / 8,
2061 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002062 linear_offset -= intel_crtc->dspaddr_offset;
2063 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002064 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002065 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002066
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002067 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2068 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2069 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002070 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002071 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002072 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002073 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002075 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002076 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002077 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002078 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002079
Jesse Barnes17638cd2011-06-24 12:19:23 -07002080 return 0;
2081}
2082
2083static int ironlake_update_plane(struct drm_crtc *crtc,
2084 struct drm_framebuffer *fb, int x, int y)
2085{
2086 struct drm_device *dev = crtc->dev;
2087 struct drm_i915_private *dev_priv = dev->dev_private;
2088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2089 struct intel_framebuffer *intel_fb;
2090 struct drm_i915_gem_object *obj;
2091 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002092 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002093 u32 dspcntr;
2094 u32 reg;
2095
2096 switch (plane) {
2097 case 0:
2098 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002099 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002100 break;
2101 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002102 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002103 return -EINVAL;
2104 }
2105
2106 intel_fb = to_intel_framebuffer(fb);
2107 obj = intel_fb->obj;
2108
2109 reg = DSPCNTR(plane);
2110 dspcntr = I915_READ(reg);
2111 /* Mask out pixel format bits in case we change it */
2112 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002113 switch (fb->pixel_format) {
2114 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 dspcntr |= DISPPLANE_8BPP;
2116 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002117 case DRM_FORMAT_RGB565:
2118 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002119 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002120 case DRM_FORMAT_XRGB8888:
2121 case DRM_FORMAT_ARGB8888:
2122 dspcntr |= DISPPLANE_BGRX888;
2123 break;
2124 case DRM_FORMAT_XBGR8888:
2125 case DRM_FORMAT_ABGR8888:
2126 dspcntr |= DISPPLANE_RGBX888;
2127 break;
2128 case DRM_FORMAT_XRGB2101010:
2129 case DRM_FORMAT_ARGB2101010:
2130 dspcntr |= DISPPLANE_BGRX101010;
2131 break;
2132 case DRM_FORMAT_XBGR2101010:
2133 case DRM_FORMAT_ABGR2101010:
2134 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002135 break;
2136 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002137 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002138 }
2139
2140 if (obj->tiling_mode != I915_TILING_NONE)
2141 dspcntr |= DISPPLANE_TILED;
2142 else
2143 dspcntr &= ~DISPPLANE_TILED;
2144
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002145 if (IS_HASWELL(dev))
2146 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2147 else
2148 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002149
2150 I915_WRITE(reg, dspcntr);
2151
Daniel Vettere506a0c2012-07-05 12:17:29 +02002152 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002153 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002154 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2155 fb->bits_per_pixel / 8,
2156 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002157 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002158
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002159 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2160 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2161 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002162 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002163 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002164 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002165 if (IS_HASWELL(dev)) {
2166 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2167 } else {
2168 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2169 I915_WRITE(DSPLINOFF(plane), linear_offset);
2170 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002171 POSTING_READ(reg);
2172
2173 return 0;
2174}
2175
2176/* Assume fb object is pinned & idle & fenced and just update base pointers */
2177static int
2178intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2179 int x, int y, enum mode_set_atomic state)
2180{
2181 struct drm_device *dev = crtc->dev;
2182 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002183
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002184 if (dev_priv->display.disable_fbc)
2185 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002186 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002187
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002188 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002189}
2190
Ville Syrjälä96a02912013-02-18 19:08:49 +02002191void intel_display_handle_reset(struct drm_device *dev)
2192{
2193 struct drm_i915_private *dev_priv = dev->dev_private;
2194 struct drm_crtc *crtc;
2195
2196 /*
2197 * Flips in the rings have been nuked by the reset,
2198 * so complete all pending flips so that user space
2199 * will get its events and not get stuck.
2200 *
2201 * Also update the base address of all primary
2202 * planes to the the last fb to make sure we're
2203 * showing the correct fb after a reset.
2204 *
2205 * Need to make two loops over the crtcs so that we
2206 * don't try to grab a crtc mutex before the
2207 * pending_flip_queue really got woken up.
2208 */
2209
2210 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2212 enum plane plane = intel_crtc->plane;
2213
2214 intel_prepare_page_flip(dev, plane);
2215 intel_finish_page_flip_plane(dev, plane);
2216 }
2217
2218 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2220
2221 mutex_lock(&crtc->mutex);
2222 if (intel_crtc->active)
2223 dev_priv->display.update_plane(crtc, crtc->fb,
2224 crtc->x, crtc->y);
2225 mutex_unlock(&crtc->mutex);
2226 }
2227}
2228
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002229static int
Chris Wilson14667a42012-04-03 17:58:35 +01002230intel_finish_fb(struct drm_framebuffer *old_fb)
2231{
2232 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2233 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2234 bool was_interruptible = dev_priv->mm.interruptible;
2235 int ret;
2236
Chris Wilson14667a42012-04-03 17:58:35 +01002237 /* Big Hammer, we also need to ensure that any pending
2238 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2239 * current scanout is retired before unpinning the old
2240 * framebuffer.
2241 *
2242 * This should only fail upon a hung GPU, in which case we
2243 * can safely continue.
2244 */
2245 dev_priv->mm.interruptible = false;
2246 ret = i915_gem_object_finish_gpu(obj);
2247 dev_priv->mm.interruptible = was_interruptible;
2248
2249 return ret;
2250}
2251
Ville Syrjälä198598d2012-10-31 17:50:24 +02002252static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2253{
2254 struct drm_device *dev = crtc->dev;
2255 struct drm_i915_master_private *master_priv;
2256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2257
2258 if (!dev->primary->master)
2259 return;
2260
2261 master_priv = dev->primary->master->driver_priv;
2262 if (!master_priv->sarea_priv)
2263 return;
2264
2265 switch (intel_crtc->pipe) {
2266 case 0:
2267 master_priv->sarea_priv->pipeA_x = x;
2268 master_priv->sarea_priv->pipeA_y = y;
2269 break;
2270 case 1:
2271 master_priv->sarea_priv->pipeB_x = x;
2272 master_priv->sarea_priv->pipeB_y = y;
2273 break;
2274 default:
2275 break;
2276 }
2277}
2278
Chris Wilson14667a42012-04-03 17:58:35 +01002279static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002280intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002281 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002282{
2283 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002284 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002286 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002287 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002288
2289 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002290 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002291 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002292 return 0;
2293 }
2294
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002295 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002296 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2297 plane_name(intel_crtc->plane),
2298 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002300 }
2301
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002302 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002303 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002304 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002305 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002306 if (ret != 0) {
2307 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002308 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002309 return ret;
2310 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002311
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002312 /*
2313 * Update pipe size and adjust fitter if needed: the reason for this is
2314 * that in compute_mode_changes we check the native mode (not the pfit
2315 * mode) to see if we can flip rather than do a full mode set. In the
2316 * fastboot case, we'll flip, but if we don't update the pipesrc and
2317 * pfit state, we'll end up with a big fb scanned out into the wrong
2318 * sized surface.
2319 *
2320 * To fix this properly, we need to hoist the checks up into
2321 * compute_mode_changes (or above), check the actual pfit state and
2322 * whether the platform allows pfit disable with pipe active, and only
2323 * then update the pipesrc and pfit state, even on the flip path.
2324 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002325 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002326 const struct drm_display_mode *adjusted_mode =
2327 &intel_crtc->config.adjusted_mode;
2328
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002329 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002330 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2331 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002332 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002333 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2334 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2335 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2336 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2337 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2338 }
2339 }
2340
Daniel Vetter94352cf2012-07-05 22:51:56 +02002341 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002342 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002343 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002344 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002345 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002346 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002347 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002348
Daniel Vetter94352cf2012-07-05 22:51:56 +02002349 old_fb = crtc->fb;
2350 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002351 crtc->x = x;
2352 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002353
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002354 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002355 if (intel_crtc->active && old_fb != fb)
2356 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002357 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002358 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002359
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002360 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002361 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002362 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002363
Ville Syrjälä198598d2012-10-31 17:50:24 +02002364 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002365
2366 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002367}
2368
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002369static void intel_fdi_normal_train(struct drm_crtc *crtc)
2370{
2371 struct drm_device *dev = crtc->dev;
2372 struct drm_i915_private *dev_priv = dev->dev_private;
2373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2374 int pipe = intel_crtc->pipe;
2375 u32 reg, temp;
2376
2377 /* enable normal train */
2378 reg = FDI_TX_CTL(pipe);
2379 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002380 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002381 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2382 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002383 } else {
2384 temp &= ~FDI_LINK_TRAIN_NONE;
2385 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002386 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002387 I915_WRITE(reg, temp);
2388
2389 reg = FDI_RX_CTL(pipe);
2390 temp = I915_READ(reg);
2391 if (HAS_PCH_CPT(dev)) {
2392 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2393 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2394 } else {
2395 temp &= ~FDI_LINK_TRAIN_NONE;
2396 temp |= FDI_LINK_TRAIN_NONE;
2397 }
2398 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2399
2400 /* wait one idle pattern time */
2401 POSTING_READ(reg);
2402 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002403
2404 /* IVB wants error correction enabled */
2405 if (IS_IVYBRIDGE(dev))
2406 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2407 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002408}
2409
Daniel Vetter1e833f42013-02-19 22:31:57 +01002410static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2411{
2412 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2413}
2414
Daniel Vetter01a415f2012-10-27 15:58:40 +02002415static void ivb_modeset_global_resources(struct drm_device *dev)
2416{
2417 struct drm_i915_private *dev_priv = dev->dev_private;
2418 struct intel_crtc *pipe_B_crtc =
2419 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2420 struct intel_crtc *pipe_C_crtc =
2421 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2422 uint32_t temp;
2423
Daniel Vetter1e833f42013-02-19 22:31:57 +01002424 /*
2425 * When everything is off disable fdi C so that we could enable fdi B
2426 * with all lanes. Note that we don't care about enabled pipes without
2427 * an enabled pch encoder.
2428 */
2429 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2430 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002431 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2432 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2433
2434 temp = I915_READ(SOUTH_CHICKEN1);
2435 temp &= ~FDI_BC_BIFURCATION_SELECT;
2436 DRM_DEBUG_KMS("disabling fdi C rx\n");
2437 I915_WRITE(SOUTH_CHICKEN1, temp);
2438 }
2439}
2440
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441/* The FDI link training functions for ILK/Ibexpeak. */
2442static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2443{
2444 struct drm_device *dev = crtc->dev;
2445 struct drm_i915_private *dev_priv = dev->dev_private;
2446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2447 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002448 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002450
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002451 /* FDI needs bits from pipe & plane first */
2452 assert_pipe_enabled(dev_priv, pipe);
2453 assert_plane_enabled(dev_priv, plane);
2454
Adam Jacksone1a44742010-06-25 15:32:14 -04002455 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2456 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 reg = FDI_RX_IMR(pipe);
2458 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002459 temp &= ~FDI_RX_SYMBOL_LOCK;
2460 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 I915_WRITE(reg, temp);
2462 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002463 udelay(150);
2464
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002466 reg = FDI_TX_CTL(pipe);
2467 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002468 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2469 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 temp &= ~FDI_LINK_TRAIN_NONE;
2471 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 reg = FDI_RX_CTL(pipe);
2475 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002476 temp &= ~FDI_LINK_TRAIN_NONE;
2477 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2479
2480 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481 udelay(150);
2482
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002483 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002484 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2485 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2486 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002487
Chris Wilson5eddb702010-09-11 13:48:45 +01002488 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002489 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2492
2493 if ((temp & FDI_RX_BIT_LOCK)) {
2494 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002495 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496 break;
2497 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002498 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002499 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002500 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501
2502 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 reg = FDI_TX_CTL(pipe);
2504 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 temp &= ~FDI_LINK_TRAIN_NONE;
2506 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 reg = FDI_RX_CTL(pipe);
2510 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 temp &= ~FDI_LINK_TRAIN_NONE;
2512 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 I915_WRITE(reg, temp);
2514
2515 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 udelay(150);
2517
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002519 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2522
2523 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 DRM_DEBUG_KMS("FDI train 2 done.\n");
2526 break;
2527 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002529 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531
2532 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002533
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534}
2535
Akshay Joshi0206e352011-08-16 15:34:10 -04002536static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2538 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2539 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2540 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2541};
2542
2543/* The FDI link training functions for SNB/Cougarpoint. */
2544static void gen6_fdi_link_train(struct drm_crtc *crtc)
2545{
2546 struct drm_device *dev = crtc->dev;
2547 struct drm_i915_private *dev_priv = dev->dev_private;
2548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2549 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002550 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551
Adam Jacksone1a44742010-06-25 15:32:14 -04002552 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2553 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 reg = FDI_RX_IMR(pipe);
2555 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002556 temp &= ~FDI_RX_SYMBOL_LOCK;
2557 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 I915_WRITE(reg, temp);
2559
2560 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002561 udelay(150);
2562
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002564 reg = FDI_TX_CTL(pipe);
2565 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002566 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2567 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568 temp &= ~FDI_LINK_TRAIN_NONE;
2569 temp |= FDI_LINK_TRAIN_PATTERN_1;
2570 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2571 /* SNB-B */
2572 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574
Daniel Vetterd74cf322012-10-26 10:58:13 +02002575 I915_WRITE(FDI_RX_MISC(pipe),
2576 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2577
Chris Wilson5eddb702010-09-11 13:48:45 +01002578 reg = FDI_RX_CTL(pipe);
2579 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580 if (HAS_PCH_CPT(dev)) {
2581 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2582 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2583 } else {
2584 temp &= ~FDI_LINK_TRAIN_NONE;
2585 temp |= FDI_LINK_TRAIN_PATTERN_1;
2586 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2588
2589 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002590 udelay(150);
2591
Akshay Joshi0206e352011-08-16 15:34:10 -04002592 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_TX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2596 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002597 I915_WRITE(reg, temp);
2598
2599 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600 udelay(500);
2601
Sean Paulfa37d392012-03-02 12:53:39 -05002602 for (retry = 0; retry < 5; retry++) {
2603 reg = FDI_RX_IIR(pipe);
2604 temp = I915_READ(reg);
2605 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2606 if (temp & FDI_RX_BIT_LOCK) {
2607 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2608 DRM_DEBUG_KMS("FDI train 1 done.\n");
2609 break;
2610 }
2611 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002612 }
Sean Paulfa37d392012-03-02 12:53:39 -05002613 if (retry < 5)
2614 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 }
2616 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002617 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002618
2619 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002620 reg = FDI_TX_CTL(pipe);
2621 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002622 temp &= ~FDI_LINK_TRAIN_NONE;
2623 temp |= FDI_LINK_TRAIN_PATTERN_2;
2624 if (IS_GEN6(dev)) {
2625 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2626 /* SNB-B */
2627 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2628 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002629 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630
Chris Wilson5eddb702010-09-11 13:48:45 +01002631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633 if (HAS_PCH_CPT(dev)) {
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2636 } else {
2637 temp &= ~FDI_LINK_TRAIN_NONE;
2638 temp |= FDI_LINK_TRAIN_PATTERN_2;
2639 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 I915_WRITE(reg, temp);
2641
2642 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002643 udelay(150);
2644
Akshay Joshi0206e352011-08-16 15:34:10 -04002645 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 I915_WRITE(reg, temp);
2651
2652 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653 udelay(500);
2654
Sean Paulfa37d392012-03-02 12:53:39 -05002655 for (retry = 0; retry < 5; retry++) {
2656 reg = FDI_RX_IIR(pipe);
2657 temp = I915_READ(reg);
2658 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2659 if (temp & FDI_RX_SYMBOL_LOCK) {
2660 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2661 DRM_DEBUG_KMS("FDI train 2 done.\n");
2662 break;
2663 }
2664 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 }
Sean Paulfa37d392012-03-02 12:53:39 -05002666 if (retry < 5)
2667 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668 }
2669 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002671
2672 DRM_DEBUG_KMS("FDI train done.\n");
2673}
2674
Jesse Barnes357555c2011-04-28 15:09:55 -07002675/* Manual link training for Ivy Bridge A0 parts */
2676static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2677{
2678 struct drm_device *dev = crtc->dev;
2679 struct drm_i915_private *dev_priv = dev->dev_private;
2680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2681 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002682 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002683
2684 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2685 for train result */
2686 reg = FDI_RX_IMR(pipe);
2687 temp = I915_READ(reg);
2688 temp &= ~FDI_RX_SYMBOL_LOCK;
2689 temp &= ~FDI_RX_BIT_LOCK;
2690 I915_WRITE(reg, temp);
2691
2692 POSTING_READ(reg);
2693 udelay(150);
2694
Daniel Vetter01a415f2012-10-27 15:58:40 +02002695 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2696 I915_READ(FDI_RX_IIR(pipe)));
2697
Jesse Barnes139ccd32013-08-19 11:04:55 -07002698 /* Try each vswing and preemphasis setting twice before moving on */
2699 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2700 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002701 reg = FDI_TX_CTL(pipe);
2702 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002703 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2704 temp &= ~FDI_TX_ENABLE;
2705 I915_WRITE(reg, temp);
2706
2707 reg = FDI_RX_CTL(pipe);
2708 temp = I915_READ(reg);
2709 temp &= ~FDI_LINK_TRAIN_AUTO;
2710 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2711 temp &= ~FDI_RX_ENABLE;
2712 I915_WRITE(reg, temp);
2713
2714 /* enable CPU FDI TX and PCH FDI RX */
2715 reg = FDI_TX_CTL(pipe);
2716 temp = I915_READ(reg);
2717 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2718 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2719 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002720 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002721 temp |= snb_b_fdi_train_param[j/2];
2722 temp |= FDI_COMPOSITE_SYNC;
2723 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2724
2725 I915_WRITE(FDI_RX_MISC(pipe),
2726 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2727
2728 reg = FDI_RX_CTL(pipe);
2729 temp = I915_READ(reg);
2730 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2731 temp |= FDI_COMPOSITE_SYNC;
2732 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2733
2734 POSTING_READ(reg);
2735 udelay(1); /* should be 0.5us */
2736
2737 for (i = 0; i < 4; i++) {
2738 reg = FDI_RX_IIR(pipe);
2739 temp = I915_READ(reg);
2740 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2741
2742 if (temp & FDI_RX_BIT_LOCK ||
2743 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2744 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2745 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2746 i);
2747 break;
2748 }
2749 udelay(1); /* should be 0.5us */
2750 }
2751 if (i == 4) {
2752 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2753 continue;
2754 }
2755
2756 /* Train 2 */
2757 reg = FDI_TX_CTL(pipe);
2758 temp = I915_READ(reg);
2759 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2760 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2761 I915_WRITE(reg, temp);
2762
2763 reg = FDI_RX_CTL(pipe);
2764 temp = I915_READ(reg);
2765 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2766 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002767 I915_WRITE(reg, temp);
2768
2769 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002770 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002771
Jesse Barnes139ccd32013-08-19 11:04:55 -07002772 for (i = 0; i < 4; i++) {
2773 reg = FDI_RX_IIR(pipe);
2774 temp = I915_READ(reg);
2775 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002776
Jesse Barnes139ccd32013-08-19 11:04:55 -07002777 if (temp & FDI_RX_SYMBOL_LOCK ||
2778 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2779 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2780 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2781 i);
2782 goto train_done;
2783 }
2784 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002785 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002786 if (i == 4)
2787 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002788 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002789
Jesse Barnes139ccd32013-08-19 11:04:55 -07002790train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002791 DRM_DEBUG_KMS("FDI train done.\n");
2792}
2793
Daniel Vetter88cefb62012-08-12 19:27:14 +02002794static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002795{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002796 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002797 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002798 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002799 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002800
Jesse Barnesc64e3112010-09-10 11:27:03 -07002801
Jesse Barnes0e23b992010-09-10 11:10:00 -07002802 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002803 reg = FDI_RX_CTL(pipe);
2804 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002805 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2806 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002807 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002808 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2809
2810 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002811 udelay(200);
2812
2813 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 temp = I915_READ(reg);
2815 I915_WRITE(reg, temp | FDI_PCDCLK);
2816
2817 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002818 udelay(200);
2819
Paulo Zanoni20749732012-11-23 15:30:38 -02002820 /* Enable CPU FDI TX PLL, always on for Ironlake */
2821 reg = FDI_TX_CTL(pipe);
2822 temp = I915_READ(reg);
2823 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2824 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002825
Paulo Zanoni20749732012-11-23 15:30:38 -02002826 POSTING_READ(reg);
2827 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002828 }
2829}
2830
Daniel Vetter88cefb62012-08-12 19:27:14 +02002831static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2832{
2833 struct drm_device *dev = intel_crtc->base.dev;
2834 struct drm_i915_private *dev_priv = dev->dev_private;
2835 int pipe = intel_crtc->pipe;
2836 u32 reg, temp;
2837
2838 /* Switch from PCDclk to Rawclk */
2839 reg = FDI_RX_CTL(pipe);
2840 temp = I915_READ(reg);
2841 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2842
2843 /* Disable CPU FDI TX PLL */
2844 reg = FDI_TX_CTL(pipe);
2845 temp = I915_READ(reg);
2846 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2847
2848 POSTING_READ(reg);
2849 udelay(100);
2850
2851 reg = FDI_RX_CTL(pipe);
2852 temp = I915_READ(reg);
2853 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2854
2855 /* Wait for the clocks to turn off. */
2856 POSTING_READ(reg);
2857 udelay(100);
2858}
2859
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002860static void ironlake_fdi_disable(struct drm_crtc *crtc)
2861{
2862 struct drm_device *dev = crtc->dev;
2863 struct drm_i915_private *dev_priv = dev->dev_private;
2864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2865 int pipe = intel_crtc->pipe;
2866 u32 reg, temp;
2867
2868 /* disable CPU FDI tx and PCH FDI rx */
2869 reg = FDI_TX_CTL(pipe);
2870 temp = I915_READ(reg);
2871 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2872 POSTING_READ(reg);
2873
2874 reg = FDI_RX_CTL(pipe);
2875 temp = I915_READ(reg);
2876 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002877 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002878 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2879
2880 POSTING_READ(reg);
2881 udelay(100);
2882
2883 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002884 if (HAS_PCH_IBX(dev)) {
2885 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002886 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002887
2888 /* still set train pattern 1 */
2889 reg = FDI_TX_CTL(pipe);
2890 temp = I915_READ(reg);
2891 temp &= ~FDI_LINK_TRAIN_NONE;
2892 temp |= FDI_LINK_TRAIN_PATTERN_1;
2893 I915_WRITE(reg, temp);
2894
2895 reg = FDI_RX_CTL(pipe);
2896 temp = I915_READ(reg);
2897 if (HAS_PCH_CPT(dev)) {
2898 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2899 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2900 } else {
2901 temp &= ~FDI_LINK_TRAIN_NONE;
2902 temp |= FDI_LINK_TRAIN_PATTERN_1;
2903 }
2904 /* BPC in FDI rx is consistent with that in PIPECONF */
2905 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002906 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002907 I915_WRITE(reg, temp);
2908
2909 POSTING_READ(reg);
2910 udelay(100);
2911}
2912
Chris Wilson5bb61642012-09-27 21:25:58 +01002913static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2914{
2915 struct drm_device *dev = crtc->dev;
2916 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002918 unsigned long flags;
2919 bool pending;
2920
Ville Syrjälä10d83732013-01-29 18:13:34 +02002921 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2922 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002923 return false;
2924
2925 spin_lock_irqsave(&dev->event_lock, flags);
2926 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2927 spin_unlock_irqrestore(&dev->event_lock, flags);
2928
2929 return pending;
2930}
2931
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002932static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2933{
Chris Wilson0f911282012-04-17 10:05:38 +01002934 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002935 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002936
2937 if (crtc->fb == NULL)
2938 return;
2939
Daniel Vetter2c10d572012-12-20 21:24:07 +01002940 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2941
Chris Wilson5bb61642012-09-27 21:25:58 +01002942 wait_event(dev_priv->pending_flip_queue,
2943 !intel_crtc_has_pending_flip(crtc));
2944
Chris Wilson0f911282012-04-17 10:05:38 +01002945 mutex_lock(&dev->struct_mutex);
2946 intel_finish_fb(crtc->fb);
2947 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002948}
2949
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002950/* Program iCLKIP clock to the desired frequency */
2951static void lpt_program_iclkip(struct drm_crtc *crtc)
2952{
2953 struct drm_device *dev = crtc->dev;
2954 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002955 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002956 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2957 u32 temp;
2958
Daniel Vetter09153002012-12-12 14:06:44 +01002959 mutex_lock(&dev_priv->dpio_lock);
2960
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002961 /* It is necessary to ungate the pixclk gate prior to programming
2962 * the divisors, and gate it back when it is done.
2963 */
2964 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2965
2966 /* Disable SSCCTL */
2967 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002968 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2969 SBI_SSCCTL_DISABLE,
2970 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002971
2972 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002973 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002974 auxdiv = 1;
2975 divsel = 0x41;
2976 phaseinc = 0x20;
2977 } else {
2978 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01002979 * but the adjusted_mode->crtc_clock in in KHz. To get the
2980 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981 * convert the virtual clock precision to KHz here for higher
2982 * precision.
2983 */
2984 u32 iclk_virtual_root_freq = 172800 * 1000;
2985 u32 iclk_pi_range = 64;
2986 u32 desired_divisor, msb_divisor_value, pi_value;
2987
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002988 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989 msb_divisor_value = desired_divisor / iclk_pi_range;
2990 pi_value = desired_divisor % iclk_pi_range;
2991
2992 auxdiv = 0;
2993 divsel = msb_divisor_value - 2;
2994 phaseinc = pi_value;
2995 }
2996
2997 /* This should not happen with any sane values */
2998 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2999 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3000 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3001 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3002
3003 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003004 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003005 auxdiv,
3006 divsel,
3007 phasedir,
3008 phaseinc);
3009
3010 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003011 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003012 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3013 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3014 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3015 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3016 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3017 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003018 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003019
3020 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003021 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003022 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3023 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003024 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003025
3026 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003027 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003028 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003029 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003030
3031 /* Wait for initialization time */
3032 udelay(24);
3033
3034 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003035
3036 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003037}
3038
Daniel Vetter275f01b22013-05-03 11:49:47 +02003039static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3040 enum pipe pch_transcoder)
3041{
3042 struct drm_device *dev = crtc->base.dev;
3043 struct drm_i915_private *dev_priv = dev->dev_private;
3044 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3045
3046 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3047 I915_READ(HTOTAL(cpu_transcoder)));
3048 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3049 I915_READ(HBLANK(cpu_transcoder)));
3050 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3051 I915_READ(HSYNC(cpu_transcoder)));
3052
3053 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3054 I915_READ(VTOTAL(cpu_transcoder)));
3055 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3056 I915_READ(VBLANK(cpu_transcoder)));
3057 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3058 I915_READ(VSYNC(cpu_transcoder)));
3059 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3060 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3061}
3062
Jesse Barnesf67a5592011-01-05 10:31:48 -08003063/*
3064 * Enable PCH resources required for PCH ports:
3065 * - PCH PLLs
3066 * - FDI training & RX/TX
3067 * - update transcoder timings
3068 * - DP transcoding bits
3069 * - transcoder
3070 */
3071static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003072{
3073 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003074 struct drm_i915_private *dev_priv = dev->dev_private;
3075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3076 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003077 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003078
Daniel Vetterab9412b2013-05-03 11:49:46 +02003079 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003080
Daniel Vettercd986ab2012-10-26 10:58:12 +02003081 /* Write the TU size bits before fdi link training, so that error
3082 * detection works. */
3083 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3084 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3085
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003086 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003087 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003088
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003089 /* We need to program the right clock selection before writing the pixel
3090 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003091 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003092 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003093
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003094 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003095 temp |= TRANS_DPLL_ENABLE(pipe);
3096 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003097 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003098 temp |= sel;
3099 else
3100 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003101 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003102 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003104 /* XXX: pch pll's can be enabled any time before we enable the PCH
3105 * transcoder, and we actually should do this to not upset any PCH
3106 * transcoder that already use the clock when we share it.
3107 *
3108 * Note that enable_shared_dpll tries to do the right thing, but
3109 * get_shared_dpll unconditionally resets the pll - we need that to have
3110 * the right LVDS enable sequence. */
3111 ironlake_enable_shared_dpll(intel_crtc);
3112
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003113 /* set transcoder timing, panel must allow it */
3114 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003115 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003116
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003117 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003118
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003119 /* For PCH DP, enable TRANS_DP_CTL */
3120 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003121 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3122 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003123 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003124 reg = TRANS_DP_CTL(pipe);
3125 temp = I915_READ(reg);
3126 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003127 TRANS_DP_SYNC_MASK |
3128 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003129 temp |= (TRANS_DP_OUTPUT_ENABLE |
3130 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003131 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003132
3133 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003134 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003135 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003136 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003137
3138 switch (intel_trans_dp_port_sel(crtc)) {
3139 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003141 break;
3142 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003144 break;
3145 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003146 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003147 break;
3148 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003149 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003150 }
3151
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003153 }
3154
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003155 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003156}
3157
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003158static void lpt_pch_enable(struct drm_crtc *crtc)
3159{
3160 struct drm_device *dev = crtc->dev;
3161 struct drm_i915_private *dev_priv = dev->dev_private;
3162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003163 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003164
Daniel Vetterab9412b2013-05-03 11:49:46 +02003165 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003166
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003167 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003168
Paulo Zanoni0540e482012-10-31 18:12:40 -02003169 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003170 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003171
Paulo Zanoni937bb612012-10-31 18:12:47 -02003172 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003173}
3174
Daniel Vettere2b78262013-06-07 23:10:03 +02003175static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003176{
Daniel Vettere2b78262013-06-07 23:10:03 +02003177 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003178
3179 if (pll == NULL)
3180 return;
3181
3182 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003183 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003184 return;
3185 }
3186
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003187 if (--pll->refcount == 0) {
3188 WARN_ON(pll->on);
3189 WARN_ON(pll->active);
3190 }
3191
Daniel Vettera43f6e02013-06-07 23:10:32 +02003192 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003193}
3194
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003195static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003196{
Daniel Vettere2b78262013-06-07 23:10:03 +02003197 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3198 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3199 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003200
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003201 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003202 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3203 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003204 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003205 }
3206
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003207 if (HAS_PCH_IBX(dev_priv->dev)) {
3208 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003209 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003210 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003211
Daniel Vetter46edb022013-06-05 13:34:12 +02003212 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3213 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003214
3215 goto found;
3216 }
3217
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003218 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3219 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003220
3221 /* Only want to check enabled timings first */
3222 if (pll->refcount == 0)
3223 continue;
3224
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003225 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3226 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003227 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003228 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003229 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003230
3231 goto found;
3232 }
3233 }
3234
3235 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003236 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3237 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003238 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003239 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3240 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003241 goto found;
3242 }
3243 }
3244
3245 return NULL;
3246
3247found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003248 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003249 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3250 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003251
Daniel Vettercdbd2312013-06-05 13:34:03 +02003252 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003253 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3254 sizeof(pll->hw_state));
3255
Daniel Vetter46edb022013-06-05 13:34:12 +02003256 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003257 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003258 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003259
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003260 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003261 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003262 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003263
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003264 return pll;
3265}
3266
Daniel Vettera1520312013-05-03 11:49:50 +02003267static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003268{
3269 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003270 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003271 u32 temp;
3272
3273 temp = I915_READ(dslreg);
3274 udelay(500);
3275 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003276 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003277 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003278 }
3279}
3280
Jesse Barnesb074cec2013-04-25 12:55:02 -07003281static void ironlake_pfit_enable(struct intel_crtc *crtc)
3282{
3283 struct drm_device *dev = crtc->base.dev;
3284 struct drm_i915_private *dev_priv = dev->dev_private;
3285 int pipe = crtc->pipe;
3286
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003287 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003288 /* Force use of hard-coded filter coefficients
3289 * as some pre-programmed values are broken,
3290 * e.g. x201.
3291 */
3292 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3293 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3294 PF_PIPE_SEL_IVB(pipe));
3295 else
3296 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3297 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3298 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003299 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003300}
3301
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003302static void intel_enable_planes(struct drm_crtc *crtc)
3303{
3304 struct drm_device *dev = crtc->dev;
3305 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3306 struct intel_plane *intel_plane;
3307
3308 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3309 if (intel_plane->pipe == pipe)
3310 intel_plane_restore(&intel_plane->base);
3311}
3312
3313static void intel_disable_planes(struct drm_crtc *crtc)
3314{
3315 struct drm_device *dev = crtc->dev;
3316 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3317 struct intel_plane *intel_plane;
3318
3319 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3320 if (intel_plane->pipe == pipe)
3321 intel_plane_disable(&intel_plane->base);
3322}
3323
Paulo Zanonid77e4532013-09-24 13:52:55 -03003324static void hsw_enable_ips(struct intel_crtc *crtc)
3325{
3326 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3327
3328 if (!crtc->config.ips_enabled)
3329 return;
3330
3331 /* We can only enable IPS after we enable a plane and wait for a vblank.
3332 * We guarantee that the plane is enabled by calling intel_enable_ips
3333 * only after intel_enable_plane. And intel_enable_plane already waits
3334 * for a vblank, so all we need to do here is to enable the IPS bit. */
3335 assert_plane_enabled(dev_priv, crtc->plane);
3336 I915_WRITE(IPS_CTL, IPS_ENABLE);
3337}
3338
3339static void hsw_disable_ips(struct intel_crtc *crtc)
3340{
3341 struct drm_device *dev = crtc->base.dev;
3342 struct drm_i915_private *dev_priv = dev->dev_private;
3343
3344 if (!crtc->config.ips_enabled)
3345 return;
3346
3347 assert_plane_enabled(dev_priv, crtc->plane);
3348 I915_WRITE(IPS_CTL, 0);
3349 POSTING_READ(IPS_CTL);
3350
3351 /* We need to wait for a vblank before we can disable the plane. */
3352 intel_wait_for_vblank(dev, crtc->pipe);
3353}
3354
3355/** Loads the palette/gamma unit for the CRTC with the prepared values */
3356static void intel_crtc_load_lut(struct drm_crtc *crtc)
3357{
3358 struct drm_device *dev = crtc->dev;
3359 struct drm_i915_private *dev_priv = dev->dev_private;
3360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3361 enum pipe pipe = intel_crtc->pipe;
3362 int palreg = PALETTE(pipe);
3363 int i;
3364 bool reenable_ips = false;
3365
3366 /* The clocks have to be on to load the palette. */
3367 if (!crtc->enabled || !intel_crtc->active)
3368 return;
3369
3370 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3371 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3372 assert_dsi_pll_enabled(dev_priv);
3373 else
3374 assert_pll_enabled(dev_priv, pipe);
3375 }
3376
3377 /* use legacy palette for Ironlake */
3378 if (HAS_PCH_SPLIT(dev))
3379 palreg = LGC_PALETTE(pipe);
3380
3381 /* Workaround : Do not read or write the pipe palette/gamma data while
3382 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3383 */
3384 if (intel_crtc->config.ips_enabled &&
3385 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3386 GAMMA_MODE_MODE_SPLIT)) {
3387 hsw_disable_ips(intel_crtc);
3388 reenable_ips = true;
3389 }
3390
3391 for (i = 0; i < 256; i++) {
3392 I915_WRITE(palreg + 4 * i,
3393 (intel_crtc->lut_r[i] << 16) |
3394 (intel_crtc->lut_g[i] << 8) |
3395 intel_crtc->lut_b[i]);
3396 }
3397
3398 if (reenable_ips)
3399 hsw_enable_ips(intel_crtc);
3400}
3401
Jesse Barnesf67a5592011-01-05 10:31:48 -08003402static void ironlake_crtc_enable(struct drm_crtc *crtc)
3403{
3404 struct drm_device *dev = crtc->dev;
3405 struct drm_i915_private *dev_priv = dev->dev_private;
3406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003407 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003408 int pipe = intel_crtc->pipe;
3409 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003410
Daniel Vetter08a48462012-07-02 11:43:47 +02003411 WARN_ON(!crtc->enabled);
3412
Jesse Barnesf67a5592011-01-05 10:31:48 -08003413 if (intel_crtc->active)
3414 return;
3415
3416 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003417
3418 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3419 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3420
Daniel Vetterf6736a12013-06-05 13:34:30 +02003421 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003422 if (encoder->pre_enable)
3423 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003424
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003425 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003426 /* Note: FDI PLL enabling _must_ be done before we enable the
3427 * cpu pipes, hence this is separate from all the other fdi/pch
3428 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003429 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003430 } else {
3431 assert_fdi_tx_disabled(dev_priv, pipe);
3432 assert_fdi_rx_disabled(dev_priv, pipe);
3433 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003434
Jesse Barnesb074cec2013-04-25 12:55:02 -07003435 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003436
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003437 /*
3438 * On ILK+ LUT must be loaded before the pipe is running but with
3439 * clocks enabled
3440 */
3441 intel_crtc_load_lut(crtc);
3442
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003443 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003444 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003445 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003446 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003447 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003448 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003449
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003450 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003451 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003452
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003453 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003454 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003455 mutex_unlock(&dev->struct_mutex);
3456
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003457 for_each_encoder_on_crtc(dev, crtc, encoder)
3458 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003459
3460 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003461 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003462
3463 /*
3464 * There seems to be a race in PCH platform hw (at least on some
3465 * outputs) where an enabled pipe still completes any pageflip right
3466 * away (as if the pipe is off) instead of waiting for vblank. As soon
3467 * as the first vblank happend, everything works as expected. Hence just
3468 * wait for one vblank before returning to avoid strange things
3469 * happening.
3470 */
3471 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003472}
3473
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003474/* IPS only exists on ULT machines and is tied to pipe A. */
3475static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3476{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003477 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003478}
3479
Ville Syrjälädda9a662013-09-19 17:00:37 -03003480static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3481{
3482 struct drm_device *dev = crtc->dev;
3483 struct drm_i915_private *dev_priv = dev->dev_private;
3484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3485 int pipe = intel_crtc->pipe;
3486 int plane = intel_crtc->plane;
3487
3488 intel_enable_plane(dev_priv, plane, pipe);
3489 intel_enable_planes(crtc);
3490 intel_crtc_update_cursor(crtc, true);
3491
3492 hsw_enable_ips(intel_crtc);
3493
3494 mutex_lock(&dev->struct_mutex);
3495 intel_update_fbc(dev);
3496 mutex_unlock(&dev->struct_mutex);
3497}
3498
3499static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3500{
3501 struct drm_device *dev = crtc->dev;
3502 struct drm_i915_private *dev_priv = dev->dev_private;
3503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3504 int pipe = intel_crtc->pipe;
3505 int plane = intel_crtc->plane;
3506
3507 intel_crtc_wait_for_pending_flips(crtc);
3508 drm_vblank_off(dev, pipe);
3509
3510 /* FBC must be disabled before disabling the plane on HSW. */
3511 if (dev_priv->fbc.plane == plane)
3512 intel_disable_fbc(dev);
3513
3514 hsw_disable_ips(intel_crtc);
3515
3516 intel_crtc_update_cursor(crtc, false);
3517 intel_disable_planes(crtc);
3518 intel_disable_plane(dev_priv, plane, pipe);
3519}
3520
Paulo Zanonie4916942013-09-20 16:21:19 -03003521/*
3522 * This implements the workaround described in the "notes" section of the mode
3523 * set sequence documentation. When going from no pipes or single pipe to
3524 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3525 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3526 */
3527static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3528{
3529 struct drm_device *dev = crtc->base.dev;
3530 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3531
3532 /* We want to get the other_active_crtc only if there's only 1 other
3533 * active crtc. */
3534 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3535 if (!crtc_it->active || crtc_it == crtc)
3536 continue;
3537
3538 if (other_active_crtc)
3539 return;
3540
3541 other_active_crtc = crtc_it;
3542 }
3543 if (!other_active_crtc)
3544 return;
3545
3546 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3547 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3548}
3549
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003550static void haswell_crtc_enable(struct drm_crtc *crtc)
3551{
3552 struct drm_device *dev = crtc->dev;
3553 struct drm_i915_private *dev_priv = dev->dev_private;
3554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3555 struct intel_encoder *encoder;
3556 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003557
3558 WARN_ON(!crtc->enabled);
3559
3560 if (intel_crtc->active)
3561 return;
3562
3563 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003564
3565 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3566 if (intel_crtc->config.has_pch_encoder)
3567 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3568
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003569 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003570 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003571
3572 for_each_encoder_on_crtc(dev, crtc, encoder)
3573 if (encoder->pre_enable)
3574 encoder->pre_enable(encoder);
3575
Paulo Zanoni1f544382012-10-24 11:32:00 -02003576 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003577
Jesse Barnesb074cec2013-04-25 12:55:02 -07003578 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003579
3580 /*
3581 * On ILK+ LUT must be loaded before the pipe is running but with
3582 * clocks enabled
3583 */
3584 intel_crtc_load_lut(crtc);
3585
Paulo Zanoni1f544382012-10-24 11:32:00 -02003586 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003587 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003588
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003589 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003590 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003591 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003592
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003593 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003594 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003595
Jani Nikula8807e552013-08-30 19:40:32 +03003596 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003597 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003598 intel_opregion_notify_encoder(encoder, true);
3599 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003600
Paulo Zanonie4916942013-09-20 16:21:19 -03003601 /* If we change the relative order between pipe/planes enabling, we need
3602 * to change the workaround. */
3603 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003604 haswell_crtc_enable_planes(crtc);
3605
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003606 /*
3607 * There seems to be a race in PCH platform hw (at least on some
3608 * outputs) where an enabled pipe still completes any pageflip right
3609 * away (as if the pipe is off) instead of waiting for vblank. As soon
3610 * as the first vblank happend, everything works as expected. Hence just
3611 * wait for one vblank before returning to avoid strange things
3612 * happening.
3613 */
3614 intel_wait_for_vblank(dev, intel_crtc->pipe);
3615}
3616
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003617static void ironlake_pfit_disable(struct intel_crtc *crtc)
3618{
3619 struct drm_device *dev = crtc->base.dev;
3620 struct drm_i915_private *dev_priv = dev->dev_private;
3621 int pipe = crtc->pipe;
3622
3623 /* To avoid upsetting the power well on haswell only disable the pfit if
3624 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003625 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003626 I915_WRITE(PF_CTL(pipe), 0);
3627 I915_WRITE(PF_WIN_POS(pipe), 0);
3628 I915_WRITE(PF_WIN_SZ(pipe), 0);
3629 }
3630}
3631
Jesse Barnes6be4a602010-09-10 10:26:01 -07003632static void ironlake_crtc_disable(struct drm_crtc *crtc)
3633{
3634 struct drm_device *dev = crtc->dev;
3635 struct drm_i915_private *dev_priv = dev->dev_private;
3636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003637 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003638 int pipe = intel_crtc->pipe;
3639 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003640 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003641
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003642
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003643 if (!intel_crtc->active)
3644 return;
3645
Daniel Vetterea9d7582012-07-10 10:42:52 +02003646 for_each_encoder_on_crtc(dev, crtc, encoder)
3647 encoder->disable(encoder);
3648
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003649 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003650 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003651
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003652 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003653 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003654
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003655 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003656 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003657 intel_disable_plane(dev_priv, plane, pipe);
3658
Daniel Vetterd925c592013-06-05 13:34:04 +02003659 if (intel_crtc->config.has_pch_encoder)
3660 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3661
Jesse Barnesb24e7172011-01-04 15:09:30 -08003662 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003663
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003664 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003665
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003666 for_each_encoder_on_crtc(dev, crtc, encoder)
3667 if (encoder->post_disable)
3668 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003669
Daniel Vetterd925c592013-06-05 13:34:04 +02003670 if (intel_crtc->config.has_pch_encoder) {
3671 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003672
Daniel Vetterd925c592013-06-05 13:34:04 +02003673 ironlake_disable_pch_transcoder(dev_priv, pipe);
3674 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003675
Daniel Vetterd925c592013-06-05 13:34:04 +02003676 if (HAS_PCH_CPT(dev)) {
3677 /* disable TRANS_DP_CTL */
3678 reg = TRANS_DP_CTL(pipe);
3679 temp = I915_READ(reg);
3680 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3681 TRANS_DP_PORT_SEL_MASK);
3682 temp |= TRANS_DP_PORT_SEL_NONE;
3683 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003684
Daniel Vetterd925c592013-06-05 13:34:04 +02003685 /* disable DPLL_SEL */
3686 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003687 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003688 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003689 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003690
3691 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003692 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003693
3694 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003695 }
3696
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003697 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003698 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003699
3700 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003701 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003702 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003703}
3704
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003705static void haswell_crtc_disable(struct drm_crtc *crtc)
3706{
3707 struct drm_device *dev = crtc->dev;
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3710 struct intel_encoder *encoder;
3711 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003712 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003713
3714 if (!intel_crtc->active)
3715 return;
3716
Ville Syrjälädda9a662013-09-19 17:00:37 -03003717 haswell_crtc_disable_planes(crtc);
3718
Jani Nikula8807e552013-08-30 19:40:32 +03003719 for_each_encoder_on_crtc(dev, crtc, encoder) {
3720 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003721 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003722 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003723
Paulo Zanoni86642812013-04-12 17:57:57 -03003724 if (intel_crtc->config.has_pch_encoder)
3725 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003726 intel_disable_pipe(dev_priv, pipe);
3727
Paulo Zanoniad80a812012-10-24 16:06:19 -02003728 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003729
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003730 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003731
Paulo Zanoni1f544382012-10-24 11:32:00 -02003732 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003733
3734 for_each_encoder_on_crtc(dev, crtc, encoder)
3735 if (encoder->post_disable)
3736 encoder->post_disable(encoder);
3737
Daniel Vetter88adfff2013-03-28 10:42:01 +01003738 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003739 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003740 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003741 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003742 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003743
3744 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003745 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003746
3747 mutex_lock(&dev->struct_mutex);
3748 intel_update_fbc(dev);
3749 mutex_unlock(&dev->struct_mutex);
3750}
3751
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003752static void ironlake_crtc_off(struct drm_crtc *crtc)
3753{
3754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003755 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003756}
3757
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003758static void haswell_crtc_off(struct drm_crtc *crtc)
3759{
3760 intel_ddi_put_crtc_pll(crtc);
3761}
3762
Daniel Vetter02e792f2009-09-15 22:57:34 +02003763static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3764{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003765 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003766 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003767 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003768
Chris Wilson23f09ce2010-08-12 13:53:37 +01003769 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003770 dev_priv->mm.interruptible = false;
3771 (void) intel_overlay_switch_off(intel_crtc->overlay);
3772 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003773 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003774 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003775
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003776 /* Let userspace switch the overlay on again. In most cases userspace
3777 * has to recompute where to put it anyway.
3778 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003779}
3780
Egbert Eich61bc95c2013-03-04 09:24:38 -05003781/**
3782 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3783 * cursor plane briefly if not already running after enabling the display
3784 * plane.
3785 * This workaround avoids occasional blank screens when self refresh is
3786 * enabled.
3787 */
3788static void
3789g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3790{
3791 u32 cntl = I915_READ(CURCNTR(pipe));
3792
3793 if ((cntl & CURSOR_MODE) == 0) {
3794 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3795
3796 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3797 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3798 intel_wait_for_vblank(dev_priv->dev, pipe);
3799 I915_WRITE(CURCNTR(pipe), cntl);
3800 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3801 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3802 }
3803}
3804
Jesse Barnes2dd24552013-04-25 12:55:01 -07003805static void i9xx_pfit_enable(struct intel_crtc *crtc)
3806{
3807 struct drm_device *dev = crtc->base.dev;
3808 struct drm_i915_private *dev_priv = dev->dev_private;
3809 struct intel_crtc_config *pipe_config = &crtc->config;
3810
Daniel Vetter328d8e82013-05-08 10:36:31 +02003811 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003812 return;
3813
Daniel Vetterc0b03412013-05-28 12:05:54 +02003814 /*
3815 * The panel fitter should only be adjusted whilst the pipe is disabled,
3816 * according to register description and PRM.
3817 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003818 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3819 assert_pipe_disabled(dev_priv, crtc->pipe);
3820
Jesse Barnesb074cec2013-04-25 12:55:02 -07003821 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3822 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003823
3824 /* Border color in case we don't scale up to the full screen. Black by
3825 * default, change to something else for debugging. */
3826 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003827}
3828
Jesse Barnes89b667f2013-04-18 14:51:36 -07003829static void valleyview_crtc_enable(struct drm_crtc *crtc)
3830{
3831 struct drm_device *dev = crtc->dev;
3832 struct drm_i915_private *dev_priv = dev->dev_private;
3833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3834 struct intel_encoder *encoder;
3835 int pipe = intel_crtc->pipe;
3836 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003837 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003838
3839 WARN_ON(!crtc->enabled);
3840
3841 if (intel_crtc->active)
3842 return;
3843
3844 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003845
Jesse Barnes89b667f2013-04-18 14:51:36 -07003846 for_each_encoder_on_crtc(dev, crtc, encoder)
3847 if (encoder->pre_pll_enable)
3848 encoder->pre_pll_enable(encoder);
3849
Jani Nikula23538ef2013-08-27 15:12:22 +03003850 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3851
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003852 if (!is_dsi)
3853 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003854
3855 for_each_encoder_on_crtc(dev, crtc, encoder)
3856 if (encoder->pre_enable)
3857 encoder->pre_enable(encoder);
3858
Jesse Barnes2dd24552013-04-25 12:55:01 -07003859 i9xx_pfit_enable(intel_crtc);
3860
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003861 intel_crtc_load_lut(crtc);
3862
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003863 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003864 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003865 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003866 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003867 intel_crtc_update_cursor(crtc, true);
3868
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003869 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003870
3871 for_each_encoder_on_crtc(dev, crtc, encoder)
3872 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003873}
3874
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003875static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003876{
3877 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003878 struct drm_i915_private *dev_priv = dev->dev_private;
3879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003880 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003881 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003882 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003883
Daniel Vetter08a48462012-07-02 11:43:47 +02003884 WARN_ON(!crtc->enabled);
3885
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003886 if (intel_crtc->active)
3887 return;
3888
3889 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003890
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003891 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003892 if (encoder->pre_enable)
3893 encoder->pre_enable(encoder);
3894
Daniel Vetterf6736a12013-06-05 13:34:30 +02003895 i9xx_enable_pll(intel_crtc);
3896
Jesse Barnes2dd24552013-04-25 12:55:01 -07003897 i9xx_pfit_enable(intel_crtc);
3898
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003899 intel_crtc_load_lut(crtc);
3900
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003901 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003902 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003903 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003904 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003905 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003906 if (IS_G4X(dev))
3907 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003908 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003909
3910 /* Give the overlay scaler a chance to enable if it's on this pipe */
3911 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003912
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003913 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003914
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003915 for_each_encoder_on_crtc(dev, crtc, encoder)
3916 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003917}
3918
Daniel Vetter87476d62013-04-11 16:29:06 +02003919static void i9xx_pfit_disable(struct intel_crtc *crtc)
3920{
3921 struct drm_device *dev = crtc->base.dev;
3922 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003923
3924 if (!crtc->config.gmch_pfit.control)
3925 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003926
3927 assert_pipe_disabled(dev_priv, crtc->pipe);
3928
Daniel Vetter328d8e82013-05-08 10:36:31 +02003929 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3930 I915_READ(PFIT_CONTROL));
3931 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003932}
3933
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003934static void i9xx_crtc_disable(struct drm_crtc *crtc)
3935{
3936 struct drm_device *dev = crtc->dev;
3937 struct drm_i915_private *dev_priv = dev->dev_private;
3938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003939 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003940 int pipe = intel_crtc->pipe;
3941 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003942
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003943 if (!intel_crtc->active)
3944 return;
3945
Daniel Vetterea9d7582012-07-10 10:42:52 +02003946 for_each_encoder_on_crtc(dev, crtc, encoder)
3947 encoder->disable(encoder);
3948
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003949 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003950 intel_crtc_wait_for_pending_flips(crtc);
3951 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003952
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003953 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003954 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003955
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003956 intel_crtc_dpms_overlay(intel_crtc, false);
3957 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003958 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003959 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003960
Jesse Barnesb24e7172011-01-04 15:09:30 -08003961 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003962
Daniel Vetter87476d62013-04-11 16:29:06 +02003963 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003964
Jesse Barnes89b667f2013-04-18 14:51:36 -07003965 for_each_encoder_on_crtc(dev, crtc, encoder)
3966 if (encoder->post_disable)
3967 encoder->post_disable(encoder);
3968
Jesse Barnesf6071162013-10-01 10:41:38 -07003969 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3970 vlv_disable_pll(dev_priv, pipe);
3971 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003972 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003973
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003974 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003975 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003976
Chris Wilson6b383a72010-09-13 13:54:26 +01003977 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003978}
3979
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003980static void i9xx_crtc_off(struct drm_crtc *crtc)
3981{
3982}
3983
Daniel Vetter976f8a22012-07-08 22:34:21 +02003984static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3985 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003986{
3987 struct drm_device *dev = crtc->dev;
3988 struct drm_i915_master_private *master_priv;
3989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3990 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003991
3992 if (!dev->primary->master)
3993 return;
3994
3995 master_priv = dev->primary->master->driver_priv;
3996 if (!master_priv->sarea_priv)
3997 return;
3998
Jesse Barnes79e53942008-11-07 14:24:08 -08003999 switch (pipe) {
4000 case 0:
4001 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4002 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4003 break;
4004 case 1:
4005 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4006 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4007 break;
4008 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004009 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004010 break;
4011 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004012}
4013
Daniel Vetter976f8a22012-07-08 22:34:21 +02004014/**
4015 * Sets the power management mode of the pipe and plane.
4016 */
4017void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004018{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004019 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004020 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004021 struct intel_encoder *intel_encoder;
4022 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004023
Daniel Vetter976f8a22012-07-08 22:34:21 +02004024 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4025 enable |= intel_encoder->connectors_active;
4026
4027 if (enable)
4028 dev_priv->display.crtc_enable(crtc);
4029 else
4030 dev_priv->display.crtc_disable(crtc);
4031
4032 intel_crtc_update_sarea(crtc, enable);
4033}
4034
Daniel Vetter976f8a22012-07-08 22:34:21 +02004035static void intel_crtc_disable(struct drm_crtc *crtc)
4036{
4037 struct drm_device *dev = crtc->dev;
4038 struct drm_connector *connector;
4039 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004041
4042 /* crtc should still be enabled when we disable it. */
4043 WARN_ON(!crtc->enabled);
4044
4045 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004046 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004047 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004048 dev_priv->display.off(crtc);
4049
Chris Wilson931872f2012-01-16 23:01:13 +00004050 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004051 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004052 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004053
4054 if (crtc->fb) {
4055 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004056 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004057 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004058 crtc->fb = NULL;
4059 }
4060
4061 /* Update computed state. */
4062 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4063 if (!connector->encoder || !connector->encoder->crtc)
4064 continue;
4065
4066 if (connector->encoder->crtc != crtc)
4067 continue;
4068
4069 connector->dpms = DRM_MODE_DPMS_OFF;
4070 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004071 }
4072}
4073
Chris Wilsonea5b2132010-08-04 13:50:23 +01004074void intel_encoder_destroy(struct drm_encoder *encoder)
4075{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004076 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004077
Chris Wilsonea5b2132010-08-04 13:50:23 +01004078 drm_encoder_cleanup(encoder);
4079 kfree(intel_encoder);
4080}
4081
Damien Lespiau92373292013-08-08 22:28:57 +01004082/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004083 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4084 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004085static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004086{
4087 if (mode == DRM_MODE_DPMS_ON) {
4088 encoder->connectors_active = true;
4089
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004090 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004091 } else {
4092 encoder->connectors_active = false;
4093
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004094 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004095 }
4096}
4097
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004098/* Cross check the actual hw state with our own modeset state tracking (and it's
4099 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004100static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004101{
4102 if (connector->get_hw_state(connector)) {
4103 struct intel_encoder *encoder = connector->encoder;
4104 struct drm_crtc *crtc;
4105 bool encoder_enabled;
4106 enum pipe pipe;
4107
4108 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4109 connector->base.base.id,
4110 drm_get_connector_name(&connector->base));
4111
4112 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4113 "wrong connector dpms state\n");
4114 WARN(connector->base.encoder != &encoder->base,
4115 "active connector not linked to encoder\n");
4116 WARN(!encoder->connectors_active,
4117 "encoder->connectors_active not set\n");
4118
4119 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4120 WARN(!encoder_enabled, "encoder not enabled\n");
4121 if (WARN_ON(!encoder->base.crtc))
4122 return;
4123
4124 crtc = encoder->base.crtc;
4125
4126 WARN(!crtc->enabled, "crtc not enabled\n");
4127 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4128 WARN(pipe != to_intel_crtc(crtc)->pipe,
4129 "encoder active on the wrong pipe\n");
4130 }
4131}
4132
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004133/* Even simpler default implementation, if there's really no special case to
4134 * consider. */
4135void intel_connector_dpms(struct drm_connector *connector, int mode)
4136{
4137 struct intel_encoder *encoder = intel_attached_encoder(connector);
4138
4139 /* All the simple cases only support two dpms states. */
4140 if (mode != DRM_MODE_DPMS_ON)
4141 mode = DRM_MODE_DPMS_OFF;
4142
4143 if (mode == connector->dpms)
4144 return;
4145
4146 connector->dpms = mode;
4147
4148 /* Only need to change hw state when actually enabled */
4149 if (encoder->base.crtc)
4150 intel_encoder_dpms(encoder, mode);
4151 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02004152 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004153
Daniel Vetterb9805142012-08-31 17:37:33 +02004154 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004155}
4156
Daniel Vetterf0947c32012-07-02 13:10:34 +02004157/* Simple connector->get_hw_state implementation for encoders that support only
4158 * one connector and no cloning and hence the encoder state determines the state
4159 * of the connector. */
4160bool intel_connector_get_hw_state(struct intel_connector *connector)
4161{
Daniel Vetter24929352012-07-02 20:28:59 +02004162 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004163 struct intel_encoder *encoder = connector->encoder;
4164
4165 return encoder->get_hw_state(encoder, &pipe);
4166}
4167
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004168static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4169 struct intel_crtc_config *pipe_config)
4170{
4171 struct drm_i915_private *dev_priv = dev->dev_private;
4172 struct intel_crtc *pipe_B_crtc =
4173 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4174
4175 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4176 pipe_name(pipe), pipe_config->fdi_lanes);
4177 if (pipe_config->fdi_lanes > 4) {
4178 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4179 pipe_name(pipe), pipe_config->fdi_lanes);
4180 return false;
4181 }
4182
4183 if (IS_HASWELL(dev)) {
4184 if (pipe_config->fdi_lanes > 2) {
4185 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4186 pipe_config->fdi_lanes);
4187 return false;
4188 } else {
4189 return true;
4190 }
4191 }
4192
4193 if (INTEL_INFO(dev)->num_pipes == 2)
4194 return true;
4195
4196 /* Ivybridge 3 pipe is really complicated */
4197 switch (pipe) {
4198 case PIPE_A:
4199 return true;
4200 case PIPE_B:
4201 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4202 pipe_config->fdi_lanes > 2) {
4203 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4204 pipe_name(pipe), pipe_config->fdi_lanes);
4205 return false;
4206 }
4207 return true;
4208 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004209 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004210 pipe_B_crtc->config.fdi_lanes <= 2) {
4211 if (pipe_config->fdi_lanes > 2) {
4212 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4213 pipe_name(pipe), pipe_config->fdi_lanes);
4214 return false;
4215 }
4216 } else {
4217 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4218 return false;
4219 }
4220 return true;
4221 default:
4222 BUG();
4223 }
4224}
4225
Daniel Vettere29c22c2013-02-21 00:00:16 +01004226#define RETRY 1
4227static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4228 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004229{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004230 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004231 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004232 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004233 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004234
Daniel Vettere29c22c2013-02-21 00:00:16 +01004235retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004236 /* FDI is a binary signal running at ~2.7GHz, encoding
4237 * each output octet as 10 bits. The actual frequency
4238 * is stored as a divider into a 100MHz clock, and the
4239 * mode pixel clock is stored in units of 1KHz.
4240 * Hence the bw of each lane in terms of the mode signal
4241 * is:
4242 */
4243 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4244
Damien Lespiau241bfc32013-09-25 16:45:37 +01004245 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004246
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004247 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004248 pipe_config->pipe_bpp);
4249
4250 pipe_config->fdi_lanes = lane;
4251
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004252 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004253 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004254
Daniel Vettere29c22c2013-02-21 00:00:16 +01004255 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4256 intel_crtc->pipe, pipe_config);
4257 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4258 pipe_config->pipe_bpp -= 2*3;
4259 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4260 pipe_config->pipe_bpp);
4261 needs_recompute = true;
4262 pipe_config->bw_constrained = true;
4263
4264 goto retry;
4265 }
4266
4267 if (needs_recompute)
4268 return RETRY;
4269
4270 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004271}
4272
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004273static void hsw_compute_ips_config(struct intel_crtc *crtc,
4274 struct intel_crtc_config *pipe_config)
4275{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004276 pipe_config->ips_enabled = i915_enable_ips &&
4277 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004278 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004279}
4280
Daniel Vettera43f6e02013-06-07 23:10:32 +02004281static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004282 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004283{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004284 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004285 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004286
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004287 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004288 if (INTEL_INFO(dev)->gen < 4) {
4289 struct drm_i915_private *dev_priv = dev->dev_private;
4290 int clock_limit =
4291 dev_priv->display.get_display_clock_speed(dev);
4292
4293 /*
4294 * Enable pixel doubling when the dot clock
4295 * is > 90% of the (display) core speed.
4296 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004297 * GDG double wide on either pipe,
4298 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004299 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004300 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004301 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004302 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004303 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004304 }
4305
Damien Lespiau241bfc32013-09-25 16:45:37 +01004306 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004307 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004308 }
Chris Wilson89749352010-09-12 18:25:19 +01004309
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004310 /*
4311 * Pipe horizontal size must be even in:
4312 * - DVO ganged mode
4313 * - LVDS dual channel mode
4314 * - Double wide pipe
4315 */
4316 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4317 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4318 pipe_config->pipe_src_w &= ~1;
4319
Damien Lespiau8693a822013-05-03 18:48:11 +01004320 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4321 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004322 */
4323 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4324 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004325 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004326
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004327 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004328 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004329 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004330 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4331 * for lvds. */
4332 pipe_config->pipe_bpp = 8*3;
4333 }
4334
Damien Lespiauf5adf942013-06-24 18:29:34 +01004335 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004336 hsw_compute_ips_config(crtc, pipe_config);
4337
4338 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4339 * clock survives for now. */
4340 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4341 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004342
Daniel Vetter877d48d2013-04-19 11:24:43 +02004343 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004344 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004345
Daniel Vettere29c22c2013-02-21 00:00:16 +01004346 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004347}
4348
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004349static int valleyview_get_display_clock_speed(struct drm_device *dev)
4350{
4351 return 400000; /* FIXME */
4352}
4353
Jesse Barnese70236a2009-09-21 10:42:27 -07004354static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004355{
Jesse Barnese70236a2009-09-21 10:42:27 -07004356 return 400000;
4357}
Jesse Barnes79e53942008-11-07 14:24:08 -08004358
Jesse Barnese70236a2009-09-21 10:42:27 -07004359static int i915_get_display_clock_speed(struct drm_device *dev)
4360{
4361 return 333000;
4362}
Jesse Barnes79e53942008-11-07 14:24:08 -08004363
Jesse Barnese70236a2009-09-21 10:42:27 -07004364static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4365{
4366 return 200000;
4367}
Jesse Barnes79e53942008-11-07 14:24:08 -08004368
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004369static int pnv_get_display_clock_speed(struct drm_device *dev)
4370{
4371 u16 gcfgc = 0;
4372
4373 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4374
4375 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4376 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4377 return 267000;
4378 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4379 return 333000;
4380 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4381 return 444000;
4382 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4383 return 200000;
4384 default:
4385 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4386 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4387 return 133000;
4388 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4389 return 167000;
4390 }
4391}
4392
Jesse Barnese70236a2009-09-21 10:42:27 -07004393static int i915gm_get_display_clock_speed(struct drm_device *dev)
4394{
4395 u16 gcfgc = 0;
4396
4397 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4398
4399 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004400 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004401 else {
4402 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4403 case GC_DISPLAY_CLOCK_333_MHZ:
4404 return 333000;
4405 default:
4406 case GC_DISPLAY_CLOCK_190_200_MHZ:
4407 return 190000;
4408 }
4409 }
4410}
Jesse Barnes79e53942008-11-07 14:24:08 -08004411
Jesse Barnese70236a2009-09-21 10:42:27 -07004412static int i865_get_display_clock_speed(struct drm_device *dev)
4413{
4414 return 266000;
4415}
4416
4417static int i855_get_display_clock_speed(struct drm_device *dev)
4418{
4419 u16 hpllcc = 0;
4420 /* Assume that the hardware is in the high speed state. This
4421 * should be the default.
4422 */
4423 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4424 case GC_CLOCK_133_200:
4425 case GC_CLOCK_100_200:
4426 return 200000;
4427 case GC_CLOCK_166_250:
4428 return 250000;
4429 case GC_CLOCK_100_133:
4430 return 133000;
4431 }
4432
4433 /* Shouldn't happen */
4434 return 0;
4435}
4436
4437static int i830_get_display_clock_speed(struct drm_device *dev)
4438{
4439 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004440}
4441
Zhenyu Wang2c072452009-06-05 15:38:42 +08004442static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004443intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004444{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004445 while (*num > DATA_LINK_M_N_MASK ||
4446 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004447 *num >>= 1;
4448 *den >>= 1;
4449 }
4450}
4451
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004452static void compute_m_n(unsigned int m, unsigned int n,
4453 uint32_t *ret_m, uint32_t *ret_n)
4454{
4455 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4456 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4457 intel_reduce_m_n_ratio(ret_m, ret_n);
4458}
4459
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004460void
4461intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4462 int pixel_clock, int link_clock,
4463 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004464{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004465 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004466
4467 compute_m_n(bits_per_pixel * pixel_clock,
4468 link_clock * nlanes * 8,
4469 &m_n->gmch_m, &m_n->gmch_n);
4470
4471 compute_m_n(pixel_clock, link_clock,
4472 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004473}
4474
Chris Wilsona7615032011-01-12 17:04:08 +00004475static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4476{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004477 if (i915_panel_use_ssc >= 0)
4478 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004479 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004480 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004481}
4482
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004483static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4484{
4485 struct drm_device *dev = crtc->dev;
4486 struct drm_i915_private *dev_priv = dev->dev_private;
4487 int refclk;
4488
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004489 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004490 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004491 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004492 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004493 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004494 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4495 refclk / 1000);
4496 } else if (!IS_GEN2(dev)) {
4497 refclk = 96000;
4498 } else {
4499 refclk = 48000;
4500 }
4501
4502 return refclk;
4503}
4504
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004505static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004506{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004507 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004508}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004509
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004510static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4511{
4512 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004513}
4514
Daniel Vetterf47709a2013-03-28 10:42:02 +01004515static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004516 intel_clock_t *reduced_clock)
4517{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004518 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004519 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004520 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004521 u32 fp, fp2 = 0;
4522
4523 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004524 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004525 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004526 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004527 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004528 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004529 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004530 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004531 }
4532
4533 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004534 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004535
Daniel Vetterf47709a2013-03-28 10:42:02 +01004536 crtc->lowfreq_avail = false;
4537 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004538 reduced_clock && i915_powersave) {
4539 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004540 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004541 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004542 } else {
4543 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004544 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004545 }
4546}
4547
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004548static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4549 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004550{
4551 u32 reg_val;
4552
4553 /*
4554 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4555 * and set it to a reasonable value instead.
4556 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004557 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004558 reg_val &= 0xffffff00;
4559 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004560 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004561
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004562 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004563 reg_val &= 0x8cffffff;
4564 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004565 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004566
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004567 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004568 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004569 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004570
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004571 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004572 reg_val &= 0x00ffffff;
4573 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004574 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004575}
4576
Daniel Vetterb5518422013-05-03 11:49:48 +02004577static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4578 struct intel_link_m_n *m_n)
4579{
4580 struct drm_device *dev = crtc->base.dev;
4581 struct drm_i915_private *dev_priv = dev->dev_private;
4582 int pipe = crtc->pipe;
4583
Daniel Vettere3b95f12013-05-03 11:49:49 +02004584 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4585 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4586 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4587 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004588}
4589
4590static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4591 struct intel_link_m_n *m_n)
4592{
4593 struct drm_device *dev = crtc->base.dev;
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595 int pipe = crtc->pipe;
4596 enum transcoder transcoder = crtc->config.cpu_transcoder;
4597
4598 if (INTEL_INFO(dev)->gen >= 5) {
4599 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4600 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4601 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4602 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4603 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004604 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4605 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4606 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4607 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004608 }
4609}
4610
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004611static void intel_dp_set_m_n(struct intel_crtc *crtc)
4612{
4613 if (crtc->config.has_pch_encoder)
4614 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4615 else
4616 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4617}
4618
Daniel Vetterf47709a2013-03-28 10:42:02 +01004619static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004620{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004621 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004622 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004623 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004624 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004625 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004626 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004627
Daniel Vetter09153002012-12-12 14:06:44 +01004628 mutex_lock(&dev_priv->dpio_lock);
4629
Daniel Vetterf47709a2013-03-28 10:42:02 +01004630 bestn = crtc->config.dpll.n;
4631 bestm1 = crtc->config.dpll.m1;
4632 bestm2 = crtc->config.dpll.m2;
4633 bestp1 = crtc->config.dpll.p1;
4634 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004635
Jesse Barnes89b667f2013-04-18 14:51:36 -07004636 /* See eDP HDMI DPIO driver vbios notes doc */
4637
4638 /* PLL B needs special handling */
4639 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004640 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004641
4642 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004643 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004644
4645 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004646 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004647 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004648 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004649
4650 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004651 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004652
4653 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004654 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4655 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4656 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004657 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004658
4659 /*
4660 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4661 * but we don't support that).
4662 * Note: don't use the DAC post divider as it seems unstable.
4663 */
4664 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004665 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004666
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004667 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004668 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004669
Jesse Barnes89b667f2013-04-18 14:51:36 -07004670 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004671 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004672 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004673 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004674 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004675 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004676 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004677 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004678 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004679
Jesse Barnes89b667f2013-04-18 14:51:36 -07004680 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4681 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4682 /* Use SSC source */
4683 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004684 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004685 0x0df40000);
4686 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004687 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004688 0x0df70000);
4689 } else { /* HDMI or VGA */
4690 /* Use bend source */
4691 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004692 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004693 0x0df70000);
4694 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004695 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004696 0x0df40000);
4697 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004698
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004699 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004700 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4701 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4702 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4703 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004704 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004705
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004706 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004707
Jesse Barnes89b667f2013-04-18 14:51:36 -07004708 /* Enable DPIO clock input */
4709 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4710 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07004711 /* We should never disable this, set it here for state tracking */
4712 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004713 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004714 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004715 crtc->config.dpll_hw_state.dpll = dpll;
4716
Daniel Vetteref1b4602013-06-01 17:17:04 +02004717 dpll_md = (crtc->config.pixel_multiplier - 1)
4718 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004719 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4720
Daniel Vetterf47709a2013-03-28 10:42:02 +01004721 if (crtc->config.has_dp_encoder)
4722 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304723
Daniel Vetter09153002012-12-12 14:06:44 +01004724 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004725}
4726
Daniel Vetterf47709a2013-03-28 10:42:02 +01004727static void i9xx_update_pll(struct intel_crtc *crtc,
4728 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004729 int num_connectors)
4730{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004731 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004732 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004733 u32 dpll;
4734 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004735 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004736
Daniel Vetterf47709a2013-03-28 10:42:02 +01004737 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304738
Daniel Vetterf47709a2013-03-28 10:42:02 +01004739 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4740 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004741
4742 dpll = DPLL_VGA_MODE_DIS;
4743
Daniel Vetterf47709a2013-03-28 10:42:02 +01004744 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004745 dpll |= DPLLB_MODE_LVDS;
4746 else
4747 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004748
Daniel Vetteref1b4602013-06-01 17:17:04 +02004749 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004750 dpll |= (crtc->config.pixel_multiplier - 1)
4751 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004752 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004753
4754 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004755 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004756
Daniel Vetterf47709a2013-03-28 10:42:02 +01004757 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004758 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004759
4760 /* compute bitmask from p1 value */
4761 if (IS_PINEVIEW(dev))
4762 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4763 else {
4764 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4765 if (IS_G4X(dev) && reduced_clock)
4766 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4767 }
4768 switch (clock->p2) {
4769 case 5:
4770 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4771 break;
4772 case 7:
4773 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4774 break;
4775 case 10:
4776 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4777 break;
4778 case 14:
4779 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4780 break;
4781 }
4782 if (INTEL_INFO(dev)->gen >= 4)
4783 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4784
Daniel Vetter09ede542013-04-30 14:01:45 +02004785 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004786 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004787 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004788 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4789 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4790 else
4791 dpll |= PLL_REF_INPUT_DREFCLK;
4792
4793 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004794 crtc->config.dpll_hw_state.dpll = dpll;
4795
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004796 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004797 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4798 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004799 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004800 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004801
4802 if (crtc->config.has_dp_encoder)
4803 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004804}
4805
Daniel Vetterf47709a2013-03-28 10:42:02 +01004806static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004807 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004808 int num_connectors)
4809{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004810 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004811 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004812 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004813 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004814
Daniel Vetterf47709a2013-03-28 10:42:02 +01004815 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304816
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004817 dpll = DPLL_VGA_MODE_DIS;
4818
Daniel Vetterf47709a2013-03-28 10:42:02 +01004819 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004820 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4821 } else {
4822 if (clock->p1 == 2)
4823 dpll |= PLL_P1_DIVIDE_BY_TWO;
4824 else
4825 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4826 if (clock->p2 == 4)
4827 dpll |= PLL_P2_DIVIDE_BY_4;
4828 }
4829
Daniel Vetter4a33e482013-07-06 12:52:05 +02004830 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4831 dpll |= DPLL_DVO_2X_MODE;
4832
Daniel Vetterf47709a2013-03-28 10:42:02 +01004833 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004834 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4835 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4836 else
4837 dpll |= PLL_REF_INPUT_DREFCLK;
4838
4839 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004840 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004841}
4842
Daniel Vetter8a654f32013-06-01 17:16:22 +02004843static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004844{
4845 struct drm_device *dev = intel_crtc->base.dev;
4846 struct drm_i915_private *dev_priv = dev->dev_private;
4847 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004848 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004849 struct drm_display_mode *adjusted_mode =
4850 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004851 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4852
4853 /* We need to be careful not to changed the adjusted mode, for otherwise
4854 * the hw state checker will get angry at the mismatch. */
4855 crtc_vtotal = adjusted_mode->crtc_vtotal;
4856 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004857
4858 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4859 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004860 crtc_vtotal -= 1;
4861 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004862 vsyncshift = adjusted_mode->crtc_hsync_start
4863 - adjusted_mode->crtc_htotal / 2;
4864 } else {
4865 vsyncshift = 0;
4866 }
4867
4868 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004869 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004870
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004871 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004872 (adjusted_mode->crtc_hdisplay - 1) |
4873 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004874 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004875 (adjusted_mode->crtc_hblank_start - 1) |
4876 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004877 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004878 (adjusted_mode->crtc_hsync_start - 1) |
4879 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4880
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004881 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004882 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004883 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004884 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004885 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004886 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004887 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004888 (adjusted_mode->crtc_vsync_start - 1) |
4889 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4890
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004891 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4892 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4893 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4894 * bits. */
4895 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4896 (pipe == PIPE_B || pipe == PIPE_C))
4897 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4898
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004899 /* pipesrc controls the size that is scaled from, which should
4900 * always be the user's requested size.
4901 */
4902 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004903 ((intel_crtc->config.pipe_src_w - 1) << 16) |
4904 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004905}
4906
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004907static void intel_get_pipe_timings(struct intel_crtc *crtc,
4908 struct intel_crtc_config *pipe_config)
4909{
4910 struct drm_device *dev = crtc->base.dev;
4911 struct drm_i915_private *dev_priv = dev->dev_private;
4912 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4913 uint32_t tmp;
4914
4915 tmp = I915_READ(HTOTAL(cpu_transcoder));
4916 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4917 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4918 tmp = I915_READ(HBLANK(cpu_transcoder));
4919 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4920 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4921 tmp = I915_READ(HSYNC(cpu_transcoder));
4922 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4923 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4924
4925 tmp = I915_READ(VTOTAL(cpu_transcoder));
4926 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4927 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4928 tmp = I915_READ(VBLANK(cpu_transcoder));
4929 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4930 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4931 tmp = I915_READ(VSYNC(cpu_transcoder));
4932 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4933 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4934
4935 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4936 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4937 pipe_config->adjusted_mode.crtc_vtotal += 1;
4938 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4939 }
4940
4941 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004942 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
4943 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
4944
4945 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
4946 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004947}
4948
Jesse Barnesbabea612013-06-26 18:57:38 +03004949static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4950 struct intel_crtc_config *pipe_config)
4951{
4952 struct drm_crtc *crtc = &intel_crtc->base;
4953
4954 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4955 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4956 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4957 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4958
4959 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4960 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4961 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4962 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4963
4964 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4965
Damien Lespiau241bfc32013-09-25 16:45:37 +01004966 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03004967 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4968}
4969
Daniel Vetter84b046f2013-02-19 18:48:54 +01004970static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4971{
4972 struct drm_device *dev = intel_crtc->base.dev;
4973 struct drm_i915_private *dev_priv = dev->dev_private;
4974 uint32_t pipeconf;
4975
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004976 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004977
Daniel Vetter67c72a12013-09-24 11:46:14 +02004978 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
4979 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
4980 pipeconf |= PIPECONF_ENABLE;
4981
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004982 if (intel_crtc->config.double_wide)
4983 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004984
Daniel Vetterff9ce462013-04-24 14:57:17 +02004985 /* only g4x and later have fancy bpc/dither controls */
4986 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004987 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4988 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4989 pipeconf |= PIPECONF_DITHER_EN |
4990 PIPECONF_DITHER_TYPE_SP;
4991
4992 switch (intel_crtc->config.pipe_bpp) {
4993 case 18:
4994 pipeconf |= PIPECONF_6BPC;
4995 break;
4996 case 24:
4997 pipeconf |= PIPECONF_8BPC;
4998 break;
4999 case 30:
5000 pipeconf |= PIPECONF_10BPC;
5001 break;
5002 default:
5003 /* Case prevented by intel_choose_pipe_bpp_dither. */
5004 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005005 }
5006 }
5007
5008 if (HAS_PIPE_CXSR(dev)) {
5009 if (intel_crtc->lowfreq_avail) {
5010 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5011 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5012 } else {
5013 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005014 }
5015 }
5016
Daniel Vetter84b046f2013-02-19 18:48:54 +01005017 if (!IS_GEN2(dev) &&
5018 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5019 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5020 else
5021 pipeconf |= PIPECONF_PROGRESSIVE;
5022
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005023 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5024 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005025
Daniel Vetter84b046f2013-02-19 18:48:54 +01005026 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5027 POSTING_READ(PIPECONF(intel_crtc->pipe));
5028}
5029
Eric Anholtf564048e2011-03-30 13:01:02 -07005030static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005031 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005032 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005033{
5034 struct drm_device *dev = crtc->dev;
5035 struct drm_i915_private *dev_priv = dev->dev_private;
5036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5037 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005038 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005039 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005040 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005041 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005042 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005043 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005044 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005045 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005046 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005047
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005048 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005049 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005050 case INTEL_OUTPUT_LVDS:
5051 is_lvds = true;
5052 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005053 case INTEL_OUTPUT_DSI:
5054 is_dsi = true;
5055 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005056 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005057
Eric Anholtc751ce42010-03-25 11:48:48 -07005058 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005059 }
5060
Jani Nikulaf2335332013-09-13 11:03:09 +03005061 if (is_dsi)
5062 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005063
Jani Nikulaf2335332013-09-13 11:03:09 +03005064 if (!intel_crtc->config.clock_set) {
5065 refclk = i9xx_get_refclk(crtc, num_connectors);
5066
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005067 /*
5068 * Returns a set of divisors for the desired target clock with
5069 * the given refclk, or FALSE. The returned values represent
5070 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5071 * 2) / p1 / p2.
5072 */
5073 limit = intel_limit(crtc, refclk);
5074 ok = dev_priv->display.find_dpll(limit, crtc,
5075 intel_crtc->config.port_clock,
5076 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005077 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005078 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5079 return -EINVAL;
5080 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005081
Jani Nikulaf2335332013-09-13 11:03:09 +03005082 if (is_lvds && dev_priv->lvds_downclock_avail) {
5083 /*
5084 * Ensure we match the reduced clock's P to the target
5085 * clock. If the clocks don't match, we can't switch
5086 * the display clock by using the FP0/FP1. In such case
5087 * we will disable the LVDS downclock feature.
5088 */
5089 has_reduced_clock =
5090 dev_priv->display.find_dpll(limit, crtc,
5091 dev_priv->lvds_downclock,
5092 refclk, &clock,
5093 &reduced_clock);
5094 }
5095 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005096 intel_crtc->config.dpll.n = clock.n;
5097 intel_crtc->config.dpll.m1 = clock.m1;
5098 intel_crtc->config.dpll.m2 = clock.m2;
5099 intel_crtc->config.dpll.p1 = clock.p1;
5100 intel_crtc->config.dpll.p2 = clock.p2;
5101 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005102
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005103 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005104 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305105 has_reduced_clock ? &reduced_clock : NULL,
5106 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005107 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005108 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005109 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005110 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005111 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005112 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005113 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005114
Jani Nikulaf2335332013-09-13 11:03:09 +03005115skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005116 /* Set up the display plane register */
5117 dspcntr = DISPPLANE_GAMMA_ENABLE;
5118
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005119 if (!IS_VALLEYVIEW(dev)) {
5120 if (pipe == 0)
5121 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5122 else
5123 dspcntr |= DISPPLANE_SEL_PIPE_B;
5124 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005125
Daniel Vetter8a654f32013-06-01 17:16:22 +02005126 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005127
5128 /* pipesrc and dspsize control the size that is scaled from,
5129 * which should always be the user's requested size.
5130 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005131 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005132 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5133 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005134 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005135
Daniel Vetter84b046f2013-02-19 18:48:54 +01005136 i9xx_set_pipeconf(intel_crtc);
5137
Eric Anholtf564048e2011-03-30 13:01:02 -07005138 I915_WRITE(DSPCNTR(plane), dspcntr);
5139 POSTING_READ(DSPCNTR(plane));
5140
Daniel Vetter94352cf2012-07-05 22:51:56 +02005141 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005142
Eric Anholtf564048e2011-03-30 13:01:02 -07005143 return ret;
5144}
5145
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005146static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5147 struct intel_crtc_config *pipe_config)
5148{
5149 struct drm_device *dev = crtc->base.dev;
5150 struct drm_i915_private *dev_priv = dev->dev_private;
5151 uint32_t tmp;
5152
5153 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005154 if (!(tmp & PFIT_ENABLE))
5155 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005156
Daniel Vetter06922822013-07-11 13:35:40 +02005157 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005158 if (INTEL_INFO(dev)->gen < 4) {
5159 if (crtc->pipe != PIPE_B)
5160 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005161 } else {
5162 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5163 return;
5164 }
5165
Daniel Vetter06922822013-07-11 13:35:40 +02005166 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005167 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5168 if (INTEL_INFO(dev)->gen < 5)
5169 pipe_config->gmch_pfit.lvds_border_bits =
5170 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5171}
5172
Jesse Barnesacbec812013-09-20 11:29:32 -07005173static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5174 struct intel_crtc_config *pipe_config)
5175{
5176 struct drm_device *dev = crtc->base.dev;
5177 struct drm_i915_private *dev_priv = dev->dev_private;
5178 int pipe = pipe_config->cpu_transcoder;
5179 intel_clock_t clock;
5180 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005181 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005182
5183 mutex_lock(&dev_priv->dpio_lock);
5184 mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
5185 mutex_unlock(&dev_priv->dpio_lock);
5186
5187 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5188 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5189 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5190 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5191 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5192
Chris Wilson662c6ec2013-09-25 14:24:01 -07005193 clock.vco = refclk * clock.m1 * clock.m2 / clock.n;
5194 clock.dot = 2 * clock.vco / (clock.p1 * clock.p2);
Jesse Barnesacbec812013-09-20 11:29:32 -07005195
5196 pipe_config->port_clock = clock.dot / 10;
5197}
5198
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005199static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5200 struct intel_crtc_config *pipe_config)
5201{
5202 struct drm_device *dev = crtc->base.dev;
5203 struct drm_i915_private *dev_priv = dev->dev_private;
5204 uint32_t tmp;
5205
Daniel Vettere143a212013-07-04 12:01:15 +02005206 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005207 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005208
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005209 tmp = I915_READ(PIPECONF(crtc->pipe));
5210 if (!(tmp & PIPECONF_ENABLE))
5211 return false;
5212
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005213 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5214 switch (tmp & PIPECONF_BPC_MASK) {
5215 case PIPECONF_6BPC:
5216 pipe_config->pipe_bpp = 18;
5217 break;
5218 case PIPECONF_8BPC:
5219 pipe_config->pipe_bpp = 24;
5220 break;
5221 case PIPECONF_10BPC:
5222 pipe_config->pipe_bpp = 30;
5223 break;
5224 default:
5225 break;
5226 }
5227 }
5228
Ville Syrjälä282740f2013-09-04 18:30:03 +03005229 if (INTEL_INFO(dev)->gen < 4)
5230 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5231
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005232 intel_get_pipe_timings(crtc, pipe_config);
5233
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005234 i9xx_get_pfit_config(crtc, pipe_config);
5235
Daniel Vetter6c49f242013-06-06 12:45:25 +02005236 if (INTEL_INFO(dev)->gen >= 4) {
5237 tmp = I915_READ(DPLL_MD(crtc->pipe));
5238 pipe_config->pixel_multiplier =
5239 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5240 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005241 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005242 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5243 tmp = I915_READ(DPLL(crtc->pipe));
5244 pipe_config->pixel_multiplier =
5245 ((tmp & SDVO_MULTIPLIER_MASK)
5246 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5247 } else {
5248 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5249 * port and will be fixed up in the encoder->get_config
5250 * function. */
5251 pipe_config->pixel_multiplier = 1;
5252 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005253 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5254 if (!IS_VALLEYVIEW(dev)) {
5255 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5256 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005257 } else {
5258 /* Mask out read-only status bits. */
5259 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5260 DPLL_PORTC_READY_MASK |
5261 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005262 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005263
Jesse Barnesacbec812013-09-20 11:29:32 -07005264 if (IS_VALLEYVIEW(dev))
5265 vlv_crtc_clock_get(crtc, pipe_config);
5266 else
5267 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005268
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005269 return true;
5270}
5271
Paulo Zanonidde86e22012-12-01 12:04:25 -02005272static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005273{
5274 struct drm_i915_private *dev_priv = dev->dev_private;
5275 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005276 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005277 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005278 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005279 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005280 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005281 bool has_ck505 = false;
5282 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005283
5284 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005285 list_for_each_entry(encoder, &mode_config->encoder_list,
5286 base.head) {
5287 switch (encoder->type) {
5288 case INTEL_OUTPUT_LVDS:
5289 has_panel = true;
5290 has_lvds = true;
5291 break;
5292 case INTEL_OUTPUT_EDP:
5293 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005294 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005295 has_cpu_edp = true;
5296 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005297 }
5298 }
5299
Keith Packard99eb6a02011-09-26 14:29:12 -07005300 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005301 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005302 can_ssc = has_ck505;
5303 } else {
5304 has_ck505 = false;
5305 can_ssc = true;
5306 }
5307
Imre Deak2de69052013-05-08 13:14:04 +03005308 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5309 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005310
5311 /* Ironlake: try to setup display ref clock before DPLL
5312 * enabling. This is only under driver's control after
5313 * PCH B stepping, previous chipset stepping should be
5314 * ignoring this setting.
5315 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005316 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005317
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005318 /* As we must carefully and slowly disable/enable each source in turn,
5319 * compute the final state we want first and check if we need to
5320 * make any changes at all.
5321 */
5322 final = val;
5323 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005324 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005325 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005326 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005327 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5328
5329 final &= ~DREF_SSC_SOURCE_MASK;
5330 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5331 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005332
Keith Packard199e5d72011-09-22 12:01:57 -07005333 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005334 final |= DREF_SSC_SOURCE_ENABLE;
5335
5336 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5337 final |= DREF_SSC1_ENABLE;
5338
5339 if (has_cpu_edp) {
5340 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5341 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5342 else
5343 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5344 } else
5345 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5346 } else {
5347 final |= DREF_SSC_SOURCE_DISABLE;
5348 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5349 }
5350
5351 if (final == val)
5352 return;
5353
5354 /* Always enable nonspread source */
5355 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5356
5357 if (has_ck505)
5358 val |= DREF_NONSPREAD_CK505_ENABLE;
5359 else
5360 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5361
5362 if (has_panel) {
5363 val &= ~DREF_SSC_SOURCE_MASK;
5364 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005365
Keith Packard199e5d72011-09-22 12:01:57 -07005366 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005367 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005368 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005369 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005370 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005371 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005372
5373 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005374 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005375 POSTING_READ(PCH_DREF_CONTROL);
5376 udelay(200);
5377
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005378 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005379
5380 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005381 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005382 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005383 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005384 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005385 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005386 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005387 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005388 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005389 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005390
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005391 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005392 POSTING_READ(PCH_DREF_CONTROL);
5393 udelay(200);
5394 } else {
5395 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5396
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005397 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005398
5399 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005400 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005401
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005402 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005403 POSTING_READ(PCH_DREF_CONTROL);
5404 udelay(200);
5405
5406 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005407 val &= ~DREF_SSC_SOURCE_MASK;
5408 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005409
5410 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005411 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005412
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005413 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005414 POSTING_READ(PCH_DREF_CONTROL);
5415 udelay(200);
5416 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005417
5418 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005419}
5420
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005421static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005422{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005423 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005424
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005425 tmp = I915_READ(SOUTH_CHICKEN2);
5426 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5427 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005428
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005429 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5430 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5431 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005432
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005433 tmp = I915_READ(SOUTH_CHICKEN2);
5434 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5435 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005436
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005437 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5438 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5439 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005440}
5441
5442/* WaMPhyProgramming:hsw */
5443static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5444{
5445 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005446
5447 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5448 tmp &= ~(0xFF << 24);
5449 tmp |= (0x12 << 24);
5450 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5451
Paulo Zanonidde86e22012-12-01 12:04:25 -02005452 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5453 tmp |= (1 << 11);
5454 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5455
5456 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5457 tmp |= (1 << 11);
5458 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5459
Paulo Zanonidde86e22012-12-01 12:04:25 -02005460 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5461 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5462 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5463
5464 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5465 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5466 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5467
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005468 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5469 tmp &= ~(7 << 13);
5470 tmp |= (5 << 13);
5471 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005472
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005473 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5474 tmp &= ~(7 << 13);
5475 tmp |= (5 << 13);
5476 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005477
5478 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5479 tmp &= ~0xFF;
5480 tmp |= 0x1C;
5481 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5482
5483 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5484 tmp &= ~0xFF;
5485 tmp |= 0x1C;
5486 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5487
5488 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5489 tmp &= ~(0xFF << 16);
5490 tmp |= (0x1C << 16);
5491 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5492
5493 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5494 tmp &= ~(0xFF << 16);
5495 tmp |= (0x1C << 16);
5496 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5497
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005498 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5499 tmp |= (1 << 27);
5500 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005501
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005502 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5503 tmp |= (1 << 27);
5504 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005505
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005506 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5507 tmp &= ~(0xF << 28);
5508 tmp |= (4 << 28);
5509 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005510
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005511 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5512 tmp &= ~(0xF << 28);
5513 tmp |= (4 << 28);
5514 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005515}
5516
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005517/* Implements 3 different sequences from BSpec chapter "Display iCLK
5518 * Programming" based on the parameters passed:
5519 * - Sequence to enable CLKOUT_DP
5520 * - Sequence to enable CLKOUT_DP without spread
5521 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5522 */
5523static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5524 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005525{
5526 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005527 uint32_t reg, tmp;
5528
5529 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5530 with_spread = true;
5531 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5532 with_fdi, "LP PCH doesn't have FDI\n"))
5533 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005534
5535 mutex_lock(&dev_priv->dpio_lock);
5536
5537 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5538 tmp &= ~SBI_SSCCTL_DISABLE;
5539 tmp |= SBI_SSCCTL_PATHALT;
5540 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5541
5542 udelay(24);
5543
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005544 if (with_spread) {
5545 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5546 tmp &= ~SBI_SSCCTL_PATHALT;
5547 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005548
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005549 if (with_fdi) {
5550 lpt_reset_fdi_mphy(dev_priv);
5551 lpt_program_fdi_mphy(dev_priv);
5552 }
5553 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005554
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005555 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5556 SBI_GEN0 : SBI_DBUFF0;
5557 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5558 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5559 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005560
5561 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005562}
5563
Paulo Zanoni47701c32013-07-23 11:19:25 -03005564/* Sequence to disable CLKOUT_DP */
5565static void lpt_disable_clkout_dp(struct drm_device *dev)
5566{
5567 struct drm_i915_private *dev_priv = dev->dev_private;
5568 uint32_t reg, tmp;
5569
5570 mutex_lock(&dev_priv->dpio_lock);
5571
5572 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5573 SBI_GEN0 : SBI_DBUFF0;
5574 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5575 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5576 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5577
5578 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5579 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5580 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5581 tmp |= SBI_SSCCTL_PATHALT;
5582 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5583 udelay(32);
5584 }
5585 tmp |= SBI_SSCCTL_DISABLE;
5586 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5587 }
5588
5589 mutex_unlock(&dev_priv->dpio_lock);
5590}
5591
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005592static void lpt_init_pch_refclk(struct drm_device *dev)
5593{
5594 struct drm_mode_config *mode_config = &dev->mode_config;
5595 struct intel_encoder *encoder;
5596 bool has_vga = false;
5597
5598 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5599 switch (encoder->type) {
5600 case INTEL_OUTPUT_ANALOG:
5601 has_vga = true;
5602 break;
5603 }
5604 }
5605
Paulo Zanoni47701c32013-07-23 11:19:25 -03005606 if (has_vga)
5607 lpt_enable_clkout_dp(dev, true, true);
5608 else
5609 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005610}
5611
Paulo Zanonidde86e22012-12-01 12:04:25 -02005612/*
5613 * Initialize reference clocks when the driver loads
5614 */
5615void intel_init_pch_refclk(struct drm_device *dev)
5616{
5617 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5618 ironlake_init_pch_refclk(dev);
5619 else if (HAS_PCH_LPT(dev))
5620 lpt_init_pch_refclk(dev);
5621}
5622
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005623static int ironlake_get_refclk(struct drm_crtc *crtc)
5624{
5625 struct drm_device *dev = crtc->dev;
5626 struct drm_i915_private *dev_priv = dev->dev_private;
5627 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005628 int num_connectors = 0;
5629 bool is_lvds = false;
5630
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005631 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005632 switch (encoder->type) {
5633 case INTEL_OUTPUT_LVDS:
5634 is_lvds = true;
5635 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005636 }
5637 num_connectors++;
5638 }
5639
5640 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5641 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005642 dev_priv->vbt.lvds_ssc_freq);
5643 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005644 }
5645
5646 return 120000;
5647}
5648
Daniel Vetter6ff93602013-04-19 11:24:36 +02005649static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005650{
5651 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5653 int pipe = intel_crtc->pipe;
5654 uint32_t val;
5655
Daniel Vetter78114072013-06-13 00:54:57 +02005656 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005657
Daniel Vetter965e0c42013-03-27 00:44:57 +01005658 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005659 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005660 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005661 break;
5662 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005663 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005664 break;
5665 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005666 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005667 break;
5668 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005669 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005670 break;
5671 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005672 /* Case prevented by intel_choose_pipe_bpp_dither. */
5673 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005674 }
5675
Daniel Vetterd8b32242013-04-25 17:54:44 +02005676 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005677 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5678
Daniel Vetter6ff93602013-04-19 11:24:36 +02005679 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005680 val |= PIPECONF_INTERLACED_ILK;
5681 else
5682 val |= PIPECONF_PROGRESSIVE;
5683
Daniel Vetter50f3b012013-03-27 00:44:56 +01005684 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005685 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005686
Paulo Zanonic8203562012-09-12 10:06:29 -03005687 I915_WRITE(PIPECONF(pipe), val);
5688 POSTING_READ(PIPECONF(pipe));
5689}
5690
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005691/*
5692 * Set up the pipe CSC unit.
5693 *
5694 * Currently only full range RGB to limited range RGB conversion
5695 * is supported, but eventually this should handle various
5696 * RGB<->YCbCr scenarios as well.
5697 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005698static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005699{
5700 struct drm_device *dev = crtc->dev;
5701 struct drm_i915_private *dev_priv = dev->dev_private;
5702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5703 int pipe = intel_crtc->pipe;
5704 uint16_t coeff = 0x7800; /* 1.0 */
5705
5706 /*
5707 * TODO: Check what kind of values actually come out of the pipe
5708 * with these coeff/postoff values and adjust to get the best
5709 * accuracy. Perhaps we even need to take the bpc value into
5710 * consideration.
5711 */
5712
Daniel Vetter50f3b012013-03-27 00:44:56 +01005713 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005714 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5715
5716 /*
5717 * GY/GU and RY/RU should be the other way around according
5718 * to BSpec, but reality doesn't agree. Just set them up in
5719 * a way that results in the correct picture.
5720 */
5721 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5722 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5723
5724 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5725 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5726
5727 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5728 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5729
5730 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5731 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5732 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5733
5734 if (INTEL_INFO(dev)->gen > 6) {
5735 uint16_t postoff = 0;
5736
Daniel Vetter50f3b012013-03-27 00:44:56 +01005737 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005738 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5739
5740 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5741 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5742 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5743
5744 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5745 } else {
5746 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5747
Daniel Vetter50f3b012013-03-27 00:44:56 +01005748 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005749 mode |= CSC_BLACK_SCREEN_OFFSET;
5750
5751 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5752 }
5753}
5754
Daniel Vetter6ff93602013-04-19 11:24:36 +02005755static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005756{
5757 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005759 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005760 uint32_t val;
5761
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005762 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005763
Daniel Vetterd8b32242013-04-25 17:54:44 +02005764 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005765 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5766
Daniel Vetter6ff93602013-04-19 11:24:36 +02005767 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005768 val |= PIPECONF_INTERLACED_ILK;
5769 else
5770 val |= PIPECONF_PROGRESSIVE;
5771
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005772 I915_WRITE(PIPECONF(cpu_transcoder), val);
5773 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005774
5775 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5776 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005777}
5778
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005779static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005780 intel_clock_t *clock,
5781 bool *has_reduced_clock,
5782 intel_clock_t *reduced_clock)
5783{
5784 struct drm_device *dev = crtc->dev;
5785 struct drm_i915_private *dev_priv = dev->dev_private;
5786 struct intel_encoder *intel_encoder;
5787 int refclk;
5788 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005789 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005790
5791 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5792 switch (intel_encoder->type) {
5793 case INTEL_OUTPUT_LVDS:
5794 is_lvds = true;
5795 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005796 }
5797 }
5798
5799 refclk = ironlake_get_refclk(crtc);
5800
5801 /*
5802 * Returns a set of divisors for the desired target clock with the given
5803 * refclk, or FALSE. The returned values represent the clock equation:
5804 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5805 */
5806 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005807 ret = dev_priv->display.find_dpll(limit, crtc,
5808 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005809 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005810 if (!ret)
5811 return false;
5812
5813 if (is_lvds && dev_priv->lvds_downclock_avail) {
5814 /*
5815 * Ensure we match the reduced clock's P to the target clock.
5816 * If the clocks don't match, we can't switch the display clock
5817 * by using the FP0/FP1. In such case we will disable the LVDS
5818 * downclock feature.
5819 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005820 *has_reduced_clock =
5821 dev_priv->display.find_dpll(limit, crtc,
5822 dev_priv->lvds_downclock,
5823 refclk, clock,
5824 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005825 }
5826
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005827 return true;
5828}
5829
Daniel Vetter01a415f2012-10-27 15:58:40 +02005830static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5831{
5832 struct drm_i915_private *dev_priv = dev->dev_private;
5833 uint32_t temp;
5834
5835 temp = I915_READ(SOUTH_CHICKEN1);
5836 if (temp & FDI_BC_BIFURCATION_SELECT)
5837 return;
5838
5839 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5840 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5841
5842 temp |= FDI_BC_BIFURCATION_SELECT;
5843 DRM_DEBUG_KMS("enabling fdi C rx\n");
5844 I915_WRITE(SOUTH_CHICKEN1, temp);
5845 POSTING_READ(SOUTH_CHICKEN1);
5846}
5847
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005848static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005849{
5850 struct drm_device *dev = intel_crtc->base.dev;
5851 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005852
5853 switch (intel_crtc->pipe) {
5854 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005855 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005856 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005857 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005858 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5859 else
5860 cpt_enable_fdi_bc_bifurcation(dev);
5861
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005862 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005863 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005864 cpt_enable_fdi_bc_bifurcation(dev);
5865
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005866 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005867 default:
5868 BUG();
5869 }
5870}
5871
Paulo Zanonid4b19312012-11-29 11:29:32 -02005872int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5873{
5874 /*
5875 * Account for spread spectrum to avoid
5876 * oversubscribing the link. Max center spread
5877 * is 2.5%; use 5% for safety's sake.
5878 */
5879 u32 bps = target_clock * bpp * 21 / 20;
5880 return bps / (link_bw * 8) + 1;
5881}
5882
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005883static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005884{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005885 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005886}
5887
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005888static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005889 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005890 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005891{
5892 struct drm_crtc *crtc = &intel_crtc->base;
5893 struct drm_device *dev = crtc->dev;
5894 struct drm_i915_private *dev_priv = dev->dev_private;
5895 struct intel_encoder *intel_encoder;
5896 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005897 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005898 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005899
5900 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5901 switch (intel_encoder->type) {
5902 case INTEL_OUTPUT_LVDS:
5903 is_lvds = true;
5904 break;
5905 case INTEL_OUTPUT_SDVO:
5906 case INTEL_OUTPUT_HDMI:
5907 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005908 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005909 }
5910
5911 num_connectors++;
5912 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005913
Chris Wilsonc1858122010-12-03 21:35:48 +00005914 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005915 factor = 21;
5916 if (is_lvds) {
5917 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005918 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005919 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005920 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005921 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005922 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005923
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005924 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005925 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005926
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005927 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5928 *fp2 |= FP_CB_TUNE;
5929
Chris Wilson5eddb702010-09-11 13:48:45 +01005930 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005931
Eric Anholta07d6782011-03-30 13:01:08 -07005932 if (is_lvds)
5933 dpll |= DPLLB_MODE_LVDS;
5934 else
5935 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005936
Daniel Vetteref1b4602013-06-01 17:17:04 +02005937 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5938 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005939
5940 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005941 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005942 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005943 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005944
Eric Anholta07d6782011-03-30 13:01:08 -07005945 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005946 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005947 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005948 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005949
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005950 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005951 case 5:
5952 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5953 break;
5954 case 7:
5955 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5956 break;
5957 case 10:
5958 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5959 break;
5960 case 14:
5961 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5962 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005963 }
5964
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005965 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005966 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005967 else
5968 dpll |= PLL_REF_INPUT_DREFCLK;
5969
Daniel Vetter959e16d2013-06-05 13:34:21 +02005970 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005971}
5972
Jesse Barnes79e53942008-11-07 14:24:08 -08005973static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005974 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005975 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005976{
5977 struct drm_device *dev = crtc->dev;
5978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5980 int pipe = intel_crtc->pipe;
5981 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005982 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005983 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005984 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005985 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005986 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005987 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005988 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005989 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005990
5991 for_each_encoder_on_crtc(dev, crtc, encoder) {
5992 switch (encoder->type) {
5993 case INTEL_OUTPUT_LVDS:
5994 is_lvds = true;
5995 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005996 }
5997
5998 num_connectors++;
5999 }
6000
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006001 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6002 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6003
Daniel Vetterff9a6752013-06-01 17:16:21 +02006004 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006005 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006006 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006007 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6008 return -EINVAL;
6009 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006010 /* Compat-code for transition, will disappear. */
6011 if (!intel_crtc->config.clock_set) {
6012 intel_crtc->config.dpll.n = clock.n;
6013 intel_crtc->config.dpll.m1 = clock.m1;
6014 intel_crtc->config.dpll.m2 = clock.m2;
6015 intel_crtc->config.dpll.p1 = clock.p1;
6016 intel_crtc->config.dpll.p2 = clock.p2;
6017 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006018
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006019 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006020 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006021 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006022 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006023 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006024
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006025 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006026 &fp, &reduced_clock,
6027 has_reduced_clock ? &fp2 : NULL);
6028
Daniel Vetter959e16d2013-06-05 13:34:21 +02006029 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006030 intel_crtc->config.dpll_hw_state.fp0 = fp;
6031 if (has_reduced_clock)
6032 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6033 else
6034 intel_crtc->config.dpll_hw_state.fp1 = fp;
6035
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006036 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006037 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006038 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6039 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006040 return -EINVAL;
6041 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006042 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006043 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006044
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006045 if (intel_crtc->config.has_dp_encoder)
6046 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006047
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006048 if (is_lvds && has_reduced_clock && i915_powersave)
6049 intel_crtc->lowfreq_avail = true;
6050 else
6051 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006052
6053 if (intel_crtc->config.has_pch_encoder) {
6054 pll = intel_crtc_to_shared_dpll(intel_crtc);
6055
Jesse Barnes79e53942008-11-07 14:24:08 -08006056 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006057
Daniel Vetter8a654f32013-06-01 17:16:22 +02006058 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006059
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006060 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006061 intel_cpu_transcoder_set_m_n(intel_crtc,
6062 &intel_crtc->config.fdi_m_n);
6063 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006064
Daniel Vetterebfd86f2013-04-19 11:24:44 +02006065 if (IS_IVYBRIDGE(dev))
6066 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006067
Daniel Vetter6ff93602013-04-19 11:24:36 +02006068 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006069
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006070 /* Set up the display plane register */
6071 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006072 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006073
Daniel Vetter94352cf2012-07-05 22:51:56 +02006074 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006075
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006076 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006077}
6078
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006079static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6080 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006081{
6082 struct drm_device *dev = crtc->base.dev;
6083 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006084 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006085
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006086 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6087 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6088 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6089 & ~TU_SIZE_MASK;
6090 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6091 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6092 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6093}
6094
6095static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6096 enum transcoder transcoder,
6097 struct intel_link_m_n *m_n)
6098{
6099 struct drm_device *dev = crtc->base.dev;
6100 struct drm_i915_private *dev_priv = dev->dev_private;
6101 enum pipe pipe = crtc->pipe;
6102
6103 if (INTEL_INFO(dev)->gen >= 5) {
6104 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6105 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6106 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6107 & ~TU_SIZE_MASK;
6108 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6109 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6110 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6111 } else {
6112 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6113 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6114 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6115 & ~TU_SIZE_MASK;
6116 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6117 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6118 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6119 }
6120}
6121
6122void intel_dp_get_m_n(struct intel_crtc *crtc,
6123 struct intel_crtc_config *pipe_config)
6124{
6125 if (crtc->config.has_pch_encoder)
6126 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6127 else
6128 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6129 &pipe_config->dp_m_n);
6130}
6131
Daniel Vetter72419202013-04-04 13:28:53 +02006132static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6133 struct intel_crtc_config *pipe_config)
6134{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006135 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6136 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006137}
6138
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006139static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6140 struct intel_crtc_config *pipe_config)
6141{
6142 struct drm_device *dev = crtc->base.dev;
6143 struct drm_i915_private *dev_priv = dev->dev_private;
6144 uint32_t tmp;
6145
6146 tmp = I915_READ(PF_CTL(crtc->pipe));
6147
6148 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006149 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006150 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6151 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006152
6153 /* We currently do not free assignements of panel fitters on
6154 * ivb/hsw (since we don't use the higher upscaling modes which
6155 * differentiates them) so just WARN about this case for now. */
6156 if (IS_GEN7(dev)) {
6157 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6158 PF_PIPE_SEL_IVB(crtc->pipe));
6159 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006160 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006161}
6162
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006163static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6164 struct intel_crtc_config *pipe_config)
6165{
6166 struct drm_device *dev = crtc->base.dev;
6167 struct drm_i915_private *dev_priv = dev->dev_private;
6168 uint32_t tmp;
6169
Daniel Vettere143a212013-07-04 12:01:15 +02006170 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006171 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006172
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006173 tmp = I915_READ(PIPECONF(crtc->pipe));
6174 if (!(tmp & PIPECONF_ENABLE))
6175 return false;
6176
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006177 switch (tmp & PIPECONF_BPC_MASK) {
6178 case PIPECONF_6BPC:
6179 pipe_config->pipe_bpp = 18;
6180 break;
6181 case PIPECONF_8BPC:
6182 pipe_config->pipe_bpp = 24;
6183 break;
6184 case PIPECONF_10BPC:
6185 pipe_config->pipe_bpp = 30;
6186 break;
6187 case PIPECONF_12BPC:
6188 pipe_config->pipe_bpp = 36;
6189 break;
6190 default:
6191 break;
6192 }
6193
Daniel Vetterab9412b2013-05-03 11:49:46 +02006194 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006195 struct intel_shared_dpll *pll;
6196
Daniel Vetter88adfff2013-03-28 10:42:01 +01006197 pipe_config->has_pch_encoder = true;
6198
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006199 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6200 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6201 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006202
6203 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006204
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006205 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006206 pipe_config->shared_dpll =
6207 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006208 } else {
6209 tmp = I915_READ(PCH_DPLL_SEL);
6210 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6211 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6212 else
6213 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6214 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006215
6216 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6217
6218 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6219 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006220
6221 tmp = pipe_config->dpll_hw_state.dpll;
6222 pipe_config->pixel_multiplier =
6223 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6224 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006225
6226 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006227 } else {
6228 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006229 }
6230
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006231 intel_get_pipe_timings(crtc, pipe_config);
6232
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006233 ironlake_get_pfit_config(crtc, pipe_config);
6234
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006235 return true;
6236}
6237
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006238static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6239{
6240 struct drm_device *dev = dev_priv->dev;
6241 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6242 struct intel_crtc *crtc;
6243 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006244 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006245
6246 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6247 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6248 pipe_name(crtc->pipe));
6249
6250 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6251 WARN(plls->spll_refcount, "SPLL enabled\n");
6252 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6253 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6254 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6255 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6256 "CPU PWM1 enabled\n");
6257 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6258 "CPU PWM2 enabled\n");
6259 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6260 "PCH PWM1 enabled\n");
6261 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6262 "Utility pin enabled\n");
6263 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6264
6265 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6266 val = I915_READ(DEIMR);
6267 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6268 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6269 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006270 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006271 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6272 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6273}
6274
6275/*
6276 * This function implements pieces of two sequences from BSpec:
6277 * - Sequence for display software to disable LCPLL
6278 * - Sequence for display software to allow package C8+
6279 * The steps implemented here are just the steps that actually touch the LCPLL
6280 * register. Callers should take care of disabling all the display engine
6281 * functions, doing the mode unset, fixing interrupts, etc.
6282 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006283static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6284 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006285{
6286 uint32_t val;
6287
6288 assert_can_disable_lcpll(dev_priv);
6289
6290 val = I915_READ(LCPLL_CTL);
6291
6292 if (switch_to_fclk) {
6293 val |= LCPLL_CD_SOURCE_FCLK;
6294 I915_WRITE(LCPLL_CTL, val);
6295
6296 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6297 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6298 DRM_ERROR("Switching to FCLK failed\n");
6299
6300 val = I915_READ(LCPLL_CTL);
6301 }
6302
6303 val |= LCPLL_PLL_DISABLE;
6304 I915_WRITE(LCPLL_CTL, val);
6305 POSTING_READ(LCPLL_CTL);
6306
6307 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6308 DRM_ERROR("LCPLL still locked\n");
6309
6310 val = I915_READ(D_COMP);
6311 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006312 mutex_lock(&dev_priv->rps.hw_lock);
6313 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6314 DRM_ERROR("Failed to disable D_COMP\n");
6315 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006316 POSTING_READ(D_COMP);
6317 ndelay(100);
6318
6319 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6320 DRM_ERROR("D_COMP RCOMP still in progress\n");
6321
6322 if (allow_power_down) {
6323 val = I915_READ(LCPLL_CTL);
6324 val |= LCPLL_POWER_DOWN_ALLOW;
6325 I915_WRITE(LCPLL_CTL, val);
6326 POSTING_READ(LCPLL_CTL);
6327 }
6328}
6329
6330/*
6331 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6332 * source.
6333 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006334static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006335{
6336 uint32_t val;
6337
6338 val = I915_READ(LCPLL_CTL);
6339
6340 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6341 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6342 return;
6343
Paulo Zanoni215733f2013-08-19 13:18:07 -03006344 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6345 * we'll hang the machine! */
6346 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6347
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006348 if (val & LCPLL_POWER_DOWN_ALLOW) {
6349 val &= ~LCPLL_POWER_DOWN_ALLOW;
6350 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006351 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006352 }
6353
6354 val = I915_READ(D_COMP);
6355 val |= D_COMP_COMP_FORCE;
6356 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006357 mutex_lock(&dev_priv->rps.hw_lock);
6358 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6359 DRM_ERROR("Failed to enable D_COMP\n");
6360 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006361 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006362
6363 val = I915_READ(LCPLL_CTL);
6364 val &= ~LCPLL_PLL_DISABLE;
6365 I915_WRITE(LCPLL_CTL, val);
6366
6367 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6368 DRM_ERROR("LCPLL not locked yet\n");
6369
6370 if (val & LCPLL_CD_SOURCE_FCLK) {
6371 val = I915_READ(LCPLL_CTL);
6372 val &= ~LCPLL_CD_SOURCE_FCLK;
6373 I915_WRITE(LCPLL_CTL, val);
6374
6375 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6376 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6377 DRM_ERROR("Switching back to LCPLL failed\n");
6378 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006379
6380 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006381}
6382
Paulo Zanonic67a4702013-08-19 13:18:09 -03006383void hsw_enable_pc8_work(struct work_struct *__work)
6384{
6385 struct drm_i915_private *dev_priv =
6386 container_of(to_delayed_work(__work), struct drm_i915_private,
6387 pc8.enable_work);
6388 struct drm_device *dev = dev_priv->dev;
6389 uint32_t val;
6390
6391 if (dev_priv->pc8.enabled)
6392 return;
6393
6394 DRM_DEBUG_KMS("Enabling package C8+\n");
6395
6396 dev_priv->pc8.enabled = true;
6397
6398 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6399 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6400 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6401 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6402 }
6403
6404 lpt_disable_clkout_dp(dev);
6405 hsw_pc8_disable_interrupts(dev);
6406 hsw_disable_lcpll(dev_priv, true, true);
6407}
6408
6409static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6410{
6411 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6412 WARN(dev_priv->pc8.disable_count < 1,
6413 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6414
6415 dev_priv->pc8.disable_count--;
6416 if (dev_priv->pc8.disable_count != 0)
6417 return;
6418
6419 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006420 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006421}
6422
6423static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6424{
6425 struct drm_device *dev = dev_priv->dev;
6426 uint32_t val;
6427
6428 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6429 WARN(dev_priv->pc8.disable_count < 0,
6430 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6431
6432 dev_priv->pc8.disable_count++;
6433 if (dev_priv->pc8.disable_count != 1)
6434 return;
6435
6436 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6437 if (!dev_priv->pc8.enabled)
6438 return;
6439
6440 DRM_DEBUG_KMS("Disabling package C8+\n");
6441
6442 hsw_restore_lcpll(dev_priv);
6443 hsw_pc8_restore_interrupts(dev);
6444 lpt_init_pch_refclk(dev);
6445
6446 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6447 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6448 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6449 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6450 }
6451
6452 intel_prepare_ddi(dev);
6453 i915_gem_init_swizzling(dev);
6454 mutex_lock(&dev_priv->rps.hw_lock);
6455 gen6_update_ring_freq(dev);
6456 mutex_unlock(&dev_priv->rps.hw_lock);
6457 dev_priv->pc8.enabled = false;
6458}
6459
6460void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6461{
6462 mutex_lock(&dev_priv->pc8.lock);
6463 __hsw_enable_package_c8(dev_priv);
6464 mutex_unlock(&dev_priv->pc8.lock);
6465}
6466
6467void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6468{
6469 mutex_lock(&dev_priv->pc8.lock);
6470 __hsw_disable_package_c8(dev_priv);
6471 mutex_unlock(&dev_priv->pc8.lock);
6472}
6473
6474static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6475{
6476 struct drm_device *dev = dev_priv->dev;
6477 struct intel_crtc *crtc;
6478 uint32_t val;
6479
6480 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6481 if (crtc->base.enabled)
6482 return false;
6483
6484 /* This case is still possible since we have the i915.disable_power_well
6485 * parameter and also the KVMr or something else might be requesting the
6486 * power well. */
6487 val = I915_READ(HSW_PWR_WELL_DRIVER);
6488 if (val != 0) {
6489 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6490 return false;
6491 }
6492
6493 return true;
6494}
6495
6496/* Since we're called from modeset_global_resources there's no way to
6497 * symmetrically increase and decrease the refcount, so we use
6498 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6499 * or not.
6500 */
6501static void hsw_update_package_c8(struct drm_device *dev)
6502{
6503 struct drm_i915_private *dev_priv = dev->dev_private;
6504 bool allow;
6505
6506 if (!i915_enable_pc8)
6507 return;
6508
6509 mutex_lock(&dev_priv->pc8.lock);
6510
6511 allow = hsw_can_enable_package_c8(dev_priv);
6512
6513 if (allow == dev_priv->pc8.requirements_met)
6514 goto done;
6515
6516 dev_priv->pc8.requirements_met = allow;
6517
6518 if (allow)
6519 __hsw_enable_package_c8(dev_priv);
6520 else
6521 __hsw_disable_package_c8(dev_priv);
6522
6523done:
6524 mutex_unlock(&dev_priv->pc8.lock);
6525}
6526
6527static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6528{
6529 if (!dev_priv->pc8.gpu_idle) {
6530 dev_priv->pc8.gpu_idle = true;
6531 hsw_enable_package_c8(dev_priv);
6532 }
6533}
6534
6535static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6536{
6537 if (dev_priv->pc8.gpu_idle) {
6538 dev_priv->pc8.gpu_idle = false;
6539 hsw_disable_package_c8(dev_priv);
6540 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006541}
Eric Anholtf564048e2011-03-30 13:01:02 -07006542
6543static void haswell_modeset_global_resources(struct drm_device *dev)
6544{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006545 bool enable = false;
6546 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006547
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006548 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6549 if (!crtc->base.enabled)
6550 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006551
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006552 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 crtc->config.cpu_transcoder != TRANSCODER_EDP)
6554 enable = true;
6555 }
6556
6557 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006558
6559 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006560}
6561
6562static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6563 int x, int y,
6564 struct drm_framebuffer *fb)
6565{
6566 struct drm_device *dev = crtc->dev;
6567 struct drm_i915_private *dev_priv = dev->dev_private;
6568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6569 int plane = intel_crtc->plane;
6570 int ret;
6571
6572 if (!intel_ddi_pll_mode_set(crtc))
6573 return -EINVAL;
6574
Chris Wilson560b85b2010-08-07 11:01:38 +01006575 if (intel_crtc->config.has_dp_encoder)
6576 intel_dp_set_m_n(intel_crtc);
6577
6578 intel_crtc->lowfreq_avail = false;
6579
6580 intel_set_pipe_timings(intel_crtc);
6581
6582 if (intel_crtc->config.has_pch_encoder) {
6583 intel_cpu_transcoder_set_m_n(intel_crtc,
6584 &intel_crtc->config.fdi_m_n);
6585 }
6586
6587 haswell_set_pipeconf(crtc);
6588
6589 intel_set_pipe_csc(crtc);
6590
6591 /* Set up the display plane register */
6592 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6593 POSTING_READ(DSPCNTR(plane));
6594
6595 ret = intel_pipe_set_base(crtc, x, y, fb);
6596
Chris Wilson560b85b2010-08-07 11:01:38 +01006597 return ret;
6598}
6599
6600static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6601 struct intel_crtc_config *pipe_config)
6602{
6603 struct drm_device *dev = crtc->base.dev;
6604 struct drm_i915_private *dev_priv = dev->dev_private;
6605 enum intel_display_power_domain pfit_domain;
6606 uint32_t tmp;
6607
6608 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6609 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6610
6611 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6612 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6613 enum pipe trans_edp_pipe;
6614 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6615 default:
6616 WARN(1, "unknown pipe linked to edp transcoder\n");
6617 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6618 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006619 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006620 break;
6621 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006622 trans_edp_pipe = PIPE_B;
6623 break;
6624 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6625 trans_edp_pipe = PIPE_C;
6626 break;
6627 }
6628
Chris Wilson560b85b2010-08-07 11:01:38 +01006629 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006630 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6631 }
6632
6633 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006634 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006635 return false;
6636
6637 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6638 if (!(tmp & PIPECONF_ENABLE))
6639 return false;
6640
6641 /*
6642 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6643 * DDI E. So just check whether this pipe is wired to DDI E and whether
6644 * the PCH transcoder is on.
6645 */
6646 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6647 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6648 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6649 pipe_config->has_pch_encoder = true;
6650
6651 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6652 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6653 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6654
6655 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6656 }
6657
6658 intel_get_pipe_timings(crtc, pipe_config);
6659
6660 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6661 if (intel_display_power_enabled(dev, pfit_domain))
6662 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006663
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006664 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6665 (I915_READ(IPS_CTL) & IPS_ENABLE);
6666
Chris Wilson560b85b2010-08-07 11:01:38 +01006667 pipe_config->pixel_multiplier = 1;
6668
6669 return true;
6670}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006671
6672static int intel_crtc_mode_set(struct drm_crtc *crtc,
6673 int x, int y,
6674 struct drm_framebuffer *fb)
6675{
Jesse Barnes79e53942008-11-07 14:24:08 -08006676 struct drm_device *dev = crtc->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00006677 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006678 struct intel_encoder *encoder;
6679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006680 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6681 int pipe = intel_crtc->pipe;
6682 int ret;
6683
Eric Anholt0b701d22011-03-30 13:01:03 -07006684 drm_vblank_pre_modeset(dev, pipe);
6685
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006686 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6687
Jesse Barnes79e53942008-11-07 14:24:08 -08006688 drm_vblank_post_modeset(dev, pipe);
6689
Daniel Vetter9256aa12012-10-31 19:26:13 +01006690 if (ret != 0)
6691 return ret;
6692
6693 for_each_encoder_on_crtc(dev, crtc, encoder) {
6694 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6695 encoder->base.base.id,
6696 drm_get_encoder_name(&encoder->base),
6697 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006698 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006699 }
6700
6701 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006702}
6703
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006704static bool intel_eld_uptodate(struct drm_connector *connector,
6705 int reg_eldv, uint32_t bits_eldv,
6706 int reg_elda, uint32_t bits_elda,
6707 int reg_edid)
6708{
6709 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6710 uint8_t *eld = connector->eld;
6711 uint32_t i;
6712
6713 i = I915_READ(reg_eldv);
6714 i &= bits_eldv;
6715
6716 if (!eld[0])
6717 return !i;
6718
6719 if (!i)
6720 return false;
6721
6722 i = I915_READ(reg_elda);
6723 i &= ~bits_elda;
6724 I915_WRITE(reg_elda, i);
6725
6726 for (i = 0; i < eld[2]; i++)
6727 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6728 return false;
6729
6730 return true;
6731}
6732
Wu Fengguange0dac652011-09-05 14:25:34 +08006733static void g4x_write_eld(struct drm_connector *connector,
6734 struct drm_crtc *crtc)
6735{
6736 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6737 uint8_t *eld = connector->eld;
6738 uint32_t eldv;
6739 uint32_t len;
6740 uint32_t i;
6741
6742 i = I915_READ(G4X_AUD_VID_DID);
6743
6744 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6745 eldv = G4X_ELDV_DEVCL_DEVBLC;
6746 else
6747 eldv = G4X_ELDV_DEVCTG;
6748
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006749 if (intel_eld_uptodate(connector,
6750 G4X_AUD_CNTL_ST, eldv,
6751 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6752 G4X_HDMIW_HDMIEDID))
6753 return;
6754
Wu Fengguange0dac652011-09-05 14:25:34 +08006755 i = I915_READ(G4X_AUD_CNTL_ST);
6756 i &= ~(eldv | G4X_ELD_ADDR);
6757 len = (i >> 9) & 0x1f; /* ELD buffer size */
6758 I915_WRITE(G4X_AUD_CNTL_ST, i);
6759
6760 if (!eld[0])
6761 return;
6762
6763 len = min_t(uint8_t, eld[2], len);
6764 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6765 for (i = 0; i < len; i++)
6766 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6767
6768 i = I915_READ(G4X_AUD_CNTL_ST);
6769 i |= eldv;
6770 I915_WRITE(G4X_AUD_CNTL_ST, i);
6771}
6772
Wang Xingchao83358c852012-08-16 22:43:37 +08006773static void haswell_write_eld(struct drm_connector *connector,
6774 struct drm_crtc *crtc)
6775{
6776 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6777 uint8_t *eld = connector->eld;
6778 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006780 uint32_t eldv;
6781 uint32_t i;
6782 int len;
6783 int pipe = to_intel_crtc(crtc)->pipe;
6784 int tmp;
6785
6786 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6787 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6788 int aud_config = HSW_AUD_CFG(pipe);
6789 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6790
6791
6792 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6793
6794 /* Audio output enable */
6795 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6796 tmp = I915_READ(aud_cntrl_st2);
6797 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6798 I915_WRITE(aud_cntrl_st2, tmp);
6799
6800 /* Wait for 1 vertical blank */
6801 intel_wait_for_vblank(dev, pipe);
6802
6803 /* Set ELD valid state */
6804 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006805 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006806 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6807 I915_WRITE(aud_cntrl_st2, tmp);
6808 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006809 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006810
6811 /* Enable HDMI mode */
6812 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006813 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006814 /* clear N_programing_enable and N_value_index */
6815 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6816 I915_WRITE(aud_config, tmp);
6817
6818 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6819
6820 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006821 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006822
6823 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6824 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6825 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6826 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6827 } else
6828 I915_WRITE(aud_config, 0);
6829
6830 if (intel_eld_uptodate(connector,
6831 aud_cntrl_st2, eldv,
6832 aud_cntl_st, IBX_ELD_ADDRESS,
6833 hdmiw_hdmiedid))
6834 return;
6835
6836 i = I915_READ(aud_cntrl_st2);
6837 i &= ~eldv;
6838 I915_WRITE(aud_cntrl_st2, i);
6839
6840 if (!eld[0])
6841 return;
6842
6843 i = I915_READ(aud_cntl_st);
6844 i &= ~IBX_ELD_ADDRESS;
6845 I915_WRITE(aud_cntl_st, i);
6846 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6847 DRM_DEBUG_DRIVER("port num:%d\n", i);
6848
6849 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6850 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6851 for (i = 0; i < len; i++)
6852 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6853
6854 i = I915_READ(aud_cntrl_st2);
6855 i |= eldv;
6856 I915_WRITE(aud_cntrl_st2, i);
6857
6858}
6859
Wu Fengguange0dac652011-09-05 14:25:34 +08006860static void ironlake_write_eld(struct drm_connector *connector,
6861 struct drm_crtc *crtc)
6862{
6863 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6864 uint8_t *eld = connector->eld;
6865 uint32_t eldv;
6866 uint32_t i;
6867 int len;
6868 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006869 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006870 int aud_cntl_st;
6871 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006872 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006873
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006874 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006875 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6876 aud_config = IBX_AUD_CFG(pipe);
6877 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006878 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006879 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006880 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6881 aud_config = CPT_AUD_CFG(pipe);
6882 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006883 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006884 }
6885
Wang Xingchao9b138a82012-08-09 16:52:18 +08006886 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006887
6888 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006889 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006890 if (!i) {
6891 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6892 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006893 eldv = IBX_ELD_VALIDB;
6894 eldv |= IBX_ELD_VALIDB << 4;
6895 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006896 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006897 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006898 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006899 }
6900
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006901 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6902 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6903 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006904 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6905 } else
6906 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006907
6908 if (intel_eld_uptodate(connector,
6909 aud_cntrl_st2, eldv,
6910 aud_cntl_st, IBX_ELD_ADDRESS,
6911 hdmiw_hdmiedid))
6912 return;
6913
Wu Fengguange0dac652011-09-05 14:25:34 +08006914 i = I915_READ(aud_cntrl_st2);
6915 i &= ~eldv;
6916 I915_WRITE(aud_cntrl_st2, i);
6917
6918 if (!eld[0])
6919 return;
6920
Wu Fengguange0dac652011-09-05 14:25:34 +08006921 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006922 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006923 I915_WRITE(aud_cntl_st, i);
6924
6925 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6926 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6927 for (i = 0; i < len; i++)
6928 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6929
6930 i = I915_READ(aud_cntrl_st2);
6931 i |= eldv;
6932 I915_WRITE(aud_cntrl_st2, i);
6933}
6934
6935void intel_write_eld(struct drm_encoder *encoder,
6936 struct drm_display_mode *mode)
6937{
6938 struct drm_crtc *crtc = encoder->crtc;
6939 struct drm_connector *connector;
6940 struct drm_device *dev = encoder->dev;
6941 struct drm_i915_private *dev_priv = dev->dev_private;
6942
6943 connector = drm_select_eld(encoder, mode);
6944 if (!connector)
6945 return;
6946
6947 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6948 connector->base.id,
6949 drm_get_connector_name(connector),
6950 connector->encoder->base.id,
6951 drm_get_encoder_name(connector->encoder));
6952
6953 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6954
6955 if (dev_priv->display.write_eld)
6956 dev_priv->display.write_eld(connector, crtc);
6957}
6958
Jesse Barnes79e53942008-11-07 14:24:08 -08006959static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6960{
6961 struct drm_device *dev = crtc->dev;
6962 struct drm_i915_private *dev_priv = dev->dev_private;
6963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6964 bool visible = base != 0;
6965 u32 cntl;
6966
6967 if (intel_crtc->cursor_visible == visible)
6968 return;
6969
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006970 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006971 if (visible) {
6972 /* On these chipsets we can only modify the base whilst
6973 * the cursor is disabled.
6974 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006975 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006976
6977 cntl &= ~(CURSOR_FORMAT_MASK);
6978 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6979 cntl |= CURSOR_ENABLE |
6980 CURSOR_GAMMA_ENABLE |
6981 CURSOR_FORMAT_ARGB;
6982 } else
6983 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006984 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006985
6986 intel_crtc->cursor_visible = visible;
6987}
6988
6989static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6990{
6991 struct drm_device *dev = crtc->dev;
6992 struct drm_i915_private *dev_priv = dev->dev_private;
6993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6994 int pipe = intel_crtc->pipe;
6995 bool visible = base != 0;
6996
6997 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006998 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006999 if (base) {
7000 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7001 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7002 cntl |= pipe << 28; /* Connect to correct pipe */
7003 } else {
7004 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7005 cntl |= CURSOR_MODE_DISABLE;
7006 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007007 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007008
7009 intel_crtc->cursor_visible = visible;
7010 }
7011 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007012 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007013}
7014
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007015static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7016{
7017 struct drm_device *dev = crtc->dev;
7018 struct drm_i915_private *dev_priv = dev->dev_private;
7019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7020 int pipe = intel_crtc->pipe;
7021 bool visible = base != 0;
7022
7023 if (intel_crtc->cursor_visible != visible) {
7024 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7025 if (base) {
7026 cntl &= ~CURSOR_MODE;
7027 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7028 } else {
7029 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7030 cntl |= CURSOR_MODE_DISABLE;
7031 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007032 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007033 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007034 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7035 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007036 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7037
7038 intel_crtc->cursor_visible = visible;
7039 }
7040 /* and commit changes on next vblank */
7041 I915_WRITE(CURBASE_IVB(pipe), base);
7042}
7043
Jesse Barnes79e53942008-11-07 14:24:08 -08007044/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7045static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7046 bool on)
7047{
7048 struct drm_device *dev = crtc->dev;
7049 struct drm_i915_private *dev_priv = dev->dev_private;
7050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7051 int pipe = intel_crtc->pipe;
7052 int x = intel_crtc->cursor_x;
7053 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007054 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007055 bool visible;
7056
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007057 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08007058 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007059
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007060 if (x >= intel_crtc->config.pipe_src_w)
7061 base = 0;
7062
7063 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08007064 base = 0;
7065
7066 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007067 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007068 base = 0;
7069
7070 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7071 x = -x;
7072 }
7073 pos |= x << CURSOR_X_SHIFT;
7074
7075 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007076 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007077 base = 0;
7078
7079 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7080 y = -y;
7081 }
7082 pos |= y << CURSOR_Y_SHIFT;
7083
7084 visible = base != 0;
7085 if (!visible && !intel_crtc->cursor_visible)
7086 return;
7087
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03007088 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007089 I915_WRITE(CURPOS_IVB(pipe), pos);
7090 ivb_update_cursor(crtc, base);
7091 } else {
7092 I915_WRITE(CURPOS(pipe), pos);
7093 if (IS_845G(dev) || IS_I865G(dev))
7094 i845_update_cursor(crtc, base);
7095 else
7096 i9xx_update_cursor(crtc, base);
7097 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007098}
7099
7100static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7101 struct drm_file *file,
7102 uint32_t handle,
7103 uint32_t width, uint32_t height)
7104{
7105 struct drm_device *dev = crtc->dev;
7106 struct drm_i915_private *dev_priv = dev->dev_private;
7107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007108 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007109 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007110 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007111
Jesse Barnes79e53942008-11-07 14:24:08 -08007112 /* if we want to turn off the cursor ignore width and height */
7113 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007114 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007115 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007116 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007117 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007118 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007119 }
7120
7121 /* Currently we only support 64x64 cursors */
7122 if (width != 64 || height != 64) {
7123 DRM_ERROR("we currently only support 64x64 cursors\n");
7124 return -EINVAL;
7125 }
7126
Chris Wilson05394f32010-11-08 19:18:58 +00007127 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007128 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007129 return -ENOENT;
7130
Chris Wilson05394f32010-11-08 19:18:58 +00007131 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007132 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007133 ret = -ENOMEM;
7134 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007135 }
7136
Dave Airlie71acb5e2008-12-30 20:31:46 +10007137 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007138 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007139 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007140 unsigned alignment;
7141
Chris Wilsond9e86c02010-11-10 16:40:20 +00007142 if (obj->tiling_mode) {
7143 DRM_ERROR("cursor cannot be tiled\n");
7144 ret = -EINVAL;
7145 goto fail_locked;
7146 }
7147
Chris Wilson693db182013-03-05 14:52:39 +00007148 /* Note that the w/a also requires 2 PTE of padding following
7149 * the bo. We currently fill all unused PTE with the shadow
7150 * page and so we should always have valid PTE following the
7151 * cursor preventing the VT-d warning.
7152 */
7153 alignment = 0;
7154 if (need_vtd_wa(dev))
7155 alignment = 64*1024;
7156
7157 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007158 if (ret) {
7159 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007160 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007161 }
7162
Chris Wilsond9e86c02010-11-10 16:40:20 +00007163 ret = i915_gem_object_put_fence(obj);
7164 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007165 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007166 goto fail_unpin;
7167 }
7168
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007169 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007170 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007171 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007172 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007173 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7174 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007175 if (ret) {
7176 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007177 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007178 }
Chris Wilson05394f32010-11-08 19:18:58 +00007179 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007180 }
7181
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007182 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007183 I915_WRITE(CURSIZE, (height << 12) | width);
7184
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007185 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007186 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007187 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007188 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007189 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7190 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007191 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007192 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007193 }
Jesse Barnes80824002009-09-10 15:28:06 -07007194
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007195 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007196
7197 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007198 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007199 intel_crtc->cursor_width = width;
7200 intel_crtc->cursor_height = height;
7201
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007202 if (intel_crtc->active)
7203 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007204
Jesse Barnes79e53942008-11-07 14:24:08 -08007205 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007206fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007207 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007208fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007209 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007210fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007211 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007212 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007213}
7214
7215static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7216{
Jesse Barnes79e53942008-11-07 14:24:08 -08007217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007218
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007219 intel_crtc->cursor_x = x;
7220 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007221
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007222 if (intel_crtc->active)
7223 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007224
7225 return 0;
7226}
7227
Jesse Barnes79e53942008-11-07 14:24:08 -08007228static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007229 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007230{
James Simmons72034252010-08-03 01:33:19 +01007231 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007233
James Simmons72034252010-08-03 01:33:19 +01007234 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007235 intel_crtc->lut_r[i] = red[i] >> 8;
7236 intel_crtc->lut_g[i] = green[i] >> 8;
7237 intel_crtc->lut_b[i] = blue[i] >> 8;
7238 }
7239
7240 intel_crtc_load_lut(crtc);
7241}
7242
Jesse Barnes79e53942008-11-07 14:24:08 -08007243/* VESA 640x480x72Hz mode to set on the pipe */
7244static struct drm_display_mode load_detect_mode = {
7245 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7246 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7247};
7248
Chris Wilsond2dff872011-04-19 08:36:26 +01007249static struct drm_framebuffer *
7250intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007251 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007252 struct drm_i915_gem_object *obj)
7253{
7254 struct intel_framebuffer *intel_fb;
7255 int ret;
7256
7257 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7258 if (!intel_fb) {
7259 drm_gem_object_unreference_unlocked(&obj->base);
7260 return ERR_PTR(-ENOMEM);
7261 }
7262
7263 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7264 if (ret) {
7265 drm_gem_object_unreference_unlocked(&obj->base);
7266 kfree(intel_fb);
7267 return ERR_PTR(ret);
7268 }
7269
7270 return &intel_fb->base;
7271}
7272
7273static u32
7274intel_framebuffer_pitch_for_width(int width, int bpp)
7275{
7276 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7277 return ALIGN(pitch, 64);
7278}
7279
7280static u32
7281intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7282{
7283 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7284 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7285}
7286
7287static struct drm_framebuffer *
7288intel_framebuffer_create_for_mode(struct drm_device *dev,
7289 struct drm_display_mode *mode,
7290 int depth, int bpp)
7291{
7292 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007293 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007294
7295 obj = i915_gem_alloc_object(dev,
7296 intel_framebuffer_size_for_mode(mode, bpp));
7297 if (obj == NULL)
7298 return ERR_PTR(-ENOMEM);
7299
7300 mode_cmd.width = mode->hdisplay;
7301 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007302 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7303 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007304 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007305
7306 return intel_framebuffer_create(dev, &mode_cmd, obj);
7307}
7308
7309static struct drm_framebuffer *
7310mode_fits_in_fbdev(struct drm_device *dev,
7311 struct drm_display_mode *mode)
7312{
7313 struct drm_i915_private *dev_priv = dev->dev_private;
7314 struct drm_i915_gem_object *obj;
7315 struct drm_framebuffer *fb;
7316
7317 if (dev_priv->fbdev == NULL)
7318 return NULL;
7319
7320 obj = dev_priv->fbdev->ifb.obj;
7321 if (obj == NULL)
7322 return NULL;
7323
7324 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007325 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7326 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007327 return NULL;
7328
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007329 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007330 return NULL;
7331
7332 return fb;
7333}
7334
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007335bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007336 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007337 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007338{
7339 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007340 struct intel_encoder *intel_encoder =
7341 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007342 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007343 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007344 struct drm_crtc *crtc = NULL;
7345 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007346 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007347 int i = -1;
7348
Chris Wilsond2dff872011-04-19 08:36:26 +01007349 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7350 connector->base.id, drm_get_connector_name(connector),
7351 encoder->base.id, drm_get_encoder_name(encoder));
7352
Jesse Barnes79e53942008-11-07 14:24:08 -08007353 /*
7354 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007355 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007356 * - if the connector already has an assigned crtc, use it (but make
7357 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007358 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007359 * - try to find the first unused crtc that can drive this connector,
7360 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007361 */
7362
7363 /* See if we already have a CRTC for this connector */
7364 if (encoder->crtc) {
7365 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007366
Daniel Vetter7b240562012-12-12 00:35:33 +01007367 mutex_lock(&crtc->mutex);
7368
Daniel Vetter24218aa2012-08-12 19:27:11 +02007369 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007370 old->load_detect_temp = false;
7371
7372 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007373 if (connector->dpms != DRM_MODE_DPMS_ON)
7374 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007375
Chris Wilson71731882011-04-19 23:10:58 +01007376 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007377 }
7378
7379 /* Find an unused one (if possible) */
7380 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7381 i++;
7382 if (!(encoder->possible_crtcs & (1 << i)))
7383 continue;
7384 if (!possible_crtc->enabled) {
7385 crtc = possible_crtc;
7386 break;
7387 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007388 }
7389
7390 /*
7391 * If we didn't find an unused CRTC, don't use any.
7392 */
7393 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007394 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7395 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007396 }
7397
Daniel Vetter7b240562012-12-12 00:35:33 +01007398 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007399 intel_encoder->new_crtc = to_intel_crtc(crtc);
7400 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007401
7402 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007403 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007404 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007405 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007406
Chris Wilson64927112011-04-20 07:25:26 +01007407 if (!mode)
7408 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007409
Chris Wilsond2dff872011-04-19 08:36:26 +01007410 /* We need a framebuffer large enough to accommodate all accesses
7411 * that the plane may generate whilst we perform load detection.
7412 * We can not rely on the fbcon either being present (we get called
7413 * during its initialisation to detect all boot displays, or it may
7414 * not even exist) or that it is large enough to satisfy the
7415 * requested mode.
7416 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007417 fb = mode_fits_in_fbdev(dev, mode);
7418 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007419 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007420 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7421 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007422 } else
7423 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007424 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007425 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007426 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007427 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007428 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007429
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007430 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007431 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007432 if (old->release_fb)
7433 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007434 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007435 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007436 }
Chris Wilson71731882011-04-19 23:10:58 +01007437
Jesse Barnes79e53942008-11-07 14:24:08 -08007438 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007439 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007440 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007441}
7442
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007443void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007444 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007445{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007446 struct intel_encoder *intel_encoder =
7447 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007448 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007449 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007450
Chris Wilsond2dff872011-04-19 08:36:26 +01007451 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7452 connector->base.id, drm_get_connector_name(connector),
7453 encoder->base.id, drm_get_encoder_name(encoder));
7454
Chris Wilson8261b192011-04-19 23:18:09 +01007455 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007456 to_intel_connector(connector)->new_encoder = NULL;
7457 intel_encoder->new_crtc = NULL;
7458 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007459
Daniel Vetter36206362012-12-10 20:42:17 +01007460 if (old->release_fb) {
7461 drm_framebuffer_unregister_private(old->release_fb);
7462 drm_framebuffer_unreference(old->release_fb);
7463 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007464
Daniel Vetter67c96402013-01-23 16:25:09 +00007465 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007466 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007467 }
7468
Eric Anholtc751ce42010-03-25 11:48:48 -07007469 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007470 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7471 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007472
7473 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007474}
7475
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007476static int i9xx_pll_refclk(struct drm_device *dev,
7477 const struct intel_crtc_config *pipe_config)
7478{
7479 struct drm_i915_private *dev_priv = dev->dev_private;
7480 u32 dpll = pipe_config->dpll_hw_state.dpll;
7481
7482 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7483 return dev_priv->vbt.lvds_ssc_freq * 1000;
7484 else if (HAS_PCH_SPLIT(dev))
7485 return 120000;
7486 else if (!IS_GEN2(dev))
7487 return 96000;
7488 else
7489 return 48000;
7490}
7491
Jesse Barnes79e53942008-11-07 14:24:08 -08007492/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007493static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7494 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007495{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007496 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007497 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007498 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007499 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007500 u32 fp;
7501 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007502 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007503
7504 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007505 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007506 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007507 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007508
7509 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007510 if (IS_PINEVIEW(dev)) {
7511 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7512 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007513 } else {
7514 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7515 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7516 }
7517
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007518 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007519 if (IS_PINEVIEW(dev))
7520 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7521 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007522 else
7523 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007524 DPLL_FPA01_P1_POST_DIV_SHIFT);
7525
7526 switch (dpll & DPLL_MODE_MASK) {
7527 case DPLLB_MODE_DAC_SERIAL:
7528 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7529 5 : 10;
7530 break;
7531 case DPLLB_MODE_LVDS:
7532 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7533 7 : 14;
7534 break;
7535 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007536 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007537 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007538 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007539 }
7540
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007541 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007542 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007543 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007544 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007545 } else {
7546 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7547
7548 if (is_lvds) {
7549 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7550 DPLL_FPA01_P1_POST_DIV_SHIFT);
7551 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007552 } else {
7553 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7554 clock.p1 = 2;
7555 else {
7556 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7557 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7558 }
7559 if (dpll & PLL_P2_DIVIDE_BY_4)
7560 clock.p2 = 4;
7561 else
7562 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007563 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007564
7565 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007566 }
7567
Ville Syrjälä18442d02013-09-13 16:00:08 +03007568 /*
7569 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007570 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007571 * encoder's get_config() function.
7572 */
7573 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007574}
7575
Ville Syrjälä6878da02013-09-13 15:59:11 +03007576int intel_dotclock_calculate(int link_freq,
7577 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007578{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007579 /*
7580 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007581 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007582 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007583 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007584 *
7585 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007586 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007587 */
7588
Ville Syrjälä6878da02013-09-13 15:59:11 +03007589 if (!m_n->link_n)
7590 return 0;
7591
7592 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7593}
7594
Ville Syrjälä18442d02013-09-13 16:00:08 +03007595static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7596 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007597{
7598 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007599
7600 /* read out port_clock from the DPLL */
7601 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007602
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007603 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007604 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01007605 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03007606 * agree once we know their relationship in the encoder's
7607 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007608 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01007609 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03007610 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7611 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007612}
7613
7614/** Returns the currently programmed mode of the given pipe. */
7615struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7616 struct drm_crtc *crtc)
7617{
Jesse Barnes548f2452011-02-17 10:40:53 -08007618 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007620 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007621 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007622 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007623 int htot = I915_READ(HTOTAL(cpu_transcoder));
7624 int hsync = I915_READ(HSYNC(cpu_transcoder));
7625 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7626 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007627 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007628
7629 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7630 if (!mode)
7631 return NULL;
7632
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007633 /*
7634 * Construct a pipe_config sufficient for getting the clock info
7635 * back out of crtc_clock_get.
7636 *
7637 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7638 * to use a real value here instead.
7639 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007640 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007641 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007642 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7643 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7644 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007645 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7646
Ville Syrjälä773ae032013-09-23 17:48:20 +03007647 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08007648 mode->hdisplay = (htot & 0xffff) + 1;
7649 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7650 mode->hsync_start = (hsync & 0xffff) + 1;
7651 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7652 mode->vdisplay = (vtot & 0xffff) + 1;
7653 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7654 mode->vsync_start = (vsync & 0xffff) + 1;
7655 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7656
7657 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007658
7659 return mode;
7660}
7661
Daniel Vetter3dec0092010-08-20 21:40:52 +02007662static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007663{
7664 struct drm_device *dev = crtc->dev;
7665 drm_i915_private_t *dev_priv = dev->dev_private;
7666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7667 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007668 int dpll_reg = DPLL(pipe);
7669 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007670
Eric Anholtbad720f2009-10-22 16:11:14 -07007671 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007672 return;
7673
7674 if (!dev_priv->lvds_downclock_avail)
7675 return;
7676
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007677 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007678 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007679 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007680
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007681 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007682
7683 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7684 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007685 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007686
Jesse Barnes652c3932009-08-17 13:31:43 -07007687 dpll = I915_READ(dpll_reg);
7688 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007689 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007690 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007691}
7692
7693static void intel_decrease_pllclock(struct drm_crtc *crtc)
7694{
7695 struct drm_device *dev = crtc->dev;
7696 drm_i915_private_t *dev_priv = dev->dev_private;
7697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007698
Eric Anholtbad720f2009-10-22 16:11:14 -07007699 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007700 return;
7701
7702 if (!dev_priv->lvds_downclock_avail)
7703 return;
7704
7705 /*
7706 * Since this is called by a timer, we should never get here in
7707 * the manual case.
7708 */
7709 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007710 int pipe = intel_crtc->pipe;
7711 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007712 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007713
Zhao Yakui44d98a62009-10-09 11:39:40 +08007714 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007715
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007716 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007717
Chris Wilson074b5e12012-05-02 12:07:06 +01007718 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007719 dpll |= DISPLAY_RATE_SELECT_FPA1;
7720 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007721 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007722 dpll = I915_READ(dpll_reg);
7723 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007724 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007725 }
7726
7727}
7728
Chris Wilsonf047e392012-07-21 12:31:41 +01007729void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007730{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007731 struct drm_i915_private *dev_priv = dev->dev_private;
7732
7733 hsw_package_c8_gpu_busy(dev_priv);
7734 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007735}
7736
7737void intel_mark_idle(struct drm_device *dev)
7738{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007739 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007740 struct drm_crtc *crtc;
7741
Paulo Zanonic67a4702013-08-19 13:18:09 -03007742 hsw_package_c8_gpu_idle(dev_priv);
7743
Chris Wilson725a5b52013-01-08 11:02:57 +00007744 if (!i915_powersave)
7745 return;
7746
7747 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7748 if (!crtc->fb)
7749 continue;
7750
7751 intel_decrease_pllclock(crtc);
7752 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01007753
7754 if (dev_priv->info->gen >= 6)
7755 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01007756}
7757
Chris Wilsonc65355b2013-06-06 16:53:41 -03007758void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7759 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007760{
7761 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007762 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007763
7764 if (!i915_powersave)
7765 return;
7766
Jesse Barnes652c3932009-08-17 13:31:43 -07007767 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007768 if (!crtc->fb)
7769 continue;
7770
Chris Wilsonc65355b2013-06-06 16:53:41 -03007771 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7772 continue;
7773
7774 intel_increase_pllclock(crtc);
7775 if (ring && intel_fbc_enabled(dev))
7776 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007777 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007778}
7779
Jesse Barnes79e53942008-11-07 14:24:08 -08007780static void intel_crtc_destroy(struct drm_crtc *crtc)
7781{
7782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007783 struct drm_device *dev = crtc->dev;
7784 struct intel_unpin_work *work;
7785 unsigned long flags;
7786
7787 spin_lock_irqsave(&dev->event_lock, flags);
7788 work = intel_crtc->unpin_work;
7789 intel_crtc->unpin_work = NULL;
7790 spin_unlock_irqrestore(&dev->event_lock, flags);
7791
7792 if (work) {
7793 cancel_work_sync(&work->work);
7794 kfree(work);
7795 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007796
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007797 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7798
Jesse Barnes79e53942008-11-07 14:24:08 -08007799 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007800
Jesse Barnes79e53942008-11-07 14:24:08 -08007801 kfree(intel_crtc);
7802}
7803
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007804static void intel_unpin_work_fn(struct work_struct *__work)
7805{
7806 struct intel_unpin_work *work =
7807 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007808 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007809
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007810 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007811 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007812 drm_gem_object_unreference(&work->pending_flip_obj->base);
7813 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007814
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007815 intel_update_fbc(dev);
7816 mutex_unlock(&dev->struct_mutex);
7817
7818 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7819 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7820
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007821 kfree(work);
7822}
7823
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007824static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007825 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007826{
7827 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7829 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007830 unsigned long flags;
7831
7832 /* Ignore early vblank irqs */
7833 if (intel_crtc == NULL)
7834 return;
7835
7836 spin_lock_irqsave(&dev->event_lock, flags);
7837 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007838
7839 /* Ensure we don't miss a work->pending update ... */
7840 smp_rmb();
7841
7842 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007843 spin_unlock_irqrestore(&dev->event_lock, flags);
7844 return;
7845 }
7846
Chris Wilsone7d841c2012-12-03 11:36:30 +00007847 /* and that the unpin work is consistent wrt ->pending. */
7848 smp_rmb();
7849
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007850 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007851
Rob Clark45a066e2012-10-08 14:50:40 -05007852 if (work->event)
7853 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007854
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007855 drm_vblank_put(dev, intel_crtc->pipe);
7856
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007857 spin_unlock_irqrestore(&dev->event_lock, flags);
7858
Daniel Vetter2c10d572012-12-20 21:24:07 +01007859 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007860
7861 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007862
7863 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007864}
7865
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007866void intel_finish_page_flip(struct drm_device *dev, int pipe)
7867{
7868 drm_i915_private_t *dev_priv = dev->dev_private;
7869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7870
Mario Kleiner49b14a52010-12-09 07:00:07 +01007871 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007872}
7873
7874void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7875{
7876 drm_i915_private_t *dev_priv = dev->dev_private;
7877 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7878
Mario Kleiner49b14a52010-12-09 07:00:07 +01007879 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007880}
7881
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007882void intel_prepare_page_flip(struct drm_device *dev, int plane)
7883{
7884 drm_i915_private_t *dev_priv = dev->dev_private;
7885 struct intel_crtc *intel_crtc =
7886 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7887 unsigned long flags;
7888
Chris Wilsone7d841c2012-12-03 11:36:30 +00007889 /* NB: An MMIO update of the plane base pointer will also
7890 * generate a page-flip completion irq, i.e. every modeset
7891 * is also accompanied by a spurious intel_prepare_page_flip().
7892 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007893 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007894 if (intel_crtc->unpin_work)
7895 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007896 spin_unlock_irqrestore(&dev->event_lock, flags);
7897}
7898
Chris Wilsone7d841c2012-12-03 11:36:30 +00007899inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7900{
7901 /* Ensure that the work item is consistent when activating it ... */
7902 smp_wmb();
7903 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7904 /* and that it is marked active as soon as the irq could fire. */
7905 smp_wmb();
7906}
7907
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007908static int intel_gen2_queue_flip(struct drm_device *dev,
7909 struct drm_crtc *crtc,
7910 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007911 struct drm_i915_gem_object *obj,
7912 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007913{
7914 struct drm_i915_private *dev_priv = dev->dev_private;
7915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007916 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007917 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007918 int ret;
7919
Daniel Vetter6d90c952012-04-26 23:28:05 +02007920 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007921 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007922 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007923
Daniel Vetter6d90c952012-04-26 23:28:05 +02007924 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007925 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007926 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007927
7928 /* Can't queue multiple flips, so wait for the previous
7929 * one to finish before executing the next.
7930 */
7931 if (intel_crtc->plane)
7932 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7933 else
7934 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007935 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7936 intel_ring_emit(ring, MI_NOOP);
7937 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7938 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7939 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007940 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007941 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007942
7943 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007944 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007945 return 0;
7946
7947err_unpin:
7948 intel_unpin_fb_obj(obj);
7949err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007950 return ret;
7951}
7952
7953static int intel_gen3_queue_flip(struct drm_device *dev,
7954 struct drm_crtc *crtc,
7955 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007956 struct drm_i915_gem_object *obj,
7957 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007958{
7959 struct drm_i915_private *dev_priv = dev->dev_private;
7960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007961 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007962 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007963 int ret;
7964
Daniel Vetter6d90c952012-04-26 23:28:05 +02007965 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007966 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007967 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007968
Daniel Vetter6d90c952012-04-26 23:28:05 +02007969 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007970 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007971 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007972
7973 if (intel_crtc->plane)
7974 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7975 else
7976 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007977 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7978 intel_ring_emit(ring, MI_NOOP);
7979 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7980 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7981 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007982 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007983 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007984
Chris Wilsone7d841c2012-12-03 11:36:30 +00007985 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007986 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007987 return 0;
7988
7989err_unpin:
7990 intel_unpin_fb_obj(obj);
7991err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007992 return ret;
7993}
7994
7995static int intel_gen4_queue_flip(struct drm_device *dev,
7996 struct drm_crtc *crtc,
7997 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007998 struct drm_i915_gem_object *obj,
7999 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008000{
8001 struct drm_i915_private *dev_priv = dev->dev_private;
8002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8003 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008004 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008005 int ret;
8006
Daniel Vetter6d90c952012-04-26 23:28:05 +02008007 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008008 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008009 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008010
Daniel Vetter6d90c952012-04-26 23:28:05 +02008011 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008012 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008013 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008014
8015 /* i965+ uses the linear or tiled offsets from the
8016 * Display Registers (which do not change across a page-flip)
8017 * so we need only reprogram the base address.
8018 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008019 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8020 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8021 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008022 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008023 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008024 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008025
8026 /* XXX Enabling the panel-fitter across page-flip is so far
8027 * untested on non-native modes, so ignore it for now.
8028 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8029 */
8030 pf = 0;
8031 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008032 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008033
8034 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008035 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008036 return 0;
8037
8038err_unpin:
8039 intel_unpin_fb_obj(obj);
8040err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008041 return ret;
8042}
8043
8044static int intel_gen6_queue_flip(struct drm_device *dev,
8045 struct drm_crtc *crtc,
8046 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008047 struct drm_i915_gem_object *obj,
8048 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008049{
8050 struct drm_i915_private *dev_priv = dev->dev_private;
8051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008052 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008053 uint32_t pf, pipesrc;
8054 int ret;
8055
Daniel Vetter6d90c952012-04-26 23:28:05 +02008056 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008057 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008058 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008059
Daniel Vetter6d90c952012-04-26 23:28:05 +02008060 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008061 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008062 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008063
Daniel Vetter6d90c952012-04-26 23:28:05 +02008064 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8065 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8066 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008067 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008068
Chris Wilson99d9acd2012-04-17 20:37:00 +01008069 /* Contrary to the suggestions in the documentation,
8070 * "Enable Panel Fitter" does not seem to be required when page
8071 * flipping with a non-native mode, and worse causes a normal
8072 * modeset to fail.
8073 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8074 */
8075 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008076 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008077 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008078
8079 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008080 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008081 return 0;
8082
8083err_unpin:
8084 intel_unpin_fb_obj(obj);
8085err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008086 return ret;
8087}
8088
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008089static int intel_gen7_queue_flip(struct drm_device *dev,
8090 struct drm_crtc *crtc,
8091 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008092 struct drm_i915_gem_object *obj,
8093 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008094{
8095 struct drm_i915_private *dev_priv = dev->dev_private;
8096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008097 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008098 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008099 int len, ret;
8100
8101 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008102 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008103 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008104
8105 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8106 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008107 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008108
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008109 switch(intel_crtc->plane) {
8110 case PLANE_A:
8111 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8112 break;
8113 case PLANE_B:
8114 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8115 break;
8116 case PLANE_C:
8117 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8118 break;
8119 default:
8120 WARN_ONCE(1, "unknown plane in flip command\n");
8121 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008122 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008123 }
8124
Chris Wilsonffe74d72013-08-26 20:58:12 +01008125 len = 4;
8126 if (ring->id == RCS)
8127 len += 6;
8128
8129 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008130 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008131 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008132
Chris Wilsonffe74d72013-08-26 20:58:12 +01008133 /* Unmask the flip-done completion message. Note that the bspec says that
8134 * we should do this for both the BCS and RCS, and that we must not unmask
8135 * more than one flip event at any time (or ensure that one flip message
8136 * can be sent by waiting for flip-done prior to queueing new flips).
8137 * Experimentation says that BCS works despite DERRMR masking all
8138 * flip-done completion events and that unmasking all planes at once
8139 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8140 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8141 */
8142 if (ring->id == RCS) {
8143 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8144 intel_ring_emit(ring, DERRMR);
8145 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8146 DERRMR_PIPEB_PRI_FLIP_DONE |
8147 DERRMR_PIPEC_PRI_FLIP_DONE));
8148 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8149 intel_ring_emit(ring, DERRMR);
8150 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8151 }
8152
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008153 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008154 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008155 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008156 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008157
8158 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008159 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008160 return 0;
8161
8162err_unpin:
8163 intel_unpin_fb_obj(obj);
8164err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008165 return ret;
8166}
8167
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008168static int intel_default_queue_flip(struct drm_device *dev,
8169 struct drm_crtc *crtc,
8170 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008171 struct drm_i915_gem_object *obj,
8172 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008173{
8174 return -ENODEV;
8175}
8176
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008177static int intel_crtc_page_flip(struct drm_crtc *crtc,
8178 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008179 struct drm_pending_vblank_event *event,
8180 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008181{
8182 struct drm_device *dev = crtc->dev;
8183 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008184 struct drm_framebuffer *old_fb = crtc->fb;
8185 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8187 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008188 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008189 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008190
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008191 /* Can't change pixel format via MI display flips. */
8192 if (fb->pixel_format != crtc->fb->pixel_format)
8193 return -EINVAL;
8194
8195 /*
8196 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8197 * Note that pitch changes could also affect these register.
8198 */
8199 if (INTEL_INFO(dev)->gen > 3 &&
8200 (fb->offsets[0] != crtc->fb->offsets[0] ||
8201 fb->pitches[0] != crtc->fb->pitches[0]))
8202 return -EINVAL;
8203
Daniel Vetterb14c5672013-09-19 12:18:32 +02008204 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008205 if (work == NULL)
8206 return -ENOMEM;
8207
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008208 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008209 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008210 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008211 INIT_WORK(&work->work, intel_unpin_work_fn);
8212
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008213 ret = drm_vblank_get(dev, intel_crtc->pipe);
8214 if (ret)
8215 goto free_work;
8216
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008217 /* We borrow the event spin lock for protecting unpin_work */
8218 spin_lock_irqsave(&dev->event_lock, flags);
8219 if (intel_crtc->unpin_work) {
8220 spin_unlock_irqrestore(&dev->event_lock, flags);
8221 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008222 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008223
8224 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008225 return -EBUSY;
8226 }
8227 intel_crtc->unpin_work = work;
8228 spin_unlock_irqrestore(&dev->event_lock, flags);
8229
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008230 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8231 flush_workqueue(dev_priv->wq);
8232
Chris Wilson79158102012-05-23 11:13:58 +01008233 ret = i915_mutex_lock_interruptible(dev);
8234 if (ret)
8235 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008236
Jesse Barnes75dfca82010-02-10 15:09:44 -08008237 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008238 drm_gem_object_reference(&work->old_fb_obj->base);
8239 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008240
8241 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008242
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008243 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008244
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008245 work->enable_stall_check = true;
8246
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008247 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008248 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008249
Keith Packarded8d1972013-07-22 18:49:58 -07008250 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008251 if (ret)
8252 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008253
Chris Wilson7782de32011-07-08 12:22:41 +01008254 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008255 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008256 mutex_unlock(&dev->struct_mutex);
8257
Jesse Barnese5510fa2010-07-01 16:48:37 -07008258 trace_i915_flip_request(intel_crtc->plane, obj);
8259
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008260 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008261
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008262cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008263 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008264 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008265 drm_gem_object_unreference(&work->old_fb_obj->base);
8266 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008267 mutex_unlock(&dev->struct_mutex);
8268
Chris Wilson79158102012-05-23 11:13:58 +01008269cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008270 spin_lock_irqsave(&dev->event_lock, flags);
8271 intel_crtc->unpin_work = NULL;
8272 spin_unlock_irqrestore(&dev->event_lock, flags);
8273
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008274 drm_vblank_put(dev, intel_crtc->pipe);
8275free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008276 kfree(work);
8277
8278 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008279}
8280
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008281static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008282 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8283 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008284};
8285
Daniel Vetter50f56112012-07-02 09:35:43 +02008286static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8287 struct drm_crtc *crtc)
8288{
8289 struct drm_device *dev;
8290 struct drm_crtc *tmp;
8291 int crtc_mask = 1;
8292
8293 WARN(!crtc, "checking null crtc?\n");
8294
8295 dev = crtc->dev;
8296
8297 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8298 if (tmp == crtc)
8299 break;
8300 crtc_mask <<= 1;
8301 }
8302
8303 if (encoder->possible_crtcs & crtc_mask)
8304 return true;
8305 return false;
8306}
8307
Daniel Vetter9a935852012-07-05 22:34:27 +02008308/**
8309 * intel_modeset_update_staged_output_state
8310 *
8311 * Updates the staged output configuration state, e.g. after we've read out the
8312 * current hw state.
8313 */
8314static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8315{
8316 struct intel_encoder *encoder;
8317 struct intel_connector *connector;
8318
8319 list_for_each_entry(connector, &dev->mode_config.connector_list,
8320 base.head) {
8321 connector->new_encoder =
8322 to_intel_encoder(connector->base.encoder);
8323 }
8324
8325 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8326 base.head) {
8327 encoder->new_crtc =
8328 to_intel_crtc(encoder->base.crtc);
8329 }
8330}
8331
8332/**
8333 * intel_modeset_commit_output_state
8334 *
8335 * This function copies the stage display pipe configuration to the real one.
8336 */
8337static void intel_modeset_commit_output_state(struct drm_device *dev)
8338{
8339 struct intel_encoder *encoder;
8340 struct intel_connector *connector;
8341
8342 list_for_each_entry(connector, &dev->mode_config.connector_list,
8343 base.head) {
8344 connector->base.encoder = &connector->new_encoder->base;
8345 }
8346
8347 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8348 base.head) {
8349 encoder->base.crtc = &encoder->new_crtc->base;
8350 }
8351}
8352
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008353static void
8354connected_sink_compute_bpp(struct intel_connector * connector,
8355 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008356{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008357 int bpp = pipe_config->pipe_bpp;
8358
8359 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8360 connector->base.base.id,
8361 drm_get_connector_name(&connector->base));
8362
8363 /* Don't use an invalid EDID bpc value */
8364 if (connector->base.display_info.bpc &&
8365 connector->base.display_info.bpc * 3 < bpp) {
8366 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8367 bpp, connector->base.display_info.bpc*3);
8368 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8369 }
8370
8371 /* Clamp bpp to 8 on screens without EDID 1.4 */
8372 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8373 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8374 bpp);
8375 pipe_config->pipe_bpp = 24;
8376 }
8377}
8378
8379static int
8380compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8381 struct drm_framebuffer *fb,
8382 struct intel_crtc_config *pipe_config)
8383{
8384 struct drm_device *dev = crtc->base.dev;
8385 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008386 int bpp;
8387
Daniel Vetterd42264b2013-03-28 16:38:08 +01008388 switch (fb->pixel_format) {
8389 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008390 bpp = 8*3; /* since we go through a colormap */
8391 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008392 case DRM_FORMAT_XRGB1555:
8393 case DRM_FORMAT_ARGB1555:
8394 /* checked in intel_framebuffer_init already */
8395 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8396 return -EINVAL;
8397 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008398 bpp = 6*3; /* min is 18bpp */
8399 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008400 case DRM_FORMAT_XBGR8888:
8401 case DRM_FORMAT_ABGR8888:
8402 /* checked in intel_framebuffer_init already */
8403 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8404 return -EINVAL;
8405 case DRM_FORMAT_XRGB8888:
8406 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008407 bpp = 8*3;
8408 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008409 case DRM_FORMAT_XRGB2101010:
8410 case DRM_FORMAT_ARGB2101010:
8411 case DRM_FORMAT_XBGR2101010:
8412 case DRM_FORMAT_ABGR2101010:
8413 /* checked in intel_framebuffer_init already */
8414 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008415 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008416 bpp = 10*3;
8417 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008418 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008419 default:
8420 DRM_DEBUG_KMS("unsupported depth\n");
8421 return -EINVAL;
8422 }
8423
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008424 pipe_config->pipe_bpp = bpp;
8425
8426 /* Clamp display bpp to EDID value */
8427 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008428 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008429 if (!connector->new_encoder ||
8430 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008431 continue;
8432
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008433 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008434 }
8435
8436 return bpp;
8437}
8438
Daniel Vetter644db712013-09-19 14:53:58 +02008439static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8440{
8441 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8442 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008443 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008444 mode->crtc_hdisplay, mode->crtc_hsync_start,
8445 mode->crtc_hsync_end, mode->crtc_htotal,
8446 mode->crtc_vdisplay, mode->crtc_vsync_start,
8447 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8448}
8449
Daniel Vetterc0b03412013-05-28 12:05:54 +02008450static void intel_dump_pipe_config(struct intel_crtc *crtc,
8451 struct intel_crtc_config *pipe_config,
8452 const char *context)
8453{
8454 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8455 context, pipe_name(crtc->pipe));
8456
8457 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8458 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8459 pipe_config->pipe_bpp, pipe_config->dither);
8460 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8461 pipe_config->has_pch_encoder,
8462 pipe_config->fdi_lanes,
8463 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8464 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8465 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008466 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8467 pipe_config->has_dp_encoder,
8468 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8469 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8470 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008471 DRM_DEBUG_KMS("requested mode:\n");
8472 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8473 DRM_DEBUG_KMS("adjusted mode:\n");
8474 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008475 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008476 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008477 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8478 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008479 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8480 pipe_config->gmch_pfit.control,
8481 pipe_config->gmch_pfit.pgm_ratios,
8482 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008483 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008484 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008485 pipe_config->pch_pfit.size,
8486 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008487 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008488 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008489}
8490
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008491static bool check_encoder_cloning(struct drm_crtc *crtc)
8492{
8493 int num_encoders = 0;
8494 bool uncloneable_encoders = false;
8495 struct intel_encoder *encoder;
8496
8497 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8498 base.head) {
8499 if (&encoder->new_crtc->base != crtc)
8500 continue;
8501
8502 num_encoders++;
8503 if (!encoder->cloneable)
8504 uncloneable_encoders = true;
8505 }
8506
8507 return !(num_encoders > 1 && uncloneable_encoders);
8508}
8509
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008510static struct intel_crtc_config *
8511intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008512 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008513 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008514{
8515 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008516 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008517 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008518 int plane_bpp, ret = -EINVAL;
8519 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008520
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008521 if (!check_encoder_cloning(crtc)) {
8522 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8523 return ERR_PTR(-EINVAL);
8524 }
8525
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008526 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8527 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008528 return ERR_PTR(-ENOMEM);
8529
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008530 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8531 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008532
Daniel Vettere143a212013-07-04 12:01:15 +02008533 pipe_config->cpu_transcoder =
8534 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008535 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008536
Imre Deak2960bc92013-07-30 13:36:32 +03008537 /*
8538 * Sanitize sync polarity flags based on requested ones. If neither
8539 * positive or negative polarity is requested, treat this as meaning
8540 * negative polarity.
8541 */
8542 if (!(pipe_config->adjusted_mode.flags &
8543 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8544 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8545
8546 if (!(pipe_config->adjusted_mode.flags &
8547 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8548 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8549
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008550 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8551 * plane pixel format and any sink constraints into account. Returns the
8552 * source plane bpp so that dithering can be selected on mismatches
8553 * after encoders and crtc also have had their say. */
8554 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8555 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008556 if (plane_bpp < 0)
8557 goto fail;
8558
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008559 /*
8560 * Determine the real pipe dimensions. Note that stereo modes can
8561 * increase the actual pipe size due to the frame doubling and
8562 * insertion of additional space for blanks between the frame. This
8563 * is stored in the crtc timings. We use the requested mode to do this
8564 * computation to clearly distinguish it from the adjusted mode, which
8565 * can be changed by the connectors in the below retry loop.
8566 */
8567 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
8568 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
8569 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
8570
Daniel Vettere29c22c2013-02-21 00:00:16 +01008571encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008572 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008573 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008574 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008575
Daniel Vetter135c81b2013-07-21 21:37:09 +02008576 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01008577 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02008578
Daniel Vetter7758a112012-07-08 19:40:39 +02008579 /* Pass our mode to the connectors and the CRTC to give them a chance to
8580 * adjust it according to limitations or connector properties, and also
8581 * a chance to reject the mode entirely.
8582 */
8583 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8584 base.head) {
8585
8586 if (&encoder->new_crtc->base != crtc)
8587 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008588
Daniel Vetterefea6e82013-07-21 21:36:59 +02008589 if (!(encoder->compute_config(encoder, pipe_config))) {
8590 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008591 goto fail;
8592 }
8593 }
8594
Daniel Vetterff9a6752013-06-01 17:16:21 +02008595 /* Set default port clock if not overwritten by the encoder. Needs to be
8596 * done afterwards in case the encoder adjusts the mode. */
8597 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01008598 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
8599 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008600
Daniel Vettera43f6e02013-06-07 23:10:32 +02008601 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008602 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008603 DRM_DEBUG_KMS("CRTC fixup failed\n");
8604 goto fail;
8605 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008606
8607 if (ret == RETRY) {
8608 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8609 ret = -EINVAL;
8610 goto fail;
8611 }
8612
8613 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8614 retry = false;
8615 goto encoder_retry;
8616 }
8617
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008618 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8619 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8620 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8621
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008622 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008623fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008624 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008625 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008626}
8627
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008628/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8629 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8630static void
8631intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8632 unsigned *prepare_pipes, unsigned *disable_pipes)
8633{
8634 struct intel_crtc *intel_crtc;
8635 struct drm_device *dev = crtc->dev;
8636 struct intel_encoder *encoder;
8637 struct intel_connector *connector;
8638 struct drm_crtc *tmp_crtc;
8639
8640 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8641
8642 /* Check which crtcs have changed outputs connected to them, these need
8643 * to be part of the prepare_pipes mask. We don't (yet) support global
8644 * modeset across multiple crtcs, so modeset_pipes will only have one
8645 * bit set at most. */
8646 list_for_each_entry(connector, &dev->mode_config.connector_list,
8647 base.head) {
8648 if (connector->base.encoder == &connector->new_encoder->base)
8649 continue;
8650
8651 if (connector->base.encoder) {
8652 tmp_crtc = connector->base.encoder->crtc;
8653
8654 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8655 }
8656
8657 if (connector->new_encoder)
8658 *prepare_pipes |=
8659 1 << connector->new_encoder->new_crtc->pipe;
8660 }
8661
8662 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8663 base.head) {
8664 if (encoder->base.crtc == &encoder->new_crtc->base)
8665 continue;
8666
8667 if (encoder->base.crtc) {
8668 tmp_crtc = encoder->base.crtc;
8669
8670 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8671 }
8672
8673 if (encoder->new_crtc)
8674 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8675 }
8676
8677 /* Check for any pipes that will be fully disabled ... */
8678 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8679 base.head) {
8680 bool used = false;
8681
8682 /* Don't try to disable disabled crtcs. */
8683 if (!intel_crtc->base.enabled)
8684 continue;
8685
8686 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8687 base.head) {
8688 if (encoder->new_crtc == intel_crtc)
8689 used = true;
8690 }
8691
8692 if (!used)
8693 *disable_pipes |= 1 << intel_crtc->pipe;
8694 }
8695
8696
8697 /* set_mode is also used to update properties on life display pipes. */
8698 intel_crtc = to_intel_crtc(crtc);
8699 if (crtc->enabled)
8700 *prepare_pipes |= 1 << intel_crtc->pipe;
8701
Daniel Vetterb6c51642013-04-12 18:48:43 +02008702 /*
8703 * For simplicity do a full modeset on any pipe where the output routing
8704 * changed. We could be more clever, but that would require us to be
8705 * more careful with calling the relevant encoder->mode_set functions.
8706 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008707 if (*prepare_pipes)
8708 *modeset_pipes = *prepare_pipes;
8709
8710 /* ... and mask these out. */
8711 *modeset_pipes &= ~(*disable_pipes);
8712 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008713
8714 /*
8715 * HACK: We don't (yet) fully support global modesets. intel_set_config
8716 * obies this rule, but the modeset restore mode of
8717 * intel_modeset_setup_hw_state does not.
8718 */
8719 *modeset_pipes &= 1 << intel_crtc->pipe;
8720 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008721
8722 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8723 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008724}
8725
Daniel Vetterea9d7582012-07-10 10:42:52 +02008726static bool intel_crtc_in_use(struct drm_crtc *crtc)
8727{
8728 struct drm_encoder *encoder;
8729 struct drm_device *dev = crtc->dev;
8730
8731 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8732 if (encoder->crtc == crtc)
8733 return true;
8734
8735 return false;
8736}
8737
8738static void
8739intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8740{
8741 struct intel_encoder *intel_encoder;
8742 struct intel_crtc *intel_crtc;
8743 struct drm_connector *connector;
8744
8745 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8746 base.head) {
8747 if (!intel_encoder->base.crtc)
8748 continue;
8749
8750 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8751
8752 if (prepare_pipes & (1 << intel_crtc->pipe))
8753 intel_encoder->connectors_active = false;
8754 }
8755
8756 intel_modeset_commit_output_state(dev);
8757
8758 /* Update computed state. */
8759 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8760 base.head) {
8761 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8762 }
8763
8764 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8765 if (!connector->encoder || !connector->encoder->crtc)
8766 continue;
8767
8768 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8769
8770 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008771 struct drm_property *dpms_property =
8772 dev->mode_config.dpms_property;
8773
Daniel Vetterea9d7582012-07-10 10:42:52 +02008774 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008775 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008776 dpms_property,
8777 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008778
8779 intel_encoder = to_intel_encoder(connector->encoder);
8780 intel_encoder->connectors_active = true;
8781 }
8782 }
8783
8784}
8785
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008786static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008787{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008788 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008789
8790 if (clock1 == clock2)
8791 return true;
8792
8793 if (!clock1 || !clock2)
8794 return false;
8795
8796 diff = abs(clock1 - clock2);
8797
8798 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8799 return true;
8800
8801 return false;
8802}
8803
Daniel Vetter25c5b262012-07-08 22:08:04 +02008804#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8805 list_for_each_entry((intel_crtc), \
8806 &(dev)->mode_config.crtc_list, \
8807 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008808 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008809
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008810static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008811intel_pipe_config_compare(struct drm_device *dev,
8812 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008813 struct intel_crtc_config *pipe_config)
8814{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008815#define PIPE_CONF_CHECK_X(name) \
8816 if (current_config->name != pipe_config->name) { \
8817 DRM_ERROR("mismatch in " #name " " \
8818 "(expected 0x%08x, found 0x%08x)\n", \
8819 current_config->name, \
8820 pipe_config->name); \
8821 return false; \
8822 }
8823
Daniel Vetter08a24032013-04-19 11:25:34 +02008824#define PIPE_CONF_CHECK_I(name) \
8825 if (current_config->name != pipe_config->name) { \
8826 DRM_ERROR("mismatch in " #name " " \
8827 "(expected %i, found %i)\n", \
8828 current_config->name, \
8829 pipe_config->name); \
8830 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008831 }
8832
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008833#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8834 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008835 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008836 "(expected %i, found %i)\n", \
8837 current_config->name & (mask), \
8838 pipe_config->name & (mask)); \
8839 return false; \
8840 }
8841
Ville Syrjälä5e550652013-09-06 23:29:07 +03008842#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8843 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8844 DRM_ERROR("mismatch in " #name " " \
8845 "(expected %i, found %i)\n", \
8846 current_config->name, \
8847 pipe_config->name); \
8848 return false; \
8849 }
8850
Daniel Vetterbb760062013-06-06 14:55:52 +02008851#define PIPE_CONF_QUIRK(quirk) \
8852 ((current_config->quirks | pipe_config->quirks) & (quirk))
8853
Daniel Vettereccb1402013-05-22 00:50:22 +02008854 PIPE_CONF_CHECK_I(cpu_transcoder);
8855
Daniel Vetter08a24032013-04-19 11:25:34 +02008856 PIPE_CONF_CHECK_I(has_pch_encoder);
8857 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008858 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8859 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8860 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8861 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8862 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008863
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008864 PIPE_CONF_CHECK_I(has_dp_encoder);
8865 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8866 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8867 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8868 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8869 PIPE_CONF_CHECK_I(dp_m_n.tu);
8870
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008871 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8872 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8873 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8874 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8875 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8876 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8877
8878 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8879 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8880 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8881 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8882 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8883 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8884
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008885 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008886
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008887 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8888 DRM_MODE_FLAG_INTERLACE);
8889
Daniel Vetterbb760062013-06-06 14:55:52 +02008890 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8891 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8892 DRM_MODE_FLAG_PHSYNC);
8893 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8894 DRM_MODE_FLAG_NHSYNC);
8895 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8896 DRM_MODE_FLAG_PVSYNC);
8897 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8898 DRM_MODE_FLAG_NVSYNC);
8899 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008900
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008901 PIPE_CONF_CHECK_I(pipe_src_w);
8902 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008903
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008904 PIPE_CONF_CHECK_I(gmch_pfit.control);
8905 /* pfit ratios are autocomputed by the hw on gen4+ */
8906 if (INTEL_INFO(dev)->gen < 4)
8907 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8908 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008909 PIPE_CONF_CHECK_I(pch_pfit.enabled);
8910 if (current_config->pch_pfit.enabled) {
8911 PIPE_CONF_CHECK_I(pch_pfit.pos);
8912 PIPE_CONF_CHECK_I(pch_pfit.size);
8913 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008914
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008915 PIPE_CONF_CHECK_I(ips_enabled);
8916
Ville Syrjälä282740f2013-09-04 18:30:03 +03008917 PIPE_CONF_CHECK_I(double_wide);
8918
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008919 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008920 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008921 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008922 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8923 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008924
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008925 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8926 PIPE_CONF_CHECK_I(pipe_bpp);
8927
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008928 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01008929 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008930 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
8931 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03008932
Daniel Vetter66e985c2013-06-05 13:34:20 +02008933#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008934#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008935#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03008936#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02008937#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008938
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008939 return true;
8940}
8941
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008942static void
8943check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008944{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008945 struct intel_connector *connector;
8946
8947 list_for_each_entry(connector, &dev->mode_config.connector_list,
8948 base.head) {
8949 /* This also checks the encoder/connector hw state with the
8950 * ->get_hw_state callbacks. */
8951 intel_connector_check_state(connector);
8952
8953 WARN(&connector->new_encoder->base != connector->base.encoder,
8954 "connector's staged encoder doesn't match current encoder\n");
8955 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008956}
8957
8958static void
8959check_encoder_state(struct drm_device *dev)
8960{
8961 struct intel_encoder *encoder;
8962 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008963
8964 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8965 base.head) {
8966 bool enabled = false;
8967 bool active = false;
8968 enum pipe pipe, tracked_pipe;
8969
8970 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8971 encoder->base.base.id,
8972 drm_get_encoder_name(&encoder->base));
8973
8974 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8975 "encoder's stage crtc doesn't match current crtc\n");
8976 WARN(encoder->connectors_active && !encoder->base.crtc,
8977 "encoder's active_connectors set, but no crtc\n");
8978
8979 list_for_each_entry(connector, &dev->mode_config.connector_list,
8980 base.head) {
8981 if (connector->base.encoder != &encoder->base)
8982 continue;
8983 enabled = true;
8984 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8985 active = true;
8986 }
8987 WARN(!!encoder->base.crtc != enabled,
8988 "encoder's enabled state mismatch "
8989 "(expected %i, found %i)\n",
8990 !!encoder->base.crtc, enabled);
8991 WARN(active && !encoder->base.crtc,
8992 "active encoder with no crtc\n");
8993
8994 WARN(encoder->connectors_active != active,
8995 "encoder's computed active state doesn't match tracked active state "
8996 "(expected %i, found %i)\n", active, encoder->connectors_active);
8997
8998 active = encoder->get_hw_state(encoder, &pipe);
8999 WARN(active != encoder->connectors_active,
9000 "encoder's hw state doesn't match sw tracking "
9001 "(expected %i, found %i)\n",
9002 encoder->connectors_active, active);
9003
9004 if (!encoder->base.crtc)
9005 continue;
9006
9007 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9008 WARN(active && pipe != tracked_pipe,
9009 "active encoder's pipe doesn't match"
9010 "(expected %i, found %i)\n",
9011 tracked_pipe, pipe);
9012
9013 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009014}
9015
9016static void
9017check_crtc_state(struct drm_device *dev)
9018{
9019 drm_i915_private_t *dev_priv = dev->dev_private;
9020 struct intel_crtc *crtc;
9021 struct intel_encoder *encoder;
9022 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009023
9024 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9025 base.head) {
9026 bool enabled = false;
9027 bool active = false;
9028
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009029 memset(&pipe_config, 0, sizeof(pipe_config));
9030
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009031 DRM_DEBUG_KMS("[CRTC:%d]\n",
9032 crtc->base.base.id);
9033
9034 WARN(crtc->active && !crtc->base.enabled,
9035 "active crtc, but not enabled in sw tracking\n");
9036
9037 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9038 base.head) {
9039 if (encoder->base.crtc != &crtc->base)
9040 continue;
9041 enabled = true;
9042 if (encoder->connectors_active)
9043 active = true;
9044 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009045
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009046 WARN(active != crtc->active,
9047 "crtc's computed active state doesn't match tracked active state "
9048 "(expected %i, found %i)\n", active, crtc->active);
9049 WARN(enabled != crtc->base.enabled,
9050 "crtc's computed enabled state doesn't match tracked enabled state "
9051 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9052
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009053 active = dev_priv->display.get_pipe_config(crtc,
9054 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009055
9056 /* hw state is inconsistent with the pipe A quirk */
9057 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9058 active = crtc->active;
9059
Daniel Vetter6c49f242013-06-06 12:45:25 +02009060 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9061 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009062 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009063 if (encoder->base.crtc != &crtc->base)
9064 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009065 if (encoder->get_config &&
9066 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009067 encoder->get_config(encoder, &pipe_config);
9068 }
9069
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009070 WARN(crtc->active != active,
9071 "crtc active state doesn't match with hw state "
9072 "(expected %i, found %i)\n", crtc->active, active);
9073
Daniel Vetterc0b03412013-05-28 12:05:54 +02009074 if (active &&
9075 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9076 WARN(1, "pipe state doesn't match!\n");
9077 intel_dump_pipe_config(crtc, &pipe_config,
9078 "[hw state]");
9079 intel_dump_pipe_config(crtc, &crtc->config,
9080 "[sw state]");
9081 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009082 }
9083}
9084
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009085static void
9086check_shared_dpll_state(struct drm_device *dev)
9087{
9088 drm_i915_private_t *dev_priv = dev->dev_private;
9089 struct intel_crtc *crtc;
9090 struct intel_dpll_hw_state dpll_hw_state;
9091 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009092
9093 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9094 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9095 int enabled_crtcs = 0, active_crtcs = 0;
9096 bool active;
9097
9098 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9099
9100 DRM_DEBUG_KMS("%s\n", pll->name);
9101
9102 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9103
9104 WARN(pll->active > pll->refcount,
9105 "more active pll users than references: %i vs %i\n",
9106 pll->active, pll->refcount);
9107 WARN(pll->active && !pll->on,
9108 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009109 WARN(pll->on && !pll->active,
9110 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009111 WARN(pll->on != active,
9112 "pll on state mismatch (expected %i, found %i)\n",
9113 pll->on, active);
9114
9115 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9116 base.head) {
9117 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9118 enabled_crtcs++;
9119 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9120 active_crtcs++;
9121 }
9122 WARN(pll->active != active_crtcs,
9123 "pll active crtcs mismatch (expected %i, found %i)\n",
9124 pll->active, active_crtcs);
9125 WARN(pll->refcount != enabled_crtcs,
9126 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9127 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009128
9129 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9130 sizeof(dpll_hw_state)),
9131 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009132 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009133}
9134
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009135void
9136intel_modeset_check_state(struct drm_device *dev)
9137{
9138 check_connector_state(dev);
9139 check_encoder_state(dev);
9140 check_crtc_state(dev);
9141 check_shared_dpll_state(dev);
9142}
9143
Ville Syrjälä18442d02013-09-13 16:00:08 +03009144void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9145 int dotclock)
9146{
9147 /*
9148 * FDI already provided one idea for the dotclock.
9149 * Yell if the encoder disagrees.
9150 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009151 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009152 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009153 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009154}
9155
Daniel Vetterf30da182013-04-11 20:22:50 +02009156static int __intel_set_mode(struct drm_crtc *crtc,
9157 struct drm_display_mode *mode,
9158 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009159{
9160 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009161 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009162 struct drm_display_mode *saved_mode, *saved_hwmode;
9163 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009164 struct intel_crtc *intel_crtc;
9165 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009166 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009167
Daniel Vettera1e22652013-09-21 00:35:38 +02009168 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009169 if (!saved_mode)
9170 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009171 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009172
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009173 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009174 &prepare_pipes, &disable_pipes);
9175
Tim Gardner3ac18232012-12-07 07:54:26 -07009176 *saved_hwmode = crtc->hwmode;
9177 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009178
Daniel Vetter25c5b262012-07-08 22:08:04 +02009179 /* Hack: Because we don't (yet) support global modeset on multiple
9180 * crtcs, we don't keep track of the new mode for more than one crtc.
9181 * Hence simply check whether any bit is set in modeset_pipes in all the
9182 * pieces of code that are not yet converted to deal with mutliple crtcs
9183 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009184 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009185 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009186 if (IS_ERR(pipe_config)) {
9187 ret = PTR_ERR(pipe_config);
9188 pipe_config = NULL;
9189
Tim Gardner3ac18232012-12-07 07:54:26 -07009190 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009191 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009192 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9193 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009194 }
9195
Daniel Vetter460da9162013-03-27 00:44:51 +01009196 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9197 intel_crtc_disable(&intel_crtc->base);
9198
Daniel Vetterea9d7582012-07-10 10:42:52 +02009199 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9200 if (intel_crtc->base.enabled)
9201 dev_priv->display.crtc_disable(&intel_crtc->base);
9202 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009203
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009204 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9205 * to set it here already despite that we pass it down the callchain.
9206 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009207 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009208 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009209 /* mode_set/enable/disable functions rely on a correct pipe
9210 * config. */
9211 to_intel_crtc(crtc)->config = *pipe_config;
9212 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009213
Daniel Vetterea9d7582012-07-10 10:42:52 +02009214 /* Only after disabling all output pipelines that will be changed can we
9215 * update the the output configuration. */
9216 intel_modeset_update_state(dev, prepare_pipes);
9217
Daniel Vetter47fab732012-10-26 10:58:18 +02009218 if (dev_priv->display.modeset_global_resources)
9219 dev_priv->display.modeset_global_resources(dev);
9220
Daniel Vettera6778b32012-07-02 09:56:42 +02009221 /* Set up the DPLL and any encoders state that needs to adjust or depend
9222 * on the DPLL.
9223 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009224 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009225 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009226 x, y, fb);
9227 if (ret)
9228 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009229 }
9230
9231 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009232 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9233 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009234
Daniel Vetter25c5b262012-07-08 22:08:04 +02009235 if (modeset_pipes) {
9236 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009237 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009238
Daniel Vetter25c5b262012-07-08 22:08:04 +02009239 /* Calculate and store various constants which
9240 * are later needed by vblank and swap-completion
9241 * timestamping. They are derived from true hwmode.
9242 */
9243 drm_calc_timestamping_constants(crtc);
9244 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009245
9246 /* FIXME: add subpixel order */
9247done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009248 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009249 crtc->hwmode = *saved_hwmode;
9250 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009251 }
9252
Tim Gardner3ac18232012-12-07 07:54:26 -07009253out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009254 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009255 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009256 return ret;
9257}
9258
Damien Lespiaue7457a92013-08-08 22:28:59 +01009259static int intel_set_mode(struct drm_crtc *crtc,
9260 struct drm_display_mode *mode,
9261 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009262{
9263 int ret;
9264
9265 ret = __intel_set_mode(crtc, mode, x, y, fb);
9266
9267 if (ret == 0)
9268 intel_modeset_check_state(crtc->dev);
9269
9270 return ret;
9271}
9272
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009273void intel_crtc_restore_mode(struct drm_crtc *crtc)
9274{
9275 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9276}
9277
Daniel Vetter25c5b262012-07-08 22:08:04 +02009278#undef for_each_intel_crtc_masked
9279
Daniel Vetterd9e55602012-07-04 22:16:09 +02009280static void intel_set_config_free(struct intel_set_config *config)
9281{
9282 if (!config)
9283 return;
9284
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009285 kfree(config->save_connector_encoders);
9286 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009287 kfree(config);
9288}
9289
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009290static int intel_set_config_save_state(struct drm_device *dev,
9291 struct intel_set_config *config)
9292{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009293 struct drm_encoder *encoder;
9294 struct drm_connector *connector;
9295 int count;
9296
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009297 config->save_encoder_crtcs =
9298 kcalloc(dev->mode_config.num_encoder,
9299 sizeof(struct drm_crtc *), GFP_KERNEL);
9300 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009301 return -ENOMEM;
9302
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009303 config->save_connector_encoders =
9304 kcalloc(dev->mode_config.num_connector,
9305 sizeof(struct drm_encoder *), GFP_KERNEL);
9306 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009307 return -ENOMEM;
9308
9309 /* Copy data. Note that driver private data is not affected.
9310 * Should anything bad happen only the expected state is
9311 * restored, not the drivers personal bookkeeping.
9312 */
9313 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009314 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009315 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009316 }
9317
9318 count = 0;
9319 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009320 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009321 }
9322
9323 return 0;
9324}
9325
9326static void intel_set_config_restore_state(struct drm_device *dev,
9327 struct intel_set_config *config)
9328{
Daniel Vetter9a935852012-07-05 22:34:27 +02009329 struct intel_encoder *encoder;
9330 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009331 int count;
9332
9333 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009334 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9335 encoder->new_crtc =
9336 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009337 }
9338
9339 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009340 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9341 connector->new_encoder =
9342 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009343 }
9344}
9345
Imre Deake3de42b2013-05-03 19:44:07 +02009346static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009347is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009348{
9349 int i;
9350
Chris Wilson2e57f472013-07-17 12:14:40 +01009351 if (set->num_connectors == 0)
9352 return false;
9353
9354 if (WARN_ON(set->connectors == NULL))
9355 return false;
9356
9357 for (i = 0; i < set->num_connectors; i++)
9358 if (set->connectors[i]->encoder &&
9359 set->connectors[i]->encoder->crtc == set->crtc &&
9360 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009361 return true;
9362
9363 return false;
9364}
9365
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009366static void
9367intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9368 struct intel_set_config *config)
9369{
9370
9371 /* We should be able to check here if the fb has the same properties
9372 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009373 if (is_crtc_connector_off(set)) {
9374 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009375 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009376 /* If we have no fb then treat it as a full mode set */
9377 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009378 struct intel_crtc *intel_crtc =
9379 to_intel_crtc(set->crtc);
9380
9381 if (intel_crtc->active && i915_fastboot) {
9382 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9383 config->fb_changed = true;
9384 } else {
9385 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9386 config->mode_changed = true;
9387 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009388 } else if (set->fb == NULL) {
9389 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009390 } else if (set->fb->pixel_format !=
9391 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009392 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009393 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009394 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009395 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009396 }
9397
Daniel Vetter835c5872012-07-10 18:11:08 +02009398 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009399 config->fb_changed = true;
9400
9401 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9402 DRM_DEBUG_KMS("modes are different, full mode set\n");
9403 drm_mode_debug_printmodeline(&set->crtc->mode);
9404 drm_mode_debug_printmodeline(set->mode);
9405 config->mode_changed = true;
9406 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009407
9408 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9409 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009410}
9411
Daniel Vetter2e431052012-07-04 22:42:15 +02009412static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009413intel_modeset_stage_output_state(struct drm_device *dev,
9414 struct drm_mode_set *set,
9415 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009416{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009417 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009418 struct intel_connector *connector;
9419 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009420 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009421
Damien Lespiau9abdda72013-02-13 13:29:23 +00009422 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009423 * of connectors. For paranoia, double-check this. */
9424 WARN_ON(!set->fb && (set->num_connectors != 0));
9425 WARN_ON(set->fb && (set->num_connectors == 0));
9426
Daniel Vetter9a935852012-07-05 22:34:27 +02009427 list_for_each_entry(connector, &dev->mode_config.connector_list,
9428 base.head) {
9429 /* Otherwise traverse passed in connector list and get encoders
9430 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009431 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009432 if (set->connectors[ro] == &connector->base) {
9433 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009434 break;
9435 }
9436 }
9437
Daniel Vetter9a935852012-07-05 22:34:27 +02009438 /* If we disable the crtc, disable all its connectors. Also, if
9439 * the connector is on the changing crtc but not on the new
9440 * connector list, disable it. */
9441 if ((!set->fb || ro == set->num_connectors) &&
9442 connector->base.encoder &&
9443 connector->base.encoder->crtc == set->crtc) {
9444 connector->new_encoder = NULL;
9445
9446 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9447 connector->base.base.id,
9448 drm_get_connector_name(&connector->base));
9449 }
9450
9451
9452 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009453 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009454 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009455 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009456 }
9457 /* connector->new_encoder is now updated for all connectors. */
9458
9459 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009460 list_for_each_entry(connector, &dev->mode_config.connector_list,
9461 base.head) {
9462 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009463 continue;
9464
Daniel Vetter9a935852012-07-05 22:34:27 +02009465 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009466
9467 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009468 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009469 new_crtc = set->crtc;
9470 }
9471
9472 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009473 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9474 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009475 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009476 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009477 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9478
9479 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9480 connector->base.base.id,
9481 drm_get_connector_name(&connector->base),
9482 new_crtc->base.id);
9483 }
9484
9485 /* Check for any encoders that needs to be disabled. */
9486 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9487 base.head) {
9488 list_for_each_entry(connector,
9489 &dev->mode_config.connector_list,
9490 base.head) {
9491 if (connector->new_encoder == encoder) {
9492 WARN_ON(!connector->new_encoder->new_crtc);
9493
9494 goto next_encoder;
9495 }
9496 }
9497 encoder->new_crtc = NULL;
9498next_encoder:
9499 /* Only now check for crtc changes so we don't miss encoders
9500 * that will be disabled. */
9501 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009502 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009503 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009504 }
9505 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009506 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009507
Daniel Vetter2e431052012-07-04 22:42:15 +02009508 return 0;
9509}
9510
9511static int intel_crtc_set_config(struct drm_mode_set *set)
9512{
9513 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009514 struct drm_mode_set save_set;
9515 struct intel_set_config *config;
9516 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009517
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009518 BUG_ON(!set);
9519 BUG_ON(!set->crtc);
9520 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009521
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009522 /* Enforce sane interface api - has been abused by the fb helper. */
9523 BUG_ON(!set->mode && set->fb);
9524 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009525
Daniel Vetter2e431052012-07-04 22:42:15 +02009526 if (set->fb) {
9527 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9528 set->crtc->base.id, set->fb->base.id,
9529 (int)set->num_connectors, set->x, set->y);
9530 } else {
9531 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009532 }
9533
9534 dev = set->crtc->dev;
9535
9536 ret = -ENOMEM;
9537 config = kzalloc(sizeof(*config), GFP_KERNEL);
9538 if (!config)
9539 goto out_config;
9540
9541 ret = intel_set_config_save_state(dev, config);
9542 if (ret)
9543 goto out_config;
9544
9545 save_set.crtc = set->crtc;
9546 save_set.mode = &set->crtc->mode;
9547 save_set.x = set->crtc->x;
9548 save_set.y = set->crtc->y;
9549 save_set.fb = set->crtc->fb;
9550
9551 /* Compute whether we need a full modeset, only an fb base update or no
9552 * change at all. In the future we might also check whether only the
9553 * mode changed, e.g. for LVDS where we only change the panel fitter in
9554 * such cases. */
9555 intel_set_config_compute_mode_changes(set, config);
9556
Daniel Vetter9a935852012-07-05 22:34:27 +02009557 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009558 if (ret)
9559 goto fail;
9560
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009561 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009562 ret = intel_set_mode(set->crtc, set->mode,
9563 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009564 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009565 intel_crtc_wait_for_pending_flips(set->crtc);
9566
Daniel Vetter4f660f42012-07-02 09:47:37 +02009567 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009568 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009569 }
9570
Chris Wilson2d05eae2013-05-03 17:36:25 +01009571 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009572 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9573 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009574fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009575 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009576
Chris Wilson2d05eae2013-05-03 17:36:25 +01009577 /* Try to restore the config */
9578 if (config->mode_changed &&
9579 intel_set_mode(save_set.crtc, save_set.mode,
9580 save_set.x, save_set.y, save_set.fb))
9581 DRM_ERROR("failed to restore config after modeset failure\n");
9582 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009583
Daniel Vetterd9e55602012-07-04 22:16:09 +02009584out_config:
9585 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009586 return ret;
9587}
9588
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009589static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009590 .cursor_set = intel_crtc_cursor_set,
9591 .cursor_move = intel_crtc_cursor_move,
9592 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009593 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009594 .destroy = intel_crtc_destroy,
9595 .page_flip = intel_crtc_page_flip,
9596};
9597
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009598static void intel_cpu_pll_init(struct drm_device *dev)
9599{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009600 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009601 intel_ddi_pll_init(dev);
9602}
9603
Daniel Vetter53589012013-06-05 13:34:16 +02009604static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9605 struct intel_shared_dpll *pll,
9606 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009607{
Daniel Vetter53589012013-06-05 13:34:16 +02009608 uint32_t val;
9609
9610 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009611 hw_state->dpll = val;
9612 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9613 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009614
9615 return val & DPLL_VCO_ENABLE;
9616}
9617
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009618static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9619 struct intel_shared_dpll *pll)
9620{
9621 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9622 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9623}
9624
Daniel Vettere7b903d2013-06-05 13:34:14 +02009625static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9626 struct intel_shared_dpll *pll)
9627{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009628 /* PCH refclock must be enabled first */
9629 assert_pch_refclk_enabled(dev_priv);
9630
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009631 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9632
9633 /* Wait for the clocks to stabilize. */
9634 POSTING_READ(PCH_DPLL(pll->id));
9635 udelay(150);
9636
9637 /* The pixel multiplier can only be updated once the
9638 * DPLL is enabled and the clocks are stable.
9639 *
9640 * So write it again.
9641 */
9642 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9643 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009644 udelay(200);
9645}
9646
9647static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9648 struct intel_shared_dpll *pll)
9649{
9650 struct drm_device *dev = dev_priv->dev;
9651 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009652
9653 /* Make sure no transcoder isn't still depending on us. */
9654 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9655 if (intel_crtc_to_shared_dpll(crtc) == pll)
9656 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9657 }
9658
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009659 I915_WRITE(PCH_DPLL(pll->id), 0);
9660 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009661 udelay(200);
9662}
9663
Daniel Vetter46edb022013-06-05 13:34:12 +02009664static char *ibx_pch_dpll_names[] = {
9665 "PCH DPLL A",
9666 "PCH DPLL B",
9667};
9668
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009669static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009670{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009671 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009672 int i;
9673
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009674 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009675
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009676 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009677 dev_priv->shared_dplls[i].id = i;
9678 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009679 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009680 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9681 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009682 dev_priv->shared_dplls[i].get_hw_state =
9683 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009684 }
9685}
9686
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009687static void intel_shared_dpll_init(struct drm_device *dev)
9688{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009689 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009690
9691 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9692 ibx_pch_dpll_init(dev);
9693 else
9694 dev_priv->num_shared_dpll = 0;
9695
9696 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9697 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9698 dev_priv->num_shared_dpll);
9699}
9700
Hannes Ederb358d0a2008-12-18 21:18:47 +01009701static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009702{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009703 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009704 struct intel_crtc *intel_crtc;
9705 int i;
9706
Daniel Vetter955382f2013-09-19 14:05:45 +02009707 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009708 if (intel_crtc == NULL)
9709 return;
9710
9711 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9712
9713 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009714 for (i = 0; i < 256; i++) {
9715 intel_crtc->lut_r[i] = i;
9716 intel_crtc->lut_g[i] = i;
9717 intel_crtc->lut_b[i] = i;
9718 }
9719
Jesse Barnes80824002009-09-10 15:28:06 -07009720 /* Swap pipes & planes for FBC on pre-965 */
9721 intel_crtc->pipe = pipe;
9722 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009723 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009724 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009725 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009726 }
9727
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009728 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9729 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9730 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9731 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9732
Jesse Barnes79e53942008-11-07 14:24:08 -08009733 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009734}
9735
Carl Worth08d7b3d2009-04-29 14:43:54 -07009736int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009737 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009738{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009739 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009740 struct drm_mode_object *drmmode_obj;
9741 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009742
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009743 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9744 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009745
Daniel Vetterc05422d2009-08-11 16:05:30 +02009746 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9747 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009748
Daniel Vetterc05422d2009-08-11 16:05:30 +02009749 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009750 DRM_ERROR("no such CRTC id\n");
9751 return -EINVAL;
9752 }
9753
Daniel Vetterc05422d2009-08-11 16:05:30 +02009754 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9755 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009756
Daniel Vetterc05422d2009-08-11 16:05:30 +02009757 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009758}
9759
Daniel Vetter66a92782012-07-12 20:08:18 +02009760static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009761{
Daniel Vetter66a92782012-07-12 20:08:18 +02009762 struct drm_device *dev = encoder->base.dev;
9763 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009764 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009765 int entry = 0;
9766
Daniel Vetter66a92782012-07-12 20:08:18 +02009767 list_for_each_entry(source_encoder,
9768 &dev->mode_config.encoder_list, base.head) {
9769
9770 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009771 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009772
9773 /* Intel hw has only one MUX where enocoders could be cloned. */
9774 if (encoder->cloneable && source_encoder->cloneable)
9775 index_mask |= (1 << entry);
9776
Jesse Barnes79e53942008-11-07 14:24:08 -08009777 entry++;
9778 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009779
Jesse Barnes79e53942008-11-07 14:24:08 -08009780 return index_mask;
9781}
9782
Chris Wilson4d302442010-12-14 19:21:29 +00009783static bool has_edp_a(struct drm_device *dev)
9784{
9785 struct drm_i915_private *dev_priv = dev->dev_private;
9786
9787 if (!IS_MOBILE(dev))
9788 return false;
9789
9790 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9791 return false;
9792
9793 if (IS_GEN5(dev) &&
9794 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9795 return false;
9796
9797 return true;
9798}
9799
Jesse Barnes79e53942008-11-07 14:24:08 -08009800static void intel_setup_outputs(struct drm_device *dev)
9801{
Eric Anholt725e30a2009-01-22 13:01:02 -08009802 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009803 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009804 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009805
Daniel Vetterc9093352013-06-06 22:22:47 +02009806 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009807
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009808 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009809 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009810
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009811 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009812 int found;
9813
9814 /* Haswell uses DDI functions to detect digital outputs */
9815 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9816 /* DDI A only supports eDP */
9817 if (found)
9818 intel_ddi_init(dev, PORT_A);
9819
9820 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9821 * register */
9822 found = I915_READ(SFUSE_STRAP);
9823
9824 if (found & SFUSE_STRAP_DDIB_DETECTED)
9825 intel_ddi_init(dev, PORT_B);
9826 if (found & SFUSE_STRAP_DDIC_DETECTED)
9827 intel_ddi_init(dev, PORT_C);
9828 if (found & SFUSE_STRAP_DDID_DETECTED)
9829 intel_ddi_init(dev, PORT_D);
9830 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009831 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009832 dpd_is_edp = intel_dpd_is_edp(dev);
9833
9834 if (has_edp_a(dev))
9835 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009836
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009837 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009838 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009839 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009840 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009841 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009842 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009843 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009844 }
9845
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009846 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009847 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009848
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009849 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009850 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009851
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009852 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009853 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009854
Daniel Vetter270b3042012-10-27 15:52:05 +02009855 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009856 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009857 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309858 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009859 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9860 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9861 PORT_C);
9862 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9863 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9864 PORT_C);
9865 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309866
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009867 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009868 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9869 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009870 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9871 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009872 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009873
9874 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009875 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009876 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009877
Paulo Zanonie2debe92013-02-18 19:00:27 -03009878 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009879 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009880 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009881 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9882 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009883 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009884 }
Ma Ling27185ae2009-08-24 13:50:23 +08009885
Imre Deake7281ea2013-05-08 13:14:08 +03009886 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009887 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009888 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009889
9890 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009891
Paulo Zanonie2debe92013-02-18 19:00:27 -03009892 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009893 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009894 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009895 }
Ma Ling27185ae2009-08-24 13:50:23 +08009896
Paulo Zanonie2debe92013-02-18 19:00:27 -03009897 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009898
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009899 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9900 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009901 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009902 }
Imre Deake7281ea2013-05-08 13:14:08 +03009903 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009904 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009905 }
Ma Ling27185ae2009-08-24 13:50:23 +08009906
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009907 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009908 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009909 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009910 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009911 intel_dvo_init(dev);
9912
Zhenyu Wang103a1962009-11-27 11:44:36 +08009913 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009914 intel_tv_init(dev);
9915
Chris Wilson4ef69c72010-09-09 15:14:28 +01009916 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9917 encoder->base.possible_crtcs = encoder->crtc_mask;
9918 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009919 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009920 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009921
Paulo Zanonidde86e22012-12-01 12:04:25 -02009922 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009923
9924 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009925}
9926
Chris Wilsonddfe1562013-08-06 17:43:07 +01009927void intel_framebuffer_fini(struct intel_framebuffer *fb)
9928{
9929 drm_framebuffer_cleanup(&fb->base);
9930 drm_gem_object_unreference_unlocked(&fb->obj->base);
9931}
9932
Jesse Barnes79e53942008-11-07 14:24:08 -08009933static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9934{
9935 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009936
Chris Wilsonddfe1562013-08-06 17:43:07 +01009937 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009938 kfree(intel_fb);
9939}
9940
9941static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009942 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009943 unsigned int *handle)
9944{
9945 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009946 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009947
Chris Wilson05394f32010-11-08 19:18:58 +00009948 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009949}
9950
9951static const struct drm_framebuffer_funcs intel_fb_funcs = {
9952 .destroy = intel_user_framebuffer_destroy,
9953 .create_handle = intel_user_framebuffer_create_handle,
9954};
9955
Dave Airlie38651672010-03-30 05:34:13 +00009956int intel_framebuffer_init(struct drm_device *dev,
9957 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009958 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009959 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009960{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009961 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009962 int ret;
9963
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009964 if (obj->tiling_mode == I915_TILING_Y) {
9965 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009966 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009967 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009968
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009969 if (mode_cmd->pitches[0] & 63) {
9970 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9971 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009972 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009973 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009974
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009975 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9976 pitch_limit = 32*1024;
9977 } else if (INTEL_INFO(dev)->gen >= 4) {
9978 if (obj->tiling_mode)
9979 pitch_limit = 16*1024;
9980 else
9981 pitch_limit = 32*1024;
9982 } else if (INTEL_INFO(dev)->gen >= 3) {
9983 if (obj->tiling_mode)
9984 pitch_limit = 8*1024;
9985 else
9986 pitch_limit = 16*1024;
9987 } else
9988 /* XXX DSPC is limited to 4k tiled */
9989 pitch_limit = 8*1024;
9990
9991 if (mode_cmd->pitches[0] > pitch_limit) {
9992 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9993 obj->tiling_mode ? "tiled" : "linear",
9994 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009995 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009996 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009997
9998 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009999 mode_cmd->pitches[0] != obj->stride) {
10000 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10001 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010002 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010003 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010004
Ville Syrjälä57779d02012-10-31 17:50:14 +020010005 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010006 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010007 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010008 case DRM_FORMAT_RGB565:
10009 case DRM_FORMAT_XRGB8888:
10010 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010011 break;
10012 case DRM_FORMAT_XRGB1555:
10013 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010014 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010015 DRM_DEBUG("unsupported pixel format: %s\n",
10016 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010017 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010018 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010019 break;
10020 case DRM_FORMAT_XBGR8888:
10021 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010022 case DRM_FORMAT_XRGB2101010:
10023 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010024 case DRM_FORMAT_XBGR2101010:
10025 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010026 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010027 DRM_DEBUG("unsupported pixel format: %s\n",
10028 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010029 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010030 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010031 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010032 case DRM_FORMAT_YUYV:
10033 case DRM_FORMAT_UYVY:
10034 case DRM_FORMAT_YVYU:
10035 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010036 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010037 DRM_DEBUG("unsupported pixel format: %s\n",
10038 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010039 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010040 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010041 break;
10042 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010043 DRM_DEBUG("unsupported pixel format: %s\n",
10044 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010045 return -EINVAL;
10046 }
10047
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010048 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10049 if (mode_cmd->offsets[0] != 0)
10050 return -EINVAL;
10051
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010052 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10053 intel_fb->obj = obj;
10054
Jesse Barnes79e53942008-11-07 14:24:08 -080010055 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10056 if (ret) {
10057 DRM_ERROR("framebuffer init failed %d\n", ret);
10058 return ret;
10059 }
10060
Jesse Barnes79e53942008-11-07 14:24:08 -080010061 return 0;
10062}
10063
Jesse Barnes79e53942008-11-07 14:24:08 -080010064static struct drm_framebuffer *
10065intel_user_framebuffer_create(struct drm_device *dev,
10066 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010067 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010068{
Chris Wilson05394f32010-11-08 19:18:58 +000010069 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010070
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010071 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10072 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010073 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010074 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010075
Chris Wilsond2dff872011-04-19 08:36:26 +010010076 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010077}
10078
Jesse Barnes79e53942008-11-07 14:24:08 -080010079static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010080 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +000010081 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010082};
10083
Jesse Barnese70236a2009-09-21 10:42:27 -070010084/* Set up chip specific display functions */
10085static void intel_init_display(struct drm_device *dev)
10086{
10087 struct drm_i915_private *dev_priv = dev->dev_private;
10088
Daniel Vetteree9300b2013-06-03 22:40:22 +020010089 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10090 dev_priv->display.find_dpll = g4x_find_best_dpll;
10091 else if (IS_VALLEYVIEW(dev))
10092 dev_priv->display.find_dpll = vlv_find_best_dpll;
10093 else if (IS_PINEVIEW(dev))
10094 dev_priv->display.find_dpll = pnv_find_best_dpll;
10095 else
10096 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10097
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010098 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010099 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010100 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010101 dev_priv->display.crtc_enable = haswell_crtc_enable;
10102 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010103 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010104 dev_priv->display.update_plane = ironlake_update_plane;
10105 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010106 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010107 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010108 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10109 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010110 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010111 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010112 } else if (IS_VALLEYVIEW(dev)) {
10113 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10114 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10115 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10116 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10117 dev_priv->display.off = i9xx_crtc_off;
10118 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010119 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010120 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010121 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010122 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10123 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010124 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010125 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010126 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010127
Jesse Barnese70236a2009-09-21 10:42:27 -070010128 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010129 if (IS_VALLEYVIEW(dev))
10130 dev_priv->display.get_display_clock_speed =
10131 valleyview_get_display_clock_speed;
10132 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010133 dev_priv->display.get_display_clock_speed =
10134 i945_get_display_clock_speed;
10135 else if (IS_I915G(dev))
10136 dev_priv->display.get_display_clock_speed =
10137 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010138 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010139 dev_priv->display.get_display_clock_speed =
10140 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010141 else if (IS_PINEVIEW(dev))
10142 dev_priv->display.get_display_clock_speed =
10143 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010144 else if (IS_I915GM(dev))
10145 dev_priv->display.get_display_clock_speed =
10146 i915gm_get_display_clock_speed;
10147 else if (IS_I865G(dev))
10148 dev_priv->display.get_display_clock_speed =
10149 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010150 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010151 dev_priv->display.get_display_clock_speed =
10152 i855_get_display_clock_speed;
10153 else /* 852, 830 */
10154 dev_priv->display.get_display_clock_speed =
10155 i830_get_display_clock_speed;
10156
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010157 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010158 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010159 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010160 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010161 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010162 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010163 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010164 } else if (IS_IVYBRIDGE(dev)) {
10165 /* FIXME: detect B0+ stepping and use auto training */
10166 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010167 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010168 dev_priv->display.modeset_global_resources =
10169 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010170 } else if (IS_HASWELL(dev)) {
10171 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010172 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010173 dev_priv->display.modeset_global_resources =
10174 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010175 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010176 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010177 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010178 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010179
10180 /* Default just returns -ENODEV to indicate unsupported */
10181 dev_priv->display.queue_flip = intel_default_queue_flip;
10182
10183 switch (INTEL_INFO(dev)->gen) {
10184 case 2:
10185 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10186 break;
10187
10188 case 3:
10189 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10190 break;
10191
10192 case 4:
10193 case 5:
10194 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10195 break;
10196
10197 case 6:
10198 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10199 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010200 case 7:
10201 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10202 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010203 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010204}
10205
Jesse Barnesb690e962010-07-19 13:53:12 -070010206/*
10207 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10208 * resume, or other times. This quirk makes sure that's the case for
10209 * affected systems.
10210 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010211static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010212{
10213 struct drm_i915_private *dev_priv = dev->dev_private;
10214
10215 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010216 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010217}
10218
Keith Packard435793d2011-07-12 14:56:22 -070010219/*
10220 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10221 */
10222static void quirk_ssc_force_disable(struct drm_device *dev)
10223{
10224 struct drm_i915_private *dev_priv = dev->dev_private;
10225 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010226 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010227}
10228
Carsten Emde4dca20e2012-03-15 15:56:26 +010010229/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010230 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10231 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010232 */
10233static void quirk_invert_brightness(struct drm_device *dev)
10234{
10235 struct drm_i915_private *dev_priv = dev->dev_private;
10236 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010237 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010238}
10239
Kamal Mostafae85843b2013-07-19 15:02:01 -070010240/*
10241 * Some machines (Dell XPS13) suffer broken backlight controls if
10242 * BLM_PCH_PWM_ENABLE is set.
10243 */
10244static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10245{
10246 struct drm_i915_private *dev_priv = dev->dev_private;
10247 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10248 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10249}
10250
Jesse Barnesb690e962010-07-19 13:53:12 -070010251struct intel_quirk {
10252 int device;
10253 int subsystem_vendor;
10254 int subsystem_device;
10255 void (*hook)(struct drm_device *dev);
10256};
10257
Egbert Eich5f85f172012-10-14 15:46:38 +020010258/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10259struct intel_dmi_quirk {
10260 void (*hook)(struct drm_device *dev);
10261 const struct dmi_system_id (*dmi_id_list)[];
10262};
10263
10264static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10265{
10266 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10267 return 1;
10268}
10269
10270static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10271 {
10272 .dmi_id_list = &(const struct dmi_system_id[]) {
10273 {
10274 .callback = intel_dmi_reverse_brightness,
10275 .ident = "NCR Corporation",
10276 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10277 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10278 },
10279 },
10280 { } /* terminating entry */
10281 },
10282 .hook = quirk_invert_brightness,
10283 },
10284};
10285
Ben Widawskyc43b5632012-04-16 14:07:40 -070010286static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010287 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010288 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010289
Jesse Barnesb690e962010-07-19 13:53:12 -070010290 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10291 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10292
Jesse Barnesb690e962010-07-19 13:53:12 -070010293 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10294 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10295
Daniel Vetterccd0d362012-10-10 23:13:59 +020010296 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010297 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010298 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010299
10300 /* Lenovo U160 cannot use SSC on LVDS */
10301 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010302
10303 /* Sony Vaio Y cannot use SSC on LVDS */
10304 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010305
Jani Nikulaee1452d2013-09-20 15:05:30 +030010306 /*
10307 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10308 * seem to use inverted backlight PWM.
10309 */
10310 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010311
10312 /* Dell XPS13 HD Sandy Bridge */
10313 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10314 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10315 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010316};
10317
10318static void intel_init_quirks(struct drm_device *dev)
10319{
10320 struct pci_dev *d = dev->pdev;
10321 int i;
10322
10323 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10324 struct intel_quirk *q = &intel_quirks[i];
10325
10326 if (d->device == q->device &&
10327 (d->subsystem_vendor == q->subsystem_vendor ||
10328 q->subsystem_vendor == PCI_ANY_ID) &&
10329 (d->subsystem_device == q->subsystem_device ||
10330 q->subsystem_device == PCI_ANY_ID))
10331 q->hook(dev);
10332 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010333 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10334 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10335 intel_dmi_quirks[i].hook(dev);
10336 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010337}
10338
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010339/* Disable the VGA plane that we never use */
10340static void i915_disable_vga(struct drm_device *dev)
10341{
10342 struct drm_i915_private *dev_priv = dev->dev_private;
10343 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010344 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010345
10346 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010347 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010348 sr1 = inb(VGA_SR_DATA);
10349 outb(sr1 | 1<<5, VGA_SR_DATA);
10350 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10351 udelay(300);
10352
10353 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10354 POSTING_READ(vga_reg);
10355}
10356
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010357static void i915_enable_vga_mem(struct drm_device *dev)
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010358{
10359 /* Enable VGA memory on Intel HD */
10360 if (HAS_PCH_SPLIT(dev)) {
10361 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10362 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10363 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10364 VGA_RSRC_LEGACY_MEM |
10365 VGA_RSRC_NORMAL_IO |
10366 VGA_RSRC_NORMAL_MEM);
10367 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10368 }
10369}
10370
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010371void i915_disable_vga_mem(struct drm_device *dev)
10372{
10373 /* Disable VGA memory on Intel HD */
10374 if (HAS_PCH_SPLIT(dev)) {
10375 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10376 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10377 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10378 VGA_RSRC_NORMAL_IO |
10379 VGA_RSRC_NORMAL_MEM);
10380 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10381 }
10382}
10383
Daniel Vetterf8175862012-04-10 15:50:11 +020010384void intel_modeset_init_hw(struct drm_device *dev)
10385{
Jesse Barnesf6071162013-10-01 10:41:38 -070010386 struct drm_i915_private *dev_priv = dev->dev_private;
10387
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010388 intel_prepare_ddi(dev);
10389
Daniel Vetterf8175862012-04-10 15:50:11 +020010390 intel_init_clock_gating(dev);
10391
Jesse Barnesf6071162013-10-01 10:41:38 -070010392 /* Enable the CRI clock source so we can get at the display */
10393 if (IS_VALLEYVIEW(dev))
10394 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
10395 DPLL_INTEGRATED_CRI_CLK_VLV);
10396
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010397 intel_init_dpio(dev);
10398
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010399 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010400 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010401 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010402}
10403
Imre Deak7d708ee2013-04-17 14:04:50 +030010404void intel_modeset_suspend_hw(struct drm_device *dev)
10405{
10406 intel_suspend_hw(dev);
10407}
10408
Jesse Barnes79e53942008-11-07 14:24:08 -080010409void intel_modeset_init(struct drm_device *dev)
10410{
Jesse Barnes652c3932009-08-17 13:31:43 -070010411 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010412 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010413
10414 drm_mode_config_init(dev);
10415
10416 dev->mode_config.min_width = 0;
10417 dev->mode_config.min_height = 0;
10418
Dave Airlie019d96c2011-09-29 16:20:42 +010010419 dev->mode_config.preferred_depth = 24;
10420 dev->mode_config.prefer_shadow = 1;
10421
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010422 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010423
Jesse Barnesb690e962010-07-19 13:53:12 -070010424 intel_init_quirks(dev);
10425
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010426 intel_init_pm(dev);
10427
Ben Widawskye3c74752013-04-05 13:12:39 -070010428 if (INTEL_INFO(dev)->num_pipes == 0)
10429 return;
10430
Jesse Barnese70236a2009-09-21 10:42:27 -070010431 intel_init_display(dev);
10432
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010433 if (IS_GEN2(dev)) {
10434 dev->mode_config.max_width = 2048;
10435 dev->mode_config.max_height = 2048;
10436 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010437 dev->mode_config.max_width = 4096;
10438 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010439 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010440 dev->mode_config.max_width = 8192;
10441 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010442 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010443 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010444
Zhao Yakui28c97732009-10-09 11:39:41 +080010445 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010446 INTEL_INFO(dev)->num_pipes,
10447 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010448
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010449 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010450 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010451 for (j = 0; j < dev_priv->num_plane; j++) {
10452 ret = intel_plane_init(dev, i, j);
10453 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010454 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10455 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010456 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010457 }
10458
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010459 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010460 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010461
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010462 /* Just disable it once at startup */
10463 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010464 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010465
10466 /* Just in case the BIOS is doing something questionable. */
10467 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010468}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010469
Daniel Vetter24929352012-07-02 20:28:59 +020010470static void
10471intel_connector_break_all_links(struct intel_connector *connector)
10472{
10473 connector->base.dpms = DRM_MODE_DPMS_OFF;
10474 connector->base.encoder = NULL;
10475 connector->encoder->connectors_active = false;
10476 connector->encoder->base.crtc = NULL;
10477}
10478
Daniel Vetter7fad7982012-07-04 17:51:47 +020010479static void intel_enable_pipe_a(struct drm_device *dev)
10480{
10481 struct intel_connector *connector;
10482 struct drm_connector *crt = NULL;
10483 struct intel_load_detect_pipe load_detect_temp;
10484
10485 /* We can't just switch on the pipe A, we need to set things up with a
10486 * proper mode and output configuration. As a gross hack, enable pipe A
10487 * by enabling the load detect pipe once. */
10488 list_for_each_entry(connector,
10489 &dev->mode_config.connector_list,
10490 base.head) {
10491 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10492 crt = &connector->base;
10493 break;
10494 }
10495 }
10496
10497 if (!crt)
10498 return;
10499
10500 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10501 intel_release_load_detect_pipe(crt, &load_detect_temp);
10502
10503
10504}
10505
Daniel Vetterfa555832012-10-10 23:14:00 +020010506static bool
10507intel_check_plane_mapping(struct intel_crtc *crtc)
10508{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010509 struct drm_device *dev = crtc->base.dev;
10510 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010511 u32 reg, val;
10512
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010513 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010514 return true;
10515
10516 reg = DSPCNTR(!crtc->plane);
10517 val = I915_READ(reg);
10518
10519 if ((val & DISPLAY_PLANE_ENABLE) &&
10520 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10521 return false;
10522
10523 return true;
10524}
10525
Daniel Vetter24929352012-07-02 20:28:59 +020010526static void intel_sanitize_crtc(struct intel_crtc *crtc)
10527{
10528 struct drm_device *dev = crtc->base.dev;
10529 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010530 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010531
Daniel Vetter24929352012-07-02 20:28:59 +020010532 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010533 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010534 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10535
10536 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010537 * disable the crtc (and hence change the state) if it is wrong. Note
10538 * that gen4+ has a fixed plane -> pipe mapping. */
10539 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010540 struct intel_connector *connector;
10541 bool plane;
10542
Daniel Vetter24929352012-07-02 20:28:59 +020010543 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10544 crtc->base.base.id);
10545
10546 /* Pipe has the wrong plane attached and the plane is active.
10547 * Temporarily change the plane mapping and disable everything
10548 * ... */
10549 plane = crtc->plane;
10550 crtc->plane = !plane;
10551 dev_priv->display.crtc_disable(&crtc->base);
10552 crtc->plane = plane;
10553
10554 /* ... and break all links. */
10555 list_for_each_entry(connector, &dev->mode_config.connector_list,
10556 base.head) {
10557 if (connector->encoder->base.crtc != &crtc->base)
10558 continue;
10559
10560 intel_connector_break_all_links(connector);
10561 }
10562
10563 WARN_ON(crtc->active);
10564 crtc->base.enabled = false;
10565 }
Daniel Vetter24929352012-07-02 20:28:59 +020010566
Daniel Vetter7fad7982012-07-04 17:51:47 +020010567 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10568 crtc->pipe == PIPE_A && !crtc->active) {
10569 /* BIOS forgot to enable pipe A, this mostly happens after
10570 * resume. Force-enable the pipe to fix this, the update_dpms
10571 * call below we restore the pipe to the right state, but leave
10572 * the required bits on. */
10573 intel_enable_pipe_a(dev);
10574 }
10575
Daniel Vetter24929352012-07-02 20:28:59 +020010576 /* Adjust the state of the output pipe according to whether we
10577 * have active connectors/encoders. */
10578 intel_crtc_update_dpms(&crtc->base);
10579
10580 if (crtc->active != crtc->base.enabled) {
10581 struct intel_encoder *encoder;
10582
10583 /* This can happen either due to bugs in the get_hw_state
10584 * functions or because the pipe is force-enabled due to the
10585 * pipe A quirk. */
10586 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10587 crtc->base.base.id,
10588 crtc->base.enabled ? "enabled" : "disabled",
10589 crtc->active ? "enabled" : "disabled");
10590
10591 crtc->base.enabled = crtc->active;
10592
10593 /* Because we only establish the connector -> encoder ->
10594 * crtc links if something is active, this means the
10595 * crtc is now deactivated. Break the links. connector
10596 * -> encoder links are only establish when things are
10597 * actually up, hence no need to break them. */
10598 WARN_ON(crtc->active);
10599
10600 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10601 WARN_ON(encoder->connectors_active);
10602 encoder->base.crtc = NULL;
10603 }
10604 }
10605}
10606
10607static void intel_sanitize_encoder(struct intel_encoder *encoder)
10608{
10609 struct intel_connector *connector;
10610 struct drm_device *dev = encoder->base.dev;
10611
10612 /* We need to check both for a crtc link (meaning that the
10613 * encoder is active and trying to read from a pipe) and the
10614 * pipe itself being active. */
10615 bool has_active_crtc = encoder->base.crtc &&
10616 to_intel_crtc(encoder->base.crtc)->active;
10617
10618 if (encoder->connectors_active && !has_active_crtc) {
10619 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10620 encoder->base.base.id,
10621 drm_get_encoder_name(&encoder->base));
10622
10623 /* Connector is active, but has no active pipe. This is
10624 * fallout from our resume register restoring. Disable
10625 * the encoder manually again. */
10626 if (encoder->base.crtc) {
10627 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10628 encoder->base.base.id,
10629 drm_get_encoder_name(&encoder->base));
10630 encoder->disable(encoder);
10631 }
10632
10633 /* Inconsistent output/port/pipe state happens presumably due to
10634 * a bug in one of the get_hw_state functions. Or someplace else
10635 * in our code, like the register restore mess on resume. Clamp
10636 * things to off as a safer default. */
10637 list_for_each_entry(connector,
10638 &dev->mode_config.connector_list,
10639 base.head) {
10640 if (connector->encoder != encoder)
10641 continue;
10642
10643 intel_connector_break_all_links(connector);
10644 }
10645 }
10646 /* Enabled encoders without active connectors will be fixed in
10647 * the crtc fixup. */
10648}
10649
Daniel Vetter44cec742013-01-25 17:53:21 +010010650void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010651{
10652 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010653 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010654
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010655 /* This function can be called both from intel_modeset_setup_hw_state or
10656 * at a very early point in our resume sequence, where the power well
10657 * structures are not yet restored. Since this function is at a very
10658 * paranoid "someone might have enabled VGA while we were not looking"
10659 * level, just check if the power well is enabled instead of trying to
10660 * follow the "don't touch the power well if we don't need it" policy
10661 * the rest of the driver uses. */
10662 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010663 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010664 return;
10665
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010666 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10667 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010668 i915_disable_vga(dev);
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010669 i915_disable_vga_mem(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010670 }
10671}
10672
Daniel Vetter30e984d2013-06-05 13:34:17 +020010673static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010674{
10675 struct drm_i915_private *dev_priv = dev->dev_private;
10676 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010677 struct intel_crtc *crtc;
10678 struct intel_encoder *encoder;
10679 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010680 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010681
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010682 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10683 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010684 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010685
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010686 crtc->active = dev_priv->display.get_pipe_config(crtc,
10687 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010688
10689 crtc->base.enabled = crtc->active;
10690
10691 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10692 crtc->base.base.id,
10693 crtc->active ? "enabled" : "disabled");
10694 }
10695
Daniel Vetter53589012013-06-05 13:34:16 +020010696 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010697 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010698 intel_ddi_setup_hw_pll_state(dev);
10699
Daniel Vetter53589012013-06-05 13:34:16 +020010700 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10701 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10702
10703 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10704 pll->active = 0;
10705 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10706 base.head) {
10707 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10708 pll->active++;
10709 }
10710 pll->refcount = pll->active;
10711
Daniel Vetter35c95372013-07-17 06:55:04 +020010712 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10713 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010714 }
10715
Daniel Vetter24929352012-07-02 20:28:59 +020010716 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10717 base.head) {
10718 pipe = 0;
10719
10720 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010721 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10722 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010723 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010724 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010725 } else {
10726 encoder->base.crtc = NULL;
10727 }
10728
10729 encoder->connectors_active = false;
10730 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10731 encoder->base.base.id,
10732 drm_get_encoder_name(&encoder->base),
10733 encoder->base.crtc ? "enabled" : "disabled",
10734 pipe);
10735 }
10736
10737 list_for_each_entry(connector, &dev->mode_config.connector_list,
10738 base.head) {
10739 if (connector->get_hw_state(connector)) {
10740 connector->base.dpms = DRM_MODE_DPMS_ON;
10741 connector->encoder->connectors_active = true;
10742 connector->base.encoder = &connector->encoder->base;
10743 } else {
10744 connector->base.dpms = DRM_MODE_DPMS_OFF;
10745 connector->base.encoder = NULL;
10746 }
10747 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10748 connector->base.base.id,
10749 drm_get_connector_name(&connector->base),
10750 connector->base.encoder ? "enabled" : "disabled");
10751 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010752}
10753
10754/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10755 * and i915 state tracking structures. */
10756void intel_modeset_setup_hw_state(struct drm_device *dev,
10757 bool force_restore)
10758{
10759 struct drm_i915_private *dev_priv = dev->dev_private;
10760 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010761 struct intel_crtc *crtc;
10762 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010763 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010764
10765 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010766
Jesse Barnesbabea612013-06-26 18:57:38 +030010767 /*
10768 * Now that we have the config, copy it to each CRTC struct
10769 * Note that this could go away if we move to using crtc_config
10770 * checking everywhere.
10771 */
10772 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10773 base.head) {
10774 if (crtc->active && i915_fastboot) {
10775 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10776
10777 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10778 crtc->base.base.id);
10779 drm_mode_debug_printmodeline(&crtc->base.mode);
10780 }
10781 }
10782
Daniel Vetter24929352012-07-02 20:28:59 +020010783 /* HW state is read out, now we need to sanitize this mess. */
10784 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10785 base.head) {
10786 intel_sanitize_encoder(encoder);
10787 }
10788
10789 for_each_pipe(pipe) {
10790 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10791 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010792 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010793 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010794
Daniel Vetter35c95372013-07-17 06:55:04 +020010795 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10796 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10797
10798 if (!pll->on || pll->active)
10799 continue;
10800
10801 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10802
10803 pll->disable(dev_priv, pll);
10804 pll->on = false;
10805 }
10806
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010807 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030010808 i915_redisable_vga(dev);
10809
Daniel Vetterf30da182013-04-11 20:22:50 +020010810 /*
10811 * We need to use raw interfaces for restoring state to avoid
10812 * checking (bogus) intermediate states.
10813 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010814 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010815 struct drm_crtc *crtc =
10816 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010817
10818 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10819 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010820 }
10821 } else {
10822 intel_modeset_update_staged_output_state(dev);
10823 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010824
10825 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010826
10827 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010828}
10829
10830void intel_modeset_gem_init(struct drm_device *dev)
10831{
Chris Wilson1833b132012-05-09 11:56:28 +010010832 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010833
10834 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010835
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010836 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010837}
10838
10839void intel_modeset_cleanup(struct drm_device *dev)
10840{
Jesse Barnes652c3932009-08-17 13:31:43 -070010841 struct drm_i915_private *dev_priv = dev->dev_private;
10842 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030010843 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070010844
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010845 /*
10846 * Interrupts and polling as the first thing to avoid creating havoc.
10847 * Too much stuff here (turning of rps, connectors, ...) would
10848 * experience fancy races otherwise.
10849 */
10850 drm_irq_uninstall(dev);
10851 cancel_work_sync(&dev_priv->hotplug_work);
10852 /*
10853 * Due to the hpd irq storm handling the hotplug work can re-arm the
10854 * poll handlers. Hence disable polling after hpd handling is shut down.
10855 */
Keith Packardf87ea762010-10-03 19:36:26 -070010856 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010857
Jesse Barnes652c3932009-08-17 13:31:43 -070010858 mutex_lock(&dev->struct_mutex);
10859
Jesse Barnes723bfd72010-10-07 16:01:13 -070010860 intel_unregister_dsm_handler();
10861
Jesse Barnes652c3932009-08-17 13:31:43 -070010862 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10863 /* Skip inactive CRTCs */
10864 if (!crtc->fb)
10865 continue;
10866
Daniel Vetter3dec0092010-08-20 21:40:52 +020010867 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010868 }
10869
Chris Wilson973d04f2011-07-08 12:22:37 +010010870 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010871
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010872 i915_enable_vga_mem(dev);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010873
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010874 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010875
Daniel Vetter930ebb42012-06-29 23:32:16 +020010876 ironlake_teardown_rc6(dev);
10877
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010878 mutex_unlock(&dev->struct_mutex);
10879
Chris Wilson1630fe72011-07-08 12:22:42 +010010880 /* flush any delayed tasks or pending work */
10881 flush_scheduled_work();
10882
Jani Nikuladc652f92013-04-12 15:18:38 +030010883 /* destroy backlight, if any, before the connectors */
10884 intel_panel_destroy_backlight(dev);
10885
Paulo Zanonid9255d52013-09-26 20:05:59 -030010886 /* destroy the sysfs files before encoders/connectors */
10887 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
10888 drm_sysfs_connector_remove(connector);
10889
Jesse Barnes79e53942008-11-07 14:24:08 -080010890 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010891
10892 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010893}
10894
Dave Airlie28d52042009-09-21 14:33:58 +100010895/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010896 * Return which encoder is currently attached for connector.
10897 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010898struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010899{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010900 return &intel_attached_encoder(connector)->base;
10901}
Jesse Barnes79e53942008-11-07 14:24:08 -080010902
Chris Wilsondf0e9242010-09-09 16:20:55 +010010903void intel_connector_attach_encoder(struct intel_connector *connector,
10904 struct intel_encoder *encoder)
10905{
10906 connector->encoder = encoder;
10907 drm_mode_connector_attach_encoder(&connector->base,
10908 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010909}
Dave Airlie28d52042009-09-21 14:33:58 +100010910
10911/*
10912 * set vga decode state - true == enable VGA decode
10913 */
10914int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10915{
10916 struct drm_i915_private *dev_priv = dev->dev_private;
10917 u16 gmch_ctrl;
10918
10919 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10920 if (state)
10921 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10922 else
10923 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10924 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10925 return 0;
10926}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010927
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010928struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010929
10930 u32 power_well_driver;
10931
Chris Wilson63b66e52013-08-08 15:12:06 +020010932 int num_transcoders;
10933
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010934 struct intel_cursor_error_state {
10935 u32 control;
10936 u32 position;
10937 u32 base;
10938 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010939 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010940
10941 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010942 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010943 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010944
10945 struct intel_plane_error_state {
10946 u32 control;
10947 u32 stride;
10948 u32 size;
10949 u32 pos;
10950 u32 addr;
10951 u32 surface;
10952 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010953 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010954
10955 struct intel_transcoder_error_state {
10956 enum transcoder cpu_transcoder;
10957
10958 u32 conf;
10959
10960 u32 htotal;
10961 u32 hblank;
10962 u32 hsync;
10963 u32 vtotal;
10964 u32 vblank;
10965 u32 vsync;
10966 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010967};
10968
10969struct intel_display_error_state *
10970intel_display_capture_error_state(struct drm_device *dev)
10971{
Akshay Joshi0206e352011-08-16 15:34:10 -040010972 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010973 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010974 int transcoders[] = {
10975 TRANSCODER_A,
10976 TRANSCODER_B,
10977 TRANSCODER_C,
10978 TRANSCODER_EDP,
10979 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010980 int i;
10981
Chris Wilson63b66e52013-08-08 15:12:06 +020010982 if (INTEL_INFO(dev)->num_pipes == 0)
10983 return NULL;
10984
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010985 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10986 if (error == NULL)
10987 return NULL;
10988
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010989 if (HAS_POWER_WELL(dev))
10990 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10991
Damien Lespiau52331302012-08-15 19:23:25 +010010992 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010993 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10994 error->cursor[i].control = I915_READ(CURCNTR(i));
10995 error->cursor[i].position = I915_READ(CURPOS(i));
10996 error->cursor[i].base = I915_READ(CURBASE(i));
10997 } else {
10998 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10999 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11000 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11001 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011002
11003 error->plane[i].control = I915_READ(DSPCNTR(i));
11004 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011005 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011006 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011007 error->plane[i].pos = I915_READ(DSPPOS(i));
11008 }
Paulo Zanonica291362013-03-06 20:03:14 -030011009 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11010 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011011 if (INTEL_INFO(dev)->gen >= 4) {
11012 error->plane[i].surface = I915_READ(DSPSURF(i));
11013 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11014 }
11015
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011016 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011017 }
11018
11019 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11020 if (HAS_DDI(dev_priv->dev))
11021 error->num_transcoders++; /* Account for eDP. */
11022
11023 for (i = 0; i < error->num_transcoders; i++) {
11024 enum transcoder cpu_transcoder = transcoders[i];
11025
11026 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11027
11028 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11029 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11030 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11031 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11032 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11033 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11034 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011035 }
11036
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011037 /* In the code above we read the registers without checking if the power
11038 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
11039 * prevent the next I915_WRITE from detecting it and printing an error
11040 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010011041 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011042
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011043 return error;
11044}
11045
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011046#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11047
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011048void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011049intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011050 struct drm_device *dev,
11051 struct intel_display_error_state *error)
11052{
11053 int i;
11054
Chris Wilson63b66e52013-08-08 15:12:06 +020011055 if (!error)
11056 return;
11057
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011058 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011059 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011060 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011061 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011062 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011063 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011064 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011065
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011066 err_printf(m, "Plane [%d]:\n", i);
11067 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11068 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011069 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011070 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11071 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011072 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011073 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011074 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011075 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011076 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11077 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011078 }
11079
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011080 err_printf(m, "Cursor [%d]:\n", i);
11081 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11082 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11083 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011084 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011085
11086 for (i = 0; i < error->num_transcoders; i++) {
11087 err_printf(m, " CPU transcoder: %c\n",
11088 transcoder_name(error->transcoder[i].cpu_transcoder));
11089 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11090 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11091 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11092 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11093 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11094 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11095 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11096 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011097}