Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 1 | //===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=// |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 2 | // |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 7 | // |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // |
| 12 | // ARM Instruction Format Definitions. |
| 13 | // |
| 14 | |
| 15 | // Format specifies the encoding used by the instruction. This is part of the |
| 16 | // ad-hoc solution used to emit machine instruction encodings by our machine |
| 17 | // code emitter. |
Bob Wilson | 89ef7b7 | 2010-03-17 21:13:43 +0000 | [diff] [blame] | 18 | class Format<bits<6> val> { |
| 19 | bits<6> Value = val; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 20 | } |
| 21 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 22 | def Pseudo : Format<0>; |
| 23 | def MulFrm : Format<1>; |
| 24 | def BrFrm : Format<2>; |
| 25 | def BrMiscFrm : Format<3>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 26 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 27 | def DPFrm : Format<4>; |
| 28 | def DPSoRegFrm : Format<5>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 29 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 30 | def LdFrm : Format<6>; |
| 31 | def StFrm : Format<7>; |
| 32 | def LdMiscFrm : Format<8>; |
| 33 | def StMiscFrm : Format<9>; |
| 34 | def LdStMulFrm : Format<10>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 35 | |
Johnny Chen | 81f04d5 | 2010-03-19 17:39:00 +0000 | [diff] [blame] | 36 | def LdStExFrm : Format<11>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 37 | |
Johnny Chen | 81f04d5 | 2010-03-19 17:39:00 +0000 | [diff] [blame] | 38 | def ArithMiscFrm : Format<12>; |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 39 | def SatFrm : Format<13>; |
| 40 | def ExtFrm : Format<14>; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 41 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 42 | def VFPUnaryFrm : Format<15>; |
| 43 | def VFPBinaryFrm : Format<16>; |
| 44 | def VFPConv1Frm : Format<17>; |
| 45 | def VFPConv2Frm : Format<18>; |
| 46 | def VFPConv3Frm : Format<19>; |
| 47 | def VFPConv4Frm : Format<20>; |
| 48 | def VFPConv5Frm : Format<21>; |
| 49 | def VFPLdStFrm : Format<22>; |
| 50 | def VFPLdStMulFrm : Format<23>; |
| 51 | def VFPMiscFrm : Format<24>; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 52 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 53 | def ThumbFrm : Format<25>; |
| 54 | def MiscFrm : Format<26>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 55 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 56 | def NGetLnFrm : Format<27>; |
| 57 | def NSetLnFrm : Format<28>; |
| 58 | def NDupFrm : Format<29>; |
| 59 | def NLdStFrm : Format<30>; |
| 60 | def N1RegModImmFrm: Format<31>; |
| 61 | def N2RegFrm : Format<32>; |
| 62 | def NVCVTFrm : Format<33>; |
| 63 | def NVDupLnFrm : Format<34>; |
| 64 | def N2RegVShLFrm : Format<35>; |
| 65 | def N2RegVShRFrm : Format<36>; |
| 66 | def N3RegFrm : Format<37>; |
| 67 | def N3RegVShFrm : Format<38>; |
| 68 | def NVExtFrm : Format<39>; |
| 69 | def NVMulSLFrm : Format<40>; |
| 70 | def NVTBLFrm : Format<41>; |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 71 | |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 72 | // Misc flags. |
| 73 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 74 | // The instruction has an Rn register operand. |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 75 | // UnaryDP - Indicates this is a unary data processing instruction, i.e. |
| 76 | // it doesn't have a Rn operand. |
| 77 | class UnaryDP { bit isUnaryDataProc = 1; } |
| 78 | |
| 79 | // Xform16Bit - Indicates this Thumb2 instruction may be transformed into |
| 80 | // a 16-bit Thumb instruction if certain conditions are met. |
| 81 | class Xform16Bit { bit canXformTo16Bit = 1; } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 82 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 83 | //===----------------------------------------------------------------------===// |
Bob Wilson | 50622ce | 2010-03-18 23:57:57 +0000 | [diff] [blame] | 84 | // ARM Instruction flags. These need to match ARMBaseInstrInfo.h. |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 85 | // |
| 86 | |
Jim Grosbach | ff12a8b | 2011-01-18 19:59:19 +0000 | [diff] [blame] | 87 | // FIXME: Once the JIT is MC-ized, these can go away. |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 88 | // Addressing mode. |
Jim Grosbach | d86609f | 2010-10-05 18:14:55 +0000 | [diff] [blame] | 89 | class AddrMode<bits<5> val> { |
| 90 | bits<5> Value = val; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 91 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 92 | def AddrModeNone : AddrMode<0>; |
| 93 | def AddrMode1 : AddrMode<1>; |
| 94 | def AddrMode2 : AddrMode<2>; |
| 95 | def AddrMode3 : AddrMode<3>; |
| 96 | def AddrMode4 : AddrMode<4>; |
| 97 | def AddrMode5 : AddrMode<5>; |
| 98 | def AddrMode6 : AddrMode<6>; |
| 99 | def AddrModeT1_1 : AddrMode<7>; |
| 100 | def AddrModeT1_2 : AddrMode<8>; |
| 101 | def AddrModeT1_4 : AddrMode<9>; |
| 102 | def AddrModeT1_s : AddrMode<10>; |
| 103 | def AddrModeT2_i12 : AddrMode<11>; |
| 104 | def AddrModeT2_i8 : AddrMode<12>; |
| 105 | def AddrModeT2_so : AddrMode<13>; |
| 106 | def AddrModeT2_pc : AddrMode<14>; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 107 | def AddrModeT2_i8s4 : AddrMode<15>; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 108 | def AddrMode_i12 : AddrMode<16>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 109 | |
| 110 | // Instruction size. |
| 111 | class SizeFlagVal<bits<3> val> { |
| 112 | bits<3> Value = val; |
| 113 | } |
| 114 | def SizeInvalid : SizeFlagVal<0>; // Unset. |
| 115 | def SizeSpecial : SizeFlagVal<1>; // Pseudo or special. |
| 116 | def Size8Bytes : SizeFlagVal<2>; |
| 117 | def Size4Bytes : SizeFlagVal<3>; |
| 118 | def Size2Bytes : SizeFlagVal<4>; |
| 119 | |
| 120 | // Load / store index mode. |
| 121 | class IndexMode<bits<2> val> { |
| 122 | bits<2> Value = val; |
| 123 | } |
| 124 | def IndexModeNone : IndexMode<0>; |
| 125 | def IndexModePre : IndexMode<1>; |
| 126 | def IndexModePost : IndexMode<2>; |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 127 | def IndexModeUpd : IndexMode<3>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 128 | |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 129 | // Instruction execution domain. |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 130 | class Domain<bits<3> val> { |
| 131 | bits<3> Value = val; |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 132 | } |
| 133 | def GenericDomain : Domain<0>; |
| 134 | def VFPDomain : Domain<1>; // Instructions in VFP domain only |
| 135 | def NeonDomain : Domain<2>; // Instructions in Neon domain only |
| 136 | def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains |
Evan Cheng | 2b94356 | 2011-02-23 02:35:33 +0000 | [diff] [blame] | 137 | def VFPNeonA8Domain : Domain<5>; // Instructions in VFP & Neon under A8 |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 138 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 139 | //===----------------------------------------------------------------------===// |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 140 | // ARM special operands. |
| 141 | // |
| 142 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 143 | def CondCodeOperand : AsmOperandClass { |
| 144 | let Name = "CondCode"; |
| 145 | let SuperClasses = []; |
| 146 | } |
| 147 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 148 | def CCOutOperand : AsmOperandClass { |
| 149 | let Name = "CCOut"; |
| 150 | let SuperClasses = []; |
| 151 | } |
| 152 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 153 | def MemBarrierOptOperand : AsmOperandClass { |
| 154 | let Name = "MemBarrierOpt"; |
| 155 | let SuperClasses = []; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 156 | let ParserMethod = "tryParseMemBarrierOptOperand"; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 157 | } |
| 158 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 159 | def ProcIFlagsOperand : AsmOperandClass { |
| 160 | let Name = "ProcIFlags"; |
| 161 | let SuperClasses = []; |
| 162 | let ParserMethod = "tryParseProcIFlagsOperand"; |
| 163 | } |
| 164 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 165 | def MSRMaskOperand : AsmOperandClass { |
| 166 | let Name = "MSRMask"; |
| 167 | let SuperClasses = []; |
| 168 | let ParserMethod = "tryParseMSRMaskOperand"; |
| 169 | } |
| 170 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 171 | // ARM imod and iflag operands, used only by the CPS instruction. |
| 172 | def imod_op : Operand<i32> { |
| 173 | let PrintMethod = "printCPSIMod"; |
| 174 | } |
| 175 | |
| 176 | def iflags_op : Operand<i32> { |
| 177 | let PrintMethod = "printCPSIFlag"; |
| 178 | let ParserMatchClass = ProcIFlagsOperand; |
| 179 | } |
| 180 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 181 | // ARM Predicate operand. Default to 14 = always (AL). Second part is CC |
| 182 | // register whose default is 0 (no register). |
| 183 | def pred : PredicateOperand<OtherVT, (ops i32imm, CCR), |
| 184 | (ops (i32 14), (i32 zero_reg))> { |
| 185 | let PrintMethod = "printPredicateOperand"; |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 186 | let ParserMatchClass = CondCodeOperand; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 187 | } |
| 188 | |
| 189 | // Conditional code result for instructions whose 's' bit is set, e.g. subs. |
| 190 | def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 191 | let EncoderMethod = "getCCOutOpValue"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 192 | let PrintMethod = "printSBitModifierOperand"; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 193 | let ParserMatchClass = CCOutOperand; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 194 | } |
| 195 | |
| 196 | // Same as cc_out except it defaults to setting CPSR. |
| 197 | def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 198 | let EncoderMethod = "getCCOutOpValue"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 199 | let PrintMethod = "printSBitModifierOperand"; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 200 | let ParserMatchClass = CCOutOperand; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 201 | } |
| 202 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 203 | // ARM special operands for disassembly only. |
| 204 | // |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 205 | def setend_op : Operand<i32> { |
| 206 | let PrintMethod = "printSetendOperand"; |
| 207 | } |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 208 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 209 | def msr_mask : Operand<i32> { |
| 210 | let PrintMethod = "printMSRMaskOperand"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 211 | let ParserMatchClass = MSRMaskOperand; |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 212 | } |
| 213 | |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 214 | // Shift Right Immediate - A shift right immediate is encoded differently from |
| 215 | // other shift immediates. The imm6 field is encoded like so: |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 216 | // |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 217 | // Offset Encoding |
| 218 | // 8 imm6<5:3> = '001', 8 - <imm> is encoded in imm6<2:0> |
| 219 | // 16 imm6<5:4> = '01', 16 - <imm> is encoded in imm6<3:0> |
| 220 | // 32 imm6<5> = '1', 32 - <imm> is encoded in imm6<4:0> |
| 221 | // 64 64 - <imm> is encoded in imm6<5:0> |
| 222 | def shr_imm8 : Operand<i32> { |
| 223 | let EncoderMethod = "getShiftRight8Imm"; |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 224 | } |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 225 | def shr_imm16 : Operand<i32> { |
| 226 | let EncoderMethod = "getShiftRight16Imm"; |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 227 | } |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 228 | def shr_imm32 : Operand<i32> { |
| 229 | let EncoderMethod = "getShiftRight32Imm"; |
| 230 | } |
| 231 | def shr_imm64 : Operand<i32> { |
| 232 | let EncoderMethod = "getShiftRight64Imm"; |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 233 | } |
| 234 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 235 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 236 | // ARM Instruction templates. |
| 237 | // |
| 238 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 239 | class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im, |
| 240 | Format f, Domain d, string cstr, InstrItinClass itin> |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 241 | : Instruction { |
| 242 | let Namespace = "ARM"; |
| 243 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 244 | AddrMode AM = am; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 245 | SizeFlagVal SZ = sz; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 246 | IndexMode IM = im; |
| 247 | bits<2> IndexModeBits = IM.Value; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 248 | Format F = f; |
Bob Wilson | 89ef7b7 | 2010-03-17 21:13:43 +0000 | [diff] [blame] | 249 | bits<6> Form = F.Value; |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 250 | Domain D = d; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 251 | bit isUnaryDataProc = 0; |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 252 | bit canXformTo16Bit = 0; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 253 | |
Chris Lattner | 150d20e | 2010-10-31 19:22:57 +0000 | [diff] [blame] | 254 | // If this is a pseudo instruction, mark it isCodeGenOnly. |
| 255 | let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo"); |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 256 | |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 257 | // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h. |
Jim Grosbach | d86609f | 2010-10-05 18:14:55 +0000 | [diff] [blame] | 258 | let TSFlags{4-0} = AM.Value; |
| 259 | let TSFlags{7-5} = SZ.Value; |
| 260 | let TSFlags{9-8} = IndexModeBits; |
| 261 | let TSFlags{15-10} = Form; |
| 262 | let TSFlags{16} = isUnaryDataProc; |
| 263 | let TSFlags{17} = canXformTo16Bit; |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 264 | let TSFlags{20-18} = D.Value; |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 265 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 266 | let Constraints = cstr; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 267 | let Itinerary = itin; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 268 | } |
| 269 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 270 | class Encoding { |
| 271 | field bits<32> Inst; |
| 272 | } |
| 273 | |
| 274 | class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im, |
| 275 | Format f, Domain d, string cstr, InstrItinClass itin> |
| 276 | : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding; |
| 277 | |
| 278 | // This Encoding-less class is used by Thumb1 to specify the encoding bits later |
| 279 | // on by adding flavors to specific instructions. |
| 280 | class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im, |
| 281 | Format f, Domain d, string cstr, InstrItinClass itin> |
| 282 | : InstTemplate<am, sz, im, f, d, cstr, itin>; |
| 283 | |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 284 | class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern> |
Jim Grosbach | d1689ae | 2011-07-06 21:35:46 +0000 | [diff] [blame] | 285 | : InstTemplate<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, |
| 286 | GenericDomain, "", itin> { |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 287 | let OutOperandList = oops; |
| 288 | let InOperandList = iops; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 289 | let Pattern = pattern; |
Jim Grosbach | a768c3d | 2011-03-10 19:06:39 +0000 | [diff] [blame] | 290 | let isCodeGenOnly = 1; |
Jim Grosbach | d1689ae | 2011-07-06 21:35:46 +0000 | [diff] [blame] | 291 | let isPseudo = 1; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 292 | } |
| 293 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 294 | // PseudoInst that's ARM-mode only. |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 295 | class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 296 | list<dag> pattern> |
| 297 | : PseudoInst<oops, iops, itin, pattern> { |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 298 | let SZ = sz; |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 299 | list<Predicate> Predicates = [IsARM]; |
| 300 | } |
| 301 | |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 302 | // PseudoInst that's Thumb-mode only. |
| 303 | class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin, |
| 304 | list<dag> pattern> |
| 305 | : PseudoInst<oops, iops, itin, pattern> { |
| 306 | let SZ = sz; |
| 307 | list<Predicate> Predicates = [IsThumb]; |
| 308 | } |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 309 | |
Jim Grosbach | 41b1d4e | 2010-12-15 18:48:45 +0000 | [diff] [blame] | 310 | // PseudoInst that's Thumb2-mode only. |
| 311 | class t2PseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin, |
| 312 | list<dag> pattern> |
| 313 | : PseudoInst<oops, iops, itin, pattern> { |
| 314 | let SZ = sz; |
| 315 | list<Predicate> Predicates = [IsThumb2]; |
| 316 | } |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 317 | |
| 318 | class ARMPseudoExpand<dag oops, dag iops, SizeFlagVal sz, |
| 319 | InstrItinClass itin, list<dag> pattern, |
| 320 | dag Result> |
| 321 | : ARMPseudoInst<oops, iops, sz, itin, pattern>, |
| 322 | PseudoInstExpansion<Result>; |
| 323 | |
| 324 | class tPseudoExpand<dag oops, dag iops, SizeFlagVal sz, |
| 325 | InstrItinClass itin, list<dag> pattern, |
| 326 | dag Result> |
| 327 | : tPseudoInst<oops, iops, sz, itin, pattern>, |
| 328 | PseudoInstExpansion<Result>; |
| 329 | |
| 330 | class t2PseudoExpand<dag oops, dag iops, SizeFlagVal sz, |
| 331 | InstrItinClass itin, list<dag> pattern, |
| 332 | dag Result> |
| 333 | : t2PseudoInst<oops, iops, sz, itin, pattern>, |
| 334 | PseudoInstExpansion<Result>; |
| 335 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 336 | // Almost all ARM instructions are predicable. |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 337 | class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 338 | IndexMode im, Format f, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 339 | string opc, string asm, string cstr, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 340 | list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 341 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 342 | bits<4> p; |
| 343 | let Inst{31-28} = p; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 344 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 345 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 346 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 347 | let Pattern = pattern; |
| 348 | list<Predicate> Predicates = [IsARM]; |
| 349 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 350 | |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 351 | // A few are not predicable |
| 352 | class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 353 | IndexMode im, Format f, InstrItinClass itin, |
| 354 | string opc, string asm, string cstr, |
| 355 | list<dag> pattern> |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 356 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
| 357 | let OutOperandList = oops; |
| 358 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 359 | let AsmString = !strconcat(opc, asm); |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 360 | let Pattern = pattern; |
| 361 | let isPredicable = 0; |
| 362 | list<Predicate> Predicates = [IsARM]; |
| 363 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 364 | |
Bill Wendling | 4822bce | 2010-08-30 01:47:35 +0000 | [diff] [blame] | 365 | // Same as I except it can optionally modify CPSR. Note it's modeled as an input |
| 366 | // operand since by default it's a zero register. It will become an implicit def |
| 367 | // once it's "flipped". |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 368 | class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 369 | IndexMode im, Format f, InstrItinClass itin, |
| 370 | string opc, string asm, string cstr, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 371 | list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 372 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 373 | bits<4> p; // Predicate operand |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 374 | bits<1> s; // condition-code set flag ('1' if the insn should set the flags) |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 375 | let Inst{31-28} = p; |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 376 | let Inst{20} = s; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 377 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 378 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 379 | let InOperandList = !con(iops, (ins pred:$p, cc_out:$s)); |
Bob Wilson | cfbece5 | 2010-10-15 03:23:44 +0000 | [diff] [blame] | 380 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 381 | let Pattern = pattern; |
| 382 | list<Predicate> Predicates = [IsARM]; |
| 383 | } |
| 384 | |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 385 | // Special cases |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 386 | class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 387 | IndexMode im, Format f, InstrItinClass itin, |
| 388 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 389 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 390 | let OutOperandList = oops; |
| 391 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 392 | let AsmString = asm; |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 393 | let Pattern = pattern; |
| 394 | list<Predicate> Predicates = [IsARM]; |
| 395 | } |
| 396 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 397 | class AI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 398 | string opc, string asm, list<dag> pattern> |
| 399 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
| 400 | opc, asm, "", pattern>; |
| 401 | class AsI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 402 | string opc, string asm, list<dag> pattern> |
| 403 | : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
| 404 | opc, asm, "", pattern>; |
| 405 | class AXI<dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 406 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 407 | : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 408 | asm, "", pattern>; |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 409 | class AInoP<dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 410 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 411 | : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 412 | opc, asm, "", pattern>; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 413 | |
| 414 | // Ctrl flow instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 415 | class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin, |
| 416 | string opc, string asm, list<dag> pattern> |
| 417 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin, |
| 418 | opc, asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 419 | let Inst{27-24} = opcod; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 420 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 421 | class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin, |
| 422 | string asm, list<dag> pattern> |
| 423 | : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin, |
| 424 | asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 425 | let Inst{27-24} = opcod; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 426 | } |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 427 | |
| 428 | // BR_JT instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 429 | class JTI<dag oops, dag iops, InstrItinClass itin, |
| 430 | string asm, list<dag> pattern> |
| 431 | : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin, |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 432 | asm, "", pattern>; |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 433 | |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 434 | // Atomic load/store instructions |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 435 | class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 436 | string opc, string asm, list<dag> pattern> |
| 437 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin, |
| 438 | opc, asm, "", pattern> { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 439 | bits<4> Rt; |
| 440 | bits<4> Rn; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 441 | let Inst{27-23} = 0b00011; |
| 442 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 443 | let Inst{20} = 1; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 444 | let Inst{19-16} = Rn; |
| 445 | let Inst{15-12} = Rt; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 446 | let Inst{11-0} = 0b111110011111; |
| 447 | } |
| 448 | class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 449 | string opc, string asm, list<dag> pattern> |
| 450 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin, |
| 451 | opc, asm, "", pattern> { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 452 | bits<4> Rd; |
| 453 | bits<4> Rt; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 454 | bits<4> addr; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 455 | let Inst{27-23} = 0b00011; |
| 456 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 457 | let Inst{20} = 0; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 458 | let Inst{19-16} = addr; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 459 | let Inst{15-12} = Rd; |
Johnny Chen | 0291d7e | 2009-12-11 19:37:26 +0000 | [diff] [blame] | 460 | let Inst{11-4} = 0b11111001; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 461 | let Inst{3-0} = Rt; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 462 | } |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 463 | class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern> |
| 464 | : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> { |
| 465 | bits<4> Rt; |
| 466 | bits<4> Rt2; |
| 467 | bits<4> Rn; |
| 468 | let Inst{27-23} = 0b00010; |
| 469 | let Inst{22} = b; |
| 470 | let Inst{21-20} = 0b00; |
| 471 | let Inst{19-16} = Rn; |
| 472 | let Inst{15-12} = Rt; |
| 473 | let Inst{11-4} = 0b00001001; |
| 474 | let Inst{3-0} = Rt2; |
| 475 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 476 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 477 | // addrmode1 instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 478 | class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
| 479 | string opc, string asm, list<dag> pattern> |
| 480 | : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin, |
| 481 | opc, asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 482 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 483 | let Inst{27-26} = 0b00; |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 484 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 485 | class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
| 486 | string opc, string asm, list<dag> pattern> |
| 487 | : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin, |
| 488 | opc, asm, "", pattern> { |
| 489 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 490 | let Inst{27-26} = 0b00; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 491 | } |
| 492 | class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 493 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 494 | : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 495 | asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 496 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 497 | let Inst{27-26} = 0b00; |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 498 | } |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 499 | |
Evan Cheng | 9391273 | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 500 | // loads |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 501 | |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 502 | // LDR/LDRB/STR/STRB/... |
| 503 | class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 504 | Format f, InstrItinClass itin, string opc, string asm, |
| 505 | list<dag> pattern> |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 506 | : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm, |
| 507 | "", pattern> { |
| 508 | let Inst{27-25} = op; |
| 509 | let Inst{24} = 1; // 24 == P |
| 510 | // 23 == U |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 511 | let Inst{22} = isByte; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 512 | let Inst{21} = 0; // 21 == W |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 513 | let Inst{20} = isLd; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 514 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 515 | // Indexed load/stores |
| 516 | class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 517 | IndexMode im, Format f, InstrItinClass itin, string opc, |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 518 | string asm, string cstr, list<dag> pattern> |
| 519 | : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin, |
| 520 | opc, asm, cstr, pattern> { |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 521 | bits<4> Rt; |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 522 | let Inst{27-26} = 0b01; |
| 523 | let Inst{24} = isPre; // P bit |
| 524 | let Inst{22} = isByte; // B bit |
| 525 | let Inst{21} = isPre; // W bit |
| 526 | let Inst{20} = isLd; // L bit |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 527 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 528 | } |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 529 | class AI2stridx<bit isByte, bit isPre, dag oops, dag iops, |
| 530 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 531 | string asm, string cstr, list<dag> pattern> |
| 532 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 533 | pattern> { |
| 534 | // AM2 store w/ two operands: (GPR, am2offset) |
| 535 | // {13} 1 == Rm, 0 == imm12 |
| 536 | // {12} isAdd |
| 537 | // {11-0} imm12/Rm |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 538 | bits<14> offset; |
| 539 | bits<4> Rn; |
| 540 | let Inst{25} = offset{13}; |
| 541 | let Inst{23} = offset{12}; |
| 542 | let Inst{19-16} = Rn; |
| 543 | let Inst{11-0} = offset{11-0}; |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 544 | } |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 545 | // FIXME: Merge with the above class when addrmode2 gets used for STR, STRB |
| 546 | // but for now use this class for STRT and STRBT. |
| 547 | class AI2stridxT<bit isByte, bit isPre, dag oops, dag iops, |
| 548 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 549 | string asm, string cstr, list<dag> pattern> |
| 550 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 551 | pattern> { |
| 552 | // AM2 store w/ two operands: (GPR, am2offset) |
| 553 | // {17-14} Rn |
| 554 | // {13} 1 == Rm, 0 == imm12 |
| 555 | // {12} isAdd |
| 556 | // {11-0} imm12/Rm |
| 557 | bits<18> addr; |
| 558 | let Inst{25} = addr{13}; |
| 559 | let Inst{23} = addr{12}; |
| 560 | let Inst{19-16} = addr{17-14}; |
| 561 | let Inst{11-0} = addr{11-0}; |
| 562 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 563 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 564 | // addrmode3 instructions |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 565 | class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f, |
| 566 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 567 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 568 | opc, asm, "", pattern> { |
| 569 | bits<14> addr; |
| 570 | bits<4> Rt; |
| 571 | let Inst{27-25} = 0b000; |
| 572 | let Inst{24} = 1; // P bit |
| 573 | let Inst{23} = addr{8}; // U bit |
| 574 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 575 | let Inst{21} = 0; // W bit |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 576 | let Inst{20} = op20; // L bit |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 577 | let Inst{19-16} = addr{12-9}; // Rn |
| 578 | let Inst{15-12} = Rt; // Rt |
| 579 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 580 | let Inst{7-4} = op; |
| 581 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 582 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 583 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 584 | class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops, |
| 585 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 586 | string asm, string cstr, list<dag> pattern> |
| 587 | : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin, |
| 588 | opc, asm, cstr, pattern> { |
| 589 | bits<4> Rt; |
| 590 | let Inst{27-25} = 0b000; |
| 591 | let Inst{24} = isPre; // P bit |
| 592 | let Inst{21} = isPre; // W bit |
| 593 | let Inst{20} = op20; // L bit |
| 594 | let Inst{15-12} = Rt; // Rt |
| 595 | let Inst{7-4} = op; |
| 596 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 597 | |
| 598 | // FIXME: Merge with the above class when addrmode2 gets used for LDR, LDRB |
| 599 | // but for now use this class for LDRSBT, LDRHT, LDSHT. |
| 600 | class AI3ldstidxT<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops, |
| 601 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 602 | string asm, string cstr, list<dag> pattern> |
| 603 | : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin, |
| 604 | opc, asm, cstr, pattern> { |
| 605 | // {13} 1 == imm8, 0 == Rm |
| 606 | // {12-9} Rn |
| 607 | // {8} isAdd |
| 608 | // {7-4} imm7_4/zero |
| 609 | // {3-0} imm3_0/Rm |
| 610 | bits<14> addr; |
| 611 | bits<4> Rt; |
| 612 | let Inst{27-25} = 0b000; |
| 613 | let Inst{24} = isPre; // P bit |
| 614 | let Inst{23} = addr{8}; // U bit |
| 615 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 616 | let Inst{20} = op20; // L bit |
| 617 | let Inst{19-16} = addr{12-9}; // Rn |
| 618 | let Inst{15-12} = Rt; // Rt |
| 619 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 620 | let Inst{7-4} = op; |
| 621 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 622 | let AsmMatchConverter = "CvtLdWriteBackRegAddrMode3"; |
| 623 | } |
| 624 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 625 | class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops, |
| 626 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 627 | string asm, string cstr, list<dag> pattern> |
| 628 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 629 | pattern> { |
| 630 | // AM3 store w/ two operands: (GPR, am3offset) |
| 631 | bits<14> offset; |
| 632 | bits<4> Rt; |
| 633 | bits<4> Rn; |
| 634 | let Inst{27-25} = 0b000; |
| 635 | let Inst{23} = offset{8}; |
| 636 | let Inst{22} = offset{9}; |
| 637 | let Inst{19-16} = Rn; |
| 638 | let Inst{15-12} = Rt; // Rt |
| 639 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 640 | let Inst{7-4} = op; |
| 641 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
| 642 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 643 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 644 | // stores |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 645 | class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 646 | string opc, string asm, list<dag> pattern> |
| 647 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 648 | opc, asm, "", pattern> { |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 649 | bits<14> addr; |
| 650 | bits<4> Rt; |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 651 | let Inst{27-25} = 0b000; |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 652 | let Inst{24} = 1; // P bit |
| 653 | let Inst{23} = addr{8}; // U bit |
| 654 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 655 | let Inst{21} = 0; // W bit |
| 656 | let Inst{20} = 0; // L bit |
| 657 | let Inst{19-16} = addr{12-9}; // Rn |
| 658 | let Inst{15-12} = Rt; // Rt |
| 659 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 660 | let Inst{7-4} = op; |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 661 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 662 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 663 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 664 | // Pre-indexed stores |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 665 | class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 666 | string opc, string asm, string cstr, list<dag> pattern> |
| 667 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin, |
| 668 | opc, asm, cstr, pattern> { |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 669 | let Inst{4} = 1; |
| 670 | let Inst{5} = 1; // H bit |
| 671 | let Inst{6} = 0; // S bit |
| 672 | let Inst{7} = 1; |
| 673 | let Inst{20} = 0; // L bit |
| 674 | let Inst{21} = 1; // W bit |
| 675 | let Inst{24} = 1; // P bit |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 676 | let Inst{27-25} = 0b000; |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 677 | } |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 678 | class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 679 | string opc, string asm, string cstr, list<dag> pattern> |
| 680 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin, |
| 681 | opc, asm, cstr, pattern> { |
| 682 | let Inst{4} = 1; |
| 683 | let Inst{5} = 1; // H bit |
| 684 | let Inst{6} = 1; // S bit |
| 685 | let Inst{7} = 1; |
| 686 | let Inst{20} = 0; // L bit |
| 687 | let Inst{21} = 1; // W bit |
| 688 | let Inst{24} = 1; // P bit |
| 689 | let Inst{27-25} = 0b000; |
| 690 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 691 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 692 | // Post-indexed stores |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 693 | class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 694 | string opc, string asm, string cstr, list<dag> pattern> |
| 695 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin, |
| 696 | opc, asm, cstr,pattern> { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 697 | // {13} 1 == imm8, 0 == Rm |
| 698 | // {12-9} Rn |
| 699 | // {8} isAdd |
| 700 | // {7-4} imm7_4/zero |
| 701 | // {3-0} imm3_0/Rm |
| 702 | bits<14> addr; |
| 703 | bits<4> Rt; |
| 704 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 705 | let Inst{4} = 1; |
| 706 | let Inst{5} = 1; // H bit |
| 707 | let Inst{6} = 0; // S bit |
| 708 | let Inst{7} = 1; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 709 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 710 | let Inst{15-12} = Rt; // Rt |
| 711 | let Inst{19-16} = addr{12-9}; // Rn |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 712 | let Inst{20} = 0; // L bit |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 713 | let Inst{21} = 0; // W bit |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 714 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 715 | let Inst{23} = addr{8}; // U bit |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 716 | let Inst{24} = 0; // P bit |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 717 | let Inst{27-25} = 0b000; |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 718 | } |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 719 | class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 720 | string opc, string asm, string cstr, list<dag> pattern> |
| 721 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin, |
| 722 | opc, asm, cstr, pattern> { |
| 723 | let Inst{4} = 1; |
| 724 | let Inst{5} = 1; // H bit |
| 725 | let Inst{6} = 1; // S bit |
| 726 | let Inst{7} = 1; |
| 727 | let Inst{20} = 0; // L bit |
| 728 | let Inst{21} = 0; // W bit |
| 729 | let Inst{24} = 0; // P bit |
| 730 | let Inst{27-25} = 0b000; |
| 731 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 732 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 733 | // addrmode4 instructions |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 734 | class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin, |
| 735 | string asm, string cstr, list<dag> pattern> |
| 736 | : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> { |
| 737 | bits<4> p; |
| 738 | bits<16> regs; |
| 739 | bits<4> Rn; |
| 740 | let Inst{31-28} = p; |
| 741 | let Inst{27-25} = 0b100; |
| 742 | let Inst{22} = 0; // S bit |
| 743 | let Inst{19-16} = Rn; |
| 744 | let Inst{15-0} = regs; |
| 745 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 746 | |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 747 | // Unsigned multiply, multiply-accumulate instructions. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 748 | class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 749 | string opc, string asm, list<dag> pattern> |
| 750 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 751 | opc, asm, "", pattern> { |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 752 | let Inst{7-4} = 0b1001; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 753 | let Inst{20} = 0; // S bit |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 754 | let Inst{27-21} = opcod; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 755 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 756 | class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 757 | string opc, string asm, list<dag> pattern> |
| 758 | : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 759 | opc, asm, "", pattern> { |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 760 | let Inst{7-4} = 0b1001; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 761 | let Inst{27-21} = opcod; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 762 | } |
| 763 | |
| 764 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 765 | class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 766 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 767 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 768 | opc, asm, "", pattern> { |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 769 | bits<4> Rd; |
| 770 | bits<4> Rn; |
| 771 | bits<4> Rm; |
| 772 | let Inst{7-4} = opc7_4; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 773 | let Inst{20} = 1; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 774 | let Inst{27-21} = opcod; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 775 | let Inst{19-16} = Rd; |
| 776 | let Inst{11-8} = Rm; |
| 777 | let Inst{3-0} = Rn; |
| 778 | } |
| 779 | // MSW multiple w/ Ra operand |
| 780 | class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 781 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 782 | : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> { |
| 783 | bits<4> Ra; |
| 784 | let Inst{15-12} = Ra; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 785 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 786 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 787 | // SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y> |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 788 | class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
Jim Grosbach | 929a705 | 2010-10-22 17:42:06 +0000 | [diff] [blame] | 789 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 790 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 791 | opc, asm, "", pattern> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 792 | bits<4> Rn; |
| 793 | bits<4> Rm; |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 794 | let Inst{4} = 0; |
| 795 | let Inst{7} = 1; |
| 796 | let Inst{20} = 0; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 797 | let Inst{27-21} = opcod; |
Jim Grosbach | 929a705 | 2010-10-22 17:42:06 +0000 | [diff] [blame] | 798 | let Inst{6-5} = bit6_5; |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 799 | let Inst{11-8} = Rm; |
| 800 | let Inst{3-0} = Rn; |
| 801 | } |
| 802 | class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 803 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 804 | : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 805 | bits<4> Rd; |
| 806 | let Inst{19-16} = Rd; |
| 807 | } |
| 808 | |
| 809 | // AMulxyI with Ra operand |
| 810 | class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 811 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 812 | : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 813 | bits<4> Ra; |
| 814 | let Inst{15-12} = Ra; |
| 815 | } |
| 816 | // SMLAL* |
| 817 | class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 818 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 819 | : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 820 | bits<4> RdLo; |
| 821 | bits<4> RdHi; |
| 822 | let Inst{19-16} = RdHi; |
| 823 | let Inst{15-12} = RdLo; |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 824 | } |
| 825 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 826 | // Extend instructions. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 827 | class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin, |
| 828 | string opc, string asm, list<dag> pattern> |
| 829 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin, |
| 830 | opc, asm, "", pattern> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 831 | // All AExtI instructions have Rd and Rm register operands. |
| 832 | bits<4> Rd; |
| 833 | bits<4> Rm; |
| 834 | let Inst{15-12} = Rd; |
| 835 | let Inst{3-0} = Rm; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 836 | let Inst{7-4} = 0b0111; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 837 | let Inst{9-8} = 0b00; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 838 | let Inst{27-20} = opcod; |
| 839 | } |
| 840 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 841 | // Misc Arithmetic instructions. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 842 | class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 843 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 844 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin, |
| 845 | opc, asm, "", pattern> { |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 846 | bits<4> Rd; |
| 847 | bits<4> Rm; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 848 | let Inst{27-20} = opcod; |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 849 | let Inst{19-16} = 0b1111; |
| 850 | let Inst{15-12} = Rd; |
| 851 | let Inst{11-8} = 0b1111; |
| 852 | let Inst{7-4} = opc7_4; |
| 853 | let Inst{3-0} = Rm; |
| 854 | } |
| 855 | |
| 856 | // PKH instructions |
| 857 | class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin, |
| 858 | string opc, string asm, list<dag> pattern> |
| 859 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin, |
| 860 | opc, asm, "", pattern> { |
| 861 | bits<4> Rd; |
| 862 | bits<4> Rn; |
| 863 | bits<4> Rm; |
| 864 | bits<8> sh; |
| 865 | let Inst{27-20} = opcod; |
| 866 | let Inst{19-16} = Rn; |
| 867 | let Inst{15-12} = Rd; |
| 868 | let Inst{11-7} = sh{7-3}; |
| 869 | let Inst{6} = tb; |
| 870 | let Inst{5-4} = 0b01; |
| 871 | let Inst{3-0} = Rm; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 872 | } |
| 873 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 874 | //===----------------------------------------------------------------------===// |
| 875 | |
| 876 | // ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode. |
| 877 | class ARMPat<dag pattern, dag result> : Pat<pattern, result> { |
| 878 | list<Predicate> Predicates = [IsARM]; |
| 879 | } |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 880 | class ARMV5TPat<dag pattern, dag result> : Pat<pattern, result> { |
| 881 | list<Predicate> Predicates = [IsARM, HasV5T]; |
| 882 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 883 | class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> { |
| 884 | list<Predicate> Predicates = [IsARM, HasV5TE]; |
| 885 | } |
| 886 | class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 887 | list<Predicate> Predicates = [IsARM, HasV6]; |
| 888 | } |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 889 | |
| 890 | //===----------------------------------------------------------------------===// |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 891 | // Thumb Instruction Format Definitions. |
| 892 | // |
| 893 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 894 | class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 895 | InstrItinClass itin, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 896 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 897 | let OutOperandList = oops; |
| 898 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 899 | let AsmString = asm; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 900 | let Pattern = pattern; |
| 901 | list<Predicate> Predicates = [IsThumb]; |
| 902 | } |
| 903 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 904 | // TI - Thumb instruction. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 905 | class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern> |
| 906 | : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 907 | |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 908 | // Two-address instructions |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 909 | class TIt<dag oops, dag iops, InstrItinClass itin, string asm, |
| 910 | list<dag> pattern> |
| 911 | : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst", |
| 912 | pattern>; |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 913 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 914 | // tBL, tBX 32-bit instructions |
| 915 | class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 916 | dag oops, dag iops, InstrItinClass itin, string asm, |
| 917 | list<dag> pattern> |
| 918 | : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>, |
| 919 | Encoding { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 920 | let Inst{31-27} = opcod1; |
| 921 | let Inst{15-14} = opcod2; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 922 | let Inst{12} = opcod3; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 923 | } |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 924 | |
| 925 | // BR_JT instructions |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 926 | class TJTI<dag oops, dag iops, InstrItinClass itin, string asm, |
| 927 | list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 928 | : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 929 | |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 930 | // Thumb1 only |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 931 | class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 932 | InstrItinClass itin, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 933 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 934 | let OutOperandList = oops; |
| 935 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 936 | let AsmString = asm; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 937 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 938 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 939 | } |
| 940 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 941 | class T1I<dag oops, dag iops, InstrItinClass itin, |
| 942 | string asm, list<dag> pattern> |
| 943 | : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>; |
| 944 | class T1Ix2<dag oops, dag iops, InstrItinClass itin, |
| 945 | string asm, list<dag> pattern> |
| 946 | : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 947 | |
| 948 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 949 | class T1It<dag oops, dag iops, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 950 | string asm, string cstr, list<dag> pattern> |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 951 | : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 952 | asm, cstr, pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 953 | |
| 954 | // Thumb1 instruction that can either be predicated or set CPSR. |
| 955 | class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 956 | InstrItinClass itin, |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 957 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 958 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 959 | let OutOperandList = !con(oops, (outs s_cc_out:$s)); |
| 960 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 961 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 962 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 963 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 964 | } |
| 965 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 966 | class T1sI<dag oops, dag iops, InstrItinClass itin, |
| 967 | string opc, string asm, list<dag> pattern> |
| 968 | : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 969 | |
| 970 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 971 | class T1sIt<dag oops, dag iops, InstrItinClass itin, |
| 972 | string opc, string asm, list<dag> pattern> |
| 973 | : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 974 | "$Rn = $Rdn", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 975 | |
| 976 | // Thumb1 instruction that can be predicated. |
| 977 | class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 978 | InstrItinClass itin, |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 979 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 980 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 981 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 982 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 983 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 984 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 985 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 986 | } |
| 987 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 988 | class T1pI<dag oops, dag iops, InstrItinClass itin, |
| 989 | string opc, string asm, list<dag> pattern> |
| 990 | : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 991 | |
| 992 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 993 | class T1pIt<dag oops, dag iops, InstrItinClass itin, |
| 994 | string opc, string asm, list<dag> pattern> |
| 995 | : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 996 | "$Rn = $Rdn", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 997 | |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 998 | class T1pIs<dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 999 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1000 | : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 1001 | |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1002 | class Encoding16 : Encoding { |
| 1003 | let Inst{31-16} = 0x0000; |
| 1004 | } |
| 1005 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1006 | // A6.2 16-bit Thumb instruction encoding |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1007 | class T1Encoding<bits<6> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1008 | let Inst{15-10} = opcode; |
| 1009 | } |
| 1010 | |
| 1011 | // A6.2.1 Shift (immediate), add, subtract, move, and compare encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1012 | class T1General<bits<5> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1013 | let Inst{15-14} = 0b00; |
| 1014 | let Inst{13-9} = opcode; |
| 1015 | } |
| 1016 | |
| 1017 | // A6.2.2 Data-processing encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1018 | class T1DataProcessing<bits<4> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1019 | let Inst{15-10} = 0b010000; |
| 1020 | let Inst{9-6} = opcode; |
| 1021 | } |
| 1022 | |
| 1023 | // A6.2.3 Special data instructions and branch and exchange encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1024 | class T1Special<bits<4> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1025 | let Inst{15-10} = 0b010001; |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1026 | let Inst{9-6} = opcode; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1027 | } |
| 1028 | |
| 1029 | // A6.2.4 Load/store single data item encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1030 | class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1031 | let Inst{15-12} = opA; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1032 | let Inst{11-9} = opB; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1033 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1034 | class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1035 | |
Eric Christopher | 33281b2 | 2011-05-27 03:50:53 +0000 | [diff] [blame] | 1036 | class T1BranchCond<bits<4> opcode> : Encoding16 { |
| 1037 | let Inst{15-12} = opcode; |
| 1038 | } |
| 1039 | |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1040 | // Helper classes to encode Thumb1 loads and stores. For immediates, the |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 1041 | // following bits are used for "opA" (see A6.2.4): |
Jim Grosbach | a79bd0e | 2010-12-10 20:47:29 +0000 | [diff] [blame] | 1042 | // |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1043 | // 0b0110 => Immediate, 4 bytes |
| 1044 | // 0b1000 => Immediate, 2 bytes |
| 1045 | // 0b0111 => Immediate, 1 byte |
Bill Wendling | 40062fb | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 1046 | class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am, |
| 1047 | InstrItinClass itin, string opc, string asm, |
| 1048 | list<dag> pattern> |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1049 | : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>, |
Bill Wendling | 2cbc9fe | 2010-11-30 23:16:25 +0000 | [diff] [blame] | 1050 | T1LoadStore<0b0101, opcode> { |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1051 | bits<3> Rt; |
| 1052 | bits<8> addr; |
| 1053 | let Inst{8-6} = addr{5-3}; // Rm |
| 1054 | let Inst{5-3} = addr{2-0}; // Rn |
| 1055 | let Inst{2-0} = Rt; |
| 1056 | } |
Bill Wendling | 40062fb | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 1057 | class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am, |
| 1058 | InstrItinClass itin, string opc, string asm, |
| 1059 | list<dag> pattern> |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1060 | : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>, |
Bill Wendling | 2cbc9fe | 2010-11-30 23:16:25 +0000 | [diff] [blame] | 1061 | T1LoadStore<opA, {opB,?,?}> { |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1062 | bits<3> Rt; |
| 1063 | bits<8> addr; |
| 1064 | let Inst{10-6} = addr{7-3}; // imm5 |
| 1065 | let Inst{5-3} = addr{2-0}; // Rn |
| 1066 | let Inst{2-0} = Rt; |
| 1067 | } |
| 1068 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1069 | // A6.2.5 Miscellaneous 16-bit instructions encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1070 | class T1Misc<bits<7> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1071 | let Inst{15-12} = 0b1011; |
| 1072 | let Inst{11-5} = opcode; |
| 1073 | } |
| 1074 | |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1075 | // Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable. |
| 1076 | class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1077 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1078 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1079 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1080 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1081 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1082 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1083 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1084 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1085 | } |
| 1086 | |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1087 | // Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an |
| 1088 | // input operand since by default it's a zero register. It will become an |
| 1089 | // implicit def once it's "flipped". |
Jim Grosbach | 3a37866 | 2010-10-13 23:12:26 +0000 | [diff] [blame] | 1090 | // |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1091 | // FIXME: This uses unified syntax so {s} comes before {p}. We should make it |
| 1092 | // more consistent. |
| 1093 | class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1094 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1095 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1096 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Owen Anderson | bdf7144 | 2010-12-07 20:50:15 +0000 | [diff] [blame] | 1097 | bits<1> s; // condition-code set flag ('1' if the insn should set the flags) |
| 1098 | let Inst{20} = s; |
| 1099 | |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1100 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1101 | let InOperandList = !con(iops, (ins pred:$p, cc_out:$s)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1102 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1103 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1104 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1105 | } |
| 1106 | |
| 1107 | // Special cases |
| 1108 | class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1109 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1110 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1111 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1112 | let OutOperandList = oops; |
| 1113 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 1114 | let AsmString = asm; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1115 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1116 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1117 | } |
| 1118 | |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1119 | class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1120 | InstrItinClass itin, |
| 1121 | string asm, string cstr, list<dag> pattern> |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1122 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
| 1123 | let OutOperandList = oops; |
| 1124 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 1125 | let AsmString = asm; |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1126 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1127 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1128 | } |
| 1129 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1130 | class T2I<dag oops, dag iops, InstrItinClass itin, |
| 1131 | string opc, string asm, list<dag> pattern> |
| 1132 | : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>; |
| 1133 | class T2Ii12<dag oops, dag iops, InstrItinClass itin, |
| 1134 | string opc, string asm, list<dag> pattern> |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1135 | : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1136 | class T2Ii8<dag oops, dag iops, InstrItinClass itin, |
| 1137 | string opc, string asm, list<dag> pattern> |
| 1138 | : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>; |
| 1139 | class T2Iso<dag oops, dag iops, InstrItinClass itin, |
| 1140 | string opc, string asm, list<dag> pattern> |
| 1141 | : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>; |
| 1142 | class T2Ipc<dag oops, dag iops, InstrItinClass itin, |
| 1143 | string opc, string asm, list<dag> pattern> |
| 1144 | : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>; |
Jim Grosbach | 04da9bf | 2010-12-10 20:51:35 +0000 | [diff] [blame] | 1145 | class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1146 | string opc, string asm, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1147 | : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "", |
| 1148 | pattern> { |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1149 | bits<4> Rt; |
| 1150 | bits<4> Rt2; |
| 1151 | bits<13> addr; |
Jim Grosbach | 04da9bf | 2010-12-10 20:51:35 +0000 | [diff] [blame] | 1152 | let Inst{31-25} = 0b1110100; |
| 1153 | let Inst{24} = P; |
| 1154 | let Inst{23} = addr{8}; |
| 1155 | let Inst{22} = 1; |
| 1156 | let Inst{21} = W; |
| 1157 | let Inst{20} = isLoad; |
| 1158 | let Inst{19-16} = addr{12-9}; |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1159 | let Inst{15-12} = Rt{3-0}; |
| 1160 | let Inst{11-8} = Rt2{3-0}; |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1161 | let Inst{7-0} = addr{7-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1162 | } |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1163 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1164 | class T2sI<dag oops, dag iops, InstrItinClass itin, |
| 1165 | string opc, string asm, list<dag> pattern> |
| 1166 | : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1167 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1168 | class T2XI<dag oops, dag iops, InstrItinClass itin, |
| 1169 | string asm, list<dag> pattern> |
| 1170 | : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>; |
| 1171 | class T2JTI<dag oops, dag iops, InstrItinClass itin, |
| 1172 | string asm, list<dag> pattern> |
| 1173 | : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1174 | |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 1175 | // Move to/from coprocessor instructions |
Jim Grosbach | 0d8dae2 | 2011-07-13 21:17:59 +0000 | [diff] [blame^] | 1176 | class T2Cop<bits<4> opc, dag oops, dag iops, string asm, list<dag> pattern> |
Jim Grosbach | 9bb098a | 2011-07-13 21:14:23 +0000 | [diff] [blame] | 1177 | : T2XI <oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2]> { |
Jim Grosbach | 0d8dae2 | 2011-07-13 21:17:59 +0000 | [diff] [blame^] | 1178 | let Inst{31-28} = opc; |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 1179 | } |
| 1180 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1181 | // Two-address instructions |
| 1182 | class T2XIt<dag oops, dag iops, InstrItinClass itin, |
| 1183 | string asm, string cstr, list<dag> pattern> |
| 1184 | : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>; |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1185 | |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1186 | // T2Iidxldst - Thumb2 indexed load / store instructions. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1187 | class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre, |
| 1188 | dag oops, dag iops, |
| 1189 | AddrMode am, IndexMode im, InstrItinClass itin, |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1190 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1191 | : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1192 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1193 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1194 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1195 | let Pattern = pattern; |
| 1196 | list<Predicate> Predicates = [IsThumb2]; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1197 | let Inst{31-27} = 0b11111; |
| 1198 | let Inst{26-25} = 0b00; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1199 | let Inst{24} = signed; |
| 1200 | let Inst{23} = 0; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1201 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1202 | let Inst{20} = load; |
| 1203 | let Inst{11} = 1; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1204 | // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1205 | let Inst{10} = pre; // The P bit. |
| 1206 | let Inst{8} = 1; // The W bit. |
Jim Grosbach | a79bd0e | 2010-12-10 20:47:29 +0000 | [diff] [blame] | 1207 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1208 | bits<9> addr; |
| 1209 | let Inst{7-0} = addr{7-0}; |
Jim Grosbach | a79bd0e | 2010-12-10 20:47:29 +0000 | [diff] [blame] | 1210 | let Inst{9} = addr{8}; // Sign bit |
| 1211 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1212 | bits<4> Rt; |
| 1213 | bits<4> Rn; |
| 1214 | let Inst{15-12} = Rt{3-0}; |
| 1215 | let Inst{19-16} = Rn{3-0}; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1216 | } |
| 1217 | |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1218 | // Tv5Pat - Same as Pat<>, but requires V5T Thumb mode. |
| 1219 | class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> { |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1220 | list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T]; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1221 | } |
| 1222 | |
| 1223 | // T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode. |
| 1224 | class T1Pat<dag pattern, dag result> : Pat<pattern, result> { |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1225 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1226 | } |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1227 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 1228 | // T2v6Pat - Same as Pat<>, but requires V6T2 Thumb2 mode. |
| 1229 | class T2v6Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 1230 | list<Predicate> Predicates = [IsThumb2, HasV6T2]; |
| 1231 | } |
| 1232 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1233 | // T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode. |
| 1234 | class T2Pat<dag pattern, dag result> : Pat<pattern, result> { |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1235 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1236 | } |
| 1237 | |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1238 | //===----------------------------------------------------------------------===// |
| 1239 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1240 | //===----------------------------------------------------------------------===// |
| 1241 | // ARM VFP Instruction templates. |
| 1242 | // |
| 1243 | |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1244 | // Almost all VFP instructions are predicable. |
| 1245 | class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1246 | IndexMode im, Format f, InstrItinClass itin, |
| 1247 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1248 | : InstARM<am, sz, im, f, VFPDomain, cstr, itin> { |
Jim Grosbach | 499e886 | 2010-10-12 21:22:40 +0000 | [diff] [blame] | 1249 | bits<4> p; |
| 1250 | let Inst{31-28} = p; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1251 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1252 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1253 | let AsmString = !strconcat(opc, "${p}", asm); |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1254 | let Pattern = pattern; |
Bill Wendling | cf59026 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 1255 | let PostEncoderMethod = "VFPThumb2PostEncoder"; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1256 | list<Predicate> Predicates = [HasVFP2]; |
| 1257 | } |
| 1258 | |
| 1259 | // Special cases |
| 1260 | class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1261 | IndexMode im, Format f, InstrItinClass itin, |
| 1262 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1263 | : InstARM<am, sz, im, f, VFPDomain, cstr, itin> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1264 | bits<4> p; |
| 1265 | let Inst{31-28} = p; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1266 | let OutOperandList = oops; |
| 1267 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 1268 | let AsmString = asm; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1269 | let Pattern = pattern; |
Bill Wendling | cf59026 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 1270 | let PostEncoderMethod = "VFPThumb2PostEncoder"; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1271 | list<Predicate> Predicates = [HasVFP2]; |
| 1272 | } |
| 1273 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1274 | class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 1275 | string opc, string asm, list<dag> pattern> |
| 1276 | : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
Bill Wendling | cf59026 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 1277 | opc, asm, "", pattern> { |
| 1278 | let PostEncoderMethod = "VFPThumb2PostEncoder"; |
| 1279 | } |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1280 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1281 | // ARM VFP addrmode5 loads and stores |
| 1282 | class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1283 | InstrItinClass itin, |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1284 | string opc, string asm, list<dag> pattern> |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1285 | : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1286 | VFPLdStFrm, itin, opc, asm, "", pattern> { |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 1287 | // Instruction operands. |
| 1288 | bits<5> Dd; |
| 1289 | bits<13> addr; |
| 1290 | |
| 1291 | // Encode instruction operands. |
| 1292 | let Inst{23} = addr{8}; // U (add = (U == '1')) |
| 1293 | let Inst{22} = Dd{4}; |
| 1294 | let Inst{19-16} = addr{12-9}; // Rn |
| 1295 | let Inst{15-12} = Dd{3-0}; |
| 1296 | let Inst{7-0} = addr{7-0}; // imm8 |
| 1297 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1298 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1299 | let Inst{27-24} = opcod1; |
| 1300 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1301 | let Inst{11-9} = 0b101; |
| 1302 | let Inst{8} = 1; // Double precision |
Anton Korobeynikov | 2e1da9f | 2009-11-02 00:11:06 +0000 | [diff] [blame] | 1303 | |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 1304 | // Loads & stores operate on both NEON and VFP pipelines. |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 1305 | let D = VFPNeonDomain; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1306 | } |
| 1307 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1308 | class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1309 | InstrItinClass itin, |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1310 | string opc, string asm, list<dag> pattern> |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1311 | : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1312 | VFPLdStFrm, itin, opc, asm, "", pattern> { |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 1313 | // Instruction operands. |
| 1314 | bits<5> Sd; |
| 1315 | bits<13> addr; |
| 1316 | |
| 1317 | // Encode instruction operands. |
| 1318 | let Inst{23} = addr{8}; // U (add = (U == '1')) |
| 1319 | let Inst{22} = Sd{0}; |
| 1320 | let Inst{19-16} = addr{12-9}; // Rn |
| 1321 | let Inst{15-12} = Sd{4-1}; |
| 1322 | let Inst{7-0} = addr{7-0}; // imm8 |
| 1323 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1324 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1325 | let Inst{27-24} = opcod1; |
| 1326 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1327 | let Inst{11-9} = 0b101; |
| 1328 | let Inst{8} = 0; // Single precision |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 1329 | |
| 1330 | // Loads & stores operate on both NEON and VFP pipelines. |
| 1331 | let D = VFPNeonDomain; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1332 | } |
| 1333 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1334 | // VFP Load / store multiple pseudo instructions. |
| 1335 | class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr, |
| 1336 | list<dag> pattern> |
| 1337 | : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain, |
| 1338 | cstr, itin> { |
| 1339 | let OutOperandList = oops; |
| 1340 | let InOperandList = !con(iops, (ins pred:$p)); |
| 1341 | let Pattern = pattern; |
| 1342 | list<Predicate> Predicates = [HasVFP2]; |
| 1343 | } |
| 1344 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1345 | // Load / store multiple |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1346 | class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1347 | string asm, string cstr, list<dag> pattern> |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1348 | : VFPXI<oops, iops, AddrMode4, Size4Bytes, im, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1349 | VFPLdStMulFrm, itin, asm, cstr, pattern> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1350 | // Instruction operands. |
| 1351 | bits<4> Rn; |
| 1352 | bits<13> regs; |
| 1353 | |
| 1354 | // Encode instruction operands. |
| 1355 | let Inst{19-16} = Rn; |
| 1356 | let Inst{22} = regs{12}; |
| 1357 | let Inst{15-12} = regs{11-8}; |
| 1358 | let Inst{7-0} = regs{7-0}; |
| 1359 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1360 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1361 | let Inst{27-25} = 0b110; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1362 | let Inst{11-9} = 0b101; |
| 1363 | let Inst{8} = 1; // Double precision |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1364 | } |
| 1365 | |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1366 | class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1367 | string asm, string cstr, list<dag> pattern> |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1368 | : VFPXI<oops, iops, AddrMode4, Size4Bytes, im, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1369 | VFPLdStMulFrm, itin, asm, cstr, pattern> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1370 | // Instruction operands. |
| 1371 | bits<4> Rn; |
| 1372 | bits<13> regs; |
| 1373 | |
| 1374 | // Encode instruction operands. |
| 1375 | let Inst{19-16} = Rn; |
| 1376 | let Inst{22} = regs{8}; |
| 1377 | let Inst{15-12} = regs{12-9}; |
| 1378 | let Inst{7-0} = regs{7-0}; |
| 1379 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1380 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1381 | let Inst{27-25} = 0b110; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1382 | let Inst{11-9} = 0b101; |
| 1383 | let Inst{8} = 0; // Single precision |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1384 | } |
| 1385 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1386 | // Double precision, unary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1387 | class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1388 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1389 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1390 | : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1391 | // Instruction operands. |
| 1392 | bits<5> Dd; |
| 1393 | bits<5> Dm; |
| 1394 | |
| 1395 | // Encode instruction operands. |
| 1396 | let Inst{3-0} = Dm{3-0}; |
| 1397 | let Inst{5} = Dm{4}; |
| 1398 | let Inst{15-12} = Dd{3-0}; |
| 1399 | let Inst{22} = Dd{4}; |
| 1400 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1401 | let Inst{27-23} = opcod1; |
| 1402 | let Inst{21-20} = opcod2; |
| 1403 | let Inst{19-16} = opcod3; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1404 | let Inst{11-9} = 0b101; |
| 1405 | let Inst{8} = 1; // Double precision |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1406 | let Inst{7-6} = opcod4; |
| 1407 | let Inst{4} = opcod5; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1408 | } |
| 1409 | |
| 1410 | // Double precision, binary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1411 | class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1412 | dag iops, InstrItinClass itin, string opc, string asm, |
| 1413 | list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1414 | : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1415 | // Instruction operands. |
| 1416 | bits<5> Dd; |
| 1417 | bits<5> Dn; |
| 1418 | bits<5> Dm; |
| 1419 | |
| 1420 | // Encode instruction operands. |
| 1421 | let Inst{3-0} = Dm{3-0}; |
| 1422 | let Inst{5} = Dm{4}; |
| 1423 | let Inst{19-16} = Dn{3-0}; |
| 1424 | let Inst{7} = Dn{4}; |
| 1425 | let Inst{15-12} = Dd{3-0}; |
| 1426 | let Inst{22} = Dd{4}; |
| 1427 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1428 | let Inst{27-23} = opcod1; |
| 1429 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1430 | let Inst{11-9} = 0b101; |
| 1431 | let Inst{8} = 1; // Double precision |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1432 | let Inst{6} = op6; |
| 1433 | let Inst{4} = op4; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1434 | } |
| 1435 | |
| 1436 | // Single precision, unary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1437 | class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1438 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1439 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1440 | : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1441 | // Instruction operands. |
| 1442 | bits<5> Sd; |
| 1443 | bits<5> Sm; |
| 1444 | |
| 1445 | // Encode instruction operands. |
| 1446 | let Inst{3-0} = Sm{4-1}; |
| 1447 | let Inst{5} = Sm{0}; |
| 1448 | let Inst{15-12} = Sd{4-1}; |
| 1449 | let Inst{22} = Sd{0}; |
| 1450 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1451 | let Inst{27-23} = opcod1; |
| 1452 | let Inst{21-20} = opcod2; |
| 1453 | let Inst{19-16} = opcod3; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1454 | let Inst{11-9} = 0b101; |
| 1455 | let Inst{8} = 0; // Single precision |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1456 | let Inst{7-6} = opcod4; |
| 1457 | let Inst{4} = opcod5; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1458 | } |
| 1459 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 1460 | // Single precision unary, if no NEON. Same as ASuI except not available if |
| 1461 | // NEON is enabled. |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1462 | class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1463 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1464 | string asm, list<dag> pattern> |
| 1465 | : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm, |
| 1466 | pattern> { |
David Goodwin | 53e4471 | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 1467 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1468 | } |
| 1469 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1470 | // Single precision, binary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1471 | class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops, |
| 1472 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1473 | : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1474 | // Instruction operands. |
| 1475 | bits<5> Sd; |
| 1476 | bits<5> Sn; |
| 1477 | bits<5> Sm; |
| 1478 | |
| 1479 | // Encode instruction operands. |
| 1480 | let Inst{3-0} = Sm{4-1}; |
| 1481 | let Inst{5} = Sm{0}; |
| 1482 | let Inst{19-16} = Sn{4-1}; |
| 1483 | let Inst{7} = Sn{0}; |
| 1484 | let Inst{15-12} = Sd{4-1}; |
| 1485 | let Inst{22} = Sd{0}; |
| 1486 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1487 | let Inst{27-23} = opcod1; |
| 1488 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1489 | let Inst{11-9} = 0b101; |
| 1490 | let Inst{8} = 0; // Single precision |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1491 | let Inst{6} = op6; |
| 1492 | let Inst{4} = op4; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1493 | } |
| 1494 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 1495 | // Single precision binary, if no NEON. Same as ASbI except not available if |
| 1496 | // NEON is enabled. |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1497 | class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1498 | dag iops, InstrItinClass itin, string opc, string asm, |
| 1499 | list<dag> pattern> |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1500 | : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> { |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1501 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1502 | |
| 1503 | // Instruction operands. |
| 1504 | bits<5> Sd; |
| 1505 | bits<5> Sn; |
| 1506 | bits<5> Sm; |
| 1507 | |
| 1508 | // Encode instruction operands. |
| 1509 | let Inst{3-0} = Sm{4-1}; |
| 1510 | let Inst{5} = Sm{0}; |
| 1511 | let Inst{19-16} = Sn{4-1}; |
| 1512 | let Inst{7} = Sn{0}; |
| 1513 | let Inst{15-12} = Sd{4-1}; |
| 1514 | let Inst{22} = Sd{0}; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1515 | } |
| 1516 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1517 | // VFP conversion instructions |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1518 | class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4, |
| 1519 | dag oops, dag iops, InstrItinClass itin, string opc, string asm, |
| 1520 | list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1521 | : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1522 | let Inst{27-23} = opcod1; |
| 1523 | let Inst{21-20} = opcod2; |
| 1524 | let Inst{19-16} = opcod3; |
| 1525 | let Inst{11-8} = opcod4; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1526 | let Inst{6} = 1; |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1527 | let Inst{4} = 0; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1528 | } |
| 1529 | |
Johnny Chen | 811663f | 2010-02-11 18:47:03 +0000 | [diff] [blame] | 1530 | // VFP conversion between floating-point and fixed-point |
| 1531 | class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1532 | dag oops, dag iops, InstrItinClass itin, string opc, string asm, |
| 1533 | list<dag> pattern> |
Johnny Chen | 811663f | 2010-02-11 18:47:03 +0000 | [diff] [blame] | 1534 | : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> { |
| 1535 | // size (fixed-point number): sx == 0 ? 16 : 32 |
| 1536 | let Inst{7} = op5; // sx |
| 1537 | } |
| 1538 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1539 | // VFP conversion instructions, if no NEON |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1540 | class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4, |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1541 | dag oops, dag iops, InstrItinClass itin, |
| 1542 | string opc, string asm, list<dag> pattern> |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1543 | : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm, |
| 1544 | pattern> { |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1545 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1546 | } |
| 1547 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1548 | class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1549 | InstrItinClass itin, |
| 1550 | string opc, string asm, list<dag> pattern> |
| 1551 | : VFPAI<oops, iops, f, itin, opc, asm, pattern> { |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1552 | let Inst{27-20} = opcod1; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1553 | let Inst{11-8} = opcod2; |
| 1554 | let Inst{4} = 1; |
| 1555 | } |
| 1556 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1557 | class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1558 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1559 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>; |
Evan Cheng | 0a0ab13 | 2008-11-11 22:46:12 +0000 | [diff] [blame] | 1560 | |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1561 | class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1562 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1563 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1564 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1565 | class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1566 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1567 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1568 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1569 | class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1570 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1571 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1572 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1573 | //===----------------------------------------------------------------------===// |
| 1574 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1575 | //===----------------------------------------------------------------------===// |
| 1576 | // ARM NEON Instruction templates. |
| 1577 | // |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1578 | |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 1579 | class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f, |
| 1580 | InstrItinClass itin, string opc, string dt, string asm, string cstr, |
| 1581 | list<dag> pattern> |
| 1582 | : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1583 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1584 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1585 | let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm); |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1586 | let Pattern = pattern; |
| 1587 | list<Predicate> Predicates = [HasNEON]; |
| 1588 | } |
| 1589 | |
| 1590 | // Same as NeonI except it does not have a "data type" specifier. |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1591 | class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f, |
| 1592 | InstrItinClass itin, string opc, string asm, string cstr, |
| 1593 | list<dag> pattern> |
| 1594 | : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1595 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1596 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1597 | let AsmString = !strconcat(opc, "${p}", "\t", asm); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1598 | let Pattern = pattern; |
| 1599 | list<Predicate> Predicates = [HasNEON]; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1600 | } |
| 1601 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1602 | class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4, |
| 1603 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1604 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 1605 | : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm, |
| 1606 | cstr, pattern> { |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1607 | let Inst{31-24} = 0b11110100; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1608 | let Inst{23} = op23; |
Jim Grosbach | 780d207 | 2009-10-20 00:19:08 +0000 | [diff] [blame] | 1609 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1610 | let Inst{11-8} = op11_8; |
| 1611 | let Inst{7-4} = op7_4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1612 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1613 | let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder"; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1614 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1615 | bits<5> Vd; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1616 | bits<6> Rn; |
| 1617 | bits<4> Rm; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1618 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1619 | let Inst{22} = Vd{4}; |
| 1620 | let Inst{15-12} = Vd{3-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1621 | let Inst{19-16} = Rn{3-0}; |
| 1622 | let Inst{3-0} = Rm{3-0}; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1623 | } |
| 1624 | |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1625 | class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4, |
| 1626 | dag oops, dag iops, InstrItinClass itin, |
| 1627 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
| 1628 | : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc, |
| 1629 | dt, asm, cstr, pattern> { |
| 1630 | bits<3> lane; |
| 1631 | } |
| 1632 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1633 | class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr> |
| 1634 | : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr, |
| 1635 | itin> { |
| 1636 | let OutOperandList = oops; |
| 1637 | let InOperandList = !con(iops, (ins pred:$p)); |
| 1638 | list<Predicate> Predicates = [HasNEON]; |
| 1639 | } |
| 1640 | |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 1641 | class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr, |
| 1642 | list<dag> pattern> |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1643 | : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr, |
| 1644 | itin> { |
| 1645 | let OutOperandList = oops; |
| 1646 | let InOperandList = !con(iops, (ins pred:$p)); |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 1647 | let Pattern = pattern; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1648 | list<Predicate> Predicates = [HasNEON]; |
| 1649 | } |
| 1650 | |
Johnny Chen | 785516a | 2010-03-23 16:43:47 +0000 | [diff] [blame] | 1651 | class NDataI<dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1652 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | 785516a | 2010-03-23 16:43:47 +0000 | [diff] [blame] | 1653 | : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr, |
| 1654 | pattern> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1655 | let Inst{31-25} = 0b1111001; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1656 | let PostEncoderMethod = "NEONThumb2DataIPostEncoder"; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1657 | } |
| 1658 | |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1659 | class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1660 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1661 | : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1662 | cstr, pattern> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1663 | let Inst{31-25} = 0b1111001; |
Owen Anderson | ac00e96 | 2010-12-10 22:32:08 +0000 | [diff] [blame] | 1664 | let PostEncoderMethod = "NEONThumb2DataIPostEncoder"; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1665 | } |
| 1666 | |
| 1667 | // NEON "one register and a modified immediate" format. |
| 1668 | class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6, |
| 1669 | bit op5, bit op4, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1670 | dag oops, dag iops, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1671 | string opc, string dt, string asm, string cstr, |
| 1672 | list<dag> pattern> |
Johnny Chen | a271174 | 2010-03-23 23:09:14 +0000 | [diff] [blame] | 1673 | : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1674 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1675 | let Inst{21-19} = op21_19; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1676 | let Inst{11-8} = op11_8; |
| 1677 | let Inst{7} = op7; |
| 1678 | let Inst{6} = op6; |
| 1679 | let Inst{5} = op5; |
| 1680 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1681 | |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 1682 | // Instruction operands. |
| 1683 | bits<5> Vd; |
| 1684 | bits<13> SIMM; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1685 | |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 1686 | let Inst{15-12} = Vd{3-0}; |
| 1687 | let Inst{22} = Vd{4}; |
| 1688 | let Inst{24} = SIMM{7}; |
| 1689 | let Inst{18-16} = SIMM{6-4}; |
| 1690 | let Inst{3-0} = SIMM{3-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1691 | } |
| 1692 | |
| 1693 | // NEON 2 vector register format. |
| 1694 | class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, |
| 1695 | bits<5> op11_7, bit op6, bit op4, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1696 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1697 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | c5f413a | 2010-03-24 00:57:50 +0000 | [diff] [blame] | 1698 | : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1699 | let Inst{24-23} = op24_23; |
| 1700 | let Inst{21-20} = op21_20; |
| 1701 | let Inst{19-18} = op19_18; |
| 1702 | let Inst{17-16} = op17_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1703 | let Inst{11-7} = op11_7; |
| 1704 | let Inst{6} = op6; |
| 1705 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1706 | |
Owen Anderson | 162875a | 2010-10-25 18:43:52 +0000 | [diff] [blame] | 1707 | // Instruction operands. |
| 1708 | bits<5> Vd; |
| 1709 | bits<5> Vm; |
| 1710 | |
| 1711 | let Inst{15-12} = Vd{3-0}; |
| 1712 | let Inst{22} = Vd{4}; |
| 1713 | let Inst{3-0} = Vm{3-0}; |
| 1714 | let Inst{5} = Vm{4}; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1715 | } |
| 1716 | |
| 1717 | // Same as N2V except it doesn't have a datatype suffix. |
| 1718 | class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1719 | bits<5> op11_7, bit op6, bit op4, |
| 1720 | dag oops, dag iops, InstrItinClass itin, |
| 1721 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | c5f413a | 2010-03-24 00:57:50 +0000 | [diff] [blame] | 1722 | : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1723 | let Inst{24-23} = op24_23; |
| 1724 | let Inst{21-20} = op21_20; |
| 1725 | let Inst{19-18} = op19_18; |
| 1726 | let Inst{17-16} = op17_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1727 | let Inst{11-7} = op11_7; |
| 1728 | let Inst{6} = op6; |
| 1729 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1730 | |
Owen Anderson | 162875a | 2010-10-25 18:43:52 +0000 | [diff] [blame] | 1731 | // Instruction operands. |
| 1732 | bits<5> Vd; |
| 1733 | bits<5> Vm; |
| 1734 | |
| 1735 | let Inst{15-12} = Vd{3-0}; |
| 1736 | let Inst{22} = Vd{4}; |
| 1737 | let Inst{3-0} = Vm{3-0}; |
| 1738 | let Inst{5} = Vm{4}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1739 | } |
| 1740 | |
| 1741 | // NEON 2 vector register with immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1742 | class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1743 | dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1744 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1745 | : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1746 | let Inst{24} = op24; |
| 1747 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1748 | let Inst{11-8} = op11_8; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1749 | let Inst{7} = op7; |
| 1750 | let Inst{6} = op6; |
| 1751 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1752 | |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 1753 | // Instruction operands. |
| 1754 | bits<5> Vd; |
| 1755 | bits<5> Vm; |
| 1756 | bits<6> SIMM; |
| 1757 | |
| 1758 | let Inst{15-12} = Vd{3-0}; |
| 1759 | let Inst{22} = Vd{4}; |
| 1760 | let Inst{3-0} = Vm{3-0}; |
| 1761 | let Inst{5} = Vm{4}; |
| 1762 | let Inst{21-16} = SIMM{5-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1763 | } |
| 1764 | |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1765 | // NEON 3 vector register format. |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1766 | |
Jim Grosbach | 6635b04 | 2011-05-19 17:34:53 +0000 | [diff] [blame] | 1767 | class N3VCommon<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1768 | bit op4, dag oops, dag iops, Format f, InstrItinClass itin, |
| 1769 | string opc, string dt, string asm, string cstr, |
| 1770 | list<dag> pattern> |
Johnny Chen | c6e704d | 2010-03-26 21:26:28 +0000 | [diff] [blame] | 1771 | : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1772 | let Inst{24} = op24; |
| 1773 | let Inst{23} = op23; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1774 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1775 | let Inst{11-8} = op11_8; |
| 1776 | let Inst{6} = op6; |
| 1777 | let Inst{4} = op4; |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1778 | } |
| 1779 | |
| 1780 | class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4, |
| 1781 | dag oops, dag iops, Format f, InstrItinClass itin, |
| 1782 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
| 1783 | : N3VCommon<op24, op23, op21_20, op11_8, op6, op4, |
| 1784 | oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1785 | |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 1786 | // Instruction operands. |
| 1787 | bits<5> Vd; |
| 1788 | bits<5> Vn; |
| 1789 | bits<5> Vm; |
| 1790 | |
| 1791 | let Inst{15-12} = Vd{3-0}; |
| 1792 | let Inst{22} = Vd{4}; |
| 1793 | let Inst{19-16} = Vn{3-0}; |
| 1794 | let Inst{7} = Vn{4}; |
| 1795 | let Inst{3-0} = Vm{3-0}; |
| 1796 | let Inst{5} = Vm{4}; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1797 | } |
| 1798 | |
Jim Grosbach | 6635b04 | 2011-05-19 17:34:53 +0000 | [diff] [blame] | 1799 | class N3VLane32<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1800 | bit op4, dag oops, dag iops, Format f, InstrItinClass itin, |
| 1801 | string opc, string dt, string asm, string cstr, |
| 1802 | list<dag> pattern> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1803 | : N3VCommon<op24, op23, op21_20, op11_8, op6, op4, |
| 1804 | oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
| 1805 | |
| 1806 | // Instruction operands. |
| 1807 | bits<5> Vd; |
| 1808 | bits<5> Vn; |
| 1809 | bits<5> Vm; |
| 1810 | bit lane; |
| 1811 | |
| 1812 | let Inst{15-12} = Vd{3-0}; |
| 1813 | let Inst{22} = Vd{4}; |
| 1814 | let Inst{19-16} = Vn{3-0}; |
| 1815 | let Inst{7} = Vn{4}; |
| 1816 | let Inst{3-0} = Vm{3-0}; |
| 1817 | let Inst{5} = lane; |
| 1818 | } |
| 1819 | |
Jim Grosbach | 6635b04 | 2011-05-19 17:34:53 +0000 | [diff] [blame] | 1820 | class N3VLane16<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1821 | bit op4, dag oops, dag iops, Format f, InstrItinClass itin, |
| 1822 | string opc, string dt, string asm, string cstr, |
| 1823 | list<dag> pattern> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1824 | : N3VCommon<op24, op23, op21_20, op11_8, op6, op4, |
| 1825 | oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
| 1826 | |
| 1827 | // Instruction operands. |
| 1828 | bits<5> Vd; |
| 1829 | bits<5> Vn; |
| 1830 | bits<5> Vm; |
| 1831 | bits<2> lane; |
| 1832 | |
| 1833 | let Inst{15-12} = Vd{3-0}; |
| 1834 | let Inst{22} = Vd{4}; |
| 1835 | let Inst{19-16} = Vn{3-0}; |
| 1836 | let Inst{7} = Vn{4}; |
| 1837 | let Inst{2-0} = Vm{2-0}; |
| 1838 | let Inst{5} = lane{1}; |
| 1839 | let Inst{3} = lane{0}; |
| 1840 | } |
| 1841 | |
Johnny Chen | 841e828 | 2010-03-23 21:35:03 +0000 | [diff] [blame] | 1842 | // Same as N3V except it doesn't have a data type suffix. |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1843 | class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1844 | bit op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1845 | dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1846 | string opc, string asm, string cstr, list<dag> pattern> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1847 | : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1848 | let Inst{24} = op24; |
| 1849 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1850 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1851 | let Inst{11-8} = op11_8; |
| 1852 | let Inst{6} = op6; |
| 1853 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1854 | |
Owen Anderson | 8c71eff | 2010-10-25 18:28:30 +0000 | [diff] [blame] | 1855 | // Instruction operands. |
| 1856 | bits<5> Vd; |
| 1857 | bits<5> Vn; |
| 1858 | bits<5> Vm; |
| 1859 | |
| 1860 | let Inst{15-12} = Vd{3-0}; |
| 1861 | let Inst{22} = Vd{4}; |
| 1862 | let Inst{19-16} = Vn{3-0}; |
| 1863 | let Inst{7} = Vn{4}; |
| 1864 | let Inst{3-0} = Vm{3-0}; |
| 1865 | let Inst{5} = Vm{4}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1866 | } |
| 1867 | |
| 1868 | // NEON VMOVs between scalar and core registers. |
| 1869 | class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1870 | dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1871 | string opc, string dt, string asm, list<dag> pattern> |
Evan Cheng | 0e9996c | 2010-10-26 02:03:05 +0000 | [diff] [blame] | 1872 | : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1873 | "", itin> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1874 | let Inst{27-20} = opcod1; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1875 | let Inst{11-8} = opcod2; |
| 1876 | let Inst{6-5} = opcod3; |
| 1877 | let Inst{4} = 1; |
Johnny Chen | a961154 | 2011-04-06 18:27:46 +0000 | [diff] [blame] | 1878 | // A8.6.303, A8.6.328, A8.6.329 |
| 1879 | let Inst{3-0} = 0b0000; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1880 | |
| 1881 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1882 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1883 | let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm); |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1884 | let Pattern = pattern; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1885 | list<Predicate> Predicates = [HasNEON]; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1886 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1887 | let PostEncoderMethod = "NEONThumb2DupPostEncoder"; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1888 | |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1889 | bits<5> V; |
| 1890 | bits<4> R; |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1891 | bits<4> p; |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1892 | bits<4> lane; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1893 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1894 | let Inst{31-28} = p{3-0}; |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1895 | let Inst{7} = V{4}; |
| 1896 | let Inst{19-16} = V{3-0}; |
| 1897 | let Inst{15-12} = R{3-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1898 | } |
| 1899 | class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1900 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1901 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1902 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1903 | opc, dt, asm, pattern>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1904 | class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1905 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1906 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1907 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1908 | opc, dt, asm, pattern>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1909 | class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1910 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1911 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1912 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1913 | opc, dt, asm, pattern>; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1914 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1915 | // Vector Duplicate Lane (from scalar to all elements) |
| 1916 | class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops, |
| 1917 | InstrItinClass itin, string opc, string dt, string asm, |
| 1918 | list<dag> pattern> |
Johnny Chen | 2d2898e | 2010-03-25 21:49:12 +0000 | [diff] [blame] | 1919 | : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> { |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1920 | let Inst{24-23} = 0b11; |
| 1921 | let Inst{21-20} = 0b11; |
| 1922 | let Inst{19-16} = op19_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1923 | let Inst{11-7} = 0b11000; |
| 1924 | let Inst{6} = op6; |
| 1925 | let Inst{4} = 0; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1926 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1927 | bits<5> Vd; |
| 1928 | bits<5> Vm; |
| 1929 | bits<4> lane; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1930 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1931 | let Inst{22} = Vd{4}; |
| 1932 | let Inst{15-12} = Vd{3-0}; |
| 1933 | let Inst{5} = Vm{4}; |
| 1934 | let Inst{3-0} = Vm{3-0}; |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1935 | } |
| 1936 | |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1937 | // NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON |
| 1938 | // for single-precision FP. |
| 1939 | class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> { |
| 1940 | list<Predicate> Predicates = [HasNEON,UseNEONForFP]; |
| 1941 | } |