blob: 73bd4b384b5f6c17157c141eb14d2cce85a0f98e [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
Mon P Wang1f292322008-11-23 04:37:22 +000041#include "llvm/Support/CommandLine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042using namespace llvm;
43
Mon P Wang1f292322008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wangba7e48e2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang1f292322008-11-23 04:37:22 +000046
Evan Cheng2aea0b42008-04-25 19:11:04 +000047// Forward declarations.
Dan Gohman8181bd12008-07-27 21:46:04 +000048static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
Evan Cheng2aea0b42008-04-25 19:11:04 +000049
Dan Gohmanb41dfba2008-05-14 01:58:56 +000050X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 : TargetLowering(TM) {
52 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000053 X86ScalarSSEf64 = Subtarget->hasSSE2();
54 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056
Chris Lattnerdec9cb52008-01-24 08:07:48 +000057 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000060 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
62 // Set up the TargetLowering object.
63
64 // X86 is weird, it always uses i8 for shift amounts and setcc results.
65 setShiftAmountType(MVT::i8);
Duncan Sands8cf4a822008-11-23 15:47:28 +000066 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 setSchedulingPreference(SchedulingForRegPressure);
68 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
69 setStackPointerRegisterToSaveRestore(X86StackPtr);
70
71 if (Subtarget->isTargetDarwin()) {
72 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
73 setUseUnderscoreSetJmp(false);
74 setUseUnderscoreLongJmp(false);
75 } else if (Subtarget->isTargetMingw()) {
76 // MS runtime is weird: it exports _setjmp, but longjmp!
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(false);
79 } else {
80 setUseUnderscoreSetJmp(true);
81 setUseUnderscoreLongJmp(true);
82 }
83
84 // Set up the register classes.
85 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
86 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
87 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
88 if (Subtarget->is64Bit())
89 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
90
Evan Cheng08c171a2008-10-14 21:26:46 +000091 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
Chris Lattner3bc08502008-01-17 19:59:44 +000093 // We don't accept any truncstore of integer registers.
94 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
97 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
98 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng71343822008-10-15 02:05:31 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
100
101 // SETOEQ and SETUNE require checking two conditions.
102 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000108
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
110 // operation.
111 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
114
115 if (Subtarget->is64Bit()) {
116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
117 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
118 } else {
Dale Johannesena359b8b2008-10-21 20:50:01 +0000119 if (X86ScalarSSEf64) {
120 // We have an impenetrably clever algorithm for ui64->double only.
121 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
123 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
Dale Johannesena359b8b2008-10-21 20:50:01 +0000124 } else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
126 }
127
128 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
129 // this operation.
130 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
131 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
132 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000133 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000135 // f32 and f64 cases are Legal, f80 case is not
136 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
137 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
139 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
140 }
141
Dale Johannesen958b08b2007-09-19 23:55:34 +0000142 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
143 // are Legal, f80 is custom lowered.
144 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
145 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146
147 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
148 // this operation.
149 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
150 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
151
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000152 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000154 // f32 and f64 cases are Legal, f80 case is not
155 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156 } else {
157 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
158 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
159 }
160
161 // Handle FP_TO_UINT by promoting the destination to a larger signed
162 // conversion.
163 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
164 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
165 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
166
167 if (Subtarget->is64Bit()) {
168 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
169 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
170 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000171 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172 // Expand FP_TO_UINT into a select.
173 // FIXME: We would like to use a Custom expander here eventually to do
174 // the optimal thing for SSE vs. the default expansion in the legalizer.
175 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
176 else
177 // With SSE3 we can use fisttpll to convert to a signed i64.
178 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
179 }
180
181 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000182 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
184 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
185 }
186
Dan Gohman8450d862008-02-18 19:34:53 +0000187 // Scalar integer divide and remainder are lowered to use operations that
188 // produce two results, to match the available instructions. This exposes
189 // the two-result form to trivial CSE, which is able to combine x/y and x%y
190 // into a single instruction.
191 //
192 // Scalar integer multiply-high is also lowered to use two-result
193 // operations, to match the available instructions. However, plain multiply
194 // (low) operations are left as Legal, as there are single-result
195 // instructions for this in x86. Using the two-result multiply instructions
196 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000197 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
198 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
199 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
200 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
201 setOperationAction(ISD::SREM , MVT::i8 , Expand);
202 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000203 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
204 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
205 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
206 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
207 setOperationAction(ISD::SREM , MVT::i16 , Expand);
208 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000209 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
210 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
211 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
212 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
213 setOperationAction(ISD::SREM , MVT::i32 , Expand);
214 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000215 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
216 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
217 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
218 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
219 setOperationAction(ISD::SREM , MVT::i64 , Expand);
220 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000221
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
223 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
224 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
225 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000227 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
228 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
229 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
231 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000232 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000234 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000235 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000236
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000238 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
239 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000241 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
242 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000244 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
245 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 if (Subtarget->is64Bit()) {
247 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000248 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
249 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 }
251
252 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
253 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
254
255 // These should be promoted to a larger select which is supported.
256 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
257 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
258 // X86 wants to expand cmov itself.
259 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
260 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
261 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
262 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000263 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
265 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
266 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
267 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
268 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000269 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 if (Subtarget->is64Bit()) {
271 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
272 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
273 }
274 // X86 ret instruction may pop stack.
275 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000276 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277
278 // Darwin ABI issue.
279 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
280 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
281 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
282 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000283 if (Subtarget->is64Bit())
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000285 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 if (Subtarget->is64Bit()) {
287 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
288 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
289 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000290 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 }
292 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
293 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
294 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
295 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000296 if (Subtarget->is64Bit()) {
297 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
298 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
299 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
300 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301
Evan Cheng8d51ab32008-03-10 19:38:10 +0000302 if (Subtarget->hasSSE1())
303 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000304
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000305 if (!Subtarget->hasSSE2())
306 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
307
Mon P Wang078a62d2008-05-05 19:05:59 +0000308 // Expand certain atomics
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000309 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
310 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
311 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
312 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000313
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000314 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
315 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
316 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
317 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000318
Dale Johannesenf160d802008-10-02 18:53:47 +0000319 if (!Subtarget->is64Bit()) {
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000320 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
326 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesenf160d802008-10-02 18:53:47 +0000327 }
328
Dan Gohman472d12c2008-06-30 20:59:49 +0000329 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
330 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 // FIXME - use subtarget debug flags
332 if (!Subtarget->isTargetDarwin() &&
333 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000334 !Subtarget->isTargetCygMing()) {
335 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
336 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
337 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338
339 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
340 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
341 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
342 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
343 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 setExceptionPointerRegister(X86::RAX);
345 setExceptionSelectorRegister(X86::RDX);
346 } else {
347 setExceptionPointerRegister(X86::EAX);
348 setExceptionSelectorRegister(X86::EDX);
349 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000350 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000351 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
352
Duncan Sands7407a9f2007-09-11 14:10:23 +0000353 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000354
Chris Lattner56b941f2008-01-15 21:58:22 +0000355 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000356
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
358 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000360 if (Subtarget->is64Bit()) {
361 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000363 } else {
364 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000366 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367
368 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
369 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
370 if (Subtarget->is64Bit())
371 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
372 if (Subtarget->isTargetCygMing())
373 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
374 else
375 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
376
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000377 if (X86ScalarSSEf64) {
378 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 // Set up the FP register classes.
380 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
381 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
382
383 // Use ANDPD to simulate FABS.
384 setOperationAction(ISD::FABS , MVT::f64, Custom);
385 setOperationAction(ISD::FABS , MVT::f32, Custom);
386
387 // Use XORP to simulate FNEG.
388 setOperationAction(ISD::FNEG , MVT::f64, Custom);
389 setOperationAction(ISD::FNEG , MVT::f32, Custom);
390
391 // Use ANDPD and ORPD to simulate FCOPYSIGN.
392 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
393 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
394
395 // We don't support sin/cos/fmod
396 setOperationAction(ISD::FSIN , MVT::f64, Expand);
397 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 setOperationAction(ISD::FSIN , MVT::f32, Expand);
399 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400
401 // Expand FP immediates into loads from the stack, except for the special
402 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000403 addLegalFPImmediate(APFloat(+0.0)); // xorpd
404 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000405
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000406 // Floating truncations from f80 and extensions to f80 go through memory.
407 // If optimizing, we lie about this though and handle it in
408 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
409 if (Fast) {
410 setConvertAction(MVT::f32, MVT::f80, Expand);
411 setConvertAction(MVT::f64, MVT::f80, Expand);
412 setConvertAction(MVT::f80, MVT::f32, Expand);
413 setConvertAction(MVT::f80, MVT::f64, Expand);
414 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000415 } else if (X86ScalarSSEf32) {
416 // Use SSE for f32, x87 for f64.
417 // Set up the FP register classes.
418 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
419 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
420
421 // Use ANDPS to simulate FABS.
422 setOperationAction(ISD::FABS , MVT::f32, Custom);
423
424 // Use XORP to simulate FNEG.
425 setOperationAction(ISD::FNEG , MVT::f32, Custom);
426
427 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
428
429 // Use ANDPS and ORPS to simulate FCOPYSIGN.
430 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
431 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
432
433 // We don't support sin/cos/fmod
434 setOperationAction(ISD::FSIN , MVT::f32, Expand);
435 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000436
Nate Begemane2ba64f2008-02-14 08:57:00 +0000437 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000438 addLegalFPImmediate(APFloat(+0.0f)); // xorps
439 addLegalFPImmediate(APFloat(+0.0)); // FLD0
440 addLegalFPImmediate(APFloat(+1.0)); // FLD1
441 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
442 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
443
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000444 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
445 // this though and handle it in InstructionSelectPreprocess so that
446 // dagcombine2 can hack on these.
447 if (Fast) {
448 setConvertAction(MVT::f32, MVT::f64, Expand);
449 setConvertAction(MVT::f32, MVT::f80, Expand);
450 setConvertAction(MVT::f80, MVT::f32, Expand);
451 setConvertAction(MVT::f64, MVT::f32, Expand);
452 // And x87->x87 truncations also.
453 setConvertAction(MVT::f80, MVT::f64, Expand);
454 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000455
456 if (!UnsafeFPMath) {
457 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
458 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
459 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000461 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 // Set up the FP register classes.
463 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
464 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
465
466 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
467 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
469 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000470
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000471 // Floating truncations go through memory. If optimizing, we lie about
472 // this though and handle it in InstructionSelectPreprocess so that
473 // dagcombine2 can hack on these.
474 if (Fast) {
475 setConvertAction(MVT::f80, MVT::f32, Expand);
476 setConvertAction(MVT::f64, MVT::f32, Expand);
477 setConvertAction(MVT::f80, MVT::f64, Expand);
478 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479
480 if (!UnsafeFPMath) {
481 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
482 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
483 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000488 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
489 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
490 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
491 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 }
493
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000494 // Long double always uses X87.
495 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000496 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
497 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000498 {
Dale Johannesen6e547b42008-10-09 23:00:39 +0000499 bool ignored;
Chris Lattnerdd867392008-01-27 06:19:31 +0000500 APFloat TmpFlt(+0.0);
Dale Johannesen6e547b42008-10-09 23:00:39 +0000501 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
502 &ignored);
Chris Lattnerdd867392008-01-27 06:19:31 +0000503 addLegalFPImmediate(TmpFlt); // FLD0
504 TmpFlt.changeSign();
505 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
506 APFloat TmpFlt2(+1.0);
Dale Johannesen6e547b42008-10-09 23:00:39 +0000507 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
508 &ignored);
Chris Lattnerdd867392008-01-27 06:19:31 +0000509 addLegalFPImmediate(TmpFlt2); // FLD1
510 TmpFlt2.changeSign();
511 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
512 }
513
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000514 if (!UnsafeFPMath) {
515 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
516 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
517 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000518
Dan Gohman2f7b1982007-10-11 23:21:31 +0000519 // Always use a library call for pow.
520 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
521 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
522 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
523
Dale Johannesen92b33082008-09-04 00:47:13 +0000524 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000525 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000526 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000527 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000528 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
529
Mon P Wanga5a239f2008-11-06 05:31:54 +0000530 // First set operation action for all vector types to either promote
Mon P Wang1448aad2008-10-30 08:01:45 +0000531 // (for widening) or expand (for scalarization). Then we will selectively
532 // turn on ones that can be effectively codegen'd.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
534 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000535 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000548 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
550 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000551 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesen177edff2008-09-10 17:31:40 +0000573 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 }
579
Mon P Wang1f292322008-11-23 04:37:22 +0000580 if (!DisableMMX && Subtarget->hasMMX()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
582 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000584 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
586
587 // FIXME: add MMX packed arithmetics
588
589 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
590 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
591 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
592 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
593
594 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
595 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
596 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000597 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598
599 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
600 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
601
602 setOperationAction(ISD::AND, MVT::v8i8, Promote);
603 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
604 setOperationAction(ISD::AND, MVT::v4i16, Promote);
605 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
606 setOperationAction(ISD::AND, MVT::v2i32, Promote);
607 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
608 setOperationAction(ISD::AND, MVT::v1i64, Legal);
609
610 setOperationAction(ISD::OR, MVT::v8i8, Promote);
611 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
612 setOperationAction(ISD::OR, MVT::v4i16, Promote);
613 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
614 setOperationAction(ISD::OR, MVT::v2i32, Promote);
615 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
616 setOperationAction(ISD::OR, MVT::v1i64, Legal);
617
618 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
619 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
620 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
621 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
622 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
623 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
624 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
625
626 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
627 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
628 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
629 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
630 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
631 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000632 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
633 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
635
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
638 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000639 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
641
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
643 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
644 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
645 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
646
Evan Cheng759fe022008-07-22 18:39:19 +0000647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000651
652 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang83edba52008-12-12 01:25:51 +0000653
654 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
655 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
656 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
657 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
658 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
659 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 }
661
662 if (Subtarget->hasSSE1()) {
663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
664
665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 }
678
679 if (Subtarget->hasSSE2()) {
680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
681 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
682 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
683 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
684 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
685
686 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
687 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
688 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
689 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wang14edb092008-12-18 21:42:19 +0000690 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
692 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
693 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
694 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
695 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
696 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
697 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
698 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
699 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
701 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702
Nate Begeman03605a02008-07-17 16:51:19 +0000703 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
704 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
705 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
706 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000707
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
709 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
710 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
711 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
713
714 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000715 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
716 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000717 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000718 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000719 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000720 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
721 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 }
724 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
725 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
726 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
727 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000728 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000730 if (Subtarget->is64Bit()) {
731 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000732 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000733 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734
735 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
736 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000737 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
738 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
739 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
740 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
741 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
742 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
743 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
744 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
745 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
746 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 }
748
Chris Lattner3bc08502008-01-17 19:59:44 +0000749 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000750
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 // Custom lower v2i64 and v2f64 selects.
752 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
753 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
754 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
755 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000756
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000758
759 if (Subtarget->hasSSE41()) {
760 // FIXME: Do we need to handle scalar-to-vector here?
761 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
762
763 // i8 and i16 vectors are custom , because the source register and source
764 // source memory operand types are not the same width. f32 vectors are
765 // custom since the immediate controlling the insert encodes additional
766 // information.
767 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
768 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangac2a3c52009-01-15 21:10:20 +0000769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
771
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangac2a3c52009-01-15 21:10:20 +0000774 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng6c249332008-03-24 21:52:23 +0000775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000776
777 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
779 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000780 }
781 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782
Nate Begeman03605a02008-07-17 16:51:19 +0000783 if (Subtarget->hasSSE42()) {
784 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
785 }
786
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 // We want to custom lower some of our intrinsics.
788 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
789
Bill Wendling7e04be62008-12-09 22:08:41 +0000790 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling4c134df2008-11-24 19:21:46 +0000791 setOperationAction(ISD::SADDO, MVT::i32, Custom);
792 setOperationAction(ISD::SADDO, MVT::i64, Custom);
793 setOperationAction(ISD::UADDO, MVT::i32, Custom);
794 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling7e04be62008-12-09 22:08:41 +0000795 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
796 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
797 setOperationAction(ISD::USUBO, MVT::i32, Custom);
798 setOperationAction(ISD::USUBO, MVT::i64, Custom);
799 setOperationAction(ISD::SMULO, MVT::i32, Custom);
800 setOperationAction(ISD::SMULO, MVT::i64, Custom);
801 setOperationAction(ISD::UMULO, MVT::i32, Custom);
802 setOperationAction(ISD::UMULO, MVT::i64, Custom);
Bill Wendling4c134df2008-11-24 19:21:46 +0000803
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 // We have target-specific dag combine patterns for the following nodes:
805 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000806 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000808 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809
810 computeRegisterProperties();
811
812 // FIXME: These should be based on subtarget info. Plus, the values should
813 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000814 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
815 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
816 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000817 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000818 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819}
820
Scott Michel502151f2008-03-10 15:42:14 +0000821
Duncan Sands4a361272009-01-01 15:52:00 +0000822MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000823 return MVT::i8;
824}
825
826
Evan Cheng5a67b812008-01-23 23:17:41 +0000827/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
828/// the desired ByVal argument alignment.
829static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
830 if (MaxAlign == 16)
831 return;
832 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
833 if (VTy->getBitWidth() == 128)
834 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000835 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
836 unsigned EltAlign = 0;
837 getMaxByValAlign(ATy->getElementType(), EltAlign);
838 if (EltAlign > MaxAlign)
839 MaxAlign = EltAlign;
840 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
841 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
842 unsigned EltAlign = 0;
843 getMaxByValAlign(STy->getElementType(i), EltAlign);
844 if (EltAlign > MaxAlign)
845 MaxAlign = EltAlign;
846 if (MaxAlign == 16)
847 break;
848 }
849 }
850 return;
851}
852
853/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
854/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000855/// that contain SSE vectors are placed at 16-byte boundaries while the rest
856/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000857unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000858 if (Subtarget->is64Bit()) {
859 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000860 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000861 if (TyAlign > 8)
862 return TyAlign;
863 return 8;
864 }
865
Evan Cheng5a67b812008-01-23 23:17:41 +0000866 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000867 if (Subtarget->hasSSE1())
868 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000869 return Align;
870}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871
Evan Cheng8c590372008-05-15 08:39:06 +0000872/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000873/// and store operations as a result of memset, memcpy, and memmove
874/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000875/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000876MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000877X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
878 bool isSrcConst, bool isSrcStr) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +0000879 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
880 // linux. This is because the stack realignment code can't handle certain
881 // cases like PR2962. This should be removed when PR2962 is fixed.
882 if (Subtarget->getStackAlignment() >= 16) {
883 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
884 return MVT::v4i32;
885 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
886 return MVT::v4f32;
887 }
Evan Cheng8c590372008-05-15 08:39:06 +0000888 if (Subtarget->is64Bit() && Size >= 8)
889 return MVT::i64;
890 return MVT::i32;
891}
892
893
Evan Cheng6fb06762007-11-09 01:32:10 +0000894/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
895/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000896SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000897 SelectionDAG &DAG) const {
898 if (usesGlobalOffsetTable())
899 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
900 if (!Subtarget->isPICStyleRIPRel())
901 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
902 return Table;
903}
904
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905//===----------------------------------------------------------------------===//
906// Return Value Calling Convention Implementation
907//===----------------------------------------------------------------------===//
908
909#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000910
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000912SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
914
915 SmallVector<CCValAssign, 16> RVLocs;
916 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
917 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
918 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000919 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000920
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 // If this is the first return lowered for this function, add the regs to the
922 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000923 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 for (unsigned i = 0; i != RVLocs.size(); ++i)
925 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000926 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000928 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000930 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000931 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000932 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000933 SDValue TailCall = Chain;
934 SDValue TargetAddress = TailCall.getOperand(1);
935 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000936 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +0000937 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000938 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendlingfef06052008-09-16 21:48:12 +0000939 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000940 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
941 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000942 assert(StackAdjustment.getOpcode() == ISD::Constant &&
943 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000944
Dan Gohman8181bd12008-07-27 21:46:04 +0000945 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000946 Operands.push_back(Chain.getOperand(0));
947 Operands.push_back(TargetAddress);
948 Operands.push_back(StackAdjustment);
949 // Copy registers used by the call. Last operand is a flag so it is not
950 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000951 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000952 Operands.push_back(Chain.getOperand(i));
953 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000954 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
955 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000956 }
957
958 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000959 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000960
Dan Gohman8181bd12008-07-27 21:46:04 +0000961 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000962 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
963 // Operand #1 = Bytes To Pop
964 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
965
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000967 for (unsigned i = 0; i != RVLocs.size(); ++i) {
968 CCValAssign &VA = RVLocs[i];
969 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000970 SDValue ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971
Chris Lattnerb56cc342008-03-11 03:23:40 +0000972 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
973 // the RET instruction and handled by the FP Stackifier.
974 if (RVLocs[i].getLocReg() == X86::ST0 ||
975 RVLocs[i].getLocReg() == X86::ST1) {
976 // If this is a copy from an xmm register to ST(0), use an FPExtend to
977 // change the value to the FP stack register class.
978 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
979 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
980 RetOps.push_back(ValToCopy);
981 // Don't emit a copytoreg.
982 continue;
983 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000984
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000985 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986 Flag = Chain.getValue(1);
987 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000988
989 // The x86-64 ABI for returning structs by value requires that we copy
990 // the sret argument into %rax for the return. We saved the argument into
991 // a virtual register in the entry block, so now we copy the value out
992 // and into %rax.
993 if (Subtarget->is64Bit() &&
994 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
995 MachineFunction &MF = DAG.getMachineFunction();
996 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
997 unsigned Reg = FuncInfo->getSRetReturnReg();
998 if (!Reg) {
999 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1000 FuncInfo->setSRetReturnReg(Reg);
1001 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001002 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001003
1004 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
1005 Flag = Chain.getValue(1);
1006 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007
Chris Lattnerb56cc342008-03-11 03:23:40 +00001008 RetOps[0] = Chain; // Update chain.
1009
1010 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +00001011 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +00001012 RetOps.push_back(Flag);
1013
1014 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015}
1016
1017
1018/// LowerCallResult - Lower the result values of an ISD::CALL into the
1019/// appropriate copies out of appropriate physical registers. This assumes that
1020/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1021/// being lowered. The returns a SDNode with the same number of values as the
1022/// ISD::CALL.
1023SDNode *X86TargetLowering::
Dan Gohman705e3f72008-09-13 01:54:27 +00001024LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 unsigned CallingConv, SelectionDAG &DAG) {
1026
1027 // Assign locations to each value returned by this call.
1028 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman705e3f72008-09-13 01:54:27 +00001029 bool isVarArg = TheCall->isVarArg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
1031 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1032
Dan Gohman8181bd12008-07-27 21:46:04 +00001033 SmallVector<SDValue, 8> ResultVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034
1035 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001036 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +00001037 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001038
1039 // If this is a call to a function that returns an fp value on the floating
1040 // point stack, but where we prefer to use the value in xmm registers, copy
1041 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Mon P Wang73a2c152008-08-21 19:54:16 +00001042 if ((RVLocs[i].getLocReg() == X86::ST0 ||
1043 RVLocs[i].getLocReg() == X86::ST1) &&
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001044 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
1045 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001048 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
1049 CopyVT, InFlag).getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00001050 SDValue Val = Chain.getValue(0);
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001051 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001052
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001053 if (CopyVT != RVLocs[i].getValVT()) {
1054 // Round the F80 the right size, which also moves to the appropriate xmm
1055 // register.
1056 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
1057 // This truncation won't change the value.
1058 DAG.getIntPtrConstant(1));
1059 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +00001060
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001061 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 }
Duncan Sands698842f2008-07-02 17:40:58 +00001063
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 // Merge everything together with a MERGE_VALUES node.
1065 ResultVals.push_back(Chain);
Duncan Sands42d7bb82008-12-01 11:41:29 +00001066 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(), &ResultVals[0],
1067 ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068}
1069
1070
1071//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001072// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073//===----------------------------------------------------------------------===//
1074// StdCall calling convention seems to be standard for many Windows' API
1075// routines and around. It differs from C calling convention just a little:
1076// callee should clean up the stack, not caller. Symbols should be also
1077// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001078// For info on fast calling convention see Fast Calling Convention (tail call)
1079// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080
1081/// AddLiveIn - This helper function adds the specified physical register to the
1082/// MachineFunction as a live in value. It also creates a corresponding virtual
1083/// register for it.
1084static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1085 const TargetRegisterClass *RC) {
1086 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001087 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1088 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 return VReg;
1090}
1091
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001092/// CallIsStructReturn - Determines whether a CALL node uses struct return
1093/// semantics.
Dan Gohman705e3f72008-09-13 01:54:27 +00001094static bool CallIsStructReturn(CallSDNode *TheCall) {
1095 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001096 if (!NumOps)
1097 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001098
Dan Gohman705e3f72008-09-13 01:54:27 +00001099 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001100}
1101
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001102/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1103/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001104static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001105 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001106 if (!NumArgs)
1107 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001108
1109 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001110}
1111
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001112/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1113/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001114/// calls.
Dan Gohman705e3f72008-09-13 01:54:27 +00001115bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001116 if (IsVarArg)
1117 return false;
1118
Dan Gohman705e3f72008-09-13 01:54:27 +00001119 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001120 default:
1121 return false;
1122 case CallingConv::X86_StdCall:
1123 return !Subtarget->is64Bit();
1124 case CallingConv::X86_FastCall:
1125 return !Subtarget->is64Bit();
1126 case CallingConv::Fast:
1127 return PerformTailCallOpt;
1128 }
1129}
1130
Dan Gohman705e3f72008-09-13 01:54:27 +00001131/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1132/// given CallingConvention value.
1133CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001134 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001135 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001136 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001137 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1138 return CC_X86_64_TailCall;
1139 else
1140 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001141 }
1142
Gordon Henriksen18ace102008-01-05 16:56:59 +00001143 if (CC == CallingConv::X86_FastCall)
1144 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001145 else if (CC == CallingConv::Fast)
1146 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001147 else
1148 return CC_X86_32_C;
1149}
1150
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001151/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1152/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001153NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001154X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001155 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001156 if (CC == CallingConv::X86_FastCall)
1157 return FastCall;
1158 else if (CC == CallingConv::X86_StdCall)
1159 return StdCall;
1160 return None;
1161}
1162
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001163
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001164/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1165/// in a register before calling.
1166bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1167 return !IsTailCall && !Is64Bit &&
1168 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1169 Subtarget->isPICStyleGOT();
1170}
1171
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001172/// CallRequiresFnAddressInReg - Check whether the call requires the function
1173/// address to be loaded in a register.
1174bool
1175X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1176 return !Is64Bit && IsTailCall &&
1177 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1178 Subtarget->isPICStyleGOT();
1179}
1180
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001181/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1182/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001183/// the specific parameter attribute. The copy will be passed as a byval
1184/// function parameter.
Dan Gohman8181bd12008-07-27 21:46:04 +00001185static SDValue
1186CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001187 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001188 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001189 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001190 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001191}
1192
Dan Gohman8181bd12008-07-27 21:46:04 +00001193SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001194 const CCValAssign &VA,
1195 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001196 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001197 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001198 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001199 ISD::ArgFlagsTy Flags =
1200 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001201 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001202 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001203
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001204 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1205 // changed with more analysis.
1206 // In case of tail call optimization mark all arguments mutable. Since they
1207 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001208 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001209 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001210 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001211 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001212 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001213 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001214 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001215}
1216
Dan Gohman8181bd12008-07-27 21:46:04 +00001217SDValue
1218X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001220 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1221
1222 const Function* Fn = MF.getFunction();
1223 if (Fn->hasExternalLinkage() &&
1224 Subtarget->isTargetCygMing() &&
1225 Fn->getName() == "main")
1226 FuncInfo->setForceFramePointer(true);
1227
1228 // Decorate the function name.
1229 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1230
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001232 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001233 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001234 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001235 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001236 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001237
1238 assert(!(isVarArg && CC == CallingConv::Fast) &&
1239 "Var args not supported with calling convention fastcc");
1240
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241 // Assign locations to all of the incoming arguments.
1242 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001243 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001244 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001245
Dan Gohman8181bd12008-07-27 21:46:04 +00001246 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 unsigned LastVal = ~0U;
1248 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1249 CCValAssign &VA = ArgLocs[i];
1250 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1251 // places.
1252 assert(VA.getValNo() != LastVal &&
1253 "Don't support value assigned to multiple locs yet");
1254 LastVal = VA.getValNo();
1255
1256 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001257 MVT RegVT = VA.getLocVT();
Devang Patelf3707e82009-01-05 17:31:22 +00001258 TargetRegisterClass *RC = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 if (RegVT == MVT::i32)
1260 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001261 else if (Is64Bit && RegVT == MVT::i64)
1262 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001263 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001264 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001265 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001266 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001267 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001268 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001269 else if (RegVT.isVector()) {
1270 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001271 if (!Is64Bit)
1272 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1273 else {
1274 // Darwin calling convention passes MMX values in either GPRs or
1275 // XMMs in x86-64. Other targets pass them in memory.
1276 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1277 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1278 RegVT = MVT::v2i64;
1279 } else {
1280 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1281 RegVT = MVT::i64;
1282 }
1283 }
1284 } else {
1285 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001287
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman8181bd12008-07-27 21:46:04 +00001289 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290
1291 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1292 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1293 // right size.
1294 if (VA.getLocInfo() == CCValAssign::SExt)
1295 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1296 DAG.getValueType(VA.getValVT()));
1297 else if (VA.getLocInfo() == CCValAssign::ZExt)
1298 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1299 DAG.getValueType(VA.getValVT()));
1300
1301 if (VA.getLocInfo() != CCValAssign::Full)
1302 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1303
Gordon Henriksen18ace102008-01-05 16:56:59 +00001304 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001305 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001306 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001307 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1308 else if (RC == X86::VR128RegisterClass) {
1309 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1310 DAG.getConstant(0, MVT::i64));
1311 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1312 }
1313 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001314
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001315 ArgValues.push_back(ArgValue);
1316 } else {
1317 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001318 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319 }
1320 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001321
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001322 // The x86-64 ABI for returning structs by value requires that we copy
1323 // the sret argument into %rax for the return. Save the argument into
1324 // a virtual register so that we can access it from the return points.
1325 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1326 MachineFunction &MF = DAG.getMachineFunction();
1327 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1328 unsigned Reg = FuncInfo->getSRetReturnReg();
1329 if (!Reg) {
1330 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1331 FuncInfo->setSRetReturnReg(Reg);
1332 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001333 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001334 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1335 }
1336
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001338 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001339 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001340 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341
1342 // If the function takes variable number of arguments, make a frame index for
1343 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001344 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001345 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1346 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1347 }
1348 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001349 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1350
1351 // FIXME: We should really autogenerate these arrays
1352 static const unsigned GPR64ArgRegsWin64[] = {
1353 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001354 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001355 static const unsigned XMMArgRegsWin64[] = {
1356 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1357 };
1358 static const unsigned GPR64ArgRegs64Bit[] = {
1359 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1360 };
1361 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001362 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1363 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1364 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001365 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1366
1367 if (IsWin64) {
1368 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1369 GPR64ArgRegs = GPR64ArgRegsWin64;
1370 XMMArgRegs = XMMArgRegsWin64;
1371 } else {
1372 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1373 GPR64ArgRegs = GPR64ArgRegs64Bit;
1374 XMMArgRegs = XMMArgRegs64Bit;
1375 }
1376 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1377 TotalNumIntRegs);
1378 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1379 TotalNumXMMRegs);
1380
Gordon Henriksen18ace102008-01-05 16:56:59 +00001381 // For X86-64, if there are vararg parameters that are passed via
1382 // registers, then we must store them to their spots on the stack so they
1383 // may be loaded by deferencing the result of va_next.
1384 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001385 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1386 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1387 TotalNumXMMRegs * 16, 16);
1388
Gordon Henriksen18ace102008-01-05 16:56:59 +00001389 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001390 SmallVector<SDValue, 8> MemOps;
1391 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1392 SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001393 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001394 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001395 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1396 X86::GR64RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001397 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1398 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001399 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001400 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001401 MemOps.push_back(Store);
1402 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001403 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001404 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001405
Gordon Henriksen18ace102008-01-05 16:56:59 +00001406 // Now store the XMM (fp + vector) parameter registers.
1407 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001408 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001409 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001410 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1411 X86::VR128RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001412 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1413 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001414 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001415 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001416 MemOps.push_back(Store);
1417 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001418 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001419 }
1420 if (!MemOps.empty())
1421 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1422 &MemOps[0], MemOps.size());
1423 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001424 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001425
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001426 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001427
Gordon Henriksen18ace102008-01-05 16:56:59 +00001428 // Some CCs need callee pop.
Dan Gohman705e3f72008-09-13 01:54:27 +00001429 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001430 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001431 BytesCallerReserves = 0;
1432 } else {
1433 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001434 // If this is an sret function, the return should pop the hidden pointer.
Evan Chenga9d15b92008-09-10 18:25:29 +00001435 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 BytesCallerReserves = StackSize;
1438 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001439
Gordon Henriksen18ace102008-01-05 16:56:59 +00001440 if (!Is64Bit) {
1441 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1442 if (CC == CallingConv::X86_FastCall)
1443 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1444 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445
Anton Korobeynikove844e472007-08-15 17:12:32 +00001446 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447
1448 // Return the new list of results.
Duncan Sands42d7bb82008-12-01 11:41:29 +00001449 return DAG.getNode(ISD::MERGE_VALUES, Op.getNode()->getVTList(),
1450 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451}
1452
Dan Gohman8181bd12008-07-27 21:46:04 +00001453SDValue
Dan Gohman705e3f72008-09-13 01:54:27 +00001454X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001455 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001456 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001457 SDValue Chain,
Dan Gohman705e3f72008-09-13 01:54:27 +00001458 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001459 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001460 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001461 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001462 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001463 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001464 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001465 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001466 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001467}
1468
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001469/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001470/// optimization is performed and it is required.
Dan Gohman8181bd12008-07-27 21:46:04 +00001471SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001472X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001473 SDValue &OutRetAddr,
1474 SDValue Chain,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001475 bool IsTailCall,
1476 bool Is64Bit,
1477 int FPDiff) {
1478 if (!IsTailCall || FPDiff==0) return Chain;
1479
1480 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001481 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001482 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001483
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001484 // Load the "old" Return address.
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001485 OutRetAddr = DAG.getLoad(VT, Chain, OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001486 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001487}
1488
1489/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1490/// optimization is performed and it is required (FPDiff!=0).
Dan Gohman8181bd12008-07-27 21:46:04 +00001491static SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001492EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001493 SDValue Chain, SDValue RetAddrFrIdx,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001494 bool Is64Bit, int FPDiff) {
1495 // Store the return address to the appropriate stack slot.
1496 if (!FPDiff) return Chain;
1497 // Calculate the new stack slot for the return address.
1498 int SlotSize = Is64Bit ? 8 : 4;
1499 int NewReturnAddrFI =
1500 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001501 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001502 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001503 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001504 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001505 return Chain;
1506}
1507
Dan Gohman8181bd12008-07-27 21:46:04 +00001508SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001509 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman705e3f72008-09-13 01:54:27 +00001510 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1511 SDValue Chain = TheCall->getChain();
1512 unsigned CC = TheCall->getCallingConv();
1513 bool isVarArg = TheCall->isVarArg();
1514 bool IsTailCall = TheCall->isTailCall() &&
1515 CC == CallingConv::Fast && PerformTailCallOpt;
1516 SDValue Callee = TheCall->getCallee();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001517 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman705e3f72008-09-13 01:54:27 +00001518 bool IsStructRet = CallIsStructReturn(TheCall);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001519
1520 assert(!(isVarArg && CC == CallingConv::Fast) &&
1521 "Var args not supported with calling convention fastcc");
1522
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 // Analyze operands of the call, assigning locations to each operand.
1524 SmallVector<CCValAssign, 16> ArgLocs;
1525 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001526 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527
1528 // Get a count of how many bytes are to be pushed on the stack.
1529 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofere91fdbf2008-09-11 20:28:43 +00001530 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001531 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532
Gordon Henriksen18ace102008-01-05 16:56:59 +00001533 int FPDiff = 0;
1534 if (IsTailCall) {
1535 // Lower arguments at fp - stackoffset + fpdiff.
1536 unsigned NumBytesCallerPushed =
1537 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1538 FPDiff = NumBytesCallerPushed - NumBytes;
1539
1540 // Set the delta of movement of the returnaddr stackslot.
1541 // But only set if delta is greater than previous delta.
1542 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1543 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1544 }
1545
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001546 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547
Dan Gohman8181bd12008-07-27 21:46:04 +00001548 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001549 // Load return adress for tail calls.
1550 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1551 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001552
Dan Gohman8181bd12008-07-27 21:46:04 +00001553 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1554 SmallVector<SDValue, 8> MemOpChains;
1555 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001557 // Walk the register/memloc assignments, inserting copies/loads. In the case
1558 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001559 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1560 CCValAssign &VA = ArgLocs[i];
Dan Gohman705e3f72008-09-13 01:54:27 +00001561 SDValue Arg = TheCall->getArg(i);
1562 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1563 bool isByVal = Flags.isByVal();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001564
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001565 // Promote the value if needed.
1566 switch (VA.getLocInfo()) {
1567 default: assert(0 && "Unknown loc info!");
1568 case CCValAssign::Full: break;
1569 case CCValAssign::SExt:
1570 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1571 break;
1572 case CCValAssign::ZExt:
1573 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1574 break;
1575 case CCValAssign::AExt:
1576 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1577 break;
1578 }
1579
1580 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001581 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001582 MVT RegVT = VA.getLocVT();
1583 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001584 switch (VA.getLocReg()) {
1585 default:
1586 break;
1587 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1588 case X86::R8: {
1589 // Special case: passing MMX values in GPR registers.
1590 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1591 break;
1592 }
1593 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1594 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1595 // Special case: passing MMX values in XMM registers.
1596 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1597 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1598 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1599 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1600 getMOVLMask(2, DAG));
1601 break;
1602 }
1603 }
1604 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001605 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1606 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001607 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001608 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001609 if (StackPtr.getNode() == 0)
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001610 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1611
Dan Gohman705e3f72008-09-13 01:54:27 +00001612 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1613 Chain, Arg, Flags));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001614 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001615 }
1616 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617
1618 if (!MemOpChains.empty())
1619 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1620 &MemOpChains[0], MemOpChains.size());
1621
1622 // Build a sequence of copy-to-reg nodes chained together with token chain
1623 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001624 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001625 // Tail call byval lowering might overwrite argument registers so in case of
1626 // tail call optimization the copies to registers are lowered later.
1627 if (!IsTailCall)
1628 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1629 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1630 InFlag);
1631 InFlag = Chain.getValue(1);
1632 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001633
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001635 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001636 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1637 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1638 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1639 InFlag);
1640 InFlag = Chain.getValue(1);
1641 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001642 // If we are tail calling and generating PIC/GOT style code load the address
1643 // of the callee into ecx. The value in ecx is used as target of the tail
1644 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1645 // calls on PIC/GOT architectures. Normally we would just put the address of
1646 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1647 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001648 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001649 // Note: The actual moving to ecx is done further down.
1650 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Cheng7f250d62008-09-24 00:05:32 +00001651 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001652 !G->getGlobal()->hasProtectedVisibility())
1653 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00001654 else if (isa<ExternalSymbolSDNode>(Callee))
1655 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001656 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001657
Gordon Henriksen18ace102008-01-05 16:56:59 +00001658 if (Is64Bit && isVarArg) {
1659 // From AMD64 ABI document:
1660 // For calls that may call functions that use varargs or stdargs
1661 // (prototype-less calls or calls to functions containing ellipsis (...) in
1662 // the declaration) %al is used as hidden argument to specify the number
1663 // of SSE registers used. The contents of %al do not need to match exactly
1664 // the number of registers, but must be an ubound on the number of SSE
1665 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001666
1667 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001668 // Count the number of XMM registers allocated.
1669 static const unsigned XMMArgRegs[] = {
1670 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1671 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1672 };
1673 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1674
1675 Chain = DAG.getCopyToReg(Chain, X86::AL,
1676 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1677 InFlag = Chain.getValue(1);
1678 }
1679
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001680
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001681 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001682 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001683 SmallVector<SDValue, 8> MemOpChains2;
1684 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001685 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001686 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001687 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001688 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1689 CCValAssign &VA = ArgLocs[i];
1690 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001691 assert(VA.isMemLoc());
Dan Gohman705e3f72008-09-13 01:54:27 +00001692 SDValue Arg = TheCall->getArg(i);
1693 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001694 // Create frame index.
1695 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001696 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001697 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001698 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001699
Duncan Sandsc93fae32008-03-21 09:14:45 +00001700 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001701 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001702 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001703 if (StackPtr.getNode() == 0)
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001704 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1705 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1706
1707 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001708 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001709 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001710 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001711 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001712 DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001713 PseudoSourceValue::getFixedStack(FI), 0));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001714 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001715 }
1716 }
1717
1718 if (!MemOpChains2.empty())
1719 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001720 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001721
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001722 // Copy arguments to their registers.
1723 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1724 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1725 InFlag);
1726 InFlag = Chain.getValue(1);
1727 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001728 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001729
Gordon Henriksen18ace102008-01-05 16:56:59 +00001730 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001731 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1732 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001733 }
1734
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735 // If the callee is a GlobalAddress node (quite common, every direct call is)
1736 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1737 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1738 // We should use extra load for direct calls to dllimported functions in
1739 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001740 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1741 getTargetMachine(), true))
Dan Gohman36322c72008-10-18 02:06:02 +00001742 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1743 G->getOffset());
Bill Wendlingfef06052008-09-16 21:48:12 +00001744 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1745 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001746 } else if (IsTailCall) {
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +00001747 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001748
1749 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001750 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001751 Callee,InFlag);
1752 Callee = DAG.getRegister(Opc, getPointerTy());
1753 // Add register as live out.
1754 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001755 }
1756
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757 // Returns a chain & a flag for retval copy to use.
1758 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001759 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001760
1761 if (IsTailCall) {
1762 Ops.push_back(Chain);
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001763 Ops.push_back(DAG.getIntPtrConstant(NumBytes, true));
1764 Ops.push_back(DAG.getIntPtrConstant(0, true));
Gabor Greif1c80d112008-08-28 21:40:38 +00001765 if (InFlag.getNode())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001766 Ops.push_back(InFlag);
1767 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1768 InFlag = Chain.getValue(1);
1769
1770 // Returns a chain & a flag for retval copy to use.
1771 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1772 Ops.clear();
1773 }
1774
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001775 Ops.push_back(Chain);
1776 Ops.push_back(Callee);
1777
Gordon Henriksen18ace102008-01-05 16:56:59 +00001778 if (IsTailCall)
1779 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780
Gordon Henriksen18ace102008-01-05 16:56:59 +00001781 // Add argument registers to the end of the list so that they are known live
1782 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001783 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1784 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1785 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001786
Evan Cheng8ba45e62008-03-18 23:36:35 +00001787 // Add an implicit use GOT pointer in EBX.
1788 if (!IsTailCall && !Is64Bit &&
1789 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1790 Subtarget->isPICStyleGOT())
1791 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1792
1793 // Add an implicit use of AL for x86 vararg functions.
1794 if (Is64Bit && isVarArg)
1795 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1796
Gabor Greif1c80d112008-08-28 21:40:38 +00001797 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001798 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001799
Gordon Henriksen18ace102008-01-05 16:56:59 +00001800 if (IsTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001801 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001802 "Flag must be set. Depend on flag being set in LowerRET");
1803 Chain = DAG.getNode(X86ISD::TAILCALL,
Dan Gohman705e3f72008-09-13 01:54:27 +00001804 TheCall->getVTList(), &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001805
Gabor Greif1c80d112008-08-28 21:40:38 +00001806 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001807 }
1808
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001809 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810 InFlag = Chain.getValue(1);
1811
1812 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001813 unsigned NumBytesForCalleeToPush;
Dan Gohman705e3f72008-09-13 01:54:27 +00001814 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen18ace102008-01-05 16:56:59 +00001815 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chenga9d15b92008-09-10 18:25:29 +00001816 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001817 // If this is is a call to a struct-return function, the callee
1818 // pops the hidden struct pointer, so we have to push it back.
1819 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001820 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001821 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001822 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001823
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001824 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001825 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001826 DAG.getIntPtrConstant(NumBytes, true),
1827 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1828 true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001829 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001830 InFlag = Chain.getValue(1);
1831
1832 // Handle result values, copying them out of physregs into vregs that we
1833 // return.
Dan Gohman705e3f72008-09-13 01:54:27 +00001834 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif825aa892008-08-28 23:19:51 +00001835 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001836}
1837
1838
1839//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001840// Fast Calling Convention (tail call) implementation
1841//===----------------------------------------------------------------------===//
1842
1843// Like std call, callee cleans arguments, convention except that ECX is
1844// reserved for storing the tail called function address. Only 2 registers are
1845// free for argument passing (inreg). Tail call optimization is performed
1846// provided:
1847// * tailcallopt is enabled
1848// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001849// On X86_64 architecture with GOT-style position independent code only local
1850// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001851// To keep the stack aligned according to platform abi the function
1852// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1853// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001854// If a tail called function callee has more arguments than the caller the
1855// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001856// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001857// original REtADDR, but before the saved framepointer or the spilled registers
1858// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1859// stack layout:
1860// arg1
1861// arg2
1862// RETADDR
1863// [ new RETADDR
1864// move area ]
1865// (possible EBP)
1866// ESI
1867// EDI
1868// local1 ..
1869
1870/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1871/// for a 16 byte align requirement.
1872unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1873 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001874 MachineFunction &MF = DAG.getMachineFunction();
1875 const TargetMachine &TM = MF.getTarget();
1876 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1877 unsigned StackAlignment = TFI.getStackAlignment();
1878 uint64_t AlignMask = StackAlignment - 1;
1879 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001880 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001881 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1882 // Number smaller than 12 so just add the difference.
1883 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1884 } else {
1885 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1886 Offset = ((~AlignMask) & Offset) + StackAlignment +
1887 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001888 }
Evan Chengded8f902008-09-07 09:07:23 +00001889 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001890}
1891
1892/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001893/// following the call is a return. A function is eligible if caller/callee
1894/// calling conventions match, currently only fastcc supports tail calls, and
1895/// the function CALL is immediatly followed by a RET.
Dan Gohman705e3f72008-09-13 01:54:27 +00001896bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001897 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001898 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001899 if (!PerformTailCallOpt)
1900 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001901
Dan Gohman705e3f72008-09-13 01:54:27 +00001902 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001903 MachineFunction &MF = DAG.getMachineFunction();
1904 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001905 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001906 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001907 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001908 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001909 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001910 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001911 return true;
1912
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001913 // Can only do local tail calls (in same module, hidden or protected) on
1914 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001915 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1916 return G->getGlobal()->hasHiddenVisibility()
1917 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001918 }
1919 }
Evan Chenge7a87392007-11-02 01:26:22 +00001920
1921 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001922}
1923
Dan Gohmanca4857a2008-09-03 23:12:08 +00001924FastISel *
1925X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohman76dd96e2008-09-23 21:53:34 +00001926 MachineModuleInfo *mmo,
Devang Patelfcf1c752009-01-13 00:35:13 +00001927 DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +00001928 DenseMap<const Value *, unsigned> &vm,
1929 DenseMap<const BasicBlock *,
Dan Gohmand6211a72008-09-10 20:11:02 +00001930 MachineBasicBlock *> &bm,
Dan Gohman9dd43582008-10-14 23:54:11 +00001931 DenseMap<const AllocaInst *, int> &am
1932#ifndef NDEBUG
1933 , SmallSet<Instruction*, 8> &cil
1934#endif
1935 ) {
Devang Patelfcf1c752009-01-13 00:35:13 +00001936 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohman9dd43582008-10-14 23:54:11 +00001937#ifndef NDEBUG
1938 , cil
1939#endif
1940 );
Dan Gohman97805ee2008-08-19 21:32:53 +00001941}
1942
1943
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001944//===----------------------------------------------------------------------===//
1945// Other Lowering Hooks
1946//===----------------------------------------------------------------------===//
1947
1948
Dan Gohman8181bd12008-07-27 21:46:04 +00001949SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001950 MachineFunction &MF = DAG.getMachineFunction();
1951 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1952 int ReturnAddrIndex = FuncInfo->getRAIndex();
1953
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001954 if (ReturnAddrIndex == 0) {
1955 // Set up a frame object for the return address.
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001956 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001957 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001958 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001959 }
1960
1961 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1962}
1963
1964
Chris Lattnerebb91142008-12-24 23:53:05 +00001965/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
1966/// specific condition code, returning the condition code and the LHS/RHS of the
1967/// comparison to make.
1968static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
1969 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001970 if (!isFP) {
1971 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1972 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1973 // X > -1 -> X == 0, jump !sign.
1974 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00001975 return X86::COND_NS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1977 // X < 0 -> X == 0, jump on sign.
Chris Lattnerebb91142008-12-24 23:53:05 +00001978 return X86::COND_S;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001979 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00001980 // X < 1 -> X <= 0
1981 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00001982 return X86::COND_LE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001983 }
1984 }
1985
1986 switch (SetCCOpcode) {
Chris Lattnerb8397512008-12-23 23:42:27 +00001987 default: assert(0 && "Invalid integer condition!");
Chris Lattnerebb91142008-12-24 23:53:05 +00001988 case ISD::SETEQ: return X86::COND_E;
1989 case ISD::SETGT: return X86::COND_G;
1990 case ISD::SETGE: return X86::COND_GE;
1991 case ISD::SETLT: return X86::COND_L;
1992 case ISD::SETLE: return X86::COND_LE;
1993 case ISD::SETNE: return X86::COND_NE;
1994 case ISD::SETULT: return X86::COND_B;
1995 case ISD::SETUGT: return X86::COND_A;
1996 case ISD::SETULE: return X86::COND_BE;
1997 case ISD::SETUGE: return X86::COND_AE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001998 }
Chris Lattnerb8397512008-12-23 23:42:27 +00001999 }
2000
2001 // First determine if it is required or is profitable to flip the operands.
Duncan Sandsc2a04622008-10-24 13:03:10 +00002002
Chris Lattnerb8397512008-12-23 23:42:27 +00002003 // If LHS is a foldable load, but RHS is not, flip the condition.
2004 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2005 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2006 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2007 std::swap(LHS, RHS);
Evan Chengfc937c92008-08-28 23:48:31 +00002008 }
2009
Chris Lattnerb8397512008-12-23 23:42:27 +00002010 switch (SetCCOpcode) {
2011 default: break;
2012 case ISD::SETOLT:
2013 case ISD::SETOLE:
2014 case ISD::SETUGT:
2015 case ISD::SETUGE:
2016 std::swap(LHS, RHS);
2017 break;
2018 }
2019
2020 // On a floating point condition, the flags are set as follows:
2021 // ZF PF CF op
2022 // 0 | 0 | 0 | X > Y
2023 // 0 | 0 | 1 | X < Y
2024 // 1 | 0 | 0 | X == Y
2025 // 1 | 1 | 1 | unordered
2026 switch (SetCCOpcode) {
Chris Lattnerebb91142008-12-24 23:53:05 +00002027 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattnerb8397512008-12-23 23:42:27 +00002028 case ISD::SETUEQ:
Chris Lattnerebb91142008-12-24 23:53:05 +00002029 case ISD::SETEQ: return X86::COND_E;
Chris Lattnerb8397512008-12-23 23:42:27 +00002030 case ISD::SETOLT: // flipped
2031 case ISD::SETOGT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002032 case ISD::SETGT: return X86::COND_A;
Chris Lattnerb8397512008-12-23 23:42:27 +00002033 case ISD::SETOLE: // flipped
2034 case ISD::SETOGE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002035 case ISD::SETGE: return X86::COND_AE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002036 case ISD::SETUGT: // flipped
2037 case ISD::SETULT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002038 case ISD::SETLT: return X86::COND_B;
Chris Lattnerb8397512008-12-23 23:42:27 +00002039 case ISD::SETUGE: // flipped
2040 case ISD::SETULE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002041 case ISD::SETLE: return X86::COND_BE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002042 case ISD::SETONE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002043 case ISD::SETNE: return X86::COND_NE;
2044 case ISD::SETUO: return X86::COND_P;
2045 case ISD::SETO: return X86::COND_NP;
Chris Lattnerb8397512008-12-23 23:42:27 +00002046 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047}
2048
2049/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2050/// code. Current x86 isa includes the following FP cmov instructions:
2051/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2052static bool hasFPCMov(unsigned X86CC) {
2053 switch (X86CC) {
2054 default:
2055 return false;
2056 case X86::COND_B:
2057 case X86::COND_BE:
2058 case X86::COND_E:
2059 case X86::COND_P:
2060 case X86::COND_A:
2061 case X86::COND_AE:
2062 case X86::COND_NE:
2063 case X86::COND_NP:
2064 return true;
2065 }
2066}
2067
2068/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2069/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002070static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 if (Op.getOpcode() == ISD::UNDEF)
2072 return true;
2073
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002074 unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 return (Val >= Low && Val < Hi);
2076}
2077
2078/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2079/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002080static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 if (Op.getOpcode() == ISD::UNDEF)
2082 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002083 return cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084}
2085
2086/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2087/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2088bool X86::isPSHUFDMask(SDNode *N) {
2089 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2090
Dan Gohman7dc19012007-08-02 21:17:01 +00002091 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 return false;
2093
2094 // Check if the value doesn't reference the second vector.
2095 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002096 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 if (Arg.getOpcode() == ISD::UNDEF) continue;
2098 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002099 if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 return false;
2101 }
2102
2103 return true;
2104}
2105
2106/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2107/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2108bool X86::isPSHUFHWMask(SDNode *N) {
2109 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2110
2111 if (N->getNumOperands() != 8)
2112 return false;
2113
2114 // Lower quadword copied in order.
2115 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002116 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002117 if (Arg.getOpcode() == ISD::UNDEF) continue;
2118 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002119 if (cast<ConstantSDNode>(Arg)->getZExtValue() != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 return false;
2121 }
2122
2123 // Upper quadword shuffled.
2124 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002125 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 if (Arg.getOpcode() == ISD::UNDEF) continue;
2127 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002128 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129 if (Val < 4 || Val > 7)
2130 return false;
2131 }
2132
2133 return true;
2134}
2135
2136/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2137/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2138bool X86::isPSHUFLWMask(SDNode *N) {
2139 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2140
2141 if (N->getNumOperands() != 8)
2142 return false;
2143
2144 // Upper quadword copied in order.
2145 for (unsigned i = 4; i != 8; ++i)
2146 if (!isUndefOrEqual(N->getOperand(i), i))
2147 return false;
2148
2149 // Lower quadword shuffled.
2150 for (unsigned i = 0; i != 4; ++i)
2151 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2152 return false;
2153
2154 return true;
2155}
2156
2157/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2158/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002159static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002160 if (NumElems != 2 && NumElems != 4) return false;
2161
2162 unsigned Half = NumElems / 2;
2163 for (unsigned i = 0; i < Half; ++i)
2164 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2165 return false;
2166 for (unsigned i = Half; i < NumElems; ++i)
2167 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2168 return false;
2169
2170 return true;
2171}
2172
2173bool X86::isSHUFPMask(SDNode *N) {
2174 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2175 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2176}
2177
2178/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2179/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2180/// half elements to come from vector 1 (which would equal the dest.) and
2181/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002182static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183 if (NumOps != 2 && NumOps != 4) return false;
2184
2185 unsigned Half = NumOps / 2;
2186 for (unsigned i = 0; i < Half; ++i)
2187 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2188 return false;
2189 for (unsigned i = Half; i < NumOps; ++i)
2190 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2191 return false;
2192 return true;
2193}
2194
2195static bool isCommutedSHUFP(SDNode *N) {
2196 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2197 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2198}
2199
2200/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2201/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2202bool X86::isMOVHLPSMask(SDNode *N) {
2203 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2204
2205 if (N->getNumOperands() != 4)
2206 return false;
2207
2208 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2209 return isUndefOrEqual(N->getOperand(0), 6) &&
2210 isUndefOrEqual(N->getOperand(1), 7) &&
2211 isUndefOrEqual(N->getOperand(2), 2) &&
2212 isUndefOrEqual(N->getOperand(3), 3);
2213}
2214
2215/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2216/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2217/// <2, 3, 2, 3>
2218bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2219 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2220
2221 if (N->getNumOperands() != 4)
2222 return false;
2223
2224 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2225 return isUndefOrEqual(N->getOperand(0), 2) &&
2226 isUndefOrEqual(N->getOperand(1), 3) &&
2227 isUndefOrEqual(N->getOperand(2), 2) &&
2228 isUndefOrEqual(N->getOperand(3), 3);
2229}
2230
2231/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2232/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2233bool X86::isMOVLPMask(SDNode *N) {
2234 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2235
2236 unsigned NumElems = N->getNumOperands();
2237 if (NumElems != 2 && NumElems != 4)
2238 return false;
2239
2240 for (unsigned i = 0; i < NumElems/2; ++i)
2241 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2242 return false;
2243
2244 for (unsigned i = NumElems/2; i < NumElems; ++i)
2245 if (!isUndefOrEqual(N->getOperand(i), i))
2246 return false;
2247
2248 return true;
2249}
2250
2251/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2252/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2253/// and MOVLHPS.
2254bool X86::isMOVHPMask(SDNode *N) {
2255 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2256
2257 unsigned NumElems = N->getNumOperands();
2258 if (NumElems != 2 && NumElems != 4)
2259 return false;
2260
2261 for (unsigned i = 0; i < NumElems/2; ++i)
2262 if (!isUndefOrEqual(N->getOperand(i), i))
2263 return false;
2264
2265 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002266 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002267 if (!isUndefOrEqual(Arg, i + NumElems))
2268 return false;
2269 }
2270
2271 return true;
2272}
2273
2274/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2275/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002276bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277 bool V2IsSplat = false) {
2278 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2279 return false;
2280
2281 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002282 SDValue BitI = Elts[i];
2283 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002284 if (!isUndefOrEqual(BitI, j))
2285 return false;
2286 if (V2IsSplat) {
2287 if (isUndefOrEqual(BitI1, NumElts))
2288 return false;
2289 } else {
2290 if (!isUndefOrEqual(BitI1, j + NumElts))
2291 return false;
2292 }
2293 }
2294
2295 return true;
2296}
2297
2298bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2299 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2300 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2301}
2302
2303/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2304/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002305bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306 bool V2IsSplat = false) {
2307 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2308 return false;
2309
2310 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002311 SDValue BitI = Elts[i];
2312 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002313 if (!isUndefOrEqual(BitI, j + NumElts/2))
2314 return false;
2315 if (V2IsSplat) {
2316 if (isUndefOrEqual(BitI1, NumElts))
2317 return false;
2318 } else {
2319 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2320 return false;
2321 }
2322 }
2323
2324 return true;
2325}
2326
2327bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2328 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2329 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2330}
2331
2332/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2333/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2334/// <0, 0, 1, 1>
2335bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2336 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2337
2338 unsigned NumElems = N->getNumOperands();
2339 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2340 return false;
2341
2342 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002343 SDValue BitI = N->getOperand(i);
2344 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345
2346 if (!isUndefOrEqual(BitI, j))
2347 return false;
2348 if (!isUndefOrEqual(BitI1, j))
2349 return false;
2350 }
2351
2352 return true;
2353}
2354
2355/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2356/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2357/// <2, 2, 3, 3>
2358bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2359 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2360
2361 unsigned NumElems = N->getNumOperands();
2362 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2363 return false;
2364
2365 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002366 SDValue BitI = N->getOperand(i);
2367 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002368
2369 if (!isUndefOrEqual(BitI, j))
2370 return false;
2371 if (!isUndefOrEqual(BitI1, j))
2372 return false;
2373 }
2374
2375 return true;
2376}
2377
2378/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2379/// specifies a shuffle of elements that is suitable for input to MOVSS,
2380/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002381static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002382 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002383 return false;
2384
2385 if (!isUndefOrEqual(Elts[0], NumElts))
2386 return false;
2387
2388 for (unsigned i = 1; i < NumElts; ++i) {
2389 if (!isUndefOrEqual(Elts[i], i))
2390 return false;
2391 }
2392
2393 return true;
2394}
2395
2396bool X86::isMOVLMask(SDNode *N) {
2397 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2398 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2399}
2400
2401/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2402/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2403/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002404static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002405 bool V2IsSplat = false,
2406 bool V2IsUndef = false) {
2407 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2408 return false;
2409
2410 if (!isUndefOrEqual(Ops[0], 0))
2411 return false;
2412
2413 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002414 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002415 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2416 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2417 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2418 return false;
2419 }
2420
2421 return true;
2422}
2423
2424static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2425 bool V2IsUndef = false) {
2426 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2427 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2428 V2IsSplat, V2IsUndef);
2429}
2430
2431/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2432/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2433bool X86::isMOVSHDUPMask(SDNode *N) {
2434 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2435
2436 if (N->getNumOperands() != 4)
2437 return false;
2438
2439 // Expect 1, 1, 3, 3
2440 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002441 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002442 if (Arg.getOpcode() == ISD::UNDEF) continue;
2443 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002444 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002445 if (Val != 1) return false;
2446 }
2447
2448 bool HasHi = false;
2449 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002450 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451 if (Arg.getOpcode() == ISD::UNDEF) continue;
2452 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002453 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002454 if (Val != 3) return false;
2455 HasHi = true;
2456 }
2457
2458 // Don't use movshdup if it can be done with a shufps.
2459 return HasHi;
2460}
2461
2462/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2463/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2464bool X86::isMOVSLDUPMask(SDNode *N) {
2465 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2466
2467 if (N->getNumOperands() != 4)
2468 return false;
2469
2470 // Expect 0, 0, 2, 2
2471 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002472 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002473 if (Arg.getOpcode() == ISD::UNDEF) continue;
2474 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002475 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002476 if (Val != 0) return false;
2477 }
2478
2479 bool HasHi = false;
2480 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002481 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002482 if (Arg.getOpcode() == ISD::UNDEF) continue;
2483 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002484 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002485 if (Val != 2) return false;
2486 HasHi = true;
2487 }
2488
2489 // Don't use movshdup if it can be done with a shufps.
2490 return HasHi;
2491}
2492
2493/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2494/// specifies a identity operation on the LHS or RHS.
2495static bool isIdentityMask(SDNode *N, bool RHS = false) {
2496 unsigned NumElems = N->getNumOperands();
2497 for (unsigned i = 0; i < NumElems; ++i)
2498 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2499 return false;
2500 return true;
2501}
2502
2503/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2504/// a splat of a single element.
2505static bool isSplatMask(SDNode *N) {
2506 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2507
2508 // This is a splat operation if each element of the permute is the same, and
2509 // if the value doesn't reference the second vector.
2510 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002511 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002512 unsigned i = 0;
2513 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002514 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002515 if (isa<ConstantSDNode>(Elt)) {
2516 ElementBase = Elt;
2517 break;
2518 }
2519 }
2520
Gabor Greif1c80d112008-08-28 21:40:38 +00002521 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002522 return false;
2523
2524 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002525 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002526 if (Arg.getOpcode() == ISD::UNDEF) continue;
2527 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2528 if (Arg != ElementBase) return false;
2529 }
2530
2531 // Make sure it is a splat of the first vector operand.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002532 return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002533}
2534
Mon P Wang532c9632008-12-23 04:03:27 +00002535/// getSplatMaskEltNo - Given a splat mask, return the index to the element
2536/// we want to splat.
2537static SDValue getSplatMaskEltNo(SDNode *N) {
2538 assert(isSplatMask(N) && "Not a splat mask");
2539 unsigned NumElems = N->getNumOperands();
2540 SDValue ElementBase;
2541 unsigned i = 0;
2542 for (; i != NumElems; ++i) {
2543 SDValue Elt = N->getOperand(i);
2544 if (isa<ConstantSDNode>(Elt))
2545 return Elt;
2546 }
2547 assert(0 && " No splat value found!");
2548 return SDValue();
2549}
2550
2551
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002552/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2553/// a splat of a single element and it's a 2 or 4 element mask.
2554bool X86::isSplatMask(SDNode *N) {
2555 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2556
2557 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2558 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2559 return false;
2560 return ::isSplatMask(N);
2561}
2562
2563/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2564/// specifies a splat of zero element.
2565bool X86::isSplatLoMask(SDNode *N) {
2566 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2567
2568 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2569 if (!isUndefOrEqual(N->getOperand(i), 0))
2570 return false;
2571 return true;
2572}
2573
Evan Chenga2497eb2008-09-25 20:50:48 +00002574/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2575/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
2576bool X86::isMOVDDUPMask(SDNode *N) {
2577 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2578
2579 unsigned e = N->getNumOperands() / 2;
2580 for (unsigned i = 0; i < e; ++i)
2581 if (!isUndefOrEqual(N->getOperand(i), i))
2582 return false;
2583 for (unsigned i = 0; i < e; ++i)
2584 if (!isUndefOrEqual(N->getOperand(e+i), i))
2585 return false;
2586 return true;
2587}
2588
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002589/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2590/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2591/// instructions.
2592unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2593 unsigned NumOperands = N->getNumOperands();
2594 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2595 unsigned Mask = 0;
2596 for (unsigned i = 0; i < NumOperands; ++i) {
2597 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002598 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002599 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002600 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002601 if (Val >= NumOperands) Val -= NumOperands;
2602 Mask |= Val;
2603 if (i != NumOperands - 1)
2604 Mask <<= Shift;
2605 }
2606
2607 return Mask;
2608}
2609
2610/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2611/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2612/// instructions.
2613unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2614 unsigned Mask = 0;
2615 // 8 nodes, but we only care about the last 4.
2616 for (unsigned i = 7; i >= 4; --i) {
2617 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002618 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002619 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002620 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002621 Mask |= (Val - 4);
2622 if (i != 4)
2623 Mask <<= 2;
2624 }
2625
2626 return Mask;
2627}
2628
2629/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2630/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2631/// instructions.
2632unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2633 unsigned Mask = 0;
2634 // 8 nodes, but we only care about the first 4.
2635 for (int i = 3; i >= 0; --i) {
2636 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002637 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002638 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002639 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002640 Mask |= Val;
2641 if (i != 0)
2642 Mask <<= 2;
2643 }
2644
2645 return Mask;
2646}
2647
2648/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2649/// specifies a 8 element shuffle that can be broken into a pair of
2650/// PSHUFHW and PSHUFLW.
2651static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2652 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2653
2654 if (N->getNumOperands() != 8)
2655 return false;
2656
2657 // Lower quadword shuffled.
2658 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002659 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002660 if (Arg.getOpcode() == ISD::UNDEF) continue;
2661 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002662 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002663 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002664 return false;
2665 }
2666
2667 // Upper quadword shuffled.
2668 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002669 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002670 if (Arg.getOpcode() == ISD::UNDEF) continue;
2671 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002672 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002673 if (Val < 4 || Val > 7)
2674 return false;
2675 }
2676
2677 return true;
2678}
2679
Chris Lattnere6aa3862007-11-25 00:24:49 +00002680/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002681/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002682static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2683 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002684 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002685 MVT VT = Op.getValueType();
2686 MVT MaskVT = Mask.getValueType();
2687 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002688 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002689 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002690
2691 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002692 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002693 if (Arg.getOpcode() == ISD::UNDEF) {
2694 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2695 continue;
2696 }
2697 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002698 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002699 if (Val < NumElems)
2700 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2701 else
2702 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2703 }
2704
2705 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002706 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002707 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2708}
2709
Evan Chenga6769df2007-12-07 21:30:01 +00002710/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2711/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002712static
Dan Gohman8181bd12008-07-27 21:46:04 +00002713SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002714 MVT MaskVT = Mask.getValueType();
2715 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002716 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002717 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002718 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002719 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002720 if (Arg.getOpcode() == ISD::UNDEF) {
2721 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2722 continue;
2723 }
2724 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002725 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengfca29242007-12-07 08:07:39 +00002726 if (Val < NumElems)
2727 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2728 else
2729 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2730 }
2731 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2732}
2733
2734
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002735/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2736/// match movhlps. The lower half elements should come from upper half of
2737/// V1 (and in order), and the upper half elements should come from the upper
2738/// half of V2 (and in order).
2739static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2740 unsigned NumElems = Mask->getNumOperands();
2741 if (NumElems != 4)
2742 return false;
2743 for (unsigned i = 0, e = 2; i != e; ++i)
2744 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2745 return false;
2746 for (unsigned i = 2; i != 4; ++i)
2747 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2748 return false;
2749 return true;
2750}
2751
2752/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002753/// is promoted to a vector. It also returns the LoadSDNode by reference if
2754/// required.
2755static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00002756 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2757 return false;
2758 N = N->getOperand(0).getNode();
2759 if (!ISD::isNON_EXTLoad(N))
2760 return false;
2761 if (LD)
2762 *LD = cast<LoadSDNode>(N);
2763 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002764}
2765
2766/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2767/// match movlp{s|d}. The lower half elements should come from lower half of
2768/// V1 (and in order), and the upper half elements should come from the upper
2769/// half of V2 (and in order). And since V1 will become the source of the
2770/// MOVLP, it must be either a vector load or a scalar load to vector.
2771static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2772 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2773 return false;
2774 // Is V2 is a vector load, don't do this transformation. We will try to use
2775 // load folding shufps op.
2776 if (ISD::isNON_EXTLoad(V2))
2777 return false;
2778
2779 unsigned NumElems = Mask->getNumOperands();
2780 if (NumElems != 2 && NumElems != 4)
2781 return false;
2782 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2783 if (!isUndefOrEqual(Mask->getOperand(i), i))
2784 return false;
2785 for (unsigned i = NumElems/2; i != NumElems; ++i)
2786 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2787 return false;
2788 return true;
2789}
2790
2791/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2792/// all the same.
2793static bool isSplatVector(SDNode *N) {
2794 if (N->getOpcode() != ISD::BUILD_VECTOR)
2795 return false;
2796
Dan Gohman8181bd12008-07-27 21:46:04 +00002797 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002798 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2799 if (N->getOperand(i) != SplatValue)
2800 return false;
2801 return true;
2802}
2803
2804/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2805/// to an undef.
2806static bool isUndefShuffle(SDNode *N) {
2807 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2808 return false;
2809
Dan Gohman8181bd12008-07-27 21:46:04 +00002810 SDValue V1 = N->getOperand(0);
2811 SDValue V2 = N->getOperand(1);
2812 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002813 unsigned NumElems = Mask.getNumOperands();
2814 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002815 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002816 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002817 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002818 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2819 return false;
2820 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2821 return false;
2822 }
2823 }
2824 return true;
2825}
2826
2827/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2828/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002829static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002830 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002831 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002832 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002833 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002834}
2835
2836/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2837/// to an zero vector.
2838static bool isZeroShuffle(SDNode *N) {
2839 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2840 return false;
2841
Dan Gohman8181bd12008-07-27 21:46:04 +00002842 SDValue V1 = N->getOperand(0);
2843 SDValue V2 = N->getOperand(1);
2844 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002845 unsigned NumElems = Mask.getNumOperands();
2846 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002847 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002848 if (Arg.getOpcode() == ISD::UNDEF)
2849 continue;
2850
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002851 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002852 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002853 unsigned Opc = V1.getNode()->getOpcode();
2854 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002855 continue;
2856 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002857 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002858 return false;
2859 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002860 unsigned Opc = V2.getNode()->getOpcode();
2861 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002862 continue;
2863 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002864 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002865 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002866 }
2867 }
2868 return true;
2869}
2870
2871/// getZeroVector - Returns a vector of specified type with all zero elements.
2872///
Dan Gohman8181bd12008-07-27 21:46:04 +00002873static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002874 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002875
2876 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2877 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002878 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002879 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002880 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002881 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002882 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002883 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002884 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002885 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002886 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng8c590372008-05-15 08:39:06 +00002887 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2888 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002889 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890}
2891
Chris Lattnere6aa3862007-11-25 00:24:49 +00002892/// getOnesVector - Returns a vector of specified type with all bits set.
2893///
Dan Gohman8181bd12008-07-27 21:46:04 +00002894static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002895 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002896
2897 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2898 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002899 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2900 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002901 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002902 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2903 else // SSE
2904 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2905 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2906}
2907
2908
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002909/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2910/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002911static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002912 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2913
2914 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002915 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916 unsigned NumElems = Mask.getNumOperands();
2917 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002918 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002919 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002920 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921 if (Val > NumElems) {
2922 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2923 Changed = true;
2924 }
2925 }
2926 MaskVec.push_back(Arg);
2927 }
2928
2929 if (Changed)
2930 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2931 &MaskVec[0], MaskVec.size());
2932 return Mask;
2933}
2934
2935/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2936/// operation of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002937static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002938 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2939 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002940
Dan Gohman8181bd12008-07-27 21:46:04 +00002941 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002942 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2943 for (unsigned i = 1; i != NumElems; ++i)
2944 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2945 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2946}
2947
2948/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2949/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002950static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002951 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2952 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002953 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002954 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2955 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2956 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2957 }
2958 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2959}
2960
2961/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2962/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002963static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002964 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2965 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002966 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00002967 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002968 for (unsigned i = 0; i != Half; ++i) {
2969 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2970 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2971 }
2972 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2973}
2974
Chris Lattner2d91b962008-03-09 01:05:04 +00002975/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2976/// element #0 of a vector with the specified index, leaving the rest of the
2977/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00002978static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Chris Lattner2d91b962008-03-09 01:05:04 +00002979 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002980 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2981 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002982 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00002983 // Element #0 of the result gets the elt we are replacing.
2984 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2985 for (unsigned i = 1; i != NumElems; ++i)
2986 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2987 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2988}
2989
Evan Chengbf8b2c52008-04-05 00:30:36 +00002990/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00002991static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002992 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2993 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002994 if (PVT == VT)
2995 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00002996 SDValue V1 = Op.getOperand(0);
2997 SDValue Mask = Op.getOperand(2);
Mon P Wang532c9632008-12-23 04:03:27 +00002998 unsigned MaskNumElems = Mask.getNumOperands();
2999 unsigned NumElems = MaskNumElems;
Evan Chengbf8b2c52008-04-05 00:30:36 +00003000 // Special handling of v4f32 -> v4i32.
3001 if (VT != MVT::v4f32) {
Mon P Wang532c9632008-12-23 04:03:27 +00003002 // Find which element we want to splat.
3003 SDNode* EltNoNode = getSplatMaskEltNo(Mask.getNode()).getNode();
3004 unsigned EltNo = cast<ConstantSDNode>(EltNoNode)->getZExtValue();
3005 // unpack elements to the correct location
Evan Chengbf8b2c52008-04-05 00:30:36 +00003006 while (NumElems > 4) {
Mon P Wang532c9632008-12-23 04:03:27 +00003007 if (EltNo < NumElems/2) {
3008 Mask = getUnpacklMask(MaskNumElems, DAG);
3009 } else {
3010 Mask = getUnpackhMask(MaskNumElems, DAG);
3011 EltNo -= NumElems/2;
3012 }
Evan Chengbf8b2c52008-04-05 00:30:36 +00003013 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
3014 NumElems >>= 1;
3015 }
Mon P Wang532c9632008-12-23 04:03:27 +00003016 SDValue Cst = DAG.getConstant(EltNo, MVT::i32);
3017 Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003018 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019
Evan Chengbf8b2c52008-04-05 00:30:36 +00003020 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
Dan Gohman8181bd12008-07-27 21:46:04 +00003021 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
Evan Chengbf8b2c52008-04-05 00:30:36 +00003022 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003023 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
3024}
3025
Evan Chenga2497eb2008-09-25 20:50:48 +00003026/// isVectorLoad - Returns true if the node is a vector load, a scalar
3027/// load that's promoted to vector, or a load bitcasted.
3028static bool isVectorLoad(SDValue Op) {
3029 assert(Op.getValueType().isVector() && "Expected a vector type");
3030 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR ||
3031 Op.getOpcode() == ISD::BIT_CONVERT) {
3032 return isa<LoadSDNode>(Op.getOperand(0));
3033 }
3034 return isa<LoadSDNode>(Op);
3035}
3036
3037
3038/// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64.
3039///
3040static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask,
3041 SelectionDAG &DAG, bool HasSSE3) {
3042 // If we have sse3 and shuffle has more than one use or input is a load, then
3043 // use movddup. Otherwise, use movlhps.
3044 bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1));
3045 MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32;
3046 MVT VT = Op.getValueType();
3047 if (VT == PVT)
3048 return Op;
3049 unsigned NumElems = PVT.getVectorNumElements();
3050 if (NumElems == 2) {
3051 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3052 Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
3053 } else {
3054 assert(NumElems == 4);
3055 SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32);
3056 SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32);
3057 Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst0, Cst1, Cst0, Cst1);
3058 }
3059
3060 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
3061 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
3062 DAG.getNode(ISD::UNDEF, PVT), Mask);
3063 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
3064}
3065
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003066/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003067/// vector of zero or undef vector. This produces a shuffle where the low
3068/// element of V2 is swizzled into the zero/undef vector, landing at element
3069/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003070static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003071 bool isZero, bool HasSSE2,
3072 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003073 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003074 SDValue V1 = isZero
Evan Cheng8c590372008-05-15 08:39:06 +00003075 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00003076 unsigned NumElems = V2.getValueType().getVectorNumElements();
3077 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3078 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003079 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003080 for (unsigned i = 0; i != NumElems; ++i)
3081 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
3082 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
3083 else
3084 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003085 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003086 &MaskVec[0], MaskVec.size());
3087 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3088}
3089
Evan Chengdea99362008-05-29 08:22:04 +00003090/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3091/// a shuffle that is zero.
3092static
Dan Gohman8181bd12008-07-27 21:46:04 +00003093unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00003094 unsigned NumElems, bool Low,
3095 SelectionDAG &DAG) {
3096 unsigned NumZeros = 0;
3097 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003098 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003099 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00003100 if (Idx.getOpcode() == ISD::UNDEF) {
3101 ++NumZeros;
3102 continue;
3103 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003104 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
3105 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003106 ++NumZeros;
3107 else
3108 break;
3109 }
3110 return NumZeros;
3111}
3112
3113/// isVectorShift - Returns true if the shuffle can be implemented as a
3114/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003115static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3116 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003117 unsigned NumElems = Mask.getNumOperands();
3118
3119 isLeft = true;
3120 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3121 if (!NumZeros) {
3122 isLeft = false;
3123 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3124 if (!NumZeros)
3125 return false;
3126 }
3127
3128 bool SeenV1 = false;
3129 bool SeenV2 = false;
3130 for (unsigned i = NumZeros; i < NumElems; ++i) {
3131 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003132 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003133 if (Idx.getOpcode() == ISD::UNDEF)
3134 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003135 unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue();
Evan Chengdea99362008-05-29 08:22:04 +00003136 if (Index < NumElems)
3137 SeenV1 = true;
3138 else {
3139 Index -= NumElems;
3140 SeenV2 = true;
3141 }
3142 if (Index != Val)
3143 return false;
3144 }
3145 if (SeenV1 && SeenV2)
3146 return false;
3147
3148 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3149 ShAmt = NumZeros;
3150 return true;
3151}
3152
3153
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003154/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3155///
Dan Gohman8181bd12008-07-27 21:46:04 +00003156static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003157 unsigned NumNonZero, unsigned NumZero,
3158 SelectionDAG &DAG, TargetLowering &TLI) {
3159 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003160 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003161
Dan Gohman8181bd12008-07-27 21:46:04 +00003162 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003163 bool First = true;
3164 for (unsigned i = 0; i < 16; ++i) {
3165 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3166 if (ThisIsNonZero && First) {
3167 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003168 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003169 else
3170 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3171 First = false;
3172 }
3173
3174 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003175 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003176 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3177 if (LastIsNonZero) {
3178 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3179 }
3180 if (ThisIsNonZero) {
3181 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3182 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3183 ThisElt, DAG.getConstant(8, MVT::i8));
3184 if (LastIsNonZero)
3185 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3186 } else
3187 ThisElt = LastElt;
3188
Gabor Greif1c80d112008-08-28 21:40:38 +00003189 if (ThisElt.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003190 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003191 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003192 }
3193 }
3194
3195 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3196}
3197
3198/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3199///
Dan Gohman8181bd12008-07-27 21:46:04 +00003200static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003201 unsigned NumNonZero, unsigned NumZero,
3202 SelectionDAG &DAG, TargetLowering &TLI) {
3203 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003204 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003205
Dan Gohman8181bd12008-07-27 21:46:04 +00003206 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003207 bool First = true;
3208 for (unsigned i = 0; i < 8; ++i) {
3209 bool isNonZero = (NonZeros & (1 << i)) != 0;
3210 if (isNonZero) {
3211 if (First) {
3212 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003213 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003214 else
3215 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3216 First = false;
3217 }
3218 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003219 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003220 }
3221 }
3222
3223 return V;
3224}
3225
Evan Chengdea99362008-05-29 08:22:04 +00003226/// getVShift - Return a vector logical shift node.
3227///
Dan Gohman8181bd12008-07-27 21:46:04 +00003228static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003229 unsigned NumBits, SelectionDAG &DAG,
3230 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003231 bool isMMX = VT.getSizeInBits() == 64;
3232 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003233 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3234 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3235 return DAG.getNode(ISD::BIT_CONVERT, VT,
3236 DAG.getNode(Opc, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003237 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003238}
3239
Dan Gohman8181bd12008-07-27 21:46:04 +00003240SDValue
3241X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003242 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003243 if (ISD::isBuildVectorAllZeros(Op.getNode())
3244 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003245 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3246 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3247 // eliminated on x86-32 hosts.
3248 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3249 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003250
Gabor Greif1c80d112008-08-28 21:40:38 +00003251 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003252 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003253 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003254 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003255
Duncan Sands92c43912008-06-06 12:08:01 +00003256 MVT VT = Op.getValueType();
3257 MVT EVT = VT.getVectorElementType();
3258 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003259
3260 unsigned NumElems = Op.getNumOperands();
3261 unsigned NumZero = 0;
3262 unsigned NumNonZero = 0;
3263 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003264 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003265 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003266 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003267 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003268 if (Elt.getOpcode() == ISD::UNDEF)
3269 continue;
3270 Values.insert(Elt);
3271 if (Elt.getOpcode() != ISD::Constant &&
3272 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003273 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003274 if (isZeroNode(Elt))
3275 NumZero++;
3276 else {
3277 NonZeros |= (1 << i);
3278 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003279 }
3280 }
3281
3282 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003283 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3284 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003285 }
3286
Chris Lattner66a4dda2008-03-09 05:42:06 +00003287 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003288 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003289 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003290 SDValue Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003291
Chris Lattner2d91b962008-03-09 01:05:04 +00003292 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3293 // the value are obviously zero, truncate the value to i32 and do the
3294 // insertion that way. Only do this if the value is non-constant or if the
3295 // value is a constant being inserted into element 0. It is cheaper to do
3296 // a constant pool load than it is to do a movd + shuffle.
3297 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3298 (!IsAllConstants || Idx == 0)) {
3299 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3300 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003301 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3302 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003303
3304 // Truncate the value (which may itself be a constant) to i32, and
3305 // convert it to a vector with movd (S2V+shuffle to zero extend).
3306 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3307 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003308 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3309 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003310
3311 // Now we have our 32-bit value zero extended in the low element of
3312 // a vector. If Idx != 0, swizzle it into place.
3313 if (Idx != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003314 SDValue Ops[] = {
Chris Lattner2d91b962008-03-09 01:05:04 +00003315 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3316 getSwapEltZeroMask(VecElts, Idx, DAG)
3317 };
3318 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3319 }
3320 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3321 }
3322 }
3323
Chris Lattnerac914892008-03-08 22:59:52 +00003324 // If we have a constant or non-constant insertion into the low element of
3325 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3326 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3327 // depending on what the source datatype is. Because we can only get here
3328 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3329 if (Idx == 0 &&
3330 // Don't do this for i64 values on x86-32.
3331 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003332 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003333 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003334 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3335 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003336 }
Evan Chengdea99362008-05-29 08:22:04 +00003337
3338 // Is it a vector logical left shift?
3339 if (NumElems == 2 && Idx == 1 &&
3340 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003341 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003342 return getVShift(true, VT,
3343 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3344 NumBits/2, DAG, *this);
3345 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003346
3347 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003348 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003349
Chris Lattnerac914892008-03-08 22:59:52 +00003350 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3351 // is a non-constant being inserted into an element other than the low one,
3352 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3353 // movd/movss) to move this into the low element, then shuffle it into
3354 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003355 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003356 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3357
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003358 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003359 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3360 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003361 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3362 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003363 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003364 for (unsigned i = 0; i < NumElems; i++)
3365 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003366 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003367 &MaskVec[0], MaskVec.size());
3368 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3369 DAG.getNode(ISD::UNDEF, VT), Mask);
3370 }
3371 }
3372
Chris Lattner66a4dda2008-03-09 05:42:06 +00003373 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3374 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003375 return SDValue();
Chris Lattner66a4dda2008-03-09 05:42:06 +00003376
Dan Gohman21463242007-07-24 22:55:08 +00003377 // A vector full of immediates; various special cases are already
3378 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003379 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003380 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003381
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003382 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003383 if (EVTBits == 64) {
3384 if (NumNonZero == 1) {
3385 // One half is zero or undef.
3386 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003387 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003388 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003389 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3390 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003391 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003392 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003393 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003394
3395 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3396 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003397 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003398 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003399 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003400 }
3401
3402 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003403 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003404 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003405 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003406 }
3407
3408 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003409 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003410 V.resize(NumElems);
3411 if (NumElems == 4 && NumZero > 0) {
3412 for (unsigned i = 0; i < 4; ++i) {
3413 bool isZero = !(NonZeros & (1 << i));
3414 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003415 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003416 else
3417 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3418 }
3419
3420 for (unsigned i = 0; i < 2; ++i) {
3421 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3422 default: break;
3423 case 0:
3424 V[i] = V[i*2]; // Must be a zero vector.
3425 break;
3426 case 1:
3427 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3428 getMOVLMask(NumElems, DAG));
3429 break;
3430 case 2:
3431 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3432 getMOVLMask(NumElems, DAG));
3433 break;
3434 case 3:
3435 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3436 getUnpacklMask(NumElems, DAG));
3437 break;
3438 }
3439 }
3440
Duncan Sands92c43912008-06-06 12:08:01 +00003441 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3442 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003443 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003444 bool Reverse = (NonZeros & 0x3) == 2;
3445 for (unsigned i = 0; i < 2; ++i)
3446 if (Reverse)
3447 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3448 else
3449 MaskVec.push_back(DAG.getConstant(i, EVT));
3450 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3451 for (unsigned i = 0; i < 2; ++i)
3452 if (Reverse)
3453 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3454 else
3455 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003456 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003457 &MaskVec[0], MaskVec.size());
3458 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3459 }
3460
3461 if (Values.size() > 2) {
3462 // Expand into a number of unpckl*.
3463 // e.g. for v4f32
3464 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3465 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3466 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohman8181bd12008-07-27 21:46:04 +00003467 SDValue UnpckMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003468 for (unsigned i = 0; i < NumElems; ++i)
3469 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3470 NumElems >>= 1;
3471 while (NumElems != 0) {
3472 for (unsigned i = 0; i < NumElems; ++i)
3473 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3474 UnpckMask);
3475 NumElems >>= 1;
3476 }
3477 return V[0];
3478 }
3479
Dan Gohman8181bd12008-07-27 21:46:04 +00003480 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003481}
3482
Evan Chengfca29242007-12-07 08:07:39 +00003483static
Dan Gohman8181bd12008-07-27 21:46:04 +00003484SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003485 SDValue PermMask, SelectionDAG &DAG,
3486 TargetLowering &TLI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003487 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003488 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3489 MVT MaskEVT = MaskVT.getVectorElementType();
3490 MVT PtrVT = TLI.getPointerTy();
Gabor Greif1c80d112008-08-28 21:40:38 +00003491 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3492 PermMask.getNode()->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003493
3494 // First record which half of which vector the low elements come from.
3495 SmallVector<unsigned, 4> LowQuad(4);
3496 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003497 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003498 if (Elt.getOpcode() == ISD::UNDEF)
3499 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003500 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003501 int QuadIdx = EltIdx / 4;
3502 ++LowQuad[QuadIdx];
3503 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003504
Evan Cheng75184a92007-12-11 01:46:18 +00003505 int BestLowQuad = -1;
3506 unsigned MaxQuad = 1;
3507 for (unsigned i = 0; i < 4; ++i) {
3508 if (LowQuad[i] > MaxQuad) {
3509 BestLowQuad = i;
3510 MaxQuad = LowQuad[i];
3511 }
Evan Chengfca29242007-12-07 08:07:39 +00003512 }
3513
Evan Cheng75184a92007-12-11 01:46:18 +00003514 // Record which half of which vector the high elements come from.
3515 SmallVector<unsigned, 4> HighQuad(4);
3516 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003517 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003518 if (Elt.getOpcode() == ISD::UNDEF)
3519 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003520 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003521 int QuadIdx = EltIdx / 4;
3522 ++HighQuad[QuadIdx];
3523 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003524
Evan Cheng75184a92007-12-11 01:46:18 +00003525 int BestHighQuad = -1;
3526 MaxQuad = 1;
3527 for (unsigned i = 0; i < 4; ++i) {
3528 if (HighQuad[i] > MaxQuad) {
3529 BestHighQuad = i;
3530 MaxQuad = HighQuad[i];
3531 }
3532 }
3533
3534 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3535 if (BestLowQuad != -1 || BestHighQuad != -1) {
3536 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003537 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003538
Evan Cheng75184a92007-12-11 01:46:18 +00003539 if (BestLowQuad != -1)
3540 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3541 else
3542 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003543
Evan Cheng75184a92007-12-11 01:46:18 +00003544 if (BestHighQuad != -1)
3545 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3546 else
3547 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003548
Dan Gohman8181bd12008-07-27 21:46:04 +00003549 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
Evan Cheng75184a92007-12-11 01:46:18 +00003550 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3551 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3552 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3553 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3554
3555 // Now sort high and low parts separately.
3556 BitVector InOrder(8);
3557 if (BestLowQuad != -1) {
3558 // Sort lower half in order using PSHUFLW.
3559 MaskVec.clear();
3560 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003561
Evan Cheng75184a92007-12-11 01:46:18 +00003562 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003563 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003564 if (Elt.getOpcode() == ISD::UNDEF) {
3565 MaskVec.push_back(Elt);
3566 InOrder.set(i);
3567 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003568 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003569 if (EltIdx != i)
3570 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003571
Evan Cheng75184a92007-12-11 01:46:18 +00003572 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003573
Evan Cheng75184a92007-12-11 01:46:18 +00003574 // If this element is in the right place after this shuffle, then
3575 // remember it.
3576 if ((int)(EltIdx / 4) == BestLowQuad)
3577 InOrder.set(i);
3578 }
3579 }
3580 if (AnyOutOrder) {
3581 for (unsigned i = 4; i != 8; ++i)
3582 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003583 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003584 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3585 }
3586 }
3587
3588 if (BestHighQuad != -1) {
3589 // Sort high half in order using PSHUFHW if possible.
3590 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003591
Evan Cheng75184a92007-12-11 01:46:18 +00003592 for (unsigned i = 0; i != 4; ++i)
3593 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003594
Evan Cheng75184a92007-12-11 01:46:18 +00003595 bool AnyOutOrder = false;
3596 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003597 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003598 if (Elt.getOpcode() == ISD::UNDEF) {
3599 MaskVec.push_back(Elt);
3600 InOrder.set(i);
3601 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003602 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003603 if (EltIdx != i)
3604 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003605
Evan Cheng75184a92007-12-11 01:46:18 +00003606 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003607
Evan Cheng75184a92007-12-11 01:46:18 +00003608 // If this element is in the right place after this shuffle, then
3609 // remember it.
3610 if ((int)(EltIdx / 4) == BestHighQuad)
3611 InOrder.set(i);
3612 }
3613 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003614
Evan Cheng75184a92007-12-11 01:46:18 +00003615 if (AnyOutOrder) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003616 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003617 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3618 }
3619 }
3620
3621 // The other elements are put in the right place using pextrw and pinsrw.
3622 for (unsigned i = 0; i != 8; ++i) {
3623 if (InOrder[i])
3624 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003625 SDValue Elt = MaskElts[i];
Bill Wendling49bd4db2008-08-21 22:36:36 +00003626 if (Elt.getOpcode() == ISD::UNDEF)
3627 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003628 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003629 SDValue ExtOp = (EltIdx < 8)
Evan Cheng75184a92007-12-11 01:46:18 +00003630 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3631 DAG.getConstant(EltIdx, PtrVT))
3632 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3633 DAG.getConstant(EltIdx - 8, PtrVT));
3634 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3635 DAG.getConstant(i, PtrVT));
3636 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003637
Evan Cheng75184a92007-12-11 01:46:18 +00003638 return NewV;
3639 }
3640
Bill Wendling2c7cd592008-08-21 22:35:37 +00003641 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3642 // few as possible. First, let's find out how many elements are already in the
3643 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003644 unsigned V1InOrder = 0;
3645 unsigned V1FromV1 = 0;
3646 unsigned V2InOrder = 0;
3647 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003648 SmallVector<SDValue, 8> V1Elts;
3649 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003650 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003651 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003652 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003653 V1Elts.push_back(Elt);
3654 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003655 ++V1InOrder;
3656 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003657 continue;
3658 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003659 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003660 if (EltIdx == i) {
3661 V1Elts.push_back(Elt);
3662 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3663 ++V1InOrder;
3664 } else if (EltIdx == i+8) {
3665 V1Elts.push_back(Elt);
3666 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3667 ++V2InOrder;
3668 } else if (EltIdx < 8) {
3669 V1Elts.push_back(Elt);
Mon P Wang532c9632008-12-23 04:03:27 +00003670 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003671 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003672 } else {
Mon P Wang532c9632008-12-23 04:03:27 +00003673 V1Elts.push_back(Elt);
Evan Cheng75184a92007-12-11 01:46:18 +00003674 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3675 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003676 }
3677 }
3678
3679 if (V2InOrder > V1InOrder) {
3680 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3681 std::swap(V1, V2);
3682 std::swap(V1Elts, V2Elts);
3683 std::swap(V1FromV1, V2FromV2);
3684 }
3685
Evan Cheng75184a92007-12-11 01:46:18 +00003686 if ((V1FromV1 + V1InOrder) != 8) {
3687 // Some elements are from V2.
3688 if (V1FromV1) {
3689 // If there are elements that are from V1 but out of place,
3690 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003691 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003692 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003693 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003694 if (Elt.getOpcode() == ISD::UNDEF) {
3695 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3696 continue;
3697 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003698 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003699 if (EltIdx >= 8)
3700 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3701 else
3702 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3703 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003704 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003705 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003706 }
Evan Cheng75184a92007-12-11 01:46:18 +00003707
3708 NewV = V1;
3709 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003710 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003711 if (Elt.getOpcode() == ISD::UNDEF)
3712 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003713 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003714 if (EltIdx < 8)
3715 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003716 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003717 DAG.getConstant(EltIdx - 8, PtrVT));
3718 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3719 DAG.getConstant(i, PtrVT));
3720 }
3721 return NewV;
3722 } else {
3723 // All elements are from V1.
3724 NewV = V1;
3725 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003726 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003727 if (Elt.getOpcode() == ISD::UNDEF)
3728 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003729 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003730 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003731 DAG.getConstant(EltIdx, PtrVT));
3732 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3733 DAG.getConstant(i, PtrVT));
3734 }
3735 return NewV;
3736 }
3737}
3738
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003739/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3740/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3741/// done when every pair / quad of shuffle mask elements point to elements in
3742/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003743/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3744static
Dan Gohman8181bd12008-07-27 21:46:04 +00003745SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003746 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003747 SDValue PermMask, SelectionDAG &DAG,
Evan Cheng75184a92007-12-11 01:46:18 +00003748 TargetLowering &TLI) {
3749 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003750 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003751 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003752 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003753 MVT NewVT = MaskVT;
3754 switch (VT.getSimpleVT()) {
3755 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003756 case MVT::v4f32: NewVT = MVT::v2f64; break;
3757 case MVT::v4i32: NewVT = MVT::v2i64; break;
3758 case MVT::v8i16: NewVT = MVT::v4i32; break;
3759 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003760 }
3761
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003762 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003763 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003764 NewVT = MVT::v2i64;
3765 else
3766 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003767 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003768 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003769 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003770 for (unsigned i = 0; i < NumElems; i += Scale) {
3771 unsigned StartIdx = ~0U;
3772 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003773 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003774 if (Elt.getOpcode() == ISD::UNDEF)
3775 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003776 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003777 if (StartIdx == ~0U)
3778 StartIdx = EltIdx - (EltIdx % Scale);
3779 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003780 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003781 }
3782 if (StartIdx == ~0U)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003783 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003784 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003785 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003786 }
3787
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003788 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3789 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3790 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3791 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3792 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003793}
3794
Evan Chenge9b9c672008-05-09 21:53:03 +00003795/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003796///
Dan Gohman8181bd12008-07-27 21:46:04 +00003797static SDValue getVZextMovL(MVT VT, MVT OpVT,
3798 SDValue SrcOp, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003799 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003800 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3801 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003802 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003803 LD = dyn_cast<LoadSDNode>(SrcOp);
3804 if (!LD) {
3805 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3806 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003807 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003808 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3809 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3810 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3811 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3812 // PR2108
3813 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3814 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003815 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003816 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003817 SrcOp.getOperand(0)
3818 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003819 }
3820 }
3821 }
3822
3823 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003824 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003825 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3826}
3827
Evan Chengf50554e2008-07-22 21:13:36 +00003828/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3829/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003830static SDValue
3831LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
3832 SDValue PermMask, MVT VT, SelectionDAG &DAG) {
Evan Chengf50554e2008-07-22 21:13:36 +00003833 MVT MaskVT = PermMask.getValueType();
3834 MVT MaskEVT = MaskVT.getVectorElementType();
3835 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00003836 Locs.resize(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00003837 SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003838 unsigned NumHi = 0;
3839 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003840 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003841 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003842 if (Elt.getOpcode() == ISD::UNDEF) {
3843 Locs[i] = std::make_pair(-1, -1);
3844 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003845 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003846 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003847 if (Val < 4) {
3848 Locs[i] = std::make_pair(0, NumLo);
3849 Mask1[NumLo] = Elt;
3850 NumLo++;
3851 } else {
3852 Locs[i] = std::make_pair(1, NumHi);
3853 if (2+NumHi < 4)
3854 Mask1[2+NumHi] = Elt;
3855 NumHi++;
3856 }
3857 }
3858 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003859
Evan Chengf50554e2008-07-22 21:13:36 +00003860 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003861 // If no more than two elements come from either vector. This can be
3862 // implemented with two shuffles. First shuffle gather the elements.
3863 // The second shuffle, which takes the first shuffle as both of its
3864 // vector operands, put the elements into the right order.
Evan Chengf50554e2008-07-22 21:13:36 +00003865 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3866 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3867 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003868
Dan Gohman8181bd12008-07-27 21:46:04 +00003869 SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003870 for (unsigned i = 0; i != 4; ++i) {
3871 if (Locs[i].first == -1)
3872 continue;
3873 else {
3874 unsigned Idx = (i < 2) ? 0 : 4;
3875 Idx += Locs[i].first * 2 + Locs[i].second;
3876 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3877 }
3878 }
3879
3880 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3881 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3882 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003883 } else if (NumLo == 3 || NumHi == 3) {
3884 // Otherwise, we must have three elements from one vector, call it X, and
3885 // one element from the other, call it Y. First, use a shufps to build an
3886 // intermediate vector with the one element from Y and the element from X
3887 // that will be in the same half in the final destination (the indexes don't
3888 // matter). Then, use a shufps to build the final vector, taking the half
3889 // containing the element from Y from the intermediate, and the other half
3890 // from X.
3891 if (NumHi == 3) {
3892 // Normalize it so the 3 elements come from V1.
3893 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3894 std::swap(V1, V2);
3895 }
3896
3897 // Find the element from V2.
3898 unsigned HiIndex;
3899 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003900 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003901 if (Elt.getOpcode() == ISD::UNDEF)
3902 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003903 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng3cae0332008-07-23 00:22:17 +00003904 if (Val >= 4)
3905 break;
3906 }
3907
3908 Mask1[0] = PermMask.getOperand(HiIndex);
3909 Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT);
3910 Mask1[2] = PermMask.getOperand(HiIndex^1);
3911 Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT);
3912 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3913 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3914
3915 if (HiIndex >= 2) {
3916 Mask1[0] = PermMask.getOperand(0);
3917 Mask1[1] = PermMask.getOperand(1);
3918 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
3919 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
3920 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3921 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3922 } else {
3923 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
3924 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
3925 Mask1[2] = PermMask.getOperand(2);
3926 Mask1[3] = PermMask.getOperand(3);
3927 if (Mask1[2].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003928 Mask1[2] =
3929 DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4,
3930 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003931 if (Mask1[3].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003932 Mask1[3] =
3933 DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4,
3934 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003935 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1,
3936 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3937 }
Evan Chengf50554e2008-07-22 21:13:36 +00003938 }
3939
3940 // Break it into (shuffle shuffle_hi, shuffle_lo).
3941 Locs.clear();
Dan Gohman8181bd12008-07-27 21:46:04 +00003942 SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3943 SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3944 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00003945 unsigned MaskIdx = 0;
3946 unsigned LoIdx = 0;
3947 unsigned HiIdx = 2;
3948 for (unsigned i = 0; i != 4; ++i) {
3949 if (i == 2) {
3950 MaskPtr = &HiMask;
3951 MaskIdx = 1;
3952 LoIdx = 0;
3953 HiIdx = 2;
3954 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003955 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003956 if (Elt.getOpcode() == ISD::UNDEF) {
3957 Locs[i] = std::make_pair(-1, -1);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003958 } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00003959 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3960 (*MaskPtr)[LoIdx] = Elt;
3961 LoIdx++;
3962 } else {
3963 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3964 (*MaskPtr)[HiIdx] = Elt;
3965 HiIdx++;
3966 }
3967 }
3968
Dan Gohman8181bd12008-07-27 21:46:04 +00003969 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003970 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3971 &LoMask[0], LoMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003972 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003973 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3974 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003975 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00003976 for (unsigned i = 0; i != 4; ++i) {
3977 if (Locs[i].first == -1) {
3978 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3979 } else {
3980 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
3981 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3982 }
3983 }
3984 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3985 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3986 &MaskOps[0], MaskOps.size()));
3987}
3988
Dan Gohman8181bd12008-07-27 21:46:04 +00003989SDValue
3990X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
3991 SDValue V1 = Op.getOperand(0);
3992 SDValue V2 = Op.getOperand(1);
3993 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003994 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003995 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003996 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003997 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3998 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3999 bool V1IsSplat = false;
4000 bool V2IsSplat = false;
4001
Gabor Greif1c80d112008-08-28 21:40:38 +00004002 if (isUndefShuffle(Op.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004003 return DAG.getNode(ISD::UNDEF, VT);
4004
Gabor Greif1c80d112008-08-28 21:40:38 +00004005 if (isZeroShuffle(Op.getNode()))
Evan Cheng8c590372008-05-15 08:39:06 +00004006 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004007
Gabor Greif1c80d112008-08-28 21:40:38 +00004008 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004009 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00004010 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004011 return V2;
4012
Evan Chengae6c9212008-09-25 23:35:16 +00004013 // Canonicalize movddup shuffles.
4014 if (V2IsUndef && Subtarget->hasSSE2() &&
Evan Chengbdd9d9f2008-10-06 21:13:08 +00004015 VT.getSizeInBits() == 128 &&
Evan Chengae6c9212008-09-25 23:35:16 +00004016 X86::isMOVDDUPMask(PermMask.getNode()))
4017 return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3());
4018
Gabor Greif1c80d112008-08-28 21:40:38 +00004019 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004020 if (isMMX || NumElems < 4) return Op;
4021 // Promote it to a v4{if}32 splat.
4022 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004023 }
4024
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004025 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4026 // do it!
4027 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004028 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004029 if (NewOp.getNode())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004030 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
4031 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4032 // FIXME: Figure out a cleaner way to do this.
4033 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004034 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004035 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00004036 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004037 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004038 SDValue NewV1 = NewOp.getOperand(0);
4039 SDValue NewV2 = NewOp.getOperand(1);
4040 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00004041 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004042 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00004043 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004044 }
4045 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004046 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004047 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00004048 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004049 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004050 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00004051 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004052 }
4053 }
4054
Evan Chengdea99362008-05-29 08:22:04 +00004055 // Check if this can be converted into a logical shift.
4056 bool isLeft = false;
4057 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004058 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00004059 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
4060 if (isShift && ShVal.hasOneUse()) {
4061 // If the shifted value has multiple uses, it may be cheaper to use
4062 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00004063 MVT EVT = VT.getVectorElementType();
4064 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00004065 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
4066 }
4067
Gabor Greif1c80d112008-08-28 21:40:38 +00004068 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004069 if (V1IsUndef)
4070 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004071 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004072 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004073 if (!isMMX)
4074 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004075 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004076
Gabor Greif1c80d112008-08-28 21:40:38 +00004077 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
4078 X86::isMOVSLDUPMask(PermMask.getNode()) ||
4079 X86::isMOVHLPSMask(PermMask.getNode()) ||
4080 X86::isMOVHPMask(PermMask.getNode()) ||
4081 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004082 return Op;
4083
Gabor Greif1c80d112008-08-28 21:40:38 +00004084 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
4085 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004086 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4087
Evan Chengdea99362008-05-29 08:22:04 +00004088 if (isShift) {
4089 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00004090 MVT EVT = VT.getVectorElementType();
4091 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00004092 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
4093 }
4094
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004095 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004096 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4097 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004098 V1IsSplat = isSplatVector(V1.getNode());
4099 V2IsSplat = isSplatVector(V2.getNode());
Chris Lattnere6aa3862007-11-25 00:24:49 +00004100
4101 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004102 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
4103 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4104 std::swap(V1IsSplat, V2IsSplat);
4105 std::swap(V1IsUndef, V2IsUndef);
4106 Commuted = true;
4107 }
4108
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004109 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00004110 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004111 if (V2IsUndef) return V1;
4112 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4113 if (V2IsSplat) {
4114 // V2 is a splat, so the mask may be malformed. That is, it may point
4115 // to any V2 element. The instruction selectior won't like this. Get
4116 // a corrected mask and commute to form a proper MOVS{S|D}.
Dan Gohman8181bd12008-07-27 21:46:04 +00004117 SDValue NewMask = getMOVLMask(NumElems, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004118 if (NewMask.getNode() != PermMask.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004119 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4120 }
4121 return Op;
4122 }
4123
Gabor Greif1c80d112008-08-28 21:40:38 +00004124 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4125 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4126 X86::isUNPCKLMask(PermMask.getNode()) ||
4127 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004128 return Op;
4129
4130 if (V2IsSplat) {
4131 // Normalize mask so all entries that point to V2 points to its first
4132 // element then try to match unpck{h|l} again. If match, return a
4133 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004134 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004135 if (NewMask.getNode() != PermMask.getNode()) {
4136 if (X86::isUNPCKLMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004137 SDValue NewMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004138 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Gabor Greif1c80d112008-08-28 21:40:38 +00004139 } else if (X86::isUNPCKHMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004140 SDValue NewMask = getUnpackhMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004141 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4142 }
4143 }
4144 }
4145
4146 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004147 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004148 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4149
4150 if (Commuted) {
4151 // Commute is back and try unpck* again.
4152 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004153 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4154 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4155 X86::isUNPCKLMask(PermMask.getNode()) ||
4156 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004157 return Op;
4158 }
4159
Evan Chengbf8b2c52008-04-05 00:30:36 +00004160 // Try PSHUF* first, then SHUFP*.
4161 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4162 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004163 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004164 if (V2.getOpcode() != ISD::UNDEF)
4165 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
4166 DAG.getNode(ISD::UNDEF, VT), PermMask);
4167 return Op;
4168 }
4169
4170 if (!isMMX) {
4171 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004172 (X86::isPSHUFDMask(PermMask.getNode()) ||
4173 X86::isPSHUFHWMask(PermMask.getNode()) ||
4174 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004175 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004176 if (VT == MVT::v4f32) {
4177 RVT = MVT::v4i32;
4178 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
4179 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
4180 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4181 } else if (V2.getOpcode() != ISD::UNDEF)
4182 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
4183 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4184 if (RVT != VT)
4185 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004186 return Op;
4187 }
4188
Evan Chengbf8b2c52008-04-05 00:30:36 +00004189 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004190 if (X86::isSHUFPMask(PermMask.getNode()) ||
4191 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004192 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004193 }
4194
Evan Cheng75184a92007-12-11 01:46:18 +00004195 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4196 if (VT == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004197 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004198 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004199 return NewOp;
4200 }
4201
Evan Chengf50554e2008-07-22 21:13:36 +00004202 // Handle all 4 wide cases with a number of shuffles except for MMX.
4203 if (NumElems == 4 && !isMMX)
4204 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004205
Dan Gohman8181bd12008-07-27 21:46:04 +00004206 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004207}
4208
Dan Gohman8181bd12008-07-27 21:46:04 +00004209SDValue
4210X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004211 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004212 MVT VT = Op.getValueType();
4213 if (VT.getSizeInBits() == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004214 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004215 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004216 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004217 DAG.getValueType(VT));
4218 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004219 } else if (VT.getSizeInBits() == 16) {
Evan Chengf9393b32009-01-02 05:29:08 +00004220 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4221 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4222 if (Idx == 0)
4223 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4224 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4225 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32,
4226 Op.getOperand(0)),
4227 Op.getOperand(1)));
Dan Gohman8181bd12008-07-27 21:46:04 +00004228 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004229 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004230 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004231 DAG.getValueType(VT));
4232 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004233 } else if (VT == MVT::f32) {
4234 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4235 // the result back to FR32 register. It's only worth matching if the
Dan Gohman9fdd0142008-10-31 00:57:24 +00004236 // result has a single use which is a store or a bitcast to i32. And in
4237 // the case of a store, it's not worth it if the index is a constant 0,
4238 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng6c249332008-03-24 21:52:23 +00004239 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004240 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004241 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman9fdd0142008-10-31 00:57:24 +00004242 if ((User->getOpcode() != ISD::STORE ||
4243 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4244 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman788db592008-04-16 02:32:24 +00004245 (User->getOpcode() != ISD::BIT_CONVERT ||
4246 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004247 return SDValue();
4248 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
Evan Cheng6c249332008-03-24 21:52:23 +00004249 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
4250 Op.getOperand(1));
4251 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Mon P Wangac2a3c52009-01-15 21:10:20 +00004252 } else if (VT == MVT::i32) {
4253 // ExtractPS works with constant index.
4254 if (isa<ConstantSDNode>(Op.getOperand(1)))
4255 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004256 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004257 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004258}
4259
4260
Dan Gohman8181bd12008-07-27 21:46:04 +00004261SDValue
4262X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004263 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004264 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004265
Evan Cheng6c249332008-03-24 21:52:23 +00004266 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004267 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004268 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004269 return Res;
4270 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004271
Duncan Sands92c43912008-06-06 12:08:01 +00004272 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004273 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004274 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004275 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004276 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004277 if (Idx == 0)
4278 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4279 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4280 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4281 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004282 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004283 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004284 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004285 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004286 SDValue Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004287 DAG.getValueType(VT));
4288 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004289 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004290 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004291 if (Idx == 0)
4292 return Op;
4293 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004294 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004295 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004296 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004297 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004298 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004299 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004300 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004301 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004302 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004303 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004304 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004305 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004306 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004307 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4308 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4309 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004310 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004311 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004312 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4313 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4314 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004315 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004316 if (Idx == 0)
4317 return Op;
4318
4319 // UNPCKHPD the element to the lowest double word, then movsd.
4320 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4321 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004322 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004323 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004324 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004325 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004326 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004327 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004328 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004329 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004330 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4331 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4332 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004333 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004334 }
4335
Dan Gohman8181bd12008-07-27 21:46:04 +00004336 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004337}
4338
Dan Gohman8181bd12008-07-27 21:46:04 +00004339SDValue
4340X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004341 MVT VT = Op.getValueType();
4342 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004343
Dan Gohman8181bd12008-07-27 21:46:04 +00004344 SDValue N0 = Op.getOperand(0);
4345 SDValue N1 = Op.getOperand(1);
4346 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004347
Dan Gohman5a7af042008-08-14 22:53:18 +00004348 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4349 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004350 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004351 : X86ISD::PINSRW;
4352 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4353 // argument.
4354 if (N1.getValueType() != MVT::i32)
4355 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4356 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004357 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Nate Begemand77e59e2008-02-11 04:19:36 +00004358 return DAG.getNode(Opc, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004359 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004360 // Bits [7:6] of the constant are the source select. This will always be
4361 // zero here. The DAG Combiner may combine an extract_elt index into these
4362 // bits. For example (insert (extract, 3), 2) could be matched by putting
4363 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4364 // Bits [5:4] of the constant are the destination select. This is the
4365 // value of the incoming immediate.
4366 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4367 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004368 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Nate Begemand77e59e2008-02-11 04:19:36 +00004369 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
Mon P Wangac2a3c52009-01-15 21:10:20 +00004370 } else if (EVT == MVT::i32) {
4371 // InsertPS works with constant index.
4372 if (isa<ConstantSDNode>(N2))
4373 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004374 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004375 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004376}
4377
Dan Gohman8181bd12008-07-27 21:46:04 +00004378SDValue
4379X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004380 MVT VT = Op.getValueType();
4381 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004382
4383 if (Subtarget->hasSSE41())
4384 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4385
Evan Chenge12a7eb2007-12-12 07:55:34 +00004386 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004387 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004388
Dan Gohman8181bd12008-07-27 21:46:04 +00004389 SDValue N0 = Op.getOperand(0);
4390 SDValue N1 = Op.getOperand(1);
4391 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004392
Duncan Sands92c43912008-06-06 12:08:01 +00004393 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004394 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4395 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004396 if (N1.getValueType() != MVT::i32)
4397 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4398 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004399 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004400 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004401 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004402 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004403}
4404
Dan Gohman8181bd12008-07-27 21:46:04 +00004405SDValue
4406X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng759fe022008-07-22 18:39:19 +00004407 if (Op.getValueType() == MVT::v2f32)
4408 return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32,
4409 DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32,
4410 DAG.getNode(ISD::BIT_CONVERT, MVT::i32,
4411 Op.getOperand(0))));
4412
Dan Gohman8181bd12008-07-27 21:46:04 +00004413 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004414 MVT VT = MVT::v2i32;
4415 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004416 default: break;
4417 case MVT::v16i8:
4418 case MVT::v8i16:
4419 VT = MVT::v4i32;
4420 break;
4421 }
4422 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4423 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004424}
4425
Bill Wendlingfef06052008-09-16 21:48:12 +00004426// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4427// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4428// one of the above mentioned nodes. It has to be wrapped because otherwise
4429// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4430// be used to form addressing mode. These wrapped nodes will be selected
4431// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004432SDValue
4433X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004434 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004435 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004436 getPointerTy(),
4437 CP->getAlignment());
4438 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4439 // With PIC, the address is actually $g + Offset.
4440 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4441 !Subtarget->isPICStyleRIPRel()) {
4442 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4443 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4444 Result);
4445 }
4446
4447 return Result;
4448}
4449
Dan Gohman8181bd12008-07-27 21:46:04 +00004450SDValue
Evan Cheng7f250d62008-09-24 00:05:32 +00004451X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV,
Dan Gohman36322c72008-10-18 02:06:02 +00004452 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00004453 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00004454 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4455 bool ExtraLoadRequired =
4456 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4457
4458 // Create the TargetGlobalAddress node, folding in the constant
4459 // offset if it is legal.
4460 SDValue Result;
Dan Gohman3d5257c2008-10-21 03:38:42 +00004461 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman36322c72008-10-18 02:06:02 +00004462 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4463 Offset = 0;
4464 } else
4465 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004466 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00004467
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004468 // With PIC, the address is actually $g + Offset.
Dan Gohman36322c72008-10-18 02:06:02 +00004469 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004470 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4471 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4472 Result);
4473 }
4474
4475 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4476 // load the value at address GV, not the value of GV itself. This means that
4477 // the GlobalAddress must be in the base or index register of the address, not
4478 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4479 // The same applies for external symbols during PIC codegen
Dan Gohman36322c72008-10-18 02:06:02 +00004480 if (ExtraLoadRequired)
Dan Gohman12a9c082008-02-06 22:27:42 +00004481 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004482 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004483
Dan Gohman36322c72008-10-18 02:06:02 +00004484 // If there was a non-zero offset that we didn't fold, create an explicit
4485 // addition for it.
4486 if (Offset != 0)
4487 Result = DAG.getNode(ISD::ADD, getPointerTy(), Result,
4488 DAG.getConstant(Offset, getPointerTy()));
4489
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004490 return Result;
4491}
4492
Evan Cheng7f250d62008-09-24 00:05:32 +00004493SDValue
4494X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4495 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00004496 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
4497 return LowerGlobalAddress(GV, Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00004498}
4499
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004500// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004501static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004502LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004503 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004504 SDValue InFlag;
4505 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004506 DAG.getNode(X86ISD::GlobalBaseReg,
4507 PtrVT), InFlag);
4508 InFlag = Chain.getValue(1);
4509
4510 // emit leal symbol@TLSGD(,%ebx,1), %eax
4511 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004512 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004513 GA->getValueType(0),
4514 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004515 SDValue Ops[] = { Chain, TGA, InFlag };
4516 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004517 InFlag = Result.getValue(2);
4518 Chain = Result.getValue(1);
4519
4520 // call ___tls_get_addr. This function receives its argument in
4521 // the register EAX.
4522 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4523 InFlag = Chain.getValue(1);
4524
4525 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004526 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004527 DAG.getTargetExternalSymbol("___tls_get_addr",
4528 PtrVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004529 DAG.getRegister(X86::EAX, PtrVT),
4530 DAG.getRegister(X86::EBX, PtrVT),
4531 InFlag };
4532 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4533 InFlag = Chain.getValue(1);
4534
4535 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4536}
4537
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004538// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004539static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004540LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004541 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004542 SDValue InFlag, Chain;
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004543
4544 // emit leaq symbol@TLSGD(%rip), %rdi
4545 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004546 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004547 GA->getValueType(0),
4548 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004549 SDValue Ops[] = { DAG.getEntryNode(), TGA};
4550 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004551 Chain = Result.getValue(1);
4552 InFlag = Result.getValue(2);
4553
aslb204cd52008-08-16 12:58:29 +00004554 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004555 // the register RDI.
4556 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4557 InFlag = Chain.getValue(1);
4558
4559 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004560 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004561 DAG.getTargetExternalSymbol("__tls_get_addr",
4562 PtrVT),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004563 DAG.getRegister(X86::RDI, PtrVT),
4564 InFlag };
4565 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4566 InFlag = Chain.getValue(1);
4567
4568 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4569}
4570
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004571// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4572// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004573static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004574 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004575 // Get the Thread Pointer
Dan Gohman8181bd12008-07-27 21:46:04 +00004576 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004577 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4578 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004579 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004580 GA->getValueType(0),
4581 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004582 SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004583
4584 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004585 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004586 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004587
4588 // The address of the thread local variable is the add of the thread
4589 // pointer with the offset of the variable.
4590 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4591}
4592
Dan Gohman8181bd12008-07-27 21:46:04 +00004593SDValue
4594X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004595 // TODO: implement the "local dynamic" model
4596 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004597 assert(Subtarget->isTargetELF() &&
4598 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004599 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4600 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4601 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004602 if (Subtarget->is64Bit()) {
4603 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4604 } else {
4605 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4606 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4607 else
4608 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4609 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004610}
4611
Dan Gohman8181bd12008-07-27 21:46:04 +00004612SDValue
4613X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Bill Wendlingfef06052008-09-16 21:48:12 +00004614 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4615 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004616 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4617 // With PIC, the address is actually $g + Offset.
4618 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4619 !Subtarget->isPICStyleRIPRel()) {
4620 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4621 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4622 Result);
4623 }
4624
4625 return Result;
4626}
4627
Dan Gohman8181bd12008-07-27 21:46:04 +00004628SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004629 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004630 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004631 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4632 // With PIC, the address is actually $g + Offset.
4633 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4634 !Subtarget->isPICStyleRIPRel()) {
4635 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4636 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4637 Result);
4638 }
4639
4640 return Result;
4641}
4642
Chris Lattner62814a32007-10-17 06:02:13 +00004643/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4644/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004645SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004646 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004647 MVT VT = Op.getValueType();
4648 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004649 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004650 SDValue ShOpLo = Op.getOperand(0);
4651 SDValue ShOpHi = Op.getOperand(1);
4652 SDValue ShAmt = Op.getOperand(2);
4653 SDValue Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004654 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4655 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004656
Dan Gohman8181bd12008-07-27 21:46:04 +00004657 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004658 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004659 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4660 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004661 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004662 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4663 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004664 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004665
Dan Gohman8181bd12008-07-27 21:46:04 +00004666 SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004667 DAG.getConstant(VTBits, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00004668 SDValue Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004669 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004670
Dan Gohman8181bd12008-07-27 21:46:04 +00004671 SDValue Hi, Lo;
4672 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4673 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4674 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004675
Chris Lattner62814a32007-10-17 06:02:13 +00004676 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004677 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4678 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004679 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004680 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4681 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004682 }
4683
Dan Gohman8181bd12008-07-27 21:46:04 +00004684 SDValue Ops[2] = { Lo, Hi };
Duncan Sands698842f2008-07-02 17:40:58 +00004685 return DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004686}
4687
Dan Gohman8181bd12008-07-27 21:46:04 +00004688SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004689 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004690 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004691 "Unknown SINT_TO_FP to lower!");
4692
4693 // These are really Legal; caller falls through into that case.
4694 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004695 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004696 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4697 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004698 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004699
Duncan Sands92c43912008-06-06 12:08:01 +00004700 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004701 MachineFunction &MF = DAG.getMachineFunction();
4702 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004703 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4704 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004705 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004706 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004707
4708 // Build the FILD
4709 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004710 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004711 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004712 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4713 else
4714 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004715 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004716 Ops.push_back(Chain);
4717 Ops.push_back(StackSlot);
4718 Ops.push_back(DAG.getValueType(SrcVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004719 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004720 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004721
Dale Johannesen2fc20782007-09-14 22:26:36 +00004722 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004723 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004724 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004725
4726 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4727 // shouldn't be necessary except that RFP cannot be live across
4728 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4729 MachineFunction &MF = DAG.getMachineFunction();
4730 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004731 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004732 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004733 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004734 Ops.push_back(Chain);
4735 Ops.push_back(Result);
4736 Ops.push_back(StackSlot);
4737 Ops.push_back(DAG.getValueType(Op.getValueType()));
4738 Ops.push_back(InFlag);
4739 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004740 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004741 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004742 }
4743
4744 return Result;
4745}
4746
Dale Johannesena359b8b2008-10-21 20:50:01 +00004747SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
4748 MVT SrcVT = Op.getOperand(0).getValueType();
4749 assert(SrcVT.getSimpleVT() == MVT::i64 && "Unknown UINT_TO_FP to lower!");
4750
4751 // We only handle SSE2 f64 target here; caller can handle the rest.
4752 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
4753 return SDValue();
4754
Dale Johannesenfb019af2008-10-21 23:07:49 +00004755 // This algorithm is not obvious. Here it is in C code, more or less:
4756/*
4757 double uint64_to_double( uint32_t hi, uint32_t lo )
4758 {
4759 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4760 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
4761
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004762 // copy ints to xmm registers
Dale Johannesenfb019af2008-10-21 23:07:49 +00004763 __m128i xh = _mm_cvtsi32_si128( hi );
4764 __m128i xl = _mm_cvtsi32_si128( lo );
4765
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004766 // combine into low half of a single xmm register
Dale Johannesenfb019af2008-10-21 23:07:49 +00004767 __m128i x = _mm_unpacklo_epi32( xh, xl );
4768 __m128d d;
4769 double sd;
4770
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004771 // merge in appropriate exponents to give the integer bits the
Dale Johannesenfb019af2008-10-21 23:07:49 +00004772 // right magnitude
4773 x = _mm_unpacklo_epi32( x, exp );
4774
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004775 // subtract away the biases to deal with the IEEE-754 double precision
4776 // implicit 1
Dale Johannesenfb019af2008-10-21 23:07:49 +00004777 d = _mm_sub_pd( (__m128d) x, bias );
4778
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004779 // All conversions up to here are exact. The correctly rounded result is
Dale Johannesenfb019af2008-10-21 23:07:49 +00004780 // calculated using the
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004781 // current rounding mode using the following horizontal add.
Dale Johannesenfb019af2008-10-21 23:07:49 +00004782 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4783 _mm_store_sd( &sd, d ); //since we are returning doubles in XMM, this
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004784 // store doesn't really need to be here (except maybe to zero the other
4785 // double)
Dale Johannesenfb019af2008-10-21 23:07:49 +00004786 return sd;
4787 }
4788*/
4789
Dale Johannesena359b8b2008-10-21 20:50:01 +00004790 // Build some magic constants.
4791 std::vector<Constant*>CV0;
4792 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4793 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4794 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4795 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4796 Constant *C0 = ConstantVector::get(CV0);
4797 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 4);
4798
4799 std::vector<Constant*>CV1;
4800 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4801 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4802 Constant *C1 = ConstantVector::get(CV1);
4803 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 4);
4804
4805 SmallVector<SDValue, 4> MaskVec;
4806 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
4807 MaskVec.push_back(DAG.getConstant(4, MVT::i32));
4808 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
4809 MaskVec.push_back(DAG.getConstant(5, MVT::i32));
4810 SDValue UnpcklMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, &MaskVec[0],
4811 MaskVec.size());
4812 SmallVector<SDValue, 4> MaskVec2;
Duncan Sandsca872ca2008-10-22 11:24:12 +00004813 MaskVec2.push_back(DAG.getConstant(1, MVT::i32));
4814 MaskVec2.push_back(DAG.getConstant(0, MVT::i32));
4815 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec2[0],
Dale Johannesena359b8b2008-10-21 20:50:01 +00004816 MaskVec2.size());
4817
4818 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00004819 DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
4820 Op.getOperand(0),
4821 DAG.getIntPtrConstant(1)));
Dale Johannesena359b8b2008-10-21 20:50:01 +00004822 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00004823 DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
4824 Op.getOperand(0),
4825 DAG.getIntPtrConstant(0)));
Dale Johannesena359b8b2008-10-21 20:50:01 +00004826 SDValue Unpck1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32,
4827 XR1, XR2, UnpcklMask);
4828 SDValue CLod0 = DAG.getLoad(MVT::v4i32, DAG.getEntryNode(), CPIdx0,
4829 PseudoSourceValue::getConstantPool(), 0, false, 16);
4830 SDValue Unpck2 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32,
4831 Unpck1, CLod0, UnpcklMask);
4832 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, MVT::v2f64, Unpck2);
4833 SDValue CLod1 = DAG.getLoad(MVT::v2f64, CLod0.getValue(1), CPIdx1,
4834 PseudoSourceValue::getConstantPool(), 0, false, 16);
4835 SDValue Sub = DAG.getNode(ISD::FSUB, MVT::v2f64, XR2F, CLod1);
4836 // Add the halves; easiest way is to swap them into another reg first.
4837 SDValue Shuf = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2f64,
4838 Sub, Sub, ShufMask);
4839 SDValue Add = DAG.getNode(ISD::FADD, MVT::v2f64, Shuf, Sub);
4840 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f64, Add,
4841 DAG.getIntPtrConstant(0));
4842}
4843
Dan Gohman8181bd12008-07-27 21:46:04 +00004844std::pair<SDValue,SDValue> X86TargetLowering::
4845FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004846 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4847 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004848 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004849
Dale Johannesen2fc20782007-09-14 22:26:36 +00004850 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004851 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004852 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004853 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004854 if (Subtarget->is64Bit() &&
4855 Op.getValueType() == MVT::i64 &&
4856 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00004857 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004858
Evan Cheng05441e62007-10-15 20:11:21 +00004859 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4860 // stack slot.
4861 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004862 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004863 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00004864 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004865 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004866 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004867 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4868 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4869 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4870 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004871 }
4872
Dan Gohman8181bd12008-07-27 21:46:04 +00004873 SDValue Chain = DAG.getEntryNode();
4874 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004875 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004876 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004877 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004878 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004879 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004880 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004881 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4882 };
4883 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4884 Chain = Value.getValue(1);
4885 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4886 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4887 }
4888
4889 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00004890 SDValue Ops[] = { Chain, Value, StackSlot };
4891 SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004892
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004893 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004894}
4895
Dan Gohman8181bd12008-07-27 21:46:04 +00004896SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4897 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4898 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004899 if (FIST.getNode() == 0) return SDValue();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004900
4901 // Load the result.
4902 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4903}
4904
Dan Gohman8181bd12008-07-27 21:46:04 +00004905SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004906 MVT VT = Op.getValueType();
4907 MVT EltVT = VT;
4908 if (VT.isVector())
4909 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004910 std::vector<Constant*> CV;
4911 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004912 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004913 CV.push_back(C);
4914 CV.push_back(C);
4915 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004916 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004917 CV.push_back(C);
4918 CV.push_back(C);
4919 CV.push_back(C);
4920 CV.push_back(C);
4921 }
Dan Gohman11821702007-07-27 17:16:43 +00004922 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004923 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4924 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004925 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004926 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004927 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4928}
4929
Dan Gohman8181bd12008-07-27 21:46:04 +00004930SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004931 MVT VT = Op.getValueType();
4932 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004933 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004934 if (VT.isVector()) {
4935 EltVT = VT.getVectorElementType();
4936 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004937 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004938 std::vector<Constant*> CV;
4939 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004940 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004941 CV.push_back(C);
4942 CV.push_back(C);
4943 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004944 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004945 CV.push_back(C);
4946 CV.push_back(C);
4947 CV.push_back(C);
4948 CV.push_back(C);
4949 }
Dan Gohman11821702007-07-27 17:16:43 +00004950 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004951 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4952 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004953 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004954 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004955 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004956 return DAG.getNode(ISD::BIT_CONVERT, VT,
4957 DAG.getNode(ISD::XOR, MVT::v2i64,
4958 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4959 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4960 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004961 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4962 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004963}
4964
Dan Gohman8181bd12008-07-27 21:46:04 +00004965SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4966 SDValue Op0 = Op.getOperand(0);
4967 SDValue Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004968 MVT VT = Op.getValueType();
4969 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004970
4971 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004972 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004973 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4974 SrcVT = VT;
4975 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004976 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004977 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004978 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004979 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004980 }
4981
4982 // At this point the operands and the result should have the same
4983 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004984
4985 // First get the sign bit of second operand.
4986 std::vector<Constant*> CV;
4987 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004988 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4989 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004990 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004991 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4992 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4993 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4994 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004995 }
Dan Gohman11821702007-07-27 17:16:43 +00004996 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004997 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4998 SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004999 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005000 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00005001 SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005002
5003 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005004 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005005 // Op0 is MVT::f32, Op1 is MVT::f64.
5006 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
5007 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
5008 DAG.getConstant(32, MVT::i32));
5009 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
5010 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00005011 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005012 }
5013
5014 // Clear first operand sign bit.
5015 CV.clear();
5016 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005017 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5018 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005019 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005020 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5021 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5022 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5023 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005024 }
Dan Gohman11821702007-07-27 17:16:43 +00005025 C = ConstantVector::get(CV);
5026 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman8181bd12008-07-27 21:46:04 +00005027 SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005028 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005029 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00005030 SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005031
5032 // Or the value with the sign bit.
5033 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
5034}
5035
Dan Gohman8181bd12008-07-27 21:46:04 +00005036SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00005037 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00005038 SDValue Op0 = Op.getOperand(0);
5039 SDValue Op1 = Op.getOperand(1);
Chris Lattner77a62312008-12-25 05:34:37 +00005040 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5041
5042 // Lower (X & (1 << N)) == 0 to BT.
5043 // Lower ((X >>u N) & 1) != 0 to BT.
5044 // Lower ((X >>s N) & 1) != 0 to BT.
Dan Gohman13dd9522009-01-13 23:25:30 +00005045 if (Op0.getOpcode() == ISD::AND &&
5046 Op0.hasOneUse() &&
5047 Op1.getOpcode() == ISD::Constant &&
Chris Lattner77a62312008-12-25 05:34:37 +00005048 Op0.getOperand(1).getOpcode() == ISD::Constant &&
5049 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5050 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5051 ConstantSDNode *CmpRHS = cast<ConstantSDNode>(Op1);
5052 SDValue AndLHS = Op0.getOperand(0);
5053 if (CmpRHS->getZExtValue() == 0 && AndRHS->getZExtValue() == 1 &&
5054 AndLHS.getOpcode() == ISD::SRL) {
5055 SDValue LHS = AndLHS.getOperand(0);
5056 SDValue RHS = AndLHS.getOperand(1);
Evan Cheng950aac02007-09-25 01:57:46 +00005057
Chris Lattner77a62312008-12-25 05:34:37 +00005058 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5059 // instruction. Since the shift amount is in-range-or-undefined, we know
5060 // that doing a bittest on the i16 value is ok. We extend to i32 because
5061 // the encoding for the i16 version is larger than the i32 version.
5062 if (LHS.getValueType() == MVT::i8)
5063 LHS = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, LHS);
5064
5065 // If the operand types disagree, extend the shift amount to match. Since
5066 // BT ignores high bits (like shifts) we can use anyextend.
5067 if (LHS.getValueType() != RHS.getValueType())
5068 RHS = DAG.getNode(ISD::ANY_EXTEND, LHS.getValueType(), RHS);
5069
5070 SDValue BT = DAG.getNode(X86ISD::BT, MVT::i32, LHS, RHS);
Dan Gohman0fc9ed62009-01-07 00:15:08 +00005071 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Chris Lattner77a62312008-12-25 05:34:37 +00005072 return DAG.getNode(X86ISD::SETCC, MVT::i8,
5073 DAG.getConstant(Cond, MVT::i8), BT);
5074 }
5075 }
5076
5077 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5078 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Chris Lattner60435922008-12-24 00:11:37 +00005079
Chris Lattner77a62312008-12-25 05:34:37 +00005080 SDValue Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Chris Lattner60435922008-12-24 00:11:37 +00005081 return DAG.getNode(X86ISD::SETCC, MVT::i8,
5082 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005083}
5084
Dan Gohman8181bd12008-07-27 21:46:04 +00005085SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5086 SDValue Cond;
5087 SDValue Op0 = Op.getOperand(0);
5088 SDValue Op1 = Op.getOperand(1);
5089 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00005090 MVT VT = Op.getValueType();
5091 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5092 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5093
5094 if (isFP) {
5095 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00005096 MVT VT0 = Op0.getValueType();
5097 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5098 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00005099 bool Swap = false;
5100
5101 switch (SetCCOpcode) {
5102 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005103 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00005104 case ISD::SETEQ: SSECC = 0; break;
5105 case ISD::SETOGT:
5106 case ISD::SETGT: Swap = true; // Fallthrough
5107 case ISD::SETLT:
5108 case ISD::SETOLT: SSECC = 1; break;
5109 case ISD::SETOGE:
5110 case ISD::SETGE: Swap = true; // Fallthrough
5111 case ISD::SETLE:
5112 case ISD::SETOLE: SSECC = 2; break;
5113 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005114 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00005115 case ISD::SETNE: SSECC = 4; break;
5116 case ISD::SETULE: Swap = true;
5117 case ISD::SETUGE: SSECC = 5; break;
5118 case ISD::SETULT: Swap = true;
5119 case ISD::SETUGT: SSECC = 6; break;
5120 case ISD::SETO: SSECC = 7; break;
5121 }
5122 if (Swap)
5123 std::swap(Op0, Op1);
5124
Nate Begeman6357f9d2008-07-25 19:05:58 +00005125 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00005126 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00005127 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005128 SDValue UNORD, EQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005129 UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5130 EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5131 return DAG.getNode(ISD::OR, VT, UNORD, EQ);
5132 }
5133 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005134 SDValue ORD, NEQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005135 ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5136 NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5137 return DAG.getNode(ISD::AND, VT, ORD, NEQ);
5138 }
5139 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00005140 }
5141 // Handle all other FP comparisons here.
5142 return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
5143 }
5144
5145 // We are handling one of the integer comparisons here. Since SSE only has
5146 // GT and EQ comparisons for integer, swapping operands and multiple
5147 // operations may be required for some comparisons.
5148 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5149 bool Swap = false, Invert = false, FlipSigns = false;
5150
5151 switch (VT.getSimpleVT()) {
5152 default: break;
5153 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5154 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5155 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5156 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5157 }
5158
5159 switch (SetCCOpcode) {
5160 default: break;
5161 case ISD::SETNE: Invert = true;
5162 case ISD::SETEQ: Opc = EQOpc; break;
5163 case ISD::SETLT: Swap = true;
5164 case ISD::SETGT: Opc = GTOpc; break;
5165 case ISD::SETGE: Swap = true;
5166 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5167 case ISD::SETULT: Swap = true;
5168 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5169 case ISD::SETUGE: Swap = true;
5170 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5171 }
5172 if (Swap)
5173 std::swap(Op0, Op1);
5174
5175 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5176 // bits of the inputs before performing those operations.
5177 if (FlipSigns) {
5178 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005179 SDValue SignBit = DAG.getConstant(EltVT.getIntegerVTSignBit(), EltVT);
5180 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
5181 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00005182 SignBits.size());
5183 Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec);
5184 Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec);
5185 }
5186
Dan Gohman8181bd12008-07-27 21:46:04 +00005187 SDValue Result = DAG.getNode(Opc, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00005188
5189 // If the logical-not of the result is required, perform that now.
5190 if (Invert) {
5191 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005192 SDValue NegOne = DAG.getConstant(EltVT.getIntegerVTBitMask(), EltVT);
5193 std::vector<SDValue> NegOnes(VT.getVectorNumElements(), NegOne);
5194 SDValue NegOneV = DAG.getNode(ISD::BUILD_VECTOR, VT, &NegOnes[0],
Nate Begeman03605a02008-07-17 16:51:19 +00005195 NegOnes.size());
5196 Result = DAG.getNode(ISD::XOR, VT, Result, NegOneV);
5197 }
5198 return Result;
5199}
Evan Cheng950aac02007-09-25 01:57:46 +00005200
Evan Chengd580f022008-12-03 08:38:43 +00005201// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
5202static bool isX86LogicalCmp(unsigned Opc) {
5203 return Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI;
5204}
5205
Dan Gohman8181bd12008-07-27 21:46:04 +00005206SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005207 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005208 SDValue Cond = Op.getOperand(0);
5209 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005210
5211 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005212 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005213
Evan Cheng50d37ab2007-10-08 22:16:29 +00005214 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5215 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005216 if (Cond.getOpcode() == X86ISD::SETCC) {
5217 CC = Cond.getOperand(0);
5218
Dan Gohman8181bd12008-07-27 21:46:04 +00005219 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005220 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00005221 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00005222
Evan Cheng50d37ab2007-10-08 22:16:29 +00005223 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00005224 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005225 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00005226 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Chris Lattnerfca7f222008-01-16 06:19:45 +00005227
Evan Chengd580f022008-12-03 08:38:43 +00005228 if (isX86LogicalCmp(Opc) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005229 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005230 addTest = false;
5231 }
5232 }
5233
5234 if (addTest) {
5235 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00005236 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005237 }
5238
Duncan Sands92c43912008-06-06 12:08:01 +00005239 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005240 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005241 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00005242 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5243 // condition is true.
5244 Ops.push_back(Op.getOperand(2));
5245 Ops.push_back(Op.getOperand(1));
5246 Ops.push_back(CC);
5247 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00005248 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00005249}
5250
Evan Chengd580f022008-12-03 08:38:43 +00005251// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5252// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5253// from the AND / OR.
5254static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5255 Opc = Op.getOpcode();
5256 if (Opc != ISD::OR && Opc != ISD::AND)
5257 return false;
5258 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5259 Op.getOperand(0).hasOneUse() &&
5260 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5261 Op.getOperand(1).hasOneUse());
5262}
5263
Dan Gohman8181bd12008-07-27 21:46:04 +00005264SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005265 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005266 SDValue Chain = Op.getOperand(0);
5267 SDValue Cond = Op.getOperand(1);
5268 SDValue Dest = Op.getOperand(2);
5269 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005270
5271 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005272 Cond = LowerSETCC(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00005273#if 0
5274 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingf5399032008-12-12 21:15:41 +00005275 else if (Cond.getOpcode() == X86ISD::ADD ||
5276 Cond.getOpcode() == X86ISD::SUB ||
5277 Cond.getOpcode() == X86ISD::SMUL ||
5278 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling7e04be62008-12-09 22:08:41 +00005279 Cond = LowerXALUO(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00005280#endif
5281
Evan Cheng50d37ab2007-10-08 22:16:29 +00005282 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5283 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005284 if (Cond.getOpcode() == X86ISD::SETCC) {
5285 CC = Cond.getOperand(0);
5286
Dan Gohman8181bd12008-07-27 21:46:04 +00005287 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005288 unsigned Opc = Cmp.getOpcode();
Chris Lattner77a62312008-12-25 05:34:37 +00005289 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
5290 if (isX86LogicalCmp(Opc) || Opc == X86ISD::BT) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005291 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005292 addTest = false;
Bill Wendlingd3511522008-12-02 01:06:39 +00005293 } else {
Evan Chengd580f022008-12-03 08:38:43 +00005294 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling809e7bd2008-12-03 08:32:02 +00005295 default: break;
5296 case X86::COND_O:
Dan Gohman0fc9ed62009-01-07 00:15:08 +00005297 case X86::COND_B:
Chris Lattner77a62312008-12-25 05:34:37 +00005298 // These can only come from an arithmetic instruction with overflow,
5299 // e.g. SADDO, UADDO.
Bill Wendling809e7bd2008-12-03 08:32:02 +00005300 Cond = Cond.getNode()->getOperand(1);
5301 addTest = false;
5302 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00005303 }
Evan Cheng950aac02007-09-25 01:57:46 +00005304 }
Evan Chengd580f022008-12-03 08:38:43 +00005305 } else {
5306 unsigned CondOpc;
5307 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5308 SDValue Cmp = Cond.getOperand(0).getOperand(1);
5309 unsigned Opc = Cmp.getOpcode();
5310 if (CondOpc == ISD::OR) {
5311 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5312 // two branches instead of an explicit OR instruction with a
5313 // separate test.
5314 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5315 isX86LogicalCmp(Opc)) {
5316 CC = Cond.getOperand(0).getOperand(0);
5317 Chain = DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
5318 Chain, Dest, CC, Cmp);
5319 CC = Cond.getOperand(1).getOperand(0);
5320 Cond = Cmp;
5321 addTest = false;
5322 }
5323 } else { // ISD::AND
5324 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5325 // two branches instead of an explicit AND instruction with a
5326 // separate test. However, we only do this if this block doesn't
5327 // have a fall-through edge, because this requires an explicit
5328 // jmp when the condition is false.
5329 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5330 isX86LogicalCmp(Opc) &&
5331 Op.getNode()->hasOneUse()) {
5332 X86::CondCode CCode =
5333 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5334 CCode = X86::GetOppositeBranchCondition(CCode);
5335 CC = DAG.getConstant(CCode, MVT::i8);
5336 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5337 // Look for an unconditional branch following this conditional branch.
5338 // We need this because we need to reverse the successors in order
5339 // to implement FCMP_OEQ.
5340 if (User.getOpcode() == ISD::BR) {
5341 SDValue FalseBB = User.getOperand(1);
5342 SDValue NewBR =
5343 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5344 assert(NewBR == User);
5345 Dest = FalseBB;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005346
Evan Chengd580f022008-12-03 08:38:43 +00005347 Chain = DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
5348 Chain, Dest, CC, Cmp);
5349 X86::CondCode CCode =
5350 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5351 CCode = X86::GetOppositeBranchCondition(CCode);
5352 CC = DAG.getConstant(CCode, MVT::i8);
5353 Cond = Cmp;
5354 addTest = false;
5355 }
5356 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005357 }
5358 }
Evan Cheng950aac02007-09-25 01:57:46 +00005359 }
5360
5361 if (addTest) {
5362 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00005363 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005364 }
Evan Cheng621216e2007-09-29 00:00:36 +00005365 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005366 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005367}
5368
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005369
5370// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5371// Calls to _alloca is needed to probe the stack when allocating more than 4k
5372// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5373// that the guard pages used by the OS virtual memory manager are allocated in
5374// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005375SDValue
5376X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005377 SelectionDAG &DAG) {
5378 assert(Subtarget->isTargetCygMing() &&
5379 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005380
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005381 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005382 SDValue Chain = Op.getOperand(0);
5383 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005384 // FIXME: Ensure alignment here
5385
Dan Gohman8181bd12008-07-27 21:46:04 +00005386 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005387
Duncan Sands92c43912008-06-06 12:08:01 +00005388 MVT IntPtr = getPointerTy();
5389 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005390
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005391 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005392
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005393 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
5394 Flag = Chain.getValue(1);
5395
5396 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005397 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00005398 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005399 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005400 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005401 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005402 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005403 Flag = Chain.getValue(1);
5404
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005405 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005406 DAG.getIntPtrConstant(0, true),
5407 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005408 Flag);
5409
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005410 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005411
Dan Gohman8181bd12008-07-27 21:46:04 +00005412 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sands698842f2008-07-02 17:40:58 +00005413 return DAG.getMergeValues(Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005414}
5415
Dan Gohman8181bd12008-07-27 21:46:04 +00005416SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005417X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005418 SDValue Chain,
5419 SDValue Dst, SDValue Src,
5420 SDValue Size, unsigned Align,
5421 const Value *DstSV,
Bill Wendling4b2e3782008-10-01 00:59:58 +00005422 uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005423 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005424
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005425 // If not DWORD aligned or size is more than the threshold, call the library.
5426 // The libc version is likely to be faster for these cases. It can use the
5427 // address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005428 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005429 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005430 ConstantSize->getZExtValue() >
5431 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005432 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005433
5434 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005435 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005436
Bill Wendling4b2e3782008-10-01 00:59:58 +00005437 if (const char *bzeroEntry = V &&
5438 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5439 MVT IntPtr = getPointerTy();
5440 const Type *IntPtrTy = TD->getIntPtrType();
5441 TargetLowering::ArgListTy Args;
5442 TargetLowering::ArgListEntry Entry;
5443 Entry.Node = Dst;
5444 Entry.Ty = IntPtrTy;
5445 Args.push_back(Entry);
5446 Entry.Node = Size;
5447 Args.push_back(Entry);
5448 std::pair<SDValue,SDValue> CallResult =
5449 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5450 CallingConv::C, false,
5451 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG);
5452 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005453 }
5454
Dan Gohmane8b391e2008-04-12 04:36:06 +00005455 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005456 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005457 }
5458
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005459 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005460 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005461 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005462 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005463 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005464 unsigned BytesLeft = 0;
5465 bool TwoRepStos = false;
5466 if (ValC) {
5467 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005468 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005469
5470 // If the value is a constant, then we can potentially use larger sets.
5471 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005472 case 2: // WORD aligned
5473 AVT = MVT::i16;
5474 ValReg = X86::AX;
5475 Val = (Val << 8) | Val;
5476 break;
5477 case 0: // DWORD aligned
5478 AVT = MVT::i32;
5479 ValReg = X86::EAX;
5480 Val = (Val << 8) | Val;
5481 Val = (Val << 16) | Val;
5482 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5483 AVT = MVT::i64;
5484 ValReg = X86::RAX;
5485 Val = (Val << 32) | Val;
5486 }
5487 break;
5488 default: // Byte aligned
5489 AVT = MVT::i8;
5490 ValReg = X86::AL;
5491 Count = DAG.getIntPtrConstant(SizeVal);
5492 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005493 }
5494
Duncan Sandsec142ee2008-06-08 20:54:56 +00005495 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005496 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005497 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5498 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005499 }
5500
5501 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
5502 InFlag);
5503 InFlag = Chain.getValue(1);
5504 } else {
5505 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005506 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005507 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005508 InFlag = Chain.getValue(1);
5509 }
5510
5511 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5512 Count, InFlag);
5513 InFlag = Chain.getValue(1);
5514 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005515 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005516 InFlag = Chain.getValue(1);
5517
5518 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005519 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005520 Ops.push_back(Chain);
5521 Ops.push_back(DAG.getValueType(AVT));
5522 Ops.push_back(InFlag);
5523 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5524
5525 if (TwoRepStos) {
5526 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005527 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005528 MVT CVT = Count.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005529 SDValue Left = DAG.getNode(ISD::AND, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005530 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5531 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
5532 Left, InFlag);
5533 InFlag = Chain.getValue(1);
5534 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5535 Ops.clear();
5536 Ops.push_back(Chain);
5537 Ops.push_back(DAG.getValueType(MVT::i8));
5538 Ops.push_back(InFlag);
5539 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5540 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005541 // Handle the last 1 - 7 bytes.
5542 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005543 MVT AddrVT = Dst.getValueType();
5544 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005545
5546 Chain = DAG.getMemset(Chain,
5547 DAG.getNode(ISD::ADD, AddrVT, Dst,
5548 DAG.getConstant(Offset, AddrVT)),
5549 Src,
5550 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005551 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005552 }
5553
Dan Gohmane8b391e2008-04-12 04:36:06 +00005554 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005555 return Chain;
5556}
5557
Dan Gohman8181bd12008-07-27 21:46:04 +00005558SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005559X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005560 SDValue Chain, SDValue Dst, SDValue Src,
5561 SDValue Size, unsigned Align,
5562 bool AlwaysInline,
5563 const Value *DstSV, uint64_t DstSVOff,
5564 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005565 // This requires the copy size to be a constant, preferrably
5566 // within a subtarget-specific limit.
5567 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5568 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005569 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005570 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005571 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005572 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005573
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005574 /// If not DWORD aligned, call the library.
5575 if ((Align & 3) != 0)
5576 return SDValue();
5577
5578 // DWORD aligned
5579 MVT AVT = MVT::i32;
5580 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005581 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005582
Duncan Sands92c43912008-06-06 12:08:01 +00005583 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005584 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005585 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005586 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005587
Dan Gohman8181bd12008-07-27 21:46:04 +00005588 SDValue InFlag(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005589 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5590 Count, InFlag);
5591 InFlag = Chain.getValue(1);
5592 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005593 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005594 InFlag = Chain.getValue(1);
5595 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005596 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005597 InFlag = Chain.getValue(1);
5598
5599 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005600 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005601 Ops.push_back(Chain);
5602 Ops.push_back(DAG.getValueType(AVT));
5603 Ops.push_back(InFlag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005604 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005605
Dan Gohman8181bd12008-07-27 21:46:04 +00005606 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005607 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005608 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005609 // Handle the last 1 - 7 bytes.
5610 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005611 MVT DstVT = Dst.getValueType();
5612 MVT SrcVT = Src.getValueType();
5613 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005614 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005615 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005616 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005617 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005618 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005619 DAG.getConstant(BytesLeft, SizeVT),
5620 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005621 DstSV, DstSVOff + Offset,
5622 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005623 }
5624
Dan Gohmane8b391e2008-04-12 04:36:06 +00005625 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005626}
5627
Dan Gohman8181bd12008-07-27 21:46:04 +00005628SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005629 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005630
5631 if (!Subtarget->is64Bit()) {
5632 // vastart just stores the address of the VarArgsFrameIndex slot into the
5633 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005634 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005635 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005636 }
5637
5638 // __va_list_tag:
5639 // gp_offset (0 - 6 * 8)
5640 // fp_offset (48 - 48 + 8 * 16)
5641 // overflow_arg_area (point to parameters coming in memory).
5642 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005643 SmallVector<SDValue, 8> MemOps;
5644 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005645 // Store gp_offset
Dan Gohman8181bd12008-07-27 21:46:04 +00005646 SDValue Store = DAG.getStore(Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005647 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005648 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005649 MemOps.push_back(Store);
5650
5651 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005652 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005653 Store = DAG.getStore(Op.getOperand(0),
5654 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005655 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005656 MemOps.push_back(Store);
5657
5658 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005659 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005660 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005661 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005662 MemOps.push_back(Store);
5663
5664 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005665 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005666 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005667 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005668 MemOps.push_back(Store);
5669 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5670}
5671
Dan Gohman8181bd12008-07-27 21:46:04 +00005672SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005673 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5674 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005675 SDValue Chain = Op.getOperand(0);
5676 SDValue SrcPtr = Op.getOperand(1);
5677 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005678
5679 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5680 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005681 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005682}
5683
Dan Gohman8181bd12008-07-27 21:46:04 +00005684SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005685 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005686 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005687 SDValue Chain = Op.getOperand(0);
5688 SDValue DstPtr = Op.getOperand(1);
5689 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005690 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5691 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005692
Dan Gohman840ff5c2008-04-18 20:55:41 +00005693 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5694 DAG.getIntPtrConstant(24), 8, false,
5695 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005696}
5697
Dan Gohman8181bd12008-07-27 21:46:04 +00005698SDValue
5699X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005700 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005701 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005702 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005703 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005704 case Intrinsic::x86_sse_comieq_ss:
5705 case Intrinsic::x86_sse_comilt_ss:
5706 case Intrinsic::x86_sse_comile_ss:
5707 case Intrinsic::x86_sse_comigt_ss:
5708 case Intrinsic::x86_sse_comige_ss:
5709 case Intrinsic::x86_sse_comineq_ss:
5710 case Intrinsic::x86_sse_ucomieq_ss:
5711 case Intrinsic::x86_sse_ucomilt_ss:
5712 case Intrinsic::x86_sse_ucomile_ss:
5713 case Intrinsic::x86_sse_ucomigt_ss:
5714 case Intrinsic::x86_sse_ucomige_ss:
5715 case Intrinsic::x86_sse_ucomineq_ss:
5716 case Intrinsic::x86_sse2_comieq_sd:
5717 case Intrinsic::x86_sse2_comilt_sd:
5718 case Intrinsic::x86_sse2_comile_sd:
5719 case Intrinsic::x86_sse2_comigt_sd:
5720 case Intrinsic::x86_sse2_comige_sd:
5721 case Intrinsic::x86_sse2_comineq_sd:
5722 case Intrinsic::x86_sse2_ucomieq_sd:
5723 case Intrinsic::x86_sse2_ucomilt_sd:
5724 case Intrinsic::x86_sse2_ucomile_sd:
5725 case Intrinsic::x86_sse2_ucomigt_sd:
5726 case Intrinsic::x86_sse2_ucomige_sd:
5727 case Intrinsic::x86_sse2_ucomineq_sd: {
5728 unsigned Opc = 0;
5729 ISD::CondCode CC = ISD::SETCC_INVALID;
5730 switch (IntNo) {
5731 default: break;
5732 case Intrinsic::x86_sse_comieq_ss:
5733 case Intrinsic::x86_sse2_comieq_sd:
5734 Opc = X86ISD::COMI;
5735 CC = ISD::SETEQ;
5736 break;
5737 case Intrinsic::x86_sse_comilt_ss:
5738 case Intrinsic::x86_sse2_comilt_sd:
5739 Opc = X86ISD::COMI;
5740 CC = ISD::SETLT;
5741 break;
5742 case Intrinsic::x86_sse_comile_ss:
5743 case Intrinsic::x86_sse2_comile_sd:
5744 Opc = X86ISD::COMI;
5745 CC = ISD::SETLE;
5746 break;
5747 case Intrinsic::x86_sse_comigt_ss:
5748 case Intrinsic::x86_sse2_comigt_sd:
5749 Opc = X86ISD::COMI;
5750 CC = ISD::SETGT;
5751 break;
5752 case Intrinsic::x86_sse_comige_ss:
5753 case Intrinsic::x86_sse2_comige_sd:
5754 Opc = X86ISD::COMI;
5755 CC = ISD::SETGE;
5756 break;
5757 case Intrinsic::x86_sse_comineq_ss:
5758 case Intrinsic::x86_sse2_comineq_sd:
5759 Opc = X86ISD::COMI;
5760 CC = ISD::SETNE;
5761 break;
5762 case Intrinsic::x86_sse_ucomieq_ss:
5763 case Intrinsic::x86_sse2_ucomieq_sd:
5764 Opc = X86ISD::UCOMI;
5765 CC = ISD::SETEQ;
5766 break;
5767 case Intrinsic::x86_sse_ucomilt_ss:
5768 case Intrinsic::x86_sse2_ucomilt_sd:
5769 Opc = X86ISD::UCOMI;
5770 CC = ISD::SETLT;
5771 break;
5772 case Intrinsic::x86_sse_ucomile_ss:
5773 case Intrinsic::x86_sse2_ucomile_sd:
5774 Opc = X86ISD::UCOMI;
5775 CC = ISD::SETLE;
5776 break;
5777 case Intrinsic::x86_sse_ucomigt_ss:
5778 case Intrinsic::x86_sse2_ucomigt_sd:
5779 Opc = X86ISD::UCOMI;
5780 CC = ISD::SETGT;
5781 break;
5782 case Intrinsic::x86_sse_ucomige_ss:
5783 case Intrinsic::x86_sse2_ucomige_sd:
5784 Opc = X86ISD::UCOMI;
5785 CC = ISD::SETGE;
5786 break;
5787 case Intrinsic::x86_sse_ucomineq_ss:
5788 case Intrinsic::x86_sse2_ucomineq_sd:
5789 Opc = X86ISD::UCOMI;
5790 CC = ISD::SETNE;
5791 break;
5792 }
5793
Dan Gohman8181bd12008-07-27 21:46:04 +00005794 SDValue LHS = Op.getOperand(1);
5795 SDValue RHS = Op.getOperand(2);
Chris Lattnerebb91142008-12-24 23:53:05 +00005796 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +00005797 SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5798 SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00005799 DAG.getConstant(X86CC, MVT::i8), Cond);
5800 return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005801 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005802
5803 // Fix vector shift instructions where the last operand is a non-immediate
5804 // i32 value.
5805 case Intrinsic::x86_sse2_pslli_w:
5806 case Intrinsic::x86_sse2_pslli_d:
5807 case Intrinsic::x86_sse2_pslli_q:
5808 case Intrinsic::x86_sse2_psrli_w:
5809 case Intrinsic::x86_sse2_psrli_d:
5810 case Intrinsic::x86_sse2_psrli_q:
5811 case Intrinsic::x86_sse2_psrai_w:
5812 case Intrinsic::x86_sse2_psrai_d:
5813 case Intrinsic::x86_mmx_pslli_w:
5814 case Intrinsic::x86_mmx_pslli_d:
5815 case Intrinsic::x86_mmx_pslli_q:
5816 case Intrinsic::x86_mmx_psrli_w:
5817 case Intrinsic::x86_mmx_psrli_d:
5818 case Intrinsic::x86_mmx_psrli_q:
5819 case Intrinsic::x86_mmx_psrai_w:
5820 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005821 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005822 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005823 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005824
5825 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005826 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005827 switch (IntNo) {
5828 case Intrinsic::x86_sse2_pslli_w:
5829 NewIntNo = Intrinsic::x86_sse2_psll_w;
5830 break;
5831 case Intrinsic::x86_sse2_pslli_d:
5832 NewIntNo = Intrinsic::x86_sse2_psll_d;
5833 break;
5834 case Intrinsic::x86_sse2_pslli_q:
5835 NewIntNo = Intrinsic::x86_sse2_psll_q;
5836 break;
5837 case Intrinsic::x86_sse2_psrli_w:
5838 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5839 break;
5840 case Intrinsic::x86_sse2_psrli_d:
5841 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5842 break;
5843 case Intrinsic::x86_sse2_psrli_q:
5844 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5845 break;
5846 case Intrinsic::x86_sse2_psrai_w:
5847 NewIntNo = Intrinsic::x86_sse2_psra_w;
5848 break;
5849 case Intrinsic::x86_sse2_psrai_d:
5850 NewIntNo = Intrinsic::x86_sse2_psra_d;
5851 break;
5852 default: {
5853 ShAmtVT = MVT::v2i32;
5854 switch (IntNo) {
5855 case Intrinsic::x86_mmx_pslli_w:
5856 NewIntNo = Intrinsic::x86_mmx_psll_w;
5857 break;
5858 case Intrinsic::x86_mmx_pslli_d:
5859 NewIntNo = Intrinsic::x86_mmx_psll_d;
5860 break;
5861 case Intrinsic::x86_mmx_pslli_q:
5862 NewIntNo = Intrinsic::x86_mmx_psll_q;
5863 break;
5864 case Intrinsic::x86_mmx_psrli_w:
5865 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5866 break;
5867 case Intrinsic::x86_mmx_psrli_d:
5868 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5869 break;
5870 case Intrinsic::x86_mmx_psrli_q:
5871 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5872 break;
5873 case Intrinsic::x86_mmx_psrai_w:
5874 NewIntNo = Intrinsic::x86_mmx_psra_w;
5875 break;
5876 case Intrinsic::x86_mmx_psrai_d:
5877 NewIntNo = Intrinsic::x86_mmx_psra_d;
5878 break;
5879 default: abort(); // Can't reach here.
5880 }
5881 break;
5882 }
5883 }
Duncan Sands92c43912008-06-06 12:08:01 +00005884 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005885 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5886 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5887 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5888 DAG.getConstant(NewIntNo, MVT::i32),
5889 Op.getOperand(1), ShAmt);
5890 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005891 }
5892}
5893
Dan Gohman8181bd12008-07-27 21:46:04 +00005894SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling6ddc87b2009-01-16 19:25:27 +00005895 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5896
5897 if (Depth > 0) {
5898 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5899 SDValue Offset =
5900 DAG.getConstant(TD->getPointerSize(),
5901 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
5902 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(),
5903 DAG.getNode(ISD::ADD, getPointerTy(), FrameAddr, Offset),
5904 NULL, 0);
5905 }
5906
5907 // Just load the return address.
Dan Gohman8181bd12008-07-27 21:46:04 +00005908 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005909 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5910}
5911
Dan Gohman8181bd12008-07-27 21:46:04 +00005912SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng33633672008-09-27 01:56:22 +00005913 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5914 MFI->setFrameAddressIsTaken(true);
5915 MVT VT = Op.getValueType();
5916 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5917 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
5918 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), FrameReg, VT);
5919 while (Depth--)
5920 FrameAddr = DAG.getLoad(VT, DAG.getEntryNode(), FrameAddr, NULL, 0);
5921 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005922}
5923
Dan Gohman8181bd12008-07-27 21:46:04 +00005924SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005925 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005926 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005927}
5928
Dan Gohman8181bd12008-07-27 21:46:04 +00005929SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005930{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005931 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00005932 SDValue Chain = Op.getOperand(0);
5933 SDValue Offset = Op.getOperand(1);
5934 SDValue Handler = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005935
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005936 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
5937 getPointerTy());
5938 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005939
Dan Gohman8181bd12008-07-27 21:46:04 +00005940 SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005941 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005942 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5943 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005944 Chain = DAG.getCopyToReg(Chain, StoreAddrReg, StoreAddr);
5945 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005946
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005947 return DAG.getNode(X86ISD::EH_RETURN,
5948 MVT::Other,
5949 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005950}
5951
Dan Gohman8181bd12008-07-27 21:46:04 +00005952SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005953 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005954 SDValue Root = Op.getOperand(0);
5955 SDValue Trmp = Op.getOperand(1); // trampoline
5956 SDValue FPtr = Op.getOperand(2); // nested function
5957 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005958
Dan Gohman12a9c082008-02-06 22:27:42 +00005959 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005960
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005961 const X86InstrInfo *TII =
5962 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5963
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005964 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005965 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005966
5967 // Large code-model.
5968
5969 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5970 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5971
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005972 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5973 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005974
5975 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5976
5977 // Load the pointer to the nested function into R11.
5978 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00005979 SDValue Addr = Trmp;
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005980 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005981 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005982
5983 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005984 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005985
5986 // Load the 'nest' parameter value into R10.
5987 // R10 is specified in X86CallingConv.td
5988 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5989 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5990 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005991 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005992
5993 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005994 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005995
5996 // Jump to the nested function.
5997 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5998 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5999 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006000 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006001
6002 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
6003 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
6004 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006005 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006006
Dan Gohman8181bd12008-07-27 21:46:04 +00006007 SDValue Ops[] =
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006008 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sands698842f2008-07-02 17:40:58 +00006009 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006010 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00006011 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006012 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6013 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00006014 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006015
6016 switch (CC) {
6017 default:
6018 assert(0 && "Unsupported calling convention");
6019 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006020 case CallingConv::X86_StdCall: {
6021 // Pass 'nest' parameter in ECX.
6022 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006023 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006024
6025 // Check that ECX wasn't needed by an 'inreg' parameter.
6026 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00006027 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006028
Chris Lattner1c8733e2008-03-12 17:45:29 +00006029 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006030 unsigned InRegCount = 0;
6031 unsigned Idx = 1;
6032
6033 for (FunctionType::param_iterator I = FTy->param_begin(),
6034 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00006035 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006036 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006037 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006038
6039 if (InRegCount > 2) {
6040 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6041 abort();
6042 }
6043 }
6044 break;
6045 }
6046 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00006047 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006048 // Pass 'nest' parameter in EAX.
6049 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006050 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006051 break;
6052 }
6053
Dan Gohman8181bd12008-07-27 21:46:04 +00006054 SDValue OutChains[4];
6055 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006056
6057 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
6058 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
6059
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006060 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006061 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00006062 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00006063 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006064
6065 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00006066 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006067
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006068 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006069 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
6070 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006071 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006072
6073 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00006074 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006075
Dan Gohman8181bd12008-07-27 21:46:04 +00006076 SDValue Ops[] =
Duncan Sands7407a9f2007-09-11 14:10:23 +00006077 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sands698842f2008-07-02 17:40:58 +00006078 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006079 }
6080}
6081
Dan Gohman8181bd12008-07-27 21:46:04 +00006082SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006083 /*
6084 The rounding mode is in bits 11:10 of FPSR, and has the following
6085 settings:
6086 00 Round to nearest
6087 01 Round to -inf
6088 10 Round to +inf
6089 11 Round to 0
6090
6091 FLT_ROUNDS, on the other hand, expects the following:
6092 -1 Undefined
6093 0 Round to 0
6094 1 Round to nearest
6095 2 Round to +inf
6096 3 Round to -inf
6097
6098 To perform the conversion, we do:
6099 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6100 */
6101
6102 MachineFunction &MF = DAG.getMachineFunction();
6103 const TargetMachine &TM = MF.getTarget();
6104 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6105 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00006106 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006107
6108 // Save FP Control Word to stack slot
6109 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00006110 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006111
Dan Gohman8181bd12008-07-27 21:46:04 +00006112 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00006113 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006114
6115 // Load FP Control Word from stack slot
Dan Gohman8181bd12008-07-27 21:46:04 +00006116 SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006117
6118 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00006119 SDValue CWD1 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006120 DAG.getNode(ISD::SRL, MVT::i16,
6121 DAG.getNode(ISD::AND, MVT::i16,
6122 CWD, DAG.getConstant(0x800, MVT::i16)),
6123 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006124 SDValue CWD2 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006125 DAG.getNode(ISD::SRL, MVT::i16,
6126 DAG.getNode(ISD::AND, MVT::i16,
6127 CWD, DAG.getConstant(0x400, MVT::i16)),
6128 DAG.getConstant(9, MVT::i8));
6129
Dan Gohman8181bd12008-07-27 21:46:04 +00006130 SDValue RetVal =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006131 DAG.getNode(ISD::AND, MVT::i16,
6132 DAG.getNode(ISD::ADD, MVT::i16,
6133 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
6134 DAG.getConstant(1, MVT::i16)),
6135 DAG.getConstant(3, MVT::i16));
6136
6137
Duncan Sands92c43912008-06-06 12:08:01 +00006138 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006139 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
6140}
6141
Dan Gohman8181bd12008-07-27 21:46:04 +00006142SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006143 MVT VT = Op.getValueType();
6144 MVT OpVT = VT;
6145 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00006146
6147 Op = Op.getOperand(0);
6148 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006149 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00006150 OpVT = MVT::i32;
6151 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
6152 }
Evan Cheng48679f42007-12-14 02:13:44 +00006153
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006154 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6155 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
6156 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
6157
6158 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006159 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006160 Ops.push_back(Op);
6161 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6162 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6163 Ops.push_back(Op.getValue(1));
6164 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
6165
6166 // Finally xor with NumBits-1.
6167 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
6168
Evan Cheng48679f42007-12-14 02:13:44 +00006169 if (VT == MVT::i8)
6170 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
6171 return Op;
6172}
6173
Dan Gohman8181bd12008-07-27 21:46:04 +00006174SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006175 MVT VT = Op.getValueType();
6176 MVT OpVT = VT;
6177 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00006178
6179 Op = Op.getOperand(0);
6180 if (VT == MVT::i8) {
6181 OpVT = MVT::i32;
6182 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
6183 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006184
6185 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6186 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
6187 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
6188
6189 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006190 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006191 Ops.push_back(Op);
6192 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6193 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6194 Ops.push_back(Op.getValue(1));
6195 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
6196
Evan Cheng48679f42007-12-14 02:13:44 +00006197 if (VT == MVT::i8)
6198 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
6199 return Op;
6200}
6201
Mon P Wang14edb092008-12-18 21:42:19 +00006202SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6203 MVT VT = Op.getValueType();
6204 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
6205
6206 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6207 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6208 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6209 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6210 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6211 //
6212 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6213 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6214 // return AloBlo + AloBhi + AhiBlo;
6215
6216 SDValue A = Op.getOperand(0);
6217 SDValue B = Op.getOperand(1);
6218
6219 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6220 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6221 A, DAG.getConstant(32, MVT::i32));
6222 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6223 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6224 B, DAG.getConstant(32, MVT::i32));
6225 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6226 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6227 A, B);
6228 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6229 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6230 A, Bhi);
6231 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6232 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6233 Ahi, B);
6234 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6235 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6236 AloBhi, DAG.getConstant(32, MVT::i32));
6237 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6238 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6239 AhiBlo, DAG.getConstant(32, MVT::i32));
6240 SDValue Res = DAG.getNode(ISD::ADD, VT, AloBlo, AloBhi);
6241 Res = DAG.getNode(ISD::ADD, VT, Res, AhiBlo);
6242 return Res;
6243}
6244
6245
Bill Wendling7e04be62008-12-09 22:08:41 +00006246SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6247 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6248 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendlingd3511522008-12-02 01:06:39 +00006249 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6250 // has only one use.
Bill Wendlingd06b4202008-11-26 22:37:40 +00006251 SDNode *N = Op.getNode();
Bill Wendlingd3511522008-12-02 01:06:39 +00006252 SDValue LHS = N->getOperand(0);
6253 SDValue RHS = N->getOperand(1);
Bill Wendling7e04be62008-12-09 22:08:41 +00006254 unsigned BaseOp = 0;
6255 unsigned Cond = 0;
6256
6257 switch (Op.getOpcode()) {
6258 default: assert(0 && "Unknown ovf instruction!");
6259 case ISD::SADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006260 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00006261 Cond = X86::COND_O;
6262 break;
6263 case ISD::UADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006264 BaseOp = X86ISD::ADD;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006265 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006266 break;
6267 case ISD::SSUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006268 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00006269 Cond = X86::COND_O;
6270 break;
6271 case ISD::USUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006272 BaseOp = X86ISD::SUB;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006273 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006274 break;
6275 case ISD::SMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006276 BaseOp = X86ISD::SMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00006277 Cond = X86::COND_O;
6278 break;
6279 case ISD::UMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006280 BaseOp = X86ISD::UMUL;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006281 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006282 break;
6283 }
Bill Wendlingd06b4202008-11-26 22:37:40 +00006284
Bill Wendlingd3511522008-12-02 01:06:39 +00006285 // Also sets EFLAGS.
6286 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Bill Wendling7e04be62008-12-09 22:08:41 +00006287 SDValue Sum = DAG.getNode(BaseOp, VTs, LHS, RHS);
Bill Wendlingd06b4202008-11-26 22:37:40 +00006288
Bill Wendlingd3511522008-12-02 01:06:39 +00006289 SDValue SetCC =
6290 DAG.getNode(X86ISD::SETCC, N->getValueType(1),
Bill Wendling35f1a9d2008-12-10 02:01:32 +00006291 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendlingd06b4202008-11-26 22:37:40 +00006292
Bill Wendlingd3511522008-12-02 01:06:39 +00006293 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6294 return Sum;
Bill Wendling4c134df2008-11-24 19:21:46 +00006295}
6296
Dan Gohman8181bd12008-07-27 21:46:04 +00006297SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00006298 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00006299 unsigned Reg = 0;
6300 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006301 switch(T.getSimpleVT()) {
6302 default:
6303 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006304 case MVT::i8: Reg = X86::AL; size = 1; break;
6305 case MVT::i16: Reg = X86::AX; size = 2; break;
6306 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00006307 case MVT::i64:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006308 assert(Subtarget->is64Bit() && "Node not type legal!");
6309 Reg = X86::RAX; size = 8;
Andrew Lenharth81580822008-03-05 01:15:49 +00006310 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00006311 }
Dan Gohman8181bd12008-07-27 21:46:04 +00006312 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00006313 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00006314 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00006315 Op.getOperand(1),
6316 Op.getOperand(3),
6317 DAG.getTargetConstant(size, MVT::i8),
6318 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006319 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006320 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
6321 SDValue cpOut =
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006322 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
6323 return cpOut;
6324}
6325
Duncan Sands7d9834b2008-12-01 11:39:25 +00006326SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif825aa892008-08-28 23:19:51 +00006327 SelectionDAG &DAG) {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006328 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharth81580822008-03-05 01:15:49 +00006329 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006330 SDValue TheChain = Op.getOperand(0);
6331 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
6332 SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
6333 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX, MVT::i64,
6334 rax.getValue(2));
6335 SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
6336 DAG.getConstant(32, MVT::i8));
6337 SDValue Ops[] = {
6338 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp),
6339 rdx.getValue(1)
6340 };
6341 return DAG.getMergeValues(Ops, 2);
Dale Johannesenf160d802008-10-02 18:53:47 +00006342}
6343
Dale Johannesen9011d872008-09-29 22:25:26 +00006344SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6345 SDNode *Node = Op.getNode();
6346 MVT T = Node->getValueType(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00006347 SDValue negOp = DAG.getNode(ISD::SUB, T,
Dale Johannesen9011d872008-09-29 22:25:26 +00006348 DAG.getConstant(0, T), Node->getOperand(2));
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006349 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD,
6350 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen9011d872008-09-29 22:25:26 +00006351 Node->getOperand(0),
6352 Node->getOperand(1), negOp,
6353 cast<AtomicSDNode>(Node)->getSrcValue(),
6354 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00006355}
6356
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006357/// LowerOperation - Provide custom lowering hooks for some operations.
6358///
Dan Gohman8181bd12008-07-27 21:46:04 +00006359SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006360 switch (Op.getOpcode()) {
6361 default: assert(0 && "Should not custom lower this!");
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006362 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6363 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006364 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6365 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6366 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6367 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6368 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6369 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6370 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
6371 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00006372 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006373 case ISD::SHL_PARTS:
6374 case ISD::SRA_PARTS:
6375 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6376 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00006377 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006378 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
6379 case ISD::FABS: return LowerFABS(Op, DAG);
6380 case ISD::FNEG: return LowerFNEG(Op, DAG);
6381 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006382 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00006383 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006384 case ISD::SELECT: return LowerSELECT(Op, DAG);
6385 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006386 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
6387 case ISD::CALL: return LowerCALL(Op, DAG);
6388 case ISD::RET: return LowerRET(Op, DAG);
6389 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006390 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006391 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006392 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
6393 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6394 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6395 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6396 case ISD::FRAME_TO_ARGS_OFFSET:
6397 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6398 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6399 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006400 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006401 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006402 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6403 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wang14edb092008-12-18 21:42:19 +00006404 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +00006405 case ISD::SADDO:
6406 case ISD::UADDO:
6407 case ISD::SSUBO:
6408 case ISD::USUBO:
6409 case ISD::SMULO:
6410 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006411 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006412 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006413}
6414
Duncan Sands7d9834b2008-12-01 11:39:25 +00006415void X86TargetLowering::
6416ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6417 SelectionDAG &DAG, unsigned NewOp) {
6418 MVT T = Node->getValueType(0);
6419 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6420
6421 SDValue Chain = Node->getOperand(0);
6422 SDValue In1 = Node->getOperand(1);
6423 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
6424 Node->getOperand(2), DAG.getIntPtrConstant(0));
6425 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
6426 Node->getOperand(2), DAG.getIntPtrConstant(1));
6427 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6428 // have a MemOperand. Pass the info through as a normal operand.
6429 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6430 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6431 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6432 SDValue Result = DAG.getNode(NewOp, Tys, Ops, 5);
6433 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
6434 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2));
6435 Results.push_back(Result.getValue(2));
6436}
6437
Duncan Sandsac496a12008-07-04 11:47:58 +00006438/// ReplaceNodeResults - Replace a node with an illegal result type
6439/// with a new node built out of custom code.
Duncan Sands7d9834b2008-12-01 11:39:25 +00006440void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6441 SmallVectorImpl<SDValue>&Results,
6442 SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006443 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00006444 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006445 assert(false && "Do not know how to custom type legalize this operation!");
6446 return;
6447 case ISD::FP_TO_SINT: {
6448 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
6449 SDValue FIST = Vals.first, StackSlot = Vals.second;
6450 if (FIST.getNode() != 0) {
6451 MVT VT = N->getValueType(0);
6452 // Return a load from the stack slot.
6453 Results.push_back(DAG.getLoad(VT, FIST, StackSlot, NULL, 0));
6454 }
6455 return;
6456 }
6457 case ISD::READCYCLECOUNTER: {
6458 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6459 SDValue TheChain = N->getOperand(0);
6460 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
6461 SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
6462 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX, MVT::i32,
6463 eax.getValue(2));
6464 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6465 SDValue Ops[] = { eax, edx };
6466 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2));
6467 Results.push_back(edx.getValue(1));
6468 return;
6469 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006470 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006471 MVT T = N->getValueType(0);
6472 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6473 SDValue cpInL, cpInH;
6474 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(2),
6475 DAG.getConstant(0, MVT::i32));
6476 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(2),
6477 DAG.getConstant(1, MVT::i32));
6478 cpInL = DAG.getCopyToReg(N->getOperand(0), X86::EAX, cpInL, SDValue());
6479 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX, cpInH,
6480 cpInL.getValue(1));
6481 SDValue swapInL, swapInH;
6482 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(3),
6483 DAG.getConstant(0, MVT::i32));
6484 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(3),
6485 DAG.getConstant(1, MVT::i32));
6486 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX, swapInL,
6487 cpInH.getValue(1));
6488 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX, swapInH,
6489 swapInL.getValue(1));
6490 SDValue Ops[] = { swapInH.getValue(0),
6491 N->getOperand(1),
6492 swapInH.getValue(1) };
6493 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6494 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
6495 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
6496 Result.getValue(1));
6497 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
6498 cpOutL.getValue(2));
6499 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
6500 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2));
6501 Results.push_back(cpOutH.getValue(1));
6502 return;
6503 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006504 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006505 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6506 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006507 case ISD::ATOMIC_LOAD_AND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006508 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6509 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006510 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006511 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6512 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006513 case ISD::ATOMIC_LOAD_OR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006514 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6515 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006516 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006517 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6518 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006519 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006520 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6521 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006522 case ISD::ATOMIC_SWAP:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006523 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6524 return;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006525 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006526}
6527
6528const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6529 switch (Opcode) {
6530 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006531 case X86ISD::BSF: return "X86ISD::BSF";
6532 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006533 case X86ISD::SHLD: return "X86ISD::SHLD";
6534 case X86ISD::SHRD: return "X86ISD::SHRD";
6535 case X86ISD::FAND: return "X86ISD::FAND";
6536 case X86ISD::FOR: return "X86ISD::FOR";
6537 case X86ISD::FXOR: return "X86ISD::FXOR";
6538 case X86ISD::FSRL: return "X86ISD::FSRL";
6539 case X86ISD::FILD: return "X86ISD::FILD";
6540 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6541 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6542 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6543 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6544 case X86ISD::FLD: return "X86ISD::FLD";
6545 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006546 case X86ISD::CALL: return "X86ISD::CALL";
6547 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6548 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00006549 case X86ISD::BT: return "X86ISD::BT";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006550 case X86ISD::CMP: return "X86ISD::CMP";
6551 case X86ISD::COMI: return "X86ISD::COMI";
6552 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6553 case X86ISD::SETCC: return "X86ISD::SETCC";
6554 case X86ISD::CMOV: return "X86ISD::CMOV";
6555 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6556 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6557 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6558 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006559 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6560 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006561 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006562 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006563 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6564 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006565 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6566 case X86ISD::FMAX: return "X86ISD::FMAX";
6567 case X86ISD::FMIN: return "X86ISD::FMIN";
6568 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6569 case X86ISD::FRCP: return "X86ISD::FRCP";
6570 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6571 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6572 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006573 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006574 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006575 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6576 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00006577 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6578 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6579 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6580 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6581 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6582 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006583 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6584 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006585 case X86ISD::VSHL: return "X86ISD::VSHL";
6586 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006587 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6588 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6589 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6590 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6591 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6592 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6593 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6594 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6595 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6596 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingae034ed2008-12-12 00:56:36 +00006597 case X86ISD::ADD: return "X86ISD::ADD";
6598 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingf5399032008-12-12 21:15:41 +00006599 case X86ISD::SMUL: return "X86ISD::SMUL";
6600 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006601 }
6602}
6603
6604// isLegalAddressingMode - Return true if the addressing mode represented
6605// by AM is legal for this target, for a load/store of the specified type.
6606bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
6607 const Type *Ty) const {
6608 // X86 supports extremely general addressing modes.
6609
6610 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6611 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6612 return false;
6613
6614 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006615 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006616 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6617 return false;
Dale Johannesen64660e92008-12-05 21:47:27 +00006618 // If BaseGV requires a register, we cannot also have a BaseReg.
6619 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
6620 AM.HasBaseReg)
6621 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006622
6623 // X86-64 only supports addr of globals in small code model.
6624 if (Subtarget->is64Bit()) {
6625 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6626 return false;
6627 // If lower 4G is not available, then we must use rip-relative addressing.
6628 if (AM.BaseOffs || AM.Scale > 1)
6629 return false;
6630 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006631 }
6632
6633 switch (AM.Scale) {
6634 case 0:
6635 case 1:
6636 case 2:
6637 case 4:
6638 case 8:
6639 // These scales always work.
6640 break;
6641 case 3:
6642 case 5:
6643 case 9:
6644 // These scales are formed with basereg+scalereg. Only accept if there is
6645 // no basereg yet.
6646 if (AM.HasBaseReg)
6647 return false;
6648 break;
6649 default: // Other stuff never works.
6650 return false;
6651 }
6652
6653 return true;
6654}
6655
6656
Evan Cheng27a820a2007-10-26 01:56:11 +00006657bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6658 if (!Ty1->isInteger() || !Ty2->isInteger())
6659 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006660 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6661 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006662 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006663 return false;
6664 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006665}
6666
Duncan Sands92c43912008-06-06 12:08:01 +00006667bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6668 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006669 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006670 unsigned NumBits1 = VT1.getSizeInBits();
6671 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006672 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006673 return false;
6674 return Subtarget->is64Bit() || NumBits1 < 64;
6675}
Evan Cheng27a820a2007-10-26 01:56:11 +00006676
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006677/// isShuffleMaskLegal - Targets can use this to indicate that they only
6678/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6679/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6680/// are assumed to be legal.
6681bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006682X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006683 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006684 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00006685 return (Mask.getNode()->getNumOperands() <= 4 ||
6686 isIdentityMask(Mask.getNode()) ||
6687 isIdentityMask(Mask.getNode(), true) ||
6688 isSplatMask(Mask.getNode()) ||
6689 isPSHUFHW_PSHUFLWMask(Mask.getNode()) ||
6690 X86::isUNPCKLMask(Mask.getNode()) ||
6691 X86::isUNPCKHMask(Mask.getNode()) ||
6692 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
6693 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006694}
6695
Dan Gohman48d5f062008-04-09 20:09:42 +00006696bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006697X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006698 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006699 unsigned NumElts = BVOps.size();
6700 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006701 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006702 if (NumElts == 2) return true;
6703 if (NumElts == 4) {
6704 return (isMOVLMask(&BVOps[0], 4) ||
6705 isCommutedMOVL(&BVOps[0], 4, true) ||
6706 isSHUFPMask(&BVOps[0], 4) ||
6707 isCommutedSHUFP(&BVOps[0], 4));
6708 }
6709 return false;
6710}
6711
6712//===----------------------------------------------------------------------===//
6713// X86 Scheduler Hooks
6714//===----------------------------------------------------------------------===//
6715
Mon P Wang078a62d2008-05-05 19:05:59 +00006716// private utility function
6717MachineBasicBlock *
6718X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6719 MachineBasicBlock *MBB,
6720 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006721 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00006722 unsigned LoadOpc,
6723 unsigned CXchgOpc,
6724 unsigned copyOpc,
6725 unsigned notOpc,
6726 unsigned EAXreg,
6727 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006728 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00006729 // For the atomic bitwise operator, we generate
6730 // thisMBB:
6731 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006732 // ld t1 = [bitinstr.addr]
6733 // op t2 = t1, [bitinstr.val]
6734 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006735 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6736 // bz newMBB
6737 // fallthrough -->nextMBB
6738 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6739 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006740 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006741 ++MBBIter;
6742
6743 /// First build the CFG
6744 MachineFunction *F = MBB->getParent();
6745 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006746 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6747 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6748 F->insert(MBBIter, newMBB);
6749 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006750
6751 // Move all successors to thisMBB to nextMBB
6752 nextMBB->transferSuccessors(thisMBB);
6753
6754 // Update thisMBB to fall through to newMBB
6755 thisMBB->addSuccessor(newMBB);
6756
6757 // newMBB jumps to itself and fall through to nextMBB
6758 newMBB->addSuccessor(nextMBB);
6759 newMBB->addSuccessor(newMBB);
6760
6761 // Insert instructions into newMBB based on incoming instruction
6762 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6763 MachineOperand& destOper = bInstr->getOperand(0);
6764 MachineOperand* argOpers[6];
6765 int numArgs = bInstr->getNumOperands() - 1;
6766 for (int i=0; i < numArgs; ++i)
6767 argOpers[i] = &bInstr->getOperand(i+1);
6768
6769 // x86 address has 4 operands: base, index, scale, and displacement
6770 int lastAddrIndx = 3; // [0,3]
6771 int valArgIndx = 4;
6772
Dale Johannesend20e4452008-08-19 18:47:28 +00006773 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6774 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006775 for (int i=0; i <= lastAddrIndx; ++i)
6776 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006777
Dale Johannesend20e4452008-08-19 18:47:28 +00006778 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006779 if (invSrc) {
Dale Johannesend20e4452008-08-19 18:47:28 +00006780 MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006781 }
6782 else
6783 tt = t1;
6784
Dale Johannesend20e4452008-08-19 18:47:28 +00006785 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006786 assert((argOpers[valArgIndx]->isReg() ||
6787 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00006788 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006789 if (argOpers[valArgIndx]->isReg())
Mon P Wang078a62d2008-05-05 19:05:59 +00006790 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6791 else
6792 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006793 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006794 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006795
Dale Johannesend20e4452008-08-19 18:47:28 +00006796 MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00006797 MIB.addReg(t1);
6798
Dale Johannesend20e4452008-08-19 18:47:28 +00006799 MIB = BuildMI(newMBB, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00006800 for (int i=0; i <= lastAddrIndx; ++i)
6801 (*MIB).addOperand(*argOpers[i]);
6802 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00006803 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6804 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6805
Dale Johannesend20e4452008-08-19 18:47:28 +00006806 MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg());
6807 MIB.addReg(EAXreg);
Mon P Wang078a62d2008-05-05 19:05:59 +00006808
6809 // insert branch
6810 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6811
Dan Gohman221a4372008-07-07 23:14:23 +00006812 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006813 return nextMBB;
6814}
6815
Dale Johannesen44eb5372008-10-03 19:41:08 +00006816// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00006817MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00006818X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
6819 MachineBasicBlock *MBB,
6820 unsigned regOpcL,
6821 unsigned regOpcH,
6822 unsigned immOpcL,
6823 unsigned immOpcH,
6824 bool invSrc) {
6825 // For the atomic bitwise operator, we generate
6826 // thisMBB (instructions are in pairs, except cmpxchg8b)
6827 // ld t1,t2 = [bitinstr.addr]
6828 // newMBB:
6829 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
6830 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006831 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00006832 // mov ECX, EBX <- t5, t6
6833 // mov EAX, EDX <- t1, t2
6834 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
6835 // mov t3, t4 <- EAX, EDX
6836 // bz newMBB
6837 // result in out1, out2
6838 // fallthrough -->nextMBB
6839
6840 const TargetRegisterClass *RC = X86::GR32RegisterClass;
6841 const unsigned LoadOpc = X86::MOV32rm;
6842 const unsigned copyOpc = X86::MOV32rr;
6843 const unsigned NotOpc = X86::NOT32r;
6844 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6845 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
6846 MachineFunction::iterator MBBIter = MBB;
6847 ++MBBIter;
6848
6849 /// First build the CFG
6850 MachineFunction *F = MBB->getParent();
6851 MachineBasicBlock *thisMBB = MBB;
6852 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6853 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6854 F->insert(MBBIter, newMBB);
6855 F->insert(MBBIter, nextMBB);
6856
6857 // Move all successors to thisMBB to nextMBB
6858 nextMBB->transferSuccessors(thisMBB);
6859
6860 // Update thisMBB to fall through to newMBB
6861 thisMBB->addSuccessor(newMBB);
6862
6863 // newMBB jumps to itself and fall through to nextMBB
6864 newMBB->addSuccessor(nextMBB);
6865 newMBB->addSuccessor(newMBB);
6866
6867 // Insert instructions into newMBB based on incoming instruction
6868 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
6869 assert(bInstr->getNumOperands() < 18 && "unexpected number of operands");
6870 MachineOperand& dest1Oper = bInstr->getOperand(0);
6871 MachineOperand& dest2Oper = bInstr->getOperand(1);
6872 MachineOperand* argOpers[6];
6873 for (int i=0; i < 6; ++i)
6874 argOpers[i] = &bInstr->getOperand(i+2);
6875
6876 // x86 address has 4 operands: base, index, scale, and displacement
6877 int lastAddrIndx = 3; // [0,3]
6878
6879 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6880 MachineInstrBuilder MIB = BuildMI(thisMBB, TII->get(LoadOpc), t1);
6881 for (int i=0; i <= lastAddrIndx; ++i)
6882 (*MIB).addOperand(*argOpers[i]);
6883 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
6884 MIB = BuildMI(thisMBB, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006885 // add 4 to displacement.
Dale Johannesenf160d802008-10-02 18:53:47 +00006886 for (int i=0; i <= lastAddrIndx-1; ++i)
6887 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006888 MachineOperand newOp3 = *(argOpers[3]);
6889 if (newOp3.isImm())
6890 newOp3.setImm(newOp3.getImm()+4);
6891 else
6892 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00006893 (*MIB).addOperand(newOp3);
6894
6895 // t3/4 are defined later, at the bottom of the loop
6896 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
6897 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
6898 BuildMI(newMBB, TII->get(X86::PHI), dest1Oper.getReg())
6899 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
6900 BuildMI(newMBB, TII->get(X86::PHI), dest2Oper.getReg())
6901 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
6902
6903 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
6904 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
6905 if (invSrc) {
6906 MIB = BuildMI(newMBB, TII->get(NotOpc), tt1).addReg(t1);
6907 MIB = BuildMI(newMBB, TII->get(NotOpc), tt2).addReg(t2);
6908 } else {
6909 tt1 = t1;
6910 tt2 = t2;
6911 }
6912
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006913 assert((argOpers[4]->isReg() || argOpers[4]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00006914 "invalid operand");
6915 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
6916 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006917 if (argOpers[4]->isReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00006918 MIB = BuildMI(newMBB, TII->get(regOpcL), t5);
6919 else
6920 MIB = BuildMI(newMBB, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006921 if (regOpcL != X86::MOV32rr)
6922 MIB.addReg(tt1);
Dale Johannesenf160d802008-10-02 18:53:47 +00006923 (*MIB).addOperand(*argOpers[4]);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006924 assert(argOpers[5]->isReg() == argOpers[4]->isReg());
6925 assert(argOpers[5]->isImm() == argOpers[4]->isImm());
6926 if (argOpers[5]->isReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00006927 MIB = BuildMI(newMBB, TII->get(regOpcH), t6);
6928 else
6929 MIB = BuildMI(newMBB, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006930 if (regOpcH != X86::MOV32rr)
6931 MIB.addReg(tt2);
Dale Johannesenf160d802008-10-02 18:53:47 +00006932 (*MIB).addOperand(*argOpers[5]);
6933
6934 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EAX);
6935 MIB.addReg(t1);
6936 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EDX);
6937 MIB.addReg(t2);
6938
6939 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EBX);
6940 MIB.addReg(t5);
6941 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::ECX);
6942 MIB.addReg(t6);
6943
6944 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG8B));
6945 for (int i=0; i <= lastAddrIndx; ++i)
6946 (*MIB).addOperand(*argOpers[i]);
6947
6948 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6949 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6950
6951 MIB = BuildMI(newMBB, TII->get(copyOpc), t3);
6952 MIB.addReg(X86::EAX);
6953 MIB = BuildMI(newMBB, TII->get(copyOpc), t4);
6954 MIB.addReg(X86::EDX);
6955
6956 // insert branch
6957 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6958
6959 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
6960 return nextMBB;
6961}
6962
6963// private utility function
6964MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00006965X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6966 MachineBasicBlock *MBB,
6967 unsigned cmovOpc) {
6968 // For the atomic min/max operator, we generate
6969 // thisMBB:
6970 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006971 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006972 // mov t2 = [min/max.val]
6973 // cmp t1, t2
6974 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006975 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006976 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6977 // bz newMBB
6978 // fallthrough -->nextMBB
6979 //
6980 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6981 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006982 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006983 ++MBBIter;
6984
6985 /// First build the CFG
6986 MachineFunction *F = MBB->getParent();
6987 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006988 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6989 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6990 F->insert(MBBIter, newMBB);
6991 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006992
6993 // Move all successors to thisMBB to nextMBB
6994 nextMBB->transferSuccessors(thisMBB);
6995
6996 // Update thisMBB to fall through to newMBB
6997 thisMBB->addSuccessor(newMBB);
6998
6999 // newMBB jumps to newMBB and fall through to nextMBB
7000 newMBB->addSuccessor(nextMBB);
7001 newMBB->addSuccessor(newMBB);
7002
7003 // Insert instructions into newMBB based on incoming instruction
7004 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
7005 MachineOperand& destOper = mInstr->getOperand(0);
7006 MachineOperand* argOpers[6];
7007 int numArgs = mInstr->getNumOperands() - 1;
7008 for (int i=0; i < numArgs; ++i)
7009 argOpers[i] = &mInstr->getOperand(i+1);
7010
7011 // x86 address has 4 operands: base, index, scale, and displacement
7012 int lastAddrIndx = 3; // [0,3]
7013 int valArgIndx = 4;
7014
Mon P Wang318b0372008-05-05 22:56:23 +00007015 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
7016 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007017 for (int i=0; i <= lastAddrIndx; ++i)
7018 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00007019
Mon P Wang078a62d2008-05-05 19:05:59 +00007020 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007021 assert((argOpers[valArgIndx]->isReg() ||
7022 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007023 "invalid operand");
Mon P Wang078a62d2008-05-05 19:05:59 +00007024
7025 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007026 if (argOpers[valArgIndx]->isReg())
Mon P Wang078a62d2008-05-05 19:05:59 +00007027 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
7028 else
7029 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
7030 (*MIB).addOperand(*argOpers[valArgIndx]);
7031
Mon P Wang318b0372008-05-05 22:56:23 +00007032 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
7033 MIB.addReg(t1);
7034
Mon P Wang078a62d2008-05-05 19:05:59 +00007035 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
7036 MIB.addReg(t1);
7037 MIB.addReg(t2);
7038
7039 // Generate movc
7040 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
7041 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
7042 MIB.addReg(t2);
7043 MIB.addReg(t1);
7044
7045 // Cmp and exchange if none has modified the memory location
7046 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
7047 for (int i=0; i <= lastAddrIndx; ++i)
7048 (*MIB).addOperand(*argOpers[i]);
7049 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00007050 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7051 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Mon P Wang078a62d2008-05-05 19:05:59 +00007052
7053 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
7054 MIB.addReg(X86::EAX);
7055
7056 // insert branch
7057 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
7058
Dan Gohman221a4372008-07-07 23:14:23 +00007059 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007060 return nextMBB;
7061}
7062
7063
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007064MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00007065X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
7066 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007067 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7068 switch (MI->getOpcode()) {
7069 default: assert(false && "Unexpected instr type to insert");
Mon P Wang83edba52008-12-12 01:25:51 +00007070 case X86::CMOV_V1I64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007071 case X86::CMOV_FR32:
7072 case X86::CMOV_FR64:
7073 case X86::CMOV_V4F32:
7074 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00007075 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007076 // To "insert" a SELECT_CC instruction, we actually have to insert the
7077 // diamond control-flow pattern. The incoming instruction knows the
7078 // destination vreg to set, the condition code register to branch on, the
7079 // true/false values to select between, and a branch opcode to use.
7080 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007081 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007082 ++It;
7083
7084 // thisMBB:
7085 // ...
7086 // TrueVal = ...
7087 // cmpTY ccX, r1, r2
7088 // bCC copy1MBB
7089 // fallthrough --> copy0MBB
7090 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00007091 MachineFunction *F = BB->getParent();
7092 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7093 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007094 unsigned Opc =
7095 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7096 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00007097 F->insert(It, copy0MBB);
7098 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007099 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007100 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00007101 sinkMBB->transferSuccessors(BB);
7102
7103 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007104 BB->addSuccessor(copy0MBB);
7105 BB->addSuccessor(sinkMBB);
7106
7107 // copy0MBB:
7108 // %FalseValue = ...
7109 // # fallthrough to sinkMBB
7110 BB = copy0MBB;
7111
7112 // Update machine-CFG edges
7113 BB->addSuccessor(sinkMBB);
7114
7115 // sinkMBB:
7116 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7117 // ...
7118 BB = sinkMBB;
7119 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
7120 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7121 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7122
Dan Gohman221a4372008-07-07 23:14:23 +00007123 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007124 return BB;
7125 }
7126
7127 case X86::FP32_TO_INT16_IN_MEM:
7128 case X86::FP32_TO_INT32_IN_MEM:
7129 case X86::FP32_TO_INT64_IN_MEM:
7130 case X86::FP64_TO_INT16_IN_MEM:
7131 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007132 case X86::FP64_TO_INT64_IN_MEM:
7133 case X86::FP80_TO_INT16_IN_MEM:
7134 case X86::FP80_TO_INT32_IN_MEM:
7135 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007136 // Change the floating point control register to use "round towards zero"
7137 // mode when truncating to an integer value.
7138 MachineFunction *F = BB->getParent();
7139 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
7140 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
7141
7142 // Load the old value of the high byte of the control word...
7143 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00007144 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007145 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
7146
7147 // Set the high part to be round to zero...
7148 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
7149 .addImm(0xC7F);
7150
7151 // Reload the modified control word now...
7152 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
7153
7154 // Restore the memory image of control word to original value
7155 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
7156 .addReg(OldCW);
7157
7158 // Get the X86 opcode to use.
7159 unsigned Opc;
7160 switch (MI->getOpcode()) {
7161 default: assert(0 && "illegal opcode!");
7162 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7163 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7164 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7165 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7166 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7167 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007168 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7169 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7170 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007171 }
7172
7173 X86AddressMode AM;
7174 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007175 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007176 AM.BaseType = X86AddressMode::RegBase;
7177 AM.Base.Reg = Op.getReg();
7178 } else {
7179 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00007180 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007181 }
7182 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007183 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007184 AM.Scale = Op.getImm();
7185 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007186 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007187 AM.IndexReg = Op.getImm();
7188 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007189 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007190 AM.GV = Op.getGlobal();
7191 } else {
7192 AM.Disp = Op.getImm();
7193 }
7194 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
7195 .addReg(MI->getOperand(4).getReg());
7196
7197 // Reload the original control word now.
7198 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
7199
Dan Gohman221a4372008-07-07 23:14:23 +00007200 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007201 return BB;
7202 }
Mon P Wang078a62d2008-05-05 19:05:59 +00007203 case X86::ATOMAND32:
7204 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007205 X86::AND32ri, X86::MOV32rm,
7206 X86::LCMPXCHG32, X86::MOV32rr,
7207 X86::NOT32r, X86::EAX,
7208 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007209 case X86::ATOMOR32:
7210 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007211 X86::OR32ri, X86::MOV32rm,
7212 X86::LCMPXCHG32, X86::MOV32rr,
7213 X86::NOT32r, X86::EAX,
7214 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007215 case X86::ATOMXOR32:
7216 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007217 X86::XOR32ri, X86::MOV32rm,
7218 X86::LCMPXCHG32, X86::MOV32rr,
7219 X86::NOT32r, X86::EAX,
7220 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007221 case X86::ATOMNAND32:
7222 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007223 X86::AND32ri, X86::MOV32rm,
7224 X86::LCMPXCHG32, X86::MOV32rr,
7225 X86::NOT32r, X86::EAX,
7226 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00007227 case X86::ATOMMIN32:
7228 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7229 case X86::ATOMMAX32:
7230 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7231 case X86::ATOMUMIN32:
7232 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7233 case X86::ATOMUMAX32:
7234 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00007235
7236 case X86::ATOMAND16:
7237 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7238 X86::AND16ri, X86::MOV16rm,
7239 X86::LCMPXCHG16, X86::MOV16rr,
7240 X86::NOT16r, X86::AX,
7241 X86::GR16RegisterClass);
7242 case X86::ATOMOR16:
7243 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
7244 X86::OR16ri, X86::MOV16rm,
7245 X86::LCMPXCHG16, X86::MOV16rr,
7246 X86::NOT16r, X86::AX,
7247 X86::GR16RegisterClass);
7248 case X86::ATOMXOR16:
7249 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7250 X86::XOR16ri, X86::MOV16rm,
7251 X86::LCMPXCHG16, X86::MOV16rr,
7252 X86::NOT16r, X86::AX,
7253 X86::GR16RegisterClass);
7254 case X86::ATOMNAND16:
7255 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7256 X86::AND16ri, X86::MOV16rm,
7257 X86::LCMPXCHG16, X86::MOV16rr,
7258 X86::NOT16r, X86::AX,
7259 X86::GR16RegisterClass, true);
7260 case X86::ATOMMIN16:
7261 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7262 case X86::ATOMMAX16:
7263 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7264 case X86::ATOMUMIN16:
7265 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7266 case X86::ATOMUMAX16:
7267 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7268
7269 case X86::ATOMAND8:
7270 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7271 X86::AND8ri, X86::MOV8rm,
7272 X86::LCMPXCHG8, X86::MOV8rr,
7273 X86::NOT8r, X86::AL,
7274 X86::GR8RegisterClass);
7275 case X86::ATOMOR8:
7276 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
7277 X86::OR8ri, X86::MOV8rm,
7278 X86::LCMPXCHG8, X86::MOV8rr,
7279 X86::NOT8r, X86::AL,
7280 X86::GR8RegisterClass);
7281 case X86::ATOMXOR8:
7282 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7283 X86::XOR8ri, X86::MOV8rm,
7284 X86::LCMPXCHG8, X86::MOV8rr,
7285 X86::NOT8r, X86::AL,
7286 X86::GR8RegisterClass);
7287 case X86::ATOMNAND8:
7288 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7289 X86::AND8ri, X86::MOV8rm,
7290 X86::LCMPXCHG8, X86::MOV8rr,
7291 X86::NOT8r, X86::AL,
7292 X86::GR8RegisterClass, true);
7293 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00007294 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007295 case X86::ATOMAND64:
7296 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7297 X86::AND64ri32, X86::MOV64rm,
7298 X86::LCMPXCHG64, X86::MOV64rr,
7299 X86::NOT64r, X86::RAX,
7300 X86::GR64RegisterClass);
7301 case X86::ATOMOR64:
7302 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7303 X86::OR64ri32, X86::MOV64rm,
7304 X86::LCMPXCHG64, X86::MOV64rr,
7305 X86::NOT64r, X86::RAX,
7306 X86::GR64RegisterClass);
7307 case X86::ATOMXOR64:
7308 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
7309 X86::XOR64ri32, X86::MOV64rm,
7310 X86::LCMPXCHG64, X86::MOV64rr,
7311 X86::NOT64r, X86::RAX,
7312 X86::GR64RegisterClass);
7313 case X86::ATOMNAND64:
7314 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7315 X86::AND64ri32, X86::MOV64rm,
7316 X86::LCMPXCHG64, X86::MOV64rr,
7317 X86::NOT64r, X86::RAX,
7318 X86::GR64RegisterClass, true);
7319 case X86::ATOMMIN64:
7320 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7321 case X86::ATOMMAX64:
7322 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7323 case X86::ATOMUMIN64:
7324 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7325 case X86::ATOMUMAX64:
7326 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00007327
7328 // This group does 64-bit operations on a 32-bit host.
7329 case X86::ATOMAND6432:
7330 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7331 X86::AND32rr, X86::AND32rr,
7332 X86::AND32ri, X86::AND32ri,
7333 false);
7334 case X86::ATOMOR6432:
7335 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7336 X86::OR32rr, X86::OR32rr,
7337 X86::OR32ri, X86::OR32ri,
7338 false);
7339 case X86::ATOMXOR6432:
7340 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7341 X86::XOR32rr, X86::XOR32rr,
7342 X86::XOR32ri, X86::XOR32ri,
7343 false);
7344 case X86::ATOMNAND6432:
7345 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7346 X86::AND32rr, X86::AND32rr,
7347 X86::AND32ri, X86::AND32ri,
7348 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00007349 case X86::ATOMADD6432:
7350 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7351 X86::ADD32rr, X86::ADC32rr,
7352 X86::ADD32ri, X86::ADC32ri,
7353 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00007354 case X86::ATOMSUB6432:
7355 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7356 X86::SUB32rr, X86::SBB32rr,
7357 X86::SUB32ri, X86::SBB32ri,
7358 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007359 case X86::ATOMSWAP6432:
7360 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7361 X86::MOV32rr, X86::MOV32rr,
7362 X86::MOV32ri, X86::MOV32ri,
7363 false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007364 }
7365}
7366
7367//===----------------------------------------------------------------------===//
7368// X86 Optimization Hooks
7369//===----------------------------------------------------------------------===//
7370
Dan Gohman8181bd12008-07-27 21:46:04 +00007371void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00007372 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00007373 APInt &KnownZero,
7374 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007375 const SelectionDAG &DAG,
7376 unsigned Depth) const {
7377 unsigned Opc = Op.getOpcode();
7378 assert((Opc >= ISD::BUILTIN_OP_END ||
7379 Opc == ISD::INTRINSIC_WO_CHAIN ||
7380 Opc == ISD::INTRINSIC_W_CHAIN ||
7381 Opc == ISD::INTRINSIC_VOID) &&
7382 "Should use MaskedValueIsZero if you don't know whether Op"
7383 " is a target node!");
7384
Dan Gohman1d79e432008-02-13 23:07:24 +00007385 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007386 switch (Opc) {
7387 default: break;
7388 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00007389 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7390 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007391 break;
7392 }
7393}
7394
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007395/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00007396/// node is a GlobalAddress + offset.
7397bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7398 GlobalValue* &GA, int64_t &Offset) const{
7399 if (N->getOpcode() == X86ISD::Wrapper) {
7400 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007401 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00007402 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007403 return true;
7404 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007405 }
Evan Chengef7be082008-05-12 19:56:52 +00007406 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007407}
7408
Evan Chengef7be082008-05-12 19:56:52 +00007409static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7410 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007411 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00007412 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00007413 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007414 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00007415 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007416 return false;
7417}
7418
Dan Gohman8181bd12008-07-27 21:46:04 +00007419static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00007420 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00007421 SDNode *&Base,
7422 SelectionDAG &DAG, MachineFrameInfo *MFI,
7423 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007424 Base = NULL;
7425 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007426 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007427 if (Idx.getOpcode() == ISD::UNDEF) {
7428 if (!Base)
7429 return false;
7430 continue;
7431 }
7432
Dan Gohman8181bd12008-07-27 21:46:04 +00007433 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00007434 if (!Elt.getNode() ||
7435 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007436 return false;
7437 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007438 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00007439 if (Base->getOpcode() == ISD::UNDEF)
7440 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00007441 continue;
7442 }
7443 if (Elt.getOpcode() == ISD::UNDEF)
7444 continue;
7445
Gabor Greif1c80d112008-08-28 21:40:38 +00007446 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00007447 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007448 return false;
7449 }
7450 return true;
7451}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007452
7453/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7454/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7455/// if the load addresses are consecutive, non-overlapping, and in the right
7456/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00007457static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00007458 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007459 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00007460 MVT VT = N->getValueType(0);
7461 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00007462 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00007463 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007464 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00007465 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
7466 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00007467 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007468
Dan Gohman11821702007-07-27 17:16:43 +00007469 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00007470 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007471 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00007472 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00007473 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
7474 LD->getSrcValueOffset(), LD->isVolatile(),
7475 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007476}
7477
Evan Chengb6290462008-05-12 23:04:07 +00007478/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00007479static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng6617eed2008-09-24 23:26:36 +00007480 const X86Subtarget *Subtarget,
7481 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00007482 unsigned NumOps = N->getNumOperands();
7483
Evan Chenge9b9c672008-05-09 21:53:03 +00007484 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00007485 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00007486 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007487
Duncan Sands92c43912008-06-06 12:08:01 +00007488 MVT VT = N->getValueType(0);
7489 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00007490 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
7491 // We are looking for load i64 and zero extend. We want to transform
7492 // it before legalizer has a chance to expand it. Also look for i64
7493 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00007494 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007495 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00007496 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00007497 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00007498 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007499
7500 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00007501 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00007502 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00007503 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00007504 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00007505 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00007506 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00007507 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007508 }
Evan Chenge9b9c672008-05-09 21:53:03 +00007509
7510 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00007511 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00007512
7513 // Load must not be an extload.
7514 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00007515 return SDValue();
Nate Begeman211c4742008-05-28 00:24:25 +00007516
Evan Cheng6617eed2008-09-24 23:26:36 +00007517 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
7518 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7519 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, Tys, Ops, 2);
7520 DAG.ReplaceAllUsesOfValueWith(SDValue(Base, 1), ResNode.getValue(1));
7521 return ResNode;
Evan Chenge9b9c672008-05-09 21:53:03 +00007522}
7523
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007524/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007525static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007526 const X86Subtarget *Subtarget) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007527 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007528
7529 // If we have SSE[12] support, try to form min/max nodes.
7530 if (Subtarget->hasSSE2() &&
7531 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
7532 if (Cond.getOpcode() == ISD::SETCC) {
7533 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00007534 SDValue LHS = N->getOperand(1);
7535 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007536 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
7537
7538 unsigned Opcode = 0;
7539 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7540 switch (CC) {
7541 default: break;
7542 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7543 case ISD::SETULE:
7544 case ISD::SETLE:
7545 if (!UnsafeFPMath) break;
7546 // FALL THROUGH.
7547 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7548 case ISD::SETLT:
7549 Opcode = X86ISD::FMIN;
7550 break;
7551
7552 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7553 case ISD::SETUGT:
7554 case ISD::SETGT:
7555 if (!UnsafeFPMath) break;
7556 // FALL THROUGH.
7557 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7558 case ISD::SETGE:
7559 Opcode = X86ISD::FMAX;
7560 break;
7561 }
7562 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
7563 switch (CC) {
7564 default: break;
7565 case ISD::SETOGT: // (X > Y) ? Y : X -> min
7566 case ISD::SETUGT:
7567 case ISD::SETGT:
7568 if (!UnsafeFPMath) break;
7569 // FALL THROUGH.
7570 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
7571 case ISD::SETGE:
7572 Opcode = X86ISD::FMIN;
7573 break;
7574
7575 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
7576 case ISD::SETULE:
7577 case ISD::SETLE:
7578 if (!UnsafeFPMath) break;
7579 // FALL THROUGH.
7580 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
7581 case ISD::SETLT:
7582 Opcode = X86ISD::FMAX;
7583 break;
7584 }
7585 }
7586
7587 if (Opcode)
7588 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
7589 }
7590
7591 }
7592
Dan Gohman8181bd12008-07-27 21:46:04 +00007593 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007594}
7595
Chris Lattnerce84ae42008-02-22 02:09:43 +00007596/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007597static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00007598 const X86Subtarget *Subtarget) {
7599 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
7600 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00007601 // A preferable solution to the general problem is to figure out the right
7602 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00007603 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00007604 if (St->getValue().getValueType().isVector() &&
7605 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00007606 isa<LoadSDNode>(St->getValue()) &&
7607 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
7608 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007609 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00007610 LoadSDNode *Ld = 0;
7611 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00007612 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00007613 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00007614 // Must be a store of a load. We currently handle two cases: the load
7615 // is a direct child, and it's under an intervening TokenFactor. It is
7616 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00007617 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00007618 Ld = cast<LoadSDNode>(St->getChain());
7619 else if (St->getValue().hasOneUse() &&
7620 ChainVal->getOpcode() == ISD::TokenFactor) {
7621 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007622 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00007623 TokenFactorIndex = i;
7624 Ld = cast<LoadSDNode>(St->getValue());
7625 } else
7626 Ops.push_back(ChainVal->getOperand(i));
7627 }
7628 }
7629 if (Ld) {
7630 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
7631 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007632 SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
Dale Johannesend112b802008-02-25 19:20:14 +00007633 Ld->getBasePtr(), Ld->getSrcValue(),
7634 Ld->getSrcValueOffset(), Ld->isVolatile(),
7635 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007636 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00007637 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00007638 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00007639 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
7640 Ops.size());
7641 }
7642 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
7643 St->getSrcValue(), St->getSrcValueOffset(),
7644 St->isVolatile(), St->getAlignment());
7645 }
7646
7647 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00007648 SDValue LoAddr = Ld->getBasePtr();
7649 SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00007650 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00007651
Dan Gohman8181bd12008-07-27 21:46:04 +00007652 SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00007653 Ld->getSrcValue(), Ld->getSrcValueOffset(),
7654 Ld->isVolatile(), Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007655 SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00007656 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
7657 Ld->isVolatile(),
7658 MinAlign(Ld->getAlignment(), 4));
7659
Dan Gohman8181bd12008-07-27 21:46:04 +00007660 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00007661 if (TokenFactorIndex != -1) {
7662 Ops.push_back(LoLd);
7663 Ops.push_back(HiLd);
7664 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
7665 Ops.size());
7666 }
7667
7668 LoAddr = St->getBasePtr();
7669 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00007670 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00007671
Dan Gohman8181bd12008-07-27 21:46:04 +00007672 SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00007673 St->getSrcValue(), St->getSrcValueOffset(),
7674 St->isVolatile(), St->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007675 SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00007676 St->getSrcValue(),
7677 St->getSrcValueOffset() + 4,
Dale Johannesend112b802008-02-25 19:20:14 +00007678 St->isVolatile(),
7679 MinAlign(St->getAlignment(), 4));
7680 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00007681 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00007682 }
Dan Gohman8181bd12008-07-27 21:46:04 +00007683 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00007684}
7685
Chris Lattner470d5dc2008-01-25 06:14:17 +00007686/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
7687/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007688static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00007689 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
7690 // F[X]OR(0.0, x) -> x
7691 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00007692 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7693 if (C->getValueAPF().isPosZero())
7694 return N->getOperand(1);
7695 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7696 if (C->getValueAPF().isPosZero())
7697 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00007698 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007699}
7700
7701/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007702static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00007703 // FAND(0.0, x) -> 0.0
7704 // FAND(x, 0.0) -> 0.0
7705 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7706 if (C->getValueAPF().isPosZero())
7707 return N->getOperand(0);
7708 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7709 if (C->getValueAPF().isPosZero())
7710 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00007711 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007712}
7713
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007714
Dan Gohman8181bd12008-07-27 21:46:04 +00007715SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng62370f32008-11-05 06:03:38 +00007716 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007717 SelectionDAG &DAG = DCI.DAG;
7718 switch (N->getOpcode()) {
7719 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00007720 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
7721 case ISD::BUILD_VECTOR:
7722 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00007723 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007724 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00007725 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00007726 case X86ISD::FOR: return PerformFORCombine(N, DAG);
7727 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007728 }
7729
Dan Gohman8181bd12008-07-27 21:46:04 +00007730 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007731}
7732
7733//===----------------------------------------------------------------------===//
7734// X86 Inline Assembly Support
7735//===----------------------------------------------------------------------===//
7736
7737/// getConstraintType - Given a constraint letter, return the type of
7738/// constraint it is for this target.
7739X86TargetLowering::ConstraintType
7740X86TargetLowering::getConstraintType(const std::string &Constraint) const {
7741 if (Constraint.size() == 1) {
7742 switch (Constraint[0]) {
7743 case 'A':
Dale Johannesen73920c02008-11-13 21:52:36 +00007744 return C_Register;
Chris Lattner267805f2008-03-11 19:06:29 +00007745 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007746 case 'r':
7747 case 'R':
7748 case 'l':
7749 case 'q':
7750 case 'Q':
7751 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00007752 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007753 case 'Y':
7754 return C_RegisterClass;
7755 default:
7756 break;
7757 }
7758 }
7759 return TargetLowering::getConstraintType(Constraint);
7760}
7761
Dale Johannesene99fc902008-01-29 02:21:21 +00007762/// LowerXConstraint - try to replace an X constraint, which matches anything,
7763/// with another that has more specific requirements based on the type of the
7764/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00007765const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00007766LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00007767 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
7768 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00007769 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00007770 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00007771 return "Y";
7772 if (Subtarget->hasSSE1())
7773 return "x";
7774 }
7775
7776 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00007777}
7778
Chris Lattnera531abc2007-08-25 00:47:38 +00007779/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7780/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00007781void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00007782 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +00007783 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00007784 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00007785 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007786 SDValue Result(0, 0);
Chris Lattnera531abc2007-08-25 00:47:38 +00007787
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007788 switch (Constraint) {
7789 default: break;
7790 case 'I':
7791 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007792 if (C->getZExtValue() <= 31) {
7793 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007794 break;
7795 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007796 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007797 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00007798 case 'J':
7799 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
7800 if (C->getZExtValue() <= 63) {
7801 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
7802 break;
7803 }
7804 }
7805 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007806 case 'N':
7807 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007808 if (C->getZExtValue() <= 255) {
7809 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007810 break;
7811 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007812 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007813 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007814 case 'i': {
7815 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00007816 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007817 Result = DAG.getTargetConstant(CST->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007818 break;
7819 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007820
7821 // If we are in non-pic codegen mode, we allow the address of a global (with
7822 // an optional displacement) to be used with 'i'.
7823 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
7824 int64_t Offset = 0;
7825
7826 // Match either (GA) or (GA+C)
7827 if (GA) {
7828 Offset = GA->getOffset();
7829 } else if (Op.getOpcode() == ISD::ADD) {
7830 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7831 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7832 if (C && GA) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007833 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007834 } else {
7835 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7836 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7837 if (C && GA)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007838 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007839 else
7840 C = 0, GA = 0;
7841 }
7842 }
7843
7844 if (GA) {
Evan Cheng7f250d62008-09-24 00:05:32 +00007845 if (hasMemory)
Dan Gohman36322c72008-10-18 02:06:02 +00007846 Op = LowerGlobalAddress(GA->getGlobal(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00007847 else
7848 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
7849 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00007850 Result = Op;
7851 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007852 }
7853
7854 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00007855 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007856 }
7857 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007858
Gabor Greif1c80d112008-08-28 21:40:38 +00007859 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007860 Ops.push_back(Result);
7861 return;
7862 }
Evan Cheng7f250d62008-09-24 00:05:32 +00007863 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
7864 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007865}
7866
7867std::vector<unsigned> X86TargetLowering::
7868getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007869 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007870 if (Constraint.size() == 1) {
7871 // FIXME: not handling fp-stack yet!
7872 switch (Constraint[0]) { // GCC X86 Constraint Letters
7873 default: break; // Unknown constraint letter
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007874 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
7875 case 'Q': // Q_REGS
7876 if (VT == MVT::i32)
7877 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
7878 else if (VT == MVT::i16)
7879 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
7880 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00007881 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00007882 else if (VT == MVT::i64)
7883 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
7884 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007885 }
7886 }
7887
7888 return std::vector<unsigned>();
7889}
7890
7891std::pair<unsigned, const TargetRegisterClass*>
7892X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007893 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007894 // First, see if this is a constraint that directly corresponds to an LLVM
7895 // register class.
7896 if (Constraint.size() == 1) {
7897 // GCC Constraint Letters
7898 switch (Constraint[0]) {
7899 default: break;
7900 case 'r': // GENERAL_REGS
7901 case 'R': // LEGACY_REGS
7902 case 'l': // INDEX_REGS
Chris Lattnerbbfea052008-10-17 18:15:05 +00007903 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007904 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00007905 if (VT == MVT::i16)
7906 return std::make_pair(0U, X86::GR16RegisterClass);
7907 if (VT == MVT::i32 || !Subtarget->is64Bit())
7908 return std::make_pair(0U, X86::GR32RegisterClass);
7909 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +00007910 case 'f': // FP Stack registers.
7911 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
7912 // value to the correct fpstack register class.
7913 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
7914 return std::make_pair(0U, X86::RFP32RegisterClass);
7915 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
7916 return std::make_pair(0U, X86::RFP64RegisterClass);
7917 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007918 case 'y': // MMX_REGS if MMX allowed.
7919 if (!Subtarget->hasMMX()) break;
7920 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007921 case 'Y': // SSE_REGS if SSE2 allowed
7922 if (!Subtarget->hasSSE2()) break;
7923 // FALL THROUGH.
7924 case 'x': // SSE_REGS if SSE1 allowed
7925 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00007926
7927 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007928 default: break;
7929 // Scalar SSE types.
7930 case MVT::f32:
7931 case MVT::i32:
7932 return std::make_pair(0U, X86::FR32RegisterClass);
7933 case MVT::f64:
7934 case MVT::i64:
7935 return std::make_pair(0U, X86::FR64RegisterClass);
7936 // Vector types.
7937 case MVT::v16i8:
7938 case MVT::v8i16:
7939 case MVT::v4i32:
7940 case MVT::v2i64:
7941 case MVT::v4f32:
7942 case MVT::v2f64:
7943 return std::make_pair(0U, X86::VR128RegisterClass);
7944 }
7945 break;
7946 }
7947 }
7948
7949 // Use the default implementation in TargetLowering to convert the register
7950 // constraint into a member of a register class.
7951 std::pair<unsigned, const TargetRegisterClass*> Res;
7952 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7953
7954 // Not found as a standard register?
7955 if (Res.second == 0) {
7956 // GCC calls "st(0)" just plain "st".
7957 if (StringsEqualNoCase("{st}", Constraint)) {
7958 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00007959 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007960 }
Dale Johannesen73920c02008-11-13 21:52:36 +00007961 // 'A' means EAX + EDX.
7962 if (Constraint == "A") {
7963 Res.first = X86::EAX;
7964 Res.second = X86::GRADRegisterClass;
7965 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007966 return Res;
7967 }
7968
7969 // Otherwise, check to see if this is a register class of the wrong value
7970 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
7971 // turn into {ax},{dx}.
7972 if (Res.second->hasType(VT))
7973 return Res; // Correct type already, nothing to do.
7974
7975 // All of the single-register GCC register classes map their values onto
7976 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
7977 // really want an 8-bit or 32-bit register, map to the appropriate register
7978 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00007979 if (Res.second == X86::GR16RegisterClass) {
7980 if (VT == MVT::i8) {
7981 unsigned DestReg = 0;
7982 switch (Res.first) {
7983 default: break;
7984 case X86::AX: DestReg = X86::AL; break;
7985 case X86::DX: DestReg = X86::DL; break;
7986 case X86::CX: DestReg = X86::CL; break;
7987 case X86::BX: DestReg = X86::BL; break;
7988 }
7989 if (DestReg) {
7990 Res.first = DestReg;
7991 Res.second = Res.second = X86::GR8RegisterClass;
7992 }
7993 } else if (VT == MVT::i32) {
7994 unsigned DestReg = 0;
7995 switch (Res.first) {
7996 default: break;
7997 case X86::AX: DestReg = X86::EAX; break;
7998 case X86::DX: DestReg = X86::EDX; break;
7999 case X86::CX: DestReg = X86::ECX; break;
8000 case X86::BX: DestReg = X86::EBX; break;
8001 case X86::SI: DestReg = X86::ESI; break;
8002 case X86::DI: DestReg = X86::EDI; break;
8003 case X86::BP: DestReg = X86::EBP; break;
8004 case X86::SP: DestReg = X86::ESP; break;
8005 }
8006 if (DestReg) {
8007 Res.first = DestReg;
8008 Res.second = Res.second = X86::GR32RegisterClass;
8009 }
8010 } else if (VT == MVT::i64) {
8011 unsigned DestReg = 0;
8012 switch (Res.first) {
8013 default: break;
8014 case X86::AX: DestReg = X86::RAX; break;
8015 case X86::DX: DestReg = X86::RDX; break;
8016 case X86::CX: DestReg = X86::RCX; break;
8017 case X86::BX: DestReg = X86::RBX; break;
8018 case X86::SI: DestReg = X86::RSI; break;
8019 case X86::DI: DestReg = X86::RDI; break;
8020 case X86::BP: DestReg = X86::RBP; break;
8021 case X86::SP: DestReg = X86::RSP; break;
8022 }
8023 if (DestReg) {
8024 Res.first = DestReg;
8025 Res.second = Res.second = X86::GR64RegisterClass;
8026 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008027 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00008028 } else if (Res.second == X86::FR32RegisterClass ||
8029 Res.second == X86::FR64RegisterClass ||
8030 Res.second == X86::VR128RegisterClass) {
8031 // Handle references to XMM physical registers that got mapped into the
8032 // wrong class. This can happen with constraints like {xmm0} where the
8033 // target independent register mapper will just pick the first match it can
8034 // find, ignoring the required type.
8035 if (VT == MVT::f32)
8036 Res.second = X86::FR32RegisterClass;
8037 else if (VT == MVT::f64)
8038 Res.second = X86::FR64RegisterClass;
8039 else if (X86::VR128RegisterClass->hasType(VT))
8040 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008041 }
8042
8043 return Res;
8044}
Mon P Wang1448aad2008-10-30 08:01:45 +00008045
8046//===----------------------------------------------------------------------===//
8047// X86 Widen vector type
8048//===----------------------------------------------------------------------===//
8049
8050/// getWidenVectorType: given a vector type, returns the type to widen
8051/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
8052/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wanga5a239f2008-11-06 05:31:54 +00008053/// When and where to widen is target dependent based on the cost of
Mon P Wang1448aad2008-10-30 08:01:45 +00008054/// scalarizing vs using the wider vector type.
8055
Dan Gohman0fe66c92009-01-15 17:34:08 +00008056MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang1448aad2008-10-30 08:01:45 +00008057 assert(VT.isVector());
8058 if (isTypeLegal(VT))
8059 return VT;
8060
8061 // TODO: In computeRegisterProperty, we can compute the list of legal vector
8062 // type based on element type. This would speed up our search (though
8063 // it may not be worth it since the size of the list is relatively
8064 // small).
8065 MVT EltVT = VT.getVectorElementType();
8066 unsigned NElts = VT.getVectorNumElements();
8067
8068 // On X86, it make sense to widen any vector wider than 1
8069 if (NElts <= 1)
8070 return MVT::Other;
8071
8072 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
8073 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
8074 MVT SVT = (MVT::SimpleValueType)nVT;
8075
8076 if (isTypeLegal(SVT) &&
8077 SVT.getVectorElementType() == EltVT &&
8078 SVT.getVectorNumElements() > NElts)
8079 return SVT;
8080 }
8081 return MVT::Other;
8082}