blob: 3fda975b487b4d8ec24a7a46301af6b04f6f0139 [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
Mon P Wang1f292322008-11-23 04:37:22 +000041#include "llvm/Support/CommandLine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042using namespace llvm;
43
Mon P Wang1f292322008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wangba7e48e2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang1f292322008-11-23 04:37:22 +000046
Evan Cheng2aea0b42008-04-25 19:11:04 +000047// Forward declarations.
Dan Gohman8181bd12008-07-27 21:46:04 +000048static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
Evan Cheng2aea0b42008-04-25 19:11:04 +000049
Dan Gohmanb41dfba2008-05-14 01:58:56 +000050X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 : TargetLowering(TM) {
52 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000053 X86ScalarSSEf64 = Subtarget->hasSSE2();
54 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056
Chris Lattnerdec9cb52008-01-24 08:07:48 +000057 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000060 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
62 // Set up the TargetLowering object.
63
64 // X86 is weird, it always uses i8 for shift amounts and setcc results.
65 setShiftAmountType(MVT::i8);
Duncan Sands8cf4a822008-11-23 15:47:28 +000066 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 setSchedulingPreference(SchedulingForRegPressure);
68 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
69 setStackPointerRegisterToSaveRestore(X86StackPtr);
70
71 if (Subtarget->isTargetDarwin()) {
72 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
73 setUseUnderscoreSetJmp(false);
74 setUseUnderscoreLongJmp(false);
75 } else if (Subtarget->isTargetMingw()) {
76 // MS runtime is weird: it exports _setjmp, but longjmp!
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(false);
79 } else {
80 setUseUnderscoreSetJmp(true);
81 setUseUnderscoreLongJmp(true);
82 }
83
84 // Set up the register classes.
85 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
86 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
87 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
88 if (Subtarget->is64Bit())
89 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
90
Evan Cheng08c171a2008-10-14 21:26:46 +000091 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
Chris Lattner3bc08502008-01-17 19:59:44 +000093 // We don't accept any truncstore of integer registers.
94 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
97 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
98 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng71343822008-10-15 02:05:31 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
100
101 // SETOEQ and SETUNE require checking two conditions.
102 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000108
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
110 // operation.
111 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
114
115 if (Subtarget->is64Bit()) {
116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
117 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
118 } else {
Dale Johannesena359b8b2008-10-21 20:50:01 +0000119 if (X86ScalarSSEf64) {
120 // We have an impenetrably clever algorithm for ui64->double only.
121 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
123 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
Dale Johannesena359b8b2008-10-21 20:50:01 +0000124 } else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
126 }
127
128 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
129 // this operation.
130 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
131 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
132 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000133 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000135 // f32 and f64 cases are Legal, f80 case is not
136 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
137 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
139 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
140 }
141
Dale Johannesen958b08b2007-09-19 23:55:34 +0000142 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
143 // are Legal, f80 is custom lowered.
144 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
145 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146
147 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
148 // this operation.
149 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
150 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
151
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000152 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000154 // f32 and f64 cases are Legal, f80 case is not
155 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156 } else {
157 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
158 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
159 }
160
161 // Handle FP_TO_UINT by promoting the destination to a larger signed
162 // conversion.
163 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
164 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
165 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
166
167 if (Subtarget->is64Bit()) {
168 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
169 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
170 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000171 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172 // Expand FP_TO_UINT into a select.
173 // FIXME: We would like to use a Custom expander here eventually to do
174 // the optimal thing for SSE vs. the default expansion in the legalizer.
175 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
176 else
177 // With SSE3 we can use fisttpll to convert to a signed i64.
178 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
179 }
180
181 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000182 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
184 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
185 }
186
Dan Gohman8450d862008-02-18 19:34:53 +0000187 // Scalar integer divide and remainder are lowered to use operations that
188 // produce two results, to match the available instructions. This exposes
189 // the two-result form to trivial CSE, which is able to combine x/y and x%y
190 // into a single instruction.
191 //
192 // Scalar integer multiply-high is also lowered to use two-result
193 // operations, to match the available instructions. However, plain multiply
194 // (low) operations are left as Legal, as there are single-result
195 // instructions for this in x86. Using the two-result multiply instructions
196 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000197 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
198 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
199 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
200 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
201 setOperationAction(ISD::SREM , MVT::i8 , Expand);
202 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000203 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
204 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
205 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
206 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
207 setOperationAction(ISD::SREM , MVT::i16 , Expand);
208 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000209 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
210 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
211 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
212 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
213 setOperationAction(ISD::SREM , MVT::i32 , Expand);
214 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000215 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
216 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
217 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
218 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
219 setOperationAction(ISD::SREM , MVT::i64 , Expand);
220 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000221
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
223 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
224 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
225 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000227 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
228 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
229 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
231 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000232 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000234 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000235 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000236
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000238 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
239 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000241 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
242 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000244 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
245 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 if (Subtarget->is64Bit()) {
247 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000248 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
249 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 }
251
252 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
253 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
254
255 // These should be promoted to a larger select which is supported.
256 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
257 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
258 // X86 wants to expand cmov itself.
259 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
260 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
261 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
262 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000263 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
265 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
266 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
267 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
268 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000269 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 if (Subtarget->is64Bit()) {
271 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
272 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
273 }
274 // X86 ret instruction may pop stack.
275 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000276 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277
278 // Darwin ABI issue.
279 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
280 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
281 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
282 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000283 if (Subtarget->is64Bit())
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000285 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 if (Subtarget->is64Bit()) {
287 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
288 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
289 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000290 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 }
292 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
293 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
294 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
295 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000296 if (Subtarget->is64Bit()) {
297 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
298 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
299 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
300 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301
Evan Cheng8d51ab32008-03-10 19:38:10 +0000302 if (Subtarget->hasSSE1())
303 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000304
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000305 if (!Subtarget->hasSSE2())
306 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
307
Mon P Wang078a62d2008-05-05 19:05:59 +0000308 // Expand certain atomics
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000309 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
310 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
311 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
312 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000313
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000314 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
315 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
316 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
317 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000318
Dale Johannesenf160d802008-10-02 18:53:47 +0000319 if (!Subtarget->is64Bit()) {
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000320 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
326 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesenf160d802008-10-02 18:53:47 +0000327 }
328
Dan Gohman472d12c2008-06-30 20:59:49 +0000329 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
330 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 // FIXME - use subtarget debug flags
332 if (!Subtarget->isTargetDarwin() &&
333 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000334 !Subtarget->isTargetCygMing()) {
335 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
336 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
337 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338
339 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
340 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
341 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
342 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
343 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 setExceptionPointerRegister(X86::RAX);
345 setExceptionSelectorRegister(X86::RDX);
346 } else {
347 setExceptionPointerRegister(X86::EAX);
348 setExceptionSelectorRegister(X86::EDX);
349 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000350 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000351 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
352
Duncan Sands7407a9f2007-09-11 14:10:23 +0000353 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000354
Chris Lattner56b941f2008-01-15 21:58:22 +0000355 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000356
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
358 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000360 if (Subtarget->is64Bit()) {
361 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000363 } else {
364 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000366 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367
368 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
369 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
370 if (Subtarget->is64Bit())
371 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
372 if (Subtarget->isTargetCygMing())
373 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
374 else
375 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
376
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000377 if (X86ScalarSSEf64) {
378 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 // Set up the FP register classes.
380 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
381 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
382
383 // Use ANDPD to simulate FABS.
384 setOperationAction(ISD::FABS , MVT::f64, Custom);
385 setOperationAction(ISD::FABS , MVT::f32, Custom);
386
387 // Use XORP to simulate FNEG.
388 setOperationAction(ISD::FNEG , MVT::f64, Custom);
389 setOperationAction(ISD::FNEG , MVT::f32, Custom);
390
391 // Use ANDPD and ORPD to simulate FCOPYSIGN.
392 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
393 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
394
395 // We don't support sin/cos/fmod
396 setOperationAction(ISD::FSIN , MVT::f64, Expand);
397 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 setOperationAction(ISD::FSIN , MVT::f32, Expand);
399 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400
401 // Expand FP immediates into loads from the stack, except for the special
402 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000403 addLegalFPImmediate(APFloat(+0.0)); // xorpd
404 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000405
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000406 // Floating truncations from f80 and extensions to f80 go through memory.
407 // If optimizing, we lie about this though and handle it in
408 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
409 if (Fast) {
410 setConvertAction(MVT::f32, MVT::f80, Expand);
411 setConvertAction(MVT::f64, MVT::f80, Expand);
412 setConvertAction(MVT::f80, MVT::f32, Expand);
413 setConvertAction(MVT::f80, MVT::f64, Expand);
414 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000415 } else if (X86ScalarSSEf32) {
416 // Use SSE for f32, x87 for f64.
417 // Set up the FP register classes.
418 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
419 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
420
421 // Use ANDPS to simulate FABS.
422 setOperationAction(ISD::FABS , MVT::f32, Custom);
423
424 // Use XORP to simulate FNEG.
425 setOperationAction(ISD::FNEG , MVT::f32, Custom);
426
427 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
428
429 // Use ANDPS and ORPS to simulate FCOPYSIGN.
430 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
431 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
432
433 // We don't support sin/cos/fmod
434 setOperationAction(ISD::FSIN , MVT::f32, Expand);
435 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000436
Nate Begemane2ba64f2008-02-14 08:57:00 +0000437 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000438 addLegalFPImmediate(APFloat(+0.0f)); // xorps
439 addLegalFPImmediate(APFloat(+0.0)); // FLD0
440 addLegalFPImmediate(APFloat(+1.0)); // FLD1
441 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
442 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
443
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000444 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
445 // this though and handle it in InstructionSelectPreprocess so that
446 // dagcombine2 can hack on these.
447 if (Fast) {
448 setConvertAction(MVT::f32, MVT::f64, Expand);
449 setConvertAction(MVT::f32, MVT::f80, Expand);
450 setConvertAction(MVT::f80, MVT::f32, Expand);
451 setConvertAction(MVT::f64, MVT::f32, Expand);
452 // And x87->x87 truncations also.
453 setConvertAction(MVT::f80, MVT::f64, Expand);
454 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000455
456 if (!UnsafeFPMath) {
457 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
458 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
459 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000461 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 // Set up the FP register classes.
463 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
464 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
465
466 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
467 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
469 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000470
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000471 // Floating truncations go through memory. If optimizing, we lie about
472 // this though and handle it in InstructionSelectPreprocess so that
473 // dagcombine2 can hack on these.
474 if (Fast) {
475 setConvertAction(MVT::f80, MVT::f32, Expand);
476 setConvertAction(MVT::f64, MVT::f32, Expand);
477 setConvertAction(MVT::f80, MVT::f64, Expand);
478 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479
480 if (!UnsafeFPMath) {
481 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
482 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
483 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000488 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
489 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
490 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
491 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 }
493
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000494 // Long double always uses X87.
495 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000496 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
497 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000498 {
Dale Johannesen6e547b42008-10-09 23:00:39 +0000499 bool ignored;
Chris Lattnerdd867392008-01-27 06:19:31 +0000500 APFloat TmpFlt(+0.0);
Dale Johannesen6e547b42008-10-09 23:00:39 +0000501 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
502 &ignored);
Chris Lattnerdd867392008-01-27 06:19:31 +0000503 addLegalFPImmediate(TmpFlt); // FLD0
504 TmpFlt.changeSign();
505 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
506 APFloat TmpFlt2(+1.0);
Dale Johannesen6e547b42008-10-09 23:00:39 +0000507 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
508 &ignored);
Chris Lattnerdd867392008-01-27 06:19:31 +0000509 addLegalFPImmediate(TmpFlt2); // FLD1
510 TmpFlt2.changeSign();
511 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
512 }
513
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000514 if (!UnsafeFPMath) {
515 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
516 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
517 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000518
Dan Gohman2f7b1982007-10-11 23:21:31 +0000519 // Always use a library call for pow.
520 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
521 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
522 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
523
Dale Johannesen92b33082008-09-04 00:47:13 +0000524 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000525 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000526 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000527 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000528 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
529
Mon P Wanga5a239f2008-11-06 05:31:54 +0000530 // First set operation action for all vector types to either promote
Mon P Wang1448aad2008-10-30 08:01:45 +0000531 // (for widening) or expand (for scalarization). Then we will selectively
532 // turn on ones that can be effectively codegen'd.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
534 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000535 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000548 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
550 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000551 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesen177edff2008-09-10 17:31:40 +0000573 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 }
579
Mon P Wang1f292322008-11-23 04:37:22 +0000580 if (!DisableMMX && Subtarget->hasMMX()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
582 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000584 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
586
587 // FIXME: add MMX packed arithmetics
588
589 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
590 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
591 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
592 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
593
594 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
595 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
596 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000597 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598
599 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
600 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
601
602 setOperationAction(ISD::AND, MVT::v8i8, Promote);
603 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
604 setOperationAction(ISD::AND, MVT::v4i16, Promote);
605 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
606 setOperationAction(ISD::AND, MVT::v2i32, Promote);
607 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
608 setOperationAction(ISD::AND, MVT::v1i64, Legal);
609
610 setOperationAction(ISD::OR, MVT::v8i8, Promote);
611 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
612 setOperationAction(ISD::OR, MVT::v4i16, Promote);
613 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
614 setOperationAction(ISD::OR, MVT::v2i32, Promote);
615 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
616 setOperationAction(ISD::OR, MVT::v1i64, Legal);
617
618 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
619 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
620 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
621 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
622 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
623 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
624 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
625
626 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
627 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
628 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
629 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
630 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
631 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000632 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
633 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
635
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
638 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000639 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
641
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
643 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
644 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
645 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
646
Evan Cheng759fe022008-07-22 18:39:19 +0000647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000651
652 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang83edba52008-12-12 01:25:51 +0000653
654 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
655 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
656 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
657 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
658 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
659 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 }
661
662 if (Subtarget->hasSSE1()) {
663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
664
665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 }
678
679 if (Subtarget->hasSSE2()) {
680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
681 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
682 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
683 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
684 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
685
686 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
687 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
688 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
689 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wang14edb092008-12-18 21:42:19 +0000690 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
692 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
693 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
694 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
695 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
696 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
697 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
698 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
699 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
701 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702
Nate Begeman03605a02008-07-17 16:51:19 +0000703 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
704 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
705 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
706 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000707
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
709 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
710 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
711 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
713
714 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000715 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
716 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000717 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000718 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000719 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000720 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
721 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 }
724 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
725 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
726 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
727 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000728 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000730 if (Subtarget->is64Bit()) {
731 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000732 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000733 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734
735 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
736 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000737 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
738 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
739 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
740 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
741 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
742 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
743 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
744 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
745 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
746 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 }
748
Chris Lattner3bc08502008-01-17 19:59:44 +0000749 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000750
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 // Custom lower v2i64 and v2f64 selects.
752 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
753 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
754 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
755 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000756
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000758
759 if (Subtarget->hasSSE41()) {
760 // FIXME: Do we need to handle scalar-to-vector here?
761 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
762
763 // i8 and i16 vectors are custom , because the source register and source
764 // source memory operand types are not the same width. f32 vectors are
765 // custom since the immediate controlling the insert encodes additional
766 // information.
767 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
768 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
771
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
774 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000776
777 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
779 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000780 }
781 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782
Nate Begeman03605a02008-07-17 16:51:19 +0000783 if (Subtarget->hasSSE42()) {
784 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
785 }
786
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 // We want to custom lower some of our intrinsics.
788 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
789
Bill Wendling7e04be62008-12-09 22:08:41 +0000790 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling4c134df2008-11-24 19:21:46 +0000791 setOperationAction(ISD::SADDO, MVT::i32, Custom);
792 setOperationAction(ISD::SADDO, MVT::i64, Custom);
793 setOperationAction(ISD::UADDO, MVT::i32, Custom);
794 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling7e04be62008-12-09 22:08:41 +0000795 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
796 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
797 setOperationAction(ISD::USUBO, MVT::i32, Custom);
798 setOperationAction(ISD::USUBO, MVT::i64, Custom);
799 setOperationAction(ISD::SMULO, MVT::i32, Custom);
800 setOperationAction(ISD::SMULO, MVT::i64, Custom);
801 setOperationAction(ISD::UMULO, MVT::i32, Custom);
802 setOperationAction(ISD::UMULO, MVT::i64, Custom);
Bill Wendling4c134df2008-11-24 19:21:46 +0000803
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 // We have target-specific dag combine patterns for the following nodes:
805 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000806 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000808 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809
810 computeRegisterProperties();
811
812 // FIXME: These should be based on subtarget info. Plus, the values should
813 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000814 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
815 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
816 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000817 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000818 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819}
820
Scott Michel502151f2008-03-10 15:42:14 +0000821
Dan Gohman8181bd12008-07-27 21:46:04 +0000822MVT X86TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000823 return MVT::i8;
824}
825
826
Evan Cheng5a67b812008-01-23 23:17:41 +0000827/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
828/// the desired ByVal argument alignment.
829static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
830 if (MaxAlign == 16)
831 return;
832 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
833 if (VTy->getBitWidth() == 128)
834 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000835 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
836 unsigned EltAlign = 0;
837 getMaxByValAlign(ATy->getElementType(), EltAlign);
838 if (EltAlign > MaxAlign)
839 MaxAlign = EltAlign;
840 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
841 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
842 unsigned EltAlign = 0;
843 getMaxByValAlign(STy->getElementType(i), EltAlign);
844 if (EltAlign > MaxAlign)
845 MaxAlign = EltAlign;
846 if (MaxAlign == 16)
847 break;
848 }
849 }
850 return;
851}
852
853/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
854/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000855/// that contain SSE vectors are placed at 16-byte boundaries while the rest
856/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000857unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000858 if (Subtarget->is64Bit()) {
859 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000860 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000861 if (TyAlign > 8)
862 return TyAlign;
863 return 8;
864 }
865
Evan Cheng5a67b812008-01-23 23:17:41 +0000866 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000867 if (Subtarget->hasSSE1())
868 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000869 return Align;
870}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871
Evan Cheng8c590372008-05-15 08:39:06 +0000872/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000873/// and store operations as a result of memset, memcpy, and memmove
874/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000875/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000876MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000877X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
878 bool isSrcConst, bool isSrcStr) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +0000879 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
880 // linux. This is because the stack realignment code can't handle certain
881 // cases like PR2962. This should be removed when PR2962 is fixed.
882 if (Subtarget->getStackAlignment() >= 16) {
883 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
884 return MVT::v4i32;
885 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
886 return MVT::v4f32;
887 }
Evan Cheng8c590372008-05-15 08:39:06 +0000888 if (Subtarget->is64Bit() && Size >= 8)
889 return MVT::i64;
890 return MVT::i32;
891}
892
893
Evan Cheng6fb06762007-11-09 01:32:10 +0000894/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
895/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000896SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000897 SelectionDAG &DAG) const {
898 if (usesGlobalOffsetTable())
899 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
900 if (!Subtarget->isPICStyleRIPRel())
901 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
902 return Table;
903}
904
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905//===----------------------------------------------------------------------===//
906// Return Value Calling Convention Implementation
907//===----------------------------------------------------------------------===//
908
909#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000910
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000912SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
914
915 SmallVector<CCValAssign, 16> RVLocs;
916 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
917 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
918 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000919 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000920
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 // If this is the first return lowered for this function, add the regs to the
922 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000923 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 for (unsigned i = 0; i != RVLocs.size(); ++i)
925 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000926 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000928 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000930 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000931 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000932 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000933 SDValue TailCall = Chain;
934 SDValue TargetAddress = TailCall.getOperand(1);
935 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000936 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +0000937 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000938 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendlingfef06052008-09-16 21:48:12 +0000939 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000940 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
941 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000942 assert(StackAdjustment.getOpcode() == ISD::Constant &&
943 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000944
Dan Gohman8181bd12008-07-27 21:46:04 +0000945 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000946 Operands.push_back(Chain.getOperand(0));
947 Operands.push_back(TargetAddress);
948 Operands.push_back(StackAdjustment);
949 // Copy registers used by the call. Last operand is a flag so it is not
950 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000951 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000952 Operands.push_back(Chain.getOperand(i));
953 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000954 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
955 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000956 }
957
958 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000959 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000960
Dan Gohman8181bd12008-07-27 21:46:04 +0000961 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000962 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
963 // Operand #1 = Bytes To Pop
964 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
965
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000967 for (unsigned i = 0; i != RVLocs.size(); ++i) {
968 CCValAssign &VA = RVLocs[i];
969 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000970 SDValue ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971
Chris Lattnerb56cc342008-03-11 03:23:40 +0000972 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
973 // the RET instruction and handled by the FP Stackifier.
974 if (RVLocs[i].getLocReg() == X86::ST0 ||
975 RVLocs[i].getLocReg() == X86::ST1) {
976 // If this is a copy from an xmm register to ST(0), use an FPExtend to
977 // change the value to the FP stack register class.
978 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
979 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
980 RetOps.push_back(ValToCopy);
981 // Don't emit a copytoreg.
982 continue;
983 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000984
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000985 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986 Flag = Chain.getValue(1);
987 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000988
989 // The x86-64 ABI for returning structs by value requires that we copy
990 // the sret argument into %rax for the return. We saved the argument into
991 // a virtual register in the entry block, so now we copy the value out
992 // and into %rax.
993 if (Subtarget->is64Bit() &&
994 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
995 MachineFunction &MF = DAG.getMachineFunction();
996 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
997 unsigned Reg = FuncInfo->getSRetReturnReg();
998 if (!Reg) {
999 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1000 FuncInfo->setSRetReturnReg(Reg);
1001 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001002 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001003
1004 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
1005 Flag = Chain.getValue(1);
1006 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007
Chris Lattnerb56cc342008-03-11 03:23:40 +00001008 RetOps[0] = Chain; // Update chain.
1009
1010 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +00001011 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +00001012 RetOps.push_back(Flag);
1013
1014 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015}
1016
1017
1018/// LowerCallResult - Lower the result values of an ISD::CALL into the
1019/// appropriate copies out of appropriate physical registers. This assumes that
1020/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1021/// being lowered. The returns a SDNode with the same number of values as the
1022/// ISD::CALL.
1023SDNode *X86TargetLowering::
Dan Gohman705e3f72008-09-13 01:54:27 +00001024LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 unsigned CallingConv, SelectionDAG &DAG) {
1026
1027 // Assign locations to each value returned by this call.
1028 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman705e3f72008-09-13 01:54:27 +00001029 bool isVarArg = TheCall->isVarArg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
1031 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1032
Dan Gohman8181bd12008-07-27 21:46:04 +00001033 SmallVector<SDValue, 8> ResultVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034
1035 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001036 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +00001037 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001038
1039 // If this is a call to a function that returns an fp value on the floating
1040 // point stack, but where we prefer to use the value in xmm registers, copy
1041 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Mon P Wang73a2c152008-08-21 19:54:16 +00001042 if ((RVLocs[i].getLocReg() == X86::ST0 ||
1043 RVLocs[i].getLocReg() == X86::ST1) &&
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001044 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
1045 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001048 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
1049 CopyVT, InFlag).getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00001050 SDValue Val = Chain.getValue(0);
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001051 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001052
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001053 if (CopyVT != RVLocs[i].getValVT()) {
1054 // Round the F80 the right size, which also moves to the appropriate xmm
1055 // register.
1056 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
1057 // This truncation won't change the value.
1058 DAG.getIntPtrConstant(1));
1059 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +00001060
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001061 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 }
Duncan Sands698842f2008-07-02 17:40:58 +00001063
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 // Merge everything together with a MERGE_VALUES node.
1065 ResultVals.push_back(Chain);
Duncan Sands42d7bb82008-12-01 11:41:29 +00001066 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(), &ResultVals[0],
1067 ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068}
1069
1070
1071//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001072// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073//===----------------------------------------------------------------------===//
1074// StdCall calling convention seems to be standard for many Windows' API
1075// routines and around. It differs from C calling convention just a little:
1076// callee should clean up the stack, not caller. Symbols should be also
1077// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001078// For info on fast calling convention see Fast Calling Convention (tail call)
1079// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080
1081/// AddLiveIn - This helper function adds the specified physical register to the
1082/// MachineFunction as a live in value. It also creates a corresponding virtual
1083/// register for it.
1084static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1085 const TargetRegisterClass *RC) {
1086 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001087 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1088 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 return VReg;
1090}
1091
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001092/// CallIsStructReturn - Determines whether a CALL node uses struct return
1093/// semantics.
Dan Gohman705e3f72008-09-13 01:54:27 +00001094static bool CallIsStructReturn(CallSDNode *TheCall) {
1095 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001096 if (!NumOps)
1097 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001098
Dan Gohman705e3f72008-09-13 01:54:27 +00001099 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001100}
1101
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001102/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1103/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001104static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001105 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001106 if (!NumArgs)
1107 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001108
1109 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001110}
1111
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001112/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1113/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001114/// calls.
Dan Gohman705e3f72008-09-13 01:54:27 +00001115bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001116 if (IsVarArg)
1117 return false;
1118
Dan Gohman705e3f72008-09-13 01:54:27 +00001119 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001120 default:
1121 return false;
1122 case CallingConv::X86_StdCall:
1123 return !Subtarget->is64Bit();
1124 case CallingConv::X86_FastCall:
1125 return !Subtarget->is64Bit();
1126 case CallingConv::Fast:
1127 return PerformTailCallOpt;
1128 }
1129}
1130
Dan Gohman705e3f72008-09-13 01:54:27 +00001131/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1132/// given CallingConvention value.
1133CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001134 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001135 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001136 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001137 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1138 return CC_X86_64_TailCall;
1139 else
1140 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001141 }
1142
Gordon Henriksen18ace102008-01-05 16:56:59 +00001143 if (CC == CallingConv::X86_FastCall)
1144 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001145 else if (CC == CallingConv::Fast)
1146 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001147 else
1148 return CC_X86_32_C;
1149}
1150
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001151/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1152/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001153NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001154X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001155 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001156 if (CC == CallingConv::X86_FastCall)
1157 return FastCall;
1158 else if (CC == CallingConv::X86_StdCall)
1159 return StdCall;
1160 return None;
1161}
1162
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001163
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001164/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1165/// in a register before calling.
1166bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1167 return !IsTailCall && !Is64Bit &&
1168 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1169 Subtarget->isPICStyleGOT();
1170}
1171
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001172/// CallRequiresFnAddressInReg - Check whether the call requires the function
1173/// address to be loaded in a register.
1174bool
1175X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1176 return !Is64Bit && IsTailCall &&
1177 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1178 Subtarget->isPICStyleGOT();
1179}
1180
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001181/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1182/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001183/// the specific parameter attribute. The copy will be passed as a byval
1184/// function parameter.
Dan Gohman8181bd12008-07-27 21:46:04 +00001185static SDValue
1186CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001187 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001188 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001189 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001190 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001191}
1192
Dan Gohman8181bd12008-07-27 21:46:04 +00001193SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001194 const CCValAssign &VA,
1195 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001196 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001197 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001198 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001199 ISD::ArgFlagsTy Flags =
1200 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001201 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001202 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001203
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001204 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1205 // changed with more analysis.
1206 // In case of tail call optimization mark all arguments mutable. Since they
1207 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001208 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001209 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001210 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001211 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001212 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001213 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001214 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001215}
1216
Dan Gohman8181bd12008-07-27 21:46:04 +00001217SDValue
1218X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001220 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1221
1222 const Function* Fn = MF.getFunction();
1223 if (Fn->hasExternalLinkage() &&
1224 Subtarget->isTargetCygMing() &&
1225 Fn->getName() == "main")
1226 FuncInfo->setForceFramePointer(true);
1227
1228 // Decorate the function name.
1229 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1230
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001232 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001233 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001234 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001235 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001236 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001237
1238 assert(!(isVarArg && CC == CallingConv::Fast) &&
1239 "Var args not supported with calling convention fastcc");
1240
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241 // Assign locations to all of the incoming arguments.
1242 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001243 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001244 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001245
Dan Gohman8181bd12008-07-27 21:46:04 +00001246 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 unsigned LastVal = ~0U;
1248 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1249 CCValAssign &VA = ArgLocs[i];
1250 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1251 // places.
1252 assert(VA.getValNo() != LastVal &&
1253 "Don't support value assigned to multiple locs yet");
1254 LastVal = VA.getValNo();
1255
1256 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001257 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 TargetRegisterClass *RC;
1259 if (RegVT == MVT::i32)
1260 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001261 else if (Is64Bit && RegVT == MVT::i64)
1262 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001263 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001264 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001265 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001266 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001267 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001268 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001269 else if (RegVT.isVector()) {
1270 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001271 if (!Is64Bit)
1272 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1273 else {
1274 // Darwin calling convention passes MMX values in either GPRs or
1275 // XMMs in x86-64. Other targets pass them in memory.
1276 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1277 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1278 RegVT = MVT::v2i64;
1279 } else {
1280 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1281 RegVT = MVT::i64;
1282 }
1283 }
1284 } else {
1285 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001287
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman8181bd12008-07-27 21:46:04 +00001289 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290
1291 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1292 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1293 // right size.
1294 if (VA.getLocInfo() == CCValAssign::SExt)
1295 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1296 DAG.getValueType(VA.getValVT()));
1297 else if (VA.getLocInfo() == CCValAssign::ZExt)
1298 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1299 DAG.getValueType(VA.getValVT()));
1300
1301 if (VA.getLocInfo() != CCValAssign::Full)
1302 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1303
Gordon Henriksen18ace102008-01-05 16:56:59 +00001304 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001305 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001306 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001307 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1308 else if (RC == X86::VR128RegisterClass) {
1309 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1310 DAG.getConstant(0, MVT::i64));
1311 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1312 }
1313 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001314
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001315 ArgValues.push_back(ArgValue);
1316 } else {
1317 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001318 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319 }
1320 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001321
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001322 // The x86-64 ABI for returning structs by value requires that we copy
1323 // the sret argument into %rax for the return. Save the argument into
1324 // a virtual register so that we can access it from the return points.
1325 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1326 MachineFunction &MF = DAG.getMachineFunction();
1327 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1328 unsigned Reg = FuncInfo->getSRetReturnReg();
1329 if (!Reg) {
1330 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1331 FuncInfo->setSRetReturnReg(Reg);
1332 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001333 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001334 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1335 }
1336
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001338 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001339 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001340 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341
1342 // If the function takes variable number of arguments, make a frame index for
1343 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001344 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001345 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1346 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1347 }
1348 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001349 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1350
1351 // FIXME: We should really autogenerate these arrays
1352 static const unsigned GPR64ArgRegsWin64[] = {
1353 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001354 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001355 static const unsigned XMMArgRegsWin64[] = {
1356 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1357 };
1358 static const unsigned GPR64ArgRegs64Bit[] = {
1359 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1360 };
1361 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001362 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1363 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1364 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001365 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1366
1367 if (IsWin64) {
1368 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1369 GPR64ArgRegs = GPR64ArgRegsWin64;
1370 XMMArgRegs = XMMArgRegsWin64;
1371 } else {
1372 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1373 GPR64ArgRegs = GPR64ArgRegs64Bit;
1374 XMMArgRegs = XMMArgRegs64Bit;
1375 }
1376 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1377 TotalNumIntRegs);
1378 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1379 TotalNumXMMRegs);
1380
Gordon Henriksen18ace102008-01-05 16:56:59 +00001381 // For X86-64, if there are vararg parameters that are passed via
1382 // registers, then we must store them to their spots on the stack so they
1383 // may be loaded by deferencing the result of va_next.
1384 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001385 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1386 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1387 TotalNumXMMRegs * 16, 16);
1388
Gordon Henriksen18ace102008-01-05 16:56:59 +00001389 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001390 SmallVector<SDValue, 8> MemOps;
1391 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1392 SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001393 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001394 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001395 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1396 X86::GR64RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001397 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1398 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001399 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001400 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001401 MemOps.push_back(Store);
1402 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001403 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001404 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001405
Gordon Henriksen18ace102008-01-05 16:56:59 +00001406 // Now store the XMM (fp + vector) parameter registers.
1407 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001408 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001409 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001410 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1411 X86::VR128RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001412 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1413 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001414 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001415 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001416 MemOps.push_back(Store);
1417 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001418 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001419 }
1420 if (!MemOps.empty())
1421 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1422 &MemOps[0], MemOps.size());
1423 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001424 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001425
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001426 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001427
Gordon Henriksen18ace102008-01-05 16:56:59 +00001428 // Some CCs need callee pop.
Dan Gohman705e3f72008-09-13 01:54:27 +00001429 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001430 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001431 BytesCallerReserves = 0;
1432 } else {
1433 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001434 // If this is an sret function, the return should pop the hidden pointer.
Evan Chenga9d15b92008-09-10 18:25:29 +00001435 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 BytesCallerReserves = StackSize;
1438 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001439
Gordon Henriksen18ace102008-01-05 16:56:59 +00001440 if (!Is64Bit) {
1441 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1442 if (CC == CallingConv::X86_FastCall)
1443 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1444 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445
Anton Korobeynikove844e472007-08-15 17:12:32 +00001446 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447
1448 // Return the new list of results.
Duncan Sands42d7bb82008-12-01 11:41:29 +00001449 return DAG.getNode(ISD::MERGE_VALUES, Op.getNode()->getVTList(),
1450 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451}
1452
Dan Gohman8181bd12008-07-27 21:46:04 +00001453SDValue
Dan Gohman705e3f72008-09-13 01:54:27 +00001454X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001455 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001456 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001457 SDValue Chain,
Dan Gohman705e3f72008-09-13 01:54:27 +00001458 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001459 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001460 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001461 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001462 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001463 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001464 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001465 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001466 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001467}
1468
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001469/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1470/// optimization is performed and it is required.
Dan Gohman8181bd12008-07-27 21:46:04 +00001471SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001472X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001473 SDValue &OutRetAddr,
1474 SDValue Chain,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001475 bool IsTailCall,
1476 bool Is64Bit,
1477 int FPDiff) {
1478 if (!IsTailCall || FPDiff==0) return Chain;
1479
1480 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001481 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001482 OutRetAddr = getReturnAddressFrameIndex(DAG);
1483 // Load the "old" Return address.
1484 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001485 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001486}
1487
1488/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1489/// optimization is performed and it is required (FPDiff!=0).
Dan Gohman8181bd12008-07-27 21:46:04 +00001490static SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001491EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001492 SDValue Chain, SDValue RetAddrFrIdx,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001493 bool Is64Bit, int FPDiff) {
1494 // Store the return address to the appropriate stack slot.
1495 if (!FPDiff) return Chain;
1496 // Calculate the new stack slot for the return address.
1497 int SlotSize = Is64Bit ? 8 : 4;
1498 int NewReturnAddrFI =
1499 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001500 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001501 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001502 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001503 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001504 return Chain;
1505}
1506
Dan Gohman8181bd12008-07-27 21:46:04 +00001507SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001508 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman705e3f72008-09-13 01:54:27 +00001509 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1510 SDValue Chain = TheCall->getChain();
1511 unsigned CC = TheCall->getCallingConv();
1512 bool isVarArg = TheCall->isVarArg();
1513 bool IsTailCall = TheCall->isTailCall() &&
1514 CC == CallingConv::Fast && PerformTailCallOpt;
1515 SDValue Callee = TheCall->getCallee();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001516 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman705e3f72008-09-13 01:54:27 +00001517 bool IsStructRet = CallIsStructReturn(TheCall);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001518
1519 assert(!(isVarArg && CC == CallingConv::Fast) &&
1520 "Var args not supported with calling convention fastcc");
1521
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522 // Analyze operands of the call, assigning locations to each operand.
1523 SmallVector<CCValAssign, 16> ArgLocs;
1524 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001525 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526
1527 // Get a count of how many bytes are to be pushed on the stack.
1528 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofere91fdbf2008-09-11 20:28:43 +00001529 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001530 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531
Gordon Henriksen18ace102008-01-05 16:56:59 +00001532 int FPDiff = 0;
1533 if (IsTailCall) {
1534 // Lower arguments at fp - stackoffset + fpdiff.
1535 unsigned NumBytesCallerPushed =
1536 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1537 FPDiff = NumBytesCallerPushed - NumBytes;
1538
1539 // Set the delta of movement of the returnaddr stackslot.
1540 // But only set if delta is greater than previous delta.
1541 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1542 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1543 }
1544
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001545 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001546
Dan Gohman8181bd12008-07-27 21:46:04 +00001547 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001548 // Load return adress for tail calls.
1549 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1550 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001551
Dan Gohman8181bd12008-07-27 21:46:04 +00001552 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1553 SmallVector<SDValue, 8> MemOpChains;
1554 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001555
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001556 // Walk the register/memloc assignments, inserting copies/loads. In the case
1557 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001558 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1559 CCValAssign &VA = ArgLocs[i];
Dan Gohman705e3f72008-09-13 01:54:27 +00001560 SDValue Arg = TheCall->getArg(i);
1561 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1562 bool isByVal = Flags.isByVal();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001563
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001564 // Promote the value if needed.
1565 switch (VA.getLocInfo()) {
1566 default: assert(0 && "Unknown loc info!");
1567 case CCValAssign::Full: break;
1568 case CCValAssign::SExt:
1569 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1570 break;
1571 case CCValAssign::ZExt:
1572 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1573 break;
1574 case CCValAssign::AExt:
1575 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1576 break;
1577 }
1578
1579 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001580 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001581 MVT RegVT = VA.getLocVT();
1582 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001583 switch (VA.getLocReg()) {
1584 default:
1585 break;
1586 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1587 case X86::R8: {
1588 // Special case: passing MMX values in GPR registers.
1589 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1590 break;
1591 }
1592 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1593 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1594 // Special case: passing MMX values in XMM registers.
1595 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1596 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1597 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1598 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1599 getMOVLMask(2, DAG));
1600 break;
1601 }
1602 }
1603 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001604 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1605 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001606 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001607 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001608 if (StackPtr.getNode() == 0)
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001609 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1610
Dan Gohman705e3f72008-09-13 01:54:27 +00001611 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1612 Chain, Arg, Flags));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001613 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001614 }
1615 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001616
1617 if (!MemOpChains.empty())
1618 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1619 &MemOpChains[0], MemOpChains.size());
1620
1621 // Build a sequence of copy-to-reg nodes chained together with token chain
1622 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001623 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001624 // Tail call byval lowering might overwrite argument registers so in case of
1625 // tail call optimization the copies to registers are lowered later.
1626 if (!IsTailCall)
1627 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1628 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1629 InFlag);
1630 InFlag = Chain.getValue(1);
1631 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001632
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001633 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001634 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001635 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1636 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1637 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1638 InFlag);
1639 InFlag = Chain.getValue(1);
1640 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001641 // If we are tail calling and generating PIC/GOT style code load the address
1642 // of the callee into ecx. The value in ecx is used as target of the tail
1643 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1644 // calls on PIC/GOT architectures. Normally we would just put the address of
1645 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1646 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001647 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001648 // Note: The actual moving to ecx is done further down.
1649 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Cheng7f250d62008-09-24 00:05:32 +00001650 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001651 !G->getGlobal()->hasProtectedVisibility())
1652 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00001653 else if (isa<ExternalSymbolSDNode>(Callee))
1654 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001656
Gordon Henriksen18ace102008-01-05 16:56:59 +00001657 if (Is64Bit && isVarArg) {
1658 // From AMD64 ABI document:
1659 // For calls that may call functions that use varargs or stdargs
1660 // (prototype-less calls or calls to functions containing ellipsis (...) in
1661 // the declaration) %al is used as hidden argument to specify the number
1662 // of SSE registers used. The contents of %al do not need to match exactly
1663 // the number of registers, but must be an ubound on the number of SSE
1664 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001665
1666 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001667 // Count the number of XMM registers allocated.
1668 static const unsigned XMMArgRegs[] = {
1669 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1670 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1671 };
1672 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1673
1674 Chain = DAG.getCopyToReg(Chain, X86::AL,
1675 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1676 InFlag = Chain.getValue(1);
1677 }
1678
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001679
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001680 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001681 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001682 SmallVector<SDValue, 8> MemOpChains2;
1683 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001684 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001685 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001686 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001687 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1688 CCValAssign &VA = ArgLocs[i];
1689 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001690 assert(VA.isMemLoc());
Dan Gohman705e3f72008-09-13 01:54:27 +00001691 SDValue Arg = TheCall->getArg(i);
1692 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001693 // Create frame index.
1694 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001695 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001696 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001697 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001698
Duncan Sandsc93fae32008-03-21 09:14:45 +00001699 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001700 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001701 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001702 if (StackPtr.getNode() == 0)
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001703 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1704 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1705
1706 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001707 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001708 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001709 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001710 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001711 DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001712 PseudoSourceValue::getFixedStack(FI), 0));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001713 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001714 }
1715 }
1716
1717 if (!MemOpChains2.empty())
1718 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001719 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001720
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001721 // Copy arguments to their registers.
1722 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1723 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1724 InFlag);
1725 InFlag = Chain.getValue(1);
1726 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001727 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001728
Gordon Henriksen18ace102008-01-05 16:56:59 +00001729 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001730 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1731 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001732 }
1733
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001734 // If the callee is a GlobalAddress node (quite common, every direct call is)
1735 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1736 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1737 // We should use extra load for direct calls to dllimported functions in
1738 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001739 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1740 getTargetMachine(), true))
Dan Gohman36322c72008-10-18 02:06:02 +00001741 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1742 G->getOffset());
Bill Wendlingfef06052008-09-16 21:48:12 +00001743 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1744 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001745 } else if (IsTailCall) {
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +00001746 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001747
1748 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001749 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001750 Callee,InFlag);
1751 Callee = DAG.getRegister(Opc, getPointerTy());
1752 // Add register as live out.
1753 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001754 }
1755
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756 // Returns a chain & a flag for retval copy to use.
1757 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001758 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001759
1760 if (IsTailCall) {
1761 Ops.push_back(Chain);
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001762 Ops.push_back(DAG.getIntPtrConstant(NumBytes, true));
1763 Ops.push_back(DAG.getIntPtrConstant(0, true));
Gabor Greif1c80d112008-08-28 21:40:38 +00001764 if (InFlag.getNode())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001765 Ops.push_back(InFlag);
1766 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1767 InFlag = Chain.getValue(1);
1768
1769 // Returns a chain & a flag for retval copy to use.
1770 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1771 Ops.clear();
1772 }
1773
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 Ops.push_back(Chain);
1775 Ops.push_back(Callee);
1776
Gordon Henriksen18ace102008-01-05 16:56:59 +00001777 if (IsTailCall)
1778 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779
Gordon Henriksen18ace102008-01-05 16:56:59 +00001780 // Add argument registers to the end of the list so that they are known live
1781 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001782 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1783 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1784 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001785
Evan Cheng8ba45e62008-03-18 23:36:35 +00001786 // Add an implicit use GOT pointer in EBX.
1787 if (!IsTailCall && !Is64Bit &&
1788 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1789 Subtarget->isPICStyleGOT())
1790 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1791
1792 // Add an implicit use of AL for x86 vararg functions.
1793 if (Is64Bit && isVarArg)
1794 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1795
Gabor Greif1c80d112008-08-28 21:40:38 +00001796 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001797 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001798
Gordon Henriksen18ace102008-01-05 16:56:59 +00001799 if (IsTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001800 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001801 "Flag must be set. Depend on flag being set in LowerRET");
1802 Chain = DAG.getNode(X86ISD::TAILCALL,
Dan Gohman705e3f72008-09-13 01:54:27 +00001803 TheCall->getVTList(), &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001804
Gabor Greif1c80d112008-08-28 21:40:38 +00001805 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001806 }
1807
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001808 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001809 InFlag = Chain.getValue(1);
1810
1811 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001812 unsigned NumBytesForCalleeToPush;
Dan Gohman705e3f72008-09-13 01:54:27 +00001813 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen18ace102008-01-05 16:56:59 +00001814 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chenga9d15b92008-09-10 18:25:29 +00001815 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001816 // If this is is a call to a struct-return function, the callee
1817 // pops the hidden struct pointer, so we have to push it back.
1818 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001819 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001820 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001821 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001822
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001823 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001824 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001825 DAG.getIntPtrConstant(NumBytes, true),
1826 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1827 true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001828 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001829 InFlag = Chain.getValue(1);
1830
1831 // Handle result values, copying them out of physregs into vregs that we
1832 // return.
Dan Gohman705e3f72008-09-13 01:54:27 +00001833 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif825aa892008-08-28 23:19:51 +00001834 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001835}
1836
1837
1838//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001839// Fast Calling Convention (tail call) implementation
1840//===----------------------------------------------------------------------===//
1841
1842// Like std call, callee cleans arguments, convention except that ECX is
1843// reserved for storing the tail called function address. Only 2 registers are
1844// free for argument passing (inreg). Tail call optimization is performed
1845// provided:
1846// * tailcallopt is enabled
1847// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001848// On X86_64 architecture with GOT-style position independent code only local
1849// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001850// To keep the stack aligned according to platform abi the function
1851// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1852// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001853// If a tail called function callee has more arguments than the caller the
1854// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001855// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001856// original REtADDR, but before the saved framepointer or the spilled registers
1857// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1858// stack layout:
1859// arg1
1860// arg2
1861// RETADDR
1862// [ new RETADDR
1863// move area ]
1864// (possible EBP)
1865// ESI
1866// EDI
1867// local1 ..
1868
1869/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1870/// for a 16 byte align requirement.
1871unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1872 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001873 MachineFunction &MF = DAG.getMachineFunction();
1874 const TargetMachine &TM = MF.getTarget();
1875 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1876 unsigned StackAlignment = TFI.getStackAlignment();
1877 uint64_t AlignMask = StackAlignment - 1;
1878 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001879 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001880 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1881 // Number smaller than 12 so just add the difference.
1882 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1883 } else {
1884 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1885 Offset = ((~AlignMask) & Offset) + StackAlignment +
1886 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001887 }
Evan Chengded8f902008-09-07 09:07:23 +00001888 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001889}
1890
1891/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001892/// following the call is a return. A function is eligible if caller/callee
1893/// calling conventions match, currently only fastcc supports tail calls, and
1894/// the function CALL is immediatly followed by a RET.
Dan Gohman705e3f72008-09-13 01:54:27 +00001895bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001896 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001897 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001898 if (!PerformTailCallOpt)
1899 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001900
Dan Gohman705e3f72008-09-13 01:54:27 +00001901 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001902 MachineFunction &MF = DAG.getMachineFunction();
1903 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001904 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001905 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001906 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001907 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001908 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001909 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001910 return true;
1911
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001912 // Can only do local tail calls (in same module, hidden or protected) on
1913 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001914 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1915 return G->getGlobal()->hasHiddenVisibility()
1916 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001917 }
1918 }
Evan Chenge7a87392007-11-02 01:26:22 +00001919
1920 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001921}
1922
Dan Gohmanca4857a2008-09-03 23:12:08 +00001923FastISel *
1924X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohman76dd96e2008-09-23 21:53:34 +00001925 MachineModuleInfo *mmo,
Dan Gohmanca4857a2008-09-03 23:12:08 +00001926 DenseMap<const Value *, unsigned> &vm,
1927 DenseMap<const BasicBlock *,
Dan Gohmand6211a72008-09-10 20:11:02 +00001928 MachineBasicBlock *> &bm,
Dan Gohman9dd43582008-10-14 23:54:11 +00001929 DenseMap<const AllocaInst *, int> &am
1930#ifndef NDEBUG
1931 , SmallSet<Instruction*, 8> &cil
1932#endif
1933 ) {
1934 return X86::createFastISel(mf, mmo, vm, bm, am
1935#ifndef NDEBUG
1936 , cil
1937#endif
1938 );
Dan Gohman97805ee2008-08-19 21:32:53 +00001939}
1940
1941
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001942//===----------------------------------------------------------------------===//
1943// Other Lowering Hooks
1944//===----------------------------------------------------------------------===//
1945
1946
Dan Gohman8181bd12008-07-27 21:46:04 +00001947SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001948 MachineFunction &MF = DAG.getMachineFunction();
1949 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1950 int ReturnAddrIndex = FuncInfo->getRAIndex();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001951 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikove844e472007-08-15 17:12:32 +00001952
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953 if (ReturnAddrIndex == 0) {
1954 // Set up a frame object for the return address.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001955 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001956 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001957 }
1958
1959 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1960}
1961
1962
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001963/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1964/// specific condition code. It returns a false if it cannot do a direct
1965/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1966/// needed.
1967static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Dan Gohman8181bd12008-07-27 21:46:04 +00001968 unsigned &X86CC, SDValue &LHS, SDValue &RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001969 SelectionDAG &DAG) {
1970 X86CC = X86::COND_INVALID;
1971 if (!isFP) {
1972 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1973 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1974 // X > -1 -> X == 0, jump !sign.
1975 RHS = DAG.getConstant(0, RHS.getValueType());
1976 X86CC = X86::COND_NS;
1977 return true;
1978 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1979 // X < 0 -> X == 0, jump on sign.
1980 X86CC = X86::COND_S;
1981 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001982 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00001983 // X < 1 -> X <= 0
1984 RHS = DAG.getConstant(0, RHS.getValueType());
1985 X86CC = X86::COND_LE;
1986 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001987 }
1988 }
1989
1990 switch (SetCCOpcode) {
1991 default: break;
1992 case ISD::SETEQ: X86CC = X86::COND_E; break;
1993 case ISD::SETGT: X86CC = X86::COND_G; break;
1994 case ISD::SETGE: X86CC = X86::COND_GE; break;
1995 case ISD::SETLT: X86CC = X86::COND_L; break;
1996 case ISD::SETLE: X86CC = X86::COND_LE; break;
1997 case ISD::SETNE: X86CC = X86::COND_NE; break;
1998 case ISD::SETULT: X86CC = X86::COND_B; break;
1999 case ISD::SETUGT: X86CC = X86::COND_A; break;
2000 case ISD::SETULE: X86CC = X86::COND_BE; break;
2001 case ISD::SETUGE: X86CC = X86::COND_AE; break;
2002 }
2003 } else {
Duncan Sandsc2a04622008-10-24 13:03:10 +00002004 // First determine if it is required or is profitable to flip the operands.
2005
2006 // If LHS is a foldable load, but RHS is not, flip the condition.
2007 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2008 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2009 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2010 std::swap(LHS, RHS);
2011 }
2012
Evan Chengb488ca32008-08-29 23:22:12 +00002013 switch (SetCCOpcode) {
2014 default: break;
2015 case ISD::SETOLT:
2016 case ISD::SETOLE:
2017 case ISD::SETUGT:
2018 case ISD::SETUGE:
Duncan Sandsc2a04622008-10-24 13:03:10 +00002019 std::swap(LHS, RHS);
Evan Chengb488ca32008-08-29 23:22:12 +00002020 break;
2021 }
2022
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002023 // On a floating point condition, the flags are set as follows:
2024 // ZF PF CF op
2025 // 0 | 0 | 0 | X > Y
2026 // 0 | 0 | 1 | X < Y
2027 // 1 | 0 | 0 | X == Y
2028 // 1 | 1 | 1 | unordered
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002029 switch (SetCCOpcode) {
2030 default: break;
2031 case ISD::SETUEQ:
Evan Chengb488ca32008-08-29 23:22:12 +00002032 case ISD::SETEQ:
2033 X86CC = X86::COND_E;
2034 break;
2035 case ISD::SETOLT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002036 case ISD::SETOGT:
Evan Chengb488ca32008-08-29 23:22:12 +00002037 case ISD::SETGT:
2038 X86CC = X86::COND_A;
2039 break;
2040 case ISD::SETOLE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 case ISD::SETOGE:
Evan Chengb488ca32008-08-29 23:22:12 +00002042 case ISD::SETGE:
2043 X86CC = X86::COND_AE;
2044 break;
2045 case ISD::SETUGT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046 case ISD::SETULT:
Evan Chengb488ca32008-08-29 23:22:12 +00002047 case ISD::SETLT:
2048 X86CC = X86::COND_B;
2049 break;
2050 case ISD::SETUGE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 case ISD::SETULE:
Evan Chengb488ca32008-08-29 23:22:12 +00002052 case ISD::SETLE:
2053 X86CC = X86::COND_BE;
2054 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055 case ISD::SETONE:
Evan Chengb488ca32008-08-29 23:22:12 +00002056 case ISD::SETNE:
2057 X86CC = X86::COND_NE;
2058 break;
2059 case ISD::SETUO:
2060 X86CC = X86::COND_P;
2061 break;
2062 case ISD::SETO:
2063 X86CC = X86::COND_NP;
2064 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065 }
Evan Chengfc937c92008-08-28 23:48:31 +00002066 }
2067
Evan Chengc6162692008-08-29 22:13:21 +00002068 return X86CC != X86::COND_INVALID;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069}
2070
2071/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2072/// code. Current x86 isa includes the following FP cmov instructions:
2073/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2074static bool hasFPCMov(unsigned X86CC) {
2075 switch (X86CC) {
2076 default:
2077 return false;
2078 case X86::COND_B:
2079 case X86::COND_BE:
2080 case X86::COND_E:
2081 case X86::COND_P:
2082 case X86::COND_A:
2083 case X86::COND_AE:
2084 case X86::COND_NE:
2085 case X86::COND_NP:
2086 return true;
2087 }
2088}
2089
2090/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2091/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002092static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002093 if (Op.getOpcode() == ISD::UNDEF)
2094 return true;
2095
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002096 unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 return (Val >= Low && Val < Hi);
2098}
2099
2100/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2101/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002102static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 if (Op.getOpcode() == ISD::UNDEF)
2104 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002105 return cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106}
2107
2108/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2109/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2110bool X86::isPSHUFDMask(SDNode *N) {
2111 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2112
Dan Gohman7dc19012007-08-02 21:17:01 +00002113 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 return false;
2115
2116 // Check if the value doesn't reference the second vector.
2117 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002118 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 if (Arg.getOpcode() == ISD::UNDEF) continue;
2120 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002121 if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 return false;
2123 }
2124
2125 return true;
2126}
2127
2128/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2129/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2130bool X86::isPSHUFHWMask(SDNode *N) {
2131 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2132
2133 if (N->getNumOperands() != 8)
2134 return false;
2135
2136 // Lower quadword copied in order.
2137 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002138 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 if (Arg.getOpcode() == ISD::UNDEF) continue;
2140 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002141 if (cast<ConstantSDNode>(Arg)->getZExtValue() != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 return false;
2143 }
2144
2145 // Upper quadword shuffled.
2146 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002147 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 if (Arg.getOpcode() == ISD::UNDEF) continue;
2149 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002150 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 if (Val < 4 || Val > 7)
2152 return false;
2153 }
2154
2155 return true;
2156}
2157
2158/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2159/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2160bool X86::isPSHUFLWMask(SDNode *N) {
2161 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2162
2163 if (N->getNumOperands() != 8)
2164 return false;
2165
2166 // Upper quadword copied in order.
2167 for (unsigned i = 4; i != 8; ++i)
2168 if (!isUndefOrEqual(N->getOperand(i), i))
2169 return false;
2170
2171 // Lower quadword shuffled.
2172 for (unsigned i = 0; i != 4; ++i)
2173 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2174 return false;
2175
2176 return true;
2177}
2178
2179/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2180/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002181static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002182 if (NumElems != 2 && NumElems != 4) return false;
2183
2184 unsigned Half = NumElems / 2;
2185 for (unsigned i = 0; i < Half; ++i)
2186 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2187 return false;
2188 for (unsigned i = Half; i < NumElems; ++i)
2189 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2190 return false;
2191
2192 return true;
2193}
2194
2195bool X86::isSHUFPMask(SDNode *N) {
2196 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2197 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2198}
2199
2200/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2201/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2202/// half elements to come from vector 1 (which would equal the dest.) and
2203/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002204static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002205 if (NumOps != 2 && NumOps != 4) return false;
2206
2207 unsigned Half = NumOps / 2;
2208 for (unsigned i = 0; i < Half; ++i)
2209 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2210 return false;
2211 for (unsigned i = Half; i < NumOps; ++i)
2212 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2213 return false;
2214 return true;
2215}
2216
2217static bool isCommutedSHUFP(SDNode *N) {
2218 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2219 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2220}
2221
2222/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2223/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2224bool X86::isMOVHLPSMask(SDNode *N) {
2225 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2226
2227 if (N->getNumOperands() != 4)
2228 return false;
2229
2230 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2231 return isUndefOrEqual(N->getOperand(0), 6) &&
2232 isUndefOrEqual(N->getOperand(1), 7) &&
2233 isUndefOrEqual(N->getOperand(2), 2) &&
2234 isUndefOrEqual(N->getOperand(3), 3);
2235}
2236
2237/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2238/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2239/// <2, 3, 2, 3>
2240bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2241 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2242
2243 if (N->getNumOperands() != 4)
2244 return false;
2245
2246 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2247 return isUndefOrEqual(N->getOperand(0), 2) &&
2248 isUndefOrEqual(N->getOperand(1), 3) &&
2249 isUndefOrEqual(N->getOperand(2), 2) &&
2250 isUndefOrEqual(N->getOperand(3), 3);
2251}
2252
2253/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2254/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2255bool X86::isMOVLPMask(SDNode *N) {
2256 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2257
2258 unsigned NumElems = N->getNumOperands();
2259 if (NumElems != 2 && NumElems != 4)
2260 return false;
2261
2262 for (unsigned i = 0; i < NumElems/2; ++i)
2263 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2264 return false;
2265
2266 for (unsigned i = NumElems/2; i < NumElems; ++i)
2267 if (!isUndefOrEqual(N->getOperand(i), i))
2268 return false;
2269
2270 return true;
2271}
2272
2273/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2274/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2275/// and MOVLHPS.
2276bool X86::isMOVHPMask(SDNode *N) {
2277 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2278
2279 unsigned NumElems = N->getNumOperands();
2280 if (NumElems != 2 && NumElems != 4)
2281 return false;
2282
2283 for (unsigned i = 0; i < NumElems/2; ++i)
2284 if (!isUndefOrEqual(N->getOperand(i), i))
2285 return false;
2286
2287 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002288 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002289 if (!isUndefOrEqual(Arg, i + NumElems))
2290 return false;
2291 }
2292
2293 return true;
2294}
2295
2296/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2297/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002298bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002299 bool V2IsSplat = false) {
2300 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2301 return false;
2302
2303 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002304 SDValue BitI = Elts[i];
2305 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306 if (!isUndefOrEqual(BitI, j))
2307 return false;
2308 if (V2IsSplat) {
2309 if (isUndefOrEqual(BitI1, NumElts))
2310 return false;
2311 } else {
2312 if (!isUndefOrEqual(BitI1, j + NumElts))
2313 return false;
2314 }
2315 }
2316
2317 return true;
2318}
2319
2320bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2321 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2322 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2323}
2324
2325/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2326/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002327bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002328 bool V2IsSplat = false) {
2329 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2330 return false;
2331
2332 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002333 SDValue BitI = Elts[i];
2334 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002335 if (!isUndefOrEqual(BitI, j + NumElts/2))
2336 return false;
2337 if (V2IsSplat) {
2338 if (isUndefOrEqual(BitI1, NumElts))
2339 return false;
2340 } else {
2341 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2342 return false;
2343 }
2344 }
2345
2346 return true;
2347}
2348
2349bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2350 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2351 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2352}
2353
2354/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2355/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2356/// <0, 0, 1, 1>
2357bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2358 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2359
2360 unsigned NumElems = N->getNumOperands();
2361 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2362 return false;
2363
2364 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002365 SDValue BitI = N->getOperand(i);
2366 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002367
2368 if (!isUndefOrEqual(BitI, j))
2369 return false;
2370 if (!isUndefOrEqual(BitI1, j))
2371 return false;
2372 }
2373
2374 return true;
2375}
2376
2377/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2378/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2379/// <2, 2, 3, 3>
2380bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2381 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2382
2383 unsigned NumElems = N->getNumOperands();
2384 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2385 return false;
2386
2387 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002388 SDValue BitI = N->getOperand(i);
2389 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002390
2391 if (!isUndefOrEqual(BitI, j))
2392 return false;
2393 if (!isUndefOrEqual(BitI1, j))
2394 return false;
2395 }
2396
2397 return true;
2398}
2399
2400/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2401/// specifies a shuffle of elements that is suitable for input to MOVSS,
2402/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002403static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002404 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002405 return false;
2406
2407 if (!isUndefOrEqual(Elts[0], NumElts))
2408 return false;
2409
2410 for (unsigned i = 1; i < NumElts; ++i) {
2411 if (!isUndefOrEqual(Elts[i], i))
2412 return false;
2413 }
2414
2415 return true;
2416}
2417
2418bool X86::isMOVLMask(SDNode *N) {
2419 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2420 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2421}
2422
2423/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2424/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2425/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002426static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002427 bool V2IsSplat = false,
2428 bool V2IsUndef = false) {
2429 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2430 return false;
2431
2432 if (!isUndefOrEqual(Ops[0], 0))
2433 return false;
2434
2435 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002436 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002437 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2438 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2439 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2440 return false;
2441 }
2442
2443 return true;
2444}
2445
2446static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2447 bool V2IsUndef = false) {
2448 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2449 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2450 V2IsSplat, V2IsUndef);
2451}
2452
2453/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2454/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2455bool X86::isMOVSHDUPMask(SDNode *N) {
2456 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2457
2458 if (N->getNumOperands() != 4)
2459 return false;
2460
2461 // Expect 1, 1, 3, 3
2462 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002463 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002464 if (Arg.getOpcode() == ISD::UNDEF) continue;
2465 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002466 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 if (Val != 1) return false;
2468 }
2469
2470 bool HasHi = false;
2471 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002472 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002473 if (Arg.getOpcode() == ISD::UNDEF) continue;
2474 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002475 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002476 if (Val != 3) return false;
2477 HasHi = true;
2478 }
2479
2480 // Don't use movshdup if it can be done with a shufps.
2481 return HasHi;
2482}
2483
2484/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2485/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2486bool X86::isMOVSLDUPMask(SDNode *N) {
2487 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2488
2489 if (N->getNumOperands() != 4)
2490 return false;
2491
2492 // Expect 0, 0, 2, 2
2493 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002494 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002495 if (Arg.getOpcode() == ISD::UNDEF) continue;
2496 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002497 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002498 if (Val != 0) return false;
2499 }
2500
2501 bool HasHi = false;
2502 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002503 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002504 if (Arg.getOpcode() == ISD::UNDEF) continue;
2505 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002506 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507 if (Val != 2) return false;
2508 HasHi = true;
2509 }
2510
2511 // Don't use movshdup if it can be done with a shufps.
2512 return HasHi;
2513}
2514
2515/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2516/// specifies a identity operation on the LHS or RHS.
2517static bool isIdentityMask(SDNode *N, bool RHS = false) {
2518 unsigned NumElems = N->getNumOperands();
2519 for (unsigned i = 0; i < NumElems; ++i)
2520 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2521 return false;
2522 return true;
2523}
2524
2525/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2526/// a splat of a single element.
2527static bool isSplatMask(SDNode *N) {
2528 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2529
2530 // This is a splat operation if each element of the permute is the same, and
2531 // if the value doesn't reference the second vector.
2532 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002533 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002534 unsigned i = 0;
2535 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002536 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002537 if (isa<ConstantSDNode>(Elt)) {
2538 ElementBase = Elt;
2539 break;
2540 }
2541 }
2542
Gabor Greif1c80d112008-08-28 21:40:38 +00002543 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002544 return false;
2545
2546 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002547 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002548 if (Arg.getOpcode() == ISD::UNDEF) continue;
2549 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2550 if (Arg != ElementBase) return false;
2551 }
2552
2553 // Make sure it is a splat of the first vector operand.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002554 return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002555}
2556
Mon P Wang532c9632008-12-23 04:03:27 +00002557/// getSplatMaskEltNo - Given a splat mask, return the index to the element
2558/// we want to splat.
2559static SDValue getSplatMaskEltNo(SDNode *N) {
2560 assert(isSplatMask(N) && "Not a splat mask");
2561 unsigned NumElems = N->getNumOperands();
2562 SDValue ElementBase;
2563 unsigned i = 0;
2564 for (; i != NumElems; ++i) {
2565 SDValue Elt = N->getOperand(i);
2566 if (isa<ConstantSDNode>(Elt))
2567 return Elt;
2568 }
2569 assert(0 && " No splat value found!");
2570 return SDValue();
2571}
2572
2573
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002574/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2575/// a splat of a single element and it's a 2 or 4 element mask.
2576bool X86::isSplatMask(SDNode *N) {
2577 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2578
2579 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2580 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2581 return false;
2582 return ::isSplatMask(N);
2583}
2584
2585/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2586/// specifies a splat of zero element.
2587bool X86::isSplatLoMask(SDNode *N) {
2588 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2589
2590 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2591 if (!isUndefOrEqual(N->getOperand(i), 0))
2592 return false;
2593 return true;
2594}
2595
Evan Chenga2497eb2008-09-25 20:50:48 +00002596/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2597/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
2598bool X86::isMOVDDUPMask(SDNode *N) {
2599 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2600
2601 unsigned e = N->getNumOperands() / 2;
2602 for (unsigned i = 0; i < e; ++i)
2603 if (!isUndefOrEqual(N->getOperand(i), i))
2604 return false;
2605 for (unsigned i = 0; i < e; ++i)
2606 if (!isUndefOrEqual(N->getOperand(e+i), i))
2607 return false;
2608 return true;
2609}
2610
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002611/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2612/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2613/// instructions.
2614unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2615 unsigned NumOperands = N->getNumOperands();
2616 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2617 unsigned Mask = 0;
2618 for (unsigned i = 0; i < NumOperands; ++i) {
2619 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002620 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002621 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002622 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002623 if (Val >= NumOperands) Val -= NumOperands;
2624 Mask |= Val;
2625 if (i != NumOperands - 1)
2626 Mask <<= Shift;
2627 }
2628
2629 return Mask;
2630}
2631
2632/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2633/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2634/// instructions.
2635unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2636 unsigned Mask = 0;
2637 // 8 nodes, but we only care about the last 4.
2638 for (unsigned i = 7; i >= 4; --i) {
2639 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002640 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002641 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002642 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002643 Mask |= (Val - 4);
2644 if (i != 4)
2645 Mask <<= 2;
2646 }
2647
2648 return Mask;
2649}
2650
2651/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2652/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2653/// instructions.
2654unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2655 unsigned Mask = 0;
2656 // 8 nodes, but we only care about the first 4.
2657 for (int i = 3; i >= 0; --i) {
2658 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002659 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002660 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002661 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002662 Mask |= Val;
2663 if (i != 0)
2664 Mask <<= 2;
2665 }
2666
2667 return Mask;
2668}
2669
2670/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2671/// specifies a 8 element shuffle that can be broken into a pair of
2672/// PSHUFHW and PSHUFLW.
2673static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2674 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2675
2676 if (N->getNumOperands() != 8)
2677 return false;
2678
2679 // Lower quadword shuffled.
2680 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002681 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002682 if (Arg.getOpcode() == ISD::UNDEF) continue;
2683 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002684 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002685 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002686 return false;
2687 }
2688
2689 // Upper quadword shuffled.
2690 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002691 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002692 if (Arg.getOpcode() == ISD::UNDEF) continue;
2693 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002694 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002695 if (Val < 4 || Val > 7)
2696 return false;
2697 }
2698
2699 return true;
2700}
2701
Chris Lattnere6aa3862007-11-25 00:24:49 +00002702/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002703/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002704static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2705 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002706 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002707 MVT VT = Op.getValueType();
2708 MVT MaskVT = Mask.getValueType();
2709 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002710 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002711 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002712
2713 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002714 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002715 if (Arg.getOpcode() == ISD::UNDEF) {
2716 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2717 continue;
2718 }
2719 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002720 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002721 if (Val < NumElems)
2722 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2723 else
2724 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2725 }
2726
2727 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002728 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002729 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2730}
2731
Evan Chenga6769df2007-12-07 21:30:01 +00002732/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2733/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002734static
Dan Gohman8181bd12008-07-27 21:46:04 +00002735SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002736 MVT MaskVT = Mask.getValueType();
2737 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002738 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002739 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002740 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002741 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002742 if (Arg.getOpcode() == ISD::UNDEF) {
2743 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2744 continue;
2745 }
2746 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002747 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengfca29242007-12-07 08:07:39 +00002748 if (Val < NumElems)
2749 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2750 else
2751 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2752 }
2753 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2754}
2755
2756
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002757/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2758/// match movhlps. The lower half elements should come from upper half of
2759/// V1 (and in order), and the upper half elements should come from the upper
2760/// half of V2 (and in order).
2761static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2762 unsigned NumElems = Mask->getNumOperands();
2763 if (NumElems != 4)
2764 return false;
2765 for (unsigned i = 0, e = 2; i != e; ++i)
2766 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2767 return false;
2768 for (unsigned i = 2; i != 4; ++i)
2769 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2770 return false;
2771 return true;
2772}
2773
2774/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002775/// is promoted to a vector. It also returns the LoadSDNode by reference if
2776/// required.
2777static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00002778 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2779 return false;
2780 N = N->getOperand(0).getNode();
2781 if (!ISD::isNON_EXTLoad(N))
2782 return false;
2783 if (LD)
2784 *LD = cast<LoadSDNode>(N);
2785 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002786}
2787
2788/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2789/// match movlp{s|d}. The lower half elements should come from lower half of
2790/// V1 (and in order), and the upper half elements should come from the upper
2791/// half of V2 (and in order). And since V1 will become the source of the
2792/// MOVLP, it must be either a vector load or a scalar load to vector.
2793static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2794 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2795 return false;
2796 // Is V2 is a vector load, don't do this transformation. We will try to use
2797 // load folding shufps op.
2798 if (ISD::isNON_EXTLoad(V2))
2799 return false;
2800
2801 unsigned NumElems = Mask->getNumOperands();
2802 if (NumElems != 2 && NumElems != 4)
2803 return false;
2804 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2805 if (!isUndefOrEqual(Mask->getOperand(i), i))
2806 return false;
2807 for (unsigned i = NumElems/2; i != NumElems; ++i)
2808 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2809 return false;
2810 return true;
2811}
2812
2813/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2814/// all the same.
2815static bool isSplatVector(SDNode *N) {
2816 if (N->getOpcode() != ISD::BUILD_VECTOR)
2817 return false;
2818
Dan Gohman8181bd12008-07-27 21:46:04 +00002819 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002820 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2821 if (N->getOperand(i) != SplatValue)
2822 return false;
2823 return true;
2824}
2825
2826/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2827/// to an undef.
2828static bool isUndefShuffle(SDNode *N) {
2829 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2830 return false;
2831
Dan Gohman8181bd12008-07-27 21:46:04 +00002832 SDValue V1 = N->getOperand(0);
2833 SDValue V2 = N->getOperand(1);
2834 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002835 unsigned NumElems = Mask.getNumOperands();
2836 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002837 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002838 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002839 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002840 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2841 return false;
2842 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2843 return false;
2844 }
2845 }
2846 return true;
2847}
2848
2849/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2850/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002851static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002852 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002853 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002854 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002855 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856}
2857
2858/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2859/// to an zero vector.
2860static bool isZeroShuffle(SDNode *N) {
2861 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2862 return false;
2863
Dan Gohman8181bd12008-07-27 21:46:04 +00002864 SDValue V1 = N->getOperand(0);
2865 SDValue V2 = N->getOperand(1);
2866 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867 unsigned NumElems = Mask.getNumOperands();
2868 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002869 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002870 if (Arg.getOpcode() == ISD::UNDEF)
2871 continue;
2872
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002873 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002874 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002875 unsigned Opc = V1.getNode()->getOpcode();
2876 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002877 continue;
2878 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002879 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002880 return false;
2881 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002882 unsigned Opc = V2.getNode()->getOpcode();
2883 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002884 continue;
2885 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002886 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002887 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888 }
2889 }
2890 return true;
2891}
2892
2893/// getZeroVector - Returns a vector of specified type with all zero elements.
2894///
Dan Gohman8181bd12008-07-27 21:46:04 +00002895static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002896 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002897
2898 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2899 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002900 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002901 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002902 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002903 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002904 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002905 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002906 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002907 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002908 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng8c590372008-05-15 08:39:06 +00002909 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2910 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002911 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002912}
2913
Chris Lattnere6aa3862007-11-25 00:24:49 +00002914/// getOnesVector - Returns a vector of specified type with all bits set.
2915///
Dan Gohman8181bd12008-07-27 21:46:04 +00002916static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002917 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002918
2919 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2920 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002921 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2922 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002923 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002924 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2925 else // SSE
2926 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2927 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2928}
2929
2930
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002931/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2932/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002933static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002934 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2935
2936 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002937 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002938 unsigned NumElems = Mask.getNumOperands();
2939 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002940 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002941 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002942 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002943 if (Val > NumElems) {
2944 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2945 Changed = true;
2946 }
2947 }
2948 MaskVec.push_back(Arg);
2949 }
2950
2951 if (Changed)
2952 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2953 &MaskVec[0], MaskVec.size());
2954 return Mask;
2955}
2956
2957/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2958/// operation of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002959static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002960 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2961 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002962
Dan Gohman8181bd12008-07-27 21:46:04 +00002963 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002964 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2965 for (unsigned i = 1; i != NumElems; ++i)
2966 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2967 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2968}
2969
2970/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2971/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002972static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002973 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2974 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002975 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002976 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2977 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2978 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2979 }
2980 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2981}
2982
2983/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2984/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002985static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002986 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2987 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002988 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00002989 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990 for (unsigned i = 0; i != Half; ++i) {
2991 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2992 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2993 }
2994 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2995}
2996
Chris Lattner2d91b962008-03-09 01:05:04 +00002997/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2998/// element #0 of a vector with the specified index, leaving the rest of the
2999/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00003000static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Chris Lattner2d91b962008-03-09 01:05:04 +00003001 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003002 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3003 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003004 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00003005 // Element #0 of the result gets the elt we are replacing.
3006 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
3007 for (unsigned i = 1; i != NumElems; ++i)
3008 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
3009 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
3010}
3011
Evan Chengbf8b2c52008-04-05 00:30:36 +00003012/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00003013static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003014 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
3015 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00003016 if (PVT == VT)
3017 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00003018 SDValue V1 = Op.getOperand(0);
3019 SDValue Mask = Op.getOperand(2);
Mon P Wang532c9632008-12-23 04:03:27 +00003020 unsigned MaskNumElems = Mask.getNumOperands();
3021 unsigned NumElems = MaskNumElems;
Evan Chengbf8b2c52008-04-05 00:30:36 +00003022 // Special handling of v4f32 -> v4i32.
3023 if (VT != MVT::v4f32) {
Mon P Wang532c9632008-12-23 04:03:27 +00003024 // Find which element we want to splat.
3025 SDNode* EltNoNode = getSplatMaskEltNo(Mask.getNode()).getNode();
3026 unsigned EltNo = cast<ConstantSDNode>(EltNoNode)->getZExtValue();
3027 // unpack elements to the correct location
Evan Chengbf8b2c52008-04-05 00:30:36 +00003028 while (NumElems > 4) {
Mon P Wang532c9632008-12-23 04:03:27 +00003029 if (EltNo < NumElems/2) {
3030 Mask = getUnpacklMask(MaskNumElems, DAG);
3031 } else {
3032 Mask = getUnpackhMask(MaskNumElems, DAG);
3033 EltNo -= NumElems/2;
3034 }
Evan Chengbf8b2c52008-04-05 00:30:36 +00003035 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
3036 NumElems >>= 1;
3037 }
Mon P Wang532c9632008-12-23 04:03:27 +00003038 SDValue Cst = DAG.getConstant(EltNo, MVT::i32);
3039 Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003040 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003041
Evan Chengbf8b2c52008-04-05 00:30:36 +00003042 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
Dan Gohman8181bd12008-07-27 21:46:04 +00003043 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
Evan Chengbf8b2c52008-04-05 00:30:36 +00003044 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003045 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
3046}
3047
Evan Chenga2497eb2008-09-25 20:50:48 +00003048/// isVectorLoad - Returns true if the node is a vector load, a scalar
3049/// load that's promoted to vector, or a load bitcasted.
3050static bool isVectorLoad(SDValue Op) {
3051 assert(Op.getValueType().isVector() && "Expected a vector type");
3052 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR ||
3053 Op.getOpcode() == ISD::BIT_CONVERT) {
3054 return isa<LoadSDNode>(Op.getOperand(0));
3055 }
3056 return isa<LoadSDNode>(Op);
3057}
3058
3059
3060/// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64.
3061///
3062static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask,
3063 SelectionDAG &DAG, bool HasSSE3) {
3064 // If we have sse3 and shuffle has more than one use or input is a load, then
3065 // use movddup. Otherwise, use movlhps.
3066 bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1));
3067 MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32;
3068 MVT VT = Op.getValueType();
3069 if (VT == PVT)
3070 return Op;
3071 unsigned NumElems = PVT.getVectorNumElements();
3072 if (NumElems == 2) {
3073 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3074 Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
3075 } else {
3076 assert(NumElems == 4);
3077 SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32);
3078 SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32);
3079 Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst0, Cst1, Cst0, Cst1);
3080 }
3081
3082 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
3083 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
3084 DAG.getNode(ISD::UNDEF, PVT), Mask);
3085 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
3086}
3087
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003088/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003089/// vector of zero or undef vector. This produces a shuffle where the low
3090/// element of V2 is swizzled into the zero/undef vector, landing at element
3091/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003092static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003093 bool isZero, bool HasSSE2,
3094 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003095 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003096 SDValue V1 = isZero
Evan Cheng8c590372008-05-15 08:39:06 +00003097 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00003098 unsigned NumElems = V2.getValueType().getVectorNumElements();
3099 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3100 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003101 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003102 for (unsigned i = 0; i != NumElems; ++i)
3103 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
3104 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
3105 else
3106 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003107 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003108 &MaskVec[0], MaskVec.size());
3109 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3110}
3111
Evan Chengdea99362008-05-29 08:22:04 +00003112/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3113/// a shuffle that is zero.
3114static
Dan Gohman8181bd12008-07-27 21:46:04 +00003115unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00003116 unsigned NumElems, bool Low,
3117 SelectionDAG &DAG) {
3118 unsigned NumZeros = 0;
3119 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003120 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003121 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00003122 if (Idx.getOpcode() == ISD::UNDEF) {
3123 ++NumZeros;
3124 continue;
3125 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003126 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
3127 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003128 ++NumZeros;
3129 else
3130 break;
3131 }
3132 return NumZeros;
3133}
3134
3135/// isVectorShift - Returns true if the shuffle can be implemented as a
3136/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003137static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3138 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003139 unsigned NumElems = Mask.getNumOperands();
3140
3141 isLeft = true;
3142 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3143 if (!NumZeros) {
3144 isLeft = false;
3145 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3146 if (!NumZeros)
3147 return false;
3148 }
3149
3150 bool SeenV1 = false;
3151 bool SeenV2 = false;
3152 for (unsigned i = NumZeros; i < NumElems; ++i) {
3153 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003154 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003155 if (Idx.getOpcode() == ISD::UNDEF)
3156 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003157 unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue();
Evan Chengdea99362008-05-29 08:22:04 +00003158 if (Index < NumElems)
3159 SeenV1 = true;
3160 else {
3161 Index -= NumElems;
3162 SeenV2 = true;
3163 }
3164 if (Index != Val)
3165 return false;
3166 }
3167 if (SeenV1 && SeenV2)
3168 return false;
3169
3170 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3171 ShAmt = NumZeros;
3172 return true;
3173}
3174
3175
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003176/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3177///
Dan Gohman8181bd12008-07-27 21:46:04 +00003178static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003179 unsigned NumNonZero, unsigned NumZero,
3180 SelectionDAG &DAG, TargetLowering &TLI) {
3181 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003182 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003183
Dan Gohman8181bd12008-07-27 21:46:04 +00003184 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003185 bool First = true;
3186 for (unsigned i = 0; i < 16; ++i) {
3187 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3188 if (ThisIsNonZero && First) {
3189 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003190 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003191 else
3192 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3193 First = false;
3194 }
3195
3196 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003197 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003198 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3199 if (LastIsNonZero) {
3200 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3201 }
3202 if (ThisIsNonZero) {
3203 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3204 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3205 ThisElt, DAG.getConstant(8, MVT::i8));
3206 if (LastIsNonZero)
3207 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3208 } else
3209 ThisElt = LastElt;
3210
Gabor Greif1c80d112008-08-28 21:40:38 +00003211 if (ThisElt.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003212 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003213 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003214 }
3215 }
3216
3217 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3218}
3219
3220/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3221///
Dan Gohman8181bd12008-07-27 21:46:04 +00003222static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003223 unsigned NumNonZero, unsigned NumZero,
3224 SelectionDAG &DAG, TargetLowering &TLI) {
3225 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003226 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003227
Dan Gohman8181bd12008-07-27 21:46:04 +00003228 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003229 bool First = true;
3230 for (unsigned i = 0; i < 8; ++i) {
3231 bool isNonZero = (NonZeros & (1 << i)) != 0;
3232 if (isNonZero) {
3233 if (First) {
3234 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003235 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003236 else
3237 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3238 First = false;
3239 }
3240 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003241 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003242 }
3243 }
3244
3245 return V;
3246}
3247
Evan Chengdea99362008-05-29 08:22:04 +00003248/// getVShift - Return a vector logical shift node.
3249///
Dan Gohman8181bd12008-07-27 21:46:04 +00003250static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003251 unsigned NumBits, SelectionDAG &DAG,
3252 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003253 bool isMMX = VT.getSizeInBits() == 64;
3254 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003255 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3256 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3257 return DAG.getNode(ISD::BIT_CONVERT, VT,
3258 DAG.getNode(Opc, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003259 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003260}
3261
Dan Gohman8181bd12008-07-27 21:46:04 +00003262SDValue
3263X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003264 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003265 if (ISD::isBuildVectorAllZeros(Op.getNode())
3266 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003267 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3268 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3269 // eliminated on x86-32 hosts.
3270 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3271 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272
Gabor Greif1c80d112008-08-28 21:40:38 +00003273 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003274 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003275 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003276 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003277
Duncan Sands92c43912008-06-06 12:08:01 +00003278 MVT VT = Op.getValueType();
3279 MVT EVT = VT.getVectorElementType();
3280 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003281
3282 unsigned NumElems = Op.getNumOperands();
3283 unsigned NumZero = 0;
3284 unsigned NumNonZero = 0;
3285 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003286 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003287 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003288 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003289 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003290 if (Elt.getOpcode() == ISD::UNDEF)
3291 continue;
3292 Values.insert(Elt);
3293 if (Elt.getOpcode() != ISD::Constant &&
3294 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003295 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003296 if (isZeroNode(Elt))
3297 NumZero++;
3298 else {
3299 NonZeros |= (1 << i);
3300 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003301 }
3302 }
3303
3304 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003305 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3306 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003307 }
3308
Chris Lattner66a4dda2008-03-09 05:42:06 +00003309 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003310 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003311 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003312 SDValue Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003313
Chris Lattner2d91b962008-03-09 01:05:04 +00003314 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3315 // the value are obviously zero, truncate the value to i32 and do the
3316 // insertion that way. Only do this if the value is non-constant or if the
3317 // value is a constant being inserted into element 0. It is cheaper to do
3318 // a constant pool load than it is to do a movd + shuffle.
3319 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3320 (!IsAllConstants || Idx == 0)) {
3321 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3322 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003323 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3324 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003325
3326 // Truncate the value (which may itself be a constant) to i32, and
3327 // convert it to a vector with movd (S2V+shuffle to zero extend).
3328 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3329 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003330 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3331 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003332
3333 // Now we have our 32-bit value zero extended in the low element of
3334 // a vector. If Idx != 0, swizzle it into place.
3335 if (Idx != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003336 SDValue Ops[] = {
Chris Lattner2d91b962008-03-09 01:05:04 +00003337 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3338 getSwapEltZeroMask(VecElts, Idx, DAG)
3339 };
3340 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3341 }
3342 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3343 }
3344 }
3345
Chris Lattnerac914892008-03-08 22:59:52 +00003346 // If we have a constant or non-constant insertion into the low element of
3347 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3348 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3349 // depending on what the source datatype is. Because we can only get here
3350 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3351 if (Idx == 0 &&
3352 // Don't do this for i64 values on x86-32.
3353 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003354 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003355 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003356 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3357 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003358 }
Evan Chengdea99362008-05-29 08:22:04 +00003359
3360 // Is it a vector logical left shift?
3361 if (NumElems == 2 && Idx == 1 &&
3362 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003363 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003364 return getVShift(true, VT,
3365 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3366 NumBits/2, DAG, *this);
3367 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003368
3369 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003370 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003371
Chris Lattnerac914892008-03-08 22:59:52 +00003372 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3373 // is a non-constant being inserted into an element other than the low one,
3374 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3375 // movd/movss) to move this into the low element, then shuffle it into
3376 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003377 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003378 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3379
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003380 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003381 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3382 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003383 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3384 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003385 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003386 for (unsigned i = 0; i < NumElems; i++)
3387 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003388 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003389 &MaskVec[0], MaskVec.size());
3390 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3391 DAG.getNode(ISD::UNDEF, VT), Mask);
3392 }
3393 }
3394
Chris Lattner66a4dda2008-03-09 05:42:06 +00003395 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3396 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003397 return SDValue();
Chris Lattner66a4dda2008-03-09 05:42:06 +00003398
Dan Gohman21463242007-07-24 22:55:08 +00003399 // A vector full of immediates; various special cases are already
3400 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003401 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003402 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003403
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003404 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003405 if (EVTBits == 64) {
3406 if (NumNonZero == 1) {
3407 // One half is zero or undef.
3408 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003409 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003410 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003411 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3412 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003413 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003414 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003415 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003416
3417 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3418 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003419 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003420 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003421 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003422 }
3423
3424 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003425 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003426 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003427 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003428 }
3429
3430 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003431 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003432 V.resize(NumElems);
3433 if (NumElems == 4 && NumZero > 0) {
3434 for (unsigned i = 0; i < 4; ++i) {
3435 bool isZero = !(NonZeros & (1 << i));
3436 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003437 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003438 else
3439 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3440 }
3441
3442 for (unsigned i = 0; i < 2; ++i) {
3443 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3444 default: break;
3445 case 0:
3446 V[i] = V[i*2]; // Must be a zero vector.
3447 break;
3448 case 1:
3449 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3450 getMOVLMask(NumElems, DAG));
3451 break;
3452 case 2:
3453 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3454 getMOVLMask(NumElems, DAG));
3455 break;
3456 case 3:
3457 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3458 getUnpacklMask(NumElems, DAG));
3459 break;
3460 }
3461 }
3462
Duncan Sands92c43912008-06-06 12:08:01 +00003463 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3464 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003465 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003466 bool Reverse = (NonZeros & 0x3) == 2;
3467 for (unsigned i = 0; i < 2; ++i)
3468 if (Reverse)
3469 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3470 else
3471 MaskVec.push_back(DAG.getConstant(i, EVT));
3472 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3473 for (unsigned i = 0; i < 2; ++i)
3474 if (Reverse)
3475 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3476 else
3477 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003478 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003479 &MaskVec[0], MaskVec.size());
3480 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3481 }
3482
3483 if (Values.size() > 2) {
3484 // Expand into a number of unpckl*.
3485 // e.g. for v4f32
3486 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3487 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3488 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohman8181bd12008-07-27 21:46:04 +00003489 SDValue UnpckMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003490 for (unsigned i = 0; i < NumElems; ++i)
3491 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3492 NumElems >>= 1;
3493 while (NumElems != 0) {
3494 for (unsigned i = 0; i < NumElems; ++i)
3495 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3496 UnpckMask);
3497 NumElems >>= 1;
3498 }
3499 return V[0];
3500 }
3501
Dan Gohman8181bd12008-07-27 21:46:04 +00003502 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003503}
3504
Evan Chengfca29242007-12-07 08:07:39 +00003505static
Dan Gohman8181bd12008-07-27 21:46:04 +00003506SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003507 SDValue PermMask, SelectionDAG &DAG,
3508 TargetLowering &TLI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003509 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003510 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3511 MVT MaskEVT = MaskVT.getVectorElementType();
3512 MVT PtrVT = TLI.getPointerTy();
Gabor Greif1c80d112008-08-28 21:40:38 +00003513 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3514 PermMask.getNode()->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003515
3516 // First record which half of which vector the low elements come from.
3517 SmallVector<unsigned, 4> LowQuad(4);
3518 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003519 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003520 if (Elt.getOpcode() == ISD::UNDEF)
3521 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003522 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003523 int QuadIdx = EltIdx / 4;
3524 ++LowQuad[QuadIdx];
3525 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003526
Evan Cheng75184a92007-12-11 01:46:18 +00003527 int BestLowQuad = -1;
3528 unsigned MaxQuad = 1;
3529 for (unsigned i = 0; i < 4; ++i) {
3530 if (LowQuad[i] > MaxQuad) {
3531 BestLowQuad = i;
3532 MaxQuad = LowQuad[i];
3533 }
Evan Chengfca29242007-12-07 08:07:39 +00003534 }
3535
Evan Cheng75184a92007-12-11 01:46:18 +00003536 // Record which half of which vector the high elements come from.
3537 SmallVector<unsigned, 4> HighQuad(4);
3538 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003539 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003540 if (Elt.getOpcode() == ISD::UNDEF)
3541 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003542 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003543 int QuadIdx = EltIdx / 4;
3544 ++HighQuad[QuadIdx];
3545 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003546
Evan Cheng75184a92007-12-11 01:46:18 +00003547 int BestHighQuad = -1;
3548 MaxQuad = 1;
3549 for (unsigned i = 0; i < 4; ++i) {
3550 if (HighQuad[i] > MaxQuad) {
3551 BestHighQuad = i;
3552 MaxQuad = HighQuad[i];
3553 }
3554 }
3555
3556 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3557 if (BestLowQuad != -1 || BestHighQuad != -1) {
3558 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003559 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003560
Evan Cheng75184a92007-12-11 01:46:18 +00003561 if (BestLowQuad != -1)
3562 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3563 else
3564 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003565
Evan Cheng75184a92007-12-11 01:46:18 +00003566 if (BestHighQuad != -1)
3567 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3568 else
3569 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003570
Dan Gohman8181bd12008-07-27 21:46:04 +00003571 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
Evan Cheng75184a92007-12-11 01:46:18 +00003572 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3573 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3574 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3575 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3576
3577 // Now sort high and low parts separately.
3578 BitVector InOrder(8);
3579 if (BestLowQuad != -1) {
3580 // Sort lower half in order using PSHUFLW.
3581 MaskVec.clear();
3582 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003583
Evan Cheng75184a92007-12-11 01:46:18 +00003584 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003585 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003586 if (Elt.getOpcode() == ISD::UNDEF) {
3587 MaskVec.push_back(Elt);
3588 InOrder.set(i);
3589 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003590 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003591 if (EltIdx != i)
3592 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003593
Evan Cheng75184a92007-12-11 01:46:18 +00003594 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003595
Evan Cheng75184a92007-12-11 01:46:18 +00003596 // If this element is in the right place after this shuffle, then
3597 // remember it.
3598 if ((int)(EltIdx / 4) == BestLowQuad)
3599 InOrder.set(i);
3600 }
3601 }
3602 if (AnyOutOrder) {
3603 for (unsigned i = 4; i != 8; ++i)
3604 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003605 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003606 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3607 }
3608 }
3609
3610 if (BestHighQuad != -1) {
3611 // Sort high half in order using PSHUFHW if possible.
3612 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003613
Evan Cheng75184a92007-12-11 01:46:18 +00003614 for (unsigned i = 0; i != 4; ++i)
3615 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003616
Evan Cheng75184a92007-12-11 01:46:18 +00003617 bool AnyOutOrder = false;
3618 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003619 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003620 if (Elt.getOpcode() == ISD::UNDEF) {
3621 MaskVec.push_back(Elt);
3622 InOrder.set(i);
3623 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003624 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003625 if (EltIdx != i)
3626 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003627
Evan Cheng75184a92007-12-11 01:46:18 +00003628 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003629
Evan Cheng75184a92007-12-11 01:46:18 +00003630 // If this element is in the right place after this shuffle, then
3631 // remember it.
3632 if ((int)(EltIdx / 4) == BestHighQuad)
3633 InOrder.set(i);
3634 }
3635 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003636
Evan Cheng75184a92007-12-11 01:46:18 +00003637 if (AnyOutOrder) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003638 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003639 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3640 }
3641 }
3642
3643 // The other elements are put in the right place using pextrw and pinsrw.
3644 for (unsigned i = 0; i != 8; ++i) {
3645 if (InOrder[i])
3646 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003647 SDValue Elt = MaskElts[i];
Bill Wendling49bd4db2008-08-21 22:36:36 +00003648 if (Elt.getOpcode() == ISD::UNDEF)
3649 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003650 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003651 SDValue ExtOp = (EltIdx < 8)
Evan Cheng75184a92007-12-11 01:46:18 +00003652 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3653 DAG.getConstant(EltIdx, PtrVT))
3654 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3655 DAG.getConstant(EltIdx - 8, PtrVT));
3656 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3657 DAG.getConstant(i, PtrVT));
3658 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003659
Evan Cheng75184a92007-12-11 01:46:18 +00003660 return NewV;
3661 }
3662
Bill Wendling2c7cd592008-08-21 22:35:37 +00003663 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3664 // few as possible. First, let's find out how many elements are already in the
3665 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003666 unsigned V1InOrder = 0;
3667 unsigned V1FromV1 = 0;
3668 unsigned V2InOrder = 0;
3669 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003670 SmallVector<SDValue, 8> V1Elts;
3671 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003672 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003673 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003674 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003675 V1Elts.push_back(Elt);
3676 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003677 ++V1InOrder;
3678 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003679 continue;
3680 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003681 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003682 if (EltIdx == i) {
3683 V1Elts.push_back(Elt);
3684 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3685 ++V1InOrder;
3686 } else if (EltIdx == i+8) {
3687 V1Elts.push_back(Elt);
3688 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3689 ++V2InOrder;
3690 } else if (EltIdx < 8) {
3691 V1Elts.push_back(Elt);
Mon P Wang532c9632008-12-23 04:03:27 +00003692 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003693 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003694 } else {
Mon P Wang532c9632008-12-23 04:03:27 +00003695 V1Elts.push_back(Elt);
Evan Cheng75184a92007-12-11 01:46:18 +00003696 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3697 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003698 }
3699 }
3700
3701 if (V2InOrder > V1InOrder) {
3702 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3703 std::swap(V1, V2);
3704 std::swap(V1Elts, V2Elts);
3705 std::swap(V1FromV1, V2FromV2);
3706 }
3707
Evan Cheng75184a92007-12-11 01:46:18 +00003708 if ((V1FromV1 + V1InOrder) != 8) {
3709 // Some elements are from V2.
3710 if (V1FromV1) {
3711 // If there are elements that are from V1 but out of place,
3712 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003713 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003714 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003715 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003716 if (Elt.getOpcode() == ISD::UNDEF) {
3717 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3718 continue;
3719 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003720 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003721 if (EltIdx >= 8)
3722 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3723 else
3724 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3725 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003726 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003727 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003728 }
Evan Cheng75184a92007-12-11 01:46:18 +00003729
3730 NewV = V1;
3731 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003732 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003733 if (Elt.getOpcode() == ISD::UNDEF)
3734 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003735 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003736 if (EltIdx < 8)
3737 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003738 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003739 DAG.getConstant(EltIdx - 8, PtrVT));
3740 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3741 DAG.getConstant(i, PtrVT));
3742 }
3743 return NewV;
3744 } else {
3745 // All elements are from V1.
3746 NewV = V1;
3747 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003748 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003749 if (Elt.getOpcode() == ISD::UNDEF)
3750 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003751 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003752 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003753 DAG.getConstant(EltIdx, PtrVT));
3754 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3755 DAG.getConstant(i, PtrVT));
3756 }
3757 return NewV;
3758 }
3759}
3760
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003761/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3762/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3763/// done when every pair / quad of shuffle mask elements point to elements in
3764/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003765/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3766static
Dan Gohman8181bd12008-07-27 21:46:04 +00003767SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003768 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003769 SDValue PermMask, SelectionDAG &DAG,
Evan Cheng75184a92007-12-11 01:46:18 +00003770 TargetLowering &TLI) {
3771 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003772 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003773 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003774 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003775 MVT NewVT = MaskVT;
3776 switch (VT.getSimpleVT()) {
3777 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003778 case MVT::v4f32: NewVT = MVT::v2f64; break;
3779 case MVT::v4i32: NewVT = MVT::v2i64; break;
3780 case MVT::v8i16: NewVT = MVT::v4i32; break;
3781 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003782 }
3783
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003784 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003785 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003786 NewVT = MVT::v2i64;
3787 else
3788 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003789 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003790 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003791 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003792 for (unsigned i = 0; i < NumElems; i += Scale) {
3793 unsigned StartIdx = ~0U;
3794 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003795 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003796 if (Elt.getOpcode() == ISD::UNDEF)
3797 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003798 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003799 if (StartIdx == ~0U)
3800 StartIdx = EltIdx - (EltIdx % Scale);
3801 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003802 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003803 }
3804 if (StartIdx == ~0U)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003805 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003806 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003807 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003808 }
3809
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003810 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3811 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3812 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3813 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3814 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003815}
3816
Evan Chenge9b9c672008-05-09 21:53:03 +00003817/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003818///
Dan Gohman8181bd12008-07-27 21:46:04 +00003819static SDValue getVZextMovL(MVT VT, MVT OpVT,
3820 SDValue SrcOp, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003821 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003822 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3823 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003824 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003825 LD = dyn_cast<LoadSDNode>(SrcOp);
3826 if (!LD) {
3827 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3828 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003829 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003830 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3831 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3832 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3833 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3834 // PR2108
3835 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3836 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003837 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003838 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003839 SrcOp.getOperand(0)
3840 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003841 }
3842 }
3843 }
3844
3845 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003846 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003847 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3848}
3849
Evan Chengf50554e2008-07-22 21:13:36 +00003850/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3851/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003852static SDValue
3853LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
3854 SDValue PermMask, MVT VT, SelectionDAG &DAG) {
Evan Chengf50554e2008-07-22 21:13:36 +00003855 MVT MaskVT = PermMask.getValueType();
3856 MVT MaskEVT = MaskVT.getVectorElementType();
3857 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00003858 Locs.resize(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00003859 SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003860 unsigned NumHi = 0;
3861 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003862 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003863 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003864 if (Elt.getOpcode() == ISD::UNDEF) {
3865 Locs[i] = std::make_pair(-1, -1);
3866 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003867 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003868 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003869 if (Val < 4) {
3870 Locs[i] = std::make_pair(0, NumLo);
3871 Mask1[NumLo] = Elt;
3872 NumLo++;
3873 } else {
3874 Locs[i] = std::make_pair(1, NumHi);
3875 if (2+NumHi < 4)
3876 Mask1[2+NumHi] = Elt;
3877 NumHi++;
3878 }
3879 }
3880 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003881
Evan Chengf50554e2008-07-22 21:13:36 +00003882 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003883 // If no more than two elements come from either vector. This can be
3884 // implemented with two shuffles. First shuffle gather the elements.
3885 // The second shuffle, which takes the first shuffle as both of its
3886 // vector operands, put the elements into the right order.
Evan Chengf50554e2008-07-22 21:13:36 +00003887 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3888 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3889 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003890
Dan Gohman8181bd12008-07-27 21:46:04 +00003891 SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003892 for (unsigned i = 0; i != 4; ++i) {
3893 if (Locs[i].first == -1)
3894 continue;
3895 else {
3896 unsigned Idx = (i < 2) ? 0 : 4;
3897 Idx += Locs[i].first * 2 + Locs[i].second;
3898 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3899 }
3900 }
3901
3902 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3903 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3904 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003905 } else if (NumLo == 3 || NumHi == 3) {
3906 // Otherwise, we must have three elements from one vector, call it X, and
3907 // one element from the other, call it Y. First, use a shufps to build an
3908 // intermediate vector with the one element from Y and the element from X
3909 // that will be in the same half in the final destination (the indexes don't
3910 // matter). Then, use a shufps to build the final vector, taking the half
3911 // containing the element from Y from the intermediate, and the other half
3912 // from X.
3913 if (NumHi == 3) {
3914 // Normalize it so the 3 elements come from V1.
3915 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3916 std::swap(V1, V2);
3917 }
3918
3919 // Find the element from V2.
3920 unsigned HiIndex;
3921 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003922 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003923 if (Elt.getOpcode() == ISD::UNDEF)
3924 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003925 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng3cae0332008-07-23 00:22:17 +00003926 if (Val >= 4)
3927 break;
3928 }
3929
3930 Mask1[0] = PermMask.getOperand(HiIndex);
3931 Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT);
3932 Mask1[2] = PermMask.getOperand(HiIndex^1);
3933 Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT);
3934 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3935 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3936
3937 if (HiIndex >= 2) {
3938 Mask1[0] = PermMask.getOperand(0);
3939 Mask1[1] = PermMask.getOperand(1);
3940 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
3941 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
3942 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3943 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3944 } else {
3945 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
3946 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
3947 Mask1[2] = PermMask.getOperand(2);
3948 Mask1[3] = PermMask.getOperand(3);
3949 if (Mask1[2].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003950 Mask1[2] =
3951 DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4,
3952 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003953 if (Mask1[3].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003954 Mask1[3] =
3955 DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4,
3956 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003957 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1,
3958 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3959 }
Evan Chengf50554e2008-07-22 21:13:36 +00003960 }
3961
3962 // Break it into (shuffle shuffle_hi, shuffle_lo).
3963 Locs.clear();
Dan Gohman8181bd12008-07-27 21:46:04 +00003964 SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3965 SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3966 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00003967 unsigned MaskIdx = 0;
3968 unsigned LoIdx = 0;
3969 unsigned HiIdx = 2;
3970 for (unsigned i = 0; i != 4; ++i) {
3971 if (i == 2) {
3972 MaskPtr = &HiMask;
3973 MaskIdx = 1;
3974 LoIdx = 0;
3975 HiIdx = 2;
3976 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003977 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003978 if (Elt.getOpcode() == ISD::UNDEF) {
3979 Locs[i] = std::make_pair(-1, -1);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003980 } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00003981 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3982 (*MaskPtr)[LoIdx] = Elt;
3983 LoIdx++;
3984 } else {
3985 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3986 (*MaskPtr)[HiIdx] = Elt;
3987 HiIdx++;
3988 }
3989 }
3990
Dan Gohman8181bd12008-07-27 21:46:04 +00003991 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003992 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3993 &LoMask[0], LoMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003994 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003995 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3996 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003997 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00003998 for (unsigned i = 0; i != 4; ++i) {
3999 if (Locs[i].first == -1) {
4000 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
4001 } else {
4002 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
4003 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
4004 }
4005 }
4006 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
4007 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
4008 &MaskOps[0], MaskOps.size()));
4009}
4010
Dan Gohman8181bd12008-07-27 21:46:04 +00004011SDValue
4012X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
4013 SDValue V1 = Op.getOperand(0);
4014 SDValue V2 = Op.getOperand(1);
4015 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00004016 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004017 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00004018 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004019 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4020 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
4021 bool V1IsSplat = false;
4022 bool V2IsSplat = false;
4023
Gabor Greif1c80d112008-08-28 21:40:38 +00004024 if (isUndefShuffle(Op.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004025 return DAG.getNode(ISD::UNDEF, VT);
4026
Gabor Greif1c80d112008-08-28 21:40:38 +00004027 if (isZeroShuffle(Op.getNode()))
Evan Cheng8c590372008-05-15 08:39:06 +00004028 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004029
Gabor Greif1c80d112008-08-28 21:40:38 +00004030 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004031 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00004032 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004033 return V2;
4034
Evan Chengae6c9212008-09-25 23:35:16 +00004035 // Canonicalize movddup shuffles.
4036 if (V2IsUndef && Subtarget->hasSSE2() &&
Evan Chengbdd9d9f2008-10-06 21:13:08 +00004037 VT.getSizeInBits() == 128 &&
Evan Chengae6c9212008-09-25 23:35:16 +00004038 X86::isMOVDDUPMask(PermMask.getNode()))
4039 return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3());
4040
Gabor Greif1c80d112008-08-28 21:40:38 +00004041 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004042 if (isMMX || NumElems < 4) return Op;
4043 // Promote it to a v4{if}32 splat.
4044 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004045 }
4046
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004047 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4048 // do it!
4049 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004050 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004051 if (NewOp.getNode())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004052 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
4053 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4054 // FIXME: Figure out a cleaner way to do this.
4055 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004056 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004057 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00004058 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004059 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004060 SDValue NewV1 = NewOp.getOperand(0);
4061 SDValue NewV2 = NewOp.getOperand(1);
4062 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00004063 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004064 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00004065 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004066 }
4067 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004068 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004069 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00004070 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004071 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004072 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00004073 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004074 }
4075 }
4076
Evan Chengdea99362008-05-29 08:22:04 +00004077 // Check if this can be converted into a logical shift.
4078 bool isLeft = false;
4079 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004080 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00004081 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
4082 if (isShift && ShVal.hasOneUse()) {
4083 // If the shifted value has multiple uses, it may be cheaper to use
4084 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00004085 MVT EVT = VT.getVectorElementType();
4086 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00004087 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
4088 }
4089
Gabor Greif1c80d112008-08-28 21:40:38 +00004090 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004091 if (V1IsUndef)
4092 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004093 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004094 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004095 if (!isMMX)
4096 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004097 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004098
Gabor Greif1c80d112008-08-28 21:40:38 +00004099 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
4100 X86::isMOVSLDUPMask(PermMask.getNode()) ||
4101 X86::isMOVHLPSMask(PermMask.getNode()) ||
4102 X86::isMOVHPMask(PermMask.getNode()) ||
4103 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004104 return Op;
4105
Gabor Greif1c80d112008-08-28 21:40:38 +00004106 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
4107 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004108 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4109
Evan Chengdea99362008-05-29 08:22:04 +00004110 if (isShift) {
4111 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00004112 MVT EVT = VT.getVectorElementType();
4113 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00004114 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
4115 }
4116
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004117 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004118 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4119 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004120 V1IsSplat = isSplatVector(V1.getNode());
4121 V2IsSplat = isSplatVector(V2.getNode());
Chris Lattnere6aa3862007-11-25 00:24:49 +00004122
4123 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004124 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
4125 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4126 std::swap(V1IsSplat, V2IsSplat);
4127 std::swap(V1IsUndef, V2IsUndef);
4128 Commuted = true;
4129 }
4130
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004131 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00004132 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004133 if (V2IsUndef) return V1;
4134 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4135 if (V2IsSplat) {
4136 // V2 is a splat, so the mask may be malformed. That is, it may point
4137 // to any V2 element. The instruction selectior won't like this. Get
4138 // a corrected mask and commute to form a proper MOVS{S|D}.
Dan Gohman8181bd12008-07-27 21:46:04 +00004139 SDValue NewMask = getMOVLMask(NumElems, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004140 if (NewMask.getNode() != PermMask.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004141 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4142 }
4143 return Op;
4144 }
4145
Gabor Greif1c80d112008-08-28 21:40:38 +00004146 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4147 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4148 X86::isUNPCKLMask(PermMask.getNode()) ||
4149 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004150 return Op;
4151
4152 if (V2IsSplat) {
4153 // Normalize mask so all entries that point to V2 points to its first
4154 // element then try to match unpck{h|l} again. If match, return a
4155 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004156 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004157 if (NewMask.getNode() != PermMask.getNode()) {
4158 if (X86::isUNPCKLMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004159 SDValue NewMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004160 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Gabor Greif1c80d112008-08-28 21:40:38 +00004161 } else if (X86::isUNPCKHMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004162 SDValue NewMask = getUnpackhMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004163 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4164 }
4165 }
4166 }
4167
4168 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004169 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004170 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4171
4172 if (Commuted) {
4173 // Commute is back and try unpck* again.
4174 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004175 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4176 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4177 X86::isUNPCKLMask(PermMask.getNode()) ||
4178 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004179 return Op;
4180 }
4181
Evan Chengbf8b2c52008-04-05 00:30:36 +00004182 // Try PSHUF* first, then SHUFP*.
4183 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4184 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004185 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004186 if (V2.getOpcode() != ISD::UNDEF)
4187 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
4188 DAG.getNode(ISD::UNDEF, VT), PermMask);
4189 return Op;
4190 }
4191
4192 if (!isMMX) {
4193 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004194 (X86::isPSHUFDMask(PermMask.getNode()) ||
4195 X86::isPSHUFHWMask(PermMask.getNode()) ||
4196 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004197 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004198 if (VT == MVT::v4f32) {
4199 RVT = MVT::v4i32;
4200 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
4201 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
4202 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4203 } else if (V2.getOpcode() != ISD::UNDEF)
4204 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
4205 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4206 if (RVT != VT)
4207 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004208 return Op;
4209 }
4210
Evan Chengbf8b2c52008-04-05 00:30:36 +00004211 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004212 if (X86::isSHUFPMask(PermMask.getNode()) ||
4213 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004214 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004215 }
4216
Evan Cheng75184a92007-12-11 01:46:18 +00004217 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4218 if (VT == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004219 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004220 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004221 return NewOp;
4222 }
4223
Evan Chengf50554e2008-07-22 21:13:36 +00004224 // Handle all 4 wide cases with a number of shuffles except for MMX.
4225 if (NumElems == 4 && !isMMX)
4226 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004227
Dan Gohman8181bd12008-07-27 21:46:04 +00004228 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004229}
4230
Dan Gohman8181bd12008-07-27 21:46:04 +00004231SDValue
4232X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004233 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004234 MVT VT = Op.getValueType();
4235 if (VT.getSizeInBits() == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004236 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004237 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004238 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004239 DAG.getValueType(VT));
4240 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004241 } else if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004242 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004243 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004244 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004245 DAG.getValueType(VT));
4246 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004247 } else if (VT == MVT::f32) {
4248 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4249 // the result back to FR32 register. It's only worth matching if the
Dan Gohman9fdd0142008-10-31 00:57:24 +00004250 // result has a single use which is a store or a bitcast to i32. And in
4251 // the case of a store, it's not worth it if the index is a constant 0,
4252 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng6c249332008-03-24 21:52:23 +00004253 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004254 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004255 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman9fdd0142008-10-31 00:57:24 +00004256 if ((User->getOpcode() != ISD::STORE ||
4257 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4258 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman788db592008-04-16 02:32:24 +00004259 (User->getOpcode() != ISD::BIT_CONVERT ||
4260 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004261 return SDValue();
4262 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
Evan Cheng6c249332008-03-24 21:52:23 +00004263 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
4264 Op.getOperand(1));
4265 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00004266 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004267 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004268}
4269
4270
Dan Gohman8181bd12008-07-27 21:46:04 +00004271SDValue
4272X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004273 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004274 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004275
Evan Cheng6c249332008-03-24 21:52:23 +00004276 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004277 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004278 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004279 return Res;
4280 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004281
Duncan Sands92c43912008-06-06 12:08:01 +00004282 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004283 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004284 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004285 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004286 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004287 if (Idx == 0)
4288 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4289 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4290 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4291 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004292 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004293 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004294 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004295 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004296 SDValue Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004297 DAG.getValueType(VT));
4298 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004299 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004300 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004301 if (Idx == 0)
4302 return Op;
4303 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004304 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004305 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004306 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004307 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004308 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004309 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004310 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004311 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004312 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004313 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004314 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004315 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004316 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004317 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4318 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4319 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004320 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004321 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004322 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4323 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4324 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004325 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004326 if (Idx == 0)
4327 return Op;
4328
4329 // UNPCKHPD the element to the lowest double word, then movsd.
4330 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4331 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004332 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004333 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004334 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004335 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004336 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004337 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004338 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004339 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004340 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4341 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4342 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004343 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004344 }
4345
Dan Gohman8181bd12008-07-27 21:46:04 +00004346 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004347}
4348
Dan Gohman8181bd12008-07-27 21:46:04 +00004349SDValue
4350X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004351 MVT VT = Op.getValueType();
4352 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004353
Dan Gohman8181bd12008-07-27 21:46:04 +00004354 SDValue N0 = Op.getOperand(0);
4355 SDValue N1 = Op.getOperand(1);
4356 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004357
Dan Gohman5a7af042008-08-14 22:53:18 +00004358 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4359 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004360 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004361 : X86ISD::PINSRW;
4362 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4363 // argument.
4364 if (N1.getValueType() != MVT::i32)
4365 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4366 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004367 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Nate Begemand77e59e2008-02-11 04:19:36 +00004368 return DAG.getNode(Opc, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004369 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004370 // Bits [7:6] of the constant are the source select. This will always be
4371 // zero here. The DAG Combiner may combine an extract_elt index into these
4372 // bits. For example (insert (extract, 3), 2) could be matched by putting
4373 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4374 // Bits [5:4] of the constant are the destination select. This is the
4375 // value of the incoming immediate.
4376 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4377 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004378 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Nate Begemand77e59e2008-02-11 04:19:36 +00004379 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4380 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004381 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004382}
4383
Dan Gohman8181bd12008-07-27 21:46:04 +00004384SDValue
4385X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004386 MVT VT = Op.getValueType();
4387 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004388
4389 if (Subtarget->hasSSE41())
4390 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4391
Evan Chenge12a7eb2007-12-12 07:55:34 +00004392 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004393 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004394
Dan Gohman8181bd12008-07-27 21:46:04 +00004395 SDValue N0 = Op.getOperand(0);
4396 SDValue N1 = Op.getOperand(1);
4397 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004398
Duncan Sands92c43912008-06-06 12:08:01 +00004399 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004400 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4401 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004402 if (N1.getValueType() != MVT::i32)
4403 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4404 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004405 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004406 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004407 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004408 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004409}
4410
Dan Gohman8181bd12008-07-27 21:46:04 +00004411SDValue
4412X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng759fe022008-07-22 18:39:19 +00004413 if (Op.getValueType() == MVT::v2f32)
4414 return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32,
4415 DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32,
4416 DAG.getNode(ISD::BIT_CONVERT, MVT::i32,
4417 Op.getOperand(0))));
4418
Dan Gohman8181bd12008-07-27 21:46:04 +00004419 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004420 MVT VT = MVT::v2i32;
4421 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004422 default: break;
4423 case MVT::v16i8:
4424 case MVT::v8i16:
4425 VT = MVT::v4i32;
4426 break;
4427 }
4428 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4429 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004430}
4431
Bill Wendlingfef06052008-09-16 21:48:12 +00004432// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4433// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4434// one of the above mentioned nodes. It has to be wrapped because otherwise
4435// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4436// be used to form addressing mode. These wrapped nodes will be selected
4437// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004438SDValue
4439X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004440 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004441 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004442 getPointerTy(),
4443 CP->getAlignment());
4444 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4445 // With PIC, the address is actually $g + Offset.
4446 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4447 !Subtarget->isPICStyleRIPRel()) {
4448 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4449 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4450 Result);
4451 }
4452
4453 return Result;
4454}
4455
Dan Gohman8181bd12008-07-27 21:46:04 +00004456SDValue
Evan Cheng7f250d62008-09-24 00:05:32 +00004457X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV,
Dan Gohman36322c72008-10-18 02:06:02 +00004458 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00004459 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00004460 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4461 bool ExtraLoadRequired =
4462 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4463
4464 // Create the TargetGlobalAddress node, folding in the constant
4465 // offset if it is legal.
4466 SDValue Result;
Dan Gohman3d5257c2008-10-21 03:38:42 +00004467 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman36322c72008-10-18 02:06:02 +00004468 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4469 Offset = 0;
4470 } else
4471 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004472 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00004473
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004474 // With PIC, the address is actually $g + Offset.
Dan Gohman36322c72008-10-18 02:06:02 +00004475 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004476 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4477 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4478 Result);
4479 }
4480
4481 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4482 // load the value at address GV, not the value of GV itself. This means that
4483 // the GlobalAddress must be in the base or index register of the address, not
4484 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4485 // The same applies for external symbols during PIC codegen
Dan Gohman36322c72008-10-18 02:06:02 +00004486 if (ExtraLoadRequired)
Dan Gohman12a9c082008-02-06 22:27:42 +00004487 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004488 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004489
Dan Gohman36322c72008-10-18 02:06:02 +00004490 // If there was a non-zero offset that we didn't fold, create an explicit
4491 // addition for it.
4492 if (Offset != 0)
4493 Result = DAG.getNode(ISD::ADD, getPointerTy(), Result,
4494 DAG.getConstant(Offset, getPointerTy()));
4495
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004496 return Result;
4497}
4498
Evan Cheng7f250d62008-09-24 00:05:32 +00004499SDValue
4500X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4501 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00004502 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
4503 return LowerGlobalAddress(GV, Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00004504}
4505
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004506// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004507static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004508LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004509 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004510 SDValue InFlag;
4511 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004512 DAG.getNode(X86ISD::GlobalBaseReg,
4513 PtrVT), InFlag);
4514 InFlag = Chain.getValue(1);
4515
4516 // emit leal symbol@TLSGD(,%ebx,1), %eax
4517 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004518 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004519 GA->getValueType(0),
4520 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004521 SDValue Ops[] = { Chain, TGA, InFlag };
4522 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004523 InFlag = Result.getValue(2);
4524 Chain = Result.getValue(1);
4525
4526 // call ___tls_get_addr. This function receives its argument in
4527 // the register EAX.
4528 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4529 InFlag = Chain.getValue(1);
4530
4531 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004532 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004533 DAG.getTargetExternalSymbol("___tls_get_addr",
4534 PtrVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004535 DAG.getRegister(X86::EAX, PtrVT),
4536 DAG.getRegister(X86::EBX, PtrVT),
4537 InFlag };
4538 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4539 InFlag = Chain.getValue(1);
4540
4541 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4542}
4543
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004544// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004545static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004546LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004547 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004548 SDValue InFlag, Chain;
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004549
4550 // emit leaq symbol@TLSGD(%rip), %rdi
4551 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004552 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004553 GA->getValueType(0),
4554 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004555 SDValue Ops[] = { DAG.getEntryNode(), TGA};
4556 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004557 Chain = Result.getValue(1);
4558 InFlag = Result.getValue(2);
4559
aslb204cd52008-08-16 12:58:29 +00004560 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004561 // the register RDI.
4562 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4563 InFlag = Chain.getValue(1);
4564
4565 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004566 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004567 DAG.getTargetExternalSymbol("__tls_get_addr",
4568 PtrVT),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004569 DAG.getRegister(X86::RDI, PtrVT),
4570 InFlag };
4571 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4572 InFlag = Chain.getValue(1);
4573
4574 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4575}
4576
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004577// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4578// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004579static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004580 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004581 // Get the Thread Pointer
Dan Gohman8181bd12008-07-27 21:46:04 +00004582 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004583 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4584 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004585 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004586 GA->getValueType(0),
4587 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004588 SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004589
4590 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004591 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004592 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004593
4594 // The address of the thread local variable is the add of the thread
4595 // pointer with the offset of the variable.
4596 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4597}
4598
Dan Gohman8181bd12008-07-27 21:46:04 +00004599SDValue
4600X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004601 // TODO: implement the "local dynamic" model
4602 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004603 assert(Subtarget->isTargetELF() &&
4604 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004605 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4606 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4607 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004608 if (Subtarget->is64Bit()) {
4609 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4610 } else {
4611 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4612 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4613 else
4614 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4615 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004616}
4617
Dan Gohman8181bd12008-07-27 21:46:04 +00004618SDValue
4619X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Bill Wendlingfef06052008-09-16 21:48:12 +00004620 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4621 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004622 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4623 // With PIC, the address is actually $g + Offset.
4624 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4625 !Subtarget->isPICStyleRIPRel()) {
4626 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4627 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4628 Result);
4629 }
4630
4631 return Result;
4632}
4633
Dan Gohman8181bd12008-07-27 21:46:04 +00004634SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004635 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004636 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004637 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4638 // With PIC, the address is actually $g + Offset.
4639 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4640 !Subtarget->isPICStyleRIPRel()) {
4641 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4642 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4643 Result);
4644 }
4645
4646 return Result;
4647}
4648
Chris Lattner62814a32007-10-17 06:02:13 +00004649/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4650/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004651SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004652 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004653 MVT VT = Op.getValueType();
4654 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004655 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004656 SDValue ShOpLo = Op.getOperand(0);
4657 SDValue ShOpHi = Op.getOperand(1);
4658 SDValue ShAmt = Op.getOperand(2);
4659 SDValue Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004660 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4661 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004662
Dan Gohman8181bd12008-07-27 21:46:04 +00004663 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004664 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004665 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4666 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004667 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004668 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4669 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004670 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004671
Dan Gohman8181bd12008-07-27 21:46:04 +00004672 SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004673 DAG.getConstant(VTBits, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00004674 SDValue Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004675 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004676
Dan Gohman8181bd12008-07-27 21:46:04 +00004677 SDValue Hi, Lo;
4678 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4679 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4680 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004681
Chris Lattner62814a32007-10-17 06:02:13 +00004682 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004683 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4684 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004685 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004686 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4687 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004688 }
4689
Dan Gohman8181bd12008-07-27 21:46:04 +00004690 SDValue Ops[2] = { Lo, Hi };
Duncan Sands698842f2008-07-02 17:40:58 +00004691 return DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004692}
4693
Dan Gohman8181bd12008-07-27 21:46:04 +00004694SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004695 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004696 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004697 "Unknown SINT_TO_FP to lower!");
4698
4699 // These are really Legal; caller falls through into that case.
4700 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004701 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004702 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4703 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004704 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004705
Duncan Sands92c43912008-06-06 12:08:01 +00004706 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004707 MachineFunction &MF = DAG.getMachineFunction();
4708 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004709 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4710 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004711 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004712 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004713
4714 // Build the FILD
4715 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004716 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004717 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004718 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4719 else
4720 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004721 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004722 Ops.push_back(Chain);
4723 Ops.push_back(StackSlot);
4724 Ops.push_back(DAG.getValueType(SrcVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004725 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004726 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004727
Dale Johannesen2fc20782007-09-14 22:26:36 +00004728 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004729 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004730 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004731
4732 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4733 // shouldn't be necessary except that RFP cannot be live across
4734 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4735 MachineFunction &MF = DAG.getMachineFunction();
4736 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004737 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004738 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004739 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004740 Ops.push_back(Chain);
4741 Ops.push_back(Result);
4742 Ops.push_back(StackSlot);
4743 Ops.push_back(DAG.getValueType(Op.getValueType()));
4744 Ops.push_back(InFlag);
4745 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004746 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004747 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004748 }
4749
4750 return Result;
4751}
4752
Dale Johannesena359b8b2008-10-21 20:50:01 +00004753SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
4754 MVT SrcVT = Op.getOperand(0).getValueType();
4755 assert(SrcVT.getSimpleVT() == MVT::i64 && "Unknown UINT_TO_FP to lower!");
4756
4757 // We only handle SSE2 f64 target here; caller can handle the rest.
4758 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
4759 return SDValue();
4760
Dale Johannesenfb019af2008-10-21 23:07:49 +00004761 // This algorithm is not obvious. Here it is in C code, more or less:
4762/*
4763 double uint64_to_double( uint32_t hi, uint32_t lo )
4764 {
4765 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4766 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
4767
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004768 // copy ints to xmm registers
Dale Johannesenfb019af2008-10-21 23:07:49 +00004769 __m128i xh = _mm_cvtsi32_si128( hi );
4770 __m128i xl = _mm_cvtsi32_si128( lo );
4771
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004772 // combine into low half of a single xmm register
Dale Johannesenfb019af2008-10-21 23:07:49 +00004773 __m128i x = _mm_unpacklo_epi32( xh, xl );
4774 __m128d d;
4775 double sd;
4776
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004777 // merge in appropriate exponents to give the integer bits the
Dale Johannesenfb019af2008-10-21 23:07:49 +00004778 // right magnitude
4779 x = _mm_unpacklo_epi32( x, exp );
4780
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004781 // subtract away the biases to deal with the IEEE-754 double precision
4782 // implicit 1
Dale Johannesenfb019af2008-10-21 23:07:49 +00004783 d = _mm_sub_pd( (__m128d) x, bias );
4784
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004785 // All conversions up to here are exact. The correctly rounded result is
Dale Johannesenfb019af2008-10-21 23:07:49 +00004786 // calculated using the
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004787 // current rounding mode using the following horizontal add.
Dale Johannesenfb019af2008-10-21 23:07:49 +00004788 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4789 _mm_store_sd( &sd, d ); //since we are returning doubles in XMM, this
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004790 // store doesn't really need to be here (except maybe to zero the other
4791 // double)
Dale Johannesenfb019af2008-10-21 23:07:49 +00004792 return sd;
4793 }
4794*/
4795
Dale Johannesena359b8b2008-10-21 20:50:01 +00004796 // Build some magic constants.
4797 std::vector<Constant*>CV0;
4798 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4799 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4800 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4801 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4802 Constant *C0 = ConstantVector::get(CV0);
4803 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 4);
4804
4805 std::vector<Constant*>CV1;
4806 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4807 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4808 Constant *C1 = ConstantVector::get(CV1);
4809 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 4);
4810
4811 SmallVector<SDValue, 4> MaskVec;
4812 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
4813 MaskVec.push_back(DAG.getConstant(4, MVT::i32));
4814 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
4815 MaskVec.push_back(DAG.getConstant(5, MVT::i32));
4816 SDValue UnpcklMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, &MaskVec[0],
4817 MaskVec.size());
4818 SmallVector<SDValue, 4> MaskVec2;
Duncan Sandsca872ca2008-10-22 11:24:12 +00004819 MaskVec2.push_back(DAG.getConstant(1, MVT::i32));
4820 MaskVec2.push_back(DAG.getConstant(0, MVT::i32));
4821 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec2[0],
Dale Johannesena359b8b2008-10-21 20:50:01 +00004822 MaskVec2.size());
4823
4824 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00004825 DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
4826 Op.getOperand(0),
4827 DAG.getIntPtrConstant(1)));
Dale Johannesena359b8b2008-10-21 20:50:01 +00004828 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00004829 DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
4830 Op.getOperand(0),
4831 DAG.getIntPtrConstant(0)));
Dale Johannesena359b8b2008-10-21 20:50:01 +00004832 SDValue Unpck1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32,
4833 XR1, XR2, UnpcklMask);
4834 SDValue CLod0 = DAG.getLoad(MVT::v4i32, DAG.getEntryNode(), CPIdx0,
4835 PseudoSourceValue::getConstantPool(), 0, false, 16);
4836 SDValue Unpck2 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32,
4837 Unpck1, CLod0, UnpcklMask);
4838 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, MVT::v2f64, Unpck2);
4839 SDValue CLod1 = DAG.getLoad(MVT::v2f64, CLod0.getValue(1), CPIdx1,
4840 PseudoSourceValue::getConstantPool(), 0, false, 16);
4841 SDValue Sub = DAG.getNode(ISD::FSUB, MVT::v2f64, XR2F, CLod1);
4842 // Add the halves; easiest way is to swap them into another reg first.
4843 SDValue Shuf = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2f64,
4844 Sub, Sub, ShufMask);
4845 SDValue Add = DAG.getNode(ISD::FADD, MVT::v2f64, Shuf, Sub);
4846 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f64, Add,
4847 DAG.getIntPtrConstant(0));
4848}
4849
Dan Gohman8181bd12008-07-27 21:46:04 +00004850std::pair<SDValue,SDValue> X86TargetLowering::
4851FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004852 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4853 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004854 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004855
Dale Johannesen2fc20782007-09-14 22:26:36 +00004856 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004857 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004858 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004859 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004860 if (Subtarget->is64Bit() &&
4861 Op.getValueType() == MVT::i64 &&
4862 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00004863 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004864
Evan Cheng05441e62007-10-15 20:11:21 +00004865 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4866 // stack slot.
4867 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004868 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004869 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00004870 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004871 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004872 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004873 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4874 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4875 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4876 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004877 }
4878
Dan Gohman8181bd12008-07-27 21:46:04 +00004879 SDValue Chain = DAG.getEntryNode();
4880 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004881 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004882 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004883 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004884 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004885 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004886 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004887 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4888 };
4889 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4890 Chain = Value.getValue(1);
4891 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4892 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4893 }
4894
4895 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00004896 SDValue Ops[] = { Chain, Value, StackSlot };
4897 SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004898
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004899 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004900}
4901
Dan Gohman8181bd12008-07-27 21:46:04 +00004902SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4903 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4904 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004905 if (FIST.getNode() == 0) return SDValue();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004906
4907 // Load the result.
4908 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4909}
4910
Dan Gohman8181bd12008-07-27 21:46:04 +00004911SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004912 MVT VT = Op.getValueType();
4913 MVT EltVT = VT;
4914 if (VT.isVector())
4915 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004916 std::vector<Constant*> CV;
4917 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004918 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004919 CV.push_back(C);
4920 CV.push_back(C);
4921 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004922 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004923 CV.push_back(C);
4924 CV.push_back(C);
4925 CV.push_back(C);
4926 CV.push_back(C);
4927 }
Dan Gohman11821702007-07-27 17:16:43 +00004928 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004929 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4930 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004931 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004932 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004933 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4934}
4935
Dan Gohman8181bd12008-07-27 21:46:04 +00004936SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004937 MVT VT = Op.getValueType();
4938 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004939 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004940 if (VT.isVector()) {
4941 EltVT = VT.getVectorElementType();
4942 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004943 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004944 std::vector<Constant*> CV;
4945 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004946 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004947 CV.push_back(C);
4948 CV.push_back(C);
4949 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004950 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004951 CV.push_back(C);
4952 CV.push_back(C);
4953 CV.push_back(C);
4954 CV.push_back(C);
4955 }
Dan Gohman11821702007-07-27 17:16:43 +00004956 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004957 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4958 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004959 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004960 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004961 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004962 return DAG.getNode(ISD::BIT_CONVERT, VT,
4963 DAG.getNode(ISD::XOR, MVT::v2i64,
4964 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4965 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4966 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004967 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4968 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004969}
4970
Dan Gohman8181bd12008-07-27 21:46:04 +00004971SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4972 SDValue Op0 = Op.getOperand(0);
4973 SDValue Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004974 MVT VT = Op.getValueType();
4975 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004976
4977 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004978 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004979 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4980 SrcVT = VT;
4981 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004982 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004983 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004984 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004985 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004986 }
4987
4988 // At this point the operands and the result should have the same
4989 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004990
4991 // First get the sign bit of second operand.
4992 std::vector<Constant*> CV;
4993 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004994 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4995 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004996 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004997 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4998 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4999 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5000 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005001 }
Dan Gohman11821702007-07-27 17:16:43 +00005002 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00005003 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
5004 SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005005 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005006 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00005007 SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005008
5009 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005010 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005011 // Op0 is MVT::f32, Op1 is MVT::f64.
5012 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
5013 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
5014 DAG.getConstant(32, MVT::i32));
5015 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
5016 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00005017 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005018 }
5019
5020 // Clear first operand sign bit.
5021 CV.clear();
5022 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005023 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5024 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005025 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005026 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5027 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5028 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5029 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005030 }
Dan Gohman11821702007-07-27 17:16:43 +00005031 C = ConstantVector::get(CV);
5032 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman8181bd12008-07-27 21:46:04 +00005033 SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005034 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005035 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00005036 SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005037
5038 // Or the value with the sign bit.
5039 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
5040}
5041
Dan Gohman8181bd12008-07-27 21:46:04 +00005042SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00005043 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00005044 SDValue Cond;
5045 SDValue Op0 = Op.getOperand(0);
5046 SDValue Op1 = Op.getOperand(1);
5047 SDValue CC = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00005048 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00005049 unsigned X86CC;
5050
Evan Cheng950aac02007-09-25 01:57:46 +00005051 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00005052 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00005053 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
5054 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00005055 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00005056 }
Evan Cheng950aac02007-09-25 01:57:46 +00005057
Evan Cheng71343822008-10-15 02:05:31 +00005058 assert(0 && "Illegal SetCC!");
5059 return SDValue();
Evan Cheng950aac02007-09-25 01:57:46 +00005060}
5061
Dan Gohman8181bd12008-07-27 21:46:04 +00005062SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5063 SDValue Cond;
5064 SDValue Op0 = Op.getOperand(0);
5065 SDValue Op1 = Op.getOperand(1);
5066 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00005067 MVT VT = Op.getValueType();
5068 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5069 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5070
5071 if (isFP) {
5072 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00005073 MVT VT0 = Op0.getValueType();
5074 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5075 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00005076 bool Swap = false;
5077
5078 switch (SetCCOpcode) {
5079 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005080 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00005081 case ISD::SETEQ: SSECC = 0; break;
5082 case ISD::SETOGT:
5083 case ISD::SETGT: Swap = true; // Fallthrough
5084 case ISD::SETLT:
5085 case ISD::SETOLT: SSECC = 1; break;
5086 case ISD::SETOGE:
5087 case ISD::SETGE: Swap = true; // Fallthrough
5088 case ISD::SETLE:
5089 case ISD::SETOLE: SSECC = 2; break;
5090 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005091 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00005092 case ISD::SETNE: SSECC = 4; break;
5093 case ISD::SETULE: Swap = true;
5094 case ISD::SETUGE: SSECC = 5; break;
5095 case ISD::SETULT: Swap = true;
5096 case ISD::SETUGT: SSECC = 6; break;
5097 case ISD::SETO: SSECC = 7; break;
5098 }
5099 if (Swap)
5100 std::swap(Op0, Op1);
5101
Nate Begeman6357f9d2008-07-25 19:05:58 +00005102 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00005103 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00005104 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005105 SDValue UNORD, EQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005106 UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5107 EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5108 return DAG.getNode(ISD::OR, VT, UNORD, EQ);
5109 }
5110 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005111 SDValue ORD, NEQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005112 ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5113 NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5114 return DAG.getNode(ISD::AND, VT, ORD, NEQ);
5115 }
5116 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00005117 }
5118 // Handle all other FP comparisons here.
5119 return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
5120 }
5121
5122 // We are handling one of the integer comparisons here. Since SSE only has
5123 // GT and EQ comparisons for integer, swapping operands and multiple
5124 // operations may be required for some comparisons.
5125 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5126 bool Swap = false, Invert = false, FlipSigns = false;
5127
5128 switch (VT.getSimpleVT()) {
5129 default: break;
5130 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5131 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5132 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5133 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5134 }
5135
5136 switch (SetCCOpcode) {
5137 default: break;
5138 case ISD::SETNE: Invert = true;
5139 case ISD::SETEQ: Opc = EQOpc; break;
5140 case ISD::SETLT: Swap = true;
5141 case ISD::SETGT: Opc = GTOpc; break;
5142 case ISD::SETGE: Swap = true;
5143 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5144 case ISD::SETULT: Swap = true;
5145 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5146 case ISD::SETUGE: Swap = true;
5147 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5148 }
5149 if (Swap)
5150 std::swap(Op0, Op1);
5151
5152 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5153 // bits of the inputs before performing those operations.
5154 if (FlipSigns) {
5155 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005156 SDValue SignBit = DAG.getConstant(EltVT.getIntegerVTSignBit(), EltVT);
5157 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
5158 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00005159 SignBits.size());
5160 Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec);
5161 Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec);
5162 }
5163
Dan Gohman8181bd12008-07-27 21:46:04 +00005164 SDValue Result = DAG.getNode(Opc, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00005165
5166 // If the logical-not of the result is required, perform that now.
5167 if (Invert) {
5168 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005169 SDValue NegOne = DAG.getConstant(EltVT.getIntegerVTBitMask(), EltVT);
5170 std::vector<SDValue> NegOnes(VT.getVectorNumElements(), NegOne);
5171 SDValue NegOneV = DAG.getNode(ISD::BUILD_VECTOR, VT, &NegOnes[0],
Nate Begeman03605a02008-07-17 16:51:19 +00005172 NegOnes.size());
5173 Result = DAG.getNode(ISD::XOR, VT, Result, NegOneV);
5174 }
5175 return Result;
5176}
Evan Cheng950aac02007-09-25 01:57:46 +00005177
Evan Chengd580f022008-12-03 08:38:43 +00005178// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
5179static bool isX86LogicalCmp(unsigned Opc) {
5180 return Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI;
5181}
5182
Dan Gohman8181bd12008-07-27 21:46:04 +00005183SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005184 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005185 SDValue Cond = Op.getOperand(0);
5186 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005187
5188 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005189 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005190
Evan Cheng50d37ab2007-10-08 22:16:29 +00005191 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5192 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005193 if (Cond.getOpcode() == X86ISD::SETCC) {
5194 CC = Cond.getOperand(0);
5195
Dan Gohman8181bd12008-07-27 21:46:04 +00005196 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005197 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00005198 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00005199
Evan Cheng50d37ab2007-10-08 22:16:29 +00005200 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00005201 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005202 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00005203 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Chris Lattnerfca7f222008-01-16 06:19:45 +00005204
Evan Chengd580f022008-12-03 08:38:43 +00005205 if (isX86LogicalCmp(Opc) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005206 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005207 addTest = false;
5208 }
5209 }
5210
5211 if (addTest) {
5212 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00005213 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005214 }
5215
Duncan Sands92c43912008-06-06 12:08:01 +00005216 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005217 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005218 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00005219 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5220 // condition is true.
5221 Ops.push_back(Op.getOperand(2));
5222 Ops.push_back(Op.getOperand(1));
5223 Ops.push_back(CC);
5224 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00005225 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00005226}
5227
Evan Chengd580f022008-12-03 08:38:43 +00005228// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5229// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5230// from the AND / OR.
5231static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5232 Opc = Op.getOpcode();
5233 if (Opc != ISD::OR && Opc != ISD::AND)
5234 return false;
5235 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5236 Op.getOperand(0).hasOneUse() &&
5237 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5238 Op.getOperand(1).hasOneUse());
5239}
5240
Dan Gohman8181bd12008-07-27 21:46:04 +00005241SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005242 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005243 SDValue Chain = Op.getOperand(0);
5244 SDValue Cond = Op.getOperand(1);
5245 SDValue Dest = Op.getOperand(2);
5246 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005247
5248 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005249 Cond = LowerSETCC(Cond, DAG);
Bill Wendlingf5399032008-12-12 21:15:41 +00005250 else if (Cond.getOpcode() == X86ISD::ADD ||
5251 Cond.getOpcode() == X86ISD::SUB ||
5252 Cond.getOpcode() == X86ISD::SMUL ||
5253 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling7e04be62008-12-09 22:08:41 +00005254 Cond = LowerXALUO(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005255
Evan Cheng50d37ab2007-10-08 22:16:29 +00005256 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5257 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005258 if (Cond.getOpcode() == X86ISD::SETCC) {
5259 CC = Cond.getOperand(0);
5260
Dan Gohman8181bd12008-07-27 21:46:04 +00005261 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005262 unsigned Opc = Cmp.getOpcode();
Evan Chengd580f022008-12-03 08:38:43 +00005263 if (isX86LogicalCmp(Opc)) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005264 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005265 addTest = false;
Bill Wendlingd3511522008-12-02 01:06:39 +00005266 } else {
Evan Chengd580f022008-12-03 08:38:43 +00005267 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling809e7bd2008-12-03 08:32:02 +00005268 default: break;
5269 case X86::COND_O:
5270 case X86::COND_C:
Evan Chengd580f022008-12-03 08:38:43 +00005271 // These can only come from an arithmetic instruction with overflow, e.g.
5272 // SADDO, UADDO.
Bill Wendling809e7bd2008-12-03 08:32:02 +00005273 Cond = Cond.getNode()->getOperand(1);
5274 addTest = false;
5275 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00005276 }
Evan Cheng950aac02007-09-25 01:57:46 +00005277 }
Evan Chengd580f022008-12-03 08:38:43 +00005278 } else {
5279 unsigned CondOpc;
5280 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5281 SDValue Cmp = Cond.getOperand(0).getOperand(1);
5282 unsigned Opc = Cmp.getOpcode();
5283 if (CondOpc == ISD::OR) {
5284 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5285 // two branches instead of an explicit OR instruction with a
5286 // separate test.
5287 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5288 isX86LogicalCmp(Opc)) {
5289 CC = Cond.getOperand(0).getOperand(0);
5290 Chain = DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
5291 Chain, Dest, CC, Cmp);
5292 CC = Cond.getOperand(1).getOperand(0);
5293 Cond = Cmp;
5294 addTest = false;
5295 }
5296 } else { // ISD::AND
5297 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5298 // two branches instead of an explicit AND instruction with a
5299 // separate test. However, we only do this if this block doesn't
5300 // have a fall-through edge, because this requires an explicit
5301 // jmp when the condition is false.
5302 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5303 isX86LogicalCmp(Opc) &&
5304 Op.getNode()->hasOneUse()) {
5305 X86::CondCode CCode =
5306 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5307 CCode = X86::GetOppositeBranchCondition(CCode);
5308 CC = DAG.getConstant(CCode, MVT::i8);
5309 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5310 // Look for an unconditional branch following this conditional branch.
5311 // We need this because we need to reverse the successors in order
5312 // to implement FCMP_OEQ.
5313 if (User.getOpcode() == ISD::BR) {
5314 SDValue FalseBB = User.getOperand(1);
5315 SDValue NewBR =
5316 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5317 assert(NewBR == User);
5318 Dest = FalseBB;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005319
Evan Chengd580f022008-12-03 08:38:43 +00005320 Chain = DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
5321 Chain, Dest, CC, Cmp);
5322 X86::CondCode CCode =
5323 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5324 CCode = X86::GetOppositeBranchCondition(CCode);
5325 CC = DAG.getConstant(CCode, MVT::i8);
5326 Cond = Cmp;
5327 addTest = false;
5328 }
5329 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005330 }
5331 }
Evan Cheng950aac02007-09-25 01:57:46 +00005332 }
5333
5334 if (addTest) {
5335 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00005336 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005337 }
Evan Cheng621216e2007-09-29 00:00:36 +00005338 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005339 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005340}
5341
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005342
5343// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5344// Calls to _alloca is needed to probe the stack when allocating more than 4k
5345// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5346// that the guard pages used by the OS virtual memory manager are allocated in
5347// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005348SDValue
5349X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005350 SelectionDAG &DAG) {
5351 assert(Subtarget->isTargetCygMing() &&
5352 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005353
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005354 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005355 SDValue Chain = Op.getOperand(0);
5356 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005357 // FIXME: Ensure alignment here
5358
Dan Gohman8181bd12008-07-27 21:46:04 +00005359 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005360
Duncan Sands92c43912008-06-06 12:08:01 +00005361 MVT IntPtr = getPointerTy();
5362 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005363
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005364 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005365
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005366 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
5367 Flag = Chain.getValue(1);
5368
5369 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005370 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00005371 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005372 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005373 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005374 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005375 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005376 Flag = Chain.getValue(1);
5377
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005378 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005379 DAG.getIntPtrConstant(0, true),
5380 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005381 Flag);
5382
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005383 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005384
Dan Gohman8181bd12008-07-27 21:46:04 +00005385 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sands698842f2008-07-02 17:40:58 +00005386 return DAG.getMergeValues(Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005387}
5388
Dan Gohman8181bd12008-07-27 21:46:04 +00005389SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005390X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005391 SDValue Chain,
5392 SDValue Dst, SDValue Src,
5393 SDValue Size, unsigned Align,
5394 const Value *DstSV,
Bill Wendling4b2e3782008-10-01 00:59:58 +00005395 uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005396 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005397
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005398 // If not DWORD aligned or size is more than the threshold, call the library.
5399 // The libc version is likely to be faster for these cases. It can use the
5400 // address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005401 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005402 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005403 ConstantSize->getZExtValue() >
5404 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005405 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005406
5407 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005408 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005409
Bill Wendling4b2e3782008-10-01 00:59:58 +00005410 if (const char *bzeroEntry = V &&
5411 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5412 MVT IntPtr = getPointerTy();
5413 const Type *IntPtrTy = TD->getIntPtrType();
5414 TargetLowering::ArgListTy Args;
5415 TargetLowering::ArgListEntry Entry;
5416 Entry.Node = Dst;
5417 Entry.Ty = IntPtrTy;
5418 Args.push_back(Entry);
5419 Entry.Node = Size;
5420 Args.push_back(Entry);
5421 std::pair<SDValue,SDValue> CallResult =
5422 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5423 CallingConv::C, false,
5424 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG);
5425 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005426 }
5427
Dan Gohmane8b391e2008-04-12 04:36:06 +00005428 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005429 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005430 }
5431
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005432 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005433 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005434 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005435 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005436 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005437 unsigned BytesLeft = 0;
5438 bool TwoRepStos = false;
5439 if (ValC) {
5440 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005441 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005442
5443 // If the value is a constant, then we can potentially use larger sets.
5444 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005445 case 2: // WORD aligned
5446 AVT = MVT::i16;
5447 ValReg = X86::AX;
5448 Val = (Val << 8) | Val;
5449 break;
5450 case 0: // DWORD aligned
5451 AVT = MVT::i32;
5452 ValReg = X86::EAX;
5453 Val = (Val << 8) | Val;
5454 Val = (Val << 16) | Val;
5455 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5456 AVT = MVT::i64;
5457 ValReg = X86::RAX;
5458 Val = (Val << 32) | Val;
5459 }
5460 break;
5461 default: // Byte aligned
5462 AVT = MVT::i8;
5463 ValReg = X86::AL;
5464 Count = DAG.getIntPtrConstant(SizeVal);
5465 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005466 }
5467
Duncan Sandsec142ee2008-06-08 20:54:56 +00005468 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005469 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005470 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5471 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005472 }
5473
5474 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
5475 InFlag);
5476 InFlag = Chain.getValue(1);
5477 } else {
5478 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005479 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005480 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005481 InFlag = Chain.getValue(1);
5482 }
5483
5484 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5485 Count, InFlag);
5486 InFlag = Chain.getValue(1);
5487 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005488 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005489 InFlag = Chain.getValue(1);
5490
5491 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005492 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005493 Ops.push_back(Chain);
5494 Ops.push_back(DAG.getValueType(AVT));
5495 Ops.push_back(InFlag);
5496 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5497
5498 if (TwoRepStos) {
5499 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005500 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005501 MVT CVT = Count.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005502 SDValue Left = DAG.getNode(ISD::AND, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005503 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5504 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
5505 Left, InFlag);
5506 InFlag = Chain.getValue(1);
5507 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5508 Ops.clear();
5509 Ops.push_back(Chain);
5510 Ops.push_back(DAG.getValueType(MVT::i8));
5511 Ops.push_back(InFlag);
5512 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5513 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005514 // Handle the last 1 - 7 bytes.
5515 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005516 MVT AddrVT = Dst.getValueType();
5517 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005518
5519 Chain = DAG.getMemset(Chain,
5520 DAG.getNode(ISD::ADD, AddrVT, Dst,
5521 DAG.getConstant(Offset, AddrVT)),
5522 Src,
5523 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005524 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005525 }
5526
Dan Gohmane8b391e2008-04-12 04:36:06 +00005527 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005528 return Chain;
5529}
5530
Dan Gohman8181bd12008-07-27 21:46:04 +00005531SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005532X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005533 SDValue Chain, SDValue Dst, SDValue Src,
5534 SDValue Size, unsigned Align,
5535 bool AlwaysInline,
5536 const Value *DstSV, uint64_t DstSVOff,
5537 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005538 // This requires the copy size to be a constant, preferrably
5539 // within a subtarget-specific limit.
5540 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5541 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005542 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005543 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005544 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005545 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005546
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005547 /// If not DWORD aligned, call the library.
5548 if ((Align & 3) != 0)
5549 return SDValue();
5550
5551 // DWORD aligned
5552 MVT AVT = MVT::i32;
5553 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005554 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005555
Duncan Sands92c43912008-06-06 12:08:01 +00005556 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005557 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005558 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005559 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005560
Dan Gohman8181bd12008-07-27 21:46:04 +00005561 SDValue InFlag(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005562 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5563 Count, InFlag);
5564 InFlag = Chain.getValue(1);
5565 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005566 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005567 InFlag = Chain.getValue(1);
5568 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005569 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005570 InFlag = Chain.getValue(1);
5571
5572 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005573 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005574 Ops.push_back(Chain);
5575 Ops.push_back(DAG.getValueType(AVT));
5576 Ops.push_back(InFlag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005577 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005578
Dan Gohman8181bd12008-07-27 21:46:04 +00005579 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005580 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005581 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005582 // Handle the last 1 - 7 bytes.
5583 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005584 MVT DstVT = Dst.getValueType();
5585 MVT SrcVT = Src.getValueType();
5586 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005587 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005588 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005589 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005590 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005591 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005592 DAG.getConstant(BytesLeft, SizeVT),
5593 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005594 DstSV, DstSVOff + Offset,
5595 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005596 }
5597
Dan Gohmane8b391e2008-04-12 04:36:06 +00005598 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005599}
5600
Dan Gohman8181bd12008-07-27 21:46:04 +00005601SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005602 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005603
5604 if (!Subtarget->is64Bit()) {
5605 // vastart just stores the address of the VarArgsFrameIndex slot into the
5606 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005607 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005608 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005609 }
5610
5611 // __va_list_tag:
5612 // gp_offset (0 - 6 * 8)
5613 // fp_offset (48 - 48 + 8 * 16)
5614 // overflow_arg_area (point to parameters coming in memory).
5615 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005616 SmallVector<SDValue, 8> MemOps;
5617 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005618 // Store gp_offset
Dan Gohman8181bd12008-07-27 21:46:04 +00005619 SDValue Store = DAG.getStore(Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005620 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005621 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005622 MemOps.push_back(Store);
5623
5624 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005625 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005626 Store = DAG.getStore(Op.getOperand(0),
5627 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005628 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005629 MemOps.push_back(Store);
5630
5631 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005632 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005633 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005634 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005635 MemOps.push_back(Store);
5636
5637 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005638 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005639 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005640 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005641 MemOps.push_back(Store);
5642 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5643}
5644
Dan Gohman8181bd12008-07-27 21:46:04 +00005645SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005646 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5647 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005648 SDValue Chain = Op.getOperand(0);
5649 SDValue SrcPtr = Op.getOperand(1);
5650 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005651
5652 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5653 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005654 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005655}
5656
Dan Gohman8181bd12008-07-27 21:46:04 +00005657SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005658 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005659 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005660 SDValue Chain = Op.getOperand(0);
5661 SDValue DstPtr = Op.getOperand(1);
5662 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005663 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5664 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005665
Dan Gohman840ff5c2008-04-18 20:55:41 +00005666 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5667 DAG.getIntPtrConstant(24), 8, false,
5668 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005669}
5670
Dan Gohman8181bd12008-07-27 21:46:04 +00005671SDValue
5672X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005673 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005674 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005675 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005676 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005677 case Intrinsic::x86_sse_comieq_ss:
5678 case Intrinsic::x86_sse_comilt_ss:
5679 case Intrinsic::x86_sse_comile_ss:
5680 case Intrinsic::x86_sse_comigt_ss:
5681 case Intrinsic::x86_sse_comige_ss:
5682 case Intrinsic::x86_sse_comineq_ss:
5683 case Intrinsic::x86_sse_ucomieq_ss:
5684 case Intrinsic::x86_sse_ucomilt_ss:
5685 case Intrinsic::x86_sse_ucomile_ss:
5686 case Intrinsic::x86_sse_ucomigt_ss:
5687 case Intrinsic::x86_sse_ucomige_ss:
5688 case Intrinsic::x86_sse_ucomineq_ss:
5689 case Intrinsic::x86_sse2_comieq_sd:
5690 case Intrinsic::x86_sse2_comilt_sd:
5691 case Intrinsic::x86_sse2_comile_sd:
5692 case Intrinsic::x86_sse2_comigt_sd:
5693 case Intrinsic::x86_sse2_comige_sd:
5694 case Intrinsic::x86_sse2_comineq_sd:
5695 case Intrinsic::x86_sse2_ucomieq_sd:
5696 case Intrinsic::x86_sse2_ucomilt_sd:
5697 case Intrinsic::x86_sse2_ucomile_sd:
5698 case Intrinsic::x86_sse2_ucomigt_sd:
5699 case Intrinsic::x86_sse2_ucomige_sd:
5700 case Intrinsic::x86_sse2_ucomineq_sd: {
5701 unsigned Opc = 0;
5702 ISD::CondCode CC = ISD::SETCC_INVALID;
5703 switch (IntNo) {
5704 default: break;
5705 case Intrinsic::x86_sse_comieq_ss:
5706 case Intrinsic::x86_sse2_comieq_sd:
5707 Opc = X86ISD::COMI;
5708 CC = ISD::SETEQ;
5709 break;
5710 case Intrinsic::x86_sse_comilt_ss:
5711 case Intrinsic::x86_sse2_comilt_sd:
5712 Opc = X86ISD::COMI;
5713 CC = ISD::SETLT;
5714 break;
5715 case Intrinsic::x86_sse_comile_ss:
5716 case Intrinsic::x86_sse2_comile_sd:
5717 Opc = X86ISD::COMI;
5718 CC = ISD::SETLE;
5719 break;
5720 case Intrinsic::x86_sse_comigt_ss:
5721 case Intrinsic::x86_sse2_comigt_sd:
5722 Opc = X86ISD::COMI;
5723 CC = ISD::SETGT;
5724 break;
5725 case Intrinsic::x86_sse_comige_ss:
5726 case Intrinsic::x86_sse2_comige_sd:
5727 Opc = X86ISD::COMI;
5728 CC = ISD::SETGE;
5729 break;
5730 case Intrinsic::x86_sse_comineq_ss:
5731 case Intrinsic::x86_sse2_comineq_sd:
5732 Opc = X86ISD::COMI;
5733 CC = ISD::SETNE;
5734 break;
5735 case Intrinsic::x86_sse_ucomieq_ss:
5736 case Intrinsic::x86_sse2_ucomieq_sd:
5737 Opc = X86ISD::UCOMI;
5738 CC = ISD::SETEQ;
5739 break;
5740 case Intrinsic::x86_sse_ucomilt_ss:
5741 case Intrinsic::x86_sse2_ucomilt_sd:
5742 Opc = X86ISD::UCOMI;
5743 CC = ISD::SETLT;
5744 break;
5745 case Intrinsic::x86_sse_ucomile_ss:
5746 case Intrinsic::x86_sse2_ucomile_sd:
5747 Opc = X86ISD::UCOMI;
5748 CC = ISD::SETLE;
5749 break;
5750 case Intrinsic::x86_sse_ucomigt_ss:
5751 case Intrinsic::x86_sse2_ucomigt_sd:
5752 Opc = X86ISD::UCOMI;
5753 CC = ISD::SETGT;
5754 break;
5755 case Intrinsic::x86_sse_ucomige_ss:
5756 case Intrinsic::x86_sse2_ucomige_sd:
5757 Opc = X86ISD::UCOMI;
5758 CC = ISD::SETGE;
5759 break;
5760 case Intrinsic::x86_sse_ucomineq_ss:
5761 case Intrinsic::x86_sse2_ucomineq_sd:
5762 Opc = X86ISD::UCOMI;
5763 CC = ISD::SETNE;
5764 break;
5765 }
5766
5767 unsigned X86CC;
Dan Gohman8181bd12008-07-27 21:46:04 +00005768 SDValue LHS = Op.getOperand(1);
5769 SDValue RHS = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005770 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5771
Dan Gohman8181bd12008-07-27 21:46:04 +00005772 SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5773 SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00005774 DAG.getConstant(X86CC, MVT::i8), Cond);
5775 return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005776 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005777
5778 // Fix vector shift instructions where the last operand is a non-immediate
5779 // i32 value.
5780 case Intrinsic::x86_sse2_pslli_w:
5781 case Intrinsic::x86_sse2_pslli_d:
5782 case Intrinsic::x86_sse2_pslli_q:
5783 case Intrinsic::x86_sse2_psrli_w:
5784 case Intrinsic::x86_sse2_psrli_d:
5785 case Intrinsic::x86_sse2_psrli_q:
5786 case Intrinsic::x86_sse2_psrai_w:
5787 case Intrinsic::x86_sse2_psrai_d:
5788 case Intrinsic::x86_mmx_pslli_w:
5789 case Intrinsic::x86_mmx_pslli_d:
5790 case Intrinsic::x86_mmx_pslli_q:
5791 case Intrinsic::x86_mmx_psrli_w:
5792 case Intrinsic::x86_mmx_psrli_d:
5793 case Intrinsic::x86_mmx_psrli_q:
5794 case Intrinsic::x86_mmx_psrai_w:
5795 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005796 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005797 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005798 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005799
5800 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005801 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005802 switch (IntNo) {
5803 case Intrinsic::x86_sse2_pslli_w:
5804 NewIntNo = Intrinsic::x86_sse2_psll_w;
5805 break;
5806 case Intrinsic::x86_sse2_pslli_d:
5807 NewIntNo = Intrinsic::x86_sse2_psll_d;
5808 break;
5809 case Intrinsic::x86_sse2_pslli_q:
5810 NewIntNo = Intrinsic::x86_sse2_psll_q;
5811 break;
5812 case Intrinsic::x86_sse2_psrli_w:
5813 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5814 break;
5815 case Intrinsic::x86_sse2_psrli_d:
5816 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5817 break;
5818 case Intrinsic::x86_sse2_psrli_q:
5819 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5820 break;
5821 case Intrinsic::x86_sse2_psrai_w:
5822 NewIntNo = Intrinsic::x86_sse2_psra_w;
5823 break;
5824 case Intrinsic::x86_sse2_psrai_d:
5825 NewIntNo = Intrinsic::x86_sse2_psra_d;
5826 break;
5827 default: {
5828 ShAmtVT = MVT::v2i32;
5829 switch (IntNo) {
5830 case Intrinsic::x86_mmx_pslli_w:
5831 NewIntNo = Intrinsic::x86_mmx_psll_w;
5832 break;
5833 case Intrinsic::x86_mmx_pslli_d:
5834 NewIntNo = Intrinsic::x86_mmx_psll_d;
5835 break;
5836 case Intrinsic::x86_mmx_pslli_q:
5837 NewIntNo = Intrinsic::x86_mmx_psll_q;
5838 break;
5839 case Intrinsic::x86_mmx_psrli_w:
5840 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5841 break;
5842 case Intrinsic::x86_mmx_psrli_d:
5843 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5844 break;
5845 case Intrinsic::x86_mmx_psrli_q:
5846 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5847 break;
5848 case Intrinsic::x86_mmx_psrai_w:
5849 NewIntNo = Intrinsic::x86_mmx_psra_w;
5850 break;
5851 case Intrinsic::x86_mmx_psrai_d:
5852 NewIntNo = Intrinsic::x86_mmx_psra_d;
5853 break;
5854 default: abort(); // Can't reach here.
5855 }
5856 break;
5857 }
5858 }
Duncan Sands92c43912008-06-06 12:08:01 +00005859 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005860 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5861 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5862 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5863 DAG.getConstant(NewIntNo, MVT::i32),
5864 Op.getOperand(1), ShAmt);
5865 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005866 }
5867}
5868
Dan Gohman8181bd12008-07-27 21:46:04 +00005869SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005870 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005871 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005872 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005873
5874 // Just load the return address
Dan Gohman8181bd12008-07-27 21:46:04 +00005875 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005876 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5877}
5878
Dan Gohman8181bd12008-07-27 21:46:04 +00005879SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng33633672008-09-27 01:56:22 +00005880 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5881 MFI->setFrameAddressIsTaken(true);
5882 MVT VT = Op.getValueType();
5883 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5884 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
5885 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), FrameReg, VT);
5886 while (Depth--)
5887 FrameAddr = DAG.getLoad(VT, DAG.getEntryNode(), FrameAddr, NULL, 0);
5888 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005889}
5890
Dan Gohman8181bd12008-07-27 21:46:04 +00005891SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005892 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005893 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005894}
5895
Dan Gohman8181bd12008-07-27 21:46:04 +00005896SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005897{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005898 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00005899 SDValue Chain = Op.getOperand(0);
5900 SDValue Offset = Op.getOperand(1);
5901 SDValue Handler = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005902
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005903 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
5904 getPointerTy());
5905 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005906
Dan Gohman8181bd12008-07-27 21:46:04 +00005907 SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005908 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005909 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5910 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005911 Chain = DAG.getCopyToReg(Chain, StoreAddrReg, StoreAddr);
5912 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005913
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005914 return DAG.getNode(X86ISD::EH_RETURN,
5915 MVT::Other,
5916 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005917}
5918
Dan Gohman8181bd12008-07-27 21:46:04 +00005919SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005920 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005921 SDValue Root = Op.getOperand(0);
5922 SDValue Trmp = Op.getOperand(1); // trampoline
5923 SDValue FPtr = Op.getOperand(2); // nested function
5924 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005925
Dan Gohman12a9c082008-02-06 22:27:42 +00005926 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005927
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005928 const X86InstrInfo *TII =
5929 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5930
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005931 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005932 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005933
5934 // Large code-model.
5935
5936 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5937 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5938
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005939 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5940 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005941
5942 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5943
5944 // Load the pointer to the nested function into R11.
5945 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00005946 SDValue Addr = Trmp;
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005947 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005948 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005949
5950 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005951 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005952
5953 // Load the 'nest' parameter value into R10.
5954 // R10 is specified in X86CallingConv.td
5955 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5956 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5957 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005958 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005959
5960 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005961 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005962
5963 // Jump to the nested function.
5964 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5965 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5966 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005967 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005968
5969 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5970 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5971 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005972 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005973
Dan Gohman8181bd12008-07-27 21:46:04 +00005974 SDValue Ops[] =
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005975 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sands698842f2008-07-02 17:40:58 +00005976 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005977 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005978 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005979 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5980 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005981 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005982
5983 switch (CC) {
5984 default:
5985 assert(0 && "Unsupported calling convention");
5986 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005987 case CallingConv::X86_StdCall: {
5988 // Pass 'nest' parameter in ECX.
5989 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005990 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005991
5992 // Check that ECX wasn't needed by an 'inreg' parameter.
5993 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00005994 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005995
Chris Lattner1c8733e2008-03-12 17:45:29 +00005996 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005997 unsigned InRegCount = 0;
5998 unsigned Idx = 1;
5999
6000 for (FunctionType::param_iterator I = FTy->param_begin(),
6001 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00006002 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006003 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006004 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006005
6006 if (InRegCount > 2) {
6007 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6008 abort();
6009 }
6010 }
6011 break;
6012 }
6013 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00006014 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006015 // Pass 'nest' parameter in EAX.
6016 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006017 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006018 break;
6019 }
6020
Dan Gohman8181bd12008-07-27 21:46:04 +00006021 SDValue OutChains[4];
6022 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006023
6024 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
6025 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
6026
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006027 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006028 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00006029 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00006030 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006031
6032 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00006033 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006034
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006035 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006036 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
6037 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006038 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006039
6040 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00006041 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006042
Dan Gohman8181bd12008-07-27 21:46:04 +00006043 SDValue Ops[] =
Duncan Sands7407a9f2007-09-11 14:10:23 +00006044 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sands698842f2008-07-02 17:40:58 +00006045 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006046 }
6047}
6048
Dan Gohman8181bd12008-07-27 21:46:04 +00006049SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006050 /*
6051 The rounding mode is in bits 11:10 of FPSR, and has the following
6052 settings:
6053 00 Round to nearest
6054 01 Round to -inf
6055 10 Round to +inf
6056 11 Round to 0
6057
6058 FLT_ROUNDS, on the other hand, expects the following:
6059 -1 Undefined
6060 0 Round to 0
6061 1 Round to nearest
6062 2 Round to +inf
6063 3 Round to -inf
6064
6065 To perform the conversion, we do:
6066 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6067 */
6068
6069 MachineFunction &MF = DAG.getMachineFunction();
6070 const TargetMachine &TM = MF.getTarget();
6071 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6072 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00006073 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006074
6075 // Save FP Control Word to stack slot
6076 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00006077 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006078
Dan Gohman8181bd12008-07-27 21:46:04 +00006079 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00006080 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006081
6082 // Load FP Control Word from stack slot
Dan Gohman8181bd12008-07-27 21:46:04 +00006083 SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006084
6085 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00006086 SDValue CWD1 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006087 DAG.getNode(ISD::SRL, MVT::i16,
6088 DAG.getNode(ISD::AND, MVT::i16,
6089 CWD, DAG.getConstant(0x800, MVT::i16)),
6090 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006091 SDValue CWD2 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006092 DAG.getNode(ISD::SRL, MVT::i16,
6093 DAG.getNode(ISD::AND, MVT::i16,
6094 CWD, DAG.getConstant(0x400, MVT::i16)),
6095 DAG.getConstant(9, MVT::i8));
6096
Dan Gohman8181bd12008-07-27 21:46:04 +00006097 SDValue RetVal =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006098 DAG.getNode(ISD::AND, MVT::i16,
6099 DAG.getNode(ISD::ADD, MVT::i16,
6100 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
6101 DAG.getConstant(1, MVT::i16)),
6102 DAG.getConstant(3, MVT::i16));
6103
6104
Duncan Sands92c43912008-06-06 12:08:01 +00006105 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006106 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
6107}
6108
Dan Gohman8181bd12008-07-27 21:46:04 +00006109SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006110 MVT VT = Op.getValueType();
6111 MVT OpVT = VT;
6112 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00006113
6114 Op = Op.getOperand(0);
6115 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006116 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00006117 OpVT = MVT::i32;
6118 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
6119 }
Evan Cheng48679f42007-12-14 02:13:44 +00006120
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006121 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6122 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
6123 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
6124
6125 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006126 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006127 Ops.push_back(Op);
6128 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6129 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6130 Ops.push_back(Op.getValue(1));
6131 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
6132
6133 // Finally xor with NumBits-1.
6134 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
6135
Evan Cheng48679f42007-12-14 02:13:44 +00006136 if (VT == MVT::i8)
6137 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
6138 return Op;
6139}
6140
Dan Gohman8181bd12008-07-27 21:46:04 +00006141SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006142 MVT VT = Op.getValueType();
6143 MVT OpVT = VT;
6144 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00006145
6146 Op = Op.getOperand(0);
6147 if (VT == MVT::i8) {
6148 OpVT = MVT::i32;
6149 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
6150 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006151
6152 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6153 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
6154 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
6155
6156 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006157 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006158 Ops.push_back(Op);
6159 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6160 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6161 Ops.push_back(Op.getValue(1));
6162 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
6163
Evan Cheng48679f42007-12-14 02:13:44 +00006164 if (VT == MVT::i8)
6165 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
6166 return Op;
6167}
6168
Mon P Wang14edb092008-12-18 21:42:19 +00006169SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6170 MVT VT = Op.getValueType();
6171 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
6172
6173 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6174 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6175 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6176 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6177 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6178 //
6179 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6180 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6181 // return AloBlo + AloBhi + AhiBlo;
6182
6183 SDValue A = Op.getOperand(0);
6184 SDValue B = Op.getOperand(1);
6185
6186 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6187 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6188 A, DAG.getConstant(32, MVT::i32));
6189 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6190 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6191 B, DAG.getConstant(32, MVT::i32));
6192 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6193 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6194 A, B);
6195 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6196 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6197 A, Bhi);
6198 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6199 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6200 Ahi, B);
6201 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6202 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6203 AloBhi, DAG.getConstant(32, MVT::i32));
6204 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
6205 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6206 AhiBlo, DAG.getConstant(32, MVT::i32));
6207 SDValue Res = DAG.getNode(ISD::ADD, VT, AloBlo, AloBhi);
6208 Res = DAG.getNode(ISD::ADD, VT, Res, AhiBlo);
6209 return Res;
6210}
6211
6212
Bill Wendling7e04be62008-12-09 22:08:41 +00006213SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6214 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6215 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendlingd3511522008-12-02 01:06:39 +00006216 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6217 // has only one use.
Bill Wendlingd06b4202008-11-26 22:37:40 +00006218 SDNode *N = Op.getNode();
Bill Wendlingd3511522008-12-02 01:06:39 +00006219 SDValue LHS = N->getOperand(0);
6220 SDValue RHS = N->getOperand(1);
Bill Wendling7e04be62008-12-09 22:08:41 +00006221 unsigned BaseOp = 0;
6222 unsigned Cond = 0;
6223
6224 switch (Op.getOpcode()) {
6225 default: assert(0 && "Unknown ovf instruction!");
6226 case ISD::SADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006227 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00006228 Cond = X86::COND_O;
6229 break;
6230 case ISD::UADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006231 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00006232 Cond = X86::COND_C;
6233 break;
6234 case ISD::SSUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006235 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00006236 Cond = X86::COND_O;
6237 break;
6238 case ISD::USUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006239 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00006240 Cond = X86::COND_C;
6241 break;
6242 case ISD::SMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006243 BaseOp = X86ISD::SMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00006244 Cond = X86::COND_O;
6245 break;
6246 case ISD::UMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006247 BaseOp = X86ISD::UMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00006248 Cond = X86::COND_C;
6249 break;
6250 }
Bill Wendlingd06b4202008-11-26 22:37:40 +00006251
Bill Wendlingd3511522008-12-02 01:06:39 +00006252 // Also sets EFLAGS.
6253 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Bill Wendling7e04be62008-12-09 22:08:41 +00006254 SDValue Sum = DAG.getNode(BaseOp, VTs, LHS, RHS);
Bill Wendlingd06b4202008-11-26 22:37:40 +00006255
Bill Wendlingd3511522008-12-02 01:06:39 +00006256 SDValue SetCC =
6257 DAG.getNode(X86ISD::SETCC, N->getValueType(1),
Bill Wendling35f1a9d2008-12-10 02:01:32 +00006258 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendlingd06b4202008-11-26 22:37:40 +00006259
Bill Wendlingd3511522008-12-02 01:06:39 +00006260 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6261 return Sum;
Bill Wendling4c134df2008-11-24 19:21:46 +00006262}
6263
Dan Gohman8181bd12008-07-27 21:46:04 +00006264SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00006265 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00006266 unsigned Reg = 0;
6267 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006268 switch(T.getSimpleVT()) {
6269 default:
6270 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006271 case MVT::i8: Reg = X86::AL; size = 1; break;
6272 case MVT::i16: Reg = X86::AX; size = 2; break;
6273 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00006274 case MVT::i64:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006275 assert(Subtarget->is64Bit() && "Node not type legal!");
6276 Reg = X86::RAX; size = 8;
Andrew Lenharth81580822008-03-05 01:15:49 +00006277 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00006278 }
Dan Gohman8181bd12008-07-27 21:46:04 +00006279 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00006280 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00006281 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00006282 Op.getOperand(1),
6283 Op.getOperand(3),
6284 DAG.getTargetConstant(size, MVT::i8),
6285 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006286 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006287 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
6288 SDValue cpOut =
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006289 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
6290 return cpOut;
6291}
6292
Duncan Sands7d9834b2008-12-01 11:39:25 +00006293SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif825aa892008-08-28 23:19:51 +00006294 SelectionDAG &DAG) {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006295 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharth81580822008-03-05 01:15:49 +00006296 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006297 SDValue TheChain = Op.getOperand(0);
6298 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
6299 SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
6300 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX, MVT::i64,
6301 rax.getValue(2));
6302 SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
6303 DAG.getConstant(32, MVT::i8));
6304 SDValue Ops[] = {
6305 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp),
6306 rdx.getValue(1)
6307 };
6308 return DAG.getMergeValues(Ops, 2);
Dale Johannesenf160d802008-10-02 18:53:47 +00006309}
6310
Dale Johannesen9011d872008-09-29 22:25:26 +00006311SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6312 SDNode *Node = Op.getNode();
6313 MVT T = Node->getValueType(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00006314 SDValue negOp = DAG.getNode(ISD::SUB, T,
Dale Johannesen9011d872008-09-29 22:25:26 +00006315 DAG.getConstant(0, T), Node->getOperand(2));
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006316 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD,
6317 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen9011d872008-09-29 22:25:26 +00006318 Node->getOperand(0),
6319 Node->getOperand(1), negOp,
6320 cast<AtomicSDNode>(Node)->getSrcValue(),
6321 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00006322}
6323
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006324/// LowerOperation - Provide custom lowering hooks for some operations.
6325///
Dan Gohman8181bd12008-07-27 21:46:04 +00006326SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006327 switch (Op.getOpcode()) {
6328 default: assert(0 && "Should not custom lower this!");
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006329 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6330 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006331 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6332 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6333 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6334 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6335 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6336 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6337 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
6338 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00006339 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006340 case ISD::SHL_PARTS:
6341 case ISD::SRA_PARTS:
6342 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6343 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00006344 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006345 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
6346 case ISD::FABS: return LowerFABS(Op, DAG);
6347 case ISD::FNEG: return LowerFNEG(Op, DAG);
6348 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006349 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00006350 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006351 case ISD::SELECT: return LowerSELECT(Op, DAG);
6352 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006353 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
6354 case ISD::CALL: return LowerCALL(Op, DAG);
6355 case ISD::RET: return LowerRET(Op, DAG);
6356 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006357 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006358 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006359 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
6360 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6361 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6362 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6363 case ISD::FRAME_TO_ARGS_OFFSET:
6364 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6365 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6366 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006367 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006368 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006369 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6370 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wang14edb092008-12-18 21:42:19 +00006371 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +00006372 case ISD::SADDO:
6373 case ISD::UADDO:
6374 case ISD::SSUBO:
6375 case ISD::USUBO:
6376 case ISD::SMULO:
6377 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006378 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006379 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006380}
6381
Duncan Sands7d9834b2008-12-01 11:39:25 +00006382void X86TargetLowering::
6383ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6384 SelectionDAG &DAG, unsigned NewOp) {
6385 MVT T = Node->getValueType(0);
6386 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6387
6388 SDValue Chain = Node->getOperand(0);
6389 SDValue In1 = Node->getOperand(1);
6390 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
6391 Node->getOperand(2), DAG.getIntPtrConstant(0));
6392 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
6393 Node->getOperand(2), DAG.getIntPtrConstant(1));
6394 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6395 // have a MemOperand. Pass the info through as a normal operand.
6396 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6397 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6398 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6399 SDValue Result = DAG.getNode(NewOp, Tys, Ops, 5);
6400 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
6401 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2));
6402 Results.push_back(Result.getValue(2));
6403}
6404
Duncan Sandsac496a12008-07-04 11:47:58 +00006405/// ReplaceNodeResults - Replace a node with an illegal result type
6406/// with a new node built out of custom code.
Duncan Sands7d9834b2008-12-01 11:39:25 +00006407void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6408 SmallVectorImpl<SDValue>&Results,
6409 SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006410 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00006411 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006412 assert(false && "Do not know how to custom type legalize this operation!");
6413 return;
6414 case ISD::FP_TO_SINT: {
6415 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
6416 SDValue FIST = Vals.first, StackSlot = Vals.second;
6417 if (FIST.getNode() != 0) {
6418 MVT VT = N->getValueType(0);
6419 // Return a load from the stack slot.
6420 Results.push_back(DAG.getLoad(VT, FIST, StackSlot, NULL, 0));
6421 }
6422 return;
6423 }
6424 case ISD::READCYCLECOUNTER: {
6425 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6426 SDValue TheChain = N->getOperand(0);
6427 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
6428 SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
6429 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX, MVT::i32,
6430 eax.getValue(2));
6431 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6432 SDValue Ops[] = { eax, edx };
6433 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2));
6434 Results.push_back(edx.getValue(1));
6435 return;
6436 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006437 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006438 MVT T = N->getValueType(0);
6439 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6440 SDValue cpInL, cpInH;
6441 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(2),
6442 DAG.getConstant(0, MVT::i32));
6443 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(2),
6444 DAG.getConstant(1, MVT::i32));
6445 cpInL = DAG.getCopyToReg(N->getOperand(0), X86::EAX, cpInL, SDValue());
6446 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX, cpInH,
6447 cpInL.getValue(1));
6448 SDValue swapInL, swapInH;
6449 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(3),
6450 DAG.getConstant(0, MVT::i32));
6451 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(3),
6452 DAG.getConstant(1, MVT::i32));
6453 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX, swapInL,
6454 cpInH.getValue(1));
6455 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX, swapInH,
6456 swapInL.getValue(1));
6457 SDValue Ops[] = { swapInH.getValue(0),
6458 N->getOperand(1),
6459 swapInH.getValue(1) };
6460 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6461 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
6462 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
6463 Result.getValue(1));
6464 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
6465 cpOutL.getValue(2));
6466 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
6467 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2));
6468 Results.push_back(cpOutH.getValue(1));
6469 return;
6470 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006471 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006472 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6473 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006474 case ISD::ATOMIC_LOAD_AND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006475 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6476 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006477 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006478 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6479 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006480 case ISD::ATOMIC_LOAD_OR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006481 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6482 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006483 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006484 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6485 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006486 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006487 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6488 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006489 case ISD::ATOMIC_SWAP:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006490 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6491 return;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006492 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006493}
6494
6495const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6496 switch (Opcode) {
6497 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006498 case X86ISD::BSF: return "X86ISD::BSF";
6499 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006500 case X86ISD::SHLD: return "X86ISD::SHLD";
6501 case X86ISD::SHRD: return "X86ISD::SHRD";
6502 case X86ISD::FAND: return "X86ISD::FAND";
6503 case X86ISD::FOR: return "X86ISD::FOR";
6504 case X86ISD::FXOR: return "X86ISD::FXOR";
6505 case X86ISD::FSRL: return "X86ISD::FSRL";
6506 case X86ISD::FILD: return "X86ISD::FILD";
6507 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6508 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6509 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6510 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6511 case X86ISD::FLD: return "X86ISD::FLD";
6512 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006513 case X86ISD::CALL: return "X86ISD::CALL";
6514 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6515 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00006516 case X86ISD::BT: return "X86ISD::BT";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006517 case X86ISD::CMP: return "X86ISD::CMP";
6518 case X86ISD::COMI: return "X86ISD::COMI";
6519 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6520 case X86ISD::SETCC: return "X86ISD::SETCC";
6521 case X86ISD::CMOV: return "X86ISD::CMOV";
6522 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6523 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6524 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6525 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006526 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6527 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006528 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006529 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006530 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6531 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006532 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6533 case X86ISD::FMAX: return "X86ISD::FMAX";
6534 case X86ISD::FMIN: return "X86ISD::FMIN";
6535 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6536 case X86ISD::FRCP: return "X86ISD::FRCP";
6537 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6538 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6539 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006540 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006541 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006542 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6543 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00006544 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6545 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6546 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6547 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6548 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6549 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006550 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6551 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006552 case X86ISD::VSHL: return "X86ISD::VSHL";
6553 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006554 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6555 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6556 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6557 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6558 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6559 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6560 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6561 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6562 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6563 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingae034ed2008-12-12 00:56:36 +00006564 case X86ISD::ADD: return "X86ISD::ADD";
6565 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingf5399032008-12-12 21:15:41 +00006566 case X86ISD::SMUL: return "X86ISD::SMUL";
6567 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006568 }
6569}
6570
6571// isLegalAddressingMode - Return true if the addressing mode represented
6572// by AM is legal for this target, for a load/store of the specified type.
6573bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
6574 const Type *Ty) const {
6575 // X86 supports extremely general addressing modes.
6576
6577 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6578 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6579 return false;
6580
6581 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006582 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006583 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6584 return false;
Dale Johannesen64660e92008-12-05 21:47:27 +00006585 // If BaseGV requires a register, we cannot also have a BaseReg.
6586 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
6587 AM.HasBaseReg)
6588 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006589
6590 // X86-64 only supports addr of globals in small code model.
6591 if (Subtarget->is64Bit()) {
6592 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6593 return false;
6594 // If lower 4G is not available, then we must use rip-relative addressing.
6595 if (AM.BaseOffs || AM.Scale > 1)
6596 return false;
6597 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006598 }
6599
6600 switch (AM.Scale) {
6601 case 0:
6602 case 1:
6603 case 2:
6604 case 4:
6605 case 8:
6606 // These scales always work.
6607 break;
6608 case 3:
6609 case 5:
6610 case 9:
6611 // These scales are formed with basereg+scalereg. Only accept if there is
6612 // no basereg yet.
6613 if (AM.HasBaseReg)
6614 return false;
6615 break;
6616 default: // Other stuff never works.
6617 return false;
6618 }
6619
6620 return true;
6621}
6622
6623
Evan Cheng27a820a2007-10-26 01:56:11 +00006624bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6625 if (!Ty1->isInteger() || !Ty2->isInteger())
6626 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006627 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6628 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006629 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006630 return false;
6631 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006632}
6633
Duncan Sands92c43912008-06-06 12:08:01 +00006634bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6635 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006636 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006637 unsigned NumBits1 = VT1.getSizeInBits();
6638 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006639 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006640 return false;
6641 return Subtarget->is64Bit() || NumBits1 < 64;
6642}
Evan Cheng27a820a2007-10-26 01:56:11 +00006643
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006644/// isShuffleMaskLegal - Targets can use this to indicate that they only
6645/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6646/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6647/// are assumed to be legal.
6648bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006649X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006650 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006651 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00006652 return (Mask.getNode()->getNumOperands() <= 4 ||
6653 isIdentityMask(Mask.getNode()) ||
6654 isIdentityMask(Mask.getNode(), true) ||
6655 isSplatMask(Mask.getNode()) ||
6656 isPSHUFHW_PSHUFLWMask(Mask.getNode()) ||
6657 X86::isUNPCKLMask(Mask.getNode()) ||
6658 X86::isUNPCKHMask(Mask.getNode()) ||
6659 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
6660 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006661}
6662
Dan Gohman48d5f062008-04-09 20:09:42 +00006663bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006664X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006665 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006666 unsigned NumElts = BVOps.size();
6667 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006668 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006669 if (NumElts == 2) return true;
6670 if (NumElts == 4) {
6671 return (isMOVLMask(&BVOps[0], 4) ||
6672 isCommutedMOVL(&BVOps[0], 4, true) ||
6673 isSHUFPMask(&BVOps[0], 4) ||
6674 isCommutedSHUFP(&BVOps[0], 4));
6675 }
6676 return false;
6677}
6678
6679//===----------------------------------------------------------------------===//
6680// X86 Scheduler Hooks
6681//===----------------------------------------------------------------------===//
6682
Mon P Wang078a62d2008-05-05 19:05:59 +00006683// private utility function
6684MachineBasicBlock *
6685X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6686 MachineBasicBlock *MBB,
6687 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006688 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00006689 unsigned LoadOpc,
6690 unsigned CXchgOpc,
6691 unsigned copyOpc,
6692 unsigned notOpc,
6693 unsigned EAXreg,
6694 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006695 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00006696 // For the atomic bitwise operator, we generate
6697 // thisMBB:
6698 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006699 // ld t1 = [bitinstr.addr]
6700 // op t2 = t1, [bitinstr.val]
6701 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006702 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6703 // bz newMBB
6704 // fallthrough -->nextMBB
6705 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6706 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006707 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006708 ++MBBIter;
6709
6710 /// First build the CFG
6711 MachineFunction *F = MBB->getParent();
6712 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006713 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6714 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6715 F->insert(MBBIter, newMBB);
6716 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006717
6718 // Move all successors to thisMBB to nextMBB
6719 nextMBB->transferSuccessors(thisMBB);
6720
6721 // Update thisMBB to fall through to newMBB
6722 thisMBB->addSuccessor(newMBB);
6723
6724 // newMBB jumps to itself and fall through to nextMBB
6725 newMBB->addSuccessor(nextMBB);
6726 newMBB->addSuccessor(newMBB);
6727
6728 // Insert instructions into newMBB based on incoming instruction
6729 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6730 MachineOperand& destOper = bInstr->getOperand(0);
6731 MachineOperand* argOpers[6];
6732 int numArgs = bInstr->getNumOperands() - 1;
6733 for (int i=0; i < numArgs; ++i)
6734 argOpers[i] = &bInstr->getOperand(i+1);
6735
6736 // x86 address has 4 operands: base, index, scale, and displacement
6737 int lastAddrIndx = 3; // [0,3]
6738 int valArgIndx = 4;
6739
Dale Johannesend20e4452008-08-19 18:47:28 +00006740 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6741 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006742 for (int i=0; i <= lastAddrIndx; ++i)
6743 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006744
Dale Johannesend20e4452008-08-19 18:47:28 +00006745 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006746 if (invSrc) {
Dale Johannesend20e4452008-08-19 18:47:28 +00006747 MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006748 }
6749 else
6750 tt = t1;
6751
Dale Johannesend20e4452008-08-19 18:47:28 +00006752 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006753 assert((argOpers[valArgIndx]->isReg() ||
6754 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00006755 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006756 if (argOpers[valArgIndx]->isReg())
Mon P Wang078a62d2008-05-05 19:05:59 +00006757 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6758 else
6759 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006760 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006761 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006762
Dale Johannesend20e4452008-08-19 18:47:28 +00006763 MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00006764 MIB.addReg(t1);
6765
Dale Johannesend20e4452008-08-19 18:47:28 +00006766 MIB = BuildMI(newMBB, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00006767 for (int i=0; i <= lastAddrIndx; ++i)
6768 (*MIB).addOperand(*argOpers[i]);
6769 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00006770 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6771 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6772
Dale Johannesend20e4452008-08-19 18:47:28 +00006773 MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg());
6774 MIB.addReg(EAXreg);
Mon P Wang078a62d2008-05-05 19:05:59 +00006775
6776 // insert branch
6777 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6778
Dan Gohman221a4372008-07-07 23:14:23 +00006779 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006780 return nextMBB;
6781}
6782
Dale Johannesen44eb5372008-10-03 19:41:08 +00006783// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00006784MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00006785X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
6786 MachineBasicBlock *MBB,
6787 unsigned regOpcL,
6788 unsigned regOpcH,
6789 unsigned immOpcL,
6790 unsigned immOpcH,
6791 bool invSrc) {
6792 // For the atomic bitwise operator, we generate
6793 // thisMBB (instructions are in pairs, except cmpxchg8b)
6794 // ld t1,t2 = [bitinstr.addr]
6795 // newMBB:
6796 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
6797 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006798 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00006799 // mov ECX, EBX <- t5, t6
6800 // mov EAX, EDX <- t1, t2
6801 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
6802 // mov t3, t4 <- EAX, EDX
6803 // bz newMBB
6804 // result in out1, out2
6805 // fallthrough -->nextMBB
6806
6807 const TargetRegisterClass *RC = X86::GR32RegisterClass;
6808 const unsigned LoadOpc = X86::MOV32rm;
6809 const unsigned copyOpc = X86::MOV32rr;
6810 const unsigned NotOpc = X86::NOT32r;
6811 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6812 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
6813 MachineFunction::iterator MBBIter = MBB;
6814 ++MBBIter;
6815
6816 /// First build the CFG
6817 MachineFunction *F = MBB->getParent();
6818 MachineBasicBlock *thisMBB = MBB;
6819 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6820 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6821 F->insert(MBBIter, newMBB);
6822 F->insert(MBBIter, nextMBB);
6823
6824 // Move all successors to thisMBB to nextMBB
6825 nextMBB->transferSuccessors(thisMBB);
6826
6827 // Update thisMBB to fall through to newMBB
6828 thisMBB->addSuccessor(newMBB);
6829
6830 // newMBB jumps to itself and fall through to nextMBB
6831 newMBB->addSuccessor(nextMBB);
6832 newMBB->addSuccessor(newMBB);
6833
6834 // Insert instructions into newMBB based on incoming instruction
6835 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
6836 assert(bInstr->getNumOperands() < 18 && "unexpected number of operands");
6837 MachineOperand& dest1Oper = bInstr->getOperand(0);
6838 MachineOperand& dest2Oper = bInstr->getOperand(1);
6839 MachineOperand* argOpers[6];
6840 for (int i=0; i < 6; ++i)
6841 argOpers[i] = &bInstr->getOperand(i+2);
6842
6843 // x86 address has 4 operands: base, index, scale, and displacement
6844 int lastAddrIndx = 3; // [0,3]
6845
6846 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6847 MachineInstrBuilder MIB = BuildMI(thisMBB, TII->get(LoadOpc), t1);
6848 for (int i=0; i <= lastAddrIndx; ++i)
6849 (*MIB).addOperand(*argOpers[i]);
6850 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
6851 MIB = BuildMI(thisMBB, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006852 // add 4 to displacement.
Dale Johannesenf160d802008-10-02 18:53:47 +00006853 for (int i=0; i <= lastAddrIndx-1; ++i)
6854 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006855 MachineOperand newOp3 = *(argOpers[3]);
6856 if (newOp3.isImm())
6857 newOp3.setImm(newOp3.getImm()+4);
6858 else
6859 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00006860 (*MIB).addOperand(newOp3);
6861
6862 // t3/4 are defined later, at the bottom of the loop
6863 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
6864 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
6865 BuildMI(newMBB, TII->get(X86::PHI), dest1Oper.getReg())
6866 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
6867 BuildMI(newMBB, TII->get(X86::PHI), dest2Oper.getReg())
6868 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
6869
6870 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
6871 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
6872 if (invSrc) {
6873 MIB = BuildMI(newMBB, TII->get(NotOpc), tt1).addReg(t1);
6874 MIB = BuildMI(newMBB, TII->get(NotOpc), tt2).addReg(t2);
6875 } else {
6876 tt1 = t1;
6877 tt2 = t2;
6878 }
6879
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006880 assert((argOpers[4]->isReg() || argOpers[4]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00006881 "invalid operand");
6882 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
6883 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006884 if (argOpers[4]->isReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00006885 MIB = BuildMI(newMBB, TII->get(regOpcL), t5);
6886 else
6887 MIB = BuildMI(newMBB, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006888 if (regOpcL != X86::MOV32rr)
6889 MIB.addReg(tt1);
Dale Johannesenf160d802008-10-02 18:53:47 +00006890 (*MIB).addOperand(*argOpers[4]);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006891 assert(argOpers[5]->isReg() == argOpers[4]->isReg());
6892 assert(argOpers[5]->isImm() == argOpers[4]->isImm());
6893 if (argOpers[5]->isReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00006894 MIB = BuildMI(newMBB, TII->get(regOpcH), t6);
6895 else
6896 MIB = BuildMI(newMBB, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006897 if (regOpcH != X86::MOV32rr)
6898 MIB.addReg(tt2);
Dale Johannesenf160d802008-10-02 18:53:47 +00006899 (*MIB).addOperand(*argOpers[5]);
6900
6901 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EAX);
6902 MIB.addReg(t1);
6903 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EDX);
6904 MIB.addReg(t2);
6905
6906 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EBX);
6907 MIB.addReg(t5);
6908 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::ECX);
6909 MIB.addReg(t6);
6910
6911 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG8B));
6912 for (int i=0; i <= lastAddrIndx; ++i)
6913 (*MIB).addOperand(*argOpers[i]);
6914
6915 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6916 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6917
6918 MIB = BuildMI(newMBB, TII->get(copyOpc), t3);
6919 MIB.addReg(X86::EAX);
6920 MIB = BuildMI(newMBB, TII->get(copyOpc), t4);
6921 MIB.addReg(X86::EDX);
6922
6923 // insert branch
6924 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6925
6926 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
6927 return nextMBB;
6928}
6929
6930// private utility function
6931MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00006932X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6933 MachineBasicBlock *MBB,
6934 unsigned cmovOpc) {
6935 // For the atomic min/max operator, we generate
6936 // thisMBB:
6937 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006938 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006939 // mov t2 = [min/max.val]
6940 // cmp t1, t2
6941 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006942 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006943 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6944 // bz newMBB
6945 // fallthrough -->nextMBB
6946 //
6947 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6948 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006949 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006950 ++MBBIter;
6951
6952 /// First build the CFG
6953 MachineFunction *F = MBB->getParent();
6954 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006955 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6956 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6957 F->insert(MBBIter, newMBB);
6958 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006959
6960 // Move all successors to thisMBB to nextMBB
6961 nextMBB->transferSuccessors(thisMBB);
6962
6963 // Update thisMBB to fall through to newMBB
6964 thisMBB->addSuccessor(newMBB);
6965
6966 // newMBB jumps to newMBB and fall through to nextMBB
6967 newMBB->addSuccessor(nextMBB);
6968 newMBB->addSuccessor(newMBB);
6969
6970 // Insert instructions into newMBB based on incoming instruction
6971 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6972 MachineOperand& destOper = mInstr->getOperand(0);
6973 MachineOperand* argOpers[6];
6974 int numArgs = mInstr->getNumOperands() - 1;
6975 for (int i=0; i < numArgs; ++i)
6976 argOpers[i] = &mInstr->getOperand(i+1);
6977
6978 // x86 address has 4 operands: base, index, scale, and displacement
6979 int lastAddrIndx = 3; // [0,3]
6980 int valArgIndx = 4;
6981
Mon P Wang318b0372008-05-05 22:56:23 +00006982 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6983 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006984 for (int i=0; i <= lastAddrIndx; ++i)
6985 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006986
Mon P Wang078a62d2008-05-05 19:05:59 +00006987 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006988 assert((argOpers[valArgIndx]->isReg() ||
6989 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00006990 "invalid operand");
Mon P Wang078a62d2008-05-05 19:05:59 +00006991
6992 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006993 if (argOpers[valArgIndx]->isReg())
Mon P Wang078a62d2008-05-05 19:05:59 +00006994 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6995 else
6996 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6997 (*MIB).addOperand(*argOpers[valArgIndx]);
6998
Mon P Wang318b0372008-05-05 22:56:23 +00006999 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
7000 MIB.addReg(t1);
7001
Mon P Wang078a62d2008-05-05 19:05:59 +00007002 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
7003 MIB.addReg(t1);
7004 MIB.addReg(t2);
7005
7006 // Generate movc
7007 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
7008 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
7009 MIB.addReg(t2);
7010 MIB.addReg(t1);
7011
7012 // Cmp and exchange if none has modified the memory location
7013 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
7014 for (int i=0; i <= lastAddrIndx; ++i)
7015 (*MIB).addOperand(*argOpers[i]);
7016 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00007017 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7018 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Mon P Wang078a62d2008-05-05 19:05:59 +00007019
7020 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
7021 MIB.addReg(X86::EAX);
7022
7023 // insert branch
7024 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
7025
Dan Gohman221a4372008-07-07 23:14:23 +00007026 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007027 return nextMBB;
7028}
7029
7030
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007031MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00007032X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
7033 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007034 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7035 switch (MI->getOpcode()) {
7036 default: assert(false && "Unexpected instr type to insert");
Mon P Wang83edba52008-12-12 01:25:51 +00007037 case X86::CMOV_V1I64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007038 case X86::CMOV_FR32:
7039 case X86::CMOV_FR64:
7040 case X86::CMOV_V4F32:
7041 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00007042 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007043 // To "insert" a SELECT_CC instruction, we actually have to insert the
7044 // diamond control-flow pattern. The incoming instruction knows the
7045 // destination vreg to set, the condition code register to branch on, the
7046 // true/false values to select between, and a branch opcode to use.
7047 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007048 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007049 ++It;
7050
7051 // thisMBB:
7052 // ...
7053 // TrueVal = ...
7054 // cmpTY ccX, r1, r2
7055 // bCC copy1MBB
7056 // fallthrough --> copy0MBB
7057 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00007058 MachineFunction *F = BB->getParent();
7059 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7060 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007061 unsigned Opc =
7062 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7063 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00007064 F->insert(It, copy0MBB);
7065 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007066 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007067 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00007068 sinkMBB->transferSuccessors(BB);
7069
7070 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007071 BB->addSuccessor(copy0MBB);
7072 BB->addSuccessor(sinkMBB);
7073
7074 // copy0MBB:
7075 // %FalseValue = ...
7076 // # fallthrough to sinkMBB
7077 BB = copy0MBB;
7078
7079 // Update machine-CFG edges
7080 BB->addSuccessor(sinkMBB);
7081
7082 // sinkMBB:
7083 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7084 // ...
7085 BB = sinkMBB;
7086 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
7087 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7088 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7089
Dan Gohman221a4372008-07-07 23:14:23 +00007090 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007091 return BB;
7092 }
7093
7094 case X86::FP32_TO_INT16_IN_MEM:
7095 case X86::FP32_TO_INT32_IN_MEM:
7096 case X86::FP32_TO_INT64_IN_MEM:
7097 case X86::FP64_TO_INT16_IN_MEM:
7098 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007099 case X86::FP64_TO_INT64_IN_MEM:
7100 case X86::FP80_TO_INT16_IN_MEM:
7101 case X86::FP80_TO_INT32_IN_MEM:
7102 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007103 // Change the floating point control register to use "round towards zero"
7104 // mode when truncating to an integer value.
7105 MachineFunction *F = BB->getParent();
7106 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
7107 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
7108
7109 // Load the old value of the high byte of the control word...
7110 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00007111 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007112 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
7113
7114 // Set the high part to be round to zero...
7115 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
7116 .addImm(0xC7F);
7117
7118 // Reload the modified control word now...
7119 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
7120
7121 // Restore the memory image of control word to original value
7122 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
7123 .addReg(OldCW);
7124
7125 // Get the X86 opcode to use.
7126 unsigned Opc;
7127 switch (MI->getOpcode()) {
7128 default: assert(0 && "illegal opcode!");
7129 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7130 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7131 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7132 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7133 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7134 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007135 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7136 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7137 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007138 }
7139
7140 X86AddressMode AM;
7141 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007142 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007143 AM.BaseType = X86AddressMode::RegBase;
7144 AM.Base.Reg = Op.getReg();
7145 } else {
7146 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00007147 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007148 }
7149 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007150 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007151 AM.Scale = Op.getImm();
7152 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007153 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007154 AM.IndexReg = Op.getImm();
7155 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007156 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007157 AM.GV = Op.getGlobal();
7158 } else {
7159 AM.Disp = Op.getImm();
7160 }
7161 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
7162 .addReg(MI->getOperand(4).getReg());
7163
7164 // Reload the original control word now.
7165 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
7166
Dan Gohman221a4372008-07-07 23:14:23 +00007167 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007168 return BB;
7169 }
Mon P Wang078a62d2008-05-05 19:05:59 +00007170 case X86::ATOMAND32:
7171 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007172 X86::AND32ri, X86::MOV32rm,
7173 X86::LCMPXCHG32, X86::MOV32rr,
7174 X86::NOT32r, X86::EAX,
7175 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007176 case X86::ATOMOR32:
7177 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007178 X86::OR32ri, X86::MOV32rm,
7179 X86::LCMPXCHG32, X86::MOV32rr,
7180 X86::NOT32r, X86::EAX,
7181 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007182 case X86::ATOMXOR32:
7183 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007184 X86::XOR32ri, X86::MOV32rm,
7185 X86::LCMPXCHG32, X86::MOV32rr,
7186 X86::NOT32r, X86::EAX,
7187 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007188 case X86::ATOMNAND32:
7189 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007190 X86::AND32ri, X86::MOV32rm,
7191 X86::LCMPXCHG32, X86::MOV32rr,
7192 X86::NOT32r, X86::EAX,
7193 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00007194 case X86::ATOMMIN32:
7195 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7196 case X86::ATOMMAX32:
7197 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7198 case X86::ATOMUMIN32:
7199 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7200 case X86::ATOMUMAX32:
7201 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00007202
7203 case X86::ATOMAND16:
7204 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7205 X86::AND16ri, X86::MOV16rm,
7206 X86::LCMPXCHG16, X86::MOV16rr,
7207 X86::NOT16r, X86::AX,
7208 X86::GR16RegisterClass);
7209 case X86::ATOMOR16:
7210 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
7211 X86::OR16ri, X86::MOV16rm,
7212 X86::LCMPXCHG16, X86::MOV16rr,
7213 X86::NOT16r, X86::AX,
7214 X86::GR16RegisterClass);
7215 case X86::ATOMXOR16:
7216 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7217 X86::XOR16ri, X86::MOV16rm,
7218 X86::LCMPXCHG16, X86::MOV16rr,
7219 X86::NOT16r, X86::AX,
7220 X86::GR16RegisterClass);
7221 case X86::ATOMNAND16:
7222 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7223 X86::AND16ri, X86::MOV16rm,
7224 X86::LCMPXCHG16, X86::MOV16rr,
7225 X86::NOT16r, X86::AX,
7226 X86::GR16RegisterClass, true);
7227 case X86::ATOMMIN16:
7228 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7229 case X86::ATOMMAX16:
7230 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7231 case X86::ATOMUMIN16:
7232 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7233 case X86::ATOMUMAX16:
7234 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7235
7236 case X86::ATOMAND8:
7237 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7238 X86::AND8ri, X86::MOV8rm,
7239 X86::LCMPXCHG8, X86::MOV8rr,
7240 X86::NOT8r, X86::AL,
7241 X86::GR8RegisterClass);
7242 case X86::ATOMOR8:
7243 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
7244 X86::OR8ri, X86::MOV8rm,
7245 X86::LCMPXCHG8, X86::MOV8rr,
7246 X86::NOT8r, X86::AL,
7247 X86::GR8RegisterClass);
7248 case X86::ATOMXOR8:
7249 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7250 X86::XOR8ri, X86::MOV8rm,
7251 X86::LCMPXCHG8, X86::MOV8rr,
7252 X86::NOT8r, X86::AL,
7253 X86::GR8RegisterClass);
7254 case X86::ATOMNAND8:
7255 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7256 X86::AND8ri, X86::MOV8rm,
7257 X86::LCMPXCHG8, X86::MOV8rr,
7258 X86::NOT8r, X86::AL,
7259 X86::GR8RegisterClass, true);
7260 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00007261 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007262 case X86::ATOMAND64:
7263 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7264 X86::AND64ri32, X86::MOV64rm,
7265 X86::LCMPXCHG64, X86::MOV64rr,
7266 X86::NOT64r, X86::RAX,
7267 X86::GR64RegisterClass);
7268 case X86::ATOMOR64:
7269 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7270 X86::OR64ri32, X86::MOV64rm,
7271 X86::LCMPXCHG64, X86::MOV64rr,
7272 X86::NOT64r, X86::RAX,
7273 X86::GR64RegisterClass);
7274 case X86::ATOMXOR64:
7275 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
7276 X86::XOR64ri32, X86::MOV64rm,
7277 X86::LCMPXCHG64, X86::MOV64rr,
7278 X86::NOT64r, X86::RAX,
7279 X86::GR64RegisterClass);
7280 case X86::ATOMNAND64:
7281 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7282 X86::AND64ri32, X86::MOV64rm,
7283 X86::LCMPXCHG64, X86::MOV64rr,
7284 X86::NOT64r, X86::RAX,
7285 X86::GR64RegisterClass, true);
7286 case X86::ATOMMIN64:
7287 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7288 case X86::ATOMMAX64:
7289 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7290 case X86::ATOMUMIN64:
7291 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7292 case X86::ATOMUMAX64:
7293 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00007294
7295 // This group does 64-bit operations on a 32-bit host.
7296 case X86::ATOMAND6432:
7297 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7298 X86::AND32rr, X86::AND32rr,
7299 X86::AND32ri, X86::AND32ri,
7300 false);
7301 case X86::ATOMOR6432:
7302 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7303 X86::OR32rr, X86::OR32rr,
7304 X86::OR32ri, X86::OR32ri,
7305 false);
7306 case X86::ATOMXOR6432:
7307 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7308 X86::XOR32rr, X86::XOR32rr,
7309 X86::XOR32ri, X86::XOR32ri,
7310 false);
7311 case X86::ATOMNAND6432:
7312 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7313 X86::AND32rr, X86::AND32rr,
7314 X86::AND32ri, X86::AND32ri,
7315 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00007316 case X86::ATOMADD6432:
7317 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7318 X86::ADD32rr, X86::ADC32rr,
7319 X86::ADD32ri, X86::ADC32ri,
7320 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00007321 case X86::ATOMSUB6432:
7322 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7323 X86::SUB32rr, X86::SBB32rr,
7324 X86::SUB32ri, X86::SBB32ri,
7325 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007326 case X86::ATOMSWAP6432:
7327 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7328 X86::MOV32rr, X86::MOV32rr,
7329 X86::MOV32ri, X86::MOV32ri,
7330 false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007331 }
7332}
7333
7334//===----------------------------------------------------------------------===//
7335// X86 Optimization Hooks
7336//===----------------------------------------------------------------------===//
7337
Dan Gohman8181bd12008-07-27 21:46:04 +00007338void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00007339 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00007340 APInt &KnownZero,
7341 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007342 const SelectionDAG &DAG,
7343 unsigned Depth) const {
7344 unsigned Opc = Op.getOpcode();
7345 assert((Opc >= ISD::BUILTIN_OP_END ||
7346 Opc == ISD::INTRINSIC_WO_CHAIN ||
7347 Opc == ISD::INTRINSIC_W_CHAIN ||
7348 Opc == ISD::INTRINSIC_VOID) &&
7349 "Should use MaskedValueIsZero if you don't know whether Op"
7350 " is a target node!");
7351
Dan Gohman1d79e432008-02-13 23:07:24 +00007352 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007353 switch (Opc) {
7354 default: break;
7355 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00007356 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7357 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007358 break;
7359 }
7360}
7361
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007362/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00007363/// node is a GlobalAddress + offset.
7364bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7365 GlobalValue* &GA, int64_t &Offset) const{
7366 if (N->getOpcode() == X86ISD::Wrapper) {
7367 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007368 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00007369 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007370 return true;
7371 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007372 }
Evan Chengef7be082008-05-12 19:56:52 +00007373 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007374}
7375
Evan Chengef7be082008-05-12 19:56:52 +00007376static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7377 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007378 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00007379 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00007380 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007381 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00007382 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007383 return false;
7384}
7385
Dan Gohman8181bd12008-07-27 21:46:04 +00007386static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00007387 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00007388 SDNode *&Base,
7389 SelectionDAG &DAG, MachineFrameInfo *MFI,
7390 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007391 Base = NULL;
7392 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007393 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007394 if (Idx.getOpcode() == ISD::UNDEF) {
7395 if (!Base)
7396 return false;
7397 continue;
7398 }
7399
Dan Gohman8181bd12008-07-27 21:46:04 +00007400 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00007401 if (!Elt.getNode() ||
7402 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007403 return false;
7404 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007405 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00007406 if (Base->getOpcode() == ISD::UNDEF)
7407 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00007408 continue;
7409 }
7410 if (Elt.getOpcode() == ISD::UNDEF)
7411 continue;
7412
Gabor Greif1c80d112008-08-28 21:40:38 +00007413 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00007414 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007415 return false;
7416 }
7417 return true;
7418}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007419
7420/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7421/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7422/// if the load addresses are consecutive, non-overlapping, and in the right
7423/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00007424static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00007425 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007426 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00007427 MVT VT = N->getValueType(0);
7428 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00007429 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00007430 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007431 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00007432 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
7433 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00007434 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007435
Dan Gohman11821702007-07-27 17:16:43 +00007436 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00007437 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007438 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00007439 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00007440 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
7441 LD->getSrcValueOffset(), LD->isVolatile(),
7442 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007443}
7444
Evan Chengb6290462008-05-12 23:04:07 +00007445/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00007446static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng6617eed2008-09-24 23:26:36 +00007447 const X86Subtarget *Subtarget,
7448 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00007449 unsigned NumOps = N->getNumOperands();
7450
Evan Chenge9b9c672008-05-09 21:53:03 +00007451 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00007452 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00007453 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007454
Duncan Sands92c43912008-06-06 12:08:01 +00007455 MVT VT = N->getValueType(0);
7456 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00007457 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
7458 // We are looking for load i64 and zero extend. We want to transform
7459 // it before legalizer has a chance to expand it. Also look for i64
7460 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00007461 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007462 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00007463 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00007464 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00007465 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007466
7467 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00007468 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00007469 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00007470 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00007471 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00007472 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00007473 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00007474 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007475 }
Evan Chenge9b9c672008-05-09 21:53:03 +00007476
7477 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00007478 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00007479
7480 // Load must not be an extload.
7481 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00007482 return SDValue();
Nate Begeman211c4742008-05-28 00:24:25 +00007483
Evan Cheng6617eed2008-09-24 23:26:36 +00007484 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
7485 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7486 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, Tys, Ops, 2);
7487 DAG.ReplaceAllUsesOfValueWith(SDValue(Base, 1), ResNode.getValue(1));
7488 return ResNode;
Evan Chenge9b9c672008-05-09 21:53:03 +00007489}
7490
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007491/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007492static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007493 const X86Subtarget *Subtarget) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007494 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007495
7496 // If we have SSE[12] support, try to form min/max nodes.
7497 if (Subtarget->hasSSE2() &&
7498 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
7499 if (Cond.getOpcode() == ISD::SETCC) {
7500 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00007501 SDValue LHS = N->getOperand(1);
7502 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007503 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
7504
7505 unsigned Opcode = 0;
7506 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7507 switch (CC) {
7508 default: break;
7509 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7510 case ISD::SETULE:
7511 case ISD::SETLE:
7512 if (!UnsafeFPMath) break;
7513 // FALL THROUGH.
7514 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7515 case ISD::SETLT:
7516 Opcode = X86ISD::FMIN;
7517 break;
7518
7519 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7520 case ISD::SETUGT:
7521 case ISD::SETGT:
7522 if (!UnsafeFPMath) break;
7523 // FALL THROUGH.
7524 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7525 case ISD::SETGE:
7526 Opcode = X86ISD::FMAX;
7527 break;
7528 }
7529 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
7530 switch (CC) {
7531 default: break;
7532 case ISD::SETOGT: // (X > Y) ? Y : X -> min
7533 case ISD::SETUGT:
7534 case ISD::SETGT:
7535 if (!UnsafeFPMath) break;
7536 // FALL THROUGH.
7537 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
7538 case ISD::SETGE:
7539 Opcode = X86ISD::FMIN;
7540 break;
7541
7542 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
7543 case ISD::SETULE:
7544 case ISD::SETLE:
7545 if (!UnsafeFPMath) break;
7546 // FALL THROUGH.
7547 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
7548 case ISD::SETLT:
7549 Opcode = X86ISD::FMAX;
7550 break;
7551 }
7552 }
7553
7554 if (Opcode)
7555 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
7556 }
7557
7558 }
7559
Dan Gohman8181bd12008-07-27 21:46:04 +00007560 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007561}
7562
Chris Lattnerce84ae42008-02-22 02:09:43 +00007563/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007564static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00007565 const X86Subtarget *Subtarget) {
7566 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
7567 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00007568 // A preferable solution to the general problem is to figure out the right
7569 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00007570 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00007571 if (St->getValue().getValueType().isVector() &&
7572 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00007573 isa<LoadSDNode>(St->getValue()) &&
7574 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
7575 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007576 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00007577 LoadSDNode *Ld = 0;
7578 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00007579 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00007580 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00007581 // Must be a store of a load. We currently handle two cases: the load
7582 // is a direct child, and it's under an intervening TokenFactor. It is
7583 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00007584 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00007585 Ld = cast<LoadSDNode>(St->getChain());
7586 else if (St->getValue().hasOneUse() &&
7587 ChainVal->getOpcode() == ISD::TokenFactor) {
7588 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007589 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00007590 TokenFactorIndex = i;
7591 Ld = cast<LoadSDNode>(St->getValue());
7592 } else
7593 Ops.push_back(ChainVal->getOperand(i));
7594 }
7595 }
7596 if (Ld) {
7597 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
7598 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007599 SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
Dale Johannesend112b802008-02-25 19:20:14 +00007600 Ld->getBasePtr(), Ld->getSrcValue(),
7601 Ld->getSrcValueOffset(), Ld->isVolatile(),
7602 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007603 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00007604 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00007605 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00007606 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
7607 Ops.size());
7608 }
7609 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
7610 St->getSrcValue(), St->getSrcValueOffset(),
7611 St->isVolatile(), St->getAlignment());
7612 }
7613
7614 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00007615 SDValue LoAddr = Ld->getBasePtr();
7616 SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00007617 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00007618
Dan Gohman8181bd12008-07-27 21:46:04 +00007619 SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00007620 Ld->getSrcValue(), Ld->getSrcValueOffset(),
7621 Ld->isVolatile(), Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007622 SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00007623 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
7624 Ld->isVolatile(),
7625 MinAlign(Ld->getAlignment(), 4));
7626
Dan Gohman8181bd12008-07-27 21:46:04 +00007627 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00007628 if (TokenFactorIndex != -1) {
7629 Ops.push_back(LoLd);
7630 Ops.push_back(HiLd);
7631 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
7632 Ops.size());
7633 }
7634
7635 LoAddr = St->getBasePtr();
7636 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00007637 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00007638
Dan Gohman8181bd12008-07-27 21:46:04 +00007639 SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00007640 St->getSrcValue(), St->getSrcValueOffset(),
7641 St->isVolatile(), St->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007642 SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00007643 St->getSrcValue(),
7644 St->getSrcValueOffset() + 4,
Dale Johannesend112b802008-02-25 19:20:14 +00007645 St->isVolatile(),
7646 MinAlign(St->getAlignment(), 4));
7647 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00007648 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00007649 }
Dan Gohman8181bd12008-07-27 21:46:04 +00007650 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00007651}
7652
Chris Lattner470d5dc2008-01-25 06:14:17 +00007653/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
7654/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007655static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00007656 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
7657 // F[X]OR(0.0, x) -> x
7658 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00007659 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7660 if (C->getValueAPF().isPosZero())
7661 return N->getOperand(1);
7662 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7663 if (C->getValueAPF().isPosZero())
7664 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00007665 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007666}
7667
7668/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007669static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00007670 // FAND(0.0, x) -> 0.0
7671 // FAND(x, 0.0) -> 0.0
7672 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7673 if (C->getValueAPF().isPosZero())
7674 return N->getOperand(0);
7675 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7676 if (C->getValueAPF().isPosZero())
7677 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00007678 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007679}
7680
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007681
Dan Gohman8181bd12008-07-27 21:46:04 +00007682SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng62370f32008-11-05 06:03:38 +00007683 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007684 SelectionDAG &DAG = DCI.DAG;
7685 switch (N->getOpcode()) {
7686 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00007687 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
7688 case ISD::BUILD_VECTOR:
7689 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00007690 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007691 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00007692 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00007693 case X86ISD::FOR: return PerformFORCombine(N, DAG);
7694 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007695 }
7696
Dan Gohman8181bd12008-07-27 21:46:04 +00007697 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007698}
7699
7700//===----------------------------------------------------------------------===//
7701// X86 Inline Assembly Support
7702//===----------------------------------------------------------------------===//
7703
7704/// getConstraintType - Given a constraint letter, return the type of
7705/// constraint it is for this target.
7706X86TargetLowering::ConstraintType
7707X86TargetLowering::getConstraintType(const std::string &Constraint) const {
7708 if (Constraint.size() == 1) {
7709 switch (Constraint[0]) {
7710 case 'A':
Dale Johannesen73920c02008-11-13 21:52:36 +00007711 return C_Register;
Chris Lattner267805f2008-03-11 19:06:29 +00007712 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007713 case 'r':
7714 case 'R':
7715 case 'l':
7716 case 'q':
7717 case 'Q':
7718 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00007719 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007720 case 'Y':
7721 return C_RegisterClass;
7722 default:
7723 break;
7724 }
7725 }
7726 return TargetLowering::getConstraintType(Constraint);
7727}
7728
Dale Johannesene99fc902008-01-29 02:21:21 +00007729/// LowerXConstraint - try to replace an X constraint, which matches anything,
7730/// with another that has more specific requirements based on the type of the
7731/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00007732const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00007733LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00007734 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
7735 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00007736 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00007737 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00007738 return "Y";
7739 if (Subtarget->hasSSE1())
7740 return "x";
7741 }
7742
7743 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00007744}
7745
Chris Lattnera531abc2007-08-25 00:47:38 +00007746/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7747/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00007748void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00007749 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +00007750 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00007751 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00007752 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007753 SDValue Result(0, 0);
Chris Lattnera531abc2007-08-25 00:47:38 +00007754
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007755 switch (Constraint) {
7756 default: break;
7757 case 'I':
7758 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007759 if (C->getZExtValue() <= 31) {
7760 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007761 break;
7762 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007763 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007764 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00007765 case 'J':
7766 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
7767 if (C->getZExtValue() <= 63) {
7768 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
7769 break;
7770 }
7771 }
7772 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007773 case 'N':
7774 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007775 if (C->getZExtValue() <= 255) {
7776 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007777 break;
7778 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007779 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007780 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007781 case 'i': {
7782 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00007783 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007784 Result = DAG.getTargetConstant(CST->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007785 break;
7786 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007787
7788 // If we are in non-pic codegen mode, we allow the address of a global (with
7789 // an optional displacement) to be used with 'i'.
7790 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
7791 int64_t Offset = 0;
7792
7793 // Match either (GA) or (GA+C)
7794 if (GA) {
7795 Offset = GA->getOffset();
7796 } else if (Op.getOpcode() == ISD::ADD) {
7797 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7798 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7799 if (C && GA) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007800 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007801 } else {
7802 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7803 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7804 if (C && GA)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007805 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007806 else
7807 C = 0, GA = 0;
7808 }
7809 }
7810
7811 if (GA) {
Evan Cheng7f250d62008-09-24 00:05:32 +00007812 if (hasMemory)
Dan Gohman36322c72008-10-18 02:06:02 +00007813 Op = LowerGlobalAddress(GA->getGlobal(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00007814 else
7815 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
7816 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00007817 Result = Op;
7818 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007819 }
7820
7821 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00007822 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007823 }
7824 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007825
Gabor Greif1c80d112008-08-28 21:40:38 +00007826 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007827 Ops.push_back(Result);
7828 return;
7829 }
Evan Cheng7f250d62008-09-24 00:05:32 +00007830 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
7831 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007832}
7833
7834std::vector<unsigned> X86TargetLowering::
7835getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007836 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007837 if (Constraint.size() == 1) {
7838 // FIXME: not handling fp-stack yet!
7839 switch (Constraint[0]) { // GCC X86 Constraint Letters
7840 default: break; // Unknown constraint letter
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007841 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
7842 case 'Q': // Q_REGS
7843 if (VT == MVT::i32)
7844 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
7845 else if (VT == MVT::i16)
7846 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
7847 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00007848 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00007849 else if (VT == MVT::i64)
7850 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
7851 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007852 }
7853 }
7854
7855 return std::vector<unsigned>();
7856}
7857
7858std::pair<unsigned, const TargetRegisterClass*>
7859X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007860 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007861 // First, see if this is a constraint that directly corresponds to an LLVM
7862 // register class.
7863 if (Constraint.size() == 1) {
7864 // GCC Constraint Letters
7865 switch (Constraint[0]) {
7866 default: break;
7867 case 'r': // GENERAL_REGS
7868 case 'R': // LEGACY_REGS
7869 case 'l': // INDEX_REGS
Chris Lattnerbbfea052008-10-17 18:15:05 +00007870 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007871 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00007872 if (VT == MVT::i16)
7873 return std::make_pair(0U, X86::GR16RegisterClass);
7874 if (VT == MVT::i32 || !Subtarget->is64Bit())
7875 return std::make_pair(0U, X86::GR32RegisterClass);
7876 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +00007877 case 'f': // FP Stack registers.
7878 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
7879 // value to the correct fpstack register class.
7880 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
7881 return std::make_pair(0U, X86::RFP32RegisterClass);
7882 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
7883 return std::make_pair(0U, X86::RFP64RegisterClass);
7884 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007885 case 'y': // MMX_REGS if MMX allowed.
7886 if (!Subtarget->hasMMX()) break;
7887 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007888 case 'Y': // SSE_REGS if SSE2 allowed
7889 if (!Subtarget->hasSSE2()) break;
7890 // FALL THROUGH.
7891 case 'x': // SSE_REGS if SSE1 allowed
7892 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00007893
7894 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007895 default: break;
7896 // Scalar SSE types.
7897 case MVT::f32:
7898 case MVT::i32:
7899 return std::make_pair(0U, X86::FR32RegisterClass);
7900 case MVT::f64:
7901 case MVT::i64:
7902 return std::make_pair(0U, X86::FR64RegisterClass);
7903 // Vector types.
7904 case MVT::v16i8:
7905 case MVT::v8i16:
7906 case MVT::v4i32:
7907 case MVT::v2i64:
7908 case MVT::v4f32:
7909 case MVT::v2f64:
7910 return std::make_pair(0U, X86::VR128RegisterClass);
7911 }
7912 break;
7913 }
7914 }
7915
7916 // Use the default implementation in TargetLowering to convert the register
7917 // constraint into a member of a register class.
7918 std::pair<unsigned, const TargetRegisterClass*> Res;
7919 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7920
7921 // Not found as a standard register?
7922 if (Res.second == 0) {
7923 // GCC calls "st(0)" just plain "st".
7924 if (StringsEqualNoCase("{st}", Constraint)) {
7925 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00007926 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007927 }
Dale Johannesen73920c02008-11-13 21:52:36 +00007928 // 'A' means EAX + EDX.
7929 if (Constraint == "A") {
7930 Res.first = X86::EAX;
7931 Res.second = X86::GRADRegisterClass;
7932 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007933 return Res;
7934 }
7935
7936 // Otherwise, check to see if this is a register class of the wrong value
7937 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
7938 // turn into {ax},{dx}.
7939 if (Res.second->hasType(VT))
7940 return Res; // Correct type already, nothing to do.
7941
7942 // All of the single-register GCC register classes map their values onto
7943 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
7944 // really want an 8-bit or 32-bit register, map to the appropriate register
7945 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00007946 if (Res.second == X86::GR16RegisterClass) {
7947 if (VT == MVT::i8) {
7948 unsigned DestReg = 0;
7949 switch (Res.first) {
7950 default: break;
7951 case X86::AX: DestReg = X86::AL; break;
7952 case X86::DX: DestReg = X86::DL; break;
7953 case X86::CX: DestReg = X86::CL; break;
7954 case X86::BX: DestReg = X86::BL; break;
7955 }
7956 if (DestReg) {
7957 Res.first = DestReg;
7958 Res.second = Res.second = X86::GR8RegisterClass;
7959 }
7960 } else if (VT == MVT::i32) {
7961 unsigned DestReg = 0;
7962 switch (Res.first) {
7963 default: break;
7964 case X86::AX: DestReg = X86::EAX; break;
7965 case X86::DX: DestReg = X86::EDX; break;
7966 case X86::CX: DestReg = X86::ECX; break;
7967 case X86::BX: DestReg = X86::EBX; break;
7968 case X86::SI: DestReg = X86::ESI; break;
7969 case X86::DI: DestReg = X86::EDI; break;
7970 case X86::BP: DestReg = X86::EBP; break;
7971 case X86::SP: DestReg = X86::ESP; break;
7972 }
7973 if (DestReg) {
7974 Res.first = DestReg;
7975 Res.second = Res.second = X86::GR32RegisterClass;
7976 }
7977 } else if (VT == MVT::i64) {
7978 unsigned DestReg = 0;
7979 switch (Res.first) {
7980 default: break;
7981 case X86::AX: DestReg = X86::RAX; break;
7982 case X86::DX: DestReg = X86::RDX; break;
7983 case X86::CX: DestReg = X86::RCX; break;
7984 case X86::BX: DestReg = X86::RBX; break;
7985 case X86::SI: DestReg = X86::RSI; break;
7986 case X86::DI: DestReg = X86::RDI; break;
7987 case X86::BP: DestReg = X86::RBP; break;
7988 case X86::SP: DestReg = X86::RSP; break;
7989 }
7990 if (DestReg) {
7991 Res.first = DestReg;
7992 Res.second = Res.second = X86::GR64RegisterClass;
7993 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007994 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00007995 } else if (Res.second == X86::FR32RegisterClass ||
7996 Res.second == X86::FR64RegisterClass ||
7997 Res.second == X86::VR128RegisterClass) {
7998 // Handle references to XMM physical registers that got mapped into the
7999 // wrong class. This can happen with constraints like {xmm0} where the
8000 // target independent register mapper will just pick the first match it can
8001 // find, ignoring the required type.
8002 if (VT == MVT::f32)
8003 Res.second = X86::FR32RegisterClass;
8004 else if (VT == MVT::f64)
8005 Res.second = X86::FR64RegisterClass;
8006 else if (X86::VR128RegisterClass->hasType(VT))
8007 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008008 }
8009
8010 return Res;
8011}
Mon P Wang1448aad2008-10-30 08:01:45 +00008012
8013//===----------------------------------------------------------------------===//
8014// X86 Widen vector type
8015//===----------------------------------------------------------------------===//
8016
8017/// getWidenVectorType: given a vector type, returns the type to widen
8018/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
8019/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wanga5a239f2008-11-06 05:31:54 +00008020/// When and where to widen is target dependent based on the cost of
Mon P Wang1448aad2008-10-30 08:01:45 +00008021/// scalarizing vs using the wider vector type.
8022
8023MVT X86TargetLowering::getWidenVectorType(MVT VT) {
8024 assert(VT.isVector());
8025 if (isTypeLegal(VT))
8026 return VT;
8027
8028 // TODO: In computeRegisterProperty, we can compute the list of legal vector
8029 // type based on element type. This would speed up our search (though
8030 // it may not be worth it since the size of the list is relatively
8031 // small).
8032 MVT EltVT = VT.getVectorElementType();
8033 unsigned NElts = VT.getVectorNumElements();
8034
8035 // On X86, it make sense to widen any vector wider than 1
8036 if (NElts <= 1)
8037 return MVT::Other;
8038
8039 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
8040 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
8041 MVT SVT = (MVT::SimpleValueType)nVT;
8042
8043 if (isTypeLegal(SVT) &&
8044 SVT.getVectorElementType() == EltVT &&
8045 SVT.getVectorNumElements() > NElts)
8046 return SVT;
8047 }
8048 return MVT::Other;
8049}