blob: d1acacfb1d0eeec9dcd9e4b65bcc335b170a9dd7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Evan Chengd95ea2d2010-06-21 21:21:14 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
83 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Evan Chenga8e29892007-01-19 07:51:42 +0000131static int getLoadStoreMultipleOpcode(int Opcode) {
132 switch (Opcode) {
133 case ARM::LDR:
Dan Gohmanfe601042010-06-22 15:08:57 +0000134 ++NumLDMGened;
Evan Chenga8e29892007-01-19 07:51:42 +0000135 return ARM::LDM;
136 case ARM::STR:
Dan Gohmanfe601042010-06-22 15:08:57 +0000137 ++NumSTMGened;
Evan Chenga8e29892007-01-19 07:51:42 +0000138 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000139 case ARM::t2LDRi8:
140 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000141 ++NumLDMGened;
Evan Cheng45032f22009-07-09 23:11:34 +0000142 return ARM::t2LDM;
143 case ARM::t2STRi8:
144 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Evan Cheng45032f22009-07-09 23:11:34 +0000146 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000147 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000148 ++NumVLDMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000149 return ARM::VLDMS;
150 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000151 ++NumVSTMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000152 return ARM::VSTMS;
153 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000154 ++NumVLDMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000155 return ARM::VLDMD;
156 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000157 ++NumVSTMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000158 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000159 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000160 }
161 return 0;
162}
163
Evan Cheng27934da2009-08-04 01:43:45 +0000164static bool isT2i32Load(unsigned Opc) {
165 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
166}
167
Evan Cheng45032f22009-07-09 23:11:34 +0000168static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000169 return Opc == ARM::LDR || isT2i32Load(Opc);
170}
171
172static bool isT2i32Store(unsigned Opc) {
173 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000174}
175
176static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000177 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000178}
179
Evan Cheng92549222009-06-05 19:08:58 +0000180/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000181/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000182/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000183bool
Evan Cheng92549222009-06-05 19:08:58 +0000184ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000185 MachineBasicBlock::iterator MBBI,
186 int Offset, unsigned Base, bool BaseKill,
187 int Opcode, ARMCC::CondCodes Pred,
188 unsigned PredReg, unsigned Scratch, DebugLoc dl,
189 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000190 // Only a single register to load / store. Don't bother.
191 unsigned NumRegs = Regs.size();
192 if (NumRegs <= 1)
193 return false;
194
195 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000196 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000197 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000198 bool haveIBAndDA = isNotVFP && !isThumb2;
199 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000200 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000201 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000202 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000203 else if (Offset == -4 * (int)NumRegs && isNotVFP)
204 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000205 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000206 else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000207 // If starting offset isn't zero, insert a MI to materialize a new base.
208 // But only do so if it is cost effective, i.e. merging more than two
209 // loads / stores.
210 if (NumRegs <= 2)
211 return false;
212
213 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000214 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000215 // If it is a load, then just use one of the destination register to
216 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000217 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000218 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000219 // Use the scratch register to use as a new base.
220 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000221 if (NewBase == 0)
222 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Evan Cheng86198642009-08-07 00:34:42 +0000224 int BaseOpc = !isThumb2
225 ? ARM::ADDri
226 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000228 BaseOpc = !isThumb2
229 ? ARM::SUBri
230 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 Offset = - Offset;
232 }
Evan Cheng45032f22009-07-09 23:11:34 +0000233 int ImmedOffset = isThumb2
234 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
235 if (ImmedOffset == -1)
236 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000237 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000238
Dale Johannesenb6728402009-02-13 02:25:56 +0000239 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000240 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000241 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000243 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
245
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000246 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
247 Opcode == ARM::VLDRD);
Evan Chenga8e29892007-01-19 07:51:42 +0000248 Opcode = getLoadStoreMultipleOpcode(Opcode);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000249 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
250 .addReg(Base, getKillRegState(BaseKill))
251 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000252 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000253 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
254 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000255
256 return true;
257}
258
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000259// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
260// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000261void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
262 MemOpQueue &memOps,
263 unsigned memOpsBegin, unsigned memOpsEnd,
264 unsigned insertAfter, int Offset,
265 unsigned Base, bool BaseKill,
266 int Opcode,
267 ARMCC::CondCodes Pred, unsigned PredReg,
268 unsigned Scratch,
269 DebugLoc dl,
270 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000271 // First calculate which of the registers should be killed by the merged
272 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000273 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000274
275 SmallSet<unsigned, 4> UnavailRegs;
276 SmallSet<unsigned, 4> KilledRegs;
277 DenseMap<unsigned, unsigned> Killer;
278 for (unsigned i = 0; i < memOpsBegin; ++i) {
279 if (memOps[i].Position < insertPos && memOps[i].isKill) {
280 unsigned Reg = memOps[i].Reg;
281 if (memOps[i].Merged)
282 UnavailRegs.insert(Reg);
283 else {
284 KilledRegs.insert(Reg);
285 Killer[Reg] = i;
286 }
287 }
288 }
289 for (unsigned i = memOpsEnd, e = memOps.size(); i != e; ++i) {
290 if (memOps[i].Position < insertPos && memOps[i].isKill) {
291 unsigned Reg = memOps[i].Reg;
292 KilledRegs.insert(Reg);
293 Killer[Reg] = i;
294 }
295 }
296
297 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000298 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000299 unsigned Reg = memOps[i].Reg;
300 if (UnavailRegs.count(Reg))
301 // Register is killed before and it's not easy / possible to update the
302 // kill marker on already merged instructions. Abort.
303 return;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000304
305 // If we are inserting the merged operation after an unmerged operation that
306 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000307 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000308 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000309 }
310
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000311 // Try to do the merge.
312 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000313 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000314 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000315 Pred, PredReg, Scratch, dl, Regs))
316 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000317
318 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000319 Merges.push_back(prior(Loc));
320 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000321 // Remove kill flags from any unmerged memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000322 if (Regs[i-memOpsBegin].second) {
323 unsigned Reg = Regs[i-memOpsBegin].first;
324 if (KilledRegs.count(Reg)) {
325 unsigned j = Killer[Reg];
326 memOps[j].MBBI->getOperand(0).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000327 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000328 }
329 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000330 MBB.erase(memOps[i].MBBI);
331 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000332 }
333}
334
Evan Chenga90f3402007-03-06 21:59:20 +0000335/// MergeLDR_STR - Merge a number of load / store instructions into one or more
336/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000337void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000338ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000339 unsigned Base, int Opcode, unsigned Size,
340 ARMCC::CondCodes Pred, unsigned PredReg,
341 unsigned Scratch, MemOpQueue &MemOps,
342 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000343 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000344 int Offset = MemOps[SIndex].Offset;
345 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000346 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000347 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000348 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000349 const MachineOperand &PMO = Loc->getOperand(0);
350 unsigned PReg = PMO.getReg();
351 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
352 : ARMRegisterInfo::getRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000353 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000354
Evan Chenga8e29892007-01-19 07:51:42 +0000355 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
356 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000357 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
358 unsigned Reg = MO.getReg();
359 unsigned RegNum = MO.isUndef() ? UINT_MAX
360 : ARMRegisterInfo::getRegisterNumbering(Reg);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000361 // Register numbers must be in ascending order. For VFP, the registers
362 // must also be consecutive and there is a limit of 16 double-word
363 // registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000364 if (Reg != ARM::SP &&
365 NewOffset == Offset + (int)Size &&
Bob Wilsond4bfd542010-08-27 23:18:17 +0000366 ((isNotVFP && RegNum > PRegNum)
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000367 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000368 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000369 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000370 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000371 } else {
372 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000373 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
374 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000375 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
376 MemOps, Merges);
377 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000378 }
379
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000380 if (MemOps[i].Position > MemOps[insertAfter].Position)
381 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000382 }
383
Evan Chengfaa51072007-04-26 19:00:32 +0000384 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000385 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
386 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000387 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000388}
389
390static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000391 unsigned Bytes, unsigned Limit,
392 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000393 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000394 if (!MI)
395 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000396 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000397 MI->getOpcode() != ARM::t2SUBrSPi &&
398 MI->getOpcode() != ARM::t2SUBrSPi12 &&
399 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000400 MI->getOpcode() != ARM::SUBri)
401 return false;
402
403 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000404 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000405 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000406
Evan Cheng86198642009-08-07 00:34:42 +0000407 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000408 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000409 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000410 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000411 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000412 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000413}
414
415static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000416 unsigned Bytes, unsigned Limit,
417 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000418 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000419 if (!MI)
420 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000421 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000422 MI->getOpcode() != ARM::t2ADDrSPi &&
423 MI->getOpcode() != ARM::t2ADDrSPi12 &&
424 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000425 MI->getOpcode() != ARM::ADDri)
426 return false;
427
Bob Wilson3d38e832010-08-27 21:44:35 +0000428 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000429 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000430 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000431
Evan Cheng86198642009-08-07 00:34:42 +0000432 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000433 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000434 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000435 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000436 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000437 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000438}
439
440static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
441 switch (MI->getOpcode()) {
442 default: return 0;
443 case ARM::LDR:
444 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000445 case ARM::t2LDRi8:
446 case ARM::t2LDRi12:
447 case ARM::t2STRi8:
448 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000449 case ARM::VLDRS:
450 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000451 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000452 case ARM::VLDRD:
453 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000454 return 8;
455 case ARM::LDM:
456 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000457 case ARM::t2LDM:
458 case ARM::t2STM:
Jim Grosbache5165492009-11-09 00:11:35 +0000459 case ARM::VLDMS:
460 case ARM::VSTMS:
461 case ARM::VLDMD:
462 case ARM::VSTMD:
Bob Wilsond4bfd542010-08-27 23:18:17 +0000463 return (MI->getNumOperands() - 4) * 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000464 }
465}
466
Bob Wilson815baeb2010-03-13 01:08:20 +0000467static unsigned getUpdatingLSMultipleOpcode(unsigned Opc) {
468 switch (Opc) {
469 case ARM::LDM: return ARM::LDM_UPD;
470 case ARM::STM: return ARM::STM_UPD;
471 case ARM::t2LDM: return ARM::t2LDM_UPD;
472 case ARM::t2STM: return ARM::t2STM_UPD;
473 case ARM::VLDMS: return ARM::VLDMS_UPD;
474 case ARM::VLDMD: return ARM::VLDMD_UPD;
475 case ARM::VSTMS: return ARM::VSTMS_UPD;
476 case ARM::VSTMD: return ARM::VSTMD_UPD;
477 default: llvm_unreachable("Unhandled opcode!");
478 }
479 return 0;
480}
481
Evan Cheng45032f22009-07-09 23:11:34 +0000482/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000483/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000484///
485/// stmia rn, <ra, rb, rc>
486/// rn := rn + 4 * 3;
487/// =>
488/// stmia rn!, <ra, rb, rc>
489///
490/// rn := rn - 4 * 3;
491/// ldmia rn, <ra, rb, rc>
492/// =>
493/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000494bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
495 MachineBasicBlock::iterator MBBI,
496 bool &Advance,
497 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000498 MachineInstr *MI = MBBI;
499 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000500 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000501 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000502 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000503 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000504 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000505 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000506
Bob Wilson815baeb2010-03-13 01:08:20 +0000507 bool DoMerge = false;
508 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Chenga8e29892007-01-19 07:51:42 +0000509
Bob Wilsond4bfd542010-08-27 23:18:17 +0000510 // Can't use an updating ld/st if the base register is also a dest
511 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
512 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
513 if (MI->getOperand(i).getReg() == Base)
514 return false;
Bob Wilson815baeb2010-03-13 01:08:20 +0000515 }
Bob Wilsond4bfd542010-08-27 23:18:17 +0000516 Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
Evan Chenga8e29892007-01-19 07:51:42 +0000517
Bob Wilson815baeb2010-03-13 01:08:20 +0000518 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000519 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
520 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000521 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000522 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
523 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000524 if (Mode == ARM_AM::ia &&
525 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
526 Mode = ARM_AM::db;
527 DoMerge = true;
528 } else if (Mode == ARM_AM::ib &&
529 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
530 Mode = ARM_AM::da;
531 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000532 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000533 if (DoMerge)
534 MBB.erase(PrevMBBI);
535 }
Evan Chenga8e29892007-01-19 07:51:42 +0000536
Bob Wilson815baeb2010-03-13 01:08:20 +0000537 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000538 MachineBasicBlock::iterator EndMBBI = MBB.end();
539 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000540 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000541 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
542 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000543 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
544 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
545 DoMerge = true;
546 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
547 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
548 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000549 }
550 if (DoMerge) {
551 if (NextMBBI == I) {
552 Advance = true;
553 ++I;
554 }
555 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000556 }
557 }
558
Bob Wilson815baeb2010-03-13 01:08:20 +0000559 if (!DoMerge)
560 return false;
561
562 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode);
563 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
564 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000565 .addReg(Base, getKillRegState(BaseKill))
566 .addImm(ARM_AM::getAM4ModeImm(Mode))
567 .addImm(Pred).addReg(PredReg);
Bob Wilson815baeb2010-03-13 01:08:20 +0000568 // Transfer the rest of operands.
569 for (unsigned OpNum = 4, e = MI->getNumOperands(); OpNum != e; ++OpNum)
570 MIB.addOperand(MI->getOperand(OpNum));
571 // Transfer memoperands.
572 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
573
574 MBB.erase(MBBI);
575 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000576}
577
578static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
579 switch (Opc) {
580 case ARM::LDR: return ARM::LDR_PRE;
581 case ARM::STR: return ARM::STR_PRE;
Bob Wilson815baeb2010-03-13 01:08:20 +0000582 case ARM::VLDRS: return ARM::VLDMS_UPD;
583 case ARM::VLDRD: return ARM::VLDMD_UPD;
584 case ARM::VSTRS: return ARM::VSTMS_UPD;
585 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000586 case ARM::t2LDRi8:
587 case ARM::t2LDRi12:
588 return ARM::t2LDR_PRE;
589 case ARM::t2STRi8:
590 case ARM::t2STRi12:
591 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000592 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000593 }
594 return 0;
595}
596
597static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
598 switch (Opc) {
599 case ARM::LDR: return ARM::LDR_POST;
600 case ARM::STR: return ARM::STR_POST;
Bob Wilson815baeb2010-03-13 01:08:20 +0000601 case ARM::VLDRS: return ARM::VLDMS_UPD;
602 case ARM::VLDRD: return ARM::VLDMD_UPD;
603 case ARM::VSTRS: return ARM::VSTMS_UPD;
604 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000605 case ARM::t2LDRi8:
606 case ARM::t2LDRi12:
607 return ARM::t2LDR_POST;
608 case ARM::t2STRi8:
609 case ARM::t2STRi12:
610 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000611 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000612 }
613 return 0;
614}
615
Evan Cheng45032f22009-07-09 23:11:34 +0000616/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000617/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000618bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
619 MachineBasicBlock::iterator MBBI,
620 const TargetInstrInfo *TII,
621 bool &Advance,
622 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000623 MachineInstr *MI = MBBI;
624 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000625 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000626 unsigned Bytes = getLSMultipleTransferSize(MI);
627 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000628 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000629 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
630 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
631 bool isAM2 = (Opcode == ARM::LDR || Opcode == ARM::STR);
Evan Cheng45032f22009-07-09 23:11:34 +0000632 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
633 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000634 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000635 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000636 if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
Evan Cheng27934da2009-08-04 01:43:45 +0000637 if (MI->getOperand(2).getImm() != 0)
638 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000639
Jim Grosbache5165492009-11-09 00:11:35 +0000640 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000641 // Can't do the merge if the destination register is the same as the would-be
642 // writeback register.
643 if (isLd && MI->getOperand(0).getReg() == Base)
644 return false;
645
Evan Cheng0e1d3792007-07-05 07:18:20 +0000646 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000647 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000648 bool DoMerge = false;
649 ARM_AM::AddrOpc AddSub = ARM_AM::add;
650 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000651 // AM2 - 12 bits, thumb2 - 8 bits.
652 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000653
654 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000655 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
656 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000657 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000658 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
659 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000660 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000661 DoMerge = true;
662 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000663 } else if (!isAM5 &&
664 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000665 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000666 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000667 if (DoMerge) {
668 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000669 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000670 }
Evan Chenga8e29892007-01-19 07:51:42 +0000671 }
672
Bob Wilsone4193b22010-03-12 22:50:09 +0000673 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000674 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000675 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000676 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000677 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
678 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000679 if (!isAM5 &&
680 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000681 DoMerge = true;
682 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000683 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000684 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000685 }
Evan Chenge71bff72007-09-19 21:48:07 +0000686 if (DoMerge) {
Bob Wilsone4193b22010-03-12 22:50:09 +0000687 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Chenge71bff72007-09-19 21:48:07 +0000688 if (NextMBBI == I) {
689 Advance = true;
690 ++I;
691 }
Evan Chenga8e29892007-01-19 07:51:42 +0000692 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000693 }
Evan Chenga8e29892007-01-19 07:51:42 +0000694 }
695
696 if (!DoMerge)
697 return false;
698
Evan Cheng9e7a3122009-08-04 21:12:13 +0000699 unsigned Offset = 0;
700 if (isAM5)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000701 Offset = ARM_AM::getAM4ModeImm(AddSub == ARM_AM::sub ?
702 ARM_AM::db : ARM_AM::ia);
Evan Cheng9e7a3122009-08-04 21:12:13 +0000703 else if (isAM2)
704 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
705 else
706 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000707
708 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000709 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000710 // (There are no base-updating versions of VLDR/VSTR instructions, but the
711 // updating load/store-multiple instructions can be used with only one
712 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000713 MachineOperand &MO = MI->getOperand(0);
714 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000715 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000716 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
717 .addImm(Offset)
718 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000719 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
720 getKillRegState(MO.isKill())));
721 } else if (isLd) {
722 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000723 // LDR_PRE, LDR_POST,
724 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
725 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000726 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000727 else
Evan Cheng27934da2009-08-04 01:43:45 +0000728 // t2LDR_PRE, t2LDR_POST
729 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
730 .addReg(Base, RegState::Define)
731 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
732 } else {
733 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000734 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000735 // STR_PRE, STR_POST
736 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
737 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
738 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
739 else
740 // t2STR_PRE, t2STR_POST
741 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
742 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
743 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000744 }
745 MBB.erase(MBBI);
746
747 return true;
748}
749
Evan Chengcc1c4272007-03-06 18:02:41 +0000750/// isMemoryOp - Returns true if instruction is a memory operations (that this
751/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000752static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000753 // When no memory operands are present, conservatively assume unaligned,
754 // volatile, unfoldable.
755 if (!MI->hasOneMemOperand())
756 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000757
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000758 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000759
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000760 // Don't touch volatile memory accesses - we may be changing their order.
761 if (MMO->isVolatile())
762 return false;
763
764 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
765 // not.
766 if (MMO->getAlignment() < 4)
767 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000768
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000769 // str <undef> could probably be eliminated entirely, but for now we just want
770 // to avoid making a mess of it.
771 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
772 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
773 MI->getOperand(0).isUndef())
774 return false;
775
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000776 // Likewise don't mess with references to undefined addresses.
777 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
778 MI->getOperand(1).isUndef())
779 return false;
780
Evan Chengcc1c4272007-03-06 18:02:41 +0000781 int Opcode = MI->getOpcode();
782 switch (Opcode) {
783 default: break;
784 case ARM::LDR:
785 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000786 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000787 case ARM::VLDRS:
788 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000789 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000790 case ARM::VLDRD:
791 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000792 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000793 case ARM::t2LDRi8:
794 case ARM::t2LDRi12:
795 case ARM::t2STRi8:
796 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000797 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000798 }
799 return false;
800}
801
Evan Cheng11788fd2007-03-08 02:55:08 +0000802/// AdvanceRS - Advance register scavenger to just before the earliest memory
803/// op that is being merged.
804void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
805 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
806 unsigned Position = MemOps[0].Position;
807 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
808 if (MemOps[i].Position < Position) {
809 Position = MemOps[i].Position;
810 Loc = MemOps[i].MBBI;
811 }
812 }
813
814 if (Loc != MBB.begin())
815 RS->forward(prior(Loc));
816}
817
Evan Chenge7d6df72009-06-13 09:12:55 +0000818static int getMemoryOpOffset(const MachineInstr *MI) {
819 int Opcode = MI->getOpcode();
820 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000821 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000822 unsigned NumOperands = MI->getDesc().getNumOperands();
823 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000824
825 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
826 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
827 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
828 return OffField;
829
Evan Chenge7d6df72009-06-13 09:12:55 +0000830 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000831 ? ARM_AM::getAM2Offset(OffField)
832 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
833 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000834 if (isAM2) {
835 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
836 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000837 } else if (isAM3) {
838 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
839 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000840 } else {
841 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
842 Offset = -Offset;
843 }
844 return Offset;
845}
846
Evan Cheng358dec52009-06-15 08:28:29 +0000847static void InsertLDR_STR(MachineBasicBlock &MBB,
848 MachineBasicBlock::iterator &MBBI,
849 int OffImm, bool isDef,
850 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000851 unsigned Reg, bool RegDeadKill, bool RegUndef,
852 unsigned BaseReg, bool BaseKill, bool BaseUndef,
853 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000854 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000855 const TargetInstrInfo *TII, bool isT2) {
856 int Offset = OffImm;
857 if (!isT2) {
858 if (OffImm < 0)
859 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
860 else
861 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
862 }
863 if (isDef) {
864 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
865 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000866 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000867 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
868 if (!isT2)
869 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
870 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
871 } else {
872 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
873 TII->get(NewOpc))
874 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
875 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
876 if (!isT2)
877 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
878 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
879 }
Evan Cheng358dec52009-06-15 08:28:29 +0000880}
881
882bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
883 MachineBasicBlock::iterator &MBBI) {
884 MachineInstr *MI = &*MBBI;
885 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000886 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
887 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000888 unsigned EvenReg = MI->getOperand(0).getReg();
889 unsigned OddReg = MI->getOperand(1).getReg();
890 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
891 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
892 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
893 return false;
894
Evan Chengd95ea2d2010-06-21 21:21:14 +0000895 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +0000896 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
897 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000898 bool EvenDeadKill = isLd ?
899 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000900 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000901 bool OddDeadKill = isLd ?
902 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000903 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000904 const MachineOperand &BaseOp = MI->getOperand(2);
905 unsigned BaseReg = BaseOp.getReg();
906 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000907 bool BaseUndef = BaseOp.isUndef();
908 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
909 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
910 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000911 int OffImm = getMemoryOpOffset(MI);
912 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000913 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000914
915 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
916 // Ascending register numbers and no offset. It's safe to change it to a
917 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000918 unsigned NewOpc = (isLd)
919 ? (isT2 ? ARM::t2LDM : ARM::LDM)
920 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000921 if (isLd) {
922 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
923 .addReg(BaseReg, getKillRegState(BaseKill))
924 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
925 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000926 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000927 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000928 ++NumLDRD2LDM;
929 } else {
930 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
931 .addReg(BaseReg, getKillRegState(BaseKill))
932 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
933 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +0000934 .addReg(EvenReg,
935 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
936 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000937 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000938 ++NumSTRD2STM;
939 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000940 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +0000941 } else {
942 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000943 assert((!isT2 || !OffReg) &&
944 "Thumb2 ldrd / strd does not encode offset register!");
945 unsigned NewOpc = (isLd)
946 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
947 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000948 DebugLoc dl = MBBI->getDebugLoc();
949 // If this is a load and base register is killed, it may have been
950 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000951 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000952 (BaseKill || OffKill) &&
953 (TRI->regsOverlap(EvenReg, BaseReg) ||
954 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
955 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
956 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000957 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
958 OddReg, OddDeadKill, false,
959 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
960 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000961 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +0000962 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
963 EvenReg, EvenDeadKill, false,
964 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
965 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000966 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000967 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +0000968 // If the two source operands are the same, the kill marker is
969 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000970 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
971 EvenDeadKill = false;
972 OddDeadKill = true;
973 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000974 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000975 EvenReg, EvenDeadKill, EvenUndef,
976 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
977 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000978 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000979 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000980 OddReg, OddDeadKill, OddUndef,
981 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
982 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000983 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000984 if (isLd)
985 ++NumLDRD2LDR;
986 else
987 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000988 }
989
Evan Cheng358dec52009-06-15 08:28:29 +0000990 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000991 MBBI = NewBBI;
992 return true;
Evan Cheng358dec52009-06-15 08:28:29 +0000993 }
994 return false;
995}
996
Evan Chenga8e29892007-01-19 07:51:42 +0000997/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
998/// ops of the same base and incrementing offset into LDM / STM ops.
999bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1000 unsigned NumMerges = 0;
1001 unsigned NumMemOps = 0;
1002 MemOpQueue MemOps;
1003 unsigned CurrBase = 0;
1004 int CurrOpc = -1;
1005 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001006 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001007 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001008 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001009 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001010
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001011 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001012 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1013 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001014 if (FixInvalidRegPairOp(MBB, MBBI))
1015 continue;
1016
Evan Chenga8e29892007-01-19 07:51:42 +00001017 bool Advance = false;
1018 bool TryMerge = false;
1019 bool Clobber = false;
1020
Evan Chengcc1c4272007-03-06 18:02:41 +00001021 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001022 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001023 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001024 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001025 const MachineOperand &MO = MBBI->getOperand(0);
1026 unsigned Reg = MO.getReg();
1027 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001028 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001029 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001030 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001031 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001032 // Watch out for:
1033 // r4 := ldr [r5]
1034 // r5 := ldr [r5, #4]
1035 // r6 := ldr [r5, #8]
1036 //
1037 // The second ldr has effectively broken the chain even though it
1038 // looks like the later ldr(s) use the same base register. Try to
1039 // merge the ldr's so far, including this one. But don't try to
1040 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001041 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001042 if (CurrBase == 0 && !Clobber) {
1043 // Start of a new chain.
1044 CurrBase = Base;
1045 CurrOpc = Opcode;
1046 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001047 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001048 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001049 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001050 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001051 Advance = true;
1052 } else {
1053 if (Clobber) {
1054 TryMerge = true;
1055 Advance = true;
1056 }
1057
Evan Cheng44bec522007-05-15 01:29:07 +00001058 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001059 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001060 // Continue adding to the queue.
1061 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001062 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1063 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001064 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001065 Advance = true;
1066 } else {
1067 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1068 I != E; ++I) {
1069 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001070 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1071 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001072 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001073 Advance = true;
1074 break;
1075 } else if (Offset == I->Offset) {
1076 // Collision! This can't be merged!
1077 break;
1078 }
1079 }
1080 }
1081 }
1082 }
1083 }
1084
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001085 if (MBBI->isDebugValue()) {
1086 ++MBBI;
1087 if (MBBI == E)
1088 // Reach the end of the block, try merging the memory instructions.
1089 TryMerge = true;
1090 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001091 ++Position;
1092 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001093 if (MBBI == E)
1094 // Reach the end of the block, try merging the memory instructions.
1095 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001096 } else
1097 TryMerge = true;
1098
1099 if (TryMerge) {
1100 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001101 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001102 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001103 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001104 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001105 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001106 // Process the load / store instructions.
1107 RS->forward(prior(MBBI));
1108
1109 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001110 Merges.clear();
1111 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1112 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001113
Evan Chenga8e29892007-01-19 07:51:42 +00001114 // Try folding preceeding/trailing base inc/dec into the generated
1115 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001116 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001117 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001118 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001119 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001120
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001121 // Try folding preceeding/trailing base inc/dec into those load/store
1122 // that were not merged to form LDM/STM ops.
1123 for (unsigned i = 0; i != NumMemOps; ++i)
1124 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001125 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001126 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001127
Jim Grosbach764ab522009-08-11 15:33:49 +00001128 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001129 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001130 } else if (NumMemOps == 1) {
1131 // Try folding preceeding/trailing base inc/dec into the single
1132 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001133 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001134 ++NumMerges;
1135 RS->forward(prior(MBBI));
1136 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001137 }
Evan Chenga8e29892007-01-19 07:51:42 +00001138
1139 CurrBase = 0;
1140 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001141 CurrSize = 0;
1142 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001143 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001144 if (NumMemOps) {
1145 MemOps.clear();
1146 NumMemOps = 0;
1147 }
1148
1149 // If iterator hasn't been advanced and this is not a memory op, skip it.
1150 // It can't start a new chain anyway.
1151 if (!Advance && !isMemOp && MBBI != E) {
1152 ++Position;
1153 ++MBBI;
1154 }
1155 }
1156 }
1157 return NumMerges > 0;
1158}
1159
Evan Chenge7d6df72009-06-13 09:12:55 +00001160namespace {
1161 struct OffsetCompare {
1162 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1163 int LOffset = getMemoryOpOffset(LHS);
1164 int ROffset = getMemoryOpOffset(RHS);
1165 assert(LHS == RHS || LOffset != ROffset);
1166 return LOffset > ROffset;
1167 }
1168 };
1169}
1170
Bob Wilsonc88d0722010-03-20 22:20:40 +00001171/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1172/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1173/// directly restore the value of LR into pc.
1174/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001175/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001176/// or
1177/// ldmfd sp!, {..., lr}
1178/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001179/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001180/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001181bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1182 if (MBB.empty()) return false;
1183
1184 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001185 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001186 (MBBI->getOpcode() == ARM::BX_RET ||
1187 MBBI->getOpcode() == ARM::tBX_RET ||
1188 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001189 MachineInstr *PrevMI = prior(MBBI);
Bob Wilson815baeb2010-03-13 01:08:20 +00001190 if (PrevMI->getOpcode() == ARM::LDM_UPD ||
1191 PrevMI->getOpcode() == ARM::t2LDM_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001192 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001193 if (MO.getReg() != ARM::LR)
1194 return false;
1195 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1196 PrevMI->setDesc(TII->get(NewOpc));
1197 MO.setReg(ARM::PC);
1198 MBB.erase(MBBI);
1199 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001200 }
1201 }
1202 return false;
1203}
1204
1205bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001206 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001207 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001208 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001209 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001210 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001211 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001212
Evan Chenga8e29892007-01-19 07:51:42 +00001213 bool Modified = false;
1214 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1215 ++MFI) {
1216 MachineBasicBlock &MBB = *MFI;
1217 Modified |= LoadStoreMultipleOpti(MBB);
1218 Modified |= MergeReturnIntoLDM(MBB);
1219 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001220
1221 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001222 return Modified;
1223}
Evan Chenge7d6df72009-06-13 09:12:55 +00001224
1225
1226/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1227/// load / stores from consecutive locations close to make it more
1228/// likely they will be combined later.
1229
1230namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001231 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001232 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001233 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001234
Evan Cheng358dec52009-06-15 08:28:29 +00001235 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001236 const TargetInstrInfo *TII;
1237 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001238 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001239 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001240 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001241
1242 virtual bool runOnMachineFunction(MachineFunction &Fn);
1243
1244 virtual const char *getPassName() const {
1245 return "ARM pre- register allocation load / store optimization pass";
1246 }
1247
1248 private:
Evan Chengd780f352009-06-15 20:54:56 +00001249 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1250 unsigned &NewOpc, unsigned &EvenReg,
1251 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001252 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001253 unsigned &PredReg, ARMCC::CondCodes &Pred,
1254 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001255 bool RescheduleOps(MachineBasicBlock *MBB,
1256 SmallVector<MachineInstr*, 4> &Ops,
1257 unsigned Base, bool isLd,
1258 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1259 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1260 };
1261 char ARMPreAllocLoadStoreOpt::ID = 0;
1262}
1263
1264bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001265 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001266 TII = Fn.getTarget().getInstrInfo();
1267 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001268 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001269 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001270 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001271
1272 bool Modified = false;
1273 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1274 ++MFI)
1275 Modified |= RescheduleLoadStoreInstrs(MFI);
1276
1277 return Modified;
1278}
1279
Evan Chengae69a2a2009-06-19 23:17:27 +00001280static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1281 MachineBasicBlock::iterator I,
1282 MachineBasicBlock::iterator E,
1283 SmallPtrSet<MachineInstr*, 4> &MemOps,
1284 SmallSet<unsigned, 4> &MemRegs,
1285 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001286 // Are there stores / loads / calls between them?
1287 // FIXME: This is overly conservative. We should make use of alias information
1288 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001289 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001290 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001291 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001292 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001293 const TargetInstrDesc &TID = I->getDesc();
1294 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1295 return false;
1296 if (isLd && TID.mayStore())
1297 return false;
1298 if (!isLd) {
1299 if (TID.mayLoad())
1300 return false;
1301 // It's not safe to move the first 'str' down.
1302 // str r1, [r0]
1303 // strh r5, [r0]
1304 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001305 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001306 return false;
1307 }
1308 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1309 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001310 if (!MO.isReg())
1311 continue;
1312 unsigned Reg = MO.getReg();
1313 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001314 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001315 if (Reg != Base && !MemRegs.count(Reg))
1316 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001317 }
1318 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001319
1320 // Estimate register pressure increase due to the transformation.
1321 if (MemRegs.size() <= 4)
1322 // Ok if we are moving small number of instructions.
1323 return true;
1324 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001325}
1326
Evan Chengd780f352009-06-15 20:54:56 +00001327bool
1328ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1329 DebugLoc &dl,
1330 unsigned &NewOpc, unsigned &EvenReg,
1331 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001332 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001333 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001334 ARMCC::CondCodes &Pred,
1335 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001336 // Make sure we're allowed to generate LDRD/STRD.
1337 if (!STI->hasV5TEOps())
1338 return false;
1339
Jim Grosbache5165492009-11-09 00:11:35 +00001340 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001341 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001342 unsigned Opcode = Op0->getOpcode();
1343 if (Opcode == ARM::LDR)
1344 NewOpc = ARM::LDRD;
1345 else if (Opcode == ARM::STR)
1346 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001347 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1348 NewOpc = ARM::t2LDRDi8;
1349 Scale = 4;
1350 isT2 = true;
1351 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1352 NewOpc = ARM::t2STRDi8;
1353 Scale = 4;
1354 isT2 = true;
1355 } else
1356 return false;
1357
Evan Cheng8f05c102009-09-26 02:43:36 +00001358 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001359 if (!isT2 &&
1360 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1361 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001362
1363 // Must sure the base address satisfies i64 ld / st alignment requirement.
1364 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001365 !(*Op0->memoperands_begin())->getValue() ||
1366 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001367 return false;
1368
Dan Gohmanc76909a2009-09-25 20:36:54 +00001369 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001370 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001371 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001372 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1373 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001374 if (Align < ReqAlign)
1375 return false;
1376
1377 // Then make sure the immediate offset fits.
1378 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001379 if (isT2) {
1380 if (OffImm < 0) {
1381 if (OffImm < -255)
1382 // Can't fall back to t2LDRi8 / t2STRi8.
1383 return false;
1384 } else {
1385 int Limit = (1 << 8) * Scale;
1386 if (OffImm >= Limit || (OffImm & (Scale-1)))
1387 return false;
1388 }
Evan Chengeef490f2009-09-25 21:44:53 +00001389 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001390 } else {
1391 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1392 if (OffImm < 0) {
1393 AddSub = ARM_AM::sub;
1394 OffImm = - OffImm;
1395 }
1396 int Limit = (1 << 8) * Scale;
1397 if (OffImm >= Limit || (OffImm & (Scale-1)))
1398 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001399 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001400 }
Evan Chengd780f352009-06-15 20:54:56 +00001401 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001402 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001403 if (EvenReg == OddReg)
1404 return false;
1405 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001406 if (!isT2)
1407 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001408 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001409 dl = Op0->getDebugLoc();
1410 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001411}
1412
Evan Chenge7d6df72009-06-13 09:12:55 +00001413bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1414 SmallVector<MachineInstr*, 4> &Ops,
1415 unsigned Base, bool isLd,
1416 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1417 bool RetVal = false;
1418
1419 // Sort by offset (in reverse order).
1420 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1421
1422 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001423 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001424 // 1. Any def of base.
1425 // 2. Any gaps.
1426 while (Ops.size() > 1) {
1427 unsigned FirstLoc = ~0U;
1428 unsigned LastLoc = 0;
1429 MachineInstr *FirstOp = 0;
1430 MachineInstr *LastOp = 0;
1431 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001432 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001433 unsigned LastBytes = 0;
1434 unsigned NumMove = 0;
1435 for (int i = Ops.size() - 1; i >= 0; --i) {
1436 MachineInstr *Op = Ops[i];
1437 unsigned Loc = MI2LocMap[Op];
1438 if (Loc <= FirstLoc) {
1439 FirstLoc = Loc;
1440 FirstOp = Op;
1441 }
1442 if (Loc >= LastLoc) {
1443 LastLoc = Loc;
1444 LastOp = Op;
1445 }
1446
Evan Chengf9f1da12009-06-18 02:04:01 +00001447 unsigned Opcode = Op->getOpcode();
1448 if (LastOpcode && Opcode != LastOpcode)
1449 break;
1450
Evan Chenge7d6df72009-06-13 09:12:55 +00001451 int Offset = getMemoryOpOffset(Op);
1452 unsigned Bytes = getLSMultipleTransferSize(Op);
1453 if (LastBytes) {
1454 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1455 break;
1456 }
1457 LastOffset = Offset;
1458 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001459 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001460 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001461 break;
1462 }
1463
1464 if (NumMove <= 1)
1465 Ops.pop_back();
1466 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001467 SmallPtrSet<MachineInstr*, 4> MemOps;
1468 SmallSet<unsigned, 4> MemRegs;
1469 for (int i = NumMove-1; i >= 0; --i) {
1470 MemOps.insert(Ops[i]);
1471 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1472 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001473
1474 // Be conservative, if the instructions are too far apart, don't
1475 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001476 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001477 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001478 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1479 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001480 if (!DoMove) {
1481 for (unsigned i = 0; i != NumMove; ++i)
1482 Ops.pop_back();
1483 } else {
1484 // This is the new location for the loads / stores.
1485 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001486 while (InsertPos != MBB->end()
1487 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001488 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001489
1490 // If we are moving a pair of loads / stores, see if it makes sense
1491 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001492 MachineInstr *Op0 = Ops.back();
1493 MachineInstr *Op1 = Ops[Ops.size()-2];
1494 unsigned EvenReg = 0, OddReg = 0;
1495 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1496 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001497 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001498 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001499 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001500 DebugLoc dl;
1501 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1502 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001503 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001504 Ops.pop_back();
1505 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001506
Evan Chengd780f352009-06-15 20:54:56 +00001507 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001508 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001509 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1510 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001511 .addReg(EvenReg, RegState::Define)
1512 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001513 .addReg(BaseReg);
1514 if (!isT2)
1515 MIB.addReg(OffReg);
1516 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001517 ++NumLDRDFormed;
1518 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001519 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1520 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001521 .addReg(EvenReg)
1522 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001523 .addReg(BaseReg);
1524 if (!isT2)
1525 MIB.addReg(OffReg);
1526 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001527 ++NumSTRDFormed;
1528 }
1529 MBB->erase(Op0);
1530 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001531
1532 // Add register allocation hints to form register pairs.
1533 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1534 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001535 } else {
1536 for (unsigned i = 0; i != NumMove; ++i) {
1537 MachineInstr *Op = Ops.back();
1538 Ops.pop_back();
1539 MBB->splice(InsertPos, MBB, Op);
1540 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001541 }
1542
1543 NumLdStMoved += NumMove;
1544 RetVal = true;
1545 }
1546 }
1547 }
1548
1549 return RetVal;
1550}
1551
1552bool
1553ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1554 bool RetVal = false;
1555
1556 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1557 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1558 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1559 SmallVector<unsigned, 4> LdBases;
1560 SmallVector<unsigned, 4> StBases;
1561
1562 unsigned Loc = 0;
1563 MachineBasicBlock::iterator MBBI = MBB->begin();
1564 MachineBasicBlock::iterator E = MBB->end();
1565 while (MBBI != E) {
1566 for (; MBBI != E; ++MBBI) {
1567 MachineInstr *MI = MBBI;
1568 const TargetInstrDesc &TID = MI->getDesc();
1569 if (TID.isCall() || TID.isTerminator()) {
1570 // Stop at barriers.
1571 ++MBBI;
1572 break;
1573 }
1574
Jim Grosbach958e4e12010-06-04 01:23:30 +00001575 if (!MI->isDebugValue())
1576 MI2LocMap[MI] = ++Loc;
1577
Evan Chenge7d6df72009-06-13 09:12:55 +00001578 if (!isMemoryOp(MI))
1579 continue;
1580 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001581 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001582 continue;
1583
Evan Chengeef490f2009-09-25 21:44:53 +00001584 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001585 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001586 unsigned Base = MI->getOperand(1).getReg();
1587 int Offset = getMemoryOpOffset(MI);
1588
1589 bool StopHere = false;
1590 if (isLd) {
1591 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1592 Base2LdsMap.find(Base);
1593 if (BI != Base2LdsMap.end()) {
1594 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1595 if (Offset == getMemoryOpOffset(BI->second[i])) {
1596 StopHere = true;
1597 break;
1598 }
1599 }
1600 if (!StopHere)
1601 BI->second.push_back(MI);
1602 } else {
1603 SmallVector<MachineInstr*, 4> MIs;
1604 MIs.push_back(MI);
1605 Base2LdsMap[Base] = MIs;
1606 LdBases.push_back(Base);
1607 }
1608 } else {
1609 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1610 Base2StsMap.find(Base);
1611 if (BI != Base2StsMap.end()) {
1612 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1613 if (Offset == getMemoryOpOffset(BI->second[i])) {
1614 StopHere = true;
1615 break;
1616 }
1617 }
1618 if (!StopHere)
1619 BI->second.push_back(MI);
1620 } else {
1621 SmallVector<MachineInstr*, 4> MIs;
1622 MIs.push_back(MI);
1623 Base2StsMap[Base] = MIs;
1624 StBases.push_back(Base);
1625 }
1626 }
1627
1628 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001629 // Found a duplicate (a base+offset combination that's seen earlier).
1630 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001631 --Loc;
1632 break;
1633 }
1634 }
1635
1636 // Re-schedule loads.
1637 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1638 unsigned Base = LdBases[i];
1639 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1640 if (Lds.size() > 1)
1641 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1642 }
1643
1644 // Re-schedule stores.
1645 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1646 unsigned Base = StBases[i];
1647 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1648 if (Sts.size() > 1)
1649 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1650 }
1651
1652 if (MBBI != E) {
1653 Base2LdsMap.clear();
1654 Base2StsMap.clear();
1655 LdBases.clear();
1656 StBases.clear();
1657 }
1658 }
1659
1660 return RetVal;
1661}
1662
1663
1664/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1665/// optimization pass.
1666FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1667 if (PreAlloc)
1668 return new ARMPreAllocLoadStoreOpt();
1669 return new ARMLoadStoreOpt();
1670}