blob: b0cec4b1c3791f3cadf1eab0ecead944559c332d [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Bill Wendling43f7b2d2010-12-01 02:42:55 +000074// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
Jim Grosbachff12a8b2011-01-18 19:59:19 +000087// FIXME: Once the JIT is MC-ized, these can go away.
Evan Cheng055b0312009-06-29 07:51:04 +000088// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000089class AddrMode<bits<5> val> {
90 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000091}
Bill Wendlingda2ae632010-08-31 07:50:46 +000092def AddrModeNone : AddrMode<0>;
93def AddrMode1 : AddrMode<1>;
94def AddrMode2 : AddrMode<2>;
95def AddrMode3 : AddrMode<3>;
96def AddrMode4 : AddrMode<4>;
97def AddrMode5 : AddrMode<5>;
98def AddrMode6 : AddrMode<6>;
99def AddrModeT1_1 : AddrMode<7>;
100def AddrModeT1_2 : AddrMode<8>;
101def AddrModeT1_4 : AddrMode<9>;
102def AddrModeT1_s : AddrMode<10>;
103def AddrModeT2_i12 : AddrMode<11>;
104def AddrModeT2_i8 : AddrMode<12>;
105def AddrModeT2_so : AddrMode<13>;
106def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000107def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000108def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000109
110// Instruction size.
111class SizeFlagVal<bits<3> val> {
112 bits<3> Value = val;
113}
114def SizeInvalid : SizeFlagVal<0>; // Unset.
115def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
116def Size8Bytes : SizeFlagVal<2>;
117def Size4Bytes : SizeFlagVal<3>;
118def Size2Bytes : SizeFlagVal<4>;
119
120// Load / store index mode.
121class IndexMode<bits<2> val> {
122 bits<2> Value = val;
123}
124def IndexModeNone : IndexMode<0>;
125def IndexModePre : IndexMode<1>;
126def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000127def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000128
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000129// Instruction execution domain.
Evan Cheng6557bce2011-02-22 19:53:14 +0000130class Domain<bits<3> val> {
131 bits<3> Value = val;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000132}
133def GenericDomain : Domain<0>;
134def VFPDomain : Domain<1>; // Instructions in VFP domain only
135def NeonDomain : Domain<2>; // Instructions in Neon domain only
136def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
Evan Cheng6557bce2011-02-22 19:53:14 +0000137def VFPNeonA8Domain : Domain<7>; // Instructions in VFP & Neon under A8
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000138
Evan Cheng055b0312009-06-29 07:51:04 +0000139//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000140// ARM special operands.
141//
142
Daniel Dunbar8462b302010-08-11 06:36:53 +0000143def CondCodeOperand : AsmOperandClass {
144 let Name = "CondCode";
145 let SuperClasses = [];
146}
147
Jim Grosbachd67641b2010-12-06 18:21:12 +0000148def CCOutOperand : AsmOperandClass {
149 let Name = "CCOut";
150 let SuperClasses = [];
151}
152
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000153def MemBarrierOptOperand : AsmOperandClass {
154 let Name = "MemBarrierOpt";
155 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000156 let ParserMethod = "tryParseMemBarrierOptOperand";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000157}
158
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000159def ProcIFlagsOperand : AsmOperandClass {
160 let Name = "ProcIFlags";
161 let SuperClasses = [];
162 let ParserMethod = "tryParseProcIFlagsOperand";
163}
164
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000165def MSRMaskOperand : AsmOperandClass {
166 let Name = "MSRMask";
167 let SuperClasses = [];
168 let ParserMethod = "tryParseMSRMaskOperand";
169}
170
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000171// ARM imod and iflag operands, used only by the CPS instruction.
172def imod_op : Operand<i32> {
173 let PrintMethod = "printCPSIMod";
174}
175
176def iflags_op : Operand<i32> {
177 let PrintMethod = "printCPSIFlag";
178 let ParserMatchClass = ProcIFlagsOperand;
179}
180
Evan Cheng446c4282009-07-11 06:43:01 +0000181// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
182// register whose default is 0 (no register).
183def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
184 (ops (i32 14), (i32 zero_reg))> {
185 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000186 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000187}
188
189// Conditional code result for instructions whose 's' bit is set, e.g. subs.
190def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000191 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000192 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000193 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000194}
195
196// Same as cc_out except it defaults to setting CPSR.
197def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000198 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000199 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000200 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000201}
202
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000203// ARM special operands for disassembly only.
204//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000205def setend_op : Operand<i32> {
206 let PrintMethod = "printSetendOperand";
207}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000208
209def cps_opt : Operand<i32> {
210 let PrintMethod = "printCPSOptionOperand";
211}
212
213def msr_mask : Operand<i32> {
214 let PrintMethod = "printMSRMaskOperand";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000215 let ParserMatchClass = MSRMaskOperand;
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000216}
217
218// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
219// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
220def neg_zero : Operand<i32> {
221 let PrintMethod = "printNegZeroOperand";
222}
223
Evan Cheng446c4282009-07-11 06:43:01 +0000224//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000225// ARM Instruction templates.
226//
227
Johnny Chend68e1192009-12-15 17:24:14 +0000228class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
229 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000230 : Instruction {
231 let Namespace = "ARM";
232
Evan Cheng37f25d92008-08-28 23:39:26 +0000233 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000234 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000235 IndexMode IM = im;
236 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000237 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000238 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000239 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000240 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000241 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000242
Chris Lattner150d20e2010-10-31 19:22:57 +0000243 // If this is a pseudo instruction, mark it isCodeGenOnly.
244 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000245
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000246 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000247 let TSFlags{4-0} = AM.Value;
248 let TSFlags{7-5} = SZ.Value;
249 let TSFlags{9-8} = IndexModeBits;
250 let TSFlags{15-10} = Form;
251 let TSFlags{16} = isUnaryDataProc;
252 let TSFlags{17} = canXformTo16Bit;
Evan Cheng6557bce2011-02-22 19:53:14 +0000253 let TSFlags{20-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000254
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000256 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000257}
258
Johnny Chend68e1192009-12-15 17:24:14 +0000259class Encoding {
260 field bits<32> Inst;
261}
262
263class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
264 Format f, Domain d, string cstr, InstrItinClass itin>
265 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
266
267// This Encoding-less class is used by Thumb1 to specify the encoding bits later
268// on by adding flavors to specific instructions.
269class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
270 Format f, Domain d, string cstr, InstrItinClass itin>
271 : InstTemplate<am, sz, im, f, d, cstr, itin>;
272
Jim Grosbach99594eb2010-11-18 01:38:26 +0000273class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000274 // FIXME: This really should derive from InstTemplate instead, as pseudos
275 // don't need encoding information. TableGen doesn't like that
276 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000277 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000278 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000279 let OutOperandList = oops;
280 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000281 let Pattern = pattern;
282}
283
Jim Grosbach53694262010-11-18 01:15:56 +0000284// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000285class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000286 list<dag> pattern>
287 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000288 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000289 list<Predicate> Predicates = [IsARM];
290}
291
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000292// PseudoInst that's Thumb-mode only.
293class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
294 list<dag> pattern>
295 : PseudoInst<oops, iops, itin, pattern> {
296 let SZ = sz;
297 list<Predicate> Predicates = [IsThumb];
298}
Jim Grosbach53694262010-11-18 01:15:56 +0000299
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000300// PseudoInst that's Thumb2-mode only.
301class t2PseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
302 list<dag> pattern>
303 : PseudoInst<oops, iops, itin, pattern> {
304 let SZ = sz;
305 list<Predicate> Predicates = [IsThumb2];
306}
Evan Cheng37f25d92008-08-28 23:39:26 +0000307// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000308class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000309 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000310 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000311 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000312 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000313 bits<4> p;
314 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000315 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000316 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000317 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000318 let Pattern = pattern;
319 list<Predicate> Predicates = [IsARM];
320}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000321
Jim Grosbachf6b28622009-12-14 18:31:20 +0000322// A few are not predicable
323class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000324 IndexMode im, Format f, InstrItinClass itin,
325 string opc, string asm, string cstr,
326 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000327 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
328 let OutOperandList = oops;
329 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000330 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000331 let Pattern = pattern;
332 let isPredicable = 0;
333 list<Predicate> Predicates = [IsARM];
334}
Evan Cheng37f25d92008-08-28 23:39:26 +0000335
Bill Wendling4822bce2010-08-30 01:47:35 +0000336// Same as I except it can optionally modify CPSR. Note it's modeled as an input
337// operand since by default it's a zero register. It will become an implicit def
338// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000339class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000340 IndexMode im, Format f, InstrItinClass itin,
341 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000342 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000343 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000344 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000345 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000346 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000347 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000348
Evan Cheng37f25d92008-08-28 23:39:26 +0000349 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000350 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000351 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000352 let Pattern = pattern;
353 list<Predicate> Predicates = [IsARM];
354}
355
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000356// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000357class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000358 IndexMode im, Format f, InstrItinClass itin,
359 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000360 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000361 let OutOperandList = oops;
362 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000363 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000364 let Pattern = pattern;
365 list<Predicate> Predicates = [IsARM];
366}
367
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000368class AI<dag oops, dag iops, Format f, InstrItinClass itin,
369 string opc, string asm, list<dag> pattern>
370 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
371 opc, asm, "", pattern>;
372class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
374 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
375 opc, asm, "", pattern>;
376class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000377 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000378 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000379 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000380class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000381 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000382 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000383 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000384
385// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000386class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
387 string opc, string asm, list<dag> pattern>
388 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
389 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000390 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000391}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000392class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
393 string asm, list<dag> pattern>
394 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
395 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000396 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000397}
Evan Cheng3aac7882008-09-01 08:25:56 +0000398
399// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000400class JTI<dag oops, dag iops, InstrItinClass itin,
401 string asm, list<dag> pattern>
402 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000403 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000404
Jim Grosbach5278eb82009-12-11 01:42:04 +0000405// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000406class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
407 string opc, string asm, list<dag> pattern>
408 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
409 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000410 bits<4> Rt;
411 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000412 let Inst{27-23} = 0b00011;
413 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000414 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000415 let Inst{19-16} = Rn;
416 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000417 let Inst{11-0} = 0b111110011111;
418}
419class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
420 string opc, string asm, list<dag> pattern>
421 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
422 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000423 bits<4> Rd;
424 bits<4> Rt;
425 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000426 let Inst{27-23} = 0b00011;
427 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000428 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000429 let Inst{19-16} = Rn;
430 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000431 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000432 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000433}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000434class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
435 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
436 bits<4> Rt;
437 bits<4> Rt2;
438 bits<4> Rn;
439 let Inst{27-23} = 0b00010;
440 let Inst{22} = b;
441 let Inst{21-20} = 0b00;
442 let Inst{19-16} = Rn;
443 let Inst{15-12} = Rt;
444 let Inst{11-4} = 0b00001001;
445 let Inst{3-0} = Rt2;
446}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000447
Evan Cheng0d14fc82008-09-01 01:51:14 +0000448// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000449class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
450 string opc, string asm, list<dag> pattern>
451 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
452 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000453 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000454 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000455}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000456class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
457 string opc, string asm, list<dag> pattern>
458 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
459 opc, asm, "", pattern> {
460 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000461 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000462}
463class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000464 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000465 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000466 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000467 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000468 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000469}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000470
Evan Cheng93912732008-09-01 01:27:33 +0000471// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000472
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000473// LDR/LDRB/STR/STRB/...
474class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000475 Format f, InstrItinClass itin, string opc, string asm,
476 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000477 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
478 "", pattern> {
479 let Inst{27-25} = op;
480 let Inst{24} = 1; // 24 == P
481 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000482 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000483 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000484 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000485}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000486// Indexed load/stores
487class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000488 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000489 string asm, string cstr, list<dag> pattern>
490 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
491 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000492 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000493 let Inst{27-26} = 0b01;
494 let Inst{24} = isPre; // P bit
495 let Inst{22} = isByte; // B bit
496 let Inst{21} = isPre; // W bit
497 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000498 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000499}
Jim Grosbach953557f42010-11-19 21:35:06 +0000500class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
501 IndexMode im, Format f, InstrItinClass itin, string opc,
502 string asm, string cstr, list<dag> pattern>
503 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
504 pattern> {
505 // AM2 store w/ two operands: (GPR, am2offset)
506 // {13} 1 == Rm, 0 == imm12
507 // {12} isAdd
508 // {11-0} imm12/Rm
509 bits<14> offset;
510 bits<4> Rn;
511 let Inst{25} = offset{13};
512 let Inst{23} = offset{12};
513 let Inst{19-16} = Rn;
514 let Inst{11-0} = offset{11-0};
515}
Jim Grosbach3e556122010-10-26 22:37:02 +0000516
Evan Cheng0d14fc82008-09-01 01:51:14 +0000517// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000518class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
519 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000520 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
521 opc, asm, "", pattern> {
522 bits<14> addr;
523 bits<4> Rt;
524 let Inst{27-25} = 0b000;
525 let Inst{24} = 1; // P bit
526 let Inst{23} = addr{8}; // U bit
527 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
528 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000529 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000530 let Inst{19-16} = addr{12-9}; // Rn
531 let Inst{15-12} = Rt; // Rt
532 let Inst{11-8} = addr{7-4}; // imm7_4/zero
533 let Inst{7-4} = op;
534 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
535}
Evan Cheng840917b2008-09-01 07:00:14 +0000536
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000537class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
538 IndexMode im, Format f, InstrItinClass itin, string opc,
539 string asm, string cstr, list<dag> pattern>
540 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
541 opc, asm, cstr, pattern> {
542 bits<4> Rt;
543 let Inst{27-25} = 0b000;
544 let Inst{24} = isPre; // P bit
545 let Inst{21} = isPre; // W bit
546 let Inst{20} = op20; // L bit
547 let Inst{15-12} = Rt; // Rt
548 let Inst{7-4} = op;
549}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000550class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
551 IndexMode im, Format f, InstrItinClass itin, string opc,
552 string asm, string cstr, list<dag> pattern>
553 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
554 pattern> {
555 // AM3 store w/ two operands: (GPR, am3offset)
556 bits<14> offset;
557 bits<4> Rt;
558 bits<4> Rn;
559 let Inst{27-25} = 0b000;
560 let Inst{23} = offset{8};
561 let Inst{22} = offset{9};
562 let Inst{19-16} = Rn;
563 let Inst{15-12} = Rt; // Rt
564 let Inst{11-8} = offset{7-4}; // imm7_4/zero
565 let Inst{7-4} = op;
566 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
567}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000568
Evan Cheng840917b2008-09-01 07:00:14 +0000569// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000570class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000571 string opc, string asm, list<dag> pattern>
572 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
573 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000574 bits<14> addr;
575 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000576 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000577 let Inst{24} = 1; // P bit
578 let Inst{23} = addr{8}; // U bit
579 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
580 let Inst{21} = 0; // W bit
581 let Inst{20} = 0; // L bit
582 let Inst{19-16} = addr{12-9}; // Rn
583 let Inst{15-12} = Rt; // Rt
584 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000585 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000586 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000587}
Evan Cheng840917b2008-09-01 07:00:14 +0000588
Evan Cheng840917b2008-09-01 07:00:14 +0000589// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000590class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
591 string opc, string asm, string cstr, list<dag> pattern>
592 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
593 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000594 let Inst{4} = 1;
595 let Inst{5} = 1; // H bit
596 let Inst{6} = 0; // S bit
597 let Inst{7} = 1;
598 let Inst{20} = 0; // L bit
599 let Inst{21} = 1; // W bit
600 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000601 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000602}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000603class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
604 string opc, string asm, string cstr, list<dag> pattern>
605 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
606 opc, asm, cstr, pattern> {
607 let Inst{4} = 1;
608 let Inst{5} = 1; // H bit
609 let Inst{6} = 1; // S bit
610 let Inst{7} = 1;
611 let Inst{20} = 0; // L bit
612 let Inst{21} = 1; // W bit
613 let Inst{24} = 1; // P bit
614 let Inst{27-25} = 0b000;
615}
Evan Cheng840917b2008-09-01 07:00:14 +0000616
Evan Cheng840917b2008-09-01 07:00:14 +0000617// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000618class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
619 string opc, string asm, string cstr, list<dag> pattern>
620 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
621 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000622 let Inst{4} = 1;
623 let Inst{5} = 1; // H bit
624 let Inst{6} = 0; // S bit
625 let Inst{7} = 1;
626 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000627 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000628 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000629 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000630}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000631class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
632 string opc, string asm, string cstr, list<dag> pattern>
633 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
634 opc, asm, cstr, pattern> {
635 let Inst{4} = 1;
636 let Inst{5} = 1; // H bit
637 let Inst{6} = 1; // S bit
638 let Inst{7} = 1;
639 let Inst{20} = 0; // L bit
640 let Inst{21} = 0; // W bit
641 let Inst{24} = 0; // P bit
642 let Inst{27-25} = 0b000;
643}
Evan Cheng840917b2008-09-01 07:00:14 +0000644
Evan Cheng0d14fc82008-09-01 01:51:14 +0000645// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000646class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
647 string asm, string cstr, list<dag> pattern>
648 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
649 bits<4> p;
650 bits<16> regs;
651 bits<4> Rn;
652 let Inst{31-28} = p;
653 let Inst{27-25} = 0b100;
654 let Inst{22} = 0; // S bit
655 let Inst{19-16} = Rn;
656 let Inst{15-0} = regs;
657}
Evan Cheng37f25d92008-08-28 23:39:26 +0000658
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000659// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000660class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
661 string opc, string asm, list<dag> pattern>
662 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
663 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000664 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000665 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000666 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000667}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000668class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
669 string opc, string asm, list<dag> pattern>
670 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
671 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000672 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000673 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000674}
675
676// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000677class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
678 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000679 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
680 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000681 bits<4> Rd;
682 bits<4> Rn;
683 bits<4> Rm;
684 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000685 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000686 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000687 let Inst{19-16} = Rd;
688 let Inst{11-8} = Rm;
689 let Inst{3-0} = Rn;
690}
691// MSW multiple w/ Ra operand
692class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
693 InstrItinClass itin, string opc, string asm, list<dag> pattern>
694 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
695 bits<4> Ra;
696 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000697}
Evan Cheng37f25d92008-08-28 23:39:26 +0000698
Evan Chengeb4f52e2008-11-06 03:35:07 +0000699// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000700class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000701 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000702 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
703 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000704 bits<4> Rn;
705 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000706 let Inst{4} = 0;
707 let Inst{7} = 1;
708 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000709 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000710 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000711 let Inst{11-8} = Rm;
712 let Inst{3-0} = Rn;
713}
714class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
715 InstrItinClass itin, string opc, string asm, list<dag> pattern>
716 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
717 bits<4> Rd;
718 let Inst{19-16} = Rd;
719}
720
721// AMulxyI with Ra operand
722class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
723 InstrItinClass itin, string opc, string asm, list<dag> pattern>
724 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
725 bits<4> Ra;
726 let Inst{15-12} = Ra;
727}
728// SMLAL*
729class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
730 InstrItinClass itin, string opc, string asm, list<dag> pattern>
731 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
732 bits<4> RdLo;
733 bits<4> RdHi;
734 let Inst{19-16} = RdHi;
735 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000736}
737
Evan Cheng97f48c32008-11-06 22:15:19 +0000738// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000739class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
740 string opc, string asm, list<dag> pattern>
741 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
742 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000743 // All AExtI instructions have Rd and Rm register operands.
744 bits<4> Rd;
745 bits<4> Rm;
746 let Inst{15-12} = Rd;
747 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000748 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000749 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000750 let Inst{27-20} = opcod;
751}
752
Evan Cheng8b59db32008-11-07 01:41:35 +0000753// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000754class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
755 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000756 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
757 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000758 bits<4> Rd;
759 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000760 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000761 let Inst{19-16} = 0b1111;
762 let Inst{15-12} = Rd;
763 let Inst{11-8} = 0b1111;
764 let Inst{7-4} = opc7_4;
765 let Inst{3-0} = Rm;
766}
767
768// PKH instructions
769class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
770 string opc, string asm, list<dag> pattern>
771 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
772 opc, asm, "", pattern> {
773 bits<4> Rd;
774 bits<4> Rn;
775 bits<4> Rm;
776 bits<8> sh;
777 let Inst{27-20} = opcod;
778 let Inst{19-16} = Rn;
779 let Inst{15-12} = Rd;
780 let Inst{11-7} = sh{7-3};
781 let Inst{6} = tb;
782 let Inst{5-4} = 0b01;
783 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000784}
785
Evan Cheng37f25d92008-08-28 23:39:26 +0000786//===----------------------------------------------------------------------===//
787
788// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
789class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
790 list<Predicate> Predicates = [IsARM];
791}
792class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
793 list<Predicate> Predicates = [IsARM, HasV5TE];
794}
795class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
796 list<Predicate> Predicates = [IsARM, HasV6];
797}
Evan Cheng13096642008-08-29 06:41:12 +0000798
799//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000800// Thumb Instruction Format Definitions.
801//
802
Evan Cheng446c4282009-07-11 06:43:01 +0000803class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000804 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000805 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000806 let OutOperandList = oops;
807 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000808 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000809 let Pattern = pattern;
810 list<Predicate> Predicates = [IsThumb];
811}
812
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000813// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000814class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
815 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000816
Evan Cheng35d6c412009-08-04 23:47:55 +0000817// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000818class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
819 list<dag> pattern>
820 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
821 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000822
Johnny Chend68e1192009-12-15 17:24:14 +0000823// tBL, tBX 32-bit instructions
824class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000825 dag oops, dag iops, InstrItinClass itin, string asm,
826 list<dag> pattern>
827 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
828 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000829 let Inst{31-27} = opcod1;
830 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000831 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000832}
Evan Cheng13096642008-08-29 06:41:12 +0000833
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +0000834// Move to/from coprocessor instructions
835class T1Cop<dag oops, dag iops, string asm, list<dag> pattern>
836 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, NoItinerary, asm, "", pattern>,
837 Encoding, Requires<[IsThumb, HasV6]> {
838 let Inst{31-28} = 0b1110;
839}
840
Evan Cheng13096642008-08-29 06:41:12 +0000841// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000842class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
843 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000844 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000845
Evan Cheng09c39fc2009-06-23 19:38:13 +0000846// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000847class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000848 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000849 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000850 let OutOperandList = oops;
851 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000852 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000853 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000854 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000855}
856
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000857class T1I<dag oops, dag iops, InstrItinClass itin,
858 string asm, list<dag> pattern>
859 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
860class T1Ix2<dag oops, dag iops, InstrItinClass itin,
861 string asm, list<dag> pattern>
862 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000863
864// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000865class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000866 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000867 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000868 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000869
870// Thumb1 instruction that can either be predicated or set CPSR.
871class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000872 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000873 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000874 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000875 let OutOperandList = !con(oops, (outs s_cc_out:$s));
876 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000877 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000878 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000879 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000880}
881
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000882class T1sI<dag oops, dag iops, InstrItinClass itin,
883 string opc, string asm, list<dag> pattern>
884 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000885
886// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000887class T1sIt<dag oops, dag iops, InstrItinClass itin,
888 string opc, string asm, list<dag> pattern>
889 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000890 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000891
892// Thumb1 instruction that can be predicated.
893class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000894 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000895 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000896 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000897 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000898 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000899 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000900 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000901 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000902}
903
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000904class T1pI<dag oops, dag iops, InstrItinClass itin,
905 string opc, string asm, list<dag> pattern>
906 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000907
908// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000909class T1pIt<dag oops, dag iops, InstrItinClass itin,
910 string opc, string asm, list<dag> pattern>
911 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +0000912 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000913
Bob Wilson01135592010-03-23 17:23:59 +0000914class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000915 InstrItinClass itin, string opc, string asm, list<dag> pattern>
916 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000917
Johnny Chenbbc71b22009-12-16 02:32:54 +0000918class Encoding16 : Encoding {
919 let Inst{31-16} = 0x0000;
920}
921
Johnny Chend68e1192009-12-15 17:24:14 +0000922// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000923class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000924 let Inst{15-10} = opcode;
925}
926
927// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000928class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000929 let Inst{15-14} = 0b00;
930 let Inst{13-9} = opcode;
931}
932
933// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000934class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000935 let Inst{15-10} = 0b010000;
936 let Inst{9-6} = opcode;
937}
938
939// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000940class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000941 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000942 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000943}
944
945// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000946class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000947 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000948 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000949}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000950class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000951
Bill Wendling1fd374e2010-11-30 22:57:21 +0000952// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +0000953// following bits are used for "opA" (see A6.2.4):
Jim Grosbacha79bd0e2010-12-10 20:47:29 +0000954//
Bill Wendling1fd374e2010-11-30 22:57:21 +0000955// 0b0110 => Immediate, 4 bytes
956// 0b1000 => Immediate, 2 bytes
957// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +0000958class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
959 InstrItinClass itin, string opc, string asm,
960 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000961 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000962 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000963 bits<3> Rt;
964 bits<8> addr;
965 let Inst{8-6} = addr{5-3}; // Rm
966 let Inst{5-3} = addr{2-0}; // Rn
967 let Inst{2-0} = Rt;
968}
Bill Wendling40062fb2010-12-01 01:38:08 +0000969class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
970 InstrItinClass itin, string opc, string asm,
971 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000972 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000973 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000974 bits<3> Rt;
975 bits<8> addr;
976 let Inst{10-6} = addr{7-3}; // imm5
977 let Inst{5-3} = addr{2-0}; // Rn
978 let Inst{2-0} = Rt;
979}
980
Johnny Chend68e1192009-12-15 17:24:14 +0000981// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000982class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000983 let Inst{15-12} = 0b1011;
984 let Inst{11-5} = opcode;
985}
986
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000987// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
988class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000989 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000990 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000991 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000992 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000993 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000994 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000995 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000996 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000997}
998
Bill Wendlingda2ae632010-08-31 07:50:46 +0000999// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1000// input operand since by default it's a zero register. It will become an
1001// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001002//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001003// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1004// more consistent.
1005class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001006 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001007 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001008 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersonbdf71442010-12-07 20:50:15 +00001009 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
1010 let Inst{20} = s;
1011
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001012 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001013 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001014 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001015 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001016 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001017}
1018
1019// Special cases
1020class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001021 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001022 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001023 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001024 let OutOperandList = oops;
1025 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001026 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001027 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001028 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001029}
1030
Jim Grosbachd1228742009-12-01 18:10:36 +00001031class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001032 InstrItinClass itin,
1033 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001034 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1035 let OutOperandList = oops;
1036 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001037 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001038 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001039 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001040}
1041
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001042class T2I<dag oops, dag iops, InstrItinClass itin,
1043 string opc, string asm, list<dag> pattern>
1044 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1045class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1046 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001047 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001048class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1049 string opc, string asm, list<dag> pattern>
1050 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1051class T2Iso<dag oops, dag iops, InstrItinClass itin,
1052 string opc, string asm, list<dag> pattern>
1053 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1054class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1055 string opc, string asm, list<dag> pattern>
1056 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001057class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001058 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001059 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1060 pattern> {
Owen Anderson9d63d902010-12-01 19:18:46 +00001061 bits<4> Rt;
1062 bits<4> Rt2;
1063 bits<13> addr;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001064 let Inst{31-25} = 0b1110100;
1065 let Inst{24} = P;
1066 let Inst{23} = addr{8};
1067 let Inst{22} = 1;
1068 let Inst{21} = W;
1069 let Inst{20} = isLoad;
1070 let Inst{19-16} = addr{12-9};
Owen Anderson9d63d902010-12-01 19:18:46 +00001071 let Inst{15-12} = Rt{3-0};
1072 let Inst{11-8} = Rt2{3-0};
Owen Anderson9d63d902010-12-01 19:18:46 +00001073 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001074}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001075
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001076class T2sI<dag oops, dag iops, InstrItinClass itin,
1077 string opc, string asm, list<dag> pattern>
1078 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001079
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001080class T2XI<dag oops, dag iops, InstrItinClass itin,
1081 string asm, list<dag> pattern>
1082 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1083class T2JTI<dag oops, dag iops, InstrItinClass itin,
1084 string asm, list<dag> pattern>
1085 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001086
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00001087// Move to/from coprocessor instructions
1088class T2Cop<dag oops, dag iops, string asm, list<dag> pattern>
1089 : T2XI<oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2, HasV6]> {
1090 let Inst{31-28} = 0b1111;
1091}
1092
Bob Wilson815baeb2010-03-13 01:08:20 +00001093// Two-address instructions
1094class T2XIt<dag oops, dag iops, InstrItinClass itin,
1095 string asm, string cstr, list<dag> pattern>
1096 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001097
Evan Chenge88d5ce2009-07-02 07:28:31 +00001098// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001099class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1100 dag oops, dag iops,
1101 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001102 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001103 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001104 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001105 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001106 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001107 let Pattern = pattern;
1108 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001109 let Inst{31-27} = 0b11111;
1110 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001111 let Inst{24} = signed;
1112 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001113 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001114 let Inst{20} = load;
1115 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001116 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001117 let Inst{10} = pre; // The P bit.
1118 let Inst{8} = 1; // The W bit.
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001119
Owen Anderson6af50f72010-11-30 00:14:31 +00001120 bits<9> addr;
1121 let Inst{7-0} = addr{7-0};
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001122 let Inst{9} = addr{8}; // Sign bit
1123
Owen Anderson6af50f72010-11-30 00:14:31 +00001124 bits<4> Rt;
1125 bits<4> Rn;
1126 let Inst{15-12} = Rt{3-0};
1127 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001128}
1129
David Goodwinc9d138f2009-07-27 19:59:26 +00001130// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1131class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001132 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001133}
1134
1135// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1136class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001137 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001138}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001139
Evan Cheng9cb9e672009-06-27 02:26:13 +00001140// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1141class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001142 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001143}
1144
Evan Cheng13096642008-08-29 06:41:12 +00001145//===----------------------------------------------------------------------===//
1146
Evan Cheng96581d32008-11-11 02:11:05 +00001147//===----------------------------------------------------------------------===//
1148// ARM VFP Instruction templates.
1149//
1150
David Goodwin3ca524e2009-07-10 17:03:29 +00001151// Almost all VFP instructions are predicable.
1152class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001153 IndexMode im, Format f, InstrItinClass itin,
1154 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001155 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001156 bits<4> p;
1157 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001158 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001159 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001160 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001161 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001162 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001163 list<Predicate> Predicates = [HasVFP2];
1164}
1165
1166// Special cases
1167class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001168 IndexMode im, Format f, InstrItinClass itin,
1169 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001170 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001171 bits<4> p;
1172 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001173 let OutOperandList = oops;
1174 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001175 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001176 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001177 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001178 list<Predicate> Predicates = [HasVFP2];
1179}
1180
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001181class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1182 string opc, string asm, list<dag> pattern>
1183 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bill Wendlingcf590262010-12-01 21:54:50 +00001184 opc, asm, "", pattern> {
1185 let PostEncoderMethod = "VFPThumb2PostEncoder";
1186}
David Goodwin3ca524e2009-07-10 17:03:29 +00001187
Evan Chengcd8e66a2008-11-11 21:48:44 +00001188// ARM VFP addrmode5 loads and stores
1189class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001190 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001191 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001192 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001193 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001194 // Instruction operands.
1195 bits<5> Dd;
1196 bits<13> addr;
1197
1198 // Encode instruction operands.
1199 let Inst{23} = addr{8}; // U (add = (U == '1'))
1200 let Inst{22} = Dd{4};
1201 let Inst{19-16} = addr{12-9}; // Rn
1202 let Inst{15-12} = Dd{3-0};
1203 let Inst{7-0} = addr{7-0}; // imm8
1204
Evan Cheng96581d32008-11-11 02:11:05 +00001205 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001206 let Inst{27-24} = opcod1;
1207 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001208 let Inst{11-9} = 0b101;
1209 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001210
Evan Cheng5eda2822011-02-16 00:35:02 +00001211 // Loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001212 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001213}
1214
Evan Chengcd8e66a2008-11-11 21:48:44 +00001215class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001216 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001217 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001218 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001219 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001220 // Instruction operands.
1221 bits<5> Sd;
1222 bits<13> addr;
1223
1224 // Encode instruction operands.
1225 let Inst{23} = addr{8}; // U (add = (U == '1'))
1226 let Inst{22} = Sd{0};
1227 let Inst{19-16} = addr{12-9}; // Rn
1228 let Inst{15-12} = Sd{4-1};
1229 let Inst{7-0} = addr{7-0}; // imm8
1230
Evan Cheng96581d32008-11-11 02:11:05 +00001231 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001232 let Inst{27-24} = opcod1;
1233 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001234 let Inst{11-9} = 0b101;
1235 let Inst{8} = 0; // Single precision
Evan Cheng5eda2822011-02-16 00:35:02 +00001236
1237 // Loads & stores operate on both NEON and VFP pipelines.
1238 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001239}
1240
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001241// VFP Load / store multiple pseudo instructions.
1242class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1243 list<dag> pattern>
1244 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1245 cstr, itin> {
1246 let OutOperandList = oops;
1247 let InOperandList = !con(iops, (ins pred:$p));
1248 let Pattern = pattern;
1249 list<Predicate> Predicates = [HasVFP2];
1250}
1251
Evan Chengcd8e66a2008-11-11 21:48:44 +00001252// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001253class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001254 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001255 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001256 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001257 // Instruction operands.
1258 bits<4> Rn;
1259 bits<13> regs;
1260
1261 // Encode instruction operands.
1262 let Inst{19-16} = Rn;
1263 let Inst{22} = regs{12};
1264 let Inst{15-12} = regs{11-8};
1265 let Inst{7-0} = regs{7-0};
1266
Evan Chengcd8e66a2008-11-11 21:48:44 +00001267 // TODO: Mark the instructions with the appropriate subtarget info.
1268 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001269 let Inst{11-9} = 0b101;
1270 let Inst{8} = 1; // Double precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001271}
1272
Jim Grosbach72db1822010-09-08 00:25:50 +00001273class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001274 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001275 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001276 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001277 // Instruction operands.
1278 bits<4> Rn;
1279 bits<13> regs;
1280
1281 // Encode instruction operands.
1282 let Inst{19-16} = Rn;
1283 let Inst{22} = regs{8};
1284 let Inst{15-12} = regs{12-9};
1285 let Inst{7-0} = regs{7-0};
1286
Evan Chengcd8e66a2008-11-11 21:48:44 +00001287 // TODO: Mark the instructions with the appropriate subtarget info.
1288 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001289 let Inst{11-9} = 0b101;
1290 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001291}
1292
Evan Cheng96581d32008-11-11 02:11:05 +00001293// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001294class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1295 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1296 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001297 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001298 // Instruction operands.
1299 bits<5> Dd;
1300 bits<5> Dm;
1301
1302 // Encode instruction operands.
1303 let Inst{3-0} = Dm{3-0};
1304 let Inst{5} = Dm{4};
1305 let Inst{15-12} = Dd{3-0};
1306 let Inst{22} = Dd{4};
1307
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001308 let Inst{27-23} = opcod1;
1309 let Inst{21-20} = opcod2;
1310 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001311 let Inst{11-9} = 0b101;
1312 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001313 let Inst{7-6} = opcod4;
1314 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001315}
1316
1317// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001318class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001319 dag iops, InstrItinClass itin, string opc, string asm,
1320 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001321 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001322 // Instruction operands.
1323 bits<5> Dd;
1324 bits<5> Dn;
1325 bits<5> Dm;
1326
1327 // Encode instruction operands.
1328 let Inst{3-0} = Dm{3-0};
1329 let Inst{5} = Dm{4};
1330 let Inst{19-16} = Dn{3-0};
1331 let Inst{7} = Dn{4};
1332 let Inst{15-12} = Dd{3-0};
1333 let Inst{22} = Dd{4};
1334
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001335 let Inst{27-23} = opcod1;
1336 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001337 let Inst{11-9} = 0b101;
1338 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001339 let Inst{6} = op6;
1340 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001341}
1342
1343// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001344class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1345 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1346 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001347 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001348 // Instruction operands.
1349 bits<5> Sd;
1350 bits<5> Sm;
1351
1352 // Encode instruction operands.
1353 let Inst{3-0} = Sm{4-1};
1354 let Inst{5} = Sm{0};
1355 let Inst{15-12} = Sd{4-1};
1356 let Inst{22} = Sd{0};
1357
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001358 let Inst{27-23} = opcod1;
1359 let Inst{21-20} = opcod2;
1360 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001361 let Inst{11-9} = 0b101;
1362 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001363 let Inst{7-6} = opcod4;
1364 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001365}
1366
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001367// Single precision unary, if no NEON. Same as ASuI except not available if
1368// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001369class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1370 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1371 string asm, list<dag> pattern>
1372 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1373 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001374 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1375}
1376
Evan Cheng96581d32008-11-11 02:11:05 +00001377// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001378class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1379 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001380 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001381 // Instruction operands.
1382 bits<5> Sd;
1383 bits<5> Sn;
1384 bits<5> Sm;
1385
1386 // Encode instruction operands.
1387 let Inst{3-0} = Sm{4-1};
1388 let Inst{5} = Sm{0};
1389 let Inst{19-16} = Sn{4-1};
1390 let Inst{7} = Sn{0};
1391 let Inst{15-12} = Sd{4-1};
1392 let Inst{22} = Sd{0};
1393
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001394 let Inst{27-23} = opcod1;
1395 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001396 let Inst{11-9} = 0b101;
1397 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001398 let Inst{6} = op6;
1399 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001400}
1401
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001402// Single precision binary, if no NEON. Same as ASbI except not available if
1403// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001404class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001405 dag iops, InstrItinClass itin, string opc, string asm,
1406 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001407 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001408 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001409
1410 // Instruction operands.
1411 bits<5> Sd;
1412 bits<5> Sn;
1413 bits<5> Sm;
1414
1415 // Encode instruction operands.
1416 let Inst{3-0} = Sm{4-1};
1417 let Inst{5} = Sm{0};
1418 let Inst{19-16} = Sn{4-1};
1419 let Inst{7} = Sn{0};
1420 let Inst{15-12} = Sd{4-1};
1421 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001422}
1423
Evan Cheng80a11982008-11-12 06:41:41 +00001424// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001425class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1426 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1427 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001428 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001429 let Inst{27-23} = opcod1;
1430 let Inst{21-20} = opcod2;
1431 let Inst{19-16} = opcod3;
1432 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001433 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001434 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001435}
1436
Johnny Chen811663f2010-02-11 18:47:03 +00001437// VFP conversion between floating-point and fixed-point
1438class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001439 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1440 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001441 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1442 // size (fixed-point number): sx == 0 ? 16 : 32
1443 let Inst{7} = op5; // sx
1444}
1445
David Goodwin338268c2009-08-10 22:17:39 +00001446// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001447class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001448 dag oops, dag iops, InstrItinClass itin,
1449 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001450 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1451 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001452 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1453}
1454
Evan Cheng80a11982008-11-12 06:41:41 +00001455class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001456 InstrItinClass itin,
1457 string opc, string asm, list<dag> pattern>
1458 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001459 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001460 let Inst{11-8} = opcod2;
1461 let Inst{4} = 1;
1462}
1463
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001464class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1465 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1466 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001467
Bob Wilson01135592010-03-23 17:23:59 +00001468class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001469 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1470 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001471
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001472class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1473 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1474 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001475
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001476class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1477 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1478 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001479
Evan Cheng96581d32008-11-11 02:11:05 +00001480//===----------------------------------------------------------------------===//
1481
Bob Wilson5bafff32009-06-22 23:27:02 +00001482//===----------------------------------------------------------------------===//
1483// ARM NEON Instruction templates.
1484//
Evan Cheng13096642008-08-29 06:41:12 +00001485
Johnny Chencaa608e2010-03-20 00:17:00 +00001486class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1487 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1488 list<dag> pattern>
1489 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001490 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001491 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001492 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001493 let Pattern = pattern;
1494 list<Predicate> Predicates = [HasNEON];
1495}
1496
1497// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001498class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1499 InstrItinClass itin, string opc, string asm, string cstr,
1500 list<dag> pattern>
1501 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001502 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001503 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001504 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001505 let Pattern = pattern;
1506 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001507}
1508
Bob Wilsonb07c1712009-10-07 21:53:04 +00001509class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1510 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001511 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001512 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1513 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001514 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001515 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001516 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001517 let Inst{11-8} = op11_8;
1518 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001519
Chris Lattner2ac19022010-11-15 05:19:05 +00001520 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001521
Owen Andersond9aa7d32010-11-02 00:05:05 +00001522 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001523 bits<6> Rn;
1524 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001525
Owen Andersond9aa7d32010-11-02 00:05:05 +00001526 let Inst{22} = Vd{4};
1527 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001528 let Inst{19-16} = Rn{3-0};
1529 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001530}
1531
Owen Andersond138d702010-11-02 20:47:39 +00001532class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1533 dag oops, dag iops, InstrItinClass itin,
1534 string opc, string dt, string asm, string cstr, list<dag> pattern>
1535 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1536 dt, asm, cstr, pattern> {
1537 bits<3> lane;
1538}
1539
Bob Wilson709d5922010-08-25 23:27:42 +00001540class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1541 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1542 itin> {
1543 let OutOperandList = oops;
1544 let InOperandList = !con(iops, (ins pred:$p));
1545 list<Predicate> Predicates = [HasNEON];
1546}
1547
Jim Grosbach7cd27292010-10-06 20:36:55 +00001548class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1549 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001550 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1551 itin> {
1552 let OutOperandList = oops;
1553 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001554 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001555 list<Predicate> Predicates = [HasNEON];
1556}
1557
Johnny Chen785516a2010-03-23 16:43:47 +00001558class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001559 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001560 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1561 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001562 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001563 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001564}
1565
Johnny Chen927b88f2010-03-23 20:40:44 +00001566class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001567 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001568 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001569 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001570 let Inst{31-25} = 0b1111001;
Owen Andersonac00e962010-12-10 22:32:08 +00001571 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Bob Wilson5bafff32009-06-22 23:27:02 +00001572}
1573
1574// NEON "one register and a modified immediate" format.
1575class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1576 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001577 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001578 string opc, string dt, string asm, string cstr,
1579 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001580 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001581 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001583 let Inst{11-8} = op11_8;
1584 let Inst{7} = op7;
1585 let Inst{6} = op6;
1586 let Inst{5} = op5;
1587 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001588
Owen Andersona88ea032010-10-26 17:40:54 +00001589 // Instruction operands.
1590 bits<5> Vd;
1591 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001592
Owen Andersona88ea032010-10-26 17:40:54 +00001593 let Inst{15-12} = Vd{3-0};
1594 let Inst{22} = Vd{4};
1595 let Inst{24} = SIMM{7};
1596 let Inst{18-16} = SIMM{6-4};
1597 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001598}
1599
1600// NEON 2 vector register format.
1601class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1602 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001603 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001604 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001605 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001606 let Inst{24-23} = op24_23;
1607 let Inst{21-20} = op21_20;
1608 let Inst{19-18} = op19_18;
1609 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001610 let Inst{11-7} = op11_7;
1611 let Inst{6} = op6;
1612 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001613
Owen Anderson162875a2010-10-25 18:43:52 +00001614 // Instruction operands.
1615 bits<5> Vd;
1616 bits<5> Vm;
1617
1618 let Inst{15-12} = Vd{3-0};
1619 let Inst{22} = Vd{4};
1620 let Inst{3-0} = Vm{3-0};
1621 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001622}
1623
1624// Same as N2V except it doesn't have a datatype suffix.
1625class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001626 bits<5> op11_7, bit op6, bit op4,
1627 dag oops, dag iops, InstrItinClass itin,
1628 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001629 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001630 let Inst{24-23} = op24_23;
1631 let Inst{21-20} = op21_20;
1632 let Inst{19-18} = op19_18;
1633 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001634 let Inst{11-7} = op11_7;
1635 let Inst{6} = op6;
1636 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001637
Owen Anderson162875a2010-10-25 18:43:52 +00001638 // Instruction operands.
1639 bits<5> Vd;
1640 bits<5> Vm;
1641
1642 let Inst{15-12} = Vd{3-0};
1643 let Inst{22} = Vd{4};
1644 let Inst{3-0} = Vm{3-0};
1645 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001646}
1647
1648// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001649class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001650 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001651 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001652 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001653 let Inst{24} = op24;
1654 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001655 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001656 let Inst{7} = op7;
1657 let Inst{6} = op6;
1658 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001659
Owen Anderson3557d002010-10-26 20:56:57 +00001660 // Instruction operands.
1661 bits<5> Vd;
1662 bits<5> Vm;
1663 bits<6> SIMM;
1664
1665 let Inst{15-12} = Vd{3-0};
1666 let Inst{22} = Vd{4};
1667 let Inst{3-0} = Vm{3-0};
1668 let Inst{5} = Vm{4};
1669 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001670}
1671
Bob Wilson10bc69c2010-03-27 03:56:52 +00001672// NEON 3 vector register format.
1673class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1674 dag oops, dag iops, Format f, InstrItinClass itin,
1675 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001676 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001677 let Inst{24} = op24;
1678 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001679 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001680 let Inst{11-8} = op11_8;
1681 let Inst{6} = op6;
1682 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001683
Owen Andersond451f882010-10-21 20:21:49 +00001684 // Instruction operands.
1685 bits<5> Vd;
1686 bits<5> Vn;
1687 bits<5> Vm;
1688
1689 let Inst{15-12} = Vd{3-0};
1690 let Inst{22} = Vd{4};
1691 let Inst{19-16} = Vn{3-0};
1692 let Inst{7} = Vn{4};
1693 let Inst{3-0} = Vm{3-0};
1694 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001695}
1696
Johnny Chen841e8282010-03-23 21:35:03 +00001697// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001698class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1699 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001700 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001701 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001702 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001703 let Inst{24} = op24;
1704 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001705 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001706 let Inst{11-8} = op11_8;
1707 let Inst{6} = op6;
1708 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001709
Owen Anderson8c71eff2010-10-25 18:28:30 +00001710 // Instruction operands.
1711 bits<5> Vd;
1712 bits<5> Vn;
1713 bits<5> Vm;
1714
1715 let Inst{15-12} = Vd{3-0};
1716 let Inst{22} = Vd{4};
1717 let Inst{19-16} = Vn{3-0};
1718 let Inst{7} = Vn{4};
1719 let Inst{3-0} = Vm{3-0};
1720 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001721}
1722
1723// NEON VMOVs between scalar and core registers.
1724class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001725 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001727 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001728 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001729 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001730 let Inst{11-8} = opcod2;
1731 let Inst{6-5} = opcod3;
1732 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001733
1734 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001735 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001736 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001737 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001738 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001739
Chris Lattner2ac19022010-11-15 05:19:05 +00001740 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001741
Owen Andersond2fbdb72010-10-27 21:28:09 +00001742 bits<5> V;
1743 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001744 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001745 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001746
Owen Andersonf587a9352010-10-27 19:25:54 +00001747 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001748 let Inst{7} = V{4};
1749 let Inst{19-16} = V{3-0};
1750 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001751}
1752class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001753 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001754 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001755 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001756 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001757class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001758 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001759 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001760 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001761 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001762class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001763 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001764 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001765 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001766 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001767
Johnny Chene4614f72010-03-25 17:01:27 +00001768// Vector Duplicate Lane (from scalar to all elements)
1769class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1770 InstrItinClass itin, string opc, string dt, string asm,
1771 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001772 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001773 let Inst{24-23} = 0b11;
1774 let Inst{21-20} = 0b11;
1775 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001776 let Inst{11-7} = 0b11000;
1777 let Inst{6} = op6;
1778 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001779
Owen Andersonf587a9352010-10-27 19:25:54 +00001780 bits<5> Vd;
1781 bits<5> Vm;
1782 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001783
Owen Andersonf587a9352010-10-27 19:25:54 +00001784 let Inst{22} = Vd{4};
1785 let Inst{15-12} = Vd{3-0};
1786 let Inst{5} = Vm{4};
1787 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001788}
1789
David Goodwin42a83f22009-08-04 17:53:06 +00001790// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1791// for single-precision FP.
1792class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1793 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1794}