blob: 7ea438bebd304cfd1e68193a0e0e3d34af350098 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Chris Lattner6274ec42010-10-28 21:37:33 +000028StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
29 return getInstructionName(Opcode);
30}
31
32
Chris Lattnerd3740872010-04-04 05:04:31 +000033void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +000034 // Check for MOVs and print canonical forms, instead.
35 if (MI->getOpcode() == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000036 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000037 const MCOperand &Dst = MI->getOperand(0);
38 const MCOperand &MO1 = MI->getOperand(1);
39 const MCOperand &MO2 = MI->getOperand(2);
40 const MCOperand &MO3 = MI->getOperand(3);
41
42 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000043 printSBitModifierOperand(MI, 6, O);
44 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000045
46 O << '\t' << getRegisterName(Dst.getReg())
47 << ", " << getRegisterName(MO1.getReg());
48
49 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
50 return;
51
52 O << ", ";
53
54 if (MO2.getReg()) {
55 O << getRegisterName(MO2.getReg());
56 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
57 } else {
58 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
59 }
60 return;
61 }
62
63 // A8.6.123 PUSH
64 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
65 MI->getOperand(0).getReg() == ARM::SP) {
66 const MCOperand &MO1 = MI->getOperand(2);
67 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
68 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +000069 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000070 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000071 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000072 return;
73 }
74 }
75
76 // A8.6.122 POP
77 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
78 MI->getOperand(0).getReg() == ARM::SP) {
79 const MCOperand &MO1 = MI->getOperand(2);
80 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
81 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +000082 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000083 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000084 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000085 return;
86 }
87 }
88
89 // A8.6.355 VPUSH
90 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
91 MI->getOperand(0).getReg() == ARM::SP) {
92 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +000093 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +000094 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +000095 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000096 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000097 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000098 return;
99 }
100 }
101
102 // A8.6.354 VPOP
103 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
104 MI->getOperand(0).getReg() == ARM::SP) {
105 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000106 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000107 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000108 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000109 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000110 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000111 return;
112 }
113 }
114
Chris Lattner35c33bd2010-04-04 04:47:45 +0000115 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000116 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000117
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000118void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000119 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000120 const MCOperand &Op = MI->getOperand(OpNo);
121 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000122 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000123 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000124 } else if (Op.isImm()) {
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000125 assert((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000126 O << '#' << Op.getImm();
127 } else {
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000128 assert((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000129 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000130 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000131 }
132}
Chris Lattner61d35c22009-10-19 21:21:39 +0000133
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000134static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000135 const MCAsmInfo *MAI) {
136 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000137 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000138 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000139
Chris Lattner61d35c22009-10-19 21:21:39 +0000140 unsigned Imm = ARM_AM::getSOImmValImm(V);
141 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000142
Chris Lattner61d35c22009-10-19 21:21:39 +0000143 // Print low-level immediate formation info, per
144 // A5.1.3: "Data-processing operands - Immediate".
145 if (Rot) {
146 O << "#" << Imm << ", " << Rot;
147 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000148 if (CommentStream)
149 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000150 } else {
151 O << "#" << Imm;
152 }
153}
154
155
156/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
157/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000158void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
159 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000160 const MCOperand &MO = MI->getOperand(OpNum);
161 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000162 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000163}
Chris Lattner084f87d2009-10-19 21:57:05 +0000164
Chris Lattner017d9472009-10-20 00:40:56 +0000165/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
166/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000167void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
168 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000169 // FIXME: REMOVE this method.
170 abort();
171}
172
173// so_reg is a 4-operand unit corresponding to register forms of the A5.1
174// "Addressing Mode 1 - Data-processing operands" forms. This includes:
175// REG 0 0 - e.g. R5
176// REG REG 0,SH_OPC - e.g. R5, ROR R3
177// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000178void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
179 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000180 const MCOperand &MO1 = MI->getOperand(OpNum);
181 const MCOperand &MO2 = MI->getOperand(OpNum+1);
182 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000183
Chris Lattner017d9472009-10-20 00:40:56 +0000184 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000185
Chris Lattner017d9472009-10-20 00:40:56 +0000186 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000187 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
188 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000189 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000190 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000191 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000192 } else if (ShOpc != ARM_AM::rrx) {
193 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000194 }
195}
Chris Lattner084f87d2009-10-19 21:57:05 +0000196
197
Chris Lattner35c33bd2010-04-04 04:47:45 +0000198void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
199 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000200 const MCOperand &MO1 = MI->getOperand(Op);
201 const MCOperand &MO2 = MI->getOperand(Op+1);
202 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000203
Chris Lattner084f87d2009-10-19 21:57:05 +0000204 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000205 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000206 return;
207 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000208
Chris Lattner084f87d2009-10-19 21:57:05 +0000209 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000210
Chris Lattner084f87d2009-10-19 21:57:05 +0000211 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000212 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000213 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000214 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
215 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000216 O << "]";
217 return;
218 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000219
Chris Lattner084f87d2009-10-19 21:57:05 +0000220 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000221 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
222 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000223
Chris Lattner084f87d2009-10-19 21:57:05 +0000224 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
225 O << ", "
226 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
227 << " #" << ShImm;
228 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000229}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000230
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000231void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000232 unsigned OpNum,
233 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000234 const MCOperand &MO1 = MI->getOperand(OpNum);
235 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000236
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000237 if (!MO1.getReg()) {
238 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000239 O << '#'
240 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
241 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000242 return;
243 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000244
Johnny Chen9e088762010-03-17 17:52:21 +0000245 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
246 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000247
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000248 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
249 O << ", "
250 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
251 << " #" << ShImm;
252}
253
Chris Lattner35c33bd2010-04-04 04:47:45 +0000254void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
255 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000256 const MCOperand &MO1 = MI->getOperand(OpNum);
257 const MCOperand &MO2 = MI->getOperand(OpNum+1);
258 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000259
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000260 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000261
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000262 if (MO2.getReg()) {
263 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
264 << getRegisterName(MO2.getReg()) << ']';
265 return;
266 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000267
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000268 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
269 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000270 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
271 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000272 O << ']';
273}
274
275void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000276 unsigned OpNum,
277 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000278 const MCOperand &MO1 = MI->getOperand(OpNum);
279 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000280
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000281 if (MO1.getReg()) {
282 O << (char)ARM_AM::getAM3Op(MO2.getImm())
283 << getRegisterName(MO1.getReg());
284 return;
285 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000286
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000287 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000288 O << '#'
289 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
290 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000291}
292
Chris Lattnere306d8d2009-10-19 22:09:23 +0000293
294void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000295 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000296 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000297 const MCOperand &MO2 = MI->getOperand(OpNum+1);
298 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000299 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000300 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000301 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000302 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
303 if (Mode == ARM_AM::ia)
304 O << ".w";
305 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000306 printOperand(MI, OpNum, O);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000307 }
308}
309
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000310void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000311 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000312 const char *Modifier) {
313 const MCOperand &MO1 = MI->getOperand(OpNum);
314 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000315
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000316 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000317 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000318 return;
319 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000320
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000321 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000322
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000323 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
324 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000325 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000326 << ImmOffs*4;
327 }
328 O << "]";
329}
330
Chris Lattner35c33bd2010-04-04 04:47:45 +0000331void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
332 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000333 const MCOperand &MO1 = MI->getOperand(OpNum);
334 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000335
Bob Wilson226036e2010-03-20 22:13:40 +0000336 O << "[" << getRegisterName(MO1.getReg());
337 if (MO2.getImm()) {
338 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000339 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000340 }
Bob Wilson226036e2010-03-20 22:13:40 +0000341 O << "]";
342}
343
344void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000345 unsigned OpNum,
346 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000347 const MCOperand &MO = MI->getOperand(OpNum);
348 if (MO.getReg() == 0)
349 O << "!";
350 else
351 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000352}
353
354void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000355 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000356 const char *Modifier) {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000357 // All instructions using addrmodepc are pseudos and should have been
358 // handled explicitly in printInstructionThroughMCStreamer(). If one got
359 // here, it wasn't, so something's wrong.
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000360 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner235e2f62009-10-20 06:22:33 +0000361}
362
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000363void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
364 unsigned OpNum,
365 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000366 const MCOperand &MO = MI->getOperand(OpNum);
367 uint32_t v = ~MO.getImm();
368 int32_t lsb = CountTrailingZeros_32(v);
369 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
370 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
371 O << '#' << lsb << ", #" << width;
372}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000373
Johnny Chen1adc40c2010-08-12 20:46:17 +0000374void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
375 raw_ostream &O) {
376 unsigned val = MI->getOperand(OpNum).getImm();
377 O << ARM_MB::MemBOptToString(val);
378}
379
Bob Wilson22f5dc72010-08-16 18:27:34 +0000380void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000381 raw_ostream &O) {
382 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
383 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
384 switch (Opc) {
385 case ARM_AM::no_shift:
386 return;
387 case ARM_AM::lsl:
388 O << ", lsl #";
389 break;
390 case ARM_AM::asr:
391 O << ", asr #";
392 break;
393 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000394 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000395 }
396 O << ARM_AM::getSORegOffset(ShiftOp);
397}
398
Chris Lattner35c33bd2010-04-04 04:47:45 +0000399void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
400 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000401 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000402 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
403 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000404 O << getRegisterName(MI->getOperand(i).getReg());
405 }
406 O << "}";
407}
Chris Lattner4d152222009-10-19 22:23:04 +0000408
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000409void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
410 raw_ostream &O) {
411 const MCOperand &Op = MI->getOperand(OpNum);
412 if (Op.getImm())
413 O << "be";
414 else
415 O << "le";
416}
417
Chris Lattner35c33bd2010-04-04 04:47:45 +0000418void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
419 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000420 const MCOperand &Op = MI->getOperand(OpNum);
421 unsigned option = Op.getImm();
422 unsigned mode = option & 31;
423 bool changemode = option >> 5 & 1;
424 unsigned AIF = option >> 6 & 7;
425 unsigned imod = option >> 9 & 3;
426 if (imod == 2)
427 O << "ie";
428 else if (imod == 3)
429 O << "id";
430 O << '\t';
431 if (imod > 1) {
432 if (AIF & 4) O << 'a';
433 if (AIF & 2) O << 'i';
434 if (AIF & 1) O << 'f';
435 if (AIF > 0 && changemode) O << ", ";
436 }
437 if (changemode)
438 O << '#' << mode;
439}
440
Chris Lattner35c33bd2010-04-04 04:47:45 +0000441void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
442 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000443 const MCOperand &Op = MI->getOperand(OpNum);
444 unsigned Mask = Op.getImm();
445 if (Mask) {
446 O << '_';
447 if (Mask & 8) O << 'f';
448 if (Mask & 4) O << 's';
449 if (Mask & 2) O << 'x';
450 if (Mask & 1) O << 'c';
451 }
452}
453
Chris Lattner35c33bd2010-04-04 04:47:45 +0000454void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
455 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000456 const MCOperand &Op = MI->getOperand(OpNum);
457 O << '#';
458 if (Op.getImm() < 0)
459 O << '-' << (-Op.getImm() - 1);
460 else
461 O << Op.getImm();
462}
463
Chris Lattner35c33bd2010-04-04 04:47:45 +0000464void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
465 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000466 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
467 if (CC != ARMCC::AL)
468 O << ARMCondCodeToString(CC);
469}
470
Jim Grosbach15d78982010-09-14 22:27:15 +0000471void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000472 unsigned OpNum,
473 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000474 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
475 O << ARMCondCodeToString(CC);
476}
477
Chris Lattner35c33bd2010-04-04 04:47:45 +0000478void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
479 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000480 if (MI->getOperand(OpNum).getReg()) {
481 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
482 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000483 O << 's';
484 }
485}
486
487
Chris Lattner4d152222009-10-19 22:23:04 +0000488
Chris Lattnera70e6442009-10-19 22:33:05 +0000489void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000490 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000491 const char *Modifier) {
492 // FIXME: remove this.
493 abort();
494}
Chris Lattner4d152222009-10-19 22:23:04 +0000495
Chris Lattner35c33bd2010-04-04 04:47:45 +0000496void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
497 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000498 O << MI->getOperand(OpNum).getImm();
499}
500
501
Chris Lattner35c33bd2010-04-04 04:47:45 +0000502void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
503 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000504 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000505}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000506
Chris Lattner35c33bd2010-04-04 04:47:45 +0000507void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
508 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000509 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000510}
Johnny Chen9e088762010-03-17 17:52:21 +0000511
Chris Lattner35c33bd2010-04-04 04:47:45 +0000512void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
513 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000514 // (3 - the number of trailing zeros) is the number of then / else.
515 unsigned Mask = MI->getOperand(OpNum).getImm();
516 unsigned CondBit0 = Mask >> 4 & 1;
517 unsigned NumTZ = CountTrailingZeros_32(Mask);
518 assert(NumTZ <= 3 && "Invalid IT mask!");
519 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
520 bool T = ((Mask >> Pos) & 1) == CondBit0;
521 if (T)
522 O << 't';
523 else
524 O << 'e';
525 }
526}
527
Chris Lattner35c33bd2010-04-04 04:47:45 +0000528void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
529 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000530 const MCOperand &MO1 = MI->getOperand(Op);
531 const MCOperand &MO2 = MI->getOperand(Op+1);
532 O << "[" << getRegisterName(MO1.getReg());
533 O << ", " << getRegisterName(MO2.getReg()) << "]";
534}
535
536void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000537 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000538 unsigned Scale) {
539 const MCOperand &MO1 = MI->getOperand(Op);
540 const MCOperand &MO2 = MI->getOperand(Op+1);
541 const MCOperand &MO3 = MI->getOperand(Op+2);
542
543 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000544 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000545 return;
546 }
547
548 O << "[" << getRegisterName(MO1.getReg());
549 if (MO3.getReg())
550 O << ", " << getRegisterName(MO3.getReg());
551 else if (unsigned ImmOffs = MO2.getImm())
552 O << ", #" << ImmOffs * Scale;
553 O << "]";
554}
555
Chris Lattner35c33bd2010-04-04 04:47:45 +0000556void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
557 raw_ostream &O) {
558 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000559}
560
Chris Lattner35c33bd2010-04-04 04:47:45 +0000561void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
562 raw_ostream &O) {
563 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000564}
565
Chris Lattner35c33bd2010-04-04 04:47:45 +0000566void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
567 raw_ostream &O) {
568 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000569}
570
Chris Lattner35c33bd2010-04-04 04:47:45 +0000571void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
572 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000573 const MCOperand &MO1 = MI->getOperand(Op);
574 const MCOperand &MO2 = MI->getOperand(Op+1);
575 O << "[" << getRegisterName(MO1.getReg());
576 if (unsigned ImmOffs = MO2.getImm())
577 O << ", #" << ImmOffs*4;
578 O << "]";
579}
580
Chris Lattner35c33bd2010-04-04 04:47:45 +0000581void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
582 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000583 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
584 if (MI->getOpcode() == ARM::t2TBH)
585 O << ", lsl #1";
586 O << ']';
587}
588
589// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
590// register with shift forms.
591// REG 0 0 - e.g. R5
592// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000593void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
594 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000595 const MCOperand &MO1 = MI->getOperand(OpNum);
596 const MCOperand &MO2 = MI->getOperand(OpNum+1);
597
598 unsigned Reg = MO1.getReg();
599 O << getRegisterName(Reg);
600
601 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000602 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000603 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
604 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
605 if (ShOpc != ARM_AM::rrx)
606 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000607}
608
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000609void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
610 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000611 const MCOperand &MO1 = MI->getOperand(OpNum);
612 const MCOperand &MO2 = MI->getOperand(OpNum+1);
613
Jim Grosbach3e556122010-10-26 22:37:02 +0000614 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
615 printOperand(MI, OpNum, O);
616 return;
617 }
618
Johnny Chen9e088762010-03-17 17:52:21 +0000619 O << "[" << getRegisterName(MO1.getReg());
620
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000621 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000622 bool isSub = OffImm < 0;
623 // Special value for #-0. All others are normal.
624 if (OffImm == INT32_MIN)
625 OffImm = 0;
626 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000627 O << ", #-" << -OffImm;
628 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000629 O << ", #" << OffImm;
630 O << "]";
631}
632
633void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000634 unsigned OpNum,
635 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000636 const MCOperand &MO1 = MI->getOperand(OpNum);
637 const MCOperand &MO2 = MI->getOperand(OpNum+1);
638
639 O << "[" << getRegisterName(MO1.getReg());
640
641 int32_t OffImm = (int32_t)MO2.getImm();
642 // Don't print +0.
643 if (OffImm < 0)
644 O << ", #-" << -OffImm;
645 else if (OffImm > 0)
646 O << ", #" << OffImm;
647 O << "]";
648}
649
650void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000651 unsigned OpNum,
652 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000653 const MCOperand &MO1 = MI->getOperand(OpNum);
654 const MCOperand &MO2 = MI->getOperand(OpNum+1);
655
656 O << "[" << getRegisterName(MO1.getReg());
657
658 int32_t OffImm = (int32_t)MO2.getImm() / 4;
659 // Don't print +0.
660 if (OffImm < 0)
661 O << ", #-" << -OffImm * 4;
662 else if (OffImm > 0)
663 O << ", #" << OffImm * 4;
664 O << "]";
665}
666
667void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000668 unsigned OpNum,
669 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000670 const MCOperand &MO1 = MI->getOperand(OpNum);
671 int32_t OffImm = (int32_t)MO1.getImm();
672 // Don't print +0.
673 if (OffImm < 0)
674 O << "#-" << -OffImm;
675 else if (OffImm > 0)
676 O << "#" << OffImm;
677}
678
679void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000680 unsigned OpNum,
681 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000682 const MCOperand &MO1 = MI->getOperand(OpNum);
683 int32_t OffImm = (int32_t)MO1.getImm() / 4;
684 // Don't print +0.
685 if (OffImm < 0)
686 O << "#-" << -OffImm * 4;
687 else if (OffImm > 0)
688 O << "#" << OffImm * 4;
689}
690
691void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000692 unsigned OpNum,
693 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000694 const MCOperand &MO1 = MI->getOperand(OpNum);
695 const MCOperand &MO2 = MI->getOperand(OpNum+1);
696 const MCOperand &MO3 = MI->getOperand(OpNum+2);
697
698 O << "[" << getRegisterName(MO1.getReg());
699
700 assert(MO2.getReg() && "Invalid so_reg load / store address!");
701 O << ", " << getRegisterName(MO2.getReg());
702
703 unsigned ShAmt = MO3.getImm();
704 if (ShAmt) {
705 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
706 O << ", lsl #" << ShAmt;
707 }
708 O << "]";
709}
710
Chris Lattner35c33bd2010-04-04 04:47:45 +0000711void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
712 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000713 O << '#' << (float)MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000714}
715
Chris Lattner35c33bd2010-04-04 04:47:45 +0000716void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
717 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000718 O << '#' << MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000719}
720
Bob Wilson1a913ed2010-06-11 21:34:50 +0000721void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
722 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000723 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
724 unsigned EltBits;
725 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000726 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000727}