blob: e673fe71e8485b39e4ad3442abcfe6609af8c7b8 [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
Owen Anderson152d4a42011-07-21 23:38:37 +000028def DPSoRegRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Owen Anderson152d4a42011-07-21 23:38:37 +000071def DPSoRegImmFrm : Format<42>;
Johnny Chencaa608e2010-03-20 00:17:00 +000072
Evan Cheng34a0fa32009-07-08 01:46:35 +000073// Misc flags.
74
Bill Wendling43f7b2d2010-12-01 02:42:55 +000075// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000076// UnaryDP - Indicates this is a unary data processing instruction, i.e.
77// it doesn't have a Rn operand.
78class UnaryDP { bit isUnaryDataProc = 1; }
79
80// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
81// a 16-bit Thumb instruction if certain conditions are met.
82class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000083
Evan Cheng37f25d92008-08-28 23:39:26 +000084//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000085// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000086//
87
Jim Grosbachff12a8b2011-01-18 19:59:19 +000088// FIXME: Once the JIT is MC-ized, these can go away.
Evan Cheng055b0312009-06-29 07:51:04 +000089// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000090class AddrMode<bits<5> val> {
91 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000092}
Bill Wendlingda2ae632010-08-31 07:50:46 +000093def AddrModeNone : AddrMode<0>;
94def AddrMode1 : AddrMode<1>;
95def AddrMode2 : AddrMode<2>;
96def AddrMode3 : AddrMode<3>;
97def AddrMode4 : AddrMode<4>;
98def AddrMode5 : AddrMode<5>;
99def AddrMode6 : AddrMode<6>;
100def AddrModeT1_1 : AddrMode<7>;
101def AddrModeT1_2 : AddrMode<8>;
102def AddrModeT1_4 : AddrMode<9>;
103def AddrModeT1_s : AddrMode<10>;
104def AddrModeT2_i12 : AddrMode<11>;
105def AddrModeT2_i8 : AddrMode<12>;
106def AddrModeT2_so : AddrMode<13>;
107def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000108def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000109def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000110
Evan Cheng055b0312009-06-29 07:51:04 +0000111// Load / store index mode.
112class IndexMode<bits<2> val> {
113 bits<2> Value = val;
114}
115def IndexModeNone : IndexMode<0>;
116def IndexModePre : IndexMode<1>;
117def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000118def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000119
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000120// Instruction execution domain.
Evan Cheng6557bce2011-02-22 19:53:14 +0000121class Domain<bits<3> val> {
122 bits<3> Value = val;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000123}
124def GenericDomain : Domain<0>;
125def VFPDomain : Domain<1>; // Instructions in VFP domain only
126def NeonDomain : Domain<2>; // Instructions in Neon domain only
127def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
Evan Cheng2b943562011-02-23 02:35:33 +0000128def VFPNeonA8Domain : Domain<5>; // Instructions in VFP & Neon under A8
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000129
Evan Cheng055b0312009-06-29 07:51:04 +0000130//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000131// ARM special operands.
132//
133
Daniel Dunbar8462b302010-08-11 06:36:53 +0000134def CondCodeOperand : AsmOperandClass {
135 let Name = "CondCode";
136 let SuperClasses = [];
137}
138
Jim Grosbachd67641b2010-12-06 18:21:12 +0000139def CCOutOperand : AsmOperandClass {
140 let Name = "CCOut";
141 let SuperClasses = [];
142}
143
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000144def MemBarrierOptOperand : AsmOperandClass {
145 let Name = "MemBarrierOpt";
146 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000147 let ParserMethod = "tryParseMemBarrierOptOperand";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000148}
149
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000150def ProcIFlagsOperand : AsmOperandClass {
151 let Name = "ProcIFlags";
152 let SuperClasses = [];
153 let ParserMethod = "tryParseProcIFlagsOperand";
154}
155
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000156def MSRMaskOperand : AsmOperandClass {
157 let Name = "MSRMask";
158 let SuperClasses = [];
159 let ParserMethod = "tryParseMSRMaskOperand";
160}
161
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000162// ARM imod and iflag operands, used only by the CPS instruction.
163def imod_op : Operand<i32> {
164 let PrintMethod = "printCPSIMod";
165}
166
167def iflags_op : Operand<i32> {
168 let PrintMethod = "printCPSIFlag";
169 let ParserMatchClass = ProcIFlagsOperand;
170}
171
Evan Cheng446c4282009-07-11 06:43:01 +0000172// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
173// register whose default is 0 (no register).
174def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
175 (ops (i32 14), (i32 zero_reg))> {
176 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000177 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000178}
179
180// Conditional code result for instructions whose 's' bit is set, e.g. subs.
181def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000182 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000183 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000184 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000185}
186
187// Same as cc_out except it defaults to setting CPSR.
188def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000189 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000190 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000191 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000192}
193
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000194// ARM special operands for disassembly only.
195//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000196def setend_op : Operand<i32> {
197 let PrintMethod = "printSetendOperand";
198}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000199
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000200def msr_mask : Operand<i32> {
201 let PrintMethod = "printMSRMaskOperand";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000202 let ParserMatchClass = MSRMaskOperand;
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000203}
204
Bill Wendling3116dce2011-03-07 23:38:41 +0000205// Shift Right Immediate - A shift right immediate is encoded differently from
206// other shift immediates. The imm6 field is encoded like so:
Bill Wendlinga656b632011-03-01 01:00:59 +0000207//
Bill Wendling3116dce2011-03-07 23:38:41 +0000208// Offset Encoding
209// 8 imm6<5:3> = '001', 8 - <imm> is encoded in imm6<2:0>
210// 16 imm6<5:4> = '01', 16 - <imm> is encoded in imm6<3:0>
211// 32 imm6<5> = '1', 32 - <imm> is encoded in imm6<4:0>
212// 64 64 - <imm> is encoded in imm6<5:0>
213def shr_imm8 : Operand<i32> {
214 let EncoderMethod = "getShiftRight8Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000215}
Bill Wendling3116dce2011-03-07 23:38:41 +0000216def shr_imm16 : Operand<i32> {
217 let EncoderMethod = "getShiftRight16Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000218}
Bill Wendling3116dce2011-03-07 23:38:41 +0000219def shr_imm32 : Operand<i32> {
220 let EncoderMethod = "getShiftRight32Imm";
221}
222def shr_imm64 : Operand<i32> {
223 let EncoderMethod = "getShiftRight64Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000224}
225
Evan Cheng446c4282009-07-11 06:43:01 +0000226//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000227// ARM Instruction templates.
228//
229
Owen Anderson16884412011-07-13 23:22:26 +0000230class InstTemplate<AddrMode am, int sz, IndexMode im,
Johnny Chend68e1192009-12-15 17:24:14 +0000231 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000232 : Instruction {
233 let Namespace = "ARM";
234
Evan Cheng37f25d92008-08-28 23:39:26 +0000235 AddrMode AM = am;
Owen Anderson16884412011-07-13 23:22:26 +0000236 int Size = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000237 IndexMode IM = im;
238 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000239 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000240 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000241 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000242 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000243 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000244
Chris Lattner150d20e2010-10-31 19:22:57 +0000245 // If this is a pseudo instruction, mark it isCodeGenOnly.
246 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000247
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000248 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000249 let TSFlags{4-0} = AM.Value;
Owen Anderson16884412011-07-13 23:22:26 +0000250 let TSFlags{6-5} = IndexModeBits;
251 let TSFlags{12-7} = Form;
252 let TSFlags{13} = isUnaryDataProc;
253 let TSFlags{14} = canXformTo16Bit;
254 let TSFlags{17-15} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000255
Evan Cheng37f25d92008-08-28 23:39:26 +0000256 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000257 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000258}
259
Johnny Chend68e1192009-12-15 17:24:14 +0000260class Encoding {
261 field bits<32> Inst;
262}
263
Owen Anderson16884412011-07-13 23:22:26 +0000264class InstARM<AddrMode am, int sz, IndexMode im,
Johnny Chend68e1192009-12-15 17:24:14 +0000265 Format f, Domain d, string cstr, InstrItinClass itin>
Owen Andersonf1a00902011-07-19 21:06:00 +0000266 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding {
267 let DecoderNamespace = "ARM";
268}
Johnny Chend68e1192009-12-15 17:24:14 +0000269
270// This Encoding-less class is used by Thumb1 to specify the encoding bits later
271// on by adding flavors to specific instructions.
Owen Anderson16884412011-07-13 23:22:26 +0000272class InstThumb<AddrMode am, int sz, IndexMode im,
Johnny Chend68e1192009-12-15 17:24:14 +0000273 Format f, Domain d, string cstr, InstrItinClass itin>
Owen Andersonf1a00902011-07-19 21:06:00 +0000274 : InstTemplate<am, sz, im, f, d, cstr, itin> {
275 let DecoderNamespace = "Thumb";
276}
Johnny Chend68e1192009-12-15 17:24:14 +0000277
Jim Grosbach99594eb2010-11-18 01:38:26 +0000278class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000279 : InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo,
Jim Grosbachd1689ae2011-07-06 21:35:46 +0000280 GenericDomain, "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000281 let OutOperandList = oops;
282 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000283 let Pattern = pattern;
Jim Grosbacha768c3d2011-03-10 19:06:39 +0000284 let isCodeGenOnly = 1;
Jim Grosbachd1689ae2011-07-06 21:35:46 +0000285 let isPseudo = 1;
Evan Cheng37f25d92008-08-28 23:39:26 +0000286}
287
Jim Grosbach53694262010-11-18 01:15:56 +0000288// PseudoInst that's ARM-mode only.
Owen Anderson16884412011-07-13 23:22:26 +0000289class ARMPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000290 list<dag> pattern>
291 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson16884412011-07-13 23:22:26 +0000292 let Size = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000293 list<Predicate> Predicates = [IsARM];
294}
295
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000296// PseudoInst that's Thumb-mode only.
Owen Anderson16884412011-07-13 23:22:26 +0000297class tPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000298 list<dag> pattern>
299 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson16884412011-07-13 23:22:26 +0000300 let Size = sz;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000301 list<Predicate> Predicates = [IsThumb];
302}
Jim Grosbach53694262010-11-18 01:15:56 +0000303
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000304// PseudoInst that's Thumb2-mode only.
Owen Anderson16884412011-07-13 23:22:26 +0000305class t2PseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000306 list<dag> pattern>
307 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson16884412011-07-13 23:22:26 +0000308 let Size = sz;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000309 list<Predicate> Predicates = [IsThumb2];
310}
Jim Grosbach53e3fc42011-07-08 17:40:42 +0000311
Owen Anderson16884412011-07-13 23:22:26 +0000312class ARMPseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach53e3fc42011-07-08 17:40:42 +0000313 InstrItinClass itin, list<dag> pattern,
314 dag Result>
315 : ARMPseudoInst<oops, iops, sz, itin, pattern>,
316 PseudoInstExpansion<Result>;
317
Owen Anderson16884412011-07-13 23:22:26 +0000318class tPseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach53e3fc42011-07-08 17:40:42 +0000319 InstrItinClass itin, list<dag> pattern,
320 dag Result>
321 : tPseudoInst<oops, iops, sz, itin, pattern>,
322 PseudoInstExpansion<Result>;
323
Owen Anderson16884412011-07-13 23:22:26 +0000324class t2PseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach53e3fc42011-07-08 17:40:42 +0000325 InstrItinClass itin, list<dag> pattern,
326 dag Result>
327 : t2PseudoInst<oops, iops, sz, itin, pattern>,
328 PseudoInstExpansion<Result>;
329
Evan Cheng37f25d92008-08-28 23:39:26 +0000330// Almost all ARM instructions are predicable.
Owen Anderson16884412011-07-13 23:22:26 +0000331class I<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson01135592010-03-23 17:23:59 +0000332 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000333 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000334 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000335 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000336 bits<4> p;
337 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000338 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000339 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000340 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000341 let Pattern = pattern;
342 list<Predicate> Predicates = [IsARM];
343}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000344
Jim Grosbachf6b28622009-12-14 18:31:20 +0000345// A few are not predicable
Owen Anderson16884412011-07-13 23:22:26 +0000346class InoP<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson01135592010-03-23 17:23:59 +0000347 IndexMode im, Format f, InstrItinClass itin,
348 string opc, string asm, string cstr,
349 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000350 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
351 let OutOperandList = oops;
352 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000353 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000354 let Pattern = pattern;
355 let isPredicable = 0;
356 list<Predicate> Predicates = [IsARM];
357}
Evan Cheng37f25d92008-08-28 23:39:26 +0000358
Bill Wendling4822bce2010-08-30 01:47:35 +0000359// Same as I except it can optionally modify CPSR. Note it's modeled as an input
360// operand since by default it's a zero register. It will become an implicit def
361// once it's "flipped".
Owen Anderson16884412011-07-13 23:22:26 +0000362class sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000363 IndexMode im, Format f, InstrItinClass itin,
364 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000365 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000366 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000367 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000368 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000369 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000370 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000371
Evan Cheng37f25d92008-08-28 23:39:26 +0000372 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000373 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000374 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000375 let Pattern = pattern;
376 list<Predicate> Predicates = [IsARM];
377}
378
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000379// Special cases
Owen Anderson16884412011-07-13 23:22:26 +0000380class XI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000381 IndexMode im, Format f, InstrItinClass itin,
382 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000383 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000384 let OutOperandList = oops;
385 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000386 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000387 let Pattern = pattern;
388 list<Predicate> Predicates = [IsARM];
389}
390
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000391class AI<dag oops, dag iops, Format f, InstrItinClass itin,
392 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000393 : I<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000394 opc, asm, "", pattern>;
395class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
396 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000397 : sI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000398 opc, asm, "", pattern>;
399class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000400 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000401 : XI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000402 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000403class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000404 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000405 : InoP<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000406 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000407
408// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
410 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000411 : I<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000412 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000413 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000414}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
416 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000417 : XI<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000419 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000420}
Evan Cheng3aac7882008-09-01 08:25:56 +0000421
422// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000423class JTI<dag oops, dag iops, InstrItinClass itin,
424 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000425 : XI<oops, iops, AddrModeNone, 0, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000426 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000427
Jim Grosbach5278eb82009-12-11 01:42:04 +0000428// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000429class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
430 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000431 : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin,
Jim Grosbach5278eb82009-12-11 01:42:04 +0000432 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000433 bits<4> Rt;
434 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000435 let Inst{27-23} = 0b00011;
436 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000437 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000438 let Inst{19-16} = Rn;
439 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000440 let Inst{11-0} = 0b111110011111;
441}
442class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
443 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000444 : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin,
Jim Grosbach5278eb82009-12-11 01:42:04 +0000445 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000446 bits<4> Rd;
447 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000448 bits<4> addr;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000449 let Inst{27-23} = 0b00011;
450 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000451 let Inst{20} = 0;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000452 let Inst{19-16} = addr;
Jim Grosbach86875a22010-10-29 19:58:57 +0000453 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000454 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000455 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000456}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000457class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
458 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
459 bits<4> Rt;
460 bits<4> Rt2;
461 bits<4> Rn;
462 let Inst{27-23} = 0b00010;
463 let Inst{22} = b;
464 let Inst{21-20} = 0b00;
465 let Inst{19-16} = Rn;
466 let Inst{15-12} = Rt;
467 let Inst{11-4} = 0b00001001;
468 let Inst{3-0} = Rt2;
469}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000470
Evan Cheng0d14fc82008-09-01 01:51:14 +0000471// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000472class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
473 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000474 : I<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000475 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000476 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000477 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000478}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000479class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
480 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000481 : sI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000482 opc, asm, "", pattern> {
483 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000484 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000485}
486class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000487 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000488 : XI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000489 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000490 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000491 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000492}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000493
Evan Cheng93912732008-09-01 01:27:33 +0000494// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000495
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000496// LDR/LDRB/STR/STRB/...
497class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000498 Format f, InstrItinClass itin, string opc, string asm,
499 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000500 : I<oops, iops, am, 4, IndexModeNone, f, itin, opc, asm,
Jim Grosbach3e556122010-10-26 22:37:02 +0000501 "", pattern> {
502 let Inst{27-25} = op;
503 let Inst{24} = 1; // 24 == P
504 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000505 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000506 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000507 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000508}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000509// Indexed load/stores
510class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000511 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000512 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000513 : I<oops, iops, AddrMode2, 4, im, f, itin,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000514 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000515 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000516 let Inst{27-26} = 0b01;
517 let Inst{24} = isPre; // P bit
518 let Inst{22} = isByte; // B bit
519 let Inst{21} = isPre; // W bit
520 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000521 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000522}
Jim Grosbach953557f42010-11-19 21:35:06 +0000523class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
524 IndexMode im, Format f, InstrItinClass itin, string opc,
525 string asm, string cstr, list<dag> pattern>
526 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
527 pattern> {
528 // AM2 store w/ two operands: (GPR, am2offset)
529 // {13} 1 == Rm, 0 == imm12
530 // {12} isAdd
531 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +0000532 bits<14> offset;
533 bits<4> Rn;
534 let Inst{25} = offset{13};
535 let Inst{23} = offset{12};
536 let Inst{19-16} = Rn;
537 let Inst{11-0} = offset{11-0};
Jim Grosbach953557f42010-11-19 21:35:06 +0000538}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000539// FIXME: Merge with the above class when addrmode2 gets used for STR, STRB
540// but for now use this class for STRT and STRBT.
541class AI2stridxT<bit isByte, bit isPre, dag oops, dag iops,
542 IndexMode im, Format f, InstrItinClass itin, string opc,
543 string asm, string cstr, list<dag> pattern>
544 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
545 pattern> {
546 // AM2 store w/ two operands: (GPR, am2offset)
547 // {17-14} Rn
548 // {13} 1 == Rm, 0 == imm12
549 // {12} isAdd
550 // {11-0} imm12/Rm
551 bits<18> addr;
552 let Inst{25} = addr{13};
553 let Inst{23} = addr{12};
554 let Inst{19-16} = addr{17-14};
555 let Inst{11-0} = addr{11-0};
556}
Jim Grosbach3e556122010-10-26 22:37:02 +0000557
Evan Cheng0d14fc82008-09-01 01:51:14 +0000558// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000559class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
560 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000561 : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin,
Jim Grosbach160f8f02010-11-18 00:46:58 +0000562 opc, asm, "", pattern> {
563 bits<14> addr;
564 bits<4> Rt;
565 let Inst{27-25} = 0b000;
566 let Inst{24} = 1; // P bit
567 let Inst{23} = addr{8}; // U bit
568 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
569 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000570 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000571 let Inst{19-16} = addr{12-9}; // Rn
572 let Inst{15-12} = Rt; // Rt
573 let Inst{11-8} = addr{7-4}; // imm7_4/zero
574 let Inst{7-4} = op;
575 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
576}
Evan Cheng840917b2008-09-01 07:00:14 +0000577
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000578class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
579 IndexMode im, Format f, InstrItinClass itin, string opc,
580 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000581 : I<oops, iops, AddrMode3, 4, im, f, itin,
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000582 opc, asm, cstr, pattern> {
583 bits<4> Rt;
584 let Inst{27-25} = 0b000;
585 let Inst{24} = isPre; // P bit
586 let Inst{21} = isPre; // W bit
587 let Inst{20} = op20; // L bit
588 let Inst{15-12} = Rt; // Rt
589 let Inst{7-4} = op;
590}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000591
592// FIXME: Merge with the above class when addrmode2 gets used for LDR, LDRB
593// but for now use this class for LDRSBT, LDRHT, LDSHT.
594class AI3ldstidxT<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
595 IndexMode im, Format f, InstrItinClass itin, string opc,
596 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000597 : I<oops, iops, AddrMode3, 4, im, f, itin,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000598 opc, asm, cstr, pattern> {
599 // {13} 1 == imm8, 0 == Rm
600 // {12-9} Rn
601 // {8} isAdd
602 // {7-4} imm7_4/zero
603 // {3-0} imm3_0/Rm
604 bits<14> addr;
605 bits<4> Rt;
606 let Inst{27-25} = 0b000;
607 let Inst{24} = isPre; // P bit
608 let Inst{23} = addr{8}; // U bit
609 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
610 let Inst{20} = op20; // L bit
611 let Inst{19-16} = addr{12-9}; // Rn
612 let Inst{15-12} = Rt; // Rt
613 let Inst{11-8} = addr{7-4}; // imm7_4/zero
614 let Inst{7-4} = op;
615 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
616 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode3";
617}
618
Jim Grosbach2dc77682010-11-29 18:37:44 +0000619class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
620 IndexMode im, Format f, InstrItinClass itin, string opc,
621 string asm, string cstr, list<dag> pattern>
622 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
623 pattern> {
624 // AM3 store w/ two operands: (GPR, am3offset)
625 bits<14> offset;
626 bits<4> Rt;
627 bits<4> Rn;
628 let Inst{27-25} = 0b000;
629 let Inst{23} = offset{8};
630 let Inst{22} = offset{9};
631 let Inst{19-16} = Rn;
632 let Inst{15-12} = Rt; // Rt
633 let Inst{11-8} = offset{7-4}; // imm7_4/zero
634 let Inst{7-4} = op;
635 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
636}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000637
Evan Cheng840917b2008-09-01 07:00:14 +0000638// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000639class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000640 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000641 : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000642 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000643 bits<14> addr;
644 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000645 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000646 let Inst{24} = 1; // P bit
647 let Inst{23} = addr{8}; // U bit
648 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
649 let Inst{21} = 0; // W bit
650 let Inst{20} = 0; // L bit
651 let Inst{19-16} = addr{12-9}; // Rn
652 let Inst{15-12} = Rt; // Rt
653 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000654 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000655 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000656}
Evan Cheng840917b2008-09-01 07:00:14 +0000657
Evan Cheng840917b2008-09-01 07:00:14 +0000658// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000659class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
660 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000661 : I<oops, iops, AddrMode3, 4, IndexModePre, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000662 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000663 let Inst{4} = 1;
664 let Inst{5} = 1; // H bit
665 let Inst{6} = 0; // S bit
666 let Inst{7} = 1;
667 let Inst{20} = 0; // L bit
668 let Inst{21} = 1; // W bit
669 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000670 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000671}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000672class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
673 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000674 : I<oops, iops, AddrMode3, 4, IndexModePre, f, itin,
Johnny Chen39a4bb32010-02-18 22:31:18 +0000675 opc, asm, cstr, pattern> {
676 let Inst{4} = 1;
677 let Inst{5} = 1; // H bit
678 let Inst{6} = 1; // S bit
679 let Inst{7} = 1;
680 let Inst{20} = 0; // L bit
681 let Inst{21} = 1; // W bit
682 let Inst{24} = 1; // P bit
683 let Inst{27-25} = 0b000;
684}
Evan Cheng840917b2008-09-01 07:00:14 +0000685
Evan Cheng840917b2008-09-01 07:00:14 +0000686// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000687class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
688 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000689 : I<oops, iops, AddrMode3, 4, IndexModePost, f, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000690 opc, asm, cstr,pattern> {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000691 // {13} 1 == imm8, 0 == Rm
692 // {12-9} Rn
693 // {8} isAdd
694 // {7-4} imm7_4/zero
695 // {3-0} imm3_0/Rm
696 bits<14> addr;
697 bits<4> Rt;
698 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000699 let Inst{4} = 1;
700 let Inst{5} = 1; // H bit
701 let Inst{6} = 0; // S bit
702 let Inst{7} = 1;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000703 let Inst{11-8} = addr{7-4}; // imm7_4/zero
704 let Inst{15-12} = Rt; // Rt
705 let Inst{19-16} = addr{12-9}; // Rn
Evan Cheng840917b2008-09-01 07:00:14 +0000706 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000707 let Inst{21} = 0; // W bit
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000708 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
709 let Inst{23} = addr{8}; // U bit
Evan Cheng840917b2008-09-01 07:00:14 +0000710 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000711 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000712}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000713class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
714 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000715 : I<oops, iops, AddrMode3, 4, IndexModePost, f, itin,
Johnny Chen39a4bb32010-02-18 22:31:18 +0000716 opc, asm, cstr, pattern> {
717 let Inst{4} = 1;
718 let Inst{5} = 1; // H bit
719 let Inst{6} = 1; // S bit
720 let Inst{7} = 1;
721 let Inst{20} = 0; // L bit
722 let Inst{21} = 0; // W bit
723 let Inst{24} = 0; // P bit
724 let Inst{27-25} = 0b000;
725}
Evan Cheng840917b2008-09-01 07:00:14 +0000726
Evan Cheng0d14fc82008-09-01 01:51:14 +0000727// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000728class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
729 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000730 : XI<oops, iops, AddrMode4, 4, im, f, itin, asm, cstr, pattern> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000731 bits<4> p;
732 bits<16> regs;
733 bits<4> Rn;
734 let Inst{31-28} = p;
735 let Inst{27-25} = 0b100;
736 let Inst{22} = 0; // S bit
737 let Inst{19-16} = Rn;
738 let Inst{15-0} = regs;
739}
Evan Cheng37f25d92008-08-28 23:39:26 +0000740
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000741// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000742class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
743 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000744 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000745 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000746 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000747 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000748 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000749}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000750class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
751 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000752 : sI<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000753 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000754 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000755 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000756}
757
758// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000759class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
760 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000761 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000762 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000763 bits<4> Rd;
764 bits<4> Rn;
765 bits<4> Rm;
766 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000767 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000768 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000769 let Inst{19-16} = Rd;
770 let Inst{11-8} = Rm;
771 let Inst{3-0} = Rn;
772}
773// MSW multiple w/ Ra operand
774class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
775 InstrItinClass itin, string opc, string asm, list<dag> pattern>
776 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
777 bits<4> Ra;
778 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000779}
Evan Cheng37f25d92008-08-28 23:39:26 +0000780
Evan Chengeb4f52e2008-11-06 03:35:07 +0000781// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000782class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000783 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000784 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000785 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000786 bits<4> Rn;
787 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000788 let Inst{4} = 0;
789 let Inst{7} = 1;
790 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000791 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000792 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000793 let Inst{11-8} = Rm;
794 let Inst{3-0} = Rn;
795}
796class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
797 InstrItinClass itin, string opc, string asm, list<dag> pattern>
798 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
799 bits<4> Rd;
800 let Inst{19-16} = Rd;
801}
802
803// AMulxyI with Ra operand
804class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
805 InstrItinClass itin, string opc, string asm, list<dag> pattern>
806 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
807 bits<4> Ra;
808 let Inst{15-12} = Ra;
809}
810// SMLAL*
811class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
812 InstrItinClass itin, string opc, string asm, list<dag> pattern>
813 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
814 bits<4> RdLo;
815 bits<4> RdHi;
816 let Inst{19-16} = RdHi;
817 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000818}
819
Evan Cheng97f48c32008-11-06 22:15:19 +0000820// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000821class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
822 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000823 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ExtFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000824 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000825 // All AExtI instructions have Rd and Rm register operands.
826 bits<4> Rd;
827 bits<4> Rm;
828 let Inst{15-12} = Rd;
829 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000830 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000831 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000832 let Inst{27-20} = opcod;
833}
834
Evan Cheng8b59db32008-11-07 01:41:35 +0000835// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000836class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
837 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000838 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000839 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000840 bits<4> Rd;
841 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000842 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000843 let Inst{19-16} = 0b1111;
844 let Inst{15-12} = Rd;
845 let Inst{11-8} = 0b1111;
846 let Inst{7-4} = opc7_4;
847 let Inst{3-0} = Rm;
848}
849
850// PKH instructions
Jim Grosbachf6c05252011-07-21 17:23:04 +0000851def PKHLSLAsmOperand : AsmOperandClass {
852 let Name = "PKHLSLImm";
853 let ParserMethod = "parsePKHLSLImm";
854}
Jim Grosbachdde038a2011-07-20 21:40:26 +0000855def pkh_lsl_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 32; }]>{
856 let PrintMethod = "printPKHLSLShiftImm";
Jim Grosbachf6c05252011-07-21 17:23:04 +0000857 let ParserMatchClass = PKHLSLAsmOperand;
858}
859def PKHASRAsmOperand : AsmOperandClass {
860 let Name = "PKHASRImm";
861 let ParserMethod = "parsePKHASRImm";
Jim Grosbachdde038a2011-07-20 21:40:26 +0000862}
863def pkh_asr_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm <= 32; }]>{
864 let PrintMethod = "printPKHASRShiftImm";
Jim Grosbachf6c05252011-07-21 17:23:04 +0000865 let ParserMatchClass = PKHASRAsmOperand;
Jim Grosbachdde038a2011-07-20 21:40:26 +0000866}
Jim Grosbach1769a3d2011-07-20 20:49:03 +0000867
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000868class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
869 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000870 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin,
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000871 opc, asm, "", pattern> {
872 bits<4> Rd;
873 bits<4> Rn;
874 bits<4> Rm;
Jim Grosbacha0472dc2011-07-20 20:32:09 +0000875 bits<5> sh;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000876 let Inst{27-20} = opcod;
877 let Inst{19-16} = Rn;
878 let Inst{15-12} = Rd;
Jim Grosbacha0472dc2011-07-20 20:32:09 +0000879 let Inst{11-7} = sh;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000880 let Inst{6} = tb;
881 let Inst{5-4} = 0b01;
882 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000883}
884
Evan Cheng37f25d92008-08-28 23:39:26 +0000885//===----------------------------------------------------------------------===//
886
887// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
888class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
889 list<Predicate> Predicates = [IsARM];
890}
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +0000891class ARMV5TPat<dag pattern, dag result> : Pat<pattern, result> {
892 list<Predicate> Predicates = [IsARM, HasV5T];
893}
Evan Cheng37f25d92008-08-28 23:39:26 +0000894class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
895 list<Predicate> Predicates = [IsARM, HasV5TE];
896}
897class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
898 list<Predicate> Predicates = [IsARM, HasV6];
899}
Evan Cheng13096642008-08-29 06:41:12 +0000900
901//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000902// Thumb Instruction Format Definitions.
903//
904
Owen Anderson16884412011-07-13 23:22:26 +0000905class ThumbI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000906 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000907 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000908 let OutOperandList = oops;
909 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000910 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000911 let Pattern = pattern;
912 list<Predicate> Predicates = [IsThumb];
913}
914
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000915// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000916class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000917 : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000918
Evan Cheng35d6c412009-08-04 23:47:55 +0000919// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000920class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
921 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000922 : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "$lhs = $dst",
Bob Wilson01135592010-03-23 17:23:59 +0000923 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000924
Johnny Chend68e1192009-12-15 17:24:14 +0000925// tBL, tBX 32-bit instructions
926class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000927 dag oops, dag iops, InstrItinClass itin, string asm,
928 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000929 : ThumbI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>,
Bob Wilson01135592010-03-23 17:23:59 +0000930 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000931 let Inst{31-27} = opcod1;
932 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000933 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000934}
Evan Cheng13096642008-08-29 06:41:12 +0000935
936// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000937class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
938 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000939 : ThumbI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000940
Evan Cheng09c39fc2009-06-23 19:38:13 +0000941// Thumb1 only
Owen Anderson16884412011-07-13 23:22:26 +0000942class Thumb1I<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000943 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000944 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000945 let OutOperandList = oops;
946 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000947 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000948 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000949 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000950}
951
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000952class T1I<dag oops, dag iops, InstrItinClass itin,
953 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000954 : Thumb1I<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000955class T1Ix2<dag oops, dag iops, InstrItinClass itin,
956 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000957 : Thumb1I<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000958
959// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000960class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000961 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000962 : Thumb1I<oops, iops, AddrModeNone, 2, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000963 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000964
965// Thumb1 instruction that can either be predicated or set CPSR.
Owen Anderson16884412011-07-13 23:22:26 +0000966class Thumb1sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000967 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000968 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000969 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000970 let OutOperandList = !con(oops, (outs s_cc_out:$s));
971 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000972 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000973 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000974 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000975}
976
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000977class T1sI<dag oops, dag iops, InstrItinClass itin,
978 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000979 : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000980
981// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000982class T1sIt<dag oops, dag iops, InstrItinClass itin,
983 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +0000984 : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000985 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000986
987// Thumb1 instruction that can be predicated.
Owen Anderson16884412011-07-13 23:22:26 +0000988class Thumb1pI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000989 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000990 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000991 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000992 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000993 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000994 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000995 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000996 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000997}
998
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000999class T1pI<dag oops, dag iops, InstrItinClass itin,
1000 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001001 : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001002
1003// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001004class T1pIt<dag oops, dag iops, InstrItinClass itin,
1005 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001006 : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +00001007 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001008
Bob Wilson01135592010-03-23 17:23:59 +00001009class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001010 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001011 : Thumb1pI<oops, iops, AddrModeT1_s, 2, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001012
Johnny Chenbbc71b22009-12-16 02:32:54 +00001013class Encoding16 : Encoding {
1014 let Inst{31-16} = 0x0000;
1015}
1016
Johnny Chend68e1192009-12-15 17:24:14 +00001017// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001018class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001019 let Inst{15-10} = opcode;
1020}
1021
1022// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001023class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001024 let Inst{15-14} = 0b00;
1025 let Inst{13-9} = opcode;
1026}
1027
1028// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001029class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001030 let Inst{15-10} = 0b010000;
1031 let Inst{9-6} = opcode;
1032}
1033
1034// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001035class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001036 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001037 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +00001038}
1039
1040// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001041class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001042 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001043 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001044}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001045class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001046
Eric Christopher33281b22011-05-27 03:50:53 +00001047class T1BranchCond<bits<4> opcode> : Encoding16 {
1048 let Inst{15-12} = opcode;
1049}
1050
Bill Wendling1fd374e2010-11-30 22:57:21 +00001051// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +00001052// following bits are used for "opA" (see A6.2.4):
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001053//
Bill Wendling1fd374e2010-11-30 22:57:21 +00001054// 0b0110 => Immediate, 4 bytes
1055// 0b1000 => Immediate, 2 bytes
1056// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +00001057class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
1058 InstrItinClass itin, string opc, string asm,
1059 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001060 : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +00001061 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +00001062 bits<3> Rt;
1063 bits<8> addr;
1064 let Inst{8-6} = addr{5-3}; // Rm
1065 let Inst{5-3} = addr{2-0}; // Rn
1066 let Inst{2-0} = Rt;
1067}
Bill Wendling40062fb2010-12-01 01:38:08 +00001068class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
1069 InstrItinClass itin, string opc, string asm,
1070 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001071 : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +00001072 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +00001073 bits<3> Rt;
1074 bits<8> addr;
1075 let Inst{10-6} = addr{7-3}; // imm5
1076 let Inst{5-3} = addr{2-0}; // Rn
1077 let Inst{2-0} = Rt;
1078}
1079
Johnny Chend68e1192009-12-15 17:24:14 +00001080// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001081class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001082 let Inst{15-12} = 0b1011;
1083 let Inst{11-5} = opcode;
1084}
1085
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001086// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
Owen Anderson16884412011-07-13 23:22:26 +00001087class Thumb2I<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001088 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001089 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001090 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001091 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001092 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001093 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001094 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001095 list<Predicate> Predicates = [IsThumb2];
Owen Andersonf1a00902011-07-19 21:06:00 +00001096 let DecoderNamespace = "Thumb2";
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001097}
1098
Bill Wendlingda2ae632010-08-31 07:50:46 +00001099// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1100// input operand since by default it's a zero register. It will become an
1101// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001102//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001103// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1104// more consistent.
Owen Anderson16884412011-07-13 23:22:26 +00001105class Thumb2sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001106 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001107 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001108 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersonbdf71442010-12-07 20:50:15 +00001109 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
1110 let Inst{20} = s;
1111
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001112 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001113 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001114 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001115 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001116 list<Predicate> Predicates = [IsThumb2];
Owen Andersonf1a00902011-07-19 21:06:00 +00001117 let DecoderNamespace = "Thumb2";
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001118}
1119
1120// Special cases
Owen Anderson16884412011-07-13 23:22:26 +00001121class Thumb2XI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001122 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001123 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001124 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001125 let OutOperandList = oops;
1126 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001127 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001128 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001129 list<Predicate> Predicates = [IsThumb2];
Owen Andersonf1a00902011-07-19 21:06:00 +00001130 let DecoderNamespace = "Thumb2";
Evan Chengf49810c2009-06-23 17:48:47 +00001131}
1132
Owen Anderson16884412011-07-13 23:22:26 +00001133class ThumbXI<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson01135592010-03-23 17:23:59 +00001134 InstrItinClass itin,
1135 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001136 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1137 let OutOperandList = oops;
1138 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001139 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001140 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001141 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Owen Andersonf1a00902011-07-19 21:06:00 +00001142 let DecoderNamespace = "Thumb";
Jim Grosbachd1228742009-12-01 18:10:36 +00001143}
1144
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001145class T2I<dag oops, dag iops, InstrItinClass itin,
1146 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001147 : Thumb2I<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001148class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1149 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001150 : Thumb2I<oops, iops, AddrModeT2_i12, 4, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001151class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1152 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001153 : Thumb2I<oops, iops, AddrModeT2_i8, 4, itin, opc, asm, "", pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001154class T2Iso<dag oops, dag iops, InstrItinClass itin,
1155 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001156 : Thumb2I<oops, iops, AddrModeT2_so, 4, itin, opc, asm, "", pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001157class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1158 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001159 : Thumb2I<oops, iops, AddrModeT2_pc, 4, itin, opc, asm, "", pattern>;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001160class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001161 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001162 : Thumb2I<oops, iops, AddrModeT2_i8s4, 4, itin, opc, asm, "",
Johnny Chend68e1192009-12-15 17:24:14 +00001163 pattern> {
Owen Anderson9d63d902010-12-01 19:18:46 +00001164 bits<4> Rt;
1165 bits<4> Rt2;
1166 bits<13> addr;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001167 let Inst{31-25} = 0b1110100;
1168 let Inst{24} = P;
1169 let Inst{23} = addr{8};
1170 let Inst{22} = 1;
1171 let Inst{21} = W;
1172 let Inst{20} = isLoad;
1173 let Inst{19-16} = addr{12-9};
Owen Anderson9d63d902010-12-01 19:18:46 +00001174 let Inst{15-12} = Rt{3-0};
1175 let Inst{11-8} = Rt2{3-0};
Owen Anderson9d63d902010-12-01 19:18:46 +00001176 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001177}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001178
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001179class T2sI<dag oops, dag iops, InstrItinClass itin,
1180 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001181 : Thumb2sI<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001182
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001183class T2XI<dag oops, dag iops, InstrItinClass itin,
1184 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001185 : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001186class T2JTI<dag oops, dag iops, InstrItinClass itin,
1187 string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001188 : Thumb2XI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001189
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00001190// Move to/from coprocessor instructions
Jim Grosbach0d8dae22011-07-13 21:17:59 +00001191class T2Cop<bits<4> opc, dag oops, dag iops, string asm, list<dag> pattern>
Jim Grosbach9bb098a2011-07-13 21:14:23 +00001192 : T2XI <oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2]> {
Jim Grosbach0d8dae22011-07-13 21:17:59 +00001193 let Inst{31-28} = opc;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00001194}
1195
Bob Wilson815baeb2010-03-13 01:08:20 +00001196// Two-address instructions
1197class T2XIt<dag oops, dag iops, InstrItinClass itin,
1198 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001199 : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001200
Evan Chenge88d5ce2009-07-02 07:28:31 +00001201// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001202class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1203 dag oops, dag iops,
1204 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001205 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001206 : InstARM<am, 4, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001207 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001208 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001209 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001210 let Pattern = pattern;
1211 list<Predicate> Predicates = [IsThumb2];
Owen Andersonf1a00902011-07-19 21:06:00 +00001212 let DecoderNamespace = "Thumb2";
Johnny Chend68e1192009-12-15 17:24:14 +00001213 let Inst{31-27} = 0b11111;
1214 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001215 let Inst{24} = signed;
1216 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001217 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001218 let Inst{20} = load;
1219 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001220 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001221 let Inst{10} = pre; // The P bit.
1222 let Inst{8} = 1; // The W bit.
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001223
Owen Anderson6af50f72010-11-30 00:14:31 +00001224 bits<9> addr;
1225 let Inst{7-0} = addr{7-0};
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001226 let Inst{9} = addr{8}; // Sign bit
1227
Owen Anderson6af50f72010-11-30 00:14:31 +00001228 bits<4> Rt;
1229 bits<4> Rn;
1230 let Inst{15-12} = Rt{3-0};
1231 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001232}
1233
David Goodwinc9d138f2009-07-27 19:59:26 +00001234// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1235class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001236 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001237}
1238
1239// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1240class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001241 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001242}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001243
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00001244// T2v6Pat - Same as Pat<>, but requires V6T2 Thumb2 mode.
1245class T2v6Pat<dag pattern, dag result> : Pat<pattern, result> {
1246 list<Predicate> Predicates = [IsThumb2, HasV6T2];
1247}
1248
Evan Cheng9cb9e672009-06-27 02:26:13 +00001249// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1250class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001251 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001252}
1253
Evan Cheng13096642008-08-29 06:41:12 +00001254//===----------------------------------------------------------------------===//
1255
Evan Cheng96581d32008-11-11 02:11:05 +00001256//===----------------------------------------------------------------------===//
1257// ARM VFP Instruction templates.
1258//
1259
David Goodwin3ca524e2009-07-10 17:03:29 +00001260// Almost all VFP instructions are predicable.
Owen Anderson16884412011-07-13 23:22:26 +00001261class VFPI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001262 IndexMode im, Format f, InstrItinClass itin,
1263 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001264 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001265 bits<4> p;
1266 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001267 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001268 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001269 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001270 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001271 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001272 list<Predicate> Predicates = [HasVFP2];
1273}
1274
1275// Special cases
Owen Anderson16884412011-07-13 23:22:26 +00001276class VFPXI<dag oops, dag iops, AddrMode am, int sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001277 IndexMode im, Format f, InstrItinClass itin,
1278 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001279 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001280 bits<4> p;
1281 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001282 let OutOperandList = oops;
1283 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001284 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001285 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001286 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001287 list<Predicate> Predicates = [HasVFP2];
1288}
1289
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001290class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1291 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001292 : VFPI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Bill Wendlingcf590262010-12-01 21:54:50 +00001293 opc, asm, "", pattern> {
1294 let PostEncoderMethod = "VFPThumb2PostEncoder";
1295}
David Goodwin3ca524e2009-07-10 17:03:29 +00001296
Evan Chengcd8e66a2008-11-11 21:48:44 +00001297// ARM VFP addrmode5 loads and stores
1298class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001299 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001300 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001301 : VFPI<oops, iops, AddrMode5, 4, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001302 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001303 // Instruction operands.
1304 bits<5> Dd;
1305 bits<13> addr;
1306
1307 // Encode instruction operands.
1308 let Inst{23} = addr{8}; // U (add = (U == '1'))
1309 let Inst{22} = Dd{4};
1310 let Inst{19-16} = addr{12-9}; // Rn
1311 let Inst{15-12} = Dd{3-0};
1312 let Inst{7-0} = addr{7-0}; // imm8
1313
Evan Cheng96581d32008-11-11 02:11:05 +00001314 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001315 let Inst{27-24} = opcod1;
1316 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001317 let Inst{11-9} = 0b101;
1318 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001319
Evan Cheng5eda2822011-02-16 00:35:02 +00001320 // Loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001321 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001322}
1323
Evan Chengcd8e66a2008-11-11 21:48:44 +00001324class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001325 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001326 string opc, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001327 : VFPI<oops, iops, AddrMode5, 4, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001328 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001329 // Instruction operands.
1330 bits<5> Sd;
1331 bits<13> addr;
1332
1333 // Encode instruction operands.
1334 let Inst{23} = addr{8}; // U (add = (U == '1'))
1335 let Inst{22} = Sd{0};
1336 let Inst{19-16} = addr{12-9}; // Rn
1337 let Inst{15-12} = Sd{4-1};
1338 let Inst{7-0} = addr{7-0}; // imm8
1339
Evan Cheng96581d32008-11-11 02:11:05 +00001340 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001341 let Inst{27-24} = opcod1;
1342 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001343 let Inst{11-9} = 0b101;
1344 let Inst{8} = 0; // Single precision
Evan Cheng5eda2822011-02-16 00:35:02 +00001345
1346 // Loads & stores operate on both NEON and VFP pipelines.
1347 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001348}
1349
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001350// VFP Load / store multiple pseudo instructions.
1351class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1352 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001353 : InstARM<AddrMode4, 4, IndexModeNone, Pseudo, VFPNeonDomain,
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001354 cstr, itin> {
1355 let OutOperandList = oops;
1356 let InOperandList = !con(iops, (ins pred:$p));
1357 let Pattern = pattern;
1358 list<Predicate> Predicates = [HasVFP2];
1359}
1360
Evan Chengcd8e66a2008-11-11 21:48:44 +00001361// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001362class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001363 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001364 : VFPXI<oops, iops, AddrMode4, 4, im,
Bob Wilson01135592010-03-23 17:23:59 +00001365 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001366 // Instruction operands.
1367 bits<4> Rn;
1368 bits<13> regs;
1369
1370 // Encode instruction operands.
1371 let Inst{19-16} = Rn;
1372 let Inst{22} = regs{12};
1373 let Inst{15-12} = regs{11-8};
1374 let Inst{7-0} = regs{7-0};
1375
Evan Chengcd8e66a2008-11-11 21:48:44 +00001376 // TODO: Mark the instructions with the appropriate subtarget info.
1377 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001378 let Inst{11-9} = 0b101;
1379 let Inst{8} = 1; // Double precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001380}
1381
Jim Grosbach72db1822010-09-08 00:25:50 +00001382class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001383 string asm, string cstr, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001384 : VFPXI<oops, iops, AddrMode4, 4, im,
Bob Wilson01135592010-03-23 17:23:59 +00001385 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001386 // Instruction operands.
1387 bits<4> Rn;
1388 bits<13> regs;
1389
1390 // Encode instruction operands.
1391 let Inst{19-16} = Rn;
1392 let Inst{22} = regs{8};
1393 let Inst{15-12} = regs{12-9};
1394 let Inst{7-0} = regs{7-0};
1395
Evan Chengcd8e66a2008-11-11 21:48:44 +00001396 // TODO: Mark the instructions with the appropriate subtarget info.
1397 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001398 let Inst{11-9} = 0b101;
1399 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001400}
1401
Evan Cheng96581d32008-11-11 02:11:05 +00001402// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001403class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1404 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1405 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001406 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001407 // Instruction operands.
1408 bits<5> Dd;
1409 bits<5> Dm;
1410
1411 // Encode instruction operands.
1412 let Inst{3-0} = Dm{3-0};
1413 let Inst{5} = Dm{4};
1414 let Inst{15-12} = Dd{3-0};
1415 let Inst{22} = Dd{4};
1416
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001417 let Inst{27-23} = opcod1;
1418 let Inst{21-20} = opcod2;
1419 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001420 let Inst{11-9} = 0b101;
1421 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001422 let Inst{7-6} = opcod4;
1423 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001424}
1425
1426// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001427class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001428 dag iops, InstrItinClass itin, string opc, string asm,
1429 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001430 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001431 // Instruction operands.
1432 bits<5> Dd;
1433 bits<5> Dn;
1434 bits<5> Dm;
1435
1436 // Encode instruction operands.
1437 let Inst{3-0} = Dm{3-0};
1438 let Inst{5} = Dm{4};
1439 let Inst{19-16} = Dn{3-0};
1440 let Inst{7} = Dn{4};
1441 let Inst{15-12} = Dd{3-0};
1442 let Inst{22} = Dd{4};
1443
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001444 let Inst{27-23} = opcod1;
1445 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001446 let Inst{11-9} = 0b101;
1447 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001448 let Inst{6} = op6;
1449 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001450}
1451
1452// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001453class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1454 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1455 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001456 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001457 // Instruction operands.
1458 bits<5> Sd;
1459 bits<5> Sm;
1460
1461 // Encode instruction operands.
1462 let Inst{3-0} = Sm{4-1};
1463 let Inst{5} = Sm{0};
1464 let Inst{15-12} = Sd{4-1};
1465 let Inst{22} = Sd{0};
1466
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001467 let Inst{27-23} = opcod1;
1468 let Inst{21-20} = opcod2;
1469 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001470 let Inst{11-9} = 0b101;
1471 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001472 let Inst{7-6} = opcod4;
1473 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001474}
1475
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001476// Single precision unary, if no NEON. Same as ASuI except not available if
1477// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001478class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1479 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1480 string asm, list<dag> pattern>
1481 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1482 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001483 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1484}
1485
Evan Cheng96581d32008-11-11 02:11:05 +00001486// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001487class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1488 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001489 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001490 // Instruction operands.
1491 bits<5> Sd;
1492 bits<5> Sn;
1493 bits<5> Sm;
1494
1495 // Encode instruction operands.
1496 let Inst{3-0} = Sm{4-1};
1497 let Inst{5} = Sm{0};
1498 let Inst{19-16} = Sn{4-1};
1499 let Inst{7} = Sn{0};
1500 let Inst{15-12} = Sd{4-1};
1501 let Inst{22} = Sd{0};
1502
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001503 let Inst{27-23} = opcod1;
1504 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001505 let Inst{11-9} = 0b101;
1506 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001507 let Inst{6} = op6;
1508 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001509}
1510
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001511// Single precision binary, if no NEON. Same as ASbI except not available if
1512// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001513class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001514 dag iops, InstrItinClass itin, string opc, string asm,
1515 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001516 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001517 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001518
1519 // Instruction operands.
1520 bits<5> Sd;
1521 bits<5> Sn;
1522 bits<5> Sm;
1523
1524 // Encode instruction operands.
1525 let Inst{3-0} = Sm{4-1};
1526 let Inst{5} = Sm{0};
1527 let Inst{19-16} = Sn{4-1};
1528 let Inst{7} = Sn{0};
1529 let Inst{15-12} = Sd{4-1};
1530 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001531}
1532
Evan Cheng80a11982008-11-12 06:41:41 +00001533// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001534class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1535 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1536 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001537 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001538 let Inst{27-23} = opcod1;
1539 let Inst{21-20} = opcod2;
1540 let Inst{19-16} = opcod3;
1541 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001542 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001543 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001544}
1545
Johnny Chen811663f2010-02-11 18:47:03 +00001546// VFP conversion between floating-point and fixed-point
1547class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001548 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1549 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001550 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1551 // size (fixed-point number): sx == 0 ? 16 : 32
1552 let Inst{7} = op5; // sx
1553}
1554
David Goodwin338268c2009-08-10 22:17:39 +00001555// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001556class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001557 dag oops, dag iops, InstrItinClass itin,
1558 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001559 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1560 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001561 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1562}
1563
Evan Cheng80a11982008-11-12 06:41:41 +00001564class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001565 InstrItinClass itin,
1566 string opc, string asm, list<dag> pattern>
1567 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001568 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001569 let Inst{11-8} = opcod2;
1570 let Inst{4} = 1;
1571}
1572
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001573class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1574 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1575 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001576
Bob Wilson01135592010-03-23 17:23:59 +00001577class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001578 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1579 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001580
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001581class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1582 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1583 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001584
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001585class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1586 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1587 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001588
Evan Cheng96581d32008-11-11 02:11:05 +00001589//===----------------------------------------------------------------------===//
1590
Bob Wilson5bafff32009-06-22 23:27:02 +00001591//===----------------------------------------------------------------------===//
1592// ARM NEON Instruction templates.
1593//
Evan Cheng13096642008-08-29 06:41:12 +00001594
Johnny Chencaa608e2010-03-20 00:17:00 +00001595class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1596 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1597 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001598 : InstARM<am, 4, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001599 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001600 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001601 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001602 let Pattern = pattern;
1603 list<Predicate> Predicates = [HasNEON];
1604}
1605
1606// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001607class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1608 InstrItinClass itin, string opc, string asm, string cstr,
1609 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001610 : InstARM<am, 4, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001611 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001612 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001613 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001614 let Pattern = pattern;
1615 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001616}
1617
Bob Wilsonb07c1712009-10-07 21:53:04 +00001618class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1619 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001620 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001621 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1622 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001623 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001624 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001625 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001626 let Inst{11-8} = op11_8;
1627 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001628
Chris Lattner2ac19022010-11-15 05:19:05 +00001629 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001630
Owen Andersond9aa7d32010-11-02 00:05:05 +00001631 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001632 bits<6> Rn;
1633 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001634
Owen Andersond9aa7d32010-11-02 00:05:05 +00001635 let Inst{22} = Vd{4};
1636 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001637 let Inst{19-16} = Rn{3-0};
1638 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001639}
1640
Owen Andersond138d702010-11-02 20:47:39 +00001641class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1642 dag oops, dag iops, InstrItinClass itin,
1643 string opc, string dt, string asm, string cstr, list<dag> pattern>
1644 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1645 dt, asm, cstr, pattern> {
1646 bits<3> lane;
1647}
1648
Bob Wilson709d5922010-08-25 23:27:42 +00001649class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
Owen Anderson16884412011-07-13 23:22:26 +00001650 : InstARM<AddrMode6, 4, IndexModeNone, Pseudo, NeonDomain, cstr,
Bob Wilson709d5922010-08-25 23:27:42 +00001651 itin> {
1652 let OutOperandList = oops;
1653 let InOperandList = !con(iops, (ins pred:$p));
1654 list<Predicate> Predicates = [HasNEON];
1655}
1656
Jim Grosbach7cd27292010-10-06 20:36:55 +00001657class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1658 list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001659 : InstARM<AddrModeNone, 4, IndexModeNone, Pseudo, NeonDomain, cstr,
Bob Wilsonbd916c52010-09-13 23:55:10 +00001660 itin> {
1661 let OutOperandList = oops;
1662 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001663 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001664 list<Predicate> Predicates = [HasNEON];
1665}
1666
Johnny Chen785516a2010-03-23 16:43:47 +00001667class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001668 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001669 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1670 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001671 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001672 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001673}
1674
Johnny Chen927b88f2010-03-23 20:40:44 +00001675class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001676 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001677 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001678 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001679 let Inst{31-25} = 0b1111001;
Owen Andersonac00e962010-12-10 22:32:08 +00001680 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Bob Wilson5bafff32009-06-22 23:27:02 +00001681}
1682
1683// NEON "one register and a modified immediate" format.
1684class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1685 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001686 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001687 string opc, string dt, string asm, string cstr,
1688 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001689 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001690 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001691 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001692 let Inst{11-8} = op11_8;
1693 let Inst{7} = op7;
1694 let Inst{6} = op6;
1695 let Inst{5} = op5;
1696 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001697
Owen Andersona88ea032010-10-26 17:40:54 +00001698 // Instruction operands.
1699 bits<5> Vd;
1700 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001701
Owen Andersona88ea032010-10-26 17:40:54 +00001702 let Inst{15-12} = Vd{3-0};
1703 let Inst{22} = Vd{4};
1704 let Inst{24} = SIMM{7};
1705 let Inst{18-16} = SIMM{6-4};
1706 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001707}
1708
1709// NEON 2 vector register format.
1710class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1711 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001712 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001713 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001714 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001715 let Inst{24-23} = op24_23;
1716 let Inst{21-20} = op21_20;
1717 let Inst{19-18} = op19_18;
1718 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001719 let Inst{11-7} = op11_7;
1720 let Inst{6} = op6;
1721 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001722
Owen Anderson162875a2010-10-25 18:43:52 +00001723 // Instruction operands.
1724 bits<5> Vd;
1725 bits<5> Vm;
1726
1727 let Inst{15-12} = Vd{3-0};
1728 let Inst{22} = Vd{4};
1729 let Inst{3-0} = Vm{3-0};
1730 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001731}
1732
1733// Same as N2V except it doesn't have a datatype suffix.
1734class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001735 bits<5> op11_7, bit op6, bit op4,
1736 dag oops, dag iops, InstrItinClass itin,
1737 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001738 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001739 let Inst{24-23} = op24_23;
1740 let Inst{21-20} = op21_20;
1741 let Inst{19-18} = op19_18;
1742 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001743 let Inst{11-7} = op11_7;
1744 let Inst{6} = op6;
1745 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001746
Owen Anderson162875a2010-10-25 18:43:52 +00001747 // Instruction operands.
1748 bits<5> Vd;
1749 bits<5> Vm;
1750
1751 let Inst{15-12} = Vd{3-0};
1752 let Inst{22} = Vd{4};
1753 let Inst{3-0} = Vm{3-0};
1754 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001755}
1756
1757// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001758class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001759 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001760 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001761 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001762 let Inst{24} = op24;
1763 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001764 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001765 let Inst{7} = op7;
1766 let Inst{6} = op6;
1767 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001768
Owen Anderson3557d002010-10-26 20:56:57 +00001769 // Instruction operands.
1770 bits<5> Vd;
1771 bits<5> Vm;
1772 bits<6> SIMM;
1773
1774 let Inst{15-12} = Vd{3-0};
1775 let Inst{22} = Vd{4};
1776 let Inst{3-0} = Vm{3-0};
1777 let Inst{5} = Vm{4};
1778 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001779}
1780
Bob Wilson10bc69c2010-03-27 03:56:52 +00001781// NEON 3 vector register format.
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001782
Jim Grosbach6635b042011-05-19 17:34:53 +00001783class N3VCommon<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1784 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1785 string opc, string dt, string asm, string cstr,
1786 list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001787 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001788 let Inst{24} = op24;
1789 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001790 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001791 let Inst{11-8} = op11_8;
1792 let Inst{6} = op6;
1793 let Inst{4} = op4;
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001794}
1795
1796class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1797 dag oops, dag iops, Format f, InstrItinClass itin,
1798 string opc, string dt, string asm, string cstr, list<dag> pattern>
1799 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1800 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001801
Owen Andersond451f882010-10-21 20:21:49 +00001802 // Instruction operands.
1803 bits<5> Vd;
1804 bits<5> Vn;
1805 bits<5> Vm;
1806
1807 let Inst{15-12} = Vd{3-0};
1808 let Inst{22} = Vd{4};
1809 let Inst{19-16} = Vn{3-0};
1810 let Inst{7} = Vn{4};
1811 let Inst{3-0} = Vm{3-0};
1812 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001813}
1814
Jim Grosbach6635b042011-05-19 17:34:53 +00001815class N3VLane32<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1816 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1817 string opc, string dt, string asm, string cstr,
1818 list<dag> pattern>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001819 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1820 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
1821
1822 // Instruction operands.
1823 bits<5> Vd;
1824 bits<5> Vn;
1825 bits<5> Vm;
1826 bit lane;
1827
1828 let Inst{15-12} = Vd{3-0};
1829 let Inst{22} = Vd{4};
1830 let Inst{19-16} = Vn{3-0};
1831 let Inst{7} = Vn{4};
1832 let Inst{3-0} = Vm{3-0};
1833 let Inst{5} = lane;
1834}
1835
Jim Grosbach6635b042011-05-19 17:34:53 +00001836class N3VLane16<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1837 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1838 string opc, string dt, string asm, string cstr,
1839 list<dag> pattern>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001840 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1841 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
1842
1843 // Instruction operands.
1844 bits<5> Vd;
1845 bits<5> Vn;
1846 bits<5> Vm;
1847 bits<2> lane;
1848
1849 let Inst{15-12} = Vd{3-0};
1850 let Inst{22} = Vd{4};
1851 let Inst{19-16} = Vn{3-0};
1852 let Inst{7} = Vn{4};
1853 let Inst{2-0} = Vm{2-0};
1854 let Inst{5} = lane{1};
1855 let Inst{3} = lane{0};
1856}
1857
Johnny Chen841e8282010-03-23 21:35:03 +00001858// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001859class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1860 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001861 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001862 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001863 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001864 let Inst{24} = op24;
1865 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001866 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001867 let Inst{11-8} = op11_8;
1868 let Inst{6} = op6;
1869 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001870
Owen Anderson8c71eff2010-10-25 18:28:30 +00001871 // Instruction operands.
1872 bits<5> Vd;
1873 bits<5> Vn;
1874 bits<5> Vm;
1875
1876 let Inst{15-12} = Vd{3-0};
1877 let Inst{22} = Vd{4};
1878 let Inst{19-16} = Vn{3-0};
1879 let Inst{7} = Vn{4};
1880 let Inst{3-0} = Vm{3-0};
1881 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001882}
1883
1884// NEON VMOVs between scalar and core registers.
1885class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001886 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001887 string opc, string dt, string asm, list<dag> pattern>
Owen Anderson16884412011-07-13 23:22:26 +00001888 : InstARM<AddrModeNone, 4, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001889 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001890 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001891 let Inst{11-8} = opcod2;
1892 let Inst{6-5} = opcod3;
1893 let Inst{4} = 1;
Johnny Chena9611542011-04-06 18:27:46 +00001894 // A8.6.303, A8.6.328, A8.6.329
1895 let Inst{3-0} = 0b0000;
Evan Chengf81bf152009-11-23 21:57:23 +00001896
1897 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001898 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001899 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001900 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001901 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001902
Chris Lattner2ac19022010-11-15 05:19:05 +00001903 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001904
Owen Andersond2fbdb72010-10-27 21:28:09 +00001905 bits<5> V;
1906 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001907 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001908 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001909
Owen Andersonf587a9352010-10-27 19:25:54 +00001910 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001911 let Inst{7} = V{4};
1912 let Inst{19-16} = V{3-0};
1913 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001914}
1915class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001916 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001917 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001918 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001919 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001920class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001921 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001922 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001923 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001925class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001926 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001927 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001928 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001929 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001930
Johnny Chene4614f72010-03-25 17:01:27 +00001931// Vector Duplicate Lane (from scalar to all elements)
1932class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1933 InstrItinClass itin, string opc, string dt, string asm,
1934 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001935 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001936 let Inst{24-23} = 0b11;
1937 let Inst{21-20} = 0b11;
1938 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001939 let Inst{11-7} = 0b11000;
1940 let Inst{6} = op6;
1941 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001942
Owen Andersonf587a9352010-10-27 19:25:54 +00001943 bits<5> Vd;
1944 bits<5> Vm;
1945 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001946
Owen Andersonf587a9352010-10-27 19:25:54 +00001947 let Inst{22} = Vd{4};
1948 let Inst{15-12} = Vd{3-0};
1949 let Inst{5} = Vm{4};
1950 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001951}
1952
David Goodwin42a83f22009-08-04 17:53:06 +00001953// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1954// for single-precision FP.
1955class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1956 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1957}