blob: 16818da6cf18de1a9aa7e3b1803b081cd9b7ce19 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86InstrInfo.h"
15#include "X86.h"
16#include "X86GenInstrInfo.inc"
17#include "X86InstrBuilder.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson15b39322009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson1636de92007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman37eb6c82008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greene138ae532009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000030#include "llvm/Support/CommandLine.h"
Edwin Török3cb88482009-07-08 18:01:40 +000031#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
Evan Cheng950aac02007-09-25 01:57:46 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000034#include "llvm/MC/MCAsmInfo.h"
David Greene138ae532009-11-12 20:55:29 +000035
36#include <limits>
37
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038using namespace llvm;
39
Chris Lattnerd71b0b02009-08-23 03:41:05 +000040static cl::opt<bool>
41NoFusing("disable-spill-fusing",
42 cl::desc("Disable fusing of spill code into instructions"));
43static cl::opt<bool>
44PrintFailedFusing("print-failed-fuse-candidates",
45 cl::desc("Print instructions that the allocator wants to"
46 " fuse, but the X86 backend currently can't"),
47 cl::Hidden);
48static cl::opt<bool>
49ReMatPICStubLoad("remat-pic-stub-load",
50 cl::desc("Re-materialize load from stub in PIC mode"),
51 cl::init(false), cl::Hidden);
Owen Anderson9a184ef2008-01-07 01:35:02 +000052
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000054 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 TM(tm), RI(tm, *this) {
Owen Anderson9a184ef2008-01-07 01:35:02 +000056 SmallVector<unsigned,16> AmbEntries;
57 static const unsigned OpTbl2Addr[][2] = {
58 { X86::ADC32ri, X86::ADC32mi },
59 { X86::ADC32ri8, X86::ADC32mi8 },
60 { X86::ADC32rr, X86::ADC32mr },
61 { X86::ADC64ri32, X86::ADC64mi32 },
62 { X86::ADC64ri8, X86::ADC64mi8 },
63 { X86::ADC64rr, X86::ADC64mr },
64 { X86::ADD16ri, X86::ADD16mi },
65 { X86::ADD16ri8, X86::ADD16mi8 },
66 { X86::ADD16rr, X86::ADD16mr },
67 { X86::ADD32ri, X86::ADD32mi },
68 { X86::ADD32ri8, X86::ADD32mi8 },
69 { X86::ADD32rr, X86::ADD32mr },
70 { X86::ADD64ri32, X86::ADD64mi32 },
71 { X86::ADD64ri8, X86::ADD64mi8 },
72 { X86::ADD64rr, X86::ADD64mr },
73 { X86::ADD8ri, X86::ADD8mi },
74 { X86::ADD8rr, X86::ADD8mr },
75 { X86::AND16ri, X86::AND16mi },
76 { X86::AND16ri8, X86::AND16mi8 },
77 { X86::AND16rr, X86::AND16mr },
78 { X86::AND32ri, X86::AND32mi },
79 { X86::AND32ri8, X86::AND32mi8 },
80 { X86::AND32rr, X86::AND32mr },
81 { X86::AND64ri32, X86::AND64mi32 },
82 { X86::AND64ri8, X86::AND64mi8 },
83 { X86::AND64rr, X86::AND64mr },
84 { X86::AND8ri, X86::AND8mi },
85 { X86::AND8rr, X86::AND8mr },
86 { X86::DEC16r, X86::DEC16m },
87 { X86::DEC32r, X86::DEC32m },
88 { X86::DEC64_16r, X86::DEC64_16m },
89 { X86::DEC64_32r, X86::DEC64_32m },
90 { X86::DEC64r, X86::DEC64m },
91 { X86::DEC8r, X86::DEC8m },
92 { X86::INC16r, X86::INC16m },
93 { X86::INC32r, X86::INC32m },
94 { X86::INC64_16r, X86::INC64_16m },
95 { X86::INC64_32r, X86::INC64_32m },
96 { X86::INC64r, X86::INC64m },
97 { X86::INC8r, X86::INC8m },
98 { X86::NEG16r, X86::NEG16m },
99 { X86::NEG32r, X86::NEG32m },
100 { X86::NEG64r, X86::NEG64m },
101 { X86::NEG8r, X86::NEG8m },
102 { X86::NOT16r, X86::NOT16m },
103 { X86::NOT32r, X86::NOT32m },
104 { X86::NOT64r, X86::NOT64m },
105 { X86::NOT8r, X86::NOT8m },
106 { X86::OR16ri, X86::OR16mi },
107 { X86::OR16ri8, X86::OR16mi8 },
108 { X86::OR16rr, X86::OR16mr },
109 { X86::OR32ri, X86::OR32mi },
110 { X86::OR32ri8, X86::OR32mi8 },
111 { X86::OR32rr, X86::OR32mr },
112 { X86::OR64ri32, X86::OR64mi32 },
113 { X86::OR64ri8, X86::OR64mi8 },
114 { X86::OR64rr, X86::OR64mr },
115 { X86::OR8ri, X86::OR8mi },
116 { X86::OR8rr, X86::OR8mr },
117 { X86::ROL16r1, X86::ROL16m1 },
118 { X86::ROL16rCL, X86::ROL16mCL },
119 { X86::ROL16ri, X86::ROL16mi },
120 { X86::ROL32r1, X86::ROL32m1 },
121 { X86::ROL32rCL, X86::ROL32mCL },
122 { X86::ROL32ri, X86::ROL32mi },
123 { X86::ROL64r1, X86::ROL64m1 },
124 { X86::ROL64rCL, X86::ROL64mCL },
125 { X86::ROL64ri, X86::ROL64mi },
126 { X86::ROL8r1, X86::ROL8m1 },
127 { X86::ROL8rCL, X86::ROL8mCL },
128 { X86::ROL8ri, X86::ROL8mi },
129 { X86::ROR16r1, X86::ROR16m1 },
130 { X86::ROR16rCL, X86::ROR16mCL },
131 { X86::ROR16ri, X86::ROR16mi },
132 { X86::ROR32r1, X86::ROR32m1 },
133 { X86::ROR32rCL, X86::ROR32mCL },
134 { X86::ROR32ri, X86::ROR32mi },
135 { X86::ROR64r1, X86::ROR64m1 },
136 { X86::ROR64rCL, X86::ROR64mCL },
137 { X86::ROR64ri, X86::ROR64mi },
138 { X86::ROR8r1, X86::ROR8m1 },
139 { X86::ROR8rCL, X86::ROR8mCL },
140 { X86::ROR8ri, X86::ROR8mi },
141 { X86::SAR16r1, X86::SAR16m1 },
142 { X86::SAR16rCL, X86::SAR16mCL },
143 { X86::SAR16ri, X86::SAR16mi },
144 { X86::SAR32r1, X86::SAR32m1 },
145 { X86::SAR32rCL, X86::SAR32mCL },
146 { X86::SAR32ri, X86::SAR32mi },
147 { X86::SAR64r1, X86::SAR64m1 },
148 { X86::SAR64rCL, X86::SAR64mCL },
149 { X86::SAR64ri, X86::SAR64mi },
150 { X86::SAR8r1, X86::SAR8m1 },
151 { X86::SAR8rCL, X86::SAR8mCL },
152 { X86::SAR8ri, X86::SAR8mi },
153 { X86::SBB32ri, X86::SBB32mi },
154 { X86::SBB32ri8, X86::SBB32mi8 },
155 { X86::SBB32rr, X86::SBB32mr },
156 { X86::SBB64ri32, X86::SBB64mi32 },
157 { X86::SBB64ri8, X86::SBB64mi8 },
158 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000159 { X86::SHL16rCL, X86::SHL16mCL },
160 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000161 { X86::SHL32rCL, X86::SHL32mCL },
162 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000163 { X86::SHL64rCL, X86::SHL64mCL },
164 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000165 { X86::SHL8rCL, X86::SHL8mCL },
166 { X86::SHL8ri, X86::SHL8mi },
167 { X86::SHLD16rrCL, X86::SHLD16mrCL },
168 { X86::SHLD16rri8, X86::SHLD16mri8 },
169 { X86::SHLD32rrCL, X86::SHLD32mrCL },
170 { X86::SHLD32rri8, X86::SHLD32mri8 },
171 { X86::SHLD64rrCL, X86::SHLD64mrCL },
172 { X86::SHLD64rri8, X86::SHLD64mri8 },
173 { X86::SHR16r1, X86::SHR16m1 },
174 { X86::SHR16rCL, X86::SHR16mCL },
175 { X86::SHR16ri, X86::SHR16mi },
176 { X86::SHR32r1, X86::SHR32m1 },
177 { X86::SHR32rCL, X86::SHR32mCL },
178 { X86::SHR32ri, X86::SHR32mi },
179 { X86::SHR64r1, X86::SHR64m1 },
180 { X86::SHR64rCL, X86::SHR64mCL },
181 { X86::SHR64ri, X86::SHR64mi },
182 { X86::SHR8r1, X86::SHR8m1 },
183 { X86::SHR8rCL, X86::SHR8mCL },
184 { X86::SHR8ri, X86::SHR8mi },
185 { X86::SHRD16rrCL, X86::SHRD16mrCL },
186 { X86::SHRD16rri8, X86::SHRD16mri8 },
187 { X86::SHRD32rrCL, X86::SHRD32mrCL },
188 { X86::SHRD32rri8, X86::SHRD32mri8 },
189 { X86::SHRD64rrCL, X86::SHRD64mrCL },
190 { X86::SHRD64rri8, X86::SHRD64mri8 },
191 { X86::SUB16ri, X86::SUB16mi },
192 { X86::SUB16ri8, X86::SUB16mi8 },
193 { X86::SUB16rr, X86::SUB16mr },
194 { X86::SUB32ri, X86::SUB32mi },
195 { X86::SUB32ri8, X86::SUB32mi8 },
196 { X86::SUB32rr, X86::SUB32mr },
197 { X86::SUB64ri32, X86::SUB64mi32 },
198 { X86::SUB64ri8, X86::SUB64mi8 },
199 { X86::SUB64rr, X86::SUB64mr },
200 { X86::SUB8ri, X86::SUB8mi },
201 { X86::SUB8rr, X86::SUB8mr },
202 { X86::XOR16ri, X86::XOR16mi },
203 { X86::XOR16ri8, X86::XOR16mi8 },
204 { X86::XOR16rr, X86::XOR16mr },
205 { X86::XOR32ri, X86::XOR32mi },
206 { X86::XOR32ri8, X86::XOR32mi8 },
207 { X86::XOR32rr, X86::XOR32mr },
208 { X86::XOR64ri32, X86::XOR64mi32 },
209 { X86::XOR64ri8, X86::XOR64mi8 },
210 { X86::XOR64rr, X86::XOR64mr },
211 { X86::XOR8ri, X86::XOR8mi },
212 { X86::XOR8rr, X86::XOR8mr }
213 };
214
215 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
216 unsigned RegOp = OpTbl2Addr[i][0];
217 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000218 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000219 std::make_pair(MemOp,0))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000220 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000221 // Index 0, folded load and store, no alignment requirement.
222 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000223 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000224 std::make_pair(RegOp,
225 AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000226 AmbEntries.push_back(MemOp);
227 }
228
229 // If the third value is 1, then it's folding either a load or a store.
Evan Chenga5853792009-07-15 06:10:07 +0000230 static const unsigned OpTbl0[][4] = {
231 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
232 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
233 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
234 { X86::CALL32r, X86::CALL32m, 1, 0 },
235 { X86::CALL64r, X86::CALL64m, 1, 0 },
236 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
237 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
238 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
239 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
240 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
241 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
242 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
243 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
244 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
245 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
246 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
247 { X86::DIV16r, X86::DIV16m, 1, 0 },
248 { X86::DIV32r, X86::DIV32m, 1, 0 },
249 { X86::DIV64r, X86::DIV64m, 1, 0 },
250 { X86::DIV8r, X86::DIV8m, 1, 0 },
251 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
252 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
253 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
254 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
255 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
256 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
257 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
258 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
259 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
260 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
261 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
262 { X86::JMP32r, X86::JMP32m, 1, 0 },
263 { X86::JMP64r, X86::JMP64m, 1, 0 },
264 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
265 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
266 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
267 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
268 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
269 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
270 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
271 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
272 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
273 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
274 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
275 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
276 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
277 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
278 { X86::MOVPS2SSrr, X86::MOVPS2SSmr, 0, 0 },
279 { X86::MOVSDrr, X86::MOVSDmr, 0, 0 },
280 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
281 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
282 { X86::MOVSSrr, X86::MOVSSmr, 0, 0 },
283 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
284 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
285 { X86::MUL16r, X86::MUL16m, 1, 0 },
286 { X86::MUL32r, X86::MUL32m, 1, 0 },
287 { X86::MUL64r, X86::MUL64m, 1, 0 },
288 { X86::MUL8r, X86::MUL8m, 1, 0 },
289 { X86::SETAEr, X86::SETAEm, 0, 0 },
290 { X86::SETAr, X86::SETAm, 0, 0 },
291 { X86::SETBEr, X86::SETBEm, 0, 0 },
292 { X86::SETBr, X86::SETBm, 0, 0 },
293 { X86::SETEr, X86::SETEm, 0, 0 },
294 { X86::SETGEr, X86::SETGEm, 0, 0 },
295 { X86::SETGr, X86::SETGm, 0, 0 },
296 { X86::SETLEr, X86::SETLEm, 0, 0 },
297 { X86::SETLr, X86::SETLm, 0, 0 },
298 { X86::SETNEr, X86::SETNEm, 0, 0 },
299 { X86::SETNOr, X86::SETNOm, 0, 0 },
300 { X86::SETNPr, X86::SETNPm, 0, 0 },
301 { X86::SETNSr, X86::SETNSm, 0, 0 },
302 { X86::SETOr, X86::SETOm, 0, 0 },
303 { X86::SETPr, X86::SETPm, 0, 0 },
304 { X86::SETSr, X86::SETSm, 0, 0 },
305 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
306 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
307 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
308 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
309 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000310 };
311
312 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
313 unsigned RegOp = OpTbl0[i][0];
314 unsigned MemOp = OpTbl0[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000315 unsigned Align = OpTbl0[i][3];
Dan Gohman55d19662008-07-07 17:46:23 +0000316 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000317 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000318 assert(false && "Duplicated entries?");
319 unsigned FoldedLoad = OpTbl0[i][2];
320 // Index 0, folded load or store.
321 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
322 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
323 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000324 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000325 AmbEntries.push_back(MemOp);
326 }
327
Evan Chenga5853792009-07-15 06:10:07 +0000328 static const unsigned OpTbl1[][3] = {
329 { X86::CMP16rr, X86::CMP16rm, 0 },
330 { X86::CMP32rr, X86::CMP32rm, 0 },
331 { X86::CMP64rr, X86::CMP64rm, 0 },
332 { X86::CMP8rr, X86::CMP8rm, 0 },
333 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
334 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
335 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
336 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
337 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
338 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
339 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
340 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
341 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
342 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
343 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
344 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
345 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
346 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
347 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
348 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
349 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
350 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
351 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
352 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
353 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
354 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
355 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
356 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
357 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
358 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
359 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
360 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
361 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm, 0 },
362 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm, 0 },
363 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
364 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
365 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
366 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
367 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
368 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
369 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
370 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
371 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
372 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
373 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
374 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
375 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
376 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
377 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
378 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
379 { X86::MOV16rr, X86::MOV16rm, 0 },
380 { X86::MOV32rr, X86::MOV32rm, 0 },
381 { X86::MOV64rr, X86::MOV64rm, 0 },
382 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
383 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
384 { X86::MOV8rr, X86::MOV8rm, 0 },
385 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
386 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
387 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
388 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
389 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
390 { X86::MOVDQArr, X86::MOVDQArm, 16 },
391 { X86::MOVSD2PDrr, X86::MOVSD2PDrm, 0 },
392 { X86::MOVSDrr, X86::MOVSDrm, 0 },
393 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
394 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
395 { X86::MOVSS2PSrr, X86::MOVSS2PSrm, 0 },
396 { X86::MOVSSrr, X86::MOVSSrm, 0 },
397 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
398 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
399 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
400 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
401 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
402 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
403 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
404 { X86::MOVUPSrr, X86::MOVUPSrm, 16 },
405 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
406 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
407 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
408 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
409 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
410 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
411 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
412 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
413 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
414 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
415 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
416 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
417 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
418 { X86::RCPPSr, X86::RCPPSm, 16 },
419 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
420 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
421 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
422 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
423 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
424 { X86::SQRTPDr, X86::SQRTPDm, 16 },
425 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
426 { X86::SQRTPSr, X86::SQRTPSm, 16 },
427 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
428 { X86::SQRTSDr, X86::SQRTSDm, 0 },
429 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
430 { X86::SQRTSSr, X86::SQRTSSm, 0 },
431 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
432 { X86::TEST16rr, X86::TEST16rm, 0 },
433 { X86::TEST32rr, X86::TEST32rm, 0 },
434 { X86::TEST64rr, X86::TEST64rm, 0 },
435 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000436 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chenga5853792009-07-15 06:10:07 +0000437 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
438 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000439 };
440
441 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
442 unsigned RegOp = OpTbl1[i][0];
443 unsigned MemOp = OpTbl1[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000444 unsigned Align = OpTbl1[i][2];
Dan Gohman55d19662008-07-07 17:46:23 +0000445 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000446 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000447 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000448 // Index 1, folded load
449 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000450 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
451 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000452 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000453 AmbEntries.push_back(MemOp);
454 }
455
Evan Chenga5853792009-07-15 06:10:07 +0000456 static const unsigned OpTbl2[][3] = {
457 { X86::ADC32rr, X86::ADC32rm, 0 },
458 { X86::ADC64rr, X86::ADC64rm, 0 },
459 { X86::ADD16rr, X86::ADD16rm, 0 },
460 { X86::ADD32rr, X86::ADD32rm, 0 },
461 { X86::ADD64rr, X86::ADD64rm, 0 },
462 { X86::ADD8rr, X86::ADD8rm, 0 },
463 { X86::ADDPDrr, X86::ADDPDrm, 16 },
464 { X86::ADDPSrr, X86::ADDPSrm, 16 },
465 { X86::ADDSDrr, X86::ADDSDrm, 0 },
466 { X86::ADDSSrr, X86::ADDSSrm, 0 },
467 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
468 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
469 { X86::AND16rr, X86::AND16rm, 0 },
470 { X86::AND32rr, X86::AND32rm, 0 },
471 { X86::AND64rr, X86::AND64rm, 0 },
472 { X86::AND8rr, X86::AND8rm, 0 },
473 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
474 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
475 { X86::ANDPDrr, X86::ANDPDrm, 16 },
476 { X86::ANDPSrr, X86::ANDPSrm, 16 },
477 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
478 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
479 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
480 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
481 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
482 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
483 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
484 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
485 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
486 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
487 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
488 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
489 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
490 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
491 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
492 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
493 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
494 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
495 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
496 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
497 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
498 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
499 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
500 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
501 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
502 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
503 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
504 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
505 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
506 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
507 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
508 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
509 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
510 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
511 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
512 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
513 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
514 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
515 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
516 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
517 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
518 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
519 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
520 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
521 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
522 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
523 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
524 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
525 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
526 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
527 { X86::CMPSDrr, X86::CMPSDrm, 0 },
528 { X86::CMPSSrr, X86::CMPSSrm, 0 },
529 { X86::DIVPDrr, X86::DIVPDrm, 16 },
530 { X86::DIVPSrr, X86::DIVPSrm, 16 },
531 { X86::DIVSDrr, X86::DIVSDrm, 0 },
532 { X86::DIVSSrr, X86::DIVSSrm, 0 },
533 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
534 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
535 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
536 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
537 { X86::FsORPDrr, X86::FsORPDrm, 16 },
538 { X86::FsORPSrr, X86::FsORPSrm, 16 },
539 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
540 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
541 { X86::HADDPDrr, X86::HADDPDrm, 16 },
542 { X86::HADDPSrr, X86::HADDPSrm, 16 },
543 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
544 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
545 { X86::IMUL16rr, X86::IMUL16rm, 0 },
546 { X86::IMUL32rr, X86::IMUL32rm, 0 },
547 { X86::IMUL64rr, X86::IMUL64rm, 0 },
548 { X86::MAXPDrr, X86::MAXPDrm, 16 },
549 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
550 { X86::MAXPSrr, X86::MAXPSrm, 16 },
551 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
552 { X86::MAXSDrr, X86::MAXSDrm, 0 },
553 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
554 { X86::MAXSSrr, X86::MAXSSrm, 0 },
555 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
556 { X86::MINPDrr, X86::MINPDrm, 16 },
557 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
558 { X86::MINPSrr, X86::MINPSrm, 16 },
559 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
560 { X86::MINSDrr, X86::MINSDrm, 0 },
561 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
562 { X86::MINSSrr, X86::MINSSrm, 0 },
563 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
564 { X86::MULPDrr, X86::MULPDrm, 16 },
565 { X86::MULPSrr, X86::MULPSrm, 16 },
566 { X86::MULSDrr, X86::MULSDrm, 0 },
567 { X86::MULSSrr, X86::MULSSrm, 0 },
568 { X86::OR16rr, X86::OR16rm, 0 },
569 { X86::OR32rr, X86::OR32rm, 0 },
570 { X86::OR64rr, X86::OR64rm, 0 },
571 { X86::OR8rr, X86::OR8rm, 0 },
572 { X86::ORPDrr, X86::ORPDrm, 16 },
573 { X86::ORPSrr, X86::ORPSrm, 16 },
574 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
575 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
576 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
577 { X86::PADDBrr, X86::PADDBrm, 16 },
578 { X86::PADDDrr, X86::PADDDrm, 16 },
579 { X86::PADDQrr, X86::PADDQrm, 16 },
580 { X86::PADDSBrr, X86::PADDSBrm, 16 },
581 { X86::PADDSWrr, X86::PADDSWrm, 16 },
582 { X86::PADDWrr, X86::PADDWrm, 16 },
583 { X86::PANDNrr, X86::PANDNrm, 16 },
584 { X86::PANDrr, X86::PANDrm, 16 },
585 { X86::PAVGBrr, X86::PAVGBrm, 16 },
586 { X86::PAVGWrr, X86::PAVGWrm, 16 },
587 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
588 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
589 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
590 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
591 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
592 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
593 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
594 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
595 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
596 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
597 { X86::PMINSWrr, X86::PMINSWrm, 16 },
598 { X86::PMINUBrr, X86::PMINUBrm, 16 },
599 { X86::PMULDQrr, X86::PMULDQrm, 16 },
600 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
601 { X86::PMULHWrr, X86::PMULHWrm, 16 },
602 { X86::PMULLDrr, X86::PMULLDrm, 16 },
603 { X86::PMULLDrr_int, X86::PMULLDrm_int, 16 },
604 { X86::PMULLWrr, X86::PMULLWrm, 16 },
605 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
606 { X86::PORrr, X86::PORrm, 16 },
607 { X86::PSADBWrr, X86::PSADBWrm, 16 },
608 { X86::PSLLDrr, X86::PSLLDrm, 16 },
609 { X86::PSLLQrr, X86::PSLLQrm, 16 },
610 { X86::PSLLWrr, X86::PSLLWrm, 16 },
611 { X86::PSRADrr, X86::PSRADrm, 16 },
612 { X86::PSRAWrr, X86::PSRAWrm, 16 },
613 { X86::PSRLDrr, X86::PSRLDrm, 16 },
614 { X86::PSRLQrr, X86::PSRLQrm, 16 },
615 { X86::PSRLWrr, X86::PSRLWrm, 16 },
616 { X86::PSUBBrr, X86::PSUBBrm, 16 },
617 { X86::PSUBDrr, X86::PSUBDrm, 16 },
618 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
619 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
620 { X86::PSUBWrr, X86::PSUBWrm, 16 },
621 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
622 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
623 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
624 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
625 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
626 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
627 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
628 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
629 { X86::PXORrr, X86::PXORrm, 16 },
630 { X86::SBB32rr, X86::SBB32rm, 0 },
631 { X86::SBB64rr, X86::SBB64rm, 0 },
632 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
633 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
634 { X86::SUB16rr, X86::SUB16rm, 0 },
635 { X86::SUB32rr, X86::SUB32rm, 0 },
636 { X86::SUB64rr, X86::SUB64rm, 0 },
637 { X86::SUB8rr, X86::SUB8rm, 0 },
638 { X86::SUBPDrr, X86::SUBPDrm, 16 },
639 { X86::SUBPSrr, X86::SUBPSrm, 16 },
640 { X86::SUBSDrr, X86::SUBSDrm, 0 },
641 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000642 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chenga5853792009-07-15 06:10:07 +0000643 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
644 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
645 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
646 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
647 { X86::XOR16rr, X86::XOR16rm, 0 },
648 { X86::XOR32rr, X86::XOR32rm, 0 },
649 { X86::XOR64rr, X86::XOR64rm, 0 },
650 { X86::XOR8rr, X86::XOR8rm, 0 },
651 { X86::XORPDrr, X86::XORPDrm, 16 },
652 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000653 };
654
655 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
656 unsigned RegOp = OpTbl2[i][0];
657 unsigned MemOp = OpTbl2[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000658 unsigned Align = OpTbl2[i][2];
Dan Gohman55d19662008-07-07 17:46:23 +0000659 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000660 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000661 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000662 // Index 2, folded load
663 unsigned AuxInfo = 2 | (1 << 4);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000664 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000665 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000666 AmbEntries.push_back(MemOp);
667 }
668
669 // Remove ambiguous entries.
670 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671}
672
673bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Chengf97496a2009-01-20 19:12:24 +0000674 unsigned &SrcReg, unsigned &DstReg,
675 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattnerff195282008-03-11 19:28:17 +0000676 switch (MI.getOpcode()) {
677 default:
678 return false;
679 case X86::MOV8rr:
Bill Wendling2d1c8222009-04-17 22:40:38 +0000680 case X86::MOV8rr_NOREX:
Chris Lattnerff195282008-03-11 19:28:17 +0000681 case X86::MOV16rr:
682 case X86::MOV32rr:
683 case X86::MOV64rr:
Chris Lattnerff195282008-03-11 19:28:17 +0000684 case X86::MOVSSrr:
685 case X86::MOVSDrr:
Chris Lattnerc81df282008-03-11 19:30:09 +0000686
687 // FP Stack register class copies
688 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
689 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
690 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
691
Chris Lattnerff195282008-03-11 19:28:17 +0000692 case X86::FsMOVAPSrr:
693 case X86::FsMOVAPDrr:
694 case X86::MOVAPSrr:
695 case X86::MOVAPDrr:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000696 case X86::MOVDQArr:
Chris Lattnerff195282008-03-11 19:28:17 +0000697 case X86::MOVSS2PSrr:
698 case X86::MOVSD2PDrr:
699 case X86::MOVPS2SSrr:
700 case X86::MOVPD2SDrr:
Chris Lattnerff195282008-03-11 19:28:17 +0000701 case X86::MMX_MOVQ64rr:
702 assert(MI.getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000703 MI.getOperand(0).isReg() &&
704 MI.getOperand(1).isReg() &&
Chris Lattnerff195282008-03-11 19:28:17 +0000705 "invalid register-register move instruction");
Evan Chengf97496a2009-01-20 19:12:24 +0000706 SrcReg = MI.getOperand(1).getReg();
707 DstReg = MI.getOperand(0).getReg();
708 SrcSubIdx = MI.getOperand(1).getSubReg();
709 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattnerff195282008-03-11 19:28:17 +0000710 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712}
713
David Greene138ae532009-11-12 20:55:29 +0000714/// isFrameOperand - Return true and the FrameIndex if the specified
715/// operand and follow operands form a reference to the stack frame.
716bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
717 int &FrameIndex) const {
718 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
719 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
720 MI->getOperand(Op+1).getImm() == 1 &&
721 MI->getOperand(Op+2).getReg() == 0 &&
722 MI->getOperand(Op+3).getImm() == 0) {
723 FrameIndex = MI->getOperand(Op).getIndex();
724 return true;
725 }
726 return false;
727}
728
David Greene98c70f72009-11-13 00:29:53 +0000729static bool isFrameLoadOpcode(int Opcode) {
730 switch (Opcode) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 default: break;
732 case X86::MOV8rm:
733 case X86::MOV16rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 case X86::MOV32rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 case X86::MOV64rm:
736 case X86::LD_Fp64m:
737 case X86::MOVSSrm:
738 case X86::MOVSDrm:
739 case X86::MOVAPSrm:
740 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000741 case X86::MOVDQArm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 case X86::MMX_MOVD64rm:
743 case X86::MMX_MOVQ64rm:
David Greene98c70f72009-11-13 00:29:53 +0000744 return true;
745 break;
746 }
747 return false;
748}
749
750static bool isFrameStoreOpcode(int Opcode) {
751 switch (Opcode) {
752 default: break;
753 case X86::MOV8mr:
754 case X86::MOV16mr:
755 case X86::MOV32mr:
756 case X86::MOV64mr:
757 case X86::ST_FpP64m:
758 case X86::MOVSSmr:
759 case X86::MOVSDmr:
760 case X86::MOVAPSmr:
761 case X86::MOVAPDmr:
762 case X86::MOVDQAmr:
763 case X86::MMX_MOVD64mr:
764 case X86::MMX_MOVQ64mr:
765 case X86::MMX_MOVNTQmr:
766 return true;
767 }
768 return false;
769}
770
771unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
772 int &FrameIndex) const {
773 if (isFrameLoadOpcode(MI->getOpcode()))
774 if (isFrameOperand(MI, 1, FrameIndex))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 return MI->getOperand(0).getReg();
David Greene98c70f72009-11-13 00:29:53 +0000776 return 0;
777}
778
779unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
780 int &FrameIndex) const {
781 if (isFrameLoadOpcode(MI->getOpcode())) {
782 unsigned Reg;
783 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
784 return Reg;
David Greene138ae532009-11-12 20:55:29 +0000785 // Check for post-frame index elimination operations
David Greene647636f2009-12-04 22:38:46 +0000786 const MachineMemOperand *Dummy;
787 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 }
789 return 0;
790}
791
David Greene138ae532009-11-12 20:55:29 +0000792bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene647636f2009-12-04 22:38:46 +0000793 const MachineMemOperand *&MMO,
David Greene138ae532009-11-12 20:55:29 +0000794 int &FrameIndex) const {
795 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
796 oe = MI->memoperands_end();
797 o != oe;
798 ++o) {
799 if ((*o)->isLoad() && (*o)->getValue())
800 if (const FixedStackPseudoSourceValue *Value =
801 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
802 FrameIndex = Value->getFrameIndex();
David Greene647636f2009-12-04 22:38:46 +0000803 MMO = *o;
David Greene138ae532009-11-12 20:55:29 +0000804 return true;
805 }
806 }
807 return false;
808}
809
Dan Gohman90feee22008-11-18 19:49:32 +0000810unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 int &FrameIndex) const {
David Greene98c70f72009-11-13 00:29:53 +0000812 if (isFrameStoreOpcode(MI->getOpcode()))
813 if (isFrameOperand(MI, 0, FrameIndex))
Rafael Espindola7f69c042009-03-28 17:03:24 +0000814 return MI->getOperand(X86AddrNumOperands).getReg();
David Greene98c70f72009-11-13 00:29:53 +0000815 return 0;
816}
817
818unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
819 int &FrameIndex) const {
820 if (isFrameStoreOpcode(MI->getOpcode())) {
821 unsigned Reg;
822 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
823 return Reg;
David Greene138ae532009-11-12 20:55:29 +0000824 // Check for post-frame index elimination operations
David Greene647636f2009-12-04 22:38:46 +0000825 const MachineMemOperand *Dummy;
826 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827 }
828 return 0;
829}
830
David Greene138ae532009-11-12 20:55:29 +0000831bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene647636f2009-12-04 22:38:46 +0000832 const MachineMemOperand *&MMO,
David Greene138ae532009-11-12 20:55:29 +0000833 int &FrameIndex) const {
834 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
835 oe = MI->memoperands_end();
836 o != oe;
837 ++o) {
838 if ((*o)->isStore() && (*o)->getValue())
839 if (const FixedStackPseudoSourceValue *Value =
840 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
841 FrameIndex = Value->getFrameIndex();
David Greene647636f2009-12-04 22:38:46 +0000842 MMO = *o;
David Greene138ae532009-11-12 20:55:29 +0000843 return true;
844 }
845 }
846 return false;
847}
848
Evan Chengb819a512008-03-27 01:45:11 +0000849/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
850/// X86::MOVPC32r.
Dan Gohman221a4372008-07-07 23:14:23 +0000851static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chengb819a512008-03-27 01:45:11 +0000852 bool isPICBase = false;
853 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
854 E = MRI.def_end(); I != E; ++I) {
855 MachineInstr *DefMI = I.getOperand().getParent();
856 if (DefMI->getOpcode() != X86::MOVPC32r)
857 return false;
858 assert(!isPICBase && "More than one PIC base?");
859 isPICBase = true;
860 }
861 return isPICBase;
862}
Evan Chenge9caab52008-03-31 07:54:19 +0000863
Bill Wendlingb1cc1302008-05-12 20:54:26 +0000864bool
Dan Gohman1ef18852009-10-10 00:34:18 +0000865X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
866 AliasAnalysis *AA) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 switch (MI->getOpcode()) {
868 default: break;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000869 case X86::MOV8rm:
870 case X86::MOV16rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000871 case X86::MOV32rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000872 case X86::MOV64rm:
873 case X86::LD_Fp64m:
874 case X86::MOVSSrm:
875 case X86::MOVSDrm:
876 case X86::MOVAPSrm:
Evan Cheng9d7cd4e2009-11-16 21:56:03 +0000877 case X86::MOVUPSrm:
Evan Cheng8e664712009-11-17 09:51:18 +0000878 case X86::MOVUPSrm_Int:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000879 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000880 case X86::MOVDQArm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000881 case X86::MMX_MOVD64rm:
Evan Cheng8e664712009-11-17 09:51:18 +0000882 case X86::MMX_MOVQ64rm:
883 case X86::FsMOVAPSrm:
884 case X86::FsMOVAPDrm: {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000885 // Loads from constant pools are trivially rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000886 if (MI->getOperand(1).isReg() &&
887 MI->getOperand(2).isImm() &&
888 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman1ef18852009-10-10 00:34:18 +0000889 MI->isInvariantLoad(AA)) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000890 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattnerdc6fc472009-06-27 04:16:01 +0000891 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000892 return true;
893 // Allow re-materialization of PIC load.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000894 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengc87df652008-04-01 23:26:12 +0000895 return false;
Dan Gohman221a4372008-07-07 23:14:23 +0000896 const MachineFunction &MF = *MI->getParent()->getParent();
897 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000898 bool isPICBase = false;
899 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
900 E = MRI.def_end(); I != E; ++I) {
901 MachineInstr *DefMI = I.getOperand().getParent();
902 if (DefMI->getOpcode() != X86::MOVPC32r)
903 return false;
904 assert(!isPICBase && "More than one PIC base?");
905 isPICBase = true;
906 }
907 return isPICBase;
908 }
909 return false;
Evan Cheng60490e62008-02-22 09:25:47 +0000910 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000911
912 case X86::LEA32r:
913 case X86::LEA64r: {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000914 if (MI->getOperand(2).isImm() &&
915 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
916 !MI->getOperand(4).isReg()) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000917 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000918 if (!MI->getOperand(1).isReg())
Dan Gohmanbee19a42008-09-26 21:30:20 +0000919 return true;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000920 unsigned BaseReg = MI->getOperand(1).getReg();
921 if (BaseReg == 0)
922 return true;
923 // Allow re-materialization of lea PICBase + x.
Dan Gohman221a4372008-07-07 23:14:23 +0000924 const MachineFunction &MF = *MI->getParent()->getParent();
925 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chengb819a512008-03-27 01:45:11 +0000926 return regIsPICBase(BaseReg, MRI);
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000927 }
928 return false;
929 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000931
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 // All other instructions marked M_REMATERIALIZABLE are always trivially
933 // rematerializable.
934 return true;
935}
936
Evan Chengc564ded2008-06-24 07:10:51 +0000937/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
938/// would clobber the EFLAGS condition register. Note the result may be
939/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohmanf20cb162009-10-14 00:08:59 +0000940/// a few instructions in each direction it assumes it's not safe.
Evan Chengc564ded2008-06-24 07:10:51 +0000941static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
942 MachineBasicBlock::iterator I) {
Dan Gohman3588f9d2008-10-21 03:24:31 +0000943 // It's always safe to clobber EFLAGS at the end of a block.
944 if (I == MBB.end())
945 return true;
946
Evan Chengc564ded2008-06-24 07:10:51 +0000947 // For compile time consideration, if we are not able to determine the
Dan Gohmanf20cb162009-10-14 00:08:59 +0000948 // safety after visiting 4 instructions in each direction, we will assume
949 // it's not safe.
950 MachineBasicBlock::iterator Iter = I;
951 for (unsigned i = 0; i < 4; ++i) {
Evan Chengc564ded2008-06-24 07:10:51 +0000952 bool SeenDef = false;
Dan Gohmanf20cb162009-10-14 00:08:59 +0000953 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
954 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000955 if (!MO.isReg())
Evan Chengc564ded2008-06-24 07:10:51 +0000956 continue;
957 if (MO.getReg() == X86::EFLAGS) {
958 if (MO.isUse())
959 return false;
960 SeenDef = true;
961 }
962 }
963
964 if (SeenDef)
965 // This instruction defines EFLAGS, no need to look any further.
966 return true;
Dan Gohmanf20cb162009-10-14 00:08:59 +0000967 ++Iter;
Dan Gohman3588f9d2008-10-21 03:24:31 +0000968
969 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Dan Gohmanf20cb162009-10-14 00:08:59 +0000970 if (Iter == MBB.end())
971 return true;
972 }
973
974 Iter = I;
975 for (unsigned i = 0; i < 4; ++i) {
976 // If we make it to the beginning of the block, it's safe to clobber
977 // EFLAGS iff EFLAGS is not live-in.
978 if (Iter == MBB.begin())
979 return !MBB.isLiveIn(X86::EFLAGS);
980
981 --Iter;
982 bool SawKill = false;
983 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
984 MachineOperand &MO = Iter->getOperand(j);
985 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
986 if (MO.isDef()) return MO.isDead();
987 if (MO.isKill()) SawKill = true;
988 }
989 }
990
991 if (SawKill)
992 // This instruction kills EFLAGS and doesn't redefine it, so
993 // there's no need to look further.
Dan Gohman3588f9d2008-10-21 03:24:31 +0000994 return true;
Evan Chengc564ded2008-06-24 07:10:51 +0000995 }
996
997 // Conservative answer.
998 return false;
999}
1000
Evan Cheng7d73efc2008-03-31 20:40:39 +00001001void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1002 MachineBasicBlock::iterator I,
Evan Cheng463a3e42009-07-16 09:20:10 +00001003 unsigned DestReg, unsigned SubIdx,
Evan Chenga88d1ac2009-11-14 02:55:43 +00001004 const MachineInstr *Orig,
1005 const TargetRegisterInfo *TRI) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001006 DebugLoc DL = DebugLoc::getUnknownLoc();
1007 if (I != MBB.end()) DL = I->getDebugLoc();
1008
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001009 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
Evan Chenga88d1ac2009-11-14 02:55:43 +00001010 DestReg = TRI->getSubReg(DestReg, SubIdx);
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001011 SubIdx = 0;
1012 }
1013
Evan Cheng7d73efc2008-03-31 20:40:39 +00001014 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1015 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng463a3e42009-07-16 09:20:10 +00001016 bool Clone = true;
1017 unsigned Opc = Orig->getOpcode();
1018 switch (Opc) {
Evan Chengc564ded2008-06-24 07:10:51 +00001019 default: break;
Evan Cheng7d73efc2008-03-31 20:40:39 +00001020 case X86::MOV8r0:
Evan Cheng7d73efc2008-03-31 20:40:39 +00001021 case X86::MOV16r0:
Chris Lattner17f62252009-07-14 20:19:57 +00001022 case X86::MOV32r0: {
Evan Chengc564ded2008-06-24 07:10:51 +00001023 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng463a3e42009-07-16 09:20:10 +00001024 switch (Opc) {
Evan Chengc564ded2008-06-24 07:10:51 +00001025 default: break;
1026 case X86::MOV8r0: Opc = X86::MOV8ri; break;
1027 case X86::MOV16r0: Opc = X86::MOV16ri; break;
1028 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Evan Chengc564ded2008-06-24 07:10:51 +00001029 }
Evan Cheng463a3e42009-07-16 09:20:10 +00001030 Clone = false;
Evan Chengc564ded2008-06-24 07:10:51 +00001031 }
Evan Cheng7d73efc2008-03-31 20:40:39 +00001032 break;
Evan Chengc564ded2008-06-24 07:10:51 +00001033 }
1034 }
1035
Evan Cheng463a3e42009-07-16 09:20:10 +00001036 if (Clone) {
Dan Gohman221a4372008-07-07 23:14:23 +00001037 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001038 MI->getOperand(0).setReg(DestReg);
1039 MBB.insert(I, MI);
Evan Cheng463a3e42009-07-16 09:20:10 +00001040 } else {
1041 BuildMI(MBB, I, DL, get(Opc), DestReg).addImm(0);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001042 }
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001043
Evan Cheng463a3e42009-07-16 09:20:10 +00001044 MachineInstr *NewMI = prior(I);
1045 NewMI->getOperand(0).setSubReg(SubIdx);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001046}
1047
Evan Chengfa1a4952007-10-05 08:04:01 +00001048/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1049/// is not marked dead.
1050static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chengfa1a4952007-10-05 08:04:01 +00001051 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1052 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001053 if (MO.isReg() && MO.isDef() &&
Evan Chengfa1a4952007-10-05 08:04:01 +00001054 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1055 return true;
1056 }
1057 }
1058 return false;
1059}
1060
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061/// convertToThreeAddress - This method must be implemented by targets that
1062/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1063/// may be able to convert a two-address instruction into a true
1064/// three-address instruction on demand. This allows the X86 target (for
1065/// example) to convert ADD and SHL instructions into LEA instructions if they
1066/// would require register copies due to two-addressness.
1067///
1068/// This method returns a null pointer if the transformation cannot be
1069/// performed, otherwise it returns the new instruction.
1070///
1071MachineInstr *
1072X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1073 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +00001074 LiveVariables *LV) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 MachineInstr *MI = MBBI;
Dan Gohman221a4372008-07-07 23:14:23 +00001076 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 // All instructions input are two-addr instructions. Get the known operands.
1078 unsigned Dest = MI->getOperand(0).getReg();
1079 unsigned Src = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +00001080 bool isDead = MI->getOperand(0).isDead();
1081 bool isKill = MI->getOperand(1).isKill();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082
1083 MachineInstr *NewMI = NULL;
1084 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
1085 // we have better subtarget support, enable the 16-bit LEA generation here.
1086 bool DisableLEA16 = true;
1087
Evan Cheng6b96ed32007-10-05 20:34:26 +00001088 unsigned MIOpc = MI->getOpcode();
1089 switch (MIOpc) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 case X86::SHUFPSrri: {
1091 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
1092 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1093
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 unsigned B = MI->getOperand(1).getReg();
1095 unsigned C = MI->getOperand(2).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 if (B != C) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001097 unsigned A = MI->getOperand(0).getReg();
1098 unsigned M = MI->getOperand(3).getImm();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001099 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling2b739762009-05-13 21:33:08 +00001100 .addReg(A, RegState::Define | getDeadRegState(isDead))
1101 .addReg(B, getKillRegState(isKill)).addImm(M);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 break;
1103 }
1104 case X86::SHL64ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001105 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1107 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108 unsigned ShAmt = MI->getOperand(2).getImm();
1109 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001110
Bill Wendling13ee2e42009-02-11 21:51:19 +00001111 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling2b739762009-05-13 21:33:08 +00001112 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1113 .addReg(0).addImm(1 << ShAmt)
1114 .addReg(Src, getKillRegState(isKill))
1115 .addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116 break;
1117 }
1118 case X86::SHL32ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001119 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1121 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122 unsigned ShAmt = MI->getOperand(2).getImm();
1123 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001124
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
1126 X86::LEA64_32r : X86::LEA32r;
Bill Wendling13ee2e42009-02-11 21:51:19 +00001127 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001128 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Chenge52c1912008-07-03 09:09:37 +00001129 .addReg(0).addImm(1 << ShAmt)
Bill Wendling2b739762009-05-13 21:33:08 +00001130 .addReg(Src, getKillRegState(isKill)).addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 break;
1132 }
1133 case X86::SHL16ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001134 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng0b1e8712007-09-06 00:14:41 +00001135 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1136 // the flags produced by a shift yet, so this is safe.
Evan Cheng0b1e8712007-09-06 00:14:41 +00001137 unsigned ShAmt = MI->getOperand(2).getImm();
1138 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001139
Christopher Lamb380c6272007-08-10 21:18:25 +00001140 if (DisableLEA16) {
1141 // If 16-bit LEA is disabled, use 32-bit LEA via subregisters.
Chris Lattner1b989192007-12-31 04:13:23 +00001142 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Evan Cheng0b1e8712007-09-06 00:14:41 +00001143 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1144 ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner1b989192007-12-31 04:13:23 +00001145 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1146 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
Evan Chengbd97af02008-03-10 19:31:26 +00001147
Christopher Lamb8d226a22008-03-11 10:27:36 +00001148 // Build and insert into an implicit UNDEF value. This is OK because
1149 // well be shifting and then extracting the lower 16-bits.
Bill Wendling13ee2e42009-02-11 21:51:19 +00001150 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1151 MachineInstr *InsMI =
1152 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg)
Bill Wendling2b739762009-05-13 21:33:08 +00001153 .addReg(leaInReg)
1154 .addReg(Src, getKillRegState(isKill))
Evan Chenge52c1912008-07-03 09:09:37 +00001155 .addImm(X86::SUBREG_16BIT);
Christopher Lamb76d72da2008-03-16 03:12:01 +00001156
Bill Wendling13ee2e42009-02-11 21:51:19 +00001157 NewMI = BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(Opc), leaOutReg)
1158 .addReg(0).addImm(1 << ShAmt)
Bill Wendling2b739762009-05-13 21:33:08 +00001159 .addReg(leaInReg, RegState::Kill)
1160 .addImm(0);
Christopher Lamb380c6272007-08-10 21:18:25 +00001161
Bill Wendling13ee2e42009-02-11 21:51:19 +00001162 MachineInstr *ExtMI =
1163 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::EXTRACT_SUBREG))
Bill Wendling2b739762009-05-13 21:33:08 +00001164 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1165 .addReg(leaOutReg, RegState::Kill)
1166 .addImm(X86::SUBREG_16BIT);
Bill Wendling13ee2e42009-02-11 21:51:19 +00001167
Owen Andersonc6959722008-07-02 23:41:07 +00001168 if (LV) {
Evan Chenge52c1912008-07-03 09:09:37 +00001169 // Update live variables
1170 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1171 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1172 if (isKill)
1173 LV->replaceKillInstruction(Src, MI, InsMI);
1174 if (isDead)
1175 LV->replaceKillInstruction(Dest, MI, ExtMI);
Owen Andersonc6959722008-07-02 23:41:07 +00001176 }
Evan Chenge52c1912008-07-03 09:09:37 +00001177 return ExtMI;
Christopher Lamb380c6272007-08-10 21:18:25 +00001178 } else {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001179 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001180 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Chenge52c1912008-07-03 09:09:37 +00001181 .addReg(0).addImm(1 << ShAmt)
Bill Wendling2b739762009-05-13 21:33:08 +00001182 .addReg(Src, getKillRegState(isKill))
1183 .addImm(0);
Christopher Lamb380c6272007-08-10 21:18:25 +00001184 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001185 break;
1186 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001187 default: {
1188 // The following opcodes also sets the condition code register(s). Only
1189 // convert them to equivalent lea if the condition code register def's
1190 // are dead!
1191 if (hasLiveCondCodeDef(MI))
1192 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193
Evan Chenga28a9562007-10-09 07:14:53 +00001194 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng6b96ed32007-10-05 20:34:26 +00001195 switch (MIOpc) {
1196 default: return 0;
1197 case X86::INC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001198 case X86::INC32r:
1199 case X86::INC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001200 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001201 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1202 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001203 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001204 .addReg(Dest, RegState::Define |
1205 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001206 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001207 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001209 case X86::INC16r:
1210 case X86::INC64_16r:
1211 if (DisableLEA16) return 0;
1212 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001213 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001214 .addReg(Dest, RegState::Define |
1215 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001216 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001217 break;
1218 case X86::DEC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001219 case X86::DEC32r:
1220 case X86::DEC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001221 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001222 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1223 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001224 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001225 .addReg(Dest, RegState::Define |
1226 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001227 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001228 break;
1229 }
1230 case X86::DEC16r:
1231 case X86::DEC64_16r:
1232 if (DisableLEA16) return 0;
1233 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001234 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001235 .addReg(Dest, RegState::Define |
1236 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001237 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001238 break;
1239 case X86::ADD64rr:
1240 case X86::ADD32rr: {
1241 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001242 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1243 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Chenge52c1912008-07-03 09:09:37 +00001244 unsigned Src2 = MI->getOperand(2).getReg();
1245 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001246 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001247 .addReg(Dest, RegState::Define |
1248 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001249 Src, isKill, Src2, isKill2);
1250 if (LV && isKill2)
1251 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001252 break;
1253 }
Evan Chenge52c1912008-07-03 09:09:37 +00001254 case X86::ADD16rr: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001255 if (DisableLEA16) return 0;
1256 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenge52c1912008-07-03 09:09:37 +00001257 unsigned Src2 = MI->getOperand(2).getReg();
1258 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001259 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001260 .addReg(Dest, RegState::Define |
1261 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001262 Src, isKill, Src2, isKill2);
1263 if (LV && isKill2)
1264 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001265 break;
Evan Chenge52c1912008-07-03 09:09:37 +00001266 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001267 case X86::ADD64ri32:
1268 case X86::ADD64ri8:
1269 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001270 if (MI->getOperand(2).isImm())
Rafael Espindolabca99f72009-04-08 21:14:34 +00001271 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling2b739762009-05-13 21:33:08 +00001272 .addReg(Dest, RegState::Define |
1273 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001274 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001275 break;
1276 case X86::ADD32ri:
1277 case X86::ADD32ri8:
1278 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001279 if (MI->getOperand(2).isImm()) {
Evan Chenga28a9562007-10-09 07:14:53 +00001280 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Rafael Espindolabca99f72009-04-08 21:14:34 +00001281 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001282 .addReg(Dest, RegState::Define |
1283 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001284 Src, isKill, MI->getOperand(2).getImm());
Evan Chenga28a9562007-10-09 07:14:53 +00001285 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001286 break;
1287 case X86::ADD16ri:
1288 case X86::ADD16ri8:
1289 if (DisableLEA16) return 0;
1290 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001291 if (MI->getOperand(2).isImm())
Bill Wendling13ee2e42009-02-11 21:51:19 +00001292 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001293 .addReg(Dest, RegState::Define |
1294 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001295 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001296 break;
1297 case X86::SHL16ri:
1298 if (DisableLEA16) return 0;
1299 case X86::SHL32ri:
1300 case X86::SHL64ri: {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001301 assert(MI->getNumOperands() >= 3 && MI->getOperand(2).isImm() &&
Evan Cheng6b96ed32007-10-05 20:34:26 +00001302 "Unknown shl instruction!");
Chris Lattnera96056a2007-12-30 20:49:49 +00001303 unsigned ShAmt = MI->getOperand(2).getImm();
Evan Cheng6b96ed32007-10-05 20:34:26 +00001304 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
1305 X86AddressMode AM;
1306 AM.Scale = 1 << ShAmt;
1307 AM.IndexReg = Src;
1308 unsigned Opc = MIOpc == X86::SHL64ri ? X86::LEA64r
Evan Chenga28a9562007-10-09 07:14:53 +00001309 : (MIOpc == X86::SHL32ri
1310 ? (is64Bit ? X86::LEA64_32r : X86::LEA32r) : X86::LEA16r);
Bill Wendling13ee2e42009-02-11 21:51:19 +00001311 NewMI = addFullAddress(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001312 .addReg(Dest, RegState::Define |
1313 getDeadRegState(isDead)), AM);
Evan Chenge52c1912008-07-03 09:09:37 +00001314 if (isKill)
1315 NewMI->getOperand(3).setIsKill(true);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001316 }
1317 break;
1318 }
1319 }
1320 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321 }
1322
Evan Chengc3cb24d2008-02-07 08:29:53 +00001323 if (!NewMI) return 0;
1324
Evan Chenge52c1912008-07-03 09:09:37 +00001325 if (LV) { // Update live variables
1326 if (isKill)
1327 LV->replaceKillInstruction(Src, MI, NewMI);
1328 if (isDead)
1329 LV->replaceKillInstruction(Dest, MI, NewMI);
1330 }
1331
Evan Cheng6b96ed32007-10-05 20:34:26 +00001332 MFI->insert(MBBI, NewMI); // Insert the new inst
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333 return NewMI;
1334}
1335
1336/// commuteInstruction - We have a few instructions that must be hacked on to
1337/// commute them.
1338///
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001339MachineInstr *
1340X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341 switch (MI->getOpcode()) {
1342 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1343 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
1344 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001345 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1346 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1347 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348 unsigned Opc;
1349 unsigned Size;
1350 switch (MI->getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001351 default: llvm_unreachable("Unreachable!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1353 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1354 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1355 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001356 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1357 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358 }
Chris Lattnera96056a2007-12-30 20:49:49 +00001359 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman921581d2008-10-17 01:23:35 +00001360 if (NewMI) {
1361 MachineFunction &MF = *MI->getParent()->getParent();
1362 MI = MF.CloneMachineInstr(MI);
1363 NewMI = false;
Evan Chengb554e532008-02-13 02:46:49 +00001364 }
Dan Gohman921581d2008-10-17 01:23:35 +00001365 MI->setDesc(get(Opc));
1366 MI->getOperand(3).setImm(Size-Amt);
1367 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001368 }
Evan Cheng926658c2007-10-05 23:13:21 +00001369 case X86::CMOVB16rr:
1370 case X86::CMOVB32rr:
1371 case X86::CMOVB64rr:
1372 case X86::CMOVAE16rr:
1373 case X86::CMOVAE32rr:
1374 case X86::CMOVAE64rr:
1375 case X86::CMOVE16rr:
1376 case X86::CMOVE32rr:
1377 case X86::CMOVE64rr:
1378 case X86::CMOVNE16rr:
1379 case X86::CMOVNE32rr:
1380 case X86::CMOVNE64rr:
1381 case X86::CMOVBE16rr:
1382 case X86::CMOVBE32rr:
1383 case X86::CMOVBE64rr:
1384 case X86::CMOVA16rr:
1385 case X86::CMOVA32rr:
1386 case X86::CMOVA64rr:
1387 case X86::CMOVL16rr:
1388 case X86::CMOVL32rr:
1389 case X86::CMOVL64rr:
1390 case X86::CMOVGE16rr:
1391 case X86::CMOVGE32rr:
1392 case X86::CMOVGE64rr:
1393 case X86::CMOVLE16rr:
1394 case X86::CMOVLE32rr:
1395 case X86::CMOVLE64rr:
1396 case X86::CMOVG16rr:
1397 case X86::CMOVG32rr:
1398 case X86::CMOVG64rr:
1399 case X86::CMOVS16rr:
1400 case X86::CMOVS32rr:
1401 case X86::CMOVS64rr:
1402 case X86::CMOVNS16rr:
1403 case X86::CMOVNS32rr:
1404 case X86::CMOVNS64rr:
1405 case X86::CMOVP16rr:
1406 case X86::CMOVP32rr:
1407 case X86::CMOVP64rr:
1408 case X86::CMOVNP16rr:
1409 case X86::CMOVNP32rr:
Dan Gohman12fd4d72009-01-07 00:35:10 +00001410 case X86::CMOVNP64rr:
1411 case X86::CMOVO16rr:
1412 case X86::CMOVO32rr:
1413 case X86::CMOVO64rr:
1414 case X86::CMOVNO16rr:
1415 case X86::CMOVNO32rr:
1416 case X86::CMOVNO64rr: {
Evan Cheng926658c2007-10-05 23:13:21 +00001417 unsigned Opc = 0;
1418 switch (MI->getOpcode()) {
1419 default: break;
1420 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1421 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1422 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1423 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1424 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1425 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1426 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1427 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1428 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1429 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1430 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1431 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1432 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1433 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1434 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1435 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1436 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1437 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1438 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1439 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1440 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1441 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1442 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1443 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1444 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1445 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1446 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1447 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1448 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1449 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1450 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1451 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001452 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001453 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1454 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1455 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1456 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1457 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001458 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001459 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1460 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1461 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001462 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1463 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001464 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001465 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1466 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1467 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001468 }
Dan Gohman921581d2008-10-17 01:23:35 +00001469 if (NewMI) {
1470 MachineFunction &MF = *MI->getParent()->getParent();
1471 MI = MF.CloneMachineInstr(MI);
1472 NewMI = false;
1473 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00001474 MI->setDesc(get(Opc));
Evan Cheng926658c2007-10-05 23:13:21 +00001475 // Fallthrough intended.
1476 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 default:
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001478 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 }
1480}
1481
1482static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1483 switch (BrOpc) {
1484 default: return X86::COND_INVALID;
1485 case X86::JE: return X86::COND_E;
1486 case X86::JNE: return X86::COND_NE;
1487 case X86::JL: return X86::COND_L;
1488 case X86::JLE: return X86::COND_LE;
1489 case X86::JG: return X86::COND_G;
1490 case X86::JGE: return X86::COND_GE;
1491 case X86::JB: return X86::COND_B;
1492 case X86::JBE: return X86::COND_BE;
1493 case X86::JA: return X86::COND_A;
1494 case X86::JAE: return X86::COND_AE;
1495 case X86::JS: return X86::COND_S;
1496 case X86::JNS: return X86::COND_NS;
1497 case X86::JP: return X86::COND_P;
1498 case X86::JNP: return X86::COND_NP;
1499 case X86::JO: return X86::COND_O;
1500 case X86::JNO: return X86::COND_NO;
1501 }
1502}
1503
1504unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1505 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001506 default: llvm_unreachable("Illegal condition code!");
Evan Cheng621216e2007-09-29 00:00:36 +00001507 case X86::COND_E: return X86::JE;
1508 case X86::COND_NE: return X86::JNE;
1509 case X86::COND_L: return X86::JL;
1510 case X86::COND_LE: return X86::JLE;
1511 case X86::COND_G: return X86::JG;
1512 case X86::COND_GE: return X86::JGE;
1513 case X86::COND_B: return X86::JB;
1514 case X86::COND_BE: return X86::JBE;
1515 case X86::COND_A: return X86::JA;
1516 case X86::COND_AE: return X86::JAE;
1517 case X86::COND_S: return X86::JS;
1518 case X86::COND_NS: return X86::JNS;
1519 case X86::COND_P: return X86::JP;
1520 case X86::COND_NP: return X86::JNP;
1521 case X86::COND_O: return X86::JO;
1522 case X86::COND_NO: return X86::JNO;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 }
1524}
1525
1526/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1527/// e.g. turning COND_E to COND_NE.
1528X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1529 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001530 default: llvm_unreachable("Illegal condition code!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 case X86::COND_E: return X86::COND_NE;
1532 case X86::COND_NE: return X86::COND_E;
1533 case X86::COND_L: return X86::COND_GE;
1534 case X86::COND_LE: return X86::COND_G;
1535 case X86::COND_G: return X86::COND_LE;
1536 case X86::COND_GE: return X86::COND_L;
1537 case X86::COND_B: return X86::COND_AE;
1538 case X86::COND_BE: return X86::COND_A;
1539 case X86::COND_A: return X86::COND_BE;
1540 case X86::COND_AE: return X86::COND_B;
1541 case X86::COND_S: return X86::COND_NS;
1542 case X86::COND_NS: return X86::COND_S;
1543 case X86::COND_P: return X86::COND_NP;
1544 case X86::COND_NP: return X86::COND_P;
1545 case X86::COND_O: return X86::COND_NO;
1546 case X86::COND_NO: return X86::COND_O;
1547 }
1548}
1549
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner5b930372008-01-07 07:27:27 +00001551 const TargetInstrDesc &TID = MI->getDesc();
1552 if (!TID.isTerminator()) return false;
Chris Lattner62327602008-01-07 01:56:04 +00001553
1554 // Conditional branch is a special case.
Chris Lattner5b930372008-01-07 07:27:27 +00001555 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner62327602008-01-07 01:56:04 +00001556 return true;
Chris Lattner5b930372008-01-07 07:27:27 +00001557 if (!TID.isPredicable())
Chris Lattner62327602008-01-07 01:56:04 +00001558 return true;
1559 return !isPredicated(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560}
1561
Evan Cheng12515792007-07-26 17:32:14 +00001562// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1563static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1564 const X86InstrInfo &TII) {
1565 if (MI->getOpcode() == X86::FP_REG_KILL)
1566 return false;
1567 return TII.isUnpredicatedTerminator(MI);
1568}
1569
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1571 MachineBasicBlock *&TBB,
1572 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +00001573 SmallVectorImpl<MachineOperand> &Cond,
1574 bool AllowModify) const {
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001575 // Start from the bottom of the block and work up, examining the
1576 // terminator instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001577 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001578 while (I != MBB.begin()) {
1579 --I;
1580 // Working from the bottom, when we see a non-terminator
1581 // instruction, we're done.
1582 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1583 break;
1584 // A terminator that isn't a branch can't easily be handled
1585 // by this analysis.
1586 if (!I->getDesc().isBranch())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001587 return true;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001588 // Handle unconditional branches.
1589 if (I->getOpcode() == X86::JMP) {
Evan Chengeac31642009-02-09 07:14:22 +00001590 if (!AllowModify) {
1591 TBB = I->getOperand(0).getMBB();
Evan Cheng67bf8e22009-05-08 06:34:09 +00001592 continue;
Evan Chengeac31642009-02-09 07:14:22 +00001593 }
1594
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001595 // If the block has any instructions after a JMP, delete them.
Chris Lattnerb44b4292009-12-03 00:50:42 +00001596 while (llvm::next(I) != MBB.end())
1597 llvm::next(I)->eraseFromParent();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001598 Cond.clear();
1599 FBB = 0;
1600 // Delete the JMP if it's equivalent to a fall-through.
1601 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1602 TBB = 0;
1603 I->eraseFromParent();
1604 I = MBB.end();
1605 continue;
1606 }
1607 // TBB is used to indicate the unconditinal destination.
1608 TBB = I->getOperand(0).getMBB();
1609 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001610 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001611 // Handle conditional branches.
1612 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001613 if (BranchCode == X86::COND_INVALID)
1614 return true; // Can't handle indirect branch.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001615 // Working from the bottom, handle the first conditional branch.
1616 if (Cond.empty()) {
1617 FBB = TBB;
1618 TBB = I->getOperand(0).getMBB();
1619 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1620 continue;
1621 }
1622 // Handle subsequent conditional branches. Only handle the case
1623 // where all conditional branches branch to the same destination
1624 // and their condition opcodes fit one of the special
1625 // multi-branch idioms.
1626 assert(Cond.size() == 1);
1627 assert(TBB);
1628 // Only handle the case where all conditional branches branch to
1629 // the same destination.
1630 if (TBB != I->getOperand(0).getMBB())
1631 return true;
1632 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
1633 // If the conditions are the same, we can leave them alone.
1634 if (OldBranchCode == BranchCode)
1635 continue;
1636 // If they differ, see if they fit one of the known patterns.
1637 // Theoretically we could handle more patterns here, but
1638 // we shouldn't expect to see them if instruction selection
1639 // has done a reasonable job.
1640 if ((OldBranchCode == X86::COND_NP &&
1641 BranchCode == X86::COND_E) ||
1642 (OldBranchCode == X86::COND_E &&
1643 BranchCode == X86::COND_NP))
1644 BranchCode = X86::COND_NP_OR_E;
1645 else if ((OldBranchCode == X86::COND_P &&
1646 BranchCode == X86::COND_NE) ||
1647 (OldBranchCode == X86::COND_NE &&
1648 BranchCode == X86::COND_P))
1649 BranchCode = X86::COND_NE_OR_P;
1650 else
1651 return true;
1652 // Update the MachineOperand.
1653 Cond[0].setImm(BranchCode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001654 }
1655
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001656 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657}
1658
1659unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1660 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001661 unsigned Count = 0;
1662
1663 while (I != MBB.begin()) {
1664 --I;
1665 if (I->getOpcode() != X86::JMP &&
1666 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1667 break;
1668 // Remove the branch.
1669 I->eraseFromParent();
1670 I = MBB.end();
1671 ++Count;
1672 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001674 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675}
1676
1677unsigned
1678X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1679 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +00001680 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001681 // FIXME this should probably have a DebugLoc operand
1682 DebugLoc dl = DebugLoc::getUnknownLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001683 // Shouldn't be a fall through.
1684 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
1685 assert((Cond.size() == 1 || Cond.size() == 0) &&
1686 "X86 branch conditions have one component!");
1687
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001688 if (Cond.empty()) {
1689 // Unconditional branch?
1690 assert(!FBB && "Unconditional branch with multiple successors!");
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001691 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(TBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692 return 1;
1693 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001694
1695 // Conditional branch.
1696 unsigned Count = 0;
1697 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1698 switch (CC) {
1699 case X86::COND_NP_OR_E:
1700 // Synthesize NP_OR_E with two branches.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001701 BuildMI(&MBB, dl, get(X86::JNP)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001702 ++Count;
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001703 BuildMI(&MBB, dl, get(X86::JE)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001704 ++Count;
1705 break;
1706 case X86::COND_NE_OR_P:
1707 // Synthesize NE_OR_P with two branches.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001708 BuildMI(&MBB, dl, get(X86::JNE)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001709 ++Count;
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001710 BuildMI(&MBB, dl, get(X86::JP)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001711 ++Count;
1712 break;
1713 default: {
1714 unsigned Opc = GetCondBranchFromCond(CC);
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001715 BuildMI(&MBB, dl, get(Opc)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001716 ++Count;
1717 }
1718 }
1719 if (FBB) {
1720 // Two-way Conditional branch. Insert the second branch.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001721 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(FBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001722 ++Count;
1723 }
1724 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725}
1726
Dan Gohman2da0db32009-04-15 00:04:23 +00001727/// isHReg - Test if the given register is a physical h register.
1728static bool isHReg(unsigned Reg) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001729 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman2da0db32009-04-15 00:04:23 +00001730}
1731
Owen Anderson9fa72d92008-08-26 18:03:31 +00001732bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner8869eeb2008-03-09 08:46:19 +00001733 MachineBasicBlock::iterator MI,
1734 unsigned DestReg, unsigned SrcReg,
1735 const TargetRegisterClass *DestRC,
1736 const TargetRegisterClass *SrcRC) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001737 DebugLoc DL = DebugLoc::getUnknownLoc();
1738 if (MI != MBB.end()) DL = MI->getDebugLoc();
1739
Dan Gohmand4df6252009-04-20 22:54:34 +00001740 // Determine if DstRC and SrcRC have a common superclass in common.
1741 const TargetRegisterClass *CommonRC = DestRC;
1742 if (DestRC == SrcRC)
1743 /* Source and destination have the same register class. */;
1744 else if (CommonRC->hasSuperClass(SrcRC))
1745 CommonRC = SrcRC;
Dan Gohmanfe606822009-07-30 01:56:29 +00001746 else if (!DestRC->hasSubClass(SrcRC)) {
1747 // Neither of GR64_NOREX or GR64_NOSP is a superclass of the other,
Dan Gohman861ed262009-08-05 22:18:26 +00001748 // but we want to copy then as GR64. Similarly, for GR32_NOREX and
1749 // GR32_NOSP, copy as GR32.
Dan Gohmande9c0562009-08-11 15:59:48 +00001750 if (SrcRC->hasSuperClass(&X86::GR64RegClass) &&
1751 DestRC->hasSuperClass(&X86::GR64RegClass))
Dan Gohmanfe606822009-07-30 01:56:29 +00001752 CommonRC = &X86::GR64RegClass;
Dan Gohmande9c0562009-08-11 15:59:48 +00001753 else if (SrcRC->hasSuperClass(&X86::GR32RegClass) &&
1754 DestRC->hasSuperClass(&X86::GR32RegClass))
Dan Gohman861ed262009-08-05 22:18:26 +00001755 CommonRC = &X86::GR32RegClass;
Dan Gohmanfe606822009-07-30 01:56:29 +00001756 else
1757 CommonRC = 0;
1758 }
Dan Gohmand4df6252009-04-20 22:54:34 +00001759
1760 if (CommonRC) {
Chris Lattner59707122008-03-09 07:58:04 +00001761 unsigned Opc;
Dan Gohmanfe606822009-07-30 01:56:29 +00001762 if (CommonRC == &X86::GR64RegClass || CommonRC == &X86::GR64_NOSPRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001763 Opc = X86::MOV64rr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001764 } else if (CommonRC == &X86::GR32RegClass ||
1765 CommonRC == &X86::GR32_NOSPRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001766 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001767 } else if (CommonRC == &X86::GR16RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001768 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001769 } else if (CommonRC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001770 // Copying to or from a physical H register on x86-64 requires a NOREX
Bill Wendling2d1c8222009-04-17 22:40:38 +00001771 // move. Otherwise use a normal move.
1772 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1773 TM.getSubtarget<X86Subtarget>().is64Bit())
Dan Gohman2da0db32009-04-15 00:04:23 +00001774 Opc = X86::MOV8rr_NOREX;
1775 else
1776 Opc = X86::MOV8rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001777 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001778 Opc = X86::MOV64rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001779 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001780 Opc = X86::MOV32rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001781 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001782 Opc = X86::MOV16rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001783 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001784 Opc = X86::MOV8rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001785 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1786 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1787 Opc = X86::MOV8rr_NOREX;
1788 else
1789 Opc = X86::MOV8rr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001790 } else if (CommonRC == &X86::GR64_NOREXRegClass ||
1791 CommonRC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001792 Opc = X86::MOV64rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001793 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001794 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001795 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001796 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001797 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001798 Opc = X86::MOV8rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001799 } else if (CommonRC == &X86::RFP32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001800 Opc = X86::MOV_Fp3232;
Dan Gohmand4df6252009-04-20 22:54:34 +00001801 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001802 Opc = X86::MOV_Fp6464;
Dan Gohmand4df6252009-04-20 22:54:34 +00001803 } else if (CommonRC == &X86::RFP80RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001804 Opc = X86::MOV_Fp8080;
Dan Gohmand4df6252009-04-20 22:54:34 +00001805 } else if (CommonRC == &X86::FR32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001806 Opc = X86::FsMOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001807 } else if (CommonRC == &X86::FR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001808 Opc = X86::FsMOVAPDrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001809 } else if (CommonRC == &X86::VR128RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001810 Opc = X86::MOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001811 } else if (CommonRC == &X86::VR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001812 Opc = X86::MMX_MOVQ64rr;
1813 } else {
Owen Anderson9fa72d92008-08-26 18:03:31 +00001814 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001815 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001816 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001817 return true;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001818 }
Dan Gohmanfe606822009-07-30 01:56:29 +00001819
Chris Lattner59707122008-03-09 07:58:04 +00001820 // Moving EFLAGS to / from another register requires a push and a pop.
1821 if (SrcRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001822 if (SrcReg != X86::EFLAGS)
1823 return false;
Dan Gohmanfe606822009-07-30 01:56:29 +00001824 if (DestRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001825 BuildMI(MBB, MI, DL, get(X86::PUSHFQ));
1826 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001827 return true;
Dan Gohmanfe606822009-07-30 01:56:29 +00001828 } else if (DestRC == &X86::GR32RegClass ||
1829 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001830 BuildMI(MBB, MI, DL, get(X86::PUSHFD));
1831 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001832 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001833 }
1834 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001835 if (DestReg != X86::EFLAGS)
1836 return false;
Dan Gohmanfe606822009-07-30 01:56:29 +00001837 if (SrcRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001838 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
1839 BuildMI(MBB, MI, DL, get(X86::POPFQ));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001840 return true;
Dan Gohmanfe606822009-07-30 01:56:29 +00001841 } else if (SrcRC == &X86::GR32RegClass ||
1842 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001843 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
1844 BuildMI(MBB, MI, DL, get(X86::POPFD));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001845 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001846 }
Owen Anderson8f2c8932007-12-31 06:32:00 +00001847 }
Dan Gohman744d4622009-04-13 16:09:41 +00001848
Chris Lattner0d128722008-03-09 09:15:31 +00001849 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner8869eeb2008-03-09 08:46:19 +00001850 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner60d14d82008-03-21 06:38:26 +00001851 // Copying from ST(0)/ST(1).
Owen Anderson9fa72d92008-08-26 18:03:31 +00001852 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
1853 // Can only copy from ST(0)/ST(1) right now
1854 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001855 bool isST0 = SrcReg == X86::ST0;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001856 unsigned Opc;
1857 if (DestRC == &X86::RFP32RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001858 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001859 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001860 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001861 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001862 if (DestRC != &X86::RFP80RegClass)
1863 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001864 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001865 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001866 BuildMI(MBB, MI, DL, get(Opc), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001867 return true;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001868 }
Chris Lattner0d128722008-03-09 09:15:31 +00001869
1870 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1871 if (DestRC == &X86::RSTRegClass) {
Evan Cheng307a72e2009-02-09 23:32:07 +00001872 // Copying to ST(0) / ST(1).
1873 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson9fa72d92008-08-26 18:03:31 +00001874 // Can only copy to TOS right now
1875 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001876 bool isST0 = DestReg == X86::ST0;
Chris Lattner0d128722008-03-09 09:15:31 +00001877 unsigned Opc;
1878 if (SrcRC == &X86::RFP32RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001879 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Chris Lattner0d128722008-03-09 09:15:31 +00001880 else if (SrcRC == &X86::RFP64RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001881 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattner0d128722008-03-09 09:15:31 +00001882 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001883 if (SrcRC != &X86::RFP80RegClass)
1884 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001885 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattner0d128722008-03-09 09:15:31 +00001886 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001887 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001888 return true;
Chris Lattner0d128722008-03-09 09:15:31 +00001889 }
Chris Lattner8869eeb2008-03-09 08:46:19 +00001890
Owen Anderson9fa72d92008-08-26 18:03:31 +00001891 // Not yet supported!
1892 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001893}
1894
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001895static unsigned getStoreRegOpcode(unsigned SrcReg,
1896 const TargetRegisterClass *RC,
1897 bool isStackAligned,
1898 TargetMachine &TM) {
Owen Anderson81875432008-01-01 21:11:32 +00001899 unsigned Opc = 0;
Dan Gohmanfe606822009-07-30 01:56:29 +00001900 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00001901 Opc = X86::MOV64mr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001902 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00001903 Opc = X86::MOV32mr;
1904 } else if (RC == &X86::GR16RegClass) {
1905 Opc = X86::MOV16mr;
1906 } else if (RC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001907 // Copying to or from a physical H register on x86-64 requires a NOREX
1908 // move. Otherwise use a normal move.
1909 if (isHReg(SrcReg) &&
1910 TM.getSubtarget<X86Subtarget>().is64Bit())
1911 Opc = X86::MOV8mr_NOREX;
1912 else
1913 Opc = X86::MOV8mr;
Dan Gohman6e438702009-04-27 16:33:14 +00001914 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001915 Opc = X86::MOV64mr;
Dan Gohman6e438702009-04-27 16:33:14 +00001916 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001917 Opc = X86::MOV32mr;
Dan Gohman6e438702009-04-27 16:33:14 +00001918 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001919 Opc = X86::MOV16mr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001920 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001921 Opc = X86::MOV8mr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001922 } else if (RC == &X86::GR8_ABCD_HRegClass) {
1923 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1924 Opc = X86::MOV8mr_NOREX;
1925 else
1926 Opc = X86::MOV8mr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001927 } else if (RC == &X86::GR64_NOREXRegClass ||
1928 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001929 Opc = X86::MOV64mr;
1930 } else if (RC == &X86::GR32_NOREXRegClass) {
1931 Opc = X86::MOV32mr;
1932 } else if (RC == &X86::GR16_NOREXRegClass) {
1933 Opc = X86::MOV16mr;
1934 } else if (RC == &X86::GR8_NOREXRegClass) {
1935 Opc = X86::MOV8mr;
Owen Anderson81875432008-01-01 21:11:32 +00001936 } else if (RC == &X86::RFP80RegClass) {
1937 Opc = X86::ST_FpP80m; // pops
1938 } else if (RC == &X86::RFP64RegClass) {
1939 Opc = X86::ST_Fp64m;
1940 } else if (RC == &X86::RFP32RegClass) {
1941 Opc = X86::ST_Fp32m;
1942 } else if (RC == &X86::FR32RegClass) {
1943 Opc = X86::MOVSSmr;
1944 } else if (RC == &X86::FR64RegClass) {
1945 Opc = X86::MOVSDmr;
1946 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001947 // If stack is realigned we can use aligned stores.
1948 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
Owen Anderson81875432008-01-01 21:11:32 +00001949 } else if (RC == &X86::VR64RegClass) {
1950 Opc = X86::MMX_MOVQ64mr;
1951 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00001952 llvm_unreachable("Unknown regclass");
Owen Anderson81875432008-01-01 21:11:32 +00001953 }
1954
1955 return Opc;
1956}
1957
1958void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
1959 MachineBasicBlock::iterator MI,
1960 unsigned SrcReg, bool isKill, int FrameIdx,
1961 const TargetRegisterClass *RC) const {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001962 const MachineFunction &MF = *MBB.getParent();
Evan Cheng47906a22008-07-21 06:34:17 +00001963 bool isAligned = (RI.getStackAlignment() >= 16) ||
1964 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001965 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Bill Wendling13ee2e42009-02-11 21:51:19 +00001966 DebugLoc DL = DebugLoc::getUnknownLoc();
1967 if (MI != MBB.end()) DL = MI->getDebugLoc();
1968 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling2b739762009-05-13 21:33:08 +00001969 .addReg(SrcReg, getKillRegState(isKill));
Owen Anderson81875432008-01-01 21:11:32 +00001970}
1971
1972void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
1973 bool isKill,
1974 SmallVectorImpl<MachineOperand> &Addr,
1975 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +00001976 MachineInstr::mmo_iterator MMOBegin,
1977 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +00001978 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00001979 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001980 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen77cce4d2009-02-12 23:08:38 +00001981 DebugLoc DL = DebugLoc::getUnknownLoc();
1982 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Anderson81875432008-01-01 21:11:32 +00001983 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00001984 MIB.addOperand(Addr[i]);
Bill Wendling2b739762009-05-13 21:33:08 +00001985 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohmanc7973eb2009-10-09 18:10:05 +00001986 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Anderson81875432008-01-01 21:11:32 +00001987 NewMIs.push_back(MIB);
1988}
1989
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001990static unsigned getLoadRegOpcode(unsigned DestReg,
1991 const TargetRegisterClass *RC,
1992 bool isStackAligned,
1993 const TargetMachine &TM) {
Owen Anderson81875432008-01-01 21:11:32 +00001994 unsigned Opc = 0;
Dan Gohmanfe606822009-07-30 01:56:29 +00001995 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00001996 Opc = X86::MOV64rm;
Dan Gohmanfe606822009-07-30 01:56:29 +00001997 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00001998 Opc = X86::MOV32rm;
1999 } else if (RC == &X86::GR16RegClass) {
2000 Opc = X86::MOV16rm;
2001 } else if (RC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002002 // Copying to or from a physical H register on x86-64 requires a NOREX
2003 // move. Otherwise use a normal move.
2004 if (isHReg(DestReg) &&
2005 TM.getSubtarget<X86Subtarget>().is64Bit())
2006 Opc = X86::MOV8rm_NOREX;
2007 else
2008 Opc = X86::MOV8rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002009 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002010 Opc = X86::MOV64rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002011 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002012 Opc = X86::MOV32rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002013 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002014 Opc = X86::MOV16rm;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002015 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002016 Opc = X86::MOV8rm;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002017 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2018 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2019 Opc = X86::MOV8rm_NOREX;
2020 else
2021 Opc = X86::MOV8rm;
Dan Gohmanfe606822009-07-30 01:56:29 +00002022 } else if (RC == &X86::GR64_NOREXRegClass ||
2023 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002024 Opc = X86::MOV64rm;
2025 } else if (RC == &X86::GR32_NOREXRegClass) {
2026 Opc = X86::MOV32rm;
2027 } else if (RC == &X86::GR16_NOREXRegClass) {
2028 Opc = X86::MOV16rm;
2029 } else if (RC == &X86::GR8_NOREXRegClass) {
2030 Opc = X86::MOV8rm;
Owen Anderson81875432008-01-01 21:11:32 +00002031 } else if (RC == &X86::RFP80RegClass) {
2032 Opc = X86::LD_Fp80m;
2033 } else if (RC == &X86::RFP64RegClass) {
2034 Opc = X86::LD_Fp64m;
2035 } else if (RC == &X86::RFP32RegClass) {
2036 Opc = X86::LD_Fp32m;
2037 } else if (RC == &X86::FR32RegClass) {
2038 Opc = X86::MOVSSrm;
2039 } else if (RC == &X86::FR64RegClass) {
2040 Opc = X86::MOVSDrm;
2041 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002042 // If stack is realigned we can use aligned loads.
2043 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
Owen Anderson81875432008-01-01 21:11:32 +00002044 } else if (RC == &X86::VR64RegClass) {
2045 Opc = X86::MMX_MOVQ64rm;
2046 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00002047 llvm_unreachable("Unknown regclass");
Owen Anderson81875432008-01-01 21:11:32 +00002048 }
2049
2050 return Opc;
2051}
2052
2053void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002054 MachineBasicBlock::iterator MI,
2055 unsigned DestReg, int FrameIdx,
2056 const TargetRegisterClass *RC) const{
2057 const MachineFunction &MF = *MBB.getParent();
Evan Cheng47906a22008-07-21 06:34:17 +00002058 bool isAligned = (RI.getStackAlignment() >= 16) ||
2059 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002060 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002061 DebugLoc DL = DebugLoc::getUnknownLoc();
2062 if (MI != MBB.end()) DL = MI->getDebugLoc();
2063 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Anderson81875432008-01-01 21:11:32 +00002064}
2065
2066void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Chenge52c1912008-07-03 09:09:37 +00002067 SmallVectorImpl<MachineOperand> &Addr,
2068 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002069 MachineInstr::mmo_iterator MMOBegin,
2070 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +00002071 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002072 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002073 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002074 DebugLoc DL = DebugLoc::getUnknownLoc();
2075 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Anderson81875432008-01-01 21:11:32 +00002076 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002077 MIB.addOperand(Addr[i]);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002078 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Anderson81875432008-01-01 21:11:32 +00002079 NewMIs.push_back(MIB);
2080}
2081
Owen Anderson6690c7f2008-01-04 23:57:37 +00002082bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002083 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00002084 const std::vector<CalleeSavedInfo> &CSI) const {
2085 if (CSI.empty())
2086 return false;
2087
Bill Wendling13ee2e42009-02-11 21:51:19 +00002088 DebugLoc DL = DebugLoc::getUnknownLoc();
2089 if (MI != MBB.end()) DL = MI->getDebugLoc();
2090
Evan Chengc275cf62008-09-26 19:14:21 +00002091 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002092 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002093 unsigned SlotSize = is64Bit ? 8 : 4;
2094
2095 MachineFunction &MF = *MBB.getParent();
Evan Cheng10b8d222009-07-09 06:53:48 +00002096 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002097 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedman65b88222009-06-04 02:32:04 +00002098 unsigned CalleeFrameSize = 0;
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002099
Owen Anderson6690c7f2008-01-04 23:57:37 +00002100 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2101 for (unsigned i = CSI.size(); i != 0; --i) {
2102 unsigned Reg = CSI[i-1].getReg();
Eli Friedman65b88222009-06-04 02:32:04 +00002103 const TargetRegisterClass *RegClass = CSI[i-1].getRegClass();
Owen Anderson6690c7f2008-01-04 23:57:37 +00002104 // Add the callee-saved register as live-in. It's killed at the spill.
2105 MBB.addLiveIn(Reg);
Evan Cheng10b8d222009-07-09 06:53:48 +00002106 if (Reg == FPReg)
2107 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2108 continue;
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002109 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedman65b88222009-06-04 02:32:04 +00002110 CalleeFrameSize += SlotSize;
Evan Cheng10b8d222009-07-09 06:53:48 +00002111 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedman65b88222009-06-04 02:32:04 +00002112 } else {
2113 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(), RegClass);
2114 }
Owen Anderson6690c7f2008-01-04 23:57:37 +00002115 }
Eli Friedman65b88222009-06-04 02:32:04 +00002116
2117 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002118 return true;
2119}
2120
2121bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002122 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00002123 const std::vector<CalleeSavedInfo> &CSI) const {
2124 if (CSI.empty())
2125 return false;
Bill Wendling13ee2e42009-02-11 21:51:19 +00002126
2127 DebugLoc DL = DebugLoc::getUnknownLoc();
2128 if (MI != MBB.end()) DL = MI->getDebugLoc();
2129
Evan Cheng10b8d222009-07-09 06:53:48 +00002130 MachineFunction &MF = *MBB.getParent();
2131 unsigned FPReg = RI.getFrameRegister(MF);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002132 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002133 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Anderson6690c7f2008-01-04 23:57:37 +00002134 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2135 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2136 unsigned Reg = CSI[i].getReg();
Evan Cheng10b8d222009-07-09 06:53:48 +00002137 if (Reg == FPReg)
2138 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2139 continue;
Eli Friedman65b88222009-06-04 02:32:04 +00002140 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002141 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedman65b88222009-06-04 02:32:04 +00002142 BuildMI(MBB, MI, DL, get(Opc), Reg);
2143 } else {
2144 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RegClass);
2145 }
Owen Anderson6690c7f2008-01-04 23:57:37 +00002146 }
2147 return true;
2148}
2149
Dan Gohman221a4372008-07-07 23:14:23 +00002150static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002151 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002152 MachineInstr *MI,
2153 const TargetInstrInfo &TII) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002154 // Create the base instruction with the memory operand as the first part.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002155 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2156 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002157 MachineInstrBuilder MIB(NewMI);
2158 unsigned NumAddrOps = MOs.size();
2159 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002160 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002161 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002162 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002163
2164 // Loop over the rest of the ri operands, converting them over.
Chris Lattner5b930372008-01-07 07:27:27 +00002165 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002166 for (unsigned i = 0; i != NumOps; ++i) {
2167 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002168 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002169 }
2170 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2171 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002172 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002173 }
2174 return MIB;
2175}
2176
Dan Gohman221a4372008-07-07 23:14:23 +00002177static MachineInstr *FuseInst(MachineFunction &MF,
2178 unsigned Opcode, unsigned OpNo,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002179 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002180 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002181 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2182 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002183 MachineInstrBuilder MIB(NewMI);
2184
2185 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2186 MachineOperand &MO = MI->getOperand(i);
2187 if (i == OpNo) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002188 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson9a184ef2008-01-07 01:35:02 +00002189 unsigned NumAddrOps = MOs.size();
2190 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002191 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002192 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002193 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002194 } else {
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002195 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002196 }
2197 }
2198 return MIB;
2199}
2200
2201static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002202 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002203 MachineInstr *MI) {
Dan Gohman221a4372008-07-07 23:14:23 +00002204 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendling13ee2e42009-02-11 21:51:19 +00002205 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002206
2207 unsigned NumAddrOps = MOs.size();
2208 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002209 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002210 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002211 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002212 return MIB.addImm(0);
2213}
2214
2215MachineInstr*
Dan Gohmanedc83d62008-12-03 18:43:12 +00002216X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2217 MachineInstr *MI, unsigned i,
Evan Chenga5853792009-07-15 06:10:07 +00002218 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng8f0797f2009-09-11 00:39:26 +00002219 unsigned Size, unsigned Align) const {
Evan Chenga5853792009-07-15 06:10:07 +00002220 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002221 bool isTwoAddrFold = false;
Chris Lattner5b930372008-01-07 07:27:27 +00002222 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002223 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002224 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002225
2226 MachineInstr *NewMI = NULL;
2227 // Folding a memory location into the two-address part of a two-address
2228 // instruction is different than folding it other places. It requires
2229 // replacing the *two* registers with the memory location.
2230 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002231 MI->getOperand(0).isReg() &&
2232 MI->getOperand(1).isReg() &&
Owen Anderson9a184ef2008-01-07 01:35:02 +00002233 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2234 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2235 isTwoAddrFold = true;
2236 } else if (i == 0) { // If operand 0
2237 if (MI->getOpcode() == X86::MOV16r0)
2238 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
2239 else if (MI->getOpcode() == X86::MOV32r0)
2240 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002241 else if (MI->getOpcode() == X86::MOV8r0)
2242 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Chenge52c1912008-07-03 09:09:37 +00002243 if (NewMI)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002244 return NewMI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002245
2246 OpcodeTablePtr = &RegOp2MemOpTable0;
2247 } else if (i == 1) {
2248 OpcodeTablePtr = &RegOp2MemOpTable1;
2249 } else if (i == 2) {
2250 OpcodeTablePtr = &RegOp2MemOpTable2;
2251 }
2252
2253 // If table selected...
2254 if (OpcodeTablePtr) {
2255 // Find the Opcode to fuse
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002256 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002257 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2258 if (I != OpcodeTablePtr->end()) {
Evan Cheng8f0797f2009-09-11 00:39:26 +00002259 unsigned Opcode = I->second.first;
Evan Chenga5853792009-07-15 06:10:07 +00002260 unsigned MinAlign = I->second.second;
2261 if (Align < MinAlign)
2262 return NULL;
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002263 bool NarrowToMOV32rm = false;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002264 if (Size) {
2265 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2266 if (Size < RCSize) {
2267 // Check if it's safe to fold the load. If the size of the object is
2268 // narrower than the load width, then it's not.
2269 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2270 return NULL;
2271 // If this is a 64-bit load, but the spill slot is 32, then we can do
2272 // a 32-bit load which is implicitly zero-extended. This likely is due
2273 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002274 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2275 return NULL;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002276 Opcode = X86::MOV32rm;
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002277 NarrowToMOV32rm = true;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002278 }
2279 }
2280
Owen Anderson9a184ef2008-01-07 01:35:02 +00002281 if (isTwoAddrFold)
Evan Cheng8f0797f2009-09-11 00:39:26 +00002282 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002283 else
Evan Cheng8f0797f2009-09-11 00:39:26 +00002284 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002285
2286 if (NarrowToMOV32rm) {
2287 // If this is the special case where we use a MOV32rm to load a 32-bit
2288 // value and zero-extend the top bits. Change the destination register
2289 // to a 32-bit one.
2290 unsigned DstReg = NewMI->getOperand(0).getReg();
2291 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2292 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
2293 4/*x86_subreg_32bit*/));
2294 else
2295 NewMI->getOperand(0).setSubReg(4/*x86_subreg_32bit*/);
2296 }
Owen Anderson9a184ef2008-01-07 01:35:02 +00002297 return NewMI;
2298 }
2299 }
2300
2301 // No fusion
2302 if (PrintFailedFusing)
Chris Lattnerd71b0b02009-08-23 03:41:05 +00002303 errs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002304 return NULL;
2305}
2306
2307
Dan Gohmanedc83d62008-12-03 18:43:12 +00002308MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2309 MachineInstr *MI,
Evan Chenga5853792009-07-15 06:10:07 +00002310 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +00002311 int FrameIndex) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002312 // Check switch flag
2313 if (NoFusing) return NULL;
2314
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002315 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng8f0797f2009-09-11 00:39:26 +00002316 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002317 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002318 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2319 unsigned NewOpc = 0;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002320 unsigned RCSize = 0;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002321 switch (MI->getOpcode()) {
2322 default: return NULL;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002323 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
2324 case X86::TEST16rr: NewOpc = X86::CMP16ri; RCSize = 2; break;
2325 case X86::TEST32rr: NewOpc = X86::CMP32ri; RCSize = 4; break;
2326 case X86::TEST64rr: NewOpc = X86::CMP64ri32; RCSize = 8; break;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002327 }
Evan Cheng8f0797f2009-09-11 00:39:26 +00002328 // Check if it's safe to fold the load. If the size of the object is
2329 // narrower than the load width, then it's not.
2330 if (Size < RCSize)
2331 return NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002332 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002333 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002334 MI->getOperand(1).ChangeToImmediate(0);
2335 } else if (Ops.size() != 1)
2336 return NULL;
2337
2338 SmallVector<MachineOperand,4> MOs;
2339 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng8f0797f2009-09-11 00:39:26 +00002340 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002341}
2342
Dan Gohmanedc83d62008-12-03 18:43:12 +00002343MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2344 MachineInstr *MI,
Evan Chenga5853792009-07-15 06:10:07 +00002345 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +00002346 MachineInstr *LoadMI) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002347 // Check switch flag
2348 if (NoFusing) return NULL;
2349
Dan Gohmand0e8c752008-07-12 00:10:52 +00002350 // Determine the alignment of the load.
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002351 unsigned Alignment = 0;
Dan Gohmand0e8c752008-07-12 00:10:52 +00002352 if (LoadMI->hasOneMemOperand())
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00002353 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman51dbce62009-09-21 18:30:38 +00002354 else
2355 switch (LoadMI->getOpcode()) {
2356 case X86::V_SET0:
2357 case X86::V_SETALLONES:
2358 Alignment = 16;
2359 break;
2360 case X86::FsFLD0SD:
2361 Alignment = 8;
2362 break;
2363 case X86::FsFLD0SS:
2364 Alignment = 4;
2365 break;
2366 default:
2367 llvm_unreachable("Don't know how to fold this instruction!");
2368 }
Owen Anderson9a184ef2008-01-07 01:35:02 +00002369 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2370 unsigned NewOpc = 0;
2371 switch (MI->getOpcode()) {
2372 default: return NULL;
2373 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2374 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2375 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2376 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2377 }
2378 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002379 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002380 MI->getOperand(1).ChangeToImmediate(0);
2381 } else if (Ops.size() != 1)
2382 return NULL;
2383
Rafael Espindolabca99f72009-04-08 21:14:34 +00002384 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
Dan Gohman51dbce62009-09-21 18:30:38 +00002385 switch (LoadMI->getOpcode()) {
2386 case X86::V_SET0:
2387 case X86::V_SETALLONES:
2388 case X86::FsFLD0SD:
2389 case X86::FsFLD0SS: {
Dan Gohman37eb6c82008-12-03 05:21:24 +00002390 // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
2391 // Create a constant-pool entry and operands to load from it.
2392
2393 // x86-32 PIC requires a PIC base register for constant pools.
2394 unsigned PICBase = 0;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002395 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng3b570332009-07-16 18:44:05 +00002396 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2397 PICBase = X86::RIP;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002398 else
Evan Cheng3b570332009-07-16 18:44:05 +00002399 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2400 // This doesn't work for several reasons.
2401 // 1. GlobalBaseReg may have been spilled.
2402 // 2. It may not be live at MI.
Dan Gohman51dbce62009-09-21 18:30:38 +00002403 return NULL;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002404 }
Dan Gohman37eb6c82008-12-03 05:21:24 +00002405
Dan Gohman51dbce62009-09-21 18:30:38 +00002406 // Create a constant-pool entry.
Dan Gohman37eb6c82008-12-03 05:21:24 +00002407 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman51dbce62009-09-21 18:30:38 +00002408 const Type *Ty;
2409 if (LoadMI->getOpcode() == X86::FsFLD0SS)
2410 Ty = Type::getFloatTy(MF.getFunction()->getContext());
2411 else if (LoadMI->getOpcode() == X86::FsFLD0SD)
2412 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
2413 else
2414 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
2415 Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
2416 Constant::getAllOnesValue(Ty) :
2417 Constant::getNullValue(Ty);
2418 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman37eb6c82008-12-03 05:21:24 +00002419
2420 // Create operands to load from the constant pool entry.
2421 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2422 MOs.push_back(MachineOperand::CreateImm(1));
2423 MOs.push_back(MachineOperand::CreateReg(0, false));
2424 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindolabca99f72009-04-08 21:14:34 +00002425 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman51dbce62009-09-21 18:30:38 +00002426 break;
2427 }
2428 default: {
Dan Gohman37eb6c82008-12-03 05:21:24 +00002429 // Folding a normal load. Just copy the load's address operands.
2430 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002431 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
Dan Gohman37eb6c82008-12-03 05:21:24 +00002432 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman51dbce62009-09-21 18:30:38 +00002433 break;
2434 }
Dan Gohman37eb6c82008-12-03 05:21:24 +00002435 }
Evan Cheng8f0797f2009-09-11 00:39:26 +00002436 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002437}
2438
2439
Dan Gohman46b948e2008-10-16 01:49:15 +00002440bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2441 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002442 // Check switch flag
2443 if (NoFusing) return 0;
2444
2445 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2446 switch (MI->getOpcode()) {
2447 default: return false;
2448 case X86::TEST8rr:
2449 case X86::TEST16rr:
2450 case X86::TEST32rr:
2451 case X86::TEST64rr:
2452 return true;
2453 }
2454 }
2455
2456 if (Ops.size() != 1)
2457 return false;
2458
2459 unsigned OpNum = Ops[0];
2460 unsigned Opc = MI->getOpcode();
Chris Lattner5b930372008-01-07 07:27:27 +00002461 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002462 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002463 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002464
2465 // Folding a memory location into the two-address part of a two-address
2466 // instruction is different than folding it other places. It requires
2467 // replacing the *two* registers with the memory location.
Evan Chenga5853792009-07-15 06:10:07 +00002468 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002469 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2470 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2471 } else if (OpNum == 0) { // If operand 0
2472 switch (Opc) {
Chris Lattner17f62252009-07-14 20:19:57 +00002473 case X86::MOV8r0:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002474 case X86::MOV16r0:
2475 case X86::MOV32r0:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002476 return true;
2477 default: break;
2478 }
2479 OpcodeTablePtr = &RegOp2MemOpTable0;
2480 } else if (OpNum == 1) {
2481 OpcodeTablePtr = &RegOp2MemOpTable1;
2482 } else if (OpNum == 2) {
2483 OpcodeTablePtr = &RegOp2MemOpTable2;
2484 }
2485
2486 if (OpcodeTablePtr) {
2487 // Find the Opcode to fuse
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002488 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002489 OpcodeTablePtr->find((unsigned*)Opc);
2490 if (I != OpcodeTablePtr->end())
2491 return true;
2492 }
2493 return false;
2494}
2495
2496bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2497 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002498 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002499 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002500 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2501 if (I == MemOp2RegOpTable.end())
2502 return false;
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002503 DebugLoc dl = MI->getDebugLoc();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002504 unsigned Opc = I->second.first;
2505 unsigned Index = I->second.second & 0xf;
2506 bool FoldedLoad = I->second.second & (1 << 4);
2507 bool FoldedStore = I->second.second & (1 << 5);
2508 if (UnfoldLoad && !FoldedLoad)
2509 return false;
2510 UnfoldLoad &= FoldedLoad;
2511 if (UnfoldStore && !FoldedStore)
2512 return false;
2513 UnfoldStore &= FoldedStore;
2514
Chris Lattner5b930372008-01-07 07:27:27 +00002515 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002516 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattner6a66b292009-07-29 21:10:12 +00002517 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002518 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002519 SmallVector<MachineOperand,2> BeforeOps;
2520 SmallVector<MachineOperand,2> AfterOps;
2521 SmallVector<MachineOperand,4> ImpOps;
2522 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2523 MachineOperand &Op = MI->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002524 if (i >= Index && i < Index + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002525 AddrOps.push_back(Op);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002526 else if (Op.isReg() && Op.isImplicit())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002527 ImpOps.push_back(Op);
2528 else if (i < Index)
2529 BeforeOps.push_back(Op);
2530 else if (i > Index)
2531 AfterOps.push_back(Op);
2532 }
2533
2534 // Emit the load instruction.
2535 if (UnfoldLoad) {
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002536 std::pair<MachineInstr::mmo_iterator,
2537 MachineInstr::mmo_iterator> MMOs =
2538 MF.extractLoadMemRefs(MI->memoperands_begin(),
2539 MI->memoperands_end());
2540 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002541 if (UnfoldStore) {
2542 // Address operands cannot be marked isKill.
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002543 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002544 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002545 if (MO.isReg())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002546 MO.setIsKill(false);
2547 }
2548 }
2549 }
2550
2551 // Emit the data processing instruction.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002552 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002553 MachineInstrBuilder MIB(DataMI);
2554
2555 if (FoldedStore)
Bill Wendling2b739762009-05-13 21:33:08 +00002556 MIB.addReg(Reg, RegState::Define);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002557 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002558 MIB.addOperand(BeforeOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002559 if (FoldedLoad)
2560 MIB.addReg(Reg);
2561 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002562 MIB.addOperand(AfterOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002563 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2564 MachineOperand &MO = ImpOps[i];
Bill Wendling2b739762009-05-13 21:33:08 +00002565 MIB.addReg(MO.getReg(),
2566 getDefRegState(MO.isDef()) |
2567 RegState::Implicit |
2568 getKillRegState(MO.isKill()) |
Evan Cheng9c73db12009-06-30 08:49:04 +00002569 getDeadRegState(MO.isDead()) |
2570 getUndefRegState(MO.isUndef()));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002571 }
2572 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2573 unsigned NewOpc = 0;
2574 switch (DataMI->getOpcode()) {
2575 default: break;
2576 case X86::CMP64ri32:
2577 case X86::CMP32ri:
2578 case X86::CMP16ri:
2579 case X86::CMP8ri: {
2580 MachineOperand &MO0 = DataMI->getOperand(0);
2581 MachineOperand &MO1 = DataMI->getOperand(1);
2582 if (MO1.getImm() == 0) {
2583 switch (DataMI->getOpcode()) {
2584 default: break;
2585 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2586 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2587 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2588 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2589 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00002590 DataMI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002591 MO1.ChangeToRegister(MO0.getReg(), false);
2592 }
2593 }
2594 }
2595 NewMIs.push_back(DataMI);
2596
2597 // Emit the store instruction.
2598 if (UnfoldStore) {
Chris Lattner6a66b292009-07-29 21:10:12 +00002599 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002600 std::pair<MachineInstr::mmo_iterator,
2601 MachineInstr::mmo_iterator> MMOs =
2602 MF.extractStoreMemRefs(MI->memoperands_begin(),
2603 MI->memoperands_end());
2604 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002605 }
2606
2607 return true;
2608}
2609
2610bool
2611X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002612 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmanbd68c792008-07-17 19:10:17 +00002613 if (!N->isMachineOpcode())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002614 return false;
2615
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002616 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Dan Gohmanbd68c792008-07-17 19:10:17 +00002617 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002618 if (I == MemOp2RegOpTable.end())
2619 return false;
2620 unsigned Opc = I->second.first;
2621 unsigned Index = I->second.second & 0xf;
2622 bool FoldedLoad = I->second.second & (1 << 4);
2623 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner5b930372008-01-07 07:27:27 +00002624 const TargetInstrDesc &TID = get(Opc);
Chris Lattner6a66b292009-07-29 21:10:12 +00002625 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohman31b70a62009-03-04 19:23:38 +00002626 unsigned NumDefs = TID.NumDefs;
Dan Gohman8181bd12008-07-27 21:46:04 +00002627 std::vector<SDValue> AddrOps;
2628 std::vector<SDValue> BeforeOps;
2629 std::vector<SDValue> AfterOps;
Dale Johannesen913ba762009-02-06 01:31:28 +00002630 DebugLoc dl = N->getDebugLoc();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002631 unsigned NumOps = N->getNumOperands();
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00002632 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002633 SDValue Op = N->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002634 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002635 AddrOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002636 else if (i < Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002637 BeforeOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002638 else if (i > Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002639 AfterOps.push_back(Op);
2640 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002641 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002642 AddrOps.push_back(Chain);
2643
2644 // Emit the load instruction.
2645 SDNode *Load = 0;
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002646 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002647 if (FoldedLoad) {
Owen Andersonac9de032009-08-10 22:56:29 +00002648 EVT VT = *RC->vt_begin();
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002649 std::pair<MachineInstr::mmo_iterator,
2650 MachineInstr::mmo_iterator> MMOs =
2651 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2652 cast<MachineSDNode>(N)->memoperands_end());
2653 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman61fda0d2009-09-25 18:54:59 +00002654 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2655 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002656 NewNodes.push_back(Load);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002657
2658 // Preserve memory reference information.
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002659 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002660 }
2661
2662 // Emit the data processing instruction.
Owen Andersonac9de032009-08-10 22:56:29 +00002663 std::vector<EVT> VTs;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002664 const TargetRegisterClass *DstRC = 0;
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002665 if (TID.getNumDefs() > 0) {
Chris Lattner6a66b292009-07-29 21:10:12 +00002666 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002667 VTs.push_back(*DstRC->vt_begin());
2668 }
2669 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +00002670 EVT VT = N->getValueType(i);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002671 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002672 VTs.push_back(VT);
2673 }
2674 if (Load)
Dan Gohman8181bd12008-07-27 21:46:04 +00002675 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002676 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman61fda0d2009-09-25 18:54:59 +00002677 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2678 BeforeOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002679 NewNodes.push_back(NewNode);
2680
2681 // Emit the store instruction.
2682 if (FoldedStore) {
2683 AddrOps.pop_back();
Dan Gohman8181bd12008-07-27 21:46:04 +00002684 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002685 AddrOps.push_back(Chain);
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002686 std::pair<MachineInstr::mmo_iterator,
2687 MachineInstr::mmo_iterator> MMOs =
2688 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2689 cast<MachineSDNode>(N)->memoperands_end());
2690 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman61fda0d2009-09-25 18:54:59 +00002691 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2692 isAligned, TM),
2693 dl, MVT::Other,
2694 &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002695 NewNodes.push_back(Store);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002696
2697 // Preserve memory reference information.
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002698 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002699 }
2700
2701 return true;
2702}
2703
2704unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohmanf0116582009-10-30 22:18:41 +00002705 bool UnfoldLoad, bool UnfoldStore,
2706 unsigned *LoadRegIndex) const {
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002707 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002708 MemOp2RegOpTable.find((unsigned*)Opc);
2709 if (I == MemOp2RegOpTable.end())
2710 return 0;
2711 bool FoldedLoad = I->second.second & (1 << 4);
2712 bool FoldedStore = I->second.second & (1 << 5);
2713 if (UnfoldLoad && !FoldedLoad)
2714 return 0;
2715 if (UnfoldStore && !FoldedStore)
2716 return 0;
Dan Gohmanf0116582009-10-30 22:18:41 +00002717 if (LoadRegIndex)
2718 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002719 return I->second.first;
2720}
2721
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002722bool X86InstrInfo::
Owen Andersond131b5b2008-08-14 22:49:33 +00002723ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002724 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Chenge3f1a412008-08-29 23:21:31 +00002725 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman6a00fcb2008-10-21 03:29:32 +00002726 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2727 return true;
Evan Chenge3f1a412008-08-29 23:21:31 +00002728 Cond[0].setImm(GetOppositeBranchCondition(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002729 return false;
2730}
2731
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002732bool X86InstrInfo::
Evan Chengf5a8a362009-02-06 17:17:30 +00002733isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
2734 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002735 // allow any loads of these registers before FpGet_ST0_80.
Evan Chengf5a8a362009-02-06 17:17:30 +00002736 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
2737 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002738}
2739
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002740unsigned X86InstrInfo::sizeOfImm(const TargetInstrDesc *Desc) {
2741 switch (Desc->TSFlags & X86II::ImmMask) {
2742 case X86II::Imm8: return 1;
2743 case X86II::Imm16: return 2;
2744 case X86II::Imm32: return 4;
2745 case X86II::Imm64: return 8;
Edwin Törökbd448e32009-07-14 16:55:14 +00002746 default: llvm_unreachable("Immediate size not set!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002747 return 0;
2748 }
2749}
2750
2751/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
2752/// e.g. r8, xmm8, etc.
2753bool X86InstrInfo::isX86_64ExtendedReg(const MachineOperand &MO) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002754 if (!MO.isReg()) return false;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002755 switch (MO.getReg()) {
2756 default: break;
2757 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2758 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2759 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2760 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2761 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2762 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2763 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2764 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2765 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2766 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
2767 return true;
2768 }
2769 return false;
2770}
2771
2772
2773/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
2774/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
2775/// size, and 3) use of X86-64 extended registers.
2776unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
2777 unsigned REX = 0;
2778 const TargetInstrDesc &Desc = MI.getDesc();
2779
2780 // Pseudo instructions do not need REX prefix byte.
2781 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
2782 return 0;
2783 if (Desc.TSFlags & X86II::REX_W)
2784 REX |= 1 << 3;
2785
2786 unsigned NumOps = Desc.getNumOperands();
2787 if (NumOps) {
2788 bool isTwoAddr = NumOps > 1 &&
2789 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
2790
2791 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
2792 unsigned i = isTwoAddr ? 1 : 0;
2793 for (unsigned e = NumOps; i != e; ++i) {
2794 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002795 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002796 unsigned Reg = MO.getReg();
2797 if (isX86_64NonExtLowByteReg(Reg))
2798 REX |= 0x40;
2799 }
2800 }
2801
2802 switch (Desc.TSFlags & X86II::FormMask) {
2803 case X86II::MRMInitReg:
2804 if (isX86_64ExtendedReg(MI.getOperand(0)))
2805 REX |= (1 << 0) | (1 << 2);
2806 break;
2807 case X86II::MRMSrcReg: {
2808 if (isX86_64ExtendedReg(MI.getOperand(0)))
2809 REX |= 1 << 2;
2810 i = isTwoAddr ? 2 : 1;
2811 for (unsigned e = NumOps; i != e; ++i) {
2812 const MachineOperand& MO = MI.getOperand(i);
2813 if (isX86_64ExtendedReg(MO))
2814 REX |= 1 << 0;
2815 }
2816 break;
2817 }
2818 case X86II::MRMSrcMem: {
2819 if (isX86_64ExtendedReg(MI.getOperand(0)))
2820 REX |= 1 << 2;
2821 unsigned Bit = 0;
2822 i = isTwoAddr ? 2 : 1;
2823 for (; i != NumOps; ++i) {
2824 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002825 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002826 if (isX86_64ExtendedReg(MO))
2827 REX |= 1 << Bit;
2828 Bit++;
2829 }
2830 }
2831 break;
2832 }
2833 case X86II::MRM0m: case X86II::MRM1m:
2834 case X86II::MRM2m: case X86II::MRM3m:
2835 case X86II::MRM4m: case X86II::MRM5m:
2836 case X86II::MRM6m: case X86II::MRM7m:
2837 case X86II::MRMDestMem: {
Dan Gohman2eff7042009-04-13 15:04:25 +00002838 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002839 i = isTwoAddr ? 1 : 0;
2840 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
2841 REX |= 1 << 2;
2842 unsigned Bit = 0;
2843 for (; i != e; ++i) {
2844 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002845 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002846 if (isX86_64ExtendedReg(MO))
2847 REX |= 1 << Bit;
2848 Bit++;
2849 }
2850 }
2851 break;
2852 }
2853 default: {
2854 if (isX86_64ExtendedReg(MI.getOperand(0)))
2855 REX |= 1 << 0;
2856 i = isTwoAddr ? 2 : 1;
2857 for (unsigned e = NumOps; i != e; ++i) {
2858 const MachineOperand& MO = MI.getOperand(i);
2859 if (isX86_64ExtendedReg(MO))
2860 REX |= 1 << 2;
2861 }
2862 break;
2863 }
2864 }
2865 }
2866 return REX;
2867}
2868
2869/// sizePCRelativeBlockAddress - This method returns the size of a PC
2870/// relative block address instruction
2871///
2872static unsigned sizePCRelativeBlockAddress() {
2873 return 4;
2874}
2875
2876/// sizeGlobalAddress - Give the size of the emission of this global address
2877///
2878static unsigned sizeGlobalAddress(bool dword) {
2879 return dword ? 8 : 4;
2880}
2881
2882/// sizeConstPoolAddress - Give the size of the emission of this constant
2883/// pool address
2884///
2885static unsigned sizeConstPoolAddress(bool dword) {
2886 return dword ? 8 : 4;
2887}
2888
2889/// sizeExternalSymbolAddress - Give the size of the emission of this external
2890/// symbol
2891///
2892static unsigned sizeExternalSymbolAddress(bool dword) {
2893 return dword ? 8 : 4;
2894}
2895
2896/// sizeJumpTableAddress - Give the size of the emission of this jump
2897/// table address
2898///
2899static unsigned sizeJumpTableAddress(bool dword) {
2900 return dword ? 8 : 4;
2901}
2902
2903static unsigned sizeConstant(unsigned Size) {
2904 return Size;
2905}
2906
2907static unsigned sizeRegModRMByte(){
2908 return 1;
2909}
2910
2911static unsigned sizeSIBByte(){
2912 return 1;
2913}
2914
2915static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
2916 unsigned FinalSize = 0;
2917 // If this is a simple integer displacement that doesn't require a relocation.
2918 if (!RelocOp) {
2919 FinalSize += sizeConstant(4);
2920 return FinalSize;
2921 }
2922
2923 // Otherwise, this is something that requires a relocation.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002924 if (RelocOp->isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002925 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002926 } else if (RelocOp->isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002927 FinalSize += sizeConstPoolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002928 } else if (RelocOp->isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002929 FinalSize += sizeJumpTableAddress(false);
2930 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00002931 llvm_unreachable("Unknown value to relocate!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002932 }
2933 return FinalSize;
2934}
2935
2936static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
2937 bool IsPIC, bool Is64BitMode) {
2938 const MachineOperand &Op3 = MI.getOperand(Op+3);
2939 int DispVal = 0;
2940 const MachineOperand *DispForReloc = 0;
2941 unsigned FinalSize = 0;
2942
2943 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002944 if (Op3.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002945 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002946 } else if (Op3.isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002947 if (Is64BitMode || IsPIC) {
2948 DispForReloc = &Op3;
2949 } else {
2950 DispVal = 1;
2951 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002952 } else if (Op3.isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002953 if (Is64BitMode || IsPIC) {
2954 DispForReloc = &Op3;
2955 } else {
2956 DispVal = 1;
2957 }
2958 } else {
2959 DispVal = 1;
2960 }
2961
2962 const MachineOperand &Base = MI.getOperand(Op);
2963 const MachineOperand &IndexReg = MI.getOperand(Op+2);
2964
2965 unsigned BaseReg = Base.getReg();
2966
2967 // Is a SIB byte needed?
Evan Cheng92569ce2009-05-12 00:07:35 +00002968 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
2969 IndexReg.getReg() == 0 &&
Evan Cheng099109d2009-05-04 22:49:16 +00002970 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002971 if (BaseReg == 0) { // Just a displacement?
2972 // Emit special case [disp32] encoding
2973 ++FinalSize;
2974 FinalSize += getDisplacementFieldSize(DispForReloc);
2975 } else {
2976 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
2977 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
2978 // Emit simple indirect register encoding... [EAX] f.e.
2979 ++FinalSize;
2980 // Be pessimistic and assume it's a disp32, not a disp8
2981 } else {
2982 // Emit the most general non-SIB encoding: [REG+disp32]
2983 ++FinalSize;
2984 FinalSize += getDisplacementFieldSize(DispForReloc);
2985 }
2986 }
2987
2988 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
2989 assert(IndexReg.getReg() != X86::ESP &&
2990 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
2991
2992 bool ForceDisp32 = false;
2993 if (BaseReg == 0 || DispForReloc) {
2994 // Emit the normal disp32 encoding.
2995 ++FinalSize;
2996 ForceDisp32 = true;
2997 } else {
2998 ++FinalSize;
2999 }
3000
3001 FinalSize += sizeSIBByte();
3002
3003 // Do we need to output a displacement?
3004 if (DispVal != 0 || ForceDisp32) {
3005 FinalSize += getDisplacementFieldSize(DispForReloc);
3006 }
3007 }
3008 return FinalSize;
3009}
3010
3011
3012static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
3013 const TargetInstrDesc *Desc,
3014 bool IsPIC, bool Is64BitMode) {
3015
3016 unsigned Opcode = Desc->Opcode;
3017 unsigned FinalSize = 0;
3018
3019 // Emit the lock opcode prefix as needed.
3020 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
3021
Bill Wendling6ee76552009-05-28 23:40:46 +00003022 // Emit segment override opcode prefix as needed.
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00003023 switch (Desc->TSFlags & X86II::SegOvrMask) {
3024 case X86II::FS:
3025 case X86II::GS:
3026 ++FinalSize;
3027 break;
Edwin Törökbd448e32009-07-14 16:55:14 +00003028 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00003029 case 0: break; // No segment override!
3030 }
3031
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003032 // Emit the repeat opcode prefix as needed.
3033 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
3034
3035 // Emit the operand size opcode prefix as needed.
3036 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
3037
3038 // Emit the address size opcode prefix as needed.
3039 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
3040
3041 bool Need0FPrefix = false;
3042 switch (Desc->TSFlags & X86II::Op0Mask) {
3043 case X86II::TB: // Two-byte opcode prefix
3044 case X86II::T8: // 0F 38
3045 case X86II::TA: // 0F 3A
3046 Need0FPrefix = true;
3047 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003048 case X86II::TF: // F2 0F 38
3049 ++FinalSize;
3050 Need0FPrefix = true;
3051 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003052 case X86II::REP: break; // already handled.
3053 case X86II::XS: // F3 0F
3054 ++FinalSize;
3055 Need0FPrefix = true;
3056 break;
3057 case X86II::XD: // F2 0F
3058 ++FinalSize;
3059 Need0FPrefix = true;
3060 break;
3061 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
3062 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
3063 ++FinalSize;
3064 break; // Two-byte opcode prefix
Edwin Törökbd448e32009-07-14 16:55:14 +00003065 default: llvm_unreachable("Invalid prefix!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003066 case 0: break; // No prefix!
3067 }
3068
3069 if (Is64BitMode) {
3070 // REX prefix
3071 unsigned REX = X86InstrInfo::determineREX(MI);
3072 if (REX)
3073 ++FinalSize;
3074 }
3075
3076 // 0x0F escape code must be emitted just before the opcode.
3077 if (Need0FPrefix)
3078 ++FinalSize;
3079
3080 switch (Desc->TSFlags & X86II::Op0Mask) {
3081 case X86II::T8: // 0F 38
3082 ++FinalSize;
3083 break;
Bill Wendling6ee76552009-05-28 23:40:46 +00003084 case X86II::TA: // 0F 3A
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003085 ++FinalSize;
3086 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003087 case X86II::TF: // F2 0F 38
3088 ++FinalSize;
3089 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003090 }
3091
3092 // If this is a two-address instruction, skip one of the register operands.
3093 unsigned NumOps = Desc->getNumOperands();
3094 unsigned CurOp = 0;
3095 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
3096 CurOp++;
Evan Cheng099109d2009-05-04 22:49:16 +00003097 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
3098 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
3099 --NumOps;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003100
3101 switch (Desc->TSFlags & X86II::FormMask) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003102 default: llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003103 case X86II::Pseudo:
3104 // Remember the current PC offset, this is the PIC relocation
3105 // base address.
3106 switch (Opcode) {
3107 default:
3108 break;
3109 case TargetInstrInfo::INLINEASM: {
3110 const MachineFunction *MF = MI.getParent()->getParent();
Chris Lattner5f1fdb32009-08-02 05:20:37 +00003111 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
3112 FinalSize += TII.getInlineAsmLength(MI.getOperand(0).getSymbolName(),
Chris Lattner621c44d2009-08-22 20:48:53 +00003113 *MF->getTarget().getMCAsmInfo());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003114 break;
3115 }
Dan Gohmanfa607c92008-07-01 00:05:16 +00003116 case TargetInstrInfo::DBG_LABEL:
3117 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003118 break;
3119 case TargetInstrInfo::IMPLICIT_DEF:
Jakob Stoklund Olesen8f12c7c2009-09-28 20:32:26 +00003120 case TargetInstrInfo::KILL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003121 case X86::FP_REG_KILL:
3122 break;
3123 case X86::MOVPC32r: {
3124 // This emits the "call" portion of this pseudo instruction.
3125 ++FinalSize;
3126 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3127 break;
3128 }
3129 }
3130 CurOp = NumOps;
3131 break;
3132 case X86II::RawFrm:
3133 ++FinalSize;
3134
3135 if (CurOp != NumOps) {
3136 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003137 if (MO.isMBB()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003138 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003139 } else if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003140 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003141 } else if (MO.isSymbol()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003142 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003143 } else if (MO.isImm()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003144 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3145 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00003146 llvm_unreachable("Unknown RawFrm operand!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003147 }
3148 }
3149 break;
3150
3151 case X86II::AddRegFrm:
3152 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003153 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003154
3155 if (CurOp != NumOps) {
3156 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3157 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003158 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003159 FinalSize += sizeConstant(Size);
3160 else {
3161 bool dword = false;
3162 if (Opcode == X86::MOV64ri)
3163 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003164 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003165 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003166 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003167 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003168 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003169 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003170 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003171 FinalSize += sizeJumpTableAddress(dword);
3172 }
3173 }
3174 break;
3175
3176 case X86II::MRMDestReg: {
3177 ++FinalSize;
3178 FinalSize += sizeRegModRMByte();
3179 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003180 if (CurOp != NumOps) {
3181 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003182 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003183 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003184 break;
3185 }
3186 case X86II::MRMDestMem: {
3187 ++FinalSize;
3188 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003189 CurOp += X86AddrNumOperands + 1;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003190 if (CurOp != NumOps) {
3191 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003192 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003193 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003194 break;
3195 }
3196
3197 case X86II::MRMSrcReg:
3198 ++FinalSize;
3199 FinalSize += sizeRegModRMByte();
3200 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003201 if (CurOp != NumOps) {
3202 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003203 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003204 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003205 break;
3206
3207 case X86II::MRMSrcMem: {
Evan Cheng099109d2009-05-04 22:49:16 +00003208 int AddrOperands;
3209 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
3210 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
3211 AddrOperands = X86AddrNumOperands - 1; // No segment register
3212 else
3213 AddrOperands = X86AddrNumOperands;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003214
3215 ++FinalSize;
3216 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003217 CurOp += AddrOperands + 1;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003218 if (CurOp != NumOps) {
3219 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003220 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003221 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003222 break;
3223 }
3224
3225 case X86II::MRM0r: case X86II::MRM1r:
3226 case X86II::MRM2r: case X86II::MRM3r:
3227 case X86II::MRM4r: case X86II::MRM5r:
3228 case X86II::MRM6r: case X86II::MRM7r:
3229 ++FinalSize;
Evan Cheng099109d2009-05-04 22:49:16 +00003230 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +00003231 Desc->getOpcode() == X86::MFENCE) {
3232 // Special handling of lfence and mfence;
Evan Cheng099109d2009-05-04 22:49:16 +00003233 FinalSize += sizeRegModRMByte();
Bill Wendling6ee76552009-05-28 23:40:46 +00003234 } else if (Desc->getOpcode() == X86::MONITOR ||
3235 Desc->getOpcode() == X86::MWAIT) {
3236 // Special handling of monitor and mwait.
3237 FinalSize += sizeRegModRMByte() + 1; // +1 for the opcode.
3238 } else {
Evan Cheng099109d2009-05-04 22:49:16 +00003239 ++CurOp;
3240 FinalSize += sizeRegModRMByte();
3241 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003242
3243 if (CurOp != NumOps) {
3244 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3245 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003246 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003247 FinalSize += sizeConstant(Size);
3248 else {
3249 bool dword = false;
3250 if (Opcode == X86::MOV64ri32)
3251 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003252 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003253 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003254 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003255 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003256 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003257 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003258 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003259 FinalSize += sizeJumpTableAddress(dword);
3260 }
3261 }
3262 break;
3263
3264 case X86II::MRM0m: case X86II::MRM1m:
3265 case X86II::MRM2m: case X86II::MRM3m:
3266 case X86II::MRM4m: case X86II::MRM5m:
3267 case X86II::MRM6m: case X86II::MRM7m: {
3268
3269 ++FinalSize;
3270 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003271 CurOp += X86AddrNumOperands;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003272
3273 if (CurOp != NumOps) {
3274 const MachineOperand &MO = MI.getOperand(CurOp++);
3275 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003276 if (MO.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003277 FinalSize += sizeConstant(Size);
3278 else {
3279 bool dword = false;
3280 if (Opcode == X86::MOV64mi32)
3281 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003282 if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003283 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003284 } else if (MO.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003285 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003286 else if (MO.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003287 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003288 else if (MO.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003289 FinalSize += sizeJumpTableAddress(dword);
3290 }
3291 }
3292 break;
3293 }
3294
3295 case X86II::MRMInitReg:
3296 ++FinalSize;
3297 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3298 FinalSize += sizeRegModRMByte();
3299 ++CurOp;
3300 break;
3301 }
3302
3303 if (!Desc->isVariadic() && CurOp != NumOps) {
Edwin Török3cb88482009-07-08 18:01:40 +00003304 std::string msg;
3305 raw_string_ostream Msg(msg);
3306 Msg << "Cannot determine size: " << MI;
3307 llvm_report_error(Msg.str());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003308 }
3309
3310
3311 return FinalSize;
3312}
3313
3314
3315unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3316 const TargetInstrDesc &Desc = MI->getDesc();
Chris Lattner144e3482009-07-10 20:53:38 +00003317 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Dan Gohmanb41dfba2008-05-14 01:58:56 +00003318 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003319 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
Chris Lattner739b0102009-06-25 17:28:07 +00003320 if (Desc.getOpcode() == X86::MOVPC32r)
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003321 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003322 return Size;
3323}
Dan Gohmanb60482f2008-09-23 18:22:58 +00003324
Dan Gohman882ab732008-09-30 00:58:23 +00003325/// getGlobalBaseReg - Return a virtual register initialized with the
3326/// the global base register value. Output instructions required to
3327/// initialize the register in the function entry block, if necessary.
Dan Gohmanb60482f2008-09-23 18:22:58 +00003328///
Dan Gohman882ab732008-09-30 00:58:23 +00003329unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3330 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3331 "X86-64 PIC uses RIP relative addressing");
3332
3333 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3334 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3335 if (GlobalBaseReg != 0)
3336 return GlobalBaseReg;
3337
Dan Gohmanb60482f2008-09-23 18:22:58 +00003338 // Insert the set of GlobalBaseReg into the first MBB of the function
3339 MachineBasicBlock &FirstMBB = MF->front();
3340 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Bill Wendling13ee2e42009-02-11 21:51:19 +00003341 DebugLoc DL = DebugLoc::getUnknownLoc();
3342 if (MBBI != FirstMBB.end()) DL = MBBI->getDebugLoc();
Dan Gohmanb60482f2008-09-23 18:22:58 +00003343 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3344 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3345
3346 const TargetInstrInfo *TII = TM.getInstrInfo();
3347 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3348 // only used in JIT code emission as displacement to pc.
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003349 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
Dan Gohmanb60482f2008-09-23 18:22:58 +00003350
3351 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003352 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
Chris Lattner5d1f2572009-07-09 04:39:06 +00003353 if (TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003354 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3355 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
Bill Wendling13ee2e42009-02-11 21:51:19 +00003356 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
Daniel Dunbar9f086b92009-09-01 22:06:46 +00003357 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003358 X86II::MO_GOT_ABSOLUTE_ADDRESS);
Dan Gohman882ab732008-09-30 00:58:23 +00003359 } else {
3360 GlobalBaseReg = PC;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003361 }
3362
Dan Gohman882ab732008-09-30 00:58:23 +00003363 X86FI->setGlobalBaseReg(GlobalBaseReg);
3364 return GlobalBaseReg;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003365}