blob: 7a313326bd65906f1dcdce5dba64908331006f39 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000012 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000013}
14
Marek Olsak5df00d62014-12-07 12:18:57 +000015class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000016 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000017 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000018
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<9> SI3 = {0, si{7-0}};
20 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000021}
22
Marek Olsak5df00d62014-12-07 12:18:57 +000023class vop1 <bits<8> si, bits<8> vi = si> : vop {
24 field bits<8> SI = si;
25 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000026
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<9> SI3 = {1, 1, si{6-0}};
28 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000029}
30
Marek Olsak5df00d62014-12-07 12:18:57 +000031class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000032 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000033 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000034
Marek Olsak5df00d62014-12-07 12:18:57 +000035 field bits<9> SI3 = {1, 0, 0, si{5-0}};
36 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000037}
38
Marek Olsakf0b130a2015-01-15 18:43:06 +000039// Specify a VOP2 opcode for SI and VOP3 opcode for VI
40// that doesn't have VOP2 encoding on VI
41class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
42 let VI3 = vi;
43}
44
Marek Olsak5df00d62014-12-07 12:18:57 +000045class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
46 let SI3 = si;
47 let VI3 = vi;
48}
49
50class sop1 <bits<8> si, bits<8> vi = si> {
51 field bits<8> SI = si;
52 field bits<8> VI = vi;
53}
54
55class sop2 <bits<7> si, bits<7> vi = si> {
56 field bits<7> SI = si;
57 field bits<7> VI = vi;
58}
59
60class sopk <bits<5> si, bits<5> vi = si> {
61 field bits<5> SI = si;
62 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000063}
64
Tom Stellardc721a232014-05-16 20:56:47 +000065// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000066// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000067def SISubtarget {
68 int NONE = -1;
69 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000070 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000071}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000074// SI DAG Nodes
75//===----------------------------------------------------------------------===//
76
Tom Stellard9fa17912013-08-14 23:24:45 +000077def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000078 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000079 [SDNPMayLoad, SDNPMemOperand]
80>;
81
Tom Stellardafcf12f2013-09-12 02:55:14 +000082def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
83 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000084 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000085 SDTCisVT<1, iAny>, // vdata(VGPR)
86 SDTCisVT<2, i32>, // num_channels(imm)
87 SDTCisVT<3, i32>, // vaddr(VGPR)
88 SDTCisVT<4, i32>, // soffset(SGPR)
89 SDTCisVT<5, i32>, // inst_offset(imm)
90 SDTCisVT<6, i32>, // dfmt(imm)
91 SDTCisVT<7, i32>, // nfmt(imm)
92 SDTCisVT<8, i32>, // offen(imm)
93 SDTCisVT<9, i32>, // idxen(imm)
94 SDTCisVT<10, i32>, // glc(imm)
95 SDTCisVT<11, i32>, // slc(imm)
96 SDTCisVT<12, i32> // tfe(imm)
97 ]>,
98 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
99>;
100
Tom Stellard9fa17912013-08-14 23:24:45 +0000101def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000102 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000103 SDTCisVT<3, i32>]>
104>;
105
106class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000107 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000108 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000109>;
110
111def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
112def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
113def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
114def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
115
Tom Stellard067c8152014-07-21 14:01:14 +0000116def SIconstdata_ptr : SDNode<
117 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
118>;
119
Tom Stellard26075d52013-02-07 19:39:38 +0000120// Transformation function, extract the lower 32bit of a 64bit immediate
121def LO32 : SDNodeXForm<imm, [{
122 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
123}]>;
124
Tom Stellardab8a8c82013-07-12 18:15:02 +0000125def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000126 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
127 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000128}]>;
129
Tom Stellard26075d52013-02-07 19:39:38 +0000130// Transformation function, extract the upper 32bit of a 64bit immediate
131def HI32 : SDNodeXForm<imm, [{
132 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
133}]>;
134
Tom Stellardab8a8c82013-07-12 18:15:02 +0000135def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000136 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
137 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000138}]>;
139
Tom Stellard044e4182014-02-06 18:36:34 +0000140def IMM8bitDWORD : PatLeaf <(imm),
141 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000142>;
143
Tom Stellard044e4182014-02-06 18:36:34 +0000144def as_dword_i32imm : SDNodeXForm<imm, [{
145 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
146}]>;
147
Tom Stellardafcf12f2013-09-12 02:55:14 +0000148def as_i1imm : SDNodeXForm<imm, [{
149 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
150}]>;
151
152def as_i8imm : SDNodeXForm<imm, [{
153 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
154}]>;
155
Tom Stellard07a10a32013-06-03 17:39:43 +0000156def as_i16imm : SDNodeXForm<imm, [{
157 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
158}]>;
159
Tom Stellard044e4182014-02-06 18:36:34 +0000160def as_i32imm: SDNodeXForm<imm, [{
161 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
162}]>;
163
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000164def as_i64imm: SDNodeXForm<imm, [{
165 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64);
166}]>;
167
Tom Stellardfb77f002015-01-13 22:59:41 +0000168// Copied from the AArch64 backend:
169def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
170return CurDAG->getTargetConstant(
171 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i32);
172}]>;
173
174// Copied from the AArch64 backend:
175def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
176return CurDAG->getTargetConstant(
177 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i64);
178}]>;
179
Matt Arsenault99ed7892014-03-19 22:19:49 +0000180def IMM8bit : PatLeaf <(imm),
181 [{return isUInt<8>(N->getZExtValue());}]
182>;
183
Tom Stellard07a10a32013-06-03 17:39:43 +0000184def IMM12bit : PatLeaf <(imm),
185 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000186>;
187
Matt Arsenault99ed7892014-03-19 22:19:49 +0000188def IMM16bit : PatLeaf <(imm),
189 [{return isUInt<16>(N->getZExtValue());}]
190>;
191
Marek Olsak58f61a82014-12-07 17:17:38 +0000192def IMM20bit : PatLeaf <(imm),
193 [{return isUInt<20>(N->getZExtValue());}]
194>;
195
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000196def IMM32bit : PatLeaf <(imm),
197 [{return isUInt<32>(N->getZExtValue());}]
198>;
199
Tom Stellarde2367942014-02-06 18:36:41 +0000200def mubuf_vaddr_offset : PatFrag<
201 (ops node:$ptr, node:$offset, node:$imm_offset),
202 (add (add node:$ptr, node:$offset), node:$imm_offset)
203>;
204
Christian Konigf82901a2013-02-26 17:52:23 +0000205class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000206 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000207}]>;
208
Matt Arsenault303011a2014-12-17 21:04:08 +0000209class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
210 return isInlineImmediate(N);
211}]>;
212
Tom Stellarddf94dc32013-08-14 23:24:24 +0000213class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000214 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000215 return false;
216 }
217 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000218 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000219 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
220 U != E; ++U) {
221 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
222 return true;
223 }
224 }
225 return false;
226}]>;
227
Tom Stellard01825af2014-07-21 14:01:08 +0000228//===----------------------------------------------------------------------===//
229// Custom Operands
230//===----------------------------------------------------------------------===//
231
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000232def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000233 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000234}
235
Tom Stellard01825af2014-07-21 14:01:08 +0000236def sopp_brtarget : Operand<OtherVT> {
237 let EncoderMethod = "getSOPPBrEncoding";
238 let OperandType = "OPERAND_PCREL";
239}
240
Tom Stellardb4a313a2014-08-01 00:32:39 +0000241include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000242include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000243
Tom Stellard229d5e62014-08-05 14:48:12 +0000244let OperandType = "OPERAND_IMMEDIATE" in {
245
246def offen : Operand<i1> {
247 let PrintMethod = "printOffen";
248}
249def idxen : Operand<i1> {
250 let PrintMethod = "printIdxen";
251}
252def addr64 : Operand<i1> {
253 let PrintMethod = "printAddr64";
254}
255def mbuf_offset : Operand<i16> {
256 let PrintMethod = "printMBUFOffset";
257}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000258def ds_offset : Operand<i16> {
259 let PrintMethod = "printDSOffset";
260}
261def ds_offset0 : Operand<i8> {
262 let PrintMethod = "printDSOffset0";
263}
264def ds_offset1 : Operand<i8> {
265 let PrintMethod = "printDSOffset1";
266}
Tom Stellard065e3d42015-03-09 18:49:54 +0000267def gds : Operand <i1> {
268 let PrintMethod = "printGDS";
269}
Tom Stellard229d5e62014-08-05 14:48:12 +0000270def glc : Operand <i1> {
271 let PrintMethod = "printGLC";
272}
273def slc : Operand <i1> {
274 let PrintMethod = "printSLC";
275}
276def tfe : Operand <i1> {
277 let PrintMethod = "printTFE";
278}
279
Matt Arsenault97069782014-09-30 19:49:48 +0000280def omod : Operand <i32> {
281 let PrintMethod = "printOModSI";
282}
283
284def ClampMod : Operand <i1> {
285 let PrintMethod = "printClampSI";
286}
287
Tom Stellard229d5e62014-08-05 14:48:12 +0000288} // End OperandType = "OPERAND_IMMEDIATE"
289
Christian Konig72d5d5c2013-02-21 15:16:44 +0000290//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000291// Complex patterns
292//===----------------------------------------------------------------------===//
293
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000294def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000295def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000296
Tom Stellardb02094e2014-07-21 15:45:01 +0000297def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000298def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000299def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000300def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000301def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000302def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000303
Tom Stellardb4a313a2014-08-01 00:32:39 +0000304def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000305def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000306def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000307def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
308
Tom Stellardb02c2682014-06-24 23:33:07 +0000309//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000310// SI assembler operands
311//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000312
Christian Konigeabf8332013-02-21 15:16:49 +0000313def SIOperand {
314 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000315 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000316 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000317}
318
Tom Stellardb4a313a2014-08-01 00:32:39 +0000319def SRCMODS {
320 int NONE = 0;
321}
322
323def DSTCLAMP {
324 int NONE = 0;
325}
326
327def DSTOMOD {
328 int NONE = 0;
329}
Tom Stellard75aadc22012-12-11 21:25:42 +0000330
Christian Konig72d5d5c2013-02-21 15:16:44 +0000331//===----------------------------------------------------------------------===//
332//
333// SI Instruction multiclass helpers.
334//
335// Instructions with _32 take 32-bit operands.
336// Instructions with _64 take 64-bit operands.
337//
338// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
339// encoding is the standard encoding, but instruction that make use of
340// any of the instruction modifiers must use the 64-bit encoding.
341//
342// Instructions with _e32 use the 32-bit encoding.
343// Instructions with _e64 use the 64-bit encoding.
344//
345//===----------------------------------------------------------------------===//
346
Tom Stellardc470c962014-10-01 14:44:42 +0000347class SIMCInstr <string pseudo, int subtarget> {
348 string PseudoInstr = pseudo;
349 int Subtarget = subtarget;
350}
351
Christian Konig72d5d5c2013-02-21 15:16:44 +0000352//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000353// EXP classes
354//===----------------------------------------------------------------------===//
355
356class EXPCommon : InstSI<
357 (outs),
358 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000359 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000360 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000361 [] > {
362
363 let EXP_CNT = 1;
364 let Uses = [EXEC];
365}
366
367multiclass EXP_m {
368
Tom Stellard1ca873b2015-02-18 16:08:17 +0000369 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000370 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000371 }
372
Tom Stellard326d6ec2014-11-05 14:50:53 +0000373 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000374
375 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000376}
377
378//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000379// Scalar classes
380//===----------------------------------------------------------------------===//
381
Marek Olsak5df00d62014-12-07 12:18:57 +0000382class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
383 SOP1 <outs, ins, "", pattern>,
384 SIMCInstr<opName, SISubtarget.NONE> {
385 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000386 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000387}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000388
Marek Olsak367447c2015-01-27 17:25:11 +0000389class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
390 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000391 SOP1e <op.SI>,
392 SIMCInstr<opName, SISubtarget.SI>;
393
Marek Olsak367447c2015-01-27 17:25:11 +0000394class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
395 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000396 SOP1e <op.VI>,
397 SIMCInstr<opName, SISubtarget.VI>;
398
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000399multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
400 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000401
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000402 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000403
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000404 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
405
406 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
407
Marek Olsak5df00d62014-12-07 12:18:57 +0000408}
409
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000410multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
411 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
412 opName#" $dst, $src0", pattern
413>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000414
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000415multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
416 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
417 opName#" $dst, $src0", pattern
418>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000419
420// no input, 64-bit output.
421multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
422 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
423
424 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000425 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000426 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000427 }
428
429 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000430 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000431 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000432 }
433}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000434
Tom Stellardce449ad2015-02-18 16:08:11 +0000435// 64-bit input, no output
436multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
437 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
438
439 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
440 opName#" $src0"> {
441 let sdst = 0;
442 }
443
444 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
445 opName#" $src0"> {
446 let sdst = 0;
447 }
448}
449
Matt Arsenault8333e432014-06-10 19:18:24 +0000450// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000451multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
452 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
453 opName#" $dst, $src0", pattern
454>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000455
Marek Olsak5df00d62014-12-07 12:18:57 +0000456class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
457 SOP2<outs, ins, "", pattern>,
458 SIMCInstr<opName, SISubtarget.NONE> {
459 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000460 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000461 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000462
463 // Pseudo instructions have no encodings, but adding this field here allows
464 // us to do:
465 // let sdst = xxx in {
466 // for multiclasses that include both real and pseudo instructions.
467 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000468}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000469
Marek Olsak367447c2015-01-27 17:25:11 +0000470class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
471 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000472 SOP2e<op.SI>,
473 SIMCInstr<opName, SISubtarget.SI>;
Matt Arsenault94812212014-11-14 18:18:16 +0000474
Marek Olsak367447c2015-01-27 17:25:11 +0000475class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
476 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000477 SOP2e<op.VI>,
478 SIMCInstr<opName, SISubtarget.VI>;
479
480multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
481 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
482 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
483
484 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
485 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000486 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000487
488 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
489 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000490 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000491}
492
Tom Stellardee21faa2015-02-18 16:08:09 +0000493multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
494 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000495
Tom Stellardee21faa2015-02-18 16:08:09 +0000496 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000497
Tom Stellardee21faa2015-02-18 16:08:09 +0000498 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
499
500 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
501
Marek Olsak5df00d62014-12-07 12:18:57 +0000502}
503
Tom Stellardee21faa2015-02-18 16:08:09 +0000504multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
505 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
506 opName#" $dst, $src0, $src1", pattern
507>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000508
Tom Stellardee21faa2015-02-18 16:08:09 +0000509multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
510 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
511 opName#" $dst, $src0, $src1", pattern
512>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000513
Tom Stellardee21faa2015-02-18 16:08:09 +0000514multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
515 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
516 opName#" $dst, $src0, $src1", pattern
517>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000518
Tom Stellardb6550522015-01-12 19:33:18 +0000519class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000520 string opName, PatLeaf cond> : SOPC <
521 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
522 opName#" $dst, $src0, $src1", []>;
523
524class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
525 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
526
527class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
528 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000529
Marek Olsak5df00d62014-12-07 12:18:57 +0000530class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
531 SOPK <outs, ins, "", pattern>,
532 SIMCInstr<opName, SISubtarget.NONE> {
533 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000534 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000535}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000536
Marek Olsak367447c2015-01-27 17:25:11 +0000537class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
538 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000539 SOPKe <op.SI>,
540 SIMCInstr<opName, SISubtarget.SI>;
541
Marek Olsak367447c2015-01-27 17:25:11 +0000542class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
543 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000544 SOPKe <op.VI>,
545 SIMCInstr<opName, SISubtarget.VI>;
546
547multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
548 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
549 pattern>;
550
551 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000552 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000553
554 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000555 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000556}
557
558multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
559 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
560 (ins SReg_32:$src0, u16imm:$src1), pattern>;
561
562 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000563 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000564
565 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000566 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000567}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000568
Tom Stellardc470c962014-10-01 14:44:42 +0000569//===----------------------------------------------------------------------===//
570// SMRD classes
571//===----------------------------------------------------------------------===//
572
573class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
574 SMRD <outs, ins, "", pattern>,
575 SIMCInstr<opName, SISubtarget.NONE> {
576 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000577 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000578}
579
580class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
581 string asm> :
582 SMRD <outs, ins, asm, []>,
583 SMRDe <op, imm>,
584 SIMCInstr<opName, SISubtarget.SI>;
585
Marek Olsak5df00d62014-12-07 12:18:57 +0000586class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
587 string asm> :
588 SMRD <outs, ins, asm, []>,
589 SMEMe_vi <op, imm>,
590 SIMCInstr<opName, SISubtarget.VI>;
591
Tom Stellardc470c962014-10-01 14:44:42 +0000592multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
593 string asm, list<dag> pattern> {
594
595 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
596
597 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
598
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000599 // glc is only applicable to scalar stores, which are not yet
600 // implemented.
601 let glc = 0 in {
602 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
603 }
Tom Stellardc470c962014-10-01 14:44:42 +0000604}
605
606multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000607 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000608 defm _IMM : SMRD_m <
609 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000610 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000611 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000612 >;
613
Tom Stellardc470c962014-10-01 14:44:42 +0000614 defm _SGPR : SMRD_m <
615 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000616 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000617 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000618 >;
619}
620
621//===----------------------------------------------------------------------===//
622// Vector ALU classes
623//===----------------------------------------------------------------------===//
624
Tom Stellardb4a313a2014-08-01 00:32:39 +0000625// This must always be right before the operand being input modified.
626def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
627 let PrintMethod = "printOperandAndMods";
628}
629def InputModsNoDefault : Operand <i32> {
630 let PrintMethod = "printOperandAndMods";
631}
632
633class getNumSrcArgs<ValueType Src1, ValueType Src2> {
634 int ret =
635 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
636 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
637 3)); // VOP3
638}
639
640// Returns the register class to use for the destination of VOP[123C]
641// instructions for the given VT.
642class getVALUDstForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000643 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000644 !if(!eq(VT.Size, 64), VReg_64,
645 SReg_64)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000646}
647
648// Returns the register class to use for source 0 of VOP[12C]
649// instructions for the given VT.
650class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000651 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000652}
653
654// Returns the register class to use for source 1 of VOP[12C] for the
655// given VT.
656class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000657 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000658}
659
Tom Stellardb4a313a2014-08-01 00:32:39 +0000660// Returns the register class to use for sources of VOP3 instructions for the
661// given VT.
662class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000663 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000664}
665
Tom Stellardb4a313a2014-08-01 00:32:39 +0000666// Returns 1 if the source arguments have modifiers, 0 if they do not.
667class hasModifiers<ValueType SrcVT> {
668 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
669 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
670}
671
672// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000673class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000674 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
675 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
676 (ins)));
677}
678
679// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000680class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
681 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000682 bit HasModifiers> {
683
684 dag ret =
685 !if (!eq(NumSrcArgs, 1),
686 !if (!eq(HasModifiers, 1),
687 // VOP1 with modifiers
688 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000689 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000690 /* else */,
691 // VOP1 without modifiers
692 (ins Src0RC:$src0)
693 /* endif */ ),
694 !if (!eq(NumSrcArgs, 2),
695 !if (!eq(HasModifiers, 1),
696 // VOP 2 with modifiers
697 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
698 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000699 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000700 /* else */,
701 // VOP2 without modifiers
702 (ins Src0RC:$src0, Src1RC:$src1)
703 /* endif */ )
704 /* NumSrcArgs == 3 */,
705 !if (!eq(HasModifiers, 1),
706 // VOP3 with modifiers
707 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
708 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
709 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000710 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000711 /* else */,
712 // VOP3 without modifiers
713 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
714 /* endif */ )));
715}
716
717// Returns the assembly string for the inputs and outputs of a VOP[12C]
718// instruction. This does not add the _e32 suffix, so it can be reused
719// by getAsm64.
720class getAsm32 <int NumSrcArgs> {
721 string src1 = ", $src1";
722 string src2 = ", $src2";
723 string ret = " $dst, $src0"#
724 !if(!eq(NumSrcArgs, 1), "", src1)#
725 !if(!eq(NumSrcArgs, 3), src2, "");
726}
727
728// Returns the assembly string for the inputs and outputs of a VOP3
729// instruction.
730class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +0000731 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +0000732 string src1 = !if(!eq(NumSrcArgs, 1), "",
733 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
734 " $src1_modifiers,"));
735 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000736 string ret =
737 !if(!eq(HasModifiers, 0),
738 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000739 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000740}
741
742
743class VOPProfile <list<ValueType> _ArgVT> {
744
745 field list<ValueType> ArgVT = _ArgVT;
746
747 field ValueType DstVT = ArgVT[0];
748 field ValueType Src0VT = ArgVT[1];
749 field ValueType Src1VT = ArgVT[2];
750 field ValueType Src2VT = ArgVT[3];
751 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000752 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000753 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000754 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
755 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
756 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000757
758 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
759 field bit HasModifiers = hasModifiers<Src0VT>.ret;
760
761 field dag Outs = (outs DstRC:$dst);
762
763 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
764 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
765 HasModifiers>.ret;
766
Matt Arsenault9215b172014-08-03 05:27:14 +0000767 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000768 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
769}
770
771def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
772def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
773def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
774def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
775def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
776def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
777def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
778def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
779def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
780
781def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
782def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
783def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
784def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
785def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +0000786def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000787def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
788def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000789 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000790}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000791
792def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
793 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
794 let Asm64 = " $dst, $src0_modifiers, $src1";
795}
796
797def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
798 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
799 let Asm64 = " $dst, $src0_modifiers, $src1";
800}
801
Tom Stellardb4a313a2014-08-01 00:32:39 +0000802def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +0000803def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000804def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
805
806def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000807def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
808 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
809 field string Asm = " $dst, $src0, $vsrc1, $src2";
810}
Tom Stellardb4a313a2014-08-01 00:32:39 +0000811def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
812def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
813def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
814
815
Christian Konigf741fbf2013-02-26 17:52:42 +0000816class VOP <string opName> {
817 string OpName = opName;
818}
819
Christian Konig3c145802013-03-27 09:12:59 +0000820class VOP2_REV <string revOp, bit isOrig> {
821 string RevOp = revOp;
822 bit IsOrig = isOrig;
823}
824
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000825class AtomicNoRet <string noRetOp, bit isRet> {
826 string NoRetOp = noRetOp;
827 bit IsRet = isRet;
828}
829
Tom Stellard94d2e992014-10-07 23:51:34 +0000830class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
831 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000832 VOP <opName>,
833 SIMCInstr <opName#"_e32", SISubtarget.NONE> {
Tom Stellard94d2e992014-10-07 23:51:34 +0000834 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000835 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +0000836
837 field bits<8> vdst;
838 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +0000839}
840
841multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
842 string opName> {
843 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
844
845 def _si : VOP1<op.SI, outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000846 SIMCInstr <opName#"_e32", SISubtarget.SI>;
847 def _vi : VOP1<op.VI, outs, ins, asm, []>,
848 SIMCInstr <opName#"_e32", SISubtarget.VI>;
849}
850
Marek Olsak3ecf5082015-02-03 21:53:05 +0000851multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
852 string opName> {
853 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
854
855 def _si : VOP1<op.SI, outs, ins, asm, []>,
856 SIMCInstr <opName#"_e32", SISubtarget.SI>;
857 // No VI instruction. This class is for SI only.
858}
859
Marek Olsak5df00d62014-12-07 12:18:57 +0000860class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
861 VOP2Common <outs, ins, "", pattern>,
862 VOP <opName>,
863 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
864 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000865 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000866}
867
Marek Olsakf0b130a2015-01-15 18:43:06 +0000868multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000869 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +0000870 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000871 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +0000872
873 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
Marek Olsakf0b130a2015-01-15 18:43:06 +0000874 SIMCInstr <opName#"_e32", SISubtarget.SI>;
875}
876
Marek Olsak5df00d62014-12-07 12:18:57 +0000877multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000878 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000879 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000880 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000881
882 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000883 SIMCInstr <opName#"_e32", SISubtarget.SI>;
884 def _vi : VOP2 <op.VI, outs, ins, opName#asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000885 SIMCInstr <opName#"_e32", SISubtarget.VI>;
Tom Stellard94d2e992014-10-07 23:51:34 +0000886}
887
Tom Stellardb4a313a2014-08-01 00:32:39 +0000888class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
889
890 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
891 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +0000892 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000893 bits<2> omod = !if(HasModifiers, ?, 0);
894 bits<1> clamp = !if(HasModifiers, ?, 0);
895 bits<9> src1 = !if(HasSrc1, ?, 0);
896 bits<9> src2 = !if(HasSrc2, ?, 0);
897}
898
Matt Arsenault096ec1e2015-02-18 02:15:30 +0000899class VOP3DisableModFields <bit HasSrc0Mods,
900 bit HasSrc1Mods = 0,
901 bit HasSrc2Mods = 0,
902 bit HasOutputMods = 0> {
903 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
904 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
905 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
906 bits<2> omod = !if(HasOutputMods, ?, 0);
907 bits<1> clamp = !if(HasOutputMods, ?, 0);
908}
909
Tom Stellardbda32c92014-07-21 17:44:29 +0000910class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
911 VOP3Common <outs, ins, "", pattern>,
912 VOP <opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000913 SIMCInstr<opName#"_e64", SISubtarget.NONE> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000914 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000915 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +0000916}
917
918class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000919 VOP3Common <outs, ins, asm, []>,
920 VOP3e <op>,
921 SIMCInstr<opName#"_e64", SISubtarget.SI>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000922
Marek Olsak5df00d62014-12-07 12:18:57 +0000923class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
924 VOP3Common <outs, ins, asm, []>,
925 VOP3e_vi <op>,
926 SIMCInstr <opName#"_e64", SISubtarget.VI>;
927
Matt Arsenault692acf12015-02-14 03:02:23 +0000928class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
929 VOP3Common <outs, ins, asm, []>,
930 VOP3be <op>,
931 SIMCInstr<opName#"_e64", SISubtarget.SI>;
932
933class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
934 VOP3Common <outs, ins, asm, []>,
935 VOP3be_vi <op>,
936 SIMCInstr <opName#"_e64", SISubtarget.VI>;
937
Marek Olsak5df00d62014-12-07 12:18:57 +0000938multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000939 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000940
Tom Stellardbda32c92014-07-21 17:44:29 +0000941 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000942
Tom Stellard845bb3c2014-10-07 23:51:41 +0000943 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000944 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
945 !if(!eq(NumSrcArgs, 2), 0, 1),
946 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000947 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
948 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
949 !if(!eq(NumSrcArgs, 2), 0, 1),
950 HasMods>;
951}
Tom Stellardc721a232014-05-16 20:56:47 +0000952
Marek Olsak5df00d62014-12-07 12:18:57 +0000953// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +0000954multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +0000955 string opName, int NumSrcArgs, bit HasMods = 1> {
956
957 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
958
959 let src0_modifiers = 0,
960 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +0000961 src2_modifiers = 0,
962 clamp = 0,
963 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000964 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
965 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
966 }
Tom Stellardc721a232014-05-16 20:56:47 +0000967}
968
Tom Stellard94d2e992014-10-07 23:51:34 +0000969multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000970 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000971
972 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
973
Tom Stellard94d2e992014-10-07 23:51:34 +0000974 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000975 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000976
977 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
978 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000979}
980
Marek Olsak3ecf5082015-02-03 21:53:05 +0000981multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
982 list<dag> pattern, string opName, bit HasMods = 1> {
983
984 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
985
986 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
987 VOP3DisableFields<0, 0, HasMods>;
988 // No VI instruction. This class is for SI only.
989}
990
Tom Stellardbec5a242014-10-07 23:51:38 +0000991multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +0000992 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000993 bit HasMods = 1, bit UseFullOp = 0> {
994
995 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000996 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000997
Marek Olsak191507e2015-02-03 17:38:12 +0000998 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000999 VOP3DisableFields<1, 0, HasMods>;
1000
Marek Olsak191507e2015-02-03 17:38:12 +00001001 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001002 VOP3DisableFields<1, 0, HasMods>;
1003}
1004
Marek Olsak191507e2015-02-03 17:38:12 +00001005multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1006 list<dag> pattern, string opName, string revOp,
1007 bit HasMods = 1, bit UseFullOp = 0> {
1008
1009 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1010 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1011
1012 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1013 VOP3DisableFields<1, 0, HasMods>;
1014
1015 // No VI instruction. This class is for SI only.
1016}
1017
Matt Arsenault692acf12015-02-14 03:02:23 +00001018// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1019// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001020multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001021 list<dag> pattern, string opName, string revOp,
1022 bit HasMods = 1, bit UseFullOp = 0> {
1023 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1024 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1025
1026 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1027 // can write it into any SGPR. We currently don't use the carry out,
1028 // so for now hardcode it to VCC as well.
1029 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001030 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1031 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001032
Matt Arsenault692acf12015-02-14 03:02:23 +00001033 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1034 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001035 } // End sdst = SIOperand.VCC, Defs = [VCC]
1036}
1037
Matt Arsenault31ec5982015-02-14 03:40:35 +00001038multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1039 list<dag> pattern, string opName, string revOp,
1040 bit HasMods = 1, bit UseFullOp = 0> {
1041 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1042
1043
1044 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1045 VOP3DisableFields<1, 1, HasMods>;
1046
1047 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1048 VOP3DisableFields<1, 1, HasMods>;
1049}
1050
Tom Stellard0aec5872014-10-07 23:51:39 +00001051multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001052 list<dag> pattern, string opName,
1053 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001054
1055 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1056
Tom Stellard0aec5872014-10-07 23:51:39 +00001057 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001058 VOP3DisableFields<1, 0, HasMods> {
1059 let Defs = !if(defExec, [EXEC], []);
1060 }
1061
1062 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1063 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001064 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001065 }
1066}
1067
Marek Olsak15e4a592015-01-15 18:42:55 +00001068// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1069multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1070 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001071 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001072 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1073 SIMCInstr<opName, SISubtarget.NONE>;
1074 }
1075
1076 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
1077 SIMCInstr <opName, SISubtarget.SI>;
1078
1079 def _vi : VOP3Common <outs, ins, asm, []>,
1080 VOP3e_vi <op.VI3>,
1081 VOP3DisableFields <1, 0, 0>,
1082 SIMCInstr <opName, SISubtarget.VI>;
1083}
1084
Tom Stellard94d2e992014-10-07 23:51:34 +00001085multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001086 dag ins32, string asm32, list<dag> pat32,
1087 dag ins64, string asm64, list<dag> pat64,
1088 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001089
Marek Olsak5df00d62014-12-07 12:18:57 +00001090 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001091
1092 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001093}
1094
Tom Stellard94d2e992014-10-07 23:51:34 +00001095multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001096 SDPatternOperator node = null_frag> : VOP1_Helper <
1097 op, opName, P.Outs,
1098 P.Ins32, P.Asm32, [],
1099 P.Ins64, P.Asm64,
1100 !if(P.HasModifiers,
1101 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001102 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001103 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1104 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001105>;
Christian Konigf5754a02013-02-21 15:17:09 +00001106
Marek Olsak5df00d62014-12-07 12:18:57 +00001107multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1108 SDPatternOperator node = null_frag> {
1109
Marek Olsak3ecf5082015-02-03 21:53:05 +00001110 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001111
Marek Olsak3ecf5082015-02-03 21:53:05 +00001112 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001113 !if(P.HasModifiers,
1114 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1115 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001116 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1117 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001118}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001119
Tom Stellardbec5a242014-10-07 23:51:38 +00001120multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001121 dag ins32, string asm32, list<dag> pat32,
1122 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001123 string revOp, bit HasMods> {
1124 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001125
Tom Stellardbec5a242014-10-07 23:51:38 +00001126 defm _e64 : VOP3_2_m <op,
Marek Olsak7585a292015-02-03 17:38:05 +00001127 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001128 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001129}
1130
Tom Stellardbec5a242014-10-07 23:51:38 +00001131multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001132 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001133 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001134 op, opName, P.Outs,
1135 P.Ins32, P.Asm32, [],
1136 P.Ins64, P.Asm64,
1137 !if(P.HasModifiers,
1138 [(set P.DstVT:$dst,
1139 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001140 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001141 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1142 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001143 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001144>;
1145
Marek Olsak191507e2015-02-03 17:38:12 +00001146multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1147 SDPatternOperator node = null_frag,
1148 string revOp = opName> {
1149 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1150
1151 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#"_e64"#P.Asm64,
1152 !if(P.HasModifiers,
1153 [(set P.DstVT:$dst,
1154 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1155 i1:$clamp, i32:$omod)),
1156 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1157 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1158 opName, revOp, P.HasModifiers>;
1159}
1160
Tom Stellard845bb3c2014-10-07 23:51:41 +00001161multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001162 dag ins32, string asm32, list<dag> pat32,
1163 dag ins64, string asm64, list<dag> pat64,
1164 string revOp, bit HasMods> {
1165
Marek Olsak7585a292015-02-03 17:38:05 +00001166 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001167
Tom Stellard845bb3c2014-10-07 23:51:41 +00001168 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001169 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
1170 >;
1171}
1172
Tom Stellard845bb3c2014-10-07 23:51:41 +00001173multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001174 SDPatternOperator node = null_frag,
1175 string revOp = opName> : VOP2b_Helper <
1176 op, opName, P.Outs,
1177 P.Ins32, P.Asm32, [],
1178 P.Ins64, P.Asm64,
1179 !if(P.HasModifiers,
1180 [(set P.DstVT:$dst,
1181 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001182 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001183 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1184 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1185 revOp, P.HasModifiers
1186>;
1187
Marek Olsakf0b130a2015-01-15 18:43:06 +00001188// A VOP2 instruction that is VOP3-only on VI.
1189multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1190 dag ins32, string asm32, list<dag> pat32,
1191 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001192 string revOp, bit HasMods> {
1193 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001194
1195 defm _e64 : VOP3_2_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001196 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001197}
1198
1199multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1200 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001201 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001202 : VOP2_VI3_Helper <
1203 op, opName, P.Outs,
1204 P.Ins32, P.Asm32, [],
1205 P.Ins64, P.Asm64,
1206 !if(P.HasModifiers,
1207 [(set P.DstVT:$dst,
1208 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1209 i1:$clamp, i32:$omod)),
1210 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1211 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001212 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001213>;
1214
Matt Arsenault70120fa2015-02-21 21:29:00 +00001215multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1216
1217 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1218
1219let isCodeGenOnly = 0 in {
1220 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1221 !strconcat(opName, VOP_MADK.Asm), []>,
1222 SIMCInstr <opName#"_e32", SISubtarget.SI>,
1223 VOP2_MADKe <op.SI>;
1224
1225 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1226 !strconcat(opName, VOP_MADK.Asm), []>,
1227 SIMCInstr <opName#"_e32", SISubtarget.VI>,
1228 VOP2_MADKe <op.VI>;
1229} // End isCodeGenOnly = 0
1230}
1231
Marek Olsak5df00d62014-12-07 12:18:57 +00001232class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1233 VOPCCommon <ins, "", pattern>,
1234 VOP <opName>,
1235 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
1236 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001237 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001238}
1239
1240multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
1241 string opName, bit DefExec> {
1242 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1243
1244 def _si : VOPC<op.SI, ins, asm, []>,
1245 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1246 let Defs = !if(DefExec, [EXEC], []);
1247 }
1248
1249 def _vi : VOPC<op.VI, ins, asm, []>,
1250 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1251 let Defs = !if(DefExec, [EXEC], []);
1252 }
1253}
1254
Tom Stellard0aec5872014-10-07 23:51:39 +00001255multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001256 dag ins32, string asm32, list<dag> pat32,
1257 dag out64, dag ins64, string asm64, list<dag> pat64,
1258 bit HasMods, bit DefExec> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001259 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260
Marek Olsak5df00d62014-12-07 12:18:57 +00001261 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1262 opName, HasMods, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263}
1264
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001265// Special case for class instructions which only have modifiers on
1266// the 1st source operand.
1267multiclass VOPC_Class_Helper <vopc op, string opName,
1268 dag ins32, string asm32, list<dag> pat32,
1269 dag out64, dag ins64, string asm64, list<dag> pat64,
1270 bit HasMods, bit DefExec> {
1271 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
1272
1273 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1274 opName, HasMods, DefExec>,
1275 VOP3DisableModFields<1, 0, 0>;
1276}
1277
Tom Stellard0aec5872014-10-07 23:51:39 +00001278multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001279 VOPProfile P, PatLeaf cond = COND_NULL,
1280 bit DefExec = 0> : VOPC_Helper <
1281 op, opName,
1282 P.Ins32, P.Asm32, [],
1283 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1284 !if(P.HasModifiers,
1285 [(set i1:$dst,
1286 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001287 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001288 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1289 cond))],
1290 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
1291 P.HasModifiers, DefExec
1292>;
1293
Matt Arsenault4831ce52015-01-06 23:00:37 +00001294multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001295 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001296 op, opName,
1297 P.Ins32, P.Asm32, [],
1298 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1299 !if(P.HasModifiers,
1300 [(set i1:$dst,
1301 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1302 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
1303 P.HasModifiers, DefExec
1304>;
1305
1306
Tom Stellard0aec5872014-10-07 23:51:39 +00001307multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001308 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
1309
Tom Stellard0aec5872014-10-07 23:51:39 +00001310multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001311 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
1312
Tom Stellard0aec5872014-10-07 23:51:39 +00001313multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001314 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
1315
Tom Stellard0aec5872014-10-07 23:51:39 +00001316multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001317 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +00001318
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001319
Tom Stellard0aec5872014-10-07 23:51:39 +00001320multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001321 PatLeaf cond = COND_NULL>
1322 : VOPCInst <op, opName, P, cond, 1>;
1323
Tom Stellard0aec5872014-10-07 23:51:39 +00001324multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001325 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
1326
Tom Stellard0aec5872014-10-07 23:51:39 +00001327multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001328 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
1329
Tom Stellard0aec5872014-10-07 23:51:39 +00001330multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001331 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
1332
Tom Stellard0aec5872014-10-07 23:51:39 +00001333multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001334 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
1335
Tom Stellard845bb3c2014-10-07 23:51:41 +00001336multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001337 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
1338 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
1339>;
1340
Matt Arsenault4831ce52015-01-06 23:00:37 +00001341multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1342 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1343
1344multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1345 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1346
1347multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1348 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1349
1350multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1351 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1352
Tom Stellard845bb3c2014-10-07 23:51:41 +00001353multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001354 SDPatternOperator node = null_frag> : VOP3_Helper <
1355 op, opName, P.Outs, P.Ins64, P.Asm64,
1356 !if(!eq(P.NumSrcArgs, 3),
1357 !if(P.HasModifiers,
1358 [(set P.DstVT:$dst,
1359 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001360 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001361 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1362 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1363 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1364 P.Src2VT:$src2))]),
1365 !if(!eq(P.NumSrcArgs, 2),
1366 !if(P.HasModifiers,
1367 [(set P.DstVT:$dst,
1368 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001369 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001370 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1371 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1372 /* P.NumSrcArgs == 1 */,
1373 !if(P.HasModifiers,
1374 [(set P.DstVT:$dst,
1375 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001376 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001377 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1378 P.NumSrcArgs, P.HasModifiers
1379>;
1380
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001381// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1382// only VOP instruction that implicitly reads VCC.
1383multiclass VOP3_VCC_Inst <vop3 op, string opName,
1384 VOPProfile P,
1385 SDPatternOperator node = null_frag> : VOP3_Helper <
1386 op, opName,
1387 P.Outs,
1388 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1389 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1390 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1391 ClampMod:$clamp,
1392 omod:$omod),
1393 " $dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
1394 [(set P.DstVT:$dst,
1395 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1396 i1:$clamp, i32:$omod)),
1397 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1398 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1399 (i1 VCC)))],
1400 3, 1
1401>;
1402
Tom Stellardb6550522015-01-12 19:33:18 +00001403multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001404 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001405 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001406 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001407 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1408 InputModsNoDefault:$src1_modifiers, arc:$src1,
1409 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001410 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001411 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001412 opName, opName, 1, 1
1413>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001414
Tom Stellard845bb3c2014-10-07 23:51:41 +00001415multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001416 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1417
Tom Stellard845bb3c2014-10-07 23:51:41 +00001418multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001419 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001420
Matt Arsenault8675db12014-08-29 16:01:14 +00001421
1422class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001423 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001424 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1425 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1426 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1427 i32:$src1_modifiers, P.Src1VT:$src1,
1428 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001429 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001430 i32:$omod)>;
1431
Christian Konig72d5d5c2013-02-21 15:16:44 +00001432//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001433// Interpolation opcodes
1434//===----------------------------------------------------------------------===//
1435
Marek Olsak367447c2015-01-27 17:25:11 +00001436class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1437 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001438 SIMCInstr<opName, SISubtarget.NONE> {
1439 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001440 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001441}
1442
1443class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001444 string asm> :
1445 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001446 VINTRPe <op>,
1447 SIMCInstr<opName, SISubtarget.SI>;
1448
1449class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001450 string asm> :
1451 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001452 VINTRPe_vi <op>,
1453 SIMCInstr<opName, SISubtarget.VI>;
1454
1455multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
1456 string disableEncoding = "", string constraints = "",
1457 list<dag> pattern = []> {
1458 let DisableEncoding = disableEncoding,
1459 Constraints = constraints in {
Marek Olsak367447c2015-01-27 17:25:11 +00001460 def "" : VINTRP_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001461
Marek Olsak367447c2015-01-27 17:25:11 +00001462 def _si : VINTRP_Real_si <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001463
Marek Olsak367447c2015-01-27 17:25:11 +00001464 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001465 }
1466}
1467
1468//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001469// Vector I/O classes
1470//===----------------------------------------------------------------------===//
1471
Marek Olsak5df00d62014-12-07 12:18:57 +00001472class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1473 DS <outs, ins, "", pattern>,
1474 SIMCInstr <opName, SISubtarget.NONE> {
1475 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001476 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001477}
1478
1479class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1480 DS <outs, ins, asm, []>,
1481 DSe <op>,
1482 SIMCInstr <opName, SISubtarget.SI>;
1483
1484class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1485 DS <outs, ins, asm, []>,
1486 DSe_vi <op>,
1487 SIMCInstr <opName, SISubtarget.VI>;
1488
Tom Stellardcf051f42015-03-09 18:49:45 +00001489class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1490 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001491
1492 // Single load interpret the 2 i8imm operands as a single i16 offset.
1493 bits<16> offset;
1494 let offset0 = offset{7-0};
1495 let offset1 = offset{15-8};
1496}
1497
Tom Stellardcf051f42015-03-09 18:49:45 +00001498class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1499 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001500
1501 // Single load interpret the 2 i8imm operands as a single i16 offset.
1502 bits<16> offset;
1503 let offset0 = offset{7-0};
1504 let offset1 = offset{15-8};
1505}
1506
Tom Stellardcf051f42015-03-09 18:49:45 +00001507multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1508 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001509 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds, M0Reg:$m0),
1510 string asm = opName#" $vdst, $addr"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001511
Tom Stellardcf051f42015-03-09 18:49:45 +00001512 def "" : DS_Pseudo <opName, outs, ins, []>;
1513
1514 let data0 = 0, data1 = 0 in {
1515 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1516 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001517 }
1518}
1519
Tom Stellardcf051f42015-03-09 18:49:45 +00001520multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
1521 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001522 dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
1523 gds:$gds, M0Reg:$m0),
1524 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001525
Tom Stellardcf051f42015-03-09 18:49:45 +00001526 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001527
Tom Stellardcf051f42015-03-09 18:49:45 +00001528 let data0 = 0, data1 = 0 in {
1529 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1530 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001531 }
1532}
1533
Tom Stellardcf051f42015-03-09 18:49:45 +00001534multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
1535 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001536 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds,
Tom Stellardcf051f42015-03-09 18:49:45 +00001537 M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001538 string asm = opName#" $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001539
Tom Stellardcf051f42015-03-09 18:49:45 +00001540 def "" : DS_Pseudo <opName, outs, ins, []>,
1541 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001542
Tom Stellardcf051f42015-03-09 18:49:45 +00001543 let data1 = 0, vdst = 0 in {
1544 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1545 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001546 }
1547}
1548
Tom Stellardcf051f42015-03-09 18:49:45 +00001549multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
1550 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001551 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
1552 ds_offset0:$offset0, ds_offset1:$offset1, gds:$gds, M0Reg:$m0),
1553 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001554
Tom Stellardcf051f42015-03-09 18:49:45 +00001555 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001556
Tom Stellardcf051f42015-03-09 18:49:45 +00001557 let vdst = 0 in {
1558 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1559 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001560 }
1561}
1562
Tom Stellardcf051f42015-03-09 18:49:45 +00001563multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
1564 string noRetOp = "",
1565 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001566 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds,
Tom Stellardcf051f42015-03-09 18:49:45 +00001567 M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001568 string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001569
Tom Stellardcf051f42015-03-09 18:49:45 +00001570 def "" : DS_Pseudo <opName, outs, ins, []>,
1571 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001572
Tom Stellardcf051f42015-03-09 18:49:45 +00001573 let data1 = 0 in {
1574 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1575 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001576 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001577}
1578
Tom Stellardcf051f42015-03-09 18:49:45 +00001579multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
1580 string noRetOp = "", dag ins,
1581 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001582 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00001583
Tom Stellardcf051f42015-03-09 18:49:45 +00001584 def "" : DS_Pseudo <opName, outs, ins, []>,
1585 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001586
Tom Stellardcf051f42015-03-09 18:49:45 +00001587 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1588 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001589}
1590
1591multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00001592 string noRetOp = "", RegisterClass src = rc> :
1593 DS_1A2D_RET_m <op, asm, rc, noRetOp,
Tom Stellard065e3d42015-03-09 18:49:54 +00001594 (ins VGPR_32:$addr, src:$data0, src:$data1,
1595 ds_offset:$offset, gds:$gds, M0Reg:$m0)
Tom Stellardcf051f42015-03-09 18:49:45 +00001596>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001597
Tom Stellardcf051f42015-03-09 18:49:45 +00001598multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
1599 string noRetOp = opName,
1600 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001601 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
1602 ds_offset:$offset, gds:$gds, M0Reg:$m0),
1603 string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00001604
Tom Stellardcf051f42015-03-09 18:49:45 +00001605 def "" : DS_Pseudo <opName, outs, ins, []>,
1606 AtomicNoRet<noRetOp, 0>;
1607
1608 let vdst = 0 in {
1609 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1610 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001611 }
1612}
1613
Tom Stellarddb4995a2015-03-09 16:03:45 +00001614multiclass DS_0A_RET <bits<8> op, string opName,
1615 dag outs = (outs VGPR_32:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001616 dag ins = (ins ds_offset:$offset, gds:$gds, M0Reg:$m0),
1617 string asm = opName#" $vdst"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001618
1619 let mayLoad = 1, mayStore = 1 in {
1620 def "" : DS_Pseudo <opName, outs, ins, []>;
1621
1622 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001623 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1624 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001625 } // end addr = 0, data0 = 0, data1 = 0
1626 } // end mayLoad = 1, mayStore = 1
1627}
1628
1629multiclass DS_1A_RET_GDS <bits<8> op, string opName,
1630 dag outs = (outs VGPR_32:$vdst),
1631 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
Tom Stellard065e3d42015-03-09 18:49:54 +00001632 string asm = opName#" $vdst, $addr"#"$offset gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001633
Tom Stellardcf051f42015-03-09 18:49:45 +00001634 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001635
Tom Stellardcf051f42015-03-09 18:49:45 +00001636 let data0 = 0, data1 = 0, gds = 1 in {
1637 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1638 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
1639 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00001640}
1641
1642multiclass DS_1A_GDS <bits<8> op, string opName,
1643 dag outs = (outs),
1644 dag ins = (ins VGPR_32:$addr, M0Reg:$m0),
1645 string asm = opName#" $addr gds"> {
1646
1647 def "" : DS_Pseudo <opName, outs, ins, []>;
1648
1649 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
1650 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1651 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1652 } // end vdst = 0, data = 0, data1 = 0, gds = 1
1653}
1654
1655multiclass DS_1A <bits<8> op, string opName,
1656 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001657 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0, gds:$gds),
1658 string asm = opName#" $addr"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001659
1660 let mayLoad = 1, mayStore = 1 in {
1661 def "" : DS_Pseudo <opName, outs, ins, []>;
1662
1663 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001664 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1665 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001666 } // let vdst = 0, data0 = 0, data1 = 0
1667 } // end mayLoad = 1, mayStore = 1
1668}
1669
Tom Stellard0c238c22014-10-01 14:44:43 +00001670//===----------------------------------------------------------------------===//
1671// MTBUF classes
1672//===----------------------------------------------------------------------===//
1673
1674class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1675 MTBUF <outs, ins, "", pattern>,
1676 SIMCInstr<opName, SISubtarget.NONE> {
1677 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001678 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00001679}
1680
1681class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1682 string asm> :
1683 MTBUF <outs, ins, asm, []>,
1684 MTBUFe <op>,
1685 SIMCInstr<opName, SISubtarget.SI>;
1686
Marek Olsak5df00d62014-12-07 12:18:57 +00001687class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1688 MTBUF <outs, ins, asm, []>,
1689 MTBUFe_vi <op>,
1690 SIMCInstr <opName, SISubtarget.VI>;
1691
Tom Stellard0c238c22014-10-01 14:44:43 +00001692multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1693 list<dag> pattern> {
1694
1695 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1696
1697 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1698
Marek Olsak5df00d62014-12-07 12:18:57 +00001699 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1700
Tom Stellard0c238c22014-10-01 14:44:43 +00001701}
1702
1703let mayStore = 1, mayLoad = 0 in {
1704
1705multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1706 RegisterClass regClass> : MTBUF_m <
1707 op, opName, (outs),
1708 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001709 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001710 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001711 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1712 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1713>;
1714
1715} // mayStore = 1, mayLoad = 0
1716
1717let mayLoad = 1, mayStore = 0 in {
1718
1719multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1720 RegisterClass regClass> : MTBUF_m <
1721 op, opName, (outs regClass:$dst),
1722 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001723 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001724 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001725 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1726 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1727>;
1728
1729} // mayLoad = 1, mayStore = 0
1730
Marek Olsak5df00d62014-12-07 12:18:57 +00001731//===----------------------------------------------------------------------===//
1732// MUBUF classes
1733//===----------------------------------------------------------------------===//
1734
Marek Olsakee98b112015-01-27 17:24:58 +00001735class mubuf <bits<7> si, bits<7> vi = si> {
1736 field bits<7> SI = si;
1737 field bits<7> VI = vi;
1738}
1739
Marek Olsak7ef6db42015-01-27 17:24:54 +00001740class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
1741 bit IsAddr64 = is_addr64;
1742 string OpName = NAME # suffix;
1743}
1744
1745class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1746 MUBUF <outs, ins, "", pattern>,
1747 SIMCInstr<opName, SISubtarget.NONE> {
1748 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001749 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001750
1751 // dummy fields, so that we can use let statements around multiclasses
1752 bits<1> offen;
1753 bits<1> idxen;
1754 bits<8> vaddr;
1755 bits<1> glc;
1756 bits<1> slc;
1757 bits<1> tfe;
1758 bits<8> soffset;
1759}
1760
Marek Olsakee98b112015-01-27 17:24:58 +00001761class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001762 string asm> :
1763 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001764 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001765 SIMCInstr<opName, SISubtarget.SI> {
1766 let lds = 0;
1767}
1768
Marek Olsakee98b112015-01-27 17:24:58 +00001769class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001770 string asm> :
1771 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001772 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001773 SIMCInstr<opName, SISubtarget.VI> {
1774 let lds = 0;
1775}
1776
Marek Olsakee98b112015-01-27 17:24:58 +00001777multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001778 list<dag> pattern> {
1779
1780 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1781 MUBUFAddr64Table <0>;
1782
1783 let addr64 = 0 in {
1784 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1785 }
Marek Olsakee98b112015-01-27 17:24:58 +00001786
1787 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001788}
1789
Marek Olsakee98b112015-01-27 17:24:58 +00001790multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001791 dag ins, string asm, list<dag> pattern> {
1792
1793 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1794 MUBUFAddr64Table <1>;
1795
1796 let addr64 = 1 in {
1797 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1798 }
1799
1800 // There is no VI version. If the pseudo is selected, it should be lowered
1801 // for VI appropriately.
1802}
1803
Marek Olsak5df00d62014-12-07 12:18:57 +00001804class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001805 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001806 let lds = 0;
Tom Stellard3260ec42014-12-09 00:03:51 +00001807}
Marek Olsak5df00d62014-12-07 12:18:57 +00001808
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001809multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
1810 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001811
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001812 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1813 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
1814 AtomicNoRet<NAME#"_OFFSET", is_return>;
1815
1816 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
1817 let addr64 = 0 in {
1818 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1819 }
1820
1821 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
1822 }
Tom Stellard7980fc82014-09-25 18:30:26 +00001823}
1824
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001825multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
1826 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001827
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001828 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1829 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
1830 AtomicNoRet<NAME#"_ADDR64", is_return>;
1831
Tom Stellardc53861a2015-02-11 00:34:32 +00001832 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001833 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1834 }
1835
1836 // There is no VI version. If the pseudo is selected, it should be lowered
1837 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00001838}
1839
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001840multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001841 ValueType vt, SDPatternOperator atomic> {
1842
1843 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1844
1845 // No return variants
1846 let glc = 0 in {
1847
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001848 defm _ADDR64 : MUBUFAtomicAddr64_m <
1849 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001850 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00001851 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00001852 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001853 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001854
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001855 defm _OFFSET : MUBUFAtomicOffset_m <
1856 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00001857 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
1858 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001859 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
1860 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001861 } // glc = 0
1862
1863 // Variant that return values
1864 let glc = 1, Constraints = "$vdata = $vdata_in",
1865 DisableEncoding = "$vdata_in" in {
1866
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001867 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
1868 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001869 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00001870 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00001871 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00001872 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001873 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1874 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001875 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001876
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001877 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
1878 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00001879 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
1880 mbuf_offset:$offset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001881 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1882 [(set vt:$vdata,
1883 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001884 i1:$slc), vt:$vdata_in))], 1
1885 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001886
1887 } // glc = 1
1888
1889 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1890}
1891
Marek Olsakee98b112015-01-27 17:24:58 +00001892multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00001893 ValueType load_vt = i32,
1894 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001895
Tom Stellard3e41dc42014-12-09 00:03:54 +00001896 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001897 let offen = 0, idxen = 0, vaddr = 0 in {
1898 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00001899 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
1900 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001901 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1902 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1903 i32:$soffset, i16:$offset,
1904 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001905 }
1906
Marek Olsak7ef6db42015-01-27 17:24:54 +00001907 let offen = 1, idxen = 0 in {
1908 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
1909 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1910 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1911 tfe:$tfe),
1912 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1913 }
1914
1915 let offen = 0, idxen = 1 in {
1916 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
1917 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00001918 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001919 slc:$slc, tfe:$tfe),
1920 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1921 }
1922
1923 let offen = 1, idxen = 1 in {
1924 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00001925 (ins SReg_128:$srsrc, VReg_64:$vaddr, SCSrc_32:$soffset,
1926 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00001927 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001928 }
1929
Tom Stellard1f9939f2015-02-27 14:59:41 +00001930 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001931 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc53861a2015-02-11 00:34:32 +00001932 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001933 SCSrc_32:$soffset, mbuf_offset:$offset,
1934 glc:$glc, slc:$slc, tfe:$tfe),
1935 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
1936 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001937 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001938 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001939 i16:$offset, i1:$glc, i1:$slc,
1940 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001941 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001942 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001943}
1944
Marek Olsakee98b112015-01-27 17:24:58 +00001945multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00001946 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001947 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001948 defm : MUBUF_m <op, name, (outs),
1949 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1950 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1951 tfe:$tfe),
1952 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00001953 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001954
Tom Stellard155bbb72014-08-11 22:18:17 +00001955 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001956 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00001957 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
1958 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001959 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1960 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1961 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00001962 } // offen = 0, idxen = 0, vaddr = 0
1963
Tom Stellardddea4862014-08-11 22:18:14 +00001964 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001965 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00001966 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr,
1967 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
1968 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001969 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1970 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001971 } // end offen = 1, idxen = 0
1972
Tom Stellard1f9939f2015-02-27 14:59:41 +00001973 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001974 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc53861a2015-02-11 00:34:32 +00001975 (ins vdataClass:$vdata, SReg_128:$srsrc,
1976 VReg_64:$vaddr, SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001977 mbuf_offset:$offset, glc:$glc, slc:$slc,
1978 tfe:$tfe),
1979 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
1980 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00001981 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001982 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001983 i32:$soffset, i16:$offset,
1984 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001985 }
1986 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00001987}
1988
Matt Arsenault3f981402014-09-15 15:41:53 +00001989class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001990 FLAT <op, (outs regClass:$vdst),
Matt Arsenault3f981402014-09-15 15:41:53 +00001991 (ins VReg_64:$addr),
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001992 asm#" $vdst, $addr, [M0, FLAT_SCRATCH]", []> {
Matt Arsenault3f981402014-09-15 15:41:53 +00001993 let glc = 0;
1994 let slc = 0;
1995 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001996 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00001997 let mayLoad = 1;
1998}
1999
2000class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
2001 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
2002 name#" $data, $addr, [M0, FLAT_SCRATCH]",
2003 []> {
2004
2005 let mayLoad = 0;
2006 let mayStore = 1;
2007
2008 // Encoding
2009 let glc = 0;
2010 let slc = 0;
2011 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002012 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002013}
2014
Tom Stellard682bfbc2013-10-10 17:11:24 +00002015class MIMG_Mask <string op, int channels> {
2016 string Op = op;
2017 int Channels = channels;
2018}
2019
Tom Stellard16a9a202013-08-14 23:24:17 +00002020class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002021 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002022 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002023 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002024 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002025 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002026 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002027 SReg_256:$srsrc),
2028 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2029 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2030 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002031 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002032 let mayLoad = 1;
2033 let mayStore = 0;
2034 let hasPostISelHook = 1;
2035}
2036
Tom Stellard682bfbc2013-10-10 17:11:24 +00002037multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2038 RegisterClass dst_rc,
2039 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002040 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002041 MIMG_Mask<asm#"_V1", channels>;
2042 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2043 MIMG_Mask<asm#"_V2", channels>;
2044 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2045 MIMG_Mask<asm#"_V4", channels>;
2046}
2047
Tom Stellard16a9a202013-08-14 23:24:17 +00002048multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002049 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002050 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2051 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2052 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002053}
2054
2055class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002056 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002057 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002058 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002059 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002060 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002061 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002062 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002063 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2064 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002065 []> {
2066 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002067 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002068 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002069 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002070}
2071
Tom Stellard682bfbc2013-10-10 17:11:24 +00002072multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2073 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002074 int channels, int wqm> {
2075 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002076 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002077 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002078 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002079 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002080 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002081 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002082 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002083 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002084 MIMG_Mask<asm#"_V16", channels>;
2085}
2086
Tom Stellard16a9a202013-08-14 23:24:17 +00002087multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002088 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2089 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2090 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2091 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2092}
2093
2094multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2095 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2096 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2097 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2098 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002099}
2100
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002101class MIMG_Gather_Helper <bits<7> op, string asm,
2102 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002103 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002104 op,
2105 (outs dst_rc:$vdata),
2106 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2107 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2108 SReg_256:$srsrc, SReg_128:$ssamp),
2109 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2110 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2111 []> {
2112 let mayLoad = 1;
2113 let mayStore = 0;
2114
2115 // DMASK was repurposed for GATHER4. 4 components are always
2116 // returned and DMASK works like a swizzle - it selects
2117 // the component to fetch. The only useful DMASK values are
2118 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2119 // (red,red,red,red) etc.) The ISA document doesn't mention
2120 // this.
2121 // Therefore, disable all code which updates DMASK by setting these two:
2122 let MIMG = 0;
2123 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002124 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002125}
2126
2127multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2128 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002129 int channels, int wqm> {
2130 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002131 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002132 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002133 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002134 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002135 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002136 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002137 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002138 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002139 MIMG_Mask<asm#"_V16", channels>;
2140}
2141
2142multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002143 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2144 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2145 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2146 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2147}
2148
2149multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2150 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2151 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2152 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2153 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002154}
2155
Christian Konigf741fbf2013-02-26 17:52:42 +00002156//===----------------------------------------------------------------------===//
2157// Vector instruction mappings
2158//===----------------------------------------------------------------------===//
2159
2160// Maps an opcode in e32 form to its e64 equivalent
2161def getVOPe64 : InstrMapping {
2162 let FilterClass = "VOP";
2163 let RowFields = ["OpName"];
2164 let ColFields = ["Size"];
2165 let KeyCol = ["4"];
2166 let ValueCols = [["8"]];
2167}
2168
Tom Stellard1aaad692014-07-21 16:55:33 +00002169// Maps an opcode in e64 form to its e32 equivalent
2170def getVOPe32 : InstrMapping {
2171 let FilterClass = "VOP";
2172 let RowFields = ["OpName"];
2173 let ColFields = ["Size"];
2174 let KeyCol = ["8"];
2175 let ValueCols = [["4"]];
2176}
2177
Christian Konig3c145802013-03-27 09:12:59 +00002178// Maps an original opcode to its commuted version
2179def getCommuteRev : InstrMapping {
2180 let FilterClass = "VOP2_REV";
2181 let RowFields = ["RevOp"];
2182 let ColFields = ["IsOrig"];
2183 let KeyCol = ["1"];
2184 let ValueCols = [["0"]];
2185}
2186
Tom Stellard682bfbc2013-10-10 17:11:24 +00002187def getMaskedMIMGOp : InstrMapping {
2188 let FilterClass = "MIMG_Mask";
2189 let RowFields = ["Op"];
2190 let ColFields = ["Channels"];
2191 let KeyCol = ["4"];
2192 let ValueCols = [["1"], ["2"], ["3"] ];
2193}
2194
Christian Konig3c145802013-03-27 09:12:59 +00002195// Maps an commuted opcode to its original version
2196def getCommuteOrig : InstrMapping {
2197 let FilterClass = "VOP2_REV";
2198 let RowFields = ["RevOp"];
2199 let ColFields = ["IsOrig"];
2200 let KeyCol = ["0"];
2201 let ValueCols = [["1"]];
2202}
2203
Marek Olsak5df00d62014-12-07 12:18:57 +00002204def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002205 let FilterClass = "SIMCInstr";
2206 let RowFields = ["PseudoInstr"];
2207 let ColFields = ["Subtarget"];
2208 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002209 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002210}
2211
Tom Stellard155bbb72014-08-11 22:18:17 +00002212def getAddr64Inst : InstrMapping {
2213 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002214 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002215 let ColFields = ["IsAddr64"];
2216 let KeyCol = ["0"];
2217 let ValueCols = [["1"]];
2218}
2219
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002220// Maps an atomic opcode to its version with a return value.
2221def getAtomicRetOp : InstrMapping {
2222 let FilterClass = "AtomicNoRet";
2223 let RowFields = ["NoRetOp"];
2224 let ColFields = ["IsRet"];
2225 let KeyCol = ["0"];
2226 let ValueCols = [["1"]];
2227}
2228
2229// Maps an atomic opcode to its returnless version.
2230def getAtomicNoRetOp : InstrMapping {
2231 let FilterClass = "AtomicNoRet";
2232 let RowFields = ["NoRetOp"];
2233 let ColFields = ["IsRet"];
2234 let KeyCol = ["1"];
2235 let ValueCols = [["0"]];
2236}
2237
Tom Stellard75aadc22012-12-11 21:25:42 +00002238include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002239include "CIInstructions.td"
2240include "VIInstructions.td"