blob: 369a5010640c56f1bd590996baaca4fe7d20aab0 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000042def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
43def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000044def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
45def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
47def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000048def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
49def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000050def X86pshufb : SDNode<"X86ISD::PSHUFB",
51 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
52 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000053def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000054 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000055 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000056def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000057 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000058 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86pextrb : SDNode<"X86ISD::PEXTRB",
60 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
61def X86pextrw : SDNode<"X86ISD::PEXTRW",
62 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
63def X86pinsrb : SDNode<"X86ISD::PINSRB",
64 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
65 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
66def X86pinsrw : SDNode<"X86ISD::PINSRW",
67 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
68 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
69def X86insrtps : SDNode<"X86ISD::INSERTPS",
70 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
71 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
72def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
73 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
74def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000075 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Craig Topper09462642012-01-22 19:15:14 +000076def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
77def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
David Greene03264ef2010-07-12 23:41:28 +000078def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
79def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
80def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
81def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
82def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
83def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
84def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
85def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
86def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
87def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
88
Craig Topper09462642012-01-22 19:15:14 +000089def X86vshl : SDNode<"X86ISD::VSHL",
90 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
91 SDTCisVec<2>]>>;
92def X86vsrl : SDNode<"X86ISD::VSRL",
93 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
94 SDTCisVec<2>]>>;
95def X86vsra : SDNode<"X86ISD::VSRA",
96 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
97 SDTCisVec<2>]>>;
98
99def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
100def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
101def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
102
David Greene03264ef2010-07-12 23:41:28 +0000103def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000104 SDTCisVec<1>,
105 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +0000106def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000107def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +0000108
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000109// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
110// translated into one of the target nodes below during lowering.
111// Note: this is a work in progress...
112def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
113def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
114 SDTCisSameAs<0,2>]>;
115
116def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
117 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
118def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
119 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
120
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000121def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
122
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000123def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
124
125def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
126def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
127def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
128
Craig Topper6e54ba72011-12-31 23:50:21 +0000129def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000130
131def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
132def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
133def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
134
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000135def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
136def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
137
138def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000139def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000140def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000141
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000142def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
143def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000144
Craig Topper8d4ba192011-12-06 08:21:25 +0000145def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
146def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000147
Craig Topperbafd2242011-11-30 06:25:25 +0000148def X86VPermilp : SDNode<"X86ISD::VPERMILP", SDTShuff2OpI>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000149
Craig Topper0a672ea2011-11-30 07:47:51 +0000150def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000151
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000152def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
153
David Greene03264ef2010-07-12 23:41:28 +0000154//===----------------------------------------------------------------------===//
155// SSE Complex Patterns
156//===----------------------------------------------------------------------===//
157
158// These are 'extloads' from a scalar to the low element of a vector, zeroing
159// the top elements. These are used for the SSE 'ss' and 'sd' instruction
160// forms.
161def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000162 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
163 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000164def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000165 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
166 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000167
168def ssmem : Operand<v4f32> {
169 let PrintMethod = "printf32mem";
170 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
171 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000172 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000173}
174def sdmem : Operand<v2f64> {
175 let PrintMethod = "printf64mem";
176 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
177 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000178 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000179}
180
181//===----------------------------------------------------------------------===//
182// SSE pattern fragments
183//===----------------------------------------------------------------------===//
184
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000185// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000186def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
187def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
188def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
189def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
190
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000191// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000192def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
193def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
194def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
195def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
196
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000197// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000198def alignedstore : PatFrag<(ops node:$val, node:$ptr),
199 (store node:$val, node:$ptr), [{
200 return cast<StoreSDNode>(N)->getAlignment() >= 16;
201}]>;
202
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000203// Like 'store', but always requires 256-bit vector alignment.
204def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
205 (store node:$val, node:$ptr), [{
206 return cast<StoreSDNode>(N)->getAlignment() >= 32;
207}]>;
208
209// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000210def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
211 return cast<LoadSDNode>(N)->getAlignment() >= 16;
212}]>;
213
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000214// Like 'load', but always requires 256-bit vector alignment.
215def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
216 return cast<LoadSDNode>(N)->getAlignment() >= 32;
217}]>;
218
David Greene03264ef2010-07-12 23:41:28 +0000219def alignedloadfsf32 : PatFrag<(ops node:$ptr),
220 (f32 (alignedload node:$ptr))>;
221def alignedloadfsf64 : PatFrag<(ops node:$ptr),
222 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000223
224// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000225def alignedloadv4f32 : PatFrag<(ops node:$ptr),
226 (v4f32 (alignedload node:$ptr))>;
227def alignedloadv2f64 : PatFrag<(ops node:$ptr),
228 (v2f64 (alignedload node:$ptr))>;
229def alignedloadv4i32 : PatFrag<(ops node:$ptr),
230 (v4i32 (alignedload node:$ptr))>;
231def alignedloadv2i64 : PatFrag<(ops node:$ptr),
232 (v2i64 (alignedload node:$ptr))>;
233
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000234// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000235def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000236 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000237def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000238 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000239def alignedloadv8i32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000240 (v8i32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000241def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000242 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000243
244// Like 'load', but uses special alignment checks suitable for use in
245// memory operands in most SSE instructions, which are required to
246// be naturally aligned on some targets but not on others. If the subtarget
247// allows unaligned accesses, match any load, though this may require
248// setting a feature bit in the processor (on startup, for example).
249// Opteron 10h and later implement such a feature.
250def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
251 return Subtarget->hasVectorUAMem()
252 || cast<LoadSDNode>(N)->getAlignment() >= 16;
253}]>;
254
255def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
256def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000257
258// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000259def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
260def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
261def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
262def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000263def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000264def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
265
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000266// 256-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000267def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
268def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000269def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
270def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
Craig Topper682b8502011-11-02 04:42:13 +0000271def memopv16i16 : PatFrag<(ops node:$ptr), (v16i16 (memop node:$ptr))>;
272def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000273
274// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
275// 16-byte boundary.
276// FIXME: 8 byte alignment for mmx reads is not required
277def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
278 return cast<LoadSDNode>(N)->getAlignment() >= 8;
279}]>;
280
Dale Johannesendd224d22010-09-30 23:57:10 +0000281def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000282
283// MOVNT Support
284// Like 'store', but requires the non-temporal bit to be set
285def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
286 (st node:$val, node:$ptr), [{
287 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
288 return ST->isNonTemporal();
289 return false;
290}]>;
291
292def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
293 (st node:$val, node:$ptr), [{
294 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
295 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
296 ST->getAddressingMode() == ISD::UNINDEXED &&
297 ST->getAlignment() >= 16;
298 return false;
299}]>;
300
301def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
302 (st node:$val, node:$ptr), [{
303 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
304 return ST->isNonTemporal() &&
305 ST->getAlignment() < 16;
306 return false;
307}]>;
308
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000309// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000310def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
311def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
312def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
313def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
314def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
315def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
316
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000317// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000318def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
319def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000320def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000321def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000322
David Greene03264ef2010-07-12 23:41:28 +0000323def vzmovl_v2i64 : PatFrag<(ops node:$src),
324 (bitconvert (v2i64 (X86vzmovl
325 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
326def vzmovl_v4i32 : PatFrag<(ops node:$src),
327 (bitconvert (v4i32 (X86vzmovl
328 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
329
330def vzload_v2i64 : PatFrag<(ops node:$src),
331 (bitconvert (v2i64 (X86vzload node:$src)))>;
332
333
334def fp32imm0 : PatLeaf<(f32 fpimm), [{
335 return N->isExactlyValue(+0.0);
336}]>;
337
338// BYTE_imm - Transform bit immediates into byte immediates.
339def BYTE_imm : SDNodeXForm<imm, [{
340 // Transformation function: imm >> 3
341 return getI32Imm(N->getZExtValue() >> 3);
342}]>;
343
344// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
345// SHUFP* etc. imm.
346def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Craig Topper80576e82012-01-19 08:19:12 +0000347 return getI8Imm(X86::getShuffleSHUFImmediate(cast<ShuffleVectorSDNode>(N)));
David Greene03264ef2010-07-12 23:41:28 +0000348}]>;
349
350// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
351// PSHUFHW imm.
352def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
353 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
354}]>;
355
356// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
357// PSHUFLW imm.
358def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
359 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
360}]>;
361
David Greenec4da1102011-02-03 15:50:00 +0000362// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
363// to VEXTRACTF128 imm.
364def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
365 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
366}]>;
367
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +0000368// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
David Greene653f1ee2011-02-04 16:08:29 +0000369// VINSERTF128 imm.
370def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
371 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
372}]>;
373
David Greene03264ef2010-07-12 23:41:28 +0000374def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
375 (vector_shuffle node:$lhs, node:$rhs), [{
376 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
377 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
378}]>;
379
380def movddup : PatFrag<(ops node:$lhs, node:$rhs),
381 (vector_shuffle node:$lhs, node:$rhs), [{
382 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
383}]>;
384
385def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
386 (vector_shuffle node:$lhs, node:$rhs), [{
387 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
388}]>;
389
390def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
391 (vector_shuffle node:$lhs, node:$rhs), [{
392 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
393}]>;
394
395def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
396 (vector_shuffle node:$lhs, node:$rhs), [{
397 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
398}]>;
399
400def movlp : PatFrag<(ops node:$lhs, node:$rhs),
401 (vector_shuffle node:$lhs, node:$rhs), [{
402 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
403}]>;
404
405def movl : PatFrag<(ops node:$lhs, node:$rhs),
406 (vector_shuffle node:$lhs, node:$rhs), [{
407 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
408}]>;
409
David Greene03264ef2010-07-12 23:41:28 +0000410def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
411 (vector_shuffle node:$lhs, node:$rhs), [{
Craig Topper669199c2011-11-21 06:57:39 +0000412 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N), Subtarget->hasAVX2());
David Greene03264ef2010-07-12 23:41:28 +0000413}]>;
414
415def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
416 (vector_shuffle node:$lhs, node:$rhs), [{
Craig Topper669199c2011-11-21 06:57:39 +0000417 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N), Subtarget->hasAVX2());
David Greene03264ef2010-07-12 23:41:28 +0000418}]>;
419
David Greene03264ef2010-07-12 23:41:28 +0000420def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
421 (vector_shuffle node:$lhs, node:$rhs), [{
422 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
423}], SHUFFLE_get_shuf_imm>;
424
425def shufp : PatFrag<(ops node:$lhs, node:$rhs),
426 (vector_shuffle node:$lhs, node:$rhs), [{
Craig Topper80576e82012-01-19 08:19:12 +0000427 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N), Subtarget->hasAVX());
David Greene03264ef2010-07-12 23:41:28 +0000428}], SHUFFLE_get_shuf_imm>;
429
430def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
431 (vector_shuffle node:$lhs, node:$rhs), [{
432 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
433}], SHUFFLE_get_pshufhw_imm>;
434
435def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
436 (vector_shuffle node:$lhs, node:$rhs), [{
437 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
438}], SHUFFLE_get_pshuflw_imm>;
439
David Greenec4da1102011-02-03 15:50:00 +0000440def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
441 (extract_subvector node:$bigvec,
442 node:$index), [{
443 return X86::isVEXTRACTF128Index(N);
444}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000445
446def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
447 node:$index),
448 (insert_subvector node:$bigvec, node:$smallvec,
449 node:$index), [{
450 return X86::isVINSERTF128Index(N);
451}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000452