blob: 5c39510e3f3dae186ff19dc5900a9eea3f6c9ea2 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000042def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
43def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000044def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
45def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
47def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000048def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
49def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000050def X86pshufb : SDNode<"X86ISD::PSHUFB",
51 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
52 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000053def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000054 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000055 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000056def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000057 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000058 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86pextrb : SDNode<"X86ISD::PEXTRB",
60 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
61def X86pextrw : SDNode<"X86ISD::PEXTRW",
62 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
63def X86pinsrb : SDNode<"X86ISD::PINSRB",
64 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
65 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
66def X86pinsrw : SDNode<"X86ISD::PINSRW",
67 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
68 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
69def X86insrtps : SDNode<"X86ISD::INSERTPS",
70 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
71 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
72def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
73 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
74def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000075 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Craig Topper09462642012-01-22 19:15:14 +000076def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
77def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
David Greene03264ef2010-07-12 23:41:28 +000078def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
79def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +000080def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
81def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000082
Craig Topper09462642012-01-22 19:15:14 +000083def X86vshl : SDNode<"X86ISD::VSHL",
84 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
85 SDTCisVec<2>]>>;
86def X86vsrl : SDNode<"X86ISD::VSRL",
87 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
88 SDTCisVec<2>]>>;
89def X86vsra : SDNode<"X86ISD::VSRA",
90 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
91 SDTCisVec<2>]>>;
92
93def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
94def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
95def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
96
David Greene03264ef2010-07-12 23:41:28 +000097def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000098 SDTCisVec<1>,
99 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +0000100def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000101def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +0000102
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000103// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
104// translated into one of the target nodes below during lowering.
105// Note: this is a work in progress...
106def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
107def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
108 SDTCisSameAs<0,2>]>;
109
110def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
111 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
112def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
113 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
114
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000115def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
116
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000117def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
118
119def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
120def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
121def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
122
Craig Topper6e54ba72011-12-31 23:50:21 +0000123def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000124
125def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
126def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
127def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
128
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000129def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
130def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
131
132def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000133def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000134def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000135
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000136def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
137def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000138
Craig Topper8d4ba192011-12-06 08:21:25 +0000139def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
140def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000141
Craig Topperbafd2242011-11-30 06:25:25 +0000142def X86VPermilp : SDNode<"X86ISD::VPERMILP", SDTShuff2OpI>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000143
Craig Topper0a672ea2011-11-30 07:47:51 +0000144def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000145
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000146def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
147
David Greene03264ef2010-07-12 23:41:28 +0000148//===----------------------------------------------------------------------===//
149// SSE Complex Patterns
150//===----------------------------------------------------------------------===//
151
152// These are 'extloads' from a scalar to the low element of a vector, zeroing
153// the top elements. These are used for the SSE 'ss' and 'sd' instruction
154// forms.
155def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000156 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
157 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000158def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000159 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
160 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000161
162def ssmem : Operand<v4f32> {
163 let PrintMethod = "printf32mem";
164 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
165 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000166 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000167}
168def sdmem : Operand<v2f64> {
169 let PrintMethod = "printf64mem";
170 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
171 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000172 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000173}
174
175//===----------------------------------------------------------------------===//
176// SSE pattern fragments
177//===----------------------------------------------------------------------===//
178
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000179// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000180def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
181def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
182def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
183def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
184
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000185// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000186def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
187def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
188def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
189def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
190
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000191// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000192def alignedstore : PatFrag<(ops node:$val, node:$ptr),
193 (store node:$val, node:$ptr), [{
194 return cast<StoreSDNode>(N)->getAlignment() >= 16;
195}]>;
196
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000197// Like 'store', but always requires 256-bit vector alignment.
198def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
199 (store node:$val, node:$ptr), [{
200 return cast<StoreSDNode>(N)->getAlignment() >= 32;
201}]>;
202
203// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000204def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
205 return cast<LoadSDNode>(N)->getAlignment() >= 16;
206}]>;
207
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000208// Like 'load', but always requires 256-bit vector alignment.
209def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
210 return cast<LoadSDNode>(N)->getAlignment() >= 32;
211}]>;
212
David Greene03264ef2010-07-12 23:41:28 +0000213def alignedloadfsf32 : PatFrag<(ops node:$ptr),
214 (f32 (alignedload node:$ptr))>;
215def alignedloadfsf64 : PatFrag<(ops node:$ptr),
216 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000217
218// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000219def alignedloadv4f32 : PatFrag<(ops node:$ptr),
220 (v4f32 (alignedload node:$ptr))>;
221def alignedloadv2f64 : PatFrag<(ops node:$ptr),
222 (v2f64 (alignedload node:$ptr))>;
223def alignedloadv4i32 : PatFrag<(ops node:$ptr),
224 (v4i32 (alignedload node:$ptr))>;
225def alignedloadv2i64 : PatFrag<(ops node:$ptr),
226 (v2i64 (alignedload node:$ptr))>;
227
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000228// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000229def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000230 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000231def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000232 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000233def alignedloadv8i32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000234 (v8i32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000235def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000236 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000237
238// Like 'load', but uses special alignment checks suitable for use in
239// memory operands in most SSE instructions, which are required to
240// be naturally aligned on some targets but not on others. If the subtarget
241// allows unaligned accesses, match any load, though this may require
242// setting a feature bit in the processor (on startup, for example).
243// Opteron 10h and later implement such a feature.
244def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
245 return Subtarget->hasVectorUAMem()
246 || cast<LoadSDNode>(N)->getAlignment() >= 16;
247}]>;
248
249def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
250def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000251
252// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000253def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
254def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
255def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
256def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000257def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000258def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
259
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000260// 256-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000261def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
262def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000263def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
264def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
Craig Topper682b8502011-11-02 04:42:13 +0000265def memopv16i16 : PatFrag<(ops node:$ptr), (v16i16 (memop node:$ptr))>;
266def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000267
268// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
269// 16-byte boundary.
270// FIXME: 8 byte alignment for mmx reads is not required
271def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
272 return cast<LoadSDNode>(N)->getAlignment() >= 8;
273}]>;
274
Dale Johannesendd224d22010-09-30 23:57:10 +0000275def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000276
277// MOVNT Support
278// Like 'store', but requires the non-temporal bit to be set
279def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
280 (st node:$val, node:$ptr), [{
281 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
282 return ST->isNonTemporal();
283 return false;
284}]>;
285
286def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
287 (st node:$val, node:$ptr), [{
288 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
289 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
290 ST->getAddressingMode() == ISD::UNINDEXED &&
291 ST->getAlignment() >= 16;
292 return false;
293}]>;
294
295def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
296 (st node:$val, node:$ptr), [{
297 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
298 return ST->isNonTemporal() &&
299 ST->getAlignment() < 16;
300 return false;
301}]>;
302
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000303// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000304def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
305def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
306def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
307def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
308def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
309def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
310
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000311// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000312def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
313def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000314def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000315def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000316
David Greene03264ef2010-07-12 23:41:28 +0000317def vzmovl_v2i64 : PatFrag<(ops node:$src),
318 (bitconvert (v2i64 (X86vzmovl
319 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
320def vzmovl_v4i32 : PatFrag<(ops node:$src),
321 (bitconvert (v4i32 (X86vzmovl
322 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
323
324def vzload_v2i64 : PatFrag<(ops node:$src),
325 (bitconvert (v2i64 (X86vzload node:$src)))>;
326
327
328def fp32imm0 : PatLeaf<(f32 fpimm), [{
329 return N->isExactlyValue(+0.0);
330}]>;
331
332// BYTE_imm - Transform bit immediates into byte immediates.
333def BYTE_imm : SDNodeXForm<imm, [{
334 // Transformation function: imm >> 3
335 return getI32Imm(N->getZExtValue() >> 3);
336}]>;
337
338// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
339// SHUFP* etc. imm.
340def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Craig Topper80576e82012-01-19 08:19:12 +0000341 return getI8Imm(X86::getShuffleSHUFImmediate(cast<ShuffleVectorSDNode>(N)));
David Greene03264ef2010-07-12 23:41:28 +0000342}]>;
343
344// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
345// PSHUFHW imm.
346def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
347 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
348}]>;
349
350// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
351// PSHUFLW imm.
352def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
353 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
354}]>;
355
David Greenec4da1102011-02-03 15:50:00 +0000356// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
357// to VEXTRACTF128 imm.
358def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
359 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
360}]>;
361
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +0000362// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
David Greene653f1ee2011-02-04 16:08:29 +0000363// VINSERTF128 imm.
364def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
365 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
366}]>;
367
David Greene03264ef2010-07-12 23:41:28 +0000368def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
369 (vector_shuffle node:$lhs, node:$rhs), [{
370 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
371 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
372}]>;
373
374def movddup : PatFrag<(ops node:$lhs, node:$rhs),
375 (vector_shuffle node:$lhs, node:$rhs), [{
376 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
377}]>;
378
379def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
380 (vector_shuffle node:$lhs, node:$rhs), [{
381 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
382}]>;
383
384def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
385 (vector_shuffle node:$lhs, node:$rhs), [{
386 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
387}]>;
388
389def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
390 (vector_shuffle node:$lhs, node:$rhs), [{
391 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
392}]>;
393
394def movlp : PatFrag<(ops node:$lhs, node:$rhs),
395 (vector_shuffle node:$lhs, node:$rhs), [{
396 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
397}]>;
398
399def movl : PatFrag<(ops node:$lhs, node:$rhs),
400 (vector_shuffle node:$lhs, node:$rhs), [{
401 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
402}]>;
403
David Greene03264ef2010-07-12 23:41:28 +0000404def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
405 (vector_shuffle node:$lhs, node:$rhs), [{
Craig Topper669199c2011-11-21 06:57:39 +0000406 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N), Subtarget->hasAVX2());
David Greene03264ef2010-07-12 23:41:28 +0000407}]>;
408
409def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
410 (vector_shuffle node:$lhs, node:$rhs), [{
Craig Topper669199c2011-11-21 06:57:39 +0000411 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N), Subtarget->hasAVX2());
David Greene03264ef2010-07-12 23:41:28 +0000412}]>;
413
David Greene03264ef2010-07-12 23:41:28 +0000414def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
415 (vector_shuffle node:$lhs, node:$rhs), [{
416 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
417}], SHUFFLE_get_shuf_imm>;
418
419def shufp : PatFrag<(ops node:$lhs, node:$rhs),
420 (vector_shuffle node:$lhs, node:$rhs), [{
Craig Topper80576e82012-01-19 08:19:12 +0000421 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N), Subtarget->hasAVX());
David Greene03264ef2010-07-12 23:41:28 +0000422}], SHUFFLE_get_shuf_imm>;
423
424def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
425 (vector_shuffle node:$lhs, node:$rhs), [{
426 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
427}], SHUFFLE_get_pshufhw_imm>;
428
429def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
430 (vector_shuffle node:$lhs, node:$rhs), [{
431 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
432}], SHUFFLE_get_pshuflw_imm>;
433
David Greenec4da1102011-02-03 15:50:00 +0000434def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
435 (extract_subvector node:$bigvec,
436 node:$index), [{
437 return X86::isVEXTRACTF128Index(N);
438}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000439
440def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
441 node:$index),
442 (insert_subvector node:$bigvec, node:$smallvec,
443 node:$index), [{
444 return X86::isVINSERTF128Index(N);
445}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000446